blob: ac99a135900158e9eb8fb4a5e28cf800ab9dc10d [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000015//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000020def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000021 SDTCisSameAs<1, 2>,
22 SDTCisSameAs<3, 4>,
23 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
25def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000026def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000027 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000028 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000029 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000030def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000031 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000032 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000033
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000034def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
35
Akira Hatanakadb548262011-07-19 23:30:50 +000036def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000037
Akira Hatanaka40eda462011-09-22 23:31:54 +000038def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
39 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
40def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000042 SDTCisSameAs<0, 4>]>;
43
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000044def SDTMipsLoadLR : SDTypeProfile<1, 2,
45 [SDTCisInt<0>, SDTCisPtrTy<1>,
46 SDTCisSameAs<0, 2>]>;
47
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000048// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000049def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000050 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000051 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +000053// Tail call
54def MipsTailCall : SDNode<"MipsISD::TailCall", SDT_MipsJmpLink,
55 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
56
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Akira Hatanaka182ef6f2012-07-10 00:19:06 +000075def MipsRet : SDNode<"MipsISD::Ret", SDTNone, [SDNPHasChain, SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000076
77// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000078def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000079 [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000080def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000081 [SDNPHasChain, SDNPSideEffect,
82 SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000083
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000084// MAdd*/MSub* nodes
85def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000094// DivRem(u) nodes
95def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000100// Target constant nodes that are not part of any isel patterns and remain
101// unchanged can cause instructions with illegal operands to be emitted.
102// Wrapper node patterns give the instruction selector a chance to replace
103// target constant nodes that would otherwise remain unchanged with ADDiu
104// nodes. Without these wrapper node patterns, the following conditional move
105// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000106// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000107// movn %got(d)($gp), %got(c)($gp), $4
108// This instruction is illegal since movn can take only register operands.
109
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000110def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000111
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000112def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>;
Akira Hatanakadb548262011-07-19 23:30:50 +0000113
Akira Hatanakabb15e112011-08-17 02:05:42 +0000114def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
115def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
116
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000117def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR,
118 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
119def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR,
120 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
121def MipsSWL : SDNode<"MipsISD::SWL", SDTStore,
122 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
123def MipsSWR : SDNode<"MipsISD::SWR", SDTStore,
124 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
125def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR,
126 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
127def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR,
128 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
129def MipsSDL : SDNode<"MipsISD::SDL", SDTStore,
130 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
131def MipsSDR : SDNode<"MipsISD::SDR", SDTStore,
132 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
133
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000134//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000135// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000136//===----------------------------------------------------------------------===//
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000137def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
138 AssemblerPredicate<"FeatureSEInReg">;
139def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
140 AssemblerPredicate<"FeatureBitCount">;
141def HasSwap : Predicate<"Subtarget.hasSwap()">,
142 AssemblerPredicate<"FeatureSwap">;
143def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
144 AssemblerPredicate<"FeatureCondMov">;
Akira Hatanaka0301bc52012-11-15 21:17:13 +0000145def HasFPIdx : Predicate<"Subtarget.hasFPIdx()">,
146 AssemblerPredicate<"FeatureFPIdx">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000147def HasMips32 : Predicate<"Subtarget.hasMips32()">,
148 AssemblerPredicate<"FeatureMips32">;
149def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
150 AssemblerPredicate<"FeatureMips32r2">;
151def HasMips64 : Predicate<"Subtarget.hasMips64()">,
152 AssemblerPredicate<"FeatureMips64">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000153def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
154 AssemblerPredicate<"!FeatureMips64">;
155def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
156 AssemblerPredicate<"FeatureMips64r2">;
157def IsN64 : Predicate<"Subtarget.isABI_N64()">,
158 AssemblerPredicate<"FeatureN64">;
159def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
160 AssemblerPredicate<"!FeatureN64">;
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000161def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">,
162 AssemblerPredicate<"FeatureMips16">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000163def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
164 AssemblerPredicate<"FeatureMips32">;
165def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
166 AssemblerPredicate<"FeatureMips32">;
167def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
168 AssemblerPredicate<"FeatureMips32">;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000169def HasStdEnc : Predicate<"Subtarget.hasStandardEncoding()">,
170 AssemblerPredicate<"!FeatureMips16">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000171
Akira Hatanaka14180452012-06-14 21:03:23 +0000172class MipsPat<dag pattern, dag result> : Pat<pattern, result> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000173 let Predicates = [HasStdEnc];
Akira Hatanaka14180452012-06-14 21:03:23 +0000174}
175
Akira Hatanaka02320642012-12-13 00:32:01 +0000176class IsCommutable {
177 bit isCommutable = 1;
178}
179
Akira Hatanaka1f027132012-10-19 21:11:03 +0000180class IsBranch {
181 bit isBranch = 1;
182}
183
184class IsReturn {
185 bit isReturn = 1;
186}
187
188class IsCall {
189 bit isCall = 1;
190}
191
Akira Hatanaka01a75c42012-10-19 21:14:34 +0000192class IsTailCall {
193 bit isCall = 1;
194 bit isTerminator = 1;
195 bit isReturn = 1;
196 bit isBarrier = 1;
197 bit hasExtraSrcRegAllocReq = 1;
198 bit isCodeGenOnly = 1;
199}
200
Akira Hatanaka497204a2012-10-31 18:37:55 +0000201class IsAsCheapAsAMove {
202 bit isAsCheapAsAMove = 1;
203}
204
Akira Hatanaka3c770332012-11-03 00:53:12 +0000205class NeverHasSideEffects {
206 bit neverHasSideEffects = 1;
207}
208
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000209//===----------------------------------------------------------------------===//
210// Instruction format superclass
211//===----------------------------------------------------------------------===//
212
213include "MipsInstrFormats.td"
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000214
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000215//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000216// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000217//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000218
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000219// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000220def jmptarget : Operand<OtherVT> {
221 let EncoderMethod = "getJumpTargetOpValue";
222}
223def brtarget : Operand<OtherVT> {
224 let EncoderMethod = "getBranchTargetOpValue";
225 let OperandType = "OPERAND_PCREL";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000226 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000227}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000228def calltarget : Operand<iPTR> {
229 let EncoderMethod = "getJumpTargetOpValue";
230}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000231def calltarget64: Operand<i64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000232def simm16 : Operand<i32> {
233 let DecoderMethod= "DecodeSimm16";
234}
Reed Kotler63f33122013-02-02 04:07:35 +0000235
236def simm20 : Operand<i32> {
237}
238
Akira Hatanakad55bb382011-10-11 00:11:12 +0000239def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000240def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000241
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000242// Unsigned Operand
243def uimm16 : Operand<i32> {
244 let PrintMethod = "printUnsignedImm";
245}
246
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000247def MipsMemAsmOperand : AsmOperandClass {
248 let Name = "Mem";
249 let ParserMethod = "parseMemOperand";
250}
251
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000252// Address operand
253def mem : Operand<i32> {
254 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000255 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000256 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000257 let ParserMatchClass = MipsMemAsmOperand;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000258}
259
Akira Hatanakad55bb382011-10-11 00:11:12 +0000260def mem64 : Operand<i64> {
261 let PrintMethod = "printMemOperand";
262 let MIOperandInfo = (ops CPU64Regs, simm16_64);
Jack Cartera6d6ef62012-06-27 23:13:42 +0000263 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000264 let ParserMatchClass = MipsMemAsmOperand;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000265}
266
Akira Hatanaka03236be2011-07-07 20:54:20 +0000267def mem_ea : Operand<i32> {
268 let PrintMethod = "printMemOperandEA";
269 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000270 let EncoderMethod = "getMemEncoding";
271}
272
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000273def mem_ea_64 : Operand<i64> {
274 let PrintMethod = "printMemOperandEA";
275 let MIOperandInfo = (ops CPU64Regs, simm16_64);
276 let EncoderMethod = "getMemEncoding";
277}
278
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000279// size operand of ext instruction
280def size_ext : Operand<i32> {
281 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000282 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000283}
284
285// size operand of ins instruction
286def size_ins : Operand<i32> {
287 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000288 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000289}
290
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000291// Transformation Function - get the lower 16 bits.
292def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000293 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000294}]>;
295
296// Transformation Function - get the higher 16 bits.
297def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000298 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000299}]>;
300
301// Node immediate fits as 16-bit sign extended on target immediate.
302// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000303def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000304
Reed Kotler0fd831322012-12-20 06:57:00 +0000305// Node immediate fits as 15-bit sign extended on target immediate.
306// e.g. addi, andi
307def immSExt15 : PatLeaf<(imm), [{ return isInt<15>(N->getSExtValue()); }]>;
308
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000309// Node immediate fits as 16-bit zero extended on target immediate.
310// The LO16 param means that only the lower 16 bits of the node
311// immediate are caught.
312// e.g. addiu, sltiu
313def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000315 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000316 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000317 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000318}], LO16>;
319
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000320// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000321def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000322 int64_t Val = N->getSExtValue();
323 return isInt<32>(Val) && !(Val & 0xffff);
324}]>;
325
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000326// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000327def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000328
Eric Christopher3c999a22007-10-26 04:00:13 +0000329// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000330// since load and store instructions from stack used it.
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000331def addr :
332 ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000333
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000334//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000335// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000336//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000337
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000338// Arithmetic and logical instructions with 3 register operands.
Jack Carterec3199f2013-01-12 01:03:14 +0000339class ArithLogicR<string opstr, RegisterOperand RO, bit isComm = 0,
Akira Hatanaka24277732012-12-20 03:52:08 +0000340 InstrItinClass Itin = NoItinerary,
341 SDPatternOperator OpNode = null_frag>:
Jack Carterec3199f2013-01-12 01:03:14 +0000342 InstSE<(outs RO:$rd), (ins RO:$rs, RO:$rt),
Akira Hatanaka23a3da02012-12-20 03:34:05 +0000343 !strconcat(opstr, "\t$rd, $rs, $rt"),
Jack Carterec3199f2013-01-12 01:03:14 +0000344 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000345 let isCommutable = isComm;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000346 let isReMaterializable = 1;
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000347 string BaseOpcode;
348 string Arch;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000349}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000350
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000351// Arithmetic and logical instructions with 2 register operands.
Jack Carterec3199f2013-01-12 01:03:14 +0000352class ArithLogicI<string opstr, Operand Od, RegisterOperand RO,
Akira Hatanaka24277732012-12-20 03:52:08 +0000353 SDPatternOperator imm_type = null_frag,
354 SDPatternOperator OpNode = null_frag> :
Jack Carterec3199f2013-01-12 01:03:14 +0000355 InstSE<(outs RO:$rt), (ins RO:$rs, Od:$imm16),
Akira Hatanakaab48c502012-12-20 03:40:03 +0000356 !strconcat(opstr, "\t$rt, $rs, $imm16"),
Jack Carterec3199f2013-01-12 01:03:14 +0000357 [(set RO:$rt, (OpNode RO:$rs, imm_type:$imm16))], IIAlu, FrmI> {
Akira Hatanakaa6953492012-04-18 18:52:10 +0000358 let isReMaterializable = 1;
359}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000360
361// Arithmetic Multiply ADD/SUB
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000362class MArithR<string opstr, SDPatternOperator op = null_frag, bit isComm = 0> :
Jack Carterec3199f2013-01-12 01:03:14 +0000363 InstSE<(outs), (ins CPURegsOpnd:$rs, CPURegsOpnd:$rt),
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000364 !strconcat(opstr, "\t$rs, $rt"),
Jack Carterec3199f2013-01-12 01:03:14 +0000365 [(op CPURegsOpnd:$rs, CPURegsOpnd:$rt, LO, HI)], IIImul, FrmR> {
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000366 let Defs = [HI, LO];
367 let Uses = [HI, LO];
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000368 let isCommutable = isComm;
369}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000370
371// Logical
Jack Carterec3199f2013-01-12 01:03:14 +0000372class LogicNOR<string opstr, RegisterOperand RC>:
Akira Hatanaka2a732ec2012-12-21 22:35:47 +0000373 InstSE<(outs RC:$rd), (ins RC:$rs, RC:$rt),
374 !strconcat(opstr, "\t$rd, $rs, $rt"),
375 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu, FrmR> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000376 let isCommutable = 1;
377}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000378
379// Shifts
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000380class shift_rotate_imm<string opstr, Operand ImmOpnd,
Jack Carterec3199f2013-01-12 01:03:14 +0000381 RegisterOperand RC, SDPatternOperator OpNode = null_frag,
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000382 SDPatternOperator PF = null_frag> :
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000383 InstSE<(outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
384 !strconcat(opstr, "\t$rd, $rt, $shamt"),
385 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000386
Jack Carterec3199f2013-01-12 01:03:14 +0000387class shift_rotate_reg<string opstr, RegisterOperand RC,
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000388 SDPatternOperator OpNode = null_frag>:
Jack Carterec3199f2013-01-12 01:03:14 +0000389 InstSE<(outs RC:$rd), (ins CPURegsOpnd:$rs, RC:$rt),
Akira Hatanakacdc0c592012-12-20 03:48:24 +0000390 !strconcat(opstr, "\t$rd, $rt, $rs"),
Jack Carterec3199f2013-01-12 01:03:14 +0000391 [(set RC:$rd, (OpNode RC:$rt, CPURegsOpnd:$rs))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000392
393// Load Upper Imediate
Akira Hatanaka8e719fa2012-12-21 22:46:07 +0000394class LoadUpper<string opstr, RegisterClass RC, Operand Imm>:
395 InstSE<(outs RC:$rt), (ins Imm:$imm16), !strconcat(opstr, "\t$rt, $imm16"),
396 [], IIAlu, FrmI>, IsAsCheapAsAMove {
Akira Hatanaka02365942012-04-03 02:51:09 +0000397 let neverHasSideEffects = 1;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000398 let isReMaterializable = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000399}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000400
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000401class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
402 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
403 bits<21> addr;
404 let Inst{25-21} = addr{20-16};
405 let Inst{15-0} = addr{15-0};
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000406 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000407}
408
Eric Christopher3c999a22007-10-26 04:00:13 +0000409// Memory Load/Store
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000410class Load<string opstr, SDPatternOperator OpNode, RegisterClass RC,
411 Operand MemOpnd> :
Akira Hatanaka16164652012-12-21 22:58:55 +0000412 InstSE<(outs RC:$rt), (ins MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
413 [(set RC:$rt, (OpNode addr:$addr))], NoItinerary, FrmI> {
414 let DecoderMethod = "DecodeMem";
415 let canFoldAsLoad = 1;
416}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000417
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000418class Store<string opstr, SDPatternOperator OpNode, RegisterClass RC,
419 Operand MemOpnd> :
Akira Hatanaka16164652012-12-21 22:58:55 +0000420 InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
421 [(OpNode RC:$rt, addr:$addr)], NoItinerary, FrmI> {
422 let DecoderMethod = "DecodeMem";
423}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000424
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000425multiclass LoadM<string opstr, RegisterClass RC,
426 SDPatternOperator OpNode = null_frag> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000427 def NAME : Load<opstr, OpNode, RC, mem>, Requires<[NotN64, HasStdEnc]>;
428 def _P8 : Load<opstr, OpNode, RC, mem64>, Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000429 let DecoderNamespace = "Mips64";
430 let isCodeGenOnly = 1;
431 }
Jia Liubb481f82012-02-28 07:46:26 +0000432}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000433
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000434multiclass StoreM<string opstr, RegisterClass RC,
435 SDPatternOperator OpNode = null_frag> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000436 def NAME : Store<opstr, OpNode, RC, mem>, Requires<[NotN64, HasStdEnc]>;
437 def _P8 : Store<opstr, OpNode, RC, mem64>, Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000438 let DecoderNamespace = "Mips64";
439 let isCodeGenOnly = 1;
440 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000441}
442
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000443// Load/Store Left/Right
444let canFoldAsLoad = 1 in
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000445class LoadLeftRight<string opstr, SDNode OpNode, RegisterClass RC,
446 Operand MemOpnd> :
447 InstSE<(outs RC:$rt), (ins MemOpnd:$addr, RC:$src),
448 !strconcat(opstr, "\t$rt, $addr"),
449 [(set RC:$rt, (OpNode addr:$addr, RC:$src))], NoItinerary, FrmI> {
450 let DecoderMethod = "DecodeMem";
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000451 string Constraints = "$src = $rt";
452}
453
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000454class StoreLeftRight<string opstr, SDNode OpNode, RegisterClass RC,
455 Operand MemOpnd>:
456 InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
457 [(OpNode RC:$rt, addr:$addr)], NoItinerary, FrmI> {
458 let DecoderMethod = "DecodeMem";
459}
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000460
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000461multiclass LoadLeftRightM<string opstr, SDNode OpNode, RegisterClass RC> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000462 def NAME : LoadLeftRight<opstr, OpNode, RC, mem>,
463 Requires<[NotN64, HasStdEnc]>;
464 def _P8 : LoadLeftRight<opstr, OpNode, RC, mem64>,
465 Requires<[IsN64, HasStdEnc]> {
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000466 let DecoderNamespace = "Mips64";
467 let isCodeGenOnly = 1;
468 }
469}
470
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000471multiclass StoreLeftRightM<string opstr, SDNode OpNode, RegisterClass RC> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000472 def NAME : StoreLeftRight<opstr, OpNode, RC, mem>,
473 Requires<[NotN64, HasStdEnc]>;
474 def _P8 : StoreLeftRight<opstr, OpNode, RC, mem64>,
475 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000476 let DecoderNamespace = "Mips64";
477 let isCodeGenOnly = 1;
478 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000479}
480
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000481// Conditional Branch
Akira Hatanakac4889012012-12-20 04:10:13 +0000482class CBranch<string opstr, PatFrag cond_op, RegisterClass RC> :
483 InstSE<(outs), (ins RC:$rs, RC:$rt, brtarget:$offset),
484 !strconcat(opstr, "\t$rs, $rt, $offset"),
485 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$offset)], IIBranch,
486 FrmI> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000487 let isBranch = 1;
488 let isTerminator = 1;
489 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000490 let Defs = [AT];
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000491}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000492
Akira Hatanaka5c540252012-12-20 04:13:23 +0000493class CBranchZero<string opstr, PatFrag cond_op, RegisterClass RC> :
494 InstSE<(outs), (ins RC:$rs, brtarget:$offset),
495 !strconcat(opstr, "\t$rs, $offset"),
496 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$offset)], IIBranch, FrmI> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000497 let isBranch = 1;
498 let isTerminator = 1;
499 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000500 let Defs = [AT];
Eric Christopher3c999a22007-10-26 04:00:13 +0000501}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000502
Eric Christopher3c999a22007-10-26 04:00:13 +0000503// SetCC
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000504class SetCC_R<string opstr, PatFrag cond_op, RegisterClass RC> :
Jack Carterec3199f2013-01-12 01:03:14 +0000505 InstSE<(outs CPURegsOpnd:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000506 !strconcat(opstr, "\t$rd, $rs, $rt"),
Jack Carterec3199f2013-01-12 01:03:14 +0000507 [(set CPURegsOpnd:$rd, (cond_op RC:$rs, RC:$rt))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000508
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000509class SetCC_I<string opstr, PatFrag cond_op, Operand Od, PatLeaf imm_type,
510 RegisterClass RC>:
Jack Carterec3199f2013-01-12 01:03:14 +0000511 InstSE<(outs CPURegsOpnd:$rt), (ins RC:$rs, Od:$imm16),
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000512 !strconcat(opstr, "\t$rt, $rs, $imm16"),
Jack Cartere72fac62013-01-18 20:15:06 +0000513 [(set CPURegsOpnd:$rt, (cond_op RC:$rs, imm_type:$imm16))],
514 IIAlu, FrmI>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000515
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000516// Jump
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000517class JumpFJ<DAGOperand opnd, string opstr, SDPatternOperator operator,
518 SDPatternOperator targetoperator> :
519 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
520 [(operator targetoperator:$target)], IIBranch, FrmJ> {
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000521 let isTerminator=1;
522 let isBarrier=1;
523 let hasDelaySlot = 1;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000524 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000525 let Defs = [AT];
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000526}
527
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000528// Unconditional branch
Akira Hatanakac2306152012-12-20 04:22:39 +0000529class UncondBranch<string opstr> :
530 InstSE<(outs), (ins brtarget:$offset), !strconcat(opstr, "\t$offset"),
531 [(br bb:$offset)], IIBranch, FrmI> {
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000532 let isBranch = 1;
533 let isTerminator = 1;
534 let isBarrier = 1;
535 let hasDelaySlot = 1;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000536 let Predicates = [RelocPIC, HasStdEnc];
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000537 let Defs = [AT];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000538}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000539
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000540// Base class for indirect branch and return instruction classes.
541let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
Akira Hatanaka1f027132012-10-19 21:11:03 +0000542class JumpFR<RegisterClass RC, SDPatternOperator operator = null_frag>:
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000543 InstSE<(outs), (ins RC:$rs), "jr\t$rs", [(operator RC:$rs)], IIBranch, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000544
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000545// Indirect branch
Akira Hatanaka1f027132012-10-19 21:11:03 +0000546class IndirectBranch<RegisterClass RC>: JumpFR<RC, brind> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000547 let isBranch = 1;
548 let isIndirectBranch = 1;
549}
550
551// Return instruction
Akira Hatanaka1f027132012-10-19 21:11:03 +0000552class RetBase<RegisterClass RC>: JumpFR<RC> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000553 let isReturn = 1;
554 let isCodeGenOnly = 1;
555 let hasCtrlDep = 1;
556 let hasExtraSrcRegAllocReq = 1;
557}
558
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000559// Jump and Link (Call)
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000560let isCall=1, hasDelaySlot=1, Defs = [RA] in {
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000561 class JumpLink<string opstr> :
562 InstSE<(outs), (ins calltarget:$target), !strconcat(opstr, "\t$target"),
563 [(MipsJmpLink imm:$target)], IIBranch, FrmJ> {
564 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000565 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000566
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000567 class JumpLinkReg<string opstr, RegisterClass RC>:
568 InstSE<(outs), (ins RC:$rs), !strconcat(opstr, "\t$rs"),
569 [(MipsJmpLink RC:$rs)], IIBranch, FrmR>;
570
Jack Carterec3199f2013-01-12 01:03:14 +0000571 class BGEZAL_FT<string opstr, RegisterOperand RO> :
572 InstSE<(outs), (ins RO:$rs, brtarget:$offset),
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000573 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI>;
574
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000575}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000576
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000577class BAL_FT :
578 InstSE<(outs), (ins brtarget:$offset), "bal\t$offset", [], IIBranch, FrmI> {
579 let isBranch = 1;
580 let isTerminator = 1;
581 let isBarrier = 1;
582 let hasDelaySlot = 1;
583 let Defs = [RA];
584}
585
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000586// Sync
587let hasSideEffects = 1 in
588class SYNC_FT :
589 InstSE<(outs), (ins i32imm:$stype), "sync $stype", [(MipsSync imm:$stype)],
590 NoItinerary, FrmOther>;
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000591
Eric Christopher3c999a22007-10-26 04:00:13 +0000592// Mul, Div
Jack Carterec3199f2013-01-12 01:03:14 +0000593class Mult<string opstr, InstrItinClass itin, RegisterOperand RO,
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000594 list<Register> DefRegs> :
Jack Carterec3199f2013-01-12 01:03:14 +0000595 InstSE<(outs), (ins RO:$rs, RO:$rt), !strconcat(opstr, "\t$rs, $rt"), [],
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000596 itin, FrmR> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000597 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000598 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000599 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000600}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000601
Jack Carterec3199f2013-01-12 01:03:14 +0000602class Div<SDNode op, string opstr, InstrItinClass itin, RegisterOperand RO,
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000603 list<Register> DefRegs> :
Jack Carterec3199f2013-01-12 01:03:14 +0000604 InstSE<(outs), (ins RO:$rs, RO:$rt),
605 !strconcat(opstr, "\t$$zero, $rs, $rt"), [(op RO:$rs, RO:$rt)], itin,
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000606 FrmR> {
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000607 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000608}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000609
Eric Christopher3c999a22007-10-26 04:00:13 +0000610// Move from Hi/Lo
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000611class MoveFromLOHI<string opstr, RegisterClass RC, list<Register> UseRegs>:
612 InstSE<(outs RC:$rd), (ins), !strconcat(opstr, "\t$rd"), [], IIHiLo, FrmR> {
Akira Hatanaka89d30662011-10-17 18:24:15 +0000613 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000614 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000615}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000616
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000617class MoveToLOHI<string opstr, RegisterClass RC, list<Register> DefRegs>:
618 InstSE<(outs), (ins RC:$rs), !strconcat(opstr, "\t$rs"), [], IIHiLo, FrmR> {
Akira Hatanaka89d30662011-10-17 18:24:15 +0000619 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000620 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000621}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000622
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000623class EffectiveAddress<string opstr, RegisterClass RC, Operand Mem> :
624 InstSE<(outs RC:$rt), (ins Mem:$addr), !strconcat(opstr, "\t$rt, $addr"),
625 [(set RC:$rt, addr:$addr)], NoItinerary, FrmI> {
626 let isCodeGenOnly = 1;
627 let DecoderMethod = "DecodeMem";
Jack Carter61de70d2012-08-06 23:29:06 +0000628}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000629
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000630// Count Leading Ones/Zeros in Word
Jack Carterec3199f2013-01-12 01:03:14 +0000631class CountLeading0<string opstr, RegisterOperand RO>:
632 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
633 [(set RO:$rd, (ctlz RO:$rs))], IIAlu, FrmR>,
Akira Hatanaka35242e22012-12-21 22:43:58 +0000634 Requires<[HasBitCount, HasStdEnc]>;
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000635
Jack Carterec3199f2013-01-12 01:03:14 +0000636class CountLeading1<string opstr, RegisterOperand RO>:
637 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
638 [(set RO:$rd, (ctlz (not RO:$rs)))], IIAlu, FrmR>,
Akira Hatanaka35242e22012-12-21 22:43:58 +0000639 Requires<[HasBitCount, HasStdEnc]>;
640
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000641
642// Sign Extend in Register.
Akira Hatanaka8aaed992012-12-21 22:41:52 +0000643class SignExtInReg<string opstr, ValueType vt, RegisterClass RC> :
644 InstSE<(outs RC:$rd), (ins RC:$rt), !strconcat(opstr, "\t$rd, $rt"),
645 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary, FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000646 let Predicates = [HasSEInReg, HasStdEnc];
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000647}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000648
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000649// Subword Swap
Jack Carterec3199f2013-01-12 01:03:14 +0000650class SubwordSwap<string opstr, RegisterOperand RO>:
651 InstSE<(outs RO:$rd), (ins RO:$rt), !strconcat(opstr, "\t$rd, $rt"), [],
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000652 NoItinerary, FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000653 let Predicates = [HasSwap, HasStdEnc];
Akira Hatanaka02365942012-04-03 02:51:09 +0000654 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000655}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000656
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000657// Read Hardware
Jack Carterec3199f2013-01-12 01:03:14 +0000658class ReadHardware<RegisterClass CPURegClass, RegisterOperand RO> :
659 InstSE<(outs CPURegClass:$rt), (ins RO:$rd), "rdhwr\t$rt, $rd", [],
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000660 IIAlu, FrmR>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000661
Akira Hatanaka667645f2011-08-17 22:59:46 +0000662// Ext and Ins
Jack Carterec3199f2013-01-12 01:03:14 +0000663class ExtBase<string opstr, RegisterOperand RO>:
664 InstSE<(outs RO:$rt), (ins RO:$rs, uimm16:$pos, size_ext:$size),
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000665 !strconcat(opstr, " $rt, $rs, $pos, $size"),
Jack Carterec3199f2013-01-12 01:03:14 +0000666 [(set RO:$rt, (MipsExt RO:$rs, imm:$pos, imm:$size))], NoItinerary,
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000667 FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000668 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000669}
670
Jack Carterec3199f2013-01-12 01:03:14 +0000671class InsBase<string opstr, RegisterOperand RO>:
672 InstSE<(outs RO:$rt), (ins RO:$rs, uimm16:$pos, size_ins:$size, RO:$src),
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000673 !strconcat(opstr, " $rt, $rs, $pos, $size"),
Jack Carterec3199f2013-01-12 01:03:14 +0000674 [(set RO:$rt, (MipsIns RO:$rs, imm:$pos, imm:$size, RO:$src))],
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000675 NoItinerary, FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000676 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000677 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000678}
679
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000680// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000681class Atomic2Ops<PatFrag Op, RegisterClass DRC, RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000682 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000683 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000684
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000685multiclass Atomic2Ops32<PatFrag Op> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000686 def NAME : Atomic2Ops<Op, CPURegs, CPURegs>, Requires<[NotN64, HasStdEnc]>;
687 def _P8 : Atomic2Ops<Op, CPURegs, CPU64Regs>,
688 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000689 let DecoderNamespace = "Mips64";
690 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000691}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000692
693// Atomic Compare & Swap.
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000694class AtomicCmpSwap<PatFrag Op, RegisterClass DRC, RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000695 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000696 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000697
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000698multiclass AtomicCmpSwap32<PatFrag Op> {
Craig Topper71ab7a72013-01-07 05:45:56 +0000699 def NAME : AtomicCmpSwap<Op, CPURegs, CPURegs>,
700 Requires<[NotN64, HasStdEnc]>;
701 def _P8 : AtomicCmpSwap<Op, CPURegs, CPU64Regs>,
702 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000703 let DecoderNamespace = "Mips64";
704 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000705}
706
Jack Carterec3199f2013-01-12 01:03:14 +0000707class LLBase<string opstr, RegisterOperand RO, Operand Mem> :
708 InstSE<(outs RO:$rt), (ins Mem:$addr), !strconcat(opstr, "\t$rt, $addr"),
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000709 [], NoItinerary, FrmI> {
710 let DecoderMethod = "DecodeMem";
Akira Hatanaka59068062011-11-11 04:14:30 +0000711 let mayLoad = 1;
712}
713
Jack Carterec3199f2013-01-12 01:03:14 +0000714class SCBase<string opstr, RegisterOperand RO, Operand Mem> :
715 InstSE<(outs RO:$dst), (ins RO:$rt, Mem:$addr),
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000716 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
717 let DecoderMethod = "DecodeMem";
Akira Hatanaka59068062011-11-11 04:14:30 +0000718 let mayStore = 1;
719 let Constraints = "$rt = $dst";
720}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000721
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000722class MFC3OP<dag outs, dag ins, string asmstr> :
723 InstSE<outs, ins, asmstr, [], NoItinerary, FrmFR>;
724
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000725//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000726// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000727//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000728
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000729// Return RA.
730let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000731def RetRA : PseudoSE<(outs), (ins), [(MipsRet)]>;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000732
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000733let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
734def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt),
Chris Lattnere563bbc2008-10-11 22:08:30 +0000735 [(callseq_start timm:$amt)]>;
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000736def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
Chris Lattnere563bbc2008-10-11 22:08:30 +0000737 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000738}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000739
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000740let usesCustomInserter = 1 in {
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000741 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8>;
742 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16>;
743 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32>;
744 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8>;
745 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16>;
746 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32>;
747 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8>;
748 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16>;
749 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32>;
750 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8>;
751 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16>;
752 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32>;
753 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8>;
754 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16>;
755 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32>;
756 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8>;
757 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16>;
758 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000759
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000760 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8>;
761 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16>;
762 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000763
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000764 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8>;
765 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16>;
766 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000767}
768
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000769//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000770// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000771//===----------------------------------------------------------------------===//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000772//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000773// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000774//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000775
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000776/// Arithmetic Instructions (ALU Immediate)
Jack Carterec3199f2013-01-12 01:03:14 +0000777def ADDiu : ArithLogicI<"addiu", simm16, CPURegsOpnd, immSExt16, add>,
Akira Hatanakaab48c502012-12-20 03:40:03 +0000778 ADDI_FM<0x9>, IsAsCheapAsAMove;
Jack Carterec3199f2013-01-12 01:03:14 +0000779def ADDi : ArithLogicI<"addi", simm16, CPURegsOpnd>, ADDI_FM<0x8>;
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000780def SLTi : SetCC_I<"slti", setlt, simm16, immSExt16, CPURegs>, SLTI_FM<0xa>;
781def SLTiu : SetCC_I<"sltiu", setult, simm16, immSExt16, CPURegs>, SLTI_FM<0xb>;
Jack Cartere72fac62013-01-18 20:15:06 +0000782def ANDi : ArithLogicI<"andi", uimm16, CPURegsOpnd, immZExt16, and>,
783 ADDI_FM<0xc>;
784def ORi : ArithLogicI<"ori", uimm16, CPURegsOpnd, immZExt16, or>,
785 ADDI_FM<0xd>;
786def XORi : ArithLogicI<"xori", uimm16, CPURegsOpnd, immZExt16, xor>,
787 ADDI_FM<0xe>;
Akira Hatanaka8e719fa2012-12-21 22:46:07 +0000788def LUi : LoadUpper<"lui", CPURegs, uimm16>, LUI_FM;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000789
790/// Arithmetic Instructions (3-Operand, R-Type)
Jack Carterec3199f2013-01-12 01:03:14 +0000791def ADDu : ArithLogicR<"addu", CPURegsOpnd, 1, IIAlu, add>, ADD_FM<0, 0x21>;
792def SUBu : ArithLogicR<"subu", CPURegsOpnd, 0, IIAlu, sub>, ADD_FM<0, 0x23>;
793def MUL : ArithLogicR<"mul", CPURegsOpnd, 1, IIImul, mul>, ADD_FM<0x1c, 2>;
794def ADD : ArithLogicR<"add", CPURegsOpnd>, ADD_FM<0, 0x20>;
795def SUB : ArithLogicR<"sub", CPURegsOpnd>, ADD_FM<0, 0x22>;
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000796def SLT : SetCC_R<"slt", setlt, CPURegs>, ADD_FM<0, 0x2a>;
797def SLTu : SetCC_R<"sltu", setult, CPURegs>, ADD_FM<0, 0x2b>;
Jack Carterec3199f2013-01-12 01:03:14 +0000798def AND : ArithLogicR<"and", CPURegsOpnd, 1, IIAlu, and>, ADD_FM<0, 0x24>;
799def OR : ArithLogicR<"or", CPURegsOpnd, 1, IIAlu, or>, ADD_FM<0, 0x25>;
800def XOR : ArithLogicR<"xor", CPURegsOpnd, 1, IIAlu, xor>, ADD_FM<0, 0x26>;
801def NOR : LogicNOR<"nor", CPURegsOpnd>, ADD_FM<0, 0x27>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000802
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000803/// Shift Instructions
Jack Cartere72fac62013-01-18 20:15:06 +0000804def SLL : shift_rotate_imm<"sll", shamt, CPURegsOpnd, shl, immZExt5>,
805 SRA_FM<0, 0>;
806def SRL : shift_rotate_imm<"srl", shamt, CPURegsOpnd, srl, immZExt5>,
807 SRA_FM<2, 0>;
808def SRA : shift_rotate_imm<"sra", shamt, CPURegsOpnd, sra, immZExt5>,
809 SRA_FM<3, 0>;
Jack Carterec3199f2013-01-12 01:03:14 +0000810def SLLV : shift_rotate_reg<"sllv", CPURegsOpnd, shl>, SRLV_FM<4, 0>;
811def SRLV : shift_rotate_reg<"srlv", CPURegsOpnd, srl>, SRLV_FM<6, 0>;
812def SRAV : shift_rotate_reg<"srav", CPURegsOpnd, sra>, SRLV_FM<7, 0>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000813
814// Rotate Instructions
Akira Hatanaka249330e2012-12-07 03:06:09 +0000815let Predicates = [HasMips32r2, HasStdEnc] in {
Jack Carterec3199f2013-01-12 01:03:14 +0000816 def ROTR : shift_rotate_imm<"rotr", shamt, CPURegsOpnd, rotr, immZExt5>,
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000817 SRA_FM<2, 1>;
Jack Carterec3199f2013-01-12 01:03:14 +0000818 def ROTRV : shift_rotate_reg<"rotrv", CPURegsOpnd, rotr>, SRLV_FM<6, 1>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000819}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000820
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000821/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000822/// aligned
Akira Hatanakaf53b78f2013-01-04 19:25:46 +0000823defm LB : LoadM<"lb", CPURegs, sextloadi8>, LW_FM<0x20>;
824defm LBu : LoadM<"lbu", CPURegs, zextloadi8>, LW_FM<0x24>;
825defm LH : LoadM<"lh", CPURegs, sextloadi16>, LW_FM<0x21>;
826defm LHu : LoadM<"lhu", CPURegs, zextloadi16>, LW_FM<0x25>;
827defm LW : LoadM<"lw", CPURegs, load>, LW_FM<0x23>;
828defm SB : StoreM<"sb", CPURegs, truncstorei8>, LW_FM<0x28>;
829defm SH : StoreM<"sh", CPURegs, truncstorei16>, LW_FM<0x29>;
830defm SW : StoreM<"sw", CPURegs, store>, LW_FM<0x2b>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000831
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000832/// load/store left/right
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000833defm LWL : LoadLeftRightM<"lwl", MipsLWL, CPURegs>, LW_FM<0x22>;
834defm LWR : LoadLeftRightM<"lwr", MipsLWR, CPURegs>, LW_FM<0x26>;
835defm SWL : StoreLeftRightM<"swl", MipsSWL, CPURegs>, LW_FM<0x2a>;
836defm SWR : StoreLeftRightM<"swr", MipsSWR, CPURegs>, LW_FM<0x2e>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000837
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000838def SYNC : SYNC_FT, SYNC_FM;
Akira Hatanakadb548262011-07-19 23:30:50 +0000839
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000840/// Load-linked, Store-conditional
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000841let Predicates = [NotN64, HasStdEnc] in {
Jack Carterec3199f2013-01-12 01:03:14 +0000842 def LL : LLBase<"ll", CPURegsOpnd, mem>, LW_FM<0x30>;
843 def SC : SCBase<"sc", CPURegsOpnd, mem>, LW_FM<0x38>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000844}
845
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000846let Predicates = [IsN64, HasStdEnc], DecoderNamespace = "Mips64" in {
Jack Carterec3199f2013-01-12 01:03:14 +0000847 def LL_P8 : LLBase<"ll", CPURegsOpnd, mem64>, LW_FM<0x30>;
848 def SC_P8 : SCBase<"sc", CPURegsOpnd, mem64>, LW_FM<0x38>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000849}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000850
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000851/// Jump and Branch Instructions
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000852def J : JumpFJ<jmptarget, "j", br, bb>, FJ<2>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000853 Requires<[RelocStatic, HasStdEnc]>, IsBranch;
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000854def JR : IndirectBranch<CPURegs>, MTLO_FM<8>;
Akira Hatanakac2306152012-12-20 04:22:39 +0000855def B : UncondBranch<"b">, B_FM;
Akira Hatanakac4889012012-12-20 04:10:13 +0000856def BEQ : CBranch<"beq", seteq, CPURegs>, BEQ_FM<4>;
857def BNE : CBranch<"bne", setne, CPURegs>, BEQ_FM<5>;
Akira Hatanaka5c540252012-12-20 04:13:23 +0000858def BGEZ : CBranchZero<"bgez", setge, CPURegs>, BGEZ_FM<1, 1>;
859def BGTZ : CBranchZero<"bgtz", setgt, CPURegs>, BGEZ_FM<7, 0>;
860def BLEZ : CBranchZero<"blez", setle, CPURegs>, BGEZ_FM<6, 0>;
861def BLTZ : CBranchZero<"bltz", setlt, CPURegs>, BGEZ_FM<1, 0>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000862
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000863def BAL_BR: BAL_FT, BAL_FM;
Akira Hatanaka60287962012-07-21 03:30:44 +0000864
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000865def JAL : JumpLink<"jal">, FJ<3>;
866def JALR : JumpLinkReg<"jalr", CPURegs>, JALR_FM;
Jack Carterec3199f2013-01-12 01:03:14 +0000867def BGEZAL : BGEZAL_FT<"bgezal", CPURegsOpnd>, BGEZAL_FM<0x11>;
868def BLTZAL : BGEZAL_FT<"bltzal", CPURegsOpnd>, BGEZAL_FM<0x10>;
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000869def TAILCALL : JumpFJ<calltarget, "j", MipsTailCall, imm>, FJ<2>, IsTailCall;
870def TAILCALL_R : JumpFR<CPURegs, MipsTailCall>, MTLO_FM<8>, IsTailCall;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000871
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000872def RET : RetBase<CPURegs>, MTLO_FM<8>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000873
Akira Hatanaka544cc212013-01-30 00:26:49 +0000874// Exception handling related node and instructions.
875// The conversion sequence is:
876// ISD::EH_RETURN -> MipsISD::EH_RETURN ->
877// MIPSeh_return -> (stack change + indirect branch)
878//
879// MIPSeh_return takes the place of regular return instruction
880// but takes two arguments (V1, V0) which are used for storing
881// the offset and return address respectively.
882def SDT_MipsEHRET : SDTypeProfile<0, 2, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
883
884def MIPSehret : SDNode<"MipsISD::EH_RETURN", SDT_MipsEHRET,
885 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
886
887let Uses = [V0, V1], isTerminator = 1, isReturn = 1, isBarrier = 1 in {
888 def MIPSeh_return32 : MipsPseudo<(outs), (ins CPURegs:$spoff, CPURegs:$dst),
889 [(MIPSehret CPURegs:$spoff, CPURegs:$dst)]>;
890 def MIPSeh_return64 : MipsPseudo<(outs), (ins CPU64Regs:$spoff,
891 CPU64Regs:$dst),
892 [(MIPSehret CPU64Regs:$spoff, CPU64Regs:$dst)]>;
893}
894
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000895/// Multiply and Divide Instructions.
Jack Carterec3199f2013-01-12 01:03:14 +0000896def MULT : Mult<"mult", IIImul, CPURegsOpnd, [HI, LO]>, MULT_FM<0, 0x18>;
897def MULTu : Mult<"multu", IIImul, CPURegsOpnd, [HI, LO]>, MULT_FM<0, 0x19>;
Jack Cartere72fac62013-01-18 20:15:06 +0000898def SDIV : Div<MipsDivRem, "div", IIIdiv, CPURegsOpnd, [HI, LO]>,
899 MULT_FM<0, 0x1a>;
Jack Carterec3199f2013-01-12 01:03:14 +0000900def UDIV : Div<MipsDivRemU, "divu", IIIdiv, CPURegsOpnd, [HI, LO]>,
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000901 MULT_FM<0, 0x1b>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000902
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000903def MTHI : MoveToLOHI<"mthi", CPURegs, [HI]>, MTLO_FM<0x11>;
904def MTLO : MoveToLOHI<"mtlo", CPURegs, [LO]>, MTLO_FM<0x13>;
905def MFHI : MoveFromLOHI<"mfhi", CPURegs, [HI]>, MFLO_FM<0x10>;
906def MFLO : MoveFromLOHI<"mflo", CPURegs, [LO]>, MFLO_FM<0x12>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000907
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000908/// Sign Ext In Register Instructions.
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000909def SEB : SignExtInReg<"seb", i8, CPURegs>, SEB_FM<0x10, 0x20>;
910def SEH : SignExtInReg<"seh", i16, CPURegs>, SEB_FM<0x18, 0x20>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000911
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000912/// Count Leading
Jack Carterec3199f2013-01-12 01:03:14 +0000913def CLZ : CountLeading0<"clz", CPURegsOpnd>, CLO_FM<0x20>;
914def CLO : CountLeading1<"clo", CPURegsOpnd>, CLO_FM<0x21>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000915
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000916/// Word Swap Bytes Within Halfwords
Jack Carterec3199f2013-01-12 01:03:14 +0000917def WSBH : SubwordSwap<"wsbh", CPURegsOpnd>, SEB_FM<2, 0x20>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000918
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000919/// No operation.
920/// FIXME: NOP should be an alias of "sll $0, $0, 0".
921def NOP : InstSE<(outs), (ins), "nop", [], IIAlu, FrmJ>, NOP_FM;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000922
Eric Christopher3c999a22007-10-26 04:00:13 +0000923// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000924// instructions. The same not happens for stack address copies, so an
925// add op with mem ComplexPattern is used and the stack address copy
926// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000927def LEA_ADDiu : EffectiveAddress<"addiu", CPURegs, mem_ea>, LW_FM<9>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000928
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000929// MADD*/MSUB*
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000930def MADD : MArithR<"madd", MipsMAdd, 1>, MULT_FM<0x1c, 0>;
931def MADDU : MArithR<"maddu", MipsMAddu, 1>, MULT_FM<0x1c, 1>;
932def MSUB : MArithR<"msub", MipsMSub>, MULT_FM<0x1c, 4>;
933def MSUBU : MArithR<"msubu", MipsMSubu>, MULT_FM<0x1c, 5>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000934
Jack Carterec3199f2013-01-12 01:03:14 +0000935def RDHWR : ReadHardware<CPURegs, HWRegsOpnd>, RDHWR_FM;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000936
Jack Carterec3199f2013-01-12 01:03:14 +0000937def EXT : ExtBase<"ext", CPURegsOpnd>, EXT_FM<0>;
938def INS : InsBase<"ins", CPURegsOpnd>, EXT_FM<4>;
Akira Hatanakabb15e112011-08-17 02:05:42 +0000939
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000940/// Move Control Registers From/To CPU Registers
Jack Cartere72fac62013-01-18 20:15:06 +0000941def MFC0_3OP : MFC3OP<(outs CPURegsOpnd:$rt),
942 (ins CPURegsOpnd:$rd, uimm16:$sel),
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000943 "mfc0\t$rt, $rd, $sel">, MFC3OP_FM<0x10, 0>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000944
Jack Cartere72fac62013-01-18 20:15:06 +0000945def MTC0_3OP : MFC3OP<(outs CPURegsOpnd:$rd, uimm16:$sel),
946 (ins CPURegsOpnd:$rt),
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000947 "mtc0\t$rt, $rd, $sel">, MFC3OP_FM<0x10, 4>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000948
Jack Cartere72fac62013-01-18 20:15:06 +0000949def MFC2_3OP : MFC3OP<(outs CPURegsOpnd:$rt),
950 (ins CPURegsOpnd:$rd, uimm16:$sel),
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000951 "mfc2\t$rt, $rd, $sel">, MFC3OP_FM<0x12, 0>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000952
Jack Cartere72fac62013-01-18 20:15:06 +0000953def MTC2_3OP : MFC3OP<(outs CPURegsOpnd:$rd, uimm16:$sel),
954 (ins CPURegsOpnd:$rt),
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000955 "mtc2\t$rt, $rd, $sel">, MFC3OP_FM<0x12, 4>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000956
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000957//===----------------------------------------------------------------------===//
Jack Carter04376eb2012-09-07 01:42:38 +0000958// Instruction aliases
959//===----------------------------------------------------------------------===//
Jack Carterec3199f2013-01-12 01:03:14 +0000960def : InstAlias<"move $dst,$src", (ADDu CPURegsOpnd:$dst,
961 CPURegsOpnd:$src,ZERO)>, Requires<[NotMips64]>;
962def : InstAlias<"bal $offset", (BGEZAL RA, brtarget:$offset)>;
963def : InstAlias<"addu $rs, $rt, $imm",
964 (ADDiu CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm)>;
965def : InstAlias<"add $rs, $rt, $imm",
966 (ADDi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm)>;
967def : InstAlias<"and $rs, $rt, $imm",
968 (ANDi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm)>;
969def : InstAlias<"j $rs", (JR CPURegs:$rs)>, Requires<[NotMips64]>;
970def : InstAlias<"not $rt, $rs", (NOR CPURegsOpnd:$rt, CPURegsOpnd:$rs, ZERO)>;
971def : InstAlias<"neg $rt, $rs", (SUB CPURegsOpnd:$rt, ZERO, CPURegsOpnd:$rs)>;
972def : InstAlias<"negu $rt, $rs", (SUBu CPURegsOpnd:$rt, ZERO,
973 CPURegsOpnd:$rs)>;
974def : InstAlias<"slt $rs, $rt, $imm",
975 (SLTi CPURegsOpnd:$rs, CPURegs:$rt, simm16:$imm)>;
976def : InstAlias<"xor $rs, $rt, $imm",
977 (XORi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm)>,
978 Requires<[NotMips64]>;
Jack Cartere11dda82013-01-19 02:00:40 +0000979def : InstAlias<"mfc0 $rt, $rd", (MFC0_3OP CPURegsOpnd:$rt,
980 CPURegsOpnd:$rd, 0)>;
981def : InstAlias<"mtc0 $rt, $rd", (MTC0_3OP CPURegsOpnd:$rd, 0,
982 CPURegsOpnd:$rt)>;
983def : InstAlias<"mfc2 $rt, $rd", (MFC2_3OP CPURegsOpnd:$rt,
984 CPURegsOpnd:$rd, 0)>;
985def : InstAlias<"mtc2 $rt, $rd", (MTC2_3OP CPURegsOpnd:$rd, 0,
986 CPURegsOpnd:$rt)>;
Jack Carter04376eb2012-09-07 01:42:38 +0000987
988//===----------------------------------------------------------------------===//
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000989// Assembler Pseudo Instructions
990//===----------------------------------------------------------------------===//
991
Jack Carterec3199f2013-01-12 01:03:14 +0000992class LoadImm32< string instr_asm, Operand Od, RegisterOperand RO> :
993 MipsAsmPseudoInst<(outs RO:$rt), (ins Od:$imm32),
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000994 !strconcat(instr_asm, "\t$rt, $imm32")> ;
Jack Carterec3199f2013-01-12 01:03:14 +0000995def LoadImm32Reg : LoadImm32<"li", shamt,CPURegsOpnd>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000996
Jack Carterec3199f2013-01-12 01:03:14 +0000997class LoadAddress<string instr_asm, Operand MemOpnd, RegisterOperand RO> :
998 MipsAsmPseudoInst<(outs RO:$rt), (ins MemOpnd:$addr),
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000999 !strconcat(instr_asm, "\t$rt, $addr")> ;
Jack Carterec3199f2013-01-12 01:03:14 +00001000def LoadAddr32Reg : LoadAddress<"la", mem, CPURegsOpnd>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001001
Jack Carterec3199f2013-01-12 01:03:14 +00001002class LoadAddressImm<string instr_asm, Operand Od, RegisterOperand RO> :
1003 MipsAsmPseudoInst<(outs RO:$rt), (ins Od:$imm32),
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001004 !strconcat(instr_asm, "\t$rt, $imm32")> ;
Jack Carterec3199f2013-01-12 01:03:14 +00001005def LoadAddr32Imm : LoadAddressImm<"la", shamt,CPURegsOpnd>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +00001006
1007
1008
1009//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001010// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001011//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001012
1013// Small immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001014def : MipsPat<(i32 immSExt16:$in),
1015 (ADDiu ZERO, imm:$in)>;
1016def : MipsPat<(i32 immZExt16:$in),
1017 (ORi ZERO, imm:$in)>;
1018def : MipsPat<(i32 immLow16Zero:$in),
1019 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001020
1021// Arbitrary immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001022def : MipsPat<(i32 imm:$imm),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001023 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
1024
Akira Hatanaka14180452012-06-14 21:03:23 +00001025// Carry MipsPatterns
1026def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs),
1027 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
1028def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs),
1029 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
1030def : MipsPat<(addc CPURegs:$src, immSExt16:$imm),
1031 (ADDiu CPURegs:$src, imm:$imm)>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001032
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001033// Call
Akira Hatanaka14180452012-06-14 21:03:23 +00001034def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)),
1035 (JAL tglobaladdr:$dst)>;
1036def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)),
1037 (JAL texternalsym:$dst)>;
1038//def : MipsPat<(MipsJmpLink CPURegs:$dst),
1039// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001040
Akira Hatanakae0509022012-10-19 21:30:15 +00001041// Tail call
1042def : MipsPat<(MipsTailCall (iPTR tglobaladdr:$dst)),
1043 (TAILCALL tglobaladdr:$dst)>;
1044def : MipsPat<(MipsTailCall (iPTR texternalsym:$dst)),
1045 (TAILCALL texternalsym:$dst)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001046// hi/lo relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001047def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
1048def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
1049def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1050def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
1051def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001052def : MipsPat<(MipsHi texternalsym:$in), (LUi texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001053
Akira Hatanaka14180452012-06-14 21:03:23 +00001054def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1055def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
1056def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1057def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
1058def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001059def : MipsPat<(MipsLo texternalsym:$in), (ADDiu ZERO, texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001060
Akira Hatanaka14180452012-06-14 21:03:23 +00001061def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
1062 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
1063def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1064 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
1065def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1066 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
1067def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1068 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
1069def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1070 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001071
1072// gp_rel relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001073def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
1074 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
1075def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
1076 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001077
Akira Hatanaka342837d2011-05-28 01:07:07 +00001078// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001079class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
Akira Hatanaka14180452012-06-14 21:03:23 +00001080 MipsPat<(MipsWrapper RC:$gp, node:$in),
1081 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001082
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001083def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1084def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1085def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1086def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1087def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1088def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001089
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001090// Mips does not have "not", so we expand our way
Akira Hatanaka14180452012-06-14 21:03:23 +00001091def : MipsPat<(not CPURegs:$in),
Jack Carterec3199f2013-01-12 01:03:14 +00001092 (NOR CPURegsOpnd:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001093
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001094// extended loads
Akira Hatanaka249330e2012-12-07 03:06:09 +00001095let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001096 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1097 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001098 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001099}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001100let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001101 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1102 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001103 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu_P8 addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001104}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001105
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001106// peepholes
Akira Hatanaka249330e2012-12-07 03:06:09 +00001107let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001108 def : MipsPat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001109}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001110let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001111 def : MipsPat<(store (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001112}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001113
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001114// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001115multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1116 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1117 Instruction SLTiuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001118def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1119 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1120def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1121 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001122
Akira Hatanaka14180452012-06-14 21:03:23 +00001123def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1124 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1125def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1126 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1127def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1128 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1129def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1130 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001131
Akira Hatanaka14180452012-06-14 21:03:23 +00001132def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1133 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1134def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1135 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001136
Akira Hatanaka14180452012-06-14 21:03:23 +00001137def : MipsPat<(brcond RC:$cond, bb:$dst),
1138 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
Akira Hatanaka06f82312011-10-11 19:09:09 +00001139}
1140
1141defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001142
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001143// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001144multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1145 Instruction SLTuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001146 def : MipsPat<(seteq RC:$lhs, RC:$rhs),
1147 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1148 def : MipsPat<(setne RC:$lhs, RC:$rhs),
1149 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001150}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001151
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001152multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001153 def : MipsPat<(setle RC:$lhs, RC:$rhs),
1154 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1155 def : MipsPat<(setule RC:$lhs, RC:$rhs),
1156 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001157}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001158
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001159multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001160 def : MipsPat<(setgt RC:$lhs, RC:$rhs),
1161 (SLTOp RC:$rhs, RC:$lhs)>;
1162 def : MipsPat<(setugt RC:$lhs, RC:$rhs),
1163 (SLTuOp RC:$rhs, RC:$lhs)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001164}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001165
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001166multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001167 def : MipsPat<(setge RC:$lhs, RC:$rhs),
1168 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1169 def : MipsPat<(setuge RC:$lhs, RC:$rhs),
1170 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001171}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001172
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001173multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1174 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001175 def : MipsPat<(setge RC:$lhs, immSExt16:$rhs),
1176 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1177 def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs),
1178 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001179}
1180
1181defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1182defm : SetlePats<CPURegs, SLT, SLTu>;
1183defm : SetgtPats<CPURegs, SLT, SLTu>;
1184defm : SetgePats<CPURegs, SLT, SLTu>;
1185defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001186
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001187// bswap pattern
Akira Hatanaka14180452012-06-14 21:03:23 +00001188def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001189
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001190//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001191// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001192//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001193
1194include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001195include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001196include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001197
Akira Hatanakae10d9722012-05-08 19:08:58 +00001198//
1199// Mips16
1200
1201include "Mips16InstrFormats.td"
Akira Hatanaka4a5a8942012-05-24 18:32:33 +00001202include "Mips16InstrInfo.td"
Akira Hatanaka7509ec12012-09-27 01:50:59 +00001203
1204// DSP
1205include "MipsDSPInstrFormats.td"
1206include "MipsDSPInstrInfo.td"
1207