blob: dba64c1aad2f6bfaf27890f99d73ce0ea6a64608 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
27def SDT_PPCRetFlag : SDTypeProfile<0, 0, []>;
28
29//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000030// PowerPC specific DAG Nodes.
31//
32
33def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
34def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
35def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000036def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000037
Chris Lattner9c73f092005-10-25 20:55:47 +000038def PPCfsel : SDNode<"PPCISD::FSEL",
39 // Type constraint for fsel.
40 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
41 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000042
Nate Begeman993aeb22005-12-13 22:55:22 +000043def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
44def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
45def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
46def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000047
Chris Lattner4172b102005-12-06 02:10:38 +000048// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
49// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000050def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
51def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
52def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
53
Chris Lattner937a79d2005-12-04 19:01:59 +000054// These are target-independent nodes, but have target-specific formats.
Chris Lattner937a79d2005-12-04 19:01:59 +000055def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
56def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
57
Evan Cheng6da8d992006-01-09 18:28:21 +000058def retflag : SDNode<"PPCISD::RET_FLAG", SDT_PPCRetFlag,
59 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000060
Chris Lattner47f01f12005-09-08 19:50:41 +000061//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000062// PowerPC specific transformation functions and pattern fragments.
63//
Nate Begeman8d948322005-10-19 01:12:32 +000064
Nate Begeman2d5aff72005-10-19 18:42:01 +000065def SHL32 : SDNodeXForm<imm, [{
66 // Transformation function: 31 - imm
67 return getI32Imm(31 - N->getValue());
68}]>;
69
70def SHL64 : SDNodeXForm<imm, [{
71 // Transformation function: 63 - imm
72 return getI32Imm(63 - N->getValue());
73}]>;
74
75def SRL32 : SDNodeXForm<imm, [{
76 // Transformation function: 32 - imm
77 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
78}]>;
79
80def SRL64 : SDNodeXForm<imm, [{
81 // Transformation function: 64 - imm
82 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
83}]>;
84
Chris Lattner2eb25172005-09-09 00:39:56 +000085def LO16 : SDNodeXForm<imm, [{
86 // Transformation function: get the low 16 bits.
87 return getI32Imm((unsigned short)N->getValue());
88}]>;
89
90def HI16 : SDNodeXForm<imm, [{
91 // Transformation function: shift the immediate value down into the low bits.
92 return getI32Imm((unsigned)N->getValue() >> 16);
93}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000094
Chris Lattner79d0e9f2005-09-28 23:07:13 +000095def HA16 : SDNodeXForm<imm, [{
96 // Transformation function: shift the immediate value down into the low bits.
97 signed int Val = N->getValue();
98 return getI32Imm((Val - (signed short)Val) >> 16);
99}]>;
100
101
Chris Lattner3e63ead2005-09-08 17:33:10 +0000102def immSExt16 : PatLeaf<(imm), [{
103 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
104 // field. Used by instructions like 'addi'.
105 return (int)N->getValue() == (short)N->getValue();
106}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000107def immZExt16 : PatLeaf<(imm), [{
108 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
109 // field. Used by instructions like 'ori'.
110 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000111}], LO16>;
112
Chris Lattner3e63ead2005-09-08 17:33:10 +0000113def imm16Shifted : PatLeaf<(imm), [{
114 // imm16Shifted predicate - True if only bits in the top 16-bits of the
115 // immediate are set. Used by instructions like 'addis'.
116 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000117}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000118
Chris Lattnerbfde0802005-09-08 17:40:49 +0000119/*
120// Example of a legalize expander: Only for PPC64.
121def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
122 [(set f64:$tmp , (FCTIDZ f64:$src)),
123 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
124 (store f64:$tmp, i32:$tmpFI),
125 (set i64:$dst, (load i32:$tmpFI))],
126 Subtarget_PPC64>;
127*/
Chris Lattner3e63ead2005-09-08 17:33:10 +0000128
Chris Lattner47f01f12005-09-08 19:50:41 +0000129//===----------------------------------------------------------------------===//
130// PowerPC Flag Definitions.
131
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000132class isPPC64 { bit PPC64 = 1; }
133class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000134class isDOT {
135 list<Register> Defs = [CR0];
136 bit RC = 1;
137}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000138
Chris Lattner47f01f12005-09-08 19:50:41 +0000139
140
141//===----------------------------------------------------------------------===//
142// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000143
Chris Lattner4345a4a2005-09-14 20:53:05 +0000144def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000145 let PrintMethod = "printU5ImmOperand";
146}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000147def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000148 let PrintMethod = "printU6ImmOperand";
149}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000150def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000151 let PrintMethod = "printS16ImmOperand";
152}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000153def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000154 let PrintMethod = "printU16ImmOperand";
155}
Chris Lattner841d12d2005-10-18 16:51:22 +0000156def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
157 let PrintMethod = "printS16X4ImmOperand";
158}
Chris Lattner1e484782005-12-04 18:42:54 +0000159def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000160 let PrintMethod = "printBranchOperand";
161}
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000162def calltarget : Operand<i32> {
163 let PrintMethod = "printCallOperand";
164}
Nate Begeman422b0ce2005-11-16 00:48:01 +0000165def aaddr : Operand<i32> {
166 let PrintMethod = "printAbsAddrOperand";
167}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000168def piclabel: Operand<i32> {
169 let PrintMethod = "printPICLabel";
170}
Nate Begemaned428532004-09-04 05:00:00 +0000171def symbolHi: Operand<i32> {
172 let PrintMethod = "printSymbolHi";
173}
174def symbolLo: Operand<i32> {
175 let PrintMethod = "printSymbolLo";
176}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000177def crbitm: Operand<i8> {
178 let PrintMethod = "printcrbitm";
179}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000180// Address operands
181def memri : Operand<i32> {
182 let PrintMethod = "printMemRegImm";
183 let NumMIOperands = 2;
184 let MIOperandInfo = (ops i32imm, GPRC);
185}
186def memrr : Operand<i32> {
187 let PrintMethod = "printMemRegReg";
188 let NumMIOperands = 2;
189 let MIOperandInfo = (ops GPRC, GPRC);
190}
191
Chris Lattnera613d262006-01-12 02:05:36 +0000192// Define PowerPC specific addressing mode.
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000193def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>;
194def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>;
195def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000196
Evan Cheng8c75ef92005-12-14 22:07:12 +0000197//===----------------------------------------------------------------------===//
198// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000199def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000200
Chris Lattner47f01f12005-09-08 19:50:41 +0000201//===----------------------------------------------------------------------===//
202// PowerPC Instruction Definitions.
203
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000204// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000205
Chris Lattner937a79d2005-12-04 19:01:59 +0000206let isLoad = 1, hasCtrlDep = 1 in {
207def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
208 "; ADJCALLSTACKDOWN",
209 [(callseq_start imm:$amt)]>;
210def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
211 "; ADJCALLSTACKUP",
212 [(callseq_end imm:$amt)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000213}
Chris Lattner6e61ca62005-10-25 21:03:41 +0000214def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
215 [(set GPRC:$rD, (undef))]>;
216def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8",
217 [(set F8RC:$rD, (undef))]>;
218def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4",
219 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000220
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000221// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
222// scheduler into a branch sequence.
223let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
224 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000225 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000226 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000227 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000228 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000229 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000230}
231
Evan Cheng6da8d992006-01-09 18:28:21 +0000232let isTerminator = 1, noResults = 1 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000233 let isReturn = 1 in
234 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000235 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000236}
237
Chris Lattner7a823bd2005-02-15 20:26:49 +0000238let Defs = [LR] in
Chris Lattner3075a4e2005-10-25 20:58:43 +0000239 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000240
Evan Cheng2b4ea792005-12-26 09:11:45 +0000241let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, noResults = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000242 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
243 target:$true, target:$false),
Chris Lattner3075a4e2005-10-25 20:58:43 +0000244 "; COND_BRANCH", []>;
Chris Lattner1e484782005-12-04 18:42:54 +0000245 def B : IForm<18, 0, 0, (ops target:$dst),
246 "b $dst", BrB,
247 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000248
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000249 // FIXME: 4*CR# needs to be added to the BI field!
250 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000251 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000252 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000253 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000254 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000255 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000256 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000257 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000258 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000259 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000260 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000261 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000262 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000263 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
264 "bun $crS, $block", BrB>;
265 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
266 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000267}
268
Evan Cheng2b4ea792005-12-26 09:11:45 +0000269let isCall = 1, noResults = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000270 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000271 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
272 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000273 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000274 CR0,CR1,CR5,CR6,CR7] in {
275 // Convenient aliases for call instructions
Chris Lattner1e484782005-12-04 18:42:54 +0000276 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
277 "bl $func", BrB, []>;
278 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
279 "bla $func", BrB, []>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000280 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
281 []>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000282}
283
Nate Begeman07aada82004-08-30 02:28:06 +0000284// D-Form instructions. Most instructions that perform an operation on a
285// register and an immediate are of this type.
286//
Nate Begemanb816f022004-10-07 22:30:03 +0000287let isLoad = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000288def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
289 "lbz $rD, $src", LdStGeneral,
290 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
291def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
292 "lha $rD, $src", LdStLHA,
293 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>;
294def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
295 "lhz $rD, $src", LdStGeneral,
296 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000297def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000298 "lmw $rD, $disp($rA)", LdStLMW,
299 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000300def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
301 "lwz $rD, $src", LdStGeneral,
302 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000303def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000304 "lwzu $rD, $disp($rA)", LdStGeneral,
305 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000306}
Chris Lattner57226fb2005-04-19 04:59:28 +0000307def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000308 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000309 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000310def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000311 "addic $rD, $rA, $imm", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000312 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000313def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000314 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000315 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000316def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000317 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000318 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000319def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000320 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000321 [(set GPRC:$rD, (add GPRC:$rA,
322 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000323def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000324 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000325 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000326def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000327 "subfic $rD, $rA, $imm", IntGeneral,
Chris Lattnere0255742005-09-28 22:47:06 +0000328 [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000329def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000330 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000331 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000332def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000333 "lis $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000334 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Evan Cheng2b4ea792005-12-26 09:11:45 +0000335let isStore = 1, noResults = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000336def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000337 "stmw $rS, $disp($rA)", LdStLMW,
338 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000339def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
340 "stb $rS, $src", LdStGeneral,
341 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
342def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
343 "sth $rS, $src", LdStGeneral,
344 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
345def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
346 "stw $rS, $src", LdStGeneral,
347 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000348def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000349 "stwu $rS, $disp($rA)", LdStGeneral,
350 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000351}
Chris Lattner57226fb2005-04-19 04:59:28 +0000352def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000353 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000354 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
355 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000356def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000357 "andis. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000358 [(set GPRC:$dst, (and GPRC:$src1, imm16Shifted:$src2))]>,
359 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000360def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000361 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000362 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000363def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000364 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000365 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000366def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000367 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000368 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000369def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000370 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner4345a4a2005-09-14 20:53:05 +0000371 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000372def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
373 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000374def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000375 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000376def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000377 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000378def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000379 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattner57226fb2005-04-19 04:59:28 +0000380def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000381 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000382def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000383 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000384def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000385 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000386let isLoad = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000387def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
388 "lfs $rD, $src", LdStLFDU,
389 [(set F4RC:$rD, (load iaddr:$src))]>;
390def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
391 "lfd $rD, $src", LdStLFD,
392 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000393}
Evan Cheng2b4ea792005-12-26 09:11:45 +0000394let isStore = 1, noResults = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000395def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
396 "stfs $rS, $dst", LdStUX,
397 [(store F4RC:$rS, iaddr:$dst)]>;
398def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
399 "stfd $rS, $dst", LdStUX,
400 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000401}
Nate Begemaned428532004-09-04 05:00:00 +0000402
403// DS-Form instructions. Load/Store instructions available in PPC-64
404//
Nate Begemanb816f022004-10-07 22:30:03 +0000405let isLoad = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000406def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000407 "lwa $rT, $DS($rA)", LdStLWA,
408 []>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000409def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000410 "ld $rT, $DS($rA)", LdStLD,
411 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000412}
Evan Cheng2b4ea792005-12-26 09:11:45 +0000413let isStore = 1, noResults = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000414def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000415 "std $rT, $DS($rA)", LdStSTD,
416 []>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000417def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000418 "stdu $rT, $DS($rA)", LdStSTD,
419 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000420}
Nate Begemanc3306122004-08-21 05:56:39 +0000421
Nate Begeman07aada82004-08-30 02:28:06 +0000422// X-Form instructions. Most instructions that perform an operation on a
423// register and another register are of this type.
424//
Nate Begemanb816f022004-10-07 22:30:03 +0000425let isLoad = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000426def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
427 "lbzx $rD, $src", LdStGeneral,
428 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
429def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
430 "lhax $rD, $src", LdStLHA,
431 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>;
432def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
433 "lhzx $rD, $src", LdStGeneral,
434 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
435def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
436 "lwax $rD, $src", LdStLHA,
437 [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64;
438def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
439 "lwzx $rD, $src", LdStGeneral,
440 [(set GPRC:$rD, (load xaddr:$src))]>;
441def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
442 "ldx $rD, $src", LdStLD,
443 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000444def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000445 "lvebx $vD, $base, $rA", LdStGeneral,
446 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000447def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000448 "lvehx $vD, $base, $rA", LdStGeneral,
449 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000450def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000451 "lvewx $vD, $base, $rA", LdStGeneral,
452 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000453def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
454 "lvx $vD, $src", LdStGeneral,
Nate Begemanb73628b2005-12-30 00:12:56 +0000455 [(set VRRC:$vD, (v4f32 (load xoaddr:$src)))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000456}
Nate Begeman09761222005-12-09 23:54:18 +0000457def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
458 "lvsl $vD, $base, $rA", LdStGeneral,
459 []>;
460def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
461 "lvsl $vD, $base, $rA", LdStGeneral,
462 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000463def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000464 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000465 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000466def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000467 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000468 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000469def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000470 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000471 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000472def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000473 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000474 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000475def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000476 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000477 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000478def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000479 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000480 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000481def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000482 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000483 []>;
484def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000485 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000486 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000487def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000488 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000489 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000490def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000491 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000492 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000493def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000494 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000495 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
496def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000497 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000498 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000499def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000500 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000501 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000502def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000503 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000504 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000505def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000506 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000507 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000508def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000509 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000510 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000511def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000512 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000513 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000514def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000515 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000516 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000517def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000518 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000519 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Evan Cheng2b4ea792005-12-26 09:11:45 +0000520let isStore = 1, noResults = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000521def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
522 "stbx $rS, $dst", LdStGeneral,
523 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>;
524def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
525 "sthx $rS, $dst", LdStGeneral,
526 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>;
527def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
528 "stwx $rS, $dst", LdStGeneral,
529 [(store GPRC:$rS, xaddr:$dst)]>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000530def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000531 "stwux $rS, $rA, $rB", LdStGeneral,
532 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000533def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000534 "stdx $rS, $rA, $rB", LdStSTD,
535 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000536def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000537 "stdux $rS, $rA, $rB", LdStSTD,
538 []>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000539def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000540 "stvebx $rS, $rA, $rB", LdStGeneral,
541 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000542def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000543 "stvehx $rS, $rA, $rB", LdStGeneral,
544 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000545def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000546 "stvewx $rS, $rA, $rB", LdStGeneral,
547 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000548def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
549 "stvx $rS, $dst", LdStGeneral,
Nate Begemanb73628b2005-12-30 00:12:56 +0000550 [(store (v4f32 VRRC:$rS), xoaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000551}
Chris Lattner883059f2005-04-19 05:15:18 +0000552def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000553 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000554 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000555def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000556 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000557 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000558def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000559 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000560 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000561def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000562 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000563 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman01595c52005-11-26 22:39:34 +0000564def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
565 "extsw $rA, $rS", IntGeneral,
566 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000567def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000568 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000569def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000570 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000571def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000572 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000573def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000574 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000575def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000576 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000577def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000578 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000579//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000580// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000581def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000582 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000583def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000584 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000585
Nate Begemanb816f022004-10-07 22:30:03 +0000586let isLoad = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000587def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
588 "lfsx $frD, $src", LdStLFDU,
589 [(set F4RC:$frD, (load xaddr:$src))]>;
590def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
591 "lfdx $frD, $src", LdStLFDU,
592 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000593}
Chris Lattner919c0322005-10-01 01:35:02 +0000594def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000595 "fcfid $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000596 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000597def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000598 "fctidz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000599 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000600def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000601 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000602 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000603def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000604 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000605 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000606def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000607 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000608 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
609def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000610 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000611 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000612
613/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
614def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000615 "fmr $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000616 []>; // (set F4RC:$frD, F4RC:$frB)
617def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000618 "fmr $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000619 []>; // (set F8RC:$frD, F8RC:$frB)
620def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000621 "fmr $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000622 [(set F8RC:$frD, (fextend F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000623
624// These are artificially split into two different forms, for 4/8 byte FP.
625def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000626 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000627 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
628def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000629 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000630 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
631def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000632 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000633 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
634def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000635 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000636 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
637def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000638 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000639 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
640def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000641 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000642 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
643
Nate Begemanadeb43d2005-07-20 22:42:00 +0000644
Evan Cheng2b4ea792005-12-26 09:11:45 +0000645let isStore = 1, noResults = 1 in {
Chris Lattner51269842006-03-01 05:50:56 +0000646def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000647 "stfiwx $frS, $dst", LdStUX,
Chris Lattner51269842006-03-01 05:50:56 +0000648 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000649def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
650 "stfsx $frS, $dst", LdStUX,
651 [(store F4RC:$frS, xaddr:$dst)]>;
652def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
653 "stfdx $frS, $dst", LdStUX,
654 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000655}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000656
Nate Begeman07aada82004-08-30 02:28:06 +0000657// XL-Form instructions. condition register logical ops.
658//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000659def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Jim Laskey53842142005-10-19 19:51:16 +0000660 "mcrf $BF, $BFA", BrMCR>;
Nate Begeman07aada82004-08-30 02:28:06 +0000661
662// XFX-Form instructions. Instructions that deal with SPRs
663//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000664// Note that although LR should be listed as `8' and CTR as `9' in the SPR
665// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
666// which means the SPR value needs to be multiplied by a factor of 32.
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000667def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>;
668def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>;
Jim Laskey53842142005-10-19 19:51:16 +0000669def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000670def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000671 "mtcrf $FXM, $rS", BrMCRX>;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000672def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
673 "mfcr $rT, $FXM", SprMFCR>;
674def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>;
675def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>;
676def MTSPR : XFXForm_7<31, 467, (ops GPRC:$rS, u16imm:$UIMM), "mtspr $UIMM, $rS",
677 SprMTSPR>;
Nate Begeman07aada82004-08-30 02:28:06 +0000678
Nate Begeman07aada82004-08-30 02:28:06 +0000679// XS-Form instructions. Just 'sradi'
680//
Chris Lattner883059f2005-04-19 05:15:18 +0000681def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000682 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000683
684// XO-Form instructions. Arithmetic instructions that can set overflow bit
685//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000686def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000687 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000688 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000689def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000690 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000691 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000692def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000693 "addc $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000694 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000695def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000696 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000697 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000698def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000699 "divd $rT, $rA, $rB", IntDivD,
Nate Begeman12a92342005-10-20 07:51:08 +0000700 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
701def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000702 "divdu $rT, $rA, $rB", IntDivD,
Nate Begeman12a92342005-10-20 07:51:08 +0000703 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000704def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000705 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000706 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000707def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000708 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000709 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000710def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
711 "mulhd $rT, $rA, $rB", IntMulHW,
712 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
713def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
714 "mulhdu $rT, $rA, $rB", IntMulHWU,
715 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000716def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000717 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000718 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000719def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000720 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000721 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000722def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000723 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman12a92342005-10-20 07:51:08 +0000724 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000725def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000726 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000727 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000728def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000729 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000730 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000731def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000732 "subfc $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000733 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000734def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000735 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000736 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000737def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000738 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000739 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000740def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000741 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000742 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000743def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000744 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000745 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000746def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
747 "subfme $rT, $rA", IntGeneral,
748 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000749def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000750 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000751 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Nate Begeman07aada82004-08-30 02:28:06 +0000752
753// A-Form instructions. Most of the instructions executed in the FPU are of
754// this type.
755//
Chris Lattner14522e32005-04-19 05:21:30 +0000756def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000757 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000758 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000759 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000760 F8RC:$FRB))]>,
761 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000762def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000763 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000764 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000765 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000766 F4RC:$FRB))]>,
767 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000768def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000769 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000770 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000771 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000772 F8RC:$FRB))]>,
773 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000774def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000775 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000776 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000777 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000778 F4RC:$FRB))]>,
779 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000780def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000781 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000782 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000783 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000784 F8RC:$FRB)))]>,
785 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000786def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000787 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000788 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000789 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000790 F4RC:$FRB)))]>,
791 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000792def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000793 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000794 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000795 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000796 F8RC:$FRB)))]>,
797 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000798def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000799 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000800 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000801 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000802 F4RC:$FRB)))]>,
803 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000804// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
805// having 4 of these, force the comparison to always be an 8-byte double (code
806// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000807// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000808def FSELD : AForm_1<63, 23,
809 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000810 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000811 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000812def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000813 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000814 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000815 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000816def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000817 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000818 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000819 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000820def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000821 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000822 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000823 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000824def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000825 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000826 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000827 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000828def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000829 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000830 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000831 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000832def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000833 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000834 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000835 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000836def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000837 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000838 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000839 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000840def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000841 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000842 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000843 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000844def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000845 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000846 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000847 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Nate Begeman07aada82004-08-30 02:28:06 +0000848
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000849// M-Form instructions. rotate and mask instructions.
850//
Chris Lattner043870d2005-09-09 18:17:41 +0000851let isTwoAddress = 1, isCommutable = 1 in {
852// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000853def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000854 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000855 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000856 []>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000857def RLDIMI : MDForm_1<30, 3,
858 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000859 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000860 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000861}
Chris Lattner14522e32005-04-19 05:21:30 +0000862def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000863 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000864 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000865 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000866def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000867 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000868 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000869 []>, isDOT;
Chris Lattner14522e32005-04-19 05:21:30 +0000870def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000871 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000872 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000873 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000874
875// MD-Form instructions. 64 bit rotate instructions.
876//
Chris Lattner14522e32005-04-19 05:21:30 +0000877def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000878 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000879 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000880 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000881def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000882 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000883 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000884 []>, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000885
Nate Begemane4f17a52005-11-23 05:29:52 +0000886// VA-Form instructions. 3-input AltiVec ops.
Nate Begeman9b14f662005-11-29 08:04:45 +0000887def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
888 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
889 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
Nate Begemana07da922005-12-14 22:54:33 +0000890 VRRC:$vB))]>,
891 Requires<[FPContractions]>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000892def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
Nate Begemana07da922005-12-14 22:54:33 +0000893 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
894 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA,
895 VRRC:$vC),
896 VRRC:$vB)))]>,
897 Requires<[FPContractions]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000898
899// VX-Form instructions. AltiVec arithmetic ops.
900def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
901 "vaddfp $vD, $vA, $vB", VecFP,
Nate Begeman9b14f662005-11-29 08:04:45 +0000902 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Nate Begemanb73628b2005-12-30 00:12:56 +0000903def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
904 "vadduwm $vD, $vA, $vB", VecGeneral,
905 [(set VRRC:$vD, (add VRRC:$vA, VRRC:$vB))]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000906def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
907 "vcfsx $vD, $vB, $UIMM", VecFP,
908 []>;
909def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
910 "vcfux $vD, $vB, $UIMM", VecFP,
911 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000912def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
913 "vctsxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000914 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000915def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
916 "vctuxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000917 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000918def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
919 "vexptefp $vD, $vB", VecFP,
920 []>;
921def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
922 "vlogefp $vD, $vB", VecFP,
923 []>;
924def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
925 "vmaxfp $vD, $vA, $vB", VecFP,
926 []>;
927def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
928 "vminfp $vD, $vA, $vB", VecFP,
929 []>;
930def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
931 "vrefp $vD, $vB", VecFP,
932 []>;
933def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
934 "vrfim $vD, $vB", VecFP,
935 []>;
936def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
937 "vrfin $vD, $vB", VecFP,
938 []>;
939def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
940 "vrfip $vD, $vB", VecFP,
941 []>;
942def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
943 "vrfiz $vD, $vB", VecFP,
944 []>;
945def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
946 "vrsqrtefp $vD, $vB", VecFP,
947 []>;
948def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
949 "vsubfp $vD, $vA, $vB", VecFP,
950 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Nate Begeman3fb68772005-12-14 00:34:09 +0000951def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
952 "vxor $vD, $vA, $vB", VecFP,
953 []>;
954
955// VX-Form Pseudo Instructions
956
957def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
958 "vxor $vD, $vD, $vD", VecFP,
959 []>;
960
Nate Begemane4f17a52005-11-23 05:29:52 +0000961
Chris Lattner2eb25172005-09-09 00:39:56 +0000962//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000963// DWARF Pseudo Instructions
964//
965
Jim Laskeyabf6d172006-01-05 01:25:28 +0000966def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
967 "; .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000968 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +0000969 (i32 imm:$file))]>;
970
971def DWARF_LABEL : Pseudo<(ops i32imm:$id),
972 "\nLdebug_loc$id:",
973 [(dwarf_label (i32 imm:$id))]>;
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000974
975//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000976// PowerPC Instruction Patterns
977//
978
Chris Lattner30e21a42005-09-26 22:20:16 +0000979// Arbitrary immediate support. Implement in terms of LIS/ORI.
980def : Pat<(i32 imm:$imm),
981 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000982
983// Implement the 'not' operation with the NOR instruction.
984def NOT : Pat<(not GPRC:$in),
985 (NOR GPRC:$in, GPRC:$in)>;
986
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000987// ADD an arbitrary immediate.
988def : Pat<(add GPRC:$in, imm:$imm),
989 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
990// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000991def : Pat<(or GPRC:$in, imm:$imm),
992 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000993// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000994def : Pat<(xor GPRC:$in, imm:$imm),
995 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000996// SUBFIC
997def : Pat<(subc immSExt16:$imm, GPRC:$in),
998 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000999
Chris Lattnere5cf1222006-01-09 23:20:37 +00001000// Return void support.
1001def : Pat<(ret), (BLR)>;
1002
1003// 64-bit support
Nate Begemanf492f992005-12-16 09:19:13 +00001004def : Pat<(i64 (zext GPRC:$in)),
Chris Lattnerf6cd1472005-10-19 04:32:04 +00001005 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Nate Begemanf492f992005-12-16 09:19:13 +00001006def : Pat<(i64 (anyext GPRC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +00001007 (OR4To8 GPRC:$in, GPRC:$in)>;
Nate Begemanf492f992005-12-16 09:19:13 +00001008def : Pat<(i32 (trunc G8RC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +00001009 (OR8To4 G8RC:$in, G8RC:$in)>;
1010
Nate Begeman2d5aff72005-10-19 18:42:01 +00001011// SHL
Chris Lattnerbd059822005-12-05 02:34:05 +00001012def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001013 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001014def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001015 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
1016// SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001017def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001018 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001019def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001020 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
1021
Nate Begeman35ef9132006-01-11 21:21:00 +00001022// ROTL
1023def : Pat<(rotl GPRC:$in, GPRC:$sh),
1024 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1025def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1026 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
1027
Chris Lattner860e8862005-11-17 07:30:41 +00001028// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001029def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1030def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1031def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1032def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001033def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1034 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001035def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1036 (ADDIS GPRC:$in, tconstpool:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001037
Nate Begeman3fb68772005-12-14 00:34:09 +00001038def : Pat<(fmul VRRC:$vA, VRRC:$vB),
1039 (VMADDFP VRRC:$vA, (V_SET0), VRRC:$vB)>;
1040
Nate Begemana07da922005-12-14 22:54:33 +00001041// Fused negative multiply subtract, alternate pattern
1042def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1043 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1044 Requires<[FPContractions]>;
1045def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1046 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1047 Requires<[FPContractions]>;
1048
Nate Begeman993aeb22005-12-13 22:55:22 +00001049// Fused multiply add and multiply sub for packed float. These are represented
1050// separately from the real instructions above, for operations that must have
1051// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
1052def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
1053 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1054def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
1055 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1056
Chris Lattner4172b102005-12-06 02:10:38 +00001057// Standard shifts. These are represented separately from the real shifts above
1058// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1059// amounts.
1060def : Pat<(sra GPRC:$rS, GPRC:$rB),
1061 (SRAW GPRC:$rS, GPRC:$rB)>;
1062def : Pat<(srl GPRC:$rS, GPRC:$rB),
1063 (SRW GPRC:$rS, GPRC:$rB)>;
1064def : Pat<(shl GPRC:$rS, GPRC:$rB),
1065 (SLW GPRC:$rS, GPRC:$rB)>;
1066
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001067def : Pat<(i32 (zextload iaddr:$src, i1)),
1068 (LBZ iaddr:$src)>;
1069def : Pat<(i32 (zextload xaddr:$src, i1)),
1070 (LBZX xaddr:$src)>;
1071def : Pat<(i32 (extload iaddr:$src, i1)),
1072 (LBZ iaddr:$src)>;
1073def : Pat<(i32 (extload xaddr:$src, i1)),
1074 (LBZX xaddr:$src)>;
1075def : Pat<(i32 (extload iaddr:$src, i8)),
1076 (LBZ iaddr:$src)>;
1077def : Pat<(i32 (extload xaddr:$src, i8)),
1078 (LBZX xaddr:$src)>;
1079def : Pat<(i32 (extload iaddr:$src, i16)),
1080 (LHZ iaddr:$src)>;
1081def : Pat<(i32 (extload xaddr:$src, i16)),
1082 (LHZX xaddr:$src)>;
1083def : Pat<(f64 (extload iaddr:$src, f32)),
1084 (FMRSD (LFS iaddr:$src))>;
1085def : Pat<(f64 (extload xaddr:$src, f32)),
1086 (FMRSD (LFSX xaddr:$src))>;
1087
Nate Begemanb73628b2005-12-30 00:12:56 +00001088def : Pat<(v4i32 (load xoaddr:$src)),
1089 (v4i32 (LVX xoaddr:$src))>;
1090def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
1091 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
1092
Chris Lattnerea874f32005-09-24 00:41:58 +00001093// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +00001094/*
Chris Lattnerc36d0652005-09-14 18:18:39 +00001095def : Pattern<(xor GPRC:$in, imm:$imm),
1096 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
1097 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +00001098*/
Chris Lattnerc36d0652005-09-14 18:18:39 +00001099
Chris Lattner2eb25172005-09-09 00:39:56 +00001100//===----------------------------------------------------------------------===//
1101// PowerPCInstrInfo Definition
1102//
Chris Lattnerbe686a82004-12-16 16:31:57 +00001103def PowerPCInstrInfo : InstrInfo {
Chris Lattnerbe686a82004-12-16 16:31:57 +00001104 let TSFlagsFields = [ "VMX", "PPC64" ];
1105 let TSFlagsShifts = [ 0, 1 ];
1106
1107 let isLittleEndianEncoding = 1;
1108}
Chris Lattner2eb25172005-09-09 00:39:56 +00001109