blob: 3c193ac80fb718fcb0e701b3b32dc7bcbeac6047 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Owen Andersone234d022011-08-24 17:21:43 +000022 let DecoderMethod = "DecodeITCond";
Evan Cheng06e16582009-07-10 01:54:42 +000023}
24
25// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000026def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000027def it_mask : Operand<i32> {
28 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000029 let ParserMatchClass = it_mask_asmoperand;
Owen Andersonf4408202011-08-24 22:40:22 +000030 let DecoderMethod = "DecodeITMask";
Evan Cheng06e16582009-07-10 01:54:42 +000031}
32
Anton Korobeynikov52237112009-06-17 18:13:58 +000033// Shifted operands. No register controlled shifts for Thumb2.
34// Note: We do not support rrx shifted operands yet.
35def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000036 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000037 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000038 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000039 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000040 let MIOperandInfo = (ops rGPR, i32imm);
Owen Anderson2c9f8352011-08-22 23:10:16 +000041 let DecoderMethod = "DecodeSORegImmOperand";
Anton Korobeynikov52237112009-06-17 18:13:58 +000042}
43
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
45def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000046 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000047}]>;
48
Evan Chengf49810c2009-06-23 17:48:47 +000049// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
50def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000051 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000052}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000053
Evan Chengf49810c2009-06-23 17:48:47 +000054// t2_so_imm - Match a 32-bit immediate operand, which is an
55// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000056// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000057def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000058def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
59 return ARM_AM::getT2SOImmVal(Imm) != -1;
60 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000061 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000062 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000063 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000064}
Anton Korobeynikov52237112009-06-17 18:13:58 +000065
Jim Grosbach64171712010-02-16 21:07:46 +000066// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000067// of a t2_so_imm.
68def t2_so_imm_not : Operand<i32>,
69 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000070 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
71}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000072
73// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
74def t2_so_imm_neg : Operand<i32>,
75 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000076 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000077}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000078
Evan Chenga67efd12009-06-23 19:39:13 +000079/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
Owen Anderson6d746312011-08-08 20:42:17 +000080def imm1_31 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +000081 return (int32_t)Imm >= 1 && (int32_t)Imm < 32;
Evan Chenga67efd12009-06-23 19:39:13 +000082}]>;
83
Evan Chengf49810c2009-06-23 17:48:47 +000084/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000085def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000086 ImmLeaf<i32, [{
87 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000088}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000089
Jim Grosbach64171712010-02-16 21:07:46 +000090def imm0_4095_neg : PatLeaf<(i32 imm), [{
91 return (uint32_t)(-N->getZExtValue()) < 4096;
92}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000093
Evan Chengfa2ea1a2009-08-04 01:41:15 +000094def imm0_255_neg : PatLeaf<(i32 imm), [{
95 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000096}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000097
Jim Grosbach502e0aa2010-07-14 17:45:16 +000098def imm0_255_not : PatLeaf<(i32 imm), [{
99 return (uint32_t)(~N->getZExtValue()) < 255;
100}], imm_comp_XFORM>;
101
Andrew Trickd49ffe82011-04-29 14:18:15 +0000102def lo5AllOne : PatLeaf<(i32 imm), [{
103 // Returns true if all low 5-bits are 1.
104 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
105}]>;
106
Evan Cheng055b0312009-06-29 07:51:04 +0000107// Define Thumb2 specific addressing modes.
108
109// t2addrmode_imm12 := reg + imm12
110def t2addrmode_imm12 : Operand<i32>,
111 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000112 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000113 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000114 let DecoderMethod = "DecodeT2AddrModeImm12";
Evan Cheng055b0312009-06-29 07:51:04 +0000115 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
116}
117
Owen Andersonc9bd4962011-03-18 17:42:55 +0000118// t2ldrlabel := imm12
119def t2ldrlabel : Operand<i32> {
120 let EncoderMethod = "getAddrModeImm12OpValue";
121}
122
123
Owen Andersona838a252010-12-14 00:36:49 +0000124// ADR instruction labels.
125def t2adrlabel : Operand<i32> {
126 let EncoderMethod = "getT2AdrLabelOpValue";
127}
128
129
Johnny Chen0635fc52010-03-04 17:40:44 +0000130// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000131def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000132def t2addrmode_imm8 : Operand<i32>,
133 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
134 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000135 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000136 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000137 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000138 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
139}
140
Evan Cheng6d94f112009-07-03 00:06:39 +0000141def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000142 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
143 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000144 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000145 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000146 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000147}
148
Evan Cheng5c874172009-07-09 22:21:59 +0000149// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000150def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000151 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000152 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000153 let DecoderMethod = "DecodeT2AddrModeImm8s4";
David Goodwin6647cea2009-06-30 22:50:01 +0000154 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
155}
156
Johnny Chenae1757b2010-03-11 01:13:36 +0000157def t2am_imm8s4_offset : Operand<i32> {
158 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Owen Anderson14c903a2011-08-04 23:18:05 +0000159 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000160}
161
Evan Chengcba962d2009-07-09 20:40:44 +0000162// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000163def t2addrmode_so_reg : Operand<i32>,
164 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
165 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000166 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000167 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000168 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000169}
170
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000171// t2addrmode_reg := reg
172// Used by load/store exclusive instructions. Useful to enable right assembly
173// parsing and printing. Not used for any codegen matching.
174//
175def t2addrmode_reg : Operand<i32> {
176 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000177 let DecoderMethod = "DecodeGPRRegisterClass";
Cameron Zwarichd6ffcd82011-05-17 23:26:20 +0000178 let MIOperandInfo = (ops GPR);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000179}
Evan Cheng055b0312009-06-29 07:51:04 +0000180
Anton Korobeynikov52237112009-06-17 18:13:58 +0000181//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000182// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000183//
184
Owen Andersona99e7782010-11-15 18:45:17 +0000185
186class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000187 string opc, string asm, list<dag> pattern>
188 : T2I<oops, iops, itin, opc, asm, pattern> {
189 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000190 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000191
Jim Grosbach86386922010-12-08 22:10:43 +0000192 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000193 let Inst{26} = imm{11};
194 let Inst{14-12} = imm{10-8};
195 let Inst{7-0} = imm{7-0};
196}
197
Owen Andersonbb6315d2010-11-15 19:58:36 +0000198
Owen Andersona99e7782010-11-15 18:45:17 +0000199class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
200 string opc, string asm, list<dag> pattern>
201 : T2sI<oops, iops, itin, opc, asm, pattern> {
202 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000203 bits<4> Rn;
204 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000205
Jim Grosbach86386922010-12-08 22:10:43 +0000206 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000207 let Inst{26} = imm{11};
208 let Inst{14-12} = imm{10-8};
209 let Inst{7-0} = imm{7-0};
210}
211
Owen Andersonbb6315d2010-11-15 19:58:36 +0000212class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
213 string opc, string asm, list<dag> pattern>
214 : T2I<oops, iops, itin, opc, asm, pattern> {
215 bits<4> Rn;
216 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000217
Jim Grosbach86386922010-12-08 22:10:43 +0000218 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000219 let Inst{26} = imm{11};
220 let Inst{14-12} = imm{10-8};
221 let Inst{7-0} = imm{7-0};
222}
223
224
Owen Andersona99e7782010-11-15 18:45:17 +0000225class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
226 string opc, string asm, list<dag> pattern>
227 : T2I<oops, iops, itin, opc, asm, pattern> {
228 bits<4> Rd;
229 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000230
Jim Grosbach86386922010-12-08 22:10:43 +0000231 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000232 let Inst{3-0} = ShiftedRm{3-0};
233 let Inst{5-4} = ShiftedRm{6-5};
234 let Inst{14-12} = ShiftedRm{11-9};
235 let Inst{7-6} = ShiftedRm{8-7};
236}
237
238class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
239 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000240 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000241 bits<4> Rd;
242 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000243
Jim Grosbach86386922010-12-08 22:10:43 +0000244 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000245 let Inst{3-0} = ShiftedRm{3-0};
246 let Inst{5-4} = ShiftedRm{6-5};
247 let Inst{14-12} = ShiftedRm{11-9};
248 let Inst{7-6} = ShiftedRm{8-7};
249}
250
Owen Andersonbb6315d2010-11-15 19:58:36 +0000251class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
252 string opc, string asm, list<dag> pattern>
253 : T2I<oops, iops, itin, opc, asm, pattern> {
254 bits<4> Rn;
255 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000256
Jim Grosbach86386922010-12-08 22:10:43 +0000257 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000258 let Inst{3-0} = ShiftedRm{3-0};
259 let Inst{5-4} = ShiftedRm{6-5};
260 let Inst{14-12} = ShiftedRm{11-9};
261 let Inst{7-6} = ShiftedRm{8-7};
262}
263
Owen Andersona99e7782010-11-15 18:45:17 +0000264class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
265 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000266 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000267 bits<4> Rd;
268 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000269
Jim Grosbach86386922010-12-08 22:10:43 +0000270 let Inst{11-8} = Rd;
271 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000272}
273
274class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
275 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000276 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000277 bits<4> Rd;
278 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000279
Jim Grosbach86386922010-12-08 22:10:43 +0000280 let Inst{11-8} = Rd;
281 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000282}
283
Owen Andersonbb6315d2010-11-15 19:58:36 +0000284class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
285 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000286 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000287 bits<4> Rn;
288 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000289
Jim Grosbach86386922010-12-08 22:10:43 +0000290 let Inst{19-16} = Rn;
291 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000292}
293
Owen Andersona99e7782010-11-15 18:45:17 +0000294
295class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
296 string opc, string asm, list<dag> pattern>
297 : T2I<oops, iops, itin, opc, asm, pattern> {
298 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000299 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000300 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000301
Jim Grosbach86386922010-12-08 22:10:43 +0000302 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000303 let Inst{19-16} = Rn;
304 let Inst{26} = imm{11};
305 let Inst{14-12} = imm{10-8};
306 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000307}
308
Owen Anderson83da6cd2010-11-14 05:37:38 +0000309class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000310 string opc, string asm, list<dag> pattern>
311 : T2sI<oops, iops, itin, opc, asm, pattern> {
312 bits<4> Rd;
313 bits<4> Rn;
314 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000315
Jim Grosbach86386922010-12-08 22:10:43 +0000316 let Inst{11-8} = Rd;
317 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000318 let Inst{26} = imm{11};
319 let Inst{14-12} = imm{10-8};
320 let Inst{7-0} = imm{7-0};
321}
322
Owen Andersonbb6315d2010-11-15 19:58:36 +0000323class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
324 string opc, string asm, list<dag> pattern>
325 : T2I<oops, iops, itin, opc, asm, pattern> {
326 bits<4> Rd;
327 bits<4> Rm;
328 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000329
Jim Grosbach86386922010-12-08 22:10:43 +0000330 let Inst{11-8} = Rd;
331 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000332 let Inst{14-12} = imm{4-2};
333 let Inst{7-6} = imm{1-0};
334}
335
336class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
337 string opc, string asm, list<dag> pattern>
338 : T2sI<oops, iops, itin, opc, asm, pattern> {
339 bits<4> Rd;
340 bits<4> Rm;
341 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000342
Jim Grosbach86386922010-12-08 22:10:43 +0000343 let Inst{11-8} = Rd;
344 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000345 let Inst{14-12} = imm{4-2};
346 let Inst{7-6} = imm{1-0};
347}
348
Owen Anderson5de6d842010-11-12 21:12:40 +0000349class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
350 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000351 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000352 bits<4> Rd;
353 bits<4> Rn;
354 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000355
Jim Grosbach86386922010-12-08 22:10:43 +0000356 let Inst{11-8} = Rd;
357 let Inst{19-16} = Rn;
358 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000359}
360
361class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
362 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000363 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000364 bits<4> Rd;
365 bits<4> Rn;
366 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000367
Jim Grosbach86386922010-12-08 22:10:43 +0000368 let Inst{11-8} = Rd;
369 let Inst{19-16} = Rn;
370 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000371}
372
373class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
374 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000375 : T2I<oops, iops, itin, opc, asm, pattern> {
376 bits<4> Rd;
377 bits<4> Rn;
378 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000379
Jim Grosbach86386922010-12-08 22:10:43 +0000380 let Inst{11-8} = Rd;
381 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000382 let Inst{3-0} = ShiftedRm{3-0};
383 let Inst{5-4} = ShiftedRm{6-5};
384 let Inst{14-12} = ShiftedRm{11-9};
385 let Inst{7-6} = ShiftedRm{8-7};
386}
387
388class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
389 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000390 : T2sI<oops, iops, itin, opc, asm, pattern> {
391 bits<4> Rd;
392 bits<4> Rn;
393 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000394
Jim Grosbach86386922010-12-08 22:10:43 +0000395 let Inst{11-8} = Rd;
396 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000397 let Inst{3-0} = ShiftedRm{3-0};
398 let Inst{5-4} = ShiftedRm{6-5};
399 let Inst{14-12} = ShiftedRm{11-9};
400 let Inst{7-6} = ShiftedRm{8-7};
401}
402
Owen Anderson35141a92010-11-18 01:08:42 +0000403class T2FourReg<dag oops, dag iops, InstrItinClass itin,
404 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000405 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000406 bits<4> Rd;
407 bits<4> Rn;
408 bits<4> Rm;
409 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000410
Jim Grosbach86386922010-12-08 22:10:43 +0000411 let Inst{19-16} = Rn;
412 let Inst{15-12} = Ra;
413 let Inst{11-8} = Rd;
414 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000415}
416
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000417class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
418 dag oops, dag iops, InstrItinClass itin,
419 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000420 : T2I<oops, iops, itin, opc, asm, pattern> {
421 bits<4> RdLo;
422 bits<4> RdHi;
423 bits<4> Rn;
424 bits<4> Rm;
425
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000426 let Inst{31-23} = 0b111110111;
427 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000428 let Inst{19-16} = Rn;
429 let Inst{15-12} = RdLo;
430 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000431 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000432 let Inst{3-0} = Rm;
433}
434
Owen Anderson35141a92010-11-18 01:08:42 +0000435
Evan Chenga67efd12009-06-23 19:39:13 +0000436/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000437/// unary operation that produces a value. These are predicable and can be
438/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000439multiclass T2I_un_irs<bits<4> opcod, string opc,
440 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
441 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000442 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000443 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
444 opc, "\t$Rd, $imm",
445 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000446 let isAsCheapAsAMove = Cheap;
447 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000448 let Inst{31-27} = 0b11110;
449 let Inst{25} = 0;
450 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000451 let Inst{19-16} = 0b1111; // Rn
452 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000453 }
454 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000455 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
456 opc, ".w\t$Rd, $Rm",
457 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000458 let Inst{31-27} = 0b11101;
459 let Inst{26-25} = 0b01;
460 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000461 let Inst{19-16} = 0b1111; // Rn
462 let Inst{14-12} = 0b000; // imm3
463 let Inst{7-6} = 0b00; // imm2
464 let Inst{5-4} = 0b00; // type
465 }
Evan Chenga67efd12009-06-23 19:39:13 +0000466 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000467 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
468 opc, ".w\t$Rd, $ShiftedRm",
469 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000470 let Inst{31-27} = 0b11101;
471 let Inst{26-25} = 0b01;
472 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000473 let Inst{19-16} = 0b1111; // Rn
474 }
Evan Chenga67efd12009-06-23 19:39:13 +0000475}
476
477/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000478/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000479/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000480multiclass T2I_bin_irs<bits<4> opcod, string opc,
481 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000482 PatFrag opnode, string baseOpc, bit Commutable = 0,
483 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000484 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000485 def ri : T2sTwoRegImm<
486 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
487 opc, "\t$Rd, $Rn, $imm",
488 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000489 let Inst{31-27} = 0b11110;
490 let Inst{25} = 0;
491 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000492 let Inst{15} = 0;
493 }
Evan Chenga67efd12009-06-23 19:39:13 +0000494 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000495 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
496 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
497 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000498 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000499 let Inst{31-27} = 0b11101;
500 let Inst{26-25} = 0b01;
501 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000502 let Inst{14-12} = 0b000; // imm3
503 let Inst{7-6} = 0b00; // imm2
504 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000505 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000506 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000507 def rs : T2sTwoRegShiftedReg<
508 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
509 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
510 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000511 let Inst{31-27} = 0b11101;
512 let Inst{26-25} = 0b01;
513 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000514 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000515 // Assembly aliases for optional destination operand when it's the same
516 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000517 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000518 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
519 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000520 cc_out:$s)>;
521 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000522 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
523 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000524 cc_out:$s)>;
525 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000526 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
527 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000528 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000529}
530
David Goodwin1f096272009-07-27 23:34:12 +0000531/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000532// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000533multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
534 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000535 PatFrag opnode, string baseOpc, bit Commutable = 0> :
536 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000537
Evan Cheng1e249e32009-06-25 20:59:23 +0000538/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000539/// reversed. The 'rr' form is only defined for the disassembler; for codegen
540/// it is equivalent to the T2I_bin_irs counterpart.
541multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000542 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000543 def ri : T2sTwoRegImm<
544 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
545 opc, ".w\t$Rd, $Rn, $imm",
546 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000547 let Inst{31-27} = 0b11110;
548 let Inst{25} = 0;
549 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000550 let Inst{15} = 0;
551 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000552 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000553 def rr : T2sThreeReg<
554 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
555 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000556 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000557 let Inst{31-27} = 0b11101;
558 let Inst{26-25} = 0b01;
559 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000560 let Inst{14-12} = 0b000; // imm3
561 let Inst{7-6} = 0b00; // imm2
562 let Inst{5-4} = 0b00; // type
563 }
Evan Chengf49810c2009-06-23 17:48:47 +0000564 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000565 def rs : T2sTwoRegShiftedReg<
566 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
567 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
568 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000569 let Inst{31-27} = 0b11101;
570 let Inst{26-25} = 0b01;
571 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000572 }
Evan Chengf49810c2009-06-23 17:48:47 +0000573}
574
Evan Chenga67efd12009-06-23 19:39:13 +0000575/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000576/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000577let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000578multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
579 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
580 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000581 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000582 def ri : T2TwoRegImm<
583 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
584 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
585 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000586 let Inst{31-27} = 0b11110;
587 let Inst{25} = 0;
588 let Inst{24-21} = opcod;
589 let Inst{20} = 1; // The S bit.
590 let Inst{15} = 0;
591 }
Evan Chenga67efd12009-06-23 19:39:13 +0000592 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000593 def rr : T2ThreeReg<
594 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
595 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
596 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000597 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000598 let Inst{31-27} = 0b11101;
599 let Inst{26-25} = 0b01;
600 let Inst{24-21} = opcod;
601 let Inst{20} = 1; // The S bit.
602 let Inst{14-12} = 0b000; // imm3
603 let Inst{7-6} = 0b00; // imm2
604 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000605 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000606 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000607 def rs : T2TwoRegShiftedReg<
608 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
609 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
610 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000611 let Inst{31-27} = 0b11101;
612 let Inst{26-25} = 0b01;
613 let Inst{24-21} = opcod;
614 let Inst{20} = 1; // The S bit.
615 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000616}
617}
618
Evan Chenga67efd12009-06-23 19:39:13 +0000619/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
620/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000621multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
622 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000623 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000624 // The register-immediate version is re-materializable. This is useful
625 // in particular for taking the address of a local.
626 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000627 def ri : T2sTwoRegImm<
628 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
629 opc, ".w\t$Rd, $Rn, $imm",
630 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000631 let Inst{31-27} = 0b11110;
632 let Inst{25} = 0;
633 let Inst{24} = 1;
634 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000635 let Inst{15} = 0;
636 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000637 }
Evan Chengf49810c2009-06-23 17:48:47 +0000638 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000639 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000640 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
641 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
642 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000643 bits<4> Rd;
644 bits<4> Rn;
645 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000646 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000647 let Inst{26} = imm{11};
648 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000649 let Inst{23-21} = op23_21;
650 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000651 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000652 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000653 let Inst{14-12} = imm{10-8};
654 let Inst{11-8} = Rd;
655 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000656 }
Evan Chenga67efd12009-06-23 19:39:13 +0000657 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000658 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
659 opc, ".w\t$Rd, $Rn, $Rm",
660 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000661 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000662 let Inst{31-27} = 0b11101;
663 let Inst{26-25} = 0b01;
664 let Inst{24} = 1;
665 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000666 let Inst{14-12} = 0b000; // imm3
667 let Inst{7-6} = 0b00; // imm2
668 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000669 }
Evan Chengf49810c2009-06-23 17:48:47 +0000670 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000671 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000672 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000673 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
674 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000675 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000676 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000677 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000678 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000679 }
Evan Chengf49810c2009-06-23 17:48:47 +0000680}
681
Jim Grosbach6935efc2009-11-24 00:20:27 +0000682/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000683/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000684/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000685let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000686multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
687 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000688 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000689 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000690 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
691 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000692 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000693 let Inst{31-27} = 0b11110;
694 let Inst{25} = 0;
695 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000696 let Inst{15} = 0;
697 }
Evan Chenga67efd12009-06-23 19:39:13 +0000698 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000699 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000700 opc, ".w\t$Rd, $Rn, $Rm",
701 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000702 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000703 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000704 let Inst{31-27} = 0b11101;
705 let Inst{26-25} = 0b01;
706 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000707 let Inst{14-12} = 0b000; // imm3
708 let Inst{7-6} = 0b00; // imm2
709 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000710 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000711 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000712 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000713 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000714 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
715 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000716 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000717 let Inst{31-27} = 0b11101;
718 let Inst{26-25} = 0b01;
719 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000720 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000721}
Andrew Trick1c3af772011-04-23 03:55:32 +0000722}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000723
724// Carry setting variants
Andrew Trick1c3af772011-04-23 03:55:32 +0000725// NOTE: CPSR def omitted because it will be handled by the custom inserter.
726let usesCustomInserter = 1 in {
727multiclass T2I_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000728 // shifted imm
Andrew Trick1c3af772011-04-23 03:55:32 +0000729 def ri : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +0000730 4, IIC_iALUi,
Andrew Trick1c3af772011-04-23 03:55:32 +0000731 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>;
Evan Cheng62674222009-06-25 23:34:10 +0000732 // register
Andrew Trick1c3af772011-04-23 03:55:32 +0000733 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +0000734 4, IIC_iALUr,
Andrew Trick1c3af772011-04-23 03:55:32 +0000735 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000736 let isCommutable = Commutable;
Evan Cheng8de898a2009-06-26 00:19:44 +0000737 }
Evan Cheng62674222009-06-25 23:34:10 +0000738 // shifted register
Andrew Trick1c3af772011-04-23 03:55:32 +0000739 def rs : t2PseudoInst<
740 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson16884412011-07-13 23:22:26 +0000741 4, IIC_iALUsi,
Andrew Trick1c3af772011-04-23 03:55:32 +0000742 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000743}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000744}
Evan Chengf49810c2009-06-23 17:48:47 +0000745
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000746/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
747/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000748let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000749multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000750 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000751 def ri : T2TwoRegImm<
752 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
753 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
754 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000755 let Inst{31-27} = 0b11110;
756 let Inst{25} = 0;
757 let Inst{24-21} = opcod;
758 let Inst{20} = 1; // The S bit.
759 let Inst{15} = 0;
760 }
Evan Chengf49810c2009-06-23 17:48:47 +0000761 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000762 def rs : T2TwoRegShiftedReg<
763 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
764 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
765 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000766 let Inst{31-27} = 0b11101;
767 let Inst{26-25} = 0b01;
768 let Inst{24-21} = opcod;
769 let Inst{20} = 1; // The S bit.
770 }
Evan Chengf49810c2009-06-23 17:48:47 +0000771}
772}
773
Evan Chenga67efd12009-06-23 19:39:13 +0000774/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
775// rotate operation that produces a value.
Owen Anderson6d746312011-08-08 20:42:17 +0000776multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000777 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000778 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000779 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000780 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000781 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000782 let Inst{31-27} = 0b11101;
783 let Inst{26-21} = 0b010010;
784 let Inst{19-16} = 0b1111; // Rn
785 let Inst{5-4} = opcod;
786 }
Evan Chenga67efd12009-06-23 19:39:13 +0000787 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000788 def rr : T2sThreeReg<
789 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
790 opc, ".w\t$Rd, $Rn, $Rm",
791 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000792 let Inst{31-27} = 0b11111;
793 let Inst{26-23} = 0b0100;
794 let Inst{22-21} = opcod;
795 let Inst{15-12} = 0b1111;
796 let Inst{7-4} = 0b0000;
797 }
Evan Chenga67efd12009-06-23 19:39:13 +0000798}
Evan Chengf49810c2009-06-23 17:48:47 +0000799
Johnny Chend68e1192009-12-15 17:24:14 +0000800/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000801/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000802/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000803let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000804multiclass T2I_cmp_irs<bits<4> opcod, string opc,
805 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
806 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000807 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000808 def ri : T2OneRegCmpImm<
809 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
810 opc, ".w\t$Rn, $imm",
811 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000812 let Inst{31-27} = 0b11110;
813 let Inst{25} = 0;
814 let Inst{24-21} = opcod;
815 let Inst{20} = 1; // The S bit.
816 let Inst{15} = 0;
817 let Inst{11-8} = 0b1111; // Rd
818 }
Evan Chenga67efd12009-06-23 19:39:13 +0000819 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000820 def rr : T2TwoRegCmp<
Owen Andersone732cb02011-08-23 17:37:32 +0000821 (outs), (ins GPR:$Rn, rGPR:$Rm), iir,
822 opc, ".w\t$Rn, $Rm",
823 [(opnode GPR:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000824 let Inst{31-27} = 0b11101;
825 let Inst{26-25} = 0b01;
826 let Inst{24-21} = opcod;
827 let Inst{20} = 1; // The S bit.
828 let Inst{14-12} = 0b000; // imm3
829 let Inst{11-8} = 0b1111; // Rd
830 let Inst{7-6} = 0b00; // imm2
831 let Inst{5-4} = 0b00; // type
832 }
Evan Chengf49810c2009-06-23 17:48:47 +0000833 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000834 def rs : T2OneRegCmpShiftedReg<
835 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
836 opc, ".w\t$Rn, $ShiftedRm",
837 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000838 let Inst{31-27} = 0b11101;
839 let Inst{26-25} = 0b01;
840 let Inst{24-21} = opcod;
841 let Inst{20} = 1; // The S bit.
842 let Inst{11-8} = 0b1111; // Rd
843 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000844}
845}
846
Evan Chengf3c21b82009-06-30 02:15:48 +0000847/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000848multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000849 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
850 PatFrag opnode> {
851 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000852 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000853 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000854 let Inst{31-27} = 0b11111;
855 let Inst{26-25} = 0b00;
856 let Inst{24} = signed;
857 let Inst{23} = 1;
858 let Inst{22-21} = opcod;
859 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000860
Owen Anderson75579f72010-11-29 22:44:32 +0000861 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000862 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000863
Owen Anderson80dd3e02010-11-30 22:45:47 +0000864 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000865 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000866 let Inst{19-16} = addr{16-13}; // Rn
867 let Inst{23} = addr{12}; // U
868 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000869 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000870 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_imm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000871 opc, "\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000872 [(set target:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000873 let Inst{31-27} = 0b11111;
874 let Inst{26-25} = 0b00;
875 let Inst{24} = signed;
876 let Inst{23} = 0;
877 let Inst{22-21} = opcod;
878 let Inst{20} = 1; // load
879 let Inst{11} = 1;
880 // Offset: index==TRUE, wback==FALSE
881 let Inst{10} = 1; // The P bit.
882 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000883
Owen Anderson75579f72010-11-29 22:44:32 +0000884 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000885 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000886
Owen Anderson75579f72010-11-29 22:44:32 +0000887 bits<13> addr;
888 let Inst{19-16} = addr{12-9}; // Rn
889 let Inst{9} = addr{8}; // U
890 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000891 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000892 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000893 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000894 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000895 let Inst{31-27} = 0b11111;
896 let Inst{26-25} = 0b00;
897 let Inst{24} = signed;
898 let Inst{23} = 0;
899 let Inst{22-21} = opcod;
900 let Inst{20} = 1; // load
901 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000902
Owen Anderson75579f72010-11-29 22:44:32 +0000903 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000904 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000905
Owen Anderson75579f72010-11-29 22:44:32 +0000906 bits<10> addr;
907 let Inst{19-16} = addr{9-6}; // Rn
908 let Inst{3-0} = addr{5-2}; // Rm
909 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000910
911 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000912 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000913
Owen Anderson971b83b2011-02-08 22:39:40 +0000914 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000915 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000916 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000917 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000918 let isReMaterializable = 1;
919 let Inst{31-27} = 0b11111;
920 let Inst{26-25} = 0b00;
921 let Inst{24} = signed;
922 let Inst{23} = ?; // add = (U == '1')
923 let Inst{22-21} = opcod;
924 let Inst{20} = 1; // load
925 let Inst{19-16} = 0b1111; // Rn
926 bits<4> Rt;
927 bits<12> addr;
928 let Inst{15-12} = Rt{3-0};
929 let Inst{11-0} = addr{11-0};
930 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000931}
932
David Goodwin73b8f162009-06-30 22:11:34 +0000933/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000934multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000935 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
936 PatFrag opnode> {
937 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000938 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000939 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000940 let Inst{31-27} = 0b11111;
941 let Inst{26-23} = 0b0001;
942 let Inst{22-21} = opcod;
943 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000944
Owen Anderson75579f72010-11-29 22:44:32 +0000945 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000946 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000947
Owen Anderson80dd3e02010-11-30 22:45:47 +0000948 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000949 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000950 let Inst{19-16} = addr{16-13}; // Rn
951 let Inst{23} = addr{12}; // U
952 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000953 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000954 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_imm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000955 opc, "\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000956 [(opnode target:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000957 let Inst{31-27} = 0b11111;
958 let Inst{26-23} = 0b0000;
959 let Inst{22-21} = opcod;
960 let Inst{20} = 0; // !load
961 let Inst{11} = 1;
962 // Offset: index==TRUE, wback==FALSE
963 let Inst{10} = 1; // The P bit.
964 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000965
Owen Anderson75579f72010-11-29 22:44:32 +0000966 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000967 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000968
Owen Anderson75579f72010-11-29 22:44:32 +0000969 bits<13> addr;
970 let Inst{19-16} = addr{12-9}; // Rn
971 let Inst{9} = addr{8}; // U
972 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000973 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000974 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000975 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000976 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000977 let Inst{31-27} = 0b11111;
978 let Inst{26-23} = 0b0000;
979 let Inst{22-21} = opcod;
980 let Inst{20} = 0; // !load
981 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000982
Owen Anderson75579f72010-11-29 22:44:32 +0000983 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000984 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000985
Owen Anderson75579f72010-11-29 22:44:32 +0000986 bits<10> addr;
987 let Inst{19-16} = addr{9-6}; // Rn
988 let Inst{3-0} = addr{5-2}; // Rm
989 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000990 }
David Goodwin73b8f162009-06-30 22:11:34 +0000991}
992
Evan Cheng0e55fd62010-09-30 01:08:25 +0000993/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000994/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000995class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
996 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
997 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +0000998 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
999 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001000 let Inst{31-27} = 0b11111;
1001 let Inst{26-23} = 0b0100;
1002 let Inst{22-20} = opcod;
1003 let Inst{19-16} = 0b1111; // Rn
1004 let Inst{15-12} = 0b1111;
1005 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001006
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001007 bits<2> rot;
1008 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001009}
1010
Eli Friedman761fa7a2010-06-24 18:20:04 +00001011// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001012class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001013 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1014 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1015 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001016 Requires<[HasT2ExtractPack, IsThumb2]> {
1017 bits<2> rot;
1018 let Inst{31-27} = 0b11111;
1019 let Inst{26-23} = 0b0100;
1020 let Inst{22-20} = opcod;
1021 let Inst{19-16} = 0b1111; // Rn
1022 let Inst{15-12} = 0b1111;
1023 let Inst{7} = 1;
1024 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001025}
1026
Eli Friedman761fa7a2010-06-24 18:20:04 +00001027// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1028// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001029class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1030 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1031 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001032 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001033 bits<2> rot;
1034 let Inst{31-27} = 0b11111;
1035 let Inst{26-23} = 0b0100;
1036 let Inst{22-20} = opcod;
1037 let Inst{19-16} = 0b1111; // Rn
1038 let Inst{15-12} = 0b1111;
1039 let Inst{7} = 1;
1040 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001041}
1042
Evan Cheng0e55fd62010-09-30 01:08:25 +00001043/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001044/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001045class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1046 : T2ThreeReg<(outs rGPR:$Rd),
1047 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1048 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1049 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1050 Requires<[HasT2ExtractPack, IsThumb2]> {
1051 bits<2> rot;
1052 let Inst{31-27} = 0b11111;
1053 let Inst{26-23} = 0b0100;
1054 let Inst{22-20} = opcod;
1055 let Inst{15-12} = 0b1111;
1056 let Inst{7} = 1;
1057 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001058}
1059
Jim Grosbach70327412011-07-27 17:48:13 +00001060class T2I_exta_rrot_np<bits<3> opcod, string opc>
1061 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1062 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1063 bits<2> rot;
1064 let Inst{31-27} = 0b11111;
1065 let Inst{26-23} = 0b0100;
1066 let Inst{22-20} = opcod;
1067 let Inst{15-12} = 0b1111;
1068 let Inst{7} = 1;
1069 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001070}
1071
Anton Korobeynikov52237112009-06-17 18:13:58 +00001072//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001073// Instructions
1074//===----------------------------------------------------------------------===//
1075
1076//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001077// Miscellaneous Instructions.
1078//
1079
Owen Andersonda663f72010-11-15 21:30:39 +00001080class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1081 string asm, list<dag> pattern>
1082 : T2XI<oops, iops, itin, asm, pattern> {
1083 bits<4> Rd;
1084 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001085
Jim Grosbach86386922010-12-08 22:10:43 +00001086 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001087 let Inst{26} = label{11};
1088 let Inst{14-12} = label{10-8};
1089 let Inst{7-0} = label{7-0};
1090}
1091
Evan Chenga09b9ca2009-06-24 23:47:58 +00001092// LEApcrel - Load a pc-relative address into a register without offending the
1093// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001094def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1095 (ins t2adrlabel:$addr, pred:$p),
1096 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001097 let Inst{31-27} = 0b11110;
1098 let Inst{25-24} = 0b10;
1099 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1100 let Inst{22} = 0;
1101 let Inst{20} = 0;
1102 let Inst{19-16} = 0b1111; // Rn
1103 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001104
Owen Andersona838a252010-12-14 00:36:49 +00001105 bits<4> Rd;
1106 bits<13> addr;
1107 let Inst{11-8} = Rd;
1108 let Inst{23} = addr{12};
1109 let Inst{21} = addr{12};
1110 let Inst{26} = addr{11};
1111 let Inst{14-12} = addr{10-8};
1112 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001113}
Owen Andersona838a252010-12-14 00:36:49 +00001114
1115let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001116def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001117 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001118def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1119 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001120 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001121 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001122
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001123
Evan Chenga09b9ca2009-06-24 23:47:58 +00001124//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001125// Load / store Instructions.
1126//
1127
Evan Cheng055b0312009-06-29 07:51:04 +00001128// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001129let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001130defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001131 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001132
Evan Chengf3c21b82009-06-30 02:15:48 +00001133// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001134defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001135 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001136defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001137 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001138
Evan Chengf3c21b82009-06-30 02:15:48 +00001139// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001140defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001141 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001142defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001143 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001144
Owen Anderson9d63d902010-12-01 19:18:46 +00001145let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001146// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001147def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001148 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001149 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001150} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001151
1152// zextload i1 -> zextload i8
1153def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1154 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1155def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1156 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1157def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1158 (t2LDRBs t2addrmode_so_reg:$addr)>;
1159def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1160 (t2LDRBpci tconstpool:$addr)>;
1161
1162// extload -> zextload
1163// FIXME: Reduce the number of patterns by legalizing extload to zextload
1164// earlier?
1165def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1166 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1167def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1168 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1169def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1170 (t2LDRBs t2addrmode_so_reg:$addr)>;
1171def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1172 (t2LDRBpci tconstpool:$addr)>;
1173
1174def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1175 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1176def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1177 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1178def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1179 (t2LDRBs t2addrmode_so_reg:$addr)>;
1180def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1181 (t2LDRBpci tconstpool:$addr)>;
1182
1183def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1184 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1185def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1186 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1187def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1188 (t2LDRHs t2addrmode_so_reg:$addr)>;
1189def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1190 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001191
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001192// FIXME: The destination register of the loads and stores can't be PC, but
1193// can be SP. We need another regclass (similar to rGPR) to represent
1194// that. Not a pressing issue since these are selected manually,
1195// not via pattern.
1196
Evan Chenge88d5ce2009-07-02 07:28:31 +00001197// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001198
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001199let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001200def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001201 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001202 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001203 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001204 []>;
1205
Owen Anderson6b0fa632010-12-09 02:56:12 +00001206def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1207 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001208 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001209 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001210 []>;
1211
Owen Anderson6b0fa632010-12-09 02:56:12 +00001212def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001213 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001214 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001215 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001216 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001217def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1218 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001219 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001220 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001221 []>;
1222
Owen Anderson6b0fa632010-12-09 02:56:12 +00001223def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001224 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001225 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001226 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001227 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001228def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1229 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001230 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001231 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001232 []>;
1233
Owen Anderson6b0fa632010-12-09 02:56:12 +00001234def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001235 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001236 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001237 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001238 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001239def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1240 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001241 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001242 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001243 []>;
1244
Owen Anderson6b0fa632010-12-09 02:56:12 +00001245def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001246 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001247 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001248 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001249 []>;
Owen Anderson2379fc22011-08-22 23:22:05 +00001250def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
Owen Anderson6b0fa632010-12-09 02:56:12 +00001251 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001252 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson2379fc22011-08-22 23:22:05 +00001253 "ldrsh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001254 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001255} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001256
Johnny Chene54a3ef2010-03-03 18:45:36 +00001257// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1258// for disassembly only.
1259// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001260class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001261 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001262 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001263 let Inst{31-27} = 0b11111;
1264 let Inst{26-25} = 0b00;
1265 let Inst{24} = signed;
1266 let Inst{23} = 0;
1267 let Inst{22-21} = type;
1268 let Inst{20} = 1; // load
1269 let Inst{11} = 1;
1270 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001271
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001272 bits<4> Rt;
1273 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001274 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001275 let Inst{19-16} = addr{12-9};
1276 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001277}
1278
Evan Cheng0e55fd62010-09-30 01:08:25 +00001279def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1280def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1281def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1282def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1283def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001284
David Goodwin73b8f162009-06-30 22:11:34 +00001285// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001286defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001287 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001288defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001289 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001290defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001291 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001292
David Goodwin6647cea2009-06-30 22:50:01 +00001293// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001294let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001295def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001296 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1297 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001298
Evan Cheng6d94f112009-07-03 00:06:39 +00001299// Indexed stores
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001300def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPRnopc:$base_wb),
1301 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001302 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001303 "str", "\t$Rt, [$Rn, $addr]!",
1304 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001305 [(set GPRnopc:$base_wb,
1306 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001307
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001308def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPRnopc:$base_wb),
1309 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001310 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001311 "str", "\t$Rt, [$Rn], $addr",
1312 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001313 [(set GPRnopc:$base_wb,
1314 (post_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001315
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001316def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPRnopc:$base_wb),
1317 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001318 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001319 "strh", "\t$Rt, [$Rn, $addr]!",
1320 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001321 [(set GPRnopc:$base_wb,
1322 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001323
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001324def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPRnopc:$base_wb),
1325 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001326 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001327 "strh", "\t$Rt, [$Rn], $addr",
1328 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001329 [(set GPRnopc:$base_wb,
1330 (post_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001331
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001332def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPRnopc:$base_wb),
1333 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001334 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001335 "strb", "\t$Rt, [$Rn, $addr]!",
1336 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001337 [(set GPRnopc:$base_wb,
1338 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001339
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001340def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPRnopc:$base_wb),
1341 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001342 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001343 "strb", "\t$Rt, [$Rn], $addr",
1344 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001345 [(set GPRnopc:$base_wb,
1346 (post_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001347
Johnny Chene54a3ef2010-03-03 18:45:36 +00001348// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1349// only.
1350// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001351class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001352 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001353 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001354 let Inst{31-27} = 0b11111;
1355 let Inst{26-25} = 0b00;
1356 let Inst{24} = 0; // not signed
1357 let Inst{23} = 0;
1358 let Inst{22-21} = type;
1359 let Inst{20} = 0; // store
1360 let Inst{11} = 1;
1361 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001362
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001363 bits<4> Rt;
1364 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001365 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001366 let Inst{19-16} = addr{12-9};
1367 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001368}
1369
Evan Cheng0e55fd62010-09-30 01:08:25 +00001370def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1371def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1372def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001373
Johnny Chenae1757b2010-03-11 01:13:36 +00001374// ldrd / strd pre / post variants
1375// For disassembly only.
1376
Owen Anderson14c903a2011-08-04 23:18:05 +00001377def t2LDRD_PRE : T2Ii8s4Tied<1, 1, 1,
1378 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001379 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001380 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001381
Owen Anderson14c903a2011-08-04 23:18:05 +00001382def t2LDRD_POST : T2Ii8s4Tied<0, 1, 1,
1383 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001384 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001385 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001386
Owen Anderson14c903a2011-08-04 23:18:05 +00001387def t2STRD_PRE : T2Ii8s4Tied<1, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001388 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001389 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001390
Owen Anderson14c903a2011-08-04 23:18:05 +00001391def t2STRD_POST : T2Ii8s4Tied<0, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001392 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001393 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001394
Johnny Chen0635fc52010-03-04 17:40:44 +00001395// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1396// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001397// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1398// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001399multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001400
Evan Chengdfed19f2010-11-03 06:34:55 +00001401 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001402 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001403 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001404 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001405 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001406 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001407 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001408 let Inst{20} = 1;
1409 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001410
Owen Anderson80dd3e02010-11-30 22:45:47 +00001411 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001412 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001413 let Inst{19-16} = addr{16-13}; // Rn
1414 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001415 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001416 }
1417
Evan Chengdfed19f2010-11-03 06:34:55 +00001418 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001419 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001420 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001421 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001422 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001423 let Inst{23} = 0; // U = 0
1424 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001425 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001426 let Inst{20} = 1;
1427 let Inst{15-12} = 0b1111;
1428 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001429
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001430 bits<13> addr;
1431 let Inst{19-16} = addr{12-9}; // Rn
1432 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001433 }
1434
Evan Chengdfed19f2010-11-03 06:34:55 +00001435 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001436 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001437 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001438 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001439 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001440 let Inst{23} = 0; // add = TRUE for T1
1441 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001442 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001443 let Inst{20} = 1;
1444 let Inst{15-12} = 0b1111;
1445 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001446
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001447 bits<10> addr;
1448 let Inst{19-16} = addr{9-6}; // Rn
1449 let Inst{3-0} = addr{5-2}; // Rm
1450 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001451
1452 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001453 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001454}
1455
Evan Cheng416941d2010-11-04 05:19:35 +00001456defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1457defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1458defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001459
Evan Cheng2889cce2009-07-03 00:18:36 +00001460//===----------------------------------------------------------------------===//
1461// Load / store multiple Instructions.
1462//
1463
Bill Wendling6c470b82010-11-13 09:09:38 +00001464multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1465 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001466 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001467 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001468 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001469 bits<4> Rn;
1470 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001471
Bill Wendling6c470b82010-11-13 09:09:38 +00001472 let Inst{31-27} = 0b11101;
1473 let Inst{26-25} = 0b00;
1474 let Inst{24-23} = 0b01; // Increment After
1475 let Inst{22} = 0;
1476 let Inst{21} = 0; // No writeback
1477 let Inst{20} = L_bit;
1478 let Inst{19-16} = Rn;
1479 let Inst{15-0} = regs;
1480 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001481 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001482 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001483 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001484 bits<4> Rn;
1485 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001486
Bill Wendling6c470b82010-11-13 09:09:38 +00001487 let Inst{31-27} = 0b11101;
1488 let Inst{26-25} = 0b00;
1489 let Inst{24-23} = 0b01; // Increment After
1490 let Inst{22} = 0;
1491 let Inst{21} = 1; // Writeback
1492 let Inst{20} = L_bit;
1493 let Inst{19-16} = Rn;
1494 let Inst{15-0} = regs;
1495 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001496 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001497 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1498 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1499 bits<4> Rn;
1500 bits<16> regs;
1501
1502 let Inst{31-27} = 0b11101;
1503 let Inst{26-25} = 0b00;
1504 let Inst{24-23} = 0b10; // Decrement Before
1505 let Inst{22} = 0;
1506 let Inst{21} = 0; // No writeback
1507 let Inst{20} = L_bit;
1508 let Inst{19-16} = Rn;
1509 let Inst{15-0} = regs;
1510 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001511 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001512 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1513 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1514 bits<4> Rn;
1515 bits<16> regs;
1516
1517 let Inst{31-27} = 0b11101;
1518 let Inst{26-25} = 0b00;
1519 let Inst{24-23} = 0b10; // Decrement Before
1520 let Inst{22} = 0;
1521 let Inst{21} = 1; // Writeback
1522 let Inst{20} = L_bit;
1523 let Inst{19-16} = Rn;
1524 let Inst{15-0} = regs;
1525 }
1526}
1527
Bill Wendlingc93989a2010-11-13 11:20:05 +00001528let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001529
1530let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1531defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1532
1533let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1534defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1535
1536} // neverHasSideEffects
1537
Bob Wilson815baeb2010-03-13 01:08:20 +00001538
Evan Cheng9cb9e672009-06-27 02:26:13 +00001539//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001540// Move Instructions.
1541//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001542
Evan Chengf49810c2009-06-23 17:48:47 +00001543let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001544def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1545 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001546 let Inst{31-27} = 0b11101;
1547 let Inst{26-25} = 0b01;
1548 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001549 let Inst{19-16} = 0b1111; // Rn
1550 let Inst{14-12} = 0b000;
1551 let Inst{7-4} = 0b0000;
1552}
Evan Chengf49810c2009-06-23 17:48:47 +00001553
Evan Cheng5adb66a2009-09-28 09:14:39 +00001554// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001555let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1556 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001557def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1558 "mov", ".w\t$Rd, $imm",
1559 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001560 let Inst{31-27} = 0b11110;
1561 let Inst{25} = 0;
1562 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001563 let Inst{19-16} = 0b1111; // Rn
1564 let Inst{15} = 0;
1565}
David Goodwin83b35932009-06-26 16:10:07 +00001566
Jim Grosbacha33b31b2011-08-22 18:04:24 +00001567def : t2InstAlias<"mov${s}${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1568 pred:$p, cc_out:$s)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001569
Evan Chengc4af4632010-11-17 20:13:28 +00001570let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001571def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001572 "movw", "\t$Rd, $imm",
1573 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001574 let Inst{31-27} = 0b11110;
1575 let Inst{25} = 1;
1576 let Inst{24-21} = 0b0010;
1577 let Inst{20} = 0; // The S bit.
1578 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001579
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001580 bits<4> Rd;
1581 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001582
Jim Grosbach86386922010-12-08 22:10:43 +00001583 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001584 let Inst{19-16} = imm{15-12};
1585 let Inst{26} = imm{11};
1586 let Inst{14-12} = imm{10-8};
1587 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001588}
Evan Chengf49810c2009-06-23 17:48:47 +00001589
Evan Cheng53519f02011-01-21 18:55:51 +00001590def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001591 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1592
1593let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001594def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001595 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001596 "movt", "\t$Rd, $imm",
1597 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001598 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001599 let Inst{31-27} = 0b11110;
1600 let Inst{25} = 1;
1601 let Inst{24-21} = 0b0110;
1602 let Inst{20} = 0; // The S bit.
1603 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001604
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001605 bits<4> Rd;
1606 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001607
Jim Grosbach86386922010-12-08 22:10:43 +00001608 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001609 let Inst{19-16} = imm{15-12};
1610 let Inst{26} = imm{11};
1611 let Inst{14-12} = imm{10-8};
1612 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001613}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001614
Evan Cheng53519f02011-01-21 18:55:51 +00001615def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001616 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1617} // Constraints
1618
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001619def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001620
Anton Korobeynikov52237112009-06-17 18:13:58 +00001621//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001622// Extend Instructions.
1623//
1624
1625// Sign extenders
1626
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001627def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001628 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001629def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001630 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001631def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001632
Jim Grosbach70327412011-07-27 17:48:13 +00001633def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001634 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001635def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001636 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001637def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001638
Jim Grosbach70327412011-07-27 17:48:13 +00001639// TODO: SXT(A){B|H}16
Evan Chengd27c9fc2009-07-03 01:43:10 +00001640
1641// Zero extenders
1642
1643let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001644def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001645 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001646def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001647 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001648def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001649 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001650
Jim Grosbach79464942010-07-28 23:17:45 +00001651// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1652// The transformation should probably be done as a combiner action
1653// instead so we can include a check for masking back in the upper
1654// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001655//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001656// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001657// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001658def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001659 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001660 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001661
Jim Grosbach70327412011-07-27 17:48:13 +00001662def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001663 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001664def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001665 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001666def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001667}
1668
1669//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001670// Arithmetic Instructions.
1671//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001672
Johnny Chend68e1192009-12-15 17:24:14 +00001673defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1674 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1675defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1676 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001677
Evan Chengf49810c2009-06-23 17:48:47 +00001678// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001679defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001680 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001681 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1682defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001683 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001684 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001685
Johnny Chend68e1192009-12-15 17:24:14 +00001686defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001687 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001688defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001689 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001690defm t2ADCS : T2I_adde_sube_s_irs<BinOpFrag<(adde_live_carry node:$LHS,
1691 node:$RHS)>, 1>;
1692defm t2SBCS : T2I_adde_sube_s_irs<BinOpFrag<(sube_live_carry node:$LHS,
1693 node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001694
David Goodwin752aa7d2009-07-27 16:39:05 +00001695// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001696defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001697 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1698defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1699 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001700
1701// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001702// The assume-no-carry-in form uses the negation of the input since add/sub
1703// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1704// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1705// details.
1706// The AddedComplexity preferences the first variant over the others since
1707// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001708let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001709def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1710 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1711def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1712 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1713def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1714 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1715let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001716def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1717 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1718def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1719 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001720// The with-carry-in form matches bitwise not instead of the negation.
1721// Effectively, the inverse interpretation of the carry flag already accounts
1722// for part of the negation.
1723let AddedComplexity = 1 in
Andrew Trick1c3af772011-04-23 03:55:32 +00001724def : T2Pat<(adde_dead_carry rGPR:$src, imm0_255_not:$imm),
1725 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
1726def : T2Pat<(adde_dead_carry rGPR:$src, t2_so_imm_not:$imm),
1727 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
1728let AddedComplexity = 1 in
1729def : T2Pat<(adde_live_carry rGPR:$src, imm0_255_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001730 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001731def : T2Pat<(adde_live_carry rGPR:$src, t2_so_imm_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001732 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001733
Johnny Chen93042d12010-03-02 18:14:57 +00001734// Select Bytes -- for disassembly only
1735
Owen Andersonc7373f82010-11-30 20:00:01 +00001736def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001737 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1738 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001739 let Inst{31-27} = 0b11111;
1740 let Inst{26-24} = 0b010;
1741 let Inst{23} = 0b1;
1742 let Inst{22-20} = 0b010;
1743 let Inst{15-12} = 0b1111;
1744 let Inst{7} = 0b1;
1745 let Inst{6-4} = 0b000;
1746}
1747
Johnny Chenadc77332010-02-26 22:04:29 +00001748// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1749// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001750class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001751 list<dag> pat = [/* For disassembly only; pattern left blank */],
1752 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1753 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001754 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1755 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001756 let Inst{31-27} = 0b11111;
1757 let Inst{26-23} = 0b0101;
1758 let Inst{22-20} = op22_20;
1759 let Inst{15-12} = 0b1111;
1760 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001761
Owen Anderson46c478e2010-11-17 19:57:38 +00001762 bits<4> Rd;
1763 bits<4> Rn;
1764 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001765
Jim Grosbach86386922010-12-08 22:10:43 +00001766 let Inst{11-8} = Rd;
1767 let Inst{19-16} = Rn;
1768 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001769}
1770
1771// Saturating add/subtract -- for disassembly only
1772
Nate Begeman692433b2010-07-29 17:56:55 +00001773def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001774 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1775 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001776def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1777def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1778def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001779def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1780 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1781def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1782 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001783def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001784def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001785 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1786 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001787def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1788def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1789def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1790def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1791def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1792def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1793def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1794def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1795
1796// Signed/Unsigned add/subtract -- for disassembly only
1797
1798def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1799def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1800def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1801def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1802def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1803def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1804def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1805def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1806def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1807def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1808def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1809def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1810
1811// Signed/Unsigned halving add/subtract -- for disassembly only
1812
1813def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1814def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1815def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1816def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1817def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1818def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1819def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1820def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1821def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1822def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1823def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1824def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1825
Owen Anderson821752e2010-11-18 20:32:18 +00001826// Helper class for disassembly only
1827// A6.3.16 & A6.3.17
1828// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1829class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1830 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1831 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1832 let Inst{31-27} = 0b11111;
1833 let Inst{26-24} = 0b011;
1834 let Inst{23} = long;
1835 let Inst{22-20} = op22_20;
1836 let Inst{7-4} = op7_4;
1837}
1838
1839class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1840 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1841 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1842 let Inst{31-27} = 0b11111;
1843 let Inst{26-24} = 0b011;
1844 let Inst{23} = long;
1845 let Inst{22-20} = op22_20;
1846 let Inst{7-4} = op7_4;
1847}
1848
Johnny Chenadc77332010-02-26 22:04:29 +00001849// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1850
Owen Anderson821752e2010-11-18 20:32:18 +00001851def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1852 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001853 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
1854 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001855 let Inst{15-12} = 0b1111;
1856}
Owen Anderson821752e2010-11-18 20:32:18 +00001857def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001858 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00001859 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
1860 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001861
1862// Signed/Unsigned saturate -- for disassembly only
1863
Owen Anderson46c478e2010-11-17 19:57:38 +00001864class T2SatI<dag oops, dag iops, InstrItinClass itin,
1865 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001866 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001867 bits<4> Rd;
1868 bits<4> Rn;
1869 bits<5> sat_imm;
1870 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001871
Jim Grosbach86386922010-12-08 22:10:43 +00001872 let Inst{11-8} = Rd;
1873 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001874 let Inst{4-0} = sat_imm;
1875 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00001876 let Inst{14-12} = sh{4-2};
1877 let Inst{7-6} = sh{1-0};
1878}
1879
Owen Andersonc7373f82010-11-30 20:00:01 +00001880def t2SSAT: T2SatI<
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00001881 (outs rGPR:$Rd), (ins imm1_32:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001882 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
1883 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001884 let Inst{31-27} = 0b11110;
1885 let Inst{25-22} = 0b1100;
1886 let Inst{20} = 0;
1887 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001888}
1889
Owen Andersonc7373f82010-11-30 20:00:01 +00001890def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00001891 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001892 "ssat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001893 [/* For disassembly only; pattern left blank */]>,
1894 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001895 let Inst{31-27} = 0b11110;
1896 let Inst{25-22} = 0b1100;
1897 let Inst{20} = 0;
1898 let Inst{15} = 0;
1899 let Inst{21} = 1; // sh = '1'
1900 let Inst{14-12} = 0b000; // imm3 = '000'
1901 let Inst{7-6} = 0b00; // imm2 = '00'
1902}
1903
Owen Andersonc7373f82010-11-30 20:00:01 +00001904def t2USAT: T2SatI<
1905 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1906 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001907 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001908 let Inst{31-27} = 0b11110;
1909 let Inst{25-22} = 0b1110;
1910 let Inst{20} = 0;
1911 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001912}
1913
Owen Anderson22d35082011-08-22 23:27:47 +00001914def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001915 NoItinerary,
Owen Anderson22d35082011-08-22 23:27:47 +00001916 "usat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001917 [/* For disassembly only; pattern left blank */]>,
1918 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001919 let Inst{31-27} = 0b11110;
1920 let Inst{25-22} = 0b1110;
1921 let Inst{20} = 0;
1922 let Inst{15} = 0;
1923 let Inst{21} = 1; // sh = '1'
1924 let Inst{14-12} = 0b000; // imm3 = '000'
1925 let Inst{7-6} = 0b00; // imm2 = '00'
1926}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001927
Bob Wilson38aa2872010-08-13 21:48:10 +00001928def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
1929def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001930
Evan Chengf49810c2009-06-23 17:48:47 +00001931//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001932// Shift and rotate Instructions.
1933//
1934
Owen Anderson6d746312011-08-08 20:42:17 +00001935defm t2LSL : T2I_sh_ir<0b00, "lsl", imm1_31, BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1936defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr, BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1937defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr, BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1938defm t2ROR : T2I_sh_ir<0b11, "ror", imm1_31, BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001939
Andrew Trickd49ffe82011-04-29 14:18:15 +00001940// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
1941def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
1942 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
1943
David Goodwinca01a8d2009-09-01 18:32:09 +00001944let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00001945def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1946 "rrx", "\t$Rd, $Rm",
1947 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001948 let Inst{31-27} = 0b11101;
1949 let Inst{26-25} = 0b01;
1950 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001951 let Inst{19-16} = 0b1111; // Rn
1952 let Inst{14-12} = 0b000;
1953 let Inst{7-4} = 0b0011;
1954}
David Goodwinca01a8d2009-09-01 18:32:09 +00001955}
Evan Chenga67efd12009-06-23 19:39:13 +00001956
Daniel Dunbar8d66b782011-01-10 15:26:39 +00001957let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00001958def t2MOVsrl_flag : T2TwoRegShiftImm<
1959 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1960 "lsrs", ".w\t$Rd, $Rm, #1",
1961 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001962 let Inst{31-27} = 0b11101;
1963 let Inst{26-25} = 0b01;
1964 let Inst{24-21} = 0b0010;
1965 let Inst{20} = 1; // The S bit.
1966 let Inst{19-16} = 0b1111; // Rn
1967 let Inst{5-4} = 0b01; // Shift type.
1968 // Shift amount = Inst{14-12:7-6} = 1.
1969 let Inst{14-12} = 0b000;
1970 let Inst{7-6} = 0b01;
1971}
Owen Andersonbb6315d2010-11-15 19:58:36 +00001972def t2MOVsra_flag : T2TwoRegShiftImm<
1973 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1974 "asrs", ".w\t$Rd, $Rm, #1",
1975 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001976 let Inst{31-27} = 0b11101;
1977 let Inst{26-25} = 0b01;
1978 let Inst{24-21} = 0b0010;
1979 let Inst{20} = 1; // The S bit.
1980 let Inst{19-16} = 0b1111; // Rn
1981 let Inst{5-4} = 0b10; // Shift type.
1982 // Shift amount = Inst{14-12:7-6} = 1.
1983 let Inst{14-12} = 0b000;
1984 let Inst{7-6} = 0b01;
1985}
David Goodwin3583df72009-07-28 17:06:49 +00001986}
1987
Evan Chenga67efd12009-06-23 19:39:13 +00001988//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00001989// Bitwise Instructions.
1990//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001991
Johnny Chend68e1192009-12-15 17:24:14 +00001992defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001993 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001994 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001995defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001996 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001997 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001998defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001999 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002000 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002001
Johnny Chend68e1192009-12-15 17:24:14 +00002002defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002003 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002004 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2005 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002006
Owen Anderson2f7aed32010-11-17 22:16:31 +00002007class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2008 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002009 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002010 bits<4> Rd;
2011 bits<5> msb;
2012 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002013
Jim Grosbach86386922010-12-08 22:10:43 +00002014 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002015 let Inst{4-0} = msb{4-0};
2016 let Inst{14-12} = lsb{4-2};
2017 let Inst{7-6} = lsb{1-0};
2018}
2019
2020class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2021 string opc, string asm, list<dag> pattern>
2022 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2023 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002024
Jim Grosbach86386922010-12-08 22:10:43 +00002025 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002026}
2027
2028let Constraints = "$src = $Rd" in
2029def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2030 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2031 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002032 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002033 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002034 let Inst{25} = 1;
2035 let Inst{24-20} = 0b10110;
2036 let Inst{19-16} = 0b1111; // Rn
2037 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002038 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002039
Owen Anderson2f7aed32010-11-17 22:16:31 +00002040 bits<10> imm;
2041 let msb{4-0} = imm{9-5};
2042 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002043}
Evan Chengf49810c2009-06-23 17:48:47 +00002044
Owen Anderson2f7aed32010-11-17 22:16:31 +00002045def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002046 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002047 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002048 let Inst{31-27} = 0b11110;
2049 let Inst{25} = 1;
2050 let Inst{24-20} = 0b10100;
2051 let Inst{15} = 0;
2052}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002053
Owen Anderson2f7aed32010-11-17 22:16:31 +00002054def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002055 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002056 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002057 let Inst{31-27} = 0b11110;
2058 let Inst{25} = 1;
2059 let Inst{24-20} = 0b11100;
2060 let Inst{15} = 0;
2061}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002062
Johnny Chen9474d552010-02-02 19:31:58 +00002063// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002064let Constraints = "$src = $Rd" in {
2065 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2066 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2067 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2068 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2069 bf_inv_mask_imm:$imm))]> {
2070 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002071 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002072 let Inst{25} = 1;
2073 let Inst{24-20} = 0b10110;
2074 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002075 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002076
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002077 bits<10> imm;
2078 let msb{4-0} = imm{9-5};
2079 let lsb{4-0} = imm{4-0};
2080 }
2081
2082 // GNU as only supports this form of bfi (w/ 4 arguments)
2083 let isAsmParserOnly = 1 in
2084 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2085 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2086 width_imm:$width),
2087 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2088 []> {
2089 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002090 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002091 let Inst{25} = 1;
2092 let Inst{24-20} = 0b10110;
2093 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002094 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002095
2096 bits<5> lsbit;
2097 bits<5> width;
2098 let msb{4-0} = width; // Custom encoder => lsb+width-1
2099 let lsb{4-0} = lsbit;
2100 }
Johnny Chen9474d552010-02-02 19:31:58 +00002101}
Evan Chengf49810c2009-06-23 17:48:47 +00002102
Evan Cheng7e1bf302010-09-29 00:27:46 +00002103defm t2ORN : T2I_bin_irs<0b0011, "orn",
2104 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002105 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2106 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002107
2108// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2109let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002110defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002111 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002112 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002113
2114
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002115let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002116def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2117 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002118
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002119// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002120def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2121 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002122 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002123
2124def : T2Pat<(t2_so_imm_not:$src),
2125 (t2MVNi t2_so_imm_not:$src)>;
2126
Evan Chengf49810c2009-06-23 17:48:47 +00002127//===----------------------------------------------------------------------===//
2128// Multiply Instructions.
2129//
Evan Cheng8de898a2009-06-26 00:19:44 +00002130let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002131def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2132 "mul", "\t$Rd, $Rn, $Rm",
2133 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002134 let Inst{31-27} = 0b11111;
2135 let Inst{26-23} = 0b0110;
2136 let Inst{22-20} = 0b000;
2137 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2138 let Inst{7-4} = 0b0000; // Multiply
2139}
Evan Chengf49810c2009-06-23 17:48:47 +00002140
Owen Anderson35141a92010-11-18 01:08:42 +00002141def t2MLA: T2FourReg<
2142 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2143 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2144 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002145 let Inst{31-27} = 0b11111;
2146 let Inst{26-23} = 0b0110;
2147 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002148 let Inst{7-4} = 0b0000; // Multiply
2149}
Evan Chengf49810c2009-06-23 17:48:47 +00002150
Owen Anderson35141a92010-11-18 01:08:42 +00002151def t2MLS: T2FourReg<
2152 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2153 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2154 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002155 let Inst{31-27} = 0b11111;
2156 let Inst{26-23} = 0b0110;
2157 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002158 let Inst{7-4} = 0b0001; // Multiply and Subtract
2159}
Evan Chengf49810c2009-06-23 17:48:47 +00002160
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002161// Extra precision multiplies with low / high results
2162let neverHasSideEffects = 1 in {
2163let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002164def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002165 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002166 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002167 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002168
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002169def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002170 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002171 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002172 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002173} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002174
2175// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002176def t2SMLAL : T2MulLong<0b100, 0b0000,
2177 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002178 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002179 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002180
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002181def t2UMLAL : T2MulLong<0b110, 0b0000,
2182 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002183 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002184 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002185
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002186def t2UMAAL : T2MulLong<0b110, 0b0110,
2187 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002188 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002189 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2190 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002191} // neverHasSideEffects
2192
Johnny Chen93042d12010-03-02 18:14:57 +00002193// Rounding variants of the below included for disassembly only
2194
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002195// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002196def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2197 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002198 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2199 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002200 let Inst{31-27} = 0b11111;
2201 let Inst{26-23} = 0b0110;
2202 let Inst{22-20} = 0b101;
2203 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2204 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2205}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002206
Owen Anderson821752e2010-11-18 20:32:18 +00002207def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002208 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2209 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002210 let Inst{31-27} = 0b11111;
2211 let Inst{26-23} = 0b0110;
2212 let Inst{22-20} = 0b101;
2213 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2214 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2215}
2216
Owen Anderson821752e2010-11-18 20:32:18 +00002217def t2SMMLA : T2FourReg<
2218 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2219 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002220 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2221 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002222 let Inst{31-27} = 0b11111;
2223 let Inst{26-23} = 0b0110;
2224 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002225 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2226}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002227
Owen Anderson821752e2010-11-18 20:32:18 +00002228def t2SMMLAR: T2FourReg<
2229 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002230 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2231 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002232 let Inst{31-27} = 0b11111;
2233 let Inst{26-23} = 0b0110;
2234 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002235 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2236}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002237
Owen Anderson821752e2010-11-18 20:32:18 +00002238def t2SMMLS: T2FourReg<
2239 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2240 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002241 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2242 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002243 let Inst{31-27} = 0b11111;
2244 let Inst{26-23} = 0b0110;
2245 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002246 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2247}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002248
Owen Anderson821752e2010-11-18 20:32:18 +00002249def t2SMMLSR:T2FourReg<
2250 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002251 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2252 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002253 let Inst{31-27} = 0b11111;
2254 let Inst{26-23} = 0b0110;
2255 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002256 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2257}
2258
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002259multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002260 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2261 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2262 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002263 (sext_inreg rGPR:$Rm, i16)))]>,
2264 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002265 let Inst{31-27} = 0b11111;
2266 let Inst{26-23} = 0b0110;
2267 let Inst{22-20} = 0b001;
2268 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2269 let Inst{7-6} = 0b00;
2270 let Inst{5-4} = 0b00;
2271 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002272
Owen Anderson821752e2010-11-18 20:32:18 +00002273 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2274 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2275 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002276 (sra rGPR:$Rm, (i32 16))))]>,
2277 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002278 let Inst{31-27} = 0b11111;
2279 let Inst{26-23} = 0b0110;
2280 let Inst{22-20} = 0b001;
2281 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2282 let Inst{7-6} = 0b00;
2283 let Inst{5-4} = 0b01;
2284 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002285
Owen Anderson821752e2010-11-18 20:32:18 +00002286 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2287 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2288 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002289 (sext_inreg rGPR:$Rm, i16)))]>,
2290 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002291 let Inst{31-27} = 0b11111;
2292 let Inst{26-23} = 0b0110;
2293 let Inst{22-20} = 0b001;
2294 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2295 let Inst{7-6} = 0b00;
2296 let Inst{5-4} = 0b10;
2297 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002298
Owen Anderson821752e2010-11-18 20:32:18 +00002299 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2300 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2301 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002302 (sra rGPR:$Rm, (i32 16))))]>,
2303 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002304 let Inst{31-27} = 0b11111;
2305 let Inst{26-23} = 0b0110;
2306 let Inst{22-20} = 0b001;
2307 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2308 let Inst{7-6} = 0b00;
2309 let Inst{5-4} = 0b11;
2310 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002311
Owen Anderson821752e2010-11-18 20:32:18 +00002312 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2313 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2314 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002315 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2316 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002317 let Inst{31-27} = 0b11111;
2318 let Inst{26-23} = 0b0110;
2319 let Inst{22-20} = 0b011;
2320 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2321 let Inst{7-6} = 0b00;
2322 let Inst{5-4} = 0b00;
2323 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002324
Owen Anderson821752e2010-11-18 20:32:18 +00002325 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2326 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2327 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002328 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2329 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002330 let Inst{31-27} = 0b11111;
2331 let Inst{26-23} = 0b0110;
2332 let Inst{22-20} = 0b011;
2333 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2334 let Inst{7-6} = 0b00;
2335 let Inst{5-4} = 0b01;
2336 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002337}
2338
2339
2340multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002341 def BB : T2FourReg<
2342 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2343 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2344 [(set rGPR:$Rd, (add rGPR:$Ra,
2345 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002346 (sext_inreg rGPR:$Rm, i16))))]>,
2347 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002348 let Inst{31-27} = 0b11111;
2349 let Inst{26-23} = 0b0110;
2350 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002351 let Inst{7-6} = 0b00;
2352 let Inst{5-4} = 0b00;
2353 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002354
Owen Anderson821752e2010-11-18 20:32:18 +00002355 def BT : T2FourReg<
2356 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2357 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2358 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002359 (sra rGPR:$Rm, (i32 16)))))]>,
2360 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002361 let Inst{31-27} = 0b11111;
2362 let Inst{26-23} = 0b0110;
2363 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002364 let Inst{7-6} = 0b00;
2365 let Inst{5-4} = 0b01;
2366 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002367
Owen Anderson821752e2010-11-18 20:32:18 +00002368 def TB : T2FourReg<
2369 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2370 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2371 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002372 (sext_inreg rGPR:$Rm, i16))))]>,
2373 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002374 let Inst{31-27} = 0b11111;
2375 let Inst{26-23} = 0b0110;
2376 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002377 let Inst{7-6} = 0b00;
2378 let Inst{5-4} = 0b10;
2379 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002380
Owen Anderson821752e2010-11-18 20:32:18 +00002381 def TT : T2FourReg<
2382 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2383 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2384 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002385 (sra rGPR:$Rm, (i32 16)))))]>,
2386 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002387 let Inst{31-27} = 0b11111;
2388 let Inst{26-23} = 0b0110;
2389 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002390 let Inst{7-6} = 0b00;
2391 let Inst{5-4} = 0b11;
2392 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002393
Owen Anderson821752e2010-11-18 20:32:18 +00002394 def WB : T2FourReg<
2395 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2396 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2397 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002398 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2399 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002400 let Inst{31-27} = 0b11111;
2401 let Inst{26-23} = 0b0110;
2402 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002403 let Inst{7-6} = 0b00;
2404 let Inst{5-4} = 0b00;
2405 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002406
Owen Anderson821752e2010-11-18 20:32:18 +00002407 def WT : T2FourReg<
2408 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2409 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2410 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002411 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2412 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002413 let Inst{31-27} = 0b11111;
2414 let Inst{26-23} = 0b0110;
2415 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002416 let Inst{7-6} = 0b00;
2417 let Inst{5-4} = 0b01;
2418 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002419}
2420
2421defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2422defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2423
Johnny Chenadc77332010-02-26 22:04:29 +00002424// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002425def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2426 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002427 [/* For disassembly only; pattern left blank */]>,
2428 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002429def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2430 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002431 [/* For disassembly only; pattern left blank */]>,
2432 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002433def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2434 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002435 [/* For disassembly only; pattern left blank */]>,
2436 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002437def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2438 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002439 [/* For disassembly only; pattern left blank */]>,
2440 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002441
Johnny Chenadc77332010-02-26 22:04:29 +00002442// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2443// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002444
Owen Anderson821752e2010-11-18 20:32:18 +00002445def t2SMUAD: T2ThreeReg_mac<
2446 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002447 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2448 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002449 let Inst{15-12} = 0b1111;
2450}
Owen Anderson821752e2010-11-18 20:32:18 +00002451def t2SMUADX:T2ThreeReg_mac<
2452 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002453 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2454 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002455 let Inst{15-12} = 0b1111;
2456}
Owen Anderson821752e2010-11-18 20:32:18 +00002457def t2SMUSD: T2ThreeReg_mac<
2458 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002459 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2460 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002461 let Inst{15-12} = 0b1111;
2462}
Owen Anderson821752e2010-11-18 20:32:18 +00002463def t2SMUSDX:T2ThreeReg_mac<
2464 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002465 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2466 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002467 let Inst{15-12} = 0b1111;
2468}
Owen Andersonc6788c82011-08-22 23:31:45 +00002469def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002470 0, 0b010, 0b0000, (outs rGPR:$Rd),
2471 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002472 "\t$Rd, $Rn, $Rm, $Ra", []>,
2473 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002474def t2SMLADX : T2FourReg_mac<
2475 0, 0b010, 0b0001, (outs rGPR:$Rd),
2476 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002477 "\t$Rd, $Rn, $Rm, $Ra", []>,
2478 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002479def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2480 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002481 "\t$Rd, $Rn, $Rm, $Ra", []>,
2482 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002483def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2484 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002485 "\t$Rd, $Rn, $Rm, $Ra", []>,
2486 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002487def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2488 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
Jim Grosbacha7603982011-07-01 21:12:19 +00002489 "\t$Ra, $Rd, $Rm, $Rn", []>,
2490 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002491def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2492 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002493 "\t$Ra, $Rd, $Rm, $Rn", []>,
2494 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002495def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2496 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
Jim Grosbacha7603982011-07-01 21:12:19 +00002497 "\t$Ra, $Rd, $Rm, $Rn", []>,
2498 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002499def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2500 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002501 "\t$Ra, $Rd, $Rm, $Rn", []>,
2502 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002503
2504//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002505// Division Instructions.
2506// Signed and unsigned division on v7-M
2507//
2508def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2509 "sdiv", "\t$Rd, $Rn, $Rm",
2510 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2511 Requires<[HasDivide, IsThumb2]> {
2512 let Inst{31-27} = 0b11111;
2513 let Inst{26-21} = 0b011100;
2514 let Inst{20} = 0b1;
2515 let Inst{15-12} = 0b1111;
2516 let Inst{7-4} = 0b1111;
2517}
2518
2519def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2520 "udiv", "\t$Rd, $Rn, $Rm",
2521 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2522 Requires<[HasDivide, IsThumb2]> {
2523 let Inst{31-27} = 0b11111;
2524 let Inst{26-21} = 0b011101;
2525 let Inst{20} = 0b1;
2526 let Inst{15-12} = 0b1111;
2527 let Inst{7-4} = 0b1111;
2528}
2529
2530//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002531// Misc. Arithmetic Instructions.
2532//
2533
Jim Grosbach80dc1162010-02-16 21:23:02 +00002534class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2535 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002536 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002537 let Inst{31-27} = 0b11111;
2538 let Inst{26-22} = 0b01010;
2539 let Inst{21-20} = op1;
2540 let Inst{15-12} = 0b1111;
2541 let Inst{7-6} = 0b10;
2542 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002543 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002544}
Evan Chengf49810c2009-06-23 17:48:47 +00002545
Owen Anderson612fb5b2010-11-18 21:15:19 +00002546def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2547 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002548
Owen Anderson612fb5b2010-11-18 21:15:19 +00002549def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2550 "rbit", "\t$Rd, $Rm",
2551 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002552
Owen Anderson612fb5b2010-11-18 21:15:19 +00002553def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2554 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002555
Owen Anderson612fb5b2010-11-18 21:15:19 +00002556def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2557 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002558 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002559
Owen Anderson612fb5b2010-11-18 21:15:19 +00002560def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2561 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002562 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002563
Evan Chengf60ceac2011-06-15 17:17:48 +00002564def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002565 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002566 (t2REVSH rGPR:$Rm)>;
2567
Owen Anderson612fb5b2010-11-18 21:15:19 +00002568def t2PKHBT : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002569 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2570 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm, lsl $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002571 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002572 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002573 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002574 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002575 let Inst{31-27} = 0b11101;
2576 let Inst{26-25} = 0b01;
2577 let Inst{24-20} = 0b01100;
2578 let Inst{5} = 0; // BT form
2579 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002580
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002581 bits<5> sh;
2582 let Inst{14-12} = sh{4-2};
2583 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002584}
Evan Cheng40289b02009-07-07 05:35:52 +00002585
2586// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002587def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2588 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002589 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002590def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002591 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002592 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002593
Bob Wilsondc66eda2010-08-16 22:26:55 +00002594// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2595// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002596def t2PKHTB : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002597 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2598 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm, asr $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002599 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002600 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002601 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002602 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002603 let Inst{31-27} = 0b11101;
2604 let Inst{26-25} = 0b01;
2605 let Inst{24-20} = 0b01100;
2606 let Inst{5} = 1; // TB form
2607 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002608
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002609 bits<5> sh;
2610 let Inst{14-12} = sh{4-2};
2611 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002612}
Evan Cheng40289b02009-07-07 05:35:52 +00002613
2614// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2615// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002616def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002617 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002618 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002619def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002620 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002621 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002622 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002623
2624//===----------------------------------------------------------------------===//
2625// Comparison Instructions...
2626//
Johnny Chend68e1192009-12-15 17:24:14 +00002627defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002628 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002629 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002630
2631def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2632 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2633def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2634 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2635def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2636 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002637
Dan Gohman4b7dff92010-08-26 15:50:25 +00002638//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2639// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002640//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2641// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002642defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002643 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002644 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2645
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002646//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2647// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002648
2649def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2650 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002651
Johnny Chend68e1192009-12-15 17:24:14 +00002652defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002653 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002654 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002655defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002656 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002657 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002658
Evan Chenge253c952009-07-07 20:39:03 +00002659// Conditional moves
2660// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002661// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002662let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002663def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2664 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002665 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002666 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002667 RegConstraint<"$false = $Rd">;
2668
2669let isMoveImm = 1 in
2670def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2671 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002672 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002673[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2674 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002675
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002676// FIXME: Pseudo-ize these. For now, just mark codegen only.
2677let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002678let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002679def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002680 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002681 "movw", "\t$Rd, $imm", []>,
2682 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002683 let Inst{31-27} = 0b11110;
2684 let Inst{25} = 1;
2685 let Inst{24-21} = 0b0010;
2686 let Inst{20} = 0; // The S bit.
2687 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002688
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002689 bits<4> Rd;
2690 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002691
Jim Grosbach86386922010-12-08 22:10:43 +00002692 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002693 let Inst{19-16} = imm{15-12};
2694 let Inst{26} = imm{11};
2695 let Inst{14-12} = imm{10-8};
2696 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002697}
2698
Evan Chengc4af4632010-11-17 20:13:28 +00002699let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002700def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2701 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002702 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002703
Evan Chengc4af4632010-11-17 20:13:28 +00002704let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002705def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2706 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2707[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002708 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002709 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002710 let Inst{31-27} = 0b11110;
2711 let Inst{25} = 0;
2712 let Inst{24-21} = 0b0011;
2713 let Inst{20} = 0; // The S bit.
2714 let Inst{19-16} = 0b1111; // Rn
2715 let Inst{15} = 0;
2716}
2717
Johnny Chend68e1192009-12-15 17:24:14 +00002718class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2719 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002720 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002721 let Inst{31-27} = 0b11101;
2722 let Inst{26-25} = 0b01;
2723 let Inst{24-21} = 0b0010;
2724 let Inst{20} = 0; // The S bit.
2725 let Inst{19-16} = 0b1111; // Rn
2726 let Inst{5-4} = opcod; // Shift type.
2727}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002728def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2729 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2730 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2731 RegConstraint<"$false = $Rd">;
2732def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2733 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2734 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2735 RegConstraint<"$false = $Rd">;
2736def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2737 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2738 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2739 RegConstraint<"$false = $Rd">;
2740def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2741 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2742 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2743 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002744} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002745} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002746
David Goodwin5e47a9a2009-06-30 18:04:13 +00002747//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002748// Atomic operations intrinsics
2749//
2750
2751// memory barriers protect the atomic sequences
2752let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002753def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2754 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2755 Requires<[IsThumb, HasDB]> {
2756 bits<4> opt;
2757 let Inst{31-4} = 0xf3bf8f5;
2758 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002759}
2760}
2761
Bob Wilsonf74a4292010-10-30 00:54:37 +00002762def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2763 "dsb", "\t$opt",
2764 [/* For disassembly only; pattern left blank */]>,
2765 Requires<[IsThumb, HasDB]> {
2766 bits<4> opt;
2767 let Inst{31-4} = 0xf3bf8f4;
2768 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002769}
2770
Johnny Chena4339822010-03-03 00:16:28 +00002771// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002772def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002773 [/* For disassembly only; pattern left blank */]>,
2774 Requires<[IsThumb2, HasV7]> {
2775 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002776 let Inst{3-0} = 0b1111;
2777}
2778
Owen Anderson16884412011-07-13 23:22:26 +00002779class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002780 InstrItinClass itin, string opc, string asm, string cstr,
2781 list<dag> pattern, bits<4> rt2 = 0b1111>
2782 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2783 let Inst{31-27} = 0b11101;
2784 let Inst{26-20} = 0b0001101;
2785 let Inst{11-8} = rt2;
2786 let Inst{7-6} = 0b01;
2787 let Inst{5-4} = opcod;
2788 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002789
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002790 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002791 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002792 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002793 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002794}
Owen Anderson16884412011-07-13 23:22:26 +00002795class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002796 InstrItinClass itin, string opc, string asm, string cstr,
2797 list<dag> pattern, bits<4> rt2 = 0b1111>
2798 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2799 let Inst{31-27} = 0b11101;
2800 let Inst{26-20} = 0b0001100;
2801 let Inst{11-8} = rt2;
2802 let Inst{7-6} = 0b01;
2803 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002804
Owen Anderson91a7c592010-11-19 00:28:38 +00002805 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002806 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002807 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002808 let Inst{3-0} = Rd;
2809 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002810 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002811}
2812
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002813let mayLoad = 1 in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002814def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002815 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002816 "ldrexb", "\t$Rt, $addr", "", []>;
2817def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002818 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002819 "ldrexh", "\t$Rt, $addr", "", []>;
2820def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002821 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002822 "ldrex", "\t$Rt, $addr", "", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002823 let Inst{31-27} = 0b11101;
2824 let Inst{26-20} = 0b0000101;
2825 let Inst{11-8} = 0b1111;
2826 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002827
Owen Anderson808c7d12010-12-10 21:52:38 +00002828 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002829 bits<4> addr;
2830 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002831 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002832}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002833let hasExtraDefRegAllocReq = 1 in
2834def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
2835 (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002836 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002837 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002838 [], {?, ?, ?, ?}> {
2839 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002840 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002841}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002842}
2843
Owen Anderson91a7c592010-11-19 00:28:38 +00002844let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002845def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
2846 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002847 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002848 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2849def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
2850 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002851 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002852 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002853def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002854 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002855 "strex", "\t$Rd, $Rt, $addr", "",
2856 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002857 let Inst{31-27} = 0b11101;
2858 let Inst{26-20} = 0b0000100;
2859 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002860
Owen Anderson808c7d12010-12-10 21:52:38 +00002861 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002862 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002863 bits<4> Rt;
2864 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002865 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002866 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002867}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002868}
2869
2870let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00002871def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002872 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002873 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002874 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002875 {?, ?, ?, ?}> {
2876 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002877 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002878}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002879
Johnny Chen10a77e12010-03-02 22:11:06 +00002880// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002881def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2882 [/* For disassembly only; pattern left blank */]>,
2883 Requires<[IsThumb2, HasV7]> {
2884 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002885 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002886 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002887 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002888 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002889 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002890 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002891}
2892
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002893//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002894// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002895// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002896// address and save #0 in R0 for the non-longjmp case.
2897// Since by its nature we may be coming from some other function to get
2898// here, and we're using the stack frame for the containing function to
2899// save/restore registers, we can't keep anything live in regs across
2900// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002901// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00002902// except for our own input by listing the relevant registers in Defs. By
2903// doing so, we also cause the prologue/epilogue code to actively preserve
2904// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002905// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002906let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002907 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00002908 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
2909 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002910 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002911 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002912 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002913 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002914}
2915
Bob Wilsonec80e262010-04-09 20:41:18 +00002916let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002917 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002918 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002919 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002920 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002921 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002922 Requires<[IsThumb2, NoVFP]>;
2923}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002924
2925
2926//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002927// Control-Flow Instructions
2928//
2929
Evan Chengc50a1cb2009-07-09 22:58:39 +00002930// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00002931// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002932let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002933 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002934def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00002935 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002936 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002937 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00002938 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00002939
David Goodwin5e47a9a2009-06-30 18:04:13 +00002940let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2941let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00002942def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002943 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002944 [(br bb:$target)]> {
2945 let Inst{31-27} = 0b11110;
2946 let Inst{15-14} = 0b10;
2947 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002948
2949 bits<20> target;
2950 let Inst{26} = target{19};
2951 let Inst{11} = target{18};
2952 let Inst{13} = target{17};
2953 let Inst{21-16} = target{16-11};
2954 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002955}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002956
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002957let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00002958def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002959 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002960 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00002961 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00002962
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002963// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00002964def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002965 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002966 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002967
Jim Grosbachd4811102010-12-15 19:03:16 +00002968def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002969 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002970 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002971
2972def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2973 "tbb", "\t[$Rn, $Rm]", []> {
2974 bits<4> Rn;
2975 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00002976 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002977 let Inst{19-16} = Rn;
2978 let Inst{15-5} = 0b11110000000;
2979 let Inst{4} = 0; // B form
2980 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002981}
Evan Cheng5657c012009-07-29 02:18:14 +00002982
Jim Grosbach5ca66692010-11-29 22:37:40 +00002983def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2984 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
2985 bits<4> Rn;
2986 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00002987 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002988 let Inst{19-16} = Rn;
2989 let Inst{15-5} = 0b11110000000;
2990 let Inst{4} = 1; // H form
2991 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00002992}
Evan Cheng5657c012009-07-29 02:18:14 +00002993} // isNotDuplicable, isIndirectBranch
2994
David Goodwinc9a59b52009-06-30 19:50:22 +00002995} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002996
2997// FIXME: should be able to write a pattern for ARMBrcond, but can't use
2998// a two-value operand where a dag node expects two operands. :(
2999let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003000def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003001 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003002 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3003 let Inst{31-27} = 0b11110;
3004 let Inst{15-14} = 0b10;
3005 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003006
Owen Andersonfb20d892010-12-09 00:27:41 +00003007 bits<4> p;
3008 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003009
Owen Andersonfb20d892010-12-09 00:27:41 +00003010 bits<21> target;
3011 let Inst{26} = target{20};
3012 let Inst{11} = target{19};
3013 let Inst{13} = target{18};
3014 let Inst{21-16} = target{17-12};
3015 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003016
3017 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003018}
Evan Chengf49810c2009-06-23 17:48:47 +00003019
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003020// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
3021// it goes here.
3022let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3023 // Darwin version.
3024 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
3025 Uses = [SP] in
3026 def tTAILJMPd: tPseudoExpand<(outs), (ins uncondbrtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003027 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003028 (t2B uncondbrtarget:$dst)>,
3029 Requires<[IsThumb2, IsDarwin]>;
3030}
Evan Cheng06e16582009-07-10 01:54:42 +00003031
3032// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003033let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003034def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003035 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003036 "it$mask\t$cc", "", []> {
3037 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003038 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003039 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003040
3041 bits<4> cc;
3042 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003043 let Inst{7-4} = cc;
3044 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003045}
Evan Cheng06e16582009-07-10 01:54:42 +00003046
Johnny Chence6275f2010-02-25 19:05:29 +00003047// Branch and Exchange Jazelle -- for disassembly only
3048// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003049def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003050 [/* For disassembly only; pattern left blank */]> {
3051 let Inst{31-27} = 0b11110;
3052 let Inst{26} = 0;
3053 let Inst{25-20} = 0b111100;
3054 let Inst{15-14} = 0b10;
3055 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003056
Owen Anderson05bf5952010-11-29 18:54:38 +00003057 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003058 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003059}
3060
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003061// Compare and branch on zero / non-zero
3062let isBranch = 1, isTerminator = 1 in {
3063 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3064 "cbz\t$Rn, $target", []>,
3065 T1Misc<{0,0,?,1,?,?,?}>,
3066 Requires<[IsThumb2]> {
3067 // A8.6.27
3068 bits<6> target;
3069 bits<3> Rn;
3070 let Inst{9} = target{5};
3071 let Inst{7-3} = target{4-0};
3072 let Inst{2-0} = Rn;
3073 }
3074
3075 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3076 "cbnz\t$Rn, $target", []>,
3077 T1Misc<{1,0,?,1,?,?,?}>,
3078 Requires<[IsThumb2]> {
3079 // A8.6.27
3080 bits<6> target;
3081 bits<3> Rn;
3082 let Inst{9} = target{5};
3083 let Inst{7-3} = target{4-0};
3084 let Inst{2-0} = Rn;
3085 }
3086}
3087
3088
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003089// Change Processor State is a system instruction -- for disassembly and
3090// parsing only.
3091// FIXME: Since the asm parser has currently no clean way to handle optional
3092// operands, create 3 versions of the same instruction. Once there's a clean
3093// framework to represent optional operands, change this behavior.
3094class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3095 !strconcat("cps", asm_op),
3096 [/* For disassembly only; pattern left blank */]> {
3097 bits<2> imod;
3098 bits<3> iflags;
3099 bits<5> mode;
3100 bit M;
3101
Johnny Chen93042d12010-03-02 18:14:57 +00003102 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003103 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003104 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003105 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003106 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003107 let Inst{12} = 0;
3108 let Inst{10-9} = imod;
3109 let Inst{8} = M;
3110 let Inst{7-5} = iflags;
3111 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003112 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003113}
3114
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003115let M = 1 in
3116 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3117 "$imod.w\t$iflags, $mode">;
3118let mode = 0, M = 0 in
3119 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3120 "$imod.w\t$iflags">;
3121let imod = 0, iflags = 0, M = 1 in
3122 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3123
Johnny Chen0f7866e2010-03-03 02:09:43 +00003124// A6.3.4 Branches and miscellaneous control
3125// Table A6-14 Change Processor State, and hint instructions
3126// Helper class for disassembly only.
3127class T2I_hint<bits<8> op7_0, string opc, string asm>
3128 : T2I<(outs), (ins), NoItinerary, opc, asm,
3129 [/* For disassembly only; pattern left blank */]> {
3130 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003131 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003132 let Inst{15-14} = 0b10;
3133 let Inst{12} = 0;
3134 let Inst{10-8} = 0b000;
3135 let Inst{7-0} = op7_0;
3136}
3137
3138def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3139def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3140def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3141def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3142def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3143
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003144def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003145 let Inst{31-20} = 0xf3a;
3146 let Inst{15-14} = 0b10;
3147 let Inst{12} = 0;
3148 let Inst{10-8} = 0b000;
3149 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003150
Owen Andersonc7373f82010-11-30 20:00:01 +00003151 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003152 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003153}
3154
Johnny Chen6341c5a2010-02-25 20:25:24 +00003155// Secure Monitor Call is a system instruction -- for disassembly only
3156// Option = Inst{19-16}
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00003157def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003158 [/* For disassembly only; pattern left blank */]> {
3159 let Inst{31-27} = 0b11110;
3160 let Inst{26-20} = 0b1111111;
3161 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003162
Owen Andersond18a9c92010-11-29 19:22:08 +00003163 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003164 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003165}
3166
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003167class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003168 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003169 string opc, string asm, list<dag> pattern>
3170 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003171 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003172
Owen Andersond18a9c92010-11-29 19:22:08 +00003173 bits<5> mode;
3174 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003175}
3176
3177// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003178def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003179 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003180 [/* For disassembly only; pattern left blank */]>;
3181def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003182 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003183 [/* For disassembly only; pattern left blank */]>;
3184def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003185 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003186 [/* For disassembly only; pattern left blank */]>;
3187def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003188 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003189 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003190
3191// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003192
Owen Anderson5404c2b2010-11-29 20:38:48 +00003193class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003194 string opc, string asm, list<dag> pattern>
3195 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003196 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003197
Owen Andersond18a9c92010-11-29 19:22:08 +00003198 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003199 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003200 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003201}
3202
Owen Anderson5404c2b2010-11-29 20:38:48 +00003203def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003204 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003205 [/* For disassembly only; pattern left blank */]>;
3206def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003207 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003208 [/* For disassembly only; pattern left blank */]>;
3209def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003210 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003211 [/* For disassembly only; pattern left blank */]>;
3212def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003213 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003214 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003215
Evan Chengf49810c2009-06-23 17:48:47 +00003216//===----------------------------------------------------------------------===//
3217// Non-Instruction Patterns
3218//
3219
Evan Cheng5adb66a2009-09-28 09:14:39 +00003220// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003221// This is a single pseudo instruction to make it re-materializable.
3222// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003223let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003224def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003225 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003226 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003227
Evan Cheng53519f02011-01-21 18:55:51 +00003228// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003229// It also makes it possible to rematerialize the instructions.
3230// FIXME: Remove this when we can do generalized remat and when machine licm
3231// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003232let isReMaterializable = 1 in {
3233def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3234 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003235 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3236 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003237
Evan Cheng53519f02011-01-21 18:55:51 +00003238def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3239 IIC_iMOVix2,
3240 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3241 Requires<[IsThumb2, UseMovt]>;
3242}
3243
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003244// ConstantPool, GlobalAddress, and JumpTable
3245def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3246 Requires<[IsThumb2, DontUseMovt]>;
3247def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3248def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3249 Requires<[IsThumb2, UseMovt]>;
3250
3251def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3252 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3253
Evan Chengb9803a82009-11-06 23:52:48 +00003254// Pseudo instruction that combines ldr from constpool and add pc. This should
3255// be expanded into two instructions late to allow if-conversion and
3256// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003257let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003258def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003259 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003260 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003261 imm:$cp))]>,
3262 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003263
3264//===----------------------------------------------------------------------===//
3265// Move between special register and ARM core register -- for disassembly only
3266//
3267
Owen Anderson5404c2b2010-11-29 20:38:48 +00003268class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3269 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003270 string opc, string asm, list<dag> pattern>
3271 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003272 let Inst{31-20} = op31_20{11-0};
3273 let Inst{15-14} = op15_14{1-0};
3274 let Inst{12} = op12{0};
3275}
3276
3277class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3278 dag oops, dag iops, InstrItinClass itin,
3279 string opc, string asm, list<dag> pattern>
3280 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003281 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003282 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003283 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003284}
3285
Owen Anderson5404c2b2010-11-29 20:38:48 +00003286def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3287 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3288 [/* For disassembly only; pattern left blank */]>;
3289def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003290 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003291 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003292
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003293// Move from ARM core register to Special Register
3294//
3295// No need to have both system and application versions, the encodings are the
3296// same and the assembly parser has no way to distinguish between them. The mask
3297// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3298// the mask with the fields to be accessed in the special register.
3299def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3300 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3301 NoItinerary, "msr", "\t$mask, $Rn",
3302 [/* For disassembly only; pattern left blank */]> {
3303 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003304 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003305 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003306 let Inst{20} = mask{4}; // R Bit
3307 let Inst{13} = 0b0;
3308 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003309}
3310
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003311//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003312// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003313//
3314
Jim Grosbache35c5e02011-07-13 21:35:10 +00003315class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3316 list<dag> pattern>
3317 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003318 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003319 pattern> {
3320 let Inst{27-24} = 0b1110;
3321 let Inst{20} = direction;
3322 let Inst{4} = 1;
3323
3324 bits<4> Rt;
3325 bits<4> cop;
3326 bits<3> opc1;
3327 bits<3> opc2;
3328 bits<4> CRm;
3329 bits<4> CRn;
3330
3331 let Inst{15-12} = Rt;
3332 let Inst{11-8} = cop;
3333 let Inst{23-21} = opc1;
3334 let Inst{7-5} = opc2;
3335 let Inst{3-0} = CRm;
3336 let Inst{19-16} = CRn;
3337}
3338
Jim Grosbache35c5e02011-07-13 21:35:10 +00003339class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3340 list<dag> pattern = []>
3341 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003342 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003343 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3344 let Inst{27-24} = 0b1100;
3345 let Inst{23-21} = 0b010;
3346 let Inst{20} = direction;
3347
3348 bits<4> Rt;
3349 bits<4> Rt2;
3350 bits<4> cop;
3351 bits<4> opc1;
3352 bits<4> CRm;
3353
3354 let Inst{15-12} = Rt;
3355 let Inst{19-16} = Rt2;
3356 let Inst{11-8} = cop;
3357 let Inst{7-4} = opc1;
3358 let Inst{3-0} = CRm;
3359}
3360
3361/* from ARM core register to coprocessor */
3362def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003363 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003364 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3365 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003366 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3367 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003368def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003369 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3370 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003371 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3372 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003373
3374/* from coprocessor to ARM core register */
3375def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003376 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3377 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003378
3379def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003380 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3381 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003382
Jim Grosbache35c5e02011-07-13 21:35:10 +00003383def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3384 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3385
3386def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003387 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3388
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003389
Jim Grosbache35c5e02011-07-13 21:35:10 +00003390/* from ARM core register to coprocessor */
3391def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3392 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3393 imm:$CRm)]>;
3394def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003395 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3396 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003397/* from coprocessor to ARM core register */
3398def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3399
3400def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003401
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003402//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003403// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003404//
3405
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003406def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003407 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003408 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3409 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3410 imm:$CRm, imm:$opc2)]> {
3411 let Inst{27-24} = 0b1110;
3412
3413 bits<4> opc1;
3414 bits<4> CRn;
3415 bits<4> CRd;
3416 bits<4> cop;
3417 bits<3> opc2;
3418 bits<4> CRm;
3419
3420 let Inst{3-0} = CRm;
3421 let Inst{4} = 0;
3422 let Inst{7-5} = opc2;
3423 let Inst{11-8} = cop;
3424 let Inst{15-12} = CRd;
3425 let Inst{19-16} = CRn;
3426 let Inst{23-20} = opc1;
3427}
3428
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003429def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003430 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003431 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003432 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3433 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003434 let Inst{27-24} = 0b1110;
3435
3436 bits<4> opc1;
3437 bits<4> CRn;
3438 bits<4> CRd;
3439 bits<4> cop;
3440 bits<3> opc2;
3441 bits<4> CRm;
3442
3443 let Inst{3-0} = CRm;
3444 let Inst{4} = 0;
3445 let Inst{7-5} = opc2;
3446 let Inst{11-8} = cop;
3447 let Inst{15-12} = CRd;
3448 let Inst{19-16} = CRn;
3449 let Inst{23-20} = opc1;
3450}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003451
3452
3453
3454//===----------------------------------------------------------------------===//
3455// Non-Instruction Patterns
3456//
3457
3458// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003459let AddedComplexity = 16 in {
3460def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003461 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003462def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003463 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003464def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3465 Requires<[HasT2ExtractPack, IsThumb2]>;
3466def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3467 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3468 Requires<[HasT2ExtractPack, IsThumb2]>;
3469def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3470 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3471 Requires<[HasT2ExtractPack, IsThumb2]>;
3472}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003473
Jim Grosbach70327412011-07-27 17:48:13 +00003474def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003475 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003476def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003477 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003478def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3479 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3480 Requires<[HasT2ExtractPack, IsThumb2]>;
3481def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3482 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3483 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003484
3485// Atomic load/store patterns
3486def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3487 (t2LDRBi12 t2addrmode_imm12:$addr)>;
3488def : T2Pat<(atomic_load_8 t2addrmode_imm8:$addr),
3489 (t2LDRBi8 t2addrmode_imm8:$addr)>;
3490def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3491 (t2LDRBs t2addrmode_so_reg:$addr)>;
3492def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3493 (t2LDRHi12 t2addrmode_imm12:$addr)>;
3494def : T2Pat<(atomic_load_16 t2addrmode_imm8:$addr),
3495 (t2LDRHi8 t2addrmode_imm8:$addr)>;
3496def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3497 (t2LDRHs t2addrmode_so_reg:$addr)>;
3498def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3499 (t2LDRi12 t2addrmode_imm12:$addr)>;
3500def : T2Pat<(atomic_load_32 t2addrmode_imm8:$addr),
3501 (t2LDRi8 t2addrmode_imm8:$addr)>;
3502def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3503 (t2LDRs t2addrmode_so_reg:$addr)>;
3504def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3505 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
3506def : T2Pat<(atomic_store_8 t2addrmode_imm8:$addr, GPR:$val),
3507 (t2STRBi8 GPR:$val, t2addrmode_imm8:$addr)>;
3508def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3509 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3510def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3511 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
3512def : T2Pat<(atomic_store_16 t2addrmode_imm8:$addr, GPR:$val),
3513 (t2STRHi8 GPR:$val, t2addrmode_imm8:$addr)>;
3514def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3515 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3516def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3517 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
3518def : T2Pat<(atomic_store_32 t2addrmode_imm8:$addr, GPR:$val),
3519 (t2STRi8 GPR:$val, t2addrmode_imm8:$addr)>;
3520def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3521 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;