blob: 3cb0df54ab978390f4af3abebdb8454b762861ed [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000166 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
167 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000168 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
169 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000170 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
171 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000172 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000174 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000176 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000178 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000179 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000180 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000181 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000182 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
183 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000184 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
185 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000186 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
187 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000188
189 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
190 const {
191 // {17-13} = reg
192 // {12} = (U)nsigned (add == '1', sub == '0')
193 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000194 const MachineOperand &MO = MI.getOperand(Op);
195 const MachineOperand &MO1 = MI.getOperand(Op + 1);
196 if (!MO.isReg()) {
197 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
198 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000199 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000200 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000201 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000202 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000203 Binary = Imm12 & 0xfff;
204 if (Imm12 >= 0)
205 Binary |= (1 << 12);
206 Binary |= (Reg << 13);
207 return Binary;
208 }
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000209 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
210 const { return 0;}
Jim Grosbach570a9222010-11-11 01:09:40 +0000211 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op) const
212 { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000213 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
214 // {12-9} = reg
215 // {8} = (U)nsigned (add == '1', sub == '0')
216 // {7-0} = imm12
217 const MachineOperand &MO = MI.getOperand(Op);
218 const MachineOperand &MO1 = MI.getOperand(Op + 1);
219 if (!MO.isReg()) {
220 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
221 return 0;
222 }
223 unsigned Reg = getARMRegisterNumbering(MO.getReg());
224 int32_t Imm8 = MO1.getImm();
225 uint32_t Binary;
226 Binary = Imm8 & 0xff;
227 if (Imm8 >= 0)
228 Binary |= (1 << 8);
229 Binary |= (Reg << 9);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000230 return Binary;
231 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000232 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
233 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000234
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000235 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
236 const { return 0; }
237
Shih-wei Liao5170b712010-05-26 00:02:28 +0000238 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000239 /// machine operand requires relocation, record the relocation and return
240 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000241 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000242 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000243
Evan Cheng83b5cf02008-11-05 23:22:34 +0000244 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000245 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000246 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000247
248 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000249 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000250 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000251 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000252 intptr_t ACPV = 0) const;
253 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
254 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
255 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000256 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000257 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000258 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000259}
260
Chris Lattner33fabd72010-02-02 21:48:51 +0000261char ARMCodeEmitter::ID = 0;
262
Bob Wilson87949d42010-03-17 21:16:45 +0000263/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000264/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000265FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
266 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000267 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000268}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000269
Chris Lattner33fabd72010-02-02 21:48:51 +0000270bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000271 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
272 MF.getTarget().getRelocationModel() != Reloc::Static) &&
273 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000274 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
275 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
276 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000277 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000278 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000279 MJTEs = 0;
280 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000281 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000282 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000283 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000284 MMI = &getAnalysis<MachineModuleInfo>();
285 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000286
287 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000288 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000289 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000290 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000291 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000292 MBB != E; ++MBB) {
293 MCE.StartMachineBasicBlock(MBB);
294 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
295 I != E; ++I)
296 emitInstruction(*I);
297 }
298 } while (MCE.finishFunction(MF));
299
300 return false;
301}
302
Evan Cheng83b5cf02008-11-05 23:22:34 +0000303/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000304///
Chris Lattner33fabd72010-02-02 21:48:51 +0000305unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000306 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000307 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000308 case ARM_AM::asr: return 2;
309 case ARM_AM::lsl: return 0;
310 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000311 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000312 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000313 }
Evan Cheng7602e112008-09-02 06:52:38 +0000314 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000315}
316
Shih-wei Liao5170b712010-05-26 00:02:28 +0000317/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000318/// machine operand requires relocation, record the relocation and return zero.
319unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000320 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000321 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000322 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000323 && "Relocation to this function should be for movt or movw");
324
325 if (MO.isImm())
326 return static_cast<unsigned>(MO.getImm());
327 else if (MO.isGlobal())
328 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
329 else if (MO.isSymbol())
330 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
331 else if (MO.isMBB())
332 emitMachineBasicBlock(MO.getMBB(), Reloc);
333 else {
334#ifndef NDEBUG
335 errs() << MO;
336#endif
337 llvm_unreachable("Unsupported operand type for movw/movt");
338 }
339 return 0;
340}
341
Evan Cheng7602e112008-09-02 06:52:38 +0000342/// getMachineOpValue - Return binary encoding of operand. If the machine
343/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000344unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000345 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000346 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000347 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000348 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000349 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000350 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000351 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000352 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000353 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000354 else if (MO.isCPI()) {
355 const TargetInstrDesc &TID = MI.getDesc();
356 // For VFP load, the immediate offset is multiplied by 4.
357 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
358 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
359 emitConstPoolAddress(MO.getIndex(), Reloc);
360 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000361 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000362 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000363 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000364 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000365#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000366 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000367#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000368 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000369 }
Evan Cheng7602e112008-09-02 06:52:38 +0000370 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000371}
372
Evan Cheng057d0c32008-09-18 07:28:19 +0000373/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000374///
Dan Gohman46510a72010-04-15 01:51:59 +0000375void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000376 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000377 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000378 MachineRelocation MR = Indirect
379 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000380 const_cast<GlobalValue *>(GV),
381 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000382 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000383 const_cast<GlobalValue *>(GV), ACPV,
384 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000385 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000386}
387
388/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
389/// be emitted to the current location in the function, and allow it to be PC
390/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000391void ARMCodeEmitter::
392emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000393 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
394 Reloc, ES));
395}
396
397/// emitConstPoolAddress - Arrange for the address of an constant pool
398/// to be emitted to the current location in the function, and allow it to be PC
399/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000400void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000401 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000402 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000403 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000404}
405
406/// emitJumpTableAddress - Arrange for the address of a jump table to
407/// be emitted to the current location in the function, and allow it to be PC
408/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000409void ARMCodeEmitter::
410emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000411 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000412 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000413}
414
Raul Herbster9c1a3822007-08-30 23:29:26 +0000415/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000416void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000417 unsigned Reloc,
418 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000419 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000420 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000421}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000422
Chris Lattner33fabd72010-02-02 21:48:51 +0000423void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000424 DEBUG(errs() << " 0x";
425 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000426 MCE.emitWordLE(Binary);
427}
428
Chris Lattner33fabd72010-02-02 21:48:51 +0000429void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000430 DEBUG(errs() << " 0x";
431 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000432 MCE.emitDWordLE(Binary);
433}
434
Chris Lattner33fabd72010-02-02 21:48:51 +0000435void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000436 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000437
Devang Patelaf0e2722009-10-06 02:19:11 +0000438 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000439
Dan Gohmanfe601042010-06-22 15:08:57 +0000440 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000441 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000442 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000443 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000444 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000445 }
Evan Chengedda31c2008-11-05 18:35:52 +0000446 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000447 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000448 break;
449 case ARMII::DPFrm:
450 case ARMII::DPSoRegFrm:
451 emitDataProcessingInstruction(MI);
452 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000453 case ARMII::LdFrm:
454 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000455 emitLoadStoreInstruction(MI);
456 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000457 case ARMII::LdMiscFrm:
458 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000459 emitMiscLoadStoreInstruction(MI);
460 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000461 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000462 emitLoadStoreMultipleInstruction(MI);
463 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000464 case ARMII::MulFrm:
465 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000466 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000467 case ARMII::ExtFrm:
468 emitExtendInstruction(MI);
469 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000470 case ARMII::ArithMiscFrm:
471 emitMiscArithInstruction(MI);
472 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000473 case ARMII::SatFrm:
474 emitSaturateInstruction(MI);
475 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000476 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000477 emitBranchInstruction(MI);
478 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000479 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000480 emitMiscBranchInstruction(MI);
481 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000482 // VFP instructions.
483 case ARMII::VFPUnaryFrm:
484 case ARMII::VFPBinaryFrm:
485 emitVFPArithInstruction(MI);
486 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000487 case ARMII::VFPConv1Frm:
488 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000489 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000490 case ARMII::VFPConv4Frm:
491 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000492 emitVFPConversionInstruction(MI);
493 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000494 case ARMII::VFPLdStFrm:
495 emitVFPLoadStoreInstruction(MI);
496 break;
497 case ARMII::VFPLdStMulFrm:
498 emitVFPLoadStoreMultipleInstruction(MI);
499 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000500
Bob Wilson1a913ed2010-06-11 21:34:50 +0000501 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000502 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000503 case ARMII::NSetLnFrm:
504 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000505 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000506 case ARMII::NDupFrm:
507 emitNEONDupInstruction(MI);
508 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000509 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000510 emitNEON1RegModImmInstruction(MI);
511 break;
512 case ARMII::N2RegFrm:
513 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000514 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000515 case ARMII::N3RegFrm:
516 emitNEON3RegInstruction(MI);
517 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000518 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000519 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000520}
521
Chris Lattner33fabd72010-02-02 21:48:51 +0000522void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000523 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
524 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000525 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000526
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000527 // Remember the CONSTPOOL_ENTRY address for later relocation.
528 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
529
530 // Emit constpool island entry. In most cases, the actual values will be
531 // resolved and relocated after code emission.
532 if (MCPE.isMachineConstantPoolEntry()) {
533 ARMConstantPoolValue *ACPV =
534 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
535
Chris Lattner705e07f2009-08-23 03:41:05 +0000536 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
537 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000538
Bob Wilson28989a82009-11-02 16:59:06 +0000539 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000540 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000541 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000542 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000543 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000544 isa<Function>(GV),
545 Subtarget->GVIsIndirectSymbol(GV, RelocM),
546 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000547 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000548 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
549 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000550 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000551 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000552 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000553
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000554 DEBUG({
555 errs() << " ** Constant pool #" << CPI << " @ "
556 << (void*)MCE.getCurrentPCValue() << " ";
557 if (const Function *F = dyn_cast<Function>(CV))
558 errs() << F->getName();
559 else
560 errs() << *CV;
561 errs() << '\n';
562 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000563
Dan Gohman46510a72010-04-15 01:51:59 +0000564 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000565 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000566 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000567 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000568 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000569 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000570 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000571 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000572 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000573 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000574 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
575 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000576 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000577 }
578 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000579 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000580 }
581 }
582}
583
Zonr Changf86399b2010-05-25 08:42:45 +0000584void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
585 const MachineOperand &MO0 = MI.getOperand(0);
586 const MachineOperand &MO1 = MI.getOperand(1);
587
588 // Emit the 'movw' instruction.
589 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
590
591 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
592
593 // Set the conditional execution predicate.
594 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
595
596 // Encode Rd.
597 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
598
599 // Encode imm16 as imm4:imm12
600 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
601 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
602 emitWordLE(Binary);
603
604 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
605 // Emit the 'movt' instruction.
606 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
607
608 // Set the conditional execution predicate.
609 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
610
611 // Encode Rd.
612 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
613
614 // Encode imm16 as imm4:imm1, same as movw above.
615 Binary |= Hi16 & 0xFFF;
616 Binary |= ((Hi16 >> 12) & 0xF) << 16;
617 emitWordLE(Binary);
618}
619
Chris Lattner33fabd72010-02-02 21:48:51 +0000620void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000621 const MachineOperand &MO0 = MI.getOperand(0);
622 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000623 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
624 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000625 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
626 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
627
628 // Emit the 'mov' instruction.
629 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
630
631 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000632 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000633
634 // Encode Rd.
635 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
636
637 // Encode so_imm.
638 // Set bit I(25) to identify this is the immediate form of <shifter_op>
639 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000640 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000641 emitWordLE(Binary);
642
643 // Now the 'orr' instruction.
644 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
645
646 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000647 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000648
649 // Encode Rd.
650 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
651
652 // Encode Rn.
653 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
654
655 // Encode so_imm.
656 // Set bit I(25) to identify this is the immediate form of <shifter_op>
657 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000658 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000659 emitWordLE(Binary);
660}
661
Chris Lattner33fabd72010-02-02 21:48:51 +0000662void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000663 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000664
Evan Cheng4df60f52008-11-07 09:06:08 +0000665 const TargetInstrDesc &TID = MI.getDesc();
666
667 // Emit the 'add' instruction.
668 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
669
670 // Set the conditional execution predicate
671 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
672
673 // Encode S bit if MI modifies CPSR.
674 Binary |= getAddrModeSBit(MI, TID);
675
676 // Encode Rd.
677 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
678
679 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000680 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000681
682 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000683 Binary |= 1 << ARMII::I_BitShift;
684 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
685
686 emitWordLE(Binary);
687}
688
Chris Lattner33fabd72010-02-02 21:48:51 +0000689void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000690 unsigned Opcode = MI.getDesc().Opcode;
691
692 // Part of binary is determined by TableGn.
693 unsigned Binary = getBinaryCodeForInstr(MI);
694
695 // Set the conditional execution predicate
696 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
697
698 // Encode S bit if MI modifies CPSR.
699 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
700 Binary |= 1 << ARMII::S_BitShift;
701
702 // Encode register def if there is one.
703 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
704
705 // Encode the shift operation.
706 switch (Opcode) {
707 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000708 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000709 // rrx
710 Binary |= 0x6 << 4;
711 break;
712 case ARM::MOVsrl_flag:
713 // lsr #1
714 Binary |= (0x2 << 4) | (1 << 7);
715 break;
716 case ARM::MOVsra_flag:
717 // asr #1
718 Binary |= (0x4 << 4) | (1 << 7);
719 break;
720 }
721
722 // Encode register Rm.
723 Binary |= getMachineOpValue(MI, 1);
724
725 emitWordLE(Binary);
726}
727
Chris Lattner33fabd72010-02-02 21:48:51 +0000728void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000729 DEBUG(errs() << " ** LPC" << LabelID << " @ "
730 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000731 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
732}
733
Chris Lattner33fabd72010-02-02 21:48:51 +0000734void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000735 unsigned Opcode = MI.getDesc().Opcode;
736 switch (Opcode) {
737 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000738 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000739 case ARM::BX:
740 case ARM::BMOVPCRX:
741 case ARM::BXr9:
742 case ARM::BMOVPCRXr9: {
743 // First emit mov lr, pc
744 unsigned Binary = 0x01a0e00f;
745 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
746 emitWordLE(Binary);
747
748 // and then emit the branch.
749 emitMiscBranchInstruction(MI);
750 break;
751 }
Chris Lattner518bb532010-02-09 19:54:29 +0000752 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000753 // We allow inline assembler nodes with empty bodies - they can
754 // implicitly define registers, which is ok for JIT.
755 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000756 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000757 }
Evan Chengffa6d962008-11-13 23:36:57 +0000758 break;
759 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000760 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000761 case TargetOpcode::EH_LABEL:
762 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
763 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000764 case TargetOpcode::IMPLICIT_DEF:
765 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000766 // Do nothing.
767 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000768 case ARM::CONSTPOOL_ENTRY:
769 emitConstPoolInstruction(MI);
770 break;
771 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000772 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000773 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000774 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000775 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000776 break;
777 }
778 case ARM::PICLDR:
779 case ARM::PICLDRB:
780 case ARM::PICSTR:
781 case ARM::PICSTRB: {
782 // Remember of the address of the PC label for relocation later.
783 addPCLabel(MI.getOperand(2).getImm());
784 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000785 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000786 break;
787 }
788 case ARM::PICLDRH:
789 case ARM::PICLDRSH:
790 case ARM::PICLDRSB:
791 case ARM::PICSTRH: {
792 // Remember of the address of the PC label for relocation later.
793 addPCLabel(MI.getOperand(2).getImm());
794 // These are just load / store instructions that implicitly read pc.
795 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000796 break;
797 }
Zonr Changf86399b2010-05-25 08:42:45 +0000798
799 case ARM::MOVi32imm:
800 emitMOVi32immInstruction(MI);
801 break;
802
Evan Cheng90922132008-11-06 02:25:39 +0000803 case ARM::MOVi2pieces:
804 // Two instructions to materialize a constant.
805 emitMOVi2piecesInstruction(MI);
806 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000807 case ARM::LEApcrelJT:
808 // Materialize jumptable address.
809 emitLEApcrelJTInstruction(MI);
810 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000811 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000812 case ARM::MOVsrl_flag:
813 case ARM::MOVsra_flag:
814 emitPseudoMoveInstruction(MI);
815 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000816 }
817}
818
Bob Wilson87949d42010-03-17 21:16:45 +0000819unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000820 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000821 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000822 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000823 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000824
825 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
826 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
827 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
828
829 // Encode the shift opcode.
830 unsigned SBits = 0;
831 unsigned Rs = MO1.getReg();
832 if (Rs) {
833 // Set shift operand (bit[7:4]).
834 // LSL - 0001
835 // LSR - 0011
836 // ASR - 0101
837 // ROR - 0111
838 // RRX - 0110 and bit[11:8] clear.
839 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000840 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000841 case ARM_AM::lsl: SBits = 0x1; break;
842 case ARM_AM::lsr: SBits = 0x3; break;
843 case ARM_AM::asr: SBits = 0x5; break;
844 case ARM_AM::ror: SBits = 0x7; break;
845 case ARM_AM::rrx: SBits = 0x6; break;
846 }
847 } else {
848 // Set shift operand (bit[6:4]).
849 // LSL - 000
850 // LSR - 010
851 // ASR - 100
852 // ROR - 110
853 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000854 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000855 case ARM_AM::lsl: SBits = 0x0; break;
856 case ARM_AM::lsr: SBits = 0x2; break;
857 case ARM_AM::asr: SBits = 0x4; break;
858 case ARM_AM::ror: SBits = 0x6; break;
859 }
860 }
861 Binary |= SBits << 4;
862 if (SOpc == ARM_AM::rrx)
863 return Binary;
864
865 // Encode the shift operation Rs or shift_imm (except rrx).
866 if (Rs) {
867 // Encode Rs bit[11:8].
868 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000869 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000870 }
871
872 // Encode shift_imm bit[11:7].
873 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
874}
875
Chris Lattner33fabd72010-02-02 21:48:51 +0000876unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000877 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
878 assert(SoImmVal != -1 && "Not a valid so_imm value!");
879
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000880 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000881 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000882 << ARMII::SoRotImmShift;
883
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000884 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000885 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000886 return Binary;
887}
888
Chris Lattner33fabd72010-02-02 21:48:51 +0000889unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000890 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000891 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000892 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000893 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000894 return 1 << ARMII::S_BitShift;
895 }
896 return 0;
897}
898
Bob Wilson87949d42010-03-17 21:16:45 +0000899void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000900 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000901 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000902 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000903
904 // Part of binary is determined by TableGn.
905 unsigned Binary = getBinaryCodeForInstr(MI);
906
Jim Grosbach33412622008-10-07 19:05:35 +0000907 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000908 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000909
Evan Cheng49a9f292008-09-12 22:45:55 +0000910 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000911 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000912
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000913 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000914 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000915 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000916 if (NumDefs)
917 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
918 else if (ImplicitRd)
919 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000920 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000921
Zonr Changf86399b2010-05-25 08:42:45 +0000922 if (TID.Opcode == ARM::MOVi16) {
923 // Get immediate from MI.
924 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
925 ARM::reloc_arm_movw);
926 // Encode imm which is the same as in emitMOVi32immInstruction().
927 Binary |= Lo16 & 0xFFF;
928 Binary |= ((Lo16 >> 12) & 0xF) << 16;
929 emitWordLE(Binary);
930 return;
931 } else if(TID.Opcode == ARM::MOVTi16) {
932 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
933 ARM::reloc_arm_movt) >> 16);
934 Binary |= Hi16 & 0xFFF;
935 Binary |= ((Hi16 >> 12) & 0xF) << 16;
936 emitWordLE(Binary);
937 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000938 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000939 uint32_t v = ~MI.getOperand(2).getImm();
940 int32_t lsb = CountTrailingZeros_32(v);
941 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000942 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000943 Binary |= (msb & 0x1F) << 16;
944 Binary |= (lsb & 0x1F) << 7;
945 emitWordLE(Binary);
946 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000947 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
948 // Encode Rn in Instr{0-3}
949 Binary |= getMachineOpValue(MI, OpIdx++);
950
951 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
952 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
953
954 // Instr{20-16} = widthm1, Instr{11-7} = lsb
955 Binary |= (widthm1 & 0x1F) << 16;
956 Binary |= (lsb & 0x1F) << 7;
957 emitWordLE(Binary);
958 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000959 }
960
Evan Chengd87293c2008-11-06 08:47:38 +0000961 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
962 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
963 ++OpIdx;
964
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000965 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000966 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
967 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000968 if (ImplicitRn)
969 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000970 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000971 else {
972 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
973 ++OpIdx;
974 }
Evan Cheng7602e112008-09-02 06:52:38 +0000975 }
976
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000977 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000978 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000979 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000980 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000981 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000982 return;
983 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000984
Evan Chengedda31c2008-11-05 18:35:52 +0000985 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000986 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000987 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000988 return;
989 }
Evan Cheng7602e112008-09-02 06:52:38 +0000990
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000991 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000992 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000993
Evan Cheng83b5cf02008-11-05 23:22:34 +0000994 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000995}
996
Bob Wilson87949d42010-03-17 21:16:45 +0000997void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000998 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000999 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001000 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001001 unsigned Form = TID.TSFlags & ARMII::FormMask;
1002 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001003
Evan Chengedda31c2008-11-05 18:35:52 +00001004 // Part of binary is determined by TableGn.
1005 unsigned Binary = getBinaryCodeForInstr(MI);
1006
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001007 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1008 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1009 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001010 emitWordLE(Binary);
1011 return;
1012 }
1013
Jim Grosbach33412622008-10-07 19:05:35 +00001014 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001015 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001016
Evan Cheng4df60f52008-11-07 09:06:08 +00001017 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001018
1019 // Operand 0 of a pre- and post-indexed store is the address base
1020 // writeback. Skip it.
1021 bool Skipped = false;
1022 if (IsPrePost && Form == ARMII::StFrm) {
1023 ++OpIdx;
1024 Skipped = true;
1025 }
1026
1027 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001028 if (ImplicitRd)
1029 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001030 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001031 else
1032 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001033
1034 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001035 if (ImplicitRn)
1036 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001037 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001038 else
1039 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001040
Evan Cheng05c356e2008-11-08 01:44:13 +00001041 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001042 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001043 ++OpIdx;
1044
Evan Cheng83b5cf02008-11-05 23:22:34 +00001045 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001046 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001047 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001048
Evan Chenge7de7e32008-09-13 01:44:01 +00001049 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001050 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001051 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001052 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001053 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001054 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001055 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1056 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001057 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001058 }
1059
Bill Wendling7d31a162010-10-20 22:44:54 +00001060 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001061 Binary |= 1 << ARMII::I_BitShift;
1062 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1063 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001064 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001065
Evan Cheng70632912008-11-12 07:34:37 +00001066 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001067 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001068 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001069 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1070 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001071 }
1072
Evan Cheng83b5cf02008-11-05 23:22:34 +00001073 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001074}
1075
Chris Lattner33fabd72010-02-02 21:48:51 +00001076void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001077 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001078 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001079 unsigned Form = TID.TSFlags & ARMII::FormMask;
1080 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001081
Evan Chengedda31c2008-11-05 18:35:52 +00001082 // Part of binary is determined by TableGn.
1083 unsigned Binary = getBinaryCodeForInstr(MI);
1084
Jim Grosbach33412622008-10-07 19:05:35 +00001085 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001086 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001087
Evan Cheng148cad82008-11-13 07:34:59 +00001088 unsigned OpIdx = 0;
1089
1090 // Operand 0 of a pre- and post-indexed store is the address base
1091 // writeback. Skip it.
1092 bool Skipped = false;
1093 if (IsPrePost && Form == ARMII::StMiscFrm) {
1094 ++OpIdx;
1095 Skipped = true;
1096 }
1097
Evan Cheng7602e112008-09-02 06:52:38 +00001098 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001099 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001100
Evan Cheng358dec52009-06-15 08:28:29 +00001101 // Skip LDRD and STRD's second operand.
1102 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1103 ++OpIdx;
1104
Evan Cheng7602e112008-09-02 06:52:38 +00001105 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001106 if (ImplicitRn)
1107 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001108 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001109 else
1110 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001111
Evan Cheng05c356e2008-11-08 01:44:13 +00001112 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001113 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001114 ++OpIdx;
1115
Evan Cheng83b5cf02008-11-05 23:22:34 +00001116 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001117 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001118 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001119
Evan Chenge7de7e32008-09-13 01:44:01 +00001120 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001121 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001122 ARMII::U_BitShift);
1123
1124 // If this instr is in register offset/index encoding, set bit[3:0]
1125 // to the corresponding Rm register.
1126 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001127 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001128 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001129 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001130 }
1131
Evan Chengd87293c2008-11-06 08:47:38 +00001132 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001133 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001134 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001135 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001136 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1137 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001138 }
1139
Evan Cheng83b5cf02008-11-05 23:22:34 +00001140 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001141}
1142
Evan Chengcd8e66a2008-11-11 21:48:44 +00001143static unsigned getAddrModeUPBits(unsigned Mode) {
1144 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001145
1146 // Set addressing mode by modifying bits U(23) and P(24)
1147 // IA - Increment after - bit U = 1 and bit P = 0
1148 // IB - Increment before - bit U = 1 and bit P = 1
1149 // DA - Decrement after - bit U = 0 and bit P = 0
1150 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001151 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001152 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001153 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001154 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1155 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1156 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001157 }
1158
Evan Chengcd8e66a2008-11-11 21:48:44 +00001159 return Binary;
1160}
1161
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001162void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1163 const TargetInstrDesc &TID = MI.getDesc();
1164 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1165
Evan Chengcd8e66a2008-11-11 21:48:44 +00001166 // Part of binary is determined by TableGn.
1167 unsigned Binary = getBinaryCodeForInstr(MI);
1168
1169 // Set the conditional execution predicate
1170 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1171
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001172 // Skip operand 0 of an instruction with base register update.
1173 unsigned OpIdx = 0;
1174 if (IsUpdating)
1175 ++OpIdx;
1176
Evan Chengcd8e66a2008-11-11 21:48:44 +00001177 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001178 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001179
1180 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001181 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001182 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1183
Evan Cheng7602e112008-09-02 06:52:38 +00001184 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001185 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001186 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001187
1188 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001189 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001190 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001191 if (!MO.isReg() || MO.isImplicit())
1192 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001193 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001194 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1195 RegNum < 16);
1196 Binary |= 0x1 << RegNum;
1197 }
1198
Evan Cheng83b5cf02008-11-05 23:22:34 +00001199 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001200}
1201
Chris Lattner33fabd72010-02-02 21:48:51 +00001202void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001203 const TargetInstrDesc &TID = MI.getDesc();
1204
1205 // Part of binary is determined by TableGn.
1206 unsigned Binary = getBinaryCodeForInstr(MI);
1207
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001208 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001209 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001210
1211 // Encode S bit if MI modifies CPSR.
1212 Binary |= getAddrModeSBit(MI, TID);
1213
1214 // 32x32->64bit operations have two destination registers. The number
1215 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001216 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001217 if (TID.getNumDefs() == 2)
1218 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1219
1220 // Encode Rd
1221 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1222
1223 // Encode Rm
1224 Binary |= getMachineOpValue(MI, OpIdx++);
1225
1226 // Encode Rs
1227 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1228
Evan Chengfbc9d412008-11-06 01:21:28 +00001229 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1230 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001231 if (TID.getNumOperands() > OpIdx &&
1232 !TID.OpInfo[OpIdx].isPredicate() &&
1233 !TID.OpInfo[OpIdx].isOptionalDef())
1234 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1235
1236 emitWordLE(Binary);
1237}
1238
Chris Lattner33fabd72010-02-02 21:48:51 +00001239void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001240 const TargetInstrDesc &TID = MI.getDesc();
1241
1242 // Part of binary is determined by TableGn.
1243 unsigned Binary = getBinaryCodeForInstr(MI);
1244
1245 // Set the conditional execution predicate
1246 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1247
1248 unsigned OpIdx = 0;
1249
1250 // Encode Rd
1251 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1252
1253 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1254 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1255 if (MO2.isReg()) {
1256 // Two register operand form.
1257 // Encode Rn.
1258 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1259
1260 // Encode Rm.
1261 Binary |= getMachineOpValue(MI, MO2);
1262 ++OpIdx;
1263 } else {
1264 Binary |= getMachineOpValue(MI, MO1);
1265 }
1266
1267 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1268 if (MI.getOperand(OpIdx).isImm() &&
1269 !TID.OpInfo[OpIdx].isPredicate() &&
1270 !TID.OpInfo[OpIdx].isOptionalDef())
1271 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001272
Evan Cheng83b5cf02008-11-05 23:22:34 +00001273 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001274}
1275
Chris Lattner33fabd72010-02-02 21:48:51 +00001276void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001277 const TargetInstrDesc &TID = MI.getDesc();
1278
1279 // Part of binary is determined by TableGn.
1280 unsigned Binary = getBinaryCodeForInstr(MI);
1281
1282 // Set the conditional execution predicate
1283 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1284
1285 unsigned OpIdx = 0;
1286
1287 // Encode Rd
1288 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1289
1290 const MachineOperand &MO = MI.getOperand(OpIdx++);
1291 if (OpIdx == TID.getNumOperands() ||
1292 TID.OpInfo[OpIdx].isPredicate() ||
1293 TID.OpInfo[OpIdx].isOptionalDef()) {
1294 // Encode Rm and it's done.
1295 Binary |= getMachineOpValue(MI, MO);
1296 emitWordLE(Binary);
1297 return;
1298 }
1299
1300 // Encode Rn.
1301 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1302
1303 // Encode Rm.
1304 Binary |= getMachineOpValue(MI, OpIdx++);
1305
1306 // Encode shift_imm.
1307 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001308 if (TID.Opcode == ARM::PKHTB) {
1309 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1310 if (ShiftAmt == 32)
1311 ShiftAmt = 0;
1312 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001313 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1314 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001315
Evan Cheng8b59db32008-11-07 01:41:35 +00001316 emitWordLE(Binary);
1317}
1318
Bob Wilson9a1c1892010-08-11 00:01:18 +00001319void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1320 const TargetInstrDesc &TID = MI.getDesc();
1321
1322 // Part of binary is determined by TableGen.
1323 unsigned Binary = getBinaryCodeForInstr(MI);
1324
1325 // Set the conditional execution predicate
1326 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1327
1328 // Encode Rd
1329 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1330
1331 // Encode saturate bit position.
1332 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001333 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001334 Pos -= 1;
1335 assert((Pos < 16 || (Pos < 32 &&
1336 TID.Opcode != ARM::SSAT16 &&
1337 TID.Opcode != ARM::USAT16)) &&
1338 "saturate bit position out of range");
1339 Binary |= Pos << 16;
1340
1341 // Encode Rm
1342 Binary |= getMachineOpValue(MI, 2);
1343
1344 // Encode shift_imm.
1345 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001346 unsigned ShiftOp = MI.getOperand(3).getImm();
1347 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1348 if (Opc == ARM_AM::asr)
1349 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001350 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001351 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001352 ShiftAmt = 0;
1353 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1354 Binary |= ShiftAmt << ARMII::ShiftShift;
1355 }
1356
1357 emitWordLE(Binary);
1358}
1359
Chris Lattner33fabd72010-02-02 21:48:51 +00001360void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001361 const TargetInstrDesc &TID = MI.getDesc();
1362
Torok Edwindac237e2009-07-08 20:53:28 +00001363 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001364 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001365 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001366
Evan Cheng7602e112008-09-02 06:52:38 +00001367 // Part of binary is determined by TableGn.
1368 unsigned Binary = getBinaryCodeForInstr(MI);
1369
Evan Chengedda31c2008-11-05 18:35:52 +00001370 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001371 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001372
1373 // Set signed_immed_24 field
1374 Binary |= getMachineOpValue(MI, 0);
1375
Evan Cheng83b5cf02008-11-05 23:22:34 +00001376 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001377}
1378
Chris Lattner33fabd72010-02-02 21:48:51 +00001379void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001380 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001381 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001382 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001383 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1384 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001385
1386 // Now emit the jump table entries.
1387 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1388 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1389 if (IsPIC)
1390 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001391 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001392 else
1393 // Absolute DestBB address.
1394 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1395 emitWordLE(0);
1396 }
1397}
1398
Chris Lattner33fabd72010-02-02 21:48:51 +00001399void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001400 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001401
Evan Cheng437c1732008-11-07 22:30:53 +00001402 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001403 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001404 // First emit a ldr pc, [] instruction.
1405 emitDataProcessingInstruction(MI, ARM::PC);
1406
1407 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001408 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001409 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001410 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1411 emitInlineJumpTable(JTIndex);
1412 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001413 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001414 // First emit a ldr pc, [] instruction.
1415 emitLoadStoreInstruction(MI, ARM::PC);
1416
1417 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001418 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001419 return;
1420 }
1421
Evan Chengedda31c2008-11-05 18:35:52 +00001422 // Part of binary is determined by TableGn.
1423 unsigned Binary = getBinaryCodeForInstr(MI);
1424
1425 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001426 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001427
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001428 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001429 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001430 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001431 else
Evan Chengedda31c2008-11-05 18:35:52 +00001432 // otherwise, set the return register
1433 Binary |= getMachineOpValue(MI, 0);
1434
Evan Cheng83b5cf02008-11-05 23:22:34 +00001435 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001436}
Evan Cheng7602e112008-09-02 06:52:38 +00001437
Evan Cheng80a11982008-11-12 06:41:41 +00001438static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001439 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001440 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001441 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001442 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001443 if (!isSPVFP)
1444 Binary |= RegD << ARMII::RegRdShift;
1445 else {
1446 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1447 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1448 }
Evan Cheng80a11982008-11-12 06:41:41 +00001449 return Binary;
1450}
Evan Cheng78be83d2008-11-11 19:40:26 +00001451
Evan Cheng80a11982008-11-12 06:41:41 +00001452static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001453 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001454 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001455 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001456 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001457 if (!isSPVFP)
1458 Binary |= RegN << ARMII::RegRnShift;
1459 else {
1460 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1461 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1462 }
Evan Cheng80a11982008-11-12 06:41:41 +00001463 return Binary;
1464}
Evan Chengd06d48d2008-11-12 02:19:38 +00001465
Evan Cheng80a11982008-11-12 06:41:41 +00001466static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1467 unsigned RegM = MI.getOperand(OpIdx).getReg();
1468 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001469 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001470 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001471 if (!isSPVFP)
1472 Binary |= RegM;
1473 else {
1474 Binary |= ((RegM & 0x1E) >> 1);
1475 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001476 }
Evan Cheng80a11982008-11-12 06:41:41 +00001477 return Binary;
1478}
1479
Chris Lattner33fabd72010-02-02 21:48:51 +00001480void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001481 const TargetInstrDesc &TID = MI.getDesc();
1482
1483 // Part of binary is determined by TableGn.
1484 unsigned Binary = getBinaryCodeForInstr(MI);
1485
1486 // Set the conditional execution predicate
1487 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1488
1489 unsigned OpIdx = 0;
1490 assert((Binary & ARMII::D_BitShift) == 0 &&
1491 (Binary & ARMII::N_BitShift) == 0 &&
1492 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1493
1494 // Encode Dd / Sd.
1495 Binary |= encodeVFPRd(MI, OpIdx++);
1496
1497 // If this is a two-address operand, skip it, e.g. FMACD.
1498 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1499 ++OpIdx;
1500
1501 // Encode Dn / Sn.
1502 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001503 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001504
1505 if (OpIdx == TID.getNumOperands() ||
1506 TID.OpInfo[OpIdx].isPredicate() ||
1507 TID.OpInfo[OpIdx].isOptionalDef()) {
1508 // FCMPEZD etc. has only one operand.
1509 emitWordLE(Binary);
1510 return;
1511 }
1512
1513 // Encode Dm / Sm.
1514 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001515
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001516 emitWordLE(Binary);
1517}
1518
Bob Wilson87949d42010-03-17 21:16:45 +00001519void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001520 const TargetInstrDesc &TID = MI.getDesc();
1521 unsigned Form = TID.TSFlags & ARMII::FormMask;
1522
1523 // Part of binary is determined by TableGn.
1524 unsigned Binary = getBinaryCodeForInstr(MI);
1525
1526 // Set the conditional execution predicate
1527 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1528
1529 switch (Form) {
1530 default: break;
1531 case ARMII::VFPConv1Frm:
1532 case ARMII::VFPConv2Frm:
1533 case ARMII::VFPConv3Frm:
1534 // Encode Dd / Sd.
1535 Binary |= encodeVFPRd(MI, 0);
1536 break;
1537 case ARMII::VFPConv4Frm:
1538 // Encode Dn / Sn.
1539 Binary |= encodeVFPRn(MI, 0);
1540 break;
1541 case ARMII::VFPConv5Frm:
1542 // Encode Dm / Sm.
1543 Binary |= encodeVFPRm(MI, 0);
1544 break;
1545 }
1546
1547 switch (Form) {
1548 default: break;
1549 case ARMII::VFPConv1Frm:
1550 // Encode Dm / Sm.
1551 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001552 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001553 case ARMII::VFPConv2Frm:
1554 case ARMII::VFPConv3Frm:
1555 // Encode Dn / Sn.
1556 Binary |= encodeVFPRn(MI, 1);
1557 break;
1558 case ARMII::VFPConv4Frm:
1559 case ARMII::VFPConv5Frm:
1560 // Encode Dd / Sd.
1561 Binary |= encodeVFPRd(MI, 1);
1562 break;
1563 }
1564
1565 if (Form == ARMII::VFPConv5Frm)
1566 // Encode Dn / Sn.
1567 Binary |= encodeVFPRn(MI, 2);
1568 else if (Form == ARMII::VFPConv3Frm)
1569 // Encode Dm / Sm.
1570 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001571
1572 emitWordLE(Binary);
1573}
1574
Chris Lattner33fabd72010-02-02 21:48:51 +00001575void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001576 // Part of binary is determined by TableGn.
1577 unsigned Binary = getBinaryCodeForInstr(MI);
1578
1579 // Set the conditional execution predicate
1580 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1581
1582 unsigned OpIdx = 0;
1583
1584 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001585 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001586
1587 // Encode address base.
1588 const MachineOperand &Base = MI.getOperand(OpIdx++);
1589 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1590
1591 // If there is a non-zero immediate offset, encode it.
1592 if (Base.isReg()) {
1593 const MachineOperand &Offset = MI.getOperand(OpIdx);
1594 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1595 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1596 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001597 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001598 emitWordLE(Binary);
1599 return;
1600 }
1601 }
1602
1603 // If immediate offset is omitted, default to +0.
1604 Binary |= 1 << ARMII::U_BitShift;
1605
1606 emitWordLE(Binary);
1607}
1608
Bob Wilson87949d42010-03-17 21:16:45 +00001609void
1610ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001611 const TargetInstrDesc &TID = MI.getDesc();
1612 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1613
Evan Chengcd8e66a2008-11-11 21:48:44 +00001614 // Part of binary is determined by TableGn.
1615 unsigned Binary = getBinaryCodeForInstr(MI);
1616
1617 // Set the conditional execution predicate
1618 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1619
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001620 // Skip operand 0 of an instruction with base register update.
1621 unsigned OpIdx = 0;
1622 if (IsUpdating)
1623 ++OpIdx;
1624
Evan Chengcd8e66a2008-11-11 21:48:44 +00001625 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001626 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001627
1628 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001629 const MachineOperand &MO = MI.getOperand(OpIdx++);
Bob Wilsond4bfd542010-08-27 23:18:17 +00001630 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001631
1632 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001633 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001634 Binary |= 0x1 << ARMII::W_BitShift;
1635
1636 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001637 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001638
Bob Wilsond4bfd542010-08-27 23:18:17 +00001639 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001640 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001641 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001642 const MachineOperand &MO = MI.getOperand(i);
1643 if (!MO.isReg() || MO.isImplicit())
1644 break;
1645 ++NumRegs;
1646 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001647 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1648 // Otherwise, it will be 0, in the case of 32-bit registers.
1649 if(Binary & 0x100)
1650 Binary |= NumRegs * 2;
1651 else
1652 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001653
1654 emitWordLE(Binary);
1655}
1656
Bob Wilson1a913ed2010-06-11 21:34:50 +00001657static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1658 unsigned RegD = MI.getOperand(OpIdx).getReg();
1659 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001660 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001661 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1662 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1663 return Binary;
1664}
1665
Bob Wilson5e7b6072010-06-25 22:40:46 +00001666static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1667 unsigned RegN = MI.getOperand(OpIdx).getReg();
1668 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001669 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001670 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1671 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1672 return Binary;
1673}
1674
Bob Wilson583a2a02010-06-25 21:17:19 +00001675static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1676 unsigned RegM = MI.getOperand(OpIdx).getReg();
1677 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001678 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001679 Binary |= (RegM & 0xf);
1680 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1681 return Binary;
1682}
1683
Bob Wilsond896a972010-06-28 21:12:19 +00001684/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1685/// data-processing instruction to the corresponding Thumb encoding.
1686static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1687 assert((Binary & 0xfe000000) == 0xf2000000 &&
1688 "not an ARM NEON data-processing instruction");
1689 unsigned UBit = (Binary >> 24) & 1;
1690 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1691}
1692
Bob Wilsond5a563d2010-06-29 17:34:07 +00001693void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001694 unsigned Binary = getBinaryCodeForInstr(MI);
1695
Bob Wilsond5a563d2010-06-29 17:34:07 +00001696 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1697 const TargetInstrDesc &TID = MI.getDesc();
1698 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1699 RegTOpIdx = 0;
1700 RegNOpIdx = 1;
1701 LnOpIdx = 2;
1702 } else { // ARMII::NSetLnFrm
1703 RegTOpIdx = 2;
1704 RegNOpIdx = 0;
1705 LnOpIdx = 3;
1706 }
1707
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001708 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001709 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001710
Bob Wilsond5a563d2010-06-29 17:34:07 +00001711 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001712 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001713 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001714 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001715
1716 unsigned LaneShift;
1717 if ((Binary & (1 << 22)) != 0)
1718 LaneShift = 0; // 8-bit elements
1719 else if ((Binary & (1 << 5)) != 0)
1720 LaneShift = 1; // 16-bit elements
1721 else
1722 LaneShift = 2; // 32-bit elements
1723
Bob Wilsond5a563d2010-06-29 17:34:07 +00001724 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001725 unsigned Opc1 = Lane >> 2;
1726 unsigned Opc2 = Lane & 3;
1727 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1728 Binary |= (Opc1 << 21);
1729 Binary |= (Opc2 << 5);
1730
1731 emitWordLE(Binary);
1732}
1733
Bob Wilson21773e72010-06-29 20:13:29 +00001734void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1735 unsigned Binary = getBinaryCodeForInstr(MI);
1736
1737 // Set the conditional execution predicate
1738 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1739
1740 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001741 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001742 Binary |= (RegT << ARMII::RegRdShift);
1743 Binary |= encodeNEONRn(MI, 0);
1744 emitWordLE(Binary);
1745}
1746
Bob Wilson583a2a02010-06-25 21:17:19 +00001747void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001748 unsigned Binary = getBinaryCodeForInstr(MI);
1749 // Destination register is encoded in Dd.
1750 Binary |= encodeNEONRd(MI, 0);
1751 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1752 unsigned Imm = MI.getOperand(1).getImm();
1753 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001754 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001755 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001756 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001757 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001758 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001759 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001760 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001761 emitWordLE(Binary);
1762}
1763
Bob Wilson583a2a02010-06-25 21:17:19 +00001764void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001765 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001766 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001767 // Destination register is encoded in Dd; source register in Dm.
1768 unsigned OpIdx = 0;
1769 Binary |= encodeNEONRd(MI, OpIdx++);
1770 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1771 ++OpIdx;
1772 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001773 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001774 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001775 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1776 emitWordLE(Binary);
1777}
1778
Bob Wilson5e7b6072010-06-25 22:40:46 +00001779void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1780 const TargetInstrDesc &TID = MI.getDesc();
1781 unsigned Binary = getBinaryCodeForInstr(MI);
1782 // Destination register is encoded in Dd; source registers in Dn and Dm.
1783 unsigned OpIdx = 0;
1784 Binary |= encodeNEONRd(MI, OpIdx++);
1785 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1786 ++OpIdx;
1787 Binary |= encodeNEONRn(MI, OpIdx++);
1788 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1789 ++OpIdx;
1790 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001791 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001792 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001793 // FIXME: This does not handle VMOVDneon or VMOVQ.
1794 emitWordLE(Binary);
1795}
1796
Evan Cheng7602e112008-09-02 06:52:38 +00001797#include "ARMGenCodeEmitter.inc"