blob: 0e3a10c4083658a471f8f1a78cf893ff51f313e4 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000027#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037using namespace llvm;
38
Akira Hatanakadbe9a312011-08-18 20:07:42 +000039// If I is a shifted mask, set the size (Size) and the first bit of the
40// mask (Pos), and return true.
Akira Hatanaka854a7db2011-08-19 22:59:00 +000041// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
42static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000043 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000045
Akira Hatanakad6bc5232011-12-05 21:26:34 +000046 Size = CountPopulation_64(I);
47 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000048 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000049}
50
Chris Lattnerf0144122009-07-28 03:13:23 +000051const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
52 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000053 case MipsISD::JmpLink: return "MipsISD::JmpLink";
54 case MipsISD::Hi: return "MipsISD::Hi";
55 case MipsISD::Lo: return "MipsISD::Lo";
56 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000057 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000058 case MipsISD::Ret: return "MipsISD::Ret";
59 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
60 case MipsISD::FPCmp: return "MipsISD::FPCmp";
61 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
62 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
63 case MipsISD::FPRound: return "MipsISD::FPRound";
64 case MipsISD::MAdd: return "MipsISD::MAdd";
65 case MipsISD::MAddu: return "MipsISD::MAddu";
66 case MipsISD::MSub: return "MipsISD::MSub";
67 case MipsISD::MSubu: return "MipsISD::MSubu";
68 case MipsISD::DivRem: return "MipsISD::DivRem";
69 case MipsISD::DivRemU: return "MipsISD::DivRemU";
70 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
71 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000072 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000073 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000074 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000075 case MipsISD::Ext: return "MipsISD::Ext";
76 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000077 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000078 }
79}
80
81MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000082MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000083 : TargetLowering(TM, new MipsTargetObjectFile()),
84 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000085 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
86 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000087
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000088 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000089 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000090 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000091 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000092
93 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000094 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
95 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000096
Akira Hatanaka95934842011-09-24 01:34:44 +000097 if (HasMips64)
98 addRegisterClass(MVT::i64, Mips::CPU64RegsRegisterClass);
99
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000100 // When dealing with single precision only, use libcalls
Akira Hatanaka792016b2011-09-23 18:28:39 +0000101 if (!Subtarget->isSingleFloat()) {
102 if (HasMips64)
103 addRegisterClass(MVT::f64, Mips::FGR64RegisterClass);
104 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Akira Hatanaka792016b2011-09-23 18:28:39 +0000106 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000107
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000108 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
110 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
111 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000112
Eli Friedman6055a6a2009-07-17 04:07:24 +0000113 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
115 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000116
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000117 // Used by legalize types to correctly generate the setcc result.
118 // Without this, every float setcc comes with a AND/OR with the result,
119 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000120 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000122
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000123 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +0000125 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000126 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Akira Hatanaka9b944a82011-11-16 22:42:10 +0000127 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Akira Hatanakaca074792011-12-08 20:34:32 +0000129 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +0000131 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Akira Hatanaka620db892011-11-16 22:44:38 +0000133 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::SELECT, MVT::f32, Custom);
135 setOperationAction(ISD::SELECT, MVT::f64, Custom);
136 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
138 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Akira Hatanaka93883832011-12-20 23:35:46 +0000139 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000140 setOperationAction(ISD::VASTART, MVT::Other, Custom);
141
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000142 setOperationAction(ISD::SDIV, MVT::i32, Expand);
143 setOperationAction(ISD::SREM, MVT::i32, Expand);
144 setOperationAction(ISD::UDIV, MVT::i32, Expand);
145 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000146 setOperationAction(ISD::SDIV, MVT::i64, Expand);
147 setOperationAction(ISD::SREM, MVT::i64, Expand);
148 setOperationAction(ISD::UDIV, MVT::i64, Expand);
149 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000150
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000151 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
153 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
154 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
155 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000156 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000158 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
160 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000161 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000163 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
165 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
166 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
167 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000169 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000170
Akira Hatanaka56633442011-09-20 23:53:09 +0000171 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000172 setOperationAction(ISD::ROTR, MVT::i32, Expand);
173
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000174 if (!Subtarget->hasMips64r2())
175 setOperationAction(ISD::ROTR, MVT::i64, Expand);
176
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
178 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
179 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000180 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
181 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000183 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000185 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
187 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000188 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FLOG, MVT::f32, Expand);
190 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
191 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
192 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000193 setOperationAction(ISD::FMA, MVT::f32, Expand);
194 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000195
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000196 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
197 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000198
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000199 setOperationAction(ISD::VAARG, MVT::Other, Expand);
200 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
201 setOperationAction(ISD::VAEND, MVT::Other, Expand);
202
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000203 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
205 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000206
Akira Hatanakadb548262011-07-19 23:30:50 +0000207 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000208 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000209
Eli Friedman4db5aca2011-08-29 18:23:02 +0000210 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
Akira Hatanaka9aed5042011-12-21 00:02:58 +0000211 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000212 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Akira Hatanaka9aed5042011-12-21 00:02:58 +0000213 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000214
Eli Friedman26689ac2011-08-03 21:06:02 +0000215 setInsertFencesForAtomic(true);
216
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000217 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000219
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000220 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
222 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000223 }
224
Akira Hatanakac79507a2011-12-21 00:20:27 +0000225 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000227 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
228 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000229
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000230 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000232 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
233 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000234
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000235 setTargetDAGCombine(ISD::ADDE);
236 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000237 setTargetDAGCombine(ISD::SDIVREM);
238 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000239 setTargetDAGCombine(ISD::SETCC);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000240 setTargetDAGCombine(ISD::AND);
241 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000242
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000243 setMinFunctionAlignment(2);
244
Akira Hatanaka056a1bc2011-12-20 23:28:36 +0000245 setStackPointerRegisterToSaveRestore(HasMips64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000246 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000247
248 setExceptionPointerRegister(Mips::A0);
249 setExceptionSelectorRegister(Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000250}
251
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000252bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000253 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000254 return SVT == MVT::i64 || SVT == MVT::i32 || SVT == MVT::i16;
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000255}
256
Duncan Sands28b77e92011-09-06 19:07:46 +0000257EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000259}
260
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000261// SelectMadd -
262// Transforms a subgraph in CurDAG if the following pattern is found:
263// (addc multLo, Lo0), (adde multHi, Hi0),
264// where,
265// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000266// Lo0: initial value of Lo register
267// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000268// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000269static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000270 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000271 // for the matching to be successful.
272 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
273
274 if (ADDCNode->getOpcode() != ISD::ADDC)
275 return false;
276
277 SDValue MultHi = ADDENode->getOperand(0);
278 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000279 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000280 unsigned MultOpc = MultHi.getOpcode();
281
282 // MultHi and MultLo must be generated by the same node,
283 if (MultLo.getNode() != MultNode)
284 return false;
285
286 // and it must be a multiplication.
287 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
288 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000289
290 // MultLo amd MultHi must be the first and second output of MultNode
291 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000292 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
293 return false;
294
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000295 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000296 // of the values of MultNode, in which case MultNode will be removed in later
297 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000298 // If there exist users other than ADDENode or ADDCNode, this function returns
299 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000300 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000301 // produced.
302 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
303 return false;
304
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000305 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000306 DebugLoc dl = ADDENode->getDebugLoc();
307
308 // create MipsMAdd(u) node
309 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000310
Akira Hatanaka82099682011-12-19 19:52:25 +0000311 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000312 MultNode->getOperand(0),// Factor 0
313 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000314 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000315 ADDENode->getOperand(1));// Hi0
316
317 // create CopyFromReg nodes
318 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
319 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000320 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000321 Mips::HI, MVT::i32,
322 CopyFromLo.getValue(2));
323
324 // replace uses of adde and addc here
325 if (!SDValue(ADDCNode, 0).use_empty())
326 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
327
328 if (!SDValue(ADDENode, 0).use_empty())
329 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
330
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000331 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000332}
333
334// SelectMsub -
335// Transforms a subgraph in CurDAG if the following pattern is found:
336// (addc Lo0, multLo), (sube Hi0, multHi),
337// where,
338// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000339// Lo0: initial value of Lo register
340// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000341// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000342static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000343 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000344 // for the matching to be successful.
345 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
346
347 if (SUBCNode->getOpcode() != ISD::SUBC)
348 return false;
349
350 SDValue MultHi = SUBENode->getOperand(1);
351 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000352 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000353 unsigned MultOpc = MultHi.getOpcode();
354
355 // MultHi and MultLo must be generated by the same node,
356 if (MultLo.getNode() != MultNode)
357 return false;
358
359 // and it must be a multiplication.
360 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
361 return false;
362
363 // MultLo amd MultHi must be the first and second output of MultNode
364 // respectively.
365 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
366 return false;
367
368 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
369 // of the values of MultNode, in which case MultNode will be removed in later
370 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000371 // If there exist users other than SUBENode or SUBCNode, this function returns
372 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000373 // instruction node rather than a pair of MULT and MSUB instructions being
374 // produced.
375 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
376 return false;
377
378 SDValue Chain = CurDAG->getEntryNode();
379 DebugLoc dl = SUBENode->getDebugLoc();
380
381 // create MipsSub(u) node
382 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
383
Akira Hatanaka82099682011-12-19 19:52:25 +0000384 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000385 MultNode->getOperand(0),// Factor 0
386 MultNode->getOperand(1),// Factor 1
387 SUBCNode->getOperand(0),// Lo0
388 SUBENode->getOperand(0));// Hi0
389
390 // create CopyFromReg nodes
391 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
392 MSub);
393 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
394 Mips::HI, MVT::i32,
395 CopyFromLo.getValue(2));
396
397 // replace uses of sube and subc here
398 if (!SDValue(SUBCNode, 0).use_empty())
399 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
400
401 if (!SDValue(SUBENode, 0).use_empty())
402 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
403
404 return true;
405}
406
407static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
408 TargetLowering::DAGCombinerInfo &DCI,
409 const MipsSubtarget* Subtarget) {
410 if (DCI.isBeforeLegalize())
411 return SDValue();
412
Akira Hatanakae184fec2011-11-11 04:18:21 +0000413 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
414 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000415 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000416
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000417 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000418}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000419
420static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
421 TargetLowering::DAGCombinerInfo &DCI,
422 const MipsSubtarget* Subtarget) {
423 if (DCI.isBeforeLegalize())
424 return SDValue();
425
Akira Hatanakae184fec2011-11-11 04:18:21 +0000426 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
427 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000428 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000429
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000430 return SDValue();
431}
432
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000433static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
434 TargetLowering::DAGCombinerInfo &DCI,
435 const MipsSubtarget* Subtarget) {
436 if (DCI.isBeforeLegalizeOps())
437 return SDValue();
438
Akira Hatanakadda4a072011-10-03 21:06:13 +0000439 EVT Ty = N->getValueType(0);
440 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
441 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000442 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
443 MipsISD::DivRemU;
444 DebugLoc dl = N->getDebugLoc();
445
446 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
447 N->getOperand(0), N->getOperand(1));
448 SDValue InChain = DAG.getEntryNode();
449 SDValue InGlue = DivRem;
450
451 // insert MFLO
452 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000453 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000454 InGlue);
455 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
456 InChain = CopyFromLo.getValue(1);
457 InGlue = CopyFromLo.getValue(2);
458 }
459
460 // insert MFHI
461 if (N->hasAnyUseOfValue(1)) {
462 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000463 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000464 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
465 }
466
467 return SDValue();
468}
469
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000470static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
471 switch (CC) {
472 default: llvm_unreachable("Unknown fp condition code!");
473 case ISD::SETEQ:
474 case ISD::SETOEQ: return Mips::FCOND_OEQ;
475 case ISD::SETUNE: return Mips::FCOND_UNE;
476 case ISD::SETLT:
477 case ISD::SETOLT: return Mips::FCOND_OLT;
478 case ISD::SETGT:
479 case ISD::SETOGT: return Mips::FCOND_OGT;
480 case ISD::SETLE:
481 case ISD::SETOLE: return Mips::FCOND_OLE;
482 case ISD::SETGE:
483 case ISD::SETOGE: return Mips::FCOND_OGE;
484 case ISD::SETULT: return Mips::FCOND_ULT;
485 case ISD::SETULE: return Mips::FCOND_ULE;
486 case ISD::SETUGT: return Mips::FCOND_UGT;
487 case ISD::SETUGE: return Mips::FCOND_UGE;
488 case ISD::SETUO: return Mips::FCOND_UN;
489 case ISD::SETO: return Mips::FCOND_OR;
490 case ISD::SETNE:
491 case ISD::SETONE: return Mips::FCOND_ONE;
492 case ISD::SETUEQ: return Mips::FCOND_UEQ;
493 }
494}
495
496
497// Returns true if condition code has to be inverted.
498static bool InvertFPCondCode(Mips::CondCode CC) {
499 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
500 return false;
501
Akira Hatanaka82099682011-12-19 19:52:25 +0000502 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
503 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000504
Akira Hatanaka82099682011-12-19 19:52:25 +0000505 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000506}
507
508// Creates and returns an FPCmp node from a setcc node.
509// Returns Op if setcc is not a floating point comparison.
510static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
511 // must be a SETCC node
512 if (Op.getOpcode() != ISD::SETCC)
513 return Op;
514
515 SDValue LHS = Op.getOperand(0);
516
517 if (!LHS.getValueType().isFloatingPoint())
518 return Op;
519
520 SDValue RHS = Op.getOperand(1);
521 DebugLoc dl = Op.getDebugLoc();
522
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000523 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
524 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000525 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
526
527 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
528 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
529}
530
531// Creates and returns a CMovFPT/F node.
532static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
533 SDValue False, DebugLoc DL) {
534 bool invert = InvertFPCondCode((Mips::CondCode)
535 cast<ConstantSDNode>(Cond.getOperand(2))
536 ->getSExtValue());
537
538 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
539 True.getValueType(), True, False, Cond);
540}
541
542static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
543 TargetLowering::DAGCombinerInfo &DCI,
544 const MipsSubtarget* Subtarget) {
545 if (DCI.isBeforeLegalizeOps())
546 return SDValue();
547
548 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
549
550 if (Cond.getOpcode() != MipsISD::FPCmp)
551 return SDValue();
552
553 SDValue True = DAG.getConstant(1, MVT::i32);
554 SDValue False = DAG.getConstant(0, MVT::i32);
555
556 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
557}
558
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000559static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
560 TargetLowering::DAGCombinerInfo &DCI,
561 const MipsSubtarget* Subtarget) {
562 // Pattern match EXT.
563 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
564 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000565 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000566 return SDValue();
567
568 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000569 unsigned ShiftRightOpc = ShiftRight.getOpcode();
570
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000571 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000572 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000573 return SDValue();
574
575 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000576 ConstantSDNode *CN;
577 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
578 return SDValue();
579
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000580 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000581 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000582
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000583 // Op's second operand must be a shifted mask.
584 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000585 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000586 return SDValue();
587
588 // Return if the shifted mask does not start at bit 0 or the sum of its size
589 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000590 EVT ValTy = N->getValueType(0);
591 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000592 return SDValue();
593
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000594 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000595 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000596 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000597}
598
599static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
600 TargetLowering::DAGCombinerInfo &DCI,
601 const MipsSubtarget* Subtarget) {
602 // Pattern match INS.
603 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
604 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
605 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000606 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000607 return SDValue();
608
609 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
610 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
611 ConstantSDNode *CN;
612
613 // See if Op's first operand matches (and $src1 , mask0).
614 if (And0.getOpcode() != ISD::AND)
615 return SDValue();
616
617 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000618 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000619 return SDValue();
620
621 // See if Op's second operand matches (and (shl $src, pos), mask1).
622 if (And1.getOpcode() != ISD::AND)
623 return SDValue();
624
625 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000626 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000627 return SDValue();
628
629 // The shift masks must have the same position and size.
630 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
631 return SDValue();
632
633 SDValue Shl = And1.getOperand(0);
634 if (Shl.getOpcode() != ISD::SHL)
635 return SDValue();
636
637 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
638 return SDValue();
639
640 unsigned Shamt = CN->getZExtValue();
641
642 // Return if the shift amount and the first bit position of mask are not the
643 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000644 EVT ValTy = N->getValueType(0);
645 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000646 return SDValue();
647
Akira Hatanaka82099682011-12-19 19:52:25 +0000648 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000649 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000650 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000651}
652
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000653SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000654 const {
655 SelectionDAG &DAG = DCI.DAG;
656 unsigned opc = N->getOpcode();
657
658 switch (opc) {
659 default: break;
660 case ISD::ADDE:
661 return PerformADDECombine(N, DAG, DCI, Subtarget);
662 case ISD::SUBE:
663 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000664 case ISD::SDIVREM:
665 case ISD::UDIVREM:
666 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000667 case ISD::SETCC:
668 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000669 case ISD::AND:
670 return PerformANDCombine(N, DAG, DCI, Subtarget);
671 case ISD::OR:
672 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000673 }
674
675 return SDValue();
676}
677
Dan Gohman475871a2008-07-27 21:46:04 +0000678SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000679LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000680{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000681 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000682 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000683 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000684 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
685 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000686 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000687 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000688 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
689 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000690 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000691 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000692 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000693 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000694 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000695 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000696 }
Dan Gohman475871a2008-07-27 21:46:04 +0000697 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000698}
699
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000700//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000701// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000702//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000703
704// AddLiveIn - This helper function adds the specified physical register to the
705// MachineFunction as a live in value. It also creates a corresponding
706// virtual register for it.
707static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000708AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000709{
710 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000711 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
712 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000713 return VReg;
714}
715
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000716// Get fp branch code (not opcode) from condition code.
717static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
718 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
719 return Mips::BRANCH_T;
720
Akira Hatanaka82099682011-12-19 19:52:25 +0000721 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
722 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000723
Akira Hatanaka82099682011-12-19 19:52:25 +0000724 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000725}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000726
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000727/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000728static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
729 DebugLoc dl,
730 const MipsSubtarget* Subtarget,
731 const TargetInstrInfo *TII,
732 bool isFPCmp, unsigned Opc) {
733 // There is no need to expand CMov instructions if target has
734 // conditional moves.
735 if (Subtarget->hasCondMov())
736 return BB;
737
738 // To "insert" a SELECT_CC instruction, we actually have to insert the
739 // diamond control-flow pattern. The incoming instruction knows the
740 // destination vreg to set, the condition code register to branch on, the
741 // true/false values to select between, and a branch opcode to use.
742 const BasicBlock *LLVM_BB = BB->getBasicBlock();
743 MachineFunction::iterator It = BB;
744 ++It;
745
746 // thisMBB:
747 // ...
748 // TrueVal = ...
749 // setcc r1, r2, r3
750 // bNE r1, r0, copy1MBB
751 // fallthrough --> copy0MBB
752 MachineBasicBlock *thisMBB = BB;
753 MachineFunction *F = BB->getParent();
754 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
755 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
756 F->insert(It, copy0MBB);
757 F->insert(It, sinkMBB);
758
759 // Transfer the remainder of BB and its successor edges to sinkMBB.
760 sinkMBB->splice(sinkMBB->begin(), BB,
761 llvm::next(MachineBasicBlock::iterator(MI)),
762 BB->end());
763 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
764
765 // Next, add the true and fallthrough blocks as its successors.
766 BB->addSuccessor(copy0MBB);
767 BB->addSuccessor(sinkMBB);
768
769 // Emit the right instruction according to the type of the operands compared
770 if (isFPCmp)
771 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
772 else
773 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
774 .addReg(Mips::ZERO).addMBB(sinkMBB);
775
776 // copy0MBB:
777 // %FalseValue = ...
778 // # fallthrough to sinkMBB
779 BB = copy0MBB;
780
781 // Update machine-CFG edges
782 BB->addSuccessor(sinkMBB);
783
784 // sinkMBB:
785 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
786 // ...
787 BB = sinkMBB;
788
789 if (isFPCmp)
790 BuildMI(*BB, BB->begin(), dl,
791 TII->get(Mips::PHI), MI->getOperand(0).getReg())
792 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
793 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
794 else
795 BuildMI(*BB, BB->begin(), dl,
796 TII->get(Mips::PHI), MI->getOperand(0).getReg())
797 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
798 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
799
800 MI->eraseFromParent(); // The pseudo instruction is gone now.
801 return BB;
802}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000803*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000804MachineBasicBlock *
805MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000806 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000807 switch (MI->getOpcode()) {
Akira Hatanaka14487d42011-06-07 19:28:39 +0000808 default:
809 assert(false && "Unexpected instr type to insert");
810 return NULL;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000811 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000812 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000813 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
814 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000815 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000816 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
817 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000818 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000819 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000820 case Mips::ATOMIC_LOAD_ADD_I64:
821 case Mips::ATOMIC_LOAD_ADD_I64_P8:
822 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000823
824 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000825 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000826 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
827 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000828 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000829 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
830 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000831 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000832 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000833 case Mips::ATOMIC_LOAD_AND_I64:
834 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000835 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000836
837 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000838 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000839 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
840 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000841 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000842 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
843 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000844 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000845 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000846 case Mips::ATOMIC_LOAD_OR_I64:
847 case Mips::ATOMIC_LOAD_OR_I64_P8:
848 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000849
850 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000851 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000852 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
853 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000854 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000855 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
856 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000857 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000858 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000859 case Mips::ATOMIC_LOAD_XOR_I64:
860 case Mips::ATOMIC_LOAD_XOR_I64_P8:
861 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000862
863 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000864 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000865 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
866 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000867 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000868 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
869 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000870 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000871 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000872 case Mips::ATOMIC_LOAD_NAND_I64:
873 case Mips::ATOMIC_LOAD_NAND_I64_P8:
874 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000875
876 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000877 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000878 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
879 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000880 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000881 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
882 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000883 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000884 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000885 case Mips::ATOMIC_LOAD_SUB_I64:
886 case Mips::ATOMIC_LOAD_SUB_I64_P8:
887 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000888
889 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000890 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000891 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
892 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000893 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000894 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
895 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000896 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000897 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000898 case Mips::ATOMIC_SWAP_I64:
899 case Mips::ATOMIC_SWAP_I64_P8:
900 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000901
902 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000903 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000904 return EmitAtomicCmpSwapPartword(MI, BB, 1);
905 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000906 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000907 return EmitAtomicCmpSwapPartword(MI, BB, 2);
908 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000909 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000910 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000911 case Mips::ATOMIC_CMP_SWAP_I64:
912 case Mips::ATOMIC_CMP_SWAP_I64_P8:
913 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000914 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000915}
916
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000917// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
918// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
919MachineBasicBlock *
920MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000921 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000922 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000923 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000924
925 MachineFunction *MF = BB->getParent();
926 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000927 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000928 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
929 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000930 unsigned LL, SC, AND, NOR, ZERO, BEQ;
931
932 if (Size == 4) {
933 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
934 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
935 AND = Mips::AND;
936 NOR = Mips::NOR;
937 ZERO = Mips::ZERO;
938 BEQ = Mips::BEQ;
939 }
940 else {
941 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
942 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
943 AND = Mips::AND64;
944 NOR = Mips::NOR64;
945 ZERO = Mips::ZERO_64;
946 BEQ = Mips::BEQ64;
947 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000948
Akira Hatanaka4061da12011-07-19 20:11:17 +0000949 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000950 unsigned Ptr = MI->getOperand(1).getReg();
951 unsigned Incr = MI->getOperand(2).getReg();
952
Akira Hatanaka4061da12011-07-19 20:11:17 +0000953 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
954 unsigned AndRes = RegInfo.createVirtualRegister(RC);
955 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000956
957 // insert new blocks after the current block
958 const BasicBlock *LLVM_BB = BB->getBasicBlock();
959 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
960 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
961 MachineFunction::iterator It = BB;
962 ++It;
963 MF->insert(It, loopMBB);
964 MF->insert(It, exitMBB);
965
966 // Transfer the remainder of BB and its successor edges to exitMBB.
967 exitMBB->splice(exitMBB->begin(), BB,
968 llvm::next(MachineBasicBlock::iterator(MI)),
969 BB->end());
970 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
971
972 // thisMBB:
973 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000974 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000975 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000976 loopMBB->addSuccessor(loopMBB);
977 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000978
979 // loopMBB:
980 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000981 // <binop> storeval, oldval, incr
982 // sc success, storeval, 0(ptr)
983 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000984 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +0000985 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000986 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000987 // and andres, oldval, incr
988 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +0000989 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
990 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000991 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000992 // <binop> storeval, oldval, incr
993 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000994 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000995 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000996 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000997 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
998 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000999
1000 MI->eraseFromParent(); // The instruction is gone now.
1001
Akira Hatanaka939ece12011-07-19 03:42:13 +00001002 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001003}
1004
1005MachineBasicBlock *
1006MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001007 MachineBasicBlock *BB,
1008 unsigned Size, unsigned BinOpcode,
1009 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001010 assert((Size == 1 || Size == 2) &&
1011 "Unsupported size for EmitAtomicBinaryPartial.");
1012
1013 MachineFunction *MF = BB->getParent();
1014 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1015 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1016 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1017 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001018 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1019 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001020
1021 unsigned Dest = MI->getOperand(0).getReg();
1022 unsigned Ptr = MI->getOperand(1).getReg();
1023 unsigned Incr = MI->getOperand(2).getReg();
1024
Akira Hatanaka4061da12011-07-19 20:11:17 +00001025 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1026 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001027 unsigned Mask = RegInfo.createVirtualRegister(RC);
1028 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001029 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1030 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001031 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001032 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1033 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1034 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1035 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1036 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001037 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001038 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1039 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1040 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1041 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1042 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001043
1044 // insert new blocks after the current block
1045 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1046 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001047 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001048 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1049 MachineFunction::iterator It = BB;
1050 ++It;
1051 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001052 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001053 MF->insert(It, exitMBB);
1054
1055 // Transfer the remainder of BB and its successor edges to exitMBB.
1056 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001057 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001058 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1059
Akira Hatanaka81b44112011-07-19 17:09:53 +00001060 BB->addSuccessor(loopMBB);
1061 loopMBB->addSuccessor(loopMBB);
1062 loopMBB->addSuccessor(sinkMBB);
1063 sinkMBB->addSuccessor(exitMBB);
1064
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001065 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001066 // addiu masklsb2,$0,-4 # 0xfffffffc
1067 // and alignedaddr,ptr,masklsb2
1068 // andi ptrlsb2,ptr,3
1069 // sll shiftamt,ptrlsb2,3
1070 // ori maskupper,$0,255 # 0xff
1071 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001072 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001073 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001074
1075 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001076 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1077 .addReg(Mips::ZERO).addImm(-4);
1078 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1079 .addReg(Ptr).addReg(MaskLSB2);
1080 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1081 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1082 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1083 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001084 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1085 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001086 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001087 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001088
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001089 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001090 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001091 // ll oldval,0(alignedaddr)
1092 // binop binopres,oldval,incr2
1093 // and newval,binopres,mask
1094 // and maskedoldval0,oldval,mask2
1095 // or storeval,maskedoldval0,newval
1096 // sc success,storeval,0(alignedaddr)
1097 // beq success,$0,loopMBB
1098
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001099 // atomic.swap
1100 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001101 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001102 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001103 // and maskedoldval0,oldval,mask2
1104 // or storeval,maskedoldval0,newval
1105 // sc success,storeval,0(alignedaddr)
1106 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001107
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001108 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001109 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001110 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001111 // and andres, oldval, incr2
1112 // nor binopres, $0, andres
1113 // and newval, binopres, mask
1114 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1115 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1116 .addReg(Mips::ZERO).addReg(AndRes);
1117 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001118 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001119 // <binop> binopres, oldval, incr2
1120 // and newval, binopres, mask
1121 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1122 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001123 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001124 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001125 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001126 }
1127
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001128 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001129 .addReg(OldVal).addReg(Mask2);
1130 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001131 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001132 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001133 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001134 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001135 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001136
Akira Hatanaka939ece12011-07-19 03:42:13 +00001137 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001138 // and maskedoldval1,oldval,mask
1139 // srl srlres,maskedoldval1,shiftamt
1140 // sll sllres,srlres,24
1141 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001142 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001143 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001144
Akira Hatanaka4061da12011-07-19 20:11:17 +00001145 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1146 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001147 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1148 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001149 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1150 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001151 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001152 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001153
1154 MI->eraseFromParent(); // The instruction is gone now.
1155
Akira Hatanaka939ece12011-07-19 03:42:13 +00001156 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001157}
1158
1159MachineBasicBlock *
1160MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001161 MachineBasicBlock *BB,
1162 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001163 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001164
1165 MachineFunction *MF = BB->getParent();
1166 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001167 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001168 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1169 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001170 unsigned LL, SC, ZERO, BNE, BEQ;
1171
1172 if (Size == 4) {
1173 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1174 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1175 ZERO = Mips::ZERO;
1176 BNE = Mips::BNE;
1177 BEQ = Mips::BEQ;
1178 }
1179 else {
1180 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1181 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1182 ZERO = Mips::ZERO_64;
1183 BNE = Mips::BNE64;
1184 BEQ = Mips::BEQ64;
1185 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001186
1187 unsigned Dest = MI->getOperand(0).getReg();
1188 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001189 unsigned OldVal = MI->getOperand(2).getReg();
1190 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001191
Akira Hatanaka4061da12011-07-19 20:11:17 +00001192 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001193
1194 // insert new blocks after the current block
1195 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1196 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1197 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1198 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1199 MachineFunction::iterator It = BB;
1200 ++It;
1201 MF->insert(It, loop1MBB);
1202 MF->insert(It, loop2MBB);
1203 MF->insert(It, exitMBB);
1204
1205 // Transfer the remainder of BB and its successor edges to exitMBB.
1206 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001207 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001208 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1209
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001210 // thisMBB:
1211 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001212 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001213 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001214 loop1MBB->addSuccessor(exitMBB);
1215 loop1MBB->addSuccessor(loop2MBB);
1216 loop2MBB->addSuccessor(loop1MBB);
1217 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001218
1219 // loop1MBB:
1220 // ll dest, 0(ptr)
1221 // bne dest, oldval, exitMBB
1222 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001223 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1224 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001225 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001226
1227 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001228 // sc success, newval, 0(ptr)
1229 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001230 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001231 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001232 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001233 BuildMI(BB, dl, TII->get(BEQ))
1234 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001235
1236 MI->eraseFromParent(); // The instruction is gone now.
1237
Akira Hatanaka939ece12011-07-19 03:42:13 +00001238 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001239}
1240
1241MachineBasicBlock *
1242MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001243 MachineBasicBlock *BB,
1244 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001245 assert((Size == 1 || Size == 2) &&
1246 "Unsupported size for EmitAtomicCmpSwapPartial.");
1247
1248 MachineFunction *MF = BB->getParent();
1249 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1250 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1251 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1252 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001253 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1254 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001255
1256 unsigned Dest = MI->getOperand(0).getReg();
1257 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001258 unsigned CmpVal = MI->getOperand(2).getReg();
1259 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001260
Akira Hatanaka4061da12011-07-19 20:11:17 +00001261 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1262 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001263 unsigned Mask = RegInfo.createVirtualRegister(RC);
1264 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001265 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1266 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1267 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1268 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1269 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1270 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1271 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1272 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1273 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1274 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1275 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1276 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1277 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1278 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001279
1280 // insert new blocks after the current block
1281 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1282 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1283 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001284 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001285 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1286 MachineFunction::iterator It = BB;
1287 ++It;
1288 MF->insert(It, loop1MBB);
1289 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001290 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001291 MF->insert(It, exitMBB);
1292
1293 // Transfer the remainder of BB and its successor edges to exitMBB.
1294 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001295 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001296 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1297
Akira Hatanaka81b44112011-07-19 17:09:53 +00001298 BB->addSuccessor(loop1MBB);
1299 loop1MBB->addSuccessor(sinkMBB);
1300 loop1MBB->addSuccessor(loop2MBB);
1301 loop2MBB->addSuccessor(loop1MBB);
1302 loop2MBB->addSuccessor(sinkMBB);
1303 sinkMBB->addSuccessor(exitMBB);
1304
Akira Hatanaka70564a92011-07-19 18:14:26 +00001305 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001306 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001307 // addiu masklsb2,$0,-4 # 0xfffffffc
1308 // and alignedaddr,ptr,masklsb2
1309 // andi ptrlsb2,ptr,3
1310 // sll shiftamt,ptrlsb2,3
1311 // ori maskupper,$0,255 # 0xff
1312 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001313 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001314 // andi maskedcmpval,cmpval,255
1315 // sll shiftedcmpval,maskedcmpval,shiftamt
1316 // andi maskednewval,newval,255
1317 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001318 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001319 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1320 .addReg(Mips::ZERO).addImm(-4);
1321 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1322 .addReg(Ptr).addReg(MaskLSB2);
1323 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1324 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1325 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1326 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001327 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1328 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001329 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001330 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1331 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001332 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1333 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001334 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1335 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001336 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1337 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001338
1339 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001340 // ll oldval,0(alginedaddr)
1341 // and maskedoldval0,oldval,mask
1342 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001343 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001344 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001345 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1346 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001347 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001348 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001349
1350 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001351 // and maskedoldval1,oldval,mask2
1352 // or storeval,maskedoldval1,shiftednewval
1353 // sc success,storeval,0(alignedaddr)
1354 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001355 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001356 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1357 .addReg(OldVal).addReg(Mask2);
1358 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1359 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001360 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001361 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001362 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001363 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001364
Akira Hatanaka939ece12011-07-19 03:42:13 +00001365 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001366 // srl srlres,maskedoldval0,shiftamt
1367 // sll sllres,srlres,24
1368 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001369 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001370 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001371
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001372 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1373 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001374 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1375 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001376 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001377 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001378
1379 MI->eraseFromParent(); // The instruction is gone now.
1380
Akira Hatanaka939ece12011-07-19 03:42:13 +00001381 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001382}
1383
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001384//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001385// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001386//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001387SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001388LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001389{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001390 MachineFunction &MF = DAG.getMachineFunction();
1391 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001392 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001393
1394 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001395 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1396 "Cannot lower if the alignment of the allocated space is larger than \
1397 that of the stack.");
1398
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001399 SDValue Chain = Op.getOperand(0);
1400 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001401 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001402
1403 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001404 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001405
1406 // Subtract the dynamic size from the actual stack size to
1407 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001408 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001409
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001410 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001411 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001412 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001413
1414 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001415 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001416 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001417 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1418 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1419
1420 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001421}
1422
1423SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001424LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001425{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001426 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001427 // the block to branch to if the condition is true.
1428 SDValue Chain = Op.getOperand(0);
1429 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001430 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001431
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001432 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1433
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001434 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001435 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001436 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001437
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001438 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001439 Mips::CondCode CC =
1440 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001441 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001442
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001443 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001444 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001445}
1446
1447SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001448LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001449{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001450 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001451
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001452 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001453 if (Cond.getOpcode() != MipsISD::FPCmp)
1454 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001455
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001456 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1457 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001458}
1459
Dan Gohmand858e902010-04-17 15:26:15 +00001460SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1461 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001462 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001463 DebugLoc dl = Op.getDebugLoc();
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001464 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001465
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001466 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001467 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001468
Chris Lattnerb71b9092009-08-13 06:28:06 +00001469 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001470
Chris Lattnere3736f82009-08-13 05:41:27 +00001471 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001472 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1473 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001474 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001475 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1476 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001477 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001478 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001479 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001480 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1481 MipsII::MO_ABS_HI);
1482 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1483 MipsII::MO_ABS_LO);
1484 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1485 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001486 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001487 }
1488
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001489 EVT ValTy = Op.getValueType();
1490 bool HasGotOfst = (GV->hasInternalLinkage() ||
1491 (GV->hasLocalLinkage() && !isa<Function>(GV)));
1492 unsigned GotFlag = IsN64 ?
1493 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001494 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001495 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001496 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001497 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1498 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001499 // On functions and global targets not internal linked only
1500 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001501 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001502 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001503 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
1504 IsN64 ? MipsII::MO_GOT_OFST :
1505 MipsII::MO_ABS_LO);
1506 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1507 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001508}
1509
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001510SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1511 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001512 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1513 // FIXME there isn't actually debug info here
1514 DebugLoc dl = Op.getDebugLoc();
1515
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001516 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001517 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001518 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1519 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001520 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1521 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1522 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001523 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001524
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001525 EVT ValTy = Op.getValueType();
1526 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1527 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1528 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001529 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy, BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001530 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001531 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001532 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001533 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1534 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001535}
1536
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001537SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001538LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001539{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001540 // If the relocation model is PIC, use the General Dynamic TLS Model or
1541 // Local Dynamic TLS model, otherwise use the Initial Exec or
1542 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001543
1544 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1545 DebugLoc dl = GA->getDebugLoc();
1546 const GlobalValue *GV = GA->getGlobal();
1547 EVT PtrVT = getPointerTy();
1548
1549 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1550 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001551 bool LocalDynamic = GV->hasInternalLinkage();
1552 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1553 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001554 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001555 unsigned PtrSize = PtrVT.getSizeInBits();
1556 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1557
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001558 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001559
1560 ArgListTy Args;
1561 ArgListEntry Entry;
1562 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001563 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001564 Args.push_back(Entry);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001565
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001566 std::pair<SDValue, SDValue> CallResult =
Akira Hatanakaca074792011-12-08 20:34:32 +00001567 LowerCallTo(DAG.getEntryNode(), PtrTy,
1568 false, false, false, false, 0, CallingConv::C, false, true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001569 TlsGetAddr, Args, DAG, dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001570
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001571 SDValue Ret = CallResult.first;
1572
1573 if (!LocalDynamic)
1574 return Ret;
1575
1576 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1577 MipsII::MO_DTPREL_HI);
1578 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1579 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1580 MipsII::MO_DTPREL_LO);
1581 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1582 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1583 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001584 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001585
1586 SDValue Offset;
1587 if (GV->isDeclaration()) {
1588 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001589 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001590 MipsII::MO_GOTTPREL);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001591 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001592 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001593 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001594 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001595 } else {
1596 // Local Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001597 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001598 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001599 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001600 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001601 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1602 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1603 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001604 }
1605
1606 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1607 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001608}
1609
1610SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001611LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001612{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001613 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001614 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001615 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001616 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001617 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001618 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001619
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001620 if (!IsPIC && !IsN64) {
1621 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1622 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1623 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001624 } else {// Emit Load from Global Pointer
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001625 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1626 unsigned OfstFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1627 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001628 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001629 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1630 MachinePointerInfo(), false, false, false, 0);
1631 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001632 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001633
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001634 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1635 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001636}
1637
Dan Gohman475871a2008-07-27 21:46:04 +00001638SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001639LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001640{
Dan Gohman475871a2008-07-27 21:46:04 +00001641 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001642 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001643 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001644 // FIXME there isn't actually debug info here
1645 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001646
1647 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001648 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001649 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001650 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001651 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001652 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1654 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001655 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001656
1657 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001658 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001659 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001660 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001661 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001662 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1663 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001664 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001665 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001666 EVT ValTy = Op.getValueType();
1667 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1668 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1669 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1670 N->getOffset(), GOTFlag);
Akira Hatanaka6df7e232011-12-09 01:53:17 +00001671 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001672 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1673 MachinePointerInfo::getConstantPool(), false,
1674 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001675 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1676 N->getOffset(), OFSTFlag);
1677 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1678 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001679 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001680
1681 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001682}
1683
Dan Gohmand858e902010-04-17 15:26:15 +00001684SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001685 MachineFunction &MF = DAG.getMachineFunction();
1686 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1687
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001688 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001689 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1690 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001691
1692 // vastart just stores the address of the VarArgsFrameIndex slot into the
1693 // memory location argument.
1694 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001695 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001696 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001697}
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001698
1699// Called if the size of integer registers is large enough to hold the whole
1700// floating point number.
1701static SDValue LowerFCOPYSIGNLargeIntReg(SDValue Op, SelectionDAG &DAG) {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001702 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001703 EVT ValTy = Op.getValueType();
1704 EVT IntValTy = MVT::getIntegerVT(ValTy.getSizeInBits());
1705 uint64_t Mask = (uint64_t)1 << (ValTy.getSizeInBits() - 1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001706 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001707 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(0));
1708 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(1));
1709 SDValue And0 = DAG.getNode(ISD::AND, dl, IntValTy, Op0,
1710 DAG.getConstant(Mask - 1, IntValTy));
1711 SDValue And1 = DAG.getNode(ISD::AND, dl, IntValTy, Op1,
1712 DAG.getConstant(Mask, IntValTy));
1713 SDValue Result = DAG.getNode(ISD::OR, dl, IntValTy, And0, And1);
1714 return DAG.getNode(ISD::BITCAST, dl, ValTy, Result);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001715}
1716
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001717// Called if the size of integer registers is not large enough to hold the whole
1718// floating point number (e.g. f64 & 32-bit integer register).
1719static SDValue
1720LowerFCOPYSIGNSmallIntReg(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001721 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001722 // Use ext/ins instructions if target architecture is Mips32r2.
1723 // Eliminate redundant mfc1 and mtc1 instructions.
1724 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001725
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001726 if (!isLittle)
1727 std::swap(LoIdx, HiIdx);
1728
1729 DebugLoc dl = Op.getDebugLoc();
1730 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1731 Op.getOperand(0),
1732 DAG.getConstant(LoIdx, MVT::i32));
1733 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1734 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1735 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1736 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1737 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1738 DAG.getConstant(0x7fffffff, MVT::i32));
1739 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1740 DAG.getConstant(0x80000000, MVT::i32));
1741 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1742
1743 if (!isLittle)
1744 std::swap(Word0, Word1);
1745
1746 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1747}
1748
Akira Hatanaka82099682011-12-19 19:52:25 +00001749SDValue
1750MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001751 EVT Ty = Op.getValueType();
1752
1753 assert(Ty == MVT::f32 || Ty == MVT::f64);
1754
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001755 if (Ty == MVT::f32 || HasMips64)
1756 return LowerFCOPYSIGNLargeIntReg(Op, DAG);
Akira Hatanaka82099682011-12-19 19:52:25 +00001757
1758 return LowerFCOPYSIGNSmallIntReg(Op, DAG, Subtarget->isLittle());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001759}
1760
Akira Hatanaka2e591472011-06-02 00:24:44 +00001761SDValue MipsTargetLowering::
1762LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001763 // check the depth
1764 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001765 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001766
1767 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1768 MFI->setFrameAddressIsTaken(true);
1769 EVT VT = Op.getValueType();
1770 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001771 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1772 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001773 return FrameAddr;
1774}
1775
Akira Hatanakadb548262011-07-19 23:30:50 +00001776// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001777SDValue
1778MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001779 unsigned SType = 0;
1780 DebugLoc dl = Op.getDebugLoc();
1781 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1782 DAG.getConstant(SType, MVT::i32));
1783}
1784
Eli Friedman14648462011-07-27 22:21:52 +00001785SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1786 SelectionDAG& DAG) const {
1787 // FIXME: Need pseudo-fence for 'singlethread' fences
1788 // FIXME: Set SType for weaker fences where supported/appropriate.
1789 unsigned SType = 0;
1790 DebugLoc dl = Op.getDebugLoc();
1791 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1792 DAG.getConstant(SType, MVT::i32));
1793}
1794
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001795//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001796// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001797//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001798
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001799//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001800// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001801// Mips O32 ABI rules:
1802// ---
1803// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001804// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001805// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001806// f64 - Only passed in two aliased f32 registers if no int reg has been used
1807// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001808// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1809// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001810//
1811// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001812//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001813
Duncan Sands1e96bab2010-11-04 10:49:57 +00001814static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001815 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001816 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1817
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001818 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001819
1820 static const unsigned IntRegs[] = {
1821 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1822 };
1823 static const unsigned F32Regs[] = {
1824 Mips::F12, Mips::F14
1825 };
1826 static const unsigned F64Regs[] = {
1827 Mips::D6, Mips::D7
1828 };
1829
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001830 // ByVal Args
1831 if (ArgFlags.isByVal()) {
1832 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1833 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1834 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1835 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1836 r < std::min(IntRegsSize, NextReg); ++r)
1837 State.AllocateReg(IntRegs[r]);
1838 return false;
1839 }
1840
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001841 // Promote i8 and i16
1842 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1843 LocVT = MVT::i32;
1844 if (ArgFlags.isSExt())
1845 LocInfo = CCValAssign::SExt;
1846 else if (ArgFlags.isZExt())
1847 LocInfo = CCValAssign::ZExt;
1848 else
1849 LocInfo = CCValAssign::AExt;
1850 }
1851
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001852 unsigned Reg;
1853
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001854 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1855 // is true: function is vararg, argument is 3rd or higher, there is previous
1856 // argument which is not f32 or f64.
1857 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1858 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001859 unsigned OrigAlign = ArgFlags.getOrigAlign();
1860 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001861
1862 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001863 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001864 // If this is the first part of an i64 arg,
1865 // the allocated register must be either A0 or A2.
1866 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1867 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001868 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001869 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1870 // Allocate int register and shadow next int register. If first
1871 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001872 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1873 if (Reg == Mips::A1 || Reg == Mips::A3)
1874 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1875 State.AllocateReg(IntRegs, IntRegsSize);
1876 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001877 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1878 // we are guaranteed to find an available float register
1879 if (ValVT == MVT::f32) {
1880 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1881 // Shadow int register
1882 State.AllocateReg(IntRegs, IntRegsSize);
1883 } else {
1884 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1885 // Shadow int registers
1886 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1887 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1888 State.AllocateReg(IntRegs, IntRegsSize);
1889 State.AllocateReg(IntRegs, IntRegsSize);
1890 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001891 } else
1892 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001893
Akira Hatanakad37776d2011-05-20 21:39:54 +00001894 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1895 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1896
1897 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001898 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001899 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001900 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001901
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001902 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001903}
1904
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001905static const unsigned Mips64IntRegs[8] =
1906 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
1907 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
1908static const unsigned Mips64DPRegs[8] =
1909 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
1910 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
1911
1912static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
1913 CCValAssign::LocInfo LocInfo,
1914 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1915 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
1916 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
1917 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
1918
1919 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
1920
1921 // If byval is 16-byte aligned, the first arg register must be even.
1922 if ((Align == 16) && (FirstIdx % 2)) {
1923 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
1924 ++FirstIdx;
1925 }
1926
1927 // Mark the registers allocated.
1928 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
1929 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
1930
1931 // Allocate space on caller's stack.
1932 unsigned Offset = State.AllocateStack(Size, Align);
1933
1934 if (FirstIdx < 8)
1935 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
1936 LocVT, LocInfo));
1937 else
1938 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
1939
1940 return true;
1941}
1942
1943#include "MipsGenCallingConv.inc"
1944
Akira Hatanaka49617092011-11-14 19:02:54 +00001945static void
1946AnalyzeMips64CallOperands(CCState CCInfo,
1947 const SmallVectorImpl<ISD::OutputArg> &Outs) {
1948 unsigned NumOps = Outs.size();
1949 for (unsigned i = 0; i != NumOps; ++i) {
1950 MVT ArgVT = Outs[i].VT;
1951 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
1952 bool R;
1953
1954 if (Outs[i].IsFixed)
1955 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
1956 else
1957 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
1958
Akira Hatanaka49617092011-11-14 19:02:54 +00001959 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00001960#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00001961 dbgs() << "Call operand #" << i << " has unhandled type "
1962 << EVT(ArgVT).getEVTString();
1963#endif
1964 llvm_unreachable(0);
1965 }
1966 }
1967}
1968
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001969//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001970// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001971//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001972
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001973static const unsigned O32IntRegsSize = 4;
1974
1975static const unsigned O32IntRegs[] = {
1976 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1977};
1978
Akira Hatanaka373e3a42011-09-23 00:58:33 +00001979// Return next O32 integer argument register.
1980static unsigned getNextIntArgReg(unsigned Reg) {
1981 assert((Reg == Mips::A0) || (Reg == Mips::A2));
1982 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
1983}
1984
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001985// Write ByVal Arg to arg registers and stack.
1986static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00001987WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001988 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1989 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1990 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001991 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001992 MVT PtrType, bool isLittle) {
1993 unsigned LocMemOffset = VA.getLocMemOffset();
1994 unsigned Offset = 0;
1995 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00001996 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001997
Akira Hatanaka5ac85472011-08-18 23:39:37 +00001998 // Copy the first 4 words of byval arg to registers A0 - A3.
1999 // FIXME: Use a stricter alignment if it enables better optimization in passes
2000 // run later.
2001 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2002 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002003 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002004 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002005 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002006 MachinePointerInfo(), false, false, false,
2007 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002008 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002009 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002010 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2011 }
2012
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002013 if (RemainingSize == 0)
2014 return;
2015
2016 // If there still is a register available for argument passing, write the
2017 // remaining part of the structure to it using subword loads and shifts.
2018 if (LocMemOffset < 4 * 4) {
2019 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2020 "There must be one to three bytes remaining.");
2021 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2022 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2023 DAG.getConstant(Offset, MVT::i32));
2024 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2025 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2026 LoadPtr, MachinePointerInfo(),
2027 MVT::getIntegerVT(LoadSize * 8), false,
2028 false, Alignment);
2029 MemOpChains.push_back(LoadVal.getValue(1));
2030
2031 // If target is big endian, shift it to the most significant half-word or
2032 // byte.
2033 if (!isLittle)
2034 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2035 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2036
2037 Offset += LoadSize;
2038 RemainingSize -= LoadSize;
2039
2040 // Read second subword if necessary.
2041 if (RemainingSize != 0) {
2042 assert(RemainingSize == 1 && "There must be one byte remaining.");
2043 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2044 DAG.getConstant(Offset, MVT::i32));
2045 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2046 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2047 LoadPtr, MachinePointerInfo(),
2048 MVT::i8, false, false, Alignment);
2049 MemOpChains.push_back(Subword.getValue(1));
2050 // Insert the loaded byte to LoadVal.
2051 // FIXME: Use INS if supported by target.
2052 unsigned ShiftAmt = isLittle ? 16 : 8;
2053 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2054 DAG.getConstant(ShiftAmt, MVT::i32));
2055 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2056 }
2057
2058 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2059 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2060 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002061 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002062
2063 // Create a fixed object on stack at offset LocMemOffset and copy
2064 // remaining part of byval arg to it using memcpy.
2065 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2066 DAG.getConstant(Offset, MVT::i32));
2067 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2068 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002069 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2070 DAG.getConstant(RemainingSize, MVT::i32),
2071 std::min(ByValAlign, (unsigned)4),
2072 /*isVolatile=*/false, /*AlwaysInline=*/false,
2073 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002074}
2075
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002076// Copy Mips64 byVal arg to registers and stack.
2077void static
2078PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2079 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2080 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2081 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2082 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2083 EVT PtrTy, bool isLittle) {
2084 unsigned ByValSize = Flags.getByValSize();
2085 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2086 bool IsRegLoc = VA.isRegLoc();
2087 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2088 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002089 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002090
2091 if (!IsRegLoc)
2092 LocMemOffset = VA.getLocMemOffset();
2093 else {
2094 const unsigned *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
2095 VA.getLocReg());
2096 const unsigned *RegEnd = Mips64IntRegs + 8;
2097
2098 // Copy double words to registers.
2099 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2100 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2101 DAG.getConstant(Offset, PtrTy));
2102 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2103 MachinePointerInfo(), false, false, false,
2104 Alignment);
2105 MemOpChains.push_back(LoadVal.getValue(1));
2106 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2107 }
2108
Akira Hatanaka16040852011-11-15 18:42:25 +00002109 // Return if the struct has been fully copied.
2110 if (!(MemCpySize = ByValSize - Offset))
2111 return;
2112
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002113 // If there is an argument register available, copy the remainder of the
2114 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002115 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002116 assert((ByValSize < Offset + 8) &&
2117 "Size of the remainder should be smaller than 8-byte.");
2118 SDValue Val;
2119 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2120 unsigned RemSize = ByValSize - Offset;
2121
2122 if (RemSize < LoadSize)
2123 continue;
2124
2125 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2126 DAG.getConstant(Offset, PtrTy));
2127 SDValue LoadVal =
2128 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2129 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2130 false, false, Alignment);
2131 MemOpChains.push_back(LoadVal.getValue(1));
2132
2133 // Offset in number of bits from double word boundary.
2134 unsigned OffsetDW = (Offset % 8) * 8;
2135 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2136 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2137 DAG.getConstant(Shamt, MVT::i32));
2138
2139 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2140 Shift;
2141 Offset += LoadSize;
2142 Alignment = std::min(Alignment, LoadSize);
2143 }
2144
2145 RegsToPass.push_back(std::make_pair(*Reg, Val));
2146 return;
2147 }
2148 }
2149
Akira Hatanaka16040852011-11-15 18:42:25 +00002150 assert(MemCpySize && "MemCpySize must not be zero.");
2151
2152 // Create a fixed object on stack at offset LocMemOffset and copy
2153 // remainder of byval arg to it with memcpy.
2154 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2155 DAG.getConstant(Offset, PtrTy));
2156 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2157 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2158 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2159 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2160 /*isVolatile=*/false, /*AlwaysInline=*/false,
2161 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002162}
2163
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002165/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002166/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002167SDValue
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002168MipsTargetLowering::LowerCall(SDValue InChain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002169 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002170 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002171 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002172 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173 const SmallVectorImpl<ISD::InputArg> &Ins,
2174 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002175 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002176 // MIPs target does not yet support tail call optimization.
2177 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002178
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002179 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002180 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002181 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002182 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002183 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002184
2185 // Analyze operands of the call, assigning locations to each operand.
2186 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002187 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002188 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002189
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002190 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002191 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002192 else if (HasMips64)
2193 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002194 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002195 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002196
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002197 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002198 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2199
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002200 // Chain is the output chain of the last Load/Store or CopyToReg node.
2201 // ByValChain is the output chain of the last Memcpy node created for copying
2202 // byval arguments to the stack.
2203 SDValue Chain, CallSeqStart, ByValChain;
2204 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2205 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2206 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002207
2208 // If this is the first call, create a stack frame object that points to
2209 // a location to which .cprestore saves $gp.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002210 if (IsO32 && IsPIC && !MipsFI->getGPFI())
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002211 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
2212
Akira Hatanaka21afc632011-06-21 00:40:49 +00002213 // Get the frame index of the stack frame object that points to the location
2214 // of dynamically allocated area on the stack.
2215 int DynAllocFI = MipsFI->getDynAllocFI();
2216
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002217 // Update size of the maximum argument space.
2218 // For O32, a minimum of four words (16 bytes) of argument space is
2219 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002220 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002221 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2222
2223 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2224
2225 if (MaxCallFrameSize < NextStackOffset) {
2226 MipsFI->setMaxCallFrameSize(NextStackOffset);
2227
Akira Hatanaka21afc632011-06-21 00:40:49 +00002228 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2229 // allocated stack space. These offsets must be aligned to a boundary
2230 // determined by the stack alignment of the ABI.
2231 unsigned StackAlignment = TFL->getStackAlignment();
2232 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2233 StackAlignment * StackAlignment;
2234
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002235 if (MipsFI->needGPSaveRestore())
Akira Hatanaka21afc632011-06-21 00:40:49 +00002236 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
2237
2238 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002239 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002240
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002241 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002242 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2243 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002244
Eric Christopher471e4222011-06-08 23:55:35 +00002245 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002246
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002247 // Walk the register/memloc assignments, inserting copies/loads.
2248 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002249 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002250 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002251 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002252 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2253
2254 // ByVal Arg.
2255 if (Flags.isByVal()) {
2256 assert(Flags.getByValSize() &&
2257 "ByVal args of size 0 should have been ignored by front-end.");
2258 if (IsO32)
2259 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2260 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2261 Subtarget->isLittle());
2262 else
2263 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2264 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2265 Subtarget->isLittle());
2266 continue;
2267 }
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002268
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002269 // Promote the value if needed.
2270 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002271 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002272 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002273 if (VA.isRegLoc()) {
2274 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2275 (ValVT == MVT::f64 && LocVT == MVT::i64))
2276 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2277 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002278 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2279 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002280 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2281 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002282 if (!Subtarget->isLittle())
2283 std::swap(Lo, Hi);
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002284 unsigned LocRegLo = VA.getLocReg();
2285 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2286 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2287 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002288 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002289 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002290 }
2291 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002292 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002293 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002294 break;
2295 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002296 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002297 break;
2298 case CCValAssign::AExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002299 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002300 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002301 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002302
2303 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002304 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002305 if (VA.isRegLoc()) {
2306 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002307 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002308 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002309
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002310 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002311 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002312
Chris Lattnere0b12152008-03-17 06:57:02 +00002313 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002314 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002315 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002316 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002317
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002318 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002319 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002320 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002321 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002322 }
2323
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002324 // Extend range of indices of frame objects for outgoing arguments that were
2325 // created during this function call. Skip this step if no such objects were
2326 // created.
2327 if (LastFI)
2328 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2329
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002330 // If a memcpy has been created to copy a byval arg to a stack, replace the
2331 // chain input of CallSeqStart with ByValChain.
2332 if (InChain != ByValChain)
2333 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2334 NextStackOffsetVal);
2335
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002336 // Transform all store nodes into one single node because all store
2337 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002338 if (!MemOpChains.empty())
2339 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002340 &MemOpChains[0], MemOpChains.size());
2341
Bill Wendling056292f2008-09-16 21:48:12 +00002342 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002343 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2344 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002345 unsigned char OpFlag;
2346 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002347 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002348 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002349
2350 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002351 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2352 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2353 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2354 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2355 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002356 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002357 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002358 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002359 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002360 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2361 getPointerTy(), 0, OpFlag);
2362 }
2363
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002364 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002365 }
2366 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002367 if (IsN64 || (!IsO32 && IsPIC))
2368 OpFlag = MipsII::MO_GOT_DISP;
2369 else if (!IsPIC) // !N64 && static
2370 OpFlag = MipsII::MO_NO_FLAG;
2371 else // O32 & PIC
2372 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002373 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2374 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002375 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002376 }
2377
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002378 SDValue InFlag;
2379
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002380 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002381 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002382 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002383 // Load callee address
Akira Hatanaka6df7e232011-12-09 01:53:17 +00002384 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002385 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2386 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002387 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002388
2389 // Use GOT+LO if callee has internal linkage.
2390 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002391 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2392 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002393 } else
2394 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002395 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002396 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002397
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002398 // T9 should contain the address of the callee function if
2399 // -reloction-model=pic or it is an indirect call.
2400 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002401 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002402 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2403 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002404 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002405 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002406 }
Bill Wendling056292f2008-09-16 21:48:12 +00002407
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002408 // Build a sequence of copy-to-reg nodes chained together with token
2409 // chain and flag operands which copy the outgoing args into registers.
2410 // The InFlag in necessary since all emitted instructions must be
2411 // stuck together.
2412 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2413 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2414 RegsToPass[i].second, InFlag);
2415 InFlag = Chain.getValue(1);
2416 }
2417
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002418 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002419 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002420 //
2421 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002422 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002423 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002424 Ops.push_back(Chain);
2425 Ops.push_back(Callee);
2426
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002427 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002428 // known live into the call.
2429 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2430 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2431 RegsToPass[i].second.getValueType()));
2432
Gabor Greifba36cb52008-08-28 21:40:38 +00002433 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002434 Ops.push_back(InFlag);
2435
Dale Johannesen33c960f2009-02-04 20:06:27 +00002436 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002437 InFlag = Chain.getValue(1);
2438
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002439 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002440 Chain = DAG.getCALLSEQ_END(Chain,
2441 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002442 DAG.getIntPtrConstant(0, true), InFlag);
2443 InFlag = Chain.getValue(1);
2444
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002445 // Handle result values, copying them out of physregs into vregs that we
2446 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002447 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2448 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002449}
2450
Dan Gohman98ca4f22009-08-05 01:29:28 +00002451/// LowerCallResult - Lower the result values of a call into the
2452/// appropriate copies out of appropriate physical registers.
2453SDValue
2454MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002455 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002456 const SmallVectorImpl<ISD::InputArg> &Ins,
2457 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002458 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002459 // Assign locations to each value returned by this call.
2460 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002461 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2462 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002463
Dan Gohman98ca4f22009-08-05 01:29:28 +00002464 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002465
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002466 // Copy all of the result registers out of their specified physreg.
2467 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002468 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002469 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002470 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002471 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002472 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002473
Dan Gohman98ca4f22009-08-05 01:29:28 +00002474 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002475}
2476
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002477//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002478// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002479//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002480static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2481 std::vector<SDValue>& OutChains,
2482 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2483 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2484 unsigned LocMem = VA.getLocMemOffset();
2485 unsigned FirstWord = LocMem / 4;
2486
2487 // copy register A0 - A3 to frame object
2488 for (unsigned i = 0; i < NumWords; ++i) {
2489 unsigned CurWord = FirstWord + i;
2490 if (CurWord >= O32IntRegsSize)
2491 break;
2492
2493 unsigned SrcReg = O32IntRegs[CurWord];
2494 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2495 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2496 DAG.getConstant(i * 4, MVT::i32));
2497 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2498 StorePtr, MachinePointerInfo(), false,
2499 false, 0);
2500 OutChains.push_back(Store);
2501 }
2502}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002503
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002504// Create frame object on stack and copy registers used for byval passing to it.
2505static unsigned
2506CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2507 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2508 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2509 MachineFrameInfo *MFI, bool IsRegLoc,
2510 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
2511 EVT PtrTy) {
2512 const unsigned *Reg = Mips64IntRegs + 8;
2513 int FOOffset; // Frame object offset from virtual frame pointer.
2514
2515 if (IsRegLoc) {
2516 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2517 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002518 }
2519 else
2520 FOOffset = VA.getLocMemOffset();
2521
2522 // Create frame object.
2523 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2524 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2525 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2526 InVals.push_back(FIN);
2527
2528 // Copy arg registers.
2529 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2530 ++Reg, ++I) {
2531 unsigned VReg = AddLiveIn(MF, *Reg, Mips::CPU64RegsRegisterClass);
2532 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2533 DAG.getConstant(I * 8, PtrTy));
2534 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
2535 StorePtr, MachinePointerInfo(), false,
2536 false, 0);
2537 OutChains.push_back(Store);
2538 }
2539
2540 return LastFI;
2541}
2542
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002543/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002544/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002545SDValue
2546MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002547 CallingConv::ID CallConv,
2548 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002549 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002550 DebugLoc dl, SelectionDAG &DAG,
2551 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002552 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002553 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002554 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002555 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002556
Dan Gohman1e93df62010-04-17 14:41:14 +00002557 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002558
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002559 // Used with vargs to acumulate store chains.
2560 std::vector<SDValue> OutChains;
2561
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002562 // Assign locations to all of the incoming arguments.
2563 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002564 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002565 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002566
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002567 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002568 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002569 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002570 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002571
Akira Hatanaka43299772011-05-20 23:22:14 +00002572 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002573
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002574 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002575 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002576 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002577 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2578 bool IsRegLoc = VA.isRegLoc();
2579
2580 if (Flags.isByVal()) {
2581 assert(Flags.getByValSize() &&
2582 "ByVal args of size 0 should have been ignored by front-end.");
2583 if (IsO32) {
2584 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2585 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2586 true);
2587 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2588 InVals.push_back(FIN);
2589 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2590 } else // N32/64
2591 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
2592 MFI, IsRegLoc, InVals, MipsFI,
2593 getPointerTy());
2594 continue;
2595 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002596
2597 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002598 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002599 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002600 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00002601 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002602
Owen Anderson825b72b2009-08-11 20:47:22 +00002603 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002604 RC = Mips::CPURegsRegisterClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002605 else if (RegVT == MVT::i64)
2606 RC = Mips::CPU64RegsRegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002607 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002608 RC = Mips::FGR32RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002609 else if (RegVT == MVT::f64)
Akira Hatanakaf40de9d2011-09-26 21:55:17 +00002610 RC = HasMips64 ? Mips::FGR64RegisterClass : Mips::AFGR64RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002611 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002612 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002613
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002614 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002615 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002616 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002617 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002618
2619 // If this is an 8 or 16-bit value, it has been passed promoted
2620 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002621 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002622 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002623 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002624 if (VA.getLocInfo() == CCValAssign::SExt)
2625 Opcode = ISD::AssertSext;
2626 else if (VA.getLocInfo() == CCValAssign::ZExt)
2627 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002628 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002629 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002630 DAG.getValueType(ValVT));
2631 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002632 }
2633
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002634 // Handle floating point arguments passed in integer registers.
2635 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2636 (RegVT == MVT::i64 && ValVT == MVT::f64))
2637 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2638 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2639 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2640 getNextIntArgReg(ArgReg), RC);
2641 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2642 if (!Subtarget->isLittle())
2643 std::swap(ArgValue, ArgValue2);
2644 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2645 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002646 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002647
Dan Gohman98ca4f22009-08-05 01:29:28 +00002648 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002649 } else { // VA.isRegLoc()
2650
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002651 // sanity check
2652 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002653
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002654 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002655 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002656 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002657
2658 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002659 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002660 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002661 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002662 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002663 }
2664 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002665
2666 // The mips ABIs for returning structs by value requires that we copy
2667 // the sret argument into $v0 for the return. Save the argument into
2668 // a virtual register so that we can access it from the return points.
2669 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2670 unsigned Reg = MipsFI->getSRetReturnReg();
2671 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002672 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002673 MipsFI->setSRetReturnReg(Reg);
2674 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002675 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002676 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002677 }
2678
Akira Hatanakabad53f42011-11-14 19:01:09 +00002679 if (isVarArg) {
2680 unsigned NumOfRegs = IsO32 ? 4 : 8;
2681 const unsigned *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
2682 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
2683 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
2684 TargetRegisterClass *RC
2685 = IsO32 ? Mips::CPURegsRegisterClass : Mips::CPU64RegsRegisterClass;
2686 unsigned RegSize = RC->getSize();
2687 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
2688
2689 // Offset of the first variable argument from stack pointer.
2690 int FirstVaArgOffset;
2691
2692 if (IsO32 || (Idx == NumOfRegs)) {
2693 FirstVaArgOffset =
2694 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
2695 } else
2696 FirstVaArgOffset = RegSlotOffset;
2697
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002698 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002699 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00002700 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002701 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002702
Akira Hatanakabad53f42011-11-14 19:01:09 +00002703 // Copy the integer registers that have not been used for argument passing
2704 // to the argument register save area. For O32, the save area is allocated
2705 // in the caller's stack frame, while for N32/64, it is allocated in the
2706 // callee's stack frame.
2707 for (int StackOffset = RegSlotOffset;
2708 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
2709 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
2710 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2711 MVT::getIntegerVT(RegSize * 8));
2712 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002713 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2714 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002715 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002716 }
2717 }
2718
Akira Hatanaka43299772011-05-20 23:22:14 +00002719 MipsFI->setLastInArgFI(LastFI);
2720
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002721 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002722 // the size of Ins and InVals. This only happens when on varg functions
2723 if (!OutChains.empty()) {
2724 OutChains.push_back(Chain);
2725 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2726 &OutChains[0], OutChains.size());
2727 }
2728
Dan Gohman98ca4f22009-08-05 01:29:28 +00002729 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002730}
2731
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002732//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002733// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002734//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002735
Dan Gohman98ca4f22009-08-05 01:29:28 +00002736SDValue
2737MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002738 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002739 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002740 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002741 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002742
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002743 // CCValAssign - represent the assignment of
2744 // the return value to a location
2745 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002746
2747 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002748 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2749 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002750
Dan Gohman98ca4f22009-08-05 01:29:28 +00002751 // Analize return values.
2752 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002753
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002754 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002755 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002756 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002757 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002758 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002759 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002760 }
2761
Dan Gohman475871a2008-07-27 21:46:04 +00002762 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002763
2764 // Copy the result values into the output registers.
2765 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2766 CCValAssign &VA = RVLocs[i];
2767 assert(VA.isRegLoc() && "Can only return in registers!");
2768
Akira Hatanaka82099682011-12-19 19:52:25 +00002769 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002770
2771 // guarantee that all emitted copies are
2772 // stuck together, avoiding something bad
2773 Flag = Chain.getValue(1);
2774 }
2775
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002776 // The mips ABIs for returning structs by value requires that we copy
2777 // the sret argument into $v0 for the return. We saved the argument into
2778 // a virtual register in the entry block, so now we copy the value out
2779 // and into $v0.
2780 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2781 MachineFunction &MF = DAG.getMachineFunction();
2782 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2783 unsigned Reg = MipsFI->getSRetReturnReg();
2784
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002785 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002786 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002787 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002788
Dale Johannesena05dca42009-02-04 23:02:30 +00002789 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002790 Flag = Chain.getValue(1);
2791 }
2792
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002793 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002794 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002795 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002796 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002797 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002798 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002799 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002800}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002801
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002802//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002803// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002804//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002805
2806/// getConstraintType - Given a constraint letter, return the type of
2807/// constraint it is for this target.
2808MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002809getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002810{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002811 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002812 // GCC config/mips/constraints.md
2813 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002814 // 'd' : An address register. Equivalent to r
2815 // unless generating MIPS16 code.
2816 // 'y' : Equivalent to r; retained for
2817 // backwards compatibility.
2818 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002819 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002820 switch (Constraint[0]) {
2821 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002822 case 'd':
2823 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002824 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002825 return C_RegisterClass;
2826 break;
2827 }
2828 }
2829 return TargetLowering::getConstraintType(Constraint);
2830}
2831
John Thompson44ab89e2010-10-29 17:29:13 +00002832/// Examine constraint type and operand type and determine a weight value.
2833/// This object must already have been set up with the operand type
2834/// and the current alternative constraint selected.
2835TargetLowering::ConstraintWeight
2836MipsTargetLowering::getSingleConstraintMatchWeight(
2837 AsmOperandInfo &info, const char *constraint) const {
2838 ConstraintWeight weight = CW_Invalid;
2839 Value *CallOperandVal = info.CallOperandVal;
2840 // If we don't have a value, we can't do a match,
2841 // but allow it at the lowest weight.
2842 if (CallOperandVal == NULL)
2843 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002844 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002845 // Look at the constraint type.
2846 switch (*constraint) {
2847 default:
2848 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2849 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002850 case 'd':
2851 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002852 if (type->isIntegerTy())
2853 weight = CW_Register;
2854 break;
2855 case 'f':
2856 if (type->isFloatTy())
2857 weight = CW_Register;
2858 break;
2859 }
2860 return weight;
2861}
2862
Eric Christopher38d64262011-06-29 19:33:04 +00002863/// Given a register class constraint, like 'r', if this corresponds directly
2864/// to an LLVM register class, return a register of 0 and the register class
2865/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002866std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002867getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002868{
2869 if (Constraint.size() == 1) {
2870 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002871 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2872 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002873 case 'r':
2874 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002875 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002876 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002877 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002878 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002879 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
2880 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Eric Christopher314aff12011-06-29 19:04:31 +00002881 break;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002882 }
2883 }
2884 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2885}
2886
Dan Gohman6520e202008-10-18 02:06:02 +00002887bool
2888MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2889 // The Mips target isn't yet aware of offsets.
2890 return false;
2891}
Evan Chengeb2f9692009-10-27 19:56:55 +00002892
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002893bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2894 if (VT != MVT::f32 && VT != MVT::f64)
2895 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002896 if (Imm.isNegZero())
2897 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002898 return Imm.isZero();
2899}