blob: b7efe1bd5c0921d60ffceb80c10c09f5ee3be78a [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
53// Break imm's up into two pieces: an immediate + a left shift.
54// This uses thumb_immshifted to match and thumb_immshifted_val and
55// thumb_immshifted_shamt to get the val/shift pieces.
56def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
77// t_addrmode_rr := reg + reg
78//
79def t_addrmode_rr : Operand<i32>,
80 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
81 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000082 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000083}
84
Evan Chengc38f2bc2007-01-23 22:59:13 +000085// t_addrmode_s4 := reg + reg
86// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000087//
Evan Chengc38f2bc2007-01-23 22:59:13 +000088def t_addrmode_s4 : Operand<i32>,
89 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
90 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000091 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000092}
Evan Chengc38f2bc2007-01-23 22:59:13 +000093
94// t_addrmode_s2 := reg + reg
95// reg + imm5 * 2
96//
97def t_addrmode_s2 : Operand<i32>,
98 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
99 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000100 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000101}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000102
103// t_addrmode_s1 := reg + reg
104// reg + imm5
105//
106def t_addrmode_s1 : Operand<i32>,
107 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
108 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000109 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000110}
111
112// t_addrmode_sp := sp + imm8 * 4
113//
114def t_addrmode_sp : Operand<i32>,
115 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
116 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000117 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000118}
119
120//===----------------------------------------------------------------------===//
121// Miscellaneous Instructions.
122//
123
Jim Grosbach4642ad32010-02-22 23:10:38 +0000124// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
125// from removing one half of the matched pairs. That breaks PEI, which assumes
126// these will always be in pairs, and asserts if it finds otherwise. Better way?
127let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000128def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000129 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
130 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
131 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000132
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000133def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000134 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
135 [(ARMcallseq_start imm:$amt)]>,
136 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000137}
Evan Cheng44bec522007-05-15 01:29:07 +0000138
Johnny Chenbd2c6232010-02-25 03:28:51 +0000139def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
140 [/* For disassembly only; pattern left blank */]>,
141 T1Encoding<0b101111> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000142 // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000143 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000144 let Inst{7-0} = 0x00;
Johnny Chenbd2c6232010-02-25 03:28:51 +0000145}
146
Johnny Chend86d2692010-02-25 17:51:03 +0000147def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
148 [/* For disassembly only; pattern left blank */]>,
149 T1Encoding<0b101111> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000150 // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000151 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000152 let Inst{7-0} = 0x10;
Johnny Chend86d2692010-02-25 17:51:03 +0000153}
154
155def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
156 [/* For disassembly only; pattern left blank */]>,
157 T1Encoding<0b101111> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000158 // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000159 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000160 let Inst{7-0} = 0x20;
Johnny Chend86d2692010-02-25 17:51:03 +0000161}
162
163def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
164 [/* For disassembly only; pattern left blank */]>,
165 T1Encoding<0b101111> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000166 // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000167 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000168 let Inst{7-0} = 0x30;
Johnny Chend86d2692010-02-25 17:51:03 +0000169}
170
171def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
172 [/* For disassembly only; pattern left blank */]>,
173 T1Encoding<0b101111> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000174 // A8.6.157
Johnny Chend86d2692010-02-25 17:51:03 +0000175 let Inst{9-8} = 0b11;
Bill Wendlinga8981662010-11-19 22:02:18 +0000176 let Inst{7-0} = 0x40;
Johnny Chend86d2692010-02-25 17:51:03 +0000177}
178
179def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
180 [/* For disassembly only; pattern left blank */]>,
181 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000182 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000183 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000184 let Inst{4} = 1;
185 let Inst{3} = 1; // Big-Endian
186 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000187}
188
189def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
190 [/* For disassembly only; pattern left blank */]>,
191 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000192 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000193 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000194 let Inst{4} = 1;
195 let Inst{3} = 0; // Little-Endian
196 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000197}
198
Johnny Chenc6f7b272010-02-11 18:12:29 +0000199// The i32imm operand $val can be used by a debugger to store more information
200// about the breakpoint.
Bill Wendlingba46dc02010-11-19 22:06:18 +0000201def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000202 [/* For disassembly only; pattern left blank */]>,
203 T1Encoding<0b101111> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000204 // A8.6.22
Bill Wendlingba46dc02010-11-19 22:06:18 +0000205 bits<8> val;
Johnny Chenc6f7b272010-02-11 18:12:29 +0000206 let Inst{9-8} = 0b10;
Bill Wendlingba46dc02010-11-19 22:06:18 +0000207 let Inst{7-0} = val;
Johnny Chenc6f7b272010-02-11 18:12:29 +0000208}
209
Johnny Chen93042d12010-03-02 18:14:57 +0000210// Change Processor State is a system instruction -- for disassembly only.
211// The singleton $opt operand contains the following information:
212// opt{4-0} = mode ==> don't care
213// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
214// opt{8-6} = AIF from Inst{2-0}
215// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
216//
217// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
218// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000219def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000220 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000221 T1Misc<0b0110011> {
222 // A8.6.38 & B6.1.1
223 let Inst{3} = 0; // FIXME: Finish encoding.
224}
Johnny Chen93042d12010-03-02 18:14:57 +0000225
Evan Cheng35d6c412009-08-04 23:47:55 +0000226// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000227let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000228def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000229 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000230 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000231 // A8.6.6 Rm = pc
232 bits<3> dst;
233 let Inst{6-3} = 0b1111;
234 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000235}
Evan Chenga8e29892007-01-19 07:51:42 +0000236
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000237// PC relative add.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000238def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000239 "add\t$dst, pc, $rhs", []>,
240 T1Encoding<{1,0,1,0,0,?}> {
241 // A6.2 & A8.6.10
242 bits<3> dst;
243 bits<8> rhs;
244 let Inst{10-8} = dst;
245 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000246}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000247
Bill Wendling0ae28e42010-11-19 22:37:33 +0000248// ADD <Rd>, sp, #<imm8>
249// This is rematerializable, which is particularly useful for taking the
250// address of locals.
251let isReMaterializable = 1 in
252def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
253 "add\t$dst, $sp, $rhs", []>,
254 T1Encoding<{1,0,1,0,1,?}> {
255 // A6.2 & A8.6.8
256 bits<3> dst;
257 bits<8> rhs;
258 let Inst{10-8} = dst;
259 let Inst{7-0} = rhs;
260}
261
262// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000263def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000264 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000265 T1Misc<{0,0,0,0,0,?,?}> {
266 // A6.2.5 & A8.6.8
267 bits<7> rhs;
268 let Inst{6-0} = rhs;
269}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000270
Bill Wendling0ae28e42010-11-19 22:37:33 +0000271// SUB sp, sp, #<imm7>
272// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000273def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000274 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000275 T1Misc<{0,0,0,0,1,?,?}> {
276 // A6.2.5 & A8.6.214
277 bits<7> rhs;
278 let Inst{6-0} = rhs;
279}
Evan Cheng86198642009-08-07 00:34:42 +0000280
Bill Wendling0ae28e42010-11-19 22:37:33 +0000281// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000282def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000283 "add\t$dst, $rhs", []>,
284 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000285 // A8.6.9 Encoding T1
286 bits<4> dst;
287 let Inst{7} = dst{3};
288 let Inst{6-3} = 0b1101;
289 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000290}
Evan Cheng86198642009-08-07 00:34:42 +0000291
Bill Wendling0ae28e42010-11-19 22:37:33 +0000292// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000293def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000294 "add\t$dst, $rhs", []>,
295 T1Special<{0,0,?,?}> {
296 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000297 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000298 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000299 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000300 let Inst{2-0} = 0b101;
301}
Evan Cheng86198642009-08-07 00:34:42 +0000302
Evan Chenga8e29892007-01-19 07:51:42 +0000303//===----------------------------------------------------------------------===//
304// Control Flow Instructions.
305//
306
Jim Grosbachc732adf2009-09-30 01:35:11 +0000307let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000308 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
309 [(ARMretflag)]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000310 T1Special<{1,1,0,?}> {
311 // A6.2.3 & A8.6.25
Johnny Chend68e1192009-12-15 17:24:14 +0000312 let Inst{6-3} = 0b1110; // Rm = lr
Bill Wendling602890d2010-11-19 01:33:10 +0000313 let Inst{2-0} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +0000314 }
Bill Wendling602890d2010-11-19 01:33:10 +0000315
Evan Cheng9d945f72007-02-01 01:49:46 +0000316 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000317 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
318 IIC_Br, "bx\t$Rm",
319 []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000320 T1Special<{1,1,0,?}> {
321 // A6.2.3 & A8.6.25
Bill Wendling602890d2010-11-19 01:33:10 +0000322 bits<4> Rm;
323 let Inst{6-3} = Rm;
324 let Inst{2-0} = 0b000;
325 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000326}
Evan Chenga8e29892007-01-19 07:51:42 +0000327
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000328// Indirect branches
329let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000330 def tBRIND : TI<(outs), (ins GPR:$Rm), IIC_Br, "mov\tpc, $Rm",
331 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000332 T1Special<{1,0,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000333 // A8.6.97
Bill Wendling602890d2010-11-19 01:33:10 +0000334 bits<4> Rm;
Bill Wendling849f2e32010-11-29 00:18:15 +0000335 let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc
Bill Wendling602890d2010-11-19 01:33:10 +0000336 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000337 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000338 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000339}
340
Evan Chenga8e29892007-01-19 07:51:42 +0000341// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000342let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
343 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000344def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000345 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000346 "pop${p}\t$regs", []>,
347 T1Misc<{1,1,0,?,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000348 // A8.6.121
Bill Wendling602890d2010-11-19 01:33:10 +0000349 bits<16> regs;
Bill Wendling849f2e32010-11-29 00:18:15 +0000350 let Inst{8} = regs{15}; // registers = P:'0000000':register_list
Bill Wendling602890d2010-11-19 01:33:10 +0000351 let Inst{7-0} = regs{7-0};
352}
Evan Chenga8e29892007-01-19 07:51:42 +0000353
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000354let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000355 Defs = [R0, R1, R2, R3, R12, LR,
356 D0, D1, D2, D3, D4, D5, D6, D7,
357 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000358 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000359 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000360 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000361 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000362 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000363 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000364 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000365
Evan Chengb6207242009-08-01 00:16:10 +0000366 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000367 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000368 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000369 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000370 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000371 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000372
Evan Chengb6207242009-08-01 00:16:10 +0000373 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000374 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000375 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000376 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000377 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
378 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000379
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000380 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000381 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000382 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000383 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000384 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000385 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000386 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000387}
388
389// On Darwin R9 is call-clobbered.
390let isCall = 1,
391 Defs = [R0, R1, R2, R3, R9, R12, LR,
392 D0, D1, D2, D3, D4, D5, D6, D7,
393 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000394 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000395 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000396 def tBLr9 : TIx2<0b11110, 0b11, 1,
Bill Wendling849f2e32010-11-29 00:18:15 +0000397 (outs), (ins pred:$p, i32imm:$func, variable_ops), IIC_Br,
398 "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000399 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000400 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000401
Evan Chengb6207242009-08-01 00:16:10 +0000402 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000403 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Bill Wendling849f2e32010-11-29 00:18:15 +0000404 (outs), (ins pred:$p, i32imm:$func, variable_ops), IIC_Br,
405 "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000406 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000407 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000408
Evan Chengb6207242009-08-01 00:16:10 +0000409 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000410 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
411 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000412 [(ARMtcall GPR:$func)]>,
413 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000414 T1Special<{1,1,1,?}> {
415 // A6.2.3 & A8.6.24
416 bits<4> func;
417 let Inst{6-3} = func;
418 let Inst{2-0} = 0b000;
419 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000420
421 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000422 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000423 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000424 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000425 "mov\tlr, pc\n\tbx\t$func",
426 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000427 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000428}
429
Evan Chengffbacca2007-07-21 00:34:19 +0000430let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000431 let isBarrier = 1 in {
432 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000433 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000434 "b\t$target", [(br bb:$target)]>,
435 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000436
Evan Cheng225dfe92007-01-30 01:13:37 +0000437 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000438 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000439 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000440 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000441
Chris Lattner4d1189f2010-11-01 00:46:16 +0000442 let isCodeGenOnly = 1 in
David Goodwin5e47a9a2009-06-30 18:04:13 +0000443 def tBR_JTr : T1JTI<(outs),
444 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +0000445 IIC_Br, "mov\tpc, $target\n\t.align\t2$jt",
Johnny Chenbbc71b22009-12-16 02:32:54 +0000446 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
447 Encoding16 {
448 let Inst{15-7} = 0b010001101;
449 let Inst{2-0} = 0b111;
450 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000451 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000452}
453
Evan Chengc85e8322007-07-05 07:13:32 +0000454// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000455// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000456let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000457 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000458 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000459 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
460 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000461
Evan Chengde17fb62009-10-31 23:46:45 +0000462// Compare and branch on zero / non-zero
463let isBranch = 1, isTerminator = 1 in {
Bill Wendling12280382010-11-19 23:14:32 +0000464 def tCBZ : T1I<(outs), (ins tGPR:$Rn, brtarget:$target), IIC_Br,
465 "cbz\t$Rn, $target", []>,
466 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000467 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000468 bits<6> target;
469 bits<3> Rn;
470 let Inst{9} = target{5};
471 let Inst{7-3} = target{4-0};
472 let Inst{2-0} = Rn;
473 }
Evan Chengde17fb62009-10-31 23:46:45 +0000474
475 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000476 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000477 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000478 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000479 bits<6> target;
480 bits<3> Rn;
481 let Inst{9} = target{5};
482 let Inst{7-3} = target{4-0};
483 let Inst{2-0} = Rn;
484 }
Evan Chengde17fb62009-10-31 23:46:45 +0000485}
486
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000487// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
488// A8.6.16 B: Encoding T1
489// If Inst{11-8} == 0b1111 then SEE SVC
Bill Wendling6179c312010-11-20 00:53:35 +0000490let isCall = 1 in
491def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
492 "svc", "\t$imm", []>, Encoding16 {
493 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000494 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000495 let Inst{11-8} = 0b1111;
496 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000497}
498
Evan Chengfb3611d2010-05-11 07:26:32 +0000499// A8.6.16 B: Encoding T1
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000500// If Inst{11-8} == 0b1110 then UNDEFINED
Evan Chengfb3611d2010-05-11 07:26:32 +0000501let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000502def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000503 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000504 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000505}
506
Evan Chenga8e29892007-01-19 07:51:42 +0000507//===----------------------------------------------------------------------===//
508// Load Store Instructions.
509//
510
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000511let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000512def tLDR : T1pI4<(outs tGPR:$Rt), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
Bill Wendling849f2e32010-11-29 00:18:15 +0000513 "ldr", "\t$Rt, $addr",
514 [(set tGPR:$Rt, (load t_addrmode_s4:$addr))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000515 T1LdSt<0b100>;
Bill Wendling6179c312010-11-20 00:53:35 +0000516
Evan Cheng0e55fd62010-09-30 01:08:25 +0000517def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000518 "ldr", "\t$dst, $addr",
519 []>,
520 T1LdSt4Imm<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000521
Evan Cheng0e55fd62010-09-30 01:08:25 +0000522def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000523 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000524 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
525 T1LdSt<0b110>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000526def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000527 "ldrb", "\t$dst, $addr",
528 []>,
529 T1LdSt1Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000530
Evan Cheng0e55fd62010-09-30 01:08:25 +0000531def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000532 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000533 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
534 T1LdSt<0b101>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000535def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000536 "ldrh", "\t$dst, $addr",
537 []>,
538 T1LdSt2Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000539
Evan Cheng2f297df2009-07-11 07:08:13 +0000540let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000541def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000542 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000543 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
544 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000545
Evan Cheng2f297df2009-07-11 07:08:13 +0000546let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000547def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000548 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000549 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
550 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000551
Dan Gohman15511cf2008-12-03 18:15:48 +0000552let canFoldAsLoad = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000553def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000554 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000555 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
556 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000557
Evan Cheng8e59ea92007-02-07 00:06:56 +0000558// Special instruction for restore. It cannot clobber condition register
559// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000560let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000561def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000562 "ldr", "\t$dst, $addr", []>,
563 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000564
Evan Cheng012f2d92007-01-24 08:53:17 +0000565// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000566// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000567let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000568def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000569 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000570 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
571 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000572
573// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000574let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
575 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000576def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000577 "ldr", "\t$dst, $addr", []>,
578 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000579
Evan Cheng0e55fd62010-09-30 01:08:25 +0000580def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000581 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000582 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
583 T1LdSt<0b000>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000584def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000585 "str", "\t$src, $addr",
586 []>,
587 T1LdSt4Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000588
Evan Cheng0e55fd62010-09-30 01:08:25 +0000589def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000590 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000591 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
592 T1LdSt<0b010>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000593def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000594 "strb", "\t$src, $addr",
595 []>,
596 T1LdSt1Imm<{0,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000597
Evan Cheng0e55fd62010-09-30 01:08:25 +0000598def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000599 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000600 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
601 T1LdSt<0b001>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000602def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000603 "strh", "\t$src, $addr",
604 []>,
605 T1LdSt2Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000606
Evan Cheng0e55fd62010-09-30 01:08:25 +0000607def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000608 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000609 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
610 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000611
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000612let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000613// Special instruction for spill. It cannot clobber condition register
614// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng0e55fd62010-09-30 01:08:25 +0000615def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000616 "str", "\t$src, $addr", []>,
617 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000618}
619
620//===----------------------------------------------------------------------===//
621// Load / store multiple Instructions.
622//
623
Bill Wendling6c470b82010-11-13 09:09:38 +0000624multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
625 InstrItinClass itin_upd, bits<6> T1Enc,
626 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000627 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000628 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000629 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000630 T1Encoding<T1Enc> {
631 bits<3> Rn;
632 bits<8> regs;
633 let Inst{10-8} = Rn;
634 let Inst{7-0} = regs;
635 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000636 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000637 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000638 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000639 T1Encoding<T1Enc> {
640 bits<3> Rn;
641 bits<8> regs;
642 let Inst{10-8} = Rn;
643 let Inst{7-0} = regs;
644 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000645}
646
Bill Wendling73fe34a2010-11-16 01:16:36 +0000647// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000648let neverHasSideEffects = 1 in {
649
650let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
651defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
652 {1,1,0,0,1,?}, 1>;
653
654let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
655defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
656 {1,1,0,0,0,?}, 0>;
657
658} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000659
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000660let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000661def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000662 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000663 "pop${p}\t$regs", []>,
664 T1Misc<{1,1,0,?,?,?,?}> {
665 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000666 let Inst{8} = regs{15};
667 let Inst{7-0} = regs{7-0};
668}
Evan Cheng4b322e52009-08-11 21:11:32 +0000669
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000670let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000671def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000672 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000673 "push${p}\t$regs", []>,
674 T1Misc<{0,1,0,?,?,?,?}> {
675 bits<16> regs;
676 let Inst{8} = regs{14};
677 let Inst{7-0} = regs{7-0};
678}
Evan Chenga8e29892007-01-19 07:51:42 +0000679
680//===----------------------------------------------------------------------===//
681// Arithmetic Instructions.
682//
683
David Goodwinc9ee1182009-06-25 22:49:55 +0000684// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000685let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000686def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000687 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000688 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendling95a6d172010-11-20 01:00:29 +0000689 T1DataProcessing<0b0101> {
690 // A8.6.2
691 bits<3> lhs;
692 bits<3> rhs;
693 let Inst{5-3} = lhs;
694 let Inst{2-0} = rhs;
695}
Evan Cheng53d7dba2007-01-27 00:07:15 +0000696
David Goodwinc9ee1182009-06-25 22:49:55 +0000697// Add immediate
Bill Wendling95a6d172010-11-20 01:00:29 +0000698def tADDi3 : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, i32imm:$imm3), IIC_iALUi,
699 "add", "\t$Rd, $Rn, $imm3",
700 [(set tGPR:$Rd, (add tGPR:$Rn, imm0_7:$imm3))]>,
701 T1General<0b01110> {
702 // A8.6.4 T1
703 bits<3> Rd;
704 bits<3> Rn;
705 bits<3> imm3;
706 let Inst{8-6} = imm3;
707 let Inst{5-3} = Rn;
708 let Inst{2-0} = Rd;
709}
Evan Chenga8e29892007-01-19 07:51:42 +0000710
David Goodwin5d598aa2009-08-19 18:00:44 +0000711def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000712 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000713 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
Bill Wendling95a6d172010-11-20 01:00:29 +0000714 T1General<{1,1,0,?,?}> {
715 // A8.6.4 T2
716 bits<3> lhs;
717 bits<8> rhs;
718 let Inst{10-8} = lhs;
719 let Inst{7-0} = rhs;
720}
Evan Chenga8e29892007-01-19 07:51:42 +0000721
David Goodwinc9ee1182009-06-25 22:49:55 +0000722// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000723let isCommutable = 1 in
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000724def tADDrr : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
725 "add", "\t$Rd, $Rn, $Rm",
726 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>,
727 T1General<0b01100> {
728 // A8.6.6 T1
729 bits<3> Rm;
730 bits<3> Rn;
731 bits<3> Rd;
732 let Inst{8-6} = Rm;
733 let Inst{5-3} = Rn;
734 let Inst{2-0} = Rd;
735}
Evan Chenga8e29892007-01-19 07:51:42 +0000736
Evan Chengcd799b92009-06-12 20:46:18 +0000737let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000738def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000739 "add", "\t$dst, $rhs", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000740 T1Special<{0,0,?,?}> {
741 // A8.6.6 T2
742 bits<4> dst;
743 bits<4> rhs;
744 let Inst{6-3} = rhs;
745 let Inst{7} = dst{3};
746 let Inst{2-0} = dst{2-0};
747}
Evan Chenga8e29892007-01-19 07:51:42 +0000748
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000749// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000750let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000751def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000752 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000753 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000754 T1DataProcessing<0b0000> {
755 // A8.6.12
756 bits<3> rhs;
757 bits<3> dst;
758 let Inst{5-3} = rhs;
759 let Inst{2-0} = dst;
760}
Evan Chenga8e29892007-01-19 07:51:42 +0000761
David Goodwinc9ee1182009-06-25 22:49:55 +0000762// ASR immediate
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000763def tASRri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
764 "asr", "\t$Rd, $Rm, $imm5",
765 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]>,
766 T1General<{0,1,0,?,?}> {
767 // A8.6.14
768 bits<3> Rd;
769 bits<3> Rm;
770 bits<5> imm5;
771 let Inst{10-6} = imm5;
772 let Inst{5-3} = Rm;
773 let Inst{2-0} = Rd;
774}
Evan Chenga8e29892007-01-19 07:51:42 +0000775
David Goodwinc9ee1182009-06-25 22:49:55 +0000776// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000777def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000778 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000779 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000780 T1DataProcessing<0b0100> {
781 // A8.6.15
782 bits<3> rhs;
783 bits<3> dst;
784 let Inst{5-3} = rhs;
785 let Inst{2-0} = dst;
786}
Evan Chenga8e29892007-01-19 07:51:42 +0000787
David Goodwinc9ee1182009-06-25 22:49:55 +0000788// BIC register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000789def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000790 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000791 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
Bill Wendling5cc88a22010-11-20 22:52:33 +0000792 T1DataProcessing<0b1110> {
793 // A8.6.20
794 bits<3> dst;
795 bits<3> rhs;
796 let Inst{5-3} = rhs;
797 let Inst{2-0} = dst;
798}
Evan Chenga8e29892007-01-19 07:51:42 +0000799
David Goodwinc9ee1182009-06-25 22:49:55 +0000800// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000801let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000802//FIXME: Disable CMN, as CCodes are backwards from compare expectations
803// Compare-to-zero still works out, just not the relationals
804//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
805// "cmn", "\t$lhs, $rhs",
806// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
807// T1DataProcessing<0b1011>;
Bill Wendling5cc88a22010-11-20 22:52:33 +0000808def tCMNz : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
809 "cmn", "\t$Rn, $Rm",
810 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>,
811 T1DataProcessing<0b1011> {
812 // A8.6.33
813 bits<3> Rm;
814 bits<3> Rn;
815 let Inst{5-3} = Rm;
816 let Inst{2-0} = Rn;
817}
David Goodwinc9ee1182009-06-25 22:49:55 +0000818}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000819
David Goodwinc9ee1182009-06-25 22:49:55 +0000820// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000821let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000822def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
823 "cmp", "\t$Rn, $imm8",
824 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
825 T1General<{1,0,1,?,?}> {
826 // A8.6.35
827 bits<3> Rn;
828 bits<8> imm8;
829 let Inst{10-8} = Rn;
830 let Inst{7-0} = imm8;
831}
832
833def tCMPzi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
834 "cmp", "\t$Rn, $imm8",
835 [(ARMcmpZ tGPR:$Rn, imm0_255:$imm8)]>,
836 T1General<{1,0,1,?,?}> {
837 // A8.6.35
838 bits<3> Rn;
839 let Inst{10-8} = Rn;
840 let Inst{7-0} = 0x00;
David Goodwinc9ee1182009-06-25 22:49:55 +0000841}
842
843// CMP register
Bill Wendling602890d2010-11-19 01:33:10 +0000844def tCMPr : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
845 "cmp", "\t$Rn, $Rm",
846 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>,
847 T1DataProcessing<0b1010> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000848 // A8.6.36 T1
849 bits<3> Rm;
850 bits<3> Rn;
851 let Inst{5-3} = Rm;
852 let Inst{2-0} = Rn;
853}
854def tCMPzr : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
855 "cmp", "\t$Rn, $Rm",
856 [(ARMcmpZ tGPR:$Rn, tGPR:$Rm)]>,
857 T1DataProcessing<0b1010> {
858 // A8.6.36 T1
Bill Wendling602890d2010-11-19 01:33:10 +0000859 bits<3> Rm;
860 bits<3> Rn;
Bill Wendling602890d2010-11-19 01:33:10 +0000861 let Inst{5-3} = Rm;
862 let Inst{2-0} = Rn;
863}
864
Bill Wendling849f2e32010-11-29 00:18:15 +0000865def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
866 "cmp", "\t$Rn, $Rm", []>,
867 T1Special<{0,1,?,?}> {
868 // A8.6.36 T2
869 bits<4> Rm;
870 bits<4> Rn;
871 let Inst{7} = Rn{3};
872 let Inst{6-3} = Rm;
873 let Inst{2-0} = Rn{2-0};
874}
David Goodwin5d598aa2009-08-19 18:00:44 +0000875def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000876 "cmp", "\t$lhs, $rhs", []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000877 T1Special<{0,1,?,?}> {
878 // A8.6.36 T2
879 bits<4> Rm;
880 bits<4> Rn;
881 let Inst{7} = Rn{3};
882 let Inst{6-3} = Rm;
883 let Inst{2-0} = Rn{2-0};
884}
885
Bill Wendling5cc88a22010-11-20 22:52:33 +0000886} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000887
Evan Chenga8e29892007-01-19 07:51:42 +0000888
David Goodwinc9ee1182009-06-25 22:49:55 +0000889// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000890let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000891def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000892 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000893 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000894 T1DataProcessing<0b0001> {
895 // A8.6.45
896 bits<3> dst;
897 bits<3> rhs;
898 let Inst{5-3} = rhs;
899 let Inst{2-0} = dst;
900}
Evan Chenga8e29892007-01-19 07:51:42 +0000901
David Goodwinc9ee1182009-06-25 22:49:55 +0000902// LSL immediate
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000903def tLSLri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
904 "lsl", "\t$Rd, $Rm, $imm5",
905 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]>,
906 T1General<{0,0,0,?,?}> {
907 // A8.6.88
908 bits<3> Rd;
909 bits<3> Rm;
910 bits<5> imm5;
911 let Inst{10-6} = imm5;
912 let Inst{5-3} = Rm;
913 let Inst{2-0} = Rd;
914}
Evan Chenga8e29892007-01-19 07:51:42 +0000915
David Goodwinc9ee1182009-06-25 22:49:55 +0000916// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000917def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000918 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000919 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000920 T1DataProcessing<0b0010> {
921 // A8.6.89
922 bits<3> dst;
923 bits<3> rhs;
924 let Inst{5-3} = rhs;
925 let Inst{2-0} = dst;
926}
Evan Chenga8e29892007-01-19 07:51:42 +0000927
David Goodwinc9ee1182009-06-25 22:49:55 +0000928// LSR immediate
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000929def tLSRri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
930 "lsr", "\t$Rd, $Rm, $imm5",
931 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]>,
932 T1General<{0,0,1,?,?}> {
933 // A8.6.90
934 bits<3> Rd;
935 bits<3> Rm;
936 bits<5> imm5;
937 let Inst{10-6} = imm5;
938 let Inst{5-3} = Rm;
939 let Inst{2-0} = Rd;
940}
Evan Chenga8e29892007-01-19 07:51:42 +0000941
David Goodwinc9ee1182009-06-25 22:49:55 +0000942// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000943def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000944 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000945 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000946 T1DataProcessing<0b0011> {
947 // A8.6.91
948 bits<3> dst;
949 bits<3> rhs;
950 let Inst{5-3} = rhs;
951 let Inst{2-0} = dst;
952}
Evan Chenga8e29892007-01-19 07:51:42 +0000953
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000954// Move register
Evan Chengc4af4632010-11-17 20:13:28 +0000955let isMoveImm = 1 in
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000956def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi,
957 "mov", "\t$Rd, $imm8",
958 [(set tGPR:$Rd, imm0_255:$imm8)]>,
959 T1General<{1,0,0,?,?}> {
960 // A8.6.96
961 bits<3> Rd;
962 bits<8> imm8;
963 let Inst{10-8} = Rd;
964 let Inst{7-0} = imm8;
965}
Evan Chenga8e29892007-01-19 07:51:42 +0000966
967// TODO: A7-73: MOV(2) - mov setting flag.
968
Evan Chengcd799b92009-06-12 20:46:18 +0000969let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000970// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000971def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000972 "mov\t$dst, $src", []>,
973 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000974let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000975def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000976 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000977 let Inst{15-6} = 0b0000000000;
978}
Evan Cheng446c4282009-07-11 06:43:01 +0000979
980// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000981def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000982 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000983 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000984def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000985 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000986 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000987def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000988 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000989 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +0000990} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000991
David Goodwinc9ee1182009-06-25 22:49:55 +0000992// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000993let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000994def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Johnny Chencb721da2010-03-03 23:15:43 +0000995 "mul", "\t$dst, $rhs, $dst", /* A8.6.105 MUL Encoding T1 */
Johnny Chend68e1192009-12-15 17:24:14 +0000996 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000997 T1DataProcessing<0b1101> {
998 // A8.6.105
999 bits<3> dst;
1000 bits<3> rhs;
1001 let Inst{5-3} = rhs;
1002 let Inst{2-0} = dst;
1003}
Evan Chenga8e29892007-01-19 07:51:42 +00001004
David Goodwinc9ee1182009-06-25 22:49:55 +00001005// move inverse register
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001006def tMVN : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMVNr,
1007 "mvn", "\t$Rd, $Rm",
1008 [(set tGPR:$Rd, (not tGPR:$Rm))]>,
1009 T1DataProcessing<0b1111> {
1010 // A8.6.107
1011 bits<3> Rd;
1012 bits<3> Rm;
1013 let Inst{5-3} = Rm;
1014 let Inst{2-0} = Rd;
1015}
Evan Chenga8e29892007-01-19 07:51:42 +00001016
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001017// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001018let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +00001019def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +00001020 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001021 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001022 T1DataProcessing<0b1100> {
1023 // A8.6.114
1024 bits<3> dst;
1025 bits<3> rhs;
1026 let Inst{5-3} = rhs;
1027 let Inst{2-0} = dst;
1028}
Evan Chenga8e29892007-01-19 07:51:42 +00001029
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001030// Swaps
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001031def tREV : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1032 "rev", "\t$Rd, $Rm",
1033 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001034 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001035 T1Misc<{1,0,1,0,0,0,?}> {
1036 // A8.6.134
1037 bits<3> Rm;
1038 bits<3> Rd;
1039 let Inst{5-3} = Rm;
1040 let Inst{2-0} = Rd;
1041}
Evan Chenga8e29892007-01-19 07:51:42 +00001042
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001043def tREV16 : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1044 "rev16", "\t$Rd, $Rm",
1045 [(set tGPR:$Rd,
1046 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF),
1047 (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00),
1048 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000),
1049 (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001050 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001051 T1Misc<{1,0,1,0,0,1,?}> {
1052 // A8.6.135
1053 bits<3> Rm;
1054 bits<3> Rd;
1055 let Inst{5-3} = Rm;
1056 let Inst{2-0} = Rd;
1057}
Evan Chenga8e29892007-01-19 07:51:42 +00001058
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001059def tREVSH : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1060 "revsh", "\t$Rd, $Rm",
1061 [(set tGPR:$Rd,
Evan Cheng446c4282009-07-11 06:43:01 +00001062 (sext_inreg
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001063 (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)),
1064 (shl tGPR:$Rm, (i32 8))), i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001065 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001066 T1Misc<{1,0,1,0,1,1,?}> {
1067 // A8.6.135
1068 bits<3> Rm;
1069 bits<3> Rd;
1070 let Inst{5-3} = Rm;
1071 let Inst{2-0} = Rd;
1072}
Evan Cheng446c4282009-07-11 06:43:01 +00001073
David Goodwinc9ee1182009-06-25 22:49:55 +00001074// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +00001075def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +00001076 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001077 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
1078 T1DataProcessing<0b0111>;
Evan Cheng446c4282009-07-11 06:43:01 +00001079
1080// negate register
David Goodwin5d598aa2009-08-19 18:00:44 +00001081def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +00001082 "rsb", "\t$dst, $src, #0",
Johnny Chend68e1192009-12-15 17:24:14 +00001083 [(set tGPR:$dst, (ineg tGPR:$src))]>,
1084 T1DataProcessing<0b1001>;
Evan Chenga8e29892007-01-19 07:51:42 +00001085
David Goodwinc9ee1182009-06-25 22:49:55 +00001086// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001087let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001088def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +00001089 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001090 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
1091 T1DataProcessing<0b0110>;
Evan Chenga8e29892007-01-19 07:51:42 +00001092
David Goodwinc9ee1182009-06-25 22:49:55 +00001093// Subtract immediate
David Goodwin5d598aa2009-08-19 18:00:44 +00001094def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +00001095 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001096 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>,
1097 T1General<0b01111>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001098
David Goodwin5d598aa2009-08-19 18:00:44 +00001099def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +00001100 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001101 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
1102 T1General<{1,1,1,?,?}>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001103
David Goodwinc9ee1182009-06-25 22:49:55 +00001104// subtract register
David Goodwin5d598aa2009-08-19 18:00:44 +00001105def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +00001106 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001107 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>,
1108 T1General<0b01101>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001109
1110// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001111
David Goodwinc9ee1182009-06-25 22:49:55 +00001112// sign-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +00001113def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +00001114 "sxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +00001115 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001116 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +00001117 T1Misc<{0,0,1,0,0,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001118
1119// sign-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +00001120def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +00001121 "sxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +00001122 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001123 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +00001124 T1Misc<{0,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +00001125
David Goodwinc9ee1182009-06-25 22:49:55 +00001126// test
Gabor Greif007248b2010-09-14 20:47:43 +00001127let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Evan Cheng5d42c562010-09-29 00:49:25 +00001128def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iTSTr,
Evan Cheng699beba2009-10-27 00:08:59 +00001129 "tst", "\t$lhs, $rhs",
Evan Chengc4af4632010-11-17 20:13:28 +00001130 [(ARMcmpZ (and_su tGPR:$lhs, tGPR:$rhs), 0)]>,
Johnny Chend68e1192009-12-15 17:24:14 +00001131 T1DataProcessing<0b1000>;
Evan Chenga8e29892007-01-19 07:51:42 +00001132
David Goodwinc9ee1182009-06-25 22:49:55 +00001133// zero-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +00001134def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +00001135 "uxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +00001136 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001137 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +00001138 T1Misc<{0,0,1,0,1,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001139
1140// zero-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +00001141def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +00001142 "uxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +00001143 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001144 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Johnny Chend68e1192009-12-15 17:24:14 +00001145 T1Misc<{0,0,1,0,1,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +00001146
1147
Jim Grosbach80dc1162010-02-16 21:23:02 +00001148// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001149// Expanded after instruction selection into a branch sequence.
1150let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001151 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001152 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001153 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001154 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001155
Evan Cheng007ea272009-08-12 05:17:19 +00001156
1157// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +00001158let neverHasSideEffects = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001159def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001160 "mov", "\t$dst, $rhs", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +00001161 T1Special<{1,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +00001162
Evan Chengc4af4632010-11-17 20:13:28 +00001163let isMoveImm = 1 in
Jim Grosbach41527782010-02-09 19:51:37 +00001164def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +00001165 "mov", "\t$dst, $rhs", []>,
1166 T1General<{1,0,0,?,?}>;
Owen Andersonf523e472010-09-23 23:45:25 +00001167} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +00001168
Evan Chenga8e29892007-01-19 07:51:42 +00001169// tLEApcrel - Load a pc-relative address into a register without offending the
1170// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001171let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +00001172let isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001173def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +00001174 "adr$p\t$dst, #$label", []>,
1175 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chenga8e29892007-01-19 07:51:42 +00001176
Jim Grosbacha967d112010-06-21 21:27:27 +00001177} // neverHasSideEffects
Evan Chenga1efbbd2009-08-14 00:32:16 +00001178def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001179 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Johnny Chend68e1192009-12-15 17:24:14 +00001180 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>,
1181 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chengd85ac4d2007-01-27 02:29:45 +00001182
Evan Chenga8e29892007-01-19 07:51:42 +00001183//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001184// TLS Instructions
1185//
1186
1187// __aeabi_read_tp preserves the registers r1-r3.
1188let isCall = 1,
1189 Defs = [R0, LR] in {
Johnny Chend68e1192009-12-15 17:24:14 +00001190 def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
1191 "bl\t__aeabi_read_tp",
1192 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001193}
1194
Jim Grosbachd1228742009-12-01 18:10:36 +00001195// SJLJ Exception handling intrinsics
1196// eh_sjlj_setjmp() is an instruction sequence to store the return
1197// address and save #0 in R0 for the non-longjmp case.
1198// Since by its nature we may be coming from some other function to get
1199// here, and we're using the stack frame for the containing function to
1200// save/restore registers, we can't keep anything live in regs across
1201// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
1202// when we get here from a longjmp(). We force everthing out of registers
1203// except for our own input by listing the relevant registers in Defs. By
1204// doing so, we also cause the prologue/epilogue code to actively preserve
1205// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00001206// $val is a scratch register for our use.
Jim Grosbachd1228742009-12-01 18:10:36 +00001207let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00001208 [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ], hasSideEffects = 1,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001209 isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00001210 def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00001211 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00001212 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachd1228742009-12-01 18:10:36 +00001213}
Jim Grosbach5eb19512010-05-22 01:06:18 +00001214
1215// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001216let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Jim Grosbach5eb19512010-05-22 01:06:18 +00001217 Defs = [ R7, LR, SP ] in {
1218def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
1219 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00001220 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00001221 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1222 Requires<[IsThumb, IsDarwin]>;
1223}
1224
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001225//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001226// Non-Instruction Patterns
1227//
1228
Evan Cheng892837a2009-07-10 02:09:04 +00001229// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001230def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1231 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1232def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001233 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001234def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1235 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001236
1237// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001238def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1239 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1240def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1241 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1242def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1243 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001244
Evan Chenga8e29892007-01-19 07:51:42 +00001245// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001246def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1247def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001248
Evan Chengd85ac4d2007-01-27 02:29:45 +00001249// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001250def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1251 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001252
Evan Chenga8e29892007-01-19 07:51:42 +00001253// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001254def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001255 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001256def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001257 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001258
1259def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001260 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001261def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001262 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001263
1264// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001265def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1266 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1267def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1268 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001269
1270// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +00001271def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
1272 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001273
Evan Chengb60c02e2007-01-26 19:13:16 +00001274// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +00001275def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1276def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1277def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001278
Evan Cheng0e87e232009-08-28 00:31:43 +00001279// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001280// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001281def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001282 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001283 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001284def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001285 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001286 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001287
Evan Cheng0e87e232009-08-28 00:31:43 +00001288def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1289 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1290def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1291 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001292
Evan Chenga8e29892007-01-19 07:51:42 +00001293// Large immediate handling.
1294
1295// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001296def : T1Pat<(i32 thumb_immshifted:$src),
1297 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1298 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001299
Evan Cheng9cb9e672009-06-27 02:26:13 +00001300def : T1Pat<(i32 imm0_255_comp:$src),
1301 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001302
1303// Pseudo instruction that combines ldr from constpool and add pc. This should
1304// be expanded into two instructions late to allow if-conversion and
1305// scheduling.
1306let isReMaterializable = 1 in
1307def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001308 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001309 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1310 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001311 Requires<[IsThumb, IsThumb1Only]>;