blob: a7652f670a908f5868d8c6450359d99c70d2bd4a [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Owen Andersone234d022011-08-24 17:21:43 +000022 let DecoderMethod = "DecodeITCond";
Evan Cheng06e16582009-07-10 01:54:42 +000023}
24
25// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000026def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000027def it_mask : Operand<i32> {
28 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000029 let ParserMatchClass = it_mask_asmoperand;
Owen Andersonf4408202011-08-24 22:40:22 +000030 let DecoderMethod = "DecodeITMask";
Evan Cheng06e16582009-07-10 01:54:42 +000031}
32
Anton Korobeynikov52237112009-06-17 18:13:58 +000033// Shifted operands. No register controlled shifts for Thumb2.
34// Note: We do not support rrx shifted operands yet.
35def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000036 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000037 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000038 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000039 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000040 let MIOperandInfo = (ops rGPR, i32imm);
Owen Anderson2c9f8352011-08-22 23:10:16 +000041 let DecoderMethod = "DecodeSORegImmOperand";
Anton Korobeynikov52237112009-06-17 18:13:58 +000042}
43
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
45def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000046 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000047}]>;
48
Evan Chengf49810c2009-06-23 17:48:47 +000049// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
50def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000051 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000052}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000053
Evan Chengf49810c2009-06-23 17:48:47 +000054// t2_so_imm - Match a 32-bit immediate operand, which is an
55// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000056// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000057def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000058def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
59 return ARM_AM::getT2SOImmVal(Imm) != -1;
60 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000061 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000062 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000063 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000064}
Anton Korobeynikov52237112009-06-17 18:13:58 +000065
Jim Grosbach64171712010-02-16 21:07:46 +000066// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000067// of a t2_so_imm.
68def t2_so_imm_not : Operand<i32>,
69 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000070 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
71}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000072
73// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
74def t2_so_imm_neg : Operand<i32>,
75 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000076 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000077}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000078
Evan Chenga67efd12009-06-23 19:39:13 +000079/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
Owen Anderson6d746312011-08-08 20:42:17 +000080def imm1_31 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +000081 return (int32_t)Imm >= 1 && (int32_t)Imm < 32;
Evan Chenga67efd12009-06-23 19:39:13 +000082}]>;
83
Evan Chengf49810c2009-06-23 17:48:47 +000084/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000085def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000086 ImmLeaf<i32, [{
87 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000088}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000089
Jim Grosbach64171712010-02-16 21:07:46 +000090def imm0_4095_neg : PatLeaf<(i32 imm), [{
91 return (uint32_t)(-N->getZExtValue()) < 4096;
92}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000093
Evan Chengfa2ea1a2009-08-04 01:41:15 +000094def imm0_255_neg : PatLeaf<(i32 imm), [{
95 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000096}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000097
Jim Grosbach502e0aa2010-07-14 17:45:16 +000098def imm0_255_not : PatLeaf<(i32 imm), [{
99 return (uint32_t)(~N->getZExtValue()) < 255;
100}], imm_comp_XFORM>;
101
Andrew Trickd49ffe82011-04-29 14:18:15 +0000102def lo5AllOne : PatLeaf<(i32 imm), [{
103 // Returns true if all low 5-bits are 1.
104 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
105}]>;
106
Evan Cheng055b0312009-06-29 07:51:04 +0000107// Define Thumb2 specific addressing modes.
108
109// t2addrmode_imm12 := reg + imm12
110def t2addrmode_imm12 : Operand<i32>,
111 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000112 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000113 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000114 let DecoderMethod = "DecodeT2AddrModeImm12";
Evan Cheng055b0312009-06-29 07:51:04 +0000115 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
116}
117
Owen Andersonc9bd4962011-03-18 17:42:55 +0000118// t2ldrlabel := imm12
119def t2ldrlabel : Operand<i32> {
120 let EncoderMethod = "getAddrModeImm12OpValue";
121}
122
123
Owen Andersona838a252010-12-14 00:36:49 +0000124// ADR instruction labels.
125def t2adrlabel : Operand<i32> {
126 let EncoderMethod = "getT2AdrLabelOpValue";
127}
128
129
Johnny Chen0635fc52010-03-04 17:40:44 +0000130// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000131def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000132def t2addrmode_imm8 : Operand<i32>,
133 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
134 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000135 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000136 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000137 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000138 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
139}
140
Evan Cheng6d94f112009-07-03 00:06:39 +0000141def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000142 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
143 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000144 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000145 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000146 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000147}
148
Evan Cheng5c874172009-07-09 22:21:59 +0000149// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000150def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000151 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000152 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000153 let DecoderMethod = "DecodeT2AddrModeImm8s4";
David Goodwin6647cea2009-06-30 22:50:01 +0000154 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
155}
156
Johnny Chenae1757b2010-03-11 01:13:36 +0000157def t2am_imm8s4_offset : Operand<i32> {
158 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Owen Anderson14c903a2011-08-04 23:18:05 +0000159 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000160}
161
Evan Chengcba962d2009-07-09 20:40:44 +0000162// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000163def t2addrmode_so_reg : Operand<i32>,
164 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
165 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000166 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000167 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000168 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000169}
170
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000171// t2addrmode_reg := reg
172// Used by load/store exclusive instructions. Useful to enable right assembly
173// parsing and printing. Not used for any codegen matching.
174//
175def t2addrmode_reg : Operand<i32> {
176 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000177 let DecoderMethod = "DecodeGPRRegisterClass";
Cameron Zwarichd6ffcd82011-05-17 23:26:20 +0000178 let MIOperandInfo = (ops GPR);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000179}
Evan Cheng055b0312009-06-29 07:51:04 +0000180
Anton Korobeynikov52237112009-06-17 18:13:58 +0000181//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000182// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000183//
184
Owen Andersona99e7782010-11-15 18:45:17 +0000185
186class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000187 string opc, string asm, list<dag> pattern>
188 : T2I<oops, iops, itin, opc, asm, pattern> {
189 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000190 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000191
Jim Grosbach86386922010-12-08 22:10:43 +0000192 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000193 let Inst{26} = imm{11};
194 let Inst{14-12} = imm{10-8};
195 let Inst{7-0} = imm{7-0};
196}
197
Owen Andersonbb6315d2010-11-15 19:58:36 +0000198
Owen Andersona99e7782010-11-15 18:45:17 +0000199class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
200 string opc, string asm, list<dag> pattern>
201 : T2sI<oops, iops, itin, opc, asm, pattern> {
202 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000203 bits<4> Rn;
204 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000205
Jim Grosbach86386922010-12-08 22:10:43 +0000206 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000207 let Inst{26} = imm{11};
208 let Inst{14-12} = imm{10-8};
209 let Inst{7-0} = imm{7-0};
210}
211
Owen Andersonbb6315d2010-11-15 19:58:36 +0000212class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
213 string opc, string asm, list<dag> pattern>
214 : T2I<oops, iops, itin, opc, asm, pattern> {
215 bits<4> Rn;
216 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000217
Jim Grosbach86386922010-12-08 22:10:43 +0000218 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000219 let Inst{26} = imm{11};
220 let Inst{14-12} = imm{10-8};
221 let Inst{7-0} = imm{7-0};
222}
223
224
Owen Andersona99e7782010-11-15 18:45:17 +0000225class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
226 string opc, string asm, list<dag> pattern>
227 : T2I<oops, iops, itin, opc, asm, pattern> {
228 bits<4> Rd;
229 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000230
Jim Grosbach86386922010-12-08 22:10:43 +0000231 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000232 let Inst{3-0} = ShiftedRm{3-0};
233 let Inst{5-4} = ShiftedRm{6-5};
234 let Inst{14-12} = ShiftedRm{11-9};
235 let Inst{7-6} = ShiftedRm{8-7};
236}
237
238class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
239 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000240 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000241 bits<4> Rd;
242 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000243
Jim Grosbach86386922010-12-08 22:10:43 +0000244 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000245 let Inst{3-0} = ShiftedRm{3-0};
246 let Inst{5-4} = ShiftedRm{6-5};
247 let Inst{14-12} = ShiftedRm{11-9};
248 let Inst{7-6} = ShiftedRm{8-7};
249}
250
Owen Andersonbb6315d2010-11-15 19:58:36 +0000251class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
252 string opc, string asm, list<dag> pattern>
253 : T2I<oops, iops, itin, opc, asm, pattern> {
254 bits<4> Rn;
255 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000256
Jim Grosbach86386922010-12-08 22:10:43 +0000257 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000258 let Inst{3-0} = ShiftedRm{3-0};
259 let Inst{5-4} = ShiftedRm{6-5};
260 let Inst{14-12} = ShiftedRm{11-9};
261 let Inst{7-6} = ShiftedRm{8-7};
262}
263
Owen Andersona99e7782010-11-15 18:45:17 +0000264class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
265 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000266 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000267 bits<4> Rd;
268 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000269
Jim Grosbach86386922010-12-08 22:10:43 +0000270 let Inst{11-8} = Rd;
271 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000272}
273
274class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
275 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000276 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000277 bits<4> Rd;
278 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000279
Jim Grosbach86386922010-12-08 22:10:43 +0000280 let Inst{11-8} = Rd;
281 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000282}
283
Owen Andersonbb6315d2010-11-15 19:58:36 +0000284class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
285 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000286 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000287 bits<4> Rn;
288 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000289
Jim Grosbach86386922010-12-08 22:10:43 +0000290 let Inst{19-16} = Rn;
291 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000292}
293
Owen Andersona99e7782010-11-15 18:45:17 +0000294
295class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
296 string opc, string asm, list<dag> pattern>
297 : T2I<oops, iops, itin, opc, asm, pattern> {
298 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000299 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000300 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000301
Jim Grosbach86386922010-12-08 22:10:43 +0000302 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000303 let Inst{19-16} = Rn;
304 let Inst{26} = imm{11};
305 let Inst{14-12} = imm{10-8};
306 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000307}
308
Owen Anderson83da6cd2010-11-14 05:37:38 +0000309class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000310 string opc, string asm, list<dag> pattern>
311 : T2sI<oops, iops, itin, opc, asm, pattern> {
312 bits<4> Rd;
313 bits<4> Rn;
314 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000315
Jim Grosbach86386922010-12-08 22:10:43 +0000316 let Inst{11-8} = Rd;
317 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000318 let Inst{26} = imm{11};
319 let Inst{14-12} = imm{10-8};
320 let Inst{7-0} = imm{7-0};
321}
322
Owen Andersonbb6315d2010-11-15 19:58:36 +0000323class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
324 string opc, string asm, list<dag> pattern>
325 : T2I<oops, iops, itin, opc, asm, pattern> {
326 bits<4> Rd;
327 bits<4> Rm;
328 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000329
Jim Grosbach86386922010-12-08 22:10:43 +0000330 let Inst{11-8} = Rd;
331 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000332 let Inst{14-12} = imm{4-2};
333 let Inst{7-6} = imm{1-0};
334}
335
336class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
337 string opc, string asm, list<dag> pattern>
338 : T2sI<oops, iops, itin, opc, asm, pattern> {
339 bits<4> Rd;
340 bits<4> Rm;
341 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000342
Jim Grosbach86386922010-12-08 22:10:43 +0000343 let Inst{11-8} = Rd;
344 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000345 let Inst{14-12} = imm{4-2};
346 let Inst{7-6} = imm{1-0};
347}
348
Owen Anderson5de6d842010-11-12 21:12:40 +0000349class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
350 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000351 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000352 bits<4> Rd;
353 bits<4> Rn;
354 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000355
Jim Grosbach86386922010-12-08 22:10:43 +0000356 let Inst{11-8} = Rd;
357 let Inst{19-16} = Rn;
358 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000359}
360
361class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
362 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000363 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000364 bits<4> Rd;
365 bits<4> Rn;
366 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000367
Jim Grosbach86386922010-12-08 22:10:43 +0000368 let Inst{11-8} = Rd;
369 let Inst{19-16} = Rn;
370 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000371}
372
373class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
374 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000375 : T2I<oops, iops, itin, opc, asm, pattern> {
376 bits<4> Rd;
377 bits<4> Rn;
378 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000379
Jim Grosbach86386922010-12-08 22:10:43 +0000380 let Inst{11-8} = Rd;
381 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000382 let Inst{3-0} = ShiftedRm{3-0};
383 let Inst{5-4} = ShiftedRm{6-5};
384 let Inst{14-12} = ShiftedRm{11-9};
385 let Inst{7-6} = ShiftedRm{8-7};
386}
387
388class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
389 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000390 : T2sI<oops, iops, itin, opc, asm, pattern> {
391 bits<4> Rd;
392 bits<4> Rn;
393 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000394
Jim Grosbach86386922010-12-08 22:10:43 +0000395 let Inst{11-8} = Rd;
396 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000397 let Inst{3-0} = ShiftedRm{3-0};
398 let Inst{5-4} = ShiftedRm{6-5};
399 let Inst{14-12} = ShiftedRm{11-9};
400 let Inst{7-6} = ShiftedRm{8-7};
401}
402
Owen Anderson35141a92010-11-18 01:08:42 +0000403class T2FourReg<dag oops, dag iops, InstrItinClass itin,
404 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000405 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000406 bits<4> Rd;
407 bits<4> Rn;
408 bits<4> Rm;
409 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000410
Jim Grosbach86386922010-12-08 22:10:43 +0000411 let Inst{19-16} = Rn;
412 let Inst{15-12} = Ra;
413 let Inst{11-8} = Rd;
414 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000415}
416
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000417class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
418 dag oops, dag iops, InstrItinClass itin,
419 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000420 : T2I<oops, iops, itin, opc, asm, pattern> {
421 bits<4> RdLo;
422 bits<4> RdHi;
423 bits<4> Rn;
424 bits<4> Rm;
425
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000426 let Inst{31-23} = 0b111110111;
427 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000428 let Inst{19-16} = Rn;
429 let Inst{15-12} = RdLo;
430 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000431 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000432 let Inst{3-0} = Rm;
433}
434
Owen Anderson35141a92010-11-18 01:08:42 +0000435
Evan Chenga67efd12009-06-23 19:39:13 +0000436/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000437/// unary operation that produces a value. These are predicable and can be
438/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000439multiclass T2I_un_irs<bits<4> opcod, string opc,
440 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
441 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000442 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000443 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
444 opc, "\t$Rd, $imm",
445 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000446 let isAsCheapAsAMove = Cheap;
447 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000448 let Inst{31-27} = 0b11110;
449 let Inst{25} = 0;
450 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000451 let Inst{19-16} = 0b1111; // Rn
452 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000453 }
454 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000455 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
456 opc, ".w\t$Rd, $Rm",
457 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000458 let Inst{31-27} = 0b11101;
459 let Inst{26-25} = 0b01;
460 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000461 let Inst{19-16} = 0b1111; // Rn
462 let Inst{14-12} = 0b000; // imm3
463 let Inst{7-6} = 0b00; // imm2
464 let Inst{5-4} = 0b00; // type
465 }
Evan Chenga67efd12009-06-23 19:39:13 +0000466 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000467 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
468 opc, ".w\t$Rd, $ShiftedRm",
469 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000470 let Inst{31-27} = 0b11101;
471 let Inst{26-25} = 0b01;
472 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000473 let Inst{19-16} = 0b1111; // Rn
474 }
Evan Chenga67efd12009-06-23 19:39:13 +0000475}
476
477/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000478/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000479/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000480multiclass T2I_bin_irs<bits<4> opcod, string opc,
481 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000482 PatFrag opnode, string baseOpc, bit Commutable = 0,
483 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000484 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000485 def ri : T2sTwoRegImm<
486 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
487 opc, "\t$Rd, $Rn, $imm",
488 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000489 let Inst{31-27} = 0b11110;
490 let Inst{25} = 0;
491 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000492 let Inst{15} = 0;
493 }
Evan Chenga67efd12009-06-23 19:39:13 +0000494 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000495 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
496 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
497 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000498 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000499 let Inst{31-27} = 0b11101;
500 let Inst{26-25} = 0b01;
501 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000502 let Inst{14-12} = 0b000; // imm3
503 let Inst{7-6} = 0b00; // imm2
504 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000505 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000506 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000507 def rs : T2sTwoRegShiftedReg<
508 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
509 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
510 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000511 let Inst{31-27} = 0b11101;
512 let Inst{26-25} = 0b01;
513 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000514 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000515 // Assembly aliases for optional destination operand when it's the same
516 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000517 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000518 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
519 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000520 cc_out:$s)>;
521 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000522 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
523 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000524 cc_out:$s)>;
525 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000526 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
527 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000528 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000529}
530
David Goodwin1f096272009-07-27 23:34:12 +0000531/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000532// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000533multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
534 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000535 PatFrag opnode, string baseOpc, bit Commutable = 0> :
536 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000537
Evan Cheng1e249e32009-06-25 20:59:23 +0000538/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000539/// reversed. The 'rr' form is only defined for the disassembler; for codegen
540/// it is equivalent to the T2I_bin_irs counterpart.
541multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000542 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000543 def ri : T2sTwoRegImm<
544 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
545 opc, ".w\t$Rd, $Rn, $imm",
546 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000547 let Inst{31-27} = 0b11110;
548 let Inst{25} = 0;
549 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000550 let Inst{15} = 0;
551 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000552 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000553 def rr : T2sThreeReg<
554 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
555 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000556 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000557 let Inst{31-27} = 0b11101;
558 let Inst{26-25} = 0b01;
559 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000560 let Inst{14-12} = 0b000; // imm3
561 let Inst{7-6} = 0b00; // imm2
562 let Inst{5-4} = 0b00; // type
563 }
Evan Chengf49810c2009-06-23 17:48:47 +0000564 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000565 def rs : T2sTwoRegShiftedReg<
566 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
567 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
568 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000569 let Inst{31-27} = 0b11101;
570 let Inst{26-25} = 0b01;
571 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000572 }
Evan Chengf49810c2009-06-23 17:48:47 +0000573}
574
Evan Chenga67efd12009-06-23 19:39:13 +0000575/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000576/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000577let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000578multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
579 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
580 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000581 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000582 def ri : T2TwoRegImm<
583 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
584 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000585 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000586 let Inst{31-27} = 0b11110;
587 let Inst{25} = 0;
588 let Inst{24-21} = opcod;
589 let Inst{20} = 1; // The S bit.
590 let Inst{15} = 0;
591 }
Evan Chenga67efd12009-06-23 19:39:13 +0000592 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000593 def rr : T2ThreeReg<
594 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
595 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000596 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000597 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000598 let Inst{31-27} = 0b11101;
599 let Inst{26-25} = 0b01;
600 let Inst{24-21} = opcod;
601 let Inst{20} = 1; // The S bit.
602 let Inst{14-12} = 0b000; // imm3
603 let Inst{7-6} = 0b00; // imm2
604 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000605 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000606 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000607 def rs : T2TwoRegShiftedReg<
608 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
609 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000610 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000611 let Inst{31-27} = 0b11101;
612 let Inst{26-25} = 0b01;
613 let Inst{24-21} = opcod;
614 let Inst{20} = 1; // The S bit.
615 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000616}
617}
618
Evan Chenga67efd12009-06-23 19:39:13 +0000619/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
620/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000621multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
622 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000623 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000624 // The register-immediate version is re-materializable. This is useful
625 // in particular for taking the address of a local.
626 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000627 def ri : T2sTwoRegImm<
628 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
629 opc, ".w\t$Rd, $Rn, $imm",
630 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000631 let Inst{31-27} = 0b11110;
632 let Inst{25} = 0;
633 let Inst{24} = 1;
634 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000635 let Inst{15} = 0;
636 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000637 }
Evan Chengf49810c2009-06-23 17:48:47 +0000638 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000639 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000640 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
641 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
642 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000643 bits<4> Rd;
644 bits<4> Rn;
645 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000646 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000647 let Inst{26} = imm{11};
648 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000649 let Inst{23-21} = op23_21;
650 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000651 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000652 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000653 let Inst{14-12} = imm{10-8};
654 let Inst{11-8} = Rd;
655 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000656 }
Evan Chenga67efd12009-06-23 19:39:13 +0000657 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000658 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
659 opc, ".w\t$Rd, $Rn, $Rm",
660 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000661 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000662 let Inst{31-27} = 0b11101;
663 let Inst{26-25} = 0b01;
664 let Inst{24} = 1;
665 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000666 let Inst{14-12} = 0b000; // imm3
667 let Inst{7-6} = 0b00; // imm2
668 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000669 }
Evan Chengf49810c2009-06-23 17:48:47 +0000670 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000671 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000672 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000673 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
674 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000675 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000676 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000677 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000678 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000679 }
Evan Chengf49810c2009-06-23 17:48:47 +0000680}
681
Jim Grosbach6935efc2009-11-24 00:20:27 +0000682/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000683/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000684/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000685let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000686multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
687 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000688 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000689 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000690 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000691 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000692 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000693 let Inst{31-27} = 0b11110;
694 let Inst{25} = 0;
695 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000696 let Inst{15} = 0;
697 }
Evan Chenga67efd12009-06-23 19:39:13 +0000698 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000699 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000700 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000701 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000702 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000703 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000704 let Inst{31-27} = 0b11101;
705 let Inst{26-25} = 0b01;
706 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000707 let Inst{14-12} = 0b000; // imm3
708 let Inst{7-6} = 0b00; // imm2
709 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000710 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000711 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000712 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000713 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000714 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000715 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000716 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000717 let Inst{31-27} = 0b11101;
718 let Inst{26-25} = 0b01;
719 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000720 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000721}
Andrew Trick1c3af772011-04-23 03:55:32 +0000722}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000723
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000724/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
725/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000726let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000727multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000728 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000729 def ri : T2TwoRegImm<
730 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
731 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000732 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000733 let Inst{31-27} = 0b11110;
734 let Inst{25} = 0;
735 let Inst{24-21} = opcod;
736 let Inst{20} = 1; // The S bit.
737 let Inst{15} = 0;
738 }
Evan Chengf49810c2009-06-23 17:48:47 +0000739 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000740 def rs : T2TwoRegShiftedReg<
741 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
742 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000743 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000744 let Inst{31-27} = 0b11101;
745 let Inst{26-25} = 0b01;
746 let Inst{24-21} = opcod;
747 let Inst{20} = 1; // The S bit.
748 }
Evan Chengf49810c2009-06-23 17:48:47 +0000749}
750}
751
Evan Chenga67efd12009-06-23 19:39:13 +0000752/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
753// rotate operation that produces a value.
Owen Anderson6d746312011-08-08 20:42:17 +0000754multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000755 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000756 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000757 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000758 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000759 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000760 let Inst{31-27} = 0b11101;
761 let Inst{26-21} = 0b010010;
762 let Inst{19-16} = 0b1111; // Rn
763 let Inst{5-4} = opcod;
764 }
Evan Chenga67efd12009-06-23 19:39:13 +0000765 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000766 def rr : T2sThreeReg<
767 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
768 opc, ".w\t$Rd, $Rn, $Rm",
769 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000770 let Inst{31-27} = 0b11111;
771 let Inst{26-23} = 0b0100;
772 let Inst{22-21} = opcod;
773 let Inst{15-12} = 0b1111;
774 let Inst{7-4} = 0b0000;
775 }
Evan Chenga67efd12009-06-23 19:39:13 +0000776}
Evan Chengf49810c2009-06-23 17:48:47 +0000777
Johnny Chend68e1192009-12-15 17:24:14 +0000778/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000779/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000780/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000781let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000782multiclass T2I_cmp_irs<bits<4> opcod, string opc,
783 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
784 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000785 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000786 def ri : T2OneRegCmpImm<
787 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
788 opc, ".w\t$Rn, $imm",
789 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000790 let Inst{31-27} = 0b11110;
791 let Inst{25} = 0;
792 let Inst{24-21} = opcod;
793 let Inst{20} = 1; // The S bit.
794 let Inst{15} = 0;
795 let Inst{11-8} = 0b1111; // Rd
796 }
Evan Chenga67efd12009-06-23 19:39:13 +0000797 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000798 def rr : T2TwoRegCmp<
Owen Andersone732cb02011-08-23 17:37:32 +0000799 (outs), (ins GPR:$Rn, rGPR:$Rm), iir,
800 opc, ".w\t$Rn, $Rm",
801 [(opnode GPR:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000802 let Inst{31-27} = 0b11101;
803 let Inst{26-25} = 0b01;
804 let Inst{24-21} = opcod;
805 let Inst{20} = 1; // The S bit.
806 let Inst{14-12} = 0b000; // imm3
807 let Inst{11-8} = 0b1111; // Rd
808 let Inst{7-6} = 0b00; // imm2
809 let Inst{5-4} = 0b00; // type
810 }
Evan Chengf49810c2009-06-23 17:48:47 +0000811 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000812 def rs : T2OneRegCmpShiftedReg<
813 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
814 opc, ".w\t$Rn, $ShiftedRm",
815 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000816 let Inst{31-27} = 0b11101;
817 let Inst{26-25} = 0b01;
818 let Inst{24-21} = opcod;
819 let Inst{20} = 1; // The S bit.
820 let Inst{11-8} = 0b1111; // Rd
821 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000822}
823}
824
Evan Chengf3c21b82009-06-30 02:15:48 +0000825/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000826multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000827 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
828 PatFrag opnode> {
829 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000830 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000831 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000832 let Inst{31-27} = 0b11111;
833 let Inst{26-25} = 0b00;
834 let Inst{24} = signed;
835 let Inst{23} = 1;
836 let Inst{22-21} = opcod;
837 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000838
Owen Anderson75579f72010-11-29 22:44:32 +0000839 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000840 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000841
Owen Anderson80dd3e02010-11-30 22:45:47 +0000842 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000843 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000844 let Inst{19-16} = addr{16-13}; // Rn
845 let Inst{23} = addr{12}; // U
846 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000847 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000848 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_imm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000849 opc, "\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000850 [(set target:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000851 let Inst{31-27} = 0b11111;
852 let Inst{26-25} = 0b00;
853 let Inst{24} = signed;
854 let Inst{23} = 0;
855 let Inst{22-21} = opcod;
856 let Inst{20} = 1; // load
857 let Inst{11} = 1;
858 // Offset: index==TRUE, wback==FALSE
859 let Inst{10} = 1; // The P bit.
860 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000861
Owen Anderson75579f72010-11-29 22:44:32 +0000862 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000863 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000864
Owen Anderson75579f72010-11-29 22:44:32 +0000865 bits<13> addr;
866 let Inst{19-16} = addr{12-9}; // Rn
867 let Inst{9} = addr{8}; // U
868 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000869 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000870 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000871 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000872 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000873 let Inst{31-27} = 0b11111;
874 let Inst{26-25} = 0b00;
875 let Inst{24} = signed;
876 let Inst{23} = 0;
877 let Inst{22-21} = opcod;
878 let Inst{20} = 1; // load
879 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000880
Owen Anderson75579f72010-11-29 22:44:32 +0000881 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000882 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000883
Owen Anderson75579f72010-11-29 22:44:32 +0000884 bits<10> addr;
885 let Inst{19-16} = addr{9-6}; // Rn
886 let Inst{3-0} = addr{5-2}; // Rm
887 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000888
889 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000890 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000891
Owen Anderson971b83b2011-02-08 22:39:40 +0000892 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000893 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000894 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000895 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000896 let isReMaterializable = 1;
897 let Inst{31-27} = 0b11111;
898 let Inst{26-25} = 0b00;
899 let Inst{24} = signed;
900 let Inst{23} = ?; // add = (U == '1')
901 let Inst{22-21} = opcod;
902 let Inst{20} = 1; // load
903 let Inst{19-16} = 0b1111; // Rn
904 bits<4> Rt;
905 bits<12> addr;
906 let Inst{15-12} = Rt{3-0};
907 let Inst{11-0} = addr{11-0};
908 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000909}
910
David Goodwin73b8f162009-06-30 22:11:34 +0000911/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000912multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000913 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
914 PatFrag opnode> {
915 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000916 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000917 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000918 let Inst{31-27} = 0b11111;
919 let Inst{26-23} = 0b0001;
920 let Inst{22-21} = opcod;
921 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000922
Owen Anderson75579f72010-11-29 22:44:32 +0000923 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000924 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000925
Owen Anderson80dd3e02010-11-30 22:45:47 +0000926 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000927 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000928 let Inst{19-16} = addr{16-13}; // Rn
929 let Inst{23} = addr{12}; // U
930 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000931 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000932 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_imm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000933 opc, "\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000934 [(opnode target:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000935 let Inst{31-27} = 0b11111;
936 let Inst{26-23} = 0b0000;
937 let Inst{22-21} = opcod;
938 let Inst{20} = 0; // !load
939 let Inst{11} = 1;
940 // Offset: index==TRUE, wback==FALSE
941 let Inst{10} = 1; // The P bit.
942 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000943
Owen Anderson75579f72010-11-29 22:44:32 +0000944 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000945 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000946
Owen Anderson75579f72010-11-29 22:44:32 +0000947 bits<13> addr;
948 let Inst{19-16} = addr{12-9}; // Rn
949 let Inst{9} = addr{8}; // U
950 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000951 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000952 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000953 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000954 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000955 let Inst{31-27} = 0b11111;
956 let Inst{26-23} = 0b0000;
957 let Inst{22-21} = opcod;
958 let Inst{20} = 0; // !load
959 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000960
Owen Anderson75579f72010-11-29 22:44:32 +0000961 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000962 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000963
Owen Anderson75579f72010-11-29 22:44:32 +0000964 bits<10> addr;
965 let Inst{19-16} = addr{9-6}; // Rn
966 let Inst{3-0} = addr{5-2}; // Rm
967 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000968 }
David Goodwin73b8f162009-06-30 22:11:34 +0000969}
970
Evan Cheng0e55fd62010-09-30 01:08:25 +0000971/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000972/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000973class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
974 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
975 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +0000976 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
977 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000978 let Inst{31-27} = 0b11111;
979 let Inst{26-23} = 0b0100;
980 let Inst{22-20} = opcod;
981 let Inst{19-16} = 0b1111; // Rn
982 let Inst{15-12} = 0b1111;
983 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000984
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000985 bits<2> rot;
986 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +0000987}
988
Eli Friedman761fa7a2010-06-24 18:20:04 +0000989// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +0000990class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +0000991 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
992 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
993 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +0000994 Requires<[HasT2ExtractPack, IsThumb2]> {
995 bits<2> rot;
996 let Inst{31-27} = 0b11111;
997 let Inst{26-23} = 0b0100;
998 let Inst{22-20} = opcod;
999 let Inst{19-16} = 0b1111; // Rn
1000 let Inst{15-12} = 0b1111;
1001 let Inst{7} = 1;
1002 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001003}
1004
Eli Friedman761fa7a2010-06-24 18:20:04 +00001005// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1006// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001007class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1008 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1009 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001010 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001011 bits<2> rot;
1012 let Inst{31-27} = 0b11111;
1013 let Inst{26-23} = 0b0100;
1014 let Inst{22-20} = opcod;
1015 let Inst{19-16} = 0b1111; // Rn
1016 let Inst{15-12} = 0b1111;
1017 let Inst{7} = 1;
1018 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001019}
1020
Evan Cheng0e55fd62010-09-30 01:08:25 +00001021/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001022/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001023class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1024 : T2ThreeReg<(outs rGPR:$Rd),
1025 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1026 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1027 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1028 Requires<[HasT2ExtractPack, IsThumb2]> {
1029 bits<2> rot;
1030 let Inst{31-27} = 0b11111;
1031 let Inst{26-23} = 0b0100;
1032 let Inst{22-20} = opcod;
1033 let Inst{15-12} = 0b1111;
1034 let Inst{7} = 1;
1035 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001036}
1037
Jim Grosbach70327412011-07-27 17:48:13 +00001038class T2I_exta_rrot_np<bits<3> opcod, string opc>
1039 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1040 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1041 bits<2> rot;
1042 let Inst{31-27} = 0b11111;
1043 let Inst{26-23} = 0b0100;
1044 let Inst{22-20} = opcod;
1045 let Inst{15-12} = 0b1111;
1046 let Inst{7} = 1;
1047 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001048}
1049
Anton Korobeynikov52237112009-06-17 18:13:58 +00001050//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001051// Instructions
1052//===----------------------------------------------------------------------===//
1053
1054//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001055// Miscellaneous Instructions.
1056//
1057
Owen Andersonda663f72010-11-15 21:30:39 +00001058class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1059 string asm, list<dag> pattern>
1060 : T2XI<oops, iops, itin, asm, pattern> {
1061 bits<4> Rd;
1062 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001063
Jim Grosbach86386922010-12-08 22:10:43 +00001064 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001065 let Inst{26} = label{11};
1066 let Inst{14-12} = label{10-8};
1067 let Inst{7-0} = label{7-0};
1068}
1069
Evan Chenga09b9ca2009-06-24 23:47:58 +00001070// LEApcrel - Load a pc-relative address into a register without offending the
1071// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001072def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1073 (ins t2adrlabel:$addr, pred:$p),
1074 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001075 let Inst{31-27} = 0b11110;
1076 let Inst{25-24} = 0b10;
1077 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1078 let Inst{22} = 0;
1079 let Inst{20} = 0;
1080 let Inst{19-16} = 0b1111; // Rn
1081 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001082
Owen Andersona838a252010-12-14 00:36:49 +00001083 bits<4> Rd;
1084 bits<13> addr;
1085 let Inst{11-8} = Rd;
1086 let Inst{23} = addr{12};
1087 let Inst{21} = addr{12};
1088 let Inst{26} = addr{11};
1089 let Inst{14-12} = addr{10-8};
1090 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001091}
Owen Andersona838a252010-12-14 00:36:49 +00001092
1093let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001094def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001095 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001096def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1097 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001098 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001099 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001100
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001101
Evan Chenga09b9ca2009-06-24 23:47:58 +00001102//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001103// Load / store Instructions.
1104//
1105
Evan Cheng055b0312009-06-29 07:51:04 +00001106// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001107let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001108defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001109 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001110
Evan Chengf3c21b82009-06-30 02:15:48 +00001111// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001112defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001113 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001114defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001115 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001116
Evan Chengf3c21b82009-06-30 02:15:48 +00001117// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001118defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001119 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001120defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001121 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001122
Owen Anderson9d63d902010-12-01 19:18:46 +00001123let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001124// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001125def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001126 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001127 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001128} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001129
1130// zextload i1 -> zextload i8
1131def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1132 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1133def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1134 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1135def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1136 (t2LDRBs t2addrmode_so_reg:$addr)>;
1137def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1138 (t2LDRBpci tconstpool:$addr)>;
1139
1140// extload -> zextload
1141// FIXME: Reduce the number of patterns by legalizing extload to zextload
1142// earlier?
1143def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1144 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1145def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1146 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1147def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1148 (t2LDRBs t2addrmode_so_reg:$addr)>;
1149def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1150 (t2LDRBpci tconstpool:$addr)>;
1151
1152def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1153 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1154def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1155 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1156def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1157 (t2LDRBs t2addrmode_so_reg:$addr)>;
1158def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1159 (t2LDRBpci tconstpool:$addr)>;
1160
1161def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1162 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1163def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1164 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1165def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1166 (t2LDRHs t2addrmode_so_reg:$addr)>;
1167def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1168 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001169
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001170// FIXME: The destination register of the loads and stores can't be PC, but
1171// can be SP. We need another regclass (similar to rGPR) to represent
1172// that. Not a pressing issue since these are selected manually,
1173// not via pattern.
1174
Evan Chenge88d5ce2009-07-02 07:28:31 +00001175// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001176
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001177let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001178def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001179 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001180 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001181 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001182 []>;
1183
Owen Anderson6b0fa632010-12-09 02:56:12 +00001184def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1185 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001186 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001187 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001188 []>;
1189
Owen Anderson6b0fa632010-12-09 02:56:12 +00001190def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001191 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001192 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001193 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001194 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001195def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1196 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001197 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001198 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001199 []>;
1200
Owen Anderson6b0fa632010-12-09 02:56:12 +00001201def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001202 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001203 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001204 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001205 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001206def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1207 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001208 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001209 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001210 []>;
1211
Owen Anderson6b0fa632010-12-09 02:56:12 +00001212def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001213 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001214 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001215 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001216 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001217def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1218 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001219 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001220 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001221 []>;
1222
Owen Anderson6b0fa632010-12-09 02:56:12 +00001223def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001224 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001225 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001226 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001227 []>;
Owen Anderson2379fc22011-08-22 23:22:05 +00001228def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
Owen Anderson6b0fa632010-12-09 02:56:12 +00001229 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001230 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson2379fc22011-08-22 23:22:05 +00001231 "ldrsh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001232 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001233} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001234
Johnny Chene54a3ef2010-03-03 18:45:36 +00001235// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1236// for disassembly only.
1237// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001238class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001239 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001240 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001241 let Inst{31-27} = 0b11111;
1242 let Inst{26-25} = 0b00;
1243 let Inst{24} = signed;
1244 let Inst{23} = 0;
1245 let Inst{22-21} = type;
1246 let Inst{20} = 1; // load
1247 let Inst{11} = 1;
1248 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001249
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001250 bits<4> Rt;
1251 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001252 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001253 let Inst{19-16} = addr{12-9};
1254 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001255}
1256
Evan Cheng0e55fd62010-09-30 01:08:25 +00001257def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1258def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1259def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1260def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1261def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001262
David Goodwin73b8f162009-06-30 22:11:34 +00001263// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001264defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001265 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001266defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001267 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001268defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001269 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001270
David Goodwin6647cea2009-06-30 22:50:01 +00001271// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001272let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001273def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001274 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1275 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001276
Evan Cheng6d94f112009-07-03 00:06:39 +00001277// Indexed stores
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001278def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPRnopc:$base_wb),
1279 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001280 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001281 "str", "\t$Rt, [$Rn, $addr]!",
1282 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001283 [(set GPRnopc:$base_wb,
1284 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001285
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001286def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPRnopc:$base_wb),
1287 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001288 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001289 "str", "\t$Rt, [$Rn], $addr",
1290 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001291 [(set GPRnopc:$base_wb,
1292 (post_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001293
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001294def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPRnopc:$base_wb),
1295 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001296 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001297 "strh", "\t$Rt, [$Rn, $addr]!",
1298 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001299 [(set GPRnopc:$base_wb,
1300 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001301
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001302def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPRnopc:$base_wb),
1303 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001304 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001305 "strh", "\t$Rt, [$Rn], $addr",
1306 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001307 [(set GPRnopc:$base_wb,
1308 (post_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001309
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001310def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPRnopc:$base_wb),
1311 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001312 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001313 "strb", "\t$Rt, [$Rn, $addr]!",
1314 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001315 [(set GPRnopc:$base_wb,
1316 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001317
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001318def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPRnopc:$base_wb),
1319 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001320 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001321 "strb", "\t$Rt, [$Rn], $addr",
1322 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001323 [(set GPRnopc:$base_wb,
1324 (post_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001325
Johnny Chene54a3ef2010-03-03 18:45:36 +00001326// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1327// only.
1328// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001329class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001330 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001331 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001332 let Inst{31-27} = 0b11111;
1333 let Inst{26-25} = 0b00;
1334 let Inst{24} = 0; // not signed
1335 let Inst{23} = 0;
1336 let Inst{22-21} = type;
1337 let Inst{20} = 0; // store
1338 let Inst{11} = 1;
1339 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001340
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001341 bits<4> Rt;
1342 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001343 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001344 let Inst{19-16} = addr{12-9};
1345 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001346}
1347
Evan Cheng0e55fd62010-09-30 01:08:25 +00001348def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1349def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1350def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001351
Johnny Chenae1757b2010-03-11 01:13:36 +00001352// ldrd / strd pre / post variants
1353// For disassembly only.
1354
Owen Anderson14c903a2011-08-04 23:18:05 +00001355def t2LDRD_PRE : T2Ii8s4Tied<1, 1, 1,
1356 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001357 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001358 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001359
Owen Anderson14c903a2011-08-04 23:18:05 +00001360def t2LDRD_POST : T2Ii8s4Tied<0, 1, 1,
1361 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001362 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001363 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001364
Owen Anderson14c903a2011-08-04 23:18:05 +00001365def t2STRD_PRE : T2Ii8s4Tied<1, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001366 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001367 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001368
Owen Anderson14c903a2011-08-04 23:18:05 +00001369def t2STRD_POST : T2Ii8s4Tied<0, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001370 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001371 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001372
Johnny Chen0635fc52010-03-04 17:40:44 +00001373// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1374// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001375// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1376// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001377multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001378
Evan Chengdfed19f2010-11-03 06:34:55 +00001379 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001380 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001381 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001382 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001383 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001384 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001385 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001386 let Inst{20} = 1;
1387 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001388
Owen Anderson80dd3e02010-11-30 22:45:47 +00001389 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001390 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001391 let Inst{19-16} = addr{16-13}; // Rn
1392 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001393 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001394 }
1395
Evan Chengdfed19f2010-11-03 06:34:55 +00001396 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001397 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001398 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001399 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001400 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001401 let Inst{23} = 0; // U = 0
1402 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001403 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001404 let Inst{20} = 1;
1405 let Inst{15-12} = 0b1111;
1406 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001407
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001408 bits<13> addr;
1409 let Inst{19-16} = addr{12-9}; // Rn
1410 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001411 }
1412
Evan Chengdfed19f2010-11-03 06:34:55 +00001413 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001414 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001415 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001416 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001417 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001418 let Inst{23} = 0; // add = TRUE for T1
1419 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001420 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001421 let Inst{20} = 1;
1422 let Inst{15-12} = 0b1111;
1423 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001424
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001425 bits<10> addr;
1426 let Inst{19-16} = addr{9-6}; // Rn
1427 let Inst{3-0} = addr{5-2}; // Rm
1428 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001429
1430 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001431 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001432}
1433
Evan Cheng416941d2010-11-04 05:19:35 +00001434defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1435defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1436defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001437
Evan Cheng2889cce2009-07-03 00:18:36 +00001438//===----------------------------------------------------------------------===//
1439// Load / store multiple Instructions.
1440//
1441
Bill Wendling6c470b82010-11-13 09:09:38 +00001442multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1443 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001444 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001445 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001446 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001447 bits<4> Rn;
1448 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001449
Bill Wendling6c470b82010-11-13 09:09:38 +00001450 let Inst{31-27} = 0b11101;
1451 let Inst{26-25} = 0b00;
1452 let Inst{24-23} = 0b01; // Increment After
1453 let Inst{22} = 0;
1454 let Inst{21} = 0; // No writeback
1455 let Inst{20} = L_bit;
1456 let Inst{19-16} = Rn;
1457 let Inst{15-0} = regs;
1458 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001459 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001460 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001461 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001462 bits<4> Rn;
1463 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001464
Bill Wendling6c470b82010-11-13 09:09:38 +00001465 let Inst{31-27} = 0b11101;
1466 let Inst{26-25} = 0b00;
1467 let Inst{24-23} = 0b01; // Increment After
1468 let Inst{22} = 0;
1469 let Inst{21} = 1; // Writeback
1470 let Inst{20} = L_bit;
1471 let Inst{19-16} = Rn;
1472 let Inst{15-0} = regs;
1473 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001474 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001475 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1476 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1477 bits<4> Rn;
1478 bits<16> regs;
1479
1480 let Inst{31-27} = 0b11101;
1481 let Inst{26-25} = 0b00;
1482 let Inst{24-23} = 0b10; // Decrement Before
1483 let Inst{22} = 0;
1484 let Inst{21} = 0; // No writeback
1485 let Inst{20} = L_bit;
1486 let Inst{19-16} = Rn;
1487 let Inst{15-0} = regs;
1488 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001489 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001490 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1491 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1492 bits<4> Rn;
1493 bits<16> regs;
1494
1495 let Inst{31-27} = 0b11101;
1496 let Inst{26-25} = 0b00;
1497 let Inst{24-23} = 0b10; // Decrement Before
1498 let Inst{22} = 0;
1499 let Inst{21} = 1; // Writeback
1500 let Inst{20} = L_bit;
1501 let Inst{19-16} = Rn;
1502 let Inst{15-0} = regs;
1503 }
1504}
1505
Bill Wendlingc93989a2010-11-13 11:20:05 +00001506let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001507
1508let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1509defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1510
1511let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1512defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1513
1514} // neverHasSideEffects
1515
Bob Wilson815baeb2010-03-13 01:08:20 +00001516
Evan Cheng9cb9e672009-06-27 02:26:13 +00001517//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001518// Move Instructions.
1519//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001520
Evan Chengf49810c2009-06-23 17:48:47 +00001521let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001522def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1523 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001524 let Inst{31-27} = 0b11101;
1525 let Inst{26-25} = 0b01;
1526 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001527 let Inst{19-16} = 0b1111; // Rn
1528 let Inst{14-12} = 0b000;
1529 let Inst{7-4} = 0b0000;
1530}
Evan Chengf49810c2009-06-23 17:48:47 +00001531
Evan Cheng5adb66a2009-09-28 09:14:39 +00001532// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001533let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1534 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001535def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1536 "mov", ".w\t$Rd, $imm",
1537 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001538 let Inst{31-27} = 0b11110;
1539 let Inst{25} = 0;
1540 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001541 let Inst{19-16} = 0b1111; // Rn
1542 let Inst{15} = 0;
1543}
David Goodwin83b35932009-06-26 16:10:07 +00001544
Jim Grosbacha33b31b2011-08-22 18:04:24 +00001545def : t2InstAlias<"mov${s}${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1546 pred:$p, cc_out:$s)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001547
Evan Chengc4af4632010-11-17 20:13:28 +00001548let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001549def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001550 "movw", "\t$Rd, $imm",
1551 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001552 let Inst{31-27} = 0b11110;
1553 let Inst{25} = 1;
1554 let Inst{24-21} = 0b0010;
1555 let Inst{20} = 0; // The S bit.
1556 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001557
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001558 bits<4> Rd;
1559 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001560
Jim Grosbach86386922010-12-08 22:10:43 +00001561 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001562 let Inst{19-16} = imm{15-12};
1563 let Inst{26} = imm{11};
1564 let Inst{14-12} = imm{10-8};
1565 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001566}
Evan Chengf49810c2009-06-23 17:48:47 +00001567
Evan Cheng53519f02011-01-21 18:55:51 +00001568def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001569 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1570
1571let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001572def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001573 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001574 "movt", "\t$Rd, $imm",
1575 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001576 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001577 let Inst{31-27} = 0b11110;
1578 let Inst{25} = 1;
1579 let Inst{24-21} = 0b0110;
1580 let Inst{20} = 0; // The S bit.
1581 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001582
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001583 bits<4> Rd;
1584 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001585
Jim Grosbach86386922010-12-08 22:10:43 +00001586 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001587 let Inst{19-16} = imm{15-12};
1588 let Inst{26} = imm{11};
1589 let Inst{14-12} = imm{10-8};
1590 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001591}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001592
Evan Cheng53519f02011-01-21 18:55:51 +00001593def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001594 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1595} // Constraints
1596
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001597def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001598
Anton Korobeynikov52237112009-06-17 18:13:58 +00001599//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001600// Extend Instructions.
1601//
1602
1603// Sign extenders
1604
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001605def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001606 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001607def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001608 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001609def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001610
Jim Grosbach70327412011-07-27 17:48:13 +00001611def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001612 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001613def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001614 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001615def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001616
Jim Grosbach70327412011-07-27 17:48:13 +00001617// TODO: SXT(A){B|H}16
Evan Chengd27c9fc2009-07-03 01:43:10 +00001618
1619// Zero extenders
1620
1621let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001622def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001623 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001624def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001625 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001626def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001627 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001628
Jim Grosbach79464942010-07-28 23:17:45 +00001629// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1630// The transformation should probably be done as a combiner action
1631// instead so we can include a check for masking back in the upper
1632// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001633//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001634// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001635// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001636def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001637 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001638 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001639
Jim Grosbach70327412011-07-27 17:48:13 +00001640def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001641 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001642def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001643 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001644def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001645}
1646
1647//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001648// Arithmetic Instructions.
1649//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001650
Johnny Chend68e1192009-12-15 17:24:14 +00001651defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1652 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1653defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1654 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001655
Evan Chengf49810c2009-06-23 17:48:47 +00001656// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001657defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001658 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001659 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001660defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001661 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001662 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001663
Evan Cheng37fefc22011-08-30 19:09:48 +00001664let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001665defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001666 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001667defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001668 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Evan Cheng37fefc22011-08-30 19:09:48 +00001669}
Evan Chengf49810c2009-06-23 17:48:47 +00001670
David Goodwin752aa7d2009-07-27 16:39:05 +00001671// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001672defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001673 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1674defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
Evan Cheng342e3162011-08-30 01:34:54 +00001675 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001676
1677// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001678// The assume-no-carry-in form uses the negation of the input since add/sub
1679// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1680// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1681// details.
1682// The AddedComplexity preferences the first variant over the others since
1683// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001684let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001685def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1686 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1687def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1688 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1689def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1690 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1691let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001692def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001693 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001694def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001695 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001696// The with-carry-in form matches bitwise not instead of the negation.
1697// Effectively, the inverse interpretation of the carry flag already accounts
1698// for part of the negation.
1699let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001700def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001701 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001702def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001703 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001704
Johnny Chen93042d12010-03-02 18:14:57 +00001705// Select Bytes -- for disassembly only
1706
Owen Andersonc7373f82010-11-30 20:00:01 +00001707def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001708 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1709 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001710 let Inst{31-27} = 0b11111;
1711 let Inst{26-24} = 0b010;
1712 let Inst{23} = 0b1;
1713 let Inst{22-20} = 0b010;
1714 let Inst{15-12} = 0b1111;
1715 let Inst{7} = 0b1;
1716 let Inst{6-4} = 0b000;
1717}
1718
Johnny Chenadc77332010-02-26 22:04:29 +00001719// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1720// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001721class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001722 list<dag> pat = [/* For disassembly only; pattern left blank */],
1723 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1724 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001725 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1726 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001727 let Inst{31-27} = 0b11111;
1728 let Inst{26-23} = 0b0101;
1729 let Inst{22-20} = op22_20;
1730 let Inst{15-12} = 0b1111;
1731 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001732
Owen Anderson46c478e2010-11-17 19:57:38 +00001733 bits<4> Rd;
1734 bits<4> Rn;
1735 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001736
Jim Grosbach86386922010-12-08 22:10:43 +00001737 let Inst{11-8} = Rd;
1738 let Inst{19-16} = Rn;
1739 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001740}
1741
1742// Saturating add/subtract -- for disassembly only
1743
Nate Begeman692433b2010-07-29 17:56:55 +00001744def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001745 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1746 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001747def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1748def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1749def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001750def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1751 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1752def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1753 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001754def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001755def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001756 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1757 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001758def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1759def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1760def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1761def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1762def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1763def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1764def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1765def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1766
1767// Signed/Unsigned add/subtract -- for disassembly only
1768
1769def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1770def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1771def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1772def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1773def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1774def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1775def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1776def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1777def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1778def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1779def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1780def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1781
1782// Signed/Unsigned halving add/subtract -- for disassembly only
1783
1784def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1785def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1786def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1787def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1788def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1789def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1790def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1791def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1792def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1793def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1794def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1795def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1796
Owen Anderson821752e2010-11-18 20:32:18 +00001797// Helper class for disassembly only
1798// A6.3.16 & A6.3.17
1799// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1800class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1801 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1802 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1803 let Inst{31-27} = 0b11111;
1804 let Inst{26-24} = 0b011;
1805 let Inst{23} = long;
1806 let Inst{22-20} = op22_20;
1807 let Inst{7-4} = op7_4;
1808}
1809
1810class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1811 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1812 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1813 let Inst{31-27} = 0b11111;
1814 let Inst{26-24} = 0b011;
1815 let Inst{23} = long;
1816 let Inst{22-20} = op22_20;
1817 let Inst{7-4} = op7_4;
1818}
1819
Johnny Chenadc77332010-02-26 22:04:29 +00001820// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1821
Owen Anderson821752e2010-11-18 20:32:18 +00001822def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1823 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001824 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
1825 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001826 let Inst{15-12} = 0b1111;
1827}
Owen Anderson821752e2010-11-18 20:32:18 +00001828def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001829 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00001830 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
1831 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001832
1833// Signed/Unsigned saturate -- for disassembly only
1834
Owen Anderson46c478e2010-11-17 19:57:38 +00001835class T2SatI<dag oops, dag iops, InstrItinClass itin,
1836 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001837 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001838 bits<4> Rd;
1839 bits<4> Rn;
1840 bits<5> sat_imm;
1841 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001842
Jim Grosbach86386922010-12-08 22:10:43 +00001843 let Inst{11-8} = Rd;
1844 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001845 let Inst{4-0} = sat_imm;
1846 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00001847 let Inst{14-12} = sh{4-2};
1848 let Inst{7-6} = sh{1-0};
1849}
1850
Owen Andersonc7373f82010-11-30 20:00:01 +00001851def t2SSAT: T2SatI<
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00001852 (outs rGPR:$Rd), (ins imm1_32:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001853 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
1854 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001855 let Inst{31-27} = 0b11110;
1856 let Inst{25-22} = 0b1100;
1857 let Inst{20} = 0;
1858 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001859}
1860
Owen Andersonc7373f82010-11-30 20:00:01 +00001861def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00001862 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001863 "ssat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001864 [/* For disassembly only; pattern left blank */]>,
1865 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001866 let Inst{31-27} = 0b11110;
1867 let Inst{25-22} = 0b1100;
1868 let Inst{20} = 0;
1869 let Inst{15} = 0;
1870 let Inst{21} = 1; // sh = '1'
1871 let Inst{14-12} = 0b000; // imm3 = '000'
1872 let Inst{7-6} = 0b00; // imm2 = '00'
1873}
1874
Owen Andersonc7373f82010-11-30 20:00:01 +00001875def t2USAT: T2SatI<
1876 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1877 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001878 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001879 let Inst{31-27} = 0b11110;
1880 let Inst{25-22} = 0b1110;
1881 let Inst{20} = 0;
1882 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001883}
1884
Owen Anderson22d35082011-08-22 23:27:47 +00001885def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001886 NoItinerary,
Owen Anderson22d35082011-08-22 23:27:47 +00001887 "usat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001888 [/* For disassembly only; pattern left blank */]>,
1889 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001890 let Inst{31-27} = 0b11110;
1891 let Inst{25-22} = 0b1110;
1892 let Inst{20} = 0;
1893 let Inst{15} = 0;
1894 let Inst{21} = 1; // sh = '1'
1895 let Inst{14-12} = 0b000; // imm3 = '000'
1896 let Inst{7-6} = 0b00; // imm2 = '00'
1897}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001898
Bob Wilson38aa2872010-08-13 21:48:10 +00001899def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
1900def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001901
Evan Chengf49810c2009-06-23 17:48:47 +00001902//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001903// Shift and rotate Instructions.
1904//
1905
Owen Anderson6d746312011-08-08 20:42:17 +00001906defm t2LSL : T2I_sh_ir<0b00, "lsl", imm1_31, BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1907defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr, BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1908defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr, BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1909defm t2ROR : T2I_sh_ir<0b11, "ror", imm1_31, BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001910
Andrew Trickd49ffe82011-04-29 14:18:15 +00001911// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
1912def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
1913 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
1914
David Goodwinca01a8d2009-09-01 18:32:09 +00001915let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00001916def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1917 "rrx", "\t$Rd, $Rm",
1918 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001919 let Inst{31-27} = 0b11101;
1920 let Inst{26-25} = 0b01;
1921 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001922 let Inst{19-16} = 0b1111; // Rn
1923 let Inst{14-12} = 0b000;
1924 let Inst{7-4} = 0b0011;
1925}
David Goodwinca01a8d2009-09-01 18:32:09 +00001926}
Evan Chenga67efd12009-06-23 19:39:13 +00001927
Daniel Dunbar8d66b782011-01-10 15:26:39 +00001928let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00001929def t2MOVsrl_flag : T2TwoRegShiftImm<
1930 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1931 "lsrs", ".w\t$Rd, $Rm, #1",
1932 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001933 let Inst{31-27} = 0b11101;
1934 let Inst{26-25} = 0b01;
1935 let Inst{24-21} = 0b0010;
1936 let Inst{20} = 1; // The S bit.
1937 let Inst{19-16} = 0b1111; // Rn
1938 let Inst{5-4} = 0b01; // Shift type.
1939 // Shift amount = Inst{14-12:7-6} = 1.
1940 let Inst{14-12} = 0b000;
1941 let Inst{7-6} = 0b01;
1942}
Owen Andersonbb6315d2010-11-15 19:58:36 +00001943def t2MOVsra_flag : T2TwoRegShiftImm<
1944 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1945 "asrs", ".w\t$Rd, $Rm, #1",
1946 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001947 let Inst{31-27} = 0b11101;
1948 let Inst{26-25} = 0b01;
1949 let Inst{24-21} = 0b0010;
1950 let Inst{20} = 1; // The S bit.
1951 let Inst{19-16} = 0b1111; // Rn
1952 let Inst{5-4} = 0b10; // Shift type.
1953 // Shift amount = Inst{14-12:7-6} = 1.
1954 let Inst{14-12} = 0b000;
1955 let Inst{7-6} = 0b01;
1956}
David Goodwin3583df72009-07-28 17:06:49 +00001957}
1958
Evan Chenga67efd12009-06-23 19:39:13 +00001959//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00001960// Bitwise Instructions.
1961//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001962
Johnny Chend68e1192009-12-15 17:24:14 +00001963defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001964 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001965 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001966defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001967 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001968 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001969defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001970 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001971 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00001972
Johnny Chend68e1192009-12-15 17:24:14 +00001973defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001974 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001975 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
1976 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00001977
Owen Anderson2f7aed32010-11-17 22:16:31 +00001978class T2BitFI<dag oops, dag iops, InstrItinClass itin,
1979 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001980 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00001981 bits<4> Rd;
1982 bits<5> msb;
1983 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00001984
Jim Grosbach86386922010-12-08 22:10:43 +00001985 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00001986 let Inst{4-0} = msb{4-0};
1987 let Inst{14-12} = lsb{4-2};
1988 let Inst{7-6} = lsb{1-0};
1989}
1990
1991class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
1992 string opc, string asm, list<dag> pattern>
1993 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
1994 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00001995
Jim Grosbach86386922010-12-08 22:10:43 +00001996 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00001997}
1998
1999let Constraints = "$src = $Rd" in
2000def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2001 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2002 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002003 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002004 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002005 let Inst{25} = 1;
2006 let Inst{24-20} = 0b10110;
2007 let Inst{19-16} = 0b1111; // Rn
2008 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002009 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002010
Owen Anderson2f7aed32010-11-17 22:16:31 +00002011 bits<10> imm;
2012 let msb{4-0} = imm{9-5};
2013 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002014}
Evan Chengf49810c2009-06-23 17:48:47 +00002015
Owen Anderson2f7aed32010-11-17 22:16:31 +00002016def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002017 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002018 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002019 let Inst{31-27} = 0b11110;
2020 let Inst{25} = 1;
2021 let Inst{24-20} = 0b10100;
2022 let Inst{15} = 0;
2023}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002024
Owen Anderson2f7aed32010-11-17 22:16:31 +00002025def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002026 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002027 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002028 let Inst{31-27} = 0b11110;
2029 let Inst{25} = 1;
2030 let Inst{24-20} = 0b11100;
2031 let Inst{15} = 0;
2032}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002033
Johnny Chen9474d552010-02-02 19:31:58 +00002034// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002035let Constraints = "$src = $Rd" in {
2036 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2037 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2038 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2039 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2040 bf_inv_mask_imm:$imm))]> {
2041 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002042 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002043 let Inst{25} = 1;
2044 let Inst{24-20} = 0b10110;
2045 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002046 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002047
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002048 bits<10> imm;
2049 let msb{4-0} = imm{9-5};
2050 let lsb{4-0} = imm{4-0};
2051 }
2052
2053 // GNU as only supports this form of bfi (w/ 4 arguments)
2054 let isAsmParserOnly = 1 in
2055 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2056 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2057 width_imm:$width),
2058 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2059 []> {
2060 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002061 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002062 let Inst{25} = 1;
2063 let Inst{24-20} = 0b10110;
2064 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002065 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002066
2067 bits<5> lsbit;
2068 bits<5> width;
2069 let msb{4-0} = width; // Custom encoder => lsb+width-1
2070 let lsb{4-0} = lsbit;
2071 }
Johnny Chen9474d552010-02-02 19:31:58 +00002072}
Evan Chengf49810c2009-06-23 17:48:47 +00002073
Evan Cheng7e1bf302010-09-29 00:27:46 +00002074defm t2ORN : T2I_bin_irs<0b0011, "orn",
2075 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002076 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2077 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002078
2079// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2080let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002081defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002082 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002083 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002084
2085
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002086let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002087def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2088 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002089
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002090// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002091def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2092 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002093 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002094
2095def : T2Pat<(t2_so_imm_not:$src),
2096 (t2MVNi t2_so_imm_not:$src)>;
2097
Evan Chengf49810c2009-06-23 17:48:47 +00002098//===----------------------------------------------------------------------===//
2099// Multiply Instructions.
2100//
Evan Cheng8de898a2009-06-26 00:19:44 +00002101let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002102def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2103 "mul", "\t$Rd, $Rn, $Rm",
2104 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002105 let Inst{31-27} = 0b11111;
2106 let Inst{26-23} = 0b0110;
2107 let Inst{22-20} = 0b000;
2108 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2109 let Inst{7-4} = 0b0000; // Multiply
2110}
Evan Chengf49810c2009-06-23 17:48:47 +00002111
Owen Anderson35141a92010-11-18 01:08:42 +00002112def t2MLA: T2FourReg<
2113 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2114 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2115 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002116 let Inst{31-27} = 0b11111;
2117 let Inst{26-23} = 0b0110;
2118 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002119 let Inst{7-4} = 0b0000; // Multiply
2120}
Evan Chengf49810c2009-06-23 17:48:47 +00002121
Owen Anderson35141a92010-11-18 01:08:42 +00002122def t2MLS: T2FourReg<
2123 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2124 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2125 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002126 let Inst{31-27} = 0b11111;
2127 let Inst{26-23} = 0b0110;
2128 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002129 let Inst{7-4} = 0b0001; // Multiply and Subtract
2130}
Evan Chengf49810c2009-06-23 17:48:47 +00002131
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002132// Extra precision multiplies with low / high results
2133let neverHasSideEffects = 1 in {
2134let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002135def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002136 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002137 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002138 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002139
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002140def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002141 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002142 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002143 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002144} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002145
2146// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002147def t2SMLAL : T2MulLong<0b100, 0b0000,
2148 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002149 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002150 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002151
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002152def t2UMLAL : T2MulLong<0b110, 0b0000,
2153 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002154 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002155 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002156
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002157def t2UMAAL : T2MulLong<0b110, 0b0110,
2158 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002159 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002160 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2161 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002162} // neverHasSideEffects
2163
Johnny Chen93042d12010-03-02 18:14:57 +00002164// Rounding variants of the below included for disassembly only
2165
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002166// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002167def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2168 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002169 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2170 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002171 let Inst{31-27} = 0b11111;
2172 let Inst{26-23} = 0b0110;
2173 let Inst{22-20} = 0b101;
2174 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2175 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2176}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002177
Owen Anderson821752e2010-11-18 20:32:18 +00002178def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002179 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2180 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002181 let Inst{31-27} = 0b11111;
2182 let Inst{26-23} = 0b0110;
2183 let Inst{22-20} = 0b101;
2184 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2185 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2186}
2187
Owen Anderson821752e2010-11-18 20:32:18 +00002188def t2SMMLA : T2FourReg<
2189 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2190 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002191 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2192 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002193 let Inst{31-27} = 0b11111;
2194 let Inst{26-23} = 0b0110;
2195 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002196 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2197}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002198
Owen Anderson821752e2010-11-18 20:32:18 +00002199def t2SMMLAR: T2FourReg<
2200 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002201 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2202 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002203 let Inst{31-27} = 0b11111;
2204 let Inst{26-23} = 0b0110;
2205 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002206 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2207}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002208
Owen Anderson821752e2010-11-18 20:32:18 +00002209def t2SMMLS: T2FourReg<
2210 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2211 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002212 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2213 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002214 let Inst{31-27} = 0b11111;
2215 let Inst{26-23} = 0b0110;
2216 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002217 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2218}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002219
Owen Anderson821752e2010-11-18 20:32:18 +00002220def t2SMMLSR:T2FourReg<
2221 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002222 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2223 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002224 let Inst{31-27} = 0b11111;
2225 let Inst{26-23} = 0b0110;
2226 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002227 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2228}
2229
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002230multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002231 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2232 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2233 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002234 (sext_inreg rGPR:$Rm, i16)))]>,
2235 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002236 let Inst{31-27} = 0b11111;
2237 let Inst{26-23} = 0b0110;
2238 let Inst{22-20} = 0b001;
2239 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2240 let Inst{7-6} = 0b00;
2241 let Inst{5-4} = 0b00;
2242 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002243
Owen Anderson821752e2010-11-18 20:32:18 +00002244 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2245 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2246 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002247 (sra rGPR:$Rm, (i32 16))))]>,
2248 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002249 let Inst{31-27} = 0b11111;
2250 let Inst{26-23} = 0b0110;
2251 let Inst{22-20} = 0b001;
2252 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2253 let Inst{7-6} = 0b00;
2254 let Inst{5-4} = 0b01;
2255 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002256
Owen Anderson821752e2010-11-18 20:32:18 +00002257 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2258 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2259 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002260 (sext_inreg rGPR:$Rm, i16)))]>,
2261 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002262 let Inst{31-27} = 0b11111;
2263 let Inst{26-23} = 0b0110;
2264 let Inst{22-20} = 0b001;
2265 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2266 let Inst{7-6} = 0b00;
2267 let Inst{5-4} = 0b10;
2268 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002269
Owen Anderson821752e2010-11-18 20:32:18 +00002270 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2271 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2272 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002273 (sra rGPR:$Rm, (i32 16))))]>,
2274 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002275 let Inst{31-27} = 0b11111;
2276 let Inst{26-23} = 0b0110;
2277 let Inst{22-20} = 0b001;
2278 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2279 let Inst{7-6} = 0b00;
2280 let Inst{5-4} = 0b11;
2281 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002282
Owen Anderson821752e2010-11-18 20:32:18 +00002283 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2284 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2285 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002286 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2287 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002288 let Inst{31-27} = 0b11111;
2289 let Inst{26-23} = 0b0110;
2290 let Inst{22-20} = 0b011;
2291 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2292 let Inst{7-6} = 0b00;
2293 let Inst{5-4} = 0b00;
2294 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002295
Owen Anderson821752e2010-11-18 20:32:18 +00002296 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2297 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2298 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002299 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2300 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002301 let Inst{31-27} = 0b11111;
2302 let Inst{26-23} = 0b0110;
2303 let Inst{22-20} = 0b011;
2304 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2305 let Inst{7-6} = 0b00;
2306 let Inst{5-4} = 0b01;
2307 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002308}
2309
2310
2311multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002312 def BB : T2FourReg<
2313 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2314 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2315 [(set rGPR:$Rd, (add rGPR:$Ra,
2316 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002317 (sext_inreg rGPR:$Rm, i16))))]>,
2318 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002319 let Inst{31-27} = 0b11111;
2320 let Inst{26-23} = 0b0110;
2321 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002322 let Inst{7-6} = 0b00;
2323 let Inst{5-4} = 0b00;
2324 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002325
Owen Anderson821752e2010-11-18 20:32:18 +00002326 def BT : T2FourReg<
2327 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2328 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2329 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002330 (sra rGPR:$Rm, (i32 16)))))]>,
2331 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002332 let Inst{31-27} = 0b11111;
2333 let Inst{26-23} = 0b0110;
2334 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002335 let Inst{7-6} = 0b00;
2336 let Inst{5-4} = 0b01;
2337 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002338
Owen Anderson821752e2010-11-18 20:32:18 +00002339 def TB : T2FourReg<
2340 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2341 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2342 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002343 (sext_inreg rGPR:$Rm, i16))))]>,
2344 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002345 let Inst{31-27} = 0b11111;
2346 let Inst{26-23} = 0b0110;
2347 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002348 let Inst{7-6} = 0b00;
2349 let Inst{5-4} = 0b10;
2350 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002351
Owen Anderson821752e2010-11-18 20:32:18 +00002352 def TT : T2FourReg<
2353 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2354 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2355 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002356 (sra rGPR:$Rm, (i32 16)))))]>,
2357 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002358 let Inst{31-27} = 0b11111;
2359 let Inst{26-23} = 0b0110;
2360 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002361 let Inst{7-6} = 0b00;
2362 let Inst{5-4} = 0b11;
2363 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002364
Owen Anderson821752e2010-11-18 20:32:18 +00002365 def WB : T2FourReg<
2366 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2367 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2368 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002369 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2370 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002371 let Inst{31-27} = 0b11111;
2372 let Inst{26-23} = 0b0110;
2373 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002374 let Inst{7-6} = 0b00;
2375 let Inst{5-4} = 0b00;
2376 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002377
Owen Anderson821752e2010-11-18 20:32:18 +00002378 def WT : T2FourReg<
2379 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2380 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2381 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002382 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2383 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002384 let Inst{31-27} = 0b11111;
2385 let Inst{26-23} = 0b0110;
2386 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002387 let Inst{7-6} = 0b00;
2388 let Inst{5-4} = 0b01;
2389 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002390}
2391
2392defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2393defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2394
Johnny Chenadc77332010-02-26 22:04:29 +00002395// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002396def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2397 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002398 [/* For disassembly only; pattern left blank */]>,
2399 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002400def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2401 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002402 [/* For disassembly only; pattern left blank */]>,
2403 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002404def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2405 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002406 [/* For disassembly only; pattern left blank */]>,
2407 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002408def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2409 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002410 [/* For disassembly only; pattern left blank */]>,
2411 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002412
Johnny Chenadc77332010-02-26 22:04:29 +00002413// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2414// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002415
Owen Anderson821752e2010-11-18 20:32:18 +00002416def t2SMUAD: T2ThreeReg_mac<
2417 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002418 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2419 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002420 let Inst{15-12} = 0b1111;
2421}
Owen Anderson821752e2010-11-18 20:32:18 +00002422def t2SMUADX:T2ThreeReg_mac<
2423 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002424 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2425 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002426 let Inst{15-12} = 0b1111;
2427}
Owen Anderson821752e2010-11-18 20:32:18 +00002428def t2SMUSD: T2ThreeReg_mac<
2429 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002430 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2431 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002432 let Inst{15-12} = 0b1111;
2433}
Owen Anderson821752e2010-11-18 20:32:18 +00002434def t2SMUSDX:T2ThreeReg_mac<
2435 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002436 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2437 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002438 let Inst{15-12} = 0b1111;
2439}
Owen Andersonc6788c82011-08-22 23:31:45 +00002440def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002441 0, 0b010, 0b0000, (outs rGPR:$Rd),
2442 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002443 "\t$Rd, $Rn, $Rm, $Ra", []>,
2444 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002445def t2SMLADX : T2FourReg_mac<
2446 0, 0b010, 0b0001, (outs rGPR:$Rd),
2447 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002448 "\t$Rd, $Rn, $Rm, $Ra", []>,
2449 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002450def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2451 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002452 "\t$Rd, $Rn, $Rm, $Ra", []>,
2453 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002454def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2455 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002456 "\t$Rd, $Rn, $Rm, $Ra", []>,
2457 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002458def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2459 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
Jim Grosbacha7603982011-07-01 21:12:19 +00002460 "\t$Ra, $Rd, $Rm, $Rn", []>,
2461 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002462def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2463 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002464 "\t$Ra, $Rd, $Rm, $Rn", []>,
2465 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002466def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2467 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
Jim Grosbacha7603982011-07-01 21:12:19 +00002468 "\t$Ra, $Rd, $Rm, $Rn", []>,
2469 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002470def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2471 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002472 "\t$Ra, $Rd, $Rm, $Rn", []>,
2473 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002474
2475//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002476// Division Instructions.
2477// Signed and unsigned division on v7-M
2478//
2479def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2480 "sdiv", "\t$Rd, $Rn, $Rm",
2481 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2482 Requires<[HasDivide, IsThumb2]> {
2483 let Inst{31-27} = 0b11111;
2484 let Inst{26-21} = 0b011100;
2485 let Inst{20} = 0b1;
2486 let Inst{15-12} = 0b1111;
2487 let Inst{7-4} = 0b1111;
2488}
2489
2490def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2491 "udiv", "\t$Rd, $Rn, $Rm",
2492 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2493 Requires<[HasDivide, IsThumb2]> {
2494 let Inst{31-27} = 0b11111;
2495 let Inst{26-21} = 0b011101;
2496 let Inst{20} = 0b1;
2497 let Inst{15-12} = 0b1111;
2498 let Inst{7-4} = 0b1111;
2499}
2500
2501//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002502// Misc. Arithmetic Instructions.
2503//
2504
Jim Grosbach80dc1162010-02-16 21:23:02 +00002505class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2506 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002507 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002508 let Inst{31-27} = 0b11111;
2509 let Inst{26-22} = 0b01010;
2510 let Inst{21-20} = op1;
2511 let Inst{15-12} = 0b1111;
2512 let Inst{7-6} = 0b10;
2513 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002514 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002515}
Evan Chengf49810c2009-06-23 17:48:47 +00002516
Owen Anderson612fb5b2010-11-18 21:15:19 +00002517def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2518 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002519
Owen Anderson612fb5b2010-11-18 21:15:19 +00002520def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2521 "rbit", "\t$Rd, $Rm",
2522 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002523
Owen Anderson612fb5b2010-11-18 21:15:19 +00002524def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2525 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002526
Owen Anderson612fb5b2010-11-18 21:15:19 +00002527def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2528 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002529 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002530
Owen Anderson612fb5b2010-11-18 21:15:19 +00002531def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2532 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002533 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002534
Evan Chengf60ceac2011-06-15 17:17:48 +00002535def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002536 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002537 (t2REVSH rGPR:$Rm)>;
2538
Owen Anderson612fb5b2010-11-18 21:15:19 +00002539def t2PKHBT : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002540 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2541 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm, lsl $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002542 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002543 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002544 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002545 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002546 let Inst{31-27} = 0b11101;
2547 let Inst{26-25} = 0b01;
2548 let Inst{24-20} = 0b01100;
2549 let Inst{5} = 0; // BT form
2550 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002551
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002552 bits<5> sh;
2553 let Inst{14-12} = sh{4-2};
2554 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002555}
Evan Cheng40289b02009-07-07 05:35:52 +00002556
2557// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002558def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2559 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002560 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002561def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002562 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002563 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002564
Bob Wilsondc66eda2010-08-16 22:26:55 +00002565// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2566// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002567def t2PKHTB : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002568 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2569 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm, asr $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002570 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002571 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002572 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002573 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002574 let Inst{31-27} = 0b11101;
2575 let Inst{26-25} = 0b01;
2576 let Inst{24-20} = 0b01100;
2577 let Inst{5} = 1; // TB form
2578 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002579
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002580 bits<5> sh;
2581 let Inst{14-12} = sh{4-2};
2582 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002583}
Evan Cheng40289b02009-07-07 05:35:52 +00002584
2585// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2586// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002587def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002588 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002589 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002590def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002591 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002592 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002593 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002594
2595//===----------------------------------------------------------------------===//
2596// Comparison Instructions...
2597//
Johnny Chend68e1192009-12-15 17:24:14 +00002598defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002599 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002600 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002601
2602def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2603 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2604def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2605 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2606def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2607 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002608
Dan Gohman4b7dff92010-08-26 15:50:25 +00002609//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2610// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002611//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2612// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002613defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002614 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002615 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2616
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002617//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2618// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002619
2620def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2621 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002622
Johnny Chend68e1192009-12-15 17:24:14 +00002623defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002624 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002625 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002626defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002627 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002628 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002629
Evan Chenge253c952009-07-07 20:39:03 +00002630// Conditional moves
2631// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002632// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002633let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002634def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2635 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002636 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002637 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002638 RegConstraint<"$false = $Rd">;
2639
2640let isMoveImm = 1 in
2641def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2642 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002643 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002644[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2645 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002646
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002647// FIXME: Pseudo-ize these. For now, just mark codegen only.
2648let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002649let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002650def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002651 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002652 "movw", "\t$Rd, $imm", []>,
2653 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002654 let Inst{31-27} = 0b11110;
2655 let Inst{25} = 1;
2656 let Inst{24-21} = 0b0010;
2657 let Inst{20} = 0; // The S bit.
2658 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002659
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002660 bits<4> Rd;
2661 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002662
Jim Grosbach86386922010-12-08 22:10:43 +00002663 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002664 let Inst{19-16} = imm{15-12};
2665 let Inst{26} = imm{11};
2666 let Inst{14-12} = imm{10-8};
2667 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002668}
2669
Evan Chengc4af4632010-11-17 20:13:28 +00002670let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002671def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2672 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002673 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002674
Evan Chengc4af4632010-11-17 20:13:28 +00002675let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002676def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2677 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2678[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002679 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002680 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002681 let Inst{31-27} = 0b11110;
2682 let Inst{25} = 0;
2683 let Inst{24-21} = 0b0011;
2684 let Inst{20} = 0; // The S bit.
2685 let Inst{19-16} = 0b1111; // Rn
2686 let Inst{15} = 0;
2687}
2688
Johnny Chend68e1192009-12-15 17:24:14 +00002689class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2690 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002691 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002692 let Inst{31-27} = 0b11101;
2693 let Inst{26-25} = 0b01;
2694 let Inst{24-21} = 0b0010;
2695 let Inst{20} = 0; // The S bit.
2696 let Inst{19-16} = 0b1111; // Rn
2697 let Inst{5-4} = opcod; // Shift type.
2698}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002699def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2700 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2701 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2702 RegConstraint<"$false = $Rd">;
2703def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2704 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2705 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2706 RegConstraint<"$false = $Rd">;
2707def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2708 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2709 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2710 RegConstraint<"$false = $Rd">;
2711def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2712 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2713 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2714 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002715} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002716} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002717
David Goodwin5e47a9a2009-06-30 18:04:13 +00002718//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002719// Atomic operations intrinsics
2720//
2721
2722// memory barriers protect the atomic sequences
2723let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002724def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2725 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2726 Requires<[IsThumb, HasDB]> {
2727 bits<4> opt;
2728 let Inst{31-4} = 0xf3bf8f5;
2729 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002730}
2731}
2732
Bob Wilsonf74a4292010-10-30 00:54:37 +00002733def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2734 "dsb", "\t$opt",
2735 [/* For disassembly only; pattern left blank */]>,
2736 Requires<[IsThumb, HasDB]> {
2737 bits<4> opt;
2738 let Inst{31-4} = 0xf3bf8f4;
2739 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002740}
2741
Johnny Chena4339822010-03-03 00:16:28 +00002742// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002743def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002744 [/* For disassembly only; pattern left blank */]>,
2745 Requires<[IsThumb2, HasV7]> {
2746 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002747 let Inst{3-0} = 0b1111;
2748}
2749
Owen Anderson16884412011-07-13 23:22:26 +00002750class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002751 InstrItinClass itin, string opc, string asm, string cstr,
2752 list<dag> pattern, bits<4> rt2 = 0b1111>
2753 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2754 let Inst{31-27} = 0b11101;
2755 let Inst{26-20} = 0b0001101;
2756 let Inst{11-8} = rt2;
2757 let Inst{7-6} = 0b01;
2758 let Inst{5-4} = opcod;
2759 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002760
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002761 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002762 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002763 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002764 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002765}
Owen Anderson16884412011-07-13 23:22:26 +00002766class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002767 InstrItinClass itin, string opc, string asm, string cstr,
2768 list<dag> pattern, bits<4> rt2 = 0b1111>
2769 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2770 let Inst{31-27} = 0b11101;
2771 let Inst{26-20} = 0b0001100;
2772 let Inst{11-8} = rt2;
2773 let Inst{7-6} = 0b01;
2774 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002775
Owen Anderson91a7c592010-11-19 00:28:38 +00002776 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002777 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002778 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002779 let Inst{3-0} = Rd;
2780 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002781 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002782}
2783
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002784let mayLoad = 1 in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002785def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002786 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002787 "ldrexb", "\t$Rt, $addr", "", []>;
2788def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002789 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002790 "ldrexh", "\t$Rt, $addr", "", []>;
2791def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002792 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002793 "ldrex", "\t$Rt, $addr", "", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002794 let Inst{31-27} = 0b11101;
2795 let Inst{26-20} = 0b0000101;
2796 let Inst{11-8} = 0b1111;
2797 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002798
Owen Anderson808c7d12010-12-10 21:52:38 +00002799 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002800 bits<4> addr;
2801 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002802 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002803}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002804let hasExtraDefRegAllocReq = 1 in
2805def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
2806 (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002807 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002808 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002809 [], {?, ?, ?, ?}> {
2810 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002811 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002812}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002813}
2814
Owen Anderson91a7c592010-11-19 00:28:38 +00002815let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002816def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
2817 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002818 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002819 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2820def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
2821 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002822 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002823 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002824def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002825 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002826 "strex", "\t$Rd, $Rt, $addr", "",
2827 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002828 let Inst{31-27} = 0b11101;
2829 let Inst{26-20} = 0b0000100;
2830 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002831
Owen Anderson808c7d12010-12-10 21:52:38 +00002832 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002833 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002834 bits<4> Rt;
2835 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002836 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002837 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002838}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002839}
2840
2841let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00002842def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002843 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002844 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002845 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002846 {?, ?, ?, ?}> {
2847 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002848 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002849}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002850
Johnny Chen10a77e12010-03-02 22:11:06 +00002851// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002852def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2853 [/* For disassembly only; pattern left blank */]>,
2854 Requires<[IsThumb2, HasV7]> {
2855 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002856 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002857 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002858 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002859 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002860 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002861 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002862}
2863
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002864//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002865// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002866// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002867// address and save #0 in R0 for the non-longjmp case.
2868// Since by its nature we may be coming from some other function to get
2869// here, and we're using the stack frame for the containing function to
2870// save/restore registers, we can't keep anything live in regs across
2871// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002872// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00002873// except for our own input by listing the relevant registers in Defs. By
2874// doing so, we also cause the prologue/epilogue code to actively preserve
2875// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002876// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002877let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002878 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00002879 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
2880 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002881 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002882 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002883 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002884 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002885}
2886
Bob Wilsonec80e262010-04-09 20:41:18 +00002887let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002888 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002889 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002890 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002891 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002892 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002893 Requires<[IsThumb2, NoVFP]>;
2894}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002895
2896
2897//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002898// Control-Flow Instructions
2899//
2900
Evan Chengc50a1cb2009-07-09 22:58:39 +00002901// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00002902// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002903let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002904 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002905def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00002906 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002907 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002908 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00002909 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00002910
David Goodwin5e47a9a2009-06-30 18:04:13 +00002911let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2912let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00002913def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002914 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002915 [(br bb:$target)]> {
2916 let Inst{31-27} = 0b11110;
2917 let Inst{15-14} = 0b10;
2918 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002919
2920 bits<20> target;
2921 let Inst{26} = target{19};
2922 let Inst{11} = target{18};
2923 let Inst{13} = target{17};
2924 let Inst{21-16} = target{16-11};
2925 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002926}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002927
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002928let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00002929def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002930 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002931 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00002932 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00002933
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002934// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00002935def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002936 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002937 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002938
Jim Grosbachd4811102010-12-15 19:03:16 +00002939def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002940 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002941 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002942
2943def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2944 "tbb", "\t[$Rn, $Rm]", []> {
2945 bits<4> Rn;
2946 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00002947 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002948 let Inst{19-16} = Rn;
2949 let Inst{15-5} = 0b11110000000;
2950 let Inst{4} = 0; // B form
2951 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002952}
Evan Cheng5657c012009-07-29 02:18:14 +00002953
Jim Grosbach5ca66692010-11-29 22:37:40 +00002954def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2955 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
2956 bits<4> Rn;
2957 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00002958 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002959 let Inst{19-16} = Rn;
2960 let Inst{15-5} = 0b11110000000;
2961 let Inst{4} = 1; // H form
2962 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00002963}
Evan Cheng5657c012009-07-29 02:18:14 +00002964} // isNotDuplicable, isIndirectBranch
2965
David Goodwinc9a59b52009-06-30 19:50:22 +00002966} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002967
2968// FIXME: should be able to write a pattern for ARMBrcond, but can't use
2969// a two-value operand where a dag node expects two operands. :(
2970let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002971def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002972 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002973 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
2974 let Inst{31-27} = 0b11110;
2975 let Inst{15-14} = 0b10;
2976 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002977
Owen Andersonfb20d892010-12-09 00:27:41 +00002978 bits<4> p;
2979 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00002980
Owen Andersonfb20d892010-12-09 00:27:41 +00002981 bits<21> target;
2982 let Inst{26} = target{20};
2983 let Inst{11} = target{19};
2984 let Inst{13} = target{18};
2985 let Inst{21-16} = target{17-12};
2986 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002987
2988 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00002989}
Evan Chengf49810c2009-06-23 17:48:47 +00002990
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00002991// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
2992// it goes here.
2993let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2994 // Darwin version.
2995 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2996 Uses = [SP] in
2997 def tTAILJMPd: tPseudoExpand<(outs), (ins uncondbrtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002998 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00002999 (t2B uncondbrtarget:$dst)>,
3000 Requires<[IsThumb2, IsDarwin]>;
3001}
Evan Cheng06e16582009-07-10 01:54:42 +00003002
3003// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003004let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003005def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003006 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003007 "it$mask\t$cc", "", []> {
3008 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003009 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003010 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003011
3012 bits<4> cc;
3013 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003014 let Inst{7-4} = cc;
3015 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003016}
Evan Cheng06e16582009-07-10 01:54:42 +00003017
Johnny Chence6275f2010-02-25 19:05:29 +00003018// Branch and Exchange Jazelle -- for disassembly only
3019// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003020def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003021 [/* For disassembly only; pattern left blank */]> {
3022 let Inst{31-27} = 0b11110;
3023 let Inst{26} = 0;
3024 let Inst{25-20} = 0b111100;
3025 let Inst{15-14} = 0b10;
3026 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003027
Owen Anderson05bf5952010-11-29 18:54:38 +00003028 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003029 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003030}
3031
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003032// Compare and branch on zero / non-zero
3033let isBranch = 1, isTerminator = 1 in {
3034 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3035 "cbz\t$Rn, $target", []>,
3036 T1Misc<{0,0,?,1,?,?,?}>,
3037 Requires<[IsThumb2]> {
3038 // A8.6.27
3039 bits<6> target;
3040 bits<3> Rn;
3041 let Inst{9} = target{5};
3042 let Inst{7-3} = target{4-0};
3043 let Inst{2-0} = Rn;
3044 }
3045
3046 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3047 "cbnz\t$Rn, $target", []>,
3048 T1Misc<{1,0,?,1,?,?,?}>,
3049 Requires<[IsThumb2]> {
3050 // A8.6.27
3051 bits<6> target;
3052 bits<3> Rn;
3053 let Inst{9} = target{5};
3054 let Inst{7-3} = target{4-0};
3055 let Inst{2-0} = Rn;
3056 }
3057}
3058
3059
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003060// Change Processor State is a system instruction -- for disassembly and
3061// parsing only.
3062// FIXME: Since the asm parser has currently no clean way to handle optional
3063// operands, create 3 versions of the same instruction. Once there's a clean
3064// framework to represent optional operands, change this behavior.
3065class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3066 !strconcat("cps", asm_op),
3067 [/* For disassembly only; pattern left blank */]> {
3068 bits<2> imod;
3069 bits<3> iflags;
3070 bits<5> mode;
3071 bit M;
3072
Johnny Chen93042d12010-03-02 18:14:57 +00003073 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003074 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003075 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003076 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003077 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003078 let Inst{12} = 0;
3079 let Inst{10-9} = imod;
3080 let Inst{8} = M;
3081 let Inst{7-5} = iflags;
3082 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003083 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003084}
3085
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003086let M = 1 in
3087 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3088 "$imod.w\t$iflags, $mode">;
3089let mode = 0, M = 0 in
3090 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3091 "$imod.w\t$iflags">;
3092let imod = 0, iflags = 0, M = 1 in
3093 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3094
Johnny Chen0f7866e2010-03-03 02:09:43 +00003095// A6.3.4 Branches and miscellaneous control
3096// Table A6-14 Change Processor State, and hint instructions
3097// Helper class for disassembly only.
3098class T2I_hint<bits<8> op7_0, string opc, string asm>
3099 : T2I<(outs), (ins), NoItinerary, opc, asm,
3100 [/* For disassembly only; pattern left blank */]> {
3101 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003102 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003103 let Inst{15-14} = 0b10;
3104 let Inst{12} = 0;
3105 let Inst{10-8} = 0b000;
3106 let Inst{7-0} = op7_0;
3107}
3108
3109def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3110def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3111def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3112def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3113def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3114
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003115def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003116 let Inst{31-20} = 0xf3a;
3117 let Inst{15-14} = 0b10;
3118 let Inst{12} = 0;
3119 let Inst{10-8} = 0b000;
3120 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003121
Owen Andersonc7373f82010-11-30 20:00:01 +00003122 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003123 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003124}
3125
Johnny Chen6341c5a2010-02-25 20:25:24 +00003126// Secure Monitor Call is a system instruction -- for disassembly only
3127// Option = Inst{19-16}
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00003128def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003129 [/* For disassembly only; pattern left blank */]> {
3130 let Inst{31-27} = 0b11110;
3131 let Inst{26-20} = 0b1111111;
3132 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003133
Owen Andersond18a9c92010-11-29 19:22:08 +00003134 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003135 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003136}
3137
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003138class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003139 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003140 string opc, string asm, list<dag> pattern>
3141 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003142 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003143
Owen Andersond18a9c92010-11-29 19:22:08 +00003144 bits<5> mode;
3145 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003146}
3147
3148// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003149def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003150 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003151 [/* For disassembly only; pattern left blank */]>;
3152def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003153 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003154 [/* For disassembly only; pattern left blank */]>;
3155def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003156 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003157 [/* For disassembly only; pattern left blank */]>;
3158def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003159 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003160 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003161
3162// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003163
Owen Anderson5404c2b2010-11-29 20:38:48 +00003164class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003165 string opc, string asm, list<dag> pattern>
3166 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003167 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003168
Owen Andersond18a9c92010-11-29 19:22:08 +00003169 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003170 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003171 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003172}
3173
Owen Anderson5404c2b2010-11-29 20:38:48 +00003174def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003175 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003176 [/* For disassembly only; pattern left blank */]>;
3177def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003178 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003179 [/* For disassembly only; pattern left blank */]>;
3180def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003181 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003182 [/* For disassembly only; pattern left blank */]>;
3183def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003184 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003185 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003186
Evan Chengf49810c2009-06-23 17:48:47 +00003187//===----------------------------------------------------------------------===//
3188// Non-Instruction Patterns
3189//
3190
Evan Cheng5adb66a2009-09-28 09:14:39 +00003191// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003192// This is a single pseudo instruction to make it re-materializable.
3193// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003194let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003195def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003196 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003197 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003198
Evan Cheng53519f02011-01-21 18:55:51 +00003199// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003200// It also makes it possible to rematerialize the instructions.
3201// FIXME: Remove this when we can do generalized remat and when machine licm
3202// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003203let isReMaterializable = 1 in {
3204def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3205 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003206 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3207 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003208
Evan Cheng53519f02011-01-21 18:55:51 +00003209def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3210 IIC_iMOVix2,
3211 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3212 Requires<[IsThumb2, UseMovt]>;
3213}
3214
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003215// ConstantPool, GlobalAddress, and JumpTable
3216def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3217 Requires<[IsThumb2, DontUseMovt]>;
3218def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3219def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3220 Requires<[IsThumb2, UseMovt]>;
3221
3222def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3223 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3224
Evan Chengb9803a82009-11-06 23:52:48 +00003225// Pseudo instruction that combines ldr from constpool and add pc. This should
3226// be expanded into two instructions late to allow if-conversion and
3227// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003228let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003229def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003230 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003231 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003232 imm:$cp))]>,
3233 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003234
3235//===----------------------------------------------------------------------===//
3236// Move between special register and ARM core register -- for disassembly only
3237//
3238
Owen Anderson5404c2b2010-11-29 20:38:48 +00003239class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3240 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003241 string opc, string asm, list<dag> pattern>
3242 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003243 let Inst{31-20} = op31_20{11-0};
3244 let Inst{15-14} = op15_14{1-0};
3245 let Inst{12} = op12{0};
3246}
3247
3248class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3249 dag oops, dag iops, InstrItinClass itin,
3250 string opc, string asm, list<dag> pattern>
3251 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003252 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003253 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003254 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003255}
3256
Owen Anderson5404c2b2010-11-29 20:38:48 +00003257def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3258 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3259 [/* For disassembly only; pattern left blank */]>;
3260def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003261 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003262 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003263
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003264// Move from ARM core register to Special Register
3265//
3266// No need to have both system and application versions, the encodings are the
3267// same and the assembly parser has no way to distinguish between them. The mask
3268// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3269// the mask with the fields to be accessed in the special register.
3270def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3271 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3272 NoItinerary, "msr", "\t$mask, $Rn",
3273 [/* For disassembly only; pattern left blank */]> {
3274 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003275 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003276 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003277 let Inst{20} = mask{4}; // R Bit
3278 let Inst{13} = 0b0;
3279 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003280}
3281
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003282//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003283// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003284//
3285
Jim Grosbache35c5e02011-07-13 21:35:10 +00003286class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3287 list<dag> pattern>
3288 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003289 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003290 pattern> {
3291 let Inst{27-24} = 0b1110;
3292 let Inst{20} = direction;
3293 let Inst{4} = 1;
3294
3295 bits<4> Rt;
3296 bits<4> cop;
3297 bits<3> opc1;
3298 bits<3> opc2;
3299 bits<4> CRm;
3300 bits<4> CRn;
3301
3302 let Inst{15-12} = Rt;
3303 let Inst{11-8} = cop;
3304 let Inst{23-21} = opc1;
3305 let Inst{7-5} = opc2;
3306 let Inst{3-0} = CRm;
3307 let Inst{19-16} = CRn;
3308}
3309
Jim Grosbache35c5e02011-07-13 21:35:10 +00003310class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3311 list<dag> pattern = []>
3312 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003313 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003314 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3315 let Inst{27-24} = 0b1100;
3316 let Inst{23-21} = 0b010;
3317 let Inst{20} = direction;
3318
3319 bits<4> Rt;
3320 bits<4> Rt2;
3321 bits<4> cop;
3322 bits<4> opc1;
3323 bits<4> CRm;
3324
3325 let Inst{15-12} = Rt;
3326 let Inst{19-16} = Rt2;
3327 let Inst{11-8} = cop;
3328 let Inst{7-4} = opc1;
3329 let Inst{3-0} = CRm;
3330}
3331
3332/* from ARM core register to coprocessor */
3333def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003334 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003335 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3336 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003337 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3338 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003339def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003340 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3341 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003342 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3343 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003344
3345/* from coprocessor to ARM core register */
3346def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003347 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3348 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003349
3350def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003351 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3352 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003353
Jim Grosbache35c5e02011-07-13 21:35:10 +00003354def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3355 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3356
3357def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003358 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3359
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003360
Jim Grosbache35c5e02011-07-13 21:35:10 +00003361/* from ARM core register to coprocessor */
3362def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3363 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3364 imm:$CRm)]>;
3365def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003366 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3367 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003368/* from coprocessor to ARM core register */
3369def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3370
3371def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003372
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003373//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003374// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003375//
3376
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003377def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003378 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003379 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3380 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3381 imm:$CRm, imm:$opc2)]> {
3382 let Inst{27-24} = 0b1110;
3383
3384 bits<4> opc1;
3385 bits<4> CRn;
3386 bits<4> CRd;
3387 bits<4> cop;
3388 bits<3> opc2;
3389 bits<4> CRm;
3390
3391 let Inst{3-0} = CRm;
3392 let Inst{4} = 0;
3393 let Inst{7-5} = opc2;
3394 let Inst{11-8} = cop;
3395 let Inst{15-12} = CRd;
3396 let Inst{19-16} = CRn;
3397 let Inst{23-20} = opc1;
3398}
3399
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003400def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003401 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003402 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003403 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3404 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003405 let Inst{27-24} = 0b1110;
3406
3407 bits<4> opc1;
3408 bits<4> CRn;
3409 bits<4> CRd;
3410 bits<4> cop;
3411 bits<3> opc2;
3412 bits<4> CRm;
3413
3414 let Inst{3-0} = CRm;
3415 let Inst{4} = 0;
3416 let Inst{7-5} = opc2;
3417 let Inst{11-8} = cop;
3418 let Inst{15-12} = CRd;
3419 let Inst{19-16} = CRn;
3420 let Inst{23-20} = opc1;
3421}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003422
3423
3424
3425//===----------------------------------------------------------------------===//
3426// Non-Instruction Patterns
3427//
3428
3429// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003430let AddedComplexity = 16 in {
3431def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003432 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003433def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003434 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003435def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3436 Requires<[HasT2ExtractPack, IsThumb2]>;
3437def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3438 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3439 Requires<[HasT2ExtractPack, IsThumb2]>;
3440def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3441 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3442 Requires<[HasT2ExtractPack, IsThumb2]>;
3443}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003444
Jim Grosbach70327412011-07-27 17:48:13 +00003445def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003446 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003447def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003448 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003449def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3450 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3451 Requires<[HasT2ExtractPack, IsThumb2]>;
3452def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3453 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3454 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003455
3456// Atomic load/store patterns
3457def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3458 (t2LDRBi12 t2addrmode_imm12:$addr)>;
3459def : T2Pat<(atomic_load_8 t2addrmode_imm8:$addr),
3460 (t2LDRBi8 t2addrmode_imm8:$addr)>;
3461def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3462 (t2LDRBs t2addrmode_so_reg:$addr)>;
3463def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3464 (t2LDRHi12 t2addrmode_imm12:$addr)>;
3465def : T2Pat<(atomic_load_16 t2addrmode_imm8:$addr),
3466 (t2LDRHi8 t2addrmode_imm8:$addr)>;
3467def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3468 (t2LDRHs t2addrmode_so_reg:$addr)>;
3469def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3470 (t2LDRi12 t2addrmode_imm12:$addr)>;
3471def : T2Pat<(atomic_load_32 t2addrmode_imm8:$addr),
3472 (t2LDRi8 t2addrmode_imm8:$addr)>;
3473def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3474 (t2LDRs t2addrmode_so_reg:$addr)>;
3475def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3476 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
3477def : T2Pat<(atomic_store_8 t2addrmode_imm8:$addr, GPR:$val),
3478 (t2STRBi8 GPR:$val, t2addrmode_imm8:$addr)>;
3479def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3480 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3481def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3482 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
3483def : T2Pat<(atomic_store_16 t2addrmode_imm8:$addr, GPR:$val),
3484 (t2STRHi8 GPR:$val, t2addrmode_imm8:$addr)>;
3485def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3486 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3487def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3488 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
3489def : T2Pat<(atomic_store_32 t2addrmode_imm8:$addr, GPR:$val),
3490 (t2STRi8 GPR:$val, t2addrmode_imm8:$addr)>;
3491def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3492 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;