blob: 8c8d1d7b8a775a524355c62dbca8e2a432788a26 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000132// Use vldmia to load a Q register as a D register pair.
133// This is equivalent to VLDMD except that it has a Q register operand
134// instead of a pair of D registers.
135def VLDMQ
Bob Wilsond4bfd542010-08-27 23:18:17 +0000136 : AXDI5<(outs QPR:$dst), (ins addrmode4:$addr, pred:$p),
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000137 IndexModeNone, IIC_fpLoadm,
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000138 "vldm${addr:submode}${p}\t$addr, ${dst:dregpair}", "",
139 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000140
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000141let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng69b9f982010-05-13 01:12:06 +0000142// Use vld1 to load a Q register as a D register pair.
143// This alternative to VLDMQ allows an alignment to be specified.
144// This is equivalent to VLD1q64 except that it has a Q register operand.
145def VLD1q
146 : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst), (ins addrmode6:$addr),
147 IIC_VLD1, "vld1", "64", "${dst:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000148} // mayLoad = 1, neverHasSideEffects = 1
Bob Wilson621f1952010-03-23 05:25:43 +0000149
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000150// Use vstmia to store a Q register as a D register pair.
151// This is equivalent to VSTMD except that it has a Q register operand
152// instead of a pair of D registers.
153def VSTMQ
Bob Wilsond4bfd542010-08-27 23:18:17 +0000154 : AXDI5<(outs), (ins QPR:$src, addrmode4:$addr, pred:$p),
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000155 IndexModeNone, IIC_fpStorem,
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000156 "vstm${addr:submode}${p}\t$addr, ${src:dregpair}", "",
157 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000158
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000159let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng69b9f982010-05-13 01:12:06 +0000160// Use vst1 to store a Q register as a D register pair.
161// This alternative to VSTMQ allows an alignment to be specified.
162// This is equivalent to VST1q64 except that it has a Q register operand.
163def VST1q
164 : NLdSt<0,0b00,0b1010,0b1100, (outs), (ins addrmode6:$addr, QPR:$src),
165 IIC_VST, "vst1", "64", "${src:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000166} // mayStore = 1, neverHasSideEffects = 1
Bob Wilson11d98992010-03-23 06:20:33 +0000167
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000168let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000169
Bob Wilsonffde0802010-09-02 16:00:54 +0000170// Classes for VLD* pseudo-instructions with multi-register operands.
171// These are expanded to real instructions after register allocation.
172class VLDQPseudo
173 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), IIC_VST, "">;
174class VLDQWBPseudo
175 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
176 (ins addrmode6:$addr, am6offset:$offset), IIC_VST,
177 "$addr.addr = $wb">;
178class VLDQQPseudo
179 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), IIC_VST, "">;
180class VLDQQWBPseudo
181 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
182 (ins addrmode6:$addr, am6offset:$offset), IIC_VST,
183 "$addr.addr = $wb">;
184
Bob Wilson205a5ca2009-07-08 18:11:30 +0000185// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000186class VLD1D<bits<4> op7_4, string Dt>
187 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
188 (ins addrmode6:$addr), IIC_VLD1,
189 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
190class VLD1Q<bits<4> op7_4, string Dt>
191 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
192 (ins addrmode6:$addr), IIC_VLD1,
193 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000194
Bob Wilson621f1952010-03-23 05:25:43 +0000195def VLD1d8 : VLD1D<0b0000, "8">;
196def VLD1d16 : VLD1D<0b0100, "16">;
197def VLD1d32 : VLD1D<0b1000, "32">;
198def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000199
Bob Wilson621f1952010-03-23 05:25:43 +0000200def VLD1q8 : VLD1Q<0b0000, "8">;
201def VLD1q16 : VLD1Q<0b0100, "16">;
202def VLD1q32 : VLD1Q<0b1000, "32">;
203def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000204
Bob Wilsonffde0802010-09-02 16:00:54 +0000205def VLD1q8Pseudo : VLDQPseudo;
206def VLD1q16Pseudo : VLDQPseudo;
207def VLD1q32Pseudo : VLDQPseudo;
208def VLD1q64Pseudo : VLDQPseudo;
209
Bob Wilson99493b22010-03-20 17:59:03 +0000210// ...with address register writeback:
211class VLD1DWB<bits<4> op7_4, string Dt>
212 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000213 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
214 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000215 "$addr.addr = $wb", []>;
216class VLD1QWB<bits<4> op7_4, string Dt>
217 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000218 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
219 "vld1", Dt, "${dst:dregpair}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000220 "$addr.addr = $wb", []>;
221
222def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
223def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
224def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
225def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
226
227def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
228def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
229def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
230def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000231
Bob Wilsonffde0802010-09-02 16:00:54 +0000232def VLD1q8Pseudo_UPD : VLDQWBPseudo;
233def VLD1q16Pseudo_UPD : VLDQWBPseudo;
234def VLD1q32Pseudo_UPD : VLDQWBPseudo;
235def VLD1q64Pseudo_UPD : VLDQWBPseudo;
236
Bob Wilson052ba452010-03-22 18:22:06 +0000237// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000238class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000239 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson95808322010-03-18 20:18:39 +0000240 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000241 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000242class VLD1D3WB<bits<4> op7_4, string Dt>
243 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000244 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000245 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000246
247def VLD1d8T : VLD1D3<0b0000, "8">;
248def VLD1d16T : VLD1D3<0b0100, "16">;
249def VLD1d32T : VLD1D3<0b1000, "32">;
250def VLD1d64T : VLD1D3<0b1100, "64">;
251
252def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
253def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
254def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000255def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000256
Bob Wilsonffde0802010-09-02 16:00:54 +0000257def VLD1d64TPseudo : VLDQQPseudo;
258def VLD1d64TPseudo_UPD : VLDQQWBPseudo;
259
Bob Wilson052ba452010-03-22 18:22:06 +0000260// ...with 4 registers (some of these are only for the disassembler):
261class VLD1D4<bits<4> op7_4, string Dt>
262 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
263 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
264 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000265class VLD1D4WB<bits<4> op7_4, string Dt>
266 : NLdSt<0,0b10,0b0010,op7_4,
267 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000268 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
269 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000270 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000271
Bob Wilson052ba452010-03-22 18:22:06 +0000272def VLD1d8Q : VLD1D4<0b0000, "8">;
273def VLD1d16Q : VLD1D4<0b0100, "16">;
274def VLD1d32Q : VLD1D4<0b1000, "32">;
275def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000276
277def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
278def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
279def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000280def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000281
Bob Wilsonffde0802010-09-02 16:00:54 +0000282def VLD1d64QPseudo : VLDQQPseudo;
283def VLD1d64QPseudo_UPD : VLDQQWBPseudo;
284
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000285// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000286class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
287 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000288 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000289 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
290class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000291 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000292 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000293 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000294 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000295
Bob Wilson00bf1d92010-03-20 18:14:26 +0000296def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
297def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
298def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000299
Bob Wilson95808322010-03-18 20:18:39 +0000300def VLD2q8 : VLD2Q<0b0000, "8">;
301def VLD2q16 : VLD2Q<0b0100, "16">;
302def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000303
Bob Wilsonffde0802010-09-02 16:00:54 +0000304def VLD2d8Pseudo : VLDQPseudo;
305def VLD2d16Pseudo : VLDQPseudo;
306def VLD2d32Pseudo : VLDQPseudo;
307
308def VLD2q8Pseudo : VLDQQPseudo;
309def VLD2q16Pseudo : VLDQQPseudo;
310def VLD2q32Pseudo : VLDQQPseudo;
311
Bob Wilson92cb9322010-03-20 20:10:51 +0000312// ...with address register writeback:
313class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
314 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000315 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
316 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000317 "$addr.addr = $wb", []>;
318class VLD2QWB<bits<4> op7_4, string Dt>
319 : NLdSt<0, 0b10, 0b0011, op7_4,
320 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000321 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
322 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000323 "$addr.addr = $wb", []>;
324
325def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
326def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
327def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000328
329def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
330def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
331def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
332
Bob Wilsonffde0802010-09-02 16:00:54 +0000333def VLD2d8Pseudo_UPD : VLDQWBPseudo;
334def VLD2d16Pseudo_UPD : VLDQWBPseudo;
335def VLD2d32Pseudo_UPD : VLDQWBPseudo;
336
337def VLD2q8Pseudo_UPD : VLDQQWBPseudo;
338def VLD2q16Pseudo_UPD : VLDQQWBPseudo;
339def VLD2q32Pseudo_UPD : VLDQQWBPseudo;
340
Bob Wilson00bf1d92010-03-20 18:14:26 +0000341// ...with double-spaced registers (for disassembly only):
342def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
343def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
344def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000345def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
346def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
347def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000348
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000349// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000350class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
351 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000352 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000353 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000354
Bob Wilson00bf1d92010-03-20 18:14:26 +0000355def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
356def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
357def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000358
Bob Wilson92cb9322010-03-20 20:10:51 +0000359// ...with address register writeback:
360class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
361 : NLdSt<0, 0b10, op11_8, op7_4,
362 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000363 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3,
364 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000365 "$addr.addr = $wb", []>;
366
367def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
368def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
369def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000370
371// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000372def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
373def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
374def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000375def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
376def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
377def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000378
Bob Wilson92cb9322010-03-20 20:10:51 +0000379// ...alternate versions to be allocated odd register numbers:
380def VLD3q8odd_UPD : VLD3DWB<0b0101, 0b0000, "8">;
381def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">;
382def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000383
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000384// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000385class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
386 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000387 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000388 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000389 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000390
Bob Wilson00bf1d92010-03-20 18:14:26 +0000391def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
392def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
393def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000394
Bob Wilson92cb9322010-03-20 20:10:51 +0000395// ...with address register writeback:
396class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
397 : NLdSt<0, 0b10, op11_8, op7_4,
398 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000399 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
400 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000401 "$addr.addr = $wb", []>;
402
403def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
404def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
405def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000406
407// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000408def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
409def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
410def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000411def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
412def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
413def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000414
Bob Wilson92cb9322010-03-20 20:10:51 +0000415// ...alternate versions to be allocated odd register numbers:
416def VLD4q8odd_UPD : VLD4DWB<0b0001, 0b0000, "8">;
417def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">;
418def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000419
420// VLD1LN : Vector Load (single element to one lane)
421// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000422
Bob Wilson243fcc52009-09-01 04:26:28 +0000423// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000424class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
425 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000426 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
427 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
428 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000429
Bob Wilson39842552010-03-22 16:43:10 +0000430def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
431def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
432def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000433
Bob Wilson41315282010-03-20 20:39:53 +0000434// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000435def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
436def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000437
Bob Wilson41315282010-03-20 20:39:53 +0000438// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000439def VLD2LNq16odd : VLD2LN<0b0101, {?,?,1,?}, "16">;
440def VLD2LNq32odd : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000441
Bob Wilsona1023642010-03-20 20:47:18 +0000442// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000443class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
444 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000445 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000446 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000447 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000448 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
449
Bob Wilson39842552010-03-22 16:43:10 +0000450def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
451def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
452def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000453
Bob Wilson39842552010-03-22 16:43:10 +0000454def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
455def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000456
Bob Wilson243fcc52009-09-01 04:26:28 +0000457// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000458class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
459 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000460 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
461 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
462 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
463 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000464
Bob Wilson39842552010-03-22 16:43:10 +0000465def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
466def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
467def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000468
Bob Wilson41315282010-03-20 20:39:53 +0000469// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000470def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
471def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000472
Bob Wilson41315282010-03-20 20:39:53 +0000473// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000474def VLD3LNq16odd : VLD3LN<0b0110, {?,?,1,0}, "16">;
475def VLD3LNq32odd : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000476
Bob Wilsona1023642010-03-20 20:47:18 +0000477// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000478class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
479 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000480 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000481 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000482 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
483 IIC_VLD3, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000484 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000485 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
486 []>;
487
Bob Wilson39842552010-03-22 16:43:10 +0000488def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
489def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
490def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000491
Bob Wilson39842552010-03-22 16:43:10 +0000492def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
493def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000494
Bob Wilson243fcc52009-09-01 04:26:28 +0000495// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000496class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
497 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000498 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
499 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
500 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000501 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000502 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000503
Bob Wilson39842552010-03-22 16:43:10 +0000504def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
505def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
506def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000507
Bob Wilson41315282010-03-20 20:39:53 +0000508// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000509def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
510def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000511
Bob Wilson41315282010-03-20 20:39:53 +0000512// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000513def VLD4LNq16odd : VLD4LN<0b0111, {?,?,1,?}, "16">;
514def VLD4LNq32odd : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000515
Bob Wilsona1023642010-03-20 20:47:18 +0000516// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000517class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
518 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000519 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000520 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000521 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
522 IIC_VLD4, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000523"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000524"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
525 []>;
526
Bob Wilson39842552010-03-22 16:43:10 +0000527def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
528def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
529def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000530
Bob Wilson39842552010-03-22 16:43:10 +0000531def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
532def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000533
Bob Wilsonb07c1712009-10-07 21:53:04 +0000534// VLD1DUP : Vector Load (single element to all lanes)
535// VLD2DUP : Vector Load (single 2-element structure to all lanes)
536// VLD3DUP : Vector Load (single 3-element structure to all lanes)
537// VLD4DUP : Vector Load (single 4-element structure to all lanes)
538// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000539} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000540
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000541let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000542
Bob Wilson709d5922010-08-25 23:27:42 +0000543// Classes for VST* pseudo-instructions with multi-register operands.
544// These are expanded to real instructions after register allocation.
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000545class VSTQPseudo
546 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), IIC_VST, "">;
547class VSTQWBPseudo
548 : PseudoNLdSt<(outs GPR:$wb),
549 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
550 "$addr.addr = $wb">;
Bob Wilson709d5922010-08-25 23:27:42 +0000551class VSTQQPseudo
552 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), IIC_VST, "">;
553class VSTQQWBPseudo
554 : PseudoNLdSt<(outs GPR:$wb),
555 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), IIC_VST,
556 "$addr.addr = $wb">;
557class VSTQQQQWBPseudo
558 : PseudoNLdSt<(outs GPR:$wb),
559 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), IIC_VST,
560 "$addr.addr = $wb">;
561
Bob Wilson11d98992010-03-23 06:20:33 +0000562// VST1 : Vector Store (multiple single elements)
563class VST1D<bits<4> op7_4, string Dt>
564 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
565 "vst1", Dt, "\\{$src\\}, $addr", "", []>;
566class VST1Q<bits<4> op7_4, string Dt>
567 : NLdSt<0,0b00,0b1010,op7_4, (outs),
568 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
569 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
570
571def VST1d8 : VST1D<0b0000, "8">;
572def VST1d16 : VST1D<0b0100, "16">;
573def VST1d32 : VST1D<0b1000, "32">;
574def VST1d64 : VST1D<0b1100, "64">;
575
576def VST1q8 : VST1Q<0b0000, "8">;
577def VST1q16 : VST1Q<0b0100, "16">;
578def VST1q32 : VST1Q<0b1000, "32">;
579def VST1q64 : VST1Q<0b1100, "64">;
580
Bob Wilsonffde0802010-09-02 16:00:54 +0000581def VST1q8Pseudo : VSTQPseudo;
582def VST1q16Pseudo : VSTQPseudo;
583def VST1q32Pseudo : VSTQPseudo;
584def VST1q64Pseudo : VSTQPseudo;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000585
Bob Wilson25eb5012010-03-20 20:54:36 +0000586// ...with address register writeback:
587class VST1DWB<bits<4> op7_4, string Dt>
588 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000589 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST,
590 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000591class VST1QWB<bits<4> op7_4, string Dt>
592 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000593 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
594 "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000595
596def VST1d8_UPD : VST1DWB<0b0000, "8">;
597def VST1d16_UPD : VST1DWB<0b0100, "16">;
598def VST1d32_UPD : VST1DWB<0b1000, "32">;
599def VST1d64_UPD : VST1DWB<0b1100, "64">;
600
601def VST1q8_UPD : VST1QWB<0b0000, "8">;
602def VST1q16_UPD : VST1QWB<0b0100, "16">;
603def VST1q32_UPD : VST1QWB<0b1000, "32">;
604def VST1q64_UPD : VST1QWB<0b1100, "64">;
605
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000606def VST1q8Pseudo_UPD : VSTQWBPseudo;
607def VST1q16Pseudo_UPD : VSTQWBPseudo;
608def VST1q32Pseudo_UPD : VSTQWBPseudo;
609def VST1q64Pseudo_UPD : VSTQWBPseudo;
610
Bob Wilson052ba452010-03-22 18:22:06 +0000611// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000612class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000613 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000614 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson58393bc2010-03-22 18:02:38 +0000615 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000616class VST1D3WB<bits<4> op7_4, string Dt>
617 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000618 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000619 DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson226036e2010-03-20 22:13:40 +0000620 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000621 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000622
623def VST1d8T : VST1D3<0b0000, "8">;
624def VST1d16T : VST1D3<0b0100, "16">;
625def VST1d32T : VST1D3<0b1000, "32">;
626def VST1d64T : VST1D3<0b1100, "64">;
627
628def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
629def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
630def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
631def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
632
Bob Wilson01ba4612010-08-26 18:51:29 +0000633def VST1d64TPseudo : VSTQQPseudo;
634def VST1d64TPseudo_UPD : VSTQQWBPseudo;
635
Bob Wilson052ba452010-03-22 18:22:06 +0000636// ...with 4 registers (some of these are only for the disassembler):
637class VST1D4<bits<4> op7_4, string Dt>
638 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
639 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
640 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
641 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000642class VST1D4WB<bits<4> op7_4, string Dt>
643 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000644 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000645 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000646 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000647 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000648
Bob Wilson052ba452010-03-22 18:22:06 +0000649def VST1d8Q : VST1D4<0b0000, "8">;
650def VST1d16Q : VST1D4<0b0100, "16">;
651def VST1d32Q : VST1D4<0b1000, "32">;
652def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000653
654def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
655def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
656def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000657def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000658
Bob Wilson70e48b22010-08-26 05:33:30 +0000659def VST1d64QPseudo : VSTQQPseudo;
660def VST1d64QPseudo_UPD : VSTQQWBPseudo;
661
Bob Wilsonb36ec862009-08-06 18:47:44 +0000662// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000663class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
664 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
665 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
666 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000667class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000668 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000669 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000670 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000671 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000672
Bob Wilson068b18b2010-03-20 21:15:48 +0000673def VST2d8 : VST2D<0b1000, 0b0000, "8">;
674def VST2d16 : VST2D<0b1000, 0b0100, "16">;
675def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000676
Bob Wilson95808322010-03-18 20:18:39 +0000677def VST2q8 : VST2Q<0b0000, "8">;
678def VST2q16 : VST2Q<0b0100, "16">;
679def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000680
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000681def VST2d8Pseudo : VSTQPseudo;
682def VST2d16Pseudo : VSTQPseudo;
683def VST2d32Pseudo : VSTQPseudo;
684
685def VST2q8Pseudo : VSTQQPseudo;
686def VST2q16Pseudo : VSTQQPseudo;
687def VST2q32Pseudo : VSTQQPseudo;
688
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000689// ...with address register writeback:
690class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
691 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000692 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
693 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000694 "$addr.addr = $wb", []>;
695class VST2QWB<bits<4> op7_4, string Dt>
696 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000697 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000698 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000699 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000700 "$addr.addr = $wb", []>;
701
702def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
703def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
704def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000705
706def VST2q8_UPD : VST2QWB<0b0000, "8">;
707def VST2q16_UPD : VST2QWB<0b0100, "16">;
708def VST2q32_UPD : VST2QWB<0b1000, "32">;
709
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000710def VST2d8Pseudo_UPD : VSTQWBPseudo;
711def VST2d16Pseudo_UPD : VSTQWBPseudo;
712def VST2d32Pseudo_UPD : VSTQWBPseudo;
713
714def VST2q8Pseudo_UPD : VSTQQWBPseudo;
715def VST2q16Pseudo_UPD : VSTQQWBPseudo;
716def VST2q32Pseudo_UPD : VSTQQWBPseudo;
717
Bob Wilson068b18b2010-03-20 21:15:48 +0000718// ...with double-spaced registers (for disassembly only):
719def VST2b8 : VST2D<0b1001, 0b0000, "8">;
720def VST2b16 : VST2D<0b1001, 0b0100, "16">;
721def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000722def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
723def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
724def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000725
Bob Wilsonb36ec862009-08-06 18:47:44 +0000726// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000727class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
728 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000729 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000730 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000731
Bob Wilson068b18b2010-03-20 21:15:48 +0000732def VST3d8 : VST3D<0b0100, 0b0000, "8">;
733def VST3d16 : VST3D<0b0100, 0b0100, "16">;
734def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000735
Bob Wilson01ba4612010-08-26 18:51:29 +0000736def VST3d8Pseudo : VSTQQPseudo;
737def VST3d16Pseudo : VSTQQPseudo;
738def VST3d32Pseudo : VSTQQPseudo;
739
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000740// ...with address register writeback:
741class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
742 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000743 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000744 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000745 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000746 "$addr.addr = $wb", []>;
747
748def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
749def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
750def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000751
Bob Wilson01ba4612010-08-26 18:51:29 +0000752def VST3d8Pseudo_UPD : VSTQQWBPseudo;
753def VST3d16Pseudo_UPD : VSTQQWBPseudo;
754def VST3d32Pseudo_UPD : VSTQQWBPseudo;
755
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000756// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000757def VST3q8 : VST3D<0b0101, 0b0000, "8">;
758def VST3q16 : VST3D<0b0101, 0b0100, "16">;
759def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000760def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
761def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
762def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000763
Bob Wilson01ba4612010-08-26 18:51:29 +0000764def VST3q8Pseudo_UPD : VSTQQQQWBPseudo;
765def VST3q16Pseudo_UPD : VSTQQQQWBPseudo;
766def VST3q32Pseudo_UPD : VSTQQQQWBPseudo;
767
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000768// ...alternate versions to be allocated odd register numbers:
Bob Wilson01ba4612010-08-26 18:51:29 +0000769def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo;
770def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo;
771def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo;
Bob Wilson66a70632009-10-07 20:30:08 +0000772
Bob Wilsonb36ec862009-08-06 18:47:44 +0000773// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000774class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
775 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000776 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000777 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000778 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000779
Bob Wilson068b18b2010-03-20 21:15:48 +0000780def VST4d8 : VST4D<0b0000, 0b0000, "8">;
781def VST4d16 : VST4D<0b0000, 0b0100, "16">;
782def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000783
Bob Wilson709d5922010-08-25 23:27:42 +0000784def VST4d8Pseudo : VSTQQPseudo;
785def VST4d16Pseudo : VSTQQPseudo;
786def VST4d32Pseudo : VSTQQPseudo;
787
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000788// ...with address register writeback:
789class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
790 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000791 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000792 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000793 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000794 "$addr.addr = $wb", []>;
795
796def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
797def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
798def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000799
Bob Wilson709d5922010-08-25 23:27:42 +0000800def VST4d8Pseudo_UPD : VSTQQWBPseudo;
801def VST4d16Pseudo_UPD : VSTQQWBPseudo;
802def VST4d32Pseudo_UPD : VSTQQWBPseudo;
803
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000804// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000805def VST4q8 : VST4D<0b0001, 0b0000, "8">;
806def VST4q16 : VST4D<0b0001, 0b0100, "16">;
807def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000808def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
809def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
810def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000811
Bob Wilson709d5922010-08-25 23:27:42 +0000812def VST4q8Pseudo_UPD : VSTQQQQWBPseudo;
813def VST4q16Pseudo_UPD : VSTQQQQWBPseudo;
814def VST4q32Pseudo_UPD : VSTQQQQWBPseudo;
815
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000816// ...alternate versions to be allocated odd register numbers:
Bob Wilson709d5922010-08-25 23:27:42 +0000817def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo;
818def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo;
819def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000820
821// VST1LN : Vector Store (single element from one lane)
822// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000823
Bob Wilson8a3198b2009-09-01 18:51:56 +0000824// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000825class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
826 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000827 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000828 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000829 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000830
Bob Wilson39842552010-03-22 16:43:10 +0000831def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
832def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
833def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000834
Bob Wilson41315282010-03-20 20:39:53 +0000835// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000836def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
837def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000838
Bob Wilson41315282010-03-20 20:39:53 +0000839// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000840def VST2LNq16odd : VST2LN<0b0101, {?,?,1,?}, "16">;
841def VST2LNq32odd : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000842
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000843// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000844class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
845 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000846 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000847 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000848 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000849 "$addr.addr = $wb", []>;
850
Bob Wilson39842552010-03-22 16:43:10 +0000851def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
852def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
853def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000854
Bob Wilson39842552010-03-22 16:43:10 +0000855def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
856def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000857
Bob Wilson8a3198b2009-09-01 18:51:56 +0000858// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000859class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
860 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000861 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000862 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000863 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000864
Bob Wilson39842552010-03-22 16:43:10 +0000865def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
866def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
867def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000868
Bob Wilson41315282010-03-20 20:39:53 +0000869// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000870def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
871def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000872
Bob Wilson41315282010-03-20 20:39:53 +0000873// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000874def VST3LNq16odd : VST3LN<0b0110, {?,?,1,0}, "16">;
875def VST3LNq32odd : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000876
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000877// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000878class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
879 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000880 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000881 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
882 IIC_VST, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000883 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000884 "$addr.addr = $wb", []>;
885
Bob Wilson39842552010-03-22 16:43:10 +0000886def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
887def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
888def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000889
Bob Wilson39842552010-03-22 16:43:10 +0000890def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
891def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000892
Bob Wilson8a3198b2009-09-01 18:51:56 +0000893// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000894class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
895 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000896 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +0000897 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000898 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000899 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000900
Bob Wilson39842552010-03-22 16:43:10 +0000901def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
902def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
903def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000904
Bob Wilson41315282010-03-20 20:39:53 +0000905// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000906def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
907def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000908
Bob Wilson41315282010-03-20 20:39:53 +0000909// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000910def VST4LNq16odd : VST4LN<0b0111, {?,?,1,?}, "16">;
911def VST4LNq32odd : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000912
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000913// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000914class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
915 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000916 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000917 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
918 IIC_VST, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000919 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000920 "$addr.addr = $wb", []>;
921
Bob Wilson39842552010-03-22 16:43:10 +0000922def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
923def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
924def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000925
Bob Wilson39842552010-03-22 16:43:10 +0000926def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
927def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000928
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000929} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000930
Bob Wilson205a5ca2009-07-08 18:11:30 +0000931
Bob Wilson5bafff32009-06-22 23:27:02 +0000932//===----------------------------------------------------------------------===//
933// NEON pattern fragments
934//===----------------------------------------------------------------------===//
935
936// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000937def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000938 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
939 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000940}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000941def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000942 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
943 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000944}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000945def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000946 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
947 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000948}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000949def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000950 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
951 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000952}]>;
953
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000954// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000955def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000956 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
957 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000958}]>;
959
Bob Wilson5bafff32009-06-22 23:27:02 +0000960// Translate lane numbers from Q registers to D subregs.
961def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000963}]>;
964def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000966}]>;
967def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000969}]>;
970
971//===----------------------------------------------------------------------===//
972// Instruction Classes
973//===----------------------------------------------------------------------===//
974
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000975// Basic 2-register operations: single-, double- and quad-register.
976class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
977 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
978 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000979 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
980 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
981 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000982class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000983 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
984 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000985 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
986 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
987 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000988class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000989 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
990 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000991 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
992 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
993 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000994
Bob Wilson69bfbd62010-02-17 22:42:54 +0000995// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000996class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +0000997 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000998 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000999 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1000 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001001 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001002 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1003class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001004 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001005 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001006 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1007 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001008 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001009 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1010
Bob Wilson973a0742010-08-30 20:02:30 +00001011// Narrow 2-register operations.
1012class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1013 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1014 InstrItinClass itin, string OpcodeStr, string Dt,
1015 ValueType TyD, ValueType TyQ, SDNode OpNode>
1016 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1017 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1018 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1019
Bob Wilson5bafff32009-06-22 23:27:02 +00001020// Narrow 2-register intrinsics.
1021class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1022 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001023 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001024 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001025 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001026 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001027 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1028
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001029// Long 2-register operations (currently only used for VMOVL).
1030class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1031 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1032 InstrItinClass itin, string OpcodeStr, string Dt,
1033 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001034 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001035 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001036 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001037
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001038// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001039class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001040 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001041 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001042 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001043 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001044class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001045 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001046 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001047 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001048 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001049
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001050// Basic 3-register operations: single-, double- and quad-register.
1051class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1052 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1053 SDNode OpNode, bit Commutable>
1054 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001055 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1056 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001057 let isCommutable = Commutable;
1058}
1059
Bob Wilson5bafff32009-06-22 23:27:02 +00001060class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001061 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001062 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001063 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001064 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001065 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1066 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
1067 let isCommutable = Commutable;
1068}
1069// Same as N3VD but no data type.
1070class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1071 InstrItinClass itin, string OpcodeStr,
1072 ValueType ResTy, ValueType OpTy,
1073 SDNode OpNode, bit Commutable>
1074 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001075 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001076 OpcodeStr, "$dst, $src1, $src2", "",
1077 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001078 let isCommutable = Commutable;
1079}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001080
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001081class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001082 InstrItinClass itin, string OpcodeStr, string Dt,
1083 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001084 : N3V<0, 1, op21_20, op11_8, 1, 0,
1085 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1086 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1087 [(set (Ty DPR:$dst),
1088 (Ty (ShOp (Ty DPR:$src1),
1089 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001090 let isCommutable = 0;
1091}
1092class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001093 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001094 : N3V<0, 1, op21_20, op11_8, 1, 0,
1095 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1096 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1097 [(set (Ty DPR:$dst),
1098 (Ty (ShOp (Ty DPR:$src1),
1099 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001100 let isCommutable = 0;
1101}
1102
Bob Wilson5bafff32009-06-22 23:27:02 +00001103class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001104 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001105 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001106 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001107 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001108 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1109 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
1110 let isCommutable = Commutable;
1111}
1112class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1113 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001114 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001115 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001116 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001117 OpcodeStr, "$dst, $src1, $src2", "",
1118 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001119 let isCommutable = Commutable;
1120}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001121class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001122 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001123 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001124 : N3V<1, 1, op21_20, op11_8, 1, 0,
1125 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1126 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1127 [(set (ResTy QPR:$dst),
1128 (ResTy (ShOp (ResTy QPR:$src1),
1129 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1130 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001131 let isCommutable = 0;
1132}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001133class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001134 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001135 : N3V<1, 1, op21_20, op11_8, 1, 0,
1136 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1137 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1138 [(set (ResTy QPR:$dst),
1139 (ResTy (ShOp (ResTy QPR:$src1),
1140 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1141 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001142 let isCommutable = 0;
1143}
Bob Wilson5bafff32009-06-22 23:27:02 +00001144
1145// Basic 3-register intrinsics, both double- and quad-register.
1146class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001147 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001148 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001149 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1150 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), f, itin,
1151 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1152 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001153 let isCommutable = Commutable;
1154}
David Goodwin658ea602009-09-25 18:38:29 +00001155class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001156 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001157 : N3V<0, 1, op21_20, op11_8, 1, 0,
1158 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1159 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1160 [(set (Ty DPR:$dst),
1161 (Ty (IntOp (Ty DPR:$src1),
1162 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1163 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001164 let isCommutable = 0;
1165}
David Goodwin658ea602009-09-25 18:38:29 +00001166class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001167 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001168 : N3V<0, 1, op21_20, op11_8, 1, 0,
1169 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1170 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1171 [(set (Ty DPR:$dst),
1172 (Ty (IntOp (Ty DPR:$src1),
1173 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001174 let isCommutable = 0;
1175}
1176
Bob Wilson5bafff32009-06-22 23:27:02 +00001177class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001178 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001179 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001180 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1181 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), f, itin,
1182 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1183 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001184 let isCommutable = Commutable;
1185}
David Goodwin658ea602009-09-25 18:38:29 +00001186class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001187 string OpcodeStr, string Dt,
1188 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001189 : N3V<1, 1, op21_20, op11_8, 1, 0,
1190 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1191 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1192 [(set (ResTy QPR:$dst),
1193 (ResTy (IntOp (ResTy QPR:$src1),
1194 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1195 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001196 let isCommutable = 0;
1197}
David Goodwin658ea602009-09-25 18:38:29 +00001198class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001199 string OpcodeStr, string Dt,
1200 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001201 : N3V<1, 1, op21_20, op11_8, 1, 0,
1202 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1203 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1204 [(set (ResTy QPR:$dst),
1205 (ResTy (IntOp (ResTy QPR:$src1),
1206 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1207 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001208 let isCommutable = 0;
1209}
Bob Wilson5bafff32009-06-22 23:27:02 +00001210
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001211// Multiply-Add/Sub operations: single-, double- and quad-register.
1212class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1213 InstrItinClass itin, string OpcodeStr, string Dt,
1214 ValueType Ty, SDNode MulOp, SDNode OpNode>
1215 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1216 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001217 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001218 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1219
Bob Wilson5bafff32009-06-22 23:27:02 +00001220class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001221 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001222 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001223 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001224 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001225 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001226 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1227 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001228class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001229 string OpcodeStr, string Dt,
1230 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001231 : N3V<0, 1, op21_20, op11_8, 1, 0,
1232 (outs DPR:$dst),
1233 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1234 NVMulSLFrm, itin,
1235 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1236 [(set (Ty DPR:$dst),
1237 (Ty (ShOp (Ty DPR:$src1),
1238 (Ty (MulOp DPR:$src2,
1239 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1240 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001241class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001242 string OpcodeStr, string Dt,
1243 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001244 : N3V<0, 1, op21_20, op11_8, 1, 0,
1245 (outs DPR:$dst),
1246 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1247 NVMulSLFrm, itin,
1248 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1249 [(set (Ty DPR:$dst),
1250 (Ty (ShOp (Ty DPR:$src1),
1251 (Ty (MulOp DPR:$src2,
1252 (Ty (NEONvduplane (Ty DPR_8:$src3),
1253 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001254
Bob Wilson5bafff32009-06-22 23:27:02 +00001255class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001256 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001257 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001258 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001259 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001260 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001261 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1262 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001263class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001264 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001265 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001266 : N3V<1, 1, op21_20, op11_8, 1, 0,
1267 (outs QPR:$dst),
1268 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1269 NVMulSLFrm, itin,
1270 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1271 [(set (ResTy QPR:$dst),
1272 (ResTy (ShOp (ResTy QPR:$src1),
1273 (ResTy (MulOp QPR:$src2,
1274 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1275 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001276class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001277 string OpcodeStr, string Dt,
1278 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001279 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001280 : N3V<1, 1, op21_20, op11_8, 1, 0,
1281 (outs QPR:$dst),
1282 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1283 NVMulSLFrm, itin,
1284 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1285 [(set (ResTy QPR:$dst),
1286 (ResTy (ShOp (ResTy QPR:$src1),
1287 (ResTy (MulOp QPR:$src2,
1288 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1289 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001290
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001291// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1292class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1293 InstrItinClass itin, string OpcodeStr, string Dt,
1294 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1295 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1296 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
1297 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1298 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1299 (Ty (IntOp (Ty DPR:$src2), (Ty DPR:$src3))))))]>;
1300class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1301 InstrItinClass itin, string OpcodeStr, string Dt,
1302 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1303 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1304 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
1305 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1306 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1307 (Ty (IntOp (Ty QPR:$src2), (Ty QPR:$src3))))))]>;
1308
Bob Wilson5bafff32009-06-22 23:27:02 +00001309// Neon 3-argument intrinsics, both double- and quad-register.
1310// The destination register is also used as the first source operand register.
1311class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001312 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001313 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001314 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001315 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001316 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001317 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1318 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1319class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001320 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001321 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001322 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001323 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001324 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001325 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1326 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1327
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001328// Long Multiply-Add/Sub operations.
1329class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1330 InstrItinClass itin, string OpcodeStr, string Dt,
1331 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1332 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1333 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
1334 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1335 [(set QPR:$dst, (OpNode (TyQ QPR:$src1),
1336 (TyQ (MulOp (TyD DPR:$src2),
1337 (TyD DPR:$src3)))))]>;
1338class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1339 InstrItinClass itin, string OpcodeStr, string Dt,
1340 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1341 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1342 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1343 NVMulSLFrm, itin,
1344 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1345 [(set QPR:$dst,
1346 (OpNode (TyQ QPR:$src1),
1347 (TyQ (MulOp (TyD DPR:$src2),
1348 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1349 imm:$lane))))))]>;
1350class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1351 InstrItinClass itin, string OpcodeStr, string Dt,
1352 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1353 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1354 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1355 NVMulSLFrm, itin,
1356 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1357 [(set QPR:$dst,
1358 (OpNode (TyQ QPR:$src1),
1359 (TyQ (MulOp (TyD DPR:$src2),
1360 (TyD (NEONvduplane (TyD DPR_8:$src3),
1361 imm:$lane))))))]>;
1362
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001363// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1364class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1365 InstrItinClass itin, string OpcodeStr, string Dt,
1366 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1367 SDNode OpNode>
1368 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1369 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
1370 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1371 [(set QPR:$dst, (OpNode (TyQ QPR:$src1),
1372 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src2),
1373 (TyD DPR:$src3)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001374
Bob Wilson5bafff32009-06-22 23:27:02 +00001375// Neon Long 3-argument intrinsic. The destination register is
1376// a quad-register and is also used as the first source operand register.
1377class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001378 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001379 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001380 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001381 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001382 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001383 [(set QPR:$dst,
1384 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001385class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001386 string OpcodeStr, string Dt,
1387 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001388 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1389 (outs QPR:$dst),
1390 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1391 NVMulSLFrm, itin,
1392 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1393 [(set (ResTy QPR:$dst),
1394 (ResTy (IntOp (ResTy QPR:$src1),
1395 (OpTy DPR:$src2),
1396 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1397 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001398class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1399 InstrItinClass itin, string OpcodeStr, string Dt,
1400 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001401 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1402 (outs QPR:$dst),
1403 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1404 NVMulSLFrm, itin,
1405 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1406 [(set (ResTy QPR:$dst),
1407 (ResTy (IntOp (ResTy QPR:$src1),
1408 (OpTy DPR:$src2),
1409 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1410 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001411
Bob Wilson5bafff32009-06-22 23:27:02 +00001412// Narrowing 3-register intrinsics.
1413class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001414 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001415 Intrinsic IntOp, bit Commutable>
1416 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001417 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001418 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001419 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1420 let isCommutable = Commutable;
1421}
1422
Bob Wilson04d6c282010-08-29 05:57:34 +00001423// Long 3-register operations.
1424class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1425 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001426 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1427 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1428 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1429 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1430 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1431 let isCommutable = Commutable;
1432}
1433class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1434 InstrItinClass itin, string OpcodeStr, string Dt,
1435 ValueType TyQ, ValueType TyD, SDNode OpNode>
1436 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1437 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1438 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1439 [(set QPR:$dst,
1440 (TyQ (OpNode (TyD DPR:$src1),
1441 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1442class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1443 InstrItinClass itin, string OpcodeStr, string Dt,
1444 ValueType TyQ, ValueType TyD, SDNode OpNode>
1445 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1446 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1447 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1448 [(set QPR:$dst,
1449 (TyQ (OpNode (TyD DPR:$src1),
1450 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1451
1452// Long 3-register operations with explicitly extended operands.
1453class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1454 InstrItinClass itin, string OpcodeStr, string Dt,
1455 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1456 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001457 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1458 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1459 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1460 [(set QPR:$dst, (OpNode (TyQ (ExtOp (TyD DPR:$src1))),
1461 (TyQ (ExtOp (TyD DPR:$src2)))))]> {
1462 let isCommutable = Commutable;
1463}
1464
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001465// Long 3-register intrinsics with explicit extend (VABDL).
1466class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1467 InstrItinClass itin, string OpcodeStr, string Dt,
1468 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1469 bit Commutable>
1470 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1471 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1472 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1473 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1474 (TyD DPR:$src2))))))]> {
1475 let isCommutable = Commutable;
1476}
1477
Bob Wilson5bafff32009-06-22 23:27:02 +00001478// Long 3-register intrinsics.
1479class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001480 InstrItinClass itin, string OpcodeStr, string Dt,
1481 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001482 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001483 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001484 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001485 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1486 let isCommutable = Commutable;
1487}
David Goodwin658ea602009-09-25 18:38:29 +00001488class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001489 string OpcodeStr, string Dt,
1490 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001491 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1492 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1493 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1494 [(set (ResTy QPR:$dst),
1495 (ResTy (IntOp (OpTy DPR:$src1),
1496 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1497 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001498class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1499 InstrItinClass itin, string OpcodeStr, string Dt,
1500 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001501 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1502 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1503 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1504 [(set (ResTy QPR:$dst),
1505 (ResTy (IntOp (OpTy DPR:$src1),
1506 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1507 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001508
Bob Wilson04d6c282010-08-29 05:57:34 +00001509// Wide 3-register operations.
1510class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1511 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1512 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001513 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001514 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), N3RegFrm, IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001515 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson04d6c282010-08-29 05:57:34 +00001516 [(set QPR:$dst, (OpNode (TyQ QPR:$src1),
1517 (TyQ (ExtOp (TyD DPR:$src2)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001518 let isCommutable = Commutable;
1519}
1520
1521// Pairwise long 2-register intrinsics, both double- and quad-register.
1522class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001523 bits<2> op17_16, bits<5> op11_7, bit op4,
1524 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001525 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1526 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001527 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001528 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1529class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001530 bits<2> op17_16, bits<5> op11_7, bit op4,
1531 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001532 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1533 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001534 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001535 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1536
1537// Pairwise long 2-register accumulate intrinsics,
1538// both double- and quad-register.
1539// The destination register is also used as the first source operand register.
1540class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001541 bits<2> op17_16, bits<5> op11_7, bit op4,
1542 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001543 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1544 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001545 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001546 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001547 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1548class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001549 bits<2> op17_16, bits<5> op11_7, bit op4,
1550 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001551 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1552 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001553 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001554 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001555 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1556
1557// Shift by immediate,
1558// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001559class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001560 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001561 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001562 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001563 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001564 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001565 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001566class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001567 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001568 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001569 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001570 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001571 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001572 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1573
Johnny Chen6c8648b2010-03-17 23:26:50 +00001574// Long shift by immediate.
1575class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1576 string OpcodeStr, string Dt,
1577 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1578 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001579 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001580 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001581 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1582 (i32 imm:$SIMM))))]>;
1583
Bob Wilson5bafff32009-06-22 23:27:02 +00001584// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001585class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001586 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001587 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001588 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001589 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001590 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001591 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1592 (i32 imm:$SIMM))))]>;
1593
1594// Shift right by immediate and accumulate,
1595// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001596class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001597 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001598 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001599 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001600 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001601 [(set DPR:$dst, (Ty (add DPR:$src1,
1602 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001603class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001604 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001605 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001606 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001607 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001608 [(set QPR:$dst, (Ty (add QPR:$src1,
1609 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1610
1611// Shift by immediate and insert,
1612// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001613class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001614 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001615 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001616 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), f, IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001617 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001618 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001619class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001620 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001621 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001622 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), f, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001623 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001624 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1625
1626// Convert, with fractional bits immediate,
1627// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001628class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001629 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001630 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001631 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001632 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NVCVTFrm,
1633 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001634 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001635class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001636 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001637 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001638 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001639 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NVCVTFrm,
1640 IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001641 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1642
1643//===----------------------------------------------------------------------===//
1644// Multiclasses
1645//===----------------------------------------------------------------------===//
1646
Bob Wilson916ac5b2009-10-03 04:44:16 +00001647// Abbreviations used in multiclass suffixes:
1648// Q = quarter int (8 bit) elements
1649// H = half int (16 bit) elements
1650// S = single int (32 bit) elements
1651// D = double int (64 bit) elements
1652
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001653// Neon 2-register vector operations -- for disassembly only.
1654
1655// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001656multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1657 bits<5> op11_7, bit op4, string opc, string Dt,
1658 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001659 // 64-bit vector types.
1660 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1661 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001662 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001663 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1664 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001665 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001666 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1667 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001668 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001669 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1670 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1671 opc, "f32", asm, "", []> {
1672 let Inst{10} = 1; // overwrite F = 1
1673 }
1674
1675 // 128-bit vector types.
1676 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1677 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001678 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001679 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1680 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001681 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001682 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1683 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001684 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001685 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1686 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1687 opc, "f32", asm, "", []> {
1688 let Inst{10} = 1; // overwrite F = 1
1689 }
1690}
1691
Bob Wilson5bafff32009-06-22 23:27:02 +00001692// Neon 3-register vector operations.
1693
1694// First with only element sizes of 8, 16 and 32 bits:
1695multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001696 InstrItinClass itinD16, InstrItinClass itinD32,
1697 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001698 string OpcodeStr, string Dt,
1699 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001700 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001701 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001702 OpcodeStr, !strconcat(Dt, "8"),
1703 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001704 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001705 OpcodeStr, !strconcat(Dt, "16"),
1706 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001707 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001708 OpcodeStr, !strconcat(Dt, "32"),
1709 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001710
1711 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001712 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001713 OpcodeStr, !strconcat(Dt, "8"),
1714 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001715 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001716 OpcodeStr, !strconcat(Dt, "16"),
1717 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001718 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001719 OpcodeStr, !strconcat(Dt, "32"),
1720 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001721}
1722
Evan Chengf81bf152009-11-23 21:57:23 +00001723multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1724 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1725 v4i16, ShOp>;
1726 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001727 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001728 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001729 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001730 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001731 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001732}
1733
Bob Wilson5bafff32009-06-22 23:27:02 +00001734// ....then also with element size 64 bits:
1735multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001736 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001737 string OpcodeStr, string Dt,
1738 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001739 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001740 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001741 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001742 OpcodeStr, !strconcat(Dt, "64"),
1743 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001744 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001745 OpcodeStr, !strconcat(Dt, "64"),
1746 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001747}
1748
1749
Bob Wilson973a0742010-08-30 20:02:30 +00001750// Neon Narrowing 2-register vector operations,
1751// source operand element sizes of 16, 32 and 64 bits:
1752multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1753 bits<5> op11_7, bit op6, bit op4,
1754 InstrItinClass itin, string OpcodeStr, string Dt,
1755 SDNode OpNode> {
1756 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
1757 itin, OpcodeStr, !strconcat(Dt, "16"),
1758 v8i8, v8i16, OpNode>;
1759 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
1760 itin, OpcodeStr, !strconcat(Dt, "32"),
1761 v4i16, v4i32, OpNode>;
1762 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
1763 itin, OpcodeStr, !strconcat(Dt, "64"),
1764 v2i32, v2i64, OpNode>;
1765}
1766
Bob Wilson5bafff32009-06-22 23:27:02 +00001767// Neon Narrowing 2-register vector intrinsics,
1768// source operand element sizes of 16, 32 and 64 bits:
1769multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001770 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001771 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001772 Intrinsic IntOp> {
1773 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001774 itin, OpcodeStr, !strconcat(Dt, "16"),
1775 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001776 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001777 itin, OpcodeStr, !strconcat(Dt, "32"),
1778 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001779 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001780 itin, OpcodeStr, !strconcat(Dt, "64"),
1781 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001782}
1783
1784
1785// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1786// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001787multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
1788 string OpcodeStr, string Dt, SDNode OpNode> {
1789 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1790 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
1791 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1792 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
1793 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1794 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001795}
1796
1797
1798// Neon 3-register vector intrinsics.
1799
1800// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001801multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001802 InstrItinClass itinD16, InstrItinClass itinD32,
1803 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001804 string OpcodeStr, string Dt,
1805 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001806 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001807 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001808 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001809 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001810 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001811 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001812 v2i32, v2i32, IntOp, Commutable>;
1813
1814 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001815 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001816 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001817 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001818 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001819 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001820 v4i32, v4i32, IntOp, Commutable>;
1821}
1822
David Goodwin658ea602009-09-25 18:38:29 +00001823multiclass N3VIntSL_HS<bits<4> op11_8,
1824 InstrItinClass itinD16, InstrItinClass itinD32,
1825 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001826 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001827 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001828 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001829 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001830 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001831 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001832 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001833 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001834 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001835}
1836
Bob Wilson5bafff32009-06-22 23:27:02 +00001837// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001838multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001839 InstrItinClass itinD16, InstrItinClass itinD32,
1840 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001841 string OpcodeStr, string Dt,
1842 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001843 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001844 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001845 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001846 OpcodeStr, !strconcat(Dt, "8"),
1847 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001848 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001849 OpcodeStr, !strconcat(Dt, "8"),
1850 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001851}
1852
1853// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001854multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001855 InstrItinClass itinD16, InstrItinClass itinD32,
1856 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001857 string OpcodeStr, string Dt,
1858 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001859 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001860 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001861 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001862 OpcodeStr, !strconcat(Dt, "64"),
1863 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001864 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001865 OpcodeStr, !strconcat(Dt, "64"),
1866 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001867}
1868
Bob Wilson5bafff32009-06-22 23:27:02 +00001869// Neon Narrowing 3-register vector intrinsics,
1870// source operand element sizes of 16, 32 and 64 bits:
1871multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001872 string OpcodeStr, string Dt,
1873 Intrinsic IntOp, bit Commutable = 0> {
1874 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1875 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001876 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001877 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1878 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001879 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001880 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1881 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001882 v2i32, v2i64, IntOp, Commutable>;
1883}
1884
1885
Bob Wilson04d6c282010-08-29 05:57:34 +00001886// Neon Long 3-register vector operations.
1887
1888multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1889 InstrItinClass itin16, InstrItinClass itin32,
1890 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001891 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00001892 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
1893 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001894 v8i16, v8i8, OpNode, Commutable>;
1895 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
1896 OpcodeStr, !strconcat(Dt, "16"),
1897 v4i32, v4i16, OpNode, Commutable>;
1898 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
1899 OpcodeStr, !strconcat(Dt, "32"),
1900 v2i64, v2i32, OpNode, Commutable>;
1901}
1902
1903multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
1904 InstrItinClass itin, string OpcodeStr, string Dt,
1905 SDNode OpNode> {
1906 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
1907 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
1908 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
1909 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
1910}
1911
1912multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1913 InstrItinClass itin16, InstrItinClass itin32,
1914 string OpcodeStr, string Dt,
1915 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
1916 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
1917 OpcodeStr, !strconcat(Dt, "8"),
1918 v8i16, v8i8, OpNode, ExtOp, Commutable>;
1919 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
1920 OpcodeStr, !strconcat(Dt, "16"),
1921 v4i32, v4i16, OpNode, ExtOp, Commutable>;
1922 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
1923 OpcodeStr, !strconcat(Dt, "32"),
1924 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00001925}
1926
Bob Wilson5bafff32009-06-22 23:27:02 +00001927// Neon Long 3-register vector intrinsics.
1928
1929// First with only element sizes of 16 and 32 bits:
1930multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001931 InstrItinClass itin16, InstrItinClass itin32,
1932 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001933 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001934 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001935 OpcodeStr, !strconcat(Dt, "16"),
1936 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001937 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001938 OpcodeStr, !strconcat(Dt, "32"),
1939 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001940}
1941
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001942multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001943 InstrItinClass itin, string OpcodeStr, string Dt,
1944 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001945 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001946 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001947 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001948 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001949}
1950
Bob Wilson5bafff32009-06-22 23:27:02 +00001951// ....then also with element size of 8 bits:
1952multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001953 InstrItinClass itin16, InstrItinClass itin32,
1954 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001955 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001956 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001957 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001958 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001959 OpcodeStr, !strconcat(Dt, "8"),
1960 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001961}
1962
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001963// ....with explicit extend (VABDL).
1964multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1965 InstrItinClass itin, string OpcodeStr, string Dt,
1966 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
1967 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
1968 OpcodeStr, !strconcat(Dt, "8"),
1969 v8i16, v8i8, IntOp, ExtOp, Commutable>;
1970 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
1971 OpcodeStr, !strconcat(Dt, "16"),
1972 v4i32, v4i16, IntOp, ExtOp, Commutable>;
1973 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
1974 OpcodeStr, !strconcat(Dt, "32"),
1975 v2i64, v2i32, IntOp, ExtOp, Commutable>;
1976}
1977
Bob Wilson5bafff32009-06-22 23:27:02 +00001978
1979// Neon Wide 3-register vector intrinsics,
1980// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00001981multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1982 string OpcodeStr, string Dt,
1983 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
1984 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
1985 OpcodeStr, !strconcat(Dt, "8"),
1986 v8i16, v8i8, OpNode, ExtOp, Commutable>;
1987 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
1988 OpcodeStr, !strconcat(Dt, "16"),
1989 v4i32, v4i16, OpNode, ExtOp, Commutable>;
1990 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
1991 OpcodeStr, !strconcat(Dt, "32"),
1992 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001993}
1994
1995
1996// Neon Multiply-Op vector operations,
1997// element sizes of 8, 16 and 32 bits:
1998multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001999 InstrItinClass itinD16, InstrItinClass itinD32,
2000 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002001 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002002 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002003 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002004 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002005 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002006 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002007 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002008 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002009
2010 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002011 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002012 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002013 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002014 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002015 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002016 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002017}
2018
David Goodwin658ea602009-09-25 18:38:29 +00002019multiclass N3VMulOpSL_HS<bits<4> op11_8,
2020 InstrItinClass itinD16, InstrItinClass itinD32,
2021 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002022 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002023 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002024 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002025 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002026 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002027 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002028 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2029 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002030 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002031 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2032 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002033}
Bob Wilson5bafff32009-06-22 23:27:02 +00002034
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002035// Neon Intrinsic-Op vector operations,
2036// element sizes of 8, 16 and 32 bits:
2037multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2038 InstrItinClass itinD, InstrItinClass itinQ,
2039 string OpcodeStr, string Dt, Intrinsic IntOp,
2040 SDNode OpNode> {
2041 // 64-bit vector types.
2042 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2043 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2044 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2045 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2046 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2047 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2048
2049 // 128-bit vector types.
2050 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2051 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2052 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2053 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2054 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2055 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2056}
2057
Bob Wilson5bafff32009-06-22 23:27:02 +00002058// Neon 3-argument intrinsics,
2059// element sizes of 8, 16 and 32 bits:
2060multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002061 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002062 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002063 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002064 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002065 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002066 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002067 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002068 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002069 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002070
2071 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002072 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002073 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002074 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002075 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002076 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002077 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002078}
2079
2080
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002081// Neon Long Multiply-Op vector operations,
2082// element sizes of 8, 16 and 32 bits:
2083multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2084 InstrItinClass itin16, InstrItinClass itin32,
2085 string OpcodeStr, string Dt, SDNode MulOp,
2086 SDNode OpNode> {
2087 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2088 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2089 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2090 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2091 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2092 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2093}
2094
2095multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2096 string Dt, SDNode MulOp, SDNode OpNode> {
2097 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2098 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2099 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2100 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2101}
2102
2103
Bob Wilson5bafff32009-06-22 23:27:02 +00002104// Neon Long 3-argument intrinsics.
2105
2106// First with only element sizes of 16 and 32 bits:
2107multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002108 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002109 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002110 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002111 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002112 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002113 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002114}
2115
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002116multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002117 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002118 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002119 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002120 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002121 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002122}
2123
Bob Wilson5bafff32009-06-22 23:27:02 +00002124// ....then also with element size of 8 bits:
2125multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002126 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002127 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002128 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2129 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002130 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002131}
2132
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002133// ....with explicit extend (VABAL).
2134multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2135 InstrItinClass itin, string OpcodeStr, string Dt,
2136 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2137 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2138 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2139 IntOp, ExtOp, OpNode>;
2140 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2141 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2142 IntOp, ExtOp, OpNode>;
2143 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2144 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2145 IntOp, ExtOp, OpNode>;
2146}
2147
Bob Wilson5bafff32009-06-22 23:27:02 +00002148
2149// Neon 2-register vector intrinsics,
2150// element sizes of 8, 16 and 32 bits:
2151multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002152 bits<5> op11_7, bit op4,
2153 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002154 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002155 // 64-bit vector types.
2156 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002157 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002158 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002159 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002160 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002161 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002162
2163 // 128-bit vector types.
2164 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002165 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002166 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002167 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002168 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002169 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002170}
2171
2172
2173// Neon Pairwise long 2-register intrinsics,
2174// element sizes of 8, 16 and 32 bits:
2175multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2176 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002177 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002178 // 64-bit vector types.
2179 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002180 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002181 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002182 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002183 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002184 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002185
2186 // 128-bit vector types.
2187 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002188 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002189 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002190 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002191 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002192 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002193}
2194
2195
2196// Neon Pairwise long 2-register accumulate intrinsics,
2197// element sizes of 8, 16 and 32 bits:
2198multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2199 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002200 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002201 // 64-bit vector types.
2202 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002203 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002204 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002205 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002206 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002207 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002208
2209 // 128-bit vector types.
2210 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002211 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002212 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002213 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002214 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002215 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002216}
2217
2218
2219// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002220// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002221// element sizes of 8, 16, 32 and 64 bits:
2222multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002223 InstrItinClass itin, string OpcodeStr, string Dt,
2224 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002225 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002226 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002227 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002228 let Inst{21-19} = 0b001; // imm6 = 001xxx
2229 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002230 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002231 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002232 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2233 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002234 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002235 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002236 let Inst{21} = 0b1; // imm6 = 1xxxxx
2237 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002238 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002239 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002240 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002241
2242 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002243 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002244 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002245 let Inst{21-19} = 0b001; // imm6 = 001xxx
2246 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002247 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002248 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002249 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2250 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002251 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002252 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002253 let Inst{21} = 0b1; // imm6 = 1xxxxx
2254 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002255 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002256 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002257 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002258}
2259
Bob Wilson5bafff32009-06-22 23:27:02 +00002260// Neon Shift-Accumulate vector operations,
2261// element sizes of 8, 16, 32 and 64 bits:
2262multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002263 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002264 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002265 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002266 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002267 let Inst{21-19} = 0b001; // imm6 = 001xxx
2268 }
2269 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002270 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002271 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2272 }
2273 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002274 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002275 let Inst{21} = 0b1; // imm6 = 1xxxxx
2276 }
2277 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002278 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002279 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002280
2281 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002282 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002283 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002284 let Inst{21-19} = 0b001; // imm6 = 001xxx
2285 }
2286 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002287 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002288 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2289 }
2290 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002291 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002292 let Inst{21} = 0b1; // imm6 = 1xxxxx
2293 }
2294 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002295 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002296 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002297}
2298
2299
2300// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002301// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002302// element sizes of 8, 16, 32 and 64 bits:
2303multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002304 string OpcodeStr, SDNode ShOp,
2305 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002306 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002307 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002308 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002309 let Inst{21-19} = 0b001; // imm6 = 001xxx
2310 }
2311 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002312 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002313 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2314 }
2315 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002316 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002317 let Inst{21} = 0b1; // imm6 = 1xxxxx
2318 }
2319 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002320 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002321 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002322
2323 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002324 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002325 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002326 let Inst{21-19} = 0b001; // imm6 = 001xxx
2327 }
2328 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002329 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002330 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2331 }
2332 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002333 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002334 let Inst{21} = 0b1; // imm6 = 1xxxxx
2335 }
2336 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002337 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002338 // imm6 = xxxxxx
2339}
2340
2341// Neon Shift Long operations,
2342// element sizes of 8, 16, 32 bits:
2343multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002344 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002345 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002346 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002347 let Inst{21-19} = 0b001; // imm6 = 001xxx
2348 }
2349 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002350 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002351 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2352 }
2353 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002354 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002355 let Inst{21} = 0b1; // imm6 = 1xxxxx
2356 }
2357}
2358
2359// Neon Shift Narrow operations,
2360// element sizes of 16, 32, 64 bits:
2361multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002362 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002363 SDNode OpNode> {
2364 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002365 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002366 let Inst{21-19} = 0b001; // imm6 = 001xxx
2367 }
2368 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002369 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002370 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2371 }
2372 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002373 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002374 let Inst{21} = 0b1; // imm6 = 1xxxxx
2375 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002376}
2377
2378//===----------------------------------------------------------------------===//
2379// Instruction Definitions.
2380//===----------------------------------------------------------------------===//
2381
2382// Vector Add Operations.
2383
2384// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002385defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002386 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002387def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002388 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002389def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002390 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002391// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002392defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2393 "vaddl", "s", add, sext, 1>;
2394defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2395 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002396// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002397defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2398defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002399// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002400defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2401 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2402 "vhadd", "s", int_arm_neon_vhadds, 1>;
2403defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2404 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2405 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002406// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002407defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2408 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2409 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2410defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2411 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2412 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002413// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002414defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2415 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2416 "vqadd", "s", int_arm_neon_vqadds, 1>;
2417defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2418 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2419 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002420// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002421defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2422 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002423// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002424defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2425 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002426
2427// Vector Multiply Operations.
2428
2429// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002430defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002431 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002432def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2433 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2434def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2435 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002436def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002437 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002438def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002439 v4f32, v4f32, fmul, 1>;
2440defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2441def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2442def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2443 v2f32, fmul>;
2444
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002445def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2446 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2447 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2448 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002449 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002450 (SubReg_i16_lane imm:$lane)))>;
2451def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2452 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2453 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2454 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002455 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002456 (SubReg_i32_lane imm:$lane)))>;
2457def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2458 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2459 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2460 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002461 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002462 (SubReg_i32_lane imm:$lane)))>;
2463
Bob Wilson5bafff32009-06-22 23:27:02 +00002464// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002465defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002466 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002467 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002468defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2469 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002470 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002471def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002472 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2473 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002474 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2475 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002476 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002477 (SubReg_i16_lane imm:$lane)))>;
2478def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002479 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2480 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002481 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2482 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002483 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002484 (SubReg_i32_lane imm:$lane)))>;
2485
Bob Wilson5bafff32009-06-22 23:27:02 +00002486// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002487defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2488 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002489 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002490defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2491 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002492 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002493def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002494 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2495 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002496 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2497 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002498 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002499 (SubReg_i16_lane imm:$lane)))>;
2500def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002501 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2502 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002503 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2504 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002505 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002506 (SubReg_i32_lane imm:$lane)))>;
2507
Bob Wilson5bafff32009-06-22 23:27:02 +00002508// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002509defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2510 "vmull", "s", NEONvmulls, 1>;
2511defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2512 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002513def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002514 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002515defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
2516defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002517
Bob Wilson5bafff32009-06-22 23:27:02 +00002518// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002519defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2520 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2521defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2522 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002523
2524// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2525
2526// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002527defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002528 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2529def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002530 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002531def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002532 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002533defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002534 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2535def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002536 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002537def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002538 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002539
2540def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002541 (mul (v8i16 QPR:$src2),
2542 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2543 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002544 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002545 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002546 (SubReg_i16_lane imm:$lane)))>;
2547
2548def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002549 (mul (v4i32 QPR:$src2),
2550 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2551 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002552 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002553 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002554 (SubReg_i32_lane imm:$lane)))>;
2555
2556def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002557 (fmul (v4f32 QPR:$src2),
2558 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002559 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2560 (v4f32 QPR:$src2),
2561 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002562 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002563 (SubReg_i32_lane imm:$lane)))>;
2564
Bob Wilson5bafff32009-06-22 23:27:02 +00002565// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002566defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2567 "vmlal", "s", NEONvmulls, add>;
2568defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2569 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002570
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002571defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
2572defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002573
Bob Wilson5bafff32009-06-22 23:27:02 +00002574// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002575defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002576 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002577defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002578
Bob Wilson5bafff32009-06-22 23:27:02 +00002579// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002580defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002581 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2582def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002583 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002584def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002585 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002586defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002587 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2588def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002589 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002590def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002591 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002592
2593def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002594 (mul (v8i16 QPR:$src2),
2595 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2596 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002597 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002598 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002599 (SubReg_i16_lane imm:$lane)))>;
2600
2601def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002602 (mul (v4i32 QPR:$src2),
2603 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2604 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002605 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002606 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002607 (SubReg_i32_lane imm:$lane)))>;
2608
2609def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002610 (fmul (v4f32 QPR:$src2),
2611 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2612 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002613 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002614 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002615 (SubReg_i32_lane imm:$lane)))>;
2616
Bob Wilson5bafff32009-06-22 23:27:02 +00002617// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002618defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2619 "vmlsl", "s", NEONvmulls, sub>;
2620defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2621 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002622
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002623defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
2624defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002625
Bob Wilson5bafff32009-06-22 23:27:02 +00002626// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002627defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002628 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002629defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002630
2631// Vector Subtract Operations.
2632
2633// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002634defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002635 "vsub", "i", sub, 0>;
2636def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002637 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002638def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002639 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002640// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002641defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2642 "vsubl", "s", sub, sext, 0>;
2643defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2644 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002645// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002646defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
2647defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002648// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002649defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002650 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002651 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002652defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002653 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002654 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002655// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002656defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002657 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002658 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002659defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002660 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002661 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002662// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002663defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2664 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002665// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002666defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2667 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002668
2669// Vector Comparisons.
2670
2671// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002672defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2673 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002674def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002675 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002676def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002677 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002678// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002679defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00002680 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002681
Bob Wilson5bafff32009-06-22 23:27:02 +00002682// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002683defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2684 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2685defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2686 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002687def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2688 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002689def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002690 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002691// For disassembly only.
2692defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2693 "$dst, $src, #0">;
2694// For disassembly only.
2695defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2696 "$dst, $src, #0">;
2697
Bob Wilson5bafff32009-06-22 23:27:02 +00002698// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002699defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2700 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2701defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2702 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002703def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002704 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002705def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002706 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002707// For disassembly only.
2708defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2709 "$dst, $src, #0">;
2710// For disassembly only.
2711defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2712 "$dst, $src, #0">;
2713
Bob Wilson5bafff32009-06-22 23:27:02 +00002714// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002715def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2716 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2717def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2718 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002719// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002720def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2721 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2722def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2723 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002724// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002725defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002726 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002727
2728// Vector Bitwise Operations.
2729
Bob Wilsoncba270d2010-07-13 21:16:48 +00002730def vnotd : PatFrag<(ops node:$in),
2731 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
2732def vnotq : PatFrag<(ops node:$in),
2733 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002734
2735
Bob Wilson5bafff32009-06-22 23:27:02 +00002736// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002737def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2738 v2i32, v2i32, and, 1>;
2739def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2740 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002741
2742// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002743def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2744 v2i32, v2i32, xor, 1>;
2745def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2746 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002747
2748// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002749def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2750 v2i32, v2i32, or, 1>;
2751def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2752 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002753
2754// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002755def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002756 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2757 "vbic", "$dst, $src1, $src2", "",
2758 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002759 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002760def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002761 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2762 "vbic", "$dst, $src1, $src2", "",
2763 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002764 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002765
2766// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002767def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002768 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2769 "vorn", "$dst, $src1, $src2", "",
2770 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002771 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002772def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002773 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2774 "vorn", "$dst, $src1, $src2", "",
2775 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002776 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002777
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002778// VMVN : Vector Bitwise NOT (Immediate)
2779
2780let isReMaterializable = 1 in {
2781def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
2782 (ins nModImm:$SIMM), IIC_VMOVImm,
2783 "vmvn", "i16", "$dst, $SIMM", "",
2784 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]>;
2785def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
2786 (ins nModImm:$SIMM), IIC_VMOVImm,
2787 "vmvn", "i16", "$dst, $SIMM", "",
2788 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]>;
2789
2790def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
2791 (ins nModImm:$SIMM), IIC_VMOVImm,
2792 "vmvn", "i32", "$dst, $SIMM", "",
2793 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]>;
2794def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
2795 (ins nModImm:$SIMM), IIC_VMOVImm,
2796 "vmvn", "i32", "$dst, $SIMM", "",
2797 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]>;
2798}
2799
Bob Wilson5bafff32009-06-22 23:27:02 +00002800// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002801def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002802 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002803 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002804 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002805def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002806 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002807 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002808 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
2809def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
2810def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002811
2812// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002813def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002814 (ins DPR:$src1, DPR:$src2, DPR:$src3),
2815 N3RegFrm, IIC_VCNTiD,
2816 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2817 [(set DPR:$dst,
2818 (v2i32 (or (and DPR:$src2, DPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002819 (and DPR:$src3, (vnotd DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002820def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002821 (ins QPR:$src1, QPR:$src2, QPR:$src3),
2822 N3RegFrm, IIC_VCNTiQ,
2823 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2824 [(set QPR:$dst,
2825 (v4i32 (or (and QPR:$src2, QPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002826 (and QPR:$src3, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002827
2828// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002829// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002830def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2831 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002832 N3RegFrm, IIC_VBINiD,
2833 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002834 [/* For disassembly only; pattern left blank */]>;
2835def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2836 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002837 N3RegFrm, IIC_VBINiQ,
2838 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002839 [/* For disassembly only; pattern left blank */]>;
2840
Bob Wilson5bafff32009-06-22 23:27:02 +00002841// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002842// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002843def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2844 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002845 N3RegFrm, IIC_VBINiD,
2846 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002847 [/* For disassembly only; pattern left blank */]>;
2848def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2849 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002850 N3RegFrm, IIC_VBINiQ,
2851 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002852 [/* For disassembly only; pattern left blank */]>;
2853
2854// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002855// for equivalent operations with different register constraints; it just
2856// inserts copies.
2857
2858// Vector Absolute Differences.
2859
2860// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002861defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002862 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002863 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002864defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002865 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002866 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002867def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002868 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002869def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002870 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002871
2872// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002873defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
2874 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
2875defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
2876 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002877
2878// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002879defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2880 "vaba", "s", int_arm_neon_vabds, add>;
2881defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2882 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002883
2884// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002885defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
2886 "vabal", "s", int_arm_neon_vabds, zext, add>;
2887defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
2888 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002889
2890// Vector Maximum and Minimum.
2891
2892// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002893defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002894 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002895 "vmax", "s", int_arm_neon_vmaxs, 1>;
2896defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002897 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002898 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002899def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
2900 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002901 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002902def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2903 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002904 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
2905
2906// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002907defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
2908 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2909 "vmin", "s", int_arm_neon_vmins, 1>;
2910defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
2911 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2912 "vmin", "u", int_arm_neon_vminu, 1>;
2913def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
2914 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002915 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002916def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2917 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002918 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002919
2920// Vector Pairwise Operations.
2921
2922// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002923def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2924 "vpadd", "i8",
2925 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2926def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2927 "vpadd", "i16",
2928 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2929def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2930 "vpadd", "i32",
2931 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00002932def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
2933 IIC_VBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002934 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002935
2936// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002937defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002938 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002939defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002940 int_arm_neon_vpaddlu>;
2941
2942// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002943defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002944 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002945defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002946 int_arm_neon_vpadalu>;
2947
2948// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002949def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002950 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002951def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002952 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002953def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002954 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002955def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002956 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002957def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002958 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002959def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002960 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002961def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002962 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002963
2964// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002965def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002966 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002967def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002968 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002969def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002970 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002971def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002972 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002973def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002974 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002975def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002976 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002977def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002978 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002979
2980// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2981
2982// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002983def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002984 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002985 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002986def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002987 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002988 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002989def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002990 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002991 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002992def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002993 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002994 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002995
2996// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002997def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002998 IIC_VRECSD, "vrecps", "f32",
2999 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003000def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003001 IIC_VRECSQ, "vrecps", "f32",
3002 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003003
3004// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003005def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003006 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003007 v2i32, v2i32, int_arm_neon_vrsqrte>;
3008def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003009 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003010 v4i32, v4i32, int_arm_neon_vrsqrte>;
3011def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003012 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003013 v2f32, v2f32, int_arm_neon_vrsqrte>;
3014def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003015 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003016 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003017
3018// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003019def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003020 IIC_VRECSD, "vrsqrts", "f32",
3021 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003022def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003023 IIC_VRECSQ, "vrsqrts", "f32",
3024 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003025
3026// Vector Shifts.
3027
3028// VSHL : Vector Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003029defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, N3RegVShFrm,
3030 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
3031 "vshl", "s", int_arm_neon_vshifts, 0>;
3032defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, N3RegVShFrm,
3033 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
3034 "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003035// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003036defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3037 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003038// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003039defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3040 N2RegVShRFrm>;
3041defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3042 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003043
3044// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003045defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3046defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003047
3048// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003049class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003050 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003051 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003052 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3053 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003054 let Inst{21-16} = op21_16;
3055}
Evan Chengf81bf152009-11-23 21:57:23 +00003056def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003057 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003058def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003059 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003060def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003061 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003062
3063// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00003064defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
3065 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003066
3067// VRSHL : Vector Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003068defm VRSHLs : N3VInt_QHSD<0, 0, 0b0101, 0, N3RegVShFrm,
3069 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3070 "vrshl", "s", int_arm_neon_vrshifts, 0>;
3071defm VRSHLu : N3VInt_QHSD<1, 0, 0b0101, 0, N3RegVShFrm,
3072 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3073 "vrshl", "u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003074// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003075defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3076 N2RegVShRFrm>;
3077defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3078 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003079
3080// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003081defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003082 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003083
3084// VQSHL : Vector Saturating Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003085defm VQSHLs : N3VInt_QHSD<0, 0, 0b0100, 1, N3RegVShFrm,
3086 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3087 "vqshl", "s", int_arm_neon_vqshifts, 0>;
3088defm VQSHLu : N3VInt_QHSD<1, 0, 0b0100, 1, N3RegVShFrm,
3089 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3090 "vqshl", "u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003091// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003092defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3093 N2RegVShLFrm>;
3094defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3095 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003096// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003097defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3098 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003099
3100// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003101defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003102 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003103defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003104 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003105
3106// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003107defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003108 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003109
3110// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003111defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, N3RegVShFrm,
3112 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3113 "vqrshl", "s", int_arm_neon_vqrshifts, 0>;
3114defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, N3RegVShFrm,
3115 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3116 "vqrshl", "u", int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003117
3118// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003119defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003120 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003121defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003122 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003123
3124// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003125defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003126 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003127
3128// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003129defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3130defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003131// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003132defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3133defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003134
3135// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003136defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003137// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003138defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003139
3140// Vector Absolute and Saturating Absolute.
3141
3142// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003143defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003144 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003145 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003146def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003147 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003148 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003149def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003150 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003151 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003152
3153// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003154defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003155 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003156 int_arm_neon_vqabs>;
3157
3158// Vector Negate.
3159
Bob Wilsoncba270d2010-07-13 21:16:48 +00003160def vnegd : PatFrag<(ops node:$in),
3161 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3162def vnegq : PatFrag<(ops node:$in),
3163 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003164
Evan Chengf81bf152009-11-23 21:57:23 +00003165class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003166 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003167 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003168 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003169class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003170 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003171 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003172 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003173
Chris Lattner0a00ed92010-03-28 08:39:10 +00003174// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003175def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3176def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3177def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3178def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3179def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3180def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003181
3182// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003183def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003184 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003185 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003186 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3187def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003188 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003189 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003190 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3191
Bob Wilsoncba270d2010-07-13 21:16:48 +00003192def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3193def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3194def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3195def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3196def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3197def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003198
3199// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003200defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003201 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003202 int_arm_neon_vqneg>;
3203
3204// Vector Bit Counting Operations.
3205
3206// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003207defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003208 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003209 int_arm_neon_vcls>;
3210// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003211defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003212 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003213 int_arm_neon_vclz>;
3214// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003215def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003216 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003217 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003218def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003219 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003220 v16i8, v16i8, int_arm_neon_vcnt>;
3221
Johnny Chend8836042010-02-24 20:06:07 +00003222// Vector Swap -- for disassembly only.
3223def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3224 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3225 "vswp", "$dst, $src", "", []>;
3226def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3227 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3228 "vswp", "$dst, $src", "", []>;
3229
Bob Wilson5bafff32009-06-22 23:27:02 +00003230// Vector Move Operations.
3231
3232// VMOV : Vector Move (Register)
3233
Evan Cheng020cc1b2010-05-13 00:16:46 +00003234let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003235def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003236 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003237def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003238 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003239
Evan Cheng22c687b2010-05-14 02:13:41 +00003240// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003241// be expanded after register allocation is completed.
3242def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00003243 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003244
3245def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00003246 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003247} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003248
Bob Wilson5bafff32009-06-22 23:27:02 +00003249// VMOV : Vector Move (Immediate)
3250
Evan Cheng47006be2010-05-17 21:54:50 +00003251let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003252def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003253 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003254 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003255 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003256def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003257 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003258 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003259 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003260
Bob Wilson1a913ed2010-06-11 21:34:50 +00003261def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3262 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003263 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003264 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003265def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3266 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003267 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003268 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003269
Bob Wilson046afdb2010-07-14 06:30:44 +00003270def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003271 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003272 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003273 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson046afdb2010-07-14 06:30:44 +00003274def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003275 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003276 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003277 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003278
3279def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003280 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003281 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003282 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003283def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003284 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003285 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003286 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003287} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003288
3289// VMOV : Vector Get Lane (move scalar to ARM core register)
3290
Johnny Chen131c4a52009-11-23 17:48:17 +00003291def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00003292 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003293 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003294 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
3295 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003296def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00003297 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003298 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003299 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
3300 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003301def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00003302 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003303 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003304 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
3305 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003306def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00003307 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003308 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003309 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
3310 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003311def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00003312 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003313 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003314 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
3315 imm:$lane))]>;
3316// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3317def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3318 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003319 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003320 (SubReg_i8_lane imm:$lane))>;
3321def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3322 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003323 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003324 (SubReg_i16_lane imm:$lane))>;
3325def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3326 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003327 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003328 (SubReg_i8_lane imm:$lane))>;
3329def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3330 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003331 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003332 (SubReg_i16_lane imm:$lane))>;
3333def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3334 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003335 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003336 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003337def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003338 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003339 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003340def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003341 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003342 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003343//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003344// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003345def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003346 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003347
3348
3349// VMOV : Vector Set Lane (move ARM core register to scalar)
3350
3351let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00003352def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003353 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003354 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003355 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
3356 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003357def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003358 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003359 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003360 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
3361 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003362def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003363 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003364 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003365 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
3366 GPR:$src2, imm:$lane))]>;
3367}
3368def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3369 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003370 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003371 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003372 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003373 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003374def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3375 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003376 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003377 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003378 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003379 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003380def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3381 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003382 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003383 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003384 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003385 (DSubReg_i32_reg imm:$lane)))>;
3386
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003387def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003388 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3389 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003390def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003391 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3392 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003393
3394//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003395// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003396def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003397 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003398
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003399def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003400 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003401def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003402 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003403def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003404 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003405
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003406def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3407 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3408def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3409 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3410def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3411 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3412
3413def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3414 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3415 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003416 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003417def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3418 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3419 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003420 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003421def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3422 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3423 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003424 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003425
Bob Wilson5bafff32009-06-22 23:27:02 +00003426// VDUP : Vector Duplicate (from ARM core register to all elements)
3427
Evan Chengf81bf152009-11-23 21:57:23 +00003428class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003429 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003430 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003431 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003432class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003433 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003434 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003435 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003436
Evan Chengf81bf152009-11-23 21:57:23 +00003437def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3438def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3439def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3440def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3441def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3442def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003443
3444def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003445 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003446 [(set DPR:$dst, (v2f32 (NEONvdup
3447 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003448def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003449 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003450 [(set QPR:$dst, (v4f32 (NEONvdup
3451 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003452
3453// VDUP : Vector Duplicate Lane (from scalar to all elements)
3454
Johnny Chene4614f72010-03-25 17:01:27 +00003455class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3456 ValueType Ty>
3457 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3458 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3459 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003460
Johnny Chene4614f72010-03-25 17:01:27 +00003461class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003462 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003463 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3464 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3465 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3466 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003467
Bob Wilson507df402009-10-21 02:15:46 +00003468// Inst{19-16} is partially specified depending on the element size.
3469
Johnny Chene4614f72010-03-25 17:01:27 +00003470def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8>;
3471def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16>;
3472def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32>;
3473def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32>;
3474def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8>;
3475def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16>;
3476def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32>;
3477def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003478
Bob Wilson0ce37102009-08-14 05:08:32 +00003479def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3480 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3481 (DSubReg_i8_reg imm:$lane))),
3482 (SubReg_i8_lane imm:$lane)))>;
3483def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3484 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3485 (DSubReg_i16_reg imm:$lane))),
3486 (SubReg_i16_lane imm:$lane)))>;
3487def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3488 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3489 (DSubReg_i32_reg imm:$lane))),
3490 (SubReg_i32_lane imm:$lane)))>;
3491def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3492 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3493 (DSubReg_i32_reg imm:$lane))),
3494 (SubReg_i32_lane imm:$lane)))>;
3495
Johnny Chenda1aea42009-11-23 21:00:43 +00003496def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3497 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003498 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003499 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003500
Johnny Chenda1aea42009-11-23 21:00:43 +00003501def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3502 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003503 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003504 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003505
Bob Wilson5bafff32009-06-22 23:27:02 +00003506// VMOVN : Vector Narrowing Move
Bob Wilson973a0742010-08-30 20:02:30 +00003507defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3508 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003509// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003510defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3511 "vqmovn", "s", int_arm_neon_vqmovns>;
3512defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3513 "vqmovn", "u", int_arm_neon_vqmovnu>;
3514defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3515 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003516// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003517defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
3518defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003519
3520// Vector Conversions.
3521
Johnny Chen9e088762010-03-17 17:52:21 +00003522// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003523def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3524 v2i32, v2f32, fp_to_sint>;
3525def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3526 v2i32, v2f32, fp_to_uint>;
3527def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3528 v2f32, v2i32, sint_to_fp>;
3529def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3530 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003531
Johnny Chen6c8648b2010-03-17 23:26:50 +00003532def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3533 v4i32, v4f32, fp_to_sint>;
3534def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3535 v4i32, v4f32, fp_to_uint>;
3536def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3537 v4f32, v4i32, sint_to_fp>;
3538def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3539 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003540
3541// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003542def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003543 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003544def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003545 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003546def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003547 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003548def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003549 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3550
Evan Chengf81bf152009-11-23 21:57:23 +00003551def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003552 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003553def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003554 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003555def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003556 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003557def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003558 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3559
Bob Wilsond8e17572009-08-12 22:31:50 +00003560// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003561
3562// VREV64 : Vector Reverse elements within 64-bit doublewords
3563
Evan Chengf81bf152009-11-23 21:57:23 +00003564class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003565 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003566 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003567 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003568 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003569class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003570 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003571 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003572 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003573 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003574
Evan Chengf81bf152009-11-23 21:57:23 +00003575def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3576def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3577def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3578def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003579
Evan Chengf81bf152009-11-23 21:57:23 +00003580def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3581def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3582def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3583def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003584
3585// VREV32 : Vector Reverse elements within 32-bit words
3586
Evan Chengf81bf152009-11-23 21:57:23 +00003587class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003588 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003589 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003590 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003591 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003592class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003593 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003594 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003595 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003596 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003597
Evan Chengf81bf152009-11-23 21:57:23 +00003598def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3599def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003600
Evan Chengf81bf152009-11-23 21:57:23 +00003601def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3602def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003603
3604// VREV16 : Vector Reverse elements within 16-bit halfwords
3605
Evan Chengf81bf152009-11-23 21:57:23 +00003606class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003607 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003608 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003609 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003610 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003611class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003612 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003613 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003614 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003615 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003616
Evan Chengf81bf152009-11-23 21:57:23 +00003617def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3618def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003619
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003620// Other Vector Shuffles.
3621
3622// VEXT : Vector Extract
3623
Evan Chengf81bf152009-11-23 21:57:23 +00003624class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003625 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3626 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3627 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3628 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3629 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003630
Evan Chengf81bf152009-11-23 21:57:23 +00003631class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003632 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3633 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3634 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3635 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3636 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003637
Evan Chengf81bf152009-11-23 21:57:23 +00003638def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3639def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3640def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3641def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003642
Evan Chengf81bf152009-11-23 21:57:23 +00003643def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3644def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3645def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3646def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003647
Bob Wilson64efd902009-08-08 05:53:00 +00003648// VTRN : Vector Transpose
3649
Evan Chengf81bf152009-11-23 21:57:23 +00003650def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3651def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3652def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003653
Evan Chengf81bf152009-11-23 21:57:23 +00003654def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3655def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3656def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003657
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003658// VUZP : Vector Unzip (Deinterleave)
3659
Evan Chengf81bf152009-11-23 21:57:23 +00003660def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3661def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3662def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003663
Evan Chengf81bf152009-11-23 21:57:23 +00003664def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3665def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3666def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003667
3668// VZIP : Vector Zip (Interleave)
3669
Evan Chengf81bf152009-11-23 21:57:23 +00003670def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3671def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3672def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003673
Evan Chengf81bf152009-11-23 21:57:23 +00003674def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3675def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3676def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003677
Bob Wilson114a2662009-08-12 20:51:55 +00003678// Vector Table Lookup and Table Extension.
3679
3680// VTBL : Vector Table Lookup
3681def VTBL1
3682 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003683 (ins DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003684 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003685 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003686let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003687def VTBL2
3688 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003689 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTB2,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003690 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003691def VTBL3
3692 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003693 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NVTBLFrm, IIC_VTB3,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003694 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003695def VTBL4
3696 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003697 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003698 NVTBLFrm, IIC_VTB4,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003699 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003700} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003701
3702// VTBX : Vector Table Extension
3703def VTBX1
3704 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003705 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003706 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003707 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3708 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003709let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003710def VTBX2
3711 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003712 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTBX2,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003713 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003714def VTBX3
3715 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003716 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003717 NVTBLFrm, IIC_VTBX3,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003718 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src",
3719 "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003720def VTBX4
3721 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
Johnny Chen79c4d822010-03-29 01:14:22 +00003722 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NVTBLFrm, IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003723 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
Bob Wilson78dfbc32010-07-07 00:08:54 +00003724 "$orig = $dst", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003725} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003726
Bob Wilson5bafff32009-06-22 23:27:02 +00003727//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003728// NEON instructions for single-precision FP math
3729//===----------------------------------------------------------------------===//
3730
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003731class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3732 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003733 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003734 SPR:$a, ssub_0))),
3735 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003736
3737class N3VSPat<SDNode OpNode, NeonI Inst>
3738 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003739 (EXTRACT_SUBREG (v2f32
3740 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003741 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003742 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003743 SPR:$b, ssub_0))),
3744 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003745
3746class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3747 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3748 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003749 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003750 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003751 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003752 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003753 SPR:$b, ssub_0)),
3754 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003755
Evan Cheng1d2426c2009-08-07 19:30:41 +00003756// These need separate instructions because they must use DPR_VFP2 register
3757// class which have SPR sub-registers.
3758
3759// Vector Add Operations used for single-precision FP
3760let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003761def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3762def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003763
David Goodwin338268c2009-08-10 22:17:39 +00003764// Vector Sub Operations used for single-precision FP
3765let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003766def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3767def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003768
Evan Cheng1d2426c2009-08-07 19:30:41 +00003769// Vector Multiply Operations used for single-precision FP
3770let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003771def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3772def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003773
3774// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003775// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3776// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003777
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003778//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003779//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003780// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003781//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003782
3783//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003784//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003785// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003786//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003787
David Goodwin338268c2009-08-10 22:17:39 +00003788// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003789let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003790def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3791 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3792 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003793def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003794
David Goodwin338268c2009-08-10 22:17:39 +00003795// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003796let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003797def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3798 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3799 "vneg", "f32", "$dst, $src", "", []>;
3800def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003801
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003802// Vector Maximum used for single-precision FP
3803let neverHasSideEffects = 1 in
3804def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003805 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003806 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3807def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3808
3809// Vector Minimum used for single-precision FP
3810let neverHasSideEffects = 1 in
3811def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003812 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003813 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3814def : N3VSPat<NEONfmin, VMINfd_sfp>;
3815
David Goodwin338268c2009-08-10 22:17:39 +00003816// Vector Convert between single-precision FP and integer
3817let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003818def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3819 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003820def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003821
3822let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003823def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3824 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003825def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003826
3827let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003828def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3829 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003830def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003831
3832let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003833def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3834 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003835def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003836
Evan Cheng1d2426c2009-08-07 19:30:41 +00003837//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003838// Non-Instruction Patterns
3839//===----------------------------------------------------------------------===//
3840
3841// bit_convert
3842def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3843def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3844def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3845def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3846def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3847def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3848def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3849def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3850def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3851def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3852def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3853def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3854def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3855def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3856def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3857def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3858def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3859def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3860def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3861def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3862def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3863def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3864def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3865def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3866def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3867def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3868def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3869def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3870def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3871def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3872
3873def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3874def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3875def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3876def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3877def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3878def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3879def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3880def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3881def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3882def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3883def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3884def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3885def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3886def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3887def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3888def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3889def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3890def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3891def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3892def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3893def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3894def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3895def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3896def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3897def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3898def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3899def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3900def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3901def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3902def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;