blob: 2a7457bb9ddf8908b6a6b7ad8142df62a9b241b9 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070094
95static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010096intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070097{
Jesse Barnes7183dc22011-07-07 11:10:58 -070098 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099
100 switch (max_link_bw) {
101 case DP_LINK_BW_1_62:
102 case DP_LINK_BW_2_7:
103 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300104 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
105 max_link_bw = DP_LINK_BW_2_7;
106 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700107 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300108 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
109 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700110 max_link_bw = DP_LINK_BW_1_62;
111 break;
112 }
113 return max_link_bw;
114}
115
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400116/*
117 * The units on the numbers in the next two are... bizarre. Examples will
118 * make it clearer; this one parallels an example in the eDP spec.
119 *
120 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
121 *
122 * 270000 * 1 * 8 / 10 == 216000
123 *
124 * The actual data capacity of that configuration is 2.16Gbit/s, so the
125 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
126 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
127 * 119000. At 18bpp that's 2142000 kilobits per second.
128 *
129 * Thus the strange-looking division by 10 in intel_dp_link_required, to
130 * get the result in decakilobits instead of kilobits.
131 */
132
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133static int
Keith Packardc8982612012-01-25 08:16:25 -0800134intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400136 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137}
138
139static int
Dave Airliefe27d532010-06-30 11:46:17 +1000140intel_dp_max_data_rate(int max_link_clock, int max_lanes)
141{
142 return (max_link_clock * max_lanes * 8) / 10;
143}
144
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000145static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146intel_dp_mode_valid(struct drm_connector *connector,
147 struct drm_display_mode *mode)
148{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100149 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300150 struct intel_connector *intel_connector = to_intel_connector(connector);
151 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100152 int target_clock = mode->clock;
153 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154
Jani Nikuladd06f902012-10-19 14:51:50 +0300155 if (is_edp(intel_dp) && fixed_mode) {
156 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100157 return MODE_PANEL;
158
Jani Nikuladd06f902012-10-19 14:51:50 +0300159 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100160 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200161
162 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100163 }
164
Daniel Vetter36008362013-03-27 00:44:59 +0100165 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
166 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
169 mode_rate = intel_dp_link_required(target_clock, 18);
170
171 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200172 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700173
174 if (mode->clock < 10000)
175 return MODE_CLOCK_LOW;
176
Daniel Vetter0af78a22012-05-23 11:30:55 +0200177 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
178 return MODE_H_ILLEGAL;
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180 return MODE_OK;
181}
182
183static uint32_t
184pack_aux(uint8_t *src, int src_bytes)
185{
186 int i;
187 uint32_t v = 0;
188
189 if (src_bytes > 4)
190 src_bytes = 4;
191 for (i = 0; i < src_bytes; i++)
192 v |= ((uint32_t) src[i]) << ((3-i) * 8);
193 return v;
194}
195
196static void
197unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
198{
199 int i;
200 if (dst_bytes > 4)
201 dst_bytes = 4;
202 for (i = 0; i < dst_bytes; i++)
203 dst[i] = src >> ((3-i) * 8);
204}
205
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700206/* hrawclock is 1/4 the FSB frequency */
207static int
208intel_hrawclk(struct drm_device *dev)
209{
210 struct drm_i915_private *dev_priv = dev->dev_private;
211 uint32_t clkcfg;
212
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530213 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
214 if (IS_VALLEYVIEW(dev))
215 return 200;
216
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700217 clkcfg = I915_READ(CLKCFG);
218 switch (clkcfg & CLKCFG_FSB_MASK) {
219 case CLKCFG_FSB_400:
220 return 100;
221 case CLKCFG_FSB_533:
222 return 133;
223 case CLKCFG_FSB_667:
224 return 166;
225 case CLKCFG_FSB_800:
226 return 200;
227 case CLKCFG_FSB_1067:
228 return 266;
229 case CLKCFG_FSB_1333:
230 return 333;
231 /* these two are just a guess; one of them might be right */
232 case CLKCFG_FSB_1600:
233 case CLKCFG_FSB_1600_ALT:
234 return 400;
235 default:
236 return 133;
237 }
238}
239
Jani Nikulabf13e812013-09-06 07:40:05 +0300240static void
241intel_dp_init_panel_power_sequencer(struct drm_device *dev,
242 struct intel_dp *intel_dp,
243 struct edp_power_seq *out);
244static void
245intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
246 struct intel_dp *intel_dp,
247 struct edp_power_seq *out);
248
249static enum pipe
250vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
251{
252 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
253 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
254 struct drm_device *dev = intel_dig_port->base.base.dev;
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 enum port port = intel_dig_port->port;
257 enum pipe pipe;
258
259 /* modeset should have pipe */
260 if (crtc)
261 return to_intel_crtc(crtc)->pipe;
262
263 /* init time, try to find a pipe with this port selected */
264 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
265 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
266 PANEL_PORT_SELECT_MASK;
267 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
268 return pipe;
269 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
270 return pipe;
271 }
272
273 /* shrug */
274 return PIPE_A;
275}
276
277static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
278{
279 struct drm_device *dev = intel_dp_to_dev(intel_dp);
280
281 if (HAS_PCH_SPLIT(dev))
282 return PCH_PP_CONTROL;
283 else
284 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
285}
286
287static u32 _pp_stat_reg(struct intel_dp *intel_dp)
288{
289 struct drm_device *dev = intel_dp_to_dev(intel_dp);
290
291 if (HAS_PCH_SPLIT(dev))
292 return PCH_PP_STATUS;
293 else
294 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
295}
296
Keith Packardebf33b12011-09-29 15:53:27 -0700297static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
298{
Paulo Zanoni30add222012-10-26 19:05:45 -0200299 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700300 struct drm_i915_private *dev_priv = dev->dev_private;
301
Jani Nikulabf13e812013-09-06 07:40:05 +0300302 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700303}
304
305static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
306{
Paulo Zanoni30add222012-10-26 19:05:45 -0200307 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700308 struct drm_i915_private *dev_priv = dev->dev_private;
309
Jani Nikulabf13e812013-09-06 07:40:05 +0300310 return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700311}
312
Keith Packard9b984da2011-09-19 13:54:47 -0700313static void
314intel_dp_check_edp(struct intel_dp *intel_dp)
315{
Paulo Zanoni30add222012-10-26 19:05:45 -0200316 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700317 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700318
Keith Packard9b984da2011-09-19 13:54:47 -0700319 if (!is_edp(intel_dp))
320 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700321
Keith Packardebf33b12011-09-29 15:53:27 -0700322 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700323 WARN(1, "eDP powered off while attempting aux channel communication.\n");
324 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300325 I915_READ(_pp_stat_reg(intel_dp)),
326 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700327 }
328}
329
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100330static uint32_t
331intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
332{
333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
334 struct drm_device *dev = intel_dig_port->base.base.dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300336 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100337 uint32_t status;
338 bool done;
339
Daniel Vetteref04f002012-12-01 21:03:59 +0100340#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100341 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300342 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300343 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100344 else
345 done = wait_for_atomic(C, 10) == 0;
346 if (!done)
347 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
348 has_aux_irq);
349#undef C
350
351 return status;
352}
353
Chris Wilsonbc866252013-07-21 16:00:03 +0100354static uint32_t get_aux_clock_divider(struct intel_dp *intel_dp,
355 int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300356{
357 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
358 struct drm_device *dev = intel_dig_port->base.base.dev;
359 struct drm_i915_private *dev_priv = dev->dev_private;
360
361 /* The clock divider is based off the hrawclk,
362 * and would like to run at 2MHz. So, take the
363 * hrawclk value and divide by 2 and use that
364 *
365 * Note that PCH attached eDP panels should use a 125MHz input
366 * clock divider.
367 */
368 if (IS_VALLEYVIEW(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100369 return index ? 0 : 100;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300370 } else if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100371 if (index)
372 return 0;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300373 if (HAS_DDI(dev))
Chris Wilsonbc866252013-07-21 16:00:03 +0100374 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300375 else if (IS_GEN6(dev) || IS_GEN7(dev))
376 return 200; /* SNB & IVB eDP input clock at 400Mhz */
377 else
378 return 225; /* eDP input clock at 450Mhz */
379 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
380 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100381 switch (index) {
382 case 0: return 63;
383 case 1: return 72;
384 default: return 0;
385 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300386 } else if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100387 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300388 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100389 return index ? 0 :intel_hrawclk(dev) / 2;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300390 }
391}
392
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700393static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100394intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700395 uint8_t *send, int send_bytes,
396 uint8_t *recv, int recv_size)
397{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200398 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
399 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700400 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300401 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700402 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100403 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100404 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700405 uint32_t status;
Chris Wilsonbc866252013-07-21 16:00:03 +0100406 int try, precharge, clock = 0;
Daniel Vetter4aeebd72013-10-31 09:53:36 +0100407 bool has_aux_irq = true;
Ben Widawskya81a5072013-11-04 23:11:32 -0800408 uint32_t timeout;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100409
410 /* dp aux is extremely sensitive to irq latency, hence request the
411 * lowest possible wakeup latency and so prevent the cpu from going into
412 * deep sleep states.
413 */
414 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700415
Keith Packard9b984da2011-09-19 13:54:47 -0700416 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800417
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200418 if (IS_GEN6(dev))
419 precharge = 3;
420 else
421 precharge = 5;
422
Ben Widawskya81a5072013-11-04 23:11:32 -0800423 if (IS_BROADWELL(dev) && ch_ctl == DPA_AUX_CH_CTL)
424 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
425 else
426 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
427
Paulo Zanonic67a4702013-08-19 13:18:09 -0300428 intel_aux_display_runtime_get(dev_priv);
429
Jesse Barnes11bee432011-08-01 15:02:20 -0700430 /* Try to wait for any previous AUX channel activity */
431 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100432 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700433 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
434 break;
435 msleep(1);
436 }
437
438 if (try == 3) {
439 WARN(1, "dp_aux_ch not started status 0x%08x\n",
440 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100441 ret = -EBUSY;
442 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100443 }
444
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300445 /* Only 5 data registers! */
446 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
447 ret = -E2BIG;
448 goto out;
449 }
450
Chris Wilsonbc866252013-07-21 16:00:03 +0100451 while ((aux_clock_divider = get_aux_clock_divider(intel_dp, clock++))) {
452 /* Must try at least 3 times according to DP spec */
453 for (try = 0; try < 5; try++) {
454 /* Load the send data into the aux channel data registers */
455 for (i = 0; i < send_bytes; i += 4)
456 I915_WRITE(ch_data + i,
457 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400458
Chris Wilsonbc866252013-07-21 16:00:03 +0100459 /* Send the command and wait for it to complete */
460 I915_WRITE(ch_ctl,
461 DP_AUX_CH_CTL_SEND_BUSY |
462 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Ben Widawskya81a5072013-11-04 23:11:32 -0800463 timeout |
Chris Wilsonbc866252013-07-21 16:00:03 +0100464 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
465 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
466 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
467 DP_AUX_CH_CTL_DONE |
468 DP_AUX_CH_CTL_TIME_OUT_ERROR |
469 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100470
Chris Wilsonbc866252013-07-21 16:00:03 +0100471 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400472
Chris Wilsonbc866252013-07-21 16:00:03 +0100473 /* Clear done status and any errors */
474 I915_WRITE(ch_ctl,
475 status |
476 DP_AUX_CH_CTL_DONE |
477 DP_AUX_CH_CTL_TIME_OUT_ERROR |
478 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400479
Chris Wilsonbc866252013-07-21 16:00:03 +0100480 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
481 DP_AUX_CH_CTL_RECEIVE_ERROR))
482 continue;
483 if (status & DP_AUX_CH_CTL_DONE)
484 break;
485 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100486 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700487 break;
488 }
489
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700490 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700491 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100492 ret = -EBUSY;
493 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700494 }
495
496 /* Check for timeout or receive error.
497 * Timeouts occur when the sink is not connected
498 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700499 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700500 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100501 ret = -EIO;
502 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700503 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700504
505 /* Timeouts occur when the device isn't connected, so they're
506 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700507 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800508 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100509 ret = -ETIMEDOUT;
510 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700511 }
512
513 /* Unload any bytes sent back from the other side */
514 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
515 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700516 if (recv_bytes > recv_size)
517 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400518
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100519 for (i = 0; i < recv_bytes; i += 4)
520 unpack_aux(I915_READ(ch_data + i),
521 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700522
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100523 ret = recv_bytes;
524out:
525 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300526 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100527
528 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700529}
530
531/* Write data to the aux channel in native mode */
532static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100533intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700534 uint16_t address, uint8_t *send, int send_bytes)
535{
536 int ret;
537 uint8_t msg[20];
538 int msg_bytes;
539 uint8_t ack;
540
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300541 if (WARN_ON(send_bytes > 16))
542 return -E2BIG;
543
Keith Packard9b984da2011-09-19 13:54:47 -0700544 intel_dp_check_edp(intel_dp);
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100545 msg[0] = DP_AUX_NATIVE_WRITE << 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700546 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800547 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700548 msg[3] = send_bytes - 1;
549 memcpy(&msg[4], send, send_bytes);
550 msg_bytes = send_bytes + 4;
551 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100552 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700553 if (ret < 0)
554 return ret;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100555 ack >>= 4;
556 if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_ACK)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700557 break;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100558 else if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_DEFER)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700559 udelay(100);
560 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700561 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700562 }
563 return send_bytes;
564}
565
566/* Write a single byte to the aux channel in native mode */
567static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100568intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700569 uint16_t address, uint8_t byte)
570{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100571 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700572}
573
574/* read bytes from a native aux channel */
575static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100576intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700577 uint16_t address, uint8_t *recv, int recv_bytes)
578{
579 uint8_t msg[4];
580 int msg_bytes;
581 uint8_t reply[20];
582 int reply_bytes;
583 uint8_t ack;
584 int ret;
585
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300586 if (WARN_ON(recv_bytes > 19))
587 return -E2BIG;
588
Keith Packard9b984da2011-09-19 13:54:47 -0700589 intel_dp_check_edp(intel_dp);
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100590 msg[0] = DP_AUX_NATIVE_READ << 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700591 msg[1] = address >> 8;
592 msg[2] = address & 0xff;
593 msg[3] = recv_bytes - 1;
594
595 msg_bytes = 4;
596 reply_bytes = recv_bytes + 1;
597
598 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100599 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700600 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700601 if (ret == 0)
602 return -EPROTO;
603 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700604 return ret;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100605 ack = reply[0] >> 4;
606 if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_ACK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700607 memcpy(recv, reply + 1, ret - 1);
608 return ret - 1;
609 }
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100610 else if ((ack & DP_AUX_NATIVE_REPLY_MASK) == DP_AUX_NATIVE_REPLY_DEFER)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700611 udelay(100);
612 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700613 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700614 }
615}
616
617static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000618intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
619 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700620{
Dave Airlieab2c0672009-12-04 10:55:24 +1000621 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100622 struct intel_dp *intel_dp = container_of(adapter,
623 struct intel_dp,
624 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000625 uint16_t address = algo_data->address;
626 uint8_t msg[5];
627 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000628 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000629 int msg_bytes;
630 int reply_bytes;
631 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700632
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200633 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700634 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000635 /* Set up the command byte */
636 if (mode & MODE_I2C_READ)
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100637 msg[0] = DP_AUX_I2C_READ << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000638 else
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100639 msg[0] = DP_AUX_I2C_WRITE << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000640
641 if (!(mode & MODE_I2C_STOP))
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100642 msg[0] |= DP_AUX_I2C_MOT << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000643
644 msg[1] = address >> 8;
645 msg[2] = address;
646
647 switch (mode) {
648 case MODE_I2C_WRITE:
649 msg[3] = 0;
650 msg[4] = write_byte;
651 msg_bytes = 5;
652 reply_bytes = 1;
653 break;
654 case MODE_I2C_READ:
655 msg[3] = 0;
656 msg_bytes = 4;
657 reply_bytes = 2;
658 break;
659 default:
660 msg_bytes = 3;
661 reply_bytes = 1;
662 break;
663 }
664
Jani Nikula58c67ce2013-09-20 16:42:14 +0300665 /*
666 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device is
667 * required to retry at least seven times upon receiving AUX_DEFER
668 * before giving up the AUX transaction.
669 */
670 for (retry = 0; retry < 7; retry++) {
David Flynn8316f332010-12-08 16:10:21 +0000671 ret = intel_dp_aux_ch(intel_dp,
672 msg, msg_bytes,
673 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000674 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000675 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200676 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000677 }
David Flynn8316f332010-12-08 16:10:21 +0000678
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100679 switch ((reply[0] >> 4) & DP_AUX_NATIVE_REPLY_MASK) {
680 case DP_AUX_NATIVE_REPLY_ACK:
David Flynn8316f332010-12-08 16:10:21 +0000681 /* I2C-over-AUX Reply field is only valid
682 * when paired with AUX ACK.
683 */
684 break;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100685 case DP_AUX_NATIVE_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000686 DRM_DEBUG_KMS("aux_ch native nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200687 ret = -EREMOTEIO;
688 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100689 case DP_AUX_NATIVE_REPLY_DEFER:
Jani Nikula8d16f252013-09-20 16:42:15 +0300690 /*
691 * For now, just give more slack to branch devices. We
692 * could check the DPCD for I2C bit rate capabilities,
693 * and if available, adjust the interval. We could also
694 * be more careful with DP-to-Legacy adapters where a
695 * long legacy cable may force very low I2C bit rates.
696 */
697 if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
698 DP_DWN_STRM_PORT_PRESENT)
699 usleep_range(500, 600);
700 else
701 usleep_range(300, 400);
David Flynn8316f332010-12-08 16:10:21 +0000702 continue;
703 default:
704 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
705 reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200706 ret = -EREMOTEIO;
707 goto out;
David Flynn8316f332010-12-08 16:10:21 +0000708 }
709
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100710 switch ((reply[0] >> 4) & DP_AUX_I2C_REPLY_MASK) {
711 case DP_AUX_I2C_REPLY_ACK:
Dave Airlieab2c0672009-12-04 10:55:24 +1000712 if (mode == MODE_I2C_READ) {
713 *read_byte = reply[1];
714 }
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200715 ret = reply_bytes - 1;
716 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100717 case DP_AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000718 DRM_DEBUG_KMS("aux_i2c nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200719 ret = -EREMOTEIO;
720 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100721 case DP_AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000722 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000723 udelay(100);
724 break;
725 default:
David Flynn8316f332010-12-08 16:10:21 +0000726 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200727 ret = -EREMOTEIO;
728 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000729 }
730 }
David Flynn8316f332010-12-08 16:10:21 +0000731
732 DRM_ERROR("too many retries, giving up\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200733 ret = -EREMOTEIO;
734
735out:
736 ironlake_edp_panel_vdd_off(intel_dp, false);
737 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700738}
739
740static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100741intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800742 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700743{
Keith Packard0b5c5412011-09-28 16:41:05 -0700744 int ret;
745
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800746 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100747 intel_dp->algo.running = false;
748 intel_dp->algo.address = 0;
749 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700750
Akshay Joshi0206e352011-08-16 15:34:10 -0400751 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100752 intel_dp->adapter.owner = THIS_MODULE;
753 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400754 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100755 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
756 intel_dp->adapter.algo_data = &intel_dp->algo;
Dave Airlie5bdebb12013-10-11 14:07:25 +1000757 intel_dp->adapter.dev.parent = intel_connector->base.kdev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100758
Keith Packard0b5c5412011-09-28 16:41:05 -0700759 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packard0b5c5412011-09-28 16:41:05 -0700760 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700761}
762
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200763static void
764intel_dp_set_clock(struct intel_encoder *encoder,
765 struct intel_crtc_config *pipe_config, int link_bw)
766{
767 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800768 const struct dp_link_dpll *divisor = NULL;
769 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200770
771 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800772 divisor = gen4_dpll;
773 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200774 } else if (IS_HASWELL(dev)) {
775 /* Haswell has special-purpose DP DDI clocks. */
776 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800777 divisor = pch_dpll;
778 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200779 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800780 divisor = vlv_dpll;
781 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200782 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800783
784 if (divisor && count) {
785 for (i = 0; i < count; i++) {
786 if (link_bw == divisor[i].link_bw) {
787 pipe_config->dpll = divisor[i].dpll;
788 pipe_config->clock_set = true;
789 break;
790 }
791 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200792 }
793}
794
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200795bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100796intel_dp_compute_config(struct intel_encoder *encoder,
797 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100799 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100800 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100801 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100802 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300803 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700804 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300805 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200807 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100808 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200809 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700810 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200811 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700812
Imre Deakbc7d38a2013-05-16 14:40:36 +0300813 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100814 pipe_config->has_pch_encoder = true;
815
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200816 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700817
Jani Nikuladd06f902012-10-19 14:51:50 +0300818 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
819 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
820 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700821 if (!HAS_PCH_SPLIT(dev))
822 intel_gmch_panel_fitting(intel_crtc, pipe_config,
823 intel_connector->panel.fitting_mode);
824 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700825 intel_pch_panel_fitting(intel_crtc, pipe_config,
826 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100827 }
828
Daniel Vettercb1793c2012-06-04 18:39:21 +0200829 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200830 return false;
831
Daniel Vetter083f9562012-04-20 20:23:49 +0200832 DRM_DEBUG_KMS("DP link computation with max lane count %i "
833 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100834 max_lane_count, bws[max_clock],
835 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200836
Daniel Vetter36008362013-03-27 00:44:59 +0100837 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
838 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200839 bpp = pipe_config->pipe_bpp;
Jani Nikula6da7f102013-10-16 17:06:17 +0300840 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
841 dev_priv->vbt.edp_bpp < bpp) {
Imre Deak79842112013-07-18 17:44:13 +0300842 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
843 dev_priv->vbt.edp_bpp);
Jani Nikula6da7f102013-10-16 17:06:17 +0300844 bpp = dev_priv->vbt.edp_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300845 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200846
Daniel Vetter36008362013-03-27 00:44:59 +0100847 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100848 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
849 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200850
Daniel Vetter36008362013-03-27 00:44:59 +0100851 for (clock = 0; clock <= max_clock; clock++) {
852 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
853 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
854 link_avail = intel_dp_max_data_rate(link_clock,
855 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200856
Daniel Vetter36008362013-03-27 00:44:59 +0100857 if (mode_rate <= link_avail) {
858 goto found;
859 }
860 }
861 }
862 }
863
864 return false;
865
866found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200867 if (intel_dp->color_range_auto) {
868 /*
869 * See:
870 * CEA-861-E - 5.1 Default Encoding Parameters
871 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
872 */
Thierry Reding18316c82012-12-20 15:41:44 +0100873 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200874 intel_dp->color_range = DP_COLOR_RANGE_16_235;
875 else
876 intel_dp->color_range = 0;
877 }
878
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200879 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100880 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200881
Daniel Vetter36008362013-03-27 00:44:59 +0100882 intel_dp->link_bw = bws[clock];
883 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200884 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200885 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200886
Daniel Vetter36008362013-03-27 00:44:59 +0100887 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
888 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200889 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100890 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
891 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700892
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200893 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100894 adjusted_mode->crtc_clock,
895 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200896 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700897
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200898 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
899
Daniel Vetter36008362013-03-27 00:44:59 +0100900 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700901}
902
Daniel Vetter7c62a162013-06-01 17:16:20 +0200903static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100904{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200905 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
906 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
907 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100908 struct drm_i915_private *dev_priv = dev->dev_private;
909 u32 dpa_ctl;
910
Daniel Vetterff9a6752013-06-01 17:16:21 +0200911 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100912 dpa_ctl = I915_READ(DP_A);
913 dpa_ctl &= ~DP_PLL_FREQ_MASK;
914
Daniel Vetterff9a6752013-06-01 17:16:21 +0200915 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100916 /* For a long time we've carried around a ILK-DevA w/a for the
917 * 160MHz clock. If we're really unlucky, it's still required.
918 */
919 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100920 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200921 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100922 } else {
923 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200924 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100925 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100926
Daniel Vetterea9b6002012-11-29 15:59:31 +0100927 I915_WRITE(DP_A, dpa_ctl);
928
929 POSTING_READ(DP_A);
930 udelay(500);
931}
932
Daniel Vetterb934223d2013-07-21 21:37:05 +0200933static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700934{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200935 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700936 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200937 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300938 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200939 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
940 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700941
Keith Packard417e8222011-11-01 19:54:11 -0700942 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800943 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700944 *
945 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800946 * SNB CPU
947 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700948 * CPT PCH
949 *
950 * IBX PCH and CPU are the same for almost everything,
951 * except that the CPU DP PLL is configured in this
952 * register
953 *
954 * CPT PCH is quite different, having many bits moved
955 * to the TRANS_DP_CTL register instead. That
956 * configuration happens (oddly) in ironlake_pch_enable
957 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400958
Keith Packard417e8222011-11-01 19:54:11 -0700959 /* Preserve the BIOS-computed detected bit. This is
960 * supposed to be read-only.
961 */
962 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700963
Keith Packard417e8222011-11-01 19:54:11 -0700964 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700965 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200966 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700967
Wu Fengguange0dac652011-09-05 14:25:34 +0800968 if (intel_dp->has_audio) {
969 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +0200970 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100971 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200972 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +0800973 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300974
Keith Packard417e8222011-11-01 19:54:11 -0700975 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800976
Imre Deakbc7d38a2013-05-16 14:40:36 +0300977 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800978 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
979 intel_dp->DP |= DP_SYNC_HS_HIGH;
980 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
981 intel_dp->DP |= DP_SYNC_VS_HIGH;
982 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
983
Jani Nikula6aba5b62013-10-04 15:08:10 +0300984 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -0800985 intel_dp->DP |= DP_ENHANCED_FRAMING;
986
Daniel Vetter7c62a162013-06-01 17:16:20 +0200987 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +0300988 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700989 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200990 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700991
992 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
993 intel_dp->DP |= DP_SYNC_HS_HIGH;
994 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
995 intel_dp->DP |= DP_SYNC_VS_HIGH;
996 intel_dp->DP |= DP_LINK_TRAIN_OFF;
997
Jani Nikula6aba5b62013-10-04 15:08:10 +0300998 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -0700999 intel_dp->DP |= DP_ENHANCED_FRAMING;
1000
Daniel Vetter7c62a162013-06-01 17:16:20 +02001001 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -07001002 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -07001003 } else {
1004 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001005 }
Daniel Vetterea9b6002012-11-29 15:59:31 +01001006
Imre Deakbc7d38a2013-05-16 14:40:36 +03001007 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +02001008 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001009}
1010
Keith Packard99ea7122011-11-01 19:57:50 -07001011#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1012#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
1013
1014#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1015#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1016
1017#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1018#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1019
1020static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
1021 u32 mask,
1022 u32 value)
1023{
Paulo Zanoni30add222012-10-26 19:05:45 -02001024 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001025 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001026 u32 pp_stat_reg, pp_ctrl_reg;
1027
Jani Nikulabf13e812013-09-06 07:40:05 +03001028 pp_stat_reg = _pp_stat_reg(intel_dp);
1029 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001030
1031 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001032 mask, value,
1033 I915_READ(pp_stat_reg),
1034 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001035
Jesse Barnes453c5422013-03-28 09:55:41 -07001036 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001037 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001038 I915_READ(pp_stat_reg),
1039 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001040 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001041
1042 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001043}
1044
1045static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1046{
1047 DRM_DEBUG_KMS("Wait for panel power on\n");
1048 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1049}
1050
Keith Packardbd943152011-09-18 23:09:52 -07001051static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1052{
Keith Packardbd943152011-09-18 23:09:52 -07001053 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001054 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001055}
Keith Packardbd943152011-09-18 23:09:52 -07001056
Keith Packard99ea7122011-11-01 19:57:50 -07001057static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1058{
1059 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1060 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1061}
Keith Packardbd943152011-09-18 23:09:52 -07001062
Keith Packard99ea7122011-11-01 19:57:50 -07001063
Keith Packard832dd3c2011-11-01 19:34:06 -07001064/* Read the current pp_control value, unlocking the register if it
1065 * is locked
1066 */
1067
Jesse Barnes453c5422013-03-28 09:55:41 -07001068static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001069{
Jesse Barnes453c5422013-03-28 09:55:41 -07001070 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1071 struct drm_i915_private *dev_priv = dev->dev_private;
1072 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001073
Jani Nikulabf13e812013-09-06 07:40:05 +03001074 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001075 control &= ~PANEL_UNLOCK_MASK;
1076 control |= PANEL_UNLOCK_REGS;
1077 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001078}
1079
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001080void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001081{
Paulo Zanoni30add222012-10-26 19:05:45 -02001082 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001083 struct drm_i915_private *dev_priv = dev->dev_private;
1084 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001085 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001086
Keith Packard97af61f572011-09-28 16:23:51 -07001087 if (!is_edp(intel_dp))
1088 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001089
Keith Packardbd943152011-09-18 23:09:52 -07001090 WARN(intel_dp->want_panel_vdd,
1091 "eDP VDD already requested on\n");
1092
1093 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001094
Paulo Zanonib0665d52013-10-30 19:50:27 -02001095 if (ironlake_edp_have_panel_vdd(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001096 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001097
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001098 intel_runtime_pm_get(dev_priv);
1099
Paulo Zanonib0665d52013-10-30 19:50:27 -02001100 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001101
Keith Packard99ea7122011-11-01 19:57:50 -07001102 if (!ironlake_edp_have_panel_power(intel_dp))
1103 ironlake_wait_panel_power_cycle(intel_dp);
1104
Jesse Barnes453c5422013-03-28 09:55:41 -07001105 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001106 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001107
Jani Nikulabf13e812013-09-06 07:40:05 +03001108 pp_stat_reg = _pp_stat_reg(intel_dp);
1109 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001110
1111 I915_WRITE(pp_ctrl_reg, pp);
1112 POSTING_READ(pp_ctrl_reg);
1113 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1114 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001115 /*
1116 * If the panel wasn't on, delay before accessing aux channel
1117 */
1118 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001119 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001120 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001121 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001122}
1123
Keith Packardbd943152011-09-18 23:09:52 -07001124static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001125{
Paulo Zanoni30add222012-10-26 19:05:45 -02001126 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001127 struct drm_i915_private *dev_priv = dev->dev_private;
1128 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001129 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001130
Daniel Vettera0e99e62012-12-02 01:05:46 +01001131 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1132
Keith Packardbd943152011-09-18 23:09:52 -07001133 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Paulo Zanonib0665d52013-10-30 19:50:27 -02001134 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1135
Jesse Barnes453c5422013-03-28 09:55:41 -07001136 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001137 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001138
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001139 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1140 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001141
1142 I915_WRITE(pp_ctrl_reg, pp);
1143 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001144
Keith Packardbd943152011-09-18 23:09:52 -07001145 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001146 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1147 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001148
1149 if ((pp & POWER_TARGET_ON) == 0)
1150 msleep(intel_dp->panel_power_cycle_delay);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001151
1152 intel_runtime_pm_put(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001153 }
1154}
1155
1156static void ironlake_panel_vdd_work(struct work_struct *__work)
1157{
1158 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1159 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001160 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001161
Keith Packard627f7672011-10-31 11:30:10 -07001162 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001163 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001164 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001165}
1166
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001167void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001168{
Keith Packard97af61f572011-09-28 16:23:51 -07001169 if (!is_edp(intel_dp))
1170 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001171
Keith Packardbd943152011-09-18 23:09:52 -07001172 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001173
Keith Packardbd943152011-09-18 23:09:52 -07001174 intel_dp->want_panel_vdd = false;
1175
1176 if (sync) {
1177 ironlake_panel_vdd_off_sync(intel_dp);
1178 } else {
1179 /*
1180 * Queue the timer to fire a long
1181 * time from now (relative to the power down delay)
1182 * to keep the panel power up across a sequence of operations
1183 */
1184 schedule_delayed_work(&intel_dp->panel_vdd_work,
1185 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1186 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001187}
1188
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001189void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001190{
Paulo Zanoni30add222012-10-26 19:05:45 -02001191 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001192 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001193 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001194 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001195
Keith Packard97af61f572011-09-28 16:23:51 -07001196 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001197 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001198
1199 DRM_DEBUG_KMS("Turn eDP power on\n");
1200
1201 if (ironlake_edp_have_panel_power(intel_dp)) {
1202 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001203 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001204 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001205
Keith Packard99ea7122011-11-01 19:57:50 -07001206 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001207
Jani Nikulabf13e812013-09-06 07:40:05 +03001208 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001209 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001210 if (IS_GEN5(dev)) {
1211 /* ILK workaround: disable reset around power sequence */
1212 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001213 I915_WRITE(pp_ctrl_reg, pp);
1214 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001215 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001216
Keith Packard1c0ae802011-09-19 13:59:29 -07001217 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001218 if (!IS_GEN5(dev))
1219 pp |= PANEL_POWER_RESET;
1220
Jesse Barnes453c5422013-03-28 09:55:41 -07001221 I915_WRITE(pp_ctrl_reg, pp);
1222 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001223
Keith Packard99ea7122011-11-01 19:57:50 -07001224 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001225
Keith Packard05ce1a42011-09-29 16:33:01 -07001226 if (IS_GEN5(dev)) {
1227 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001228 I915_WRITE(pp_ctrl_reg, pp);
1229 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001230 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001231}
1232
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001233void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001234{
Paulo Zanoni30add222012-10-26 19:05:45 -02001235 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001236 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001237 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001238 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001239
Keith Packard97af61f572011-09-28 16:23:51 -07001240 if (!is_edp(intel_dp))
1241 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001242
Keith Packard99ea7122011-11-01 19:57:50 -07001243 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001244
Jesse Barnes453c5422013-03-28 09:55:41 -07001245 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001246 /* We need to switch off panel power _and_ force vdd, for otherwise some
1247 * panels get very unhappy and cease to work. */
Paulo Zanonidff392d2013-12-06 17:32:41 -02001248 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001249
Jani Nikulabf13e812013-09-06 07:40:05 +03001250 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001251
1252 I915_WRITE(pp_ctrl_reg, pp);
1253 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001254
Keith Packard99ea7122011-11-01 19:57:50 -07001255 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001256}
1257
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001258void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001259{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001260 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1261 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001262 struct drm_i915_private *dev_priv = dev->dev_private;
1263 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001264 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001265
Keith Packardf01eca22011-09-28 16:48:10 -07001266 if (!is_edp(intel_dp))
1267 return;
1268
Zhao Yakui28c97732009-10-09 11:39:41 +08001269 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001270 /*
1271 * If we enable the backlight right away following a panel power
1272 * on, we may see slight flicker as the panel syncs with the eDP
1273 * link. So delay a bit to make sure the image is solid before
1274 * allowing it to appear.
1275 */
Keith Packardf01eca22011-09-28 16:48:10 -07001276 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001277 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001278 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001279
Jani Nikulabf13e812013-09-06 07:40:05 +03001280 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001281
1282 I915_WRITE(pp_ctrl_reg, pp);
1283 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001284
Jesse Barnes752aa882013-10-31 18:55:49 +02001285 intel_panel_enable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001286}
1287
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001288void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001289{
Paulo Zanoni30add222012-10-26 19:05:45 -02001290 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001291 struct drm_i915_private *dev_priv = dev->dev_private;
1292 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001293 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001294
Keith Packardf01eca22011-09-28 16:48:10 -07001295 if (!is_edp(intel_dp))
1296 return;
1297
Jesse Barnes752aa882013-10-31 18:55:49 +02001298 intel_panel_disable_backlight(intel_dp->attached_connector);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001299
Zhao Yakui28c97732009-10-09 11:39:41 +08001300 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001301 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001302 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001303
Jani Nikulabf13e812013-09-06 07:40:05 +03001304 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001305
1306 I915_WRITE(pp_ctrl_reg, pp);
1307 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001308 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001309}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001310
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001311static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001312{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001313 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1314 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1315 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001316 struct drm_i915_private *dev_priv = dev->dev_private;
1317 u32 dpa_ctl;
1318
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001319 assert_pipe_disabled(dev_priv,
1320 to_intel_crtc(crtc)->pipe);
1321
Jesse Barnesd240f202010-08-13 15:43:26 -07001322 DRM_DEBUG_KMS("\n");
1323 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001324 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1325 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1326
1327 /* We don't adjust intel_dp->DP while tearing down the link, to
1328 * facilitate link retraining (e.g. after hotplug). Hence clear all
1329 * enable bits here to ensure that we don't enable too much. */
1330 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1331 intel_dp->DP |= DP_PLL_ENABLE;
1332 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001333 POSTING_READ(DP_A);
1334 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001335}
1336
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001337static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001338{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001339 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1340 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1341 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001342 struct drm_i915_private *dev_priv = dev->dev_private;
1343 u32 dpa_ctl;
1344
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001345 assert_pipe_disabled(dev_priv,
1346 to_intel_crtc(crtc)->pipe);
1347
Jesse Barnesd240f202010-08-13 15:43:26 -07001348 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001349 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1350 "dp pll off, should be on\n");
1351 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1352
1353 /* We can't rely on the value tracked for the DP register in
1354 * intel_dp->DP because link_down must not change that (otherwise link
1355 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001356 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001357 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001358 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001359 udelay(200);
1360}
1361
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001362/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001363void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001364{
1365 int ret, i;
1366
1367 /* Should have a valid DPCD by this point */
1368 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1369 return;
1370
1371 if (mode != DRM_MODE_DPMS_ON) {
1372 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1373 DP_SET_POWER_D3);
1374 if (ret != 1)
1375 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1376 } else {
1377 /*
1378 * When turning on, we need to retry for 1ms to give the sink
1379 * time to wake up.
1380 */
1381 for (i = 0; i < 3; i++) {
1382 ret = intel_dp_aux_native_write_1(intel_dp,
1383 DP_SET_POWER,
1384 DP_SET_POWER_D0);
1385 if (ret == 1)
1386 break;
1387 msleep(1);
1388 }
1389 }
1390}
1391
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001392static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1393 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001394{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001395 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001396 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001397 struct drm_device *dev = encoder->base.dev;
1398 struct drm_i915_private *dev_priv = dev->dev_private;
1399 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001400
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001401 if (!(tmp & DP_PORT_EN))
1402 return false;
1403
Imre Deakbc7d38a2013-05-16 14:40:36 +03001404 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001405 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001406 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001407 *pipe = PORT_TO_PIPE(tmp);
1408 } else {
1409 u32 trans_sel;
1410 u32 trans_dp;
1411 int i;
1412
1413 switch (intel_dp->output_reg) {
1414 case PCH_DP_B:
1415 trans_sel = TRANS_DP_PORT_SEL_B;
1416 break;
1417 case PCH_DP_C:
1418 trans_sel = TRANS_DP_PORT_SEL_C;
1419 break;
1420 case PCH_DP_D:
1421 trans_sel = TRANS_DP_PORT_SEL_D;
1422 break;
1423 default:
1424 return true;
1425 }
1426
1427 for_each_pipe(i) {
1428 trans_dp = I915_READ(TRANS_DP_CTL(i));
1429 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1430 *pipe = i;
1431 return true;
1432 }
1433 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001434
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001435 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1436 intel_dp->output_reg);
1437 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001438
1439 return true;
1440}
1441
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001442static void intel_dp_get_config(struct intel_encoder *encoder,
1443 struct intel_crtc_config *pipe_config)
1444{
1445 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001446 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001447 struct drm_device *dev = encoder->base.dev;
1448 struct drm_i915_private *dev_priv = dev->dev_private;
1449 enum port port = dp_to_dig_port(intel_dp)->port;
1450 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001451 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001452
Xiong Zhang63000ef2013-06-28 12:59:06 +08001453 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1454 tmp = I915_READ(intel_dp->output_reg);
1455 if (tmp & DP_SYNC_HS_HIGH)
1456 flags |= DRM_MODE_FLAG_PHSYNC;
1457 else
1458 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001459
Xiong Zhang63000ef2013-06-28 12:59:06 +08001460 if (tmp & DP_SYNC_VS_HIGH)
1461 flags |= DRM_MODE_FLAG_PVSYNC;
1462 else
1463 flags |= DRM_MODE_FLAG_NVSYNC;
1464 } else {
1465 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1466 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1467 flags |= DRM_MODE_FLAG_PHSYNC;
1468 else
1469 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001470
Xiong Zhang63000ef2013-06-28 12:59:06 +08001471 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1472 flags |= DRM_MODE_FLAG_PVSYNC;
1473 else
1474 flags |= DRM_MODE_FLAG_NVSYNC;
1475 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001476
1477 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001478
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001479 pipe_config->has_dp_encoder = true;
1480
1481 intel_dp_get_m_n(crtc, pipe_config);
1482
Ville Syrjälä18442d02013-09-13 16:00:08 +03001483 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001484 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1485 pipe_config->port_clock = 162000;
1486 else
1487 pipe_config->port_clock = 270000;
1488 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001489
1490 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1491 &pipe_config->dp_m_n);
1492
1493 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1494 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1495
Damien Lespiau241bfc32013-09-25 16:45:37 +01001496 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001497
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001498 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1499 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1500 /*
1501 * This is a big fat ugly hack.
1502 *
1503 * Some machines in UEFI boot mode provide us a VBT that has 18
1504 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1505 * unknown we fail to light up. Yet the same BIOS boots up with
1506 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1507 * max, not what it tells us to use.
1508 *
1509 * Note: This will still be broken if the eDP panel is not lit
1510 * up by the BIOS, and thus we can't get the mode at module
1511 * load.
1512 */
1513 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1514 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1515 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1516 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001517}
1518
Rodrigo Vivia031d702013-10-03 16:15:06 -03001519static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001520{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001521 struct drm_i915_private *dev_priv = dev->dev_private;
1522
1523 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001524}
1525
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001526static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1527{
1528 struct drm_i915_private *dev_priv = dev->dev_private;
1529
Ben Widawsky18b59922013-09-20 09:35:30 -07001530 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001531 return false;
1532
Ben Widawsky18b59922013-09-20 09:35:30 -07001533 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001534}
1535
1536static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1537 struct edp_vsc_psr *vsc_psr)
1538{
1539 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1540 struct drm_device *dev = dig_port->base.base.dev;
1541 struct drm_i915_private *dev_priv = dev->dev_private;
1542 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1543 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1544 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1545 uint32_t *data = (uint32_t *) vsc_psr;
1546 unsigned int i;
1547
1548 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1549 the video DIP being updated before program video DIP data buffer
1550 registers for DIP being updated. */
1551 I915_WRITE(ctl_reg, 0);
1552 POSTING_READ(ctl_reg);
1553
1554 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1555 if (i < sizeof(struct edp_vsc_psr))
1556 I915_WRITE(data_reg + i, *data++);
1557 else
1558 I915_WRITE(data_reg + i, 0);
1559 }
1560
1561 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1562 POSTING_READ(ctl_reg);
1563}
1564
1565static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1566{
1567 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1568 struct drm_i915_private *dev_priv = dev->dev_private;
1569 struct edp_vsc_psr psr_vsc;
1570
1571 if (intel_dp->psr_setup_done)
1572 return;
1573
1574 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1575 memset(&psr_vsc, 0, sizeof(psr_vsc));
1576 psr_vsc.sdp_header.HB0 = 0;
1577 psr_vsc.sdp_header.HB1 = 0x7;
1578 psr_vsc.sdp_header.HB2 = 0x2;
1579 psr_vsc.sdp_header.HB3 = 0x8;
1580 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1581
1582 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001583 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001584 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001585
1586 intel_dp->psr_setup_done = true;
1587}
1588
1589static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1590{
1591 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1592 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbc866252013-07-21 16:00:03 +01001593 uint32_t aux_clock_divider = get_aux_clock_divider(intel_dp, 0);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001594 int precharge = 0x3;
1595 int msg_size = 5; /* Header(4) + Message(1) */
1596
1597 /* Enable PSR in sink */
1598 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1599 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1600 DP_PSR_ENABLE &
1601 ~DP_PSR_MAIN_LINK_ACTIVE);
1602 else
1603 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1604 DP_PSR_ENABLE |
1605 DP_PSR_MAIN_LINK_ACTIVE);
1606
1607 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001608 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1609 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1610 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001611 DP_AUX_CH_CTL_TIME_OUT_400us |
1612 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1613 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1614 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1615}
1616
1617static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1618{
1619 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1620 struct drm_i915_private *dev_priv = dev->dev_private;
1621 uint32_t max_sleep_time = 0x1f;
1622 uint32_t idle_frames = 1;
1623 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001624 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001625
1626 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1627 val |= EDP_PSR_LINK_STANDBY;
1628 val |= EDP_PSR_TP2_TP3_TIME_0us;
1629 val |= EDP_PSR_TP1_TIME_0us;
1630 val |= EDP_PSR_SKIP_AUX_EXIT;
1631 } else
1632 val |= EDP_PSR_LINK_DISABLE;
1633
Ben Widawsky18b59922013-09-20 09:35:30 -07001634 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawskyed8546a2013-11-04 22:45:05 -08001635 IS_BROADWELL(dev) ? 0 : link_entry_time |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001636 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1637 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1638 EDP_PSR_ENABLE);
1639}
1640
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001641static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1642{
1643 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1644 struct drm_device *dev = dig_port->base.base.dev;
1645 struct drm_i915_private *dev_priv = dev->dev_private;
1646 struct drm_crtc *crtc = dig_port->base.base.crtc;
1647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1648 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
1649 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1650
Rodrigo Vivia031d702013-10-03 16:15:06 -03001651 dev_priv->psr.source_ok = false;
1652
Ben Widawsky18b59922013-09-20 09:35:30 -07001653 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001654 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001655 return false;
1656 }
1657
1658 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1659 (dig_port->port != PORT_A)) {
1660 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001661 return false;
1662 }
1663
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001664 if (!i915_enable_psr) {
1665 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001666 return false;
1667 }
1668
Chris Wilsoncd234b02013-08-02 20:39:49 +01001669 crtc = dig_port->base.base.crtc;
1670 if (crtc == NULL) {
1671 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001672 return false;
1673 }
1674
1675 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001676 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001677 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001678 return false;
1679 }
1680
Chris Wilsoncd234b02013-08-02 20:39:49 +01001681 obj = to_intel_framebuffer(crtc->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001682 if (obj->tiling_mode != I915_TILING_X ||
1683 obj->fence_reg == I915_FENCE_REG_NONE) {
1684 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001685 return false;
1686 }
1687
1688 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1689 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001690 return false;
1691 }
1692
1693 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1694 S3D_ENABLE) {
1695 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001696 return false;
1697 }
1698
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001699 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001700 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001701 return false;
1702 }
1703
Rodrigo Vivia031d702013-10-03 16:15:06 -03001704 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001705 return true;
1706}
1707
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001708static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001709{
1710 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1711
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001712 if (!intel_edp_psr_match_conditions(intel_dp) ||
1713 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001714 return;
1715
1716 /* Setup PSR once */
1717 intel_edp_psr_setup(intel_dp);
1718
1719 /* Enable PSR on the panel */
1720 intel_edp_psr_enable_sink(intel_dp);
1721
1722 /* Enable PSR on the host */
1723 intel_edp_psr_enable_source(intel_dp);
1724}
1725
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001726void intel_edp_psr_enable(struct intel_dp *intel_dp)
1727{
1728 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1729
1730 if (intel_edp_psr_match_conditions(intel_dp) &&
1731 !intel_edp_is_psr_enabled(dev))
1732 intel_edp_psr_do_enable(intel_dp);
1733}
1734
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001735void intel_edp_psr_disable(struct intel_dp *intel_dp)
1736{
1737 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1738 struct drm_i915_private *dev_priv = dev->dev_private;
1739
1740 if (!intel_edp_is_psr_enabled(dev))
1741 return;
1742
Ben Widawsky18b59922013-09-20 09:35:30 -07001743 I915_WRITE(EDP_PSR_CTL(dev),
1744 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001745
1746 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001747 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001748 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1749 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1750}
1751
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001752void intel_edp_psr_update(struct drm_device *dev)
1753{
1754 struct intel_encoder *encoder;
1755 struct intel_dp *intel_dp = NULL;
1756
1757 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1758 if (encoder->type == INTEL_OUTPUT_EDP) {
1759 intel_dp = enc_to_intel_dp(&encoder->base);
1760
Rodrigo Vivia031d702013-10-03 16:15:06 -03001761 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001762 return;
1763
1764 if (!intel_edp_psr_match_conditions(intel_dp))
1765 intel_edp_psr_disable(intel_dp);
1766 else
1767 if (!intel_edp_is_psr_enabled(dev))
1768 intel_edp_psr_do_enable(intel_dp);
1769 }
1770}
1771
Daniel Vettere8cb4552012-07-01 13:05:48 +02001772static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001773{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001774 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001775 enum port port = dp_to_dig_port(intel_dp)->port;
1776 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001777
1778 /* Make sure the panel is off before trying to change the mode. But also
1779 * ensure that we have vdd while we switch off the panel. */
Keith Packard21264c62011-11-01 20:25:21 -07001780 ironlake_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02001781 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter35a38552012-08-12 22:17:14 +02001782 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001783
1784 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001785 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001786 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001787}
1788
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001789static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001790{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001791 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001792 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001793 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001794
Imre Deak982a3862013-05-23 19:39:40 +03001795 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001796 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001797 if (!IS_VALLEYVIEW(dev))
1798 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001799 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001800}
1801
Daniel Vettere8cb4552012-07-01 13:05:48 +02001802static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001803{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001804 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1805 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001806 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001807 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001808
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001809 if (WARN_ON(dp_reg & DP_PORT_EN))
1810 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001811
1812 ironlake_edp_panel_vdd_on(intel_dp);
1813 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1814 intel_dp_start_link_train(intel_dp);
1815 ironlake_edp_panel_on(intel_dp);
1816 ironlake_edp_panel_vdd_off(intel_dp, true);
1817 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001818 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001819}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001820
Jani Nikulaecff4f32013-09-06 07:38:29 +03001821static void g4x_enable_dp(struct intel_encoder *encoder)
1822{
Jani Nikula828f5c62013-09-05 16:44:45 +03001823 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1824
Jani Nikulaecff4f32013-09-06 07:38:29 +03001825 intel_enable_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001826 ironlake_edp_backlight_on(intel_dp);
1827}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001828
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001829static void vlv_enable_dp(struct intel_encoder *encoder)
1830{
Jani Nikula828f5c62013-09-05 16:44:45 +03001831 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1832
1833 ironlake_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001834}
1835
Jani Nikulaecff4f32013-09-06 07:38:29 +03001836static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001837{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001838 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001839 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001840
1841 if (dport->port == PORT_A)
1842 ironlake_edp_pll_on(intel_dp);
1843}
1844
1845static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1846{
1847 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1848 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001849 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001851 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001852 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001853 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001854 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001855 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001856
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001857 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001858
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001859 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001860 val = 0;
1861 if (pipe)
1862 val |= (1<<21);
1863 else
1864 val &= ~(1<<21);
1865 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001866 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1867 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1868 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001869
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001870 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001871
Jani Nikulabf13e812013-09-06 07:40:05 +03001872 /* init power sequencer on this pipe and port */
1873 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1874 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1875 &power_seq);
1876
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001877 intel_enable_dp(encoder);
1878
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001879 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001880}
1881
Jani Nikulaecff4f32013-09-06 07:38:29 +03001882static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001883{
1884 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1885 struct drm_device *dev = encoder->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001887 struct intel_crtc *intel_crtc =
1888 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001889 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001890 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001891
Jesse Barnes89b667f2013-04-18 14:51:36 -07001892 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001893 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001894 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001895 DPIO_PCS_TX_LANE2_RESET |
1896 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001897 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001898 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1899 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1900 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1901 DPIO_PCS_CLK_SOFT_RESET);
1902
1903 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001904 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1905 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1906 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01001907 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001908}
1909
1910/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001911 * Native read with retry for link status and receiver capability reads for
1912 * cases where the sink may still be asleep.
1913 */
1914static bool
1915intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1916 uint8_t *recv, int recv_bytes)
1917{
1918 int ret, i;
1919
1920 /*
1921 * Sinks are *supposed* to come up within 1ms from an off state,
1922 * but we're also supposed to retry 3 times per the spec.
1923 */
1924 for (i = 0; i < 3; i++) {
1925 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1926 recv_bytes);
1927 if (ret == recv_bytes)
1928 return true;
1929 msleep(1);
1930 }
1931
1932 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001933}
1934
1935/*
1936 * Fetch AUX CH registers 0x202 - 0x207 which contain
1937 * link status information
1938 */
1939static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001940intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001941{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001942 return intel_dp_aux_native_read_retry(intel_dp,
1943 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001944 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001945 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001946}
1947
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001948/*
1949 * These are source-specific values; current Intel hardware supports
1950 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1951 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001952
1953static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001954intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001955{
Paulo Zanoni30add222012-10-26 19:05:45 -02001956 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001957 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001958
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07001959 if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001960 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001961 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001962 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001963 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001964 return DP_TRAIN_VOLTAGE_SWING_1200;
1965 else
1966 return DP_TRAIN_VOLTAGE_SWING_800;
1967}
1968
1969static uint8_t
1970intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1971{
Paulo Zanoni30add222012-10-26 19:05:45 -02001972 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001973 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001974
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07001975 if (IS_BROADWELL(dev)) {
1976 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1977 case DP_TRAIN_VOLTAGE_SWING_400:
1978 case DP_TRAIN_VOLTAGE_SWING_600:
1979 return DP_TRAIN_PRE_EMPHASIS_6;
1980 case DP_TRAIN_VOLTAGE_SWING_800:
1981 return DP_TRAIN_PRE_EMPHASIS_3_5;
1982 case DP_TRAIN_VOLTAGE_SWING_1200:
1983 default:
1984 return DP_TRAIN_PRE_EMPHASIS_0;
1985 }
1986 } else if (IS_HASWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001987 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1988 case DP_TRAIN_VOLTAGE_SWING_400:
1989 return DP_TRAIN_PRE_EMPHASIS_9_5;
1990 case DP_TRAIN_VOLTAGE_SWING_600:
1991 return DP_TRAIN_PRE_EMPHASIS_6;
1992 case DP_TRAIN_VOLTAGE_SWING_800:
1993 return DP_TRAIN_PRE_EMPHASIS_3_5;
1994 case DP_TRAIN_VOLTAGE_SWING_1200:
1995 default:
1996 return DP_TRAIN_PRE_EMPHASIS_0;
1997 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001998 } else if (IS_VALLEYVIEW(dev)) {
1999 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2000 case DP_TRAIN_VOLTAGE_SWING_400:
2001 return DP_TRAIN_PRE_EMPHASIS_9_5;
2002 case DP_TRAIN_VOLTAGE_SWING_600:
2003 return DP_TRAIN_PRE_EMPHASIS_6;
2004 case DP_TRAIN_VOLTAGE_SWING_800:
2005 return DP_TRAIN_PRE_EMPHASIS_3_5;
2006 case DP_TRAIN_VOLTAGE_SWING_1200:
2007 default:
2008 return DP_TRAIN_PRE_EMPHASIS_0;
2009 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002010 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002011 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2012 case DP_TRAIN_VOLTAGE_SWING_400:
2013 return DP_TRAIN_PRE_EMPHASIS_6;
2014 case DP_TRAIN_VOLTAGE_SWING_600:
2015 case DP_TRAIN_VOLTAGE_SWING_800:
2016 return DP_TRAIN_PRE_EMPHASIS_3_5;
2017 default:
2018 return DP_TRAIN_PRE_EMPHASIS_0;
2019 }
2020 } else {
2021 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2022 case DP_TRAIN_VOLTAGE_SWING_400:
2023 return DP_TRAIN_PRE_EMPHASIS_6;
2024 case DP_TRAIN_VOLTAGE_SWING_600:
2025 return DP_TRAIN_PRE_EMPHASIS_6;
2026 case DP_TRAIN_VOLTAGE_SWING_800:
2027 return DP_TRAIN_PRE_EMPHASIS_3_5;
2028 case DP_TRAIN_VOLTAGE_SWING_1200:
2029 default:
2030 return DP_TRAIN_PRE_EMPHASIS_0;
2031 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002032 }
2033}
2034
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002035static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2036{
2037 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2038 struct drm_i915_private *dev_priv = dev->dev_private;
2039 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002040 struct intel_crtc *intel_crtc =
2041 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002042 unsigned long demph_reg_value, preemph_reg_value,
2043 uniqtranscale_reg_value;
2044 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002045 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002046 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002047
2048 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2049 case DP_TRAIN_PRE_EMPHASIS_0:
2050 preemph_reg_value = 0x0004000;
2051 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2052 case DP_TRAIN_VOLTAGE_SWING_400:
2053 demph_reg_value = 0x2B405555;
2054 uniqtranscale_reg_value = 0x552AB83A;
2055 break;
2056 case DP_TRAIN_VOLTAGE_SWING_600:
2057 demph_reg_value = 0x2B404040;
2058 uniqtranscale_reg_value = 0x5548B83A;
2059 break;
2060 case DP_TRAIN_VOLTAGE_SWING_800:
2061 demph_reg_value = 0x2B245555;
2062 uniqtranscale_reg_value = 0x5560B83A;
2063 break;
2064 case DP_TRAIN_VOLTAGE_SWING_1200:
2065 demph_reg_value = 0x2B405555;
2066 uniqtranscale_reg_value = 0x5598DA3A;
2067 break;
2068 default:
2069 return 0;
2070 }
2071 break;
2072 case DP_TRAIN_PRE_EMPHASIS_3_5:
2073 preemph_reg_value = 0x0002000;
2074 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2075 case DP_TRAIN_VOLTAGE_SWING_400:
2076 demph_reg_value = 0x2B404040;
2077 uniqtranscale_reg_value = 0x5552B83A;
2078 break;
2079 case DP_TRAIN_VOLTAGE_SWING_600:
2080 demph_reg_value = 0x2B404848;
2081 uniqtranscale_reg_value = 0x5580B83A;
2082 break;
2083 case DP_TRAIN_VOLTAGE_SWING_800:
2084 demph_reg_value = 0x2B404040;
2085 uniqtranscale_reg_value = 0x55ADDA3A;
2086 break;
2087 default:
2088 return 0;
2089 }
2090 break;
2091 case DP_TRAIN_PRE_EMPHASIS_6:
2092 preemph_reg_value = 0x0000000;
2093 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2094 case DP_TRAIN_VOLTAGE_SWING_400:
2095 demph_reg_value = 0x2B305555;
2096 uniqtranscale_reg_value = 0x5570B83A;
2097 break;
2098 case DP_TRAIN_VOLTAGE_SWING_600:
2099 demph_reg_value = 0x2B2B4040;
2100 uniqtranscale_reg_value = 0x55ADDA3A;
2101 break;
2102 default:
2103 return 0;
2104 }
2105 break;
2106 case DP_TRAIN_PRE_EMPHASIS_9_5:
2107 preemph_reg_value = 0x0006000;
2108 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2109 case DP_TRAIN_VOLTAGE_SWING_400:
2110 demph_reg_value = 0x1B405555;
2111 uniqtranscale_reg_value = 0x55ADDA3A;
2112 break;
2113 default:
2114 return 0;
2115 }
2116 break;
2117 default:
2118 return 0;
2119 }
2120
Chris Wilson0980a602013-07-26 19:57:35 +01002121 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002122 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2123 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2124 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002125 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002126 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2127 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2128 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2129 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002130 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002131
2132 return 0;
2133}
2134
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002135static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002136intel_get_adjust_train(struct intel_dp *intel_dp,
2137 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002138{
2139 uint8_t v = 0;
2140 uint8_t p = 0;
2141 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002142 uint8_t voltage_max;
2143 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002144
Jesse Barnes33a34e42010-09-08 12:42:02 -07002145 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002146 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2147 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002148
2149 if (this_v > v)
2150 v = this_v;
2151 if (this_p > p)
2152 p = this_p;
2153 }
2154
Keith Packard1a2eb462011-11-16 16:26:07 -08002155 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002156 if (v >= voltage_max)
2157 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002158
Keith Packard1a2eb462011-11-16 16:26:07 -08002159 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2160 if (p >= preemph_max)
2161 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002162
2163 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002164 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002165}
2166
2167static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002168intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002169{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002170 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002171
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002172 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002173 case DP_TRAIN_VOLTAGE_SWING_400:
2174 default:
2175 signal_levels |= DP_VOLTAGE_0_4;
2176 break;
2177 case DP_TRAIN_VOLTAGE_SWING_600:
2178 signal_levels |= DP_VOLTAGE_0_6;
2179 break;
2180 case DP_TRAIN_VOLTAGE_SWING_800:
2181 signal_levels |= DP_VOLTAGE_0_8;
2182 break;
2183 case DP_TRAIN_VOLTAGE_SWING_1200:
2184 signal_levels |= DP_VOLTAGE_1_2;
2185 break;
2186 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002187 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002188 case DP_TRAIN_PRE_EMPHASIS_0:
2189 default:
2190 signal_levels |= DP_PRE_EMPHASIS_0;
2191 break;
2192 case DP_TRAIN_PRE_EMPHASIS_3_5:
2193 signal_levels |= DP_PRE_EMPHASIS_3_5;
2194 break;
2195 case DP_TRAIN_PRE_EMPHASIS_6:
2196 signal_levels |= DP_PRE_EMPHASIS_6;
2197 break;
2198 case DP_TRAIN_PRE_EMPHASIS_9_5:
2199 signal_levels |= DP_PRE_EMPHASIS_9_5;
2200 break;
2201 }
2202 return signal_levels;
2203}
2204
Zhenyu Wange3421a12010-04-08 09:43:27 +08002205/* Gen6's DP voltage swing and pre-emphasis control */
2206static uint32_t
2207intel_gen6_edp_signal_levels(uint8_t train_set)
2208{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002209 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2210 DP_TRAIN_PRE_EMPHASIS_MASK);
2211 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002212 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002213 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2214 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2215 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2216 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002217 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002218 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2219 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002220 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002221 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2222 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002223 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002224 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2225 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002226 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002227 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2228 "0x%x\n", signal_levels);
2229 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002230 }
2231}
2232
Keith Packard1a2eb462011-11-16 16:26:07 -08002233/* Gen7's DP voltage swing and pre-emphasis control */
2234static uint32_t
2235intel_gen7_edp_signal_levels(uint8_t train_set)
2236{
2237 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2238 DP_TRAIN_PRE_EMPHASIS_MASK);
2239 switch (signal_levels) {
2240 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2241 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2242 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2243 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2244 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2245 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2246
2247 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2248 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2249 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2250 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2251
2252 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2253 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2254 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2255 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2256
2257 default:
2258 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2259 "0x%x\n", signal_levels);
2260 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2261 }
2262}
2263
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002264/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2265static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002266intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002267{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002268 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2269 DP_TRAIN_PRE_EMPHASIS_MASK);
2270 switch (signal_levels) {
2271 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2272 return DDI_BUF_EMP_400MV_0DB_HSW;
2273 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2274 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2275 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2276 return DDI_BUF_EMP_400MV_6DB_HSW;
2277 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2278 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002279
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002280 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2281 return DDI_BUF_EMP_600MV_0DB_HSW;
2282 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2283 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2284 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2285 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002286
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002287 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2288 return DDI_BUF_EMP_800MV_0DB_HSW;
2289 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2290 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2291 default:
2292 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2293 "0x%x\n", signal_levels);
2294 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002295 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002296}
2297
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002298static uint32_t
2299intel_bdw_signal_levels(uint8_t train_set)
2300{
2301 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2302 DP_TRAIN_PRE_EMPHASIS_MASK);
2303 switch (signal_levels) {
2304 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2305 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2306 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2307 return DDI_BUF_EMP_400MV_3_5DB_BDW; /* Sel1 */
2308 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2309 return DDI_BUF_EMP_400MV_6DB_BDW; /* Sel2 */
2310
2311 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2312 return DDI_BUF_EMP_600MV_0DB_BDW; /* Sel3 */
2313 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2314 return DDI_BUF_EMP_600MV_3_5DB_BDW; /* Sel4 */
2315 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2316 return DDI_BUF_EMP_600MV_6DB_BDW; /* Sel5 */
2317
2318 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2319 return DDI_BUF_EMP_800MV_0DB_BDW; /* Sel6 */
2320 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2321 return DDI_BUF_EMP_800MV_3_5DB_BDW; /* Sel7 */
2322
2323 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2324 return DDI_BUF_EMP_1200MV_0DB_BDW; /* Sel8 */
2325
2326 default:
2327 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2328 "0x%x\n", signal_levels);
2329 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2330 }
2331}
2332
Paulo Zanonif0a34242012-12-06 16:51:50 -02002333/* Properly updates "DP" with the correct signal levels. */
2334static void
2335intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2336{
2337 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002338 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002339 struct drm_device *dev = intel_dig_port->base.base.dev;
2340 uint32_t signal_levels, mask;
2341 uint8_t train_set = intel_dp->train_set[0];
2342
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002343 if (IS_BROADWELL(dev)) {
2344 signal_levels = intel_bdw_signal_levels(train_set);
2345 mask = DDI_BUF_EMP_MASK;
2346 } else if (IS_HASWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002347 signal_levels = intel_hsw_signal_levels(train_set);
2348 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002349 } else if (IS_VALLEYVIEW(dev)) {
2350 signal_levels = intel_vlv_signal_levels(intel_dp);
2351 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002352 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002353 signal_levels = intel_gen7_edp_signal_levels(train_set);
2354 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002355 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002356 signal_levels = intel_gen6_edp_signal_levels(train_set);
2357 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2358 } else {
2359 signal_levels = intel_gen4_signal_levels(train_set);
2360 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2361 }
2362
2363 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2364
2365 *DP = (*DP & ~mask) | signal_levels;
2366}
2367
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002368static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002369intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002370 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002371 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002372{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2374 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002375 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002376 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002377 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2378 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002379
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002380 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002381 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002382
2383 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2384 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2385 else
2386 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2387
2388 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2389 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2390 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002391 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2392
2393 break;
2394 case DP_TRAINING_PATTERN_1:
2395 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2396 break;
2397 case DP_TRAINING_PATTERN_2:
2398 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2399 break;
2400 case DP_TRAINING_PATTERN_3:
2401 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2402 break;
2403 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002404 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002405
Imre Deakbc7d38a2013-05-16 14:40:36 +03002406 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002407 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002408
2409 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2410 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002411 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002412 break;
2413 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002414 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002415 break;
2416 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002417 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002418 break;
2419 case DP_TRAINING_PATTERN_3:
2420 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002421 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002422 break;
2423 }
2424
2425 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002426 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002427
2428 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2429 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002430 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002431 break;
2432 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002433 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002434 break;
2435 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002436 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002437 break;
2438 case DP_TRAINING_PATTERN_3:
2439 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002440 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002441 break;
2442 }
2443 }
2444
Jani Nikula70aff662013-09-27 15:10:44 +03002445 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002446 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002447
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002448 buf[0] = dp_train_pat;
2449 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002450 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002451 /* don't write DP_TRAINING_LANEx_SET on disable */
2452 len = 1;
2453 } else {
2454 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2455 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2456 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002457 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002458
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002459 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_PATTERN_SET,
2460 buf, len);
2461
2462 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002463}
2464
Jani Nikula70aff662013-09-27 15:10:44 +03002465static bool
2466intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2467 uint8_t dp_train_pat)
2468{
Jani Nikula953d22e2013-10-04 15:08:47 +03002469 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002470 intel_dp_set_signal_levels(intel_dp, DP);
2471 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2472}
2473
2474static bool
2475intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002476 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002477{
2478 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2479 struct drm_device *dev = intel_dig_port->base.base.dev;
2480 struct drm_i915_private *dev_priv = dev->dev_private;
2481 int ret;
2482
2483 intel_get_adjust_train(intel_dp, link_status);
2484 intel_dp_set_signal_levels(intel_dp, DP);
2485
2486 I915_WRITE(intel_dp->output_reg, *DP);
2487 POSTING_READ(intel_dp->output_reg);
2488
2489 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_LANE0_SET,
2490 intel_dp->train_set,
2491 intel_dp->lane_count);
2492
2493 return ret == intel_dp->lane_count;
2494}
2495
Imre Deak3ab9c632013-05-03 12:57:41 +03002496static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2497{
2498 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2499 struct drm_device *dev = intel_dig_port->base.base.dev;
2500 struct drm_i915_private *dev_priv = dev->dev_private;
2501 enum port port = intel_dig_port->port;
2502 uint32_t val;
2503
2504 if (!HAS_DDI(dev))
2505 return;
2506
2507 val = I915_READ(DP_TP_CTL(port));
2508 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2509 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2510 I915_WRITE(DP_TP_CTL(port), val);
2511
2512 /*
2513 * On PORT_A we can have only eDP in SST mode. There the only reason
2514 * we need to set idle transmission mode is to work around a HW issue
2515 * where we enable the pipe while not in idle link-training mode.
2516 * In this case there is requirement to wait for a minimum number of
2517 * idle patterns to be sent.
2518 */
2519 if (port == PORT_A)
2520 return;
2521
2522 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2523 1))
2524 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2525}
2526
Jesse Barnes33a34e42010-09-08 12:42:02 -07002527/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002528void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002529intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002530{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002531 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002532 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002533 int i;
2534 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002535 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002536 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002537 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002538
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002539 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002540 intel_ddi_prepare_link_retrain(encoder);
2541
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002542 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002543 link_config[0] = intel_dp->link_bw;
2544 link_config[1] = intel_dp->lane_count;
2545 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2546 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
2547 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET, link_config, 2);
2548
2549 link_config[0] = 0;
2550 link_config[1] = DP_SET_ANSI_8B10B;
2551 intel_dp_aux_native_write(intel_dp, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002552
2553 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002554
Jani Nikula70aff662013-09-27 15:10:44 +03002555 /* clock recovery */
2556 if (!intel_dp_reset_link_train(intel_dp, &DP,
2557 DP_TRAINING_PATTERN_1 |
2558 DP_LINK_SCRAMBLING_DISABLE)) {
2559 DRM_ERROR("failed to enable link training\n");
2560 return;
2561 }
2562
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002563 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002564 voltage_tries = 0;
2565 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002566 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002567 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002568
Daniel Vettera7c96552012-10-18 10:15:30 +02002569 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002570 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2571 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002572 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002573 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002574
Daniel Vetter01916272012-10-18 10:15:25 +02002575 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002576 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002577 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002578 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002579
2580 /* Check to see if we've tried the max voltage */
2581 for (i = 0; i < intel_dp->lane_count; i++)
2582 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2583 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002584 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002585 ++loop_tries;
2586 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002587 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002588 break;
2589 }
Jani Nikula70aff662013-09-27 15:10:44 +03002590 intel_dp_reset_link_train(intel_dp, &DP,
2591 DP_TRAINING_PATTERN_1 |
2592 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002593 voltage_tries = 0;
2594 continue;
2595 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002596
2597 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002598 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002599 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002600 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002601 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002602 break;
2603 }
2604 } else
2605 voltage_tries = 0;
2606 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002607
Jani Nikula70aff662013-09-27 15:10:44 +03002608 /* Update training set as requested by target */
2609 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2610 DRM_ERROR("failed to update link training\n");
2611 break;
2612 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002613 }
2614
Jesse Barnes33a34e42010-09-08 12:42:02 -07002615 intel_dp->DP = DP;
2616}
2617
Paulo Zanonic19b0662012-10-15 15:51:41 -03002618void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002619intel_dp_complete_link_train(struct intel_dp *intel_dp)
2620{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002621 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002622 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002623 uint32_t DP = intel_dp->DP;
2624
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002625 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03002626 if (!intel_dp_set_link_train(intel_dp, &DP,
2627 DP_TRAINING_PATTERN_2 |
2628 DP_LINK_SCRAMBLING_DISABLE)) {
2629 DRM_ERROR("failed to start channel equalization\n");
2630 return;
2631 }
2632
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002633 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002634 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002635 channel_eq = false;
2636 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002637 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002638
Jesse Barnes37f80972011-01-05 14:45:24 -08002639 if (cr_tries > 5) {
2640 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08002641 break;
2642 }
2643
Daniel Vettera7c96552012-10-18 10:15:30 +02002644 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03002645 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2646 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002647 break;
Jani Nikula70aff662013-09-27 15:10:44 +03002648 }
Jesse Barnes869184a2010-10-07 16:01:22 -07002649
Jesse Barnes37f80972011-01-05 14:45:24 -08002650 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002651 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002652 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002653 intel_dp_set_link_train(intel_dp, &DP,
2654 DP_TRAINING_PATTERN_2 |
2655 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002656 cr_tries++;
2657 continue;
2658 }
2659
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002660 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002661 channel_eq = true;
2662 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002663 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002664
Jesse Barnes37f80972011-01-05 14:45:24 -08002665 /* Try 5 times, then try clock recovery if that fails */
2666 if (tries > 5) {
2667 intel_dp_link_down(intel_dp);
2668 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002669 intel_dp_set_link_train(intel_dp, &DP,
2670 DP_TRAINING_PATTERN_2 |
2671 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002672 tries = 0;
2673 cr_tries++;
2674 continue;
2675 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002676
Jani Nikula70aff662013-09-27 15:10:44 +03002677 /* Update training set as requested by target */
2678 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2679 DRM_ERROR("failed to update link training\n");
2680 break;
2681 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002682 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002683 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002684
Imre Deak3ab9c632013-05-03 12:57:41 +03002685 intel_dp_set_idle_link_train(intel_dp);
2686
2687 intel_dp->DP = DP;
2688
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002689 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002690 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002691
Imre Deak3ab9c632013-05-03 12:57:41 +03002692}
2693
2694void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2695{
Jani Nikula70aff662013-09-27 15:10:44 +03002696 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03002697 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002698}
2699
2700static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002701intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002702{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002703 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002704 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002705 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002706 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002707 struct intel_crtc *intel_crtc =
2708 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002709 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002710
Paulo Zanonic19b0662012-10-15 15:51:41 -03002711 /*
2712 * DDI code has a strict mode set sequence and we should try to respect
2713 * it, otherwise we might hang the machine in many different ways. So we
2714 * really should be disabling the port only on a complete crtc_disable
2715 * sequence. This function is just called under two conditions on DDI
2716 * code:
2717 * - Link train failed while doing crtc_enable, and on this case we
2718 * really should respect the mode set sequence and wait for a
2719 * crtc_disable.
2720 * - Someone turned the monitor off and intel_dp_check_link_status
2721 * called us. We don't need to disable the whole port on this case, so
2722 * when someone turns the monitor on again,
2723 * intel_ddi_prepare_link_retrain will take care of redoing the link
2724 * train.
2725 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002726 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002727 return;
2728
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002729 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002730 return;
2731
Zhao Yakui28c97732009-10-09 11:39:41 +08002732 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002733
Imre Deakbc7d38a2013-05-16 14:40:36 +03002734 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002735 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002736 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002737 } else {
2738 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002739 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002740 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002741 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002742
Daniel Vetterab527ef2012-11-29 15:59:33 +01002743 /* We don't really know why we're doing this */
2744 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002745
Daniel Vetter493a7082012-05-30 12:31:56 +02002746 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002747 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002748 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002749
Eric Anholt5bddd172010-11-18 09:32:59 +08002750 /* Hardware workaround: leaving our transcoder select
2751 * set to transcoder B while it's off will prevent the
2752 * corresponding HDMI output on transcoder A.
2753 *
2754 * Combine this with another hardware workaround:
2755 * transcoder select bit can only be cleared while the
2756 * port is enabled.
2757 */
2758 DP &= ~DP_PIPEB_SELECT;
2759 I915_WRITE(intel_dp->output_reg, DP);
2760
2761 /* Changes to enable or select take place the vblank
2762 * after being written.
2763 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002764 if (WARN_ON(crtc == NULL)) {
2765 /* We should never try to disable a port without a crtc
2766 * attached. For paranoia keep the code around for a
2767 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002768 POSTING_READ(intel_dp->output_reg);
2769 msleep(50);
2770 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002771 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002772 }
2773
Wu Fengguang832afda2011-12-09 20:42:21 +08002774 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002775 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2776 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002777 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002778}
2779
Keith Packard26d61aa2011-07-25 20:01:09 -07002780static bool
2781intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002782{
Rodrigo Vivia031d702013-10-03 16:15:06 -03002783 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2784 struct drm_device *dev = dig_port->base.base.dev;
2785 struct drm_i915_private *dev_priv = dev->dev_private;
2786
Damien Lespiau577c7a52012-12-13 16:09:02 +00002787 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2788
Keith Packard92fd8fd2011-07-25 19:50:10 -07002789 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002790 sizeof(intel_dp->dpcd)) == 0)
2791 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002792
Damien Lespiau577c7a52012-12-13 16:09:02 +00002793 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2794 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2795 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2796
Adam Jacksonedb39242012-09-18 10:58:49 -04002797 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2798 return false; /* DPCD not present */
2799
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002800 /* Check if the panel supports PSR */
2801 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03002802 if (is_edp(intel_dp)) {
2803 intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
2804 intel_dp->psr_dpcd,
2805 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03002806 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
2807 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03002808 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03002809 }
Jani Nikula50003932013-09-20 16:42:17 +03002810 }
2811
Adam Jacksonedb39242012-09-18 10:58:49 -04002812 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2813 DP_DWN_STRM_PORT_PRESENT))
2814 return true; /* native DP sink */
2815
2816 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2817 return true; /* no per-port downstream info */
2818
2819 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2820 intel_dp->downstream_ports,
2821 DP_MAX_DOWNSTREAM_PORTS) == 0)
2822 return false; /* downstream port status fetch failed */
2823
2824 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002825}
2826
Adam Jackson0d198322012-05-14 16:05:47 -04002827static void
2828intel_dp_probe_oui(struct intel_dp *intel_dp)
2829{
2830 u8 buf[3];
2831
2832 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2833 return;
2834
Daniel Vetter351cfc32012-06-12 13:20:47 +02002835 ironlake_edp_panel_vdd_on(intel_dp);
2836
Adam Jackson0d198322012-05-14 16:05:47 -04002837 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2838 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2839 buf[0], buf[1], buf[2]);
2840
2841 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2842 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2843 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002844
2845 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002846}
2847
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002848static bool
2849intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2850{
2851 int ret;
2852
2853 ret = intel_dp_aux_native_read_retry(intel_dp,
2854 DP_DEVICE_SERVICE_IRQ_VECTOR,
2855 sink_irq_vector, 1);
2856 if (!ret)
2857 return false;
2858
2859 return true;
2860}
2861
2862static void
2863intel_dp_handle_test_request(struct intel_dp *intel_dp)
2864{
2865 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002866 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002867}
2868
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002869/*
2870 * According to DP spec
2871 * 5.1.2:
2872 * 1. Read DPCD
2873 * 2. Configure link according to Receiver Capabilities
2874 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2875 * 4. Check link status on receipt of hot-plug interrupt
2876 */
2877
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002878void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002879intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002880{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002881 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002882 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002883 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002884
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002885 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002886 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002887
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002888 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002889 return;
2890
Keith Packard92fd8fd2011-07-25 19:50:10 -07002891 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002892 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002893 return;
2894 }
2895
Keith Packard92fd8fd2011-07-25 19:50:10 -07002896 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002897 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002898 return;
2899 }
2900
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002901 /* Try to read the source of the interrupt */
2902 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2903 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2904 /* Clear interrupt source */
2905 intel_dp_aux_native_write_1(intel_dp,
2906 DP_DEVICE_SERVICE_IRQ_VECTOR,
2907 sink_irq_vector);
2908
2909 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2910 intel_dp_handle_test_request(intel_dp);
2911 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2912 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2913 }
2914
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002915 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002916 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002917 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002918 intel_dp_start_link_train(intel_dp);
2919 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002920 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002921 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002922}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002923
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002924/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002925static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002926intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002927{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002928 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002929 uint8_t type;
2930
2931 if (!intel_dp_get_dpcd(intel_dp))
2932 return connector_status_disconnected;
2933
2934 /* if there's no downstream port, we're done */
2935 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002936 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002937
2938 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002939 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2940 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04002941 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002942 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002943 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002944 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002945 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2946 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002947 }
2948
2949 /* If no HPD, poke DDC gently */
2950 if (drm_probe_ddc(&intel_dp->adapter))
2951 return connector_status_connected;
2952
2953 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002954 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
2955 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2956 if (type == DP_DS_PORT_TYPE_VGA ||
2957 type == DP_DS_PORT_TYPE_NON_EDID)
2958 return connector_status_unknown;
2959 } else {
2960 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2961 DP_DWN_STRM_PORT_TYPE_MASK;
2962 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
2963 type == DP_DWN_STRM_PORT_TYPE_OTHER)
2964 return connector_status_unknown;
2965 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002966
2967 /* Anything else is out of spec, warn and ignore */
2968 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002969 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002970}
2971
2972static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002973ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002974{
Paulo Zanoni30add222012-10-26 19:05:45 -02002975 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002976 struct drm_i915_private *dev_priv = dev->dev_private;
2977 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002978 enum drm_connector_status status;
2979
Chris Wilsonfe16d942011-02-12 10:29:38 +00002980 /* Can't disconnect eDP, but you can close the lid... */
2981 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002982 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002983 if (status == connector_status_unknown)
2984 status = connector_status_connected;
2985 return status;
2986 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002987
Damien Lespiau1b469632012-12-13 16:09:01 +00002988 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2989 return connector_status_disconnected;
2990
Keith Packard26d61aa2011-07-25 20:01:09 -07002991 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002992}
2993
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002994static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002995g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002996{
Paulo Zanoni30add222012-10-26 19:05:45 -02002997 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002998 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002999 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003000 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003001
Jesse Barnes35aad752013-03-01 13:14:31 -08003002 /* Can't disconnect eDP, but you can close the lid... */
3003 if (is_edp(intel_dp)) {
3004 enum drm_connector_status status;
3005
3006 status = intel_panel_detect(dev);
3007 if (status == connector_status_unknown)
3008 status = connector_status_connected;
3009 return status;
3010 }
3011
Todd Previte232a6ee2014-01-23 00:13:41 -07003012 if (IS_VALLEYVIEW(dev)) {
3013 switch (intel_dig_port->port) {
3014 case PORT_B:
3015 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3016 break;
3017 case PORT_C:
3018 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3019 break;
3020 case PORT_D:
3021 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3022 break;
3023 default:
3024 return connector_status_unknown;
3025 }
3026 } else {
3027 switch (intel_dig_port->port) {
3028 case PORT_B:
3029 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3030 break;
3031 case PORT_C:
3032 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3033 break;
3034 case PORT_D:
3035 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3036 break;
3037 default:
3038 return connector_status_unknown;
3039 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003040 }
3041
Chris Wilson10f76a32012-05-11 18:01:32 +01003042 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003043 return connector_status_disconnected;
3044
Keith Packard26d61aa2011-07-25 20:01:09 -07003045 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003046}
3047
Keith Packard8c241fe2011-09-28 16:38:44 -07003048static struct edid *
3049intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3050{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003051 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003052
Jani Nikula9cd300e2012-10-19 14:51:52 +03003053 /* use cached edid if we have one */
3054 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003055 /* invalid edid */
3056 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003057 return NULL;
3058
Jani Nikula55e9ede2013-10-01 10:38:54 +03003059 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003060 }
3061
Jani Nikula9cd300e2012-10-19 14:51:52 +03003062 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003063}
3064
3065static int
3066intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3067{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003068 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003069
Jani Nikula9cd300e2012-10-19 14:51:52 +03003070 /* use cached edid if we have one */
3071 if (intel_connector->edid) {
3072 /* invalid edid */
3073 if (IS_ERR(intel_connector->edid))
3074 return 0;
3075
3076 return intel_connector_update_modes(connector,
3077 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003078 }
3079
Jani Nikula9cd300e2012-10-19 14:51:52 +03003080 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003081}
3082
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003083static enum drm_connector_status
3084intel_dp_detect(struct drm_connector *connector, bool force)
3085{
3086 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003087 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3088 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003089 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003090 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003091 enum drm_connector_status status;
3092 struct edid *edid = NULL;
3093
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003094 intel_runtime_pm_get(dev_priv);
3095
Chris Wilson164c8592013-07-20 20:27:08 +01003096 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3097 connector->base.id, drm_get_connector_name(connector));
3098
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003099 intel_dp->has_audio = false;
3100
3101 if (HAS_PCH_SPLIT(dev))
3102 status = ironlake_dp_detect(intel_dp);
3103 else
3104 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003105
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003106 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003107 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003108
Adam Jackson0d198322012-05-14 16:05:47 -04003109 intel_dp_probe_oui(intel_dp);
3110
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003111 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3112 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003113 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07003114 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01003115 if (edid) {
3116 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003117 kfree(edid);
3118 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003119 }
3120
Paulo Zanonid63885d2012-10-26 19:05:49 -02003121 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3122 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003123 status = connector_status_connected;
3124
3125out:
3126 intel_runtime_pm_put(dev_priv);
3127 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003128}
3129
3130static int intel_dp_get_modes(struct drm_connector *connector)
3131{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003132 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03003133 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003134 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003135 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003136
3137 /* We should parse the EDID data and find out if it has an audio sink
3138 */
3139
Keith Packard8c241fe2011-09-28 16:38:44 -07003140 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003141 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003142 return ret;
3143
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003144 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003145 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003146 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003147 mode = drm_mode_duplicate(dev,
3148 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003149 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003150 drm_mode_probed_add(connector, mode);
3151 return 1;
3152 }
3153 }
3154 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003155}
3156
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003157static bool
3158intel_dp_detect_audio(struct drm_connector *connector)
3159{
3160 struct intel_dp *intel_dp = intel_attached_dp(connector);
3161 struct edid *edid;
3162 bool has_audio = false;
3163
Keith Packard8c241fe2011-09-28 16:38:44 -07003164 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003165 if (edid) {
3166 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003167 kfree(edid);
3168 }
3169
3170 return has_audio;
3171}
3172
Chris Wilsonf6849602010-09-19 09:29:33 +01003173static int
3174intel_dp_set_property(struct drm_connector *connector,
3175 struct drm_property *property,
3176 uint64_t val)
3177{
Chris Wilsone953fd72011-02-21 22:23:52 +00003178 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003179 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003180 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3181 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003182 int ret;
3183
Rob Clark662595d2012-10-11 20:36:04 -05003184 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003185 if (ret)
3186 return ret;
3187
Chris Wilson3f43c482011-05-12 22:17:24 +01003188 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003189 int i = val;
3190 bool has_audio;
3191
3192 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003193 return 0;
3194
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003195 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003196
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003197 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003198 has_audio = intel_dp_detect_audio(connector);
3199 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003200 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003201
3202 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003203 return 0;
3204
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003205 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003206 goto done;
3207 }
3208
Chris Wilsone953fd72011-02-21 22:23:52 +00003209 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003210 bool old_auto = intel_dp->color_range_auto;
3211 uint32_t old_range = intel_dp->color_range;
3212
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003213 switch (val) {
3214 case INTEL_BROADCAST_RGB_AUTO:
3215 intel_dp->color_range_auto = true;
3216 break;
3217 case INTEL_BROADCAST_RGB_FULL:
3218 intel_dp->color_range_auto = false;
3219 intel_dp->color_range = 0;
3220 break;
3221 case INTEL_BROADCAST_RGB_LIMITED:
3222 intel_dp->color_range_auto = false;
3223 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3224 break;
3225 default:
3226 return -EINVAL;
3227 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003228
3229 if (old_auto == intel_dp->color_range_auto &&
3230 old_range == intel_dp->color_range)
3231 return 0;
3232
Chris Wilsone953fd72011-02-21 22:23:52 +00003233 goto done;
3234 }
3235
Yuly Novikov53b41832012-10-26 12:04:00 +03003236 if (is_edp(intel_dp) &&
3237 property == connector->dev->mode_config.scaling_mode_property) {
3238 if (val == DRM_MODE_SCALE_NONE) {
3239 DRM_DEBUG_KMS("no scaling not supported\n");
3240 return -EINVAL;
3241 }
3242
3243 if (intel_connector->panel.fitting_mode == val) {
3244 /* the eDP scaling property is not changed */
3245 return 0;
3246 }
3247 intel_connector->panel.fitting_mode = val;
3248
3249 goto done;
3250 }
3251
Chris Wilsonf6849602010-09-19 09:29:33 +01003252 return -EINVAL;
3253
3254done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003255 if (intel_encoder->base.crtc)
3256 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003257
3258 return 0;
3259}
3260
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003261static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003262intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003263{
Jani Nikula1d508702012-10-19 14:51:49 +03003264 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003265
Jani Nikula9cd300e2012-10-19 14:51:52 +03003266 if (!IS_ERR_OR_NULL(intel_connector->edid))
3267 kfree(intel_connector->edid);
3268
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003269 /* Can't call is_edp() since the encoder may have been destroyed
3270 * already. */
3271 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003272 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003273
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003274 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003275 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003276}
3277
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003278void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003279{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003280 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3281 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003282 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003283
3284 i2c_del_adapter(&intel_dp->adapter);
3285 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003286 if (is_edp(intel_dp)) {
3287 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003288 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003289 ironlake_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003290 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003291 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003292 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003293}
3294
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003295static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003296 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003297 .detect = intel_dp_detect,
3298 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003299 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003300 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003301};
3302
3303static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3304 .get_modes = intel_dp_get_modes,
3305 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003306 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003307};
3308
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003309static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003310 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003311};
3312
Chris Wilson995b6762010-08-20 13:23:26 +01003313static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003314intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003315{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003316 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003317
Jesse Barnes885a5012011-07-07 11:11:01 -07003318 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003319}
3320
Zhenyu Wange3421a12010-04-08 09:43:27 +08003321/* Return which DP Port should be selected for Transcoder DP control */
3322int
Akshay Joshi0206e352011-08-16 15:34:10 -04003323intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003324{
3325 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003326 struct intel_encoder *intel_encoder;
3327 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003328
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003329 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3330 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003331
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003332 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3333 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003334 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003335 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003336
Zhenyu Wange3421a12010-04-08 09:43:27 +08003337 return -1;
3338}
3339
Zhao Yakui36e83a12010-06-12 14:32:21 +08003340/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003341bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003342{
3343 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003344 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003345 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003346 static const short port_mapping[] = {
3347 [PORT_B] = PORT_IDPB,
3348 [PORT_C] = PORT_IDPC,
3349 [PORT_D] = PORT_IDPD,
3350 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08003351
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003352 if (port == PORT_A)
3353 return true;
3354
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003355 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003356 return false;
3357
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003358 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3359 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003360
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003361 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003362 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3363 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003364 return true;
3365 }
3366 return false;
3367}
3368
Chris Wilsonf6849602010-09-19 09:29:33 +01003369static void
3370intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3371{
Yuly Novikov53b41832012-10-26 12:04:00 +03003372 struct intel_connector *intel_connector = to_intel_connector(connector);
3373
Chris Wilson3f43c482011-05-12 22:17:24 +01003374 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003375 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003376 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003377
3378 if (is_edp(intel_dp)) {
3379 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003380 drm_object_attach_property(
3381 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003382 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003383 DRM_MODE_SCALE_ASPECT);
3384 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003385 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003386}
3387
Daniel Vetter67a54562012-10-20 20:57:45 +02003388static void
3389intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003390 struct intel_dp *intel_dp,
3391 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003392{
3393 struct drm_i915_private *dev_priv = dev->dev_private;
3394 struct edp_power_seq cur, vbt, spec, final;
3395 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003396 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003397
3398 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003399 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003400 pp_on_reg = PCH_PP_ON_DELAYS;
3401 pp_off_reg = PCH_PP_OFF_DELAYS;
3402 pp_div_reg = PCH_PP_DIVISOR;
3403 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003404 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3405
3406 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3407 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3408 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3409 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003410 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003411
3412 /* Workaround: Need to write PP_CONTROL with the unlock key as
3413 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003414 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003415 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003416
Jesse Barnes453c5422013-03-28 09:55:41 -07003417 pp_on = I915_READ(pp_on_reg);
3418 pp_off = I915_READ(pp_off_reg);
3419 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003420
3421 /* Pull timing values out of registers */
3422 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3423 PANEL_POWER_UP_DELAY_SHIFT;
3424
3425 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3426 PANEL_LIGHT_ON_DELAY_SHIFT;
3427
3428 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3429 PANEL_LIGHT_OFF_DELAY_SHIFT;
3430
3431 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3432 PANEL_POWER_DOWN_DELAY_SHIFT;
3433
3434 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3435 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3436
3437 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3438 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3439
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003440 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003441
3442 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3443 * our hw here, which are all in 100usec. */
3444 spec.t1_t3 = 210 * 10;
3445 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3446 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3447 spec.t10 = 500 * 10;
3448 /* This one is special and actually in units of 100ms, but zero
3449 * based in the hw (so we need to add 100 ms). But the sw vbt
3450 * table multiplies it with 1000 to make it in units of 100usec,
3451 * too. */
3452 spec.t11_t12 = (510 + 100) * 10;
3453
3454 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3455 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3456
3457 /* Use the max of the register settings and vbt. If both are
3458 * unset, fall back to the spec limits. */
3459#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3460 spec.field : \
3461 max(cur.field, vbt.field))
3462 assign_final(t1_t3);
3463 assign_final(t8);
3464 assign_final(t9);
3465 assign_final(t10);
3466 assign_final(t11_t12);
3467#undef assign_final
3468
3469#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3470 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3471 intel_dp->backlight_on_delay = get_delay(t8);
3472 intel_dp->backlight_off_delay = get_delay(t9);
3473 intel_dp->panel_power_down_delay = get_delay(t10);
3474 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3475#undef get_delay
3476
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003477 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3478 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3479 intel_dp->panel_power_cycle_delay);
3480
3481 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3482 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3483
3484 if (out)
3485 *out = final;
3486}
3487
3488static void
3489intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3490 struct intel_dp *intel_dp,
3491 struct edp_power_seq *seq)
3492{
3493 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003494 u32 pp_on, pp_off, pp_div, port_sel = 0;
3495 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3496 int pp_on_reg, pp_off_reg, pp_div_reg;
3497
3498 if (HAS_PCH_SPLIT(dev)) {
3499 pp_on_reg = PCH_PP_ON_DELAYS;
3500 pp_off_reg = PCH_PP_OFF_DELAYS;
3501 pp_div_reg = PCH_PP_DIVISOR;
3502 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003503 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3504
3505 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3506 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3507 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003508 }
3509
Daniel Vetter67a54562012-10-20 20:57:45 +02003510 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003511 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
3512 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
3513 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
3514 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003515 /* Compute the divisor for the pp clock, simply match the Bspec
3516 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003517 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003518 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003519 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3520
3521 /* Haswell doesn't have any port selection bits for the panel
3522 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003523 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003524 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3525 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3526 else
3527 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003528 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3529 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003530 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003531 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003532 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003533 }
3534
Jesse Barnes453c5422013-03-28 09:55:41 -07003535 pp_on |= port_sel;
3536
3537 I915_WRITE(pp_on_reg, pp_on);
3538 I915_WRITE(pp_off_reg, pp_off);
3539 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003540
Daniel Vetter67a54562012-10-20 20:57:45 +02003541 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003542 I915_READ(pp_on_reg),
3543 I915_READ(pp_off_reg),
3544 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003545}
3546
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003547static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003548 struct intel_connector *intel_connector,
3549 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003550{
3551 struct drm_connector *connector = &intel_connector->base;
3552 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3553 struct drm_device *dev = intel_dig_port->base.base.dev;
3554 struct drm_i915_private *dev_priv = dev->dev_private;
3555 struct drm_display_mode *fixed_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003556 bool has_dpcd;
3557 struct drm_display_mode *scan;
3558 struct edid *edid;
3559
3560 if (!is_edp(intel_dp))
3561 return true;
3562
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003563 /* Cache DPCD and EDID for edp. */
3564 ironlake_edp_panel_vdd_on(intel_dp);
3565 has_dpcd = intel_dp_get_dpcd(intel_dp);
3566 ironlake_edp_panel_vdd_off(intel_dp, false);
3567
3568 if (has_dpcd) {
3569 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3570 dev_priv->no_aux_handshake =
3571 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3572 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3573 } else {
3574 /* if this fails, presume the device is a ghost */
3575 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003576 return false;
3577 }
3578
3579 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003580 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003581
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003582 edid = drm_get_edid(connector, &intel_dp->adapter);
3583 if (edid) {
3584 if (drm_add_edid_modes(connector, edid)) {
3585 drm_mode_connector_update_edid_property(connector,
3586 edid);
3587 drm_edid_to_eld(connector, edid);
3588 } else {
3589 kfree(edid);
3590 edid = ERR_PTR(-EINVAL);
3591 }
3592 } else {
3593 edid = ERR_PTR(-ENOENT);
3594 }
3595 intel_connector->edid = edid;
3596
3597 /* prefer fixed mode from EDID if available */
3598 list_for_each_entry(scan, &connector->probed_modes, head) {
3599 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3600 fixed_mode = drm_mode_duplicate(dev, scan);
3601 break;
3602 }
3603 }
3604
3605 /* fallback to VBT if available for eDP */
3606 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3607 fixed_mode = drm_mode_duplicate(dev,
3608 dev_priv->vbt.lfp_lvds_vbt_mode);
3609 if (fixed_mode)
3610 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3611 }
3612
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003613 intel_panel_init(&intel_connector->panel, fixed_mode);
3614 intel_panel_setup_backlight(connector);
3615
3616 return true;
3617}
3618
Paulo Zanoni16c25532013-06-12 17:27:25 -03003619bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003620intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3621 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003622{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003623 struct drm_connector *connector = &intel_connector->base;
3624 struct intel_dp *intel_dp = &intel_dig_port->dp;
3625 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3626 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003627 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003628 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003629 struct edp_power_seq power_seq = { 0 };
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003630 const char *name = NULL;
Paulo Zanonib2a14752013-06-12 17:27:28 -03003631 int type, error;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003632
Daniel Vetter07679352012-09-06 22:15:42 +02003633 /* Preserve the current hw state. */
3634 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003635 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003636
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003637 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05303638 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003639 else
3640 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04003641
Imre Deakf7d24902013-05-08 13:14:05 +03003642 /*
3643 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3644 * for DP the encoder type can be set by the caller to
3645 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3646 */
3647 if (type == DRM_MODE_CONNECTOR_eDP)
3648 intel_encoder->type = INTEL_OUTPUT_EDP;
3649
Imre Deake7281ea2013-05-08 13:14:08 +03003650 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3651 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3652 port_name(port));
3653
Adam Jacksonb3295302010-07-16 14:46:28 -04003654 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003655 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3656
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003657 connector->interlace_allowed = true;
3658 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003659
Daniel Vetter66a92782012-07-12 20:08:18 +02003660 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3661 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003662
Chris Wilsondf0e9242010-09-09 16:20:55 +01003663 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003664 drm_sysfs_connector_add(connector);
3665
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003666 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003667 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3668 else
3669 intel_connector->get_hw_state = intel_connector_get_hw_state;
3670
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003671 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3672 if (HAS_DDI(dev)) {
3673 switch (intel_dig_port->port) {
3674 case PORT_A:
3675 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3676 break;
3677 case PORT_B:
3678 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3679 break;
3680 case PORT_C:
3681 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3682 break;
3683 case PORT_D:
3684 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3685 break;
3686 default:
3687 BUG();
3688 }
3689 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003690
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003691 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003692 switch (port) {
3693 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003694 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003695 name = "DPDDC-A";
3696 break;
3697 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003698 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003699 name = "DPDDC-B";
3700 break;
3701 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003702 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003703 name = "DPDDC-C";
3704 break;
3705 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003706 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003707 name = "DPDDC-D";
3708 break;
3709 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003710 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003711 }
3712
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003713 if (is_edp(intel_dp))
3714 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
3715
Paulo Zanonib2a14752013-06-12 17:27:28 -03003716 error = intel_dp_i2c_init(intel_dp, intel_connector, name);
3717 WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
3718 error, port_name(port));
Dave Airliec1f05262012-08-30 11:06:18 +10003719
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003720 intel_dp->psr_setup_done = false;
3721
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003722 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003723 i2c_del_adapter(&intel_dp->adapter);
3724 if (is_edp(intel_dp)) {
3725 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3726 mutex_lock(&dev->mode_config.mutex);
3727 ironlake_panel_vdd_off_sync(intel_dp);
3728 mutex_unlock(&dev->mode_config.mutex);
3729 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003730 drm_sysfs_connector_remove(connector);
3731 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003732 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003733 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003734
Chris Wilsonf6849602010-09-19 09:29:33 +01003735 intel_dp_add_properties(intel_dp, connector);
3736
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003737 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3738 * 0xd. Failure to do so will result in spurious interrupts being
3739 * generated on the port when a cable is not attached.
3740 */
3741 if (IS_G4X(dev) && !IS_GM45(dev)) {
3742 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3743 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3744 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003745
3746 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003747}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003748
3749void
3750intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3751{
3752 struct intel_digital_port *intel_dig_port;
3753 struct intel_encoder *intel_encoder;
3754 struct drm_encoder *encoder;
3755 struct intel_connector *intel_connector;
3756
Daniel Vetterb14c5672013-09-19 12:18:32 +02003757 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003758 if (!intel_dig_port)
3759 return;
3760
Daniel Vetterb14c5672013-09-19 12:18:32 +02003761 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003762 if (!intel_connector) {
3763 kfree(intel_dig_port);
3764 return;
3765 }
3766
3767 intel_encoder = &intel_dig_port->base;
3768 encoder = &intel_encoder->base;
3769
3770 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3771 DRM_MODE_ENCODER_TMDS);
3772
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003773 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003774 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003775 intel_encoder->disable = intel_disable_dp;
3776 intel_encoder->post_disable = intel_post_disable_dp;
3777 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003778 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003779 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003780 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003781 intel_encoder->pre_enable = vlv_pre_enable_dp;
3782 intel_encoder->enable = vlv_enable_dp;
3783 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003784 intel_encoder->pre_enable = g4x_pre_enable_dp;
3785 intel_encoder->enable = g4x_enable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003786 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003787
Paulo Zanoni174edf12012-10-26 19:05:50 -02003788 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003789 intel_dig_port->dp.output_reg = output_reg;
3790
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003791 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003792 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3793 intel_encoder->cloneable = false;
3794 intel_encoder->hot_plug = intel_dp_hot_plug;
3795
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003796 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3797 drm_encoder_cleanup(encoder);
3798 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003799 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003800 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003801}