blob: 539d20102c32a8cfe117aff66ef960e5ec7e6157 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <sound/core.h>
49#include <sound/initval.h>
50#include "hda_codec.h"
51
52
Takashi Iwai5aba4f82008-01-07 15:16:37 +010053static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
54static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
55static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
56static char *model[SNDRV_CARDS];
57static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020058static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010059static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai27346162006-01-12 18:28:44 +010060static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010061static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Takashi Iwai5aba4f82008-01-07 15:16:37 +010063module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070064MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067module_param_array(enable, bool, NULL, 0444);
68MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
69module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070070MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010071module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020072MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
Takashi Iwaid2e1c972008-06-10 17:53:34 +020073 "(0 = auto, 1 = none, 2 = POSBUF).");
Takashi Iwai555e2192008-06-10 17:53:34 +020074module_param_array(bdl_pos_adj, int, NULL, 0644);
75MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010076module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010077MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010078module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020079MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
80 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010082MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010083
Takashi Iwaidee1b662007-08-13 16:10:30 +020084#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaicb53c622007-08-10 17:21:45 +020085/* power_save option is defined in hda_codec.c */
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Takashi Iwaidee1b662007-08-13 16:10:30 +020087/* reset the HD-audio controller in power save mode.
88 * this may give more power-saving, but will take longer time to
89 * wake up.
90 */
91static int power_save_controller = 1;
92module_param(power_save_controller, bool, 0644);
93MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
94#endif
95
Linus Torvalds1da177e2005-04-16 15:20:36 -070096MODULE_LICENSE("GPL");
97MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
98 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070099 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200100 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100101 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100102 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100103 "{Intel, ICH10},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100104 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200105 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200106 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200107 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200108 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200109 "{ATI, RS780},"
110 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100111 "{ATI, RV630},"
112 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100113 "{ATI, RV670},"
114 "{ATI, RV635},"
115 "{ATI, RV620},"
116 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200117 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200118 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200119 "{SiS, SIS966},"
120 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121MODULE_DESCRIPTION("Intel HDA driver");
122
123#define SFX "hda-intel: "
124
Takashi Iwaicb53c622007-08-10 17:21:45 +0200125
126/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 * registers
128 */
129#define ICH6_REG_GCAP 0x00
130#define ICH6_REG_VMIN 0x02
131#define ICH6_REG_VMAJ 0x03
132#define ICH6_REG_OUTPAY 0x04
133#define ICH6_REG_INPAY 0x06
134#define ICH6_REG_GCTL 0x08
135#define ICH6_REG_WAKEEN 0x0c
136#define ICH6_REG_STATESTS 0x0e
137#define ICH6_REG_GSTS 0x10
138#define ICH6_REG_INTCTL 0x20
139#define ICH6_REG_INTSTS 0x24
140#define ICH6_REG_WALCLK 0x30
141#define ICH6_REG_SYNC 0x34
142#define ICH6_REG_CORBLBASE 0x40
143#define ICH6_REG_CORBUBASE 0x44
144#define ICH6_REG_CORBWP 0x48
145#define ICH6_REG_CORBRP 0x4A
146#define ICH6_REG_CORBCTL 0x4c
147#define ICH6_REG_CORBSTS 0x4d
148#define ICH6_REG_CORBSIZE 0x4e
149
150#define ICH6_REG_RIRBLBASE 0x50
151#define ICH6_REG_RIRBUBASE 0x54
152#define ICH6_REG_RIRBWP 0x58
153#define ICH6_REG_RINTCNT 0x5a
154#define ICH6_REG_RIRBCTL 0x5c
155#define ICH6_REG_RIRBSTS 0x5d
156#define ICH6_REG_RIRBSIZE 0x5e
157
158#define ICH6_REG_IC 0x60
159#define ICH6_REG_IR 0x64
160#define ICH6_REG_IRS 0x68
161#define ICH6_IRS_VALID (1<<1)
162#define ICH6_IRS_BUSY (1<<0)
163
164#define ICH6_REG_DPLBASE 0x70
165#define ICH6_REG_DPUBASE 0x74
166#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
167
168/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
169enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
170
171/* stream register offsets from stream base */
172#define ICH6_REG_SD_CTL 0x00
173#define ICH6_REG_SD_STS 0x03
174#define ICH6_REG_SD_LPIB 0x04
175#define ICH6_REG_SD_CBL 0x08
176#define ICH6_REG_SD_LVI 0x0c
177#define ICH6_REG_SD_FIFOW 0x0e
178#define ICH6_REG_SD_FIFOSIZE 0x10
179#define ICH6_REG_SD_FORMAT 0x12
180#define ICH6_REG_SD_BDLPL 0x18
181#define ICH6_REG_SD_BDLPU 0x1c
182
183/* PCI space */
184#define ICH6_PCIREG_TCSEL 0x44
185
186/*
187 * other constants
188 */
189
190/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200191/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200192#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200193#define ICH6_NUM_PLAYBACK 4
194
195/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200196#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200197#define ULI_NUM_PLAYBACK 6
198
Felix Kuehling778b6e12006-05-17 11:22:21 +0200199/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200200#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200201#define ATIHDMI_NUM_PLAYBACK 1
202
Kailang Yangf2690022008-05-27 11:44:55 +0200203/* TERA has 4 playback and 3 capture */
204#define TERA_NUM_CAPTURE 3
205#define TERA_NUM_PLAYBACK 4
206
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200207/* this number is statically defined for simplicity */
208#define MAX_AZX_DEV 16
209
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100211#define BDL_SIZE 4096
212#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
213#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214/* max buffer size - no h/w limit, you can increase as you like */
215#define AZX_MAX_BUF_SIZE (1024*1024*1024)
216/* max number of PCM devics per card */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +0100217#define AZX_MAX_PCMS 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
219/* RIRB int mask: overrun[2], response[0] */
220#define RIRB_INT_RESPONSE 0x01
221#define RIRB_INT_OVERRUN 0x04
222#define RIRB_INT_MASK 0x05
223
224/* STATESTS int mask: SD2,SD1,SD0 */
Takashi Iwai19a982b2007-03-21 15:14:35 +0100225#define AZX_MAX_CODECS 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#define STATESTS_INT_MASK 0x07
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227
228/* SD_CTL bits */
229#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
230#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100231#define SD_CTL_STRIPE (3 << 16) /* stripe control */
232#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
233#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
235#define SD_CTL_STREAM_TAG_SHIFT 20
236
237/* SD_CTL and SD_STS */
238#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
239#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
240#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200241#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
242 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
244/* SD_STS */
245#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
246
247/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200248#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
249#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
250#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251
Matt41e2fce2005-07-04 17:49:55 +0200252/* GCTL unsolicited response enable bit */
253#define ICH6_GCTL_UREN (1<<8)
254
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255/* GCTL reset bit */
256#define ICH6_GCTL_RESET (1<<0)
257
258/* CORB/RIRB control, read/write pointer */
259#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
260#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
261#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
262/* below are so far hardcoded - should read registers in future */
263#define ICH6_MAX_CORB_ENTRIES 256
264#define ICH6_MAX_RIRB_ENTRIES 256
265
Takashi Iwaic74db862005-05-12 14:26:27 +0200266/* position fix mode */
267enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200268 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200269 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200270 POS_FIX_POSBUF,
Takashi Iwaic74db862005-05-12 14:26:27 +0200271};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272
Frederick Lif5d40b32005-05-12 14:55:20 +0200273/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200274#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
275#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
276
Vinod Gda3fca22005-09-13 18:49:12 +0200277/* Defines for Nvidia HDA support */
278#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
279#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Frederick Lif5d40b32005-05-12 14:55:20 +0200280
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100281/* Defines for Intel SCH HDA snoop control */
282#define INTEL_SCH_HDA_DEVC 0x78
283#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
284
285
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 */
288
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100289struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100290 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200291 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Takashi Iwaid01ce992007-07-27 16:52:19 +0200293 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200294 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200295 unsigned int frags; /* number for period in the play buffer */
296 unsigned int fifo_size; /* FIFO size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
Takashi Iwaid01ce992007-07-27 16:52:19 +0200298 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
Takashi Iwaid01ce992007-07-27 16:52:19 +0200300 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
302 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200303 struct snd_pcm_substream *substream; /* assigned substream,
304 * set in PCM open
305 */
306 unsigned int format_val; /* format value to be set in the
307 * controller and the codec
308 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 unsigned char stream_tag; /* assigned stream */
310 unsigned char index; /* stream index */
311
Pavel Machek927fc862006-08-31 17:03:43 +0200312 unsigned int opened :1;
313 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200314 unsigned int irq_pending :1;
315 unsigned int irq_ignore :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316};
317
318/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100319struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 u32 *buf; /* CORB/RIRB buffer
321 * Each CORB entry is 4byte, RIRB is 8byte
322 */
323 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
324 /* for RIRB */
325 unsigned short rp, wp; /* read/write pointers */
326 int cmds; /* number of pending requests */
327 u32 res; /* last read value */
328};
329
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100330struct azx {
331 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200333 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200335 /* chip type specific */
336 int driver_type;
337 int playback_streams;
338 int playback_index_offset;
339 int capture_streams;
340 int capture_index_offset;
341 int num_streams;
342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 /* pci resources */
344 unsigned long addr;
345 void __iomem *remap_addr;
346 int irq;
347
348 /* locks */
349 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100350 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200352 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100353 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
355 /* PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100356 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
358 /* HD codec */
359 unsigned short codec_mask;
360 struct hda_bus *bus;
361
362 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100363 struct azx_rb corb;
364 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100366 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 struct snd_dma_buffer rb;
368 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200369
370 /* flags */
371 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200372 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200373 unsigned int initialized :1;
374 unsigned int single_cmd :1;
375 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200376 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200377 unsigned int irq_pending_warned :1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200378
379 /* for debugging */
380 unsigned int last_cmd; /* last issued command (to sync) */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200381
382 /* for pending irqs */
383 struct work_struct irq_pending_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384};
385
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200386/* driver types */
387enum {
388 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100389 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200390 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200391 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200392 AZX_DRIVER_VIA,
393 AZX_DRIVER_SIS,
394 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200395 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200396 AZX_DRIVER_TERA,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200397};
398
399static char *driver_short_names[] __devinitdata = {
400 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100401 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200402 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200403 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200404 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
405 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200406 [AZX_DRIVER_ULI] = "HDA ULI M5461",
407 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200408 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200409};
410
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411/*
412 * macros for easy use
413 */
414#define azx_writel(chip,reg,value) \
415 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
416#define azx_readl(chip,reg) \
417 readl((chip)->remap_addr + ICH6_REG_##reg)
418#define azx_writew(chip,reg,value) \
419 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
420#define azx_readw(chip,reg) \
421 readw((chip)->remap_addr + ICH6_REG_##reg)
422#define azx_writeb(chip,reg,value) \
423 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
424#define azx_readb(chip,reg) \
425 readb((chip)->remap_addr + ICH6_REG_##reg)
426
427#define azx_sd_writel(dev,reg,value) \
428 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
429#define azx_sd_readl(dev,reg) \
430 readl((dev)->sd_addr + ICH6_REG_##reg)
431#define azx_sd_writew(dev,reg,value) \
432 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
433#define azx_sd_readw(dev,reg) \
434 readw((dev)->sd_addr + ICH6_REG_##reg)
435#define azx_sd_writeb(dev,reg,value) \
436 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
437#define azx_sd_readb(dev,reg) \
438 readb((dev)->sd_addr + ICH6_REG_##reg)
439
440/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100441#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
443/* Get the upper 32bit of the given dma_addr_t
444 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
445 */
446#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
447
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200448static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450/*
451 * Interface for HD codec
452 */
453
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454/*
455 * CORB / RIRB interface
456 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100457static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458{
459 int err;
460
461 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200462 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
463 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 PAGE_SIZE, &chip->rb);
465 if (err < 0) {
466 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
467 return err;
468 }
469 return 0;
470}
471
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100472static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473{
474 /* CORB set up */
475 chip->corb.addr = chip->rb.addr;
476 chip->corb.buf = (u32 *)chip->rb.area;
477 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
478 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
479
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200480 /* set the corb size to 256 entries (ULI requires explicitly) */
481 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 /* set the corb write pointer to 0 */
483 azx_writew(chip, CORBWP, 0);
484 /* reset the corb hw read pointer */
485 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
486 /* enable corb dma */
487 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
488
489 /* RIRB set up */
490 chip->rirb.addr = chip->rb.addr + 2048;
491 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
492 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
493 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
494
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200495 /* set the rirb size to 256 entries (ULI requires explicitly) */
496 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 /* reset the rirb hw write pointer */
498 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
499 /* set N=1, get RIRB response interrupt for new entry */
500 azx_writew(chip, RINTCNT, 1);
501 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 chip->rirb.rp = chip->rirb.cmds = 0;
504}
505
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100506static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507{
508 /* disable ringbuffer DMAs */
509 azx_writeb(chip, RIRBCTL, 0);
510 azx_writeb(chip, CORBCTL, 0);
511}
512
513/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200514static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100516 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518
519 /* add command to corb */
520 wp = azx_readb(chip, CORBWP);
521 wp++;
522 wp %= ICH6_MAX_CORB_ENTRIES;
523
524 spin_lock_irq(&chip->reg_lock);
525 chip->rirb.cmds++;
526 chip->corb.buf[wp] = cpu_to_le32(val);
527 azx_writel(chip, CORBWP, wp);
528 spin_unlock_irq(&chip->reg_lock);
529
530 return 0;
531}
532
533#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
534
535/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100536static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537{
538 unsigned int rp, wp;
539 u32 res, res_ex;
540
541 wp = azx_readb(chip, RIRBWP);
542 if (wp == chip->rirb.wp)
543 return;
544 chip->rirb.wp = wp;
545
546 while (chip->rirb.rp != wp) {
547 chip->rirb.rp++;
548 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
549
550 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
551 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
552 res = le32_to_cpu(chip->rirb.buf[rp]);
553 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
554 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
555 else if (chip->rirb.cmds) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 chip->rirb.res = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100557 smp_wmb();
558 chip->rirb.cmds--;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 }
560 }
561}
562
563/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100564static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100566 struct azx *chip = codec->bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200567 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200569 again:
570 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100571 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200572 if (chip->polling_mode) {
573 spin_lock_irq(&chip->reg_lock);
574 azx_update_rirb(chip);
575 spin_unlock_irq(&chip->reg_lock);
576 }
Takashi Iwai2add9b92008-03-18 09:47:06 +0100577 if (!chip->rirb.cmds) {
578 smp_rmb();
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200579 return chip->rirb.res; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100580 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100581 if (time_after(jiffies, timeout))
582 break;
Takashi Iwai52987652008-01-16 16:09:47 +0100583 if (codec->bus->needs_damn_long_delay)
584 msleep(2); /* temporary workaround */
585 else {
586 udelay(10);
587 cond_resched();
588 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100589 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200590
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200591 if (chip->msi) {
592 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200593 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200594 free_irq(chip->irq, chip);
595 chip->irq = -1;
596 pci_disable_msi(chip->pci);
597 chip->msi = 0;
598 if (azx_acquire_irq(chip, 1) < 0)
599 return -1;
600 goto again;
601 }
602
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200603 if (!chip->polling_mode) {
604 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200605 "switching to polling mode: last cmd=0x%08x\n",
606 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200607 chip->polling_mode = 1;
608 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200610
611 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200612 "switching to single_cmd mode: last cmd=0x%08x\n",
613 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200614 chip->rirb.rp = azx_readb(chip, RIRBWP);
615 chip->rirb.cmds = 0;
616 /* switch to single_cmd mode */
617 chip->single_cmd = 1;
618 azx_free_cmd_io(chip);
619 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620}
621
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622/*
623 * Use the single immediate command instead of CORB/RIRB for simplicity
624 *
625 * Note: according to Intel, this is not preferred use. The command was
626 * intended for the BIOS only, and may get confused with unsolicited
627 * responses. So, we shouldn't use it for normal operation from the
628 * driver.
629 * I left the codes, however, for debugging/testing purposes.
630 */
631
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200633static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100635 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 int timeout = 50;
637
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 while (timeout--) {
639 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200640 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200642 azx_writew(chip, IRS, azx_readw(chip, IRS) |
643 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200645 azx_writew(chip, IRS, azx_readw(chip, IRS) |
646 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 return 0;
648 }
649 udelay(1);
650 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100651 if (printk_ratelimit())
652 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
653 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 return -EIO;
655}
656
657/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100658static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100660 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 int timeout = 50;
662
663 while (timeout--) {
664 /* check IRV busy bit */
665 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
666 return azx_readl(chip, IR);
667 udelay(1);
668 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100669 if (printk_ratelimit())
670 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
671 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 return (unsigned int)-1;
673}
674
Takashi Iwai111d3af2006-02-16 18:17:58 +0100675/*
676 * The below are the main callbacks from hda_codec.
677 *
678 * They are just the skeleton to call sub-callbacks according to the
679 * current setting of chip->single_cmd.
680 */
681
682/* send a command */
683static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
684 int direct, unsigned int verb,
685 unsigned int para)
686{
687 struct azx *chip = codec->bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200688 u32 val;
689
690 val = (u32)(codec->addr & 0x0f) << 28;
691 val |= (u32)direct << 27;
692 val |= (u32)nid << 20;
693 val |= verb << 8;
694 val |= para;
695 chip->last_cmd = val;
696
Takashi Iwai111d3af2006-02-16 18:17:58 +0100697 if (chip->single_cmd)
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200698 return azx_single_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100699 else
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200700 return azx_corb_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100701}
702
703/* get a response */
704static unsigned int azx_get_response(struct hda_codec *codec)
705{
706 struct azx *chip = codec->bus->private_data;
707 if (chip->single_cmd)
708 return azx_single_get_response(codec);
709 else
710 return azx_rirb_get_response(codec);
711}
712
Takashi Iwaicb53c622007-08-10 17:21:45 +0200713#ifdef CONFIG_SND_HDA_POWER_SAVE
714static void azx_power_notify(struct hda_codec *codec);
715#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100716
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100718static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719{
720 int count;
721
Danny Tholene8a7f132007-09-11 21:41:56 +0200722 /* clear STATESTS */
723 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
724
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 /* reset controller */
726 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
727
728 count = 50;
729 while (azx_readb(chip, GCTL) && --count)
730 msleep(1);
731
732 /* delay for >= 100us for codec PLL to settle per spec
733 * Rev 0.9 section 5.5.1
734 */
735 msleep(1);
736
737 /* Bring controller out of reset */
738 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
739
740 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200741 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 msleep(1);
743
Pavel Machek927fc862006-08-31 17:03:43 +0200744 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 msleep(1);
746
747 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200748 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 snd_printd("azx_reset: controller not ready!\n");
750 return -EBUSY;
751 }
752
Matt41e2fce2005-07-04 17:49:55 +0200753 /* Accept unsolicited responses */
754 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
755
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200757 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 chip->codec_mask = azx_readw(chip, STATESTS);
759 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
760 }
761
762 return 0;
763}
764
765
766/*
767 * Lowlevel interface
768 */
769
770/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100771static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772{
773 /* enable controller CIE and GIE */
774 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
775 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
776}
777
778/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100779static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780{
781 int i;
782
783 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200784 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100785 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 azx_sd_writeb(azx_dev, SD_CTL,
787 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
788 }
789
790 /* disable SIE for all streams */
791 azx_writeb(chip, INTCTL, 0);
792
793 /* disable controller CIE and GIE */
794 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
795 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
796}
797
798/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100799static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800{
801 int i;
802
803 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200804 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100805 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
807 }
808
809 /* clear STATESTS */
810 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
811
812 /* clear rirb status */
813 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
814
815 /* clear int status */
816 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
817}
818
819/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100820static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821{
822 /* enable SIE */
823 azx_writeb(chip, INTCTL,
824 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
825 /* set DMA start and interrupt mask */
826 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
827 SD_CTL_DMA_START | SD_INT_MASK);
828}
829
830/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100831static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832{
833 /* stop DMA */
834 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
835 ~(SD_CTL_DMA_START | SD_INT_MASK));
836 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
837 /* disable SIE */
838 azx_writeb(chip, INTCTL,
839 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
840}
841
842
843/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200844 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100846static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200848 if (chip->initialized)
849 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
851 /* reset controller */
852 azx_reset(chip);
853
854 /* initialize interrupts */
855 azx_int_clear(chip);
856 azx_int_enable(chip);
857
858 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200859 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100860 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200862 /* program the position buffer */
863 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
864 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200865
Takashi Iwaicb53c622007-08-10 17:21:45 +0200866 chip->initialized = 1;
867}
868
869/*
870 * initialize the PCI registers
871 */
872/* update bits in a PCI register byte */
873static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
874 unsigned char mask, unsigned char val)
875{
876 unsigned char data;
877
878 pci_read_config_byte(pci, reg, &data);
879 data &= ~mask;
880 data |= (val & mask);
881 pci_write_config_byte(pci, reg, data);
882}
883
884static void azx_init_pci(struct azx *chip)
885{
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100886 unsigned short snoop;
887
Takashi Iwaicb53c622007-08-10 17:21:45 +0200888 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
889 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
890 * Ensuring these bits are 0 clears playback static on some HD Audio
891 * codecs
892 */
893 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
894
Vinod Gda3fca22005-09-13 18:49:12 +0200895 switch (chip->driver_type) {
896 case AZX_DRIVER_ATI:
897 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200898 update_pci_byte(chip->pci,
899 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
900 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200901 break;
902 case AZX_DRIVER_NVIDIA:
903 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200904 update_pci_byte(chip->pci,
905 NVIDIA_HDA_TRANSREG_ADDR,
906 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Vinod Gda3fca22005-09-13 18:49:12 +0200907 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100908 case AZX_DRIVER_SCH:
909 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
910 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
911 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
912 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
913 pci_read_config_word(chip->pci,
914 INTEL_SCH_HDA_DEVC, &snoop);
915 snd_printdd("HDA snoop disabled, enabling ... %s\n",\
916 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
917 ? "Failed" : "OK");
918 }
919 break;
920
Vinod Gda3fca22005-09-13 18:49:12 +0200921 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922}
923
924
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200925static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
926
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927/*
928 * interrupt handler
929 */
David Howells7d12e782006-10-05 14:55:46 +0100930static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100932 struct azx *chip = dev_id;
933 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 u32 status;
935 int i;
936
937 spin_lock(&chip->reg_lock);
938
939 status = azx_readl(chip, INTSTS);
940 if (status == 0) {
941 spin_unlock(&chip->reg_lock);
942 return IRQ_NONE;
943 }
944
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200945 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 azx_dev = &chip->azx_dev[i];
947 if (status & azx_dev->sd_int_sta_mask) {
948 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200949 if (!azx_dev->substream || !azx_dev->running)
950 continue;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200951 /* ignore the first dummy IRQ (due to pos_adj) */
952 if (azx_dev->irq_ignore) {
953 azx_dev->irq_ignore = 0;
954 continue;
955 }
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200956 /* check whether this IRQ is really acceptable */
957 if (azx_position_ok(chip, azx_dev)) {
958 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 spin_unlock(&chip->reg_lock);
960 snd_pcm_period_elapsed(azx_dev->substream);
961 spin_lock(&chip->reg_lock);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200962 } else {
963 /* bogus IRQ, process it later */
964 azx_dev->irq_pending = 1;
965 schedule_work(&chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 }
967 }
968 }
969
970 /* clear rirb int */
971 status = azx_readb(chip, RIRBSTS);
972 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200973 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 azx_update_rirb(chip);
975 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
976 }
977
978#if 0
979 /* clear state status int */
980 if (azx_readb(chip, STATESTS) & 0x04)
981 azx_writeb(chip, STATESTS, 0x04);
982#endif
983 spin_unlock(&chip->reg_lock);
984
985 return IRQ_HANDLED;
986}
987
988
989/*
Takashi Iwai675f25d2008-06-10 17:53:20 +0200990 * set up a BDL entry
991 */
992static int setup_bdle(struct snd_pcm_substream *substream,
993 struct azx_dev *azx_dev, u32 **bdlp,
994 int ofs, int size, int with_ioc)
995{
996 struct snd_sg_buf *sgbuf = snd_pcm_substream_sgbuf(substream);
997 u32 *bdl = *bdlp;
998
999 while (size > 0) {
1000 dma_addr_t addr;
1001 int chunk;
1002
1003 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1004 return -EINVAL;
1005
1006 addr = snd_pcm_sgbuf_get_addr(sgbuf, ofs);
1007 /* program the address field of the BDL entry */
1008 bdl[0] = cpu_to_le32((u32)addr);
1009 bdl[1] = cpu_to_le32(upper_32bit(addr));
1010 /* program the size field of the BDL entry */
1011 chunk = PAGE_SIZE - (ofs % PAGE_SIZE);
1012 if (size < chunk)
1013 chunk = size;
1014 bdl[2] = cpu_to_le32(chunk);
1015 /* program the IOC to enable interrupt
1016 * only when the whole fragment is processed
1017 */
1018 size -= chunk;
1019 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1020 bdl += 4;
1021 azx_dev->frags++;
1022 ofs += chunk;
1023 }
1024 *bdlp = bdl;
1025 return ofs;
1026}
1027
1028/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 * set up BDL entries
1030 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001031static int azx_setup_periods(struct azx *chip,
1032 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001033 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001035 u32 *bdl;
1036 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001037 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038
1039 /* reset BDL address */
1040 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1041 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1042
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001043 period_bytes = snd_pcm_lib_period_bytes(substream);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001044 azx_dev->period_bytes = period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001045 periods = azx_dev->bufsize / period_bytes;
1046
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001048 bdl = (u32 *)azx_dev->bdl.area;
1049 ofs = 0;
1050 azx_dev->frags = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001051 azx_dev->irq_ignore = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001052 pos_adj = bdl_pos_adj[chip->dev_index];
1053 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001054 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai555e2192008-06-10 17:53:34 +02001055 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001056 if (!pos_adj)
1057 pos_adj = 1;
1058 pos_adj = frames_to_bytes(runtime, pos_adj);
1059 if (pos_adj >= period_bytes) {
1060 snd_printk(KERN_WARNING "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001061 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001062 pos_adj = 0;
1063 } else {
1064 ofs = setup_bdle(substream, azx_dev,
1065 &bdl, ofs, pos_adj, 1);
1066 if (ofs < 0)
1067 goto error;
1068 azx_dev->irq_ignore = 1;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001069 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001070 } else
1071 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001072 for (i = 0; i < periods; i++) {
1073 if (i == periods - 1 && pos_adj)
1074 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1075 period_bytes - pos_adj, 0);
1076 else
1077 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1078 period_bytes, 1);
1079 if (ofs < 0)
1080 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001082 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001083
1084 error:
1085 snd_printk(KERN_ERR "Too many BDL entries: buffer=%d, period=%d\n",
1086 azx_dev->bufsize, period_bytes);
1087 /* reset */
1088 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1089 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1090 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091}
1092
1093/*
1094 * set up the SD for streaming
1095 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001096static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097{
1098 unsigned char val;
1099 int timeout;
1100
1101 /* make sure the run bit is zero for SD */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001102 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1103 ~SD_CTL_DMA_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 /* reset stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001105 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1106 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 udelay(3);
1108 timeout = 300;
1109 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1110 --timeout)
1111 ;
1112 val &= ~SD_CTL_STREAM_RESET;
1113 azx_sd_writeb(azx_dev, SD_CTL, val);
1114 udelay(3);
1115
1116 timeout = 300;
1117 /* waiting for hardware to report that the stream is out of reset */
1118 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1119 --timeout)
1120 ;
1121
1122 /* program the stream_tag */
1123 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001124 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1126
1127 /* program the length of samples in cyclic buffer */
1128 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1129
1130 /* program the stream format */
1131 /* this value needs to be the same as the one programmed */
1132 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1133
1134 /* program the stream LVI (last valid index) of the BDL */
1135 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1136
1137 /* program the BDL address */
1138 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001139 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 /* upper BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001141 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001143 /* enable the position buffer */
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001144 if (chip->position_fix == POS_FIX_POSBUF ||
1145 chip->position_fix == POS_FIX_AUTO) {
1146 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1147 azx_writel(chip, DPLBASE,
1148 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1149 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001150
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001152 azx_sd_writel(azx_dev, SD_CTL,
1153 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154
1155 return 0;
1156}
1157
1158
1159/*
1160 * Codec initialization
1161 */
1162
Takashi Iwaia9995a32007-03-12 21:30:46 +01001163static unsigned int azx_max_codecs[] __devinitdata = {
Takashi Iwai607d9822008-06-04 12:41:21 +02001164 [AZX_DRIVER_ICH] = 4, /* Some ICH9 boards use SD3 */
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001165 [AZX_DRIVER_SCH] = 3,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001166 [AZX_DRIVER_ATI] = 4,
1167 [AZX_DRIVER_ATIHDMI] = 4,
1168 [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
1169 [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
1170 [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
1171 [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
Kailang Yangf2690022008-05-27 11:44:55 +02001172 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001173};
1174
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001175static int __devinit azx_codec_create(struct azx *chip, const char *model,
1176 unsigned int codec_probe_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177{
1178 struct hda_bus_template bus_temp;
Takashi Iwaibccad142007-04-24 12:23:53 +02001179 int c, codecs, audio_codecs, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180
1181 memset(&bus_temp, 0, sizeof(bus_temp));
1182 bus_temp.private_data = chip;
1183 bus_temp.modelname = model;
1184 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001185 bus_temp.ops.command = azx_send_cmd;
1186 bus_temp.ops.get_response = azx_get_response;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001187#ifdef CONFIG_SND_HDA_POWER_SAVE
1188 bus_temp.ops.pm_notify = azx_power_notify;
1189#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190
Takashi Iwaid01ce992007-07-27 16:52:19 +02001191 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1192 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 return err;
1194
Takashi Iwaibccad142007-04-24 12:23:53 +02001195 codecs = audio_codecs = 0;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001196 for (c = 0; c < AZX_MAX_CODECS; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001197 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001198 struct hda_codec *codec;
1199 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 if (err < 0)
1201 continue;
1202 codecs++;
Takashi Iwaibccad142007-04-24 12:23:53 +02001203 if (codec->afg)
1204 audio_codecs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 }
1206 }
Takashi Iwaibccad142007-04-24 12:23:53 +02001207 if (!audio_codecs) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001208 /* probe additional slots if no codec is found */
1209 for (; c < azx_max_codecs[chip->driver_type]; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001210 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001211 err = snd_hda_codec_new(chip->bus, c, NULL);
1212 if (err < 0)
1213 continue;
1214 codecs++;
1215 }
1216 }
1217 }
1218 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1220 return -ENXIO;
1221 }
1222
1223 return 0;
1224}
1225
1226
1227/*
1228 * PCM support
1229 */
1230
1231/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001232static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001234 int dev, i, nums;
1235 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1236 dev = chip->playback_index_offset;
1237 nums = chip->playback_streams;
1238 } else {
1239 dev = chip->capture_index_offset;
1240 nums = chip->capture_streams;
1241 }
1242 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001243 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 chip->azx_dev[dev].opened = 1;
1245 return &chip->azx_dev[dev];
1246 }
1247 return NULL;
1248}
1249
1250/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001251static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252{
1253 azx_dev->opened = 0;
1254}
1255
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001256static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001257 .info = (SNDRV_PCM_INFO_MMAP |
1258 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1260 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001261 /* No full-resume yet implemented */
1262 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001263 SNDRV_PCM_INFO_PAUSE |
1264 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1266 .rates = SNDRV_PCM_RATE_48000,
1267 .rate_min = 48000,
1268 .rate_max = 48000,
1269 .channels_min = 2,
1270 .channels_max = 2,
1271 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1272 .period_bytes_min = 128,
1273 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1274 .periods_min = 2,
1275 .periods_max = AZX_MAX_FRAG,
1276 .fifo_size = 0,
1277};
1278
1279struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001280 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 struct hda_codec *codec;
1282 struct hda_pcm_stream *hinfo[2];
1283};
1284
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001285static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286{
1287 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1288 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001289 struct azx *chip = apcm->chip;
1290 struct azx_dev *azx_dev;
1291 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 unsigned long flags;
1293 int err;
1294
Ingo Molnar62932df2006-01-16 16:34:20 +01001295 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 azx_dev = azx_assign_device(chip, substream->stream);
1297 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001298 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 return -EBUSY;
1300 }
1301 runtime->hw = azx_pcm_hw;
1302 runtime->hw.channels_min = hinfo->channels_min;
1303 runtime->hw.channels_max = hinfo->channels_max;
1304 runtime->hw.formats = hinfo->formats;
1305 runtime->hw.rates = hinfo->rates;
1306 snd_pcm_limit_hw_rates(runtime);
1307 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001308 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1309 128);
1310 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1311 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001312 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001313 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1314 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001316 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001317 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 return err;
1319 }
1320 spin_lock_irqsave(&chip->reg_lock, flags);
1321 azx_dev->substream = substream;
1322 azx_dev->running = 0;
1323 spin_unlock_irqrestore(&chip->reg_lock, flags);
1324
1325 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001326 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001327 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 return 0;
1329}
1330
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001331static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332{
1333 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1334 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001335 struct azx *chip = apcm->chip;
1336 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 unsigned long flags;
1338
Ingo Molnar62932df2006-01-16 16:34:20 +01001339 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 spin_lock_irqsave(&chip->reg_lock, flags);
1341 azx_dev->substream = NULL;
1342 azx_dev->running = 0;
1343 spin_unlock_irqrestore(&chip->reg_lock, flags);
1344 azx_release_device(azx_dev);
1345 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001346 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001347 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 return 0;
1349}
1350
Takashi Iwaid01ce992007-07-27 16:52:19 +02001351static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1352 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353{
Takashi Iwaid01ce992007-07-27 16:52:19 +02001354 return snd_pcm_lib_malloc_pages(substream,
1355 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356}
1357
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001358static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359{
1360 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001361 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1363
1364 /* reset BDL address */
1365 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1366 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1367 azx_sd_writel(azx_dev, SD_CTL, 0);
1368
1369 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1370
1371 return snd_pcm_lib_free_pages(substream);
1372}
1373
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001374static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375{
1376 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001377 struct azx *chip = apcm->chip;
1378 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001380 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381
1382 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1384 runtime->channels,
1385 runtime->format,
1386 hinfo->maxbps);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001387 if (!azx_dev->format_val) {
1388 snd_printk(KERN_ERR SFX
1389 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 runtime->rate, runtime->channels, runtime->format);
1391 return -EINVAL;
1392 }
1393
Takashi Iwai21c7b082008-02-07 12:06:32 +01001394 snd_printdd("azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
1395 azx_dev->bufsize, azx_dev->format_val);
Takashi Iwai555e2192008-06-10 17:53:34 +02001396 if (azx_setup_periods(chip, substream, azx_dev) < 0)
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001397 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 azx_setup_controller(chip, azx_dev);
1399 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1400 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1401 else
1402 azx_dev->fifo_size = 0;
1403
1404 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1405 azx_dev->format_val, substream);
1406}
1407
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001408static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409{
1410 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001411 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001412 struct azx_dev *azx_dev;
1413 struct snd_pcm_substream *s;
1414 int start, nsync = 0, sbits = 0;
1415 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 switch (cmd) {
1418 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1419 case SNDRV_PCM_TRIGGER_RESUME:
1420 case SNDRV_PCM_TRIGGER_START:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001421 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 break;
1423 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001424 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001426 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 break;
1428 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001429 return -EINVAL;
1430 }
1431
1432 snd_pcm_group_for_each_entry(s, substream) {
1433 if (s->pcm->card != substream->pcm->card)
1434 continue;
1435 azx_dev = get_azx_dev(s);
1436 sbits |= 1 << azx_dev->index;
1437 nsync++;
1438 snd_pcm_trigger_done(s, substream);
1439 }
1440
1441 spin_lock(&chip->reg_lock);
1442 if (nsync > 1) {
1443 /* first, set SYNC bits of corresponding streams */
1444 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1445 }
1446 snd_pcm_group_for_each_entry(s, substream) {
1447 if (s->pcm->card != substream->pcm->card)
1448 continue;
1449 azx_dev = get_azx_dev(s);
1450 if (start)
1451 azx_stream_start(chip, azx_dev);
1452 else
1453 azx_stream_stop(chip, azx_dev);
1454 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455 }
1456 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001457 if (start) {
1458 if (nsync == 1)
1459 return 0;
1460 /* wait until all FIFOs get ready */
1461 for (timeout = 5000; timeout; timeout--) {
1462 nwait = 0;
1463 snd_pcm_group_for_each_entry(s, substream) {
1464 if (s->pcm->card != substream->pcm->card)
1465 continue;
1466 azx_dev = get_azx_dev(s);
1467 if (!(azx_sd_readb(azx_dev, SD_STS) &
1468 SD_STS_FIFO_READY))
1469 nwait++;
1470 }
1471 if (!nwait)
1472 break;
1473 cpu_relax();
1474 }
1475 } else {
1476 /* wait until all RUN bits are cleared */
1477 for (timeout = 5000; timeout; timeout--) {
1478 nwait = 0;
1479 snd_pcm_group_for_each_entry(s, substream) {
1480 if (s->pcm->card != substream->pcm->card)
1481 continue;
1482 azx_dev = get_azx_dev(s);
1483 if (azx_sd_readb(azx_dev, SD_CTL) &
1484 SD_CTL_DMA_START)
1485 nwait++;
1486 }
1487 if (!nwait)
1488 break;
1489 cpu_relax();
1490 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001492 if (nsync > 1) {
1493 spin_lock(&chip->reg_lock);
1494 /* reset SYNC bits */
1495 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1496 spin_unlock(&chip->reg_lock);
1497 }
1498 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499}
1500
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001501static unsigned int azx_get_position(struct azx *chip,
1502 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504 unsigned int pos;
1505
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001506 if (chip->position_fix == POS_FIX_POSBUF ||
1507 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001508 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001509 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwaic74db862005-05-12 14:26:27 +02001510 } else {
1511 /* read LPIB */
1512 pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaic74db862005-05-12 14:26:27 +02001513 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 if (pos >= azx_dev->bufsize)
1515 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001516 return pos;
1517}
1518
1519static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1520{
1521 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1522 struct azx *chip = apcm->chip;
1523 struct azx_dev *azx_dev = get_azx_dev(substream);
1524 return bytes_to_frames(substream->runtime,
1525 azx_get_position(chip, azx_dev));
1526}
1527
1528/*
1529 * Check whether the current DMA position is acceptable for updating
1530 * periods. Returns non-zero if it's OK.
1531 *
1532 * Many HD-audio controllers appear pretty inaccurate about
1533 * the update-IRQ timing. The IRQ is issued before actually the
1534 * data is processed. So, we need to process it afterwords in a
1535 * workqueue.
1536 */
1537static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1538{
1539 unsigned int pos;
1540
1541 pos = azx_get_position(chip, azx_dev);
1542 if (chip->position_fix == POS_FIX_AUTO) {
1543 if (!pos) {
1544 printk(KERN_WARNING
1545 "hda-intel: Invalid position buffer, "
1546 "using LPIB read method instead.\n");
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001547 chip->position_fix = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001548 pos = azx_get_position(chip, azx_dev);
1549 } else
1550 chip->position_fix = POS_FIX_POSBUF;
1551 }
1552
1553 if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1554 return 0; /* NG - it's below the period boundary */
1555 return 1; /* OK, it's fine */
1556}
1557
1558/*
1559 * The work for pending PCM period updates.
1560 */
1561static void azx_irq_pending_work(struct work_struct *work)
1562{
1563 struct azx *chip = container_of(work, struct azx, irq_pending_work);
1564 int i, pending;
1565
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001566 if (!chip->irq_pending_warned) {
1567 printk(KERN_WARNING
1568 "hda-intel: IRQ timing workaround is activated "
1569 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1570 chip->card->number);
1571 chip->irq_pending_warned = 1;
1572 }
1573
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001574 for (;;) {
1575 pending = 0;
1576 spin_lock_irq(&chip->reg_lock);
1577 for (i = 0; i < chip->num_streams; i++) {
1578 struct azx_dev *azx_dev = &chip->azx_dev[i];
1579 if (!azx_dev->irq_pending ||
1580 !azx_dev->substream ||
1581 !azx_dev->running)
1582 continue;
1583 if (azx_position_ok(chip, azx_dev)) {
1584 azx_dev->irq_pending = 0;
1585 spin_unlock(&chip->reg_lock);
1586 snd_pcm_period_elapsed(azx_dev->substream);
1587 spin_lock(&chip->reg_lock);
1588 } else
1589 pending++;
1590 }
1591 spin_unlock_irq(&chip->reg_lock);
1592 if (!pending)
1593 return;
1594 cond_resched();
1595 }
1596}
1597
1598/* clear irq_pending flags and assure no on-going workq */
1599static void azx_clear_irq_pending(struct azx *chip)
1600{
1601 int i;
1602
1603 spin_lock_irq(&chip->reg_lock);
1604 for (i = 0; i < chip->num_streams; i++)
1605 chip->azx_dev[i].irq_pending = 0;
1606 spin_unlock_irq(&chip->reg_lock);
1607 flush_scheduled_work();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608}
1609
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001610static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 .open = azx_pcm_open,
1612 .close = azx_pcm_close,
1613 .ioctl = snd_pcm_lib_ioctl,
1614 .hw_params = azx_pcm_hw_params,
1615 .hw_free = azx_pcm_hw_free,
1616 .prepare = azx_pcm_prepare,
1617 .trigger = azx_pcm_trigger,
1618 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001619 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620};
1621
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001622static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623{
1624 kfree(pcm->private_data);
1625}
1626
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001627static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001628 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629{
1630 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001631 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 struct azx_pcm *apcm;
1633
Takashi Iwaie08a0072006-09-07 17:52:14 +02001634 /* if no substreams are defined for both playback and capture,
1635 * it's just a placeholder. ignore it.
1636 */
1637 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1638 return 0;
1639
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640 snd_assert(cpcm->name, return -EINVAL);
1641
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001642 err = snd_pcm_new(chip->card, cpcm->name, cpcm->device,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001643 cpcm->stream[0].substreams,
1644 cpcm->stream[1].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 &pcm);
1646 if (err < 0)
1647 return err;
1648 strcpy(pcm->name, cpcm->name);
1649 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1650 if (apcm == NULL)
1651 return -ENOMEM;
1652 apcm->chip = chip;
1653 apcm->codec = codec;
1654 apcm->hinfo[0] = &cpcm->stream[0];
1655 apcm->hinfo[1] = &cpcm->stream[1];
1656 pcm->private_data = apcm;
1657 pcm->private_free = azx_pcm_free;
1658 if (cpcm->stream[0].substreams)
1659 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1660 if (cpcm->stream[1].substreams)
1661 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001662 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663 snd_dma_pci_data(chip->pci),
Jaroslav Kyselab66b3cf2006-10-06 09:34:20 +02001664 1024 * 64, 1024 * 1024);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001665 chip->pcm[cpcm->device] = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 return 0;
1667}
1668
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001669static int __devinit azx_pcm_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670{
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001671 static const char *dev_name[HDA_PCM_NTYPES] = {
1672 "Audio", "SPDIF", "HDMI", "Modem"
1673 };
1674 /* starting device index for each PCM type */
1675 static int dev_idx[HDA_PCM_NTYPES] = {
1676 [HDA_PCM_TYPE_AUDIO] = 0,
1677 [HDA_PCM_TYPE_SPDIF] = 1,
1678 [HDA_PCM_TYPE_HDMI] = 3,
1679 [HDA_PCM_TYPE_MODEM] = 6
1680 };
1681 /* normal audio device indices; not linear to keep compatibility */
1682 static int audio_idx[4] = { 0, 2, 4, 5 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683 struct hda_codec *codec;
1684 int c, err;
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001685 int num_devs[HDA_PCM_NTYPES];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686
Takashi Iwaid01ce992007-07-27 16:52:19 +02001687 err = snd_hda_build_pcms(chip->bus);
1688 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 return err;
1690
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001691 /* create audio PCMs */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001692 memset(num_devs, 0, sizeof(num_devs));
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001693 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001695 struct hda_pcm *cpcm = &codec->pcm_info[c];
1696 int type = cpcm->pcm_type;
1697 switch (type) {
1698 case HDA_PCM_TYPE_AUDIO:
1699 if (num_devs[type] >= ARRAY_SIZE(audio_idx)) {
1700 snd_printk(KERN_WARNING
1701 "Too many audio devices\n");
1702 continue;
1703 }
1704 cpcm->device = audio_idx[num_devs[type]];
1705 break;
1706 case HDA_PCM_TYPE_SPDIF:
1707 case HDA_PCM_TYPE_HDMI:
1708 case HDA_PCM_TYPE_MODEM:
1709 if (num_devs[type]) {
1710 snd_printk(KERN_WARNING
1711 "%s already defined\n",
1712 dev_name[type]);
1713 continue;
1714 }
1715 cpcm->device = dev_idx[type];
1716 break;
1717 default:
1718 snd_printk(KERN_WARNING
1719 "Invalid PCM type %d\n", type);
1720 continue;
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001721 }
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001722 num_devs[type]++;
1723 err = create_codec_pcm(chip, codec, cpcm);
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001724 if (err < 0)
1725 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 }
1727 }
1728 return 0;
1729}
1730
1731/*
1732 * mixer creation - all stuff is implemented in hda module
1733 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001734static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735{
1736 return snd_hda_build_controls(chip->bus);
1737}
1738
1739
1740/*
1741 * initialize SD streams
1742 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001743static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744{
1745 int i;
1746
1747 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001748 * assign the starting bdl address to each stream (device)
1749 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001751 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001752 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02001753 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1755 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1756 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1757 azx_dev->sd_int_sta_mask = 1 << i;
1758 /* stream tag: must be non-zero and unique */
1759 azx_dev->index = i;
1760 azx_dev->stream_tag = i + 1;
1761 }
1762
1763 return 0;
1764}
1765
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001766static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1767{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001768 if (request_irq(chip->pci->irq, azx_interrupt,
1769 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001770 "HDA Intel", chip)) {
1771 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1772 "disabling device\n", chip->pci->irq);
1773 if (do_disconnect)
1774 snd_card_disconnect(chip->card);
1775 return -1;
1776 }
1777 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001778 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001779 return 0;
1780}
1781
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782
Takashi Iwaicb53c622007-08-10 17:21:45 +02001783static void azx_stop_chip(struct azx *chip)
1784{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001785 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001786 return;
1787
1788 /* disable interrupts */
1789 azx_int_disable(chip);
1790 azx_int_clear(chip);
1791
1792 /* disable CORB/RIRB */
1793 azx_free_cmd_io(chip);
1794
1795 /* disable position buffer */
1796 azx_writel(chip, DPLBASE, 0);
1797 azx_writel(chip, DPUBASE, 0);
1798
1799 chip->initialized = 0;
1800}
1801
1802#ifdef CONFIG_SND_HDA_POWER_SAVE
1803/* power-up/down the controller */
1804static void azx_power_notify(struct hda_codec *codec)
1805{
1806 struct azx *chip = codec->bus->private_data;
1807 struct hda_codec *c;
1808 int power_on = 0;
1809
1810 list_for_each_entry(c, &codec->bus->codec_list, list) {
1811 if (c->power_on) {
1812 power_on = 1;
1813 break;
1814 }
1815 }
1816 if (power_on)
1817 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001818 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001819 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001820}
1821#endif /* CONFIG_SND_HDA_POWER_SAVE */
1822
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823#ifdef CONFIG_PM
1824/*
1825 * power management
1826 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001827static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828{
Takashi Iwai421a1252005-11-17 16:11:09 +01001829 struct snd_card *card = pci_get_drvdata(pci);
1830 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831 int i;
1832
Takashi Iwai421a1252005-11-17 16:11:09 +01001833 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001834 azx_clear_irq_pending(chip);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001835 for (i = 0; i < AZX_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001836 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001837 if (chip->initialized)
1838 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001839 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001840 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02001841 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001842 chip->irq = -1;
1843 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001844 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001845 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001846 pci_disable_device(pci);
1847 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001848 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849 return 0;
1850}
1851
Takashi Iwai421a1252005-11-17 16:11:09 +01001852static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853{
Takashi Iwai421a1252005-11-17 16:11:09 +01001854 struct snd_card *card = pci_get_drvdata(pci);
1855 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856
Takashi Iwai30b35392006-10-11 18:52:53 +02001857 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001858 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001859 if (pci_enable_device(pci) < 0) {
1860 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1861 "disabling device\n");
1862 snd_card_disconnect(card);
1863 return -EIO;
1864 }
1865 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001866 if (chip->msi)
1867 if (pci_enable_msi(pci) < 0)
1868 chip->msi = 0;
1869 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001870 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001871 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001872
1873 if (snd_hda_codecs_inuse(chip->bus))
1874 azx_init_chip(chip);
1875
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001877 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878 return 0;
1879}
1880#endif /* CONFIG_PM */
1881
1882
1883/*
1884 * destructor
1885 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001886static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001888 int i;
1889
Takashi Iwaice43fba2005-05-30 20:33:44 +02001890 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001891 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001892 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001894 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895 }
1896
Jeff Garzikf000fd82008-04-22 13:50:34 +02001897 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001899 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001900 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02001901 if (chip->remap_addr)
1902 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001904 if (chip->azx_dev) {
1905 for (i = 0; i < chip->num_streams; i++)
1906 if (chip->azx_dev[i].bdl.area)
1907 snd_dma_free_pages(&chip->azx_dev[i].bdl);
1908 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909 if (chip->rb.area)
1910 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911 if (chip->posbuf.area)
1912 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 pci_release_regions(chip->pci);
1914 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001915 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 kfree(chip);
1917
1918 return 0;
1919}
1920
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001921static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922{
1923 return azx_free(device->device_data);
1924}
1925
1926/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001927 * white/black-listing for position_fix
1928 */
Ralf Baechle623ec042007-03-13 15:29:47 +01001929static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001930 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
1931 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1932 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01001933 {}
1934};
1935
1936static int __devinit check_position_fix(struct azx *chip, int fix)
1937{
1938 const struct snd_pci_quirk *q;
1939
1940 if (fix == POS_FIX_AUTO) {
1941 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1942 if (q) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001943 printk(KERN_INFO
Takashi Iwai3372a152007-02-01 15:46:50 +01001944 "hda_intel: position_fix set to %d "
1945 "for device %04x:%04x\n",
1946 q->value, q->subvendor, q->subdevice);
1947 return q->value;
1948 }
1949 }
1950 return fix;
1951}
1952
1953/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001954 * black-lists for probe_mask
1955 */
1956static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
1957 /* Thinkpad often breaks the controller communication when accessing
1958 * to the non-working (or non-existing) modem codec slot.
1959 */
1960 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1961 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1962 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1963 {}
1964};
1965
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001966static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02001967{
1968 const struct snd_pci_quirk *q;
1969
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001970 if (probe_mask[dev] == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001971 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1972 if (q) {
1973 printk(KERN_INFO
1974 "hda_intel: probe_mask set to 0x%x "
1975 "for device %04x:%04x\n",
1976 q->value, q->subvendor, q->subdevice);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001977 probe_mask[dev] = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02001978 }
1979 }
1980}
1981
1982
1983/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984 * constructor
1985 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001986static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001987 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001988 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001990 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001991 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01001992 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001993 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994 .dev_free = azx_dev_free,
1995 };
1996
1997 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01001998
Pavel Machek927fc862006-08-31 17:03:43 +02001999 err = pci_enable_device(pci);
2000 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 return err;
2002
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002003 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002004 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2006 pci_disable_device(pci);
2007 return -ENOMEM;
2008 }
2009
2010 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002011 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012 chip->card = card;
2013 chip->pci = pci;
2014 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002015 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01002016 chip->msi = enable_msi;
Takashi Iwai555e2192008-06-10 17:53:34 +02002017 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002018 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002020 chip->position_fix = check_position_fix(chip, position_fix[dev]);
2021 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002022
Takashi Iwai27346162006-01-12 18:28:44 +01002023 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002024
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002025 if (bdl_pos_adj[dev] < 0) {
2026 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002027 case AZX_DRIVER_ICH:
2028 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002029 break;
2030 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002031 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002032 break;
2033 }
2034 }
2035
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002036#if BITS_PER_LONG != 64
2037 /* Fix up base address on ULI M5461 */
2038 if (chip->driver_type == AZX_DRIVER_ULI) {
2039 u16 tmp3;
2040 pci_read_config_word(pci, 0x40, &tmp3);
2041 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2042 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2043 }
2044#endif
2045
Pavel Machek927fc862006-08-31 17:03:43 +02002046 err = pci_request_regions(pci, "ICH HD audio");
2047 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048 kfree(chip);
2049 pci_disable_device(pci);
2050 return err;
2051 }
2052
Pavel Machek927fc862006-08-31 17:03:43 +02002053 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
2055 if (chip->remap_addr == NULL) {
2056 snd_printk(KERN_ERR SFX "ioremap error\n");
2057 err = -ENXIO;
2058 goto errout;
2059 }
2060
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002061 if (chip->msi)
2062 if (pci_enable_msi(pci) < 0)
2063 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002064
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002065 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066 err = -EBUSY;
2067 goto errout;
2068 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069
2070 pci_set_master(pci);
2071 synchronize_irq(chip->irq);
2072
Tobin Davisbcd72002008-01-15 11:23:55 +01002073 gcap = azx_readw(chip, GCAP);
2074 snd_printdd("chipset global capabilities = 0x%x\n", gcap);
2075
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002076 /* allow 64bit DMA address if supported by H/W */
2077 if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_64BIT_MASK))
2078 pci_set_consistent_dma_mask(pci, DMA_64BIT_MASK);
2079
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002080 /* read number of streams from GCAP register instead of using
2081 * hardcoded value
2082 */
2083 chip->capture_streams = (gcap >> 8) & 0x0f;
2084 chip->playback_streams = (gcap >> 12) & 0x0f;
2085 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002086 /* gcap didn't give any info, switching to old method */
2087
2088 switch (chip->driver_type) {
2089 case AZX_DRIVER_ULI:
2090 chip->playback_streams = ULI_NUM_PLAYBACK;
2091 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002092 break;
2093 case AZX_DRIVER_ATIHDMI:
2094 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2095 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002096 break;
2097 default:
2098 chip->playback_streams = ICH6_NUM_PLAYBACK;
2099 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002100 break;
2101 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002102 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002103 chip->capture_index_offset = 0;
2104 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002105 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002106 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2107 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002108 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002109 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
2110 goto errout;
2111 }
2112
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002113 for (i = 0; i < chip->num_streams; i++) {
2114 /* allocate memory for the BDL for each stream */
2115 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2116 snd_dma_pci_data(chip->pci),
2117 BDL_SIZE, &chip->azx_dev[i].bdl);
2118 if (err < 0) {
2119 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2120 goto errout;
2121 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002123 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002124 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2125 snd_dma_pci_data(chip->pci),
2126 chip->num_streams * 8, &chip->posbuf);
2127 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002128 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2129 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002132 if (!chip->single_cmd) {
2133 err = azx_alloc_cmd_io(chip);
2134 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01002135 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002136 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137
2138 /* initialize streams */
2139 azx_init_stream(chip);
2140
2141 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002142 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143 azx_init_chip(chip);
2144
2145 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002146 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 snd_printk(KERN_ERR SFX "no codecs found!\n");
2148 err = -ENODEV;
2149 goto errout;
2150 }
2151
Takashi Iwaid01ce992007-07-27 16:52:19 +02002152 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2153 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2155 goto errout;
2156 }
2157
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002158 strcpy(card->driver, "HDA-Intel");
2159 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02002160 sprintf(card->longname, "%s at 0x%lx irq %i",
2161 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002162
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163 *rchip = chip;
2164 return 0;
2165
2166 errout:
2167 azx_free(chip);
2168 return err;
2169}
2170
Takashi Iwaicb53c622007-08-10 17:21:45 +02002171static void power_down_all_codecs(struct azx *chip)
2172{
2173#ifdef CONFIG_SND_HDA_POWER_SAVE
2174 /* The codecs were powered up in snd_hda_codec_new().
2175 * Now all initialization done, so turn them down if possible
2176 */
2177 struct hda_codec *codec;
2178 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2179 snd_hda_power_down(codec);
2180 }
2181#endif
2182}
2183
Takashi Iwaid01ce992007-07-27 16:52:19 +02002184static int __devinit azx_probe(struct pci_dev *pci,
2185 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002187 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002188 struct snd_card *card;
2189 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002190 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002192 if (dev >= SNDRV_CARDS)
2193 return -ENODEV;
2194 if (!enable[dev]) {
2195 dev++;
2196 return -ENOENT;
2197 }
2198
2199 card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02002200 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201 snd_printk(KERN_ERR SFX "Error creating card!\n");
2202 return -ENOMEM;
2203 }
2204
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002205 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Pavel Machek927fc862006-08-31 17:03:43 +02002206 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207 snd_card_free(card);
2208 return err;
2209 }
Takashi Iwai421a1252005-11-17 16:11:09 +01002210 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211
Linus Torvalds1da177e2005-04-16 15:20:36 -07002212 /* create codec instances */
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002213 err = azx_codec_create(chip, model[dev], probe_mask[dev]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02002214 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215 snd_card_free(card);
2216 return err;
2217 }
2218
2219 /* create PCM streams */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002220 err = azx_pcm_create(chip);
2221 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222 snd_card_free(card);
2223 return err;
2224 }
2225
2226 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002227 err = azx_mixer_create(chip);
2228 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229 snd_card_free(card);
2230 return err;
2231 }
2232
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233 snd_card_set_dev(card, &pci->dev);
2234
Takashi Iwaid01ce992007-07-27 16:52:19 +02002235 err = snd_card_register(card);
2236 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237 snd_card_free(card);
2238 return err;
2239 }
2240
2241 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002242 chip->running = 1;
2243 power_down_all_codecs(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002245 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246 return err;
2247}
2248
2249static void __devexit azx_remove(struct pci_dev *pci)
2250{
2251 snd_card_free(pci_get_drvdata(pci));
2252 pci_set_drvdata(pci, NULL);
2253}
2254
2255/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002256static struct pci_device_id azx_ids[] = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002257 /* ICH 6..10 */
2258 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2259 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2260 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2261 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
Kailang Yangabbc9d12008-05-27 11:48:01 +02002262 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002263 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2264 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2265 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2266 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
2267 /* SCH */
2268 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2269 /* ATI SB 450/600 */
2270 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2271 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2272 /* ATI HDMI */
2273 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2274 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2275 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
2276 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2277 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2278 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2279 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2280 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2281 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2282 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2283 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2284 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2285 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2286 /* VIA VT8251/VT8237A */
2287 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2288 /* SIS966 */
2289 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2290 /* ULI M5461 */
2291 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2292 /* NVIDIA MCP */
2293 { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
2294 { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
2295 { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
2296 { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
2297 { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
2298 { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
2299 { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
2300 { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
2301 { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
2302 { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
2303 { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
2304 { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
2305 { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
2306 { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
2307 { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
2308 { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
2309 { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
2310 { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
Peer Chen487145a2008-03-06 15:15:11 +01002311 { PCI_DEVICE(0x10de, 0x0bd4), .driver_data = AZX_DRIVER_NVIDIA },
2312 { PCI_DEVICE(0x10de, 0x0bd5), .driver_data = AZX_DRIVER_NVIDIA },
2313 { PCI_DEVICE(0x10de, 0x0bd6), .driver_data = AZX_DRIVER_NVIDIA },
2314 { PCI_DEVICE(0x10de, 0x0bd7), .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002315 /* Teradici */
2316 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317 { 0, }
2318};
2319MODULE_DEVICE_TABLE(pci, azx_ids);
2320
2321/* pci_driver definition */
2322static struct pci_driver driver = {
2323 .name = "HDA Intel",
2324 .id_table = azx_ids,
2325 .probe = azx_probe,
2326 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002327#ifdef CONFIG_PM
2328 .suspend = azx_suspend,
2329 .resume = azx_resume,
2330#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331};
2332
2333static int __init alsa_card_azx_init(void)
2334{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002335 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002336}
2337
2338static void __exit alsa_card_azx_exit(void)
2339{
2340 pci_unregister_driver(&driver);
2341}
2342
2343module_init(alsa_card_azx_init)
2344module_exit(alsa_card_azx_exit)