blob: 6ed45a984230c6db3bb8cc4b8fbdc2eec9a661d1 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Ben Gamari20172632009-02-17 20:08:50 -050043#if defined(CONFIG_DEBUG_FS)
44
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010046 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010048 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010049};
Ben Gamari433e12f2009-02-17 20:08:51 -050050
Chris Wilson70d39fe2010-08-25 16:03:34 +010051static const char *yesno(int v)
52{
53 return v ? "yes" : "no";
54}
55
Damien Lespiau497666d2013-10-15 18:55:39 +010056/* As the drm_debugfs_init() routines are called before dev->dev_private is
57 * allocated we need to hook into the minor for release. */
58static int
59drm_add_fake_info_node(struct drm_minor *minor,
60 struct dentry *ent,
61 const void *key)
62{
63 struct drm_info_node *node;
64
65 node = kmalloc(sizeof(*node), GFP_KERNEL);
66 if (node == NULL) {
67 debugfs_remove(ent);
68 return -ENOMEM;
69 }
70
71 node->minor = minor;
72 node->dent = ent;
73 node->info_ent = (void *) key;
74
75 mutex_lock(&minor->debugfs_lock);
76 list_add(&node->list, &minor->debugfs_list);
77 mutex_unlock(&minor->debugfs_lock);
78
79 return 0;
80}
81
Chris Wilson70d39fe2010-08-25 16:03:34 +010082static int i915_capabilities(struct seq_file *m, void *data)
83{
84 struct drm_info_node *node = (struct drm_info_node *) m->private;
85 struct drm_device *dev = node->minor->dev;
86 const struct intel_device_info *info = INTEL_INFO(dev);
87
88 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030089 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010090#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
91#define SEP_SEMICOLON ;
92 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
93#undef PRINT_FLAG
94#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010095
96 return 0;
97}
Ben Gamari433e12f2009-02-17 20:08:51 -050098
Chris Wilson05394f32010-11-08 19:18:58 +000099static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100{
Chris Wilson05394f32010-11-08 19:18:58 +0000101 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000102 return "P";
Chris Wilson05394f32010-11-08 19:18:58 +0000103 else if (obj->pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000104 return "p";
105 else
106 return " ";
107}
108
Chris Wilson05394f32010-11-08 19:18:58 +0000109static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000110{
Akshay Joshi0206e352011-08-16 15:34:10 -0400111 switch (obj->tiling_mode) {
112 default:
113 case I915_TILING_NONE: return " ";
114 case I915_TILING_X: return "X";
115 case I915_TILING_Y: return "Y";
116 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000117}
118
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700119static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
120{
121 return obj->has_global_gtt_mapping ? "g" : " ";
122}
123
Chris Wilson37811fc2010-08-25 22:45:57 +0100124static void
125describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
126{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700127 struct i915_vma *vma;
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700132 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800133 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100134 obj->base.read_domains,
135 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100136 obj->last_read_seqno,
137 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000138 obj->last_fenced_seqno,
Mika Kuoppala84734a02013-07-12 16:50:57 +0300139 i915_cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilsonc110a6d2012-08-11 15:41:02 +0100144 if (obj->pin_count)
145 seq_printf(m, " (pinned x %d)", obj->pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100146 if (obj->pin_display)
147 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100148 if (obj->fence_reg != I915_FENCE_REG_NONE)
149 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700150 list_for_each_entry(vma, &obj->vma_list, vma_link) {
151 if (!i915_is_ggtt(vma->vm))
152 seq_puts(m, " (pp");
153 else
154 seq_puts(m, " (g");
155 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
156 vma->node.start, vma->node.size);
157 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000158 if (obj->stolen)
159 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000160 if (obj->pin_mappable || obj->fault_mappable) {
161 char s[3], *t = s;
162 if (obj->pin_mappable)
163 *t++ = 'p';
164 if (obj->fault_mappable)
165 *t++ = 'f';
166 *t = '\0';
167 seq_printf(m, " (%s mappable)", s);
168 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100169 if (obj->ring != NULL)
170 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100171}
172
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700173static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
174{
175 seq_putc(m, ctx->is_initialized ? 'I' : 'i');
176 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
177 seq_putc(m, ' ');
178}
179
Ben Gamari433e12f2009-02-17 20:08:51 -0500180static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500181{
182 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500183 uintptr_t list = (uintptr_t) node->info_ent->data;
184 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500185 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700186 struct drm_i915_private *dev_priv = dev->dev_private;
187 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700188 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100189 size_t total_obj_size, total_gtt_size;
190 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100191
192 ret = mutex_lock_interruptible(&dev->struct_mutex);
193 if (ret)
194 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500195
Ben Widawskyca191b12013-07-31 17:00:14 -0700196 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500197 switch (list) {
198 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100199 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700200 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500201 break;
202 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100203 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700204 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500205 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500206 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100207 mutex_unlock(&dev->struct_mutex);
208 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500209 }
210
Chris Wilson8f2480f2010-09-26 11:44:19 +0100211 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700212 list_for_each_entry(vma, head, mm_list) {
213 seq_printf(m, " ");
214 describe_obj(m, vma->obj);
215 seq_printf(m, "\n");
216 total_obj_size += vma->obj->base.size;
217 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100218 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500219 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100220 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700221
Chris Wilson8f2480f2010-09-26 11:44:19 +0100222 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
223 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500224 return 0;
225}
226
Chris Wilson6d2b8882013-08-07 18:30:54 +0100227static int obj_rank_by_stolen(void *priv,
228 struct list_head *A, struct list_head *B)
229{
230 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200231 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100232 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200233 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100234
235 return a->stolen->start - b->stolen->start;
236}
237
238static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
239{
240 struct drm_info_node *node = (struct drm_info_node *) m->private;
241 struct drm_device *dev = node->minor->dev;
242 struct drm_i915_private *dev_priv = dev->dev_private;
243 struct drm_i915_gem_object *obj;
244 size_t total_obj_size, total_gtt_size;
245 LIST_HEAD(stolen);
246 int count, ret;
247
248 ret = mutex_lock_interruptible(&dev->struct_mutex);
249 if (ret)
250 return ret;
251
252 total_obj_size = total_gtt_size = count = 0;
253 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
254 if (obj->stolen == NULL)
255 continue;
256
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200257 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100258
259 total_obj_size += obj->base.size;
260 total_gtt_size += i915_gem_obj_ggtt_size(obj);
261 count++;
262 }
263 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
264 if (obj->stolen == NULL)
265 continue;
266
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200267 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100268
269 total_obj_size += obj->base.size;
270 count++;
271 }
272 list_sort(NULL, &stolen, obj_rank_by_stolen);
273 seq_puts(m, "Stolen:\n");
274 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200275 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100276 seq_puts(m, " ");
277 describe_obj(m, obj);
278 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200279 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100280 }
281 mutex_unlock(&dev->struct_mutex);
282
283 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
284 count, total_obj_size, total_gtt_size);
285 return 0;
286}
287
Chris Wilson6299f992010-11-24 12:23:44 +0000288#define count_objects(list, member) do { \
289 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700290 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000291 ++count; \
292 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700293 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000294 ++mappable_count; \
295 } \
296 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400297} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000298
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100299struct file_stats {
300 int count;
301 size_t total, active, inactive, unbound;
302};
303
304static int per_file_stats(int id, void *ptr, void *data)
305{
306 struct drm_i915_gem_object *obj = ptr;
307 struct file_stats *stats = data;
308
309 stats->count++;
310 stats->total += obj->base.size;
311
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700312 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100313 if (!list_empty(&obj->ring_list))
314 stats->active += obj->base.size;
315 else
316 stats->inactive += obj->base.size;
317 } else {
318 if (!list_empty(&obj->global_list))
319 stats->unbound += obj->base.size;
320 }
321
322 return 0;
323}
324
Ben Widawskyca191b12013-07-31 17:00:14 -0700325#define count_vmas(list, member) do { \
326 list_for_each_entry(vma, list, member) { \
327 size += i915_gem_obj_ggtt_size(vma->obj); \
328 ++count; \
329 if (vma->obj->map_and_fenceable) { \
330 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
331 ++mappable_count; \
332 } \
333 } \
334} while (0)
335
336static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100337{
338 struct drm_info_node *node = (struct drm_info_node *) m->private;
339 struct drm_device *dev = node->minor->dev;
340 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200341 u32 count, mappable_count, purgeable_count;
342 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000343 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700344 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100345 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700346 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100347 int ret;
348
349 ret = mutex_lock_interruptible(&dev->struct_mutex);
350 if (ret)
351 return ret;
352
Chris Wilson6299f992010-11-24 12:23:44 +0000353 seq_printf(m, "%u objects, %zu bytes\n",
354 dev_priv->mm.object_count,
355 dev_priv->mm.object_memory);
356
357 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700358 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000359 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
360 count, mappable_count, size, mappable_size);
361
362 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700363 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000364 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
365 count, mappable_count, size, mappable_size);
366
367 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700368 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000369 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
370 count, mappable_count, size, mappable_size);
371
Chris Wilsonb7abb712012-08-20 11:33:30 +0200372 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700373 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200374 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200375 if (obj->madv == I915_MADV_DONTNEED)
376 purgeable_size += obj->base.size, ++purgeable_count;
377 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200378 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
379
Chris Wilson6299f992010-11-24 12:23:44 +0000380 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700381 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000382 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700383 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000384 ++count;
385 }
386 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700387 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000388 ++mappable_count;
389 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200390 if (obj->madv == I915_MADV_DONTNEED) {
391 purgeable_size += obj->base.size;
392 ++purgeable_count;
393 }
Chris Wilson6299f992010-11-24 12:23:44 +0000394 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200395 seq_printf(m, "%u purgeable objects, %zu bytes\n",
396 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000397 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
398 mappable_count, mappable_size);
399 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
400 count, size);
401
Ben Widawsky93d18792013-01-17 12:45:17 -0800402 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700403 dev_priv->gtt.base.total,
404 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100405
Damien Lespiau267f0c92013-06-24 22:59:48 +0100406 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100407 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
408 struct file_stats stats;
409
410 memset(&stats, 0, sizeof(stats));
411 idr_for_each(&file->object_idr, per_file_stats, &stats);
412 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
413 get_pid_task(file->pid, PIDTYPE_PID)->comm,
414 stats.count,
415 stats.total,
416 stats.active,
417 stats.inactive,
418 stats.unbound);
419 }
420
Chris Wilson73aa8082010-09-30 11:46:12 +0100421 mutex_unlock(&dev->struct_mutex);
422
423 return 0;
424}
425
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100426static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000427{
428 struct drm_info_node *node = (struct drm_info_node *) m->private;
429 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100430 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000431 struct drm_i915_private *dev_priv = dev->dev_private;
432 struct drm_i915_gem_object *obj;
433 size_t total_obj_size, total_gtt_size;
434 int count, ret;
435
436 ret = mutex_lock_interruptible(&dev->struct_mutex);
437 if (ret)
438 return ret;
439
440 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700441 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100442 if (list == PINNED_LIST && obj->pin_count == 0)
443 continue;
444
Damien Lespiau267f0c92013-06-24 22:59:48 +0100445 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000446 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100447 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000448 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700449 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000450 count++;
451 }
452
453 mutex_unlock(&dev->struct_mutex);
454
455 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
456 count, total_obj_size, total_gtt_size);
457
458 return 0;
459}
460
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100461static int i915_gem_pageflip_info(struct seq_file *m, void *data)
462{
463 struct drm_info_node *node = (struct drm_info_node *) m->private;
464 struct drm_device *dev = node->minor->dev;
465 unsigned long flags;
466 struct intel_crtc *crtc;
467
468 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800469 const char pipe = pipe_name(crtc->pipe);
470 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100471 struct intel_unpin_work *work;
472
473 spin_lock_irqsave(&dev->event_lock, flags);
474 work = crtc->unpin_work;
475 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800476 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100477 pipe, plane);
478 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000479 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800480 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100481 pipe, plane);
482 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800483 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100484 pipe, plane);
485 }
486 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100487 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100488 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100489 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000490 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100491
492 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000493 struct drm_i915_gem_object *obj = work->old_fb_obj;
494 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700495 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
496 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100497 }
498 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000499 struct drm_i915_gem_object *obj = work->pending_flip_obj;
500 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700501 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
502 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100503 }
504 }
505 spin_unlock_irqrestore(&dev->event_lock, flags);
506 }
507
508 return 0;
509}
510
Ben Gamari20172632009-02-17 20:08:50 -0500511static int i915_gem_request_info(struct seq_file *m, void *data)
512{
513 struct drm_info_node *node = (struct drm_info_node *) m->private;
514 struct drm_device *dev = node->minor->dev;
515 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100516 struct intel_ring_buffer *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500517 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100518 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100519
520 ret = mutex_lock_interruptible(&dev->struct_mutex);
521 if (ret)
522 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500523
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100524 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100525 for_each_ring(ring, dev_priv, i) {
526 if (list_empty(&ring->request_list))
527 continue;
528
529 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100530 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100531 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100532 list) {
533 seq_printf(m, " %d @ %d\n",
534 gem_request->seqno,
535 (int) (jiffies - gem_request->emitted_jiffies));
536 }
537 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500538 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100539 mutex_unlock(&dev->struct_mutex);
540
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100541 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100542 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100543
Ben Gamari20172632009-02-17 20:08:50 -0500544 return 0;
545}
546
Chris Wilsonb2223492010-10-27 15:27:33 +0100547static void i915_ring_seqno_info(struct seq_file *m,
548 struct intel_ring_buffer *ring)
549{
550 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200551 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100552 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100553 }
554}
555
Ben Gamari20172632009-02-17 20:08:50 -0500556static int i915_gem_seqno_info(struct seq_file *m, void *data)
557{
558 struct drm_info_node *node = (struct drm_info_node *) m->private;
559 struct drm_device *dev = node->minor->dev;
560 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100561 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000562 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100563
564 ret = mutex_lock_interruptible(&dev->struct_mutex);
565 if (ret)
566 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500567
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100568 for_each_ring(ring, dev_priv, i)
569 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100570
571 mutex_unlock(&dev->struct_mutex);
572
Ben Gamari20172632009-02-17 20:08:50 -0500573 return 0;
574}
575
576
577static int i915_interrupt_info(struct seq_file *m, void *data)
578{
579 struct drm_info_node *node = (struct drm_info_node *) m->private;
580 struct drm_device *dev = node->minor->dev;
581 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100582 struct intel_ring_buffer *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800583 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100584
585 ret = mutex_lock_interruptible(&dev->struct_mutex);
586 if (ret)
587 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500588
Ben Widawskya123f152013-11-02 21:07:10 -0700589 if (INTEL_INFO(dev)->gen >= 8) {
590 int i;
591 seq_printf(m, "Master Interrupt Control:\t%08x\n",
592 I915_READ(GEN8_MASTER_IRQ));
593
594 for (i = 0; i < 4; i++) {
595 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
596 i, I915_READ(GEN8_GT_IMR(i)));
597 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
598 i, I915_READ(GEN8_GT_IIR(i)));
599 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
600 i, I915_READ(GEN8_GT_IER(i)));
601 }
602
603 for_each_pipe(i) {
604 seq_printf(m, "Pipe %c IMR:\t%08x\n",
605 pipe_name(i),
606 I915_READ(GEN8_DE_PIPE_IMR(i)));
607 seq_printf(m, "Pipe %c IIR:\t%08x\n",
608 pipe_name(i),
609 I915_READ(GEN8_DE_PIPE_IIR(i)));
610 seq_printf(m, "Pipe %c IER:\t%08x\n",
611 pipe_name(i),
612 I915_READ(GEN8_DE_PIPE_IER(i)));
613 }
614
615 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
616 I915_READ(GEN8_DE_PORT_IMR));
617 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
618 I915_READ(GEN8_DE_PORT_IIR));
619 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
620 I915_READ(GEN8_DE_PORT_IER));
621
622 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
623 I915_READ(GEN8_DE_MISC_IMR));
624 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
625 I915_READ(GEN8_DE_MISC_IIR));
626 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
627 I915_READ(GEN8_DE_MISC_IER));
628
629 seq_printf(m, "PCU interrupt mask:\t%08x\n",
630 I915_READ(GEN8_PCU_IMR));
631 seq_printf(m, "PCU interrupt identity:\t%08x\n",
632 I915_READ(GEN8_PCU_IIR));
633 seq_printf(m, "PCU interrupt enable:\t%08x\n",
634 I915_READ(GEN8_PCU_IER));
635 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700636 seq_printf(m, "Display IER:\t%08x\n",
637 I915_READ(VLV_IER));
638 seq_printf(m, "Display IIR:\t%08x\n",
639 I915_READ(VLV_IIR));
640 seq_printf(m, "Display IIR_RW:\t%08x\n",
641 I915_READ(VLV_IIR_RW));
642 seq_printf(m, "Display IMR:\t%08x\n",
643 I915_READ(VLV_IMR));
644 for_each_pipe(pipe)
645 seq_printf(m, "Pipe %c stat:\t%08x\n",
646 pipe_name(pipe),
647 I915_READ(PIPESTAT(pipe)));
648
649 seq_printf(m, "Master IER:\t%08x\n",
650 I915_READ(VLV_MASTER_IER));
651
652 seq_printf(m, "Render IER:\t%08x\n",
653 I915_READ(GTIER));
654 seq_printf(m, "Render IIR:\t%08x\n",
655 I915_READ(GTIIR));
656 seq_printf(m, "Render IMR:\t%08x\n",
657 I915_READ(GTIMR));
658
659 seq_printf(m, "PM IER:\t\t%08x\n",
660 I915_READ(GEN6_PMIER));
661 seq_printf(m, "PM IIR:\t\t%08x\n",
662 I915_READ(GEN6_PMIIR));
663 seq_printf(m, "PM IMR:\t\t%08x\n",
664 I915_READ(GEN6_PMIMR));
665
666 seq_printf(m, "Port hotplug:\t%08x\n",
667 I915_READ(PORT_HOTPLUG_EN));
668 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
669 I915_READ(VLV_DPFLIPSTAT));
670 seq_printf(m, "DPINVGTT:\t%08x\n",
671 I915_READ(DPINVGTT));
672
673 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800674 seq_printf(m, "Interrupt enable: %08x\n",
675 I915_READ(IER));
676 seq_printf(m, "Interrupt identity: %08x\n",
677 I915_READ(IIR));
678 seq_printf(m, "Interrupt mask: %08x\n",
679 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800680 for_each_pipe(pipe)
681 seq_printf(m, "Pipe %c stat: %08x\n",
682 pipe_name(pipe),
683 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800684 } else {
685 seq_printf(m, "North Display Interrupt enable: %08x\n",
686 I915_READ(DEIER));
687 seq_printf(m, "North Display Interrupt identity: %08x\n",
688 I915_READ(DEIIR));
689 seq_printf(m, "North Display Interrupt mask: %08x\n",
690 I915_READ(DEIMR));
691 seq_printf(m, "South Display Interrupt enable: %08x\n",
692 I915_READ(SDEIER));
693 seq_printf(m, "South Display Interrupt identity: %08x\n",
694 I915_READ(SDEIIR));
695 seq_printf(m, "South Display Interrupt mask: %08x\n",
696 I915_READ(SDEIMR));
697 seq_printf(m, "Graphics Interrupt enable: %08x\n",
698 I915_READ(GTIER));
699 seq_printf(m, "Graphics Interrupt identity: %08x\n",
700 I915_READ(GTIIR));
701 seq_printf(m, "Graphics Interrupt mask: %08x\n",
702 I915_READ(GTIMR));
703 }
Ben Gamari20172632009-02-17 20:08:50 -0500704 seq_printf(m, "Interrupts received: %d\n",
705 atomic_read(&dev_priv->irq_received));
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100706 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700707 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100708 seq_printf(m,
709 "Graphics Interrupt mask (%s): %08x\n",
710 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000711 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100712 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000713 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100714 mutex_unlock(&dev->struct_mutex);
715
Ben Gamari20172632009-02-17 20:08:50 -0500716 return 0;
717}
718
Chris Wilsona6172a82009-02-11 14:26:38 +0000719static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
720{
721 struct drm_info_node *node = (struct drm_info_node *) m->private;
722 struct drm_device *dev = node->minor->dev;
723 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100724 int i, ret;
725
726 ret = mutex_lock_interruptible(&dev->struct_mutex);
727 if (ret)
728 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000729
730 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
731 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
732 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000733 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000734
Chris Wilson6c085a72012-08-20 11:40:46 +0200735 seq_printf(m, "Fence %d, pin count = %d, object = ",
736 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100737 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100738 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100739 else
Chris Wilson05394f32010-11-08 19:18:58 +0000740 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100741 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000742 }
743
Chris Wilson05394f32010-11-08 19:18:58 +0000744 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000745 return 0;
746}
747
Ben Gamari20172632009-02-17 20:08:50 -0500748static int i915_hws_info(struct seq_file *m, void *data)
749{
750 struct drm_info_node *node = (struct drm_info_node *) m->private;
751 struct drm_device *dev = node->minor->dev;
752 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100753 struct intel_ring_buffer *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100754 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100755 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500756
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000757 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100758 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500759 if (hws == NULL)
760 return 0;
761
762 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
763 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
764 i * 4,
765 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
766 }
767 return 0;
768}
769
Daniel Vetterd5442302012-04-27 15:17:40 +0200770static ssize_t
771i915_error_state_write(struct file *filp,
772 const char __user *ubuf,
773 size_t cnt,
774 loff_t *ppos)
775{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300776 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200777 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200778 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200779
780 DRM_DEBUG_DRIVER("Resetting error state\n");
781
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200782 ret = mutex_lock_interruptible(&dev->struct_mutex);
783 if (ret)
784 return ret;
785
Daniel Vetterd5442302012-04-27 15:17:40 +0200786 i915_destroy_error_state(dev);
787 mutex_unlock(&dev->struct_mutex);
788
789 return cnt;
790}
791
792static int i915_error_state_open(struct inode *inode, struct file *file)
793{
794 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200795 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200796
797 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
798 if (!error_priv)
799 return -ENOMEM;
800
801 error_priv->dev = dev;
802
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300803 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200804
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300805 file->private_data = error_priv;
806
807 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200808}
809
810static int i915_error_state_release(struct inode *inode, struct file *file)
811{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300812 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200813
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300814 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200815 kfree(error_priv);
816
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300817 return 0;
818}
819
820static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
821 size_t count, loff_t *pos)
822{
823 struct i915_error_state_file_priv *error_priv = file->private_data;
824 struct drm_i915_error_state_buf error_str;
825 loff_t tmp_pos = 0;
826 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300827 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300828
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300829 ret = i915_error_state_buf_init(&error_str, count, *pos);
830 if (ret)
831 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300832
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300833 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300834 if (ret)
835 goto out;
836
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300837 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
838 error_str.buf,
839 error_str.bytes);
840
841 if (ret_count < 0)
842 ret = ret_count;
843 else
844 *pos = error_str.start + ret_count;
845out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300846 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300847 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200848}
849
850static const struct file_operations i915_error_state_fops = {
851 .owner = THIS_MODULE,
852 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300853 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200854 .write = i915_error_state_write,
855 .llseek = default_llseek,
856 .release = i915_error_state_release,
857};
858
Kees Cook647416f2013-03-10 14:10:06 -0700859static int
860i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200861{
Kees Cook647416f2013-03-10 14:10:06 -0700862 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200863 drm_i915_private_t *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200864 int ret;
865
866 ret = mutex_lock_interruptible(&dev->struct_mutex);
867 if (ret)
868 return ret;
869
Kees Cook647416f2013-03-10 14:10:06 -0700870 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200871 mutex_unlock(&dev->struct_mutex);
872
Kees Cook647416f2013-03-10 14:10:06 -0700873 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200874}
875
Kees Cook647416f2013-03-10 14:10:06 -0700876static int
877i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200878{
Kees Cook647416f2013-03-10 14:10:06 -0700879 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200880 int ret;
881
Mika Kuoppala40633212012-12-04 15:12:00 +0200882 ret = mutex_lock_interruptible(&dev->struct_mutex);
883 if (ret)
884 return ret;
885
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +0200886 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200887 mutex_unlock(&dev->struct_mutex);
888
Kees Cook647416f2013-03-10 14:10:06 -0700889 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200890}
891
Kees Cook647416f2013-03-10 14:10:06 -0700892DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
893 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +0300894 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +0200895
Jesse Barnesf97108d2010-01-29 11:27:07 -0800896static int i915_rstdby_delays(struct seq_file *m, void *unused)
897{
898 struct drm_info_node *node = (struct drm_info_node *) m->private;
899 struct drm_device *dev = node->minor->dev;
900 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700901 u16 crstanddelay;
902 int ret;
903
904 ret = mutex_lock_interruptible(&dev->struct_mutex);
905 if (ret)
906 return ret;
907
908 crstanddelay = I915_READ16(CRSTANDVID);
909
910 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800911
912 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
913
914 return 0;
915}
916
917static int i915_cur_delayinfo(struct seq_file *m, void *unused)
918{
919 struct drm_info_node *node = (struct drm_info_node *) m->private;
920 struct drm_device *dev = node->minor->dev;
921 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100922 int ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800923
Tom O'Rourke5c9669c2013-09-16 14:56:43 -0700924 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
925
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800926 if (IS_GEN5(dev)) {
927 u16 rgvswctl = I915_READ16(MEMSWCTL);
928 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
929
930 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
931 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
932 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
933 MEMSTAT_VID_SHIFT);
934 seq_printf(m, "Current P-state: %d\n",
935 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700936 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800937 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
938 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
939 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300940 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800941 u32 rpupei, rpcurup, rpprevup;
942 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800943 int max_freq;
944
945 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100946 ret = mutex_lock_interruptible(&dev->struct_mutex);
947 if (ret)
948 return ret;
949
Ben Widawskyfcca7922011-04-25 11:23:07 -0700950 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800951
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300952 reqf = I915_READ(GEN6_RPNSWREQ);
953 reqf &= ~GEN6_TURBO_DISABLE;
954 if (IS_HASWELL(dev))
955 reqf >>= 24;
956 else
957 reqf >>= 25;
958 reqf *= GT_FREQUENCY_MULTIPLIER;
959
Jesse Barnesccab5c82011-01-18 15:49:25 -0800960 rpstat = I915_READ(GEN6_RPSTAT1);
961 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
962 rpcurup = I915_READ(GEN6_RP_CUR_UP);
963 rpprevup = I915_READ(GEN6_RP_PREV_UP);
964 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
965 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
966 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800967 if (IS_HASWELL(dev))
968 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
969 else
970 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
971 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800972
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100973 gen6_gt_force_wake_put(dev_priv);
974 mutex_unlock(&dev->struct_mutex);
975
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800976 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800977 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800978 seq_printf(m, "Render p-state ratio: %d\n",
979 (gt_perf_status & 0xff00) >> 8);
980 seq_printf(m, "Render p-state VID: %d\n",
981 gt_perf_status & 0xff);
982 seq_printf(m, "Render p-state limit: %d\n",
983 rp_state_limits & 0xff);
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300984 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800985 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800986 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
987 GEN6_CURICONT_MASK);
988 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
989 GEN6_CURBSYTAVG_MASK);
990 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
991 GEN6_CURBSYTAVG_MASK);
992 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
993 GEN6_CURIAVG_MASK);
994 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
995 GEN6_CURBSYTAVG_MASK);
996 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
997 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800998
999 max_freq = (rp_state_cap & 0xff0000) >> 16;
1000 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001001 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001002
1003 max_freq = (rp_state_cap & 0xff00) >> 8;
1004 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001005 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001006
1007 max_freq = rp_state_cap & 0xff;
1008 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001009 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -07001010
1011 seq_printf(m, "Max overclocked frequency: %dMHz\n",
1012 dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001013 } else if (IS_VALLEYVIEW(dev)) {
1014 u32 freq_sts, val;
1015
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001016 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001017 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001018 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1019 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1020
Jani Nikula64936252013-05-22 15:36:20 +03001021 val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001022 seq_printf(m, "max GPU freq: %d MHz\n",
1023 vlv_gpu_freq(dev_priv->mem_freq, val));
1024
Jani Nikula64936252013-05-22 15:36:20 +03001025 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001026 seq_printf(m, "min GPU freq: %d MHz\n",
1027 vlv_gpu_freq(dev_priv->mem_freq, val));
1028
1029 seq_printf(m, "current GPU freq: %d MHz\n",
1030 vlv_gpu_freq(dev_priv->mem_freq,
1031 (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001032 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001033 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001034 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001035 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001036
1037 return 0;
1038}
1039
1040static int i915_delayfreq_table(struct seq_file *m, void *unused)
1041{
1042 struct drm_info_node *node = (struct drm_info_node *) m->private;
1043 struct drm_device *dev = node->minor->dev;
1044 drm_i915_private_t *dev_priv = dev->dev_private;
1045 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001046 int ret, i;
1047
1048 ret = mutex_lock_interruptible(&dev->struct_mutex);
1049 if (ret)
1050 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001051
1052 for (i = 0; i < 16; i++) {
1053 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001054 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1055 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001056 }
1057
Ben Widawsky616fdb52011-10-05 11:44:54 -07001058 mutex_unlock(&dev->struct_mutex);
1059
Jesse Barnesf97108d2010-01-29 11:27:07 -08001060 return 0;
1061}
1062
1063static inline int MAP_TO_MV(int map)
1064{
1065 return 1250 - (map * 25);
1066}
1067
1068static int i915_inttoext_table(struct seq_file *m, void *unused)
1069{
1070 struct drm_info_node *node = (struct drm_info_node *) m->private;
1071 struct drm_device *dev = node->minor->dev;
1072 drm_i915_private_t *dev_priv = dev->dev_private;
1073 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001074 int ret, i;
1075
1076 ret = mutex_lock_interruptible(&dev->struct_mutex);
1077 if (ret)
1078 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001079
1080 for (i = 1; i <= 32; i++) {
1081 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1082 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1083 }
1084
Ben Widawsky616fdb52011-10-05 11:44:54 -07001085 mutex_unlock(&dev->struct_mutex);
1086
Jesse Barnesf97108d2010-01-29 11:27:07 -08001087 return 0;
1088}
1089
Ben Widawsky4d855292011-12-12 19:34:16 -08001090static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001091{
1092 struct drm_info_node *node = (struct drm_info_node *) m->private;
1093 struct drm_device *dev = node->minor->dev;
1094 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001095 u32 rgvmodectl, rstdbyctl;
1096 u16 crstandvid;
1097 int ret;
1098
1099 ret = mutex_lock_interruptible(&dev->struct_mutex);
1100 if (ret)
1101 return ret;
1102
1103 rgvmodectl = I915_READ(MEMMODECTL);
1104 rstdbyctl = I915_READ(RSTDBYCTL);
1105 crstandvid = I915_READ16(CRSTANDVID);
1106
1107 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001108
1109 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1110 "yes" : "no");
1111 seq_printf(m, "Boost freq: %d\n",
1112 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1113 MEMMODE_BOOST_FREQ_SHIFT);
1114 seq_printf(m, "HW control enabled: %s\n",
1115 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1116 seq_printf(m, "SW control enabled: %s\n",
1117 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1118 seq_printf(m, "Gated voltage change: %s\n",
1119 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1120 seq_printf(m, "Starting frequency: P%d\n",
1121 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001122 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001123 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001124 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1125 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1126 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1127 seq_printf(m, "Render standby enabled: %s\n",
1128 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001129 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001130 switch (rstdbyctl & RSX_STATUS_MASK) {
1131 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001132 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001133 break;
1134 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001135 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001136 break;
1137 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001138 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001139 break;
1140 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001141 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001142 break;
1143 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001144 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001145 break;
1146 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001147 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001148 break;
1149 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001150 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001151 break;
1152 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001153
1154 return 0;
1155}
1156
Ben Widawsky4d855292011-12-12 19:34:16 -08001157static int gen6_drpc_info(struct seq_file *m)
1158{
1159
1160 struct drm_info_node *node = (struct drm_info_node *) m->private;
1161 struct drm_device *dev = node->minor->dev;
1162 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001163 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001164 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001165 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001166
1167 ret = mutex_lock_interruptible(&dev->struct_mutex);
1168 if (ret)
1169 return ret;
1170
Chris Wilson907b28c2013-07-19 20:36:52 +01001171 spin_lock_irq(&dev_priv->uncore.lock);
1172 forcewake_count = dev_priv->uncore.forcewake_count;
1173 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001174
1175 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001176 seq_puts(m, "RC information inaccurate because somebody "
1177 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001178 } else {
1179 /* NB: we cannot use forcewake, else we read the wrong values */
1180 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1181 udelay(10);
1182 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1183 }
1184
1185 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001186 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001187
1188 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1189 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1190 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001191 mutex_lock(&dev_priv->rps.hw_lock);
1192 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1193 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001194
1195 seq_printf(m, "Video Turbo Mode: %s\n",
1196 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1197 seq_printf(m, "HW control enabled: %s\n",
1198 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1199 seq_printf(m, "SW control enabled: %s\n",
1200 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1201 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001202 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001203 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1204 seq_printf(m, "RC6 Enabled: %s\n",
1205 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1206 seq_printf(m, "Deep RC6 Enabled: %s\n",
1207 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1208 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1209 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001210 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001211 switch (gt_core_status & GEN6_RCn_MASK) {
1212 case GEN6_RC0:
1213 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001214 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001215 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001216 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001217 break;
1218 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001219 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001220 break;
1221 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001222 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001223 break;
1224 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001225 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001226 break;
1227 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001228 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001229 break;
1230 }
1231
1232 seq_printf(m, "Core Power Down: %s\n",
1233 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001234
1235 /* Not exactly sure what this is */
1236 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1237 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1238 seq_printf(m, "RC6 residency since boot: %u\n",
1239 I915_READ(GEN6_GT_GFX_RC6));
1240 seq_printf(m, "RC6+ residency since boot: %u\n",
1241 I915_READ(GEN6_GT_GFX_RC6p));
1242 seq_printf(m, "RC6++ residency since boot: %u\n",
1243 I915_READ(GEN6_GT_GFX_RC6pp));
1244
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001245 seq_printf(m, "RC6 voltage: %dmV\n",
1246 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1247 seq_printf(m, "RC6+ voltage: %dmV\n",
1248 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1249 seq_printf(m, "RC6++ voltage: %dmV\n",
1250 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001251 return 0;
1252}
1253
1254static int i915_drpc_info(struct seq_file *m, void *unused)
1255{
1256 struct drm_info_node *node = (struct drm_info_node *) m->private;
1257 struct drm_device *dev = node->minor->dev;
1258
1259 if (IS_GEN6(dev) || IS_GEN7(dev))
1260 return gen6_drpc_info(m);
1261 else
1262 return ironlake_drpc_info(m);
1263}
1264
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001265static int i915_fbc_status(struct seq_file *m, void *unused)
1266{
1267 struct drm_info_node *node = (struct drm_info_node *) m->private;
1268 struct drm_device *dev = node->minor->dev;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001269 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001270
Adam Jacksonee5382a2010-04-23 11:17:39 -04001271 if (!I915_HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001272 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001273 return 0;
1274 }
1275
Adam Jacksonee5382a2010-04-23 11:17:39 -04001276 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001277 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001278 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001279 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001280 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001281 case FBC_OK:
1282 seq_puts(m, "FBC actived, but currently disabled in hardware");
1283 break;
1284 case FBC_UNSUPPORTED:
1285 seq_puts(m, "unsupported by this chipset");
1286 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001287 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001288 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001289 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001290 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001291 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001292 break;
1293 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001294 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001295 break;
1296 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001297 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001298 break;
1299 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001300 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001301 break;
1302 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001303 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001304 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001305 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001306 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001307 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001308 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001309 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001310 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001311 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001312 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001313 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001314 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001315 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001316 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001317 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001318 }
1319 return 0;
1320}
1321
Paulo Zanoni92d44622013-05-31 16:33:24 -03001322static int i915_ips_status(struct seq_file *m, void *unused)
1323{
1324 struct drm_info_node *node = (struct drm_info_node *) m->private;
1325 struct drm_device *dev = node->minor->dev;
1326 struct drm_i915_private *dev_priv = dev->dev_private;
1327
Damien Lespiauf5adf942013-06-24 18:29:34 +01001328 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001329 seq_puts(m, "not supported\n");
1330 return 0;
1331 }
1332
1333 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1334 seq_puts(m, "enabled\n");
1335 else
1336 seq_puts(m, "disabled\n");
1337
1338 return 0;
1339}
1340
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001341static int i915_sr_status(struct seq_file *m, void *unused)
1342{
1343 struct drm_info_node *node = (struct drm_info_node *) m->private;
1344 struct drm_device *dev = node->minor->dev;
1345 drm_i915_private_t *dev_priv = dev->dev_private;
1346 bool sr_enabled = false;
1347
Yuanhan Liu13982612010-12-15 15:42:31 +08001348 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001349 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001350 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001351 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1352 else if (IS_I915GM(dev))
1353 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1354 else if (IS_PINEVIEW(dev))
1355 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1356
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001357 seq_printf(m, "self-refresh: %s\n",
1358 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001359
1360 return 0;
1361}
1362
Jesse Barnes7648fa92010-05-20 14:28:11 -07001363static int i915_emon_status(struct seq_file *m, void *unused)
1364{
1365 struct drm_info_node *node = (struct drm_info_node *) m->private;
1366 struct drm_device *dev = node->minor->dev;
1367 drm_i915_private_t *dev_priv = dev->dev_private;
1368 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001369 int ret;
1370
Chris Wilson582be6b2012-04-30 19:35:02 +01001371 if (!IS_GEN5(dev))
1372 return -ENODEV;
1373
Chris Wilsonde227ef2010-07-03 07:58:38 +01001374 ret = mutex_lock_interruptible(&dev->struct_mutex);
1375 if (ret)
1376 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001377
1378 temp = i915_mch_val(dev_priv);
1379 chipset = i915_chipset_val(dev_priv);
1380 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001381 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001382
1383 seq_printf(m, "GMCH temp: %ld\n", temp);
1384 seq_printf(m, "Chipset power: %ld\n", chipset);
1385 seq_printf(m, "GFX power: %ld\n", gfx);
1386 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1387
1388 return 0;
1389}
1390
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001391static int i915_ring_freq_table(struct seq_file *m, void *unused)
1392{
1393 struct drm_info_node *node = (struct drm_info_node *) m->private;
1394 struct drm_device *dev = node->minor->dev;
1395 drm_i915_private_t *dev_priv = dev->dev_private;
1396 int ret;
1397 int gpu_freq, ia_freq;
1398
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001399 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001400 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001401 return 0;
1402 }
1403
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001404 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1405
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001406 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001407 if (ret)
1408 return ret;
1409
Damien Lespiau267f0c92013-06-24 22:59:48 +01001410 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001411
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001412 for (gpu_freq = dev_priv->rps.min_delay;
1413 gpu_freq <= dev_priv->rps.max_delay;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001414 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001415 ia_freq = gpu_freq;
1416 sandybridge_pcode_read(dev_priv,
1417 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1418 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001419 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1420 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1421 ((ia_freq >> 0) & 0xff) * 100,
1422 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001423 }
1424
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001425 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001426
1427 return 0;
1428}
1429
Jesse Barnes7648fa92010-05-20 14:28:11 -07001430static int i915_gfxec(struct seq_file *m, void *unused)
1431{
1432 struct drm_info_node *node = (struct drm_info_node *) m->private;
1433 struct drm_device *dev = node->minor->dev;
1434 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001435 int ret;
1436
1437 ret = mutex_lock_interruptible(&dev->struct_mutex);
1438 if (ret)
1439 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001440
1441 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1442
Ben Widawsky616fdb52011-10-05 11:44:54 -07001443 mutex_unlock(&dev->struct_mutex);
1444
Jesse Barnes7648fa92010-05-20 14:28:11 -07001445 return 0;
1446}
1447
Chris Wilson44834a62010-08-19 16:09:23 +01001448static int i915_opregion(struct seq_file *m, void *unused)
1449{
1450 struct drm_info_node *node = (struct drm_info_node *) m->private;
1451 struct drm_device *dev = node->minor->dev;
1452 drm_i915_private_t *dev_priv = dev->dev_private;
1453 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001454 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001455 int ret;
1456
Daniel Vetter0d38f002012-04-21 22:49:10 +02001457 if (data == NULL)
1458 return -ENOMEM;
1459
Chris Wilson44834a62010-08-19 16:09:23 +01001460 ret = mutex_lock_interruptible(&dev->struct_mutex);
1461 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001462 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001463
Daniel Vetter0d38f002012-04-21 22:49:10 +02001464 if (opregion->header) {
1465 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1466 seq_write(m, data, OPREGION_SIZE);
1467 }
Chris Wilson44834a62010-08-19 16:09:23 +01001468
1469 mutex_unlock(&dev->struct_mutex);
1470
Daniel Vetter0d38f002012-04-21 22:49:10 +02001471out:
1472 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001473 return 0;
1474}
1475
Chris Wilson37811fc2010-08-25 22:45:57 +01001476static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1477{
1478 struct drm_info_node *node = (struct drm_info_node *) m->private;
1479 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001480 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001481 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001482
Daniel Vetter4520f532013-10-09 09:18:51 +02001483#ifdef CONFIG_DRM_I915_FBDEV
1484 struct drm_i915_private *dev_priv = dev->dev_private;
1485 int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001486 if (ret)
1487 return ret;
1488
1489 ifbdev = dev_priv->fbdev;
1490 fb = to_intel_framebuffer(ifbdev->helper.fb);
1491
Daniel Vetter623f9782012-12-11 16:21:38 +01001492 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001493 fb->base.width,
1494 fb->base.height,
1495 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001496 fb->base.bits_per_pixel,
1497 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001498 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001499 seq_putc(m, '\n');
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001500 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter4520f532013-10-09 09:18:51 +02001501#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001502
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001503 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001504 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001505 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001506 continue;
1507
Daniel Vetter623f9782012-12-11 16:21:38 +01001508 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001509 fb->base.width,
1510 fb->base.height,
1511 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001512 fb->base.bits_per_pixel,
1513 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001514 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001515 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001516 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001517 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001518
1519 return 0;
1520}
1521
Ben Widawskye76d3632011-03-19 18:14:29 -07001522static int i915_context_status(struct seq_file *m, void *unused)
1523{
1524 struct drm_info_node *node = (struct drm_info_node *) m->private;
1525 struct drm_device *dev = node->minor->dev;
1526 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskya168c292013-02-14 15:05:12 -08001527 struct intel_ring_buffer *ring;
Ben Widawskya33afea2013-09-17 21:12:45 -07001528 struct i915_hw_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001529 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001530
1531 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1532 if (ret)
1533 return ret;
1534
Daniel Vetter3e373942012-11-02 19:55:04 +01001535 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001536 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001537 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001538 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001539 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001540
Daniel Vetter3e373942012-11-02 19:55:04 +01001541 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001542 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001543 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001544 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001545 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001546
Ben Widawskya33afea2013-09-17 21:12:45 -07001547 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1548 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001549 describe_ctx(m, ctx);
Ben Widawskya33afea2013-09-17 21:12:45 -07001550 for_each_ring(ring, dev_priv, i)
1551 if (ring->default_context == ctx)
1552 seq_printf(m, "(default context %s) ", ring->name);
1553
1554 describe_obj(m, ctx->obj);
1555 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001556 }
1557
Ben Widawskye76d3632011-03-19 18:14:29 -07001558 mutex_unlock(&dev->mode_config.mutex);
1559
1560 return 0;
1561}
1562
Ben Widawsky6d794d42011-04-25 11:25:56 -07001563static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1564{
1565 struct drm_info_node *node = (struct drm_info_node *) m->private;
1566 struct drm_device *dev = node->minor->dev;
1567 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001568 unsigned forcewake_count;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001569
Chris Wilson907b28c2013-07-19 20:36:52 +01001570 spin_lock_irq(&dev_priv->uncore.lock);
1571 forcewake_count = dev_priv->uncore.forcewake_count;
1572 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001573
1574 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001575
1576 return 0;
1577}
1578
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001579static const char *swizzle_string(unsigned swizzle)
1580{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001581 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001582 case I915_BIT_6_SWIZZLE_NONE:
1583 return "none";
1584 case I915_BIT_6_SWIZZLE_9:
1585 return "bit9";
1586 case I915_BIT_6_SWIZZLE_9_10:
1587 return "bit9/bit10";
1588 case I915_BIT_6_SWIZZLE_9_11:
1589 return "bit9/bit11";
1590 case I915_BIT_6_SWIZZLE_9_10_11:
1591 return "bit9/bit10/bit11";
1592 case I915_BIT_6_SWIZZLE_9_17:
1593 return "bit9/bit17";
1594 case I915_BIT_6_SWIZZLE_9_10_17:
1595 return "bit9/bit10/bit17";
1596 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001597 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001598 }
1599
1600 return "bug";
1601}
1602
1603static int i915_swizzle_info(struct seq_file *m, void *data)
1604{
1605 struct drm_info_node *node = (struct drm_info_node *) m->private;
1606 struct drm_device *dev = node->minor->dev;
1607 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001608 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001609
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001610 ret = mutex_lock_interruptible(&dev->struct_mutex);
1611 if (ret)
1612 return ret;
1613
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001614 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1615 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1616 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1617 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1618
1619 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1620 seq_printf(m, "DDC = 0x%08x\n",
1621 I915_READ(DCC));
1622 seq_printf(m, "C0DRB3 = 0x%04x\n",
1623 I915_READ16(C0DRB3));
1624 seq_printf(m, "C1DRB3 = 0x%04x\n",
1625 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001626 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001627 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1628 I915_READ(MAD_DIMM_C0));
1629 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1630 I915_READ(MAD_DIMM_C1));
1631 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1632 I915_READ(MAD_DIMM_C2));
1633 seq_printf(m, "TILECTL = 0x%08x\n",
1634 I915_READ(TILECTL));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001635 if (IS_GEN8(dev))
1636 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1637 I915_READ(GAMTARBMODE));
1638 else
1639 seq_printf(m, "ARB_MODE = 0x%08x\n",
1640 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001641 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1642 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001643 }
1644 mutex_unlock(&dev->struct_mutex);
1645
1646 return 0;
1647}
1648
Ben Widawsky77df6772013-11-02 21:07:30 -07001649static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001650{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001651 struct drm_i915_private *dev_priv = dev->dev_private;
1652 struct intel_ring_buffer *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07001653 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1654 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001655
Ben Widawsky77df6772013-11-02 21:07:30 -07001656 if (!ppgtt)
1657 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001658
Ben Widawsky77df6772013-11-02 21:07:30 -07001659 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
1660 seq_printf(m, "Page tables: %d\n", ppgtt->num_pt_pages);
1661 for_each_ring(ring, dev_priv, unused) {
1662 seq_printf(m, "%s\n", ring->name);
1663 for (i = 0; i < 4; i++) {
1664 u32 offset = 0x270 + i * 8;
1665 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
1666 pdp <<= 32;
1667 pdp |= I915_READ(ring->mmio_base + offset);
1668 for (i = 0; i < 4; i++)
1669 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
1670 }
1671 }
1672}
1673
1674static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
1675{
1676 struct drm_i915_private *dev_priv = dev->dev_private;
1677 struct intel_ring_buffer *ring;
1678 int i;
1679
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001680 if (INTEL_INFO(dev)->gen == 6)
1681 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1682
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001683 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001684 seq_printf(m, "%s\n", ring->name);
1685 if (INTEL_INFO(dev)->gen == 7)
1686 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1687 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1688 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1689 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1690 }
1691 if (dev_priv->mm.aliasing_ppgtt) {
1692 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1693
Damien Lespiau267f0c92013-06-24 22:59:48 +01001694 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001695 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1696 }
1697 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07001698}
1699
1700static int i915_ppgtt_info(struct seq_file *m, void *data)
1701{
1702 struct drm_info_node *node = (struct drm_info_node *) m->private;
1703 struct drm_device *dev = node->minor->dev;
1704
1705 int ret = mutex_lock_interruptible(&dev->struct_mutex);
1706 if (ret)
1707 return ret;
1708
1709 if (INTEL_INFO(dev)->gen >= 8)
1710 gen8_ppgtt_info(m, dev);
1711 else if (INTEL_INFO(dev)->gen >= 6)
1712 gen6_ppgtt_info(m, dev);
1713
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001714 mutex_unlock(&dev->struct_mutex);
1715
1716 return 0;
1717}
1718
Jesse Barnes57f350b2012-03-28 13:39:25 -07001719static int i915_dpio_info(struct seq_file *m, void *data)
1720{
1721 struct drm_info_node *node = (struct drm_info_node *) m->private;
1722 struct drm_device *dev = node->minor->dev;
1723 struct drm_i915_private *dev_priv = dev->dev_private;
1724 int ret;
1725
1726
1727 if (!IS_VALLEYVIEW(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001728 seq_puts(m, "unsupported\n");
Jesse Barnes57f350b2012-03-28 13:39:25 -07001729 return 0;
1730 }
1731
Daniel Vetter09153002012-12-12 14:06:44 +01001732 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001733 if (ret)
1734 return ret;
1735
1736 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1737
1738 seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001739 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001740 seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001741 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001742
1743 seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001744 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001745 seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001746 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001747
1748 seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001749 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001750 seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001751 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001752
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03001753 seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001754 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_A));
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03001755 seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001756 vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001757
1758 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001759 vlv_dpio_read(dev_priv, PIPE_A, DPIO_FASTCLK_DISABLE));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001760
Daniel Vetter09153002012-12-12 14:06:44 +01001761 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001762
1763 return 0;
1764}
1765
Ben Widawsky63573eb2013-07-04 11:02:07 -07001766static int i915_llc(struct seq_file *m, void *data)
1767{
1768 struct drm_info_node *node = (struct drm_info_node *) m->private;
1769 struct drm_device *dev = node->minor->dev;
1770 struct drm_i915_private *dev_priv = dev->dev_private;
1771
1772 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1773 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1774 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1775
1776 return 0;
1777}
1778
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001779static int i915_edp_psr_status(struct seq_file *m, void *data)
1780{
1781 struct drm_info_node *node = m->private;
1782 struct drm_device *dev = node->minor->dev;
1783 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001784 u32 psrperf = 0;
1785 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001786
Rodrigo Vivia031d702013-10-03 16:15:06 -03001787 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
1788 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001789
Rodrigo Vivia031d702013-10-03 16:15:06 -03001790 enabled = HAS_PSR(dev) &&
1791 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
1792 seq_printf(m, "Enabled: %s\n", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001793
Rodrigo Vivia031d702013-10-03 16:15:06 -03001794 if (HAS_PSR(dev))
1795 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
1796 EDP_PSR_PERF_CNT_MASK;
1797 seq_printf(m, "Performance_Counter: %u\n", psrperf);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001798
1799 return 0;
1800}
1801
Jesse Barnesec013e72013-08-20 10:29:23 +01001802static int i915_energy_uJ(struct seq_file *m, void *data)
1803{
1804 struct drm_info_node *node = m->private;
1805 struct drm_device *dev = node->minor->dev;
1806 struct drm_i915_private *dev_priv = dev->dev_private;
1807 u64 power;
1808 u32 units;
1809
1810 if (INTEL_INFO(dev)->gen < 6)
1811 return -ENODEV;
1812
1813 rdmsrl(MSR_RAPL_POWER_UNIT, power);
1814 power = (power & 0x1f00) >> 8;
1815 units = 1000000 / (1 << power); /* convert to uJ */
1816 power = I915_READ(MCH_SECP_NRG_STTS);
1817 power *= units;
1818
1819 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03001820
1821 return 0;
1822}
1823
1824static int i915_pc8_status(struct seq_file *m, void *unused)
1825{
1826 struct drm_info_node *node = (struct drm_info_node *) m->private;
1827 struct drm_device *dev = node->minor->dev;
1828 struct drm_i915_private *dev_priv = dev->dev_private;
1829
1830 if (!IS_HASWELL(dev)) {
1831 seq_puts(m, "not supported\n");
1832 return 0;
1833 }
1834
1835 mutex_lock(&dev_priv->pc8.lock);
1836 seq_printf(m, "Requirements met: %s\n",
1837 yesno(dev_priv->pc8.requirements_met));
1838 seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
1839 seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
1840 seq_printf(m, "IRQs disabled: %s\n",
1841 yesno(dev_priv->pc8.irqs_disabled));
1842 seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
1843 mutex_unlock(&dev_priv->pc8.lock);
1844
Jesse Barnesec013e72013-08-20 10:29:23 +01001845 return 0;
1846}
1847
Damien Lespiau07144422013-10-15 18:55:40 +01001848struct pipe_crc_info {
1849 const char *name;
1850 struct drm_device *dev;
1851 enum pipe pipe;
1852};
1853
1854static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001855{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001856 struct pipe_crc_info *info = inode->i_private;
1857 struct drm_i915_private *dev_priv = info->dev->dev_private;
1858 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
1859
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001860 spin_lock_irq(&pipe_crc->lock);
1861
1862 if (pipe_crc->opened) {
1863 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001864 return -EBUSY; /* already open */
1865 }
1866
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001867 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01001868 filep->private_data = inode->i_private;
1869
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001870 spin_unlock_irq(&pipe_crc->lock);
1871
Damien Lespiau07144422013-10-15 18:55:40 +01001872 return 0;
1873}
1874
1875static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
1876{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001877 struct pipe_crc_info *info = inode->i_private;
1878 struct drm_i915_private *dev_priv = info->dev->dev_private;
1879 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
1880
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001881 spin_lock_irq(&pipe_crc->lock);
1882 pipe_crc->opened = false;
1883 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001884
Damien Lespiau07144422013-10-15 18:55:40 +01001885 return 0;
1886}
1887
1888/* (6 fields, 8 chars each, space separated (5) + '\n') */
1889#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
1890/* account for \'0' */
1891#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
1892
1893static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
1894{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001895 assert_spin_locked(&pipe_crc->lock);
1896 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
1897 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01001898}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001899
Damien Lespiau07144422013-10-15 18:55:40 +01001900static ssize_t
1901i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
1902 loff_t *pos)
1903{
1904 struct pipe_crc_info *info = filep->private_data;
1905 struct drm_device *dev = info->dev;
1906 struct drm_i915_private *dev_priv = dev->dev_private;
1907 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
1908 char buf[PIPE_CRC_BUFFER_LEN];
1909 int head, tail, n_entries, n;
1910 ssize_t bytes_read;
1911
1912 /*
1913 * Don't allow user space to provide buffers not big enough to hold
1914 * a line of data.
1915 */
1916 if (count < PIPE_CRC_LINE_LEN)
1917 return -EINVAL;
1918
1919 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
1920 return 0;
1921
1922 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001923 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001924 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001925 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01001926
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001927 if (filep->f_flags & O_NONBLOCK) {
1928 spin_unlock_irq(&pipe_crc->lock);
1929 return -EAGAIN;
1930 }
1931
1932 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
1933 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
1934 if (ret) {
1935 spin_unlock_irq(&pipe_crc->lock);
1936 return ret;
1937 }
Damien Lespiau07144422013-10-15 18:55:40 +01001938 }
1939
1940 /* We now have one or more entries to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001941 head = pipe_crc->head;
1942 tail = pipe_crc->tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001943 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
1944 count / PIPE_CRC_LINE_LEN);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001945 spin_unlock_irq(&pipe_crc->lock);
1946
Damien Lespiau07144422013-10-15 18:55:40 +01001947 bytes_read = 0;
1948 n = 0;
1949 do {
1950 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
1951 int ret;
1952
1953 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
1954 "%8u %8x %8x %8x %8x %8x\n",
1955 entry->frame, entry->crc[0],
1956 entry->crc[1], entry->crc[2],
1957 entry->crc[3], entry->crc[4]);
1958
1959 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
1960 buf, PIPE_CRC_LINE_LEN);
1961 if (ret == PIPE_CRC_LINE_LEN)
1962 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001963
1964 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
1965 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiau07144422013-10-15 18:55:40 +01001966 n++;
1967 } while (--n_entries);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001968
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001969 spin_lock_irq(&pipe_crc->lock);
1970 pipe_crc->tail = tail;
1971 spin_unlock_irq(&pipe_crc->lock);
1972
Damien Lespiau07144422013-10-15 18:55:40 +01001973 return bytes_read;
1974}
1975
1976static const struct file_operations i915_pipe_crc_fops = {
1977 .owner = THIS_MODULE,
1978 .open = i915_pipe_crc_open,
1979 .read = i915_pipe_crc_read,
1980 .release = i915_pipe_crc_release,
1981};
1982
1983static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
1984 {
1985 .name = "i915_pipe_A_crc",
1986 .pipe = PIPE_A,
1987 },
1988 {
1989 .name = "i915_pipe_B_crc",
1990 .pipe = PIPE_B,
1991 },
1992 {
1993 .name = "i915_pipe_C_crc",
1994 .pipe = PIPE_C,
1995 },
1996};
1997
1998static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
1999 enum pipe pipe)
2000{
2001 struct drm_device *dev = minor->dev;
2002 struct dentry *ent;
2003 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2004
2005 info->dev = dev;
2006 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2007 &i915_pipe_crc_fops);
2008 if (IS_ERR(ent))
2009 return PTR_ERR(ent);
2010
2011 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002012}
2013
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002014static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002015 "none",
2016 "plane1",
2017 "plane2",
2018 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002019 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02002020 "TV",
2021 "DP-B",
2022 "DP-C",
2023 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01002024 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02002025};
2026
2027static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2028{
2029 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2030 return pipe_crc_sources[source];
2031}
2032
Damien Lespiaubd9db022013-10-15 18:55:36 +01002033static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02002034{
2035 struct drm_device *dev = m->private;
2036 struct drm_i915_private *dev_priv = dev->dev_private;
2037 int i;
2038
2039 for (i = 0; i < I915_MAX_PIPES; i++)
2040 seq_printf(m, "%c %s\n", pipe_name(i),
2041 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2042
2043 return 0;
2044}
2045
Damien Lespiaubd9db022013-10-15 18:55:36 +01002046static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02002047{
2048 struct drm_device *dev = inode->i_private;
2049
Damien Lespiaubd9db022013-10-15 18:55:36 +01002050 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02002051}
2052
Daniel Vetter46a19182013-11-01 10:50:20 +01002053static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02002054 uint32_t *val)
2055{
Daniel Vetter46a19182013-11-01 10:50:20 +01002056 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2057 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2058
2059 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02002060 case INTEL_PIPE_CRC_SOURCE_PIPE:
2061 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2062 break;
2063 case INTEL_PIPE_CRC_SOURCE_NONE:
2064 *val = 0;
2065 break;
2066 default:
2067 return -EINVAL;
2068 }
2069
2070 return 0;
2071}
2072
Daniel Vetter46a19182013-11-01 10:50:20 +01002073static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2074 enum intel_pipe_crc_source *source)
2075{
2076 struct intel_encoder *encoder;
2077 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01002078 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01002079 int ret = 0;
2080
2081 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2082
2083 mutex_lock(&dev->mode_config.mutex);
2084 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2085 base.head) {
2086 if (!encoder->base.crtc)
2087 continue;
2088
2089 crtc = to_intel_crtc(encoder->base.crtc);
2090
2091 if (crtc->pipe != pipe)
2092 continue;
2093
2094 switch (encoder->type) {
2095 case INTEL_OUTPUT_TVOUT:
2096 *source = INTEL_PIPE_CRC_SOURCE_TV;
2097 break;
2098 case INTEL_OUTPUT_DISPLAYPORT:
2099 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01002100 dig_port = enc_to_dig_port(&encoder->base);
2101 switch (dig_port->port) {
2102 case PORT_B:
2103 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2104 break;
2105 case PORT_C:
2106 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2107 break;
2108 case PORT_D:
2109 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2110 break;
2111 default:
2112 WARN(1, "nonexisting DP port %c\n",
2113 port_name(dig_port->port));
2114 break;
2115 }
Daniel Vetter46a19182013-11-01 10:50:20 +01002116 break;
2117 }
2118 }
2119 mutex_unlock(&dev->mode_config.mutex);
2120
2121 return ret;
2122}
2123
2124static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2125 enum pipe pipe,
2126 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002127 uint32_t *val)
2128{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002129 struct drm_i915_private *dev_priv = dev->dev_private;
2130 bool need_stable_symbols = false;
2131
Daniel Vetter46a19182013-11-01 10:50:20 +01002132 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2133 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2134 if (ret)
2135 return ret;
2136 }
2137
2138 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02002139 case INTEL_PIPE_CRC_SOURCE_PIPE:
2140 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2141 break;
2142 case INTEL_PIPE_CRC_SOURCE_DP_B:
2143 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002144 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002145 break;
2146 case INTEL_PIPE_CRC_SOURCE_DP_C:
2147 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002148 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002149 break;
2150 case INTEL_PIPE_CRC_SOURCE_NONE:
2151 *val = 0;
2152 break;
2153 default:
2154 return -EINVAL;
2155 }
2156
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002157 /*
2158 * When the pipe CRC tap point is after the transcoders we need
2159 * to tweak symbol-level features to produce a deterministic series of
2160 * symbols for a given frame. We need to reset those features only once
2161 * a frame (instead of every nth symbol):
2162 * - DC-balance: used to ensure a better clock recovery from the data
2163 * link (SDVO)
2164 * - DisplayPort scrambling: used for EMI reduction
2165 */
2166 if (need_stable_symbols) {
2167 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2168
2169 WARN_ON(!IS_G4X(dev));
2170
2171 tmp |= DC_BALANCE_RESET_VLV;
2172 if (pipe == PIPE_A)
2173 tmp |= PIPE_A_SCRAMBLE_RESET;
2174 else
2175 tmp |= PIPE_B_SCRAMBLE_RESET;
2176
2177 I915_WRITE(PORT_DFT2_G4X, tmp);
2178 }
2179
Daniel Vetter7ac01292013-10-18 16:37:06 +02002180 return 0;
2181}
2182
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002183static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01002184 enum pipe pipe,
2185 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002186 uint32_t *val)
2187{
Daniel Vetter84093602013-11-01 10:50:21 +01002188 struct drm_i915_private *dev_priv = dev->dev_private;
2189 bool need_stable_symbols = false;
2190
Daniel Vetter46a19182013-11-01 10:50:20 +01002191 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2192 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2193 if (ret)
2194 return ret;
2195 }
2196
2197 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002198 case INTEL_PIPE_CRC_SOURCE_PIPE:
2199 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2200 break;
2201 case INTEL_PIPE_CRC_SOURCE_TV:
2202 if (!SUPPORTS_TV(dev))
2203 return -EINVAL;
2204 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2205 break;
2206 case INTEL_PIPE_CRC_SOURCE_DP_B:
2207 if (!IS_G4X(dev))
2208 return -EINVAL;
2209 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002210 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002211 break;
2212 case INTEL_PIPE_CRC_SOURCE_DP_C:
2213 if (!IS_G4X(dev))
2214 return -EINVAL;
2215 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002216 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002217 break;
2218 case INTEL_PIPE_CRC_SOURCE_DP_D:
2219 if (!IS_G4X(dev))
2220 return -EINVAL;
2221 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002222 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002223 break;
2224 case INTEL_PIPE_CRC_SOURCE_NONE:
2225 *val = 0;
2226 break;
2227 default:
2228 return -EINVAL;
2229 }
2230
Daniel Vetter84093602013-11-01 10:50:21 +01002231 /*
2232 * When the pipe CRC tap point is after the transcoders we need
2233 * to tweak symbol-level features to produce a deterministic series of
2234 * symbols for a given frame. We need to reset those features only once
2235 * a frame (instead of every nth symbol):
2236 * - DC-balance: used to ensure a better clock recovery from the data
2237 * link (SDVO)
2238 * - DisplayPort scrambling: used for EMI reduction
2239 */
2240 if (need_stable_symbols) {
2241 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2242
2243 WARN_ON(!IS_G4X(dev));
2244
2245 I915_WRITE(PORT_DFT_I9XX,
2246 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2247
2248 if (pipe == PIPE_A)
2249 tmp |= PIPE_A_SCRAMBLE_RESET;
2250 else
2251 tmp |= PIPE_B_SCRAMBLE_RESET;
2252
2253 I915_WRITE(PORT_DFT2_G4X, tmp);
2254 }
2255
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002256 return 0;
2257}
2258
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002259static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
2260 enum pipe pipe)
2261{
2262 struct drm_i915_private *dev_priv = dev->dev_private;
2263 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2264
2265 if (pipe == PIPE_A)
2266 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2267 else
2268 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2269 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
2270 tmp &= ~DC_BALANCE_RESET_VLV;
2271 I915_WRITE(PORT_DFT2_G4X, tmp);
2272
2273}
2274
Daniel Vetter84093602013-11-01 10:50:21 +01002275static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
2276 enum pipe pipe)
2277{
2278 struct drm_i915_private *dev_priv = dev->dev_private;
2279 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2280
2281 if (pipe == PIPE_A)
2282 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2283 else
2284 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2285 I915_WRITE(PORT_DFT2_G4X, tmp);
2286
2287 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
2288 I915_WRITE(PORT_DFT_I9XX,
2289 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
2290 }
2291}
2292
Daniel Vetter46a19182013-11-01 10:50:20 +01002293static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002294 uint32_t *val)
2295{
Daniel Vetter46a19182013-11-01 10:50:20 +01002296 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2297 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2298
2299 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002300 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2301 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
2302 break;
2303 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2304 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
2305 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002306 case INTEL_PIPE_CRC_SOURCE_PIPE:
2307 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
2308 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002309 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002310 *val = 0;
2311 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002312 default:
2313 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002314 }
2315
2316 return 0;
2317}
2318
Daniel Vetter46a19182013-11-01 10:50:20 +01002319static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002320 uint32_t *val)
2321{
Daniel Vetter46a19182013-11-01 10:50:20 +01002322 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2323 *source = INTEL_PIPE_CRC_SOURCE_PF;
2324
2325 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002326 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2327 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
2328 break;
2329 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2330 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
2331 break;
2332 case INTEL_PIPE_CRC_SOURCE_PF:
2333 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
2334 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002335 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002336 *val = 0;
2337 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002338 default:
2339 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002340 }
2341
2342 return 0;
2343}
2344
Daniel Vetter926321d2013-10-16 13:30:34 +02002345static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
2346 enum intel_pipe_crc_source source)
2347{
2348 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01002349 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Daniel Vetter926321d2013-10-16 13:30:34 +02002350 u32 val;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002351 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02002352
Damien Lespiaucc3da172013-10-15 18:55:31 +01002353 if (pipe_crc->source == source)
2354 return 0;
2355
Damien Lespiauae676fc2013-10-15 18:55:32 +01002356 /* forbid changing the source without going back to 'none' */
2357 if (pipe_crc->source && source)
2358 return -EINVAL;
2359
Daniel Vetter52f843f2013-10-21 17:26:38 +02002360 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002361 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02002362 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01002363 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02002364 else if (IS_VALLEYVIEW(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002365 ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002366 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002367 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002368 else
Daniel Vetter46a19182013-11-01 10:50:20 +01002369 ret = ivb_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002370
2371 if (ret != 0)
2372 return ret;
2373
Damien Lespiau4b584362013-10-15 18:55:33 +01002374 /* none -> real source transition */
2375 if (source) {
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002376 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
2377 pipe_name(pipe), pipe_crc_source_name(source));
2378
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002379 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
2380 INTEL_PIPE_CRC_ENTRIES_NR,
2381 GFP_KERNEL);
2382 if (!pipe_crc->entries)
2383 return -ENOMEM;
2384
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002385 spin_lock_irq(&pipe_crc->lock);
2386 pipe_crc->head = 0;
2387 pipe_crc->tail = 0;
2388 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01002389 }
2390
Damien Lespiaucc3da172013-10-15 18:55:31 +01002391 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02002392
Daniel Vetter926321d2013-10-16 13:30:34 +02002393 I915_WRITE(PIPE_CRC_CTL(pipe), val);
2394 POSTING_READ(PIPE_CRC_CTL(pipe));
2395
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002396 /* real source -> none transition */
2397 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002398 struct intel_pipe_crc_entry *entries;
2399
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002400 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
2401 pipe_name(pipe));
2402
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02002403 intel_wait_for_vblank(dev, pipe);
2404
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002405 spin_lock_irq(&pipe_crc->lock);
2406 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002407 pipe_crc->entries = NULL;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002408 spin_unlock_irq(&pipe_crc->lock);
2409
2410 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01002411
2412 if (IS_G4X(dev))
2413 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002414 else if (IS_VALLEYVIEW(dev))
2415 vlv_undo_pipe_scramble_reset(dev, pipe);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002416 }
2417
Daniel Vetter926321d2013-10-16 13:30:34 +02002418 return 0;
2419}
2420
2421/*
2422 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002423 * command: wsp* object wsp+ name wsp+ source wsp*
2424 * object: 'pipe'
2425 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02002426 * source: (none | plane1 | plane2 | pf)
2427 * wsp: (#0x20 | #0x9 | #0xA)+
2428 *
2429 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002430 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
2431 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02002432 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01002433static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02002434{
2435 int n_words = 0;
2436
2437 while (*buf) {
2438 char *end;
2439
2440 /* skip leading white space */
2441 buf = skip_spaces(buf);
2442 if (!*buf)
2443 break; /* end of buffer */
2444
2445 /* find end of word */
2446 for (end = buf; *end && !isspace(*end); end++)
2447 ;
2448
2449 if (n_words == max_words) {
2450 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
2451 max_words);
2452 return -EINVAL; /* ran out of words[] before bytes */
2453 }
2454
2455 if (*end)
2456 *end++ = '\0';
2457 words[n_words++] = buf;
2458 buf = end;
2459 }
2460
2461 return n_words;
2462}
2463
Damien Lespiaub94dec82013-10-15 18:55:35 +01002464enum intel_pipe_crc_object {
2465 PIPE_CRC_OBJECT_PIPE,
2466};
2467
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002468static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002469 "pipe",
2470};
2471
2472static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01002473display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01002474{
2475 int i;
2476
2477 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
2478 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01002479 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002480 return 0;
2481 }
2482
2483 return -EINVAL;
2484}
2485
Damien Lespiaubd9db022013-10-15 18:55:36 +01002486static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02002487{
2488 const char name = buf[0];
2489
2490 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
2491 return -EINVAL;
2492
2493 *pipe = name - 'A';
2494
2495 return 0;
2496}
2497
2498static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01002499display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02002500{
2501 int i;
2502
2503 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
2504 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01002505 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02002506 return 0;
2507 }
2508
2509 return -EINVAL;
2510}
2511
Damien Lespiaubd9db022013-10-15 18:55:36 +01002512static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02002513{
Damien Lespiaub94dec82013-10-15 18:55:35 +01002514#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02002515 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002516 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02002517 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002518 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02002519 enum intel_pipe_crc_source source;
2520
Damien Lespiaubd9db022013-10-15 18:55:36 +01002521 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01002522 if (n_words != N_WORDS) {
2523 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
2524 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02002525 return -EINVAL;
2526 }
2527
Damien Lespiaubd9db022013-10-15 18:55:36 +01002528 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002529 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02002530 return -EINVAL;
2531 }
2532
Damien Lespiaubd9db022013-10-15 18:55:36 +01002533 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002534 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
2535 return -EINVAL;
2536 }
2537
Damien Lespiaubd9db022013-10-15 18:55:36 +01002538 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002539 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02002540 return -EINVAL;
2541 }
2542
2543 return pipe_crc_set_source(dev, pipe, source);
2544}
2545
Damien Lespiaubd9db022013-10-15 18:55:36 +01002546static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
2547 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02002548{
2549 struct seq_file *m = file->private_data;
2550 struct drm_device *dev = m->private;
2551 char *tmpbuf;
2552 int ret;
2553
2554 if (len == 0)
2555 return 0;
2556
2557 if (len > PAGE_SIZE - 1) {
2558 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
2559 PAGE_SIZE);
2560 return -E2BIG;
2561 }
2562
2563 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
2564 if (!tmpbuf)
2565 return -ENOMEM;
2566
2567 if (copy_from_user(tmpbuf, ubuf, len)) {
2568 ret = -EFAULT;
2569 goto out;
2570 }
2571 tmpbuf[len] = '\0';
2572
Damien Lespiaubd9db022013-10-15 18:55:36 +01002573 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02002574
2575out:
2576 kfree(tmpbuf);
2577 if (ret < 0)
2578 return ret;
2579
2580 *offp += len;
2581 return len;
2582}
2583
Damien Lespiaubd9db022013-10-15 18:55:36 +01002584static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002585 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01002586 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02002587 .read = seq_read,
2588 .llseek = seq_lseek,
2589 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01002590 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02002591};
2592
Kees Cook647416f2013-03-10 14:10:06 -07002593static int
2594i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002595{
Kees Cook647416f2013-03-10 14:10:06 -07002596 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002597 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002598
Kees Cook647416f2013-03-10 14:10:06 -07002599 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002600
Kees Cook647416f2013-03-10 14:10:06 -07002601 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002602}
2603
Kees Cook647416f2013-03-10 14:10:06 -07002604static int
2605i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002606{
Kees Cook647416f2013-03-10 14:10:06 -07002607 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002608
Kees Cook647416f2013-03-10 14:10:06 -07002609 DRM_INFO("Manually setting wedged to %llu\n", val);
Chris Wilson527f9e92010-11-11 01:16:58 +00002610 i915_handle_error(dev, val);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002611
Kees Cook647416f2013-03-10 14:10:06 -07002612 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002613}
2614
Kees Cook647416f2013-03-10 14:10:06 -07002615DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
2616 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002617 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002618
Kees Cook647416f2013-03-10 14:10:06 -07002619static int
2620i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002621{
Kees Cook647416f2013-03-10 14:10:06 -07002622 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002623 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002624
Kees Cook647416f2013-03-10 14:10:06 -07002625 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002626
Kees Cook647416f2013-03-10 14:10:06 -07002627 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002628}
2629
Kees Cook647416f2013-03-10 14:10:06 -07002630static int
2631i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002632{
Kees Cook647416f2013-03-10 14:10:06 -07002633 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002634 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002635 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002636
Kees Cook647416f2013-03-10 14:10:06 -07002637 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002638
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002639 ret = mutex_lock_interruptible(&dev->struct_mutex);
2640 if (ret)
2641 return ret;
2642
Daniel Vetter99584db2012-11-14 17:14:04 +01002643 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002644 mutex_unlock(&dev->struct_mutex);
2645
Kees Cook647416f2013-03-10 14:10:06 -07002646 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002647}
2648
Kees Cook647416f2013-03-10 14:10:06 -07002649DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
2650 i915_ring_stop_get, i915_ring_stop_set,
2651 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02002652
Chris Wilson094f9a52013-09-25 17:34:55 +01002653static int
2654i915_ring_missed_irq_get(void *data, u64 *val)
2655{
2656 struct drm_device *dev = data;
2657 struct drm_i915_private *dev_priv = dev->dev_private;
2658
2659 *val = dev_priv->gpu_error.missed_irq_rings;
2660 return 0;
2661}
2662
2663static int
2664i915_ring_missed_irq_set(void *data, u64 val)
2665{
2666 struct drm_device *dev = data;
2667 struct drm_i915_private *dev_priv = dev->dev_private;
2668 int ret;
2669
2670 /* Lock against concurrent debugfs callers */
2671 ret = mutex_lock_interruptible(&dev->struct_mutex);
2672 if (ret)
2673 return ret;
2674 dev_priv->gpu_error.missed_irq_rings = val;
2675 mutex_unlock(&dev->struct_mutex);
2676
2677 return 0;
2678}
2679
2680DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
2681 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
2682 "0x%08llx\n");
2683
2684static int
2685i915_ring_test_irq_get(void *data, u64 *val)
2686{
2687 struct drm_device *dev = data;
2688 struct drm_i915_private *dev_priv = dev->dev_private;
2689
2690 *val = dev_priv->gpu_error.test_irq_rings;
2691
2692 return 0;
2693}
2694
2695static int
2696i915_ring_test_irq_set(void *data, u64 val)
2697{
2698 struct drm_device *dev = data;
2699 struct drm_i915_private *dev_priv = dev->dev_private;
2700 int ret;
2701
2702 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
2703
2704 /* Lock against concurrent debugfs callers */
2705 ret = mutex_lock_interruptible(&dev->struct_mutex);
2706 if (ret)
2707 return ret;
2708
2709 dev_priv->gpu_error.test_irq_rings = val;
2710 mutex_unlock(&dev->struct_mutex);
2711
2712 return 0;
2713}
2714
2715DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
2716 i915_ring_test_irq_get, i915_ring_test_irq_set,
2717 "0x%08llx\n");
2718
Chris Wilsondd624af2013-01-15 12:39:35 +00002719#define DROP_UNBOUND 0x1
2720#define DROP_BOUND 0x2
2721#define DROP_RETIRE 0x4
2722#define DROP_ACTIVE 0x8
2723#define DROP_ALL (DROP_UNBOUND | \
2724 DROP_BOUND | \
2725 DROP_RETIRE | \
2726 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07002727static int
2728i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00002729{
Kees Cook647416f2013-03-10 14:10:06 -07002730 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00002731
Kees Cook647416f2013-03-10 14:10:06 -07002732 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00002733}
2734
Kees Cook647416f2013-03-10 14:10:06 -07002735static int
2736i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00002737{
Kees Cook647416f2013-03-10 14:10:06 -07002738 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00002739 struct drm_i915_private *dev_priv = dev->dev_private;
2740 struct drm_i915_gem_object *obj, *next;
Ben Widawskyca191b12013-07-31 17:00:14 -07002741 struct i915_address_space *vm;
2742 struct i915_vma *vma, *x;
Kees Cook647416f2013-03-10 14:10:06 -07002743 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00002744
Kees Cook647416f2013-03-10 14:10:06 -07002745 DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00002746
2747 /* No need to check and wait for gpu resets, only libdrm auto-restarts
2748 * on ioctls on -EAGAIN. */
2749 ret = mutex_lock_interruptible(&dev->struct_mutex);
2750 if (ret)
2751 return ret;
2752
2753 if (val & DROP_ACTIVE) {
2754 ret = i915_gpu_idle(dev);
2755 if (ret)
2756 goto unlock;
2757 }
2758
2759 if (val & (DROP_RETIRE | DROP_ACTIVE))
2760 i915_gem_retire_requests(dev);
2761
2762 if (val & DROP_BOUND) {
Ben Widawskyca191b12013-07-31 17:00:14 -07002763 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2764 list_for_each_entry_safe(vma, x, &vm->inactive_list,
2765 mm_list) {
2766 if (vma->obj->pin_count)
2767 continue;
Ben Widawsky31a46c92013-07-31 16:59:55 -07002768
Ben Widawskyca191b12013-07-31 17:00:14 -07002769 ret = i915_vma_unbind(vma);
2770 if (ret)
2771 goto unlock;
2772 }
Ben Widawsky31a46c92013-07-31 16:59:55 -07002773 }
Chris Wilsondd624af2013-01-15 12:39:35 +00002774 }
2775
2776 if (val & DROP_UNBOUND) {
Ben Widawsky35c20a62013-05-31 11:28:48 -07002777 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
2778 global_list)
Chris Wilsondd624af2013-01-15 12:39:35 +00002779 if (obj->pages_pin_count == 0) {
2780 ret = i915_gem_object_put_pages(obj);
2781 if (ret)
2782 goto unlock;
2783 }
2784 }
2785
2786unlock:
2787 mutex_unlock(&dev->struct_mutex);
2788
Kees Cook647416f2013-03-10 14:10:06 -07002789 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00002790}
2791
Kees Cook647416f2013-03-10 14:10:06 -07002792DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
2793 i915_drop_caches_get, i915_drop_caches_set,
2794 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00002795
Kees Cook647416f2013-03-10 14:10:06 -07002796static int
2797i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07002798{
Kees Cook647416f2013-03-10 14:10:06 -07002799 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07002800 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002801 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002802
2803 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2804 return -ENODEV;
2805
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002806 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2807
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002808 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002809 if (ret)
2810 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07002811
Jesse Barnes0a073b82013-04-17 15:54:58 -07002812 if (IS_VALLEYVIEW(dev))
2813 *val = vlv_gpu_freq(dev_priv->mem_freq,
2814 dev_priv->rps.max_delay);
2815 else
2816 *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002817 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07002818
Kees Cook647416f2013-03-10 14:10:06 -07002819 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07002820}
2821
Kees Cook647416f2013-03-10 14:10:06 -07002822static int
2823i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07002824{
Kees Cook647416f2013-03-10 14:10:06 -07002825 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07002826 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002827 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002828
2829 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2830 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07002831
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002832 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2833
Kees Cook647416f2013-03-10 14:10:06 -07002834 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07002835
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002836 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002837 if (ret)
2838 return ret;
2839
Jesse Barnes358733e2011-07-27 11:53:01 -07002840 /*
2841 * Turbo will still be enabled, but won't go above the set value.
2842 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07002843 if (IS_VALLEYVIEW(dev)) {
2844 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2845 dev_priv->rps.max_delay = val;
2846 gen6_set_rps(dev, val);
2847 } else {
2848 do_div(val, GT_FREQUENCY_MULTIPLIER);
2849 dev_priv->rps.max_delay = val;
2850 gen6_set_rps(dev, val);
2851 }
2852
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002853 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07002854
Kees Cook647416f2013-03-10 14:10:06 -07002855 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07002856}
2857
Kees Cook647416f2013-03-10 14:10:06 -07002858DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
2859 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002860 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07002861
Kees Cook647416f2013-03-10 14:10:06 -07002862static int
2863i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07002864{
Kees Cook647416f2013-03-10 14:10:06 -07002865 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07002866 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002867 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002868
2869 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2870 return -ENODEV;
2871
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002872 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2873
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002874 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002875 if (ret)
2876 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07002877
Jesse Barnes0a073b82013-04-17 15:54:58 -07002878 if (IS_VALLEYVIEW(dev))
2879 *val = vlv_gpu_freq(dev_priv->mem_freq,
2880 dev_priv->rps.min_delay);
2881 else
2882 *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002883 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07002884
Kees Cook647416f2013-03-10 14:10:06 -07002885 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07002886}
2887
Kees Cook647416f2013-03-10 14:10:06 -07002888static int
2889i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07002890{
Kees Cook647416f2013-03-10 14:10:06 -07002891 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07002892 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002893 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002894
2895 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2896 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07002897
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002898 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2899
Kees Cook647416f2013-03-10 14:10:06 -07002900 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07002901
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002902 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002903 if (ret)
2904 return ret;
2905
Jesse Barnes1523c312012-05-25 12:34:54 -07002906 /*
2907 * Turbo will still be enabled, but won't go below the set value.
2908 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07002909 if (IS_VALLEYVIEW(dev)) {
2910 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2911 dev_priv->rps.min_delay = val;
2912 valleyview_set_rps(dev, val);
2913 } else {
2914 do_div(val, GT_FREQUENCY_MULTIPLIER);
2915 dev_priv->rps.min_delay = val;
2916 gen6_set_rps(dev, val);
2917 }
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002918 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07002919
Kees Cook647416f2013-03-10 14:10:06 -07002920 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07002921}
2922
Kees Cook647416f2013-03-10 14:10:06 -07002923DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
2924 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002925 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07002926
Kees Cook647416f2013-03-10 14:10:06 -07002927static int
2928i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002929{
Kees Cook647416f2013-03-10 14:10:06 -07002930 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002931 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002932 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07002933 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002934
Daniel Vetter004777c2012-08-09 15:07:01 +02002935 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2936 return -ENODEV;
2937
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002938 ret = mutex_lock_interruptible(&dev->struct_mutex);
2939 if (ret)
2940 return ret;
2941
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002942 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2943 mutex_unlock(&dev_priv->dev->struct_mutex);
2944
Kees Cook647416f2013-03-10 14:10:06 -07002945 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002946
Kees Cook647416f2013-03-10 14:10:06 -07002947 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002948}
2949
Kees Cook647416f2013-03-10 14:10:06 -07002950static int
2951i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002952{
Kees Cook647416f2013-03-10 14:10:06 -07002953 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002954 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002955 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002956
Daniel Vetter004777c2012-08-09 15:07:01 +02002957 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2958 return -ENODEV;
2959
Kees Cook647416f2013-03-10 14:10:06 -07002960 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002961 return -EINVAL;
2962
Kees Cook647416f2013-03-10 14:10:06 -07002963 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002964
2965 /* Update the cache sharing policy here as well */
2966 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2967 snpcr &= ~GEN6_MBC_SNPCR_MASK;
2968 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
2969 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
2970
Kees Cook647416f2013-03-10 14:10:06 -07002971 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002972}
2973
Kees Cook647416f2013-03-10 14:10:06 -07002974DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
2975 i915_cache_sharing_get, i915_cache_sharing_set,
2976 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002977
Ben Widawsky6d794d42011-04-25 11:25:56 -07002978static int i915_forcewake_open(struct inode *inode, struct file *file)
2979{
2980 struct drm_device *dev = inode->i_private;
2981 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07002982
Daniel Vetter075edca2012-01-24 09:44:28 +01002983 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002984 return 0;
2985
Ben Widawsky6d794d42011-04-25 11:25:56 -07002986 gen6_gt_force_wake_get(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002987
2988 return 0;
2989}
2990
Ben Widawskyc43b5632012-04-16 14:07:40 -07002991static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002992{
2993 struct drm_device *dev = inode->i_private;
2994 struct drm_i915_private *dev_priv = dev->dev_private;
2995
Daniel Vetter075edca2012-01-24 09:44:28 +01002996 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002997 return 0;
2998
Ben Widawsky6d794d42011-04-25 11:25:56 -07002999 gen6_gt_force_wake_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003000
3001 return 0;
3002}
3003
3004static const struct file_operations i915_forcewake_fops = {
3005 .owner = THIS_MODULE,
3006 .open = i915_forcewake_open,
3007 .release = i915_forcewake_release,
3008};
3009
3010static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
3011{
3012 struct drm_device *dev = minor->dev;
3013 struct dentry *ent;
3014
3015 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07003016 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07003017 root, dev,
3018 &i915_forcewake_fops);
3019 if (IS_ERR(ent))
3020 return PTR_ERR(ent);
3021
Ben Widawsky8eb57292011-05-11 15:10:58 -07003022 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003023}
3024
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003025static int i915_debugfs_create(struct dentry *root,
3026 struct drm_minor *minor,
3027 const char *name,
3028 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07003029{
3030 struct drm_device *dev = minor->dev;
3031 struct dentry *ent;
3032
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003033 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07003034 S_IRUGO | S_IWUSR,
3035 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003036 fops);
Jesse Barnes358733e2011-07-27 11:53:01 -07003037 if (IS_ERR(ent))
3038 return PTR_ERR(ent);
3039
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003040 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003041}
3042
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003043static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00003044 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01003045 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00003046 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01003047 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003048 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003049 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01003050 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01003051 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003052 {"i915_gem_request", i915_gem_request_info, 0},
3053 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00003054 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003055 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003056 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
3057 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
3058 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07003059 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Jesse Barnesf97108d2010-01-29 11:27:07 -08003060 {"i915_rstdby_delays", i915_rstdby_delays, 0},
3061 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
3062 {"i915_delayfreq_table", i915_delayfreq_table, 0},
3063 {"i915_inttoext_table", i915_inttoext_table, 0},
3064 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003065 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003066 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003067 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08003068 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03003069 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08003070 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01003071 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01003072 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07003073 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07003074 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01003075 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01003076 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Jesse Barnes57f350b2012-03-28 13:39:25 -07003077 {"i915_dpio", i915_dpio_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07003078 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003079 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01003080 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03003081 {"i915_pc8_status", i915_pc8_status, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003082};
Ben Gamari27c202a2009-07-01 22:26:52 -04003083#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05003084
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003085static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02003086 const char *name;
3087 const struct file_operations *fops;
3088} i915_debugfs_files[] = {
3089 {"i915_wedged", &i915_wedged_fops},
3090 {"i915_max_freq", &i915_max_freq_fops},
3091 {"i915_min_freq", &i915_min_freq_fops},
3092 {"i915_cache_sharing", &i915_cache_sharing_fops},
3093 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01003094 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
3095 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003096 {"i915_gem_drop_caches", &i915_drop_caches_fops},
3097 {"i915_error_state", &i915_error_state_fops},
3098 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01003099 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003100};
3101
Damien Lespiau07144422013-10-15 18:55:40 +01003102void intel_display_crc_init(struct drm_device *dev)
3103{
3104 struct drm_i915_private *dev_priv = dev->dev_private;
3105 int i;
3106
3107 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
3108 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[i];
3109
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003110 pipe_crc->opened = false;
3111 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003112 init_waitqueue_head(&pipe_crc->wq);
3113 }
3114}
3115
Ben Gamari27c202a2009-07-01 22:26:52 -04003116int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003117{
Daniel Vetter34b96742013-07-04 20:49:44 +02003118 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003119
Ben Widawsky6d794d42011-04-25 11:25:56 -07003120 ret = i915_forcewake_create(minor->debugfs_root, minor);
3121 if (ret)
3122 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003123
Damien Lespiau07144422013-10-15 18:55:40 +01003124 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
3125 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
3126 if (ret)
3127 return ret;
3128 }
3129
Daniel Vetter34b96742013-07-04 20:49:44 +02003130 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3131 ret = i915_debugfs_create(minor->debugfs_root, minor,
3132 i915_debugfs_files[i].name,
3133 i915_debugfs_files[i].fops);
3134 if (ret)
3135 return ret;
3136 }
Mika Kuoppala40633212012-12-04 15:12:00 +02003137
Ben Gamari27c202a2009-07-01 22:26:52 -04003138 return drm_debugfs_create_files(i915_debugfs_list,
3139 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05003140 minor->debugfs_root, minor);
3141}
3142
Ben Gamari27c202a2009-07-01 22:26:52 -04003143void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003144{
Daniel Vetter34b96742013-07-04 20:49:44 +02003145 int i;
3146
Ben Gamari27c202a2009-07-01 22:26:52 -04003147 drm_debugfs_remove_files(i915_debugfs_list,
3148 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003149
Ben Widawsky6d794d42011-04-25 11:25:56 -07003150 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
3151 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003152
Daniel Vettere309a992013-10-16 22:55:51 +02003153 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01003154 struct drm_info_list *info_list =
3155 (struct drm_info_list *)&i915_pipe_crc_data[i];
3156
3157 drm_debugfs_remove_files(info_list, 1, minor);
3158 }
3159
Daniel Vetter34b96742013-07-04 20:49:44 +02003160 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3161 struct drm_info_list *info_list =
3162 (struct drm_info_list *) i915_debugfs_files[i].fops;
3163
3164 drm_debugfs_remove_files(info_list, 1, minor);
3165 }
Ben Gamari20172632009-02-17 20:08:50 -05003166}
3167
3168#endif /* CONFIG_DEBUG_FS */