blob: 03a9e49fe93d0305565d3250f68340f953e9ae9a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020038#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/* General customization:
42 */
43
44#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
45
46#define DRIVER_NAME "i915"
47#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070048#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Jesse Barnes317c35d2008-08-25 15:11:06 -070050enum pipe {
51 PIPE_A = 0,
52 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080053 PIPE_C,
54 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070055};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080056#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070057
Jesse Barnes80824002009-09-10 15:28:06 -070058enum plane {
59 PLANE_A = 0,
60 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080061 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070062};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080063#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080064
Eric Anholt62fdfea2010-05-21 13:26:39 -070065#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
66
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080067#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
68
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/* Interface history:
70 *
71 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110072 * 1.2: Add Power Management
73 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110074 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100075 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100076 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
77 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 */
79#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100080#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define DRIVER_PATCHLEVEL 0
82
Eric Anholt673a3942008-07-30 12:06:12 -070083#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +010084#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -070085
Dave Airlie71acb5e2008-12-30 20:31:46 +100086#define I915_GEM_PHYS_CURSOR_0 1
87#define I915_GEM_PHYS_CURSOR_1 2
88#define I915_GEM_PHYS_OVERLAY_REGS 3
89#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
90
91struct drm_i915_gem_phys_object {
92 int id;
93 struct page **page_list;
94 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +000095 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +100096};
97
Linus Torvalds1da177e2005-04-16 15:20:36 -070098struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104};
105
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800110struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700111
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100112struct intel_opregion {
113 struct opregion_header *header;
114 struct opregion_acpi *acpi;
115 struct opregion_swsci *swsci;
116 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100117 void *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000118 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100119};
Chris Wilson44834a62010-08-19 16:09:23 +0100120#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100121
Chris Wilson6ef3d422010-08-04 20:26:07 +0100122struct intel_overlay;
123struct intel_overlay_error_state;
124
Dave Airlie7c1c2872008-11-28 14:22:24 +1000125struct drm_i915_master_private {
126 drm_local_map_t *sarea;
127 struct _drm_i915_sarea *sarea_priv;
128};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800129#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200130#define I915_MAX_NUM_FENCES 16
131/* 16 fences + sign bit for FENCE_REG_NONE */
132#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800133
134struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200135 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000136 struct drm_i915_gem_object *obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000137 uint32_t setup_seqno;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100138 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800139};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000140
yakui_zhao9b9d1722009-05-31 17:17:17 +0800141struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100142 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800143 u8 dvo_port;
144 u8 slave_addr;
145 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100146 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400147 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800148};
149
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000150struct intel_display_error_state;
151
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700152struct drm_i915_error_state {
153 u32 eir;
154 u32 pgtbl_er;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800155 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100156 u32 tail[I915_NUM_RINGS];
157 u32 head[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100158 u32 ipeir[I915_NUM_RINGS];
159 u32 ipehr[I915_NUM_RINGS];
160 u32 instdone[I915_NUM_RINGS];
161 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100162 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
163 /* our own tracking of ring head and tail */
164 u32 cpu_ring_head[I915_NUM_RINGS];
165 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100166 u32 error; /* gen6+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100167 u32 instpm[I915_NUM_RINGS];
168 u32 instps[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700169 u32 instdone1;
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100170 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000171 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100172 u32 fault_reg[I915_NUM_RINGS];
173 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100174 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200175 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700176 struct timeval time;
Chris Wilson9df30792010-02-18 10:24:56 +0000177 struct drm_i915_error_object {
178 int page_count;
179 u32 gtt_offset;
180 u32 *pages[0];
Chris Wilsone2f973d2011-01-27 19:15:11 +0000181 } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000182 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000183 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000184 u32 name;
185 u32 seqno;
186 u32 gtt_offset;
187 u32 read_domains;
188 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200189 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000190 s32 pinned:2;
191 u32 tiling:2;
192 u32 dirty:1;
193 u32 purgeable:1;
Chris Wilsone5c65262010-11-01 11:35:28 +0000194 u32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700195 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000196 } *active_bo, *pinned_bo;
197 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100198 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000199 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700200};
201
Jesse Barnese70236a2009-09-21 10:42:27 -0700202struct drm_i915_display_funcs {
203 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400204 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700205 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
206 void (*disable_fbc)(struct drm_device *dev);
207 int (*get_display_clock_speed)(struct drm_device *dev);
208 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000209 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800210 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
211 uint32_t sprite_width, int pixel_size);
Eric Anholtf564048e2011-03-30 13:01:02 -0700212 int (*crtc_mode_set)(struct drm_crtc *crtc,
213 struct drm_display_mode *mode,
214 struct drm_display_mode *adjusted_mode,
215 int x, int y,
216 struct drm_framebuffer *old_fb);
Wu Fengguange0dac652011-09-05 14:25:34 +0800217 void (*write_eld)(struct drm_connector *connector,
218 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700219 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700220 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700221 void (*init_pch_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700222 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
223 struct drm_framebuffer *fb,
224 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700225 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
226 int x, int y);
Keith Packard8d715f02011-11-18 20:39:01 -0800227 void (*force_wake_get)(struct drm_i915_private *dev_priv);
228 void (*force_wake_put)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700229 /* clock updates for mode set */
230 /* cursor updates */
231 /* render clock increase/decrease */
232 /* display clock increase/decrease */
233 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700234};
235
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500236struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100237 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400238 u8 is_mobile:1;
239 u8 is_i85x:1;
240 u8 is_i915g:1;
241 u8 is_i945gm:1;
242 u8 is_g33:1;
243 u8 need_gfx_hws:1;
244 u8 is_g4x:1;
245 u8 is_pineview:1;
246 u8 is_broadwater:1;
247 u8 is_crestline:1;
248 u8 is_ivybridge:1;
249 u8 has_fbc:1;
250 u8 has_pipe_cxsr:1;
251 u8 has_hotplug:1;
252 u8 cursor_needs_physical:1;
253 u8 has_overlay:1;
254 u8 overlay_needs_physical:1;
255 u8 supports_tv:1;
256 u8 has_bsd_ring:1;
257 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200258 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500259};
260
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100261#define I915_PPGTT_PD_ENTRIES 512
262#define I915_PPGTT_PT_ENTRIES 1024
263struct i915_hw_ppgtt {
264 unsigned num_pd_entries;
265 struct page **pt_pages;
266 uint32_t pd_offset;
267 dma_addr_t *pt_dma_addr;
268 dma_addr_t scratch_page_dma_addr;
269};
270
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800271enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100272 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800273 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
274 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
275 FBC_MODE_TOO_LARGE, /* mode too large for compression */
276 FBC_BAD_PLANE, /* fbc not supported on plane */
277 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700278 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700279 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800280};
281
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800282enum intel_pch {
283 PCH_IBX, /* Ibexpeak PCH */
284 PCH_CPT, /* Cougarpoint PCH */
285};
286
Jesse Barnesb690e962010-07-19 13:53:12 -0700287#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700288#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Jesse Barnesb690e962010-07-19 13:53:12 -0700289
Dave Airlie8be48d92010-03-30 05:34:14 +0000290struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100291struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000292
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700294 struct drm_device *dev;
295
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500296 const struct intel_device_info *info;
297
Dave Airlieac5c4e72008-12-19 15:38:34 +1000298 int has_gem;
Chris Wilson72bfa192010-12-19 11:42:05 +0000299 int relative_constants_mode;
Dave Airlieac5c4e72008-12-19 15:38:34 +1000300
Eric Anholt3043c602008-10-02 12:24:47 -0700301 void __iomem *regs;
Chris Wilson957367202011-05-12 22:17:09 +0100302 u32 gt_fifo_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303
Chris Wilsonf899fc62010-07-20 15:44:45 -0700304 struct intel_gmbus {
305 struct i2c_adapter adapter;
Chris Wilsone957d772010-09-24 12:52:03 +0100306 struct i2c_adapter *force_bit;
307 u32 reg0;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700308 } *gmbus;
309
Dave Airlieec2a4c32009-08-04 11:43:41 +1000310 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000311 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d5482010-08-07 11:01:22 +0100312 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000314 drm_dma_handle_t *status_page_dmah;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700315 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000316 drm_local_map_t hws_map;
Chris Wilson05394f32010-11-08 19:18:58 +0000317 struct drm_i915_gem_object *pwrctx;
318 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
Jesse Barnesd7658982009-06-05 14:41:29 +0000320 struct resource mch_res;
321
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000322 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 int back_offset;
324 int front_offset;
325 int current_page;
326 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 atomic_t irq_received;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000329
330 /* protects the irq masks */
331 spinlock_t irq_lock;
Eric Anholted4cb412008-07-29 12:10:39 -0700332 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800333 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000334 u32 irq_mask;
335 u32 gt_irq_mask;
336 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Jesse Barnes5ca58282009-03-31 14:11:15 -0700338 u32 hotplug_supported_mask;
339 struct work_struct hotplug_work;
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 int tex_lru_log_granularity;
342 int allow_batchbuffer;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100343 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000344 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000345 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000346
Ben Gamarif65d9422009-09-14 17:48:44 -0400347 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000348#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400349 struct timer_list hangcheck_timer;
350 int hangcheck_count;
351 uint32_t last_acthd;
Daniel Vetter097354e2011-11-27 18:58:17 +0100352 uint32_t last_acthd_bsd;
353 uint32_t last_acthd_blt;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100354 uint32_t last_instdone;
355 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400356
Jesse Barnes80824002009-09-10 15:28:06 -0700357 unsigned long cfb_size;
Chris Wilson016b9b62011-07-08 12:22:43 +0100358 unsigned int cfb_fb;
359 enum plane cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100360 int cfb_y;
Chris Wilson1630fe72011-07-08 12:22:42 +0100361 struct intel_fbc_work *fbc_work;
Jesse Barnes80824002009-09-10 15:28:06 -0700362
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100363 struct intel_opregion opregion;
364
Daniel Vetter02e792f2009-09-15 22:57:34 +0200365 /* overlay */
366 struct intel_overlay *overlay;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800367 bool sprite_scaling_enabled;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200368
Jesse Barnes79e53942008-11-07 14:24:08 -0800369 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100370 int backlight_level; /* restore backlight to this value */
Chris Wilson47356eb2011-01-11 17:06:04 +0000371 bool backlight_enabled;
Ma Ling88631702009-05-13 11:19:55 +0800372 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
373 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800374
375 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100376 unsigned int int_tv_support:1;
377 unsigned int lvds_dither:1;
378 unsigned int lvds_vbt:1;
379 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500380 unsigned int lvds_use_ssc:1;
Keith Packardabd06862011-09-26 14:24:14 -0700381 unsigned int display_clock_mode:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500382 int lvds_ssc_freq;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100383 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700384 int rate;
385 int lanes;
386 int preemphasis;
387 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100388
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700389 bool initialized;
390 bool support;
391 int bpp;
392 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100393 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700394 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800395
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700396 struct notifier_block lid_notifier;
397
Chris Wilsonf899fc62010-07-20 15:44:45 -0700398 int crt_ddc_pin;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200399 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800400 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
401 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
402
Li Peng95534262010-05-18 18:58:44 +0800403 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800404
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700405 spinlock_t error_lock;
406 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400407 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100408 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700409 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700410
Jesse Barnese70236a2009-09-21 10:42:27 -0700411 /* Display functions */
412 struct drm_i915_display_funcs display;
413
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800414 /* PCH chipset type */
415 enum intel_pch pch_type;
416
Jesse Barnesb690e962010-07-19 13:53:12 -0700417 unsigned long quirks;
418
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000419 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800420 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000421 u8 saveLBB;
422 u32 saveDSPACNTR;
423 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000424 u32 saveDSPARB;
Chris Wilson968b5032011-03-23 18:16:55 +0000425 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000426 u32 savePIPEACONF;
427 u32 savePIPEBCONF;
428 u32 savePIPEASRC;
429 u32 savePIPEBSRC;
430 u32 saveFPA0;
431 u32 saveFPA1;
432 u32 saveDPLL_A;
433 u32 saveDPLL_A_MD;
434 u32 saveHTOTAL_A;
435 u32 saveHBLANK_A;
436 u32 saveHSYNC_A;
437 u32 saveVTOTAL_A;
438 u32 saveVBLANK_A;
439 u32 saveVSYNC_A;
440 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000441 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800442 u32 saveTRANS_HTOTAL_A;
443 u32 saveTRANS_HBLANK_A;
444 u32 saveTRANS_HSYNC_A;
445 u32 saveTRANS_VTOTAL_A;
446 u32 saveTRANS_VBLANK_A;
447 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000448 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000449 u32 saveDSPASTRIDE;
450 u32 saveDSPASIZE;
451 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700452 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000453 u32 saveDSPASURF;
454 u32 saveDSPATILEOFF;
455 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700456 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000457 u32 saveBLC_PWM_CTL;
458 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800459 u32 saveBLC_CPU_PWM_CTL;
460 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000461 u32 saveFPB0;
462 u32 saveFPB1;
463 u32 saveDPLL_B;
464 u32 saveDPLL_B_MD;
465 u32 saveHTOTAL_B;
466 u32 saveHBLANK_B;
467 u32 saveHSYNC_B;
468 u32 saveVTOTAL_B;
469 u32 saveVBLANK_B;
470 u32 saveVSYNC_B;
471 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000472 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800473 u32 saveTRANS_HTOTAL_B;
474 u32 saveTRANS_HBLANK_B;
475 u32 saveTRANS_HSYNC_B;
476 u32 saveTRANS_VTOTAL_B;
477 u32 saveTRANS_VBLANK_B;
478 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000479 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000480 u32 saveDSPBSTRIDE;
481 u32 saveDSPBSIZE;
482 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700483 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000484 u32 saveDSPBSURF;
485 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700486 u32 saveVGA0;
487 u32 saveVGA1;
488 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000489 u32 saveVGACNTRL;
490 u32 saveADPA;
491 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700492 u32 savePP_ON_DELAYS;
493 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000494 u32 saveDVOA;
495 u32 saveDVOB;
496 u32 saveDVOC;
497 u32 savePP_ON;
498 u32 savePP_OFF;
499 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700500 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000501 u32 savePFIT_CONTROL;
502 u32 save_palette_a[256];
503 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700504 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000505 u32 saveFBC_CFB_BASE;
506 u32 saveFBC_LL_BASE;
507 u32 saveFBC_CONTROL;
508 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000509 u32 saveIER;
510 u32 saveIIR;
511 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800512 u32 saveDEIER;
513 u32 saveDEIMR;
514 u32 saveGTIER;
515 u32 saveGTIMR;
516 u32 saveFDI_RXA_IMR;
517 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800518 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800519 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000520 u32 saveSWF0[16];
521 u32 saveSWF1[16];
522 u32 saveSWF2[3];
523 u8 saveMSR;
524 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800525 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000526 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000527 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000528 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000529 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200530 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000531 u32 saveCURACNTR;
532 u32 saveCURAPOS;
533 u32 saveCURABASE;
534 u32 saveCURBCNTR;
535 u32 saveCURBPOS;
536 u32 saveCURBBASE;
537 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700538 u32 saveDP_B;
539 u32 saveDP_C;
540 u32 saveDP_D;
541 u32 savePIPEA_GMCH_DATA_M;
542 u32 savePIPEB_GMCH_DATA_M;
543 u32 savePIPEA_GMCH_DATA_N;
544 u32 savePIPEB_GMCH_DATA_N;
545 u32 savePIPEA_DP_LINK_M;
546 u32 savePIPEB_DP_LINK_M;
547 u32 savePIPEA_DP_LINK_N;
548 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800549 u32 saveFDI_RXA_CTL;
550 u32 saveFDI_TXA_CTL;
551 u32 saveFDI_RXB_CTL;
552 u32 saveFDI_TXB_CTL;
553 u32 savePFA_CTL_1;
554 u32 savePFB_CTL_1;
555 u32 savePFA_WIN_SZ;
556 u32 savePFB_WIN_SZ;
557 u32 savePFA_WIN_POS;
558 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000559 u32 savePCH_DREF_CONTROL;
560 u32 saveDISP_ARB_CTL;
561 u32 savePIPEA_DATA_M1;
562 u32 savePIPEA_DATA_N1;
563 u32 savePIPEA_LINK_M1;
564 u32 savePIPEA_LINK_N1;
565 u32 savePIPEB_DATA_M1;
566 u32 savePIPEB_DATA_N1;
567 u32 savePIPEB_LINK_M1;
568 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000569 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400570 u32 savePCH_PORT_HOTPLUG;
Eric Anholt673a3942008-07-30 12:06:12 -0700571
572 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200573 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000574 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200575 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000576 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200577 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700578 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100579 /** List of all objects in gtt_space. Used to restore gtt
580 * mappings on resume */
581 struct list_head gtt_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000582
583 /** Usable portion of the GTT for GEM */
584 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200585 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000586 unsigned long gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700587
Keith Packard0839ccb2008-10-30 19:38:48 -0700588 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800589 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700590
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100591 /** PPGTT used for aliasing the PPGTT with the GTT */
592 struct i915_hw_ppgtt *aliasing_ppgtt;
593
Chris Wilson17250b72010-10-28 12:51:39 +0100594 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100595
Eric Anholt673a3942008-07-30 12:06:12 -0700596 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100597 * List of objects currently involved in rendering.
598 *
599 * Includes buffers having the contents of their GPU caches
600 * flushed, not necessarily primitives. last_rendering_seqno
601 * represents when the rendering involved will be completed.
602 *
603 * A reference is held on the buffer while on this list.
604 */
605 struct list_head active_list;
606
607 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700608 * List of objects which are not in the ringbuffer but which
609 * still have a write_domain which needs to be flushed before
610 * unbinding.
611 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800612 * last_rendering_seqno is 0 while an object is in this list.
613 *
Eric Anholt673a3942008-07-30 12:06:12 -0700614 * A reference is held on the buffer while on this list.
615 */
616 struct list_head flushing_list;
617
618 /**
619 * LRU list of objects which are not in the ringbuffer and
620 * are ready to unbind, but are still in the GTT.
621 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800622 * last_rendering_seqno is 0 while an object is in this list.
623 *
Eric Anholt673a3942008-07-30 12:06:12 -0700624 * A reference is not held on the buffer while on this list,
625 * as merely being GTT-bound shouldn't prevent its being
626 * freed, and we'll pull it off the list in the free path.
627 */
628 struct list_head inactive_list;
629
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100630 /**
631 * LRU list of objects which are not in the ringbuffer but
632 * are still pinned in the GTT.
633 */
634 struct list_head pinned_list;
635
Eric Anholta09ba7f2009-08-29 12:49:51 -0700636 /** LRU list of objects with fence regs on them. */
637 struct list_head fence_list;
638
Eric Anholt673a3942008-07-30 12:06:12 -0700639 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100640 * List of objects currently pending being freed.
641 *
642 * These objects are no longer in use, but due to a signal
643 * we were prevented from freeing them at the appointed time.
644 */
645 struct list_head deferred_free_list;
646
647 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700648 * We leave the user IRQ off as much as possible,
649 * but this means that requests will finish and never
650 * be retired once the system goes idle. Set a timer to
651 * fire periodically while the ring is running. When it
652 * fires, go retire requests.
653 */
654 struct delayed_work retire_work;
655
Eric Anholt673a3942008-07-30 12:06:12 -0700656 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000657 * Are we in a non-interruptible section of code like
658 * modesetting?
659 */
660 bool interruptible;
661
662 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700663 * Flag if the X Server, and thus DRM, is not currently in
664 * control of the device.
665 *
666 * This is set between LeaveVT and EnterVT. It needs to be
667 * replaced with a semaphore. It also needs to be
668 * transitioned away from for kernel modesetting.
669 */
670 int suspended;
671
672 /**
673 * Flag if the hardware appears to be wedged.
674 *
675 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300676 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700677 * every pending request fail
678 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400679 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700680
681 /** Bit 6 swizzling required for X tiling */
682 uint32_t bit_6_swizzle_x;
683 /** Bit 6 swizzling required for Y tiling */
684 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000685
686 /* storage for physical objects */
687 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100688
Chris Wilson73aa8082010-09-30 11:46:12 +0100689 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100690 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000691 size_t mappable_gtt_total;
692 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100693 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700694 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800695 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800696 /* indicate whether the LVDS_BORDER should be enabled or not */
697 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100698 /* Panel fitter placement and size for Ironlake+ */
699 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700700
Jesse Barnes27f82272011-09-02 12:54:37 -0700701 struct drm_crtc *plane_to_crtc_mapping[3];
702 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500703 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700704 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500705
Jesse Barnes652c3932009-08-17 13:31:43 -0700706 /* Reclocking support */
707 bool render_reclock_avail;
708 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000709 /* indicates the reduced downclock for LVDS*/
710 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700711 struct work_struct idle_work;
712 struct timer_list idle_timer;
713 bool busy;
714 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800715 int child_dev_num;
716 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800717 struct drm_connector *int_lvds_connector;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200718 struct drm_connector *int_edp_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800719
Zhenyu Wangc48044112009-12-17 14:48:43 +0800720 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800721
Ben Widawsky4912d042011-04-25 11:25:20 -0700722 struct work_struct rps_work;
723 spinlock_t rps_lock;
724 u32 pm_iir;
725
Jesse Barnesf97108d2010-01-29 11:27:07 -0800726 u8 cur_delay;
727 u8 min_delay;
728 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700729 u8 fmax;
730 u8 fstart;
731
Chris Wilson05394f32010-11-08 19:18:58 +0000732 u64 last_count1;
733 unsigned long last_time1;
Eugeni Dodonov4ed0b572011-11-10 13:55:15 -0200734 unsigned long chipset_power;
Chris Wilson05394f32010-11-08 19:18:58 +0000735 u64 last_count2;
736 struct timespec last_time2;
737 unsigned long gfx_power;
738 int c_m;
739 int r_t;
740 u8 corr;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700741 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800742
743 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000744
Jesse Barnes20bf3772010-04-21 11:39:22 -0700745 struct drm_mm_node *compressed_fb;
746 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700747
Chris Wilsonae681d92010-10-01 14:57:56 +0100748 unsigned long last_gpu_reset;
749
Dave Airlie8be48d92010-03-30 05:34:14 +0000750 /* list of fbdev register on this device */
751 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000752
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200753 struct backlight_device *backlight;
754
Chris Wilsone953fd72011-02-21 22:23:52 +0000755 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100756 struct drm_property *force_audio_property;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700757
758 atomic_t forcewake_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759} drm_i915_private_t;
760
Chris Wilson93dfb402011-03-29 16:59:50 -0700761enum i915_cache_level {
762 I915_CACHE_NONE,
763 I915_CACHE_LLC,
764 I915_CACHE_LLC_MLC, /* gen6+ */
765};
766
Eric Anholt673a3942008-07-30 12:06:12 -0700767struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000768 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700769
770 /** Current space allocated to this object in the GTT, if any. */
771 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100772 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700773
774 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100775 struct list_head ring_list;
776 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100777 /** This object's place on GPU write list */
778 struct list_head gpu_write_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000779 /** This object's place in the batchbuffer or on the eviction list */
780 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700781
782 /**
783 * This is set if the object is on the active or flushing lists
784 * (has pending rendering), and is not set if it's on inactive (ready
785 * to be unbound).
786 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400787 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -0700788
789 /**
790 * This is set if the object has been written to since last bound
791 * to the GTT
792 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400793 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200794
795 /**
Chris Wilson87ca9c82010-12-02 09:42:56 +0000796 * This is set if the object has been written to since the last
797 * GPU flush.
798 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400799 unsigned int pending_gpu_write:1;
Chris Wilson87ca9c82010-12-02 09:42:56 +0000800
801 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200802 * Fence register bits (if any) for this object. Will be set
803 * as needed when mapped into the GTT.
804 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +0200805 */
Daniel Vetter4b9de732011-10-09 21:52:02 +0200806 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +0200807
808 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200809 * Advice: are the backing pages purgeable?
810 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400811 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +0200812
813 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200814 * Current tiling mode for the object.
815 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400816 unsigned int tiling_mode:2;
817 unsigned int tiling_changed:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200818
819 /** How many users have pinned this object in GTT space. The following
820 * users can each hold at most one reference: pwrite/pread, pin_ioctl
821 * (via user_pin_count), execbuffer (objects are not allowed multiple
822 * times for the same batchbuffer), and the framebuffer code. When
823 * switching/pageflipping, the framebuffer code has at most two buffers
824 * pinned per crtc.
825 *
826 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
827 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400828 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200829#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700830
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200831 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100832 * Is the object at the current location in the gtt mappable and
833 * fenceable? Used to avoid costly recalculations.
834 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400835 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +0100836
837 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200838 * Whether the current gtt mapping needs to be mappable (and isn't just
839 * mappable by accident). Track pin and fault separate for a more
840 * accurate mappable working set.
841 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400842 unsigned int fault_mappable:1;
843 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200844
Chris Wilsoncaea7472010-11-12 13:53:37 +0000845 /*
846 * Is the GPU currently using a fence to access this buffer,
847 */
848 unsigned int pending_fenced_gpu_access:1;
849 unsigned int fenced_gpu_access:1;
850
Chris Wilson93dfb402011-03-29 16:59:50 -0700851 unsigned int cache_level:2;
852
Eric Anholt856fa192009-03-19 14:10:50 -0700853 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700854
855 /**
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100856 * DMAR support
857 */
858 struct scatterlist *sg_list;
859 int num_sg;
860
861 /**
Chris Wilson67731b82010-12-08 10:38:14 +0000862 * Used for performing relocations during execbuffer insertion.
863 */
864 struct hlist_node exec_node;
865 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000866 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +0000867
868 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700869 * Current offset of the object in GTT space.
870 *
871 * This is the same as gtt_space->start
872 */
873 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100874
Eric Anholt673a3942008-07-30 12:06:12 -0700875 /** Breadcrumb of last rendering to the buffer. */
876 uint32_t last_rendering_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000877 struct intel_ring_buffer *ring;
878
879 /** Breadcrumb of last fenced GPU access to the buffer. */
880 uint32_t last_fenced_seqno;
881 struct intel_ring_buffer *last_fenced_ring;
Eric Anholt673a3942008-07-30 12:06:12 -0700882
Daniel Vetter778c3542010-05-13 11:49:44 +0200883 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800884 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700885
Eric Anholt280b7132009-03-12 16:56:27 -0700886 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100887 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700888
Keith Packardba1eb1d2008-10-14 19:55:10 -0700889
Eric Anholt673a3942008-07-30 12:06:12 -0700890 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800891 * If present, while GEM_DOMAIN_CPU is in the read domain this array
892 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700893 */
894 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800895
896 /** User space pin count and filp owning the pin */
897 uint32_t user_pin_count;
898 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000899
900 /** for phy allocated objects */
901 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500902
903 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500904 * Number of crtcs where this object is currently the fb, but
905 * will be page flipped away on the next vblank. When it
906 * reaches 0, dev_priv->pending_flip_queue will be woken up.
907 */
908 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700909};
910
Daniel Vetter62b8b212010-04-09 19:05:08 +0000911#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100912
Eric Anholt673a3942008-07-30 12:06:12 -0700913/**
914 * Request queue structure.
915 *
916 * The request queue allows us to note sequence numbers that have been emitted
917 * and may be associated with active buffers to be retired.
918 *
919 * By keeping this list, we can avoid having to do questionable
920 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
921 * an emission time with seqnos for tracking how far ahead of the GPU we are.
922 */
923struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800924 /** On Which ring this request was generated */
925 struct intel_ring_buffer *ring;
926
Eric Anholt673a3942008-07-30 12:06:12 -0700927 /** GEM sequence number associated with this request. */
928 uint32_t seqno;
929
930 /** Time at which this request was emitted, in jiffies. */
931 unsigned long emitted_jiffies;
932
Eric Anholtb9624422009-06-03 07:27:35 +0000933 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700934 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000935
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100936 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +0000937 /** file_priv list entry for this request */
938 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700939};
940
941struct drm_i915_file_private {
942 struct {
Chris Wilson1c255952010-09-26 11:03:27 +0100943 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +0000944 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700945 } mm;
946};
947
Zou Nan haicae58522010-11-09 17:17:32 +0800948#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
949
950#define IS_I830(dev) ((dev)->pci_device == 0x3577)
951#define IS_845G(dev) ((dev)->pci_device == 0x2562)
952#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
953#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
954#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
955#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
956#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
957#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
958#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
959#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
960#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
961#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
962#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
963#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
964#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
965#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
966#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
967#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -0700968#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Zou Nan haicae58522010-11-09 17:17:32 +0800969#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
970
Jesse Barnes85436692011-04-06 12:11:14 -0700971/*
972 * The genX designation typically refers to the render engine, so render
973 * capability related checks should use IS_GEN, while display and other checks
974 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
975 * chips, etc.).
976 */
Zou Nan haicae58522010-11-09 17:17:32 +0800977#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
978#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
979#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
980#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
981#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -0700982#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +0800983
984#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
985#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200986#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +0800987#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
988
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100989#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
990
Chris Wilson05394f32010-11-08 19:18:58 +0000991#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +0800992#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
993
994/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
995 * rows, which changed the alignment requirements and fence programming.
996 */
997#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
998 IS_I915GM(dev)))
999#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1000#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1001#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1002#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1003#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1004#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1005/* dsparb controlled by hw only */
1006#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1007
1008#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1009#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1010#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001011
Jesse Barneseceae482011-04-06 12:15:08 -07001012#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
1013#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001014
1015#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1016#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1017#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1018
Chris Wilson05394f32010-11-08 19:18:58 +00001019#include "i915_trace.h"
1020
Eric Anholtc153f452007-09-03 12:06:45 +10001021extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001022extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001023extern unsigned int i915_fbpercrtc __always_unused;
1024extern int i915_panel_ignore_lid __read_mostly;
1025extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001026extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001027extern unsigned int i915_lvds_downclock __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001028extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001029extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001030extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001031extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001032extern bool i915_enable_hangcheck __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001033
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001034extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1035extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001036extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1037extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1038
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001040extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001041extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001042extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001043extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001044extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001045extern void i915_driver_preclose(struct drm_device *dev,
1046 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001047extern void i915_driver_postclose(struct drm_device *dev,
1048 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001049extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +11001050extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1051 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -07001052extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001053 struct drm_clip_rect *box,
1054 int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +01001055extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001056extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1057extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1058extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1059extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1060
Dave Airlieaf6061a2008-05-07 12:15:39 +10001061
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001063void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001064void i915_handle_error(struct drm_device *dev, bool wedged);
Eric Anholtc153f452007-09-03 12:06:45 +10001065extern int i915_irq_emit(struct drm_device *dev, void *data,
1066 struct drm_file *file_priv);
1067extern int i915_irq_wait(struct drm_device *dev, void *data,
1068 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001070extern void intel_irq_init(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001071
Eric Anholtc153f452007-09-03 12:06:45 +10001072extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1073 struct drm_file *file_priv);
1074extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1075 struct drm_file *file_priv);
1076extern int i915_vblank_swap(struct drm_device *dev, void *data,
1077 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078
Keith Packard7c463582008-11-04 02:03:27 -08001079void
1080i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1081
1082void
1083i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1084
Akshay Joshi0206e352011-08-16 15:34:10 -04001085void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001086
Chris Wilson3bd3c932010-08-19 08:19:30 +01001087#ifdef CONFIG_DEBUG_FS
1088extern void i915_destroy_error_state(struct drm_device *dev);
1089#else
1090#define i915_destroy_error_state(x)
1091#endif
1092
Keith Packard7c463582008-11-04 02:03:27 -08001093
Eric Anholt673a3942008-07-30 12:06:12 -07001094/* i915_gem.c */
1095int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1096 struct drm_file *file_priv);
1097int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1098 struct drm_file *file_priv);
1099int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1100 struct drm_file *file_priv);
1101int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1102 struct drm_file *file_priv);
1103int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1104 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001105int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1106 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001107int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1108 struct drm_file *file_priv);
1109int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1110 struct drm_file *file_priv);
1111int i915_gem_execbuffer(struct drm_device *dev, void *data,
1112 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001113int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1114 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001115int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1116 struct drm_file *file_priv);
1117int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1118 struct drm_file *file_priv);
1119int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1120 struct drm_file *file_priv);
1121int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1122 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001123int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1124 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001125int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1126 struct drm_file *file_priv);
1127int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1128 struct drm_file *file_priv);
1129int i915_gem_set_tiling(struct drm_device *dev, void *data,
1130 struct drm_file *file_priv);
1131int i915_gem_get_tiling(struct drm_device *dev, void *data,
1132 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001133int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1134 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001135void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001136int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00001137int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson88241782011-01-07 17:09:48 +00001138 uint32_t invalidate_domains,
1139 uint32_t flush_domains);
Chris Wilson05394f32010-11-08 19:18:58 +00001140struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1141 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001142void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001143int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1144 uint32_t alignment,
1145 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +00001146void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001147int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001148void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001149void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001150
Chris Wilson54cf91d2010-11-25 18:00:26 +00001151int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +00001152int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001153void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001154 struct intel_ring_buffer *ring,
1155 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001156
Dave Airlieff72145b2011-02-07 12:16:14 +10001157int i915_gem_dumb_create(struct drm_file *file_priv,
1158 struct drm_device *dev,
1159 struct drm_mode_create_dumb *args);
1160int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1161 uint32_t handle, uint64_t *offset);
1162int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001163 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001164/**
1165 * Returns true if seq1 is later than seq2.
1166 */
1167static inline bool
1168i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1169{
1170 return (int32_t)(seq1 - seq2) >= 0;
1171}
1172
Chris Wilson54cf91d2010-11-25 18:00:26 +00001173static inline u32
Chris Wilsondb53a302011-02-03 11:57:46 +00001174i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001175{
Chris Wilsondb53a302011-02-03 11:57:46 +00001176 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001177 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1178}
1179
Chris Wilsond9e86c02010-11-10 16:40:20 +00001180int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00001181 struct intel_ring_buffer *pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001182int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001183
Chris Wilson1690e1e2011-12-14 13:57:08 +01001184static inline void
1185i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1186{
1187 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1188 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1189 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1190 }
1191}
1192
1193static inline void
1194i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1195{
1196 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1197 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1198 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1199 }
1200}
1201
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001202void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilson069efc12010-09-30 16:53:18 +01001203void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001204void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001205int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1206 uint32_t read_domains,
1207 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001208int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001209int __must_check i915_gem_init_hw(struct drm_device *dev);
1210void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001211void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001212void i915_gem_do_init(struct drm_device *dev,
1213 unsigned long start,
1214 unsigned long mappable_end,
1215 unsigned long end);
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001216int __must_check i915_gpu_idle(struct drm_device *dev, bool do_retire);
Chris Wilson20217462010-11-23 15:26:33 +00001217int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilsondb53a302011-02-03 11:57:46 +00001218int __must_check i915_add_request(struct intel_ring_buffer *ring,
1219 struct drm_file *file,
1220 struct drm_i915_gem_request *request);
1221int __must_check i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001222 uint32_t seqno,
1223 bool do_retire);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001224int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001225int __must_check
1226i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1227 bool write);
1228int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001229i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1230 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001231 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001232int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001233 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001234 int id,
1235 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001236void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001237 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001238void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001239void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001240
Chris Wilson467cffb2011-03-07 10:42:03 +00001241uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001242i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1243 uint32_t size,
1244 int tiling_mode);
Chris Wilson467cffb2011-03-07 10:42:03 +00001245
Chris Wilsone4ffd172011-04-04 09:44:39 +01001246int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1247 enum i915_cache_level cache_level);
1248
Daniel Vetter76aaf222010-11-05 22:23:30 +01001249/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001250int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1251void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
1252
Daniel Vetter76aaf222010-11-05 22:23:30 +01001253void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001254int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01001255void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
1256 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001257void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001258
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001259/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001260int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1261 unsigned alignment, bool mappable);
1262int __must_check i915_gem_evict_everything(struct drm_device *dev,
1263 bool purgeable_only);
1264int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1265 bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001266
Eric Anholt673a3942008-07-30 12:06:12 -07001267/* i915_gem_tiling.c */
1268void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001269void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1270void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001271
1272/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001273void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001274 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001275#if WATCH_LISTS
1276int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001277#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001278#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001279#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001280void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1281 int handle);
1282void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001283 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284
Ben Gamari20172632009-02-17 20:08:50 -05001285/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001286int i915_debugfs_init(struct drm_minor *minor);
1287void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001288
Jesse Barnes317c35d2008-08-25 15:11:06 -07001289/* i915_suspend.c */
1290extern int i915_save_state(struct drm_device *dev);
1291extern int i915_restore_state(struct drm_device *dev);
1292
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001293/* i915_suspend.c */
1294extern int i915_save_state(struct drm_device *dev);
1295extern int i915_restore_state(struct drm_device *dev);
1296
Chris Wilsonf899fc62010-07-20 15:44:45 -07001297/* intel_i2c.c */
1298extern int intel_setup_gmbus(struct drm_device *dev);
1299extern void intel_teardown_gmbus(struct drm_device *dev);
Chris Wilsone957d772010-09-24 12:52:03 +01001300extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1301extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001302extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1303{
1304 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1305}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001306extern void intel_i2c_reset(struct drm_device *dev);
1307
Chris Wilson3b617962010-08-24 09:02:58 +01001308/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001309extern int intel_opregion_setup(struct drm_device *dev);
1310#ifdef CONFIG_ACPI
1311extern void intel_opregion_init(struct drm_device *dev);
1312extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001313extern void intel_opregion_asle_intr(struct drm_device *dev);
1314extern void intel_opregion_gse_intr(struct drm_device *dev);
1315extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001316#else
Chris Wilson44834a62010-08-19 16:09:23 +01001317static inline void intel_opregion_init(struct drm_device *dev) { return; }
1318static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001319static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1320static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1321static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001322#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001323
Jesse Barnes723bfd72010-10-07 16:01:13 -07001324/* intel_acpi.c */
1325#ifdef CONFIG_ACPI
1326extern void intel_register_dsm_handler(void);
1327extern void intel_unregister_dsm_handler(void);
1328#else
1329static inline void intel_register_dsm_handler(void) { return; }
1330static inline void intel_unregister_dsm_handler(void) { return; }
1331#endif /* CONFIG_ACPI */
1332
Jesse Barnes79e53942008-11-07 14:24:08 -08001333/* modesetting */
1334extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001335extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001336extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001337extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001338extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001339extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001340extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Keith Packard9fb526d2011-09-26 22:24:57 -07001341extern void ironlake_init_pch_refclk(struct drm_device *dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001342extern void ironlake_enable_rc6(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001343extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001344extern void intel_detect_pch(struct drm_device *dev);
1345extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001346
Keith Packard8d715f02011-11-18 20:39:01 -08001347extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1348extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
1349extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1350extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
1351
Chris Wilson6ef3d422010-08-04 20:26:07 +01001352/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001353#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001354extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1355extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001356
1357extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1358extern void intel_display_print_error_state(struct seq_file *m,
1359 struct drm_device *dev,
1360 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001361#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001362
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001363#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1364
1365#define BEGIN_LP_RING(n) \
1366 intel_ring_begin(LP_RING(dev_priv), (n))
1367
1368#define OUT_RING(x) \
1369 intel_ring_emit(LP_RING(dev_priv), x)
1370
1371#define ADVANCE_LP_RING() \
1372 intel_ring_advance(LP_RING(dev_priv))
1373
Eric Anholt546b0972008-09-01 16:45:29 -07001374/**
1375 * Lock test for when it's just for synchronization of ring access.
1376 *
1377 * In that case, we don't need to do it when GEM is initialized as nobody else
1378 * has access to the ring.
1379 */
Chris Wilson05394f32010-11-08 19:18:58 +00001380#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001381 if (LP_RING(dev->dev_private)->obj == NULL) \
Chris Wilson05394f32010-11-08 19:18:58 +00001382 LOCK_TEST_WITH_RETURN(dev, file); \
Eric Anholt546b0972008-09-01 16:45:29 -07001383} while (0)
1384
Ben Widawskyb7287d82011-04-25 11:22:22 -07001385/* On SNB platform, before reading ring registers forcewake bit
1386 * must be set to prevent GT core from power down and stale values being
1387 * returned.
1388 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001389void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1390void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001391void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
1392
1393/* We give fast paths for the really cool registers */
1394#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1395 (((dev_priv)->info->gen >= 6) && \
Keith Packard8d715f02011-11-18 20:39:01 -08001396 ((reg) < 0x40000) && \
Keith Packardc7dffff2011-12-09 11:33:00 -08001397 ((reg) != FORCEWAKE))
Zou Nan haicae58522010-11-09 17:17:32 +08001398
Keith Packard5f753772010-11-22 09:24:22 +00001399#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001400 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001401
Keith Packard5f753772010-11-22 09:24:22 +00001402__i915_read(8, b)
1403__i915_read(16, w)
1404__i915_read(32, l)
1405__i915_read(64, q)
1406#undef __i915_read
1407
1408#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001409 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1410
Keith Packard5f753772010-11-22 09:24:22 +00001411__i915_write(8, b)
1412__i915_write(16, w)
1413__i915_write(32, l)
1414__i915_write(64, q)
1415#undef __i915_write
1416
1417#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1418#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1419
1420#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1421#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1422#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1423#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1424
1425#define I915_READ(reg) i915_read32(dev_priv, (reg))
1426#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001427#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1428#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001429
1430#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1431#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001432
1433#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1434#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1435
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001436
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437#endif