Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1 | config MMU |
Mike Frysinger | bac7d89 | 2009-06-07 03:46:06 -0400 | [diff] [blame] | 2 | def_bool n |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 3 | |
| 4 | config FPU |
Mike Frysinger | bac7d89 | 2009-06-07 03:46:06 -0400 | [diff] [blame] | 5 | def_bool n |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 6 | |
| 7 | config RWSEM_GENERIC_SPINLOCK |
Mike Frysinger | bac7d89 | 2009-06-07 03:46:06 -0400 | [diff] [blame] | 8 | def_bool y |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 9 | |
| 10 | config RWSEM_XCHGADD_ALGORITHM |
Mike Frysinger | bac7d89 | 2009-06-07 03:46:06 -0400 | [diff] [blame] | 11 | def_bool n |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 12 | |
| 13 | config BLACKFIN |
Mike Frysinger | bac7d89 | 2009-06-07 03:46:06 -0400 | [diff] [blame] | 14 | def_bool y |
Mike Frysinger | 652afdc | 2010-01-25 22:12:32 +0000 | [diff] [blame] | 15 | select HAVE_ARCH_KGDB |
Mike Frysinger | e8f263d | 2010-01-26 07:33:53 +0000 | [diff] [blame] | 16 | select HAVE_ARCH_TRACEHOOK |
Mike Frysinger | f507442 | 2010-07-21 09:13:02 -0400 | [diff] [blame] | 17 | select HAVE_DYNAMIC_FTRACE |
| 18 | select HAVE_FTRACE_MCOUNT_RECORD |
Mike Frysinger | 1ee76d7 | 2009-06-10 04:45:29 -0400 | [diff] [blame] | 19 | select HAVE_FUNCTION_GRAPH_TRACER |
Mike Frysinger | 1c873be | 2009-06-09 07:25:09 -0400 | [diff] [blame] | 20 | select HAVE_FUNCTION_TRACER |
Mike Frysinger | aebfef0 | 2010-01-22 07:35:20 -0500 | [diff] [blame] | 21 | select HAVE_FUNCTION_TRACE_MCOUNT_TEST |
Sam Ravnborg | ec7748b | 2008-02-09 10:46:40 +0100 | [diff] [blame] | 22 | select HAVE_IDE |
Barry Song | d86bfb1 | 2010-01-07 04:11:17 +0000 | [diff] [blame] | 23 | select HAVE_KERNEL_GZIP if RAMKERNEL |
| 24 | select HAVE_KERNEL_BZIP2 if RAMKERNEL |
| 25 | select HAVE_KERNEL_LZMA if RAMKERNEL |
Mike Frysinger | 67df6cc | 2010-07-19 05:37:54 +0000 | [diff] [blame] | 26 | select HAVE_KERNEL_LZO if RAMKERNEL |
Mathieu Desnoyers | 42d4b83 | 2008-02-02 15:10:34 -0500 | [diff] [blame] | 27 | select HAVE_OPROFILE |
Mike Frysinger | 7db7917 | 2011-05-06 11:47:52 -0400 | [diff] [blame] | 28 | select HAVE_PERF_EVENTS |
Mark Brown | 7563bbf | 2012-04-15 10:52:54 +0100 | [diff] [blame] | 29 | select ARCH_HAVE_CUSTOM_GPIO_H |
Alexandre Courbot | a2523d3 | 2013-03-12 18:04:08 +0900 | [diff] [blame] | 30 | select ARCH_REQUIRE_GPIOLIB |
Catalin Marinas | af1839e | 2012-10-08 16:28:08 -0700 | [diff] [blame] | 31 | select HAVE_UID16 |
Rusty Russell | b92021b | 2013-03-15 15:04:17 +1030 | [diff] [blame] | 32 | select HAVE_UNDERSCORE_SYMBOL_PREFIX |
Stephen Rothwell | 4febd95 | 2013-03-07 15:48:16 +1100 | [diff] [blame] | 33 | select VIRT_TO_BUS |
Will Deacon | c1d7e01 | 2012-07-30 14:42:46 -0700 | [diff] [blame] | 34 | select ARCH_WANT_IPC_PARSE_VERSION |
Thomas Gleixner | 7b02886 | 2011-01-19 20:29:58 +0100 | [diff] [blame] | 35 | select HAVE_GENERIC_HARDIRQS |
Mike Frysinger | bee18be | 2011-03-21 02:39:10 -0400 | [diff] [blame] | 36 | select GENERIC_ATOMIC64 |
Thomas Gleixner | 7b02886 | 2011-01-19 20:29:58 +0100 | [diff] [blame] | 37 | select GENERIC_IRQ_PROBE |
Steven Miao | 5088846 | 2012-07-31 17:28:10 +0800 | [diff] [blame] | 38 | select USE_GENERIC_SMP_HELPERS if SMP |
Cong Wang | d314d74 | 2012-03-23 15:01:51 -0700 | [diff] [blame] | 39 | select HAVE_NMI_WATCHDOG if NMI_WATCHDOG |
Thomas Gleixner | 6bba268 | 2012-04-20 13:05:53 +0000 | [diff] [blame] | 40 | select GENERIC_SMP_IDLE_THREAD |
Anna-Maria Gleixner | dfbaec0 | 2012-05-18 16:45:45 +0000 | [diff] [blame] | 41 | select ARCH_USES_GETTIMEOFFSET if !GENERIC_CLOCKEVENTS |
David Howells | 786d35d | 2012-09-28 14:31:03 +0930 | [diff] [blame] | 42 | select HAVE_MOD_ARCH_SPECIFIC |
| 43 | select MODULES_USE_ELF_RELA |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 44 | |
Mike Frysinger | ddf9dda | 2009-06-13 07:42:58 -0400 | [diff] [blame] | 45 | config GENERIC_CSUM |
| 46 | def_bool y |
| 47 | |
Mike Frysinger | 70f1256 | 2009-06-07 17:18:25 -0400 | [diff] [blame] | 48 | config GENERIC_BUG |
| 49 | def_bool y |
| 50 | depends on BUG |
| 51 | |
Aubrey Li | e3defff | 2007-05-21 18:09:11 +0800 | [diff] [blame] | 52 | config ZONE_DMA |
Mike Frysinger | bac7d89 | 2009-06-07 03:46:06 -0400 | [diff] [blame] | 53 | def_bool y |
Aubrey Li | e3defff | 2007-05-21 18:09:11 +0800 | [diff] [blame] | 54 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 55 | config FORCE_MAX_ZONEORDER |
| 56 | int |
| 57 | default "14" |
| 58 | |
| 59 | config GENERIC_CALIBRATE_DELAY |
Mike Frysinger | bac7d89 | 2009-06-07 03:46:06 -0400 | [diff] [blame] | 60 | def_bool y |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 61 | |
Mike Frysinger | 6fa68e7 | 2009-06-08 18:45:01 -0400 | [diff] [blame] | 62 | config LOCKDEP_SUPPORT |
| 63 | def_bool y |
| 64 | |
Mike Frysinger | c7b412f | 2009-06-08 18:44:45 -0400 | [diff] [blame] | 65 | config STACKTRACE_SUPPORT |
| 66 | def_bool y |
| 67 | |
Mike Frysinger | 8f86001 | 2009-06-08 12:49:48 -0400 | [diff] [blame] | 68 | config TRACE_IRQFLAGS_SUPPORT |
| 69 | def_bool y |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 70 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 71 | source "init/Kconfig" |
Matt Helsley | dc52ddc | 2008-10-18 20:27:21 -0700 | [diff] [blame] | 72 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 73 | source "kernel/Kconfig.preempt" |
| 74 | |
Matt Helsley | dc52ddc | 2008-10-18 20:27:21 -0700 | [diff] [blame] | 75 | source "kernel/Kconfig.freezer" |
| 76 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 77 | menu "Blackfin Processor Options" |
| 78 | |
| 79 | comment "Processor and Board Settings" |
| 80 | |
| 81 | choice |
| 82 | prompt "CPU" |
| 83 | default BF533 |
| 84 | |
Bryan Wu | 2f6f4bc | 2008-11-18 17:48:21 +0800 | [diff] [blame] | 85 | config BF512 |
| 86 | bool "BF512" |
| 87 | help |
| 88 | BF512 Processor Support. |
| 89 | |
| 90 | config BF514 |
| 91 | bool "BF514" |
| 92 | help |
| 93 | BF514 Processor Support. |
| 94 | |
| 95 | config BF516 |
| 96 | bool "BF516" |
| 97 | help |
| 98 | BF516 Processor Support. |
| 99 | |
| 100 | config BF518 |
| 101 | bool "BF518" |
| 102 | help |
| 103 | BF518 Processor Support. |
| 104 | |
Michael Hennerich | 5900314 | 2007-10-21 16:54:27 +0800 | [diff] [blame] | 105 | config BF522 |
| 106 | bool "BF522" |
| 107 | help |
| 108 | BF522 Processor Support. |
| 109 | |
Mike Frysinger | 1545a11 | 2007-12-24 16:54:48 +0800 | [diff] [blame] | 110 | config BF523 |
| 111 | bool "BF523" |
| 112 | help |
| 113 | BF523 Processor Support. |
| 114 | |
| 115 | config BF524 |
| 116 | bool "BF524" |
| 117 | help |
| 118 | BF524 Processor Support. |
| 119 | |
Michael Hennerich | 5900314 | 2007-10-21 16:54:27 +0800 | [diff] [blame] | 120 | config BF525 |
| 121 | bool "BF525" |
| 122 | help |
| 123 | BF525 Processor Support. |
| 124 | |
Mike Frysinger | 1545a11 | 2007-12-24 16:54:48 +0800 | [diff] [blame] | 125 | config BF526 |
| 126 | bool "BF526" |
| 127 | help |
| 128 | BF526 Processor Support. |
| 129 | |
Michael Hennerich | 5900314 | 2007-10-21 16:54:27 +0800 | [diff] [blame] | 130 | config BF527 |
| 131 | bool "BF527" |
| 132 | help |
| 133 | BF527 Processor Support. |
| 134 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 135 | config BF531 |
| 136 | bool "BF531" |
| 137 | help |
| 138 | BF531 Processor Support. |
| 139 | |
| 140 | config BF532 |
| 141 | bool "BF532" |
| 142 | help |
| 143 | BF532 Processor Support. |
| 144 | |
| 145 | config BF533 |
| 146 | bool "BF533" |
| 147 | help |
| 148 | BF533 Processor Support. |
| 149 | |
| 150 | config BF534 |
| 151 | bool "BF534" |
| 152 | help |
| 153 | BF534 Processor Support. |
| 154 | |
| 155 | config BF536 |
| 156 | bool "BF536" |
| 157 | help |
| 158 | BF536 Processor Support. |
| 159 | |
| 160 | config BF537 |
| 161 | bool "BF537" |
| 162 | help |
| 163 | BF537 Processor Support. |
| 164 | |
Michael Hennerich | dc26aec | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 165 | config BF538 |
| 166 | bool "BF538" |
| 167 | help |
| 168 | BF538 Processor Support. |
| 169 | |
| 170 | config BF539 |
| 171 | bool "BF539" |
| 172 | help |
| 173 | BF539 Processor Support. |
| 174 | |
Mike Frysinger | 5df326a | 2009-11-16 23:49:41 +0000 | [diff] [blame] | 175 | config BF542_std |
Roy Huang | 24a07a1 | 2007-07-12 22:41:45 +0800 | [diff] [blame] | 176 | bool "BF542" |
| 177 | help |
| 178 | BF542 Processor Support. |
| 179 | |
Mike Frysinger | 2f89c06 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 180 | config BF542M |
| 181 | bool "BF542m" |
| 182 | help |
| 183 | BF542 Processor Support. |
| 184 | |
Mike Frysinger | 5df326a | 2009-11-16 23:49:41 +0000 | [diff] [blame] | 185 | config BF544_std |
Roy Huang | 24a07a1 | 2007-07-12 22:41:45 +0800 | [diff] [blame] | 186 | bool "BF544" |
| 187 | help |
| 188 | BF544 Processor Support. |
| 189 | |
Mike Frysinger | 2f89c06 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 190 | config BF544M |
| 191 | bool "BF544m" |
| 192 | help |
| 193 | BF544 Processor Support. |
| 194 | |
Mike Frysinger | 5df326a | 2009-11-16 23:49:41 +0000 | [diff] [blame] | 195 | config BF547_std |
Mike Frysinger | 7c7fd17 | 2007-11-15 21:10:21 +0800 | [diff] [blame] | 196 | bool "BF547" |
| 197 | help |
| 198 | BF547 Processor Support. |
| 199 | |
Mike Frysinger | 2f89c06 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 200 | config BF547M |
| 201 | bool "BF547m" |
| 202 | help |
| 203 | BF547 Processor Support. |
| 204 | |
Mike Frysinger | 5df326a | 2009-11-16 23:49:41 +0000 | [diff] [blame] | 205 | config BF548_std |
Roy Huang | 24a07a1 | 2007-07-12 22:41:45 +0800 | [diff] [blame] | 206 | bool "BF548" |
| 207 | help |
| 208 | BF548 Processor Support. |
| 209 | |
Mike Frysinger | 2f89c06 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 210 | config BF548M |
| 211 | bool "BF548m" |
| 212 | help |
| 213 | BF548 Processor Support. |
| 214 | |
Mike Frysinger | 5df326a | 2009-11-16 23:49:41 +0000 | [diff] [blame] | 215 | config BF549_std |
Roy Huang | 24a07a1 | 2007-07-12 22:41:45 +0800 | [diff] [blame] | 216 | bool "BF549" |
| 217 | help |
| 218 | BF549 Processor Support. |
| 219 | |
Mike Frysinger | 2f89c06 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 220 | config BF549M |
| 221 | bool "BF549m" |
| 222 | help |
| 223 | BF549 Processor Support. |
| 224 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 225 | config BF561 |
| 226 | bool "BF561" |
| 227 | help |
Mike Frysinger | cd88b4d | 2008-10-09 12:03:22 +0800 | [diff] [blame] | 228 | BF561 Processor Support. |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 229 | |
Bob Liu | b5affb0 | 2012-05-16 17:37:24 +0800 | [diff] [blame] | 230 | config BF609 |
| 231 | bool "BF609" |
| 232 | select CLKDEV_LOOKUP |
| 233 | help |
| 234 | BF609 Processor Support. |
| 235 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 236 | endchoice |
| 237 | |
Graf Yang | 46fa5ee | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 238 | config SMP |
| 239 | depends on BF561 |
Yi Li | 0d152c2 | 2009-12-28 10:21:49 +0000 | [diff] [blame] | 240 | select TICKSOURCE_CORETMR |
Graf Yang | 46fa5ee | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 241 | bool "Symmetric multi-processing support" |
| 242 | ---help--- |
| 243 | This enables support for systems with more than one CPU, |
| 244 | like the dual core BF561. If you have a system with only one |
| 245 | CPU, say N. If you have a system with more than one CPU, say Y. |
| 246 | |
| 247 | If you don't know what to do here, say N. |
| 248 | |
| 249 | config NR_CPUS |
| 250 | int |
| 251 | depends on SMP |
| 252 | default 2 if BF561 |
| 253 | |
Graf Yang | 0b39db2 | 2009-12-28 11:13:51 +0000 | [diff] [blame] | 254 | config HOTPLUG_CPU |
| 255 | bool "Support for hot-pluggable CPUs" |
| 256 | depends on SMP && HOTPLUG |
| 257 | default y |
| 258 | |
Mike Frysinger | 0c0497c | 2008-10-09 17:32:28 +0800 | [diff] [blame] | 259 | config BF_REV_MIN |
| 260 | int |
Bob Liu | b5affb0 | 2012-05-16 17:37:24 +0800 | [diff] [blame] | 261 | default 0 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x |
Mike Frysinger | 0c0497c | 2008-10-09 17:32:28 +0800 | [diff] [blame] | 262 | default 2 if (BF537 || BF536 || BF534) |
Mike Frysinger | 2f89c06 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 263 | default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM) |
Bryan Wu | 2f6f4bc | 2008-11-18 17:48:21 +0800 | [diff] [blame] | 264 | default 4 if (BF538 || BF539) |
Mike Frysinger | 0c0497c | 2008-10-09 17:32:28 +0800 | [diff] [blame] | 265 | |
| 266 | config BF_REV_MAX |
| 267 | int |
Bob Liu | b5affb0 | 2012-05-16 17:37:24 +0800 | [diff] [blame] | 268 | default 2 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x |
Mike Frysinger | 2f89c06 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 269 | default 3 if (BF537 || BF536 || BF534 || BF54xM) |
Bryan Wu | 2f6f4bc | 2008-11-18 17:48:21 +0800 | [diff] [blame] | 270 | default 5 if (BF561 || BF538 || BF539) |
Mike Frysinger | 0c0497c | 2008-10-09 17:32:28 +0800 | [diff] [blame] | 271 | default 6 if (BF533 || BF532 || BF531) |
| 272 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 273 | choice |
| 274 | prompt "Silicon Rev" |
Bob Liu | b5affb0 | 2012-05-16 17:37:24 +0800 | [diff] [blame] | 275 | default BF_REV_0_0 if (BF51x || BF52x || BF60x) |
Mike Frysinger | f8b5565 | 2009-04-13 21:58:34 +0000 | [diff] [blame] | 276 | default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM)) |
Mike Frysinger | 2f89c06 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 277 | default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561) |
Roy Huang | 24a07a1 | 2007-07-12 22:41:45 +0800 | [diff] [blame] | 278 | |
| 279 | config BF_REV_0_0 |
| 280 | bool "0.0" |
Bob Liu | b5affb0 | 2012-05-16 17:37:24 +0800 | [diff] [blame] | 281 | depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x) |
Michael Hennerich | 5900314 | 2007-10-21 16:54:27 +0800 | [diff] [blame] | 282 | |
| 283 | config BF_REV_0_1 |
Mike Frysinger | d07f438 | 2007-11-15 15:49:17 +0800 | [diff] [blame] | 284 | bool "0.1" |
Mike Frysinger | 3d15f30 | 2009-06-15 16:21:44 +0000 | [diff] [blame] | 285 | depends on (BF51x || BF52x || (BF54x && !BF54xM)) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 286 | |
| 287 | config BF_REV_0_2 |
| 288 | bool "0.2" |
Mike Frysinger | 8060bb6 | 2010-08-16 16:18:12 +0000 | [diff] [blame] | 289 | depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM)) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 290 | |
| 291 | config BF_REV_0_3 |
| 292 | bool "0.3" |
Mike Frysinger | 2f89c06 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 293 | depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 294 | |
| 295 | config BF_REV_0_4 |
| 296 | bool "0.4" |
Sonic Zhang | ee5124e3 | 2012-08-31 11:13:31 +0800 | [diff] [blame] | 297 | depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539 || BF54x) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 298 | |
| 299 | config BF_REV_0_5 |
| 300 | bool "0.5" |
Michael Hennerich | dc26aec | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 301 | depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 302 | |
Mike Frysinger | 49f7253 | 2008-10-09 12:06:27 +0800 | [diff] [blame] | 303 | config BF_REV_0_6 |
| 304 | bool "0.6" |
| 305 | depends on (BF533 || BF532 || BF531) |
| 306 | |
Jie Zhang | de3025f | 2007-06-25 18:04:12 +0800 | [diff] [blame] | 307 | config BF_REV_ANY |
| 308 | bool "any" |
| 309 | |
| 310 | config BF_REV_NONE |
| 311 | bool "none" |
| 312 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 313 | endchoice |
| 314 | |
Roy Huang | 24a07a1 | 2007-07-12 22:41:45 +0800 | [diff] [blame] | 315 | config BF53x |
| 316 | bool |
| 317 | depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537) |
| 318 | default y |
| 319 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 320 | config MEM_MT48LC64M4A2FB_7E |
| 321 | bool |
| 322 | depends on (BFIN533_STAMP) |
| 323 | default y |
| 324 | |
| 325 | config MEM_MT48LC16M16A2TG_75 |
| 326 | bool |
| 327 | depends on (BFIN533_EZKIT || BFIN561_EZKIT \ |
Harald Krapfenbauer | 6058434 | 2009-09-10 15:12:08 +0000 | [diff] [blame] | 328 | || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \ |
| 329 | || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \ |
| 330 | || BFIN527_BLUETECHNIX_CM) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 331 | default y |
| 332 | |
| 333 | config MEM_MT48LC32M8A2_75 |
| 334 | bool |
Mike Frysinger | 084f9eb | 2010-05-20 04:26:54 +0000 | [diff] [blame] | 335 | depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 336 | default y |
| 337 | |
| 338 | config MEM_MT48LC8M32B2B5_7 |
| 339 | bool |
| 340 | depends on (BFIN561_BLUETECHNIX_CM) |
| 341 | default y |
| 342 | |
Michael Hennerich | 5900314 | 2007-10-21 16:54:27 +0800 | [diff] [blame] | 343 | config MEM_MT48LC32M16A2TG_75 |
| 344 | bool |
Michael Hennerich | 8effc4a | 2010-06-15 09:51:05 +0000 | [diff] [blame] | 345 | depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL) |
Michael Hennerich | 5900314 | 2007-10-21 16:54:27 +0800 | [diff] [blame] | 346 | default y |
| 347 | |
Graf Yang | ee48efb | 2009-06-18 04:32:04 +0000 | [diff] [blame] | 348 | config MEM_MT48H32M16LFCJ_75 |
| 349 | bool |
| 350 | depends on (BFIN526_EZBRD) |
| 351 | default y |
| 352 | |
Bob Liu | f82f16d | 2012-07-23 10:47:48 +0800 | [diff] [blame] | 353 | config MEM_MT47H64M16 |
| 354 | bool |
| 355 | depends on (BFIN609_EZKIT) |
| 356 | default y |
| 357 | |
Bryan Wu | 2f6f4bc | 2008-11-18 17:48:21 +0800 | [diff] [blame] | 358 | source "arch/blackfin/mach-bf518/Kconfig" |
Michael Hennerich | 5900314 | 2007-10-21 16:54:27 +0800 | [diff] [blame] | 359 | source "arch/blackfin/mach-bf527/Kconfig" |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 360 | source "arch/blackfin/mach-bf533/Kconfig" |
| 361 | source "arch/blackfin/mach-bf561/Kconfig" |
| 362 | source "arch/blackfin/mach-bf537/Kconfig" |
Michael Hennerich | dc26aec | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 363 | source "arch/blackfin/mach-bf538/Kconfig" |
Roy Huang | 24a07a1 | 2007-07-12 22:41:45 +0800 | [diff] [blame] | 364 | source "arch/blackfin/mach-bf548/Kconfig" |
Bob Liu | b5affb0 | 2012-05-16 17:37:24 +0800 | [diff] [blame] | 365 | source "arch/blackfin/mach-bf609/Kconfig" |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 366 | |
| 367 | menu "Board customizations" |
| 368 | |
| 369 | config CMDLINE_BOOL |
| 370 | bool "Default bootloader kernel arguments" |
| 371 | |
| 372 | config CMDLINE |
| 373 | string "Initial kernel command string" |
| 374 | depends on CMDLINE_BOOL |
| 375 | default "console=ttyBF0,57600" |
| 376 | help |
| 377 | If you don't have a boot loader capable of passing a command line string |
| 378 | to the kernel, you may specify one here. As a minimum, you should specify |
| 379 | the memory size and the root device (e.g., mem=8M, root=/dev/nfs). |
| 380 | |
Mike Frysinger | 5f004c2 | 2008-04-25 02:11:24 +0800 | [diff] [blame] | 381 | config BOOT_LOAD |
| 382 | hex "Kernel load address for booting" |
| 383 | default "0x1000" |
| 384 | range 0x1000 0x20000000 |
| 385 | help |
| 386 | This option allows you to set the load address of the kernel. |
| 387 | This can be useful if you are on a board which has a small amount |
| 388 | of memory or you wish to reserve some memory at the beginning of |
| 389 | the address space. |
| 390 | |
| 391 | Note that you need to keep this value above 4k (0x1000) as this |
| 392 | memory region is used to capture NULL pointer references as well |
| 393 | as some core kernel functions. |
| 394 | |
Bob Liu | b5affb0 | 2012-05-16 17:37:24 +0800 | [diff] [blame] | 395 | config PHY_RAM_BASE_ADDRESS |
| 396 | hex "Physical RAM Base" |
| 397 | default 0x0 |
| 398 | help |
| 399 | set BF609 FPGA physical SRAM base address |
| 400 | |
Michael Hennerich | 8cc7117 | 2008-10-13 14:45:06 +0800 | [diff] [blame] | 401 | config ROM_BASE |
| 402 | hex "Kernel ROM Base" |
Mike Frysinger | 8624991 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 403 | depends on ROMKERNEL |
Barry Song | d86bfb1 | 2010-01-07 04:11:17 +0000 | [diff] [blame] | 404 | default "0x20040040" |
Bob Liu | 3003668 | 2012-05-30 15:30:27 +0800 | [diff] [blame] | 405 | range 0x20000000 0x20400000 if !(BF54x || BF561 || BF60x) |
Michael Hennerich | 8cc7117 | 2008-10-13 14:45:06 +0800 | [diff] [blame] | 406 | range 0x20000000 0x30000000 if (BF54x || BF561) |
Bob Liu | 3003668 | 2012-05-30 15:30:27 +0800 | [diff] [blame] | 407 | range 0xB0000000 0xC0000000 if (BF60x) |
Michael Hennerich | 8cc7117 | 2008-10-13 14:45:06 +0800 | [diff] [blame] | 408 | help |
Barry Song | d86bfb1 | 2010-01-07 04:11:17 +0000 | [diff] [blame] | 409 | Make sure your ROM base does not include any file-header |
| 410 | information that is prepended to the kernel. |
| 411 | |
| 412 | For example, the bootable U-Boot format (created with |
| 413 | mkimage) has a 64 byte header (0x40). So while the image |
| 414 | you write to flash might start at say 0x20080000, you have |
| 415 | to add 0x40 to get the kernel's ROM base as it will come |
| 416 | after the header. |
Michael Hennerich | 8cc7117 | 2008-10-13 14:45:06 +0800 | [diff] [blame] | 417 | |
Robin Getz | f16295e | 2007-08-03 18:07:17 +0800 | [diff] [blame] | 418 | comment "Clock/PLL Setup" |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 419 | |
| 420 | config CLKIN_HZ |
Sonic Zhang | 2fb6cb4 | 2008-04-25 04:39:28 +0800 | [diff] [blame] | 421 | int "Frequency of the crystal on the board in Hz" |
Mike Frysinger | 5d1617b | 2008-04-24 05:03:26 +0800 | [diff] [blame] | 422 | default "10000000" if BFIN532_IP0X |
Mike Frysinger | d0cb9b4 | 2009-06-11 21:52:35 +0000 | [diff] [blame] | 423 | default "11059200" if BFIN533_STAMP |
| 424 | default "24576000" if PNAV10 |
| 425 | default "25000000" # most people use this |
| 426 | default "27000000" if BFIN533_EZKIT |
| 427 | default "30000000" if BFIN561_EZKIT |
Michael Hennerich | 8effc4a | 2010-06-15 09:51:05 +0000 | [diff] [blame] | 428 | default "24000000" if BFIN527_AD7160EVAL |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 429 | help |
| 430 | The frequency of CLKIN crystal oscillator on the board in Hz. |
Sonic Zhang | 2fb6cb4 | 2008-04-25 04:39:28 +0800 | [diff] [blame] | 431 | Warning: This value should match the crystal on the board. Otherwise, |
| 432 | peripherals won't work properly. |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 433 | |
Robin Getz | f16295e | 2007-08-03 18:07:17 +0800 | [diff] [blame] | 434 | config BFIN_KERNEL_CLOCK |
| 435 | bool "Re-program Clocks while Kernel boots?" |
| 436 | default n |
| 437 | help |
| 438 | This option decides if kernel clocks are re-programed from the |
| 439 | bootloader settings. If the clocks are not set, the SDRAM settings |
| 440 | are also not changed, and the Bootloader does 100% of the hardware |
| 441 | configuration. |
| 442 | |
| 443 | config PLL_BYPASS |
Mike Frysinger | e4e9a7a | 2007-11-15 20:39:34 +0800 | [diff] [blame] | 444 | bool "Bypass PLL" |
Bob Liu | 7c141c1 | 2012-05-17 17:15:40 +0800 | [diff] [blame] | 445 | depends on BFIN_KERNEL_CLOCK && (!BF60x) |
Mike Frysinger | e4e9a7a | 2007-11-15 20:39:34 +0800 | [diff] [blame] | 446 | default n |
Robin Getz | f16295e | 2007-08-03 18:07:17 +0800 | [diff] [blame] | 447 | |
| 448 | config CLKIN_HALF |
| 449 | bool "Half Clock In" |
| 450 | depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS) |
| 451 | default n |
| 452 | help |
| 453 | If this is set the clock will be divided by 2, before it goes to the PLL. |
| 454 | |
| 455 | config VCO_MULT |
| 456 | int "VCO Multiplier" |
| 457 | depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS) |
| 458 | range 1 64 |
| 459 | default "22" if BFIN533_EZKIT |
| 460 | default "45" if BFIN533_STAMP |
Michael Hennerich | 6924dfb | 2009-12-07 13:41:28 +0000 | [diff] [blame] | 461 | default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT) |
Robin Getz | f16295e | 2007-08-03 18:07:17 +0800 | [diff] [blame] | 462 | default "22" if BFIN533_BLUETECHNIX_CM |
Harald Krapfenbauer | 6058434 | 2009-09-10 15:12:08 +0000 | [diff] [blame] | 463 | default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM) |
Bob Liu | 7c141c1 | 2012-05-17 17:15:40 +0800 | [diff] [blame] | 464 | default "20" if (BFIN561_EZKIT || BF609) |
Bryan Wu | 2f6f4bc | 2008-11-18 17:48:21 +0800 | [diff] [blame] | 465 | default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD) |
Michael Hennerich | 8effc4a | 2010-06-15 09:51:05 +0000 | [diff] [blame] | 466 | default "25" if BFIN527_AD7160EVAL |
Robin Getz | f16295e | 2007-08-03 18:07:17 +0800 | [diff] [blame] | 467 | help |
| 468 | This controls the frequency of the on-chip PLL. This can be between 1 and 64. |
| 469 | PLL Frequency = (Crystal Frequency) * (this setting) |
| 470 | |
| 471 | choice |
| 472 | prompt "Core Clock Divider" |
| 473 | depends on BFIN_KERNEL_CLOCK |
| 474 | default CCLK_DIV_1 |
| 475 | help |
| 476 | This sets the frequency of the core. It can be 1, 2, 4 or 8 |
| 477 | Core Frequency = (PLL frequency) / (this setting) |
| 478 | |
| 479 | config CCLK_DIV_1 |
| 480 | bool "1" |
| 481 | |
| 482 | config CCLK_DIV_2 |
| 483 | bool "2" |
| 484 | |
| 485 | config CCLK_DIV_4 |
| 486 | bool "4" |
| 487 | |
| 488 | config CCLK_DIV_8 |
| 489 | bool "8" |
| 490 | endchoice |
| 491 | |
| 492 | config SCLK_DIV |
| 493 | int "System Clock Divider" |
| 494 | depends on BFIN_KERNEL_CLOCK |
| 495 | range 1 15 |
Bob Liu | 7c141c1 | 2012-05-17 17:15:40 +0800 | [diff] [blame] | 496 | default 4 |
Robin Getz | f16295e | 2007-08-03 18:07:17 +0800 | [diff] [blame] | 497 | help |
Bob Liu | 7c141c1 | 2012-05-17 17:15:40 +0800 | [diff] [blame] | 498 | This sets the frequency of the system clock (including SDRAM or DDR) on |
| 499 | !BF60x else it set the clock for system buses and provides the |
| 500 | source from which SCLK0 and SCLK1 are derived. |
Robin Getz | f16295e | 2007-08-03 18:07:17 +0800 | [diff] [blame] | 501 | This can be between 1 and 15 |
| 502 | System Clock = (PLL frequency) / (this setting) |
| 503 | |
Bob Liu | 7c141c1 | 2012-05-17 17:15:40 +0800 | [diff] [blame] | 504 | config SCLK0_DIV |
| 505 | int "System Clock0 Divider" |
| 506 | depends on BFIN_KERNEL_CLOCK && BF60x |
| 507 | range 1 15 |
| 508 | default 1 |
| 509 | help |
| 510 | This sets the frequency of the system clock0 for PVP and all other |
| 511 | peripherals not clocked by SCLK1. |
| 512 | This can be between 1 and 15 |
| 513 | System Clock0 = (System Clock) / (this setting) |
| 514 | |
| 515 | config SCLK1_DIV |
| 516 | int "System Clock1 Divider" |
| 517 | depends on BFIN_KERNEL_CLOCK && BF60x |
| 518 | range 1 15 |
| 519 | default 1 |
| 520 | help |
| 521 | This sets the frequency of the system clock1 (including SPORT, SPI and ACM). |
| 522 | This can be between 1 and 15 |
| 523 | System Clock1 = (System Clock) / (this setting) |
| 524 | |
| 525 | config DCLK_DIV |
| 526 | int "DDR Clock Divider" |
| 527 | depends on BFIN_KERNEL_CLOCK && BF60x |
| 528 | range 1 15 |
| 529 | default 2 |
| 530 | help |
| 531 | This sets the frequency of the DDR memory. |
| 532 | This can be between 1 and 15 |
| 533 | DDR Clock = (PLL frequency) / (this setting) |
| 534 | |
Mike Frysinger | 5f004c2 | 2008-04-25 02:11:24 +0800 | [diff] [blame] | 535 | choice |
| 536 | prompt "DDR SDRAM Chip Type" |
| 537 | depends on BFIN_KERNEL_CLOCK |
| 538 | depends on BF54x |
| 539 | default MEM_MT46V32M16_5B |
| 540 | |
| 541 | config MEM_MT46V32M16_6T |
| 542 | bool "MT46V32M16_6T" |
| 543 | |
| 544 | config MEM_MT46V32M16_5B |
| 545 | bool "MT46V32M16_5B" |
| 546 | endchoice |
| 547 | |
Michael Hennerich | 73feb5c | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 548 | choice |
| 549 | prompt "DDR/SDRAM Timing" |
Bob Liu | 7c141c1 | 2012-05-17 17:15:40 +0800 | [diff] [blame] | 550 | depends on BFIN_KERNEL_CLOCK && !BF60x |
Michael Hennerich | 73feb5c | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 551 | default BFIN_KERNEL_CLOCK_MEMINIT_CALC |
| 552 | help |
| 553 | This option allows you to specify Blackfin SDRAM/DDR Timing parameters |
| 554 | The calculated SDRAM timing parameters may not be 100% |
| 555 | accurate - This option is therefore marked experimental. |
| 556 | |
| 557 | config BFIN_KERNEL_CLOCK_MEMINIT_CALC |
Kees Cook | 89a0677 | 2013-01-16 18:53:16 -0800 | [diff] [blame] | 558 | bool "Calculate Timings" |
Michael Hennerich | 73feb5c | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 559 | |
| 560 | config BFIN_KERNEL_CLOCK_MEMINIT_SPEC |
| 561 | bool "Provide accurate Timings based on target SCLK" |
| 562 | help |
| 563 | Please consult the Blackfin Hardware Reference Manuals as well |
| 564 | as the memory device datasheet. |
| 565 | http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram |
| 566 | endchoice |
| 567 | |
| 568 | menu "Memory Init Control" |
| 569 | depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC |
| 570 | |
| 571 | config MEM_DDRCTL0 |
| 572 | depends on BF54x |
| 573 | hex "DDRCTL0" |
| 574 | default 0x0 |
| 575 | |
| 576 | config MEM_DDRCTL1 |
| 577 | depends on BF54x |
| 578 | hex "DDRCTL1" |
| 579 | default 0x0 |
| 580 | |
| 581 | config MEM_DDRCTL2 |
| 582 | depends on BF54x |
| 583 | hex "DDRCTL2" |
| 584 | default 0x0 |
| 585 | |
| 586 | config MEM_EBIU_DDRQUE |
| 587 | depends on BF54x |
| 588 | hex "DDRQUE" |
| 589 | default 0x0 |
| 590 | |
| 591 | config MEM_SDRRC |
| 592 | depends on !BF54x |
| 593 | hex "SDRRC" |
| 594 | default 0x0 |
| 595 | |
| 596 | config MEM_SDGCTL |
| 597 | depends on !BF54x |
| 598 | hex "SDGCTL" |
| 599 | default 0x0 |
| 600 | endmenu |
| 601 | |
Robin Getz | f16295e | 2007-08-03 18:07:17 +0800 | [diff] [blame] | 602 | # |
| 603 | # Max & Min Speeds for various Chips |
| 604 | # |
| 605 | config MAX_VCO_HZ |
| 606 | int |
Bryan Wu | 2f6f4bc | 2008-11-18 17:48:21 +0800 | [diff] [blame] | 607 | default 400000000 if BF512 |
| 608 | default 400000000 if BF514 |
| 609 | default 400000000 if BF516 |
| 610 | default 400000000 if BF518 |
Mike Frysinger | 7b06263 | 2009-08-11 21:27:09 +0000 | [diff] [blame] | 611 | default 400000000 if BF522 |
| 612 | default 600000000 if BF523 |
Mike Frysinger | 1545a11 | 2007-12-24 16:54:48 +0800 | [diff] [blame] | 613 | default 400000000 if BF524 |
Robin Getz | f16295e | 2007-08-03 18:07:17 +0800 | [diff] [blame] | 614 | default 600000000 if BF525 |
Mike Frysinger | 1545a11 | 2007-12-24 16:54:48 +0800 | [diff] [blame] | 615 | default 400000000 if BF526 |
Robin Getz | f16295e | 2007-08-03 18:07:17 +0800 | [diff] [blame] | 616 | default 600000000 if BF527 |
| 617 | default 400000000 if BF531 |
| 618 | default 400000000 if BF532 |
| 619 | default 750000000 if BF533 |
| 620 | default 500000000 if BF534 |
| 621 | default 400000000 if BF536 |
| 622 | default 600000000 if BF537 |
Robin Getz | f72eecb | 2007-11-21 16:29:20 +0800 | [diff] [blame] | 623 | default 533333333 if BF538 |
| 624 | default 533333333 if BF539 |
Robin Getz | f16295e | 2007-08-03 18:07:17 +0800 | [diff] [blame] | 625 | default 600000000 if BF542 |
Robin Getz | f72eecb | 2007-11-21 16:29:20 +0800 | [diff] [blame] | 626 | default 533333333 if BF544 |
Mike Frysinger | 1545a11 | 2007-12-24 16:54:48 +0800 | [diff] [blame] | 627 | default 600000000 if BF547 |
| 628 | default 600000000 if BF548 |
Robin Getz | f72eecb | 2007-11-21 16:29:20 +0800 | [diff] [blame] | 629 | default 533333333 if BF549 |
Robin Getz | f16295e | 2007-08-03 18:07:17 +0800 | [diff] [blame] | 630 | default 600000000 if BF561 |
Bob Liu | 7c141c1 | 2012-05-17 17:15:40 +0800 | [diff] [blame] | 631 | default 800000000 if BF609 |
Robin Getz | f16295e | 2007-08-03 18:07:17 +0800 | [diff] [blame] | 632 | |
| 633 | config MIN_VCO_HZ |
| 634 | int |
| 635 | default 50000000 |
| 636 | |
| 637 | config MAX_SCLK_HZ |
| 638 | int |
Bob Liu | 7c141c1 | 2012-05-17 17:15:40 +0800 | [diff] [blame] | 639 | default 200000000 if BF609 |
Robin Getz | f72eecb | 2007-11-21 16:29:20 +0800 | [diff] [blame] | 640 | default 133333333 |
Robin Getz | f16295e | 2007-08-03 18:07:17 +0800 | [diff] [blame] | 641 | |
| 642 | config MIN_SCLK_HZ |
| 643 | int |
| 644 | default 27000000 |
| 645 | |
| 646 | comment "Kernel Timer/Scheduler" |
| 647 | |
| 648 | source kernel/Kconfig.hz |
| 649 | |
Anna-Maria Gleixner | dfbaec0 | 2012-05-18 16:45:45 +0000 | [diff] [blame] | 650 | config SET_GENERIC_CLOCKEVENTS |
Vitja Makarov | 8b5f79f | 2008-02-29 12:24:23 +0800 | [diff] [blame] | 651 | bool "Generic clock events" |
Vitja Makarov | 8b5f79f | 2008-02-29 12:24:23 +0800 | [diff] [blame] | 652 | default y |
Anna-Maria Gleixner | dfbaec0 | 2012-05-18 16:45:45 +0000 | [diff] [blame] | 653 | select GENERIC_CLOCKEVENTS |
Vitja Makarov | 8b5f79f | 2008-02-29 12:24:23 +0800 | [diff] [blame] | 654 | |
Yi Li | 0d152c2 | 2009-12-28 10:21:49 +0000 | [diff] [blame] | 655 | menu "Clock event device" |
Graf Yang | 1fa9be7 | 2009-05-15 11:01:59 +0000 | [diff] [blame] | 656 | depends on GENERIC_CLOCKEVENTS |
Graf Yang | 1fa9be7 | 2009-05-15 11:01:59 +0000 | [diff] [blame] | 657 | config TICKSOURCE_GPTMR0 |
Yi Li | 0d152c2 | 2009-12-28 10:21:49 +0000 | [diff] [blame] | 658 | bool "GPTimer0" |
| 659 | depends on !SMP |
Graf Yang | 1fa9be7 | 2009-05-15 11:01:59 +0000 | [diff] [blame] | 660 | select BFIN_GPTIMERS |
Graf Yang | 1fa9be7 | 2009-05-15 11:01:59 +0000 | [diff] [blame] | 661 | |
| 662 | config TICKSOURCE_CORETMR |
Yi Li | 0d152c2 | 2009-12-28 10:21:49 +0000 | [diff] [blame] | 663 | bool "Core timer" |
| 664 | default y |
| 665 | endmenu |
Graf Yang | 1fa9be7 | 2009-05-15 11:01:59 +0000 | [diff] [blame] | 666 | |
Yi Li | 0d152c2 | 2009-12-28 10:21:49 +0000 | [diff] [blame] | 667 | menu "Clock souce" |
Vitja Makarov | 8b5f79f | 2008-02-29 12:24:23 +0800 | [diff] [blame] | 668 | depends on GENERIC_CLOCKEVENTS |
Yi Li | 0d152c2 | 2009-12-28 10:21:49 +0000 | [diff] [blame] | 669 | config CYCLES_CLOCKSOURCE |
| 670 | bool "CYCLES" |
| 671 | default y |
Vitja Makarov | 8b5f79f | 2008-02-29 12:24:23 +0800 | [diff] [blame] | 672 | depends on !BFIN_SCRATCH_REG_CYCLES |
Graf Yang | 1fa9be7 | 2009-05-15 11:01:59 +0000 | [diff] [blame] | 673 | depends on !SMP |
Vitja Makarov | 8b5f79f | 2008-02-29 12:24:23 +0800 | [diff] [blame] | 674 | help |
| 675 | If you say Y here, you will enable support for using the 'cycles' |
| 676 | registers as a clock source. Doing so means you will be unable to |
| 677 | safely write to the 'cycles' register during runtime. You will |
| 678 | still be able to read it (such as for performance monitoring), but |
| 679 | writing the registers will most likely crash the kernel. |
| 680 | |
Graf Yang | 1fa9be7 | 2009-05-15 11:01:59 +0000 | [diff] [blame] | 681 | config GPTMR0_CLOCKSOURCE |
Yi Li | 0d152c2 | 2009-12-28 10:21:49 +0000 | [diff] [blame] | 682 | bool "GPTimer0" |
Mike Frysinger | 3aca47c | 2009-06-18 19:40:47 +0000 | [diff] [blame] | 683 | select BFIN_GPTIMERS |
Graf Yang | 1fa9be7 | 2009-05-15 11:01:59 +0000 | [diff] [blame] | 684 | depends on !TICKSOURCE_GPTMR0 |
Yi Li | 0d152c2 | 2009-12-28 10:21:49 +0000 | [diff] [blame] | 685 | endmenu |
Graf Yang | 1fa9be7 | 2009-05-15 11:01:59 +0000 | [diff] [blame] | 686 | |
Mike Frysinger | 5f004c2 | 2008-04-25 02:11:24 +0800 | [diff] [blame] | 687 | comment "Misc" |
Sonic Zhang | 971d5bc | 2008-01-27 16:32:31 +0800 | [diff] [blame] | 688 | |
Mike Frysinger | f0b5d12 | 2007-08-05 17:03:59 +0800 | [diff] [blame] | 689 | choice |
| 690 | prompt "Blackfin Exception Scratch Register" |
| 691 | default BFIN_SCRATCH_REG_RETN |
| 692 | help |
| 693 | Select the resource to reserve for the Exception handler: |
| 694 | - RETN: Non-Maskable Interrupt (NMI) |
| 695 | - RETE: Exception Return (JTAG/ICE) |
| 696 | - CYCLES: Performance counter |
| 697 | |
| 698 | If you are unsure, please select "RETN". |
| 699 | |
| 700 | config BFIN_SCRATCH_REG_RETN |
| 701 | bool "RETN" |
| 702 | help |
| 703 | Use the RETN register in the Blackfin exception handler |
| 704 | as a stack scratch register. This means you cannot |
| 705 | safely use NMI on the Blackfin while running Linux, but |
| 706 | you can debug the system with a JTAG ICE and use the |
| 707 | CYCLES performance registers. |
| 708 | |
| 709 | If you are unsure, please select "RETN". |
| 710 | |
| 711 | config BFIN_SCRATCH_REG_RETE |
| 712 | bool "RETE" |
| 713 | help |
| 714 | Use the RETE register in the Blackfin exception handler |
| 715 | as a stack scratch register. This means you cannot |
| 716 | safely use a JTAG ICE while debugging a Blackfin board, |
| 717 | but you can safely use the CYCLES performance registers |
| 718 | and the NMI. |
| 719 | |
| 720 | If you are unsure, please select "RETN". |
| 721 | |
| 722 | config BFIN_SCRATCH_REG_CYCLES |
| 723 | bool "CYCLES" |
| 724 | help |
| 725 | Use the CYCLES register in the Blackfin exception handler |
| 726 | as a stack scratch register. This means you cannot |
| 727 | safely use the CYCLES performance registers on a Blackfin |
| 728 | board at anytime, but you can debug the system with a JTAG |
| 729 | ICE and use the NMI. |
| 730 | |
| 731 | If you are unsure, please select "RETN". |
| 732 | |
| 733 | endchoice |
| 734 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 735 | endmenu |
| 736 | |
| 737 | |
| 738 | menu "Blackfin Kernel Optimizations" |
| 739 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 740 | comment "Memory Optimizations" |
| 741 | |
| 742 | config I_ENTRY_L1 |
| 743 | bool "Locate interrupt entry code in L1 Memory" |
| 744 | default y |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 745 | depends on !SMP |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 746 | help |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 747 | If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked |
| 748 | into L1 instruction memory. (less latency) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 749 | |
| 750 | config EXCPT_IRQ_SYSC_L1 |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 751 | bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory" |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 752 | default y |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 753 | depends on !SMP |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 754 | help |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 755 | If enabled, the entire ASM lowlevel exception and interrupt entry code |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 756 | (STORE/RESTORE CONTEXT) is linked into L1 instruction memory. |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 757 | (less latency) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 758 | |
| 759 | config DO_IRQ_L1 |
| 760 | bool "Locate frequently called do_irq dispatcher function in L1 Memory" |
| 761 | default y |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 762 | depends on !SMP |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 763 | help |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 764 | If enabled, the frequently called do_irq dispatcher function is linked |
| 765 | into L1 instruction memory. (less latency) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 766 | |
| 767 | config CORE_TIMER_IRQ_L1 |
| 768 | bool "Locate frequently called timer_interrupt() function in L1 Memory" |
| 769 | default y |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 770 | depends on !SMP |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 771 | help |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 772 | If enabled, the frequently called timer_interrupt() function is linked |
| 773 | into L1 instruction memory. (less latency) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 774 | |
| 775 | config IDLE_L1 |
| 776 | bool "Locate frequently idle function in L1 Memory" |
| 777 | default y |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 778 | depends on !SMP |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 779 | help |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 780 | If enabled, the frequently called idle function is linked |
| 781 | into L1 instruction memory. (less latency) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 782 | |
| 783 | config SCHEDULE_L1 |
| 784 | bool "Locate kernel schedule function in L1 Memory" |
| 785 | default y |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 786 | depends on !SMP |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 787 | help |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 788 | If enabled, the frequently called kernel schedule is linked |
| 789 | into L1 instruction memory. (less latency) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 790 | |
| 791 | config ARITHMETIC_OPS_L1 |
| 792 | bool "Locate kernel owned arithmetic functions in L1 Memory" |
| 793 | default y |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 794 | depends on !SMP |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 795 | help |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 796 | If enabled, arithmetic functions are linked |
| 797 | into L1 instruction memory. (less latency) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 798 | |
| 799 | config ACCESS_OK_L1 |
| 800 | bool "Locate access_ok function in L1 Memory" |
| 801 | default y |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 802 | depends on !SMP |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 803 | help |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 804 | If enabled, the access_ok function is linked |
| 805 | into L1 instruction memory. (less latency) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 806 | |
| 807 | config MEMSET_L1 |
| 808 | bool "Locate memset function in L1 Memory" |
| 809 | default y |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 810 | depends on !SMP |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 811 | help |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 812 | If enabled, the memset function is linked |
| 813 | into L1 instruction memory. (less latency) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 814 | |
| 815 | config MEMCPY_L1 |
| 816 | bool "Locate memcpy function in L1 Memory" |
| 817 | default y |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 818 | depends on !SMP |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 819 | help |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 820 | If enabled, the memcpy function is linked |
| 821 | into L1 instruction memory. (less latency) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 822 | |
Robin Getz | 479ba60 | 2010-05-03 17:23:20 +0000 | [diff] [blame] | 823 | config STRCMP_L1 |
| 824 | bool "locate strcmp function in L1 Memory" |
| 825 | default y |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 826 | depends on !SMP |
Robin Getz | 479ba60 | 2010-05-03 17:23:20 +0000 | [diff] [blame] | 827 | help |
| 828 | If enabled, the strcmp function is linked |
| 829 | into L1 instruction memory (less latency). |
| 830 | |
| 831 | config STRNCMP_L1 |
| 832 | bool "locate strncmp function in L1 Memory" |
| 833 | default y |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 834 | depends on !SMP |
Robin Getz | 479ba60 | 2010-05-03 17:23:20 +0000 | [diff] [blame] | 835 | help |
| 836 | If enabled, the strncmp function is linked |
| 837 | into L1 instruction memory (less latency). |
| 838 | |
| 839 | config STRCPY_L1 |
| 840 | bool "locate strcpy function in L1 Memory" |
| 841 | default y |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 842 | depends on !SMP |
Robin Getz | 479ba60 | 2010-05-03 17:23:20 +0000 | [diff] [blame] | 843 | help |
| 844 | If enabled, the strcpy function is linked |
| 845 | into L1 instruction memory (less latency). |
| 846 | |
| 847 | config STRNCPY_L1 |
| 848 | bool "locate strncpy function in L1 Memory" |
| 849 | default y |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 850 | depends on !SMP |
Robin Getz | 479ba60 | 2010-05-03 17:23:20 +0000 | [diff] [blame] | 851 | help |
| 852 | If enabled, the strncpy function is linked |
| 853 | into L1 instruction memory (less latency). |
| 854 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 855 | config SYS_BFIN_SPINLOCK_L1 |
| 856 | bool "Locate sys_bfin_spinlock function in L1 Memory" |
| 857 | default y |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 858 | depends on !SMP |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 859 | help |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 860 | If enabled, sys_bfin_spinlock function is linked |
| 861 | into L1 instruction memory. (less latency) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 862 | |
| 863 | config IP_CHECKSUM_L1 |
| 864 | bool "Locate IP Checksum function in L1 Memory" |
| 865 | default n |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 866 | depends on !SMP |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 867 | help |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 868 | If enabled, the IP Checksum function is linked |
| 869 | into L1 instruction memory. (less latency) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 870 | |
| 871 | config CACHELINE_ALIGNED_L1 |
| 872 | bool "Locate cacheline_aligned data to L1 Data Memory" |
Michael Hennerich | 157cc5a | 2007-07-12 16:20:21 +0800 | [diff] [blame] | 873 | default y if !BF54x |
| 874 | default n if BF54x |
Mike Frysinger | 95fc2d8f | 2012-03-28 11:43:02 +0800 | [diff] [blame] | 875 | depends on !SMP && !BF531 && !CRC32 |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 876 | help |
Matt LaPlante | 692105b | 2009-01-26 11:12:25 +0100 | [diff] [blame] | 877 | If enabled, cacheline_aligned data is linked |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 878 | into L1 data memory. (less latency) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 879 | |
| 880 | config SYSCALL_TAB_L1 |
| 881 | bool "Locate Syscall Table L1 Data Memory" |
| 882 | default n |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 883 | depends on !SMP && !BF531 |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 884 | help |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 885 | If enabled, the Syscall LUT is linked |
| 886 | into L1 data memory. (less latency) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 887 | |
| 888 | config CPLB_SWITCH_TAB_L1 |
| 889 | bool "Locate CPLB Switch Tables L1 Data Memory" |
| 890 | default n |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 891 | depends on !SMP && !BF531 |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 892 | help |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 893 | If enabled, the CPLB Switch Tables are linked |
| 894 | into L1 data memory. (less latency) |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 895 | |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 896 | config ICACHE_FLUSH_L1 |
| 897 | bool "Locate icache flush funcs in L1 Inst Memory" |
Mike Frysinger | 7418129 | 2010-05-27 22:46:46 +0000 | [diff] [blame] | 898 | default y |
| 899 | help |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 900 | If enabled, the Blackfin icache flushing functions are linked |
Mike Frysinger | 7418129 | 2010-05-27 22:46:46 +0000 | [diff] [blame] | 901 | into L1 instruction memory. |
| 902 | |
| 903 | Note that this might be required to address anomalies, but |
| 904 | these functions are pretty small, so it shouldn't be too bad. |
| 905 | If you are using a processor affected by an anomaly, the build |
| 906 | system will double check for you and prevent it. |
| 907 | |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 908 | config DCACHE_FLUSH_L1 |
| 909 | bool "Locate dcache flush funcs in L1 Inst Memory" |
| 910 | default y |
| 911 | depends on !SMP |
| 912 | help |
| 913 | If enabled, the Blackfin dcache flushing functions are linked |
| 914 | into L1 instruction memory. |
| 915 | |
Graf Yang | ca87b7a | 2008-10-08 17:30:01 +0800 | [diff] [blame] | 916 | config APP_STACK_L1 |
| 917 | bool "Support locating application stack in L1 Scratch Memory" |
| 918 | default y |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 919 | depends on !SMP |
Graf Yang | ca87b7a | 2008-10-08 17:30:01 +0800 | [diff] [blame] | 920 | help |
| 921 | If enabled the application stack can be located in L1 |
| 922 | scratch memory (less latency). |
| 923 | |
| 924 | Currently only works with FLAT binaries. |
| 925 | |
Mike Frysinger | 6ad2b84 | 2008-10-28 11:03:09 +0800 | [diff] [blame] | 926 | config EXCEPTION_L1_SCRATCH |
| 927 | bool "Locate exception stack in L1 Scratch Memory" |
| 928 | default n |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 929 | depends on !SMP && !APP_STACK_L1 |
Mike Frysinger | 6ad2b84 | 2008-10-28 11:03:09 +0800 | [diff] [blame] | 930 | help |
| 931 | Whenever an exception occurs, use the L1 Scratch memory for |
| 932 | stack storage. You cannot place the stacks of FLAT binaries |
| 933 | in L1 when using this option. |
| 934 | |
| 935 | If you don't use L1 Scratch, then you should say Y here. |
| 936 | |
Robin Getz | 251383c | 2008-08-14 15:12:55 +0800 | [diff] [blame] | 937 | comment "Speed Optimizations" |
| 938 | config BFIN_INS_LOWOVERHEAD |
| 939 | bool "ins[bwl] low overhead, higher interrupt latency" |
| 940 | default y |
Mike Frysinger | 820b127 | 2011-02-02 22:31:42 -0500 | [diff] [blame] | 941 | depends on !SMP |
Robin Getz | 251383c | 2008-08-14 15:12:55 +0800 | [diff] [blame] | 942 | help |
| 943 | Reads on the Blackfin are speculative. In Blackfin terms, this means |
| 944 | they can be interrupted at any time (even after they have been issued |
| 945 | on to the external bus), and re-issued after the interrupt occurs. |
| 946 | For memory - this is not a big deal, since memory does not change if |
| 947 | it sees a read. |
| 948 | |
| 949 | If a FIFO is sitting on the end of the read, it will see two reads, |
| 950 | when the core only sees one since the FIFO receives both the read |
| 951 | which is cancelled (and not delivered to the core) and the one which |
| 952 | is re-issued (which is delivered to the core). |
| 953 | |
| 954 | To solve this, interrupts are turned off before reads occur to |
| 955 | I/O space. This option controls which the overhead/latency of |
| 956 | controlling interrupts during this time |
| 957 | "n" turns interrupts off every read |
| 958 | (higher overhead, but lower interrupt latency) |
| 959 | "y" turns interrupts off every loop |
| 960 | (low overhead, but longer interrupt latency) |
| 961 | |
| 962 | default behavior is to leave this set to on (type "Y"). If you are experiencing |
| 963 | interrupt latency issues, it is safe and OK to turn this off. |
| 964 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 965 | endmenu |
| 966 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 967 | choice |
| 968 | prompt "Kernel executes from" |
| 969 | help |
| 970 | Choose the memory type that the kernel will be running in. |
| 971 | |
| 972 | config RAMKERNEL |
| 973 | bool "RAM" |
| 974 | help |
| 975 | The kernel will be resident in RAM when running. |
| 976 | |
| 977 | config ROMKERNEL |
| 978 | bool "ROM" |
| 979 | help |
| 980 | The kernel will be resident in FLASH/ROM when running. |
| 981 | |
| 982 | endchoice |
| 983 | |
Mike Frysinger | 56b4f07 | 2010-10-16 19:46:21 -0400 | [diff] [blame] | 984 | # Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both |
| 985 | config XIP_KERNEL |
| 986 | bool |
| 987 | default y |
| 988 | depends on ROMKERNEL |
| 989 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 990 | source "mm/Kconfig" |
| 991 | |
Mike Frysinger | 780431e | 2007-10-21 23:37:54 +0800 | [diff] [blame] | 992 | config BFIN_GPTIMERS |
| 993 | tristate "Enable Blackfin General Purpose Timers API" |
| 994 | default n |
| 995 | help |
| 996 | Enable support for the General Purpose Timers API. If you |
| 997 | are unsure, say N. |
| 998 | |
| 999 | To compile this driver as a module, choose M here: the module |
Pavel Machek | 4737f09 | 2009-06-05 00:44:53 +0200 | [diff] [blame] | 1000 | will be called gptimers. |
Mike Frysinger | 780431e | 2007-10-21 23:37:54 +0800 | [diff] [blame] | 1001 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1002 | choice |
Mike Frysinger | d292b00 | 2008-10-28 11:15:36 +0800 | [diff] [blame] | 1003 | prompt "Uncached DMA region" |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1004 | default DMA_UNCACHED_1M |
Scott Jiang | c8d11a0 | 2012-05-18 16:27:22 -0400 | [diff] [blame] | 1005 | config DMA_UNCACHED_32M |
| 1006 | bool "Enable 32M DMA region" |
| 1007 | config DMA_UNCACHED_16M |
| 1008 | bool "Enable 16M DMA region" |
| 1009 | config DMA_UNCACHED_8M |
| 1010 | bool "Enable 8M DMA region" |
Cliff Cai | 86ad793 | 2008-05-17 16:36:52 +0800 | [diff] [blame] | 1011 | config DMA_UNCACHED_4M |
| 1012 | bool "Enable 4M DMA region" |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1013 | config DMA_UNCACHED_2M |
| 1014 | bool "Enable 2M DMA region" |
| 1015 | config DMA_UNCACHED_1M |
| 1016 | bool "Enable 1M DMA region" |
Barry Song | c45c065 | 2009-12-02 09:13:36 +0000 | [diff] [blame] | 1017 | config DMA_UNCACHED_512K |
| 1018 | bool "Enable 512K DMA region" |
| 1019 | config DMA_UNCACHED_256K |
| 1020 | bool "Enable 256K DMA region" |
| 1021 | config DMA_UNCACHED_128K |
| 1022 | bool "Enable 128K DMA region" |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1023 | config DMA_UNCACHED_NONE |
| 1024 | bool "Disable DMA region" |
| 1025 | endchoice |
| 1026 | |
| 1027 | |
| 1028 | comment "Cache Support" |
Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 1029 | |
Robin Getz | 3bebca2 | 2007-10-10 23:55:26 +0800 | [diff] [blame] | 1030 | config BFIN_ICACHE |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1031 | bool "Enable ICACHE" |
Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 1032 | default y |
Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 1033 | config BFIN_EXTMEM_ICACHEABLE |
| 1034 | bool "Enable ICACHE for external memory" |
| 1035 | depends on BFIN_ICACHE |
| 1036 | default y |
| 1037 | config BFIN_L2_ICACHEABLE |
| 1038 | bool "Enable ICACHE for L2 SRAM" |
| 1039 | depends on BFIN_ICACHE |
Steven Miao | b0ce61d | 2012-06-01 10:29:42 +0800 | [diff] [blame] | 1040 | depends on (BF54x || BF561 || BF60x) && !SMP |
Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 1041 | default n |
| 1042 | |
Robin Getz | 3bebca2 | 2007-10-10 23:55:26 +0800 | [diff] [blame] | 1043 | config BFIN_DCACHE |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1044 | bool "Enable DCACHE" |
Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 1045 | default y |
Robin Getz | 3bebca2 | 2007-10-10 23:55:26 +0800 | [diff] [blame] | 1046 | config BFIN_DCACHE_BANKA |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1047 | bool "Enable only 16k BankA DCACHE - BankB is SRAM" |
Robin Getz | 3bebca2 | 2007-10-10 23:55:26 +0800 | [diff] [blame] | 1048 | depends on BFIN_DCACHE && !BF531 |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1049 | default n |
Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 1050 | config BFIN_EXTMEM_DCACHEABLE |
| 1051 | bool "Enable DCACHE for external memory" |
Robin Getz | 3bebca2 | 2007-10-10 23:55:26 +0800 | [diff] [blame] | 1052 | depends on BFIN_DCACHE |
Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 1053 | default y |
Graf Yang | 5ba7667 | 2009-05-07 04:09:15 +0000 | [diff] [blame] | 1054 | choice |
Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 1055 | prompt "External memory DCACHE policy" |
| 1056 | depends on BFIN_EXTMEM_DCACHEABLE |
| 1057 | default BFIN_EXTMEM_WRITEBACK if !SMP |
| 1058 | default BFIN_EXTMEM_WRITETHROUGH if SMP |
| 1059 | config BFIN_EXTMEM_WRITEBACK |
Graf Yang | 5ba7667 | 2009-05-07 04:09:15 +0000 | [diff] [blame] | 1060 | bool "Write back" |
| 1061 | depends on !SMP |
Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 1062 | help |
| 1063 | Write Back Policy: |
| 1064 | Cached data will be written back to SDRAM only when needed. |
| 1065 | This can give a nice increase in performance, but beware of |
| 1066 | broken drivers that do not properly invalidate/flush their |
| 1067 | cache. |
Graf Yang | 5ba7667 | 2009-05-07 04:09:15 +0000 | [diff] [blame] | 1068 | |
Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 1069 | Write Through Policy: |
| 1070 | Cached data will always be written back to SDRAM when the |
| 1071 | cache is updated. This is a completely safe setting, but |
| 1072 | performance is worse than Write Back. |
| 1073 | |
| 1074 | If you are unsure of the options and you want to be safe, |
| 1075 | then go with Write Through. |
| 1076 | |
| 1077 | config BFIN_EXTMEM_WRITETHROUGH |
Graf Yang | 5ba7667 | 2009-05-07 04:09:15 +0000 | [diff] [blame] | 1078 | bool "Write through" |
Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 1079 | help |
| 1080 | Write Back Policy: |
| 1081 | Cached data will be written back to SDRAM only when needed. |
| 1082 | This can give a nice increase in performance, but beware of |
| 1083 | broken drivers that do not properly invalidate/flush their |
| 1084 | cache. |
Graf Yang | 5ba7667 | 2009-05-07 04:09:15 +0000 | [diff] [blame] | 1085 | |
Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 1086 | Write Through Policy: |
| 1087 | Cached data will always be written back to SDRAM when the |
| 1088 | cache is updated. This is a completely safe setting, but |
| 1089 | performance is worse than Write Back. |
| 1090 | |
| 1091 | If you are unsure of the options and you want to be safe, |
| 1092 | then go with Write Through. |
Graf Yang | 5ba7667 | 2009-05-07 04:09:15 +0000 | [diff] [blame] | 1093 | |
| 1094 | endchoice |
Sonic Zhang | f099f39 | 2008-10-09 14:11:57 +0800 | [diff] [blame] | 1095 | |
Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 1096 | config BFIN_L2_DCACHEABLE |
| 1097 | bool "Enable DCACHE for L2 SRAM" |
| 1098 | depends on BFIN_DCACHE |
Bob Liu | b5affb0 | 2012-05-16 17:37:24 +0800 | [diff] [blame] | 1099 | depends on (BF54x || BF561 || BF60x) && !SMP |
Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 1100 | default n |
| 1101 | choice |
| 1102 | prompt "L2 SRAM DCACHE policy" |
| 1103 | depends on BFIN_L2_DCACHEABLE |
| 1104 | default BFIN_L2_WRITEBACK |
| 1105 | config BFIN_L2_WRITEBACK |
| 1106 | bool "Write back" |
Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 1107 | |
| 1108 | config BFIN_L2_WRITETHROUGH |
| 1109 | bool "Write through" |
Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 1110 | endchoice |
| 1111 | |
| 1112 | |
| 1113 | comment "Memory Protection Unit" |
Bernd Schmidt | b97b8a9 | 2008-01-27 18:39:16 +0800 | [diff] [blame] | 1114 | config MPU |
Kees Cook | 89a0677 | 2013-01-16 18:53:16 -0800 | [diff] [blame] | 1115 | bool "Enable the memory protection unit" |
Bernd Schmidt | b97b8a9 | 2008-01-27 18:39:16 +0800 | [diff] [blame] | 1116 | default n |
| 1117 | help |
| 1118 | Use the processor's MPU to protect applications from accessing |
| 1119 | memory they do not own. This comes at a performance penalty |
| 1120 | and is recommended only for debugging. |
| 1121 | |
Matt LaPlante | 692105b | 2009-01-26 11:12:25 +0100 | [diff] [blame] | 1122 | comment "Asynchronous Memory Configuration" |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1123 | |
Mike Frysinger | ddf416b | 2007-10-10 18:06:47 +0800 | [diff] [blame] | 1124 | menu "EBIU_AMGCTL Global Control" |
Bob Liu | b5affb0 | 2012-05-16 17:37:24 +0800 | [diff] [blame] | 1125 | depends on !BF60x |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1126 | config C_AMCKEN |
| 1127 | bool "Enable CLKOUT" |
| 1128 | default y |
| 1129 | |
| 1130 | config C_CDPRIO |
| 1131 | bool "DMA has priority over core for ext. accesses" |
| 1132 | default n |
| 1133 | |
| 1134 | config C_B0PEN |
| 1135 | depends on BF561 |
| 1136 | bool "Bank 0 16 bit packing enable" |
| 1137 | default y |
| 1138 | |
| 1139 | config C_B1PEN |
| 1140 | depends on BF561 |
| 1141 | bool "Bank 1 16 bit packing enable" |
| 1142 | default y |
| 1143 | |
| 1144 | config C_B2PEN |
| 1145 | depends on BF561 |
| 1146 | bool "Bank 2 16 bit packing enable" |
| 1147 | default y |
| 1148 | |
| 1149 | config C_B3PEN |
| 1150 | depends on BF561 |
| 1151 | bool "Bank 3 16 bit packing enable" |
| 1152 | default n |
| 1153 | |
| 1154 | choice |
Matt LaPlante | 692105b | 2009-01-26 11:12:25 +0100 | [diff] [blame] | 1155 | prompt "Enable Asynchronous Memory Banks" |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1156 | default C_AMBEN_ALL |
| 1157 | |
| 1158 | config C_AMBEN |
| 1159 | bool "Disable All Banks" |
| 1160 | |
| 1161 | config C_AMBEN_B0 |
| 1162 | bool "Enable Bank 0" |
| 1163 | |
| 1164 | config C_AMBEN_B0_B1 |
| 1165 | bool "Enable Bank 0 & 1" |
| 1166 | |
| 1167 | config C_AMBEN_B0_B1_B2 |
| 1168 | bool "Enable Bank 0 & 1 & 2" |
| 1169 | |
| 1170 | config C_AMBEN_ALL |
| 1171 | bool "Enable All Banks" |
| 1172 | endchoice |
| 1173 | endmenu |
| 1174 | |
| 1175 | menu "EBIU_AMBCTL Control" |
Bob Liu | b5affb0 | 2012-05-16 17:37:24 +0800 | [diff] [blame] | 1176 | depends on !BF60x |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1177 | config BANK_0 |
Mike Frysinger | c8342f8 | 2009-03-31 00:18:35 +0000 | [diff] [blame] | 1178 | hex "Bank 0 (AMBCTL0.L)" |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1179 | default 0x7BB0 |
Mike Frysinger | c8342f8 | 2009-03-31 00:18:35 +0000 | [diff] [blame] | 1180 | help |
| 1181 | These are the low 16 bits of the EBIU_AMBCTL0 MMR which are |
| 1182 | used to control the Asynchronous Memory Bank 0 settings. |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1183 | |
| 1184 | config BANK_1 |
Mike Frysinger | c8342f8 | 2009-03-31 00:18:35 +0000 | [diff] [blame] | 1185 | hex "Bank 1 (AMBCTL0.H)" |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1186 | default 0x7BB0 |
Michael Hennerich | 197fba5 | 2008-05-07 17:03:27 +0800 | [diff] [blame] | 1187 | default 0x5558 if BF54x |
Mike Frysinger | c8342f8 | 2009-03-31 00:18:35 +0000 | [diff] [blame] | 1188 | help |
| 1189 | These are the high 16 bits of the EBIU_AMBCTL0 MMR which are |
| 1190 | used to control the Asynchronous Memory Bank 1 settings. |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1191 | |
| 1192 | config BANK_2 |
Mike Frysinger | c8342f8 | 2009-03-31 00:18:35 +0000 | [diff] [blame] | 1193 | hex "Bank 2 (AMBCTL1.L)" |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1194 | default 0x7BB0 |
Mike Frysinger | c8342f8 | 2009-03-31 00:18:35 +0000 | [diff] [blame] | 1195 | help |
| 1196 | These are the low 16 bits of the EBIU_AMBCTL1 MMR which are |
| 1197 | used to control the Asynchronous Memory Bank 2 settings. |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1198 | |
| 1199 | config BANK_3 |
Mike Frysinger | c8342f8 | 2009-03-31 00:18:35 +0000 | [diff] [blame] | 1200 | hex "Bank 3 (AMBCTL1.H)" |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1201 | default 0x99B3 |
Mike Frysinger | c8342f8 | 2009-03-31 00:18:35 +0000 | [diff] [blame] | 1202 | help |
| 1203 | These are the high 16 bits of the EBIU_AMBCTL1 MMR which are |
| 1204 | used to control the Asynchronous Memory Bank 3 settings. |
| 1205 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1206 | endmenu |
| 1207 | |
Sonic Zhang | e40540b | 2007-11-21 23:49:52 +0800 | [diff] [blame] | 1208 | config EBIU_MBSCTLVAL |
| 1209 | hex "EBIU Bank Select Control Register" |
| 1210 | depends on BF54x |
| 1211 | default 0 |
| 1212 | |
| 1213 | config EBIU_MODEVAL |
| 1214 | hex "Flash Memory Mode Control Register" |
| 1215 | depends on BF54x |
| 1216 | default 1 |
| 1217 | |
| 1218 | config EBIU_FCTLVAL |
| 1219 | hex "Flash Memory Bank Control Register" |
| 1220 | depends on BF54x |
| 1221 | default 6 |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1222 | endmenu |
| 1223 | |
| 1224 | ############################################################################# |
| 1225 | menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)" |
| 1226 | |
| 1227 | config PCI |
| 1228 | bool "PCI support" |
Adrian Bunk | a95ca3b | 2008-08-27 10:55:05 +0800 | [diff] [blame] | 1229 | depends on BROKEN |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1230 | help |
| 1231 | Support for PCI bus. |
| 1232 | |
| 1233 | source "drivers/pci/Kconfig" |
| 1234 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1235 | source "drivers/pcmcia/Kconfig" |
| 1236 | |
| 1237 | source "drivers/pci/hotplug/Kconfig" |
| 1238 | |
| 1239 | endmenu |
| 1240 | |
| 1241 | menu "Executable file formats" |
| 1242 | |
| 1243 | source "fs/Kconfig.binfmt" |
| 1244 | |
| 1245 | endmenu |
| 1246 | |
| 1247 | menu "Power management options" |
Graf Yang | ad46163 | 2009-08-07 03:52:54 +0000 | [diff] [blame] | 1248 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1249 | source "kernel/power/Kconfig" |
| 1250 | |
Johannes Berg | f4cb570 | 2007-12-08 02:14:00 +0100 | [diff] [blame] | 1251 | config ARCH_SUSPEND_POSSIBLE |
| 1252 | def_bool y |
Johannes Berg | f4cb570 | 2007-12-08 02:14:00 +0100 | [diff] [blame] | 1253 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1254 | choice |
Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 1255 | prompt "Standby Power Saving Mode" |
Steven Miao | 0fbd88c | 2012-05-17 17:29:54 +0800 | [diff] [blame] | 1256 | depends on PM && !BF60x |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 1257 | default PM_BFIN_SLEEP_DEEPER |
| 1258 | config PM_BFIN_SLEEP_DEEPER |
| 1259 | bool "Sleep Deeper" |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1260 | help |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 1261 | Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic |
| 1262 | power dissipation by disabling the clock to the processor core (CCLK). |
| 1263 | Furthermore, Standby sets the internal power supply voltage (VDDINT) |
| 1264 | to 0.85 V to provide the greatest power savings, while preserving the |
| 1265 | processor state. |
| 1266 | The PLL and system clock (SCLK) continue to operate at a very low |
| 1267 | frequency of about 3.3 MHz. To preserve data integrity in the SDRAM, |
| 1268 | the SDRAM is put into Self Refresh Mode. Typically an external event |
| 1269 | such as GPIO interrupt or RTC activity wakes up the processor. |
| 1270 | Various Peripherals such as UART, SPORT, PPI may not function as |
| 1271 | normal during Sleep Deeper, due to the reduced SCLK frequency. |
| 1272 | When in the sleep mode, system DMA access to L1 memory is not supported. |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1273 | |
Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 1274 | If unsure, select "Sleep Deeper". |
| 1275 | |
Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 1276 | config PM_BFIN_SLEEP |
| 1277 | bool "Sleep" |
| 1278 | help |
| 1279 | Sleep Mode (High Power Savings) - The sleep mode reduces power |
| 1280 | dissipation by disabling the clock to the processor core (CCLK). |
| 1281 | The PLL and system clock (SCLK), however, continue to operate in |
| 1282 | this mode. Typically an external event or RTC activity will wake |
Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 1283 | up the processor. When in the sleep mode, system DMA access to L1 |
| 1284 | memory is not supported. |
| 1285 | |
| 1286 | If unsure, select "Sleep Deeper". |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1287 | endchoice |
| 1288 | |
Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 1289 | comment "Possible Suspend Mem / Hibernate Wake-Up Sources" |
| 1290 | depends on PM |
| 1291 | |
Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 1292 | config PM_BFIN_WAKE_PH6 |
| 1293 | bool "Allow Wake-Up from on-chip PHY or PH6 GP" |
Bryan Wu | 2f6f4bc | 2008-11-18 17:48:21 +0800 | [diff] [blame] | 1294 | depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537) |
Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 1295 | default n |
| 1296 | help |
| 1297 | Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up) |
| 1298 | |
Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 1299 | config PM_BFIN_WAKE_GP |
| 1300 | bool "Allow Wake-Up from GPIOs" |
| 1301 | depends on PM && BF54x |
| 1302 | default n |
| 1303 | help |
| 1304 | Enable General-Purpose Wake-Up (Voltage Regulator Power-Up) |
Michael Hennerich | 1998628 | 2009-03-05 16:45:55 +0800 | [diff] [blame] | 1305 | (all processors, except ADSP-BF549). This option sets |
| 1306 | the general-purpose wake-up enable (GPWE) control bit to enable |
| 1307 | wake-up upon detection of an active low signal on the /GPW (PH7) pin. |
Masanari Iida | 59bf896 | 2012-04-18 00:01:21 +0900 | [diff] [blame] | 1308 | On ADSP-BF549 this option enables the same functionality on the |
Michael Hennerich | 1998628 | 2009-03-05 16:45:55 +0800 | [diff] [blame] | 1309 | /MRXON pin also PH7. |
| 1310 | |
Steven Miao | 0fbd88c | 2012-05-17 17:29:54 +0800 | [diff] [blame] | 1311 | config PM_BFIN_WAKE_PA15 |
| 1312 | bool "Allow Wake-Up from PA15" |
| 1313 | depends on PM && BF60x |
| 1314 | default n |
| 1315 | help |
| 1316 | Enable PA15 Wake-Up |
| 1317 | |
| 1318 | config PM_BFIN_WAKE_PA15_POL |
| 1319 | int "Wake-up priority" |
| 1320 | depends on PM_BFIN_WAKE_PA15 |
| 1321 | default 0 |
| 1322 | help |
| 1323 | Wake-Up priority 0(low) 1(high) |
| 1324 | |
| 1325 | config PM_BFIN_WAKE_PB15 |
| 1326 | bool "Allow Wake-Up from PB15" |
| 1327 | depends on PM && BF60x |
| 1328 | default n |
| 1329 | help |
| 1330 | Enable PB15 Wake-Up |
| 1331 | |
| 1332 | config PM_BFIN_WAKE_PB15_POL |
| 1333 | int "Wake-up priority" |
| 1334 | depends on PM_BFIN_WAKE_PB15 |
| 1335 | default 0 |
| 1336 | help |
| 1337 | Wake-Up priority 0(low) 1(high) |
| 1338 | |
| 1339 | config PM_BFIN_WAKE_PC15 |
| 1340 | bool "Allow Wake-Up from PC15" |
| 1341 | depends on PM && BF60x |
| 1342 | default n |
| 1343 | help |
| 1344 | Enable PC15 Wake-Up |
| 1345 | |
| 1346 | config PM_BFIN_WAKE_PC15_POL |
| 1347 | int "Wake-up priority" |
| 1348 | depends on PM_BFIN_WAKE_PC15 |
| 1349 | default 0 |
| 1350 | help |
| 1351 | Wake-Up priority 0(low) 1(high) |
| 1352 | |
| 1353 | config PM_BFIN_WAKE_PD06 |
| 1354 | bool "Allow Wake-Up from PD06(ETH0_PHYINT)" |
| 1355 | depends on PM && BF60x |
| 1356 | default n |
| 1357 | help |
| 1358 | Enable PD06(ETH0_PHYINT) Wake-up |
| 1359 | |
| 1360 | config PM_BFIN_WAKE_PD06_POL |
| 1361 | int "Wake-up priority" |
| 1362 | depends on PM_BFIN_WAKE_PD06 |
| 1363 | default 0 |
| 1364 | help |
| 1365 | Wake-Up priority 0(low) 1(high) |
| 1366 | |
| 1367 | config PM_BFIN_WAKE_PE12 |
| 1368 | bool "Allow Wake-Up from PE12(ETH1_PHYINT, PUSH BUTTON)" |
| 1369 | depends on PM && BF60x |
| 1370 | default n |
| 1371 | help |
| 1372 | Enable PE12(ETH1_PHYINT, PUSH BUTTON) Wake-up |
| 1373 | |
| 1374 | config PM_BFIN_WAKE_PE12_POL |
| 1375 | int "Wake-up priority" |
| 1376 | depends on PM_BFIN_WAKE_PE12 |
| 1377 | default 0 |
| 1378 | help |
| 1379 | Wake-Up priority 0(low) 1(high) |
| 1380 | |
| 1381 | config PM_BFIN_WAKE_PG04 |
| 1382 | bool "Allow Wake-Up from PG04(CAN0_RX)" |
| 1383 | depends on PM && BF60x |
| 1384 | default n |
| 1385 | help |
| 1386 | Enable PG04(CAN0_RX) Wake-up |
| 1387 | |
| 1388 | config PM_BFIN_WAKE_PG04_POL |
| 1389 | int "Wake-up priority" |
| 1390 | depends on PM_BFIN_WAKE_PG04 |
| 1391 | default 0 |
| 1392 | help |
| 1393 | Wake-Up priority 0(low) 1(high) |
| 1394 | |
| 1395 | config PM_BFIN_WAKE_PG13 |
| 1396 | bool "Allow Wake-Up from PG13" |
| 1397 | depends on PM && BF60x |
| 1398 | default n |
| 1399 | help |
| 1400 | Enable PG13 Wake-Up |
| 1401 | |
| 1402 | config PM_BFIN_WAKE_PG13_POL |
| 1403 | int "Wake-up priority" |
| 1404 | depends on PM_BFIN_WAKE_PG13 |
| 1405 | default 0 |
| 1406 | help |
| 1407 | Wake-Up priority 0(low) 1(high) |
| 1408 | |
| 1409 | config PM_BFIN_WAKE_USB |
| 1410 | bool "Allow Wake-Up from (USB)" |
| 1411 | depends on PM && BF60x |
| 1412 | default n |
| 1413 | help |
| 1414 | Enable (USB) Wake-up |
| 1415 | |
| 1416 | config PM_BFIN_WAKE_USB_POL |
| 1417 | int "Wake-up priority" |
| 1418 | depends on PM_BFIN_WAKE_USB |
| 1419 | default 0 |
| 1420 | help |
| 1421 | Wake-Up priority 0(low) 1(high) |
| 1422 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1423 | endmenu |
| 1424 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1425 | menu "CPU Frequency scaling" |
| 1426 | |
| 1427 | source "drivers/cpufreq/Kconfig" |
| 1428 | |
Michael Hennerich | 5ad2ca5 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 1429 | config BFIN_CPU_FREQ |
| 1430 | bool |
| 1431 | depends on CPU_FREQ |
| 1432 | select CPU_FREQ_TABLE |
| 1433 | default y |
| 1434 | |
Michael Hennerich | 14b0320 | 2008-05-07 11:41:26 +0800 | [diff] [blame] | 1435 | config CPU_VOLTAGE |
| 1436 | bool "CPU Voltage scaling" |
Michael Hennerich | 14b0320 | 2008-05-07 11:41:26 +0800 | [diff] [blame] | 1437 | depends on CPU_FREQ |
| 1438 | default n |
| 1439 | help |
| 1440 | Say Y here if you want CPU voltage scaling according to the CPU frequency. |
| 1441 | This option violates the PLL BYPASS recommendation in the Blackfin Processor |
Michael Hennerich | 73feb5c | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 1442 | manuals. There is a theoretical risk that during VDDINT transitions |
Michael Hennerich | 14b0320 | 2008-05-07 11:41:26 +0800 | [diff] [blame] | 1443 | the PLL may unlock. |
| 1444 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1445 | endmenu |
| 1446 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1447 | source "net/Kconfig" |
| 1448 | |
| 1449 | source "drivers/Kconfig" |
| 1450 | |
Mike Frysinger | 872d024 | 2009-10-06 04:49:07 +0000 | [diff] [blame] | 1451 | source "drivers/firmware/Kconfig" |
| 1452 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1453 | source "fs/Kconfig" |
| 1454 | |
Mike Frysinger | 74ce832 | 2007-11-21 23:50:49 +0800 | [diff] [blame] | 1455 | source "arch/blackfin/Kconfig.debug" |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1456 | |
| 1457 | source "security/Kconfig" |
| 1458 | |
| 1459 | source "crypto/Kconfig" |
| 1460 | |
| 1461 | source "lib/Kconfig" |