blob: 0d051e7f670263648d4df6dbf7427f107c771313 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +010067void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050068ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080069{
70 if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
71 dev_priv->gt_irq_mask_reg &= ~mask;
72 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
73 (void) I915_READ(GTIMR);
74 }
75}
76
Eric Anholt62fdfea2010-05-21 13:26:39 -070077void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050078ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080079{
80 if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
81 dev_priv->gt_irq_mask_reg |= mask;
82 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
83 (void) I915_READ(GTIMR);
84 }
85}
86
87/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010088static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050089ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080090{
91 if ((dev_priv->irq_mask_reg & mask) != 0) {
92 dev_priv->irq_mask_reg &= ~mask;
93 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
94 (void) I915_READ(DEIMR);
95 }
96}
97
98static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050099ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800100{
101 if ((dev_priv->irq_mask_reg & mask) != mask) {
102 dev_priv->irq_mask_reg |= mask;
103 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
104 (void) I915_READ(DEIMR);
105 }
106}
107
108void
Eric Anholted4cb412008-07-29 12:10:39 -0700109i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
110{
111 if ((dev_priv->irq_mask_reg & mask) != 0) {
112 dev_priv->irq_mask_reg &= ~mask;
113 I915_WRITE(IMR, dev_priv->irq_mask_reg);
114 (void) I915_READ(IMR);
115 }
116}
117
Eric Anholt62fdfea2010-05-21 13:26:39 -0700118void
Eric Anholted4cb412008-07-29 12:10:39 -0700119i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
120{
121 if ((dev_priv->irq_mask_reg & mask) != mask) {
122 dev_priv->irq_mask_reg |= mask;
123 I915_WRITE(IMR, dev_priv->irq_mask_reg);
124 (void) I915_READ(IMR);
125 }
126}
127
Keith Packard7c463582008-11-04 02:03:27 -0800128static inline u32
129i915_pipestat(int pipe)
130{
131 if (pipe == 0)
132 return PIPEASTAT;
133 if (pipe == 1)
134 return PIPEBSTAT;
Andrew Morton9c84ba42008-12-01 13:14:08 -0800135 BUG();
Keith Packard7c463582008-11-04 02:03:27 -0800136}
137
138void
139i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
140{
141 if ((dev_priv->pipestat[pipe] & mask) != mask) {
142 u32 reg = i915_pipestat(pipe);
143
144 dev_priv->pipestat[pipe] |= mask;
145 /* Enable the interrupt, clear any pending status */
146 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
147 (void) I915_READ(reg);
148 }
149}
150
151void
152i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
153{
154 if ((dev_priv->pipestat[pipe] & mask) != 0) {
155 u32 reg = i915_pipestat(pipe);
156
157 dev_priv->pipestat[pipe] &= ~mask;
158 I915_WRITE(reg, dev_priv->pipestat[pipe]);
159 (void) I915_READ(reg);
160 }
161}
162
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000163/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000164 * intel_enable_asle - enable ASLE interrupt for OpRegion
165 */
166void intel_enable_asle (struct drm_device *dev)
167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
169
Eric Anholtc619eed2010-01-28 16:45:52 -0800170 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500171 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800172 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000173 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700174 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800176 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700177 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800178 }
Zhao Yakui01c66882009-10-28 05:10:00 +0000179}
180
181/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700182 * i915_pipe_enabled - check if a pipe is enabled
183 * @dev: DRM device
184 * @pipe: pipe to check
185 *
186 * Reading certain registers when the pipe is disabled can hang the chip.
187 * Use this routine to make sure the PLL is running and the pipe is active
188 * before reading such registers if unsure.
189 */
190static int
191i915_pipe_enabled(struct drm_device *dev, int pipe)
192{
193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100194 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700195}
196
Keith Packard42f52ef2008-10-18 19:39:29 -0700197/* Called from drm generic code, passed a 'crtc', which
198 * we use as a pipe index
199 */
200u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700201{
202 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
203 unsigned long high_frame;
204 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100205 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700206
207 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800208 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
209 "pipe %d\n", pipe);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700210 return 0;
211 }
212
Chris Wilson5eddb702010-09-11 13:48:45 +0100213 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
214 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
215
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700216 /*
217 * High & low register fields aren't synchronized, so make sure
218 * we get a low value that's stable across two reads of the high
219 * register.
220 */
221 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100222 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
223 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
224 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700225 } while (high1 != high2);
226
Chris Wilson5eddb702010-09-11 13:48:45 +0100227 high1 >>= PIPE_FRAME_HIGH_SHIFT;
228 low >>= PIPE_FRAME_LOW_SHIFT;
229 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700230}
231
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800232u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
233{
234 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
235 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
236
237 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800238 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
239 "pipe %d\n", pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800240 return 0;
241 }
242
243 return I915_READ(reg);
244}
245
Jesse Barnes5ca58282009-03-31 14:11:15 -0700246/*
247 * Handle hotplug events outside the interrupt handler proper.
248 */
249static void i915_hotplug_work_func(struct work_struct *work)
250{
251 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
252 hotplug_work);
253 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700254 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100255 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700256
Chris Wilson4ef69c72010-09-09 15:14:28 +0100257 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
258 if (encoder->hot_plug)
259 encoder->hot_plug(encoder);
260
Jesse Barnes5ca58282009-03-31 14:11:15 -0700261 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000262 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700263}
264
Jesse Barnesf97108d2010-01-29 11:27:07 -0800265static void i915_handle_rps_change(struct drm_device *dev)
266{
267 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000268 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800269 u8 new_delay = dev_priv->cur_delay;
270
Jesse Barnes7648fa92010-05-20 14:28:11 -0700271 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000272 busy_up = I915_READ(RCPREVBSYTUPAVG);
273 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800274 max_avg = I915_READ(RCBMAXAVG);
275 min_avg = I915_READ(RCBMINAVG);
276
277 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000278 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800279 if (dev_priv->cur_delay != dev_priv->max_delay)
280 new_delay = dev_priv->cur_delay - 1;
281 if (new_delay < dev_priv->max_delay)
282 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000283 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800284 if (dev_priv->cur_delay != dev_priv->min_delay)
285 new_delay = dev_priv->cur_delay + 1;
286 if (new_delay > dev_priv->min_delay)
287 new_delay = dev_priv->min_delay;
288 }
289
Jesse Barnes7648fa92010-05-20 14:28:11 -0700290 if (ironlake_set_drps(dev, new_delay))
291 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800292
293 return;
294}
295
Chris Wilson995b6762010-08-20 13:23:26 +0100296static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800297{
298 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
299 int ret = IRQ_NONE;
Dave Airlie3ff99162009-12-08 14:03:47 +1000300 u32 de_iir, gt_iir, de_ier, pch_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100301 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800302 struct drm_i915_master_private *master_priv;
Zou Nan hai852835f2010-05-21 09:08:56 +0800303 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100304 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
305
306 if (IS_GEN6(dev))
307 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800308
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000309 /* disable master interrupt before clearing iir */
310 de_ier = I915_READ(DEIER);
311 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
312 (void)I915_READ(DEIER);
313
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800314 de_iir = I915_READ(DEIIR);
315 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000316 pch_iir = I915_READ(SDEIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800317
Zou Nan haic7c85102010-01-15 10:29:06 +0800318 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
319 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800320
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100321 if (HAS_PCH_CPT(dev))
322 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
323 else
324 hotplug_mask = SDE_HOTPLUG_MASK;
325
Zou Nan haic7c85102010-01-15 10:29:06 +0800326 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800327
Zou Nan haic7c85102010-01-15 10:29:06 +0800328 if (dev->primary->master) {
329 master_priv = dev->primary->master->driver_priv;
330 if (master_priv->sarea_priv)
331 master_priv->sarea_priv->last_dispatch =
332 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800333 }
334
Jesse Barnese552eb72010-04-21 11:39:23 -0700335 if (gt_iir & GT_PIPE_NOTIFY) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100336 u32 seqno = render_ring->get_seqno(dev, render_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +0800337 render_ring->irq_gem_seqno = seqno;
Zou Nan haic7c85102010-01-15 10:29:06 +0800338 trace_i915_gem_request_complete(dev, seqno);
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100339 wake_up_all(&dev_priv->render_ring.irq_queue);
Zou Nan haic7c85102010-01-15 10:29:06 +0800340 dev_priv->hangcheck_count = 0;
Chris Wilsonb3b079d2010-09-13 23:44:34 +0100341 mod_timer(&dev_priv->hangcheck_timer,
342 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Zou Nan haic7c85102010-01-15 10:29:06 +0800343 }
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100344 if (gt_iir & bsd_usr_interrupt)
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100345 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800346
Zou Nan haic7c85102010-01-15 10:29:06 +0800347 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100348 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800349
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800350 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800351 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100352 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800353 }
354
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800355 if (de_iir & DE_PLANEB_FLIP_DONE) {
356 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100357 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800358 }
Li Pengc062df62010-01-23 00:12:58 +0800359
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800360 if (de_iir & DE_PIPEA_VBLANK)
361 drm_handle_vblank(dev, 0);
362
363 if (de_iir & DE_PIPEB_VBLANK)
364 drm_handle_vblank(dev, 1);
365
Zou Nan haic7c85102010-01-15 10:29:06 +0800366 /* check event from PCH */
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100367 if ((de_iir & DE_PCH_EVENT) && (pch_iir & hotplug_mask))
Zou Nan haic7c85102010-01-15 10:29:06 +0800368 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Zou Nan haic7c85102010-01-15 10:29:06 +0800369
Jesse Barnesf97108d2010-01-29 11:27:07 -0800370 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700371 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800372 i915_handle_rps_change(dev);
373 }
374
Zou Nan haic7c85102010-01-15 10:29:06 +0800375 /* should clear PCH hotplug event before clear CPU irq */
376 I915_WRITE(SDEIIR, pch_iir);
377 I915_WRITE(GTIIR, gt_iir);
378 I915_WRITE(DEIIR, de_iir);
379
380done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000381 I915_WRITE(DEIER, de_ier);
382 (void)I915_READ(DEIER);
383
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800384 return ret;
385}
386
Jesse Barnes8a905232009-07-11 16:48:03 -0400387/**
388 * i915_error_work_func - do process context error handling work
389 * @work: work struct
390 *
391 * Fire an error uevent so userspace can see that a hang or error
392 * was detected.
393 */
394static void i915_error_work_func(struct work_struct *work)
395{
396 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
397 error_work);
398 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400399 char *error_event[] = { "ERROR=1", NULL };
400 char *reset_event[] = { "RESET=1", NULL };
401 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400402
Ben Gamarif316a422009-09-14 17:48:46 -0400403 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400404
Ben Gamariba1234d2009-09-14 17:48:47 -0400405 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100406 DRM_DEBUG_DRIVER("resetting chip\n");
407 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
408 if (!i915_reset(dev, GRDOM_RENDER)) {
409 atomic_set(&dev_priv->mm.wedged, 0);
410 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400411 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100412 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400413 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400414}
415
Chris Wilson3bd3c932010-08-19 08:19:30 +0100416#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000417static struct drm_i915_error_object *
418i915_error_object_create(struct drm_device *dev,
419 struct drm_gem_object *src)
420{
Chris Wilsone56660d2010-08-07 11:01:26 +0100421 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000422 struct drm_i915_error_object *dst;
423 struct drm_i915_gem_object *src_priv;
424 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100425 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000426
427 if (src == NULL)
428 return NULL;
429
Daniel Vetter23010e42010-03-08 13:35:02 +0100430 src_priv = to_intel_bo(src);
Chris Wilson9df30792010-02-18 10:24:56 +0000431 if (src_priv->pages == NULL)
432 return NULL;
433
434 page_count = src->size / PAGE_SIZE;
435
436 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
437 if (dst == NULL)
438 return NULL;
439
Chris Wilsone56660d2010-08-07 11:01:26 +0100440 reloc_offset = src_priv->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000441 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700442 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100443 void __iomem *s;
444 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700445
Chris Wilsone56660d2010-08-07 11:01:26 +0100446 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000447 if (d == NULL)
448 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100449
Andrew Morton788885a2010-05-11 14:07:05 -0700450 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100451 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
452 reloc_offset,
453 KM_IRQ0);
454 memcpy_fromio(d, s, PAGE_SIZE);
455 io_mapping_unmap_atomic(s, KM_IRQ0);
Andrew Morton788885a2010-05-11 14:07:05 -0700456 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100457
Chris Wilson9df30792010-02-18 10:24:56 +0000458 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100459
460 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000461 }
462 dst->page_count = page_count;
463 dst->gtt_offset = src_priv->gtt_offset;
464
465 return dst;
466
467unwind:
468 while (page--)
469 kfree(dst->pages[page]);
470 kfree(dst);
471 return NULL;
472}
473
474static void
475i915_error_object_free(struct drm_i915_error_object *obj)
476{
477 int page;
478
479 if (obj == NULL)
480 return;
481
482 for (page = 0; page < obj->page_count; page++)
483 kfree(obj->pages[page]);
484
485 kfree(obj);
486}
487
488static void
489i915_error_state_free(struct drm_device *dev,
490 struct drm_i915_error_state *error)
491{
492 i915_error_object_free(error->batchbuffer[0]);
493 i915_error_object_free(error->batchbuffer[1]);
494 i915_error_object_free(error->ringbuffer);
495 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100496 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000497 kfree(error);
498}
499
500static u32
501i915_get_bbaddr(struct drm_device *dev, u32 *ring)
502{
503 u32 cmd;
504
505 if (IS_I830(dev) || IS_845G(dev))
506 cmd = MI_BATCH_BUFFER;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100507 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson9df30792010-02-18 10:24:56 +0000508 cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
509 MI_BATCH_NON_SECURE_I965);
510 else
511 cmd = (MI_BATCH_BUFFER_START | (2 << 6));
512
513 return ring[0] == cmd ? ring[1] : 0;
514}
515
516static u32
517i915_ringbuffer_last_batch(struct drm_device *dev)
518{
519 struct drm_i915_private *dev_priv = dev->dev_private;
520 u32 head, bbaddr;
521 u32 *ring;
522
523 /* Locate the current position in the ringbuffer and walk back
524 * to find the most recently dispatched batch buffer.
525 */
526 bbaddr = 0;
527 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
Eric Anholtd3301d82010-05-21 13:55:54 -0700528 ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
Chris Wilson9df30792010-02-18 10:24:56 +0000529
Eric Anholtd3301d82010-05-21 13:55:54 -0700530 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
Chris Wilson9df30792010-02-18 10:24:56 +0000531 bbaddr = i915_get_bbaddr(dev, ring);
532 if (bbaddr)
533 break;
534 }
535
536 if (bbaddr == 0) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800537 ring = (u32 *)(dev_priv->render_ring.virtual_start
538 + dev_priv->render_ring.size);
Eric Anholtd3301d82010-05-21 13:55:54 -0700539 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
Chris Wilson9df30792010-02-18 10:24:56 +0000540 bbaddr = i915_get_bbaddr(dev, ring);
541 if (bbaddr)
542 break;
543 }
544 }
545
546 return bbaddr;
547}
548
Jesse Barnes8a905232009-07-11 16:48:03 -0400549/**
550 * i915_capture_error_state - capture an error record for later analysis
551 * @dev: drm device
552 *
553 * Should be called when an error is detected (either a hang or an error
554 * interrupt) to capture error state from the time of the error. Fills
555 * out a structure which becomes available in debugfs for user level tools
556 * to pick up.
557 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700558static void i915_capture_error_state(struct drm_device *dev)
559{
560 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000561 struct drm_i915_gem_object *obj_priv;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700562 struct drm_i915_error_state *error;
Chris Wilson9df30792010-02-18 10:24:56 +0000563 struct drm_gem_object *batchbuffer[2];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700564 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +0000565 u32 bbaddr;
566 int count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700567
568 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000569 error = dev_priv->first_error;
570 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
571 if (error)
572 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700573
574 error = kmalloc(sizeof(*error), GFP_ATOMIC);
575 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000576 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
577 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700578 }
579
Chris Wilson2fa772f2010-10-01 13:23:27 +0100580 DRM_DEBUG_DRIVER("generating error event\n");
581
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100582 error->seqno =
Chris Wilson2fa772f2010-10-01 13:23:27 +0100583 dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700584 error->eir = I915_READ(EIR);
585 error->pgtbl_er = I915_READ(PGTBL_ER);
586 error->pipeastat = I915_READ(PIPEASTAT);
587 error->pipebstat = I915_READ(PIPEBSTAT);
588 error->instpm = I915_READ(INSTPM);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100589 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700590 error->ipeir = I915_READ(IPEIR);
591 error->ipehr = I915_READ(IPEHR);
592 error->instdone = I915_READ(INSTDONE);
593 error->acthd = I915_READ(ACTHD);
Chris Wilson9df30792010-02-18 10:24:56 +0000594 error->bbaddr = 0;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700595 } else {
596 error->ipeir = I915_READ(IPEIR_I965);
597 error->ipehr = I915_READ(IPEHR_I965);
598 error->instdone = I915_READ(INSTDONE_I965);
599 error->instps = I915_READ(INSTPS);
600 error->instdone1 = I915_READ(INSTDONE1);
601 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000602 error->bbaddr = I915_READ64(BB_ADDR);
603 }
604
605 bbaddr = i915_ringbuffer_last_batch(dev);
606
607 /* Grab the current batchbuffer, most likely to have crashed. */
608 batchbuffer[0] = NULL;
609 batchbuffer[1] = NULL;
610 count = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +0800611 list_for_each_entry(obj_priv,
612 &dev_priv->render_ring.active_list, list) {
613
Daniel Vettera8089e82010-04-09 19:05:09 +0000614 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson9df30792010-02-18 10:24:56 +0000615
616 if (batchbuffer[0] == NULL &&
617 bbaddr >= obj_priv->gtt_offset &&
618 bbaddr < obj_priv->gtt_offset + obj->size)
619 batchbuffer[0] = obj;
620
621 if (batchbuffer[1] == NULL &&
622 error->acthd >= obj_priv->gtt_offset &&
Chris Wilsone56660d2010-08-07 11:01:26 +0100623 error->acthd < obj_priv->gtt_offset + obj->size)
Chris Wilson9df30792010-02-18 10:24:56 +0000624 batchbuffer[1] = obj;
625
626 count++;
627 }
Chris Wilsone56660d2010-08-07 11:01:26 +0100628 /* Scan the other lists for completeness for those bizarre errors. */
629 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
630 list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
631 struct drm_gem_object *obj = &obj_priv->base;
632
633 if (batchbuffer[0] == NULL &&
634 bbaddr >= obj_priv->gtt_offset &&
635 bbaddr < obj_priv->gtt_offset + obj->size)
636 batchbuffer[0] = obj;
637
638 if (batchbuffer[1] == NULL &&
639 error->acthd >= obj_priv->gtt_offset &&
640 error->acthd < obj_priv->gtt_offset + obj->size)
641 batchbuffer[1] = obj;
642
643 if (batchbuffer[0] && batchbuffer[1])
644 break;
645 }
646 }
647 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
648 list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
649 struct drm_gem_object *obj = &obj_priv->base;
650
651 if (batchbuffer[0] == NULL &&
652 bbaddr >= obj_priv->gtt_offset &&
653 bbaddr < obj_priv->gtt_offset + obj->size)
654 batchbuffer[0] = obj;
655
656 if (batchbuffer[1] == NULL &&
657 error->acthd >= obj_priv->gtt_offset &&
658 error->acthd < obj_priv->gtt_offset + obj->size)
659 batchbuffer[1] = obj;
660
661 if (batchbuffer[0] && batchbuffer[1])
662 break;
663 }
664 }
Chris Wilson9df30792010-02-18 10:24:56 +0000665
666 /* We need to copy these to an anonymous buffer as the simplest
667 * method to avoid being overwritten by userpace.
668 */
669 error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
Chris Wilsone56660d2010-08-07 11:01:26 +0100670 if (batchbuffer[1] != batchbuffer[0])
671 error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
672 else
673 error->batchbuffer[1] = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000674
675 /* Record the ringbuffer */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800676 error->ringbuffer = i915_error_object_create(dev,
677 dev_priv->render_ring.gem_object);
Chris Wilson9df30792010-02-18 10:24:56 +0000678
679 /* Record buffers on the active list. */
680 error->active_bo = NULL;
681 error->active_bo_count = 0;
682
683 if (count)
684 error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
685 GFP_ATOMIC);
686
687 if (error->active_bo) {
688 int i = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +0800689 list_for_each_entry(obj_priv,
690 &dev_priv->render_ring.active_list, list) {
Daniel Vettera8089e82010-04-09 19:05:09 +0000691 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson9df30792010-02-18 10:24:56 +0000692
693 error->active_bo[i].size = obj->size;
694 error->active_bo[i].name = obj->name;
695 error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
696 error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
697 error->active_bo[i].read_domains = obj->read_domains;
698 error->active_bo[i].write_domain = obj->write_domain;
699 error->active_bo[i].fence_reg = obj_priv->fence_reg;
700 error->active_bo[i].pinned = 0;
701 if (obj_priv->pin_count > 0)
702 error->active_bo[i].pinned = 1;
703 if (obj_priv->user_pin_count > 0)
704 error->active_bo[i].pinned = -1;
705 error->active_bo[i].tiling = obj_priv->tiling_mode;
706 error->active_bo[i].dirty = obj_priv->dirty;
707 error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
708
709 if (++i == count)
710 break;
711 }
712 error->active_bo_count = i;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700713 }
714
Jesse Barnes8a905232009-07-11 16:48:03 -0400715 do_gettimeofday(&error->time);
716
Chris Wilson6ef3d422010-08-04 20:26:07 +0100717 error->overlay = intel_overlay_capture_error_state(dev);
718
Chris Wilson9df30792010-02-18 10:24:56 +0000719 spin_lock_irqsave(&dev_priv->error_lock, flags);
720 if (dev_priv->first_error == NULL) {
721 dev_priv->first_error = error;
722 error = NULL;
723 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700724 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000725
726 if (error)
727 i915_error_state_free(dev, error);
728}
729
730void i915_destroy_error_state(struct drm_device *dev)
731{
732 struct drm_i915_private *dev_priv = dev->dev_private;
733 struct drm_i915_error_state *error;
734
735 spin_lock(&dev_priv->error_lock);
736 error = dev_priv->first_error;
737 dev_priv->first_error = NULL;
738 spin_unlock(&dev_priv->error_lock);
739
740 if (error)
741 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700742}
Chris Wilson3bd3c932010-08-19 08:19:30 +0100743#else
744#define i915_capture_error_state(x)
745#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700746
Chris Wilson35aed2e2010-05-27 13:18:12 +0100747static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -0400748{
749 struct drm_i915_private *dev_priv = dev->dev_private;
750 u32 eir = I915_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400751
Chris Wilson35aed2e2010-05-27 13:18:12 +0100752 if (!eir)
753 return;
Jesse Barnes8a905232009-07-11 16:48:03 -0400754
755 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
756 eir);
757
758 if (IS_G4X(dev)) {
759 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
760 u32 ipeir = I915_READ(IPEIR_I965);
761
762 printk(KERN_ERR " IPEIR: 0x%08x\n",
763 I915_READ(IPEIR_I965));
764 printk(KERN_ERR " IPEHR: 0x%08x\n",
765 I915_READ(IPEHR_I965));
766 printk(KERN_ERR " INSTDONE: 0x%08x\n",
767 I915_READ(INSTDONE_I965));
768 printk(KERN_ERR " INSTPS: 0x%08x\n",
769 I915_READ(INSTPS));
770 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
771 I915_READ(INSTDONE1));
772 printk(KERN_ERR " ACTHD: 0x%08x\n",
773 I915_READ(ACTHD_I965));
774 I915_WRITE(IPEIR_I965, ipeir);
775 (void)I915_READ(IPEIR_I965);
776 }
777 if (eir & GM45_ERROR_PAGE_TABLE) {
778 u32 pgtbl_err = I915_READ(PGTBL_ER);
779 printk(KERN_ERR "page table error\n");
780 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
781 pgtbl_err);
782 I915_WRITE(PGTBL_ER, pgtbl_err);
783 (void)I915_READ(PGTBL_ER);
784 }
785 }
786
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100787 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400788 if (eir & I915_ERROR_PAGE_TABLE) {
789 u32 pgtbl_err = I915_READ(PGTBL_ER);
790 printk(KERN_ERR "page table error\n");
791 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
792 pgtbl_err);
793 I915_WRITE(PGTBL_ER, pgtbl_err);
794 (void)I915_READ(PGTBL_ER);
795 }
796 }
797
798 if (eir & I915_ERROR_MEMORY_REFRESH) {
Chris Wilson35aed2e2010-05-27 13:18:12 +0100799 u32 pipea_stats = I915_READ(PIPEASTAT);
800 u32 pipeb_stats = I915_READ(PIPEBSTAT);
801
Jesse Barnes8a905232009-07-11 16:48:03 -0400802 printk(KERN_ERR "memory refresh error\n");
803 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
804 pipea_stats);
805 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
806 pipeb_stats);
807 /* pipestat has already been acked */
808 }
809 if (eir & I915_ERROR_INSTRUCTION) {
810 printk(KERN_ERR "instruction error\n");
811 printk(KERN_ERR " INSTPM: 0x%08x\n",
812 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100813 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400814 u32 ipeir = I915_READ(IPEIR);
815
816 printk(KERN_ERR " IPEIR: 0x%08x\n",
817 I915_READ(IPEIR));
818 printk(KERN_ERR " IPEHR: 0x%08x\n",
819 I915_READ(IPEHR));
820 printk(KERN_ERR " INSTDONE: 0x%08x\n",
821 I915_READ(INSTDONE));
822 printk(KERN_ERR " ACTHD: 0x%08x\n",
823 I915_READ(ACTHD));
824 I915_WRITE(IPEIR, ipeir);
825 (void)I915_READ(IPEIR);
826 } else {
827 u32 ipeir = I915_READ(IPEIR_I965);
828
829 printk(KERN_ERR " IPEIR: 0x%08x\n",
830 I915_READ(IPEIR_I965));
831 printk(KERN_ERR " IPEHR: 0x%08x\n",
832 I915_READ(IPEHR_I965));
833 printk(KERN_ERR " INSTDONE: 0x%08x\n",
834 I915_READ(INSTDONE_I965));
835 printk(KERN_ERR " INSTPS: 0x%08x\n",
836 I915_READ(INSTPS));
837 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
838 I915_READ(INSTDONE1));
839 printk(KERN_ERR " ACTHD: 0x%08x\n",
840 I915_READ(ACTHD_I965));
841 I915_WRITE(IPEIR_I965, ipeir);
842 (void)I915_READ(IPEIR_I965);
843 }
844 }
845
846 I915_WRITE(EIR, eir);
847 (void)I915_READ(EIR);
848 eir = I915_READ(EIR);
849 if (eir) {
850 /*
851 * some errors might have become stuck,
852 * mask them.
853 */
854 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
855 I915_WRITE(EMR, I915_READ(EMR) | eir);
856 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
857 }
Chris Wilson35aed2e2010-05-27 13:18:12 +0100858}
859
860/**
861 * i915_handle_error - handle an error interrupt
862 * @dev: drm device
863 *
864 * Do some basic checking of regsiter state at error interrupt time and
865 * dump it to the syslog. Also call i915_capture_error_state() to make
866 * sure we get a record and make it available in debugfs. Fire a uevent
867 * so userspace knows something bad happened (should trigger collection
868 * of a ring dump etc.).
869 */
870static void i915_handle_error(struct drm_device *dev, bool wedged)
871{
872 struct drm_i915_private *dev_priv = dev->dev_private;
873
874 i915_capture_error_state(dev);
875 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -0400876
Ben Gamariba1234d2009-09-14 17:48:47 -0400877 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100878 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -0400879 atomic_set(&dev_priv->mm.wedged, 1);
880
Ben Gamari11ed50e2009-09-14 17:48:45 -0400881 /*
882 * Wakeup waiting processes so they don't hang
883 */
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100884 wake_up_all(&dev_priv->render_ring.irq_queue);
885 if (HAS_BSD(dev))
886 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400887 }
888
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700889 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -0400890}
891
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100892static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
893{
894 drm_i915_private_t *dev_priv = dev->dev_private;
895 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
896 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
897 struct drm_i915_gem_object *obj_priv;
898 struct intel_unpin_work *work;
899 unsigned long flags;
900 bool stall_detected;
901
902 /* Ignore early vblank irqs */
903 if (intel_crtc == NULL)
904 return;
905
906 spin_lock_irqsave(&dev->event_lock, flags);
907 work = intel_crtc->unpin_work;
908
909 if (work == NULL || work->pending || !work->enable_stall_check) {
910 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
911 spin_unlock_irqrestore(&dev->event_lock, flags);
912 return;
913 }
914
915 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
916 obj_priv = to_intel_bo(work->pending_flip_obj);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100917 if (INTEL_INFO(dev)->gen >= 4) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100918 int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
919 stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
920 } else {
921 int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
922 stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
923 crtc->y * crtc->fb->pitch +
924 crtc->x * crtc->fb->bits_per_pixel/8);
925 }
926
927 spin_unlock_irqrestore(&dev->event_lock, flags);
928
929 if (stall_detected) {
930 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
931 intel_prepare_page_flip(dev, intel_crtc->plane);
932 }
933}
934
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
936{
Dave Airlie84b1fd12007-07-11 15:53:27 +1000937 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000939 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800940 u32 iir, new_iir;
941 u32 pipea_stats, pipeb_stats;
Keith Packard05eff842008-11-19 14:03:05 -0800942 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700943 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -0800944 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -0800945 int irq_received;
946 int ret = IRQ_NONE;
Zou Nan hai852835f2010-05-21 09:08:56 +0800947 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000948
Eric Anholt630681d2008-10-06 15:14:12 -0700949 atomic_inc(&dev_priv->irq_received);
950
Eric Anholtbad720f2009-10-22 16:11:14 -0700951 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500952 return ironlake_irq_handler(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800953
Eric Anholted4cb412008-07-29 12:10:39 -0700954 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000955
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100956 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700957 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -0700958 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700959 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960
Keith Packard05eff842008-11-19 14:03:05 -0800961 for (;;) {
962 irq_received = iir != 0;
963
964 /* Can't rely on pipestat interrupt bit in iir as it might
965 * have been cleared after the pipestat interrupt was received.
966 * It doesn't set the bit in iir again, but it still produces
967 * interrupts (for non-MSI).
968 */
969 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
970 pipea_stats = I915_READ(PIPEASTAT);
971 pipeb_stats = I915_READ(PIPEBSTAT);
Jesse Barnes79e53942008-11-07 14:24:08 -0800972
Jesse Barnes8a905232009-07-11 16:48:03 -0400973 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -0400974 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -0400975
Eric Anholtcdfbc412008-11-04 15:50:30 -0800976 /*
977 * Clear the PIPE(A|B)STAT regs before the IIR
978 */
Keith Packard05eff842008-11-19 14:03:05 -0800979 if (pipea_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +0800980 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +0800981 DRM_DEBUG_DRIVER("pipe a underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -0800982 I915_WRITE(PIPEASTAT, pipea_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800983 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800984 }
Keith Packard7c463582008-11-04 02:03:27 -0800985
Keith Packard05eff842008-11-19 14:03:05 -0800986 if (pipeb_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +0800987 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +0800988 DRM_DEBUG_DRIVER("pipe b underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -0800989 I915_WRITE(PIPEBSTAT, pipeb_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800990 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800991 }
Keith Packard05eff842008-11-19 14:03:05 -0800992 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
993
994 if (!irq_received)
995 break;
996
997 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
Jesse Barnes5ca58282009-03-31 14:11:15 -0700999 /* Consume port. Then clear IIR or we'll miss events */
1000 if ((I915_HAS_HOTPLUG(dev)) &&
1001 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1002 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1003
Zhao Yakui44d98a62009-10-09 11:39:40 +08001004 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001005 hotplug_status);
1006 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001007 queue_work(dev_priv->wq,
1008 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001009
1010 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1011 I915_READ(PORT_HOTPLUG_STAT);
1012 }
1013
Eric Anholtcdfbc412008-11-04 15:50:30 -08001014 I915_WRITE(IIR, iir);
1015 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001016
Dave Airlie7c1c2872008-11-28 14:22:24 +10001017 if (dev->primary->master) {
1018 master_priv = dev->primary->master->driver_priv;
1019 if (master_priv->sarea_priv)
1020 master_priv->sarea_priv->last_dispatch =
1021 READ_BREADCRUMB(dev_priv);
1022 }
Keith Packard7c463582008-11-04 02:03:27 -08001023
Eric Anholtcdfbc412008-11-04 15:50:30 -08001024 if (iir & I915_USER_INTERRUPT) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001025 u32 seqno = render_ring->get_seqno(dev, render_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001026 render_ring->irq_gem_seqno = seqno;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001027 trace_i915_gem_request_complete(dev, seqno);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001028 wake_up_all(&dev_priv->render_ring.irq_queue);
Ben Gamarif65d9422009-09-14 17:48:44 -04001029 dev_priv->hangcheck_count = 0;
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001030 mod_timer(&dev_priv->hangcheck_timer,
1031 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Eric Anholtcdfbc412008-11-04 15:50:30 -08001032 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001033
Zou Nan haid1b851f2010-05-21 09:08:57 +08001034 if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001035 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001036
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001037 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001038 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001039 if (dev_priv->flip_pending_is_done)
1040 intel_finish_page_flip_plane(dev, 0);
1041 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001042
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001043 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001044 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001045 if (dev_priv->flip_pending_is_done)
1046 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001047 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001048
Keith Packard05eff842008-11-19 14:03:05 -08001049 if (pipea_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001050 vblank++;
1051 drm_handle_vblank(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001052 if (!dev_priv->flip_pending_is_done) {
1053 i915_pageflip_stall_check(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001054 intel_finish_page_flip(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001055 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001056 }
Eric Anholt673a3942008-07-30 12:06:12 -07001057
Keith Packard05eff842008-11-19 14:03:05 -08001058 if (pipeb_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001059 vblank++;
1060 drm_handle_vblank(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001061 if (!dev_priv->flip_pending_is_done) {
1062 i915_pageflip_stall_check(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001063 intel_finish_page_flip(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001064 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001065 }
Keith Packard7c463582008-11-04 02:03:27 -08001066
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001067 if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1068 (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
Eric Anholtcdfbc412008-11-04 15:50:30 -08001069 (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001070 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001071
Eric Anholtcdfbc412008-11-04 15:50:30 -08001072 /* With MSI, interrupts are only generated when iir
1073 * transitions from zero to nonzero. If another bit got
1074 * set while we were handling the existing iir bits, then
1075 * we would never get another interrupt.
1076 *
1077 * This is fine on non-MSI as well, as if we hit this path
1078 * we avoid exiting the interrupt handler only to generate
1079 * another one.
1080 *
1081 * Note that for MSI this could cause a stray interrupt report
1082 * if an interrupt landed in the time between writing IIR and
1083 * the posting read. This should be rare enough to never
1084 * trigger the 99% of 100,000 interrupts test for disabling
1085 * stray interrupts.
1086 */
1087 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001088 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001089
Keith Packard05eff842008-11-19 14:03:05 -08001090 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091}
1092
Dave Airlieaf6061a2008-05-07 12:15:39 +10001093static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094{
1095 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001096 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
1098 i915_kernel_lost_context(dev);
1099
Zhao Yakui44d98a62009-10-09 11:39:40 +08001100 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001102 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001103 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001104 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001105 if (master_priv->sarea_priv)
1106 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001107
Keith Packard0baf8232008-11-08 11:44:14 +10001108 BEGIN_LP_RING(4);
Jesse Barnes585fb112008-07-29 11:54:06 -07001109 OUT_RING(MI_STORE_DWORD_INDEX);
Keith Packard0baf8232008-11-08 11:44:14 +10001110 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Alan Hourihanec29b6692006-08-12 16:29:24 +10001111 OUT_RING(dev_priv->counter);
Jesse Barnes585fb112008-07-29 11:54:06 -07001112 OUT_RING(MI_USER_INTERRUPT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 ADVANCE_LP_RING();
Dave Airliebc5f4522007-11-05 12:50:58 +10001114
Alan Hourihanec29b6692006-08-12 16:29:24 +10001115 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116}
1117
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001118void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
1119{
1120 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001121 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001122
1123 if (dev_priv->trace_irq_seqno == 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001124 render_ring->user_irq_get(dev, render_ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001125
1126 dev_priv->trace_irq_seqno = seqno;
1127}
1128
Dave Airlie84b1fd12007-07-11 15:53:27 +10001129static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130{
1131 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001132 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001134 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
Zhao Yakui44d98a62009-10-09 11:39:40 +08001136 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 READ_BREADCRUMB(dev_priv));
1138
Eric Anholted4cb412008-07-29 12:10:39 -07001139 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001140 if (master_priv->sarea_priv)
1141 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001143 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144
Dave Airlie7c1c2872008-11-28 14:22:24 +10001145 if (master_priv->sarea_priv)
1146 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001148 render_ring->user_irq_get(dev, render_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001149 DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 READ_BREADCRUMB(dev_priv) >= irq_nr);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001151 render_ring->user_irq_put(dev, render_ring);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152
Eric Anholt20caafa2007-08-25 19:22:43 +10001153 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001154 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1156 }
1157
Dave Airlieaf6061a2008-05-07 12:15:39 +10001158 return ret;
1159}
1160
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161/* Needs the lock as it touches the ring.
1162 */
Eric Anholtc153f452007-09-03 12:06:45 +10001163int i915_irq_emit(struct drm_device *dev, void *data,
1164 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001167 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 int result;
1169
Eric Anholtd3301d82010-05-21 13:55:54 -07001170 if (!dev_priv || !dev_priv->render_ring.virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001171 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001172 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 }
Eric Anholt299eb932009-02-24 22:14:12 -08001174
1175 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1176
Eric Anholt546b0972008-09-01 16:45:29 -07001177 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001179 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180
Eric Anholtc153f452007-09-03 12:06:45 +10001181 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001183 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 }
1185
1186 return 0;
1187}
1188
1189/* Doesn't need the hardware lock.
1190 */
Eric Anholtc153f452007-09-03 12:06:45 +10001191int i915_irq_wait(struct drm_device *dev, void *data,
1192 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001195 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196
1197 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001198 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001199 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 }
1201
Eric Anholtc153f452007-09-03 12:06:45 +10001202 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203}
1204
Keith Packard42f52ef2008-10-18 19:39:29 -07001205/* Called from drm generic code, passed 'crtc' which
1206 * we use as a pipe index
1207 */
1208int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001209{
1210 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001211 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001212
Chris Wilson5eddb702010-09-11 13:48:45 +01001213 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001214 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001215
Keith Packarde9d21d72008-10-16 11:31:38 -07001216 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001217 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001218 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1219 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001220 else if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001221 i915_enable_pipestat(dev_priv, pipe,
1222 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001223 else
Keith Packard7c463582008-11-04 02:03:27 -08001224 i915_enable_pipestat(dev_priv, pipe,
1225 PIPE_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001226 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001227 return 0;
1228}
1229
Keith Packard42f52ef2008-10-18 19:39:29 -07001230/* Called from drm generic code, passed 'crtc' which
1231 * we use as a pipe index
1232 */
1233void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001234{
1235 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001236 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001237
Keith Packarde9d21d72008-10-16 11:31:38 -07001238 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001239 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001240 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1241 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1242 else
1243 i915_disable_pipestat(dev_priv, pipe,
1244 PIPE_VBLANK_INTERRUPT_ENABLE |
1245 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001246 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001247}
1248
Jesse Barnes79e53942008-11-07 14:24:08 -08001249void i915_enable_interrupt (struct drm_device *dev)
1250{
1251 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wange170b032009-06-05 15:38:40 +08001252
Eric Anholtbad720f2009-10-22 16:11:14 -07001253 if (!HAS_PCH_SPLIT(dev))
Chris Wilson3b617962010-08-24 09:02:58 +01001254 intel_opregion_enable_asle(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001255 dev_priv->irq_enabled = 1;
1256}
1257
1258
Dave Airlie702880f2006-06-24 17:07:34 +10001259/* Set the vblank monitor pipe
1260 */
Eric Anholtc153f452007-09-03 12:06:45 +10001261int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1262 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001263{
Dave Airlie702880f2006-06-24 17:07:34 +10001264 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001265
1266 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001267 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001268 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001269 }
1270
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001271 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001272}
1273
Eric Anholtc153f452007-09-03 12:06:45 +10001274int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1275 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001276{
Dave Airlie702880f2006-06-24 17:07:34 +10001277 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001278 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001279
1280 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001281 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001282 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001283 }
1284
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001285 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001286
Dave Airlie702880f2006-06-24 17:07:34 +10001287 return 0;
1288}
1289
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001290/**
1291 * Schedule buffer swap at given vertical blank.
1292 */
Eric Anholtc153f452007-09-03 12:06:45 +10001293int i915_vblank_swap(struct drm_device *dev, void *data,
1294 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001295{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001296 /* The delayed swap mechanism was fundamentally racy, and has been
1297 * removed. The model was that the client requested a delayed flip/swap
1298 * from the kernel, then waited for vblank before continuing to perform
1299 * rendering. The problem was that the kernel might wake the client
1300 * up before it dispatched the vblank swap (since the lock has to be
1301 * held while touching the ringbuffer), in which case the client would
1302 * clear and start the next frame before the swap occurred, and
1303 * flicker would occur in addition to likely missing the vblank.
1304 *
1305 * In the absence of this ioctl, userland falls back to a correct path
1306 * of waiting for a vblank, then dispatching the swap on its own.
1307 * Context switching to userland and back is plenty fast enough for
1308 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001309 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001310 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001311}
1312
Chris Wilson995b6762010-08-20 13:23:26 +01001313static struct drm_i915_gem_request *
Zou Nan hai852835f2010-05-21 09:08:56 +08001314i915_get_tail_request(struct drm_device *dev)
1315{
Ben Gamarif65d9422009-09-14 17:48:44 -04001316 drm_i915_private_t *dev_priv = dev->dev_private;
Zou Nan hai852835f2010-05-21 09:08:56 +08001317 return list_entry(dev_priv->render_ring.request_list.prev,
1318 struct drm_i915_gem_request, list);
Ben Gamarif65d9422009-09-14 17:48:44 -04001319}
1320
1321/**
1322 * This is called when the chip hasn't reported back with completed
1323 * batchbuffers in a long time. The first time this is called we simply record
1324 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1325 * again, we assume the chip is wedged and try to fix it.
1326 */
1327void i915_hangcheck_elapsed(unsigned long data)
1328{
1329 struct drm_device *dev = (struct drm_device *)data;
1330 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001331 uint32_t acthd, instdone, instdone1;
Eric Anholtb9201c12010-01-08 14:25:16 -08001332
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001333 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001334 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001335 instdone = I915_READ(INSTDONE);
1336 instdone1 = 0;
1337 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001338 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001339 instdone = I915_READ(INSTDONE_I965);
1340 instdone1 = I915_READ(INSTDONE1);
1341 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001342
1343 /* If all work is done then ACTHD clearly hasn't advanced. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001344 if (list_empty(&dev_priv->render_ring.request_list) ||
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001345 i915_seqno_passed(dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring),
1346 i915_get_tail_request(dev)->seqno)) {
Chris Wilson7839d952010-09-09 00:02:03 +01001347 bool missed_wakeup = false;
1348
Ben Gamarif65d9422009-09-14 17:48:44 -04001349 dev_priv->hangcheck_count = 0;
Chris Wilsone78d73b2010-08-07 14:18:47 +01001350
1351 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson7839d952010-09-09 00:02:03 +01001352 if (dev_priv->render_ring.waiting_gem_seqno &&
1353 waitqueue_active(&dev_priv->render_ring.irq_queue)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001354 wake_up_all(&dev_priv->render_ring.irq_queue);
Chris Wilson7839d952010-09-09 00:02:03 +01001355 missed_wakeup = true;
Chris Wilsone78d73b2010-08-07 14:18:47 +01001356 }
Chris Wilson7839d952010-09-09 00:02:03 +01001357
1358 if (dev_priv->bsd_ring.waiting_gem_seqno &&
1359 waitqueue_active(&dev_priv->bsd_ring.irq_queue)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001360 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Chris Wilson7839d952010-09-09 00:02:03 +01001361 missed_wakeup = true;
1362 }
1363
1364 if (missed_wakeup)
1365 DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
Ben Gamarif65d9422009-09-14 17:48:44 -04001366 return;
1367 }
1368
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001369 if (dev_priv->last_acthd == acthd &&
1370 dev_priv->last_instdone == instdone &&
1371 dev_priv->last_instdone1 == instdone1) {
1372 if (dev_priv->hangcheck_count++ > 1) {
1373 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001374
1375 if (!IS_GEN2(dev)) {
1376 /* Is the chip hanging on a WAIT_FOR_EVENT?
1377 * If so we can simply poke the RB_WAIT bit
1378 * and break the hang. This should work on
1379 * all but the second generation chipsets.
1380 */
1381 u32 tmp = I915_READ(PRB0_CTL);
1382 if (tmp & RING_WAIT) {
1383 I915_WRITE(PRB0_CTL, tmp);
1384 POSTING_READ(PRB0_CTL);
1385 goto out;
1386 }
1387 }
1388
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001389 i915_handle_error(dev, true);
1390 return;
1391 }
1392 } else {
1393 dev_priv->hangcheck_count = 0;
1394
1395 dev_priv->last_acthd = acthd;
1396 dev_priv->last_instdone = instdone;
1397 dev_priv->last_instdone1 = instdone1;
1398 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001399
Chris Wilson8c80b592010-08-08 20:38:12 +01001400out:
Ben Gamarif65d9422009-09-14 17:48:44 -04001401 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001402 mod_timer(&dev_priv->hangcheck_timer,
1403 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001404}
1405
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406/* drm_dma.h hooks
1407*/
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001408static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001409{
1410 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1411
1412 I915_WRITE(HWSTAM, 0xeffe);
1413
1414 /* XXX hotplug from PCH */
1415
1416 I915_WRITE(DEIMR, 0xffffffff);
1417 I915_WRITE(DEIER, 0x0);
1418 (void) I915_READ(DEIER);
1419
1420 /* and GT */
1421 I915_WRITE(GTIMR, 0xffffffff);
1422 I915_WRITE(GTIER, 0x0);
1423 (void) I915_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001424
1425 /* south display irq */
1426 I915_WRITE(SDEIMR, 0xffffffff);
1427 I915_WRITE(SDEIER, 0x0);
1428 (void) I915_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001429}
1430
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001431static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001432{
1433 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1434 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001435 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1436 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001437 u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001438 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001439
1440 dev_priv->irq_mask_reg = ~display_mask;
Li Peng643ced92010-01-28 01:05:09 +08001441 dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001442
1443 /* should always can generate irq */
1444 I915_WRITE(DEIIR, I915_READ(DEIIR));
1445 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
1446 I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
1447 (void) I915_READ(DEIER);
1448
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001449 if (IS_GEN6(dev))
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001450 render_mask = GT_PIPE_NOTIFY | GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001451
Zou Nan hai852835f2010-05-21 09:08:56 +08001452 dev_priv->gt_irq_mask_reg = ~render_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001453 dev_priv->gt_irq_enable_reg = render_mask;
1454
1455 I915_WRITE(GTIIR, I915_READ(GTIIR));
1456 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001457 if (IS_GEN6(dev)) {
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001458 I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001459 I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT);
1460 }
1461
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001462 I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
1463 (void) I915_READ(GTIER);
1464
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001465 if (HAS_PCH_CPT(dev)) {
1466 hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
1467 SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
1468 } else {
1469 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1470 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
1471 }
1472
Zhenyu Wangc6501562009-11-03 18:57:21 +00001473 dev_priv->pch_irq_mask_reg = ~hotplug_mask;
1474 dev_priv->pch_irq_enable_reg = hotplug_mask;
1475
1476 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1477 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
1478 I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
1479 (void) I915_READ(SDEIER);
1480
Jesse Barnesf97108d2010-01-29 11:27:07 -08001481 if (IS_IRONLAKE_M(dev)) {
1482 /* Clear & enable PCU event interrupts */
1483 I915_WRITE(DEIIR, DE_PCU_EVENT);
1484 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1485 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1486 }
1487
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001488 return 0;
1489}
1490
Dave Airlie84b1fd12007-07-11 15:53:27 +10001491void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492{
1493 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1494
Jesse Barnes79e53942008-11-07 14:24:08 -08001495 atomic_set(&dev_priv->irq_received, 0);
1496
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001497 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001498 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001499
Eric Anholtbad720f2009-10-22 16:11:14 -07001500 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001501 ironlake_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001502 return;
1503 }
1504
Jesse Barnes5ca58282009-03-31 14:11:15 -07001505 if (I915_HAS_HOTPLUG(dev)) {
1506 I915_WRITE(PORT_HOTPLUG_EN, 0);
1507 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1508 }
1509
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001510 I915_WRITE(HWSTAM, 0xeffe);
Keith Packard7c463582008-11-04 02:03:27 -08001511 I915_WRITE(PIPEASTAT, 0);
1512 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001513 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001514 I915_WRITE(IER, 0x0);
Keith Packard7c463582008-11-04 02:03:27 -08001515 (void) I915_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516}
1517
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001518/*
1519 * Must be called after intel_modeset_init or hotplug interrupts won't be
1520 * enabled correctly.
1521 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001522int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523{
1524 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001525 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001526 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001527
Zou Nan hai852835f2010-05-21 09:08:56 +08001528 DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001529
Zou Nan haid1b851f2010-05-21 09:08:57 +08001530 if (HAS_BSD(dev))
1531 DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
1532
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001533 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001534
Eric Anholtbad720f2009-10-22 16:11:14 -07001535 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001536 return ironlake_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001537
Keith Packard7c463582008-11-04 02:03:27 -08001538 /* Unmask the interrupts that we always want on. */
1539 dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001540
Keith Packard7c463582008-11-04 02:03:27 -08001541 dev_priv->pipestat[0] = 0;
1542 dev_priv->pipestat[1] = 0;
1543
Jesse Barnes5ca58282009-03-31 14:11:15 -07001544 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001545 /* Enable in IER... */
1546 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1547 /* and unmask in IMR */
1548 dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
1549 }
1550
1551 /*
1552 * Enable some error detection, note the instruction error mask
1553 * bit is reserved, so we leave it masked.
1554 */
1555 if (IS_G4X(dev)) {
1556 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1557 GM45_ERROR_MEM_PRIV |
1558 GM45_ERROR_CP_PRIV |
1559 I915_ERROR_MEMORY_REFRESH);
1560 } else {
1561 error_mask = ~(I915_ERROR_PAGE_TABLE |
1562 I915_ERROR_MEMORY_REFRESH);
1563 }
1564 I915_WRITE(EMR, error_mask);
1565
1566 I915_WRITE(IMR, dev_priv->irq_mask_reg);
1567 I915_WRITE(IER, enable_mask);
1568 (void) I915_READ(IER);
1569
1570 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001571 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1572
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001573 /* Note HDMI and DP share bits */
1574 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1575 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1576 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1577 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1578 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1579 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1580 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1581 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1582 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1583 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001584 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001585 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001586
1587 /* Programming the CRT detection parameters tends
1588 to generate a spurious hotplug event about three
1589 seconds later. So just do it once.
1590 */
1591 if (IS_G4X(dev))
1592 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1593 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1594 }
1595
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001596 /* Ignore TV since it's buggy */
1597
Jesse Barnes5ca58282009-03-31 14:11:15 -07001598 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001599 }
1600
Chris Wilson3b617962010-08-24 09:02:58 +01001601 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001602
1603 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604}
1605
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001606static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001607{
1608 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1609 I915_WRITE(HWSTAM, 0xffffffff);
1610
1611 I915_WRITE(DEIMR, 0xffffffff);
1612 I915_WRITE(DEIER, 0x0);
1613 I915_WRITE(DEIIR, I915_READ(DEIIR));
1614
1615 I915_WRITE(GTIMR, 0xffffffff);
1616 I915_WRITE(GTIER, 0x0);
1617 I915_WRITE(GTIIR, I915_READ(GTIIR));
1618}
1619
Dave Airlie84b1fd12007-07-11 15:53:27 +10001620void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621{
1622 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie91e37382006-02-18 15:17:04 +11001623
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624 if (!dev_priv)
1625 return;
1626
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001627 dev_priv->vblank_pipe = 0;
1628
Eric Anholtbad720f2009-10-22 16:11:14 -07001629 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001630 ironlake_irq_uninstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001631 return;
1632 }
1633
Jesse Barnes5ca58282009-03-31 14:11:15 -07001634 if (I915_HAS_HOTPLUG(dev)) {
1635 I915_WRITE(PORT_HOTPLUG_EN, 0);
1636 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1637 }
1638
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001639 I915_WRITE(HWSTAM, 0xffffffff);
Keith Packard7c463582008-11-04 02:03:27 -08001640 I915_WRITE(PIPEASTAT, 0);
1641 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001642 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001643 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001644
Keith Packard7c463582008-11-04 02:03:27 -08001645 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1646 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1647 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648}