blob: 142da94f88787b49bff66268f3685f000811124e [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
Daniel Mack64792852014-03-27 11:27:40 +010030#include <sound/asoundef.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020036#include <sound/dmaengine_pcm.h>
Jyri Sarha87c19362014-05-26 11:51:14 +030037#include <sound/omap-pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040038
39#include "davinci-pcm.h"
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +030040#include "edma-pcm.h"
Chaithrika U Sb67f4482009-06-05 06:28:40 -040041#include "davinci-mcasp.h"
42
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030043#define MCASP_MAX_AFIFO_DEPTH 64
44
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030045static u32 context_regs[] = {
46 DAVINCI_MCASP_TXFMCTL_REG,
47 DAVINCI_MCASP_RXFMCTL_REG,
48 DAVINCI_MCASP_TXFMT_REG,
49 DAVINCI_MCASP_RXFMT_REG,
50 DAVINCI_MCASP_ACLKXCTL_REG,
51 DAVINCI_MCASP_ACLKRCTL_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030052 DAVINCI_MCASP_AHCLKXCTL_REG,
53 DAVINCI_MCASP_AHCLKRCTL_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030054 DAVINCI_MCASP_PDIR_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030055 DAVINCI_MCASP_RXMASK_REG,
56 DAVINCI_MCASP_TXMASK_REG,
57 DAVINCI_MCASP_RXTDM_REG,
58 DAVINCI_MCASP_TXTDM_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030059};
60
Peter Ujfalusi790bb942014-02-03 14:51:52 +020061struct davinci_mcasp_context {
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030062 u32 config_regs[ARRAY_SIZE(context_regs)];
Peter Ujfalusif114ce62014-10-01 16:02:12 +030063 u32 afifo_regs[2]; /* for read/write fifo control registers */
64 u32 *xrsr_regs; /* for serializer configuration */
Peter Ujfalusi790bb942014-02-03 14:51:52 +020065};
66
Peter Ujfalusi70091a32013-11-14 11:35:29 +020067struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020068 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020069 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020070 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020071 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020072 struct device *dev;
73
74 /* McASP specific data */
75 int tdm_slots;
76 u8 op_mode;
77 u8 num_serializer;
78 u8 *serial_dir;
79 u8 version;
Daniel Mack82675252014-07-16 14:04:41 +020080 u8 bclk_div;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020081 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020082 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020083
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020084 int sysclk_freq;
85 bool bclk_master;
86
Peter Ujfalusi21400a72013-11-14 11:35:26 +020087 /* McASP FIFO related */
88 u8 txnumevt;
89 u8 rxnumevt;
90
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020091 bool dat_port;
92
Peter Ujfalusi21400a72013-11-14 11:35:26 +020093#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020094 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020095#endif
96};
97
Peter Ujfalusif68205a2013-11-14 11:35:36 +020098static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
99 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400100{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200101 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400102 __raw_writel(__raw_readl(reg) | val, reg);
103}
104
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200105static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
106 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400107{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200108 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400109 __raw_writel((__raw_readl(reg) & ~(val)), reg);
110}
111
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200112static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
113 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400114{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200115 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400116 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
117}
118
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200119static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
120 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400121{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200122 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400123}
124
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200125static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400126{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200127 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400128}
129
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200130static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400131{
132 int i = 0;
133
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200134 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400135
136 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
137 /* loop count is to avoid the lock-up */
138 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200139 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400140 break;
141 }
142
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200143 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400144 printk(KERN_ERR "GBLCTL write error\n");
145}
146
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200147static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
148{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200149 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
150 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200151
152 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
153}
154
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200155static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400156{
Peter Ujfalusi44982732014-10-29 13:55:45 +0200157 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200158 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
159 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200160 /*
161 * When ASYNC == 0 the transmit and receive sections operate
162 * synchronously from the transmit clock and frame sync. We need to make
163 * sure that the TX signlas are enabled when starting reception.
164 */
165 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200166 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
167 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200168 }
169
Peter Ujfalusi44982732014-10-29 13:55:45 +0200170 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200171 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200172 /* Release RX state machine */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200173 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200174 /* Release Frame Sync generator */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200175 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200176 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200177 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400178}
179
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200180static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400181{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400182 u32 cnt;
183
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200184 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200185 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
186 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200187 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200188 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400189
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200190 /* wait for XDATA to be cleared */
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400191 cnt = 0;
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200192 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) &
193 ~XRDATA) && (cnt < 100000))
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400194 cnt++;
195
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200196 /* Release TX state machine */
197 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
198 /* Release Frame Sync generator */
199 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400200}
201
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200202static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400203{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200204 u32 reg;
205
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200206 mcasp->streams++;
207
Chaithrika U S539d3d82009-09-23 10:12:08 -0400208 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200209 if (mcasp->txnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200210 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200211 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
212 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530213 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200214 mcasp_start_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400215 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200216 if (mcasp->rxnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200217 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200218 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
219 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530220 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200221 mcasp_start_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400222 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400223}
224
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200225static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400226{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200227 /*
228 * In synchronous mode stop the TX clocks if no other stream is
229 * running
230 */
231 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200232 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200233
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200234 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
235 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400236}
237
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200238static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400239{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200240 u32 val = 0;
241
242 /*
243 * In synchronous mode keep TX clocks running if the capture stream is
244 * still running.
245 */
246 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
247 val = TXHCLKRST | TXCLKRST | TXFSRST;
248
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200249 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
250 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400251}
252
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200253static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400254{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200255 u32 reg;
256
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200257 mcasp->streams--;
258
Chaithrika U S539d3d82009-09-23 10:12:08 -0400259 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200260 if (mcasp->txnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200261 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200262 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530263 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200264 mcasp_stop_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400265 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200266 if (mcasp->rxnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200267 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200268 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530269 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200270 mcasp_stop_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400271 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400272}
273
274static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
275 unsigned int fmt)
276{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200277 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200278 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300279 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300280 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300281 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400282
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200283 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200284 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300285 case SND_SOC_DAIFMT_DSP_A:
286 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
287 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300288 /* 1st data bit occur one ACLK cycle after the frame sync */
289 data_delay = 1;
290 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200291 case SND_SOC_DAIFMT_DSP_B:
292 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200293 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
294 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300295 /* No delay after FS */
296 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200297 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300298 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200299 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200300 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
301 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300302 /* 1st data bit occur one ACLK cycle after the frame sync */
303 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300304 /* FS need to be inverted */
305 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200306 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300307 case SND_SOC_DAIFMT_LEFT_J:
308 /* configure a full-word SYNC pulse (LRCLK) */
309 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
310 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
311 /* No delay after FS */
312 data_delay = 0;
313 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300314 default:
315 ret = -EINVAL;
316 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200317 }
318
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300319 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
320 FSXDLY(3));
321 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
322 FSRDLY(3));
323
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400324 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
325 case SND_SOC_DAIFMT_CBS_CFS:
326 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200327 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
328 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400329
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200330 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
331 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400332
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200333 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
334 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200335 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400336 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400337 case SND_SOC_DAIFMT_CBM_CFS:
338 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200339 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
340 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400341
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200342 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
343 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400344
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200345 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
346 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200347 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400348 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400349 case SND_SOC_DAIFMT_CBM_CFM:
350 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200351 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
352 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400353
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200354 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
355 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400356
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200357 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
358 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200359 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400360 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400361 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200362 ret = -EINVAL;
363 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400364 }
365
366 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
367 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200368 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300369 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300370 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400371 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400372 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200373 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300374 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300375 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400376 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400377 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200378 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300379 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300380 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400381 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400382 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200383 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200384 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300385 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400386 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400387 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200388 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300389 goto out;
390 }
391
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300392 if (inv_fs)
393 fs_pol_rising = !fs_pol_rising;
394
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300395 if (fs_pol_rising) {
396 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
397 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
398 } else {
399 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
400 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400401 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200402out:
403 pm_runtime_put_sync(mcasp->dev);
404 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400405}
406
Jyri Sarha88135432014-08-06 16:47:16 +0300407static int __davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
408 int div, bool explicit)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200409{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200410 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200411
412 switch (div_id) {
413 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200414 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200415 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200416 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200417 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
418 break;
419
420 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200421 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200422 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200423 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200424 ACLKRDIV(div - 1), ACLKRDIV_MASK);
Jyri Sarha88135432014-08-06 16:47:16 +0300425 if (explicit)
426 mcasp->bclk_div = div;
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200427 break;
428
Daniel Mack1b3bc062012-12-05 18:20:38 +0100429 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200430 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100431 break;
432
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200433 default:
434 return -EINVAL;
435 }
436
437 return 0;
438}
439
Jyri Sarha88135432014-08-06 16:47:16 +0300440static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
441 int div)
442{
443 return __davinci_mcasp_set_clkdiv(dai, div_id, div, 1);
444}
445
Daniel Mack5b66aa22012-10-04 15:08:41 +0200446static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
447 unsigned int freq, int dir)
448{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200449 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200450
451 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200452 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
453 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
454 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200455 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200456 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
457 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
458 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200459 }
460
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200461 mcasp->sysclk_freq = freq;
462
Daniel Mack5b66aa22012-10-04 15:08:41 +0200463 return 0;
464}
465
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200466static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100467 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400468{
Daniel Mackba764b32012-12-05 18:20:37 +0100469 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200470 u32 tx_rotate = (word_length / 4) & 0x7;
Daniel Mackba764b32012-12-05 18:20:37 +0100471 u32 mask = (1ULL << word_length) - 1;
Peter Ujfalusife0a29e2014-09-04 10:52:53 +0300472 /*
473 * For captured data we should not rotate, inversion and masking is
474 * enoguh to get the data to the right position:
475 * Format data from bus after reverse (XRBUF)
476 * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
477 * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
478 * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
479 * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
480 */
481 u32 rx_rotate = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400482
Daniel Mack1b3bc062012-12-05 18:20:38 +0100483 /*
484 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
485 * callback, take it into account here. That allows us to for example
486 * send 32 bits per channel to the codec, while only 16 of them carry
487 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200488 * The clock ratio is given for a full period of data (for I2S format
489 * both left and right channels), so it has to be divided by number of
490 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100491 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200492 if (mcasp->bclk_lrclk_ratio)
493 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100494
Daniel Mackba764b32012-12-05 18:20:37 +0100495 /* mapping of the XSSZ bit-field as described in the datasheet */
496 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400497
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200498 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200499 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
500 RXSSZ(0x0F));
501 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
502 TXSSZ(0x0F));
503 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
504 TXROT(7));
505 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
506 RXROT(7));
507 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200508 }
509
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200510 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400511
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400512 return 0;
513}
514
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200515static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300516 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400517{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300518 struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
519 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400520 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400521 u8 tx_ser = 0;
522 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200523 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100524 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300525 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200526 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400527 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300528 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200529 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400530
531 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200532 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400533
534 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200535 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
536 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400537 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200538 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
539 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400540 }
541
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200542 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200543 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
544 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200545 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100546 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200547 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400548 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200549 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100550 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200551 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400552 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100553 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200554 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
555 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400556 }
557 }
558
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300559 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
560 active_serializers = tx_ser;
561 numevt = mcasp->txnumevt;
562 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
563 } else {
564 active_serializers = rx_ser;
565 numevt = mcasp->rxnumevt;
566 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
567 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100568
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300569 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200570 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300571 "enabled in mcasp (%d)\n", channels,
572 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100573 return -EINVAL;
574 }
575
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300576 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300577 if (!numevt) {
578 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300579 if (active_serializers > 1) {
580 /*
581 * If more than one serializers are in use we have one
582 * DMA request to provide data for all serializers.
583 * For example if three serializers are enabled the DMA
584 * need to transfer three words per DMA request.
585 */
586 dma_params->fifo_level = active_serializers;
587 dma_data->maxburst = active_serializers;
588 } else {
589 dma_params->fifo_level = 0;
590 dma_data->maxburst = 0;
591 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300592 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300593 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400594
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300595 if (period_words % active_serializers) {
596 dev_err(mcasp->dev, "Invalid combination of period words and "
597 "active serializers: %d, %d\n", period_words,
598 active_serializers);
599 return -EINVAL;
600 }
601
602 /*
603 * Calculate the optimal AFIFO depth for platform side:
604 * The number of words for numevt need to be in steps of active
605 * serializers.
606 */
607 n = numevt % active_serializers;
608 if (n)
609 numevt += (active_serializers - n);
610 while (period_words % numevt && numevt > 0)
611 numevt -= active_serializers;
612 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300613 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400614
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300615 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
616 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100617
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300618 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300619 if (numevt == 1)
620 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300621 dma_params->fifo_level = numevt;
622 dma_data->maxburst = numevt;
623
Michal Bachraty2952b272013-02-28 16:07:08 +0100624 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400625}
626
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200627static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400628{
629 int i, active_slots;
630 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200631 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400632
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200633 if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
634 dev_err(mcasp->dev, "tdm slot %d not supported\n",
635 mcasp->tdm_slots);
636 return -EINVAL;
637 }
638
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200639 active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400640 for (i = 0; i < active_slots; i++)
641 mask |= (1 << i);
642
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200643 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400644
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200645 if (!mcasp->dat_port)
646 busel = TXSEL;
647
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200648 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
649 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
650 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
651 FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400652
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200653 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
654 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
655 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
656 FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400657
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200658 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400659}
660
661/* S/PDIF */
Daniel Mack64792852014-03-27 11:27:40 +0100662static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
663 unsigned int rate)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400664{
Daniel Mack64792852014-03-27 11:27:40 +0100665 u32 cs_value = 0;
666 u8 *cs_bytes = (u8*) &cs_value;
667
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400668 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
669 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200670 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400671
672 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200673 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400674
675 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200676 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400677
678 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200679 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400680
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200681 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400682
683 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200684 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400685
686 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200687 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200688
Daniel Mack64792852014-03-27 11:27:40 +0100689 /* Set S/PDIF channel status bits */
690 cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
691 cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
692
693 switch (rate) {
694 case 22050:
695 cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
696 break;
697 case 24000:
698 cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
699 break;
700 case 32000:
701 cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
702 break;
703 case 44100:
704 cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
705 break;
706 case 48000:
707 cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
708 break;
709 case 88200:
710 cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
711 break;
712 case 96000:
713 cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
714 break;
715 case 176400:
716 cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
717 break;
718 case 192000:
719 cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
720 break;
721 default:
722 printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
723 return -EINVAL;
724 }
725
726 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
727 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
728
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200729 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400730}
731
732static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
733 struct snd_pcm_hw_params *params,
734 struct snd_soc_dai *cpu_dai)
735{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200736 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400737 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200738 &mcasp->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400739 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200740 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300741 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200742 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200743
Daniel Mack82675252014-07-16 14:04:41 +0200744 /*
745 * If mcasp is BCLK master, and a BCLK divider was not provided by
746 * the machine driver, we need to calculate the ratio.
747 */
748 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200749 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
Jyri Sarha09298782014-06-13 12:50:00 +0300750 unsigned int div = mcasp->sysclk_freq / bclk_freq;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200751 if (mcasp->sysclk_freq % bclk_freq != 0) {
Jyri Sarha09298782014-06-13 12:50:00 +0300752 if (((mcasp->sysclk_freq / div) - bclk_freq) >
753 (bclk_freq - (mcasp->sysclk_freq / (div+1))))
754 div++;
755 dev_warn(mcasp->dev,
756 "Inaccurate BCLK: %u Hz / %u != %u Hz\n",
757 mcasp->sysclk_freq, div, bclk_freq);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200758 }
Jyri Sarha88135432014-08-06 16:47:16 +0300759 __davinci_mcasp_set_clkdiv(cpu_dai, 1, div, 0);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200760 }
761
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300762 ret = mcasp_common_hw_param(mcasp, substream->stream,
763 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200764 if (ret)
765 return ret;
766
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200767 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Daniel Mack64792852014-03-27 11:27:40 +0100768 ret = mcasp_dit_hw_param(mcasp, params_rate(params));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400769 else
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200770 ret = mcasp_i2s_hw_param(mcasp, substream->stream);
771
772 if (ret)
773 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400774
775 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400776 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400777 case SNDRV_PCM_FORMAT_S8:
778 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100779 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400780 break;
781
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400782 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400783 case SNDRV_PCM_FORMAT_S16_LE:
784 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100785 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400786 break;
787
Daniel Mack21eb24d2012-10-09 09:35:16 +0200788 case SNDRV_PCM_FORMAT_U24_3LE:
789 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200790 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100791 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200792 break;
793
Daniel Mack6b7fa012012-10-09 11:56:40 +0200794 case SNDRV_PCM_FORMAT_U24_LE:
795 case SNDRV_PCM_FORMAT_S24_LE:
Peter Ujfalusi182bef82014-06-26 08:09:24 +0300796 dma_params->data_type = 4;
797 word_length = 24;
798 break;
799
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400800 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400801 case SNDRV_PCM_FORMAT_S32_LE:
802 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100803 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400804 break;
805
806 default:
807 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
808 return -EINVAL;
809 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400810
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300811 if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400812 dma_params->acnt = 4;
813 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400814 dma_params->acnt = dma_params->data_type;
815
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200816 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400817
818 return 0;
819}
820
821static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
822 int cmd, struct snd_soc_dai *cpu_dai)
823{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200824 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400825 int ret = 0;
826
827 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400828 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530829 case SNDRV_PCM_TRIGGER_START:
830 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200831 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400832 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400833 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530834 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400835 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200836 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400837 break;
838
839 default:
840 ret = -EINVAL;
841 }
842
843 return ret;
844}
845
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100846static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400847 .trigger = davinci_mcasp_trigger,
848 .hw_params = davinci_mcasp_hw_params,
849 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200850 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200851 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400852};
853
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300854static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
855{
856 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
857
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +0300858 if (mcasp->version >= MCASP_VERSION_3) {
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300859 /* Using dmaengine PCM */
860 dai->playback_dma_data =
861 &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
862 dai->capture_dma_data =
863 &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
864 } else {
865 /* Using davinci-pcm */
866 dai->playback_dma_data = mcasp->dma_params;
867 dai->capture_dma_data = mcasp->dma_params;
868 }
869
870 return 0;
871}
872
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200873#ifdef CONFIG_PM_SLEEP
874static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
875{
876 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200877 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300878 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300879 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200880
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300881 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
882 context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200883
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300884 if (mcasp->txnumevt) {
885 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
886 context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
887 }
888 if (mcasp->rxnumevt) {
889 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
890 context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
891 }
892
893 for (i = 0; i < mcasp->num_serializer; i++)
894 context->xrsr_regs[i] = mcasp_get_reg(mcasp,
895 DAVINCI_MCASP_XRSRCTL_REG(i));
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200896
897 return 0;
898}
899
900static int davinci_mcasp_resume(struct snd_soc_dai *dai)
901{
902 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200903 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300904 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300905 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200906
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300907 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
908 mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200909
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300910 if (mcasp->txnumevt) {
911 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
912 mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
913 }
914 if (mcasp->rxnumevt) {
915 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
916 mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
917 }
918
919 for (i = 0; i < mcasp->num_serializer; i++)
920 mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
921 context->xrsr_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200922
923 return 0;
924}
925#else
926#define davinci_mcasp_suspend NULL
927#define davinci_mcasp_resume NULL
928#endif
929
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200930#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
931
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400932#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
933 SNDRV_PCM_FMTBIT_U8 | \
934 SNDRV_PCM_FMTBIT_S16_LE | \
935 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200936 SNDRV_PCM_FMTBIT_S24_LE | \
937 SNDRV_PCM_FMTBIT_U24_LE | \
938 SNDRV_PCM_FMTBIT_S24_3LE | \
939 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400940 SNDRV_PCM_FMTBIT_S32_LE | \
941 SNDRV_PCM_FMTBIT_U32_LE)
942
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000943static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400944 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000945 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300946 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200947 .suspend = davinci_mcasp_suspend,
948 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400949 .playback = {
950 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100951 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400952 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400953 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400954 },
955 .capture = {
956 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100957 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400958 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400959 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400960 },
961 .ops = &davinci_mcasp_dai_ops,
962
963 },
964 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +0200965 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300966 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400967 .playback = {
968 .channels_min = 1,
969 .channels_max = 384,
970 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400971 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400972 },
973 .ops = &davinci_mcasp_dai_ops,
974 },
975
976};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400977
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -0700978static const struct snd_soc_component_driver davinci_mcasp_component = {
979 .name = "davinci-mcasp",
980};
981
Jyri Sarha256ba182013-10-18 18:37:42 +0300982/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200983static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300984 .tx_dma_offset = 0x400,
985 .rx_dma_offset = 0x400,
986 .asp_chan_q = EVENTQ_0,
987 .version = MCASP_VERSION_1,
988};
989
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200990static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300991 .tx_dma_offset = 0x2000,
992 .rx_dma_offset = 0x2000,
993 .asp_chan_q = EVENTQ_0,
994 .version = MCASP_VERSION_2,
995};
996
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200997static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300998 .tx_dma_offset = 0,
999 .rx_dma_offset = 0,
1000 .asp_chan_q = EVENTQ_0,
1001 .version = MCASP_VERSION_3,
1002};
1003
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001004static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001005 .tx_dma_offset = 0x200,
1006 .rx_dma_offset = 0x284,
1007 .asp_chan_q = EVENTQ_0,
1008 .version = MCASP_VERSION_4,
1009};
1010
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301011static const struct of_device_id mcasp_dt_ids[] = {
1012 {
1013 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001014 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301015 },
1016 {
1017 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001018 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301019 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301020 {
Jyri Sarha3af9e032013-10-18 18:37:44 +03001021 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +02001022 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301023 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001024 {
1025 .compatible = "ti,dra7-mcasp-audio",
1026 .data = &dra7_mcasp_pdata,
1027 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301028 { /* sentinel */ }
1029};
1030MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
1031
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001032static int mcasp_reparent_fck(struct platform_device *pdev)
1033{
1034 struct device_node *node = pdev->dev.of_node;
1035 struct clk *gfclk, *parent_clk;
1036 const char *parent_name;
1037 int ret;
1038
1039 if (!node)
1040 return 0;
1041
1042 parent_name = of_get_property(node, "fck_parent", NULL);
1043 if (!parent_name)
1044 return 0;
1045
1046 gfclk = clk_get(&pdev->dev, "fck");
1047 if (IS_ERR(gfclk)) {
1048 dev_err(&pdev->dev, "failed to get fck\n");
1049 return PTR_ERR(gfclk);
1050 }
1051
1052 parent_clk = clk_get(NULL, parent_name);
1053 if (IS_ERR(parent_clk)) {
1054 dev_err(&pdev->dev, "failed to get parent clock\n");
1055 ret = PTR_ERR(parent_clk);
1056 goto err1;
1057 }
1058
1059 ret = clk_set_parent(gfclk, parent_clk);
1060 if (ret) {
1061 dev_err(&pdev->dev, "failed to reparent fck\n");
1062 goto err2;
1063 }
1064
1065err2:
1066 clk_put(parent_clk);
1067err1:
1068 clk_put(gfclk);
1069 return ret;
1070}
1071
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001072static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301073 struct platform_device *pdev)
1074{
1075 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001076 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301077 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +05301078 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001079 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301080
1081 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301082 u32 val;
1083 int i, ret = 0;
1084
1085 if (pdev->dev.platform_data) {
1086 pdata = pdev->dev.platform_data;
1087 return pdata;
1088 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001089 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301090 } else {
1091 /* control shouldn't reach here. something is wrong */
1092 ret = -EINVAL;
1093 goto nodata;
1094 }
1095
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301096 ret = of_property_read_u32(np, "op-mode", &val);
1097 if (ret >= 0)
1098 pdata->op_mode = val;
1099
1100 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001101 if (ret >= 0) {
1102 if (val < 2 || val > 32) {
1103 dev_err(&pdev->dev,
1104 "tdm-slots must be in rage [2-32]\n");
1105 ret = -EINVAL;
1106 goto nodata;
1107 }
1108
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301109 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001110 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301111
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301112 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1113 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301114 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001115 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1116 (sizeof(*of_serial_dir) * val),
1117 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301118 if (!of_serial_dir) {
1119 ret = -ENOMEM;
1120 goto nodata;
1121 }
1122
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001123 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301124 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1125
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001126 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301127 pdata->serial_dir = of_serial_dir;
1128 }
1129
Jyri Sarha4023fe62013-10-18 18:37:43 +03001130 ret = of_property_match_string(np, "dma-names", "tx");
1131 if (ret < 0)
1132 goto nodata;
1133
1134 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1135 &dma_spec);
1136 if (ret < 0)
1137 goto nodata;
1138
1139 pdata->tx_dma_channel = dma_spec.args[0];
1140
1141 ret = of_property_match_string(np, "dma-names", "rx");
1142 if (ret < 0)
1143 goto nodata;
1144
1145 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1146 &dma_spec);
1147 if (ret < 0)
1148 goto nodata;
1149
1150 pdata->rx_dma_channel = dma_spec.args[0];
1151
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301152 ret = of_property_read_u32(np, "tx-num-evt", &val);
1153 if (ret >= 0)
1154 pdata->txnumevt = val;
1155
1156 ret = of_property_read_u32(np, "rx-num-evt", &val);
1157 if (ret >= 0)
1158 pdata->rxnumevt = val;
1159
1160 ret = of_property_read_u32(np, "sram-size-playback", &val);
1161 if (ret >= 0)
1162 pdata->sram_size_playback = val;
1163
1164 ret = of_property_read_u32(np, "sram-size-capture", &val);
1165 if (ret >= 0)
1166 pdata->sram_size_capture = val;
1167
1168 return pdata;
1169
1170nodata:
1171 if (ret < 0) {
1172 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1173 ret);
1174 pdata = NULL;
1175 }
1176 return pdata;
1177}
1178
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001179static int davinci_mcasp_probe(struct platform_device *pdev)
1180{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001181 struct davinci_pcm_dma_params *dma_params;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001182 struct snd_dmaengine_dai_dma_data *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +03001183 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001184 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001185 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +01001186 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001187
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301188 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1189 dev_err(&pdev->dev, "No platform data supplied\n");
1190 return -EINVAL;
1191 }
1192
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001193 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001194 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001195 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001196 return -ENOMEM;
1197
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301198 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1199 if (!pdata) {
1200 dev_err(&pdev->dev, "no platform data\n");
1201 return -EINVAL;
1202 }
1203
Jyri Sarha256ba182013-10-18 18:37:42 +03001204 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001205 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001206 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001207 "\"mpu\" mem resource not found, using index 0\n");
1208 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1209 if (!mem) {
1210 dev_err(&pdev->dev, "no mem resource?\n");
1211 return -ENODEV;
1212 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001213 }
1214
Julia Lawall96d31e22011-12-29 17:51:21 +01001215 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301216 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001217 if (!ioarea) {
1218 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001219 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001220 }
1221
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301222 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001223
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301224 ret = pm_runtime_get_sync(&pdev->dev);
1225 if (IS_ERR_VALUE(ret)) {
1226 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1227 return ret;
1228 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001229
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001230 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1231 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301232 dev_err(&pdev->dev, "ioremap failed\n");
1233 ret = -ENOMEM;
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001234 goto err;
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301235 }
1236
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001237 mcasp->op_mode = pdata->op_mode;
1238 mcasp->tdm_slots = pdata->tdm_slots;
1239 mcasp->num_serializer = pdata->num_serializer;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001240#ifdef CONFIG_PM_SLEEP
1241 mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
1242 sizeof(u32) * mcasp->num_serializer,
1243 GFP_KERNEL);
1244#endif
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001245 mcasp->serial_dir = pdata->serial_dir;
1246 mcasp->version = pdata->version;
1247 mcasp->txnumevt = pdata->txnumevt;
1248 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001249
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001250 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001251
Jyri Sarha256ba182013-10-18 18:37:42 +03001252 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001253 if (dat)
1254 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001255
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001256 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001257 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001258 dma_params->asp_chan_q = pdata->asp_chan_q;
1259 dma_params->ram_chan_q = pdata->ram_chan_q;
1260 dma_params->sram_pool = pdata->sram_pool;
1261 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001262 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001263 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001264 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001265 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001266
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001267 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001268 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001269
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001270 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001271 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001272 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001273 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001274 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001275
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001276 /* dmaengine filter data for DT and non-DT boot */
1277 if (pdev->dev.of_node)
1278 dma_data->filter_data = "tx";
1279 else
1280 dma_data->filter_data = &dma_params->channel;
1281
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001282 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001283 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001284 dma_params->asp_chan_q = pdata->asp_chan_q;
1285 dma_params->ram_chan_q = pdata->ram_chan_q;
1286 dma_params->sram_pool = pdata->sram_pool;
1287 dma_params->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001288 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001289 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001290 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001291 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001292
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001293 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001294 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001295
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001296 if (mcasp->version < MCASP_VERSION_3) {
1297 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001298 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001299 mcasp->dat_port = true;
1300 } else {
1301 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1302 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001303
1304 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001305 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001306 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001307 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001308 dma_params->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001309
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001310 /* dmaengine filter data for DT and non-DT boot */
1311 if (pdev->dev.of_node)
1312 dma_data->filter_data = "rx";
1313 else
1314 dma_data->filter_data = &dma_params->channel;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001315
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001316 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001317
1318 mcasp_reparent_fck(pdev);
1319
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001320 ret = devm_snd_soc_register_component(&pdev->dev,
1321 &davinci_mcasp_component,
1322 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001323
1324 if (ret != 0)
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001325 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301326
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001327 switch (mcasp->version) {
Jyri Sarha7f28f352014-06-13 12:49:59 +03001328#if IS_BUILTIN(CONFIG_SND_DAVINCI_SOC) || \
1329 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1330 IS_MODULE(CONFIG_SND_DAVINCI_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001331 case MCASP_VERSION_1:
1332 case MCASP_VERSION_2:
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001333 ret = davinci_soc_platform_register(&pdev->dev);
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001334 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001335#endif
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001336#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
1337 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1338 IS_MODULE(CONFIG_SND_EDMA_SOC))
1339 case MCASP_VERSION_3:
1340 ret = edma_pcm_platform_register(&pdev->dev);
1341 break;
1342#endif
Jyri Sarha7f28f352014-06-13 12:49:59 +03001343#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
1344 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1345 IS_MODULE(CONFIG_SND_OMAP_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001346 case MCASP_VERSION_4:
1347 ret = omap_pcm_platform_register(&pdev->dev);
1348 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001349#endif
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001350 default:
1351 dev_err(&pdev->dev, "Invalid McASP version: %d\n",
1352 mcasp->version);
1353 ret = -EINVAL;
1354 break;
1355 }
1356
1357 if (ret) {
1358 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001359 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301360 }
1361
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001362 return 0;
1363
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001364err:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301365 pm_runtime_put_sync(&pdev->dev);
1366 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001367 return ret;
1368}
1369
1370static int davinci_mcasp_remove(struct platform_device *pdev)
1371{
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301372 pm_runtime_put_sync(&pdev->dev);
1373 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001374
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001375 return 0;
1376}
1377
1378static struct platform_driver davinci_mcasp_driver = {
1379 .probe = davinci_mcasp_probe,
1380 .remove = davinci_mcasp_remove,
1381 .driver = {
1382 .name = "davinci-mcasp",
1383 .owner = THIS_MODULE,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301384 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001385 },
1386};
1387
Axel Linf9b8a512011-11-25 10:09:27 +08001388module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001389
1390MODULE_AUTHOR("Steve Chen");
1391MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1392MODULE_LICENSE("GPL");