blob: 46769168fab78cb182403cc5219590c2eff413c4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01002 * Driver for Motorola/Freescale IMX serial ports
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01004 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01006 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
21#define SUPPORT_SYSRQ
22#endif
23
24#include <linux/module.h>
25#include <linux/ioport.h>
26#include <linux/init.h>
27#include <linux/console.h>
28#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010029#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/tty.h>
31#include <linux/tty_flip.h>
32#include <linux/serial_core.h>
33#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020034#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010035#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010036#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080038#include <linux/of.h>
39#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053040#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020044#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080045#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Uwe Kleine-König58362d52015-12-13 11:30:03 +010047#include "serial_mctrl_gpio.h"
48
Sascha Hauerff4bfb22007-04-26 08:26:13 +010049/* Register definitions */
50#define URXD0 0x0 /* Receiver Register */
51#define URTX0 0x40 /* Transmitter Register */
52#define UCR1 0x80 /* Control Register 1 */
53#define UCR2 0x84 /* Control Register 2 */
54#define UCR3 0x88 /* Control Register 3 */
55#define UCR4 0x8c /* Control Register 4 */
56#define UFCR 0x90 /* FIFO Control Register */
57#define USR1 0x94 /* Status Register 1 */
58#define USR2 0x98 /* Status Register 2 */
59#define UESC 0x9c /* Escape Character Register */
60#define UTIM 0xa0 /* Escape Timer Register */
61#define UBIR 0xa4 /* BRM Incremental Register */
62#define UBMR 0xa8 /* BRM Modulator Register */
63#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080064#define IMX21_ONEMS 0xb0 /* One Millisecond register */
65#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
66#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010067
68/* UART Control Register Bit Fields.*/
Jiada Wang55d86932014-12-09 18:11:22 +090069#define URXD_DUMMY_READ (1<<16)
Sachin Kamat82313e62013-01-07 10:25:02 +053070#define URXD_CHARRDY (1<<15)
71#define URXD_ERR (1<<14)
72#define URXD_OVRRUN (1<<13)
73#define URXD_FRMERR (1<<12)
74#define URXD_BRK (1<<11)
75#define URXD_PRERR (1<<10)
Dirk Behme26c47412014-09-03 12:33:53 +010076#define URXD_RX_DATA (0xFF<<0)
Sachin Kamat82313e62013-01-07 10:25:02 +053077#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
78#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
79#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
80#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080081#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053082#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
83#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
84#define UCR1_IREN (1<<7) /* Infrared interface enable */
85#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
86#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
87#define UCR1_SNDBRK (1<<4) /* Send break */
88#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
89#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080090#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053091#define UCR1_DOZE (1<<1) /* Doze */
92#define UCR1_UARTEN (1<<0) /* UART enabled */
93#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
94#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
95#define UCR2_CTSC (1<<13) /* CTS pin control */
96#define UCR2_CTS (1<<12) /* Clear to send */
97#define UCR2_ESCEN (1<<11) /* Escape enable */
98#define UCR2_PREN (1<<8) /* Parity enable */
99#define UCR2_PROE (1<<7) /* Parity odd/even */
100#define UCR2_STPB (1<<6) /* Stop */
101#define UCR2_WS (1<<5) /* Word size */
102#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
103#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
104#define UCR2_TXEN (1<<2) /* Transmitter enabled */
105#define UCR2_RXEN (1<<1) /* Receiver enabled */
106#define UCR2_SRST (1<<0) /* SW reset */
107#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
108#define UCR3_PARERREN (1<<12) /* Parity enable */
109#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
110#define UCR3_DSR (1<<10) /* Data set ready */
111#define UCR3_DCD (1<<9) /* Data carrier detect */
112#define UCR3_RI (1<<8) /* Ring indicator */
Fabio Estevamb38cb7d2014-05-14 15:55:03 -0300113#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sachin Kamat82313e62013-01-07 10:25:02 +0530114#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
115#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
116#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
117#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
118#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
119#define UCR3_BPEN (1<<0) /* Preset registers enable */
120#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
121#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
122#define UCR4_INVR (1<<9) /* Inverted infrared reception */
123#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
124#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
125#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800126#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530127#define UCR4_IRSC (1<<5) /* IR special case */
128#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
129#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
130#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
131#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
132#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
133#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
134#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
135#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
136#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
137#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
138#define USR1_RTSS (1<<14) /* RTS pin status */
139#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
140#define USR1_RTSD (1<<12) /* RTS delta */
141#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
142#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
143#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
Lucas Stach86a04ba2015-09-04 17:52:38 +0200144#define USR1_AGTIM (1<<8) /* Ageing timer interrupt flag */
Sachin Kamat82313e62013-01-07 10:25:02 +0530145#define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
146#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
147#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
148#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
149#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
150#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
151#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
152#define USR2_IDLE (1<<12) /* Idle condition */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200153#define USR2_RIDELT (1<<10) /* Ring Interrupt Delta */
154#define USR2_RIIN (1<<9) /* Ring Indicator Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530155#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
156#define USR2_WAKE (1<<7) /* Wake */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200157#define USR2_DCDIN (1<<5) /* Data Carrier Detect Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530158#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
159#define USR2_TXDC (1<<3) /* Transmitter complete */
160#define USR2_BRCD (1<<2) /* Break condition */
161#define USR2_ORE (1<<1) /* Overrun error */
162#define USR2_RDR (1<<0) /* Recv data ready */
163#define UTS_FRCPERR (1<<13) /* Force parity error */
164#define UTS_LOOP (1<<12) /* Loop tx and rx */
165#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
166#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
167#define UTS_TXFULL (1<<4) /* TxFIFO full */
168#define UTS_RXFULL (1<<3) /* RxFIFO full */
169#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100170
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530172#define SERIAL_IMX_MAJOR 207
173#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200174#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 * This determines how often we check the modem status signals
178 * for any change. They generally aren't connected to an IRQ
179 * so we have to poll them. We also check immediately before
180 * filling the TX fifo incase CTS has been dropped.
181 */
182#define MCTRL_TIMEOUT (250*HZ/1000)
183
184#define DRIVER_NAME "IMX-uart"
185
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200186#define UART_NR 8
187
Uwe Kleine-Königf95661b2015-02-24 11:17:09 +0100188/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
Shawn Guofe6b5402011-06-25 02:04:33 +0800189enum imx_uart_type {
190 IMX1_UART,
191 IMX21_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800192 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800193};
194
195/* device type dependent stuff */
196struct imx_uart_data {
197 unsigned uts_reg;
198 enum imx_uart_type devtype;
199};
200
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201struct imx_port {
202 struct uart_port port;
203 struct timer_list timer;
204 unsigned int old_status;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100205 unsigned int have_rtscts:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800206 unsigned int dte_mode:1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100207 unsigned int irda_inv_rx:1;
208 unsigned int irda_inv_tx:1;
209 unsigned short trcv_delay; /* transceiver delay */
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100210 struct clk *clk_ipg;
211 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200212 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800213
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100214 struct mctrl_gpios *gpios;
215
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800216 /* DMA fields */
217 unsigned int dma_is_inited:1;
218 unsigned int dma_is_enabled:1;
219 unsigned int dma_is_rxing:1;
220 unsigned int dma_is_txing:1;
221 struct dma_chan *dma_chan_rx, *dma_chan_tx;
222 struct scatterlist rx_sgl, tx_sgl[2];
223 void *rx_buf;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800224 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800225 unsigned int dma_tx_nents;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700226 wait_queue_head_t dma_wait;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -0500227 unsigned int saved_reg[10];
Eduardo Valentinc868cbb2015-08-11 10:21:23 -0700228 bool context_saved;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229};
230
Dirk Behme0ad5a812011-12-22 09:57:52 +0100231struct imx_port_ucrs {
232 unsigned int ucr1;
233 unsigned int ucr2;
234 unsigned int ucr3;
235};
236
Shawn Guofe6b5402011-06-25 02:04:33 +0800237static struct imx_uart_data imx_uart_devdata[] = {
238 [IMX1_UART] = {
239 .uts_reg = IMX1_UTS,
240 .devtype = IMX1_UART,
241 },
242 [IMX21_UART] = {
243 .uts_reg = IMX21_UTS,
244 .devtype = IMX21_UART,
245 },
Huang Shijiea496e622013-07-08 17:14:17 +0800246 [IMX6Q_UART] = {
247 .uts_reg = IMX21_UTS,
248 .devtype = IMX6Q_UART,
249 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800250};
251
Krzysztof Kozlowski31ada042015-05-02 00:40:02 +0900252static const struct platform_device_id imx_uart_devtype[] = {
Shawn Guofe6b5402011-06-25 02:04:33 +0800253 {
254 .name = "imx1-uart",
255 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
256 }, {
257 .name = "imx21-uart",
258 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
259 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800260 .name = "imx6q-uart",
261 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
262 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800263 /* sentinel */
264 }
265};
266MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
267
Sanjeev Sharmaad3d4fd2015-02-03 16:16:06 +0530268static const struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800269 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800270 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
271 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
272 { /* sentinel */ }
273};
274MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
275
Shawn Guofe6b5402011-06-25 02:04:33 +0800276static inline unsigned uts_reg(struct imx_port *sport)
277{
278 return sport->devdata->uts_reg;
279}
280
281static inline int is_imx1_uart(struct imx_port *sport)
282{
283 return sport->devdata->devtype == IMX1_UART;
284}
285
286static inline int is_imx21_uart(struct imx_port *sport)
287{
288 return sport->devdata->devtype == IMX21_UART;
289}
290
Huang Shijiea496e622013-07-08 17:14:17 +0800291static inline int is_imx6q_uart(struct imx_port *sport)
292{
293 return sport->devdata->devtype == IMX6Q_UART;
294}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200296 * Save and restore functions for UCR1, UCR2 and UCR3 registers
297 */
Fabio Estevam93d94b32014-11-12 15:55:07 -0200298#if defined(CONFIG_SERIAL_IMX_CONSOLE)
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200299static void imx_port_ucrs_save(struct uart_port *port,
300 struct imx_port_ucrs *ucr)
301{
302 /* save control registers */
303 ucr->ucr1 = readl(port->membase + UCR1);
304 ucr->ucr2 = readl(port->membase + UCR2);
305 ucr->ucr3 = readl(port->membase + UCR3);
306}
307
308static void imx_port_ucrs_restore(struct uart_port *port,
309 struct imx_port_ucrs *ucr)
310{
311 /* restore control registers */
312 writel(ucr->ucr1, port->membase + UCR1);
313 writel(ucr->ucr2, port->membase + UCR2);
314 writel(ucr->ucr3, port->membase + UCR3);
315}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300316#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200317
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100318static void imx_port_rts_active(struct imx_port *sport, unsigned long *ucr2)
319{
320 *ucr2 &= ~UCR2_CTSC;
321 *ucr2 |= UCR2_CTS;
322
323 mctrl_gpio_set(sport->gpios, sport->port.mctrl | TIOCM_RTS);
324}
325
326static void imx_port_rts_inactive(struct imx_port *sport, unsigned long *ucr2)
327{
328 *ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
329
330 mctrl_gpio_set(sport->gpios, sport->port.mctrl & ~TIOCM_RTS);
331}
332
333static void imx_port_rts_auto(struct imx_port *sport, unsigned long *ucr2)
334{
335 *ucr2 |= UCR2_CTSC;
336}
337
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200338/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 * interrupts disabled on entry
340 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100341static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342{
343 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100344 unsigned long temp;
345
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700346 /*
347 * We are maybe in the SMP context, so if the DMA TX thread is running
348 * on other cpu, we have to wait for it to finish.
349 */
350 if (sport->dma_is_enabled && sport->dma_is_txing)
351 return;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800352
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100353 temp = readl(port->membase + UCR1);
354 writel(temp & ~UCR1_TXMPTYEN, port->membase + UCR1);
355
356 /* in rs485 mode disable transmitter if shifter is empty */
357 if (port->rs485.flags & SER_RS485_ENABLED &&
358 readl(port->membase + USR2) & USR2_TXDC) {
359 temp = readl(port->membase + UCR2);
360 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100361 imx_port_rts_inactive(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100362 else
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100363 imx_port_rts_active(sport, &temp);
Baruch Siach7d1cadc2016-02-29 14:34:10 +0200364 temp |= UCR2_RXEN;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100365 writel(temp, port->membase + UCR2);
366
367 temp = readl(port->membase + UCR4);
368 temp &= ~UCR4_TCEN;
369 writel(temp, port->membase + UCR4);
370 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371}
372
373/*
374 * interrupts disabled on entry
375 */
376static void imx_stop_rx(struct uart_port *port)
377{
378 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100379 unsigned long temp;
380
Huang Shijie45564a62014-09-19 15:33:12 +0800381 if (sport->dma_is_enabled && sport->dma_is_rxing) {
382 if (sport->port.suspended) {
383 dmaengine_terminate_all(sport->dma_chan_rx);
384 sport->dma_is_rxing = 0;
385 } else {
386 return;
387 }
388 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800389
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100390 temp = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +0530391 writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
Huang Shijie85878392014-05-23 12:32:54 +0800392
393 /* disable the `Receiver Ready Interrrupt` */
394 temp = readl(sport->port.membase + UCR1);
395 writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396}
397
398/*
399 * Set the modem control timer to fire immediately.
400 */
401static void imx_enable_ms(struct uart_port *port)
402{
403 struct imx_port *sport = (struct imx_port *)port;
404
405 mod_timer(&sport->timer, jiffies);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100406
407 mctrl_gpio_enable_ms(sport->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408}
409
Jiada Wang91a1a902014-12-09 18:11:36 +0900410static void imx_dma_tx(struct imx_port *sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411static inline void imx_transmit_buffer(struct imx_port *sport)
412{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700413 struct circ_buf *xmit = &sport->port.state->xmit;
Jiada Wang91a1a902014-12-09 18:11:36 +0900414 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400416 if (sport->port.x_char) {
417 /* Send next char */
418 writel(sport->port.x_char, sport->port.membase + URTX0);
Jiada Wang7e2fb5a2014-12-09 18:11:35 +0900419 sport->port.icount.tx++;
420 sport->port.x_char = 0;
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400421 return;
422 }
423
424 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
425 imx_stop_tx(&sport->port);
426 return;
427 }
428
Jiada Wang91a1a902014-12-09 18:11:36 +0900429 if (sport->dma_is_enabled) {
430 /*
431 * We've just sent a X-char Ensure the TX DMA is enabled
432 * and the TX IRQ is disabled.
433 **/
434 temp = readl(sport->port.membase + UCR1);
435 temp &= ~UCR1_TXMPTYEN;
436 if (sport->dma_is_txing) {
437 temp |= UCR1_TDMAEN;
438 writel(temp, sport->port.membase + UCR1);
439 } else {
440 writel(temp, sport->port.membase + UCR1);
441 imx_dma_tx(sport);
442 }
443 }
444
Volker Ernst4e4e6602010-10-13 11:03:57 +0200445 while (!uart_circ_empty(xmit) &&
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400446 !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 /* send xmit->buf[xmit->tail]
448 * out the port here */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100449 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100450 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800452 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
Fabian Godehardt977757312009-06-11 14:37:19 +0100454 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
455 uart_write_wakeup(&sport->port);
456
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100458 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459}
460
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800461static void dma_tx_callback(void *data)
462{
463 struct imx_port *sport = data;
464 struct scatterlist *sgl = &sport->tx_sgl[0];
465 struct circ_buf *xmit = &sport->port.state->xmit;
466 unsigned long flags;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900467 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800468
Dirk Behme42f752b2014-12-09 18:11:28 +0900469 spin_lock_irqsave(&sport->port.lock, flags);
470
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800471 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
472
Dirk Behmea2c718c2014-12-09 18:11:31 +0900473 temp = readl(sport->port.membase + UCR1);
474 temp &= ~UCR1_TDMAEN;
475 writel(temp, sport->port.membase + UCR1);
476
Dirk Behme42f752b2014-12-09 18:11:28 +0900477 /* update the stat */
478 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
479 sport->port.icount.tx += sport->tx_bytes;
480
481 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
482
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800483 sport->dma_is_txing = 0;
484
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800485 spin_unlock_irqrestore(&sport->port.lock, flags);
486
Jiada Wangd64b8602014-12-09 18:11:29 +0900487 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
488 uart_write_wakeup(&sport->port);
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700489
490 if (waitqueue_active(&sport->dma_wait)) {
491 wake_up(&sport->dma_wait);
492 dev_dbg(sport->port.dev, "exit in %s.\n", __func__);
493 return;
494 }
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900495
496 spin_lock_irqsave(&sport->port.lock, flags);
497 if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
498 imx_dma_tx(sport);
499 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800500}
501
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800502static void imx_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800503{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800504 struct circ_buf *xmit = &sport->port.state->xmit;
505 struct scatterlist *sgl = sport->tx_sgl;
506 struct dma_async_tx_descriptor *desc;
507 struct dma_chan *chan = sport->dma_chan_tx;
508 struct device *dev = sport->port.dev;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900509 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800510 int ret;
511
Dirk Behme42f752b2014-12-09 18:11:28 +0900512 if (sport->dma_is_txing)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800513 return;
514
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800515 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800516
Dirk Behme7942f852014-12-09 18:11:25 +0900517 if (xmit->tail < xmit->head) {
518 sport->dma_tx_nents = 1;
519 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
520 } else {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800521 sport->dma_tx_nents = 2;
522 sg_init_table(sgl, 2);
523 sg_set_buf(sgl, xmit->buf + xmit->tail,
524 UART_XMIT_SIZE - xmit->tail);
525 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800526 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800527
528 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
529 if (ret == 0) {
530 dev_err(dev, "DMA mapping error for TX.\n");
531 return;
532 }
533 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
534 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
535 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +0900536 dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
537 DMA_TO_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800538 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
539 return;
540 }
541 desc->callback = dma_tx_callback;
542 desc->callback_param = sport;
543
544 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
545 uart_circ_chars_pending(xmit));
Dirk Behmea2c718c2014-12-09 18:11:31 +0900546
547 temp = readl(sport->port.membase + UCR1);
548 temp |= UCR1_TDMAEN;
549 writel(temp, sport->port.membase + UCR1);
550
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800551 /* fire it */
552 sport->dma_is_txing = 1;
553 dmaengine_submit(desc);
554 dma_async_issue_pending(chan);
555 return;
556}
557
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558/*
559 * interrupts disabled on entry
560 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100561static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562{
563 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100564 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100566 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100567 temp = readl(port->membase + UCR2);
568 if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100569 imx_port_rts_inactive(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100570 else
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100571 imx_port_rts_active(sport, &temp);
Baruch Siach7d1cadc2016-02-29 14:34:10 +0200572 if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
573 temp &= ~UCR2_RXEN;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100574 writel(temp, port->membase + UCR2);
575
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100576 /* enable transmitter and shifter empty irq */
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100577 temp = readl(port->membase + UCR4);
578 temp |= UCR4_TCEN;
579 writel(temp, port->membase + UCR4);
580 }
581
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800582 if (!sport->dma_is_enabled) {
583 temp = readl(sport->port.membase + UCR1);
584 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
585 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800587 if (sport->dma_is_enabled) {
Jiada Wang91a1a902014-12-09 18:11:36 +0900588 if (sport->port.x_char) {
589 /* We have X-char to send, so enable TX IRQ and
590 * disable TX DMA to let TX interrupt to send X-char */
591 temp = readl(sport->port.membase + UCR1);
592 temp &= ~UCR1_TDMAEN;
593 temp |= UCR1_TXMPTYEN;
594 writel(temp, sport->port.membase + UCR1);
595 return;
596 }
597
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400598 if (!uart_circ_empty(&port->state->xmit) &&
599 !uart_tx_stopped(port))
600 imx_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800601 return;
602 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603}
604
David Howells7d12e782006-10-05 14:55:46 +0100605static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100606{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800607 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200608 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100609 unsigned long flags;
610
611 spin_lock_irqsave(&sport->port.lock, flags);
612
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100613 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200614 val = readl(sport->port.membase + USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100615 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700616 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100617
618 spin_unlock_irqrestore(&sport->port.lock, flags);
619 return IRQ_HANDLED;
620}
621
David Howells7d12e782006-10-05 14:55:46 +0100622static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800624 struct imx_port *sport = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 unsigned long flags;
626
Sachin Kamat82313e62013-01-07 10:25:02 +0530627 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 imx_transmit_buffer(sport);
Sachin Kamat82313e62013-01-07 10:25:02 +0530629 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 return IRQ_HANDLED;
631}
632
David Howells7d12e782006-10-05 14:55:46 +0100633static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634{
635 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530636 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100637 struct tty_port *port = &sport->port.state->port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100638 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639
Sachin Kamat82313e62013-01-07 10:25:02 +0530640 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100642 while (readl(sport->port.membase + USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 flg = TTY_NORMAL;
644 sport->port.icount.rx++;
645
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100646 rx = readl(sport->port.membase + URXD0);
647
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100648 temp = readl(sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100649 if (temp & USR2_BRCD) {
Andy Green94d32f92010-02-01 13:28:54 +0100650 writel(USR2_BRCD, sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100651 if (uart_handle_break(&sport->port))
652 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 }
654
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100655 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100656 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657
Hui Wang019dc9e2011-08-24 17:41:47 +0800658 if (unlikely(rx & URXD_ERR)) {
659 if (rx & URXD_BRK)
660 sport->port.icount.brk++;
661 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100662 sport->port.icount.parity++;
663 else if (rx & URXD_FRMERR)
664 sport->port.icount.frame++;
665 if (rx & URXD_OVRRUN)
666 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667
Sascha Hauer864eeed2008-04-17 08:39:22 +0100668 if (rx & sport->port.ignore_status_mask) {
669 if (++ignored > 100)
670 goto out;
671 continue;
672 }
673
Eric Nelson8d267fd2014-12-18 12:37:13 -0700674 rx &= (sport->port.read_status_mask | 0xFF);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100675
Hui Wang019dc9e2011-08-24 17:41:47 +0800676 if (rx & URXD_BRK)
677 flg = TTY_BREAK;
678 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100679 flg = TTY_PARITY;
680 else if (rx & URXD_FRMERR)
681 flg = TTY_FRAME;
682 if (rx & URXD_OVRRUN)
683 flg = TTY_OVERRUN;
684
685#ifdef SUPPORT_SYSRQ
686 sport->port.sysrq = 0;
687#endif
688 }
689
Jiada Wang55d86932014-12-09 18:11:22 +0900690 if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
691 goto out;
692
Manfred Schlaegl9b289932015-06-20 19:25:35 +0200693 if (tty_insert_flip_char(port, rx, flg) == 0)
694 sport->port.icount.buf_overrun++;
Sascha Hauer864eeed2008-04-17 08:39:22 +0100695 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696
697out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530698 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100699 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701}
702
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800703static int start_rx_dma(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800704/*
705 * If the RXFIFO is filled with some data, and then we
706 * arise a DMA operation to receive them.
707 */
708static void imx_dma_rxint(struct imx_port *sport)
709{
710 unsigned long temp;
Jiada Wang73631812014-12-09 18:11:23 +0900711 unsigned long flags;
712
713 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800714
715 temp = readl(sport->port.membase + USR2);
716 if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
717 sport->dma_is_rxing = 1;
718
Lucas Stach86a04ba2015-09-04 17:52:38 +0200719 /* disable the receiver ready and aging timer interrupts */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800720 temp = readl(sport->port.membase + UCR1);
721 temp &= ~(UCR1_RRDYEN);
722 writel(temp, sport->port.membase + UCR1);
723
Lucas Stach86a04ba2015-09-04 17:52:38 +0200724 temp = readl(sport->port.membase + UCR2);
725 temp &= ~(UCR2_ATEN);
726 writel(temp, sport->port.membase + UCR2);
727
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800728 /* tell the DMA to receive the data. */
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800729 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800730 }
Jiada Wang73631812014-12-09 18:11:23 +0900731
732 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800733}
734
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200735static irqreturn_t imx_int(int irq, void *dev_id)
736{
737 struct imx_port *sport = dev_id;
738 unsigned int sts;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200739 unsigned int sts2;
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100740 irqreturn_t ret = IRQ_NONE;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200741
742 sts = readl(sport->port.membase + USR1);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100743 sts2 = readl(sport->port.membase + USR2);
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200744
Lucas Stach86a04ba2015-09-04 17:52:38 +0200745 if (sts & (USR1_RRDY | USR1_AGTIM)) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800746 if (sport->dma_is_enabled)
747 imx_dma_rxint(sport);
748 else
749 imx_rxint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100750 ret = IRQ_HANDLED;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800751 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200752
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100753 if ((sts & USR1_TRDY &&
754 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN) ||
755 (sts2 & USR2_TXDC &&
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100756 readl(sport->port.membase + UCR4) & UCR4_TCEN)) {
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200757 imx_txint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100758 ret = IRQ_HANDLED;
759 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200760
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100761 if (sts & USR1_RTSD) {
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200762 imx_rtsint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100763 ret = IRQ_HANDLED;
764 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200765
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100766 if (sts & USR1_AWAKE) {
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200767 writel(USR1_AWAKE, sport->port.membase + USR1);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100768 ret = IRQ_HANDLED;
769 }
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200770
Alexander Steinf1f836e2013-05-14 17:06:07 +0200771 if (sts2 & USR2_ORE) {
Alexander Steinf1f836e2013-05-14 17:06:07 +0200772 sport->port.icount.overrun++;
Uwe Kleine-König91555ce2015-02-24 11:17:05 +0100773 writel(USR2_ORE, sport->port.membase + USR2);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100774 ret = IRQ_HANDLED;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200775 }
776
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100777 return ret;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200778}
779
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780/*
781 * Return TIOCSER_TEMT when transmitter is not busy.
782 */
783static unsigned int imx_tx_empty(struct uart_port *port)
784{
785 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800786 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
Huang Shijie1ce43e52013-10-11 18:30:59 +0800788 ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
789
790 /* If the TX DMA is working, return 0. */
791 if (sport->dma_is_enabled && sport->dma_is_txing)
792 ret = 0;
793
794 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795}
796
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100797/*
798 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
799 */
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100800static unsigned int imx_get_hwmctrl(struct imx_port *sport)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801{
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200802 unsigned int tmp = TIOCM_DSR;
803 unsigned usr1 = readl(sport->port.membase + USR1);
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100804
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200805 if (usr1 & USR1_RTSS)
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100806 tmp |= TIOCM_CTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100807
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200808 /* in DCE mode DCDIN is always 0 */
809 if (!(usr1 & USR2_DCDIN))
810 tmp |= TIOCM_CAR;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100811
Uwe Kleine-Könige881d3f2016-03-24 14:24:20 +0100812 if (sport->dte_mode)
813 if (!(readl(sport->port.membase + USR2) & USR2_RIIN))
814 tmp |= TIOCM_RI;
Huang Shijie6b471a92013-11-29 17:29:24 +0800815
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100816 return tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817}
818
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100819static unsigned int imx_get_mctrl(struct uart_port *port)
820{
821 struct imx_port *sport = (struct imx_port *)port;
822 unsigned int ret = imx_get_hwmctrl(sport);
823
824 mctrl_gpio_get(sport->gpios, &ret);
825
826 return ret;
827}
828
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
830{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100831 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100832 unsigned long temp;
833
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100834 if (!(port->rs485.flags & SER_RS485_ENABLED)) {
835 temp = readl(sport->port.membase + UCR2);
836 temp &= ~(UCR2_CTS | UCR2_CTSC);
837 if (mctrl & TIOCM_RTS)
838 temp |= UCR2_CTS | UCR2_CTSC;
839 writel(temp, sport->port.membase + UCR2);
840 }
Huang Shijie6b471a92013-11-29 17:29:24 +0800841
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200842 temp = readl(sport->port.membase + UCR3) & ~UCR3_DSR;
843 if (!(mctrl & TIOCM_DTR))
844 temp |= UCR3_DSR;
845 writel(temp, sport->port.membase + UCR3);
846
Huang Shijie6b471a92013-11-29 17:29:24 +0800847 temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
848 if (mctrl & TIOCM_LOOP)
849 temp |= UTS_LOOP;
850 writel(temp, sport->port.membase + uts_reg(sport));
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100851
852 mctrl_gpio_set(sport->gpios, mctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853}
854
855/*
856 * Interrupts always disabled.
857 */
858static void imx_break_ctl(struct uart_port *port, int break_state)
859{
860 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100861 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862
863 spin_lock_irqsave(&sport->port.lock, flags);
864
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100865 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
866
Sachin Kamat82313e62013-01-07 10:25:02 +0530867 if (break_state != 0)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100868 temp |= UCR1_SNDBRK;
869
870 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
872 spin_unlock_irqrestore(&sport->port.lock, flags);
873}
874
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200875/*
876 * Handle any change of modem status signal since we were last called.
877 */
878static void imx_mctrl_check(struct imx_port *sport)
879{
880 unsigned int status, changed;
881
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100882 status = imx_get_hwmctrl(sport);
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200883 changed = status ^ sport->old_status;
884
885 if (changed == 0)
886 return;
887
888 sport->old_status = status;
889
890 if (changed & TIOCM_RI)
891 sport->port.icount.rng++;
892 if (changed & TIOCM_DSR)
893 sport->port.icount.dsr++;
894 if (changed & TIOCM_CAR)
895 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
896 if (changed & TIOCM_CTS)
897 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
898
899 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
900}
901
902/*
903 * This is our per-port timeout handler, for checking the
904 * modem status signals.
905 */
906static void imx_timeout(unsigned long data)
907{
908 struct imx_port *sport = (struct imx_port *)data;
909 unsigned long flags;
910
911 if (sport->port.state) {
912 spin_lock_irqsave(&sport->port.lock, flags);
913 imx_mctrl_check(sport);
914 spin_unlock_irqrestore(&sport->port.lock, flags);
915
916 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
917 }
918}
919
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800920#define RX_BUF_SIZE (PAGE_SIZE)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800921static void imx_rx_dma_done(struct imx_port *sport)
922{
923 unsigned long temp;
Jiada Wang73631812014-12-09 18:11:23 +0900924 unsigned long flags;
925
926 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800927
Lucas Stach86a04ba2015-09-04 17:52:38 +0200928 /* re-enable interrupts to get notified when new symbols are incoming */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800929 temp = readl(sport->port.membase + UCR1);
930 temp |= UCR1_RRDYEN;
931 writel(temp, sport->port.membase + UCR1);
932
Lucas Stach86a04ba2015-09-04 17:52:38 +0200933 temp = readl(sport->port.membase + UCR2);
934 temp |= UCR2_ATEN;
935 writel(temp, sport->port.membase + UCR2);
936
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800937 sport->dma_is_rxing = 0;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700938
939 /* Is the shutdown waiting for us? */
940 if (waitqueue_active(&sport->dma_wait))
941 wake_up(&sport->dma_wait);
Jiada Wang73631812014-12-09 18:11:23 +0900942
943 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800944}
945
946/*
Lucas Stach905c0de2015-09-04 17:52:41 +0200947 * There are two kinds of RX DMA interrupts(such as in the MX6Q):
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800948 * [1] the RX DMA buffer is full.
Lucas Stach905c0de2015-09-04 17:52:41 +0200949 * [2] the aging timer expires
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800950 *
Lucas Stach905c0de2015-09-04 17:52:41 +0200951 * Condition [2] is triggered when a character has been sitting in the FIFO
952 * for at least 8 byte durations.
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800953 */
954static void dma_rx_callback(void *data)
955{
956 struct imx_port *sport = data;
957 struct dma_chan *chan = sport->dma_chan_rx;
958 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800959 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800960 struct dma_tx_state state;
961 enum dma_status status;
962 unsigned int count;
963
964 /* unmap it first */
965 dma_unmap_sg(sport->port.dev, sgl, 1, DMA_FROM_DEVICE);
966
Huang Shijief0ef8832013-10-11 18:31:01 +0800967 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800968 count = RX_BUF_SIZE - state.residue;
Philipp Zabel392bcee2015-05-19 10:54:09 +0200969
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800970 dev_dbg(sport->port.dev, "We get %d bytes.\n", count);
971
972 if (count) {
Manfred Schlaegl9b289932015-06-20 19:25:35 +0200973 if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
974 int bytes = tty_insert_flip_string(port, sport->rx_buf,
975 count);
976
977 if (bytes != count)
978 sport->port.icount.buf_overrun++;
979 }
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800980 tty_flip_buffer_push(port);
Lucas Stachabc78822015-09-04 17:52:43 +0200981 sport->port.icount.rx += count;
Robin Gongee5e7c12014-12-09 18:11:33 +0900982 }
Lucas Stach976b39c2015-09-04 17:52:39 +0200983
984 /*
985 * Restart RX DMA directly if more data is available in order to skip
986 * the roundtrip through the IRQ handler. If there is some data already
987 * in the FIFO, DMA needs to be restarted soon anyways.
988 *
989 * Otherwise stop the DMA and reactivate FIFO IRQs to restart DMA once
990 * data starts to arrive again.
991 */
992 if (readl(sport->port.membase + USR2) & USR2_RDR)
993 start_rx_dma(sport);
994 else
995 imx_rx_dma_done(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800996}
997
998static int start_rx_dma(struct imx_port *sport)
999{
1000 struct scatterlist *sgl = &sport->rx_sgl;
1001 struct dma_chan *chan = sport->dma_chan_rx;
1002 struct device *dev = sport->port.dev;
1003 struct dma_async_tx_descriptor *desc;
1004 int ret;
1005
1006 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
1007 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1008 if (ret == 0) {
1009 dev_err(dev, "DMA mapping error for RX.\n");
1010 return -EINVAL;
1011 }
1012 desc = dmaengine_prep_slave_sg(chan, sgl, 1, DMA_DEV_TO_MEM,
1013 DMA_PREP_INTERRUPT);
1014 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +09001015 dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001016 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
1017 return -EINVAL;
1018 }
1019 desc->callback = dma_rx_callback;
1020 desc->callback_param = sport;
1021
1022 dev_dbg(dev, "RX: prepare for the DMA.\n");
1023 dmaengine_submit(desc);
1024 dma_async_issue_pending(chan);
1025 return 0;
1026}
1027
Lucas Stachcc323822015-09-04 17:52:37 +02001028#define TXTL_DEFAULT 2 /* reset default */
1029#define RXTL_DEFAULT 1 /* reset default */
Lucas Stach184bd702015-09-04 17:52:40 +02001030#define TXTL_DMA 8 /* DMA burst setting */
1031#define RXTL_DMA 9 /* DMA burst setting */
Lucas Stachcc323822015-09-04 17:52:37 +02001032
1033static void imx_setup_ufcr(struct imx_port *sport,
1034 unsigned char txwl, unsigned char rxwl)
1035{
1036 unsigned int val;
1037
1038 /* set receiver / transmitter trigger level */
1039 val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
1040 val |= txwl << UFCR_TXTL_SHF | rxwl;
1041 writel(val, sport->port.membase + UFCR);
1042}
1043
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001044static void imx_uart_dma_exit(struct imx_port *sport)
1045{
1046 if (sport->dma_chan_rx) {
1047 dma_release_channel(sport->dma_chan_rx);
1048 sport->dma_chan_rx = NULL;
1049
1050 kfree(sport->rx_buf);
1051 sport->rx_buf = NULL;
1052 }
1053
1054 if (sport->dma_chan_tx) {
1055 dma_release_channel(sport->dma_chan_tx);
1056 sport->dma_chan_tx = NULL;
1057 }
1058
1059 sport->dma_is_inited = 0;
1060}
1061
1062static int imx_uart_dma_init(struct imx_port *sport)
1063{
Huang Shijieb09c74a2013-08-29 16:29:25 +08001064 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001065 struct device *dev = sport->port.dev;
1066 int ret;
1067
1068 /* Prepare for RX : */
1069 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1070 if (!sport->dma_chan_rx) {
1071 dev_dbg(dev, "cannot get the DMA channel.\n");
1072 ret = -EINVAL;
1073 goto err;
1074 }
1075
1076 slave_config.direction = DMA_DEV_TO_MEM;
1077 slave_config.src_addr = sport->port.mapbase + URXD0;
1078 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001079 /* one byte less than the watermark level to enable the aging timer */
1080 slave_config.src_maxburst = RXTL_DMA - 1;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001081 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1082 if (ret) {
1083 dev_err(dev, "error in RX dma configuration.\n");
1084 goto err;
1085 }
1086
1087 sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
1088 if (!sport->rx_buf) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001089 ret = -ENOMEM;
1090 goto err;
1091 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001092
1093 /* Prepare for TX : */
1094 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1095 if (!sport->dma_chan_tx) {
1096 dev_err(dev, "cannot get the TX DMA channel!\n");
1097 ret = -EINVAL;
1098 goto err;
1099 }
1100
1101 slave_config.direction = DMA_MEM_TO_DEV;
1102 slave_config.dst_addr = sport->port.mapbase + URTX0;
1103 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001104 slave_config.dst_maxburst = TXTL_DMA;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001105 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1106 if (ret) {
1107 dev_err(dev, "error in TX dma configuration.");
1108 goto err;
1109 }
1110
1111 sport->dma_is_inited = 1;
1112
1113 return 0;
1114err:
1115 imx_uart_dma_exit(sport);
1116 return ret;
1117}
1118
1119static void imx_enable_dma(struct imx_port *sport)
1120{
1121 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001122
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001123 init_waitqueue_head(&sport->dma_wait);
1124
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001125 /* set UCR1 */
1126 temp = readl(sport->port.membase + UCR1);
Lucas Stach905c0de2015-09-04 17:52:41 +02001127 temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001128 writel(temp, sport->port.membase + UCR1);
1129
Lucas Stach86a04ba2015-09-04 17:52:38 +02001130 temp = readl(sport->port.membase + UCR2);
1131 temp |= UCR2_ATEN;
1132 writel(temp, sport->port.membase + UCR2);
1133
Lucas Stach184bd702015-09-04 17:52:40 +02001134 imx_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
1135
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001136 sport->dma_is_enabled = 1;
1137}
1138
1139static void imx_disable_dma(struct imx_port *sport)
1140{
1141 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001142
1143 /* clear UCR1 */
1144 temp = readl(sport->port.membase + UCR1);
1145 temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1146 writel(temp, sport->port.membase + UCR1);
1147
1148 /* clear UCR2 */
1149 temp = readl(sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001150 temp &= ~(UCR2_CTSC | UCR2_CTS | UCR2_ATEN);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001151 writel(temp, sport->port.membase + UCR2);
1152
Lucas Stach184bd702015-09-04 17:52:40 +02001153 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1154
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001155 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001156}
1157
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001158/* half the RX buffer size */
1159#define CTSTL 16
1160
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161static int imx_startup(struct uart_port *port)
1162{
1163 struct imx_port *sport = (struct imx_port *)port;
Fabio Estevam458e2c82015-07-27 15:15:59 -03001164 int retval, i;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001165 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166
Huang Shijie1cf93e02013-06-28 13:39:42 +08001167 retval = clk_prepare_enable(sport->clk_per);
1168 if (retval)
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001169 return retval;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001170 retval = clk_prepare_enable(sport->clk_ipg);
1171 if (retval) {
1172 clk_disable_unprepare(sport->clk_per);
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001173 return retval;
Huang Shijie0c375502013-06-09 10:01:19 +08001174 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001175
Lucas Stachcc323822015-09-04 17:52:37 +02001176 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177
1178 /* disable the DREN bit (Data Ready interrupt enable) before
1179 * requesting IRQs
1180 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001181 temp = readl(sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001182
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001183 /* set the trigger level for CTS */
Sachin Kamat82313e62013-01-07 10:25:02 +05301184 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1185 temp |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001186
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001187 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188
Lucas Stach7e115772015-09-04 17:52:42 +02001189 /* Can we enable the DMA support? */
1190 if (is_imx6q_uart(sport) && !uart_console(port) &&
1191 !sport->dma_is_inited)
1192 imx_uart_dma_init(sport);
1193
Jiada Wang53794182015-04-13 18:31:43 +09001194 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijie772f8992014-05-21 08:56:28 +08001195 /* Reset fifo's and state machines */
Fabio Estevam458e2c82015-07-27 15:15:59 -03001196 i = 100;
1197
1198 temp = readl(sport->port.membase + UCR2);
1199 temp &= ~UCR2_SRST;
1200 writel(temp, sport->port.membase + UCR2);
1201
1202 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1203 udelay(1);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001204
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 /*
1206 * Finally, clear and enable interrupts
1207 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001208 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König91555ce2015-02-24 11:17:05 +01001209 writel(USR2_ORE, sport->port.membase + USR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210
Lucas Stach7e115772015-09-04 17:52:42 +02001211 if (sport->dma_is_inited && !sport->dma_is_enabled)
1212 imx_enable_dma(sport);
1213
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001214 temp = readl(sport->port.membase + UCR1);
Sascha Hauer789d5252008-04-17 08:44:47 +01001215 temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001216
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001217 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218
Jiada Wang6f026d6b2014-12-09 18:11:34 +09001219 temp = readl(sport->port.membase + UCR4);
1220 temp |= UCR4_OREN;
1221 writel(temp, sport->port.membase + UCR4);
1222
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001223 temp = readl(sport->port.membase + UCR2);
1224 temp |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001225 if (!sport->have_rtscts)
1226 temp |= UCR2_IRTS;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001227 writel(temp, sport->port.membase + UCR2);
1228
Huang Shijiea496e622013-07-08 17:14:17 +08001229 if (!is_imx1_uart(sport)) {
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001230 temp = readl(sport->port.membase + UCR3);
Fabio Estevamb38cb7d2014-05-14 15:55:03 -03001231 temp |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001232 writel(temp, sport->port.membase + UCR3);
1233 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001234
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 /*
1236 * Enable modem status interrupts
1237 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 imx_enable_ms(&sport->port);
Sachin Kamat82313e62013-01-07 10:25:02 +05301239 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240
1241 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242}
1243
1244static void imx_shutdown(struct uart_port *port)
1245{
1246 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001247 unsigned long temp;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001248 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001250 if (sport->dma_is_enabled) {
Huang Shijiea4688bc2014-09-19 15:42:57 +08001251 int ret;
1252
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001253 /* We have to wait for the DMA to finish. */
Huang Shijiea4688bc2014-09-19 15:42:57 +08001254 ret = wait_event_interruptible(sport->dma_wait,
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001255 !sport->dma_is_rxing && !sport->dma_is_txing);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001256 if (ret != 0) {
1257 sport->dma_is_rxing = 0;
1258 sport->dma_is_txing = 0;
1259 dmaengine_terminate_all(sport->dma_chan_tx);
1260 dmaengine_terminate_all(sport->dma_chan_rx);
1261 }
Jiada Wang73631812014-12-09 18:11:23 +09001262 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001263 imx_stop_tx(port);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001264 imx_stop_rx(port);
1265 imx_disable_dma(sport);
Jiada Wang73631812014-12-09 18:11:23 +09001266 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001267 imx_uart_dma_exit(sport);
1268 }
1269
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001270 mctrl_gpio_disable_ms(sport->gpios);
1271
Xinyu Chen9ec18822012-08-27 09:36:51 +02001272 spin_lock_irqsave(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001273 temp = readl(sport->port.membase + UCR2);
1274 temp &= ~(UCR2_TXEN);
1275 writel(temp, sport->port.membase + UCR2);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001276 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001277
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 /*
1279 * Stop our timer.
1280 */
1281 del_timer_sync(&sport->timer);
1282
1283 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 * Disable all interrupts, port and break condition.
1285 */
1286
Xinyu Chen9ec18822012-08-27 09:36:51 +02001287 spin_lock_irqsave(&sport->port.lock, flags);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001288 temp = readl(sport->port.membase + UCR1);
1289 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001290
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001291 writel(temp, sport->port.membase + UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001292 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001293
Huang Shijie1cf93e02013-06-28 13:39:42 +08001294 clk_disable_unprepare(sport->clk_per);
1295 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296}
1297
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001298static void imx_flush_buffer(struct uart_port *port)
1299{
1300 struct imx_port *sport = (struct imx_port *)port;
Dirk Behme82e86ae2014-12-09 18:11:27 +09001301 struct scatterlist *sgl = &sport->tx_sgl[0];
Dirk Behmea2c718c2014-12-09 18:11:31 +09001302 unsigned long temp;
Fabio Estevam4f86a952015-02-07 15:46:41 -02001303 int i = 100, ubir, ubmr, uts;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001304
Dirk Behme82e86ae2014-12-09 18:11:27 +09001305 if (!sport->dma_chan_tx)
1306 return;
1307
1308 sport->tx_bytes = 0;
1309 dmaengine_terminate_all(sport->dma_chan_tx);
1310 if (sport->dma_is_txing) {
1311 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
1312 DMA_TO_DEVICE);
Dirk Behmea2c718c2014-12-09 18:11:31 +09001313 temp = readl(sport->port.membase + UCR1);
1314 temp &= ~UCR1_TDMAEN;
1315 writel(temp, sport->port.membase + UCR1);
Dirk Behme82e86ae2014-12-09 18:11:27 +09001316 sport->dma_is_txing = false;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001317 }
Fabio Estevam934084a2015-01-13 10:00:26 -02001318
1319 /*
1320 * According to the Reference Manual description of the UART SRST bit:
1321 * "Reset the transmit and receive state machines,
1322 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
1323 * and UTS[6-3]". As we don't need to restore the old values from
1324 * USR1, USR2, URXD, UTXD, only save/restore the other four registers
1325 */
1326 ubir = readl(sport->port.membase + UBIR);
1327 ubmr = readl(sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001328 uts = readl(sport->port.membase + IMX21_UTS);
1329
1330 temp = readl(sport->port.membase + UCR2);
1331 temp &= ~UCR2_SRST;
1332 writel(temp, sport->port.membase + UCR2);
1333
1334 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1335 udelay(1);
1336
1337 /* Restore the registers */
1338 writel(ubir, sport->port.membase + UBIR);
1339 writel(ubmr, sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001340 writel(uts, sport->port.membase + IMX21_UTS);
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001341}
1342
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343static void
Alan Cox606d0992006-12-08 02:38:45 -08001344imx_set_termios(struct uart_port *port, struct ktermios *termios,
1345 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346{
1347 struct imx_port *sport = (struct imx_port *)port;
1348 unsigned long flags;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001349 unsigned long ucr2, old_ucr1, old_ucr2;
1350 unsigned int baud, quot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001352 unsigned long div, ufcr;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001353 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001354 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355
1356 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 * We only support CS7 and CS8.
1358 */
1359 while ((termios->c_cflag & CSIZE) != CS7 &&
1360 (termios->c_cflag & CSIZE) != CS8) {
1361 termios->c_cflag &= ~CSIZE;
1362 termios->c_cflag |= old_csize;
1363 old_csize = CS8;
1364 }
1365
1366 if ((termios->c_cflag & CSIZE) == CS8)
1367 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1368 else
1369 ucr2 = UCR2_SRST | UCR2_IRTS;
1370
1371 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301372 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001373 ucr2 &= ~UCR2_IRTS;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001374
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001375 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001376 /*
1377 * RTS is mandatory for rs485 operation, so keep
1378 * it under manual control and keep transmitter
1379 * disabled.
1380 */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001381 if (port->rs485.flags &
1382 SER_RS485_RTS_AFTER_SEND)
1383 imx_port_rts_inactive(sport, &ucr2);
1384 else
1385 imx_port_rts_active(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001386 } else {
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001387 imx_port_rts_auto(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001388 }
Sascha Hauer5b802342006-05-04 14:07:42 +01001389 } else {
1390 termios->c_cflag &= ~CRTSCTS;
1391 }
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001392 } else if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001393 /* disable transmitter */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001394 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
1395 imx_port_rts_inactive(sport, &ucr2);
1396 else
1397 imx_port_rts_active(sport, &ucr2);
1398 }
1399
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400
1401 if (termios->c_cflag & CSTOPB)
1402 ucr2 |= UCR2_STPB;
1403 if (termios->c_cflag & PARENB) {
1404 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001405 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 ucr2 |= UCR2_PROE;
1407 }
1408
Eric Miao995234d2011-12-23 05:39:27 +08001409 del_timer_sync(&sport->timer);
1410
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 /*
1412 * Ask the core to calculate the divisor for us.
1413 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001414 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 quot = uart_get_divisor(port, baud);
1416
1417 spin_lock_irqsave(&sport->port.lock, flags);
1418
1419 sport->port.read_status_mask = 0;
1420 if (termios->c_iflag & INPCK)
1421 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1422 if (termios->c_iflag & (BRKINT | PARMRK))
1423 sport->port.read_status_mask |= URXD_BRK;
1424
1425 /*
1426 * Characters to ignore
1427 */
1428 sport->port.ignore_status_mask = 0;
1429 if (termios->c_iflag & IGNPAR)
Eric Nelson865cea82014-12-18 12:37:14 -07001430 sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 if (termios->c_iflag & IGNBRK) {
1432 sport->port.ignore_status_mask |= URXD_BRK;
1433 /*
1434 * If we're ignoring parity and break indicators,
1435 * ignore overruns too (for real raw support).
1436 */
1437 if (termios->c_iflag & IGNPAR)
1438 sport->port.ignore_status_mask |= URXD_OVRRUN;
1439 }
1440
Jiada Wang55d86932014-12-09 18:11:22 +09001441 if ((termios->c_cflag & CREAD) == 0)
1442 sport->port.ignore_status_mask |= URXD_DUMMY_READ;
1443
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 /*
1445 * Update the per-port timeout.
1446 */
1447 uart_update_timeout(port, termios->c_cflag, baud);
1448
1449 /*
1450 * disable interrupts and drain transmitter
1451 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001452 old_ucr1 = readl(sport->port.membase + UCR1);
1453 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1454 sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455
Sachin Kamat82313e62013-01-07 10:25:02 +05301456 while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 barrier();
1458
1459 /* then, disable everything */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001460 old_ucr2 = readl(sport->port.membase + UCR2);
1461 writel(old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN),
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001462 sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001463 old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001465 /* custom-baudrate handling */
1466 div = sport->port.uartclk / (baud * 16);
1467 if (baud == 38400 && quot != div)
1468 baud = sport->port.uartclk / (quot * 16);
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001469
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001470 div = sport->port.uartclk / (baud * 16);
1471 if (div > 7)
1472 div = 7;
1473 if (!div)
1474 div = 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001475
Oskar Schirmer534fca02009-06-11 14:52:23 +01001476 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1477 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001478
Alan Coxeab4f5a2010-06-01 22:52:52 +02001479 tdiv64 = sport->port.uartclk;
1480 tdiv64 *= num;
1481 do_div(tdiv64, denom * 16 * div);
1482 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001483 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001484
Oskar Schirmer534fca02009-06-11 14:52:23 +01001485 num -= 1;
1486 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001487
1488 ufcr = readl(sport->port.membase + UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001489 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001490 if (sport->dte_mode)
1491 ufcr |= UFCR_DCEDTE;
Sascha Hauer036bb152008-07-05 10:02:44 +02001492 writel(ufcr, sport->port.membase + UFCR);
1493
Oskar Schirmer534fca02009-06-11 14:52:23 +01001494 writel(num, sport->port.membase + UBIR);
1495 writel(denom, sport->port.membase + UBMR);
1496
Huang Shijiea496e622013-07-08 17:14:17 +08001497 if (!is_imx1_uart(sport))
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001498 writel(sport->port.uartclk / div / 1000,
Shawn Guofe6b5402011-06-25 02:04:33 +08001499 sport->port.membase + IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001501 writel(old_ucr1, sport->port.membase + UCR1);
1502
1503 /* set the parity, stop bits and data size */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001504 writel(ucr2 | old_ucr2, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505
1506 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1507 imx_enable_ms(&sport->port);
1508
1509 spin_unlock_irqrestore(&sport->port.lock, flags);
1510}
1511
1512static const char *imx_type(struct uart_port *port)
1513{
1514 struct imx_port *sport = (struct imx_port *)port;
1515
1516 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1517}
1518
1519/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 * Configure/autoconfigure the port.
1521 */
1522static void imx_config_port(struct uart_port *port, int flags)
1523{
1524 struct imx_port *sport = (struct imx_port *)port;
1525
Alexander Shiyanda82f992014-02-22 16:01:33 +04001526 if (flags & UART_CONFIG_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527 sport->port.type = PORT_IMX;
1528}
1529
1530/*
1531 * Verify the new serial_struct (for TIOCSSERIAL).
1532 * The only change we allow are to the flags and type, and
1533 * even then only between PORT_IMX and PORT_UNKNOWN
1534 */
1535static int
1536imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1537{
1538 struct imx_port *sport = (struct imx_port *)port;
1539 int ret = 0;
1540
1541 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1542 ret = -EINVAL;
1543 if (sport->port.irq != ser->irq)
1544 ret = -EINVAL;
1545 if (ser->io_type != UPIO_MEM)
1546 ret = -EINVAL;
1547 if (sport->port.uartclk / 16 != ser->baud_base)
1548 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001549 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 ret = -EINVAL;
1551 if (sport->port.iobase != ser->port)
1552 ret = -EINVAL;
1553 if (ser->hub6 != 0)
1554 ret = -EINVAL;
1555 return ret;
1556}
1557
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001558#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001559
1560static int imx_poll_init(struct uart_port *port)
1561{
1562 struct imx_port *sport = (struct imx_port *)port;
1563 unsigned long flags;
1564 unsigned long temp;
1565 int retval;
1566
1567 retval = clk_prepare_enable(sport->clk_ipg);
1568 if (retval)
1569 return retval;
1570 retval = clk_prepare_enable(sport->clk_per);
1571 if (retval)
1572 clk_disable_unprepare(sport->clk_ipg);
1573
Lucas Stachcc323822015-09-04 17:52:37 +02001574 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001575
1576 spin_lock_irqsave(&sport->port.lock, flags);
1577
1578 temp = readl(sport->port.membase + UCR1);
1579 if (is_imx1_uart(sport))
1580 temp |= IMX1_UCR1_UARTCLKEN;
1581 temp |= UCR1_UARTEN | UCR1_RRDYEN;
1582 temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
1583 writel(temp, sport->port.membase + UCR1);
1584
1585 temp = readl(sport->port.membase + UCR2);
1586 temp |= UCR2_RXEN;
1587 writel(temp, sport->port.membase + UCR2);
1588
1589 spin_unlock_irqrestore(&sport->port.lock, flags);
1590
1591 return 0;
1592}
1593
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001594static int imx_poll_get_char(struct uart_port *port)
1595{
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001596 if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
Dirk Behme26c47412014-09-03 12:33:53 +01001597 return NO_POLL_CHAR;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001598
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001599 return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001600}
1601
1602static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1603{
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001604 unsigned int status;
1605
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001606 /* drain */
1607 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001608 status = readl_relaxed(port->membase + USR1);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001609 } while (~status & USR1_TRDY);
1610
1611 /* write */
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001612 writel_relaxed(c, port->membase + URTX0);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001613
1614 /* flush */
1615 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001616 status = readl_relaxed(port->membase + USR2);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001617 } while (~status & USR2_TXDC);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001618}
1619#endif
1620
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001621static int imx_rs485_config(struct uart_port *port,
1622 struct serial_rs485 *rs485conf)
1623{
1624 struct imx_port *sport = (struct imx_port *)port;
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001625 unsigned long temp;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001626
1627 /* unimplemented */
1628 rs485conf->delay_rts_before_send = 0;
1629 rs485conf->delay_rts_after_send = 0;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001630
1631 /* RTS is required to control the transmitter */
1632 if (!sport->have_rtscts)
1633 rs485conf->flags &= ~SER_RS485_ENABLED;
1634
1635 if (rs485conf->flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001636 /* disable transmitter */
1637 temp = readl(sport->port.membase + UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001638 if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001639 imx_port_rts_inactive(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001640 else
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001641 imx_port_rts_active(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001642 writel(temp, sport->port.membase + UCR2);
1643 }
1644
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001645 /* Make sure Rx is enabled in case Tx is active with Rx disabled */
1646 if (!(rs485conf->flags & SER_RS485_ENABLED) ||
1647 rs485conf->flags & SER_RS485_RX_DURING_TX) {
1648 temp = readl(sport->port.membase + UCR2);
1649 temp |= UCR2_RXEN;
1650 writel(temp, sport->port.membase + UCR2);
1651 }
1652
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001653 port->rs485 = *rs485conf;
1654
1655 return 0;
1656}
1657
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658static struct uart_ops imx_pops = {
1659 .tx_empty = imx_tx_empty,
1660 .set_mctrl = imx_set_mctrl,
1661 .get_mctrl = imx_get_mctrl,
1662 .stop_tx = imx_stop_tx,
1663 .start_tx = imx_start_tx,
1664 .stop_rx = imx_stop_rx,
1665 .enable_ms = imx_enable_ms,
1666 .break_ctl = imx_break_ctl,
1667 .startup = imx_startup,
1668 .shutdown = imx_shutdown,
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001669 .flush_buffer = imx_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 .set_termios = imx_set_termios,
1671 .type = imx_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 .config_port = imx_config_port,
1673 .verify_port = imx_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001674#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001675 .poll_init = imx_poll_init,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001676 .poll_get_char = imx_poll_get_char,
1677 .poll_put_char = imx_poll_put_char,
1678#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679};
1680
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001681static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682
1683#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001684static void imx_console_putchar(struct uart_port *port, int ch)
1685{
1686 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001687
Shawn Guofe6b5402011-06-25 02:04:33 +08001688 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001689 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001690
1691 writel(ch, sport->port.membase + URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001692}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693
1694/*
1695 * Interrupts are disabled on entering
1696 */
1697static void
1698imx_console_write(struct console *co, const char *s, unsigned int count)
1699{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001700 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001701 struct imx_port_ucrs old_ucr;
1702 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001703 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001704 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001705 int retval;
1706
Fabio Estevam0c727a42015-08-18 12:43:12 -03001707 retval = clk_enable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001708 if (retval)
1709 return;
Fabio Estevam0c727a42015-08-18 12:43:12 -03001710 retval = clk_enable(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001711 if (retval) {
Fabio Estevam0c727a42015-08-18 12:43:12 -03001712 clk_disable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001713 return;
1714 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001715
Thomas Gleixner677fe552013-02-14 21:01:06 +01001716 if (sport->port.sysrq)
1717 locked = 0;
1718 else if (oops_in_progress)
1719 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1720 else
1721 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722
1723 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001724 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 */
Dirk Behme0ad5a812011-12-22 09:57:52 +01001726 imx_port_ucrs_save(&sport->port, &old_ucr);
1727 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728
Shawn Guofe6b5402011-06-25 02:04:33 +08001729 if (is_imx1_uart(sport))
1730 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001731 ucr1 |= UCR1_UARTEN;
1732 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1733
1734 writel(ucr1, sport->port.membase + UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001735
Dirk Behme0ad5a812011-12-22 09:57:52 +01001736 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737
Russell Kingd3587882006-03-20 20:00:09 +00001738 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739
1740 /*
1741 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001742 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001744 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745
Dirk Behme0ad5a812011-12-22 09:57:52 +01001746 imx_port_ucrs_restore(&sport->port, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001747
Thomas Gleixner677fe552013-02-14 21:01:06 +01001748 if (locked)
1749 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001750
Fabio Estevam0c727a42015-08-18 12:43:12 -03001751 clk_disable(sport->clk_ipg);
1752 clk_disable(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753}
1754
1755/*
1756 * If the port was already initialised (eg, by a boot loader),
1757 * try to determine the current setup.
1758 */
1759static void __init
1760imx_console_get_options(struct imx_port *sport, int *baud,
1761 int *parity, int *bits)
1762{
Sascha Hauer587897f2005-04-29 22:46:40 +01001763
Roel Kluin2e2eb502009-12-09 12:31:36 -08001764 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301766 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001767 unsigned int baud_raw;
1768 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001770 ucr2 = readl(sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771
1772 *parity = 'n';
1773 if (ucr2 & UCR2_PREN) {
1774 if (ucr2 & UCR2_PROE)
1775 *parity = 'o';
1776 else
1777 *parity = 'e';
1778 }
1779
1780 if (ucr2 & UCR2_WS)
1781 *bits = 8;
1782 else
1783 *bits = 7;
1784
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001785 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1786 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001788 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001789 if (ucfr_rfdiv == 6)
1790 ucfr_rfdiv = 7;
1791 else
1792 ucfr_rfdiv = 6 - ucfr_rfdiv;
1793
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001794 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01001795 uartclk /= ucfr_rfdiv;
1796
1797 { /*
1798 * The next code provides exact computation of
1799 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1800 * without need of float support or long long division,
1801 * which would be required to prevent 32bit arithmetic overflow
1802 */
1803 unsigned int mul = ubir + 1;
1804 unsigned int div = 16 * (ubmr + 1);
1805 unsigned int rem = uartclk % div;
1806
1807 baud_raw = (uartclk / div) * mul;
1808 baud_raw += (rem * mul + div / 2) / div;
1809 *baud = (baud_raw + 50) / 100 * 100;
1810 }
1811
Sachin Kamat82313e62013-01-07 10:25:02 +05301812 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301813 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01001814 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815 }
1816}
1817
1818static int __init
1819imx_console_setup(struct console *co, char *options)
1820{
1821 struct imx_port *sport;
1822 int baud = 9600;
1823 int bits = 8;
1824 int parity = 'n';
1825 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08001826 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827
1828 /*
1829 * Check whether an invalid uart number has been specified, and
1830 * if so, search for the first available port that does have
1831 * console support.
1832 */
1833 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1834 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001835 sport = imx_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05301836 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04001837 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838
Huang Shijie1cf93e02013-06-28 13:39:42 +08001839 /* For setting the registers, we only need to enable the ipg clock. */
1840 retval = clk_prepare_enable(sport->clk_ipg);
1841 if (retval)
1842 goto error_console;
1843
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844 if (options)
1845 uart_parse_options(options, &baud, &parity, &bits, &flow);
1846 else
1847 imx_console_get_options(sport, &baud, &parity, &bits);
1848
Lucas Stachcc323822015-09-04 17:52:37 +02001849 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Sascha Hauer587897f2005-04-29 22:46:40 +01001850
Huang Shijie1cf93e02013-06-28 13:39:42 +08001851 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
1852
Fabio Estevam0c727a42015-08-18 12:43:12 -03001853 clk_disable(sport->clk_ipg);
1854 if (retval) {
1855 clk_unprepare(sport->clk_ipg);
1856 goto error_console;
1857 }
1858
1859 retval = clk_prepare(sport->clk_per);
1860 if (retval)
1861 clk_disable_unprepare(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001862
1863error_console:
1864 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865}
1866
Vincent Sanders9f4426d2005-10-01 22:56:34 +01001867static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001869 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870 .write = imx_console_write,
1871 .device = uart_console_device,
1872 .setup = imx_console_setup,
1873 .flags = CON_PRINTBUFFER,
1874 .index = -1,
1875 .data = &imx_reg,
1876};
1877
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878#define IMX_CONSOLE &imx_console
Lucas Stach913c6c02015-08-28 11:56:19 +02001879
1880#ifdef CONFIG_OF
1881static void imx_console_early_putchar(struct uart_port *port, int ch)
1882{
1883 while (readl_relaxed(port->membase + IMX21_UTS) & UTS_TXFULL)
1884 cpu_relax();
1885
1886 writel_relaxed(ch, port->membase + URTX0);
1887}
1888
1889static void imx_console_early_write(struct console *con, const char *s,
1890 unsigned count)
1891{
1892 struct earlycon_device *dev = con->data;
1893
1894 uart_console_write(&dev->port, s, count, imx_console_early_putchar);
1895}
1896
1897static int __init
1898imx_console_early_setup(struct earlycon_device *dev, const char *opt)
1899{
1900 if (!dev->port.membase)
1901 return -ENODEV;
1902
1903 dev->con->write = imx_console_early_write;
1904
1905 return 0;
1906}
1907OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
1908OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
1909#endif
1910
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911#else
1912#define IMX_CONSOLE NULL
1913#endif
1914
1915static struct uart_driver imx_reg = {
1916 .owner = THIS_MODULE,
1917 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001918 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919 .major = SERIAL_IMX_MAJOR,
1920 .minor = MINOR_START,
1921 .nr = ARRAY_SIZE(imx_ports),
1922 .cons = IMX_CONSOLE,
1923};
1924
Shawn Guo22698aa2011-06-25 02:04:34 +08001925#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001926/*
1927 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
1928 * could successfully get all information from dt or a negative errno.
1929 */
Shawn Guo22698aa2011-06-25 02:04:34 +08001930static int serial_imx_probe_dt(struct imx_port *sport,
1931 struct platform_device *pdev)
1932{
1933 struct device_node *np = pdev->dev.of_node;
Shawn Guoff059672011-09-22 14:48:13 +08001934 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001935
LABBE Corentin5f8b9042015-11-24 15:36:57 +01001936 sport->devdata = of_device_get_match_data(&pdev->dev);
1937 if (!sport->devdata)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001938 /* no device tree device */
1939 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001940
Shawn Guoff059672011-09-22 14:48:13 +08001941 ret = of_alias_get_id(np, "serial");
1942 if (ret < 0) {
1943 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01001944 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08001945 }
1946 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001947
1948 if (of_get_property(np, "fsl,uart-has-rtscts", NULL))
1949 sport->have_rtscts = 1;
1950
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001951 if (of_get_property(np, "fsl,dte-mode", NULL))
1952 sport->dte_mode = 1;
1953
Shawn Guo22698aa2011-06-25 02:04:34 +08001954 return 0;
1955}
1956#else
1957static inline int serial_imx_probe_dt(struct imx_port *sport,
1958 struct platform_device *pdev)
1959{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001960 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001961}
1962#endif
1963
1964static void serial_imx_probe_pdata(struct imx_port *sport,
1965 struct platform_device *pdev)
1966{
Jingoo Han574de552013-07-30 17:06:57 +09001967 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08001968
1969 sport->port.line = pdev->id;
1970 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
1971
1972 if (!pdata)
1973 return;
1974
1975 if (pdata->flags & IMXUART_HAVE_RTSCTS)
1976 sport->have_rtscts = 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001977}
1978
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001979static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001981 struct imx_port *sport;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001982 void __iomem *base;
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03001983 int ret = 0, reg;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001984 struct resource *res;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01001985 int txirq, rxirq, rtsirq;
Sascha Hauer5b802342006-05-04 14:07:42 +01001986
Sachin Kamat42d34192013-01-07 10:25:06 +05301987 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001988 if (!sport)
1989 return -ENOMEM;
1990
Shawn Guo22698aa2011-06-25 02:04:34 +08001991 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001992 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08001993 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001994 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05301995 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001996
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001997 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyanda82f992014-02-22 16:01:33 +04001998 base = devm_ioremap_resource(&pdev->dev, res);
1999 if (IS_ERR(base))
2000 return PTR_ERR(base);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002001
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002002 rxirq = platform_get_irq(pdev, 0);
2003 txirq = platform_get_irq(pdev, 1);
2004 rtsirq = platform_get_irq(pdev, 2);
2005
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002006 sport->port.dev = &pdev->dev;
2007 sport->port.mapbase = res->start;
2008 sport->port.membase = base;
2009 sport->port.type = PORT_IMX,
2010 sport->port.iotype = UPIO_MEM;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002011 sport->port.irq = rxirq;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002012 sport->port.fifosize = 32;
2013 sport->port.ops = &imx_pops;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01002014 sport->port.rs485_config = imx_rs485_config;
2015 sport->port.rs485.flags =
2016 SER_RS485_RTS_ON_SEND | SER_RS485_RX_DURING_TX;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002017 sport->port.flags = UPF_BOOT_AUTOCONF;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002018 init_timer(&sport->timer);
2019 sport->timer.function = imx_timeout;
2020 sport->timer.data = (unsigned long)sport;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002021
Uwe Kleine-König58362d52015-12-13 11:30:03 +01002022 sport->gpios = mctrl_gpio_init(&sport->port, 0);
2023 if (IS_ERR(sport->gpios))
2024 return PTR_ERR(sport->gpios);
2025
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002026 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
2027 if (IS_ERR(sport->clk_ipg)) {
2028 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002029 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302030 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002031 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002032
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002033 sport->clk_per = devm_clk_get(&pdev->dev, "per");
2034 if (IS_ERR(sport->clk_per)) {
2035 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002036 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302037 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002038 }
2039
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002040 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002041
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002042 /* For register access, we only need to enable the ipg clock. */
2043 ret = clk_prepare_enable(sport->clk_ipg);
2044 if (ret)
2045 return ret;
2046
2047 /* Disable interrupts before requesting them */
2048 reg = readl_relaxed(sport->port.membase + UCR1);
2049 reg &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
2050 UCR1_TXMPTYEN | UCR1_RTSDEN);
2051 writel_relaxed(reg, sport->port.membase + UCR1);
2052
2053 clk_disable_unprepare(sport->clk_ipg);
2054
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002055 /*
2056 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
2057 * chips only have one interrupt.
2058 */
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002059 if (txirq > 0) {
2060 ret = devm_request_irq(&pdev->dev, rxirq, imx_rxint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002061 dev_name(&pdev->dev), sport);
2062 if (ret)
2063 return ret;
2064
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002065 ret = devm_request_irq(&pdev->dev, txirq, imx_txint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002066 dev_name(&pdev->dev), sport);
2067 if (ret)
2068 return ret;
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002069 } else {
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002070 ret = devm_request_irq(&pdev->dev, rxirq, imx_int, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002071 dev_name(&pdev->dev), sport);
2072 if (ret)
2073 return ret;
2074 }
2075
Shawn Guo22698aa2011-06-25 02:04:34 +08002076 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01002077
Richard Zhao0a86a862012-09-18 16:14:58 +08002078 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002079
Alexander Shiyan45af7802014-02-22 16:01:35 +04002080 return uart_add_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081}
2082
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002083static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002085 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086
Alexander Shiyan45af7802014-02-22 16:01:35 +04002087 return uart_remove_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088}
2089
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002090static void serial_imx_restore_context(struct imx_port *sport)
2091{
2092 if (!sport->context_saved)
2093 return;
2094
2095 writel(sport->saved_reg[4], sport->port.membase + UFCR);
2096 writel(sport->saved_reg[5], sport->port.membase + UESC);
2097 writel(sport->saved_reg[6], sport->port.membase + UTIM);
2098 writel(sport->saved_reg[7], sport->port.membase + UBIR);
2099 writel(sport->saved_reg[8], sport->port.membase + UBMR);
2100 writel(sport->saved_reg[9], sport->port.membase + IMX21_UTS);
2101 writel(sport->saved_reg[0], sport->port.membase + UCR1);
2102 writel(sport->saved_reg[1] | UCR2_SRST, sport->port.membase + UCR2);
2103 writel(sport->saved_reg[2], sport->port.membase + UCR3);
2104 writel(sport->saved_reg[3], sport->port.membase + UCR4);
2105 sport->context_saved = false;
2106}
2107
2108static void serial_imx_save_context(struct imx_port *sport)
2109{
2110 /* Save necessary regs */
2111 sport->saved_reg[0] = readl(sport->port.membase + UCR1);
2112 sport->saved_reg[1] = readl(sport->port.membase + UCR2);
2113 sport->saved_reg[2] = readl(sport->port.membase + UCR3);
2114 sport->saved_reg[3] = readl(sport->port.membase + UCR4);
2115 sport->saved_reg[4] = readl(sport->port.membase + UFCR);
2116 sport->saved_reg[5] = readl(sport->port.membase + UESC);
2117 sport->saved_reg[6] = readl(sport->port.membase + UTIM);
2118 sport->saved_reg[7] = readl(sport->port.membase + UBIR);
2119 sport->saved_reg[8] = readl(sport->port.membase + UBMR);
2120 sport->saved_reg[9] = readl(sport->port.membase + IMX21_UTS);
2121 sport->context_saved = true;
2122}
2123
Eduardo Valentin189550b2015-08-11 10:21:21 -07002124static void serial_imx_enable_wakeup(struct imx_port *sport, bool on)
2125{
2126 unsigned int val;
2127
2128 val = readl(sport->port.membase + UCR3);
2129 if (on)
2130 val |= UCR3_AWAKEN;
2131 else
2132 val &= ~UCR3_AWAKEN;
2133 writel(val, sport->port.membase + UCR3);
Eduardo Valentinbc857342015-08-11 10:21:22 -07002134
2135 val = readl(sport->port.membase + UCR1);
2136 if (on)
2137 val |= UCR1_RTSDEN;
2138 else
2139 val &= ~UCR1_RTSDEN;
2140 writel(val, sport->port.membase + UCR1);
Eduardo Valentin189550b2015-08-11 10:21:21 -07002141}
2142
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002143static int imx_serial_port_suspend_noirq(struct device *dev)
2144{
2145 struct platform_device *pdev = to_platform_device(dev);
2146 struct imx_port *sport = platform_get_drvdata(pdev);
2147 int ret;
2148
2149 ret = clk_enable(sport->clk_ipg);
2150 if (ret)
2151 return ret;
2152
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002153 serial_imx_save_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002154
2155 clk_disable(sport->clk_ipg);
2156
2157 return 0;
2158}
2159
2160static int imx_serial_port_resume_noirq(struct device *dev)
2161{
2162 struct platform_device *pdev = to_platform_device(dev);
2163 struct imx_port *sport = platform_get_drvdata(pdev);
2164 int ret;
2165
2166 ret = clk_enable(sport->clk_ipg);
2167 if (ret)
2168 return ret;
2169
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002170 serial_imx_restore_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002171
2172 clk_disable(sport->clk_ipg);
2173
2174 return 0;
2175}
2176
2177static int imx_serial_port_suspend(struct device *dev)
2178{
2179 struct platform_device *pdev = to_platform_device(dev);
2180 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002181
2182 /* enable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002183 serial_imx_enable_wakeup(sport, true);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002184
2185 uart_suspend_port(&imx_reg, &sport->port);
2186
Martin Fuzzey29add682016-01-05 16:53:31 +01002187 /* Needed to enable clock in suspend_noirq */
2188 return clk_prepare(sport->clk_ipg);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002189}
2190
2191static int imx_serial_port_resume(struct device *dev)
2192{
2193 struct platform_device *pdev = to_platform_device(dev);
2194 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002195
2196 /* disable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002197 serial_imx_enable_wakeup(sport, false);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002198
2199 uart_resume_port(&imx_reg, &sport->port);
2200
Martin Fuzzey29add682016-01-05 16:53:31 +01002201 clk_unprepare(sport->clk_ipg);
2202
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002203 return 0;
2204}
2205
2206static const struct dev_pm_ops imx_serial_port_pm_ops = {
2207 .suspend_noirq = imx_serial_port_suspend_noirq,
2208 .resume_noirq = imx_serial_port_resume_noirq,
2209 .suspend = imx_serial_port_suspend,
2210 .resume = imx_serial_port_resume,
2211};
2212
Russell King3ae5eae2005-11-09 22:32:44 +00002213static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002214 .probe = serial_imx_probe,
2215 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216
Shawn Guofe6b5402011-06-25 02:04:33 +08002217 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00002218 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002219 .name = "imx-uart",
Shawn Guo22698aa2011-06-25 02:04:34 +08002220 .of_match_table = imx_uart_dt_ids,
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002221 .pm = &imx_serial_port_pm_ops,
Russell King3ae5eae2005-11-09 22:32:44 +00002222 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223};
2224
2225static int __init imx_serial_init(void)
2226{
Fabio Estevamf0fd1b72014-10-27 14:49:40 -02002227 int ret = uart_register_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229 if (ret)
2230 return ret;
2231
Russell King3ae5eae2005-11-09 22:32:44 +00002232 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233 if (ret != 0)
2234 uart_unregister_driver(&imx_reg);
2235
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01002236 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237}
2238
2239static void __exit imx_serial_exit(void)
2240{
Russell Kingc889b892005-11-21 17:05:21 +00002241 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01002242 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243}
2244
2245module_init(imx_serial_init);
2246module_exit(imx_serial_exit);
2247
2248MODULE_AUTHOR("Sascha Hauer");
2249MODULE_DESCRIPTION("IMX generic serial port driver");
2250MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07002251MODULE_ALIAS("platform:imx-uart");