blob: 0d1605dbcdbd3f6a6aa7e9e266b6070a33956c17 [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
Dhaval Patel14d46ce2017-01-17 16:28:12 -08002 * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04003 * Copyright (C) 2013 Red Hat
4 * Author: Rob Clark <robdclark@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
19#ifndef __MSM_DRV_H__
20#define __MSM_DRV_H__
21
22#include <linux/kernel.h>
23#include <linux/clk.h>
24#include <linux/cpufreq.h>
25#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050026#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040027#include <linux/platform_device.h>
28#include <linux/pm.h>
29#include <linux/pm_runtime.h>
30#include <linux/slab.h>
31#include <linux/list.h>
32#include <linux/iommu.h>
33#include <linux/types.h>
Archit Taneja3d6df062015-06-09 14:17:22 +053034#include <linux/of_graph.h>
Archit Tanejae9fbdaf2015-11-18 12:15:14 +053035#include <linux/of_device.h>
Dhaval Patel1ac91032016-09-26 19:25:39 -070036#include <linux/sde_io_util.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040037#include <asm/sizes.h>
Sandeep Pandaf48c46a2016-10-24 09:48:50 +053038#include <linux/kthread.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040039
Rob Clarkc8afe682013-06-26 12:44:06 -040040#include <drm/drmP.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050041#include <drm/drm_atomic.h>
42#include <drm/drm_atomic_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040043#include <drm/drm_crtc_helper.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050044#include <drm/drm_plane_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040045#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040046#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040048
Dhaval Patel3949f032016-06-20 16:24:33 -070049#include "sde_power_handle.h"
50
51#define GET_MAJOR_REV(rev) ((rev) >> 28)
52#define GET_MINOR_REV(rev) (((rev) >> 16) & 0xFFF)
53#define GET_STEP_REV(rev) ((rev) & 0xFFFF)
Lloyd Atkinson154b6aa2016-05-24 17:11:37 -040054
Rob Clarkc8afe682013-06-26 12:44:06 -040055struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040056struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050057struct msm_mmu;
Archit Taneja990a4002016-05-07 23:11:25 +053058struct msm_mdss;
Rob Clarka7d3c952014-05-30 14:47:38 -040059struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040060struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040061struct msm_gem_submit;
Rob Clarkca762a82016-03-15 17:22:13 -040062struct msm_fence_context;
Rob Clarkfde5de62016-03-15 15:35:08 -040063struct msm_fence_cb;
Rob Clarke22a2fb2017-02-13 10:14:11 -070064struct msm_gem_address_space;
65struct msm_gem_vma;
Rob Clarkc8afe682013-06-26 12:44:06 -040066
Alan Kwong112a84f2016-05-24 20:49:21 -040067#define NUM_DOMAINS 4 /* one for KMS, then one per gpu core (?) */
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070068#define MAX_CRTCS 8
Jeykumar Sankaran2e655032017-02-04 14:05:45 -080069#define MAX_PLANES 20
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070070#define MAX_ENCODERS 8
71#define MAX_BRIDGES 8
72#define MAX_CONNECTORS 8
Rob Clark7198e6b2013-07-19 12:59:32 -040073
74struct msm_file_private {
75 /* currently we don't do anything useful with this.. but when
76 * per-context address spaces are supported we'd keep track of
77 * the context's page-tables here.
78 */
79 int dummy;
80};
Rob Clarkc8afe682013-06-26 12:44:06 -040081
jilai wang12987782015-06-25 17:37:42 -040082enum msm_mdp_plane_property {
Clarence Ip5e2a9222016-06-26 22:38:24 -040083 /* blob properties, always put these first */
Clarence Ipb43d4592016-09-08 14:21:35 -040084 PLANE_PROP_SCALER_V1,
abeykun48f407a2016-08-25 12:06:44 -040085 PLANE_PROP_SCALER_V2,
Clarence Ip5fc00c52016-09-23 15:03:34 -040086 PLANE_PROP_CSC_V1,
Dhaval Patel4e574842016-08-23 15:11:37 -070087 PLANE_PROP_INFO,
abeykun48f407a2016-08-25 12:06:44 -040088 PLANE_PROP_SCALER_LUT_ED,
89 PLANE_PROP_SCALER_LUT_CIR,
90 PLANE_PROP_SCALER_LUT_SEP,
Benet Clarkd009b1d2016-06-27 14:45:59 -070091 PLANE_PROP_SKIN_COLOR,
92 PLANE_PROP_SKY_COLOR,
93 PLANE_PROP_FOLIAGE_COLOR,
Alan Kwong4dd64c82017-02-04 18:41:51 -080094 PLANE_PROP_ROT_CAPS_V1,
Clarence Ip5e2a9222016-06-26 22:38:24 -040095
96 /* # of blob properties */
97 PLANE_PROP_BLOBCOUNT,
98
Clarence Ipe78efb72016-06-24 18:35:21 -040099 /* range properties */
Clarence Ip5e2a9222016-06-26 22:38:24 -0400100 PLANE_PROP_ZPOS = PLANE_PROP_BLOBCOUNT,
jilai wang12987782015-06-25 17:37:42 -0400101 PLANE_PROP_ALPHA,
Clarence Ipcb410d42016-06-26 22:52:33 -0400102 PLANE_PROP_COLOR_FILL,
Clarence Ipdedbba92016-09-27 17:43:10 -0400103 PLANE_PROP_H_DECIMATE,
104 PLANE_PROP_V_DECIMATE,
Clarence Ipcae1bb62016-07-07 12:07:13 -0400105 PLANE_PROP_INPUT_FENCE,
Benet Clarkeb1b4462016-06-27 14:43:06 -0700106 PLANE_PROP_HUE_ADJUST,
107 PLANE_PROP_SATURATION_ADJUST,
108 PLANE_PROP_VALUE_ADJUST,
109 PLANE_PROP_CONTRAST_ADJUST,
Veera Sundaram Sankaran02dd6ac2016-12-22 15:08:29 -0800110 PLANE_PROP_EXCL_RECT_V1,
Alan Kwong4dd64c82017-02-04 18:41:51 -0800111 PLANE_PROP_ROT_DST_X,
112 PLANE_PROP_ROT_DST_Y,
113 PLANE_PROP_ROT_DST_W,
114 PLANE_PROP_ROT_DST_H,
Alan Kwong2349d742017-04-20 08:27:30 -0700115 PLANE_PROP_PREFILL_SIZE,
116 PLANE_PROP_PREFILL_TIME,
Clarence Ipe78efb72016-06-24 18:35:21 -0400117
Clarence Ip5e2a9222016-06-26 22:38:24 -0400118 /* enum/bitmask properties */
119 PLANE_PROP_ROTATION,
120 PLANE_PROP_BLEND_OP,
121 PLANE_PROP_SRC_CONFIG,
Abhijit Kulkarni50d69442017-04-11 19:50:47 -0700122 PLANE_PROP_FB_TRANSLATION_MODE,
Clarence Ipe78efb72016-06-24 18:35:21 -0400123
Clarence Ip5e2a9222016-06-26 22:38:24 -0400124 /* total # of properties */
125 PLANE_PROP_COUNT
jilai wang12987782015-06-25 17:37:42 -0400126};
127
Clarence Ip7a753bb2016-07-07 11:47:44 -0400128enum msm_mdp_crtc_property {
Dhaval Patele4a5dda2016-10-13 19:29:30 -0700129 CRTC_PROP_INFO,
130
Clarence Ip7a753bb2016-07-07 11:47:44 -0400131 /* # of blob properties */
132 CRTC_PROP_BLOBCOUNT,
133
134 /* range properties */
Clarence Ipcae1bb62016-07-07 12:07:13 -0400135 CRTC_PROP_INPUT_FENCE_TIMEOUT = CRTC_PROP_BLOBCOUNT,
Clarence Ip24f80662016-06-13 19:05:32 -0400136 CRTC_PROP_OUTPUT_FENCE,
Clarence Ip1d9728b2016-09-01 11:10:54 -0400137 CRTC_PROP_OUTPUT_FENCE_OFFSET,
Veera Sundaram Sankaran3171ff82017-01-04 14:34:47 -0800138 CRTC_PROP_DIM_LAYER_V1,
Alan Kwong9aa061c2016-11-06 21:17:12 -0500139 CRTC_PROP_CORE_CLK,
140 CRTC_PROP_CORE_AB,
141 CRTC_PROP_CORE_IB,
Alan Kwong0230a102017-05-16 11:36:44 -0700142 CRTC_PROP_LLCC_AB,
143 CRTC_PROP_LLCC_IB,
144 CRTC_PROP_DRAM_AB,
145 CRTC_PROP_DRAM_IB,
Alan Kwong4aacd532017-02-04 18:51:33 -0800146 CRTC_PROP_ROT_PREFILL_BW,
Alan Kwong8c176bf2017-02-09 19:34:32 -0800147 CRTC_PROP_ROT_CLK,
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400148 CRTC_PROP_ROI_V1,
Abhijit Kulkarni50d69442017-04-11 19:50:47 -0700149 CRTC_PROP_SECURITY_LEVEL,
Clarence Ip7a753bb2016-07-07 11:47:44 -0400150
151 /* total # of properties */
152 CRTC_PROP_COUNT
153};
154
Clarence Ipdd8021c2016-07-20 16:39:47 -0400155enum msm_mdp_conn_property {
156 /* blob properties, always put these first */
157 CONNECTOR_PROP_SDE_INFO,
Ping Li898b1bf2017-02-09 18:03:28 -0800158 CONNECTOR_PROP_HDR_INFO,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400159
160 /* # of blob properties */
161 CONNECTOR_PROP_BLOBCOUNT,
162
163 /* range properties */
164 CONNECTOR_PROP_OUT_FB = CONNECTOR_PROP_BLOBCOUNT,
165 CONNECTOR_PROP_RETIRE_FENCE,
Alan Kwongbb27c092016-07-20 16:41:25 -0400166 CONNECTOR_PROP_DST_X,
167 CONNECTOR_PROP_DST_Y,
168 CONNECTOR_PROP_DST_W,
169 CONNECTOR_PROP_DST_H,
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400170 CONNECTOR_PROP_ROI_V1,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400171
172 /* enum/bitmask properties */
Lloyd Atkinsonb6191972016-08-10 18:31:46 -0400173 CONNECTOR_PROP_TOPOLOGY_NAME,
174 CONNECTOR_PROP_TOPOLOGY_CONTROL,
Lloyd Atkinson77382202017-02-01 14:59:43 -0500175 CONNECTOR_PROP_AUTOREFRESH,
Clarence Ip90b282d2017-05-04 10:00:32 -0700176 CONNECTOR_PROP_LP,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400177
178 /* total # of properties */
179 CONNECTOR_PROP_COUNT
180};
181
Hai Li78b1d472015-07-27 13:49:45 -0400182struct msm_vblank_ctrl {
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530183 struct kthread_work work;
Hai Li78b1d472015-07-27 13:49:45 -0400184 struct list_head event_list;
185 spinlock_t lock;
186};
187
Clarence Ipa4039322016-07-15 16:23:59 -0400188#define MAX_H_TILES_PER_DISPLAY 2
189
190/**
Alexander Beykunac182352017-02-27 17:46:51 -0500191 * enum msm_display_compression_type - compression method used for pixel stream
192 * @MSM_DISPLAY_COMPRESSION_NONE: Pixel data is not compressed
193 * @MSM_DISPLAY_COMPRESSION_DSC: DSC compresison is used
Clarence Ipa4039322016-07-15 16:23:59 -0400194 */
Alexander Beykunac182352017-02-27 17:46:51 -0500195enum msm_display_compression_type {
196 MSM_DISPLAY_COMPRESSION_NONE,
197 MSM_DISPLAY_COMPRESSION_DSC,
Clarence Ipa4039322016-07-15 16:23:59 -0400198};
199
200/**
201 * enum msm_display_caps - features/capabilities supported by displays
202 * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
203 * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
204 * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
205 * @MSM_DISPLAY_CAP_EDID: EDID supported
206 */
207enum msm_display_caps {
208 MSM_DISPLAY_CAP_VID_MODE = BIT(0),
209 MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
210 MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
211 MSM_DISPLAY_CAP_EDID = BIT(3),
212};
213
214/**
Jeykumar Sankarandfaeec92017-06-06 15:21:51 -0700215 * enum msm_event_wait - type of HW events to wait for
216 * @MSM_ENC_COMMIT_DONE - wait for the driver to flush the registers to HW
217 * @MSM_ENC_TX_COMPLETE - wait for the HW to transfer the frame to panel
218 */
219enum msm_event_wait {
220 MSM_ENC_COMMIT_DONE = 0,
221 MSM_ENC_TX_COMPLETE,
222};
223
224/**
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400225 * struct msm_roi_alignment - region of interest alignment restrictions
226 * @xstart_pix_align: left x offset alignment restriction
227 * @width_pix_align: width alignment restriction
228 * @ystart_pix_align: top y offset alignment restriction
229 * @height_pix_align: height alignment restriction
230 * @min_width: minimum width restriction
231 * @min_height: minimum height restriction
232 */
233struct msm_roi_alignment {
234 uint32_t xstart_pix_align;
235 uint32_t width_pix_align;
236 uint32_t ystart_pix_align;
237 uint32_t height_pix_align;
238 uint32_t min_width;
239 uint32_t min_height;
240};
241
242/**
243 * struct msm_roi_caps - display's region of interest capabilities
244 * @enabled: true if some region of interest is supported
245 * @merge_rois: merge rois before sending to display
246 * @num_roi: maximum number of rois supported
247 * @align: roi alignment restrictions
248 */
249struct msm_roi_caps {
250 bool enabled;
251 bool merge_rois;
252 uint32_t num_roi;
253 struct msm_roi_alignment align;
254};
255
256/**
Alexander Beykunac182352017-02-27 17:46:51 -0500257 * struct msm_display_dsc_info - defines dsc configuration
258 * @version: DSC version.
259 * @scr_rev: DSC revision.
260 * @pic_height: Picture height in pixels.
261 * @pic_width: Picture width in pixels.
262 * @initial_lines: Number of initial lines stored in encoder.
263 * @pkt_per_line: Number of packets per line.
264 * @bytes_in_slice: Number of bytes in slice.
265 * @eol_byte_num: Valid bytes at the end of line.
266 * @pclk_per_line: Compressed width.
267 * @full_frame_slices: Number of slice per interface.
268 * @slice_height: Slice height in pixels.
269 * @slice_width: Slice width in pixels.
270 * @chunk_size: Chunk size in bytes for slice multiplexing.
271 * @slice_last_group_size: Size of last group in pixels.
272 * @bpp: Target bits per pixel.
273 * @bpc: Number of bits per component.
274 * @line_buf_depth: Line buffer bit depth.
275 * @block_pred_enable: Block prediction enabled/disabled.
276 * @vbr_enable: VBR mode.
277 * @enable_422: Indicates if input uses 4:2:2 sampling.
278 * @convert_rgb: DSC color space conversion.
279 * @input_10_bits: 10 bit per component input.
280 * @slice_per_pkt: Number of slices per packet.
281 * @initial_dec_delay: Initial decoding delay.
282 * @initial_xmit_delay: Initial transmission delay.
283 * @initial_scale_value: Scale factor value at the beginning of a slice.
284 * @scale_decrement_interval: Scale set up at the beginning of a slice.
285 * @scale_increment_interval: Scale set up at the end of a slice.
286 * @first_line_bpg_offset: Extra bits allocated on the first line of a slice.
287 * @nfl_bpg_offset: Slice specific settings.
288 * @slice_bpg_offset: Slice specific settings.
289 * @initial_offset: Initial offset at the start of a slice.
290 * @final_offset: Maximum end-of-slice value.
291 * @rc_model_size: Number of bits in RC model.
292 * @det_thresh_flatness: Flatness threshold.
293 * @max_qp_flatness: Maximum QP for flatness adjustment.
294 * @min_qp_flatness: Minimum QP for flatness adjustment.
295 * @edge_factor: Ratio to detect presence of edge.
296 * @quant_incr_limit0: QP threshold.
297 * @quant_incr_limit1: QP threshold.
298 * @tgt_offset_hi: Upper end of variability range.
299 * @tgt_offset_lo: Lower end of variability range.
300 * @buf_thresh: Thresholds in RC model
301 * @range_min_qp: Min QP allowed.
302 * @range_max_qp: Max QP allowed.
303 * @range_bpg_offset: Bits per group adjustment.
304 */
305struct msm_display_dsc_info {
306 u8 version;
307 u8 scr_rev;
308
309 int pic_height;
310 int pic_width;
311 int slice_height;
312 int slice_width;
313
314 int initial_lines;
315 int pkt_per_line;
316 int bytes_in_slice;
317 int bytes_per_pkt;
318 int eol_byte_num;
319 int pclk_per_line;
320 int full_frame_slices;
321 int slice_last_group_size;
322 int bpp;
323 int bpc;
324 int line_buf_depth;
325
326 int slice_per_pkt;
327 int chunk_size;
328 bool block_pred_enable;
329 int vbr_enable;
330 int enable_422;
331 int convert_rgb;
332 int input_10_bits;
333
334 int initial_dec_delay;
335 int initial_xmit_delay;
336 int initial_scale_value;
337 int scale_decrement_interval;
338 int scale_increment_interval;
339 int first_line_bpg_offset;
340 int nfl_bpg_offset;
341 int slice_bpg_offset;
342 int initial_offset;
343 int final_offset;
344
345 int rc_model_size;
346 int det_thresh_flatness;
347 int max_qp_flatness;
348 int min_qp_flatness;
349 int edge_factor;
350 int quant_incr_limit0;
351 int quant_incr_limit1;
352 int tgt_offset_hi;
353 int tgt_offset_lo;
354
355 u32 *buf_thresh;
356 char *range_min_qp;
357 char *range_max_qp;
358 char *range_bpg_offset;
359};
360
361/**
362 * struct msm_compression_info - defined panel compression
363 * @comp_type: type of compression supported
364 * @dsc_info: dsc configuration if the compression
365 * supported is DSC
366 */
367struct msm_compression_info {
368 enum msm_display_compression_type comp_type;
369
370 union{
371 struct msm_display_dsc_info dsc_info;
372 };
373};
374
375/**
Jeykumar Sankaran6b345ac2017-03-15 19:17:19 -0700376 * struct msm_display_topology - defines a display topology pipeline
377 * @num_lm: number of layer mixers used
378 * @num_enc: number of compression encoder blocks used
379 * @num_intf: number of interfaces the panel is mounted on
380 */
381struct msm_display_topology {
382 u32 num_lm;
383 u32 num_enc;
384 u32 num_intf;
385};
386
387/**
388 * struct msm_mode_info - defines all msm custom mode info
389 * @topology - supported topology for the mode
390 */
391struct msm_mode_info {
392 struct msm_display_topology topology;
393};
394
395/**
Clarence Ipa4039322016-07-15 16:23:59 -0400396 * struct msm_display_info - defines display properties
397 * @intf_type: DRM_MODE_CONNECTOR_ display type
398 * @capabilities: Bitmask of display flags
399 * @num_of_h_tiles: Number of horizontal tiles in case of split interface
400 * @h_tile_instance: Controller instance used per tile. Number of elements is
401 * based on num_of_h_tiles
402 * @is_connected: Set to true if display is connected
403 * @width_mm: Physical width
404 * @height_mm: Physical height
405 * @max_width: Max width of display. In case of hot pluggable display
406 * this is max width supported by controller
407 * @max_height: Max height of display. In case of hot pluggable display
408 * this is max height supported by controller
Dhaval Patel60e1ff52017-02-18 21:03:40 -0800409 * @is_primary: Set to true if display is primary display
Narendra Muppallad4081e12017-04-20 19:24:08 -0700410 * @is_te_using_watchdog_timer: Boolean to indicate watchdog TE is
411 * used instead of panel TE in cmd mode panels
Dhaval Patel60e1ff52017-02-18 21:03:40 -0800412 * @frame_rate: Display frame rate
413 * @prefill_lines: prefill lines based on porches.
414 * @vtotal: display vertical total
415 * @jitter: display jitter configuration
Alexander Beykunac182352017-02-27 17:46:51 -0500416 * @comp_info: Compression supported by the display
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400417 * @roi_caps: Region of interest capability info
Clarence Ipa4039322016-07-15 16:23:59 -0400418 */
419struct msm_display_info {
420 int intf_type;
421 uint32_t capabilities;
422
423 uint32_t num_of_h_tiles;
424 uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
425
426 bool is_connected;
427
428 unsigned int width_mm;
429 unsigned int height_mm;
430
431 uint32_t max_width;
432 uint32_t max_height;
433
Dhaval Patel60e1ff52017-02-18 21:03:40 -0800434 bool is_primary;
Narendra Muppallad4081e12017-04-20 19:24:08 -0700435 bool is_te_using_watchdog_timer;
Dhaval Patel60e1ff52017-02-18 21:03:40 -0800436 uint32_t frame_rate;
437 uint32_t prefill_lines;
438 uint32_t vtotal;
439 uint32_t jitter;
440
Alexander Beykunac182352017-02-27 17:46:51 -0500441 struct msm_compression_info comp_info;
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400442 struct msm_roi_caps roi_caps;
Clarence Ipa4039322016-07-15 16:23:59 -0400443};
444
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500445#define MSM_MAX_ROI 4
446
447/**
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400448 * struct msm_roi_list - list of regions of interest for a drm object
449 * @num_rects: number of valid rectangles in the roi array
450 * @roi: list of roi rectangles
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500451 */
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400452struct msm_roi_list {
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500453 uint32_t num_rects;
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400454 struct drm_clip_rect roi[MSM_MAX_ROI];
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500455};
456
457/**
458 * struct - msm_display_kickoff_params - info for display features at kickoff
459 * @rois: Regions of interest structure for mapping CRTC to Connector output
460 */
461struct msm_display_kickoff_params {
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400462 struct msm_roi_list *rois;
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500463};
464
Clarence Ip3649f8b2016-10-31 09:59:44 -0400465/**
466 * struct msm_drm_event - defines custom event notification struct
467 * @base: base object required for event notification by DRM framework.
468 * @event: event object required for event notification by DRM framework.
469 * @info: contains information of DRM object for which events has been
470 * requested.
471 * @data: memory location which contains response payload for event.
472 */
473struct msm_drm_event {
474 struct drm_pending_event base;
475 struct drm_event event;
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -0700476 struct drm_msm_event_req info;
Clarence Ip3649f8b2016-10-31 09:59:44 -0400477 u8 data[];
478};
Ajay Singh Parmar64c19192016-06-10 16:44:56 -0700479
Veera Sundaram Sankaran10ea2bd2017-06-14 14:10:57 -0700480/* Commit/Event thread specific structure */
481struct msm_drm_thread {
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530482 struct drm_device *dev;
483 struct task_struct *thread;
484 unsigned int crtc_id;
485 struct kthread_worker worker;
486};
487
Rob Clarkc8afe682013-06-26 12:44:06 -0400488struct msm_drm_private {
489
Rob Clark68209392016-05-17 16:19:32 -0400490 struct drm_device *dev;
491
Rob Clarkc8afe682013-06-26 12:44:06 -0400492 struct msm_kms *kms;
493
Dhaval Patel3949f032016-06-20 16:24:33 -0700494 struct sde_power_handle phandle;
495 struct sde_power_client *pclient;
496
Rob Clark060530f2014-03-03 14:19:12 -0500497 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -0500498 struct platform_device *gpu_pdev;
499
Archit Taneja990a4002016-05-07 23:11:25 +0530500 /* top level MDSS wrapper device (for MDP5 only) */
501 struct msm_mdss *mdss;
502
Rob Clark067fef32014-11-04 13:33:14 -0500503 /* possibly this should be in the kms component, but it is
504 * shared by both mdp4 and mdp5..
505 */
506 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -0500507
Hai Liab5b0102015-01-07 18:47:44 -0500508 /* eDP is for mdp5 only, but kms has not been created
509 * when edp_bind() and edp_init() are called. Here is the only
510 * place to keep the edp instance.
511 */
512 struct msm_edp *edp;
513
Hai Lia6895542015-03-31 14:36:33 -0400514 /* DSI is shared by mdp4 and mdp5 */
515 struct msm_dsi *dsi[2];
516
Rob Clark7198e6b2013-07-19 12:59:32 -0400517 /* when we have more than one 'msm_gpu' these need to be an array: */
518 struct msm_gpu *gpu;
519 struct msm_file_private *lastctx;
520
Rob Clarkc8afe682013-06-26 12:44:06 -0400521 struct drm_fb_helper *fbdev;
522
Rob Clarka7d3c952014-05-30 14:47:38 -0400523 struct msm_rd_state *rd;
Rob Clark70c70f02014-05-30 14:49:43 -0400524 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -0400525
Rob Clarkc8afe682013-06-26 12:44:06 -0400526 /* list of GEM objects: */
527 struct list_head inactive_list;
528
529 struct workqueue_struct *wq;
530
Rob Clarkf86afec2014-11-25 12:41:18 -0500531 /* crtcs pending async atomic updates: */
532 uint32_t pending_crtcs;
533 wait_queue_head_t pending_crtcs_event;
534
Rob Clarke22a2fb2017-02-13 10:14:11 -0700535 /* Registered address spaces.. currently this is fixed per # of
536 * iommu's. Ie. one for display block and one for gpu block.
537 * Eventually, to do per-process gpu pagetables, we'll want one
538 * of these per-process.
539 */
540 unsigned int num_aspaces;
541 struct msm_gem_address_space *aspace[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400542
Rob Clarka8623912013-10-08 12:57:48 -0400543 unsigned int num_planes;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700544 struct drm_plane *planes[MAX_PLANES];
Rob Clarka8623912013-10-08 12:57:48 -0400545
Rob Clarkc8afe682013-06-26 12:44:06 -0400546 unsigned int num_crtcs;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700547 struct drm_crtc *crtcs[MAX_CRTCS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400548
Veera Sundaram Sankaran10ea2bd2017-06-14 14:10:57 -0700549 struct msm_drm_thread disp_thread[MAX_CRTCS];
550 struct msm_drm_thread event_thread[MAX_CRTCS];
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530551
Rob Clarkc8afe682013-06-26 12:44:06 -0400552 unsigned int num_encoders;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700553 struct drm_encoder *encoders[MAX_ENCODERS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400554
Rob Clarka3376e32013-08-30 13:02:15 -0400555 unsigned int num_bridges;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700556 struct drm_bridge *bridges[MAX_BRIDGES];
Rob Clarka3376e32013-08-30 13:02:15 -0400557
Rob Clarkc8afe682013-06-26 12:44:06 -0400558 unsigned int num_connectors;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700559 struct drm_connector *connectors[MAX_CONNECTORS];
Rob Clark871d8122013-11-16 12:56:06 -0500560
jilai wang12987782015-06-25 17:37:42 -0400561 /* Properties */
Clarence Ipe78efb72016-06-24 18:35:21 -0400562 struct drm_property *plane_property[PLANE_PROP_COUNT];
Clarence Ip7a753bb2016-07-07 11:47:44 -0400563 struct drm_property *crtc_property[CRTC_PROP_COUNT];
Clarence Ipdd8021c2016-07-20 16:39:47 -0400564 struct drm_property *conn_property[CONNECTOR_PROP_COUNT];
jilai wang12987782015-06-25 17:37:42 -0400565
Gopikrishnaiah Anandane0e5e0c2016-05-25 11:05:33 -0700566 /* Color processing properties for the crtc */
567 struct drm_property **cp_property;
568
Rob Clark871d8122013-11-16 12:56:06 -0500569 /* VRAM carveout, used when no IOMMU: */
570 struct {
571 unsigned long size;
572 dma_addr_t paddr;
573 /* NOTE: mm managed at the page level, size is in # of pages
574 * and position mm_node->start is in # of pages:
575 */
576 struct drm_mm mm;
577 } vram;
Hai Li78b1d472015-07-27 13:49:45 -0400578
Rob Clarke1e9db22016-05-27 11:16:28 -0400579 struct notifier_block vmap_notifier;
Rob Clark68209392016-05-17 16:19:32 -0400580 struct shrinker shrinker;
581
Hai Li78b1d472015-07-27 13:49:45 -0400582 struct msm_vblank_ctrl vblank_ctrl;
Rob Clarkd78d3832016-08-22 15:28:38 -0400583
Dhaval Patel5200c602017-01-17 15:53:37 -0800584 /* task holding struct_mutex.. currently only used in submit path
585 * to detect and reject faults from copy_from_user() for submit
586 * ioctl.
587 */
588 struct task_struct *struct_mutex_task;
589
Clarence Ipe5f1f4c2016-11-19 18:02:23 -0500590 /* saved atomic state during system suspend */
591 struct drm_atomic_state *suspend_state;
Clarence Ipa65cba52017-03-17 15:18:29 -0400592 bool suspend_block;
Clarence Ipe5f1f4c2016-11-19 18:02:23 -0500593
Lloyd Atkinson5d40d312016-09-06 08:34:13 -0400594 /* list of clients waiting for events */
595 struct list_head client_event_list;
Lloyd Atkinsonab3dd302017-02-13 10:44:55 -0800596
597 /* whether registered and drm_dev_unregister should be called */
598 bool registered;
Dhaval Patel6c666622017-03-21 23:02:59 -0700599
600 /* msm drv debug root node */
601 struct dentry *debug_root;
Rob Clarkc8afe682013-06-26 12:44:06 -0400602};
603
604struct msm_format {
605 uint32_t pixel_format;
606};
607
Daniel Vetterb4274fb2014-11-26 17:02:18 +0100608int msm_atomic_check(struct drm_device *dev,
609 struct drm_atomic_state *state);
Dhaval Patel7a7d85d2016-08-26 16:35:34 -0700610/* callback from wq once fence has passed: */
611struct msm_fence_cb {
612 struct work_struct work;
613 uint32_t fence;
614 void (*func)(struct msm_fence_cb *cb);
615};
616
617void __msm_fence_worker(struct work_struct *work);
618
619#define INIT_FENCE_CB(_cb, _func) do { \
620 INIT_WORK(&(_cb)->work, __msm_fence_worker); \
621 (_cb)->func = _func; \
622 } while (0)
623
Clarence Ip7f70ce42017-03-20 06:53:46 -0700624static inline bool msm_is_suspend_state(struct drm_device *dev)
625{
626 if (!dev || !dev->dev_private)
627 return false;
628
629 return ((struct msm_drm_private *)dev->dev_private)->suspend_state != 0;
630}
631
Clarence Ipa65cba52017-03-17 15:18:29 -0400632static inline bool msm_is_suspend_blocked(struct drm_device *dev)
633{
634 if (!dev || !dev->dev_private)
635 return false;
636
637 if (!msm_is_suspend_state(dev))
638 return false;
639
640 return ((struct msm_drm_private *)dev->dev_private)->suspend_block != 0;
641}
642
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500643int msm_atomic_commit(struct drm_device *dev,
Maarten Lankhorsta3ccfb92016-04-26 16:11:38 +0200644 struct drm_atomic_state *state, bool nonblock);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500645
Rob Clark40e68152016-05-03 09:50:26 -0400646void msm_gem_submit_free(struct msm_gem_submit *submit);
Rob Clarke22a2fb2017-02-13 10:14:11 -0700647void msm_gem_unmap_vma(struct msm_gem_address_space *aspace,
Jordan Crouse12bf3622017-02-13 10:14:11 -0700648 struct msm_gem_vma *vma, struct sg_table *sgt,
649 void *priv);
Rob Clarke22a2fb2017-02-13 10:14:11 -0700650int msm_gem_map_vma(struct msm_gem_address_space *aspace,
Jordan Crouse12bf3622017-02-13 10:14:11 -0700651 struct msm_gem_vma *vma, struct sg_table *sgt,
652 void *priv, unsigned int flags);
Rob Clarke22a2fb2017-02-13 10:14:11 -0700653void msm_gem_address_space_destroy(struct msm_gem_address_space *aspace);
Jordan Crouse12bf3622017-02-13 10:14:11 -0700654
655/* For GPU and legacy display */
Rob Clarke22a2fb2017-02-13 10:14:11 -0700656struct msm_gem_address_space *
657msm_gem_address_space_create(struct device *dev, struct iommu_domain *domain,
658 const char *name);
659
Jordan Crouse12bf3622017-02-13 10:14:11 -0700660/* For SDE display */
661struct msm_gem_address_space *
662msm_gem_smmu_address_space_create(struct device *dev, struct msm_mmu *mmu,
663 const char *name);
664
Jordan Croused8e96522017-02-13 10:14:16 -0700665struct msm_gem_address_space *
666msm_gem_smmu_address_space_get(struct drm_device *dev,
667 unsigned int domain);
668
Rob Clark7198e6b2013-07-19 12:59:32 -0400669int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
670 struct drm_file *file);
671
Rob Clark68209392016-05-17 16:19:32 -0400672void msm_gem_shrinker_init(struct drm_device *dev);
673void msm_gem_shrinker_cleanup(struct drm_device *dev);
674
Daniel Thompson77a147e2014-11-12 11:38:14 +0000675int msm_gem_mmap_obj(struct drm_gem_object *obj,
676 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400677int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
678int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
679uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
Jordan Croused8e96522017-02-13 10:14:16 -0700680int msm_gem_get_iova_locked(struct drm_gem_object *obj,
681 struct msm_gem_address_space *aspace, uint32_t *iova);
682int msm_gem_get_iova(struct drm_gem_object *obj,
683 struct msm_gem_address_space *aspace, uint32_t *iova);
684uint32_t msm_gem_iova(struct drm_gem_object *obj,
685 struct msm_gem_address_space *aspace);
Rob Clark05b84912013-09-28 11:28:35 -0400686struct page **msm_gem_get_pages(struct drm_gem_object *obj);
687void msm_gem_put_pages(struct drm_gem_object *obj);
Jordan Croused8e96522017-02-13 10:14:16 -0700688void msm_gem_put_iova(struct drm_gem_object *obj,
689 struct msm_gem_address_space *aspace);
Rob Clarkc8afe682013-06-26 12:44:06 -0400690int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
691 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400692int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
693 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400694struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
695void *msm_gem_prime_vmap(struct drm_gem_object *obj);
696void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000697int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Eric Anholtb3a42bb2017-04-12 12:11:58 -0700698struct reservation_object *msm_gem_prime_res_obj(struct drm_gem_object *obj);
Rob Clark05b84912013-09-28 11:28:35 -0400699struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100700 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400701int msm_gem_prime_pin(struct drm_gem_object *obj);
702void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clark18f23042016-05-26 16:24:35 -0400703void *msm_gem_get_vaddr_locked(struct drm_gem_object *obj);
704void *msm_gem_get_vaddr(struct drm_gem_object *obj);
705void msm_gem_put_vaddr_locked(struct drm_gem_object *obj);
706void msm_gem_put_vaddr(struct drm_gem_object *obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400707int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
Rob Clark68209392016-05-17 16:19:32 -0400708void msm_gem_purge(struct drm_gem_object *obj);
Rob Clarke1e9db22016-05-27 11:16:28 -0400709void msm_gem_vunmap(struct drm_gem_object *obj);
Rob Clarkb6295f92016-03-15 18:26:28 -0400710int msm_gem_sync_object(struct drm_gem_object *obj,
711 struct msm_fence_context *fctx, bool exclusive);
Rob Clark7198e6b2013-07-19 12:59:32 -0400712void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkb6295f92016-03-15 18:26:28 -0400713 struct msm_gpu *gpu, bool exclusive, struct fence *fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400714void msm_gem_move_to_inactive(struct drm_gem_object *obj);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400715int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400716int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400717void msm_gem_free_object(struct drm_gem_object *obj);
718int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
719 uint32_t size, uint32_t flags, uint32_t *handle);
720struct drm_gem_object *msm_gem_new(struct drm_device *dev,
721 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400722struct drm_gem_object *msm_gem_import(struct drm_device *dev,
Rob Clark79f0e202016-03-16 12:40:35 -0400723 struct dma_buf *dmabuf, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400724
Alan Kwong578cdaf2017-01-28 17:25:43 -0800725void msm_framebuffer_set_kmap(struct drm_framebuffer *fb, bool enable);
Jordan Croused8e96522017-02-13 10:14:16 -0700726int msm_framebuffer_prepare(struct drm_framebuffer *fb,
727 struct msm_gem_address_space *aspace);
728void msm_framebuffer_cleanup(struct drm_framebuffer *fb,
729 struct msm_gem_address_space *aspace);
730uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb,
731 struct msm_gem_address_space *aspace, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400732struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
733const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
734struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200735 const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
Rob Clarkc8afe682013-06-26 12:44:06 -0400736struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200737 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
Rob Clarkc8afe682013-06-26 12:44:06 -0400738
739struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530740void msm_fbdev_free(struct drm_device *dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400741
Rob Clarkdada25b2013-12-01 12:12:54 -0500742struct hdmi;
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100743int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
Rob Clark067fef32014-11-04 13:33:14 -0500744 struct drm_encoder *encoder);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100745void __init msm_hdmi_register(void);
746void __exit msm_hdmi_unregister(void);
Rob Clarkc8afe682013-06-26 12:44:06 -0400747
Hai Li00453982014-12-12 14:41:17 -0500748struct msm_edp;
749void __init msm_edp_register(void);
750void __exit msm_edp_unregister(void);
751int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
752 struct drm_encoder *encoder);
753
Hai Lia6895542015-03-31 14:36:33 -0400754struct msm_dsi;
755enum msm_dsi_encoder_id {
756 MSM_DSI_VIDEO_ENCODER_ID = 0,
757 MSM_DSI_CMD_ENCODER_ID = 1,
758 MSM_DSI_ENCODER_NUM = 2
759};
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -0700760
761/* *
Gopikrishnaiah Anandan84b4f672017-04-26 10:28:51 -0700762 * msm_mode_object_event_notify - notify user-space clients of drm object
763 * events.
764 * @obj: mode object (crtc/connector) that is generating the event.
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -0700765 * @event: event that needs to be notified.
766 * @payload: payload for the event.
767 */
Benjamin Chan34a92c72017-06-28 11:01:18 -0400768void msm_mode_object_event_notify(struct drm_mode_object *obj,
Gopikrishnaiah Anandan84b4f672017-04-26 10:28:51 -0700769 struct drm_device *dev, struct drm_event *event, u8 *payload);
Hai Lia6895542015-03-31 14:36:33 -0400770#ifdef CONFIG_DRM_MSM_DSI
771void __init msm_dsi_register(void);
772void __exit msm_dsi_unregister(void);
773int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
774 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]);
775#else
776static inline void __init msm_dsi_register(void)
777{
778}
779static inline void __exit msm_dsi_unregister(void)
780{
781}
782static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
783 struct drm_device *dev,
784 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM])
785{
786 return -EINVAL;
787}
788#endif
789
Archit Taneja1dd0a0b2016-05-30 16:36:50 +0530790void __init msm_mdp_register(void);
791void __exit msm_mdp_unregister(void);
792
Rob Clarkc8afe682013-06-26 12:44:06 -0400793#ifdef CONFIG_DEBUG_FS
794void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
795void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
796void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400797int msm_debugfs_late_init(struct drm_device *dev);
798int msm_rd_debugfs_init(struct drm_minor *minor);
799void msm_rd_debugfs_cleanup(struct drm_minor *minor);
800void msm_rd_dump_submit(struct msm_gem_submit *submit);
Rob Clark70c70f02014-05-30 14:49:43 -0400801int msm_perf_debugfs_init(struct drm_minor *minor);
802void msm_perf_debugfs_cleanup(struct drm_minor *minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400803#else
804static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
805static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400806#endif
807
808void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
809 const char *dbgname);
Dhaval Patela2430842017-06-15 14:32:36 -0700810unsigned long msm_iomap_size(struct platform_device *pdev, const char *name);
Lloyd Atkinson1a0c9172016-10-04 10:01:24 -0400811void msm_iounmap(struct platform_device *dev, void __iomem *addr);
Rob Clarkc8afe682013-06-26 12:44:06 -0400812void msm_writel(u32 data, void __iomem *addr);
813u32 msm_readl(const void __iomem *addr);
814
815#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
816#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
817
818static inline int align_pitch(int width, int bpp)
819{
820 int bytespp = (bpp + 7) / 8;
821 /* adreno needs pitch aligned to 32 pixels: */
822 return bytespp * ALIGN(width, 32);
823}
824
825/* for the generated headers: */
826#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400827#define fui(x) ({BUG(); 0;})
828#define util_float_to_half(x) ({BUG(); 0;})
829
Rob Clarkc8afe682013-06-26 12:44:06 -0400830
831#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
832
833/* for conditionally setting boolean flag(s): */
834#define COND(bool, val) ((bool) ? (val) : 0)
835
Rob Clark340ff412016-03-16 14:57:22 -0400836static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
837{
838 ktime_t now = ktime_get();
839 unsigned long remaining_jiffies;
840
841 if (ktime_compare(*timeout, now) < 0) {
842 remaining_jiffies = 0;
843 } else {
844 ktime_t rem = ktime_sub(*timeout, now);
845 struct timespec ts = ktime_to_timespec(rem);
846 remaining_jiffies = timespec_to_jiffies(&ts);
847 }
848
849 return remaining_jiffies;
850}
Rob Clarkc8afe682013-06-26 12:44:06 -0400851
852#endif /* __MSM_DRV_H__ */