blob: c951a75e70218458285d50c9ace919d147ef474f [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020030#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020031#include <linux/seq_file.h>
32#include <linux/platform_device.h>
33#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020034#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020035#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030036#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053037#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053038#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030039#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020040
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030041#include <video/omapdss.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020042#include <plat/clock.h>
43
44#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053045#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020046
47/*#define VERBOSE_IRQ*/
48#define DSI_CATCH_MISSING_TE
49
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050struct dsi_reg { u16 idx; };
51
52#define DSI_REG(idx) ((const struct dsi_reg) { idx })
53
54#define DSI_SZ_REGS SZ_1K
55/* DSI Protocol Engine */
56
57#define DSI_REVISION DSI_REG(0x0000)
58#define DSI_SYSCONFIG DSI_REG(0x0010)
59#define DSI_SYSSTATUS DSI_REG(0x0014)
60#define DSI_IRQSTATUS DSI_REG(0x0018)
61#define DSI_IRQENABLE DSI_REG(0x001C)
62#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053063#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020064#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
65#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
66#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
67#define DSI_CLK_CTRL DSI_REG(0x0054)
68#define DSI_TIMING1 DSI_REG(0x0058)
69#define DSI_TIMING2 DSI_REG(0x005C)
70#define DSI_VM_TIMING1 DSI_REG(0x0060)
71#define DSI_VM_TIMING2 DSI_REG(0x0064)
72#define DSI_VM_TIMING3 DSI_REG(0x0068)
73#define DSI_CLK_TIMING DSI_REG(0x006C)
74#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
75#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
76#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
77#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
78#define DSI_VM_TIMING4 DSI_REG(0x0080)
79#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
80#define DSI_VM_TIMING5 DSI_REG(0x0088)
81#define DSI_VM_TIMING6 DSI_REG(0x008C)
82#define DSI_VM_TIMING7 DSI_REG(0x0090)
83#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
84#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
85#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
86#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
87#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
88#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
89#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
90#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
91
92/* DSIPHY_SCP */
93
94#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
95#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
96#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
97#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030098#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020099
100/* DSI_PLL_CTRL_SCP */
101
102#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
103#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
104#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
105#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
106#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
107
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530108#define REG_GET(dsidev, idx, start, end) \
109 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200110
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530111#define REG_FLD_MOD(dsidev, idx, val, start, end) \
112 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200113
114/* Global interrupts */
115#define DSI_IRQ_VC0 (1 << 0)
116#define DSI_IRQ_VC1 (1 << 1)
117#define DSI_IRQ_VC2 (1 << 2)
118#define DSI_IRQ_VC3 (1 << 3)
119#define DSI_IRQ_WAKEUP (1 << 4)
120#define DSI_IRQ_RESYNC (1 << 5)
121#define DSI_IRQ_PLL_LOCK (1 << 7)
122#define DSI_IRQ_PLL_UNLOCK (1 << 8)
123#define DSI_IRQ_PLL_RECALL (1 << 9)
124#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
125#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
126#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
127#define DSI_IRQ_TE_TRIGGER (1 << 16)
128#define DSI_IRQ_ACK_TRIGGER (1 << 17)
129#define DSI_IRQ_SYNC_LOST (1 << 18)
130#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
131#define DSI_IRQ_TA_TIMEOUT (1 << 20)
132#define DSI_IRQ_ERROR_MASK \
133 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
134 DSI_IRQ_TA_TIMEOUT)
135#define DSI_IRQ_CHANNEL_MASK 0xf
136
137/* Virtual channel interrupts */
138#define DSI_VC_IRQ_CS (1 << 0)
139#define DSI_VC_IRQ_ECC_CORR (1 << 1)
140#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
141#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
142#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
143#define DSI_VC_IRQ_BTA (1 << 5)
144#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
145#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
146#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
147#define DSI_VC_IRQ_ERROR_MASK \
148 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
149 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
150 DSI_VC_IRQ_FIFO_TX_UDF)
151
152/* ComplexIO interrupts */
153#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
154#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
155#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200156#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
157#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200158#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
159#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
160#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200161#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
162#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200163#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
164#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
165#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200166#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
167#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200168#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
169#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
170#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200171#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
172#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200173#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200183#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
184#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300185#define DSI_CIO_IRQ_ERROR_MASK \
186 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200187 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
188 DSI_CIO_IRQ_ERRSYNCESC5 | \
189 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
190 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
191 DSI_CIO_IRQ_ERRESC5 | \
192 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
193 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
194 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300195 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
196 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200197 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
199 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200200
201#define DSI_DT_DCS_SHORT_WRITE_0 0x05
202#define DSI_DT_DCS_SHORT_WRITE_1 0x15
203#define DSI_DT_DCS_READ 0x06
204#define DSI_DT_SET_MAX_RET_PKG_SIZE 0x37
205#define DSI_DT_NULL_PACKET 0x09
206#define DSI_DT_DCS_LONG_WRITE 0x39
207
208#define DSI_DT_RX_ACK_WITH_ERR 0x02
209#define DSI_DT_RX_DCS_LONG_READ 0x1c
210#define DSI_DT_RX_SHORT_READ_1 0x21
211#define DSI_DT_RX_SHORT_READ_2 0x22
212
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200213typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
214
215#define DSI_MAX_NR_ISRS 2
216
217struct dsi_isr_data {
218 omap_dsi_isr_t isr;
219 void *arg;
220 u32 mask;
221};
222
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200223enum fifo_size {
224 DSI_FIFO_SIZE_0 = 0,
225 DSI_FIFO_SIZE_32 = 1,
226 DSI_FIFO_SIZE_64 = 2,
227 DSI_FIFO_SIZE_96 = 3,
228 DSI_FIFO_SIZE_128 = 4,
229};
230
231enum dsi_vc_mode {
232 DSI_VC_MODE_L4 = 0,
233 DSI_VC_MODE_VP,
234};
235
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300236enum dsi_lane {
237 DSI_CLK_P = 1 << 0,
238 DSI_CLK_N = 1 << 1,
239 DSI_DATA1_P = 1 << 2,
240 DSI_DATA1_N = 1 << 3,
241 DSI_DATA2_P = 1 << 4,
242 DSI_DATA2_N = 1 << 5,
Archit Taneja75d72472011-05-16 15:17:08 +0530243 DSI_DATA3_P = 1 << 6,
244 DSI_DATA3_N = 1 << 7,
245 DSI_DATA4_P = 1 << 8,
246 DSI_DATA4_N = 1 << 9,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300247};
248
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200249struct dsi_update_region {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200250 u16 x, y, w, h;
251 struct omap_dss_device *device;
252};
253
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200254struct dsi_irq_stats {
255 unsigned long last_reset;
256 unsigned irq_count;
257 unsigned dsi_irqs[32];
258 unsigned vc_irqs[4][32];
259 unsigned cio_irqs[32];
260};
261
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200262struct dsi_isr_tables {
263 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
264 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
265 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
266};
267
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530268struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000269 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200270 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300271
archit tanejaaffe3602011-02-23 08:41:03 +0000272 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200273
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300274 struct clk *dss_clk;
275 struct clk *sys_clk;
276
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300277 int (*enable_pads)(int dsi_id, unsigned lane_mask);
278 void (*disable_pads)(int dsi_id, unsigned lane_mask);
Tomi Valkeinend1f58572010-07-30 11:57:57 +0300279
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200280 struct dsi_clock_info current_cinfo;
281
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300282 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200283 struct regulator *vdds_dsi_reg;
284
285 struct {
286 enum dsi_vc_mode mode;
287 struct omap_dss_device *dssdev;
288 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530289 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200290 } vc[4];
291
292 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200293 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200294
295 unsigned pll_locked;
296
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200297 spinlock_t irq_lock;
298 struct dsi_isr_tables isr_tables;
299 /* space for a copy used by the interrupt handler */
300 struct dsi_isr_tables isr_tables_copy;
301
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200302 int update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200303 struct dsi_update_region update_region;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200304
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200305 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300306 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200307
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200308 void (*framedone_callback)(int, void *);
309 void *framedone_data;
310
311 struct delayed_work framedone_timeout_work;
312
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200313#ifdef DSI_CATCH_MISSING_TE
314 struct timer_list te_timer;
315#endif
316
317 unsigned long cache_req_pck;
318 unsigned long cache_clk_freq;
319 struct dsi_clock_info cache_cinfo;
320
321 u32 errors;
322 spinlock_t errors_lock;
323#ifdef DEBUG
324 ktime_t perf_setup_time;
325 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200326#endif
327 int debug_read;
328 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200329
330#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
331 spinlock_t irq_stats_lock;
332 struct dsi_irq_stats irq_stats;
333#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500334 /* DSI PLL Parameter Ranges */
335 unsigned long regm_max, regn_max;
336 unsigned long regm_dispc_max, regm_dsi_max;
337 unsigned long fint_min, fint_max;
338 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300339
Archit Taneja75d72472011-05-16 15:17:08 +0530340 int num_data_lanes;
341
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300342 unsigned scp_clk_refcount;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530343};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200344
Archit Taneja2e868db2011-05-12 17:26:28 +0530345struct dsi_packet_sent_handler_data {
346 struct platform_device *dsidev;
347 struct completion *completion;
348};
349
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530350static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
351
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200352#ifdef DEBUG
353static unsigned int dsi_perf;
354module_param_named(dsi_perf, dsi_perf, bool, 0644);
355#endif
356
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530357static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
358{
359 return dev_get_drvdata(&dsidev->dev);
360}
361
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530362static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
363{
364 return dsi_pdev_map[dssdev->phy.dsi.module];
365}
366
367struct platform_device *dsi_get_dsidev_from_id(int module)
368{
369 return dsi_pdev_map[module];
370}
371
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300372static inline int dsi_get_dsidev_id(struct platform_device *dsidev)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530373{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300374 return dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530375}
376
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530377static inline void dsi_write_reg(struct platform_device *dsidev,
378 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200379{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530380 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
381
382 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200383}
384
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530385static inline u32 dsi_read_reg(struct platform_device *dsidev,
386 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200387{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530388 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
389
390 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200391}
392
Archit Taneja1ffefe72011-05-12 17:26:24 +0530393void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200394{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530395 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
396 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
397
398 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200399}
400EXPORT_SYMBOL(dsi_bus_lock);
401
Archit Taneja1ffefe72011-05-12 17:26:24 +0530402void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200403{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530404 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
405 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
406
407 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200408}
409EXPORT_SYMBOL(dsi_bus_unlock);
410
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530411static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200412{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530413 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
414
415 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200416}
417
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200418static void dsi_completion_handler(void *data, u32 mask)
419{
420 complete((struct completion *)data);
421}
422
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530423static inline int wait_for_bit_change(struct platform_device *dsidev,
424 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200425{
426 int t = 100000;
427
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530428 while (REG_GET(dsidev, idx, bitnum, bitnum) != value) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200429 if (--t == 0)
430 return !value;
431 }
432
433 return value;
434}
435
436#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530437static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200438{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530439 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
440 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200441}
442
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530443static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200444{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530445 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
446 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200447}
448
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530449static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200450{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530451 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200452 ktime_t t, setup_time, trans_time;
453 u32 total_bytes;
454 u32 setup_us, trans_us, total_us;
455
456 if (!dsi_perf)
457 return;
458
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200459 t = ktime_get();
460
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530461 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200462 setup_us = (u32)ktime_to_us(setup_time);
463 if (setup_us == 0)
464 setup_us = 1;
465
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530466 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200467 trans_us = (u32)ktime_to_us(trans_time);
468 if (trans_us == 0)
469 trans_us = 1;
470
471 total_us = setup_us + trans_us;
472
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530473 total_bytes = dsi->update_region.w *
474 dsi->update_region.h *
475 dsi->update_region.device->ctrl.pixel_size / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200476
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200477 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
478 "%u bytes, %u kbytes/sec\n",
479 name,
480 setup_us,
481 trans_us,
482 total_us,
483 1000*1000 / total_us,
484 total_bytes,
485 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200486}
487#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300488static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
489{
490}
491
492static inline void dsi_perf_mark_start(struct platform_device *dsidev)
493{
494}
495
496static inline void dsi_perf_show(struct platform_device *dsidev,
497 const char *name)
498{
499}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200500#endif
501
502static void print_irq_status(u32 status)
503{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200504 if (status == 0)
505 return;
506
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200507#ifndef VERBOSE_IRQ
508 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
509 return;
510#endif
511 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
512
513#define PIS(x) \
514 if (status & DSI_IRQ_##x) \
515 printk(#x " ");
516#ifdef VERBOSE_IRQ
517 PIS(VC0);
518 PIS(VC1);
519 PIS(VC2);
520 PIS(VC3);
521#endif
522 PIS(WAKEUP);
523 PIS(RESYNC);
524 PIS(PLL_LOCK);
525 PIS(PLL_UNLOCK);
526 PIS(PLL_RECALL);
527 PIS(COMPLEXIO_ERR);
528 PIS(HS_TX_TIMEOUT);
529 PIS(LP_RX_TIMEOUT);
530 PIS(TE_TRIGGER);
531 PIS(ACK_TRIGGER);
532 PIS(SYNC_LOST);
533 PIS(LDO_POWER_GOOD);
534 PIS(TA_TIMEOUT);
535#undef PIS
536
537 printk("\n");
538}
539
540static void print_irq_status_vc(int channel, u32 status)
541{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200542 if (status == 0)
543 return;
544
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200545#ifndef VERBOSE_IRQ
546 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
547 return;
548#endif
549 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
550
551#define PIS(x) \
552 if (status & DSI_VC_IRQ_##x) \
553 printk(#x " ");
554 PIS(CS);
555 PIS(ECC_CORR);
556#ifdef VERBOSE_IRQ
557 PIS(PACKET_SENT);
558#endif
559 PIS(FIFO_TX_OVF);
560 PIS(FIFO_RX_OVF);
561 PIS(BTA);
562 PIS(ECC_NO_CORR);
563 PIS(FIFO_TX_UDF);
564 PIS(PP_BUSY_CHANGE);
565#undef PIS
566 printk("\n");
567}
568
569static void print_irq_status_cio(u32 status)
570{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200571 if (status == 0)
572 return;
573
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200574 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
575
576#define PIS(x) \
577 if (status & DSI_CIO_IRQ_##x) \
578 printk(#x " ");
579 PIS(ERRSYNCESC1);
580 PIS(ERRSYNCESC2);
581 PIS(ERRSYNCESC3);
582 PIS(ERRESC1);
583 PIS(ERRESC2);
584 PIS(ERRESC3);
585 PIS(ERRCONTROL1);
586 PIS(ERRCONTROL2);
587 PIS(ERRCONTROL3);
588 PIS(STATEULPS1);
589 PIS(STATEULPS2);
590 PIS(STATEULPS3);
591 PIS(ERRCONTENTIONLP0_1);
592 PIS(ERRCONTENTIONLP1_1);
593 PIS(ERRCONTENTIONLP0_2);
594 PIS(ERRCONTENTIONLP1_2);
595 PIS(ERRCONTENTIONLP0_3);
596 PIS(ERRCONTENTIONLP1_3);
597 PIS(ULPSACTIVENOT_ALL0);
598 PIS(ULPSACTIVENOT_ALL1);
599#undef PIS
600
601 printk("\n");
602}
603
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200604#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530605static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
606 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200607{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530608 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200609 int i;
610
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530611 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200612
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530613 dsi->irq_stats.irq_count++;
614 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200615
616 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530617 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200618
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530619 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200620
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530621 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200622}
623#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530624#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200625#endif
626
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200627static int debug_irq;
628
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530629static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
630 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200631{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530632 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200633 int i;
634
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200635 if (irqstatus & DSI_IRQ_ERROR_MASK) {
636 DSSERR("DSI error, irqstatus %x\n", irqstatus);
637 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530638 spin_lock(&dsi->errors_lock);
639 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
640 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200641 } else if (debug_irq) {
642 print_irq_status(irqstatus);
643 }
644
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200645 for (i = 0; i < 4; ++i) {
646 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
647 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
648 i, vcstatus[i]);
649 print_irq_status_vc(i, vcstatus[i]);
650 } else if (debug_irq) {
651 print_irq_status_vc(i, vcstatus[i]);
652 }
653 }
654
655 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
656 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
657 print_irq_status_cio(ciostatus);
658 } else if (debug_irq) {
659 print_irq_status_cio(ciostatus);
660 }
661}
662
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200663static void dsi_call_isrs(struct dsi_isr_data *isr_array,
664 unsigned isr_array_size, u32 irqstatus)
665{
666 struct dsi_isr_data *isr_data;
667 int i;
668
669 for (i = 0; i < isr_array_size; i++) {
670 isr_data = &isr_array[i];
671 if (isr_data->isr && isr_data->mask & irqstatus)
672 isr_data->isr(isr_data->arg, irqstatus);
673 }
674}
675
676static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
677 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
678{
679 int i;
680
681 dsi_call_isrs(isr_tables->isr_table,
682 ARRAY_SIZE(isr_tables->isr_table),
683 irqstatus);
684
685 for (i = 0; i < 4; ++i) {
686 if (vcstatus[i] == 0)
687 continue;
688 dsi_call_isrs(isr_tables->isr_table_vc[i],
689 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
690 vcstatus[i]);
691 }
692
693 if (ciostatus != 0)
694 dsi_call_isrs(isr_tables->isr_table_cio,
695 ARRAY_SIZE(isr_tables->isr_table_cio),
696 ciostatus);
697}
698
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200699static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
700{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530701 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530702 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200703 u32 irqstatus, vcstatus[4], ciostatus;
704 int i;
705
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530706 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530707 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530708
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530709 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200710
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530711 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200712
713 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200714 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530715 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200716 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200717 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200718
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530719 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200720 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530721 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200722
723 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200724 if ((irqstatus & (1 << i)) == 0) {
725 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200726 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300727 }
728
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530729 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200730
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530731 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200732 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530733 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200734 }
735
736 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530737 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200738
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530739 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200740 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530741 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200742 } else {
743 ciostatus = 0;
744 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200745
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200746#ifdef DSI_CATCH_MISSING_TE
747 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530748 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200749#endif
750
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200751 /* make a copy and unlock, so that isrs can unregister
752 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530753 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
754 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200755
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530756 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200757
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530758 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200759
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530760 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200761
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530762 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200763
archit tanejaaffe3602011-02-23 08:41:03 +0000764 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200765}
766
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530767/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530768static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
769 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200770 unsigned isr_array_size, u32 default_mask,
771 const struct dsi_reg enable_reg,
772 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200773{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200774 struct dsi_isr_data *isr_data;
775 u32 mask;
776 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200777 int i;
778
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200779 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200780
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200781 for (i = 0; i < isr_array_size; i++) {
782 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200783
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200784 if (isr_data->isr == NULL)
785 continue;
786
787 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200788 }
789
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530790 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200791 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530792 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
793 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200794
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200795 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530796 dsi_read_reg(dsidev, enable_reg);
797 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200798}
799
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530800/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530801static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200802{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530803 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200804 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200805#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200806 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200807#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530808 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
809 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200810 DSI_IRQENABLE, DSI_IRQSTATUS);
811}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200812
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530813/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530814static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200815{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530816 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
817
818 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
819 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200820 DSI_VC_IRQ_ERROR_MASK,
821 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
822}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200823
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530824/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530825static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200826{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530827 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
828
829 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
830 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200831 DSI_CIO_IRQ_ERROR_MASK,
832 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
833}
834
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530835static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200836{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530837 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200838 unsigned long flags;
839 int vc;
840
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530841 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200842
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530843 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200844
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530845 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200846 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530847 _omap_dsi_set_irqs_vc(dsidev, vc);
848 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200849
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530850 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200851}
852
853static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
854 struct dsi_isr_data *isr_array, unsigned isr_array_size)
855{
856 struct dsi_isr_data *isr_data;
857 int free_idx;
858 int i;
859
860 BUG_ON(isr == NULL);
861
862 /* check for duplicate entry and find a free slot */
863 free_idx = -1;
864 for (i = 0; i < isr_array_size; i++) {
865 isr_data = &isr_array[i];
866
867 if (isr_data->isr == isr && isr_data->arg == arg &&
868 isr_data->mask == mask) {
869 return -EINVAL;
870 }
871
872 if (isr_data->isr == NULL && free_idx == -1)
873 free_idx = i;
874 }
875
876 if (free_idx == -1)
877 return -EBUSY;
878
879 isr_data = &isr_array[free_idx];
880 isr_data->isr = isr;
881 isr_data->arg = arg;
882 isr_data->mask = mask;
883
884 return 0;
885}
886
887static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
888 struct dsi_isr_data *isr_array, unsigned isr_array_size)
889{
890 struct dsi_isr_data *isr_data;
891 int i;
892
893 for (i = 0; i < isr_array_size; i++) {
894 isr_data = &isr_array[i];
895 if (isr_data->isr != isr || isr_data->arg != arg ||
896 isr_data->mask != mask)
897 continue;
898
899 isr_data->isr = NULL;
900 isr_data->arg = NULL;
901 isr_data->mask = 0;
902
903 return 0;
904 }
905
906 return -EINVAL;
907}
908
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530909static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
910 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200911{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530912 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200913 unsigned long flags;
914 int r;
915
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530916 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200917
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530918 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
919 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200920
921 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530922 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200923
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530924 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200925
926 return r;
927}
928
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530929static int dsi_unregister_isr(struct platform_device *dsidev,
930 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200931{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530932 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200933 unsigned long flags;
934 int r;
935
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530936 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200937
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530938 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
939 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200940
941 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530942 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200943
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530944 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200945
946 return r;
947}
948
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530949static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
950 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530952 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200953 unsigned long flags;
954 int r;
955
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530956 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200957
958 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530959 dsi->isr_tables.isr_table_vc[channel],
960 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200961
962 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530963 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200964
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530965 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200966
967 return r;
968}
969
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530970static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
971 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200972{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530973 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200974 unsigned long flags;
975 int r;
976
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530977 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200978
979 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530980 dsi->isr_tables.isr_table_vc[channel],
981 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200982
983 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530984 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200985
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530986 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200987
988 return r;
989}
990
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530991static int dsi_register_isr_cio(struct platform_device *dsidev,
992 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200993{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530994 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200995 unsigned long flags;
996 int r;
997
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530998 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200999
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301000 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1001 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001002
1003 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301004 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301006 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001007
1008 return r;
1009}
1010
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301011static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1012 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301014 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001015 unsigned long flags;
1016 int r;
1017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301020 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1021 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001022
1023 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301024 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301026 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001027
1028 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001029}
1030
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301031static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001032{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301033 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001034 unsigned long flags;
1035 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301036 spin_lock_irqsave(&dsi->errors_lock, flags);
1037 e = dsi->errors;
1038 dsi->errors = 0;
1039 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001040 return e;
1041}
1042
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001043int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001044{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001045 int r;
1046 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1047
1048 DSSDBG("dsi_runtime_get\n");
1049
1050 r = pm_runtime_get_sync(&dsi->pdev->dev);
1051 WARN_ON(r < 0);
1052 return r < 0 ? r : 0;
1053}
1054
1055void dsi_runtime_put(struct platform_device *dsidev)
1056{
1057 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1058 int r;
1059
1060 DSSDBG("dsi_runtime_put\n");
1061
1062 r = pm_runtime_put(&dsi->pdev->dev);
1063 WARN_ON(r < 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001064}
1065
1066/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301067static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1068 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001069{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301070 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1071
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001072 if (enable)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001073 clk_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001074 else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001075 clk_disable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001076
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301077 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301078 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001079 DSSERR("cannot lock PLL when enabling clocks\n");
1080 }
1081}
1082
1083#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301084static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001085{
1086 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001087 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001088
1089 if (!dss_debug)
1090 return;
1091
1092 /* A dummy read using the SCP interface to any DSIPHY register is
1093 * required after DSIPHY reset to complete the reset of the DSI complex
1094 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301095 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001096
1097 printk(KERN_DEBUG "DSI resets: ");
1098
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301099 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001100 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1101
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301102 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001103 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1104
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001105 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1106 b0 = 28;
1107 b1 = 27;
1108 b2 = 26;
1109 } else {
1110 b0 = 24;
1111 b1 = 25;
1112 b2 = 26;
1113 }
1114
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301115 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001116 printk("PHY (%x%x%x, %d, %d, %d)\n",
1117 FLD_GET(l, b0, b0),
1118 FLD_GET(l, b1, b1),
1119 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001120 FLD_GET(l, 29, 29),
1121 FLD_GET(l, 30, 30),
1122 FLD_GET(l, 31, 31));
1123}
1124#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301125#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001126#endif
1127
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301128static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001129{
1130 DSSDBG("dsi_if_enable(%d)\n", enable);
1131
1132 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301133 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001134
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301135 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001136 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1137 return -EIO;
1138 }
1139
1140 return 0;
1141}
1142
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301143unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001144{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301145 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1146
1147 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001148}
1149
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301150static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001151{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301152 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1153
1154 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001155}
1156
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301157static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001158{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301159 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1160
1161 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001162}
1163
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301164static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001165{
1166 unsigned long r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301167 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001168 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001169
Archit Taneja5a8b5722011-05-12 17:26:29 +05301170 if (dss_get_dsi_clk_source(dsi_module) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301171 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001172 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001173 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301174 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301175 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001176 }
1177
1178 return r;
1179}
1180
1181static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1182{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301183 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301184 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001185 unsigned long dsi_fclk;
1186 unsigned lp_clk_div;
1187 unsigned long lp_clk;
1188
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001189 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001190
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301191 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001192 return -EINVAL;
1193
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301194 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001195
1196 lp_clk = dsi_fclk / 2 / lp_clk_div;
1197
1198 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301199 dsi->current_cinfo.lp_clk = lp_clk;
1200 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001201
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301202 /* LP_CLK_DIVISOR */
1203 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001204
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301205 /* LP_RX_SYNCHRO_ENABLE */
1206 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001207
1208 return 0;
1209}
1210
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301211static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001212{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301213 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1214
1215 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301216 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001217}
1218
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301219static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001220{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301221 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1222
1223 WARN_ON(dsi->scp_clk_refcount == 0);
1224 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301225 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001226}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001227
1228enum dsi_pll_power_state {
1229 DSI_PLL_POWER_OFF = 0x0,
1230 DSI_PLL_POWER_ON_HSCLK = 0x1,
1231 DSI_PLL_POWER_ON_ALL = 0x2,
1232 DSI_PLL_POWER_ON_DIV = 0x3,
1233};
1234
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301235static int dsi_pll_power(struct platform_device *dsidev,
1236 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001237{
1238 int t = 0;
1239
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001240 /* DSI-PLL power command 0x3 is not working */
1241 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1242 state == DSI_PLL_POWER_ON_DIV)
1243 state = DSI_PLL_POWER_ON_ALL;
1244
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301245 /* PLL_PWR_CMD */
1246 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001247
1248 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301249 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001250 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001251 DSSERR("Failed to set DSI PLL power mode to %d\n",
1252 state);
1253 return -ENODEV;
1254 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001255 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001256 }
1257
1258 return 0;
1259}
1260
1261/* calculate clock rates using dividers in cinfo */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001262static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
1263 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001264{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301265 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
1266 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1267
1268 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001269 return -EINVAL;
1270
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301271 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001272 return -EINVAL;
1273
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301274 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001275 return -EINVAL;
1276
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301277 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001278 return -EINVAL;
1279
Archit Taneja1bb47832011-02-24 14:17:30 +05301280 if (cinfo->use_sys_clk) {
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001281 cinfo->clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001282 /* XXX it is unclear if highfreq should be used
Archit Taneja1bb47832011-02-24 14:17:30 +05301283 * with DSS_SYS_CLK source also */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001284 cinfo->highfreq = 0;
1285 } else {
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001286 cinfo->clkin = dispc_pclk_rate(dssdev->manager->id);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001287
1288 if (cinfo->clkin < 32000000)
1289 cinfo->highfreq = 0;
1290 else
1291 cinfo->highfreq = 1;
1292 }
1293
1294 cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
1295
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301296 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001297 return -EINVAL;
1298
1299 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1300
1301 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1302 return -EINVAL;
1303
Archit Taneja1bb47832011-02-24 14:17:30 +05301304 if (cinfo->regm_dispc > 0)
1305 cinfo->dsi_pll_hsdiv_dispc_clk =
1306 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001307 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301308 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001309
Archit Taneja1bb47832011-02-24 14:17:30 +05301310 if (cinfo->regm_dsi > 0)
1311 cinfo->dsi_pll_hsdiv_dsi_clk =
1312 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001313 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301314 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001315
1316 return 0;
1317}
1318
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301319int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
1320 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321 struct dispc_clock_info *dispc_cinfo)
1322{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301323 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001324 struct dsi_clock_info cur, best;
1325 struct dispc_clock_info best_dispc;
1326 int min_fck_per_pck;
1327 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301328 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001329
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001330 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001331
Taneja, Archit31ef8232011-03-14 23:28:22 -05001332 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301333
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301334 if (req_pck == dsi->cache_req_pck &&
1335 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001336 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301337 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301338 dispc_find_clk_divs(is_tft, req_pck,
1339 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001340 return 0;
1341 }
1342
1343 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1344
1345 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301346 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001347 DSSERR("Requested pixel clock not possible with the current "
1348 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1349 "the constraint off.\n");
1350 min_fck_per_pck = 0;
1351 }
1352
1353 DSSDBG("dsi_pll_calc\n");
1354
1355retry:
1356 memset(&best, 0, sizeof(best));
1357 memset(&best_dispc, 0, sizeof(best_dispc));
1358
1359 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301360 cur.clkin = dss_sys_clk;
1361 cur.use_sys_clk = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001362 cur.highfreq = 0;
1363
1364 /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
1365 /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
1366 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301367 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001368 if (cur.highfreq == 0)
1369 cur.fint = cur.clkin / cur.regn;
1370 else
1371 cur.fint = cur.clkin / (2 * cur.regn);
1372
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301373 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001374 continue;
1375
1376 /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301377 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001378 unsigned long a, b;
1379
1380 a = 2 * cur.regm * (cur.clkin/1000);
1381 b = cur.regn * (cur.highfreq + 1);
1382 cur.clkin4ddr = a / b * 1000;
1383
1384 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1385 break;
1386
Archit Taneja1bb47832011-02-24 14:17:30 +05301387 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1388 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301389 for (cur.regm_dispc = 1; cur.regm_dispc <
1390 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001391 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301392 cur.dsi_pll_hsdiv_dispc_clk =
1393 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001394
1395 /* this will narrow down the search a bit,
1396 * but still give pixclocks below what was
1397 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301398 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001399 break;
1400
Archit Taneja1bb47832011-02-24 14:17:30 +05301401 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001402 continue;
1403
1404 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301405 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001406 req_pck * min_fck_per_pck)
1407 continue;
1408
1409 match = 1;
1410
1411 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301412 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001413 &cur_dispc);
1414
1415 if (abs(cur_dispc.pck - req_pck) <
1416 abs(best_dispc.pck - req_pck)) {
1417 best = cur;
1418 best_dispc = cur_dispc;
1419
1420 if (cur_dispc.pck == req_pck)
1421 goto found;
1422 }
1423 }
1424 }
1425 }
1426found:
1427 if (!match) {
1428 if (min_fck_per_pck) {
1429 DSSERR("Could not find suitable clock settings.\n"
1430 "Turning FCK/PCK constraint off and"
1431 "trying again.\n");
1432 min_fck_per_pck = 0;
1433 goto retry;
1434 }
1435
1436 DSSERR("Could not find suitable clock settings.\n");
1437
1438 return -EINVAL;
1439 }
1440
Archit Taneja1bb47832011-02-24 14:17:30 +05301441 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1442 best.regm_dsi = 0;
1443 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001444
1445 if (dsi_cinfo)
1446 *dsi_cinfo = best;
1447 if (dispc_cinfo)
1448 *dispc_cinfo = best_dispc;
1449
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301450 dsi->cache_req_pck = req_pck;
1451 dsi->cache_clk_freq = 0;
1452 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001453
1454 return 0;
1455}
1456
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301457int dsi_pll_set_clock_div(struct platform_device *dsidev,
1458 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001459{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301460 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001461 int r = 0;
1462 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001463 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001464 u8 regn_start, regn_end, regm_start, regm_end;
1465 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001466
1467 DSSDBGF();
1468
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301469 dsi->current_cinfo.use_sys_clk = cinfo->use_sys_clk;
1470 dsi->current_cinfo.highfreq = cinfo->highfreq;
Tomi Valkeinenb2765092011-04-07 15:28:47 +03001471
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301472 dsi->current_cinfo.fint = cinfo->fint;
1473 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1474 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301475 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301476 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301477 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001478
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301479 dsi->current_cinfo.regn = cinfo->regn;
1480 dsi->current_cinfo.regm = cinfo->regm;
1481 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1482 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001483
1484 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1485
1486 DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
Archit Taneja1bb47832011-02-24 14:17:30 +05301487 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001488 cinfo->clkin,
1489 cinfo->highfreq);
1490
1491 /* DSIPHY == CLKIN4DDR */
1492 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
1493 cinfo->regm,
1494 cinfo->regn,
1495 cinfo->clkin,
1496 cinfo->highfreq + 1,
1497 cinfo->clkin4ddr);
1498
1499 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1500 cinfo->clkin4ddr / 1000 / 1000 / 2);
1501
1502 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1503
Archit Taneja1bb47832011-02-24 14:17:30 +05301504 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301505 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1506 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301507 cinfo->dsi_pll_hsdiv_dispc_clk);
1508 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301509 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1510 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301511 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001512
Taneja, Archit49641112011-03-14 23:28:23 -05001513 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1514 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1515 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1516 &regm_dispc_end);
1517 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1518 &regm_dsi_end);
1519
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301520 /* DSI_PLL_AUTOMODE = manual */
1521 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001522
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301523 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001524 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001525 /* DSI_PLL_REGN */
1526 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1527 /* DSI_PLL_REGM */
1528 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1529 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301530 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001531 regm_dispc_start, regm_dispc_end);
1532 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301533 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001534 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301535 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001536
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301537 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001538
1539 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1540 f = cinfo->fint < 1000000 ? 0x3 :
1541 cinfo->fint < 1250000 ? 0x4 :
1542 cinfo->fint < 1500000 ? 0x5 :
1543 cinfo->fint < 1750000 ? 0x6 :
1544 0x7;
1545 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001546
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301547 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001548
1549 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1550 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Archit Taneja1bb47832011-02-24 14:17:30 +05301551 l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001552 11, 11); /* DSI_PLL_CLKSEL */
1553 l = FLD_MOD(l, cinfo->highfreq,
1554 12, 12); /* DSI_PLL_HIGHFREQ */
1555 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1556 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1557 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301558 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001559
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301560 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001561
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301562 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001563 DSSERR("dsi pll go bit not going down.\n");
1564 r = -EIO;
1565 goto err;
1566 }
1567
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301568 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001569 DSSERR("cannot lock PLL\n");
1570 r = -EIO;
1571 goto err;
1572 }
1573
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301574 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001575
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301576 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001577 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1578 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1579 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1580 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1581 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1582 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1583 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1584 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1585 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1586 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1587 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1588 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1589 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1590 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301591 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001592
1593 DSSDBG("PLL config done\n");
1594err:
1595 return r;
1596}
1597
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301598int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1599 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001600{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301601 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001602 int r = 0;
1603 enum dsi_pll_power_state pwstate;
1604
1605 DSSDBG("PLL init\n");
1606
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301607 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001608 struct regulator *vdds_dsi;
1609
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301610 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001611
1612 if (IS_ERR(vdds_dsi)) {
1613 DSSERR("can't get VDDS_DSI regulator\n");
1614 return PTR_ERR(vdds_dsi);
1615 }
1616
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301617 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001618 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001619
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301620 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001621 /*
1622 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1623 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301624 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001625
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301626 if (!dsi->vdds_dsi_enabled) {
1627 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001628 if (r)
1629 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301630 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001631 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001632
1633 /* XXX PLL does not come out of reset without this... */
1634 dispc_pck_free_enable(1);
1635
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301636 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001637 DSSERR("PLL not coming out of reset.\n");
1638 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001639 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001640 goto err1;
1641 }
1642
1643 /* XXX ... but if left on, we get problems when planes do not
1644 * fill the whole display. No idea about this */
1645 dispc_pck_free_enable(0);
1646
1647 if (enable_hsclk && enable_hsdiv)
1648 pwstate = DSI_PLL_POWER_ON_ALL;
1649 else if (enable_hsclk)
1650 pwstate = DSI_PLL_POWER_ON_HSCLK;
1651 else if (enable_hsdiv)
1652 pwstate = DSI_PLL_POWER_ON_DIV;
1653 else
1654 pwstate = DSI_PLL_POWER_OFF;
1655
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301656 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001657
1658 if (r)
1659 goto err1;
1660
1661 DSSDBG("PLL init done\n");
1662
1663 return 0;
1664err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301665 if (dsi->vdds_dsi_enabled) {
1666 regulator_disable(dsi->vdds_dsi_reg);
1667 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001668 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001669err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301670 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301671 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001672 return r;
1673}
1674
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301675void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001676{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301677 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1678
1679 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301680 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001681 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301682 WARN_ON(!dsi->vdds_dsi_enabled);
1683 regulator_disable(dsi->vdds_dsi_reg);
1684 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001685 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001686
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301687 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301688 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001689
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001690 DSSDBG("PLL uninit done\n");
1691}
1692
Archit Taneja5a8b5722011-05-12 17:26:29 +05301693static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1694 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001695{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301696 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1697 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301698 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301699 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Taneja067a57e2011-03-02 11:57:25 +05301700
1701 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301702 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001703
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001704 if (dsi_runtime_get(dsidev))
1705 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001706
Archit Taneja5a8b5722011-05-12 17:26:29 +05301707 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001708
1709 seq_printf(s, "dsi pll source = %s\n",
Tomi Valkeinena9a65002011-04-04 10:02:53 +03001710 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001711
1712 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1713
1714 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1715 cinfo->clkin4ddr, cinfo->regm);
1716
Archit Taneja1bb47832011-02-24 14:17:30 +05301717 seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301718 dss_get_generic_clk_source_name(dispc_clk_src),
1719 dss_feat_get_clk_source_name(dispc_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301720 cinfo->dsi_pll_hsdiv_dispc_clk,
1721 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301722 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001723 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001724
Archit Taneja1bb47832011-02-24 14:17:30 +05301725 seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301726 dss_get_generic_clk_source_name(dsi_clk_src),
1727 dss_feat_get_clk_source_name(dsi_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301728 cinfo->dsi_pll_hsdiv_dsi_clk,
1729 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301730 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001731 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001732
Archit Taneja5a8b5722011-05-12 17:26:29 +05301733 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001734
Archit Taneja067a57e2011-03-02 11:57:25 +05301735 seq_printf(s, "dsi fclk source = %s (%s)\n",
1736 dss_get_generic_clk_source_name(dsi_clk_src),
1737 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001738
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301739 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001740
1741 seq_printf(s, "DDR_CLK\t\t%lu\n",
1742 cinfo->clkin4ddr / 4);
1743
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301744 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001745
1746 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1747
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001748 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001749}
1750
Archit Taneja5a8b5722011-05-12 17:26:29 +05301751void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001752{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301753 struct platform_device *dsidev;
1754 int i;
1755
1756 for (i = 0; i < MAX_NUM_DSI; i++) {
1757 dsidev = dsi_get_dsidev_from_id(i);
1758 if (dsidev)
1759 dsi_dump_dsidev_clocks(dsidev, s);
1760 }
1761}
1762
1763#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1764static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1765 struct seq_file *s)
1766{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301767 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001768 unsigned long flags;
1769 struct dsi_irq_stats stats;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301770 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001771
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301772 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001773
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301774 stats = dsi->irq_stats;
1775 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1776 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001777
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301778 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001779
1780 seq_printf(s, "period %u ms\n",
1781 jiffies_to_msecs(jiffies - stats.last_reset));
1782
1783 seq_printf(s, "irqs %d\n", stats.irq_count);
1784#define PIS(x) \
1785 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1786
Archit Taneja5a8b5722011-05-12 17:26:29 +05301787 seq_printf(s, "-- DSI%d interrupts --\n", dsi_module + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001788 PIS(VC0);
1789 PIS(VC1);
1790 PIS(VC2);
1791 PIS(VC3);
1792 PIS(WAKEUP);
1793 PIS(RESYNC);
1794 PIS(PLL_LOCK);
1795 PIS(PLL_UNLOCK);
1796 PIS(PLL_RECALL);
1797 PIS(COMPLEXIO_ERR);
1798 PIS(HS_TX_TIMEOUT);
1799 PIS(LP_RX_TIMEOUT);
1800 PIS(TE_TRIGGER);
1801 PIS(ACK_TRIGGER);
1802 PIS(SYNC_LOST);
1803 PIS(LDO_POWER_GOOD);
1804 PIS(TA_TIMEOUT);
1805#undef PIS
1806
1807#define PIS(x) \
1808 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1809 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1810 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1811 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1812 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1813
1814 seq_printf(s, "-- VC interrupts --\n");
1815 PIS(CS);
1816 PIS(ECC_CORR);
1817 PIS(PACKET_SENT);
1818 PIS(FIFO_TX_OVF);
1819 PIS(FIFO_RX_OVF);
1820 PIS(BTA);
1821 PIS(ECC_NO_CORR);
1822 PIS(FIFO_TX_UDF);
1823 PIS(PP_BUSY_CHANGE);
1824#undef PIS
1825
1826#define PIS(x) \
1827 seq_printf(s, "%-20s %10d\n", #x, \
1828 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1829
1830 seq_printf(s, "-- CIO interrupts --\n");
1831 PIS(ERRSYNCESC1);
1832 PIS(ERRSYNCESC2);
1833 PIS(ERRSYNCESC3);
1834 PIS(ERRESC1);
1835 PIS(ERRESC2);
1836 PIS(ERRESC3);
1837 PIS(ERRCONTROL1);
1838 PIS(ERRCONTROL2);
1839 PIS(ERRCONTROL3);
1840 PIS(STATEULPS1);
1841 PIS(STATEULPS2);
1842 PIS(STATEULPS3);
1843 PIS(ERRCONTENTIONLP0_1);
1844 PIS(ERRCONTENTIONLP1_1);
1845 PIS(ERRCONTENTIONLP0_2);
1846 PIS(ERRCONTENTIONLP1_2);
1847 PIS(ERRCONTENTIONLP0_3);
1848 PIS(ERRCONTENTIONLP1_3);
1849 PIS(ULPSACTIVENOT_ALL0);
1850 PIS(ULPSACTIVENOT_ALL1);
1851#undef PIS
1852}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001853
Archit Taneja5a8b5722011-05-12 17:26:29 +05301854static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001855{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301856 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1857
Archit Taneja5a8b5722011-05-12 17:26:29 +05301858 dsi_dump_dsidev_irqs(dsidev, s);
1859}
1860
1861static void dsi2_dump_irqs(struct seq_file *s)
1862{
1863 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1864
1865 dsi_dump_dsidev_irqs(dsidev, s);
1866}
1867
1868void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
1869 const struct file_operations *debug_fops)
1870{
1871 struct platform_device *dsidev;
1872
1873 dsidev = dsi_get_dsidev_from_id(0);
1874 if (dsidev)
1875 debugfs_create_file("dsi1_irqs", S_IRUGO, debugfs_dir,
1876 &dsi1_dump_irqs, debug_fops);
1877
1878 dsidev = dsi_get_dsidev_from_id(1);
1879 if (dsidev)
1880 debugfs_create_file("dsi2_irqs", S_IRUGO, debugfs_dir,
1881 &dsi2_dump_irqs, debug_fops);
1882}
1883#endif
1884
1885static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1886 struct seq_file *s)
1887{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301888#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001889
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001890 if (dsi_runtime_get(dsidev))
1891 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301892 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001893
1894 DUMPREG(DSI_REVISION);
1895 DUMPREG(DSI_SYSCONFIG);
1896 DUMPREG(DSI_SYSSTATUS);
1897 DUMPREG(DSI_IRQSTATUS);
1898 DUMPREG(DSI_IRQENABLE);
1899 DUMPREG(DSI_CTRL);
1900 DUMPREG(DSI_COMPLEXIO_CFG1);
1901 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1902 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1903 DUMPREG(DSI_CLK_CTRL);
1904 DUMPREG(DSI_TIMING1);
1905 DUMPREG(DSI_TIMING2);
1906 DUMPREG(DSI_VM_TIMING1);
1907 DUMPREG(DSI_VM_TIMING2);
1908 DUMPREG(DSI_VM_TIMING3);
1909 DUMPREG(DSI_CLK_TIMING);
1910 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1911 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1912 DUMPREG(DSI_COMPLEXIO_CFG2);
1913 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1914 DUMPREG(DSI_VM_TIMING4);
1915 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1916 DUMPREG(DSI_VM_TIMING5);
1917 DUMPREG(DSI_VM_TIMING6);
1918 DUMPREG(DSI_VM_TIMING7);
1919 DUMPREG(DSI_STOPCLK_TIMING);
1920
1921 DUMPREG(DSI_VC_CTRL(0));
1922 DUMPREG(DSI_VC_TE(0));
1923 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1924 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1925 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1926 DUMPREG(DSI_VC_IRQSTATUS(0));
1927 DUMPREG(DSI_VC_IRQENABLE(0));
1928
1929 DUMPREG(DSI_VC_CTRL(1));
1930 DUMPREG(DSI_VC_TE(1));
1931 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1932 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1933 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1934 DUMPREG(DSI_VC_IRQSTATUS(1));
1935 DUMPREG(DSI_VC_IRQENABLE(1));
1936
1937 DUMPREG(DSI_VC_CTRL(2));
1938 DUMPREG(DSI_VC_TE(2));
1939 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1940 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1941 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1942 DUMPREG(DSI_VC_IRQSTATUS(2));
1943 DUMPREG(DSI_VC_IRQENABLE(2));
1944
1945 DUMPREG(DSI_VC_CTRL(3));
1946 DUMPREG(DSI_VC_TE(3));
1947 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1948 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1949 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1950 DUMPREG(DSI_VC_IRQSTATUS(3));
1951 DUMPREG(DSI_VC_IRQENABLE(3));
1952
1953 DUMPREG(DSI_DSIPHY_CFG0);
1954 DUMPREG(DSI_DSIPHY_CFG1);
1955 DUMPREG(DSI_DSIPHY_CFG2);
1956 DUMPREG(DSI_DSIPHY_CFG5);
1957
1958 DUMPREG(DSI_PLL_CONTROL);
1959 DUMPREG(DSI_PLL_STATUS);
1960 DUMPREG(DSI_PLL_GO);
1961 DUMPREG(DSI_PLL_CONFIGURATION1);
1962 DUMPREG(DSI_PLL_CONFIGURATION2);
1963
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301964 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001965 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001966#undef DUMPREG
1967}
1968
Archit Taneja5a8b5722011-05-12 17:26:29 +05301969static void dsi1_dump_regs(struct seq_file *s)
1970{
1971 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1972
1973 dsi_dump_dsidev_regs(dsidev, s);
1974}
1975
1976static void dsi2_dump_regs(struct seq_file *s)
1977{
1978 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1979
1980 dsi_dump_dsidev_regs(dsidev, s);
1981}
1982
1983void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
1984 const struct file_operations *debug_fops)
1985{
1986 struct platform_device *dsidev;
1987
1988 dsidev = dsi_get_dsidev_from_id(0);
1989 if (dsidev)
1990 debugfs_create_file("dsi1_regs", S_IRUGO, debugfs_dir,
1991 &dsi1_dump_regs, debug_fops);
1992
1993 dsidev = dsi_get_dsidev_from_id(1);
1994 if (dsidev)
1995 debugfs_create_file("dsi2_regs", S_IRUGO, debugfs_dir,
1996 &dsi2_dump_regs, debug_fops);
1997}
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001998enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001999 DSI_COMPLEXIO_POWER_OFF = 0x0,
2000 DSI_COMPLEXIO_POWER_ON = 0x1,
2001 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2002};
2003
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302004static int dsi_cio_power(struct platform_device *dsidev,
2005 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002006{
2007 int t = 0;
2008
2009 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302010 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002011
2012 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302013 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2014 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002015 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002016 DSSERR("failed to set complexio power state to "
2017 "%d\n", state);
2018 return -ENODEV;
2019 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002020 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002021 }
2022
2023 return 0;
2024}
2025
Archit Taneja75d72472011-05-16 15:17:08 +05302026/* Number of data lanes present on DSI interface */
2027static inline int dsi_get_num_data_lanes(struct platform_device *dsidev)
2028{
2029 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
2030 * of data lanes as 2 by default */
2031 if (dss_has_feature(FEAT_DSI_GNQ))
2032 return REG_GET(dsidev, DSI_GNQ, 11, 9); /* NB_DATA_LANES */
2033 else
2034 return 2;
2035}
2036
2037/* Number of data lanes used by the dss device */
2038static inline int dsi_get_num_data_lanes_dssdev(struct omap_dss_device *dssdev)
2039{
2040 int num_data_lanes = 0;
2041
2042 if (dssdev->phy.dsi.data1_lane != 0)
2043 num_data_lanes++;
2044 if (dssdev->phy.dsi.data2_lane != 0)
2045 num_data_lanes++;
2046 if (dssdev->phy.dsi.data3_lane != 0)
2047 num_data_lanes++;
2048 if (dssdev->phy.dsi.data4_lane != 0)
2049 num_data_lanes++;
2050
2051 return num_data_lanes;
2052}
2053
Archit Taneja0c656222011-05-16 15:17:09 +05302054static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2055{
2056 int val;
2057
2058 /* line buffer on OMAP3 is 1024 x 24bits */
2059 /* XXX: for some reason using full buffer size causes
2060 * considerable TX slowdown with update sizes that fill the
2061 * whole buffer */
2062 if (!dss_has_feature(FEAT_DSI_GNQ))
2063 return 1023 * 3;
2064
2065 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2066
2067 switch (val) {
2068 case 1:
2069 return 512 * 3; /* 512x24 bits */
2070 case 2:
2071 return 682 * 3; /* 682x24 bits */
2072 case 3:
2073 return 853 * 3; /* 853x24 bits */
2074 case 4:
2075 return 1024 * 3; /* 1024x24 bits */
2076 case 5:
2077 return 1194 * 3; /* 1194x24 bits */
2078 case 6:
2079 return 1365 * 3; /* 1365x24 bits */
2080 default:
2081 BUG();
2082 }
2083}
2084
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002085static void dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002086{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302087 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002088 u32 r;
Archit Taneja75d72472011-05-16 15:17:08 +05302089 int num_data_lanes_dssdev = dsi_get_num_data_lanes_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002090
2091 int clk_lane = dssdev->phy.dsi.clk_lane;
2092 int data1_lane = dssdev->phy.dsi.data1_lane;
2093 int data2_lane = dssdev->phy.dsi.data2_lane;
2094 int clk_pol = dssdev->phy.dsi.clk_pol;
2095 int data1_pol = dssdev->phy.dsi.data1_pol;
2096 int data2_pol = dssdev->phy.dsi.data2_pol;
2097
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302098 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002099 r = FLD_MOD(r, clk_lane, 2, 0);
2100 r = FLD_MOD(r, clk_pol, 3, 3);
2101 r = FLD_MOD(r, data1_lane, 6, 4);
2102 r = FLD_MOD(r, data1_pol, 7, 7);
2103 r = FLD_MOD(r, data2_lane, 10, 8);
2104 r = FLD_MOD(r, data2_pol, 11, 11);
Archit Taneja75d72472011-05-16 15:17:08 +05302105 if (num_data_lanes_dssdev > 2) {
2106 int data3_lane = dssdev->phy.dsi.data3_lane;
2107 int data3_pol = dssdev->phy.dsi.data3_pol;
2108
2109 r = FLD_MOD(r, data3_lane, 14, 12);
2110 r = FLD_MOD(r, data3_pol, 15, 15);
2111 }
2112 if (num_data_lanes_dssdev > 3) {
2113 int data4_lane = dssdev->phy.dsi.data4_lane;
2114 int data4_pol = dssdev->phy.dsi.data4_pol;
2115
2116 r = FLD_MOD(r, data4_lane, 18, 16);
2117 r = FLD_MOD(r, data4_pol, 19, 19);
2118 }
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302119 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002120
2121 /* The configuration of the DSI complex I/O (number of data lanes,
2122 position, differential order) should not be changed while
2123 DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for
2124 the hardware to take into account a new configuration of the complex
2125 I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to
2126 follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1,
2127 then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set
2128 DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the
2129 DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the
2130 DSI complex I/O configuration is unknown. */
2131
2132 /*
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302133 REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0);
2134 REG_FLD_MOD(dsidev, DSI_CTRL, 0, 0, 0);
2135 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20);
2136 REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002137 */
2138}
2139
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302140static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002141{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302142 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2143
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002144 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302145 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002146 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2147}
2148
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302149static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002150{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302151 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2152
2153 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002154 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2155}
2156
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302157static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002158{
2159 u32 r;
2160 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2161 u32 tlpx_half, tclk_trail, tclk_zero;
2162 u32 tclk_prepare;
2163
2164 /* calculate timings */
2165
2166 /* 1 * DDR_CLK = 2 * UI */
2167
2168 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302169 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002170
2171 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302172 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002173
2174 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302175 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002176
2177 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302178 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002179
2180 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302181 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002182
2183 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302184 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002185
2186 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302187 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002188
2189 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302190 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002191
2192 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302193 ths_prepare, ddr2ns(dsidev, ths_prepare),
2194 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002195 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302196 ths_trail, ddr2ns(dsidev, ths_trail),
2197 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002198
2199 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2200 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302201 tlpx_half, ddr2ns(dsidev, tlpx_half),
2202 tclk_trail, ddr2ns(dsidev, tclk_trail),
2203 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002204 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302205 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002206
2207 /* program timings */
2208
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302209 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002210 r = FLD_MOD(r, ths_prepare, 31, 24);
2211 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2212 r = FLD_MOD(r, ths_trail, 15, 8);
2213 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302214 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002215
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302216 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002217 r = FLD_MOD(r, tlpx_half, 22, 16);
2218 r = FLD_MOD(r, tclk_trail, 15, 8);
2219 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302220 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002221
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302222 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002223 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302224 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002225}
2226
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002227static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002228 enum dsi_lane lanes)
2229{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302230 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302231 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002232 int clk_lane = dssdev->phy.dsi.clk_lane;
2233 int data1_lane = dssdev->phy.dsi.data1_lane;
2234 int data2_lane = dssdev->phy.dsi.data2_lane;
Archit Taneja75d72472011-05-16 15:17:08 +05302235 int data3_lane = dssdev->phy.dsi.data3_lane;
2236 int data4_lane = dssdev->phy.dsi.data4_lane;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002237 int clk_pol = dssdev->phy.dsi.clk_pol;
2238 int data1_pol = dssdev->phy.dsi.data1_pol;
2239 int data2_pol = dssdev->phy.dsi.data2_pol;
Archit Taneja75d72472011-05-16 15:17:08 +05302240 int data3_pol = dssdev->phy.dsi.data3_pol;
2241 int data4_pol = dssdev->phy.dsi.data4_pol;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002242
2243 u32 l = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302244 u8 lptxscp_start = dsi->num_data_lanes == 2 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002245
2246 if (lanes & DSI_CLK_P)
2247 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1));
2248 if (lanes & DSI_CLK_N)
2249 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0));
2250
2251 if (lanes & DSI_DATA1_P)
2252 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1));
2253 if (lanes & DSI_DATA1_N)
2254 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0));
2255
2256 if (lanes & DSI_DATA2_P)
2257 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1));
2258 if (lanes & DSI_DATA2_N)
2259 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0));
2260
Archit Taneja75d72472011-05-16 15:17:08 +05302261 if (lanes & DSI_DATA3_P)
2262 l |= 1 << ((data3_lane - 1) * 2 + (data3_pol ? 0 : 1));
2263 if (lanes & DSI_DATA3_N)
2264 l |= 1 << ((data3_lane - 1) * 2 + (data3_pol ? 1 : 0));
2265
2266 if (lanes & DSI_DATA4_P)
2267 l |= 1 << ((data4_lane - 1) * 2 + (data4_pol ? 0 : 1));
2268 if (lanes & DSI_DATA4_N)
2269 l |= 1 << ((data4_lane - 1) * 2 + (data4_pol ? 1 : 0));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002270 /*
2271 * Bits in REGLPTXSCPDAT4TO0DXDY:
2272 * 17: DY0 18: DX0
2273 * 19: DY1 20: DX1
2274 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302275 * 23: DY3 24: DX3
2276 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002277 */
2278
2279 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302280
2281 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302282 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002283
2284 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302285
2286 /* ENLPTXSCPDAT */
2287 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002288}
2289
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302290static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002291{
2292 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302293 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002294 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302295 /* REGLPTXSCPDAT4TO0DXDY */
2296 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002297}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002298
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002299static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2300{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302301 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002302 int t;
2303 int bits[3];
2304 bool in_use[3];
2305
2306 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
2307 bits[0] = 28;
2308 bits[1] = 27;
2309 bits[2] = 26;
2310 } else {
2311 bits[0] = 24;
2312 bits[1] = 25;
2313 bits[2] = 26;
2314 }
2315
2316 in_use[0] = false;
2317 in_use[1] = false;
2318 in_use[2] = false;
2319
2320 if (dssdev->phy.dsi.clk_lane != 0)
2321 in_use[dssdev->phy.dsi.clk_lane - 1] = true;
2322 if (dssdev->phy.dsi.data1_lane != 0)
2323 in_use[dssdev->phy.dsi.data1_lane - 1] = true;
2324 if (dssdev->phy.dsi.data2_lane != 0)
2325 in_use[dssdev->phy.dsi.data2_lane - 1] = true;
2326
2327 t = 100000;
2328 while (true) {
2329 u32 l;
2330 int i;
2331 int ok;
2332
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302333 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002334
2335 ok = 0;
2336 for (i = 0; i < 3; ++i) {
2337 if (!in_use[i] || (l & (1 << bits[i])))
2338 ok++;
2339 }
2340
2341 if (ok == 3)
2342 break;
2343
2344 if (--t == 0) {
2345 for (i = 0; i < 3; ++i) {
2346 if (!in_use[i] || (l & (1 << bits[i])))
2347 continue;
2348
2349 DSSERR("CIO TXCLKESC%d domain not coming " \
2350 "out of reset\n", i);
2351 }
2352 return -EIO;
2353 }
2354 }
2355
2356 return 0;
2357}
2358
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002359static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev)
2360{
2361 unsigned lanes = 0;
2362
2363 if (dssdev->phy.dsi.clk_lane != 0)
2364 lanes |= 1 << (dssdev->phy.dsi.clk_lane - 1);
2365 if (dssdev->phy.dsi.data1_lane != 0)
2366 lanes |= 1 << (dssdev->phy.dsi.data1_lane - 1);
2367 if (dssdev->phy.dsi.data2_lane != 0)
2368 lanes |= 1 << (dssdev->phy.dsi.data2_lane - 1);
2369 if (dssdev->phy.dsi.data3_lane != 0)
2370 lanes |= 1 << (dssdev->phy.dsi.data3_lane - 1);
2371 if (dssdev->phy.dsi.data4_lane != 0)
2372 lanes |= 1 << (dssdev->phy.dsi.data4_lane - 1);
2373
2374 return lanes;
2375}
2376
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002377static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002378{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302379 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302380 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002381 int r;
Archit Taneja75d72472011-05-16 15:17:08 +05302382 int num_data_lanes_dssdev = dsi_get_num_data_lanes_dssdev(dssdev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002383 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002384
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002385 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002386
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002387 r = dsi->enable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
2388 if (r)
2389 return r;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002390
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302391 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002392
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002393 /* A dummy read using the SCP interface to any DSIPHY register is
2394 * required after DSIPHY reset to complete the reset of the DSI complex
2395 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302396 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002397
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302398 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002399 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2400 r = -EIO;
2401 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002402 }
2403
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002404 dsi_set_lane_config(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002405
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002406 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302407 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002408 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2409 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2410 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2411 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302412 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002413
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302414 if (dsi->ulps_enabled) {
Archit Taneja75d72472011-05-16 15:17:08 +05302415 u32 lane_mask = DSI_CLK_P | DSI_DATA1_P | DSI_DATA2_P;
2416
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002417 DSSDBG("manual ulps exit\n");
2418
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002419 /* ULPS is exited by Mark-1 state for 1ms, followed by
2420 * stop state. DSS HW cannot do this via the normal
2421 * ULPS exit sequence, as after reset the DSS HW thinks
2422 * that we are not in ULPS mode, and refuses to send the
2423 * sequence. So we need to send the ULPS exit sequence
2424 * manually.
2425 */
2426
Archit Taneja75d72472011-05-16 15:17:08 +05302427 if (num_data_lanes_dssdev > 2)
2428 lane_mask |= DSI_DATA3_P;
2429
2430 if (num_data_lanes_dssdev > 3)
2431 lane_mask |= DSI_DATA4_P;
2432
2433 dsi_cio_enable_lane_override(dssdev, lane_mask);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002434 }
2435
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302436 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002437 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002438 goto err_cio_pwr;
2439
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302440 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002441 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2442 r = -ENODEV;
2443 goto err_cio_pwr_dom;
2444 }
2445
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302446 dsi_if_enable(dsidev, true);
2447 dsi_if_enable(dsidev, false);
2448 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002449
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002450 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2451 if (r)
2452 goto err_tx_clk_esc_rst;
2453
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302454 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002455 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2456 ktime_t wait = ns_to_ktime(1000 * 1000);
2457 set_current_state(TASK_UNINTERRUPTIBLE);
2458 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2459
2460 /* Disable the override. The lanes should be set to Mark-11
2461 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302462 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002463 }
2464
2465 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302466 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002467
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302468 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002469
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302470 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002471
2472 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002473
2474 return 0;
2475
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002476err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302477 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002478err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302479 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002480err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302481 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302482 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002483err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302484 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002485 dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002486 return r;
2487}
2488
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002489static void dsi_cio_uninit(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002490{
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002491 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302492 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2493
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302494 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2495 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002496 dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002497}
2498
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302499static void dsi_config_tx_fifo(struct platform_device *dsidev,
2500 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002501 enum fifo_size size3, enum fifo_size size4)
2502{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302503 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002504 u32 r = 0;
2505 int add = 0;
2506 int i;
2507
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302508 dsi->vc[0].fifo_size = size1;
2509 dsi->vc[1].fifo_size = size2;
2510 dsi->vc[2].fifo_size = size3;
2511 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002512
2513 for (i = 0; i < 4; i++) {
2514 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302515 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002516
2517 if (add + size > 4) {
2518 DSSERR("Illegal FIFO configuration\n");
2519 BUG();
2520 }
2521
2522 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2523 r |= v << (8 * i);
2524 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2525 add += size;
2526 }
2527
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302528 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002529}
2530
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302531static void dsi_config_rx_fifo(struct platform_device *dsidev,
2532 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002533 enum fifo_size size3, enum fifo_size size4)
2534{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302535 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002536 u32 r = 0;
2537 int add = 0;
2538 int i;
2539
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302540 dsi->vc[0].fifo_size = size1;
2541 dsi->vc[1].fifo_size = size2;
2542 dsi->vc[2].fifo_size = size3;
2543 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002544
2545 for (i = 0; i < 4; i++) {
2546 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302547 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002548
2549 if (add + size > 4) {
2550 DSSERR("Illegal FIFO configuration\n");
2551 BUG();
2552 }
2553
2554 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2555 r |= v << (8 * i);
2556 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2557 add += size;
2558 }
2559
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302560 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002561}
2562
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302563static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002564{
2565 u32 r;
2566
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302567 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002568 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302569 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002570
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302571 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002572 DSSERR("TX_STOP bit not going down\n");
2573 return -EIO;
2574 }
2575
2576 return 0;
2577}
2578
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302579static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002580{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302581 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002582}
2583
2584static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2585{
Archit Taneja2e868db2011-05-12 17:26:28 +05302586 struct dsi_packet_sent_handler_data *vp_data =
2587 (struct dsi_packet_sent_handler_data *) data;
2588 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302589 const int channel = dsi->update_channel;
2590 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002591
Archit Taneja2e868db2011-05-12 17:26:28 +05302592 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2593 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002594}
2595
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302596static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002597{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302598 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302599 DECLARE_COMPLETION_ONSTACK(completion);
2600 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002601 int r = 0;
2602 u8 bit;
2603
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302604 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002605
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302606 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302607 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002608 if (r)
2609 goto err0;
2610
2611 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302612 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002613 if (wait_for_completion_timeout(&completion,
2614 msecs_to_jiffies(10)) == 0) {
2615 DSSERR("Failed to complete previous frame transfer\n");
2616 r = -EIO;
2617 goto err1;
2618 }
2619 }
2620
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302621 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302622 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002623
2624 return 0;
2625err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302626 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302627 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002628err0:
2629 return r;
2630}
2631
2632static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2633{
Archit Taneja2e868db2011-05-12 17:26:28 +05302634 struct dsi_packet_sent_handler_data *l4_data =
2635 (struct dsi_packet_sent_handler_data *) data;
2636 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302637 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002638
Archit Taneja2e868db2011-05-12 17:26:28 +05302639 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2640 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002641}
2642
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302643static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002644{
Archit Taneja2e868db2011-05-12 17:26:28 +05302645 DECLARE_COMPLETION_ONSTACK(completion);
2646 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002647 int r = 0;
2648
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302649 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302650 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002651 if (r)
2652 goto err0;
2653
2654 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302655 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002656 if (wait_for_completion_timeout(&completion,
2657 msecs_to_jiffies(10)) == 0) {
2658 DSSERR("Failed to complete previous l4 transfer\n");
2659 r = -EIO;
2660 goto err1;
2661 }
2662 }
2663
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302664 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302665 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002666
2667 return 0;
2668err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302669 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302670 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002671err0:
2672 return r;
2673}
2674
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302675static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002676{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302677 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2678
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302679 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002680
2681 WARN_ON(in_interrupt());
2682
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302683 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002684 return 0;
2685
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302686 switch (dsi->vc[channel].mode) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002687 case DSI_VC_MODE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302688 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002689 case DSI_VC_MODE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302690 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002691 default:
2692 BUG();
2693 }
2694}
2695
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302696static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2697 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002698{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002699 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2700 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002701
2702 enable = enable ? 1 : 0;
2703
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302704 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002705
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302706 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2707 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002708 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2709 return -EIO;
2710 }
2711
2712 return 0;
2713}
2714
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302715static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002716{
2717 u32 r;
2718
2719 DSSDBGF("%d", channel);
2720
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302721 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002722
2723 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2724 DSSERR("VC(%d) busy when trying to configure it!\n",
2725 channel);
2726
2727 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2728 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2729 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2730 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2731 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2732 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2733 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002734 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2735 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002736
2737 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2738 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2739
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302740 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002741}
2742
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302743static int dsi_vc_config_l4(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002744{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302745 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2746
2747 if (dsi->vc[channel].mode == DSI_VC_MODE_L4)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002748 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002749
2750 DSSDBGF("%d", channel);
2751
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302752 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002753
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302754 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002755
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002756 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302757 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002758 DSSERR("vc(%d) busy when trying to config for L4\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002759 return -EIO;
2760 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002761
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302762 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 1, 1); /* SOURCE, 0 = L4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002763
Archit Taneja9613c022011-03-22 06:33:36 -05002764 /* DCS_CMD_ENABLE */
2765 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302766 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 30, 30);
Archit Taneja9613c022011-03-22 06:33:36 -05002767
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302768 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002769
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302770 dsi->vc[channel].mode = DSI_VC_MODE_L4;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002771
2772 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002773}
2774
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302775static int dsi_vc_config_vp(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002776{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302777 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2778
2779 if (dsi->vc[channel].mode == DSI_VC_MODE_VP)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002780 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002781
2782 DSSDBGF("%d", channel);
2783
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302784 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002785
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302786 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002787
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002788 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302789 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002790 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002791 return -EIO;
2792 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002793
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302794 /* SOURCE, 1 = video port */
2795 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002796
Archit Taneja9613c022011-03-22 06:33:36 -05002797 /* DCS_CMD_ENABLE */
2798 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302799 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 30, 30);
Archit Taneja9613c022011-03-22 06:33:36 -05002800
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302801 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002802
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302803 dsi->vc[channel].mode = DSI_VC_MODE_VP;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002804
2805 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002806}
2807
2808
Archit Taneja1ffefe72011-05-12 17:26:24 +05302809void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2810 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002811{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302812 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2813
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002814 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2815
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302816 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002817
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302818 dsi_vc_enable(dsidev, channel, 0);
2819 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002820
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302821 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002822
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302823 dsi_vc_enable(dsidev, channel, 1);
2824 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002825
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302826 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002827}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002828EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002829
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302830static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002831{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302832 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002833 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302834 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002835 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2836 (val >> 0) & 0xff,
2837 (val >> 8) & 0xff,
2838 (val >> 16) & 0xff,
2839 (val >> 24) & 0xff);
2840 }
2841}
2842
2843static void dsi_show_rx_ack_with_err(u16 err)
2844{
2845 DSSERR("\tACK with ERROR (%#x):\n", err);
2846 if (err & (1 << 0))
2847 DSSERR("\t\tSoT Error\n");
2848 if (err & (1 << 1))
2849 DSSERR("\t\tSoT Sync Error\n");
2850 if (err & (1 << 2))
2851 DSSERR("\t\tEoT Sync Error\n");
2852 if (err & (1 << 3))
2853 DSSERR("\t\tEscape Mode Entry Command Error\n");
2854 if (err & (1 << 4))
2855 DSSERR("\t\tLP Transmit Sync Error\n");
2856 if (err & (1 << 5))
2857 DSSERR("\t\tHS Receive Timeout Error\n");
2858 if (err & (1 << 6))
2859 DSSERR("\t\tFalse Control Error\n");
2860 if (err & (1 << 7))
2861 DSSERR("\t\t(reserved7)\n");
2862 if (err & (1 << 8))
2863 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2864 if (err & (1 << 9))
2865 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2866 if (err & (1 << 10))
2867 DSSERR("\t\tChecksum Error\n");
2868 if (err & (1 << 11))
2869 DSSERR("\t\tData type not recognized\n");
2870 if (err & (1 << 12))
2871 DSSERR("\t\tInvalid VC ID\n");
2872 if (err & (1 << 13))
2873 DSSERR("\t\tInvalid Transmission Length\n");
2874 if (err & (1 << 14))
2875 DSSERR("\t\t(reserved14)\n");
2876 if (err & (1 << 15))
2877 DSSERR("\t\tDSI Protocol Violation\n");
2878}
2879
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302880static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2881 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002882{
2883 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302884 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002885 u32 val;
2886 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302887 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002888 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002889 dt = FLD_GET(val, 5, 0);
2890 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
2891 u16 err = FLD_GET(val, 23, 8);
2892 dsi_show_rx_ack_with_err(err);
2893 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002894 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002895 FLD_GET(val, 23, 8));
2896 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002897 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002898 FLD_GET(val, 23, 8));
2899 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002900 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002901 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302902 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002903 } else {
2904 DSSERR("\tunknown datatype 0x%02x\n", dt);
2905 }
2906 }
2907 return 0;
2908}
2909
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302910static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002911{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302912 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2913
2914 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002915 DSSDBG("dsi_vc_send_bta %d\n", channel);
2916
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302917 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002918
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302919 /* RX_FIFO_NOT_EMPTY */
2920 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002921 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302922 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002923 }
2924
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302925 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002926
2927 return 0;
2928}
2929
Archit Taneja1ffefe72011-05-12 17:26:24 +05302930int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002931{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302932 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002933 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002934 int r = 0;
2935 u32 err;
2936
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302937 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002938 &completion, DSI_VC_IRQ_BTA);
2939 if (r)
2940 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002941
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302942 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002943 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002945 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002946
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302947 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002948 if (r)
2949 goto err2;
2950
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002951 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002952 msecs_to_jiffies(500)) == 0) {
2953 DSSERR("Failed to receive BTA\n");
2954 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002955 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002956 }
2957
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302958 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002959 if (err) {
2960 DSSERR("Error while sending BTA: %x\n", err);
2961 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002962 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002963 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002964err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302965 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002966 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002967err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302968 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002969 &completion, DSI_VC_IRQ_BTA);
2970err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002971 return r;
2972}
2973EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2974
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302975static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2976 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002977{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302978 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002979 u32 val;
2980 u8 data_id;
2981
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302982 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002983
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302984 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985
2986 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2987 FLD_VAL(ecc, 31, 24);
2988
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302989 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002990}
2991
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302992static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2993 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002994{
2995 u32 val;
2996
2997 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2998
2999/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
3000 b1, b2, b3, b4, val); */
3001
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303002 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003003}
3004
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303005static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3006 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003007{
3008 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303009 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003010 int i;
3011 u8 *p;
3012 int r = 0;
3013 u8 b1, b2, b3, b4;
3014
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303015 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003016 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3017
3018 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303019 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003020 DSSERR("unable to send long packet: packet too long.\n");
3021 return -EINVAL;
3022 }
3023
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303024 dsi_vc_config_l4(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003025
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303026 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003027
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003028 p = data;
3029 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303030 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003031 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003032
3033 b1 = *p++;
3034 b2 = *p++;
3035 b3 = *p++;
3036 b4 = *p++;
3037
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303038 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003039 }
3040
3041 i = len % 4;
3042 if (i) {
3043 b1 = 0; b2 = 0; b3 = 0;
3044
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303045 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003046 DSSDBG("\tsending remainder bytes %d\n", i);
3047
3048 switch (i) {
3049 case 3:
3050 b1 = *p++;
3051 b2 = *p++;
3052 b3 = *p++;
3053 break;
3054 case 2:
3055 b1 = *p++;
3056 b2 = *p++;
3057 break;
3058 case 1:
3059 b1 = *p++;
3060 break;
3061 }
3062
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303063 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003064 }
3065
3066 return r;
3067}
3068
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303069static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3070 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003071{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303072 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003073 u32 r;
3074 u8 data_id;
3075
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303076 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003077
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303078 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003079 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3080 channel,
3081 data_type, data & 0xff, (data >> 8) & 0xff);
3082
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303083 dsi_vc_config_l4(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003084
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303085 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003086 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3087 return -EINVAL;
3088 }
3089
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303090 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003091
3092 r = (data_id << 0) | (data << 8) | (ecc << 24);
3093
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303094 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003095
3096 return 0;
3097}
3098
Archit Taneja1ffefe72011-05-12 17:26:24 +05303099int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003100{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303101 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003102 u8 nullpkg[] = {0, 0, 0, 0};
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303103
3104 return dsi_vc_send_long(dsidev, channel, DSI_DT_NULL_PACKET, nullpkg,
3105 4, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003106}
3107EXPORT_SYMBOL(dsi_vc_send_null);
3108
Archit Taneja1ffefe72011-05-12 17:26:24 +05303109int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3110 u8 *data, int len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003111{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303112 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003113 int r;
3114
3115 BUG_ON(len == 0);
3116
3117 if (len == 1) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303118 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_SHORT_WRITE_0,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003119 data[0], 0);
3120 } else if (len == 2) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303121 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_SHORT_WRITE_1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003122 data[0] | (data[1] << 8), 0);
3123 } else {
3124 /* 0x39 = DCS Long Write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303125 r = dsi_vc_send_long(dsidev, channel, DSI_DT_DCS_LONG_WRITE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003126 data, len, 0);
3127 }
3128
3129 return r;
3130}
3131EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3132
Archit Taneja1ffefe72011-05-12 17:26:24 +05303133int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3134 int len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003135{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303136 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003137 int r;
3138
Archit Taneja1ffefe72011-05-12 17:26:24 +05303139 r = dsi_vc_dcs_write_nosync(dssdev, channel, data, len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003140 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003141 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003142
Archit Taneja1ffefe72011-05-12 17:26:24 +05303143 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003144 if (r)
3145 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003146
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303147 /* RX_FIFO_NOT_EMPTY */
3148 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003149 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303150 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003151 r = -EIO;
3152 goto err;
3153 }
3154
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003155 return 0;
3156err:
3157 DSSERR("dsi_vc_dcs_write(ch %d, cmd 0x%02x, len %d) failed\n",
3158 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003159 return r;
3160}
3161EXPORT_SYMBOL(dsi_vc_dcs_write);
3162
Archit Taneja1ffefe72011-05-12 17:26:24 +05303163int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003164{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303165 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003166}
3167EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3168
Archit Taneja1ffefe72011-05-12 17:26:24 +05303169int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3170 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003171{
3172 u8 buf[2];
3173 buf[0] = dcs_cmd;
3174 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303175 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003176}
3177EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3178
Archit Taneja1ffefe72011-05-12 17:26:24 +05303179int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3180 u8 *buf, int buflen)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003181{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303182 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303183 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003184 u32 val;
3185 u8 dt;
3186 int r;
3187
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303188 if (dsi->debug_read)
Tomi Valkeinenff90a342009-12-03 13:38:04 +02003189 DSSDBG("dsi_vc_dcs_read(ch%d, dcs_cmd %x)\n", channel, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003190
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303191 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_READ, dcs_cmd, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003192 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003193 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003194
Archit Taneja1ffefe72011-05-12 17:26:24 +05303195 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003196 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003197 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003198
3199 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303200 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003201 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003202 r = -EIO;
3203 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003204 }
3205
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303206 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303207 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003208 DSSDBG("\theader: %08x\n", val);
3209 dt = FLD_GET(val, 5, 0);
3210 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
3211 u16 err = FLD_GET(val, 23, 8);
3212 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003213 r = -EIO;
3214 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003215
3216 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
3217 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303218 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003219 DSSDBG("\tDCS short response, 1 byte: %02x\n", data);
3220
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003221 if (buflen < 1) {
3222 r = -EIO;
3223 goto err;
3224 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003225
3226 buf[0] = data;
3227
3228 return 1;
3229 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
3230 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303231 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003232 DSSDBG("\tDCS short response, 2 byte: %04x\n", data);
3233
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003234 if (buflen < 2) {
3235 r = -EIO;
3236 goto err;
3237 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003238
3239 buf[0] = data & 0xff;
3240 buf[1] = (data >> 8) & 0xff;
3241
3242 return 2;
3243 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
3244 int w;
3245 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303246 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003247 DSSDBG("\tDCS long response, len %d\n", len);
3248
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003249 if (len > buflen) {
3250 r = -EIO;
3251 goto err;
3252 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003253
3254 /* two byte checksum ends the packet, not included in len */
3255 for (w = 0; w < len + 2;) {
3256 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303257 val = dsi_read_reg(dsidev,
3258 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303259 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003260 DSSDBG("\t\t%02x %02x %02x %02x\n",
3261 (val >> 0) & 0xff,
3262 (val >> 8) & 0xff,
3263 (val >> 16) & 0xff,
3264 (val >> 24) & 0xff);
3265
3266 for (b = 0; b < 4; ++b) {
3267 if (w < len)
3268 buf[w] = (val >> (b * 8)) & 0xff;
3269 /* we discard the 2 byte checksum */
3270 ++w;
3271 }
3272 }
3273
3274 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003275 } else {
3276 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003277 r = -EIO;
3278 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003279 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003280
3281 BUG();
3282err:
3283 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n",
3284 channel, dcs_cmd);
3285 return r;
3286
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003287}
3288EXPORT_SYMBOL(dsi_vc_dcs_read);
3289
Archit Taneja1ffefe72011-05-12 17:26:24 +05303290int dsi_vc_dcs_read_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3291 u8 *data)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003292{
3293 int r;
3294
Archit Taneja1ffefe72011-05-12 17:26:24 +05303295 r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, data, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003296
3297 if (r < 0)
3298 return r;
3299
3300 if (r != 1)
3301 return -EIO;
3302
3303 return 0;
3304}
3305EXPORT_SYMBOL(dsi_vc_dcs_read_1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003306
Archit Taneja1ffefe72011-05-12 17:26:24 +05303307int dsi_vc_dcs_read_2(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3308 u8 *data1, u8 *data2)
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003309{
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03003310 u8 buf[2];
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003311 int r;
3312
Archit Taneja1ffefe72011-05-12 17:26:24 +05303313 r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, buf, 2);
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003314
3315 if (r < 0)
3316 return r;
3317
3318 if (r != 2)
3319 return -EIO;
3320
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03003321 *data1 = buf[0];
3322 *data2 = buf[1];
3323
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003324 return 0;
3325}
3326EXPORT_SYMBOL(dsi_vc_dcs_read_2);
3327
Archit Taneja1ffefe72011-05-12 17:26:24 +05303328int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3329 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003330{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303331 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3332
3333 return dsi_vc_send_short(dsidev, channel, DSI_DT_SET_MAX_RET_PKG_SIZE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003334 len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003335}
3336EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3337
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303338static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003339{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303340 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003341 DECLARE_COMPLETION_ONSTACK(completion);
3342 int r;
3343
3344 DSSDBGF();
3345
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303346 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003347
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303348 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003349
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303350 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003351 return 0;
3352
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303353 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003354 DSSERR("DDR_CLK_ALWAYS_ON enabled when entering ULPS\n");
3355 return -EIO;
3356 }
3357
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303358 dsi_sync_vc(dsidev, 0);
3359 dsi_sync_vc(dsidev, 1);
3360 dsi_sync_vc(dsidev, 2);
3361 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003362
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303363 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003364
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303365 dsi_vc_enable(dsidev, 0, false);
3366 dsi_vc_enable(dsidev, 1, false);
3367 dsi_vc_enable(dsidev, 2, false);
3368 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003369
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303370 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003371 DSSERR("HS busy when enabling ULPS\n");
3372 return -EIO;
3373 }
3374
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303375 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003376 DSSERR("LP busy when enabling ULPS\n");
3377 return -EIO;
3378 }
3379
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303380 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003381 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3382 if (r)
3383 return r;
3384
3385 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3386 /* LANEx_ULPS_SIG2 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303387 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, (1 << 0) | (1 << 1) | (1 << 2),
3388 7, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003389
3390 if (wait_for_completion_timeout(&completion,
3391 msecs_to_jiffies(1000)) == 0) {
3392 DSSERR("ULPS enable timeout\n");
3393 r = -EIO;
3394 goto err;
3395 }
3396
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303397 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003398 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3399
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003400 /* Reset LANEx_ULPS_SIG2 */
3401 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, (0 << 0) | (0 << 1) | (0 << 2),
3402 7, 5);
3403
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303404 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003405
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303406 dsi_if_enable(dsidev, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003407
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303408 dsi->ulps_enabled = true;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003409
3410 return 0;
3411
3412err:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303413 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003414 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3415 return r;
3416}
3417
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303418static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3419 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003420{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003421 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003422 unsigned long total_ticks;
3423 u32 r;
3424
3425 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003426
3427 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303428 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003429
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303430 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003431 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003432 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
3433 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003434 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303435 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003436
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003437 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3438
3439 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3440 total_ticks,
3441 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3442 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003443}
3444
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303445static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3446 bool x8, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003447{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003448 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003449 unsigned long total_ticks;
3450 u32 r;
3451
3452 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003453
3454 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303455 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003456
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303457 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003458 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003459 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
3460 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003461 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303462 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003463
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003464 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3465
3466 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3467 total_ticks,
3468 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3469 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003470}
3471
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303472static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3473 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003474{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003475 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003476 unsigned long total_ticks;
3477 u32 r;
3478
3479 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003480
3481 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303482 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003483
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303484 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003485 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003486 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
3487 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003488 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303489 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003490
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003491 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3492
3493 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3494 total_ticks,
3495 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3496 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003497}
3498
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303499static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3500 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003501{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003502 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003503 unsigned long total_ticks;
3504 u32 r;
3505
3506 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003507
3508 /* ticks in TxByteClkHS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303509 fck = dsi_get_txbyteclkhs(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003510
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303511 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003512 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003513 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
3514 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003515 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303516 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003517
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003518 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3519
3520 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3521 total_ticks,
3522 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3523 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003524}
3525static int dsi_proto_config(struct omap_dss_device *dssdev)
3526{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303527 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003528 u32 r;
3529 int buswidth = 0;
3530
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303531 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003532 DSI_FIFO_SIZE_32,
3533 DSI_FIFO_SIZE_32,
3534 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003535
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303536 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003537 DSI_FIFO_SIZE_32,
3538 DSI_FIFO_SIZE_32,
3539 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003540
3541 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303542 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3543 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3544 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3545 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003546
3547 switch (dssdev->ctrl.pixel_size) {
3548 case 16:
3549 buswidth = 0;
3550 break;
3551 case 18:
3552 buswidth = 1;
3553 break;
3554 case 24:
3555 buswidth = 2;
3556 break;
3557 default:
3558 BUG();
3559 }
3560
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303561 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003562 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3563 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3564 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3565 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3566 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3567 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
3568 r = FLD_MOD(r, 2, 13, 12); /* LINE_BUFFER, 2 lines */
3569 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3570 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003571 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3572 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3573 /* DCS_CMD_CODE, 1=start, 0=continue */
3574 r = FLD_MOD(r, 0, 25, 25);
3575 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303577 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003578
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303579 dsi_vc_initial_config(dsidev, 0);
3580 dsi_vc_initial_config(dsidev, 1);
3581 dsi_vc_initial_config(dsidev, 2);
3582 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003583
3584 return 0;
3585}
3586
3587static void dsi_proto_timings(struct omap_dss_device *dssdev)
3588{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303589 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003590 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3591 unsigned tclk_pre, tclk_post;
3592 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3593 unsigned ths_trail, ths_exit;
3594 unsigned ddr_clk_pre, ddr_clk_post;
3595 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3596 unsigned ths_eot;
3597 u32 r;
3598
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303599 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003600 ths_prepare = FLD_GET(r, 31, 24);
3601 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3602 ths_zero = ths_prepare_ths_zero - ths_prepare;
3603 ths_trail = FLD_GET(r, 15, 8);
3604 ths_exit = FLD_GET(r, 7, 0);
3605
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303606 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003607 tlpx = FLD_GET(r, 22, 16) * 2;
3608 tclk_trail = FLD_GET(r, 15, 8);
3609 tclk_zero = FLD_GET(r, 7, 0);
3610
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303611 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003612 tclk_prepare = FLD_GET(r, 7, 0);
3613
3614 /* min 8*UI */
3615 tclk_pre = 20;
3616 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303617 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003618
Archit Taneja75d72472011-05-16 15:17:08 +05303619 ths_eot = DIV_ROUND_UP(4, dsi_get_num_data_lanes_dssdev(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003620
3621 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3622 4);
3623 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3624
3625 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3626 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3627
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303628 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003629 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3630 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303631 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003632
3633 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3634 ddr_clk_pre,
3635 ddr_clk_post);
3636
3637 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3638 DIV_ROUND_UP(ths_prepare, 4) +
3639 DIV_ROUND_UP(ths_zero + 3, 4);
3640
3641 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3642
3643 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3644 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303645 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003646
3647 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3648 enter_hs_mode_lat, exit_hs_mode_lat);
3649}
3650
3651
3652#define DSI_DECL_VARS \
3653 int __dsi_cb = 0; u32 __dsi_cv = 0;
3654
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303655#define DSI_FLUSH(dsidev, ch) \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003656 if (__dsi_cb > 0) { \
3657 /*DSSDBG("sending long packet %#010x\n", __dsi_cv);*/ \
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303658 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(ch), __dsi_cv); \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003659 __dsi_cb = __dsi_cv = 0; \
3660 }
3661
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303662#define DSI_PUSH(dsidev, ch, data) \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003663 do { \
3664 __dsi_cv |= (data) << (__dsi_cb * 8); \
3665 /*DSSDBG("cv = %#010x, cb = %d\n", __dsi_cv, __dsi_cb);*/ \
3666 if (++__dsi_cb > 3) \
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303667 DSI_FLUSH(dsidev, ch); \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003668 } while (0)
3669
3670static int dsi_update_screen_l4(struct omap_dss_device *dssdev,
3671 int x, int y, int w, int h)
3672{
3673 /* Note: supports only 24bit colors in 32bit container */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303674 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303675 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003676 int first = 1;
3677 int fifo_stalls = 0;
3678 int max_dsi_packet_size;
3679 int max_data_per_packet;
3680 int max_pixels_per_packet;
3681 int pixels_left;
3682 int bytespp = dssdev->ctrl.pixel_size / 8;
3683 int scr_width;
3684 u32 __iomem *data;
3685 int start_offset;
3686 int horiz_inc;
3687 int current_x;
3688 struct omap_overlay *ovl;
3689
3690 debug_irq = 0;
3691
3692 DSSDBG("dsi_update_screen_l4 (%d,%d %dx%d)\n",
3693 x, y, w, h);
3694
3695 ovl = dssdev->manager->overlays[0];
3696
3697 if (ovl->info.color_mode != OMAP_DSS_COLOR_RGB24U)
3698 return -EINVAL;
3699
3700 if (dssdev->ctrl.pixel_size != 24)
3701 return -EINVAL;
3702
3703 scr_width = ovl->info.screen_width;
3704 data = ovl->info.vaddr;
3705
3706 start_offset = scr_width * y + x;
3707 horiz_inc = scr_width - w;
3708 current_x = x;
3709
3710 /* We need header(4) + DCSCMD(1) + pixels(numpix*bytespp) bytes
3711 * in fifo */
3712
3713 /* When using CPU, max long packet size is TX buffer size */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303714 max_dsi_packet_size = dsi->vc[0].fifo_size * 32 * 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003715
3716 /* we seem to get better perf if we divide the tx fifo to half,
3717 and while the other half is being sent, we fill the other half
3718 max_dsi_packet_size /= 2; */
3719
3720 max_data_per_packet = max_dsi_packet_size - 4 - 1;
3721
3722 max_pixels_per_packet = max_data_per_packet / bytespp;
3723
3724 DSSDBG("max_pixels_per_packet %d\n", max_pixels_per_packet);
3725
3726 pixels_left = w * h;
3727
3728 DSSDBG("total pixels %d\n", pixels_left);
3729
3730 data += start_offset;
3731
3732 while (pixels_left > 0) {
3733 /* 0x2c = write_memory_start */
3734 /* 0x3c = write_memory_continue */
3735 u8 dcs_cmd = first ? 0x2c : 0x3c;
3736 int pixels;
3737 DSI_DECL_VARS;
3738 first = 0;
3739
3740#if 1
3741 /* using fifo not empty */
3742 /* TX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303743 while (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(0)), 5, 5)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003744 fifo_stalls++;
3745 if (fifo_stalls > 0xfffff) {
3746 DSSERR("fifo stalls overflow, pixels left %d\n",
3747 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303748 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003749 return -EIO;
3750 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02003751 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003752 }
3753#elif 1
3754 /* using fifo emptiness */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303755 while ((REG_GET(dsidev, DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003756 max_dsi_packet_size) {
3757 fifo_stalls++;
3758 if (fifo_stalls > 0xfffff) {
3759 DSSERR("fifo stalls overflow, pixels left %d\n",
3760 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303761 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003762 return -EIO;
3763 }
3764 }
3765#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303766 while ((REG_GET(dsidev, DSI_TX_FIFO_VC_EMPTINESS,
3767 7, 0) + 1) * 4 == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003768 fifo_stalls++;
3769 if (fifo_stalls > 0xfffff) {
3770 DSSERR("fifo stalls overflow, pixels left %d\n",
3771 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303772 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003773 return -EIO;
3774 }
3775 }
3776#endif
3777 pixels = min(max_pixels_per_packet, pixels_left);
3778
3779 pixels_left -= pixels;
3780
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303781 dsi_vc_write_long_header(dsidev, 0, DSI_DT_DCS_LONG_WRITE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003782 1 + pixels * bytespp, 0);
3783
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303784 DSI_PUSH(dsidev, 0, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003785
3786 while (pixels-- > 0) {
3787 u32 pix = __raw_readl(data++);
3788
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303789 DSI_PUSH(dsidev, 0, (pix >> 16) & 0xff);
3790 DSI_PUSH(dsidev, 0, (pix >> 8) & 0xff);
3791 DSI_PUSH(dsidev, 0, (pix >> 0) & 0xff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003792
3793 current_x++;
3794 if (current_x == x+w) {
3795 current_x = x;
3796 data += horiz_inc;
3797 }
3798 }
3799
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303800 DSI_FLUSH(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003801 }
3802
3803 return 0;
3804}
3805
3806static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
3807 u16 x, u16 y, u16 w, u16 h)
3808{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303809 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303810 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003811 unsigned bytespp;
3812 unsigned bytespl;
3813 unsigned bytespf;
3814 unsigned total_len;
3815 unsigned packet_payload;
3816 unsigned packet_len;
3817 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003818 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303819 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05303820 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003821
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02003822 DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
3823 x, y, w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003824
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303825 dsi_vc_config_vp(dsidev, channel);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003826
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003827 bytespp = dssdev->ctrl.pixel_size / 8;
3828 bytespl = w * bytespp;
3829 bytespf = bytespl * h;
3830
3831 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
3832 * number of lines in a packet. See errata about VP_CLK_RATIO */
3833
3834 if (bytespf < line_buf_size)
3835 packet_payload = bytespf;
3836 else
3837 packet_payload = (line_buf_size) / bytespl * bytespl;
3838
3839 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
3840 total_len = (bytespf / packet_payload) * packet_len;
3841
3842 if (bytespf % packet_payload)
3843 total_len += (bytespf % packet_payload) + 1;
3844
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003845 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303846 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003847
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303848 dsi_vc_write_long_header(dsidev, channel, DSI_DT_DCS_LONG_WRITE,
3849 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003850
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303851 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003852 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
3853 else
3854 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303855 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003856
3857 /* We put SIDLEMODE to no-idle for the duration of the transfer,
3858 * because DSS interrupts are not capable of waking up the CPU and the
3859 * framedone interrupt could be delayed for quite a long time. I think
3860 * the same goes for any DSS interrupts, but for some reason I have not
3861 * seen the problem anywhere else than here.
3862 */
3863 dispc_disable_sidle();
3864
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303865 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003866
Archit Taneja49dbf582011-05-16 15:17:07 +05303867 r = schedule_delayed_work(&dsi->framedone_timeout_work,
3868 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003869 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003870
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003871 dss_start_update(dssdev);
3872
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303873 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003874 /* disable LP_RX_TO, so that we can receive TE. Time to wait
3875 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303876 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003877
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303878 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003879
3880#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303881 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003882#endif
3883 }
3884}
3885
3886#ifdef DSI_CATCH_MISSING_TE
3887static void dsi_te_timeout(unsigned long arg)
3888{
3889 DSSERR("TE not received for 250ms!\n");
3890}
3891#endif
3892
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303893static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003894{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303895 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3896
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003897 /* SIDLEMODE back to smart-idle */
3898 dispc_enable_sidle();
3899
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303900 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003901 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303902 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003903 }
3904
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303905 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003906
3907 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303908 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003909}
3910
3911static void dsi_framedone_timeout_work_callback(struct work_struct *work)
3912{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303913 struct dsi_data *dsi = container_of(work, struct dsi_data,
3914 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003915 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
3916 * 250ms which would conflict with this timeout work. What should be
3917 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003918 * possibly scheduled framedone work. However, cancelling the transfer
3919 * on the HW is buggy, and would probably require resetting the whole
3920 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003921
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003922 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003923
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303924 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003925}
3926
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003927static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003928{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303929 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
3930 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303931 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3932
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003933 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
3934 * turns itself off. However, DSI still has the pixels in its buffers,
3935 * and is sending the data.
3936 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003937
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303938 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003939
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303940 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003941
Archit Tanejacf398fb2011-03-23 09:59:34 +00003942#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3943 dispc_fake_vsync_irq();
3944#endif
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003945}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003946
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003947int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003948 u16 *x, u16 *y, u16 *w, u16 *h,
3949 bool enlarge_update_area)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003950{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303951 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003952 u16 dw, dh;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003953
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003954 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003955
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003956 if (*x > dw || *y > dh)
3957 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003958
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003959 if (*x + *w > dw)
3960 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003961
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003962 if (*y + *h > dh)
3963 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003964
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003965 if (*w == 1)
3966 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003967
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003968 if (*w == 0 || *h == 0)
3969 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003970
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303971 dsi_perf_mark_setup(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003972
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003973 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003974 dss_setup_partial_planes(dssdev, x, y, w, h,
3975 enlarge_update_area);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003976 dispc_set_lcd_size(dssdev->manager->id, *w, *h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003977 }
3978
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003979 return 0;
3980}
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003981EXPORT_SYMBOL(omap_dsi_prepare_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003982
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003983int omap_dsi_update(struct omap_dss_device *dssdev,
3984 int channel,
3985 u16 x, u16 y, u16 w, u16 h,
3986 void (*callback)(int, void *), void *data)
3987{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303988 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303989 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303990
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303991 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003992
Tomi Valkeinena6027712010-05-25 17:01:28 +03003993 /* OMAP DSS cannot send updates of odd widths.
3994 * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
3995 * here to make sure we catch erroneous updates. Otherwise we'll only
3996 * see rather obscure HW error happening, as DSS halts. */
3997 BUG_ON(x % 2 == 1);
3998
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003999 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304000 dsi->framedone_callback = callback;
4001 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004002
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304003 dsi->update_region.x = x;
4004 dsi->update_region.y = y;
4005 dsi->update_region.w = w;
4006 dsi->update_region.h = h;
4007 dsi->update_region.device = dssdev;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004008
4009 dsi_update_screen_dispc(dssdev, x, y, w, h);
4010 } else {
Archit Tanejae9c31af2010-07-14 14:11:50 +02004011 int r;
4012
4013 r = dsi_update_screen_l4(dssdev, x, y, w, h);
4014 if (r)
4015 return r;
4016
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304017 dsi_perf_show(dsidev, "L4");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004018 callback(0, data);
4019 }
4020
4021 return 0;
4022}
4023EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004024
4025/* Display funcs */
4026
4027static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4028{
4029 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304030 u32 irq;
4031
4032 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4033 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004034
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304035 r = omap_dispc_register_isr(dsi_framedone_irq_callback, (void *) dssdev,
Archit Taneja5a8b5722011-05-12 17:26:29 +05304036 irq);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004037 if (r) {
4038 DSSERR("can't get FRAMEDONE irq\n");
4039 return r;
4040 }
4041
Sumit Semwal64ba4f72010-12-02 11:27:10 +00004042 dispc_set_lcd_display_type(dssdev->manager->id,
4043 OMAP_DSS_LCD_DISPLAY_TFT);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004044
Sumit Semwal64ba4f72010-12-02 11:27:10 +00004045 dispc_set_parallel_interface_mode(dssdev->manager->id,
4046 OMAP_DSS_PARALLELMODE_DSI);
4047 dispc_enable_fifohandcheck(dssdev->manager->id, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004048
Sumit Semwal64ba4f72010-12-02 11:27:10 +00004049 dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004050
4051 {
4052 struct omap_video_timings timings = {
4053 .hsw = 1,
4054 .hfp = 1,
4055 .hbp = 1,
4056 .vsw = 1,
4057 .vfp = 0,
4058 .vbp = 0,
4059 };
4060
Sumit Semwal64ba4f72010-12-02 11:27:10 +00004061 dispc_set_lcd_timings(dssdev->manager->id, &timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004062 }
4063
4064 return 0;
4065}
4066
4067static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4068{
Archit Taneja5a8b5722011-05-12 17:26:29 +05304069 u32 irq;
4070
4071 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4072 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
4073
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304074 omap_dispc_unregister_isr(dsi_framedone_irq_callback, (void *) dssdev,
Archit Taneja5a8b5722011-05-12 17:26:29 +05304075 irq);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004076}
4077
4078static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4079{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304080 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004081 struct dsi_clock_info cinfo;
4082 int r;
4083
Archit Taneja1bb47832011-02-24 14:17:30 +05304084 /* we always use DSS_CLK_SYSCK as input clock */
4085 cinfo.use_sys_clk = true;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004086 cinfo.regn = dssdev->clocks.dsi.regn;
4087 cinfo.regm = dssdev->clocks.dsi.regm;
4088 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4089 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00004090 r = dsi_calc_clock_rates(dssdev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004091 if (r) {
4092 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004093 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004094 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004095
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304096 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004097 if (r) {
4098 DSSERR("Failed to set dsi clocks\n");
4099 return r;
4100 }
4101
4102 return 0;
4103}
4104
4105static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4106{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304107 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004108 struct dispc_clock_info dispc_cinfo;
4109 int r;
4110 unsigned long long fck;
4111
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304112 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004113
Archit Tanejae8881662011-04-12 13:52:24 +05304114 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4115 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004116
4117 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4118 if (r) {
4119 DSSERR("Failed to calc dispc clocks\n");
4120 return r;
4121 }
4122
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00004123 r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004124 if (r) {
4125 DSSERR("Failed to set dispc clocks\n");
4126 return r;
4127 }
4128
4129 return 0;
4130}
4131
4132static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4133{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304134 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304135 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004136 int r;
4137
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304138 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004139 if (r)
4140 goto err0;
4141
4142 r = dsi_configure_dsi_clocks(dssdev);
4143 if (r)
4144 goto err1;
4145
Archit Tanejae8881662011-04-12 13:52:24 +05304146 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304147 dss_select_dsi_clk_source(dsi_module, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004148 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304149 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004150
4151 DSSDBG("PLL OK\n");
4152
4153 r = dsi_configure_dispc_clocks(dssdev);
4154 if (r)
4155 goto err2;
4156
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004157 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004158 if (r)
4159 goto err2;
4160
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304161 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004162
4163 dsi_proto_timings(dssdev);
4164 dsi_set_lp_clk_divisor(dssdev);
4165
4166 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304167 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004168
4169 r = dsi_proto_config(dssdev);
4170 if (r)
4171 goto err3;
4172
4173 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304174 dsi_vc_enable(dsidev, 0, 1);
4175 dsi_vc_enable(dsidev, 1, 1);
4176 dsi_vc_enable(dsidev, 2, 1);
4177 dsi_vc_enable(dsidev, 3, 1);
4178 dsi_if_enable(dsidev, 1);
4179 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004180
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004181 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004182err3:
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004183 dsi_cio_uninit(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004184err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304185 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304186 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004187 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
4188
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004189err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304190 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004191err0:
4192 return r;
4193}
4194
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004195static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004196 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004197{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304198 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304199 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304200 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304201
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304202 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304203 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004204
Ville Syrjäläd7370102010-04-22 22:50:09 +02004205 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304206 dsi_if_enable(dsidev, 0);
4207 dsi_vc_enable(dsidev, 0, 0);
4208 dsi_vc_enable(dsidev, 1, 0);
4209 dsi_vc_enable(dsidev, 2, 0);
4210 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004211
Archit Taneja89a35e52011-04-12 13:52:23 +05304212 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304213 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004214 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004215 dsi_cio_uninit(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304216 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004217}
4218
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004219int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004220{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304221 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304222 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004223 int r = 0;
4224
4225 DSSDBG("dsi_display_enable\n");
4226
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304227 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004228
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304229 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004230
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004231 if (dssdev->manager == NULL) {
4232 DSSERR("failed to enable display: no manager\n");
4233 r = -ENODEV;
4234 goto err_start_dev;
4235 }
4236
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004237 r = omap_dss_start_device(dssdev);
4238 if (r) {
4239 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004240 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004241 }
4242
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004243 r = dsi_runtime_get(dsidev);
4244 if (r)
4245 goto err_get_dsi;
4246
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304247 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004248
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004249 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004250
4251 r = dsi_display_init_dispc(dssdev);
4252 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004253 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004254
4255 r = dsi_display_init_dsi(dssdev);
4256 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004257 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004258
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304259 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004260
4261 return 0;
4262
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004263err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004264 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004265err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304266 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004267 dsi_runtime_put(dsidev);
4268err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004269 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004270err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304271 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004272 DSSDBG("dsi_display_enable FAILED\n");
4273 return r;
4274}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004275EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004276
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004277void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004278 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004279{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304280 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304281 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304282
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004283 DSSDBG("dsi_display_disable\n");
4284
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304285 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004286
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304287 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004288
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004289 dsi_sync_vc(dsidev, 0);
4290 dsi_sync_vc(dsidev, 1);
4291 dsi_sync_vc(dsidev, 2);
4292 dsi_sync_vc(dsidev, 3);
4293
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004294 dsi_display_uninit_dispc(dssdev);
4295
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004296 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004297
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004298 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304299 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004300
4301 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004302
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304303 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004304}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004305EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004306
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004307int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004308{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304309 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4310 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4311
4312 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004313 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004314}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004315EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004316
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004317void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03004318 u32 fifo_size, u32 burst_size,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004319 u32 *fifo_low, u32 *fifo_high)
4320{
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03004321 *fifo_high = fifo_size - burst_size;
4322 *fifo_low = fifo_size - burst_size * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004323}
4324
4325int dsi_init_display(struct omap_dss_device *dssdev)
4326{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304327 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4328 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja75d72472011-05-16 15:17:08 +05304329 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304330
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004331 DSSDBG("DSI init\n");
4332
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004333 /* XXX these should be figured out dynamically */
4334 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4335 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4336
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304337 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004338 struct regulator *vdds_dsi;
4339
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304340 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004341
4342 if (IS_ERR(vdds_dsi)) {
4343 DSSERR("can't get VDDS_DSI regulator\n");
4344 return PTR_ERR(vdds_dsi);
4345 }
4346
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304347 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004348 }
4349
Archit Taneja75d72472011-05-16 15:17:08 +05304350 if (dsi_get_num_data_lanes_dssdev(dssdev) > dsi->num_data_lanes) {
4351 DSSERR("DSI%d can't support more than %d data lanes\n",
4352 dsi_module + 1, dsi->num_data_lanes);
4353 return -EINVAL;
4354 }
4355
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004356 return 0;
4357}
4358
Archit Taneja5ee3c142011-03-02 12:35:53 +05304359int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4360{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304361 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4362 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304363 int i;
4364
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304365 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4366 if (!dsi->vc[i].dssdev) {
4367 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304368 *channel = i;
4369 return 0;
4370 }
4371 }
4372
4373 DSSERR("cannot get VC for display %s", dssdev->name);
4374 return -ENOSPC;
4375}
4376EXPORT_SYMBOL(omap_dsi_request_vc);
4377
4378int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4379{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304380 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4381 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4382
Archit Taneja5ee3c142011-03-02 12:35:53 +05304383 if (vc_id < 0 || vc_id > 3) {
4384 DSSERR("VC ID out of range\n");
4385 return -EINVAL;
4386 }
4387
4388 if (channel < 0 || channel > 3) {
4389 DSSERR("Virtual Channel out of range\n");
4390 return -EINVAL;
4391 }
4392
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304393 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304394 DSSERR("Virtual Channel not allocated to display %s\n",
4395 dssdev->name);
4396 return -EINVAL;
4397 }
4398
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304399 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304400
4401 return 0;
4402}
4403EXPORT_SYMBOL(omap_dsi_set_vc_id);
4404
4405void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4406{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304407 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4408 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4409
Archit Taneja5ee3c142011-03-02 12:35:53 +05304410 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304411 dsi->vc[channel].dssdev == dssdev) {
4412 dsi->vc[channel].dssdev = NULL;
4413 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304414 }
4415}
4416EXPORT_SYMBOL(omap_dsi_release_vc);
4417
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304418void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004419{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304420 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304421 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304422 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4423 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004424}
4425
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304426void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004427{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304428 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304429 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304430 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4431 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004432}
4433
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304434static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004435{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304436 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4437
4438 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4439 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4440 dsi->regm_dispc_max =
4441 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4442 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4443 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4444 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4445 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004446}
4447
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004448static int dsi_get_clocks(struct platform_device *dsidev)
4449{
4450 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4451 struct clk *clk;
4452
4453 clk = clk_get(&dsidev->dev, "fck");
4454 if (IS_ERR(clk)) {
4455 DSSERR("can't get fck\n");
4456 return PTR_ERR(clk);
4457 }
4458
4459 dsi->dss_clk = clk;
4460
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03004461 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004462 if (IS_ERR(clk)) {
4463 DSSERR("can't get sys_clk\n");
4464 clk_put(dsi->dss_clk);
4465 dsi->dss_clk = NULL;
4466 return PTR_ERR(clk);
4467 }
4468
4469 dsi->sys_clk = clk;
4470
4471 return 0;
4472}
4473
4474static void dsi_put_clocks(struct platform_device *dsidev)
4475{
4476 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4477
4478 if (dsi->dss_clk)
4479 clk_put(dsi->dss_clk);
4480 if (dsi->sys_clk)
4481 clk_put(dsi->sys_clk);
4482}
4483
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004484/* DSI1 HW IP initialisation */
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004485static int omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004486{
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004487 struct omap_display_platform_data *dss_plat_data;
4488 struct omap_dss_board_info *board_info;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004489 u32 rev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304490 int r, i, dsi_module = dsi_get_dsidev_id(dsidev);
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004491 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304492 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004493
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304494 dsi = kzalloc(sizeof(*dsi), GFP_KERNEL);
4495 if (!dsi) {
4496 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004497 goto err_alloc;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304498 }
4499
4500 dsi->pdev = dsidev;
4501 dsi_pdev_map[dsi_module] = dsidev;
4502 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304503
4504 dss_plat_data = dsidev->dev.platform_data;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004505 board_info = dss_plat_data->board_data;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004506 dsi->enable_pads = board_info->dsi_enable_pads;
4507 dsi->disable_pads = board_info->dsi_disable_pads;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004508
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304509 spin_lock_init(&dsi->irq_lock);
4510 spin_lock_init(&dsi->errors_lock);
4511 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004512
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004513#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304514 spin_lock_init(&dsi->irq_stats_lock);
4515 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004516#endif
4517
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304518 mutex_init(&dsi->lock);
4519 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004520
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004521 r = dsi_get_clocks(dsidev);
4522 if (r)
4523 goto err_get_clk;
4524
4525 pm_runtime_enable(&dsidev->dev);
4526
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304527 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
4528 dsi_framedone_timeout_work_callback);
4529
4530#ifdef DSI_CATCH_MISSING_TE
4531 init_timer(&dsi->te_timer);
4532 dsi->te_timer.function = dsi_te_timeout;
4533 dsi->te_timer.data = 0;
4534#endif
4535 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
4536 if (!dsi_mem) {
4537 DSSERR("can't get IORESOURCE_MEM DSI\n");
4538 r = -EINVAL;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004539 goto err_ioremap;
archit tanejaaffe3602011-02-23 08:41:03 +00004540 }
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304541 dsi->base = ioremap(dsi_mem->start, resource_size(dsi_mem));
4542 if (!dsi->base) {
4543 DSSERR("can't ioremap DSI\n");
4544 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004545 goto err_ioremap;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304546 }
4547 dsi->irq = platform_get_irq(dsi->pdev, 0);
4548 if (dsi->irq < 0) {
4549 DSSERR("platform_get_irq failed\n");
4550 r = -ENODEV;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004551 goto err_get_irq;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304552 }
archit tanejaaffe3602011-02-23 08:41:03 +00004553
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304554 r = request_irq(dsi->irq, omap_dsi_irq_handler, IRQF_SHARED,
4555 dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004556 if (r < 0) {
4557 DSSERR("request_irq failed\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004558 goto err_get_irq;
archit tanejaaffe3602011-02-23 08:41:03 +00004559 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004560
Archit Taneja5ee3c142011-03-02 12:35:53 +05304561 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304562 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4563 dsi->vc[i].mode = DSI_VC_MODE_L4;
4564 dsi->vc[i].dssdev = NULL;
4565 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304566 }
4567
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304568 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004569
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004570 r = dsi_runtime_get(dsidev);
4571 if (r)
4572 goto err_get_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004573
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304574 rev = dsi_read_reg(dsidev, DSI_REVISION);
4575 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004576 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4577
Archit Taneja75d72472011-05-16 15:17:08 +05304578 dsi->num_data_lanes = dsi_get_num_data_lanes(dsidev);
4579
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004580 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004581
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004582 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004583
4584err_get_dsi:
4585 free_irq(dsi->irq, dsi->pdev);
4586err_get_irq:
Archit Taneja49dbf582011-05-16 15:17:07 +05304587 iounmap(dsi->base);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004588err_ioremap:
4589 pm_runtime_disable(&dsidev->dev);
4590err_get_clk:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304591 kfree(dsi);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004592err_alloc:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004593 return r;
4594}
4595
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004596static int omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004597{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304598 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4599
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004600 WARN_ON(dsi->scp_clk_refcount > 0);
4601
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004602 pm_runtime_disable(&dsidev->dev);
4603
4604 dsi_put_clocks(dsidev);
4605
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304606 if (dsi->vdds_dsi_reg != NULL) {
4607 if (dsi->vdds_dsi_enabled) {
4608 regulator_disable(dsi->vdds_dsi_reg);
4609 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02004610 }
4611
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304612 regulator_put(dsi->vdds_dsi_reg);
4613 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004614 }
4615
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304616 free_irq(dsi->irq, dsi->pdev);
4617 iounmap(dsi->base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004618
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304619 kfree(dsi);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004620
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004621 return 0;
4622}
4623
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004624static int dsi_runtime_suspend(struct device *dev)
4625{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004626 dispc_runtime_put();
4627 dss_runtime_put();
4628
4629 return 0;
4630}
4631
4632static int dsi_runtime_resume(struct device *dev)
4633{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004634 int r;
4635
4636 r = dss_runtime_get();
4637 if (r)
4638 goto err_get_dss;
4639
4640 r = dispc_runtime_get();
4641 if (r)
4642 goto err_get_dispc;
4643
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004644 return 0;
4645
4646err_get_dispc:
4647 dss_runtime_put();
4648err_get_dss:
4649 return r;
4650}
4651
4652static const struct dev_pm_ops dsi_pm_ops = {
4653 .runtime_suspend = dsi_runtime_suspend,
4654 .runtime_resume = dsi_runtime_resume,
4655};
4656
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004657static struct platform_driver omap_dsihw_driver = {
4658 .probe = omap_dsihw_probe,
4659 .remove = omap_dsihw_remove,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004660 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004661 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004662 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004663 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004664 },
4665};
4666
4667int dsi_init_platform_driver(void)
4668{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004669 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004670}
4671
4672void dsi_uninit_platform_driver(void)
4673{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004674 return platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004675}