blob: cc910e69f7097d9b4592cc814235f7b9f57120ff [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Ma Lingd4906092009-03-18 20:13:27 +080083static bool
84intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080085 int target, int refclk, intel_clock_t *match_clock,
86 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080087static bool
88intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080089 int target, int refclk, intel_clock_t *match_clock,
90 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080091
Keith Packarda4fc5ed2009-04-07 16:16:42 -070092static bool
93intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080094 int target, int refclk, intel_clock_t *match_clock,
95 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080096static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050097intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080098 int target, int refclk, intel_clock_t *match_clock,
99 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100
Chris Wilson021357a2010-09-07 20:54:59 +0100101static inline u32 /* units of 100MHz */
102intel_fdi_link_freq(struct drm_device *dev)
103{
Chris Wilson8b99e682010-10-13 09:59:17 +0100104 if (IS_GEN5(dev)) {
105 struct drm_i915_private *dev_priv = dev->dev_private;
106 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
107 } else
108 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100109}
110
Keith Packarde4b36692009-06-05 19:22:17 -0700111static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400112 .dot = { .min = 25000, .max = 350000 },
113 .vco = { .min = 930000, .max = 1400000 },
114 .n = { .min = 3, .max = 16 },
115 .m = { .min = 96, .max = 140 },
116 .m1 = { .min = 18, .max = 26 },
117 .m2 = { .min = 6, .max = 16 },
118 .p = { .min = 4, .max = 128 },
119 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700120 .p2 = { .dot_limit = 165000,
121 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800122 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700123};
124
125static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 .dot = { .min = 25000, .max = 350000 },
127 .vco = { .min = 930000, .max = 1400000 },
128 .n = { .min = 3, .max = 16 },
129 .m = { .min = 96, .max = 140 },
130 .m1 = { .min = 18, .max = 26 },
131 .m2 = { .min = 6, .max = 16 },
132 .p = { .min = 4, .max = 128 },
133 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700134 .p2 = { .dot_limit = 165000,
135 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800136 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
Eric Anholt273e27c2011-03-30 13:01:10 -0700138
Keith Packarde4b36692009-06-05 19:22:17 -0700139static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .dot = { .min = 20000, .max = 400000 },
141 .vco = { .min = 1400000, .max = 2800000 },
142 .n = { .min = 1, .max = 6 },
143 .m = { .min = 70, .max = 120 },
144 .m1 = { .min = 10, .max = 22 },
145 .m2 = { .min = 5, .max = 9 },
146 .p = { .min = 5, .max = 80 },
147 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700148 .p2 = { .dot_limit = 200000,
149 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800150 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700151};
152
153static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400154 .dot = { .min = 20000, .max = 400000 },
155 .vco = { .min = 1400000, .max = 2800000 },
156 .n = { .min = 1, .max = 6 },
157 .m = { .min = 70, .max = 120 },
158 .m1 = { .min = 10, .max = 22 },
159 .m2 = { .min = 5, .max = 9 },
160 .p = { .min = 7, .max = 98 },
161 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700162 .p2 = { .dot_limit = 112000,
163 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800164 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700165};
166
Eric Anholt273e27c2011-03-30 13:01:10 -0700167
Keith Packarde4b36692009-06-05 19:22:17 -0700168static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 25000, .max = 270000 },
170 .vco = { .min = 1750000, .max = 3500000},
171 .n = { .min = 1, .max = 4 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 10, .max = 30 },
176 .p1 = { .min = 1, .max = 3},
177 .p2 = { .dot_limit = 270000,
178 .p2_slow = 10,
179 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800180 },
Ma Lingd4906092009-03-18 20:13:27 +0800181 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700182};
183
184static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700185 .dot = { .min = 22000, .max = 400000 },
186 .vco = { .min = 1750000, .max = 3500000},
187 .n = { .min = 1, .max = 4 },
188 .m = { .min = 104, .max = 138 },
189 .m1 = { .min = 16, .max = 23 },
190 .m2 = { .min = 5, .max = 11 },
191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8},
193 .p2 = { .dot_limit = 165000,
194 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800195 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700196};
197
198static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 .dot = { .min = 20000, .max = 115000 },
200 .vco = { .min = 1750000, .max = 3500000 },
201 .n = { .min = 1, .max = 3 },
202 .m = { .min = 104, .max = 138 },
203 .m1 = { .min = 17, .max = 23 },
204 .m2 = { .min = 5, .max = 11 },
205 .p = { .min = 28, .max = 112 },
206 .p1 = { .min = 2, .max = 8 },
207 .p2 = { .dot_limit = 0,
208 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800209 },
Ma Lingd4906092009-03-18 20:13:27 +0800210 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
213static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 80000, .max = 224000 },
215 .vco = { .min = 1750000, .max = 3500000 },
216 .n = { .min = 1, .max = 3 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 14, .max = 42 },
221 .p1 = { .min = 2, .max = 6 },
222 .p2 = { .dot_limit = 0,
223 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800224 },
Ma Lingd4906092009-03-18 20:13:27 +0800225 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 161670, .max = 227000 },
230 .vco = { .min = 1750000, .max = 3500000},
231 .n = { .min = 1, .max = 2 },
232 .m = { .min = 97, .max = 108 },
233 .m1 = { .min = 0x10, .max = 0x12 },
234 .m2 = { .min = 0x05, .max = 0x06 },
235 .p = { .min = 10, .max = 20 },
236 .p1 = { .min = 1, .max = 2},
237 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500242static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 20000, .max = 400000},
244 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400246 .n = { .min = 3, .max = 6 },
247 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400249 .m1 = { .min = 0, .max = 0 },
250 .m2 = { .min = 0, .max = 254 },
251 .p = { .min = 5, .max = 80 },
252 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .p2 = { .dot_limit = 200000,
254 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800255 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700256};
257
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500258static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400259 .dot = { .min = 20000, .max = 400000 },
260 .vco = { .min = 1700000, .max = 3500000 },
261 .n = { .min = 3, .max = 6 },
262 .m = { .min = 2, .max = 256 },
263 .m1 = { .min = 0, .max = 0 },
264 .m2 = { .min = 0, .max = 254 },
265 .p = { .min = 7, .max = 112 },
266 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 .p2 = { .dot_limit = 112000,
268 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800269 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700270};
271
Eric Anholt273e27c2011-03-30 13:01:10 -0700272/* Ironlake / Sandybridge
273 *
274 * We calculate clock using (register_value + 2) for N/M1/M2, so here
275 * the range value for them is (actual_value - 2).
276 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800277static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .dot = { .min = 25000, .max = 350000 },
279 .vco = { .min = 1760000, .max = 3510000 },
280 .n = { .min = 1, .max = 5 },
281 .m = { .min = 79, .max = 127 },
282 .m1 = { .min = 12, .max = 22 },
283 .m2 = { .min = 5, .max = 9 },
284 .p = { .min = 5, .max = 80 },
285 .p1 = { .min = 1, .max = 8 },
286 .p2 = { .dot_limit = 225000,
287 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800288 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700289};
290
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800291static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700292 .dot = { .min = 25000, .max = 350000 },
293 .vco = { .min = 1760000, .max = 3510000 },
294 .n = { .min = 1, .max = 3 },
295 .m = { .min = 79, .max = 118 },
296 .m1 = { .min = 12, .max = 22 },
297 .m2 = { .min = 5, .max = 9 },
298 .p = { .min = 28, .max = 112 },
299 .p1 = { .min = 2, .max = 8 },
300 .p2 = { .dot_limit = 225000,
301 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800302 .find_pll = intel_g4x_find_best_PLL,
303};
304
305static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700306 .dot = { .min = 25000, .max = 350000 },
307 .vco = { .min = 1760000, .max = 3510000 },
308 .n = { .min = 1, .max = 3 },
309 .m = { .min = 79, .max = 127 },
310 .m1 = { .min = 12, .max = 22 },
311 .m2 = { .min = 5, .max = 9 },
312 .p = { .min = 14, .max = 56 },
313 .p1 = { .min = 2, .max = 8 },
314 .p2 = { .dot_limit = 225000,
315 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316 .find_pll = intel_g4x_find_best_PLL,
317};
318
Eric Anholt273e27c2011-03-30 13:01:10 -0700319/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800320static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 2 },
324 .m = { .min = 79, .max = 126 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400328 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331 .find_pll = intel_g4x_find_best_PLL,
332};
333
334static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 25000, .max = 350000 },
336 .vco = { .min = 1760000, .max = 3510000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 79, .max = 126 },
339 .m1 = { .min = 12, .max = 22 },
340 .m2 = { .min = 5, .max = 9 },
341 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .p2 = { .dot_limit = 225000,
344 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800345 .find_pll = intel_g4x_find_best_PLL,
346};
347
348static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400349 .dot = { .min = 25000, .max = 350000 },
350 .vco = { .min = 1760000, .max = 3510000},
351 .n = { .min = 1, .max = 2 },
352 .m = { .min = 81, .max = 90 },
353 .m1 = { .min = 12, .max = 22 },
354 .m2 = { .min = 5, .max = 9 },
355 .p = { .min = 10, .max = 20 },
356 .p1 = { .min = 1, .max = 2},
357 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800360};
361
Jesse Barnes57f350b2012-03-28 13:39:25 -0700362u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
363{
364 unsigned long flags;
365 u32 val = 0;
366
367 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
368 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
369 DRM_ERROR("DPIO idle wait timed out\n");
370 goto out_unlock;
371 }
372
373 I915_WRITE(DPIO_REG, reg);
374 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
375 DPIO_BYTE);
376 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
377 DRM_ERROR("DPIO read wait timed out\n");
378 goto out_unlock;
379 }
380 val = I915_READ(DPIO_DATA);
381
382out_unlock:
383 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
384 return val;
385}
386
Jesse Barnes57f350b2012-03-28 13:39:25 -0700387static void vlv_init_dpio(struct drm_device *dev)
388{
389 struct drm_i915_private *dev_priv = dev->dev_private;
390
391 /* Reset the DPIO config */
392 I915_WRITE(DPIO_CTL, 0);
393 POSTING_READ(DPIO_CTL);
394 I915_WRITE(DPIO_CTL, 1);
395 POSTING_READ(DPIO_CTL);
396}
397
Daniel Vetter618563e2012-04-01 13:38:50 +0200398static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
399{
400 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
401 return 1;
402}
403
404static const struct dmi_system_id intel_dual_link_lvds[] = {
405 {
406 .callback = intel_dual_link_lvds_callback,
407 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
408 .matches = {
409 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
410 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
411 },
412 },
413 { } /* terminating entry */
414};
415
Takashi Iwaib0354382012-03-20 13:07:05 +0100416static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
417 unsigned int reg)
418{
419 unsigned int val;
420
Takashi Iwai121d5272012-03-20 13:07:06 +0100421 /* use the module option value if specified */
422 if (i915_lvds_channel_mode > 0)
423 return i915_lvds_channel_mode == 2;
424
Daniel Vetter618563e2012-04-01 13:38:50 +0200425 if (dmi_check_system(intel_dual_link_lvds))
426 return true;
427
Takashi Iwaib0354382012-03-20 13:07:05 +0100428 if (dev_priv->lvds_val)
429 val = dev_priv->lvds_val;
430 else {
431 /* BIOS should set the proper LVDS register value at boot, but
432 * in reality, it doesn't set the value when the lid is closed;
433 * we need to check "the value to be set" in VBT when LVDS
434 * register is uninitialized.
435 */
436 val = I915_READ(reg);
437 if (!(val & ~LVDS_DETECTED))
438 val = dev_priv->bios_lvds_val;
439 dev_priv->lvds_val = val;
440 }
441 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
442}
443
Chris Wilson1b894b52010-12-14 20:04:54 +0000444static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
445 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800447 struct drm_device *dev = crtc->dev;
448 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800449 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800450
451 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100452 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800453 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000454 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455 limit = &intel_limits_ironlake_dual_lvds_100m;
456 else
457 limit = &intel_limits_ironlake_dual_lvds;
458 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000459 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800460 limit = &intel_limits_ironlake_single_lvds_100m;
461 else
462 limit = &intel_limits_ironlake_single_lvds;
463 }
464 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800465 HAS_eDP)
466 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800467 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800468 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469
470 return limit;
471}
472
Ma Ling044c7c42009-03-18 20:13:23 +0800473static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
474{
475 struct drm_device *dev = crtc->dev;
476 struct drm_i915_private *dev_priv = dev->dev_private;
477 const intel_limit_t *limit;
478
479 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100480 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800481 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700482 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800483 else
484 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700485 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800486 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
487 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700488 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800489 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700490 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400491 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700492 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800493 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700494 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800495
496 return limit;
497}
498
Chris Wilson1b894b52010-12-14 20:04:54 +0000499static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800500{
501 struct drm_device *dev = crtc->dev;
502 const intel_limit_t *limit;
503
Eric Anholtbad720f2009-10-22 16:11:14 -0700504 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000505 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800506 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800507 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500508 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500510 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800511 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500512 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100513 } else if (!IS_GEN2(dev)) {
514 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
515 limit = &intel_limits_i9xx_lvds;
516 else
517 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800518 } else {
519 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700520 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800521 else
Keith Packarde4b36692009-06-05 19:22:17 -0700522 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 }
524 return limit;
525}
526
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500527/* m1 is reserved as 0 in Pineview, n is a ring counter */
528static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800529{
Shaohua Li21778322009-02-23 15:19:16 +0800530 clock->m = clock->m2 + 2;
531 clock->p = clock->p1 * clock->p2;
532 clock->vco = refclk * clock->m / clock->n;
533 clock->dot = clock->vco / clock->p;
534}
535
536static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
537{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 if (IS_PINEVIEW(dev)) {
539 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800540 return;
541 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
543 clock->p = clock->p1 * clock->p2;
544 clock->vco = refclk * clock->m / (clock->n + 2);
545 clock->dot = clock->vco / clock->p;
546}
547
Jesse Barnes79e53942008-11-07 14:24:08 -0800548/**
549 * Returns whether any output on the specified pipe is of the specified type
550 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100551bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800552{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100553 struct drm_device *dev = crtc->dev;
554 struct drm_mode_config *mode_config = &dev->mode_config;
555 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800556
Chris Wilson4ef69c72010-09-09 15:14:28 +0100557 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
558 if (encoder->base.crtc == crtc && encoder->type == type)
559 return true;
560
561 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800562}
563
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800564#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800565/**
566 * Returns whether the given set of divisors are valid for a given refclk with
567 * the given connectors.
568 */
569
Chris Wilson1b894b52010-12-14 20:04:54 +0000570static bool intel_PLL_is_valid(struct drm_device *dev,
571 const intel_limit_t *limit,
572 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800573{
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800578 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400579 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800580 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400581 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500582 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400583 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400585 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800586 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400587 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400589 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
591 * connector, etc., rather than just a single range.
592 */
593 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400594 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800595
596 return true;
597}
598
Ma Lingd4906092009-03-18 20:13:27 +0800599static bool
600intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800601 int target, int refclk, intel_clock_t *match_clock,
602 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800603
Jesse Barnes79e53942008-11-07 14:24:08 -0800604{
605 struct drm_device *dev = crtc->dev;
606 struct drm_i915_private *dev_priv = dev->dev_private;
607 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 int err = target;
609
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200610 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800611 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 /*
613 * For LVDS, if the panel is on, just rely on its current
614 * settings for dual-channel. We haven't figured out how to
615 * reliably set up different single/dual channel state, if we
616 * even can.
617 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100618 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 clock.p2 = limit->p2.p2_fast;
620 else
621 clock.p2 = limit->p2.p2_slow;
622 } else {
623 if (target < limit->p2.dot_limit)
624 clock.p2 = limit->p2.p2_slow;
625 else
626 clock.p2 = limit->p2.p2_fast;
627 }
628
Akshay Joshi0206e352011-08-16 15:34:10 -0400629 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800630
Zhao Yakui42158662009-11-20 11:24:18 +0800631 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
632 clock.m1++) {
633 for (clock.m2 = limit->m2.min;
634 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500635 /* m1 is always 0 in Pineview */
636 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800637 break;
638 for (clock.n = limit->n.min;
639 clock.n <= limit->n.max; clock.n++) {
640 for (clock.p1 = limit->p1.min;
641 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800642 int this_err;
643
Shaohua Li21778322009-02-23 15:19:16 +0800644 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800647 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800648 if (match_clock &&
649 clock.p != match_clock->p)
650 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800651
652 this_err = abs(clock.dot - target);
653 if (this_err < err) {
654 *best_clock = clock;
655 err = this_err;
656 }
657 }
658 }
659 }
660 }
661
662 return (err != target);
663}
664
Ma Lingd4906092009-03-18 20:13:27 +0800665static bool
666intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800667 int target, int refclk, intel_clock_t *match_clock,
668 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800669{
670 struct drm_device *dev = crtc->dev;
671 struct drm_i915_private *dev_priv = dev->dev_private;
672 intel_clock_t clock;
673 int max_n;
674 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400675 /* approximately equals target * 0.00585 */
676 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800677 found = false;
678
679 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800680 int lvds_reg;
681
Eric Anholtc619eed2010-01-28 16:45:52 -0800682 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800683 lvds_reg = PCH_LVDS;
684 else
685 lvds_reg = LVDS;
686 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800687 LVDS_CLKB_POWER_UP)
688 clock.p2 = limit->p2.p2_fast;
689 else
690 clock.p2 = limit->p2.p2_slow;
691 } else {
692 if (target < limit->p2.dot_limit)
693 clock.p2 = limit->p2.p2_slow;
694 else
695 clock.p2 = limit->p2.p2_fast;
696 }
697
698 memset(best_clock, 0, sizeof(*best_clock));
699 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200700 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800701 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200702 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800703 for (clock.m1 = limit->m1.max;
704 clock.m1 >= limit->m1.min; clock.m1--) {
705 for (clock.m2 = limit->m2.max;
706 clock.m2 >= limit->m2.min; clock.m2--) {
707 for (clock.p1 = limit->p1.max;
708 clock.p1 >= limit->p1.min; clock.p1--) {
709 int this_err;
710
Shaohua Li21778322009-02-23 15:19:16 +0800711 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000712 if (!intel_PLL_is_valid(dev, limit,
713 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800714 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800715 if (match_clock &&
716 clock.p != match_clock->p)
717 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000718
719 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800720 if (this_err < err_most) {
721 *best_clock = clock;
722 err_most = this_err;
723 max_n = clock.n;
724 found = true;
725 }
726 }
727 }
728 }
729 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800730 return found;
731}
Ma Lingd4906092009-03-18 20:13:27 +0800732
Zhenyu Wang2c072452009-06-05 15:38:42 +0800733static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500734intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800735 int target, int refclk, intel_clock_t *match_clock,
736 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800737{
738 struct drm_device *dev = crtc->dev;
739 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800740
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800741 if (target < 200000) {
742 clock.n = 1;
743 clock.p1 = 2;
744 clock.p2 = 10;
745 clock.m1 = 12;
746 clock.m2 = 9;
747 } else {
748 clock.n = 2;
749 clock.p1 = 1;
750 clock.p2 = 10;
751 clock.m1 = 14;
752 clock.m2 = 8;
753 }
754 intel_clock(dev, refclk, &clock);
755 memcpy(best_clock, &clock, sizeof(intel_clock_t));
756 return true;
757}
758
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700759/* DisplayPort has only two frequencies, 162MHz and 270MHz */
760static bool
761intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800762 int target, int refclk, intel_clock_t *match_clock,
763 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700764{
Chris Wilson5eddb702010-09-11 13:48:45 +0100765 intel_clock_t clock;
766 if (target < 200000) {
767 clock.p1 = 2;
768 clock.p2 = 10;
769 clock.n = 2;
770 clock.m1 = 23;
771 clock.m2 = 8;
772 } else {
773 clock.p1 = 1;
774 clock.p2 = 10;
775 clock.n = 1;
776 clock.m1 = 14;
777 clock.m2 = 2;
778 }
779 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
780 clock.p = (clock.p1 * clock.p2);
781 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
782 clock.vco = 0;
783 memcpy(best_clock, &clock, sizeof(intel_clock_t));
784 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700785}
786
Paulo Zanonia928d532012-05-04 17:18:15 -0300787static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
788{
789 struct drm_i915_private *dev_priv = dev->dev_private;
790 u32 frame, frame_reg = PIPEFRAME(pipe);
791
792 frame = I915_READ(frame_reg);
793
794 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
795 DRM_DEBUG_KMS("vblank wait timed out\n");
796}
797
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700798/**
799 * intel_wait_for_vblank - wait for vblank on a given pipe
800 * @dev: drm device
801 * @pipe: pipe to wait for
802 *
803 * Wait for vblank to occur on a given pipe. Needed for various bits of
804 * mode setting code.
805 */
806void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800807{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700808 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800809 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700810
Paulo Zanonia928d532012-05-04 17:18:15 -0300811 if (INTEL_INFO(dev)->gen >= 5) {
812 ironlake_wait_for_vblank(dev, pipe);
813 return;
814 }
815
Chris Wilson300387c2010-09-05 20:25:43 +0100816 /* Clear existing vblank status. Note this will clear any other
817 * sticky status fields as well.
818 *
819 * This races with i915_driver_irq_handler() with the result
820 * that either function could miss a vblank event. Here it is not
821 * fatal, as we will either wait upon the next vblank interrupt or
822 * timeout. Generally speaking intel_wait_for_vblank() is only
823 * called during modeset at which time the GPU should be idle and
824 * should *not* be performing page flips and thus not waiting on
825 * vblanks...
826 * Currently, the result of us stealing a vblank from the irq
827 * handler is that a single frame will be skipped during swapbuffers.
828 */
829 I915_WRITE(pipestat_reg,
830 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
831
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700832 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100833 if (wait_for(I915_READ(pipestat_reg) &
834 PIPE_VBLANK_INTERRUPT_STATUS,
835 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700836 DRM_DEBUG_KMS("vblank wait timed out\n");
837}
838
Keith Packardab7ad7f2010-10-03 00:33:06 -0700839/*
840 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700841 * @dev: drm device
842 * @pipe: pipe to wait for
843 *
844 * After disabling a pipe, we can't wait for vblank in the usual way,
845 * spinning on the vblank interrupt status bit, since we won't actually
846 * see an interrupt when the pipe is disabled.
847 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700848 * On Gen4 and above:
849 * wait for the pipe register state bit to turn off
850 *
851 * Otherwise:
852 * wait for the display line value to settle (it usually
853 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100854 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700855 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100856void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700857{
858 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700859
Keith Packardab7ad7f2010-10-03 00:33:06 -0700860 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100861 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700862
Keith Packardab7ad7f2010-10-03 00:33:06 -0700863 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100864 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
865 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700866 DRM_DEBUG_KMS("pipe_off wait timed out\n");
867 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300868 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100869 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700870 unsigned long timeout = jiffies + msecs_to_jiffies(100);
871
Paulo Zanoni837ba002012-05-04 17:18:14 -0300872 if (IS_GEN2(dev))
873 line_mask = DSL_LINEMASK_GEN2;
874 else
875 line_mask = DSL_LINEMASK_GEN3;
876
Keith Packardab7ad7f2010-10-03 00:33:06 -0700877 /* Wait for the display line to settle */
878 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300879 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700880 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300881 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700882 time_after(timeout, jiffies));
883 if (time_after(jiffies, timeout))
884 DRM_DEBUG_KMS("pipe_off wait timed out\n");
885 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800886}
887
Jesse Barnesb24e7172011-01-04 15:09:30 -0800888static const char *state_string(bool enabled)
889{
890 return enabled ? "on" : "off";
891}
892
893/* Only for pre-ILK configs */
894static void assert_pll(struct drm_i915_private *dev_priv,
895 enum pipe pipe, bool state)
896{
897 int reg;
898 u32 val;
899 bool cur_state;
900
901 reg = DPLL(pipe);
902 val = I915_READ(reg);
903 cur_state = !!(val & DPLL_VCO_ENABLE);
904 WARN(cur_state != state,
905 "PLL state assertion failure (expected %s, current %s)\n",
906 state_string(state), state_string(cur_state));
907}
908#define assert_pll_enabled(d, p) assert_pll(d, p, true)
909#define assert_pll_disabled(d, p) assert_pll(d, p, false)
910
Jesse Barnes040484a2011-01-03 12:14:26 -0800911/* For ILK+ */
912static void assert_pch_pll(struct drm_i915_private *dev_priv,
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100913 struct intel_crtc *intel_crtc, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800914{
915 int reg;
916 u32 val;
917 bool cur_state;
918
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100919 if (!intel_crtc->pch_pll) {
920 WARN(1, "asserting PCH PLL enabled with no PLL\n");
921 return;
922 }
923
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700924 if (HAS_PCH_CPT(dev_priv->dev)) {
925 u32 pch_dpll;
926
927 pch_dpll = I915_READ(PCH_DPLL_SEL);
928
929 /* Make sure the selected PLL is enabled to the transcoder */
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100930 WARN(!((pch_dpll >> (4 * intel_crtc->pipe)) & 8),
931 "transcoder %d PLL not enabled\n", intel_crtc->pipe);
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700932 }
933
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100934 reg = intel_crtc->pch_pll->pll_reg;
Jesse Barnes040484a2011-01-03 12:14:26 -0800935 val = I915_READ(reg);
936 cur_state = !!(val & DPLL_VCO_ENABLE);
937 WARN(cur_state != state,
938 "PCH PLL state assertion failure (expected %s, current %s)\n",
939 state_string(state), state_string(cur_state));
940}
941#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
942#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
943
944static void assert_fdi_tx(struct drm_i915_private *dev_priv,
945 enum pipe pipe, bool state)
946{
947 int reg;
948 u32 val;
949 bool cur_state;
950
951 reg = FDI_TX_CTL(pipe);
952 val = I915_READ(reg);
953 cur_state = !!(val & FDI_TX_ENABLE);
954 WARN(cur_state != state,
955 "FDI TX state assertion failure (expected %s, current %s)\n",
956 state_string(state), state_string(cur_state));
957}
958#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
959#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
960
961static void assert_fdi_rx(struct drm_i915_private *dev_priv,
962 enum pipe pipe, bool state)
963{
964 int reg;
965 u32 val;
966 bool cur_state;
967
968 reg = FDI_RX_CTL(pipe);
969 val = I915_READ(reg);
970 cur_state = !!(val & FDI_RX_ENABLE);
971 WARN(cur_state != state,
972 "FDI RX state assertion failure (expected %s, current %s)\n",
973 state_string(state), state_string(cur_state));
974}
975#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
976#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
977
978static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
979 enum pipe pipe)
980{
981 int reg;
982 u32 val;
983
984 /* ILK FDI PLL is always enabled */
985 if (dev_priv->info->gen == 5)
986 return;
987
988 reg = FDI_TX_CTL(pipe);
989 val = I915_READ(reg);
990 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
991}
992
993static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
994 enum pipe pipe)
995{
996 int reg;
997 u32 val;
998
999 reg = FDI_RX_CTL(pipe);
1000 val = I915_READ(reg);
1001 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1002}
1003
Jesse Barnesea0760c2011-01-04 15:09:32 -08001004static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1005 enum pipe pipe)
1006{
1007 int pp_reg, lvds_reg;
1008 u32 val;
1009 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001010 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001011
1012 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1013 pp_reg = PCH_PP_CONTROL;
1014 lvds_reg = PCH_LVDS;
1015 } else {
1016 pp_reg = PP_CONTROL;
1017 lvds_reg = LVDS;
1018 }
1019
1020 val = I915_READ(pp_reg);
1021 if (!(val & PANEL_POWER_ON) ||
1022 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1023 locked = false;
1024
1025 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1026 panel_pipe = PIPE_B;
1027
1028 WARN(panel_pipe == pipe && locked,
1029 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001030 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001031}
1032
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001033void assert_pipe(struct drm_i915_private *dev_priv,
1034 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001035{
1036 int reg;
1037 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001038 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001039
Daniel Vetter8e636782012-01-22 01:36:48 +01001040 /* if we need the pipe A quirk it must be always on */
1041 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1042 state = true;
1043
Jesse Barnesb24e7172011-01-04 15:09:30 -08001044 reg = PIPECONF(pipe);
1045 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001046 cur_state = !!(val & PIPECONF_ENABLE);
1047 WARN(cur_state != state,
1048 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001049 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001050}
1051
Chris Wilson931872f2012-01-16 23:01:13 +00001052static void assert_plane(struct drm_i915_private *dev_priv,
1053 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001054{
1055 int reg;
1056 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001057 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058
1059 reg = DSPCNTR(plane);
1060 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001061 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1062 WARN(cur_state != state,
1063 "plane %c assertion failure (expected %s, current %s)\n",
1064 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001065}
1066
Chris Wilson931872f2012-01-16 23:01:13 +00001067#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1068#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1069
Jesse Barnesb24e7172011-01-04 15:09:30 -08001070static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1071 enum pipe pipe)
1072{
1073 int reg, i;
1074 u32 val;
1075 int cur_pipe;
1076
Jesse Barnes19ec1352011-02-02 12:28:02 -08001077 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001078 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1079 reg = DSPCNTR(pipe);
1080 val = I915_READ(reg);
1081 WARN((val & DISPLAY_PLANE_ENABLE),
1082 "plane %c assertion failure, should be disabled but not\n",
1083 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001084 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001085 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001086
Jesse Barnesb24e7172011-01-04 15:09:30 -08001087 /* Need to check both planes against the pipe */
1088 for (i = 0; i < 2; i++) {
1089 reg = DSPCNTR(i);
1090 val = I915_READ(reg);
1091 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1092 DISPPLANE_SEL_PIPE_SHIFT;
1093 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001094 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1095 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001096 }
1097}
1098
Jesse Barnes92f25842011-01-04 15:09:34 -08001099static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1100{
1101 u32 val;
1102 bool enabled;
1103
1104 val = I915_READ(PCH_DREF_CONTROL);
1105 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1106 DREF_SUPERSPREAD_SOURCE_MASK));
1107 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1108}
1109
1110static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1111 enum pipe pipe)
1112{
1113 int reg;
1114 u32 val;
1115 bool enabled;
1116
1117 reg = TRANSCONF(pipe);
1118 val = I915_READ(reg);
1119 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001120 WARN(enabled,
1121 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1122 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001123}
1124
Keith Packard4e634382011-08-06 10:39:45 -07001125static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001127{
1128 if ((val & DP_PORT_EN) == 0)
1129 return false;
1130
1131 if (HAS_PCH_CPT(dev_priv->dev)) {
1132 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1133 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1134 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1135 return false;
1136 } else {
1137 if ((val & DP_PIPE_MASK) != (pipe << 30))
1138 return false;
1139 }
1140 return true;
1141}
1142
Keith Packard1519b992011-08-06 10:35:34 -07001143static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1144 enum pipe pipe, u32 val)
1145{
1146 if ((val & PORT_ENABLE) == 0)
1147 return false;
1148
1149 if (HAS_PCH_CPT(dev_priv->dev)) {
1150 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1151 return false;
1152 } else {
1153 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1154 return false;
1155 }
1156 return true;
1157}
1158
1159static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1160 enum pipe pipe, u32 val)
1161{
1162 if ((val & LVDS_PORT_EN) == 0)
1163 return false;
1164
1165 if (HAS_PCH_CPT(dev_priv->dev)) {
1166 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1167 return false;
1168 } else {
1169 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1170 return false;
1171 }
1172 return true;
1173}
1174
1175static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1176 enum pipe pipe, u32 val)
1177{
1178 if ((val & ADPA_DAC_ENABLE) == 0)
1179 return false;
1180 if (HAS_PCH_CPT(dev_priv->dev)) {
1181 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1182 return false;
1183 } else {
1184 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1185 return false;
1186 }
1187 return true;
1188}
1189
Jesse Barnes291906f2011-02-02 12:28:03 -08001190static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001191 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001192{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001193 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001194 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001195 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001196 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001197}
1198
1199static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1200 enum pipe pipe, int reg)
1201{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001202 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001203 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Adam Jackson23c99e72011-10-07 14:38:43 -04001204 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001205 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001206}
1207
1208static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1209 enum pipe pipe)
1210{
1211 int reg;
1212 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001213
Keith Packardf0575e92011-07-25 22:12:43 -07001214 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1215 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1216 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001217
1218 reg = PCH_ADPA;
1219 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001220 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001221 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001222 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001223
1224 reg = PCH_LVDS;
1225 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001226 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001227 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001228 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001229
1230 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1231 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1232 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1233}
1234
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001236 * intel_enable_pll - enable a PLL
1237 * @dev_priv: i915 private structure
1238 * @pipe: pipe PLL to enable
1239 *
1240 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1241 * make sure the PLL reg is writable first though, since the panel write
1242 * protect mechanism may be enabled.
1243 *
1244 * Note! This is for pre-ILK only.
1245 */
1246static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1247{
1248 int reg;
1249 u32 val;
1250
1251 /* No really, not for ILK+ */
1252 BUG_ON(dev_priv->info->gen >= 5);
1253
1254 /* PLL is protected by panel, make sure we can write it */
1255 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1256 assert_panel_unlocked(dev_priv, pipe);
1257
1258 reg = DPLL(pipe);
1259 val = I915_READ(reg);
1260 val |= DPLL_VCO_ENABLE;
1261
1262 /* We do this three times for luck */
1263 I915_WRITE(reg, val);
1264 POSTING_READ(reg);
1265 udelay(150); /* wait for warmup */
1266 I915_WRITE(reg, val);
1267 POSTING_READ(reg);
1268 udelay(150); /* wait for warmup */
1269 I915_WRITE(reg, val);
1270 POSTING_READ(reg);
1271 udelay(150); /* wait for warmup */
1272}
1273
1274/**
1275 * intel_disable_pll - disable a PLL
1276 * @dev_priv: i915 private structure
1277 * @pipe: pipe PLL to disable
1278 *
1279 * Disable the PLL for @pipe, making sure the pipe is off first.
1280 *
1281 * Note! This is for pre-ILK only.
1282 */
1283static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1284{
1285 int reg;
1286 u32 val;
1287
1288 /* Don't disable pipe A or pipe A PLLs if needed */
1289 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1290 return;
1291
1292 /* Make sure the pipe isn't still relying on us */
1293 assert_pipe_disabled(dev_priv, pipe);
1294
1295 reg = DPLL(pipe);
1296 val = I915_READ(reg);
1297 val &= ~DPLL_VCO_ENABLE;
1298 I915_WRITE(reg, val);
1299 POSTING_READ(reg);
1300}
1301
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001302/* SBI access */
1303static void
1304intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1305{
1306 unsigned long flags;
1307
1308 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
1309 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_READY) == 0,
1310 100)) {
1311 DRM_ERROR("timeout waiting for SBI to become ready\n");
1312 goto out_unlock;
1313 }
1314
1315 I915_WRITE(SBI_ADDR,
1316 (reg << 16));
1317 I915_WRITE(SBI_DATA,
1318 value);
1319 I915_WRITE(SBI_CTL_STAT,
1320 SBI_BUSY |
1321 SBI_CTL_OP_CRWR);
1322
1323 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_READY | SBI_RESPONSE_SUCCESS)) == 0,
1324 100)) {
1325 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1326 goto out_unlock;
1327 }
1328
1329out_unlock:
1330 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1331}
1332
1333static u32
1334intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1335{
1336 unsigned long flags;
1337 u32 value;
1338
1339 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
1340 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_READY) == 0,
1341 100)) {
1342 DRM_ERROR("timeout waiting for SBI to become ready\n");
1343 goto out_unlock;
1344 }
1345
1346 I915_WRITE(SBI_ADDR,
1347 (reg << 16));
1348 I915_WRITE(SBI_CTL_STAT,
1349 SBI_BUSY |
1350 SBI_CTL_OP_CRRD);
1351
1352 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_READY | SBI_RESPONSE_SUCCESS)) == 0,
1353 100)) {
1354 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1355 goto out_unlock;
1356 }
1357
1358 value = I915_READ(SBI_DATA);
1359
1360out_unlock:
1361 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1362 return value;
1363}
1364
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001365/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001366 * intel_enable_pch_pll - enable PCH PLL
1367 * @dev_priv: i915 private structure
1368 * @pipe: pipe PLL to enable
1369 *
1370 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1371 * drives the transcoder clock.
1372 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001373static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001374{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001375 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1376 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001377 int reg;
1378 u32 val;
1379
1380 /* PCH only available on ILK+ */
1381 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001382 BUG_ON(pll == NULL);
1383 BUG_ON(pll->refcount == 0);
1384
1385 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1386 pll->pll_reg, pll->active, pll->on,
1387 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001388
1389 /* PCH refclock must be enabled first */
1390 assert_pch_refclk_enabled(dev_priv);
1391
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001392 if (pll->active++ && pll->on) {
1393 assert_pch_pll_enabled(dev_priv, intel_crtc);
1394 return;
1395 }
1396
1397 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1398
1399 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001400 val = I915_READ(reg);
1401 val |= DPLL_VCO_ENABLE;
1402 I915_WRITE(reg, val);
1403 POSTING_READ(reg);
1404 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001405
1406 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001407}
1408
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001409static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001410{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001411 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1412 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001413 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001414 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001415
Jesse Barnes92f25842011-01-04 15:09:34 -08001416 /* PCH only available on ILK+ */
1417 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001418 if (pll == NULL)
1419 return;
1420
1421 BUG_ON(pll->refcount == 0);
1422
1423 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1424 pll->pll_reg, pll->active, pll->on,
1425 intel_crtc->base.base.id);
1426
1427 BUG_ON(pll->active == 0);
1428 if (--pll->active) {
1429 assert_pch_pll_enabled(dev_priv, intel_crtc);
1430 return;
1431 }
1432
1433 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001434
1435 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001436 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001437
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001438 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001439 val = I915_READ(reg);
1440 val &= ~DPLL_VCO_ENABLE;
1441 I915_WRITE(reg, val);
1442 POSTING_READ(reg);
1443 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001444
1445 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001446}
1447
Jesse Barnes040484a2011-01-03 12:14:26 -08001448static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1449 enum pipe pipe)
1450{
1451 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001452 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001453 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001454
1455 /* PCH only available on ILK+ */
1456 BUG_ON(dev_priv->info->gen < 5);
1457
1458 /* Make sure PCH DPLL is enabled */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001459 assert_pch_pll_enabled(dev_priv, to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001460
1461 /* FDI must be feeding us bits for PCH ports */
1462 assert_fdi_tx_enabled(dev_priv, pipe);
1463 assert_fdi_rx_enabled(dev_priv, pipe);
1464
1465 reg = TRANSCONF(pipe);
1466 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001467 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001468
1469 if (HAS_PCH_IBX(dev_priv->dev)) {
1470 /*
1471 * make the BPC in transcoder be consistent with
1472 * that in pipeconf reg.
1473 */
1474 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001475 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001476 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001477
1478 val &= ~TRANS_INTERLACE_MASK;
1479 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001480 if (HAS_PCH_IBX(dev_priv->dev) &&
1481 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1482 val |= TRANS_LEGACY_INTERLACED_ILK;
1483 else
1484 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001485 else
1486 val |= TRANS_PROGRESSIVE;
1487
Jesse Barnes040484a2011-01-03 12:14:26 -08001488 I915_WRITE(reg, val | TRANS_ENABLE);
1489 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1490 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1491}
1492
1493static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1494 enum pipe pipe)
1495{
1496 int reg;
1497 u32 val;
1498
1499 /* FDI relies on the transcoder */
1500 assert_fdi_tx_disabled(dev_priv, pipe);
1501 assert_fdi_rx_disabled(dev_priv, pipe);
1502
Jesse Barnes291906f2011-02-02 12:28:03 -08001503 /* Ports must be off as well */
1504 assert_pch_ports_disabled(dev_priv, pipe);
1505
Jesse Barnes040484a2011-01-03 12:14:26 -08001506 reg = TRANSCONF(pipe);
1507 val = I915_READ(reg);
1508 val &= ~TRANS_ENABLE;
1509 I915_WRITE(reg, val);
1510 /* wait for PCH transcoder off, transcoder state */
1511 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001512 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001513}
1514
Jesse Barnes92f25842011-01-04 15:09:34 -08001515/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001516 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001517 * @dev_priv: i915 private structure
1518 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001519 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001520 *
1521 * Enable @pipe, making sure that various hardware specific requirements
1522 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1523 *
1524 * @pipe should be %PIPE_A or %PIPE_B.
1525 *
1526 * Will wait until the pipe is actually running (i.e. first vblank) before
1527 * returning.
1528 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001529static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1530 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001531{
1532 int reg;
1533 u32 val;
1534
1535 /*
1536 * A pipe without a PLL won't actually be able to drive bits from
1537 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1538 * need the check.
1539 */
1540 if (!HAS_PCH_SPLIT(dev_priv->dev))
1541 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001542 else {
1543 if (pch_port) {
1544 /* if driving the PCH, we need FDI enabled */
1545 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1546 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1547 }
1548 /* FIXME: assert CPU port conditions for SNB+ */
1549 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001550
1551 reg = PIPECONF(pipe);
1552 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001553 if (val & PIPECONF_ENABLE)
1554 return;
1555
1556 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001557 intel_wait_for_vblank(dev_priv->dev, pipe);
1558}
1559
1560/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001561 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001562 * @dev_priv: i915 private structure
1563 * @pipe: pipe to disable
1564 *
1565 * Disable @pipe, making sure that various hardware specific requirements
1566 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1567 *
1568 * @pipe should be %PIPE_A or %PIPE_B.
1569 *
1570 * Will wait until the pipe has shut down before returning.
1571 */
1572static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1573 enum pipe pipe)
1574{
1575 int reg;
1576 u32 val;
1577
1578 /*
1579 * Make sure planes won't keep trying to pump pixels to us,
1580 * or we might hang the display.
1581 */
1582 assert_planes_disabled(dev_priv, pipe);
1583
1584 /* Don't disable pipe A or pipe A PLLs if needed */
1585 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1586 return;
1587
1588 reg = PIPECONF(pipe);
1589 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001590 if ((val & PIPECONF_ENABLE) == 0)
1591 return;
1592
1593 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001594 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1595}
1596
Keith Packardd74362c2011-07-28 14:47:14 -07001597/*
1598 * Plane regs are double buffered, going from enabled->disabled needs a
1599 * trigger in order to latch. The display address reg provides this.
1600 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001601void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001602 enum plane plane)
1603{
1604 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1605 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1606}
1607
Jesse Barnesb24e7172011-01-04 15:09:30 -08001608/**
1609 * intel_enable_plane - enable a display plane on a given pipe
1610 * @dev_priv: i915 private structure
1611 * @plane: plane to enable
1612 * @pipe: pipe being fed
1613 *
1614 * Enable @plane on @pipe, making sure that @pipe is running first.
1615 */
1616static void intel_enable_plane(struct drm_i915_private *dev_priv,
1617 enum plane plane, enum pipe pipe)
1618{
1619 int reg;
1620 u32 val;
1621
1622 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1623 assert_pipe_enabled(dev_priv, pipe);
1624
1625 reg = DSPCNTR(plane);
1626 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001627 if (val & DISPLAY_PLANE_ENABLE)
1628 return;
1629
1630 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001631 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001632 intel_wait_for_vblank(dev_priv->dev, pipe);
1633}
1634
Jesse Barnesb24e7172011-01-04 15:09:30 -08001635/**
1636 * intel_disable_plane - disable a display plane
1637 * @dev_priv: i915 private structure
1638 * @plane: plane to disable
1639 * @pipe: pipe consuming the data
1640 *
1641 * Disable @plane; should be an independent operation.
1642 */
1643static void intel_disable_plane(struct drm_i915_private *dev_priv,
1644 enum plane plane, enum pipe pipe)
1645{
1646 int reg;
1647 u32 val;
1648
1649 reg = DSPCNTR(plane);
1650 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001651 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1652 return;
1653
1654 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001655 intel_flush_display_plane(dev_priv, plane);
1656 intel_wait_for_vblank(dev_priv->dev, pipe);
1657}
1658
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001659static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001660 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001661{
1662 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001663 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001664 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001665 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001666 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001667}
1668
1669static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1670 enum pipe pipe, int reg)
1671{
1672 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001673 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001674 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1675 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001676 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001677 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001678}
1679
1680/* Disable any ports connected to this transcoder */
1681static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1682 enum pipe pipe)
1683{
1684 u32 reg, val;
1685
1686 val = I915_READ(PCH_PP_CONTROL);
1687 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1688
Keith Packardf0575e92011-07-25 22:12:43 -07001689 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1690 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1691 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001692
1693 reg = PCH_ADPA;
1694 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001695 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001696 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1697
1698 reg = PCH_LVDS;
1699 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001700 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1701 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001702 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1703 POSTING_READ(reg);
1704 udelay(100);
1705 }
1706
1707 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1708 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1709 disable_pch_hdmi(dev_priv, pipe, HDMID);
1710}
1711
Chris Wilson127bd2a2010-07-23 23:32:05 +01001712int
Chris Wilson48b956c2010-09-14 12:50:34 +01001713intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001714 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001715 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001716{
Chris Wilsonce453d82011-02-21 14:43:56 +00001717 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001718 u32 alignment;
1719 int ret;
1720
Chris Wilson05394f32010-11-08 19:18:58 +00001721 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001722 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001723 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1724 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001725 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001726 alignment = 4 * 1024;
1727 else
1728 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001729 break;
1730 case I915_TILING_X:
1731 /* pin() will align the object as required by fence */
1732 alignment = 0;
1733 break;
1734 case I915_TILING_Y:
1735 /* FIXME: Is this true? */
1736 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1737 return -EINVAL;
1738 default:
1739 BUG();
1740 }
1741
Chris Wilsonce453d82011-02-21 14:43:56 +00001742 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001743 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001744 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001745 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001746
1747 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1748 * fence, whereas 965+ only requires a fence if using
1749 * framebuffer compression. For simplicity, we always install
1750 * a fence as the cost is not that onerous.
1751 */
Chris Wilson06d98132012-04-17 15:31:24 +01001752 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001753 if (ret)
1754 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001755
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001756 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001757
Chris Wilsonce453d82011-02-21 14:43:56 +00001758 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001759 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001760
1761err_unpin:
1762 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001763err_interruptible:
1764 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001765 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001766}
1767
Chris Wilson1690e1e2011-12-14 13:57:08 +01001768void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1769{
1770 i915_gem_object_unpin_fence(obj);
1771 i915_gem_object_unpin(obj);
1772}
1773
Jesse Barnes17638cd2011-06-24 12:19:23 -07001774static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1775 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001776{
1777 struct drm_device *dev = crtc->dev;
1778 struct drm_i915_private *dev_priv = dev->dev_private;
1779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1780 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001781 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001782 int plane = intel_crtc->plane;
1783 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001784 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001785 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001786
1787 switch (plane) {
1788 case 0:
1789 case 1:
1790 break;
1791 default:
1792 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1793 return -EINVAL;
1794 }
1795
1796 intel_fb = to_intel_framebuffer(fb);
1797 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001798
Chris Wilson5eddb702010-09-11 13:48:45 +01001799 reg = DSPCNTR(plane);
1800 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001801 /* Mask out pixel format bits in case we change it */
1802 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1803 switch (fb->bits_per_pixel) {
1804 case 8:
1805 dspcntr |= DISPPLANE_8BPP;
1806 break;
1807 case 16:
1808 if (fb->depth == 15)
1809 dspcntr |= DISPPLANE_15_16BPP;
1810 else
1811 dspcntr |= DISPPLANE_16BPP;
1812 break;
1813 case 24:
1814 case 32:
1815 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1816 break;
1817 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001818 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07001819 return -EINVAL;
1820 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001821 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001822 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001823 dspcntr |= DISPPLANE_TILED;
1824 else
1825 dspcntr &= ~DISPPLANE_TILED;
1826 }
1827
Chris Wilson5eddb702010-09-11 13:48:45 +01001828 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001829
Chris Wilson05394f32010-11-08 19:18:58 +00001830 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001831 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001832
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001833 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001834 Start, Offset, x, y, fb->pitches[0]);
1835 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001836 if (INTEL_INFO(dev)->gen >= 4) {
Armin Reese446f2542012-03-30 16:20:16 -07001837 I915_MODIFY_DISPBASE(DSPSURF(plane), Start);
Chris Wilson5eddb702010-09-11 13:48:45 +01001838 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1839 I915_WRITE(DSPADDR(plane), Offset);
1840 } else
1841 I915_WRITE(DSPADDR(plane), Start + Offset);
1842 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001843
Jesse Barnes17638cd2011-06-24 12:19:23 -07001844 return 0;
1845}
1846
1847static int ironlake_update_plane(struct drm_crtc *crtc,
1848 struct drm_framebuffer *fb, int x, int y)
1849{
1850 struct drm_device *dev = crtc->dev;
1851 struct drm_i915_private *dev_priv = dev->dev_private;
1852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1853 struct intel_framebuffer *intel_fb;
1854 struct drm_i915_gem_object *obj;
1855 int plane = intel_crtc->plane;
1856 unsigned long Start, Offset;
1857 u32 dspcntr;
1858 u32 reg;
1859
1860 switch (plane) {
1861 case 0:
1862 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07001863 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001864 break;
1865 default:
1866 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1867 return -EINVAL;
1868 }
1869
1870 intel_fb = to_intel_framebuffer(fb);
1871 obj = intel_fb->obj;
1872
1873 reg = DSPCNTR(plane);
1874 dspcntr = I915_READ(reg);
1875 /* Mask out pixel format bits in case we change it */
1876 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1877 switch (fb->bits_per_pixel) {
1878 case 8:
1879 dspcntr |= DISPPLANE_8BPP;
1880 break;
1881 case 16:
1882 if (fb->depth != 16)
1883 return -EINVAL;
1884
1885 dspcntr |= DISPPLANE_16BPP;
1886 break;
1887 case 24:
1888 case 32:
1889 if (fb->depth == 24)
1890 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1891 else if (fb->depth == 30)
1892 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
1893 else
1894 return -EINVAL;
1895 break;
1896 default:
1897 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
1898 return -EINVAL;
1899 }
1900
1901 if (obj->tiling_mode != I915_TILING_NONE)
1902 dspcntr |= DISPPLANE_TILED;
1903 else
1904 dspcntr &= ~DISPPLANE_TILED;
1905
1906 /* must disable */
1907 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1908
1909 I915_WRITE(reg, dspcntr);
1910
1911 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001912 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes17638cd2011-06-24 12:19:23 -07001913
1914 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001915 Start, Offset, x, y, fb->pitches[0]);
1916 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Armin Reese446f2542012-03-30 16:20:16 -07001917 I915_MODIFY_DISPBASE(DSPSURF(plane), Start);
Jesse Barnes17638cd2011-06-24 12:19:23 -07001918 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1919 I915_WRITE(DSPADDR(plane), Offset);
1920 POSTING_READ(reg);
1921
1922 return 0;
1923}
1924
1925/* Assume fb object is pinned & idle & fenced and just update base pointers */
1926static int
1927intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1928 int x, int y, enum mode_set_atomic state)
1929{
1930 struct drm_device *dev = crtc->dev;
1931 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07001932
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01001933 if (dev_priv->display.disable_fbc)
1934 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001935 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001936
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01001937 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07001938}
1939
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001940static int
Chris Wilson14667a42012-04-03 17:58:35 +01001941intel_finish_fb(struct drm_framebuffer *old_fb)
1942{
1943 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
1944 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1945 bool was_interruptible = dev_priv->mm.interruptible;
1946 int ret;
1947
1948 wait_event(dev_priv->pending_flip_queue,
1949 atomic_read(&dev_priv->mm.wedged) ||
1950 atomic_read(&obj->pending_flip) == 0);
1951
1952 /* Big Hammer, we also need to ensure that any pending
1953 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
1954 * current scanout is retired before unpinning the old
1955 * framebuffer.
1956 *
1957 * This should only fail upon a hung GPU, in which case we
1958 * can safely continue.
1959 */
1960 dev_priv->mm.interruptible = false;
1961 ret = i915_gem_object_finish_gpu(obj);
1962 dev_priv->mm.interruptible = was_interruptible;
1963
1964 return ret;
1965}
1966
1967static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001968intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1969 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001970{
1971 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01001972 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08001973 struct drm_i915_master_private *master_priv;
1974 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001975 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001976
1977 /* no fb bound */
1978 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07001979 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001980 return 0;
1981 }
1982
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03001983 if(intel_crtc->plane > dev_priv->num_pipe) {
1984 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
1985 intel_crtc->plane,
1986 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001987 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001988 }
1989
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001990 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01001991 ret = intel_pin_and_fence_fb_obj(dev,
1992 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001993 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001994 if (ret != 0) {
1995 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07001996 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001997 return ret;
1998 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001999
Chris Wilson14667a42012-04-03 17:58:35 +01002000 if (old_fb)
2001 intel_finish_fb(old_fb);
Chris Wilson265db952010-09-20 15:41:01 +01002002
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002003 ret = dev_priv->display.update_plane(crtc, crtc->fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002004 if (ret) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002005 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002006 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002007 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002008 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002009 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002010
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002011 if (old_fb) {
2012 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002013 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002014 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002015
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002016 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002017 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002018
2019 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002020 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002021
2022 master_priv = dev->primary->master->driver_priv;
2023 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002024 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002025
Chris Wilson265db952010-09-20 15:41:01 +01002026 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002027 master_priv->sarea_priv->pipeB_x = x;
2028 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002029 } else {
2030 master_priv->sarea_priv->pipeA_x = x;
2031 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002032 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002033
2034 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002035}
2036
Chris Wilson5eddb702010-09-11 13:48:45 +01002037static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002038{
2039 struct drm_device *dev = crtc->dev;
2040 struct drm_i915_private *dev_priv = dev->dev_private;
2041 u32 dpa_ctl;
2042
Zhao Yakui28c97732009-10-09 11:39:41 +08002043 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002044 dpa_ctl = I915_READ(DP_A);
2045 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2046
2047 if (clock < 200000) {
2048 u32 temp;
2049 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2050 /* workaround for 160Mhz:
2051 1) program 0x4600c bits 15:0 = 0x8124
2052 2) program 0x46010 bit 0 = 1
2053 3) program 0x46034 bit 24 = 1
2054 4) program 0x64000 bit 14 = 1
2055 */
2056 temp = I915_READ(0x4600c);
2057 temp &= 0xffff0000;
2058 I915_WRITE(0x4600c, temp | 0x8124);
2059
2060 temp = I915_READ(0x46010);
2061 I915_WRITE(0x46010, temp | 1);
2062
2063 temp = I915_READ(0x46034);
2064 I915_WRITE(0x46034, temp | (1 << 24));
2065 } else {
2066 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2067 }
2068 I915_WRITE(DP_A, dpa_ctl);
2069
Chris Wilson5eddb702010-09-11 13:48:45 +01002070 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002071 udelay(500);
2072}
2073
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002074static void intel_fdi_normal_train(struct drm_crtc *crtc)
2075{
2076 struct drm_device *dev = crtc->dev;
2077 struct drm_i915_private *dev_priv = dev->dev_private;
2078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2079 int pipe = intel_crtc->pipe;
2080 u32 reg, temp;
2081
2082 /* enable normal train */
2083 reg = FDI_TX_CTL(pipe);
2084 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002085 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002086 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2087 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002088 } else {
2089 temp &= ~FDI_LINK_TRAIN_NONE;
2090 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002091 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002092 I915_WRITE(reg, temp);
2093
2094 reg = FDI_RX_CTL(pipe);
2095 temp = I915_READ(reg);
2096 if (HAS_PCH_CPT(dev)) {
2097 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2098 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2099 } else {
2100 temp &= ~FDI_LINK_TRAIN_NONE;
2101 temp |= FDI_LINK_TRAIN_NONE;
2102 }
2103 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2104
2105 /* wait one idle pattern time */
2106 POSTING_READ(reg);
2107 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002108
2109 /* IVB wants error correction enabled */
2110 if (IS_IVYBRIDGE(dev))
2111 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2112 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002113}
2114
Jesse Barnes291427f2011-07-29 12:42:37 -07002115static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2116{
2117 struct drm_i915_private *dev_priv = dev->dev_private;
2118 u32 flags = I915_READ(SOUTH_CHICKEN1);
2119
2120 flags |= FDI_PHASE_SYNC_OVR(pipe);
2121 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2122 flags |= FDI_PHASE_SYNC_EN(pipe);
2123 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2124 POSTING_READ(SOUTH_CHICKEN1);
2125}
2126
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002127/* The FDI link training functions for ILK/Ibexpeak. */
2128static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2129{
2130 struct drm_device *dev = crtc->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2133 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002134 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002135 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002136
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002137 /* FDI needs bits from pipe & plane first */
2138 assert_pipe_enabled(dev_priv, pipe);
2139 assert_plane_enabled(dev_priv, plane);
2140
Adam Jacksone1a44742010-06-25 15:32:14 -04002141 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2142 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002143 reg = FDI_RX_IMR(pipe);
2144 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002145 temp &= ~FDI_RX_SYMBOL_LOCK;
2146 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002147 I915_WRITE(reg, temp);
2148 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002149 udelay(150);
2150
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002151 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002152 reg = FDI_TX_CTL(pipe);
2153 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002154 temp &= ~(7 << 19);
2155 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002156 temp &= ~FDI_LINK_TRAIN_NONE;
2157 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002158 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002159
Chris Wilson5eddb702010-09-11 13:48:45 +01002160 reg = FDI_RX_CTL(pipe);
2161 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002162 temp &= ~FDI_LINK_TRAIN_NONE;
2163 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002164 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2165
2166 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002167 udelay(150);
2168
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002169 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002170 if (HAS_PCH_IBX(dev)) {
2171 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2172 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2173 FDI_RX_PHASE_SYNC_POINTER_EN);
2174 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002175
Chris Wilson5eddb702010-09-11 13:48:45 +01002176 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002177 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002178 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002179 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2180
2181 if ((temp & FDI_RX_BIT_LOCK)) {
2182 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002183 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002184 break;
2185 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002186 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002187 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002188 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002189
2190 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002191 reg = FDI_TX_CTL(pipe);
2192 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002193 temp &= ~FDI_LINK_TRAIN_NONE;
2194 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002195 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002196
Chris Wilson5eddb702010-09-11 13:48:45 +01002197 reg = FDI_RX_CTL(pipe);
2198 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002199 temp &= ~FDI_LINK_TRAIN_NONE;
2200 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002201 I915_WRITE(reg, temp);
2202
2203 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002204 udelay(150);
2205
Chris Wilson5eddb702010-09-11 13:48:45 +01002206 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002207 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002208 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002209 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2210
2211 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002212 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002213 DRM_DEBUG_KMS("FDI train 2 done.\n");
2214 break;
2215 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002216 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002217 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002218 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002219
2220 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002221
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002222}
2223
Akshay Joshi0206e352011-08-16 15:34:10 -04002224static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002225 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2226 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2227 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2228 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2229};
2230
2231/* The FDI link training functions for SNB/Cougarpoint. */
2232static void gen6_fdi_link_train(struct drm_crtc *crtc)
2233{
2234 struct drm_device *dev = crtc->dev;
2235 struct drm_i915_private *dev_priv = dev->dev_private;
2236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2237 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002238 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002239
Adam Jacksone1a44742010-06-25 15:32:14 -04002240 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2241 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002242 reg = FDI_RX_IMR(pipe);
2243 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002244 temp &= ~FDI_RX_SYMBOL_LOCK;
2245 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002246 I915_WRITE(reg, temp);
2247
2248 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002249 udelay(150);
2250
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002251 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002252 reg = FDI_TX_CTL(pipe);
2253 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002254 temp &= ~(7 << 19);
2255 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002256 temp &= ~FDI_LINK_TRAIN_NONE;
2257 temp |= FDI_LINK_TRAIN_PATTERN_1;
2258 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2259 /* SNB-B */
2260 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002261 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002262
Chris Wilson5eddb702010-09-11 13:48:45 +01002263 reg = FDI_RX_CTL(pipe);
2264 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002265 if (HAS_PCH_CPT(dev)) {
2266 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2267 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2268 } else {
2269 temp &= ~FDI_LINK_TRAIN_NONE;
2270 temp |= FDI_LINK_TRAIN_PATTERN_1;
2271 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002272 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2273
2274 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002275 udelay(150);
2276
Jesse Barnes291427f2011-07-29 12:42:37 -07002277 if (HAS_PCH_CPT(dev))
2278 cpt_phase_pointer_enable(dev, pipe);
2279
Akshay Joshi0206e352011-08-16 15:34:10 -04002280 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002281 reg = FDI_TX_CTL(pipe);
2282 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002283 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2284 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002285 I915_WRITE(reg, temp);
2286
2287 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002288 udelay(500);
2289
Sean Paulfa37d392012-03-02 12:53:39 -05002290 for (retry = 0; retry < 5; retry++) {
2291 reg = FDI_RX_IIR(pipe);
2292 temp = I915_READ(reg);
2293 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2294 if (temp & FDI_RX_BIT_LOCK) {
2295 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2296 DRM_DEBUG_KMS("FDI train 1 done.\n");
2297 break;
2298 }
2299 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002300 }
Sean Paulfa37d392012-03-02 12:53:39 -05002301 if (retry < 5)
2302 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002303 }
2304 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002305 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002306
2307 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002308 reg = FDI_TX_CTL(pipe);
2309 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002310 temp &= ~FDI_LINK_TRAIN_NONE;
2311 temp |= FDI_LINK_TRAIN_PATTERN_2;
2312 if (IS_GEN6(dev)) {
2313 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2314 /* SNB-B */
2315 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2316 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002317 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002318
Chris Wilson5eddb702010-09-11 13:48:45 +01002319 reg = FDI_RX_CTL(pipe);
2320 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002321 if (HAS_PCH_CPT(dev)) {
2322 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2323 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2324 } else {
2325 temp &= ~FDI_LINK_TRAIN_NONE;
2326 temp |= FDI_LINK_TRAIN_PATTERN_2;
2327 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002328 I915_WRITE(reg, temp);
2329
2330 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002331 udelay(150);
2332
Akshay Joshi0206e352011-08-16 15:34:10 -04002333 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002334 reg = FDI_TX_CTL(pipe);
2335 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002336 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2337 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002338 I915_WRITE(reg, temp);
2339
2340 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002341 udelay(500);
2342
Sean Paulfa37d392012-03-02 12:53:39 -05002343 for (retry = 0; retry < 5; retry++) {
2344 reg = FDI_RX_IIR(pipe);
2345 temp = I915_READ(reg);
2346 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2347 if (temp & FDI_RX_SYMBOL_LOCK) {
2348 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2349 DRM_DEBUG_KMS("FDI train 2 done.\n");
2350 break;
2351 }
2352 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002353 }
Sean Paulfa37d392012-03-02 12:53:39 -05002354 if (retry < 5)
2355 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002356 }
2357 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002358 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002359
2360 DRM_DEBUG_KMS("FDI train done.\n");
2361}
2362
Jesse Barnes357555c2011-04-28 15:09:55 -07002363/* Manual link training for Ivy Bridge A0 parts */
2364static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2365{
2366 struct drm_device *dev = crtc->dev;
2367 struct drm_i915_private *dev_priv = dev->dev_private;
2368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2369 int pipe = intel_crtc->pipe;
2370 u32 reg, temp, i;
2371
2372 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2373 for train result */
2374 reg = FDI_RX_IMR(pipe);
2375 temp = I915_READ(reg);
2376 temp &= ~FDI_RX_SYMBOL_LOCK;
2377 temp &= ~FDI_RX_BIT_LOCK;
2378 I915_WRITE(reg, temp);
2379
2380 POSTING_READ(reg);
2381 udelay(150);
2382
2383 /* enable CPU FDI TX and PCH FDI RX */
2384 reg = FDI_TX_CTL(pipe);
2385 temp = I915_READ(reg);
2386 temp &= ~(7 << 19);
2387 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2388 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2389 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2390 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2391 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002392 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002393 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2394
2395 reg = FDI_RX_CTL(pipe);
2396 temp = I915_READ(reg);
2397 temp &= ~FDI_LINK_TRAIN_AUTO;
2398 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2399 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002400 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002401 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2402
2403 POSTING_READ(reg);
2404 udelay(150);
2405
Jesse Barnes291427f2011-07-29 12:42:37 -07002406 if (HAS_PCH_CPT(dev))
2407 cpt_phase_pointer_enable(dev, pipe);
2408
Akshay Joshi0206e352011-08-16 15:34:10 -04002409 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002410 reg = FDI_TX_CTL(pipe);
2411 temp = I915_READ(reg);
2412 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2413 temp |= snb_b_fdi_train_param[i];
2414 I915_WRITE(reg, temp);
2415
2416 POSTING_READ(reg);
2417 udelay(500);
2418
2419 reg = FDI_RX_IIR(pipe);
2420 temp = I915_READ(reg);
2421 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2422
2423 if (temp & FDI_RX_BIT_LOCK ||
2424 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2425 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2426 DRM_DEBUG_KMS("FDI train 1 done.\n");
2427 break;
2428 }
2429 }
2430 if (i == 4)
2431 DRM_ERROR("FDI train 1 fail!\n");
2432
2433 /* Train 2 */
2434 reg = FDI_TX_CTL(pipe);
2435 temp = I915_READ(reg);
2436 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2437 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2438 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2439 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2440 I915_WRITE(reg, temp);
2441
2442 reg = FDI_RX_CTL(pipe);
2443 temp = I915_READ(reg);
2444 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2445 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2446 I915_WRITE(reg, temp);
2447
2448 POSTING_READ(reg);
2449 udelay(150);
2450
Akshay Joshi0206e352011-08-16 15:34:10 -04002451 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002452 reg = FDI_TX_CTL(pipe);
2453 temp = I915_READ(reg);
2454 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2455 temp |= snb_b_fdi_train_param[i];
2456 I915_WRITE(reg, temp);
2457
2458 POSTING_READ(reg);
2459 udelay(500);
2460
2461 reg = FDI_RX_IIR(pipe);
2462 temp = I915_READ(reg);
2463 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2464
2465 if (temp & FDI_RX_SYMBOL_LOCK) {
2466 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2467 DRM_DEBUG_KMS("FDI train 2 done.\n");
2468 break;
2469 }
2470 }
2471 if (i == 4)
2472 DRM_ERROR("FDI train 2 fail!\n");
2473
2474 DRM_DEBUG_KMS("FDI train done.\n");
2475}
2476
2477static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002478{
2479 struct drm_device *dev = crtc->dev;
2480 struct drm_i915_private *dev_priv = dev->dev_private;
2481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2482 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002483 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002484
Jesse Barnesc64e3112010-09-10 11:27:03 -07002485 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2487 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002488
Jesse Barnes0e23b992010-09-10 11:10:00 -07002489 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 reg = FDI_RX_CTL(pipe);
2491 temp = I915_READ(reg);
2492 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002493 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002494 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2495 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2496
2497 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002498 udelay(200);
2499
2500 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002501 temp = I915_READ(reg);
2502 I915_WRITE(reg, temp | FDI_PCDCLK);
2503
2504 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002505 udelay(200);
2506
2507 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002508 reg = FDI_TX_CTL(pipe);
2509 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002510 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002511 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2512
2513 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002514 udelay(100);
2515 }
2516}
2517
Jesse Barnes291427f2011-07-29 12:42:37 -07002518static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2519{
2520 struct drm_i915_private *dev_priv = dev->dev_private;
2521 u32 flags = I915_READ(SOUTH_CHICKEN1);
2522
2523 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2524 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2525 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2526 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2527 POSTING_READ(SOUTH_CHICKEN1);
2528}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002529static void ironlake_fdi_disable(struct drm_crtc *crtc)
2530{
2531 struct drm_device *dev = crtc->dev;
2532 struct drm_i915_private *dev_priv = dev->dev_private;
2533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2534 int pipe = intel_crtc->pipe;
2535 u32 reg, temp;
2536
2537 /* disable CPU FDI tx and PCH FDI rx */
2538 reg = FDI_TX_CTL(pipe);
2539 temp = I915_READ(reg);
2540 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2541 POSTING_READ(reg);
2542
2543 reg = FDI_RX_CTL(pipe);
2544 temp = I915_READ(reg);
2545 temp &= ~(0x7 << 16);
2546 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2547 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2548
2549 POSTING_READ(reg);
2550 udelay(100);
2551
2552 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002553 if (HAS_PCH_IBX(dev)) {
2554 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002555 I915_WRITE(FDI_RX_CHICKEN(pipe),
2556 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002557 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002558 } else if (HAS_PCH_CPT(dev)) {
2559 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002560 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002561
2562 /* still set train pattern 1 */
2563 reg = FDI_TX_CTL(pipe);
2564 temp = I915_READ(reg);
2565 temp &= ~FDI_LINK_TRAIN_NONE;
2566 temp |= FDI_LINK_TRAIN_PATTERN_1;
2567 I915_WRITE(reg, temp);
2568
2569 reg = FDI_RX_CTL(pipe);
2570 temp = I915_READ(reg);
2571 if (HAS_PCH_CPT(dev)) {
2572 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2573 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2574 } else {
2575 temp &= ~FDI_LINK_TRAIN_NONE;
2576 temp |= FDI_LINK_TRAIN_PATTERN_1;
2577 }
2578 /* BPC in FDI rx is consistent with that in PIPECONF */
2579 temp &= ~(0x07 << 16);
2580 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2581 I915_WRITE(reg, temp);
2582
2583 POSTING_READ(reg);
2584 udelay(100);
2585}
2586
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002587static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2588{
Chris Wilson0f911282012-04-17 10:05:38 +01002589 struct drm_device *dev = crtc->dev;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002590
2591 if (crtc->fb == NULL)
2592 return;
2593
Chris Wilson0f911282012-04-17 10:05:38 +01002594 mutex_lock(&dev->struct_mutex);
2595 intel_finish_fb(crtc->fb);
2596 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002597}
2598
Jesse Barnes040484a2011-01-03 12:14:26 -08002599static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2600{
2601 struct drm_device *dev = crtc->dev;
2602 struct drm_mode_config *mode_config = &dev->mode_config;
2603 struct intel_encoder *encoder;
2604
2605 /*
2606 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2607 * must be driven by its own crtc; no sharing is possible.
2608 */
2609 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2610 if (encoder->base.crtc != crtc)
2611 continue;
2612
2613 switch (encoder->type) {
2614 case INTEL_OUTPUT_EDP:
2615 if (!intel_encoder_is_pch_edp(&encoder->base))
2616 return false;
2617 continue;
2618 }
2619 }
2620
2621 return true;
2622}
2623
Jesse Barnesf67a5592011-01-05 10:31:48 -08002624/*
2625 * Enable PCH resources required for PCH ports:
2626 * - PCH PLLs
2627 * - FDI training & RX/TX
2628 * - update transcoder timings
2629 * - DP transcoding bits
2630 * - transcoder
2631 */
2632static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002633{
2634 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002635 struct drm_i915_private *dev_priv = dev->dev_private;
2636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2637 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002638 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002639
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002640 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002641 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002642
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002643 intel_enable_pch_pll(intel_crtc);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002644
2645 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002646 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002647
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002648 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002649 switch (pipe) {
2650 default:
2651 case 0:
2652 temp |= TRANSA_DPLL_ENABLE;
2653 sel = TRANSA_DPLLB_SEL;
2654 break;
2655 case 1:
2656 temp |= TRANSB_DPLL_ENABLE;
2657 sel = TRANSB_DPLLB_SEL;
2658 break;
2659 case 2:
2660 temp |= TRANSC_DPLL_ENABLE;
2661 sel = TRANSC_DPLLB_SEL;
2662 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07002663 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002664 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
2665 temp |= sel;
2666 else
2667 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002668 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002669 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002670
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002671 /* set transcoder timing, panel must allow it */
2672 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002673 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2674 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2675 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2676
2677 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2678 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2679 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002680 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002681
Eugeni Dodonovf57e1e32012-05-09 15:37:14 -03002682 if (!IS_HASWELL(dev))
2683 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002684
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002685 /* For PCH DP, enable TRANS_DP_CTL */
2686 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002687 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2688 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002689 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002690 reg = TRANS_DP_CTL(pipe);
2691 temp = I915_READ(reg);
2692 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002693 TRANS_DP_SYNC_MASK |
2694 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002695 temp |= (TRANS_DP_OUTPUT_ENABLE |
2696 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002697 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002698
2699 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002700 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002701 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002702 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002703
2704 switch (intel_trans_dp_port_sel(crtc)) {
2705 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002706 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002707 break;
2708 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002709 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002710 break;
2711 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002712 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002713 break;
2714 default:
2715 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002716 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002717 break;
2718 }
2719
Chris Wilson5eddb702010-09-11 13:48:45 +01002720 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002721 }
2722
Jesse Barnes040484a2011-01-03 12:14:26 -08002723 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002724}
2725
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002726static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
2727{
2728 struct intel_pch_pll *pll = intel_crtc->pch_pll;
2729
2730 if (pll == NULL)
2731 return;
2732
2733 if (pll->refcount == 0) {
2734 WARN(1, "bad PCH PLL refcount\n");
2735 return;
2736 }
2737
2738 --pll->refcount;
2739 intel_crtc->pch_pll = NULL;
2740}
2741
2742static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
2743{
2744 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
2745 struct intel_pch_pll *pll;
2746 int i;
2747
2748 pll = intel_crtc->pch_pll;
2749 if (pll) {
2750 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
2751 intel_crtc->base.base.id, pll->pll_reg);
2752 goto prepare;
2753 }
2754
2755 for (i = 0; i < dev_priv->num_pch_pll; i++) {
2756 pll = &dev_priv->pch_plls[i];
2757
2758 /* Only want to check enabled timings first */
2759 if (pll->refcount == 0)
2760 continue;
2761
2762 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
2763 fp == I915_READ(pll->fp0_reg)) {
2764 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
2765 intel_crtc->base.base.id,
2766 pll->pll_reg, pll->refcount, pll->active);
2767
2768 goto found;
2769 }
2770 }
2771
2772 /* Ok no matching timings, maybe there's a free one? */
2773 for (i = 0; i < dev_priv->num_pch_pll; i++) {
2774 pll = &dev_priv->pch_plls[i];
2775 if (pll->refcount == 0) {
2776 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
2777 intel_crtc->base.base.id, pll->pll_reg);
2778 goto found;
2779 }
2780 }
2781
2782 return NULL;
2783
2784found:
2785 intel_crtc->pch_pll = pll;
2786 pll->refcount++;
2787 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
2788prepare: /* separate function? */
2789 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002790
Chris Wilsone04c7352012-05-02 20:43:56 +01002791 /* Wait for the clocks to stabilize before rewriting the regs */
2792 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002793 POSTING_READ(pll->pll_reg);
2794 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01002795
2796 I915_WRITE(pll->fp0_reg, fp);
2797 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002798 pll->on = false;
2799 return pll;
2800}
2801
Jesse Barnesd4270e52011-10-11 10:43:02 -07002802void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
2803{
2804 struct drm_i915_private *dev_priv = dev->dev_private;
2805 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
2806 u32 temp;
2807
2808 temp = I915_READ(dslreg);
2809 udelay(500);
2810 if (wait_for(I915_READ(dslreg) != temp, 5)) {
2811 /* Without this, mode sets may fail silently on FDI */
2812 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
2813 udelay(250);
2814 I915_WRITE(tc2reg, 0);
2815 if (wait_for(I915_READ(dslreg) != temp, 5))
2816 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
2817 }
2818}
2819
Jesse Barnesf67a5592011-01-05 10:31:48 -08002820static void ironlake_crtc_enable(struct drm_crtc *crtc)
2821{
2822 struct drm_device *dev = crtc->dev;
2823 struct drm_i915_private *dev_priv = dev->dev_private;
2824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2825 int pipe = intel_crtc->pipe;
2826 int plane = intel_crtc->plane;
2827 u32 temp;
2828 bool is_pch_port;
2829
2830 if (intel_crtc->active)
2831 return;
2832
2833 intel_crtc->active = true;
2834 intel_update_watermarks(dev);
2835
2836 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2837 temp = I915_READ(PCH_LVDS);
2838 if ((temp & LVDS_PORT_EN) == 0)
2839 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2840 }
2841
2842 is_pch_port = intel_crtc_driving_pch(crtc);
2843
2844 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07002845 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002846 else
2847 ironlake_fdi_disable(crtc);
2848
2849 /* Enable panel fitting for LVDS */
2850 if (dev_priv->pch_pf_size &&
2851 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2852 /* Force use of hard-coded filter coefficients
2853 * as some pre-programmed values are broken,
2854 * e.g. x201.
2855 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002856 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
2857 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
2858 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002859 }
2860
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02002861 /*
2862 * On ILK+ LUT must be loaded before the pipe is running but with
2863 * clocks enabled
2864 */
2865 intel_crtc_load_lut(crtc);
2866
Jesse Barnesf67a5592011-01-05 10:31:48 -08002867 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2868 intel_enable_plane(dev_priv, plane, pipe);
2869
2870 if (is_pch_port)
2871 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002872
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002873 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002874 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002875 mutex_unlock(&dev->struct_mutex);
2876
Chris Wilson6b383a72010-09-13 13:54:26 +01002877 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002878}
2879
2880static void ironlake_crtc_disable(struct drm_crtc *crtc)
2881{
2882 struct drm_device *dev = crtc->dev;
2883 struct drm_i915_private *dev_priv = dev->dev_private;
2884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2885 int pipe = intel_crtc->pipe;
2886 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002887 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002888
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002889 if (!intel_crtc->active)
2890 return;
2891
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002892 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002893 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002894 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002895
Jesse Barnesb24e7172011-01-04 15:09:30 -08002896 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002897
Chris Wilson973d04f2011-07-08 12:22:37 +01002898 if (dev_priv->cfb_plane == plane)
2899 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002900
Jesse Barnesb24e7172011-01-04 15:09:30 -08002901 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002902
Jesse Barnes6be4a602010-09-10 10:26:01 -07002903 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002904 I915_WRITE(PF_CTL(pipe), 0);
2905 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002906
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002907 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002908
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002909 /* This is a horrible layering violation; we should be doing this in
2910 * the connector/encoder ->prepare instead, but we don't always have
2911 * enough information there about the config to know whether it will
2912 * actually be necessary or just cause undesired flicker.
2913 */
2914 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002915
Jesse Barnes040484a2011-01-03 12:14:26 -08002916 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002917
Jesse Barnes6be4a602010-09-10 10:26:01 -07002918 if (HAS_PCH_CPT(dev)) {
2919 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002920 reg = TRANS_DP_CTL(pipe);
2921 temp = I915_READ(reg);
2922 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08002923 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002924 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002925
2926 /* disable DPLL_SEL */
2927 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002928 switch (pipe) {
2929 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07002930 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002931 break;
2932 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07002933 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002934 break;
2935 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07002936 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07002937 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002938 break;
2939 default:
2940 BUG(); /* wtf */
2941 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002942 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002943 }
2944
2945 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002946 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002947
2948 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002949 reg = FDI_RX_CTL(pipe);
2950 temp = I915_READ(reg);
2951 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002952
2953 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002954 reg = FDI_TX_CTL(pipe);
2955 temp = I915_READ(reg);
2956 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2957
2958 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002959 udelay(100);
2960
Chris Wilson5eddb702010-09-11 13:48:45 +01002961 reg = FDI_RX_CTL(pipe);
2962 temp = I915_READ(reg);
2963 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002964
2965 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002966 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002967 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002968
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002969 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002970 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002971
2972 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01002973 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002974 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002975}
2976
2977static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2978{
2979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2980 int pipe = intel_crtc->pipe;
2981 int plane = intel_crtc->plane;
2982
Zhenyu Wang2c072452009-06-05 15:38:42 +08002983 /* XXX: When our outputs are all unaware of DPMS modes other than off
2984 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2985 */
2986 switch (mode) {
2987 case DRM_MODE_DPMS_ON:
2988 case DRM_MODE_DPMS_STANDBY:
2989 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002990 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002991 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002992 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002993
Zhenyu Wang2c072452009-06-05 15:38:42 +08002994 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002995 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002996 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002997 break;
2998 }
2999}
3000
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003001static void ironlake_crtc_off(struct drm_crtc *crtc)
3002{
3003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3004 intel_put_pch_pll(intel_crtc);
3005}
3006
Daniel Vetter02e792f2009-09-15 22:57:34 +02003007static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3008{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003009 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003010 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003011 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003012
Chris Wilson23f09ce2010-08-12 13:53:37 +01003013 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003014 dev_priv->mm.interruptible = false;
3015 (void) intel_overlay_switch_off(intel_crtc->overlay);
3016 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003017 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003018 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003019
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003020 /* Let userspace switch the overlay on again. In most cases userspace
3021 * has to recompute where to put it anyway.
3022 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003023}
3024
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003025static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003026{
3027 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003028 struct drm_i915_private *dev_priv = dev->dev_private;
3029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3030 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003031 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003032
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003033 if (intel_crtc->active)
3034 return;
3035
3036 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003037 intel_update_watermarks(dev);
3038
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003039 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003040 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003041 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003042
3043 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003044 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003045
3046 /* Give the overlay scaler a chance to enable if it's on this pipe */
3047 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003048 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003049}
3050
3051static void i9xx_crtc_disable(struct drm_crtc *crtc)
3052{
3053 struct drm_device *dev = crtc->dev;
3054 struct drm_i915_private *dev_priv = dev->dev_private;
3055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3056 int pipe = intel_crtc->pipe;
3057 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003058
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003059 if (!intel_crtc->active)
3060 return;
3061
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003062 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003063 intel_crtc_wait_for_pending_flips(crtc);
3064 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003065 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003066 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003067
Chris Wilson973d04f2011-07-08 12:22:37 +01003068 if (dev_priv->cfb_plane == plane)
3069 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003070
Jesse Barnesb24e7172011-01-04 15:09:30 -08003071 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003072 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003073 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003074
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003075 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003076 intel_update_fbc(dev);
3077 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003078}
3079
3080static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3081{
Jesse Barnes79e53942008-11-07 14:24:08 -08003082 /* XXX: When our outputs are all unaware of DPMS modes other than off
3083 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3084 */
3085 switch (mode) {
3086 case DRM_MODE_DPMS_ON:
3087 case DRM_MODE_DPMS_STANDBY:
3088 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003089 i9xx_crtc_enable(crtc);
3090 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003091 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003092 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003093 break;
3094 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003095}
3096
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003097static void i9xx_crtc_off(struct drm_crtc *crtc)
3098{
3099}
3100
Zhenyu Wang2c072452009-06-05 15:38:42 +08003101/**
3102 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003103 */
3104static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3105{
3106 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003107 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003108 struct drm_i915_master_private *master_priv;
3109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3110 int pipe = intel_crtc->pipe;
3111 bool enabled;
3112
Chris Wilson032d2a02010-09-06 16:17:22 +01003113 if (intel_crtc->dpms_mode == mode)
3114 return;
3115
Chris Wilsondebcadd2010-08-07 11:01:33 +01003116 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003117
Jesse Barnese70236a2009-09-21 10:42:27 -07003118 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003119
3120 if (!dev->primary->master)
3121 return;
3122
3123 master_priv = dev->primary->master->driver_priv;
3124 if (!master_priv->sarea_priv)
3125 return;
3126
3127 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3128
3129 switch (pipe) {
3130 case 0:
3131 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3132 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3133 break;
3134 case 1:
3135 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3136 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3137 break;
3138 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003139 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003140 break;
3141 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003142}
3143
Chris Wilsoncdd59982010-09-08 16:30:16 +01003144static void intel_crtc_disable(struct drm_crtc *crtc)
3145{
3146 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3147 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003148 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003149
3150 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003151 dev_priv->display.off(crtc);
3152
Chris Wilson931872f2012-01-16 23:01:13 +00003153 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3154 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003155
3156 if (crtc->fb) {
3157 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003158 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003159 mutex_unlock(&dev->struct_mutex);
3160 }
3161}
3162
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003163/* Prepare for a mode set.
3164 *
3165 * Note we could be a lot smarter here. We need to figure out which outputs
3166 * will be enabled, which disabled (in short, how the config will changes)
3167 * and perform the minimum necessary steps to accomplish that, e.g. updating
3168 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3169 * panel fitting is in the proper state, etc.
3170 */
3171static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003172{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003173 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003174}
3175
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003176static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003177{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003178 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003179}
3180
3181static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3182{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003183 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003184}
3185
3186static void ironlake_crtc_commit(struct drm_crtc *crtc)
3187{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003188 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003189}
3190
Akshay Joshi0206e352011-08-16 15:34:10 -04003191void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003192{
3193 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3194 /* lvds has its own version of prepare see intel_lvds_prepare */
3195 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3196}
3197
Akshay Joshi0206e352011-08-16 15:34:10 -04003198void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003199{
3200 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
Jesse Barnesd4270e52011-10-11 10:43:02 -07003201 struct drm_device *dev = encoder->dev;
Paulo Zanonid47d7cb2012-05-04 17:18:23 -03003202 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003203
Jesse Barnes79e53942008-11-07 14:24:08 -08003204 /* lvds has its own version of commit see intel_lvds_commit */
3205 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003206
3207 if (HAS_PCH_CPT(dev))
3208 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08003209}
3210
Chris Wilsonea5b2132010-08-04 13:50:23 +01003211void intel_encoder_destroy(struct drm_encoder *encoder)
3212{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003213 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003214
Chris Wilsonea5b2132010-08-04 13:50:23 +01003215 drm_encoder_cleanup(encoder);
3216 kfree(intel_encoder);
3217}
3218
Jesse Barnes79e53942008-11-07 14:24:08 -08003219static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3220 struct drm_display_mode *mode,
3221 struct drm_display_mode *adjusted_mode)
3222{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003223 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003224
Eric Anholtbad720f2009-10-22 16:11:14 -07003225 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003226 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003227 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3228 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003229 }
Chris Wilson89749352010-09-12 18:25:19 +01003230
Daniel Vetterf9bef082012-04-15 19:53:19 +02003231 /* All interlaced capable intel hw wants timings in frames. Note though
3232 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3233 * timings, so we need to be careful not to clobber these.*/
3234 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3235 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003236
Jesse Barnes79e53942008-11-07 14:24:08 -08003237 return true;
3238}
3239
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003240static int valleyview_get_display_clock_speed(struct drm_device *dev)
3241{
3242 return 400000; /* FIXME */
3243}
3244
Jesse Barnese70236a2009-09-21 10:42:27 -07003245static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003246{
Jesse Barnese70236a2009-09-21 10:42:27 -07003247 return 400000;
3248}
Jesse Barnes79e53942008-11-07 14:24:08 -08003249
Jesse Barnese70236a2009-09-21 10:42:27 -07003250static int i915_get_display_clock_speed(struct drm_device *dev)
3251{
3252 return 333000;
3253}
Jesse Barnes79e53942008-11-07 14:24:08 -08003254
Jesse Barnese70236a2009-09-21 10:42:27 -07003255static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3256{
3257 return 200000;
3258}
Jesse Barnes79e53942008-11-07 14:24:08 -08003259
Jesse Barnese70236a2009-09-21 10:42:27 -07003260static int i915gm_get_display_clock_speed(struct drm_device *dev)
3261{
3262 u16 gcfgc = 0;
3263
3264 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3265
3266 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003267 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003268 else {
3269 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3270 case GC_DISPLAY_CLOCK_333_MHZ:
3271 return 333000;
3272 default:
3273 case GC_DISPLAY_CLOCK_190_200_MHZ:
3274 return 190000;
3275 }
3276 }
3277}
Jesse Barnes79e53942008-11-07 14:24:08 -08003278
Jesse Barnese70236a2009-09-21 10:42:27 -07003279static int i865_get_display_clock_speed(struct drm_device *dev)
3280{
3281 return 266000;
3282}
3283
3284static int i855_get_display_clock_speed(struct drm_device *dev)
3285{
3286 u16 hpllcc = 0;
3287 /* Assume that the hardware is in the high speed state. This
3288 * should be the default.
3289 */
3290 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3291 case GC_CLOCK_133_200:
3292 case GC_CLOCK_100_200:
3293 return 200000;
3294 case GC_CLOCK_166_250:
3295 return 250000;
3296 case GC_CLOCK_100_133:
3297 return 133000;
3298 }
3299
3300 /* Shouldn't happen */
3301 return 0;
3302}
3303
3304static int i830_get_display_clock_speed(struct drm_device *dev)
3305{
3306 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003307}
3308
Zhenyu Wang2c072452009-06-05 15:38:42 +08003309struct fdi_m_n {
3310 u32 tu;
3311 u32 gmch_m;
3312 u32 gmch_n;
3313 u32 link_m;
3314 u32 link_n;
3315};
3316
3317static void
3318fdi_reduce_ratio(u32 *num, u32 *den)
3319{
3320 while (*num > 0xffffff || *den > 0xffffff) {
3321 *num >>= 1;
3322 *den >>= 1;
3323 }
3324}
3325
Zhenyu Wang2c072452009-06-05 15:38:42 +08003326static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003327ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3328 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003329{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003330 m_n->tu = 64; /* default size */
3331
Chris Wilson22ed1112010-12-04 01:01:29 +00003332 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3333 m_n->gmch_m = bits_per_pixel * pixel_clock;
3334 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003335 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3336
Chris Wilson22ed1112010-12-04 01:01:29 +00003337 m_n->link_m = pixel_clock;
3338 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003339 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3340}
3341
Chris Wilsona7615032011-01-12 17:04:08 +00003342static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
3343{
Keith Packard72bbe582011-09-26 16:09:45 -07003344 if (i915_panel_use_ssc >= 0)
3345 return i915_panel_use_ssc != 0;
3346 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07003347 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00003348}
3349
Jesse Barnes5a354202011-06-24 12:19:22 -07003350/**
3351 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
3352 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003353 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07003354 *
3355 * A pipe may be connected to one or more outputs. Based on the depth of the
3356 * attached framebuffer, choose a good color depth to use on the pipe.
3357 *
3358 * If possible, match the pipe depth to the fb depth. In some cases, this
3359 * isn't ideal, because the connected output supports a lesser or restricted
3360 * set of depths. Resolve that here:
3361 * LVDS typically supports only 6bpc, so clamp down in that case
3362 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
3363 * Displays may support a restricted set as well, check EDID and clamp as
3364 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003365 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07003366 *
3367 * RETURNS:
3368 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
3369 * true if they don't match).
3370 */
3371static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003372 unsigned int *pipe_bpp,
3373 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07003374{
3375 struct drm_device *dev = crtc->dev;
3376 struct drm_i915_private *dev_priv = dev->dev_private;
3377 struct drm_encoder *encoder;
3378 struct drm_connector *connector;
3379 unsigned int display_bpc = UINT_MAX, bpc;
3380
3381 /* Walk the encoders & connectors on this crtc, get min bpc */
3382 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3383 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
3384
3385 if (encoder->crtc != crtc)
3386 continue;
3387
3388 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
3389 unsigned int lvds_bpc;
3390
3391 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
3392 LVDS_A3_POWER_UP)
3393 lvds_bpc = 8;
3394 else
3395 lvds_bpc = 6;
3396
3397 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003398 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003399 display_bpc = lvds_bpc;
3400 }
3401 continue;
3402 }
3403
3404 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
3405 /* Use VBT settings if we have an eDP panel */
3406 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
3407
3408 if (edp_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003409 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003410 display_bpc = edp_bpc;
3411 }
3412 continue;
3413 }
3414
3415 /* Not one of the known troublemakers, check the EDID */
3416 list_for_each_entry(connector, &dev->mode_config.connector_list,
3417 head) {
3418 if (connector->encoder != encoder)
3419 continue;
3420
Jesse Barnes62ac41a2011-07-28 12:55:14 -07003421 /* Don't use an invalid EDID bpc value */
3422 if (connector->display_info.bpc &&
3423 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003424 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003425 display_bpc = connector->display_info.bpc;
3426 }
3427 }
3428
3429 /*
3430 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
3431 * through, clamp it down. (Note: >12bpc will be caught below.)
3432 */
3433 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
3434 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04003435 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003436 display_bpc = 12;
3437 } else {
Adam Jackson82820492011-10-10 16:33:34 -04003438 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003439 display_bpc = 8;
3440 }
3441 }
3442 }
3443
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003444 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
3445 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
3446 display_bpc = 6;
3447 }
3448
Jesse Barnes5a354202011-06-24 12:19:22 -07003449 /*
3450 * We could just drive the pipe at the highest bpc all the time and
3451 * enable dithering as needed, but that costs bandwidth. So choose
3452 * the minimum value that expresses the full color range of the fb but
3453 * also stays within the max display bpc discovered above.
3454 */
3455
3456 switch (crtc->fb->depth) {
3457 case 8:
3458 bpc = 8; /* since we go through a colormap */
3459 break;
3460 case 15:
3461 case 16:
3462 bpc = 6; /* min is 18bpp */
3463 break;
3464 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07003465 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07003466 break;
3467 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07003468 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07003469 break;
3470 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07003471 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07003472 break;
3473 default:
3474 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
3475 bpc = min((unsigned int)8, display_bpc);
3476 break;
3477 }
3478
Keith Packard578393c2011-09-05 11:53:21 -07003479 display_bpc = min(display_bpc, bpc);
3480
Adam Jackson82820492011-10-10 16:33:34 -04003481 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
3482 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003483
Keith Packard578393c2011-09-05 11:53:21 -07003484 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07003485
3486 return display_bpc != bpc;
3487}
3488
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003489static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
3490{
3491 struct drm_device *dev = crtc->dev;
3492 struct drm_i915_private *dev_priv = dev->dev_private;
3493 int refclk;
3494
3495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3496 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
3497 refclk = dev_priv->lvds_ssc_freq * 1000;
3498 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3499 refclk / 1000);
3500 } else if (!IS_GEN2(dev)) {
3501 refclk = 96000;
3502 } else {
3503 refclk = 48000;
3504 }
3505
3506 return refclk;
3507}
3508
3509static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
3510 intel_clock_t *clock)
3511{
3512 /* SDVO TV has fixed PLL values depend on its clock range,
3513 this mirrors vbios setting. */
3514 if (adjusted_mode->clock >= 100000
3515 && adjusted_mode->clock < 140500) {
3516 clock->p1 = 2;
3517 clock->p2 = 10;
3518 clock->n = 3;
3519 clock->m1 = 16;
3520 clock->m2 = 8;
3521 } else if (adjusted_mode->clock >= 140500
3522 && adjusted_mode->clock <= 200000) {
3523 clock->p1 = 1;
3524 clock->p2 = 10;
3525 clock->n = 6;
3526 clock->m1 = 12;
3527 clock->m2 = 8;
3528 }
3529}
3530
Jesse Barnesa7516a02011-12-15 12:30:37 -08003531static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
3532 intel_clock_t *clock,
3533 intel_clock_t *reduced_clock)
3534{
3535 struct drm_device *dev = crtc->dev;
3536 struct drm_i915_private *dev_priv = dev->dev_private;
3537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3538 int pipe = intel_crtc->pipe;
3539 u32 fp, fp2 = 0;
3540
3541 if (IS_PINEVIEW(dev)) {
3542 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
3543 if (reduced_clock)
3544 fp2 = (1 << reduced_clock->n) << 16 |
3545 reduced_clock->m1 << 8 | reduced_clock->m2;
3546 } else {
3547 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
3548 if (reduced_clock)
3549 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
3550 reduced_clock->m2;
3551 }
3552
3553 I915_WRITE(FP0(pipe), fp);
3554
3555 intel_crtc->lowfreq_avail = false;
3556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3557 reduced_clock && i915_powersave) {
3558 I915_WRITE(FP1(pipe), fp2);
3559 intel_crtc->lowfreq_avail = true;
3560 } else {
3561 I915_WRITE(FP1(pipe), fp);
3562 }
3563}
3564
Daniel Vetter93e537a2012-03-28 23:11:26 +02003565static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
3566 struct drm_display_mode *adjusted_mode)
3567{
3568 struct drm_device *dev = crtc->dev;
3569 struct drm_i915_private *dev_priv = dev->dev_private;
3570 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3571 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01003572 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003573
3574 temp = I915_READ(LVDS);
3575 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
3576 if (pipe == 1) {
3577 temp |= LVDS_PIPEB_SELECT;
3578 } else {
3579 temp &= ~LVDS_PIPEB_SELECT;
3580 }
3581 /* set the corresponsding LVDS_BORDER bit */
3582 temp |= dev_priv->lvds_border_bits;
3583 /* Set the B0-B3 data pairs corresponding to whether we're going to
3584 * set the DPLLs for dual-channel mode or not.
3585 */
3586 if (clock->p2 == 7)
3587 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3588 else
3589 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3590
3591 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3592 * appropriately here, but we need to look more thoroughly into how
3593 * panels behave in the two modes.
3594 */
3595 /* set the dithering flag on LVDS as needed */
3596 if (INTEL_INFO(dev)->gen >= 4) {
3597 if (dev_priv->lvds_dither)
3598 temp |= LVDS_ENABLE_DITHER;
3599 else
3600 temp &= ~LVDS_ENABLE_DITHER;
3601 }
Chris Wilson284d5df2012-04-14 17:41:59 +01003602 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02003603 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01003604 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003605 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01003606 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003607 I915_WRITE(LVDS, temp);
3608}
3609
Daniel Vettereb1cbe42012-03-28 23:12:16 +02003610static void i9xx_update_pll(struct drm_crtc *crtc,
3611 struct drm_display_mode *mode,
3612 struct drm_display_mode *adjusted_mode,
3613 intel_clock_t *clock, intel_clock_t *reduced_clock,
3614 int num_connectors)
3615{
3616 struct drm_device *dev = crtc->dev;
3617 struct drm_i915_private *dev_priv = dev->dev_private;
3618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3619 int pipe = intel_crtc->pipe;
3620 u32 dpll;
3621 bool is_sdvo;
3622
3623 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
3624 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
3625
3626 dpll = DPLL_VGA_MODE_DIS;
3627
3628 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
3629 dpll |= DPLLB_MODE_LVDS;
3630 else
3631 dpll |= DPLLB_MODE_DAC_SERIAL;
3632 if (is_sdvo) {
3633 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3634 if (pixel_multiplier > 1) {
3635 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3636 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3637 }
3638 dpll |= DPLL_DVO_HIGH_SPEED;
3639 }
3640 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
3641 dpll |= DPLL_DVO_HIGH_SPEED;
3642
3643 /* compute bitmask from p1 value */
3644 if (IS_PINEVIEW(dev))
3645 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
3646 else {
3647 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3648 if (IS_G4X(dev) && reduced_clock)
3649 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
3650 }
3651 switch (clock->p2) {
3652 case 5:
3653 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3654 break;
3655 case 7:
3656 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3657 break;
3658 case 10:
3659 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3660 break;
3661 case 14:
3662 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3663 break;
3664 }
3665 if (INTEL_INFO(dev)->gen >= 4)
3666 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3667
3668 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
3669 dpll |= PLL_REF_INPUT_TVCLKINBC;
3670 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
3671 /* XXX: just matching BIOS for now */
3672 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
3673 dpll |= 3;
3674 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3675 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
3676 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
3677 else
3678 dpll |= PLL_REF_INPUT_DREFCLK;
3679
3680 dpll |= DPLL_VCO_ENABLE;
3681 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
3682 POSTING_READ(DPLL(pipe));
3683 udelay(150);
3684
3685 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3686 * This is an exception to the general rule that mode_set doesn't turn
3687 * things on.
3688 */
3689 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
3690 intel_update_lvds(crtc, clock, adjusted_mode);
3691
3692 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
3693 intel_dp_set_m_n(crtc, mode, adjusted_mode);
3694
3695 I915_WRITE(DPLL(pipe), dpll);
3696
3697 /* Wait for the clocks to stabilize. */
3698 POSTING_READ(DPLL(pipe));
3699 udelay(150);
3700
3701 if (INTEL_INFO(dev)->gen >= 4) {
3702 u32 temp = 0;
3703 if (is_sdvo) {
3704 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
3705 if (temp > 1)
3706 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
3707 else
3708 temp = 0;
3709 }
3710 I915_WRITE(DPLL_MD(pipe), temp);
3711 } else {
3712 /* The pixel multiplier can only be updated once the
3713 * DPLL is enabled and the clocks are stable.
3714 *
3715 * So write it again.
3716 */
3717 I915_WRITE(DPLL(pipe), dpll);
3718 }
3719}
3720
3721static void i8xx_update_pll(struct drm_crtc *crtc,
3722 struct drm_display_mode *adjusted_mode,
3723 intel_clock_t *clock,
3724 int num_connectors)
3725{
3726 struct drm_device *dev = crtc->dev;
3727 struct drm_i915_private *dev_priv = dev->dev_private;
3728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3729 int pipe = intel_crtc->pipe;
3730 u32 dpll;
3731
3732 dpll = DPLL_VGA_MODE_DIS;
3733
3734 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3735 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3736 } else {
3737 if (clock->p1 == 2)
3738 dpll |= PLL_P1_DIVIDE_BY_TWO;
3739 else
3740 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3741 if (clock->p2 == 4)
3742 dpll |= PLL_P2_DIVIDE_BY_4;
3743 }
3744
3745 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
3746 /* XXX: just matching BIOS for now */
3747 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
3748 dpll |= 3;
3749 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3750 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
3751 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
3752 else
3753 dpll |= PLL_REF_INPUT_DREFCLK;
3754
3755 dpll |= DPLL_VCO_ENABLE;
3756 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
3757 POSTING_READ(DPLL(pipe));
3758 udelay(150);
3759
3760 I915_WRITE(DPLL(pipe), dpll);
3761
3762 /* Wait for the clocks to stabilize. */
3763 POSTING_READ(DPLL(pipe));
3764 udelay(150);
3765
3766 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3767 * This is an exception to the general rule that mode_set doesn't turn
3768 * things on.
3769 */
3770 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
3771 intel_update_lvds(crtc, clock, adjusted_mode);
3772
3773 /* The pixel multiplier can only be updated once the
3774 * DPLL is enabled and the clocks are stable.
3775 *
3776 * So write it again.
3777 */
3778 I915_WRITE(DPLL(pipe), dpll);
3779}
3780
Eric Anholtf564048e2011-03-30 13:01:02 -07003781static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
3782 struct drm_display_mode *mode,
3783 struct drm_display_mode *adjusted_mode,
3784 int x, int y,
3785 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003786{
3787 struct drm_device *dev = crtc->dev;
3788 struct drm_i915_private *dev_priv = dev->dev_private;
3789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3790 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003791 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07003792 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003793 intel_clock_t clock, reduced_clock;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02003794 u32 dspcntr, pipeconf, vsyncshift;
3795 bool ok, has_reduced_clock = false, is_sdvo = false;
3796 bool is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08003797 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01003798 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003799 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003800 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08003801
Chris Wilson5eddb702010-09-11 13:48:45 +01003802 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
3803 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003804 continue;
3805
Chris Wilson5eddb702010-09-11 13:48:45 +01003806 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003807 case INTEL_OUTPUT_LVDS:
3808 is_lvds = true;
3809 break;
3810 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003811 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003812 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01003813 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003814 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003815 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003816 case INTEL_OUTPUT_TVOUT:
3817 is_tv = true;
3818 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003819 case INTEL_OUTPUT_DISPLAYPORT:
3820 is_dp = true;
3821 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003822 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003823
Eric Anholtc751ce42010-03-25 11:48:48 -07003824 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003825 }
3826
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003827 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08003828
Ma Lingd4906092009-03-18 20:13:27 +08003829 /*
3830 * Returns a set of divisors for the desired target clock with the given
3831 * refclk, or FALSE. The returned values represent the clock equation:
3832 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3833 */
Chris Wilson1b894b52010-12-14 20:04:54 +00003834 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08003835 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
3836 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003837 if (!ok) {
3838 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07003839 return -EINVAL;
3840 }
3841
3842 /* Ensure that the cursor is valid for the new mode before changing... */
3843 intel_crtc_update_cursor(crtc, true);
3844
3845 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08003846 /*
3847 * Ensure we match the reduced clock's P to the target clock.
3848 * If the clocks don't match, we can't switch the display clock
3849 * by using the FP0/FP1. In such case we will disable the LVDS
3850 * downclock feature.
3851 */
Eric Anholtf564048e2011-03-30 13:01:02 -07003852 has_reduced_clock = limit->find_pll(limit, crtc,
3853 dev_priv->lvds_downclock,
3854 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08003855 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07003856 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07003857 }
3858
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003859 if (is_sdvo && is_tv)
3860 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07003861
Jesse Barnesa7516a02011-12-15 12:30:37 -08003862 i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
3863 &reduced_clock : NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07003864
Daniel Vettereb1cbe42012-03-28 23:12:16 +02003865 if (IS_GEN2(dev))
3866 i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07003867 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02003868 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
3869 has_reduced_clock ? &reduced_clock : NULL,
3870 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07003871
3872 /* setup pipeconf */
3873 pipeconf = I915_READ(PIPECONF(pipe));
3874
3875 /* Set up the display plane register */
3876 dspcntr = DISPPLANE_GAMMA_ENABLE;
3877
Eric Anholt929c77f2011-03-30 13:01:04 -07003878 if (pipe == 0)
3879 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
3880 else
3881 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07003882
3883 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
3884 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3885 * core speed.
3886 *
3887 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3888 * pipe == 0 check?
3889 */
3890 if (mode->clock >
3891 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
3892 pipeconf |= PIPECONF_DOUBLE_WIDE;
3893 else
3894 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
3895 }
3896
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003897 /* default to 8bpc */
3898 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
3899 if (is_dp) {
3900 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
3901 pipeconf |= PIPECONF_BPP_6 |
3902 PIPECONF_DITHER_EN |
3903 PIPECONF_DITHER_TYPE_SP;
3904 }
3905 }
3906
Eric Anholtf564048e2011-03-30 13:01:02 -07003907 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
3908 drm_mode_debug_printmodeline(mode);
3909
Jesse Barnesa7516a02011-12-15 12:30:37 -08003910 if (HAS_PIPE_CXSR(dev)) {
3911 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07003912 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
3913 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08003914 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07003915 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
3916 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
3917 }
3918 }
3919
Keith Packard617cf882012-02-08 13:53:38 -08003920 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01003921 if (!IS_GEN2(dev) &&
3922 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Eric Anholtf564048e2011-03-30 13:01:02 -07003923 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
3924 /* the chip adds 2 halflines automatically */
Eric Anholtf564048e2011-03-30 13:01:02 -07003925 adjusted_mode->crtc_vtotal -= 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07003926 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003927 vsyncshift = adjusted_mode->crtc_hsync_start
3928 - adjusted_mode->crtc_htotal/2;
3929 } else {
Keith Packard617cf882012-02-08 13:53:38 -08003930 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003931 vsyncshift = 0;
3932 }
3933
3934 if (!IS_GEN3(dev))
3935 I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
Eric Anholtf564048e2011-03-30 13:01:02 -07003936
3937 I915_WRITE(HTOTAL(pipe),
3938 (adjusted_mode->crtc_hdisplay - 1) |
3939 ((adjusted_mode->crtc_htotal - 1) << 16));
3940 I915_WRITE(HBLANK(pipe),
3941 (adjusted_mode->crtc_hblank_start - 1) |
3942 ((adjusted_mode->crtc_hblank_end - 1) << 16));
3943 I915_WRITE(HSYNC(pipe),
3944 (adjusted_mode->crtc_hsync_start - 1) |
3945 ((adjusted_mode->crtc_hsync_end - 1) << 16));
3946
3947 I915_WRITE(VTOTAL(pipe),
3948 (adjusted_mode->crtc_vdisplay - 1) |
3949 ((adjusted_mode->crtc_vtotal - 1) << 16));
3950 I915_WRITE(VBLANK(pipe),
3951 (adjusted_mode->crtc_vblank_start - 1) |
3952 ((adjusted_mode->crtc_vblank_end - 1) << 16));
3953 I915_WRITE(VSYNC(pipe),
3954 (adjusted_mode->crtc_vsync_start - 1) |
3955 ((adjusted_mode->crtc_vsync_end - 1) << 16));
3956
3957 /* pipesrc and dspsize control the size that is scaled from,
3958 * which should always be the user's requested size.
3959 */
Eric Anholt929c77f2011-03-30 13:01:04 -07003960 I915_WRITE(DSPSIZE(plane),
3961 ((mode->vdisplay - 1) << 16) |
3962 (mode->hdisplay - 1));
3963 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07003964 I915_WRITE(PIPESRC(pipe),
3965 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
3966
Eric Anholtf564048e2011-03-30 13:01:02 -07003967 I915_WRITE(PIPECONF(pipe), pipeconf);
3968 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07003969 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07003970
3971 intel_wait_for_vblank(dev, pipe);
3972
Eric Anholtf564048e2011-03-30 13:01:02 -07003973 I915_WRITE(DSPCNTR(plane), dspcntr);
3974 POSTING_READ(DSPCNTR(plane));
3975
3976 ret = intel_pipe_set_base(crtc, x, y, old_fb);
3977
3978 intel_update_watermarks(dev);
3979
Eric Anholtf564048e2011-03-30 13:01:02 -07003980 return ret;
3981}
3982
Keith Packard9fb526d2011-09-26 22:24:57 -07003983/*
3984 * Initialize reference clocks when the driver loads
3985 */
3986void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07003987{
3988 struct drm_i915_private *dev_priv = dev->dev_private;
3989 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07003990 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07003991 u32 temp;
3992 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07003993 bool has_cpu_edp = false;
3994 bool has_pch_edp = false;
3995 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07003996 bool has_ck505 = false;
3997 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07003998
3999 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004000 list_for_each_entry(encoder, &mode_config->encoder_list,
4001 base.head) {
4002 switch (encoder->type) {
4003 case INTEL_OUTPUT_LVDS:
4004 has_panel = true;
4005 has_lvds = true;
4006 break;
4007 case INTEL_OUTPUT_EDP:
4008 has_panel = true;
4009 if (intel_encoder_is_pch_edp(&encoder->base))
4010 has_pch_edp = true;
4011 else
4012 has_cpu_edp = true;
4013 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004014 }
4015 }
4016
Keith Packard99eb6a02011-09-26 14:29:12 -07004017 if (HAS_PCH_IBX(dev)) {
4018 has_ck505 = dev_priv->display_clock_mode;
4019 can_ssc = has_ck505;
4020 } else {
4021 has_ck505 = false;
4022 can_ssc = true;
4023 }
4024
4025 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4026 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4027 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004028
4029 /* Ironlake: try to setup display ref clock before DPLL
4030 * enabling. This is only under driver's control after
4031 * PCH B stepping, previous chipset stepping should be
4032 * ignoring this setting.
4033 */
4034 temp = I915_READ(PCH_DREF_CONTROL);
4035 /* Always enable nonspread source */
4036 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004037
Keith Packard99eb6a02011-09-26 14:29:12 -07004038 if (has_ck505)
4039 temp |= DREF_NONSPREAD_CK505_ENABLE;
4040 else
4041 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004042
Keith Packard199e5d72011-09-22 12:01:57 -07004043 if (has_panel) {
4044 temp &= ~DREF_SSC_SOURCE_MASK;
4045 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004046
Keith Packard199e5d72011-09-22 12:01:57 -07004047 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004048 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004049 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004050 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004051 } else
4052 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004053
4054 /* Get SSC going before enabling the outputs */
4055 I915_WRITE(PCH_DREF_CONTROL, temp);
4056 POSTING_READ(PCH_DREF_CONTROL);
4057 udelay(200);
4058
Jesse Barnes13d83a62011-08-03 12:59:20 -07004059 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4060
4061 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004062 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004063 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004064 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004065 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004066 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004067 else
4068 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004069 } else
4070 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4071
4072 I915_WRITE(PCH_DREF_CONTROL, temp);
4073 POSTING_READ(PCH_DREF_CONTROL);
4074 udelay(200);
4075 } else {
4076 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4077
4078 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4079
4080 /* Turn off CPU output */
4081 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4082
4083 I915_WRITE(PCH_DREF_CONTROL, temp);
4084 POSTING_READ(PCH_DREF_CONTROL);
4085 udelay(200);
4086
4087 /* Turn off the SSC source */
4088 temp &= ~DREF_SSC_SOURCE_MASK;
4089 temp |= DREF_SSC_SOURCE_DISABLE;
4090
4091 /* Turn off SSC1 */
4092 temp &= ~ DREF_SSC1_ENABLE;
4093
Jesse Barnes13d83a62011-08-03 12:59:20 -07004094 I915_WRITE(PCH_DREF_CONTROL, temp);
4095 POSTING_READ(PCH_DREF_CONTROL);
4096 udelay(200);
4097 }
4098}
4099
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004100static int ironlake_get_refclk(struct drm_crtc *crtc)
4101{
4102 struct drm_device *dev = crtc->dev;
4103 struct drm_i915_private *dev_priv = dev->dev_private;
4104 struct intel_encoder *encoder;
4105 struct drm_mode_config *mode_config = &dev->mode_config;
4106 struct intel_encoder *edp_encoder = NULL;
4107 int num_connectors = 0;
4108 bool is_lvds = false;
4109
4110 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4111 if (encoder->base.crtc != crtc)
4112 continue;
4113
4114 switch (encoder->type) {
4115 case INTEL_OUTPUT_LVDS:
4116 is_lvds = true;
4117 break;
4118 case INTEL_OUTPUT_EDP:
4119 edp_encoder = encoder;
4120 break;
4121 }
4122 num_connectors++;
4123 }
4124
4125 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4126 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4127 dev_priv->lvds_ssc_freq);
4128 return dev_priv->lvds_ssc_freq * 1000;
4129 }
4130
4131 return 120000;
4132}
4133
Eric Anholtf564048e2011-03-30 13:01:02 -07004134static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
4135 struct drm_display_mode *mode,
4136 struct drm_display_mode *adjusted_mode,
4137 int x, int y,
4138 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004139{
4140 struct drm_device *dev = crtc->dev;
4141 struct drm_i915_private *dev_priv = dev->dev_private;
4142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4143 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004144 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004145 int refclk, num_connectors = 0;
4146 intel_clock_t clock, reduced_clock;
4147 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07004148 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004149 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004150 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnese3aef172012-04-10 11:58:03 -07004151 struct intel_encoder *encoder, *edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004152 const intel_limit_t *limit;
4153 int ret;
4154 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07004155 u32 temp;
Jesse Barnes5a354202011-06-24 12:19:22 -07004156 int target_clock, pixel_multiplier, lane, link_bw, factor;
4157 unsigned int pipe_bpp;
4158 bool dither;
Jesse Barnese3aef172012-04-10 11:58:03 -07004159 bool is_cpu_edp = false, is_pch_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004160
Jesse Barnes79e53942008-11-07 14:24:08 -08004161 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4162 if (encoder->base.crtc != crtc)
4163 continue;
4164
4165 switch (encoder->type) {
4166 case INTEL_OUTPUT_LVDS:
4167 is_lvds = true;
4168 break;
4169 case INTEL_OUTPUT_SDVO:
4170 case INTEL_OUTPUT_HDMI:
4171 is_sdvo = true;
4172 if (encoder->needs_tv_clock)
4173 is_tv = true;
4174 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004175 case INTEL_OUTPUT_TVOUT:
4176 is_tv = true;
4177 break;
4178 case INTEL_OUTPUT_ANALOG:
4179 is_crt = true;
4180 break;
4181 case INTEL_OUTPUT_DISPLAYPORT:
4182 is_dp = true;
4183 break;
4184 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07004185 is_dp = true;
4186 if (intel_encoder_is_pch_edp(&encoder->base))
4187 is_pch_edp = true;
4188 else
4189 is_cpu_edp = true;
4190 edp_encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004191 break;
4192 }
4193
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004194 num_connectors++;
4195 }
4196
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004197 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004198
4199 /*
4200 * Returns a set of divisors for the desired target clock with the given
4201 * refclk, or FALSE. The returned values represent the clock equation:
4202 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4203 */
4204 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004205 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4206 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004207 if (!ok) {
4208 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4209 return -EINVAL;
4210 }
4211
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004212 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004213 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004214
Zhao Yakuiddc90032010-01-06 22:05:56 +08004215 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004216 /*
4217 * Ensure we match the reduced clock's P to the target clock.
4218 * If the clocks don't match, we can't switch the display clock
4219 * by using the FP0/FP1. In such case we will disable the LVDS
4220 * downclock feature.
4221 */
Zhao Yakuiddc90032010-01-06 22:05:56 +08004222 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004223 dev_priv->lvds_downclock,
4224 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004225 &clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01004226 &reduced_clock);
Jesse Barnes652c3932009-08-17 13:31:43 -07004227 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004228 /* SDVO TV has fixed PLL values depend on its clock range,
4229 this mirrors vbios setting. */
4230 if (is_sdvo && is_tv) {
4231 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01004232 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004233 clock.p1 = 2;
4234 clock.p2 = 10;
4235 clock.n = 3;
4236 clock.m1 = 16;
4237 clock.m2 = 8;
4238 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01004239 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004240 clock.p1 = 1;
4241 clock.p2 = 10;
4242 clock.n = 6;
4243 clock.m1 = 12;
4244 clock.m2 = 8;
4245 }
4246 }
4247
Zhenyu Wang2c072452009-06-05 15:38:42 +08004248 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07004249 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4250 lane = 0;
4251 /* CPU eDP doesn't require FDI link, so just set DP M/N
4252 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07004253 if (is_cpu_edp) {
Eric Anholt8febb292011-03-30 13:01:07 -07004254 target_clock = mode->clock;
Jesse Barnese3aef172012-04-10 11:58:03 -07004255 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07004256 } else {
4257 /* [e]DP over FDI requires target mode clock
4258 instead of link clock */
Jesse Barnese3aef172012-04-10 11:58:03 -07004259 if (is_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004260 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07004261 else
4262 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01004263
Eric Anholt8febb292011-03-30 13:01:07 -07004264 /* FDI is a binary signal running at ~2.7GHz, encoding
4265 * each output octet as 10 bits. The actual frequency
4266 * is stored as a divider into a 100MHz clock, and the
4267 * mode pixel clock is stored in units of 1KHz.
4268 * Hence the bw of each lane in terms of the mode signal
4269 * is:
4270 */
4271 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004272 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004273
Eric Anholt8febb292011-03-30 13:01:07 -07004274 /* determine panel color depth */
4275 temp = I915_READ(PIPECONF(pipe));
4276 temp &= ~PIPE_BPC_MASK;
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004277 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
Jesse Barnes5a354202011-06-24 12:19:22 -07004278 switch (pipe_bpp) {
4279 case 18:
4280 temp |= PIPE_6BPC;
4281 break;
4282 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07004283 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004284 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07004285 case 30:
4286 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004287 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07004288 case 36:
4289 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07004290 break;
4291 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004292 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
4293 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07004294 temp |= PIPE_8BPC;
4295 pipe_bpp = 24;
4296 break;
Eric Anholt8febb292011-03-30 13:01:07 -07004297 }
4298
Jesse Barnes5a354202011-06-24 12:19:22 -07004299 intel_crtc->bpp = pipe_bpp;
4300 I915_WRITE(PIPECONF(pipe), temp);
4301
Eric Anholt8febb292011-03-30 13:01:07 -07004302 if (!lane) {
4303 /*
4304 * Account for spread spectrum to avoid
4305 * oversubscribing the link. Max center spread
4306 * is 2.5%; use 5% for safety's sake.
4307 */
Jesse Barnes5a354202011-06-24 12:19:22 -07004308 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07004309 lane = bps / (link_bw * 8) + 1;
4310 }
4311
4312 intel_crtc->fdi_lanes = lane;
4313
4314 if (pixel_multiplier > 1)
4315 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07004316 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
4317 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07004318
Eric Anholta07d6782011-03-30 13:01:08 -07004319 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4320 if (has_reduced_clock)
4321 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4322 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08004323
Chris Wilsonc1858122010-12-03 21:35:48 +00004324 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07004325 factor = 21;
4326 if (is_lvds) {
4327 if ((intel_panel_use_ssc(dev_priv) &&
4328 dev_priv->lvds_ssc_freq == 100) ||
4329 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4330 factor = 25;
4331 } else if (is_sdvo && is_tv)
4332 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00004333
Jesse Barnescb0e0932011-07-28 14:50:30 -07004334 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07004335 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00004336
Chris Wilson5eddb702010-09-11 13:48:45 +01004337 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004338
Eric Anholta07d6782011-03-30 13:01:08 -07004339 if (is_lvds)
4340 dpll |= DPLLB_MODE_LVDS;
4341 else
4342 dpll |= DPLLB_MODE_DAC_SERIAL;
4343 if (is_sdvo) {
4344 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4345 if (pixel_multiplier > 1) {
4346 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08004347 }
Eric Anholta07d6782011-03-30 13:01:08 -07004348 dpll |= DPLL_DVO_HIGH_SPEED;
4349 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004350 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07004351 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004352
Eric Anholta07d6782011-03-30 13:01:08 -07004353 /* compute bitmask from p1 value */
4354 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4355 /* also FPA1 */
4356 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4357
4358 switch (clock.p2) {
4359 case 5:
4360 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4361 break;
4362 case 7:
4363 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4364 break;
4365 case 10:
4366 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4367 break;
4368 case 14:
4369 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4370 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004371 }
4372
4373 if (is_sdvo && is_tv)
4374 dpll |= PLL_REF_INPUT_TVCLKINBC;
4375 else if (is_tv)
4376 /* XXX: just matching BIOS for now */
4377 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4378 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00004379 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08004380 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4381 else
4382 dpll |= PLL_REF_INPUT_DREFCLK;
4383
4384 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01004385 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004386
4387 /* Set up the display plane register */
4388 dspcntr = DISPPLANE_GAMMA_ENABLE;
4389
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07004390 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004391 drm_mode_debug_printmodeline(mode);
4392
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004393 /* CPU eDP is the only output that doesn't need a PCH PLL of its own */
4394 if (!is_cpu_edp) {
4395 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01004396
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004397 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
4398 if (pll == NULL) {
4399 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
4400 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004401 return -EINVAL;
4402 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004403 } else
4404 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004405
4406 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4407 * This is an exception to the general rule that mode_set doesn't turn
4408 * things on.
4409 */
4410 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004411 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01004412 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08004413 if (HAS_PCH_CPT(dev)) {
4414 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004415 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08004416 } else {
4417 if (pipe == 1)
4418 temp |= LVDS_PIPEB_SELECT;
4419 else
4420 temp &= ~LVDS_PIPEB_SELECT;
4421 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07004422
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004423 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004424 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004425 /* Set the B0-B3 data pairs corresponding to whether we're going to
4426 * set the DPLLs for dual-channel mode or not.
4427 */
4428 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004429 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004430 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004431 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004432
4433 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4434 * appropriately here, but we need to look more thoroughly into how
4435 * panels behave in the two modes.
4436 */
Chris Wilson284d5df2012-04-14 17:41:59 +01004437 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08004438 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004439 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004440 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004441 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07004442 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004443 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004444
Eric Anholt8febb292011-03-30 13:01:07 -07004445 pipeconf &= ~PIPECONF_DITHER_EN;
4446 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07004447 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07004448 pipeconf |= PIPECONF_DITHER_EN;
Daniel Vetterf74974c2011-10-11 17:27:51 +02004449 pipeconf |= PIPECONF_DITHER_TYPE_SP;
Jesse Barnes434ed092010-09-07 14:48:06 -07004450 }
Jesse Barnese3aef172012-04-10 11:58:03 -07004451 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004452 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07004453 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004454 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004455 I915_WRITE(TRANSDATA_M1(pipe), 0);
4456 I915_WRITE(TRANSDATA_N1(pipe), 0);
4457 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
4458 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004459 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004460
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004461 if (intel_crtc->pch_pll) {
4462 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004463
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004464 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004465 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004466 udelay(150);
4467
Eric Anholt8febb292011-03-30 13:01:07 -07004468 /* The pixel multiplier can only be updated once the
4469 * DPLL is enabled and the clocks are stable.
4470 *
4471 * So write it again.
4472 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004473 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08004474 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004475
Chris Wilson5eddb702010-09-11 13:48:45 +01004476 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004477 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07004478 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004479 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004480 intel_crtc->lowfreq_avail = true;
4481 if (HAS_PIPE_CXSR(dev)) {
4482 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4483 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4484 }
4485 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004486 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004487 if (HAS_PIPE_CXSR(dev)) {
4488 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4489 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4490 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004491 }
4492 }
4493
Keith Packard617cf882012-02-08 13:53:38 -08004494 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004495 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Daniel Vetter5def4742012-01-28 14:49:22 +01004496 pipeconf |= PIPECONF_INTERLACED_ILK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004497 /* the chip adds 2 halflines automatically */
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004498 adjusted_mode->crtc_vtotal -= 1;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004499 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004500 I915_WRITE(VSYNCSHIFT(pipe),
4501 adjusted_mode->crtc_hsync_start
4502 - adjusted_mode->crtc_htotal/2);
4503 } else {
Keith Packard617cf882012-02-08 13:53:38 -08004504 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004505 I915_WRITE(VSYNCSHIFT(pipe), 0);
4506 }
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004507
Chris Wilson5eddb702010-09-11 13:48:45 +01004508 I915_WRITE(HTOTAL(pipe),
4509 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004510 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004511 I915_WRITE(HBLANK(pipe),
4512 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004513 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004514 I915_WRITE(HSYNC(pipe),
4515 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004516 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004517
4518 I915_WRITE(VTOTAL(pipe),
4519 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004520 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004521 I915_WRITE(VBLANK(pipe),
4522 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004523 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004524 I915_WRITE(VSYNC(pipe),
4525 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004526 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004527
Eric Anholt8febb292011-03-30 13:01:07 -07004528 /* pipesrc controls the size that is scaled from, which should
4529 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08004530 */
Chris Wilson5eddb702010-09-11 13:48:45 +01004531 I915_WRITE(PIPESRC(pipe),
4532 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004533
Eric Anholt8febb292011-03-30 13:01:07 -07004534 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4535 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4536 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4537 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004538
Jesse Barnese3aef172012-04-10 11:58:03 -07004539 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07004540 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004541
Chris Wilson5eddb702010-09-11 13:48:45 +01004542 I915_WRITE(PIPECONF(pipe), pipeconf);
4543 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004544
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004545 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004546
Chris Wilson5eddb702010-09-11 13:48:45 +01004547 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004548 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08004549
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004550 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004551
4552 intel_update_watermarks(dev);
4553
Chris Wilson1f803ee2009-06-06 09:45:59 +01004554 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004555}
4556
Eric Anholtf564048e2011-03-30 13:01:02 -07004557static int intel_crtc_mode_set(struct drm_crtc *crtc,
4558 struct drm_display_mode *mode,
4559 struct drm_display_mode *adjusted_mode,
4560 int x, int y,
4561 struct drm_framebuffer *old_fb)
4562{
4563 struct drm_device *dev = crtc->dev;
4564 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07004565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4566 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07004567 int ret;
4568
Eric Anholt0b701d22011-03-30 13:01:03 -07004569 drm_vblank_pre_modeset(dev, pipe);
4570
Eric Anholtf564048e2011-03-30 13:01:02 -07004571 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
4572 x, y, old_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004573 drm_vblank_post_modeset(dev, pipe);
4574
Jesse Barnesd8e70a22011-11-15 10:28:54 -08004575 if (ret)
4576 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
4577 else
4578 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packard120eced2011-07-27 01:21:40 -07004579
Jesse Barnes79e53942008-11-07 14:24:08 -08004580 return ret;
4581}
4582
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004583static bool intel_eld_uptodate(struct drm_connector *connector,
4584 int reg_eldv, uint32_t bits_eldv,
4585 int reg_elda, uint32_t bits_elda,
4586 int reg_edid)
4587{
4588 struct drm_i915_private *dev_priv = connector->dev->dev_private;
4589 uint8_t *eld = connector->eld;
4590 uint32_t i;
4591
4592 i = I915_READ(reg_eldv);
4593 i &= bits_eldv;
4594
4595 if (!eld[0])
4596 return !i;
4597
4598 if (!i)
4599 return false;
4600
4601 i = I915_READ(reg_elda);
4602 i &= ~bits_elda;
4603 I915_WRITE(reg_elda, i);
4604
4605 for (i = 0; i < eld[2]; i++)
4606 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
4607 return false;
4608
4609 return true;
4610}
4611
Wu Fengguange0dac652011-09-05 14:25:34 +08004612static void g4x_write_eld(struct drm_connector *connector,
4613 struct drm_crtc *crtc)
4614{
4615 struct drm_i915_private *dev_priv = connector->dev->dev_private;
4616 uint8_t *eld = connector->eld;
4617 uint32_t eldv;
4618 uint32_t len;
4619 uint32_t i;
4620
4621 i = I915_READ(G4X_AUD_VID_DID);
4622
4623 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
4624 eldv = G4X_ELDV_DEVCL_DEVBLC;
4625 else
4626 eldv = G4X_ELDV_DEVCTG;
4627
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004628 if (intel_eld_uptodate(connector,
4629 G4X_AUD_CNTL_ST, eldv,
4630 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
4631 G4X_HDMIW_HDMIEDID))
4632 return;
4633
Wu Fengguange0dac652011-09-05 14:25:34 +08004634 i = I915_READ(G4X_AUD_CNTL_ST);
4635 i &= ~(eldv | G4X_ELD_ADDR);
4636 len = (i >> 9) & 0x1f; /* ELD buffer size */
4637 I915_WRITE(G4X_AUD_CNTL_ST, i);
4638
4639 if (!eld[0])
4640 return;
4641
4642 len = min_t(uint8_t, eld[2], len);
4643 DRM_DEBUG_DRIVER("ELD size %d\n", len);
4644 for (i = 0; i < len; i++)
4645 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
4646
4647 i = I915_READ(G4X_AUD_CNTL_ST);
4648 i |= eldv;
4649 I915_WRITE(G4X_AUD_CNTL_ST, i);
4650}
4651
4652static void ironlake_write_eld(struct drm_connector *connector,
4653 struct drm_crtc *crtc)
4654{
4655 struct drm_i915_private *dev_priv = connector->dev->dev_private;
4656 uint8_t *eld = connector->eld;
4657 uint32_t eldv;
4658 uint32_t i;
4659 int len;
4660 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06004661 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08004662 int aud_cntl_st;
4663 int aud_cntrl_st2;
4664
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08004665 if (HAS_PCH_IBX(connector->dev)) {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004666 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06004667 aud_config = IBX_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004668 aud_cntl_st = IBX_AUD_CNTL_ST_A;
4669 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08004670 } else {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004671 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06004672 aud_config = CPT_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004673 aud_cntl_st = CPT_AUD_CNTL_ST_A;
4674 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08004675 }
4676
4677 i = to_intel_crtc(crtc)->pipe;
4678 hdmiw_hdmiedid += i * 0x100;
4679 aud_cntl_st += i * 0x100;
Wu Fengguangb6daa022012-01-06 14:41:31 -06004680 aud_config += i * 0x100;
Wu Fengguange0dac652011-09-05 14:25:34 +08004681
4682 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
4683
4684 i = I915_READ(aud_cntl_st);
4685 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
4686 if (!i) {
4687 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
4688 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004689 eldv = IBX_ELD_VALIDB;
4690 eldv |= IBX_ELD_VALIDB << 4;
4691 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08004692 } else {
4693 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004694 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08004695 }
4696
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004697 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
4698 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
4699 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06004700 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
4701 } else
4702 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08004703
4704 if (intel_eld_uptodate(connector,
4705 aud_cntrl_st2, eldv,
4706 aud_cntl_st, IBX_ELD_ADDRESS,
4707 hdmiw_hdmiedid))
4708 return;
4709
Wu Fengguange0dac652011-09-05 14:25:34 +08004710 i = I915_READ(aud_cntrl_st2);
4711 i &= ~eldv;
4712 I915_WRITE(aud_cntrl_st2, i);
4713
4714 if (!eld[0])
4715 return;
4716
Wu Fengguange0dac652011-09-05 14:25:34 +08004717 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004718 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08004719 I915_WRITE(aud_cntl_st, i);
4720
4721 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
4722 DRM_DEBUG_DRIVER("ELD size %d\n", len);
4723 for (i = 0; i < len; i++)
4724 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
4725
4726 i = I915_READ(aud_cntrl_st2);
4727 i |= eldv;
4728 I915_WRITE(aud_cntrl_st2, i);
4729}
4730
4731void intel_write_eld(struct drm_encoder *encoder,
4732 struct drm_display_mode *mode)
4733{
4734 struct drm_crtc *crtc = encoder->crtc;
4735 struct drm_connector *connector;
4736 struct drm_device *dev = encoder->dev;
4737 struct drm_i915_private *dev_priv = dev->dev_private;
4738
4739 connector = drm_select_eld(encoder, mode);
4740 if (!connector)
4741 return;
4742
4743 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
4744 connector->base.id,
4745 drm_get_connector_name(connector),
4746 connector->encoder->base.id,
4747 drm_get_encoder_name(connector->encoder));
4748
4749 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
4750
4751 if (dev_priv->display.write_eld)
4752 dev_priv->display.write_eld(connector, crtc);
4753}
4754
Jesse Barnes79e53942008-11-07 14:24:08 -08004755/** Loads the palette/gamma unit for the CRTC with the prepared values */
4756void intel_crtc_load_lut(struct drm_crtc *crtc)
4757{
4758 struct drm_device *dev = crtc->dev;
4759 struct drm_i915_private *dev_priv = dev->dev_private;
4760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004761 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004762 int i;
4763
4764 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00004765 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08004766 return;
4767
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004768 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004769 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004770 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004771
Jesse Barnes79e53942008-11-07 14:24:08 -08004772 for (i = 0; i < 256; i++) {
4773 I915_WRITE(palreg + 4 * i,
4774 (intel_crtc->lut_r[i] << 16) |
4775 (intel_crtc->lut_g[i] << 8) |
4776 intel_crtc->lut_b[i]);
4777 }
4778}
4779
Chris Wilson560b85b2010-08-07 11:01:38 +01004780static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4781{
4782 struct drm_device *dev = crtc->dev;
4783 struct drm_i915_private *dev_priv = dev->dev_private;
4784 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4785 bool visible = base != 0;
4786 u32 cntl;
4787
4788 if (intel_crtc->cursor_visible == visible)
4789 return;
4790
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004791 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01004792 if (visible) {
4793 /* On these chipsets we can only modify the base whilst
4794 * the cursor is disabled.
4795 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004796 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01004797
4798 cntl &= ~(CURSOR_FORMAT_MASK);
4799 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4800 cntl |= CURSOR_ENABLE |
4801 CURSOR_GAMMA_ENABLE |
4802 CURSOR_FORMAT_ARGB;
4803 } else
4804 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004805 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01004806
4807 intel_crtc->cursor_visible = visible;
4808}
4809
4810static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4811{
4812 struct drm_device *dev = crtc->dev;
4813 struct drm_i915_private *dev_priv = dev->dev_private;
4814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4815 int pipe = intel_crtc->pipe;
4816 bool visible = base != 0;
4817
4818 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08004819 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01004820 if (base) {
4821 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4822 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4823 cntl |= pipe << 28; /* Connect to correct pipe */
4824 } else {
4825 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4826 cntl |= CURSOR_MODE_DISABLE;
4827 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004828 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01004829
4830 intel_crtc->cursor_visible = visible;
4831 }
4832 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004833 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01004834}
4835
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004836static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
4837{
4838 struct drm_device *dev = crtc->dev;
4839 struct drm_i915_private *dev_priv = dev->dev_private;
4840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4841 int pipe = intel_crtc->pipe;
4842 bool visible = base != 0;
4843
4844 if (intel_crtc->cursor_visible != visible) {
4845 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
4846 if (base) {
4847 cntl &= ~CURSOR_MODE;
4848 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4849 } else {
4850 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4851 cntl |= CURSOR_MODE_DISABLE;
4852 }
4853 I915_WRITE(CURCNTR_IVB(pipe), cntl);
4854
4855 intel_crtc->cursor_visible = visible;
4856 }
4857 /* and commit changes on next vblank */
4858 I915_WRITE(CURBASE_IVB(pipe), base);
4859}
4860
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004861/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004862static void intel_crtc_update_cursor(struct drm_crtc *crtc,
4863 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004864{
4865 struct drm_device *dev = crtc->dev;
4866 struct drm_i915_private *dev_priv = dev->dev_private;
4867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4868 int pipe = intel_crtc->pipe;
4869 int x = intel_crtc->cursor_x;
4870 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004871 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004872 bool visible;
4873
4874 pos = 0;
4875
Chris Wilson6b383a72010-09-13 13:54:26 +01004876 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004877 base = intel_crtc->cursor_addr;
4878 if (x > (int) crtc->fb->width)
4879 base = 0;
4880
4881 if (y > (int) crtc->fb->height)
4882 base = 0;
4883 } else
4884 base = 0;
4885
4886 if (x < 0) {
4887 if (x + intel_crtc->cursor_width < 0)
4888 base = 0;
4889
4890 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4891 x = -x;
4892 }
4893 pos |= x << CURSOR_X_SHIFT;
4894
4895 if (y < 0) {
4896 if (y + intel_crtc->cursor_height < 0)
4897 base = 0;
4898
4899 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4900 y = -y;
4901 }
4902 pos |= y << CURSOR_Y_SHIFT;
4903
4904 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004905 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004906 return;
4907
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03004908 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004909 I915_WRITE(CURPOS_IVB(pipe), pos);
4910 ivb_update_cursor(crtc, base);
4911 } else {
4912 I915_WRITE(CURPOS(pipe), pos);
4913 if (IS_845G(dev) || IS_I865G(dev))
4914 i845_update_cursor(crtc, base);
4915 else
4916 i9xx_update_cursor(crtc, base);
4917 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004918}
4919
Jesse Barnes79e53942008-11-07 14:24:08 -08004920static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00004921 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08004922 uint32_t handle,
4923 uint32_t width, uint32_t height)
4924{
4925 struct drm_device *dev = crtc->dev;
4926 struct drm_i915_private *dev_priv = dev->dev_private;
4927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00004928 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004929 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004930 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004931
Zhao Yakui28c97732009-10-09 11:39:41 +08004932 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004933
4934 /* if we want to turn off the cursor ignore width and height */
4935 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004936 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004937 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004938 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004939 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004940 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004941 }
4942
4943 /* Currently we only support 64x64 cursors */
4944 if (width != 64 || height != 64) {
4945 DRM_ERROR("we currently only support 64x64 cursors\n");
4946 return -EINVAL;
4947 }
4948
Chris Wilson05394f32010-11-08 19:18:58 +00004949 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004950 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08004951 return -ENOENT;
4952
Chris Wilson05394f32010-11-08 19:18:58 +00004953 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004954 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004955 ret = -ENOMEM;
4956 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004957 }
4958
Dave Airlie71acb5e2008-12-30 20:31:46 +10004959 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004960 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004961 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00004962 if (obj->tiling_mode) {
4963 DRM_ERROR("cursor cannot be tiled\n");
4964 ret = -EINVAL;
4965 goto fail_locked;
4966 }
4967
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004968 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01004969 if (ret) {
4970 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004971 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004972 }
4973
Chris Wilsond9e86c02010-11-10 16:40:20 +00004974 ret = i915_gem_object_put_fence(obj);
4975 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004976 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00004977 goto fail_unpin;
4978 }
4979
Chris Wilson05394f32010-11-08 19:18:58 +00004980 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004981 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004982 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00004983 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004984 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4985 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004986 if (ret) {
4987 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004988 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004989 }
Chris Wilson05394f32010-11-08 19:18:58 +00004990 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004991 }
4992
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004993 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04004994 I915_WRITE(CURSIZE, (height << 12) | width);
4995
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004996 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004997 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004998 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00004999 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005000 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5001 } else
5002 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005003 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005004 }
Jesse Barnes80824002009-09-10 15:28:06 -07005005
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005006 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005007
5008 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005009 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005010 intel_crtc->cursor_width = width;
5011 intel_crtc->cursor_height = height;
5012
Chris Wilson6b383a72010-09-13 13:54:26 +01005013 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005014
Jesse Barnes79e53942008-11-07 14:24:08 -08005015 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005016fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005017 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005018fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005019 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005020fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005021 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005022 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005023}
5024
5025static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5026{
Jesse Barnes79e53942008-11-07 14:24:08 -08005027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005028
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005029 intel_crtc->cursor_x = x;
5030 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005031
Chris Wilson6b383a72010-09-13 13:54:26 +01005032 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005033
5034 return 0;
5035}
5036
5037/** Sets the color ramps on behalf of RandR */
5038void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5039 u16 blue, int regno)
5040{
5041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5042
5043 intel_crtc->lut_r[regno] = red >> 8;
5044 intel_crtc->lut_g[regno] = green >> 8;
5045 intel_crtc->lut_b[regno] = blue >> 8;
5046}
5047
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005048void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5049 u16 *blue, int regno)
5050{
5051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5052
5053 *red = intel_crtc->lut_r[regno] << 8;
5054 *green = intel_crtc->lut_g[regno] << 8;
5055 *blue = intel_crtc->lut_b[regno] << 8;
5056}
5057
Jesse Barnes79e53942008-11-07 14:24:08 -08005058static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005059 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005060{
James Simmons72034252010-08-03 01:33:19 +01005061 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005063
James Simmons72034252010-08-03 01:33:19 +01005064 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005065 intel_crtc->lut_r[i] = red[i] >> 8;
5066 intel_crtc->lut_g[i] = green[i] >> 8;
5067 intel_crtc->lut_b[i] = blue[i] >> 8;
5068 }
5069
5070 intel_crtc_load_lut(crtc);
5071}
5072
5073/**
5074 * Get a pipe with a simple mode set on it for doing load-based monitor
5075 * detection.
5076 *
5077 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005078 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005079 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005080 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005081 * configured for it. In the future, it could choose to temporarily disable
5082 * some outputs to free up a pipe for its use.
5083 *
5084 * \return crtc, or NULL if no pipes are available.
5085 */
5086
5087/* VESA 640x480x72Hz mode to set on the pipe */
5088static struct drm_display_mode load_detect_mode = {
5089 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5090 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5091};
5092
Chris Wilsond2dff872011-04-19 08:36:26 +01005093static struct drm_framebuffer *
5094intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005095 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01005096 struct drm_i915_gem_object *obj)
5097{
5098 struct intel_framebuffer *intel_fb;
5099 int ret;
5100
5101 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5102 if (!intel_fb) {
5103 drm_gem_object_unreference_unlocked(&obj->base);
5104 return ERR_PTR(-ENOMEM);
5105 }
5106
5107 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
5108 if (ret) {
5109 drm_gem_object_unreference_unlocked(&obj->base);
5110 kfree(intel_fb);
5111 return ERR_PTR(ret);
5112 }
5113
5114 return &intel_fb->base;
5115}
5116
5117static u32
5118intel_framebuffer_pitch_for_width(int width, int bpp)
5119{
5120 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
5121 return ALIGN(pitch, 64);
5122}
5123
5124static u32
5125intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
5126{
5127 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
5128 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
5129}
5130
5131static struct drm_framebuffer *
5132intel_framebuffer_create_for_mode(struct drm_device *dev,
5133 struct drm_display_mode *mode,
5134 int depth, int bpp)
5135{
5136 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005137 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01005138
5139 obj = i915_gem_alloc_object(dev,
5140 intel_framebuffer_size_for_mode(mode, bpp));
5141 if (obj == NULL)
5142 return ERR_PTR(-ENOMEM);
5143
5144 mode_cmd.width = mode->hdisplay;
5145 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005146 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
5147 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00005148 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01005149
5150 return intel_framebuffer_create(dev, &mode_cmd, obj);
5151}
5152
5153static struct drm_framebuffer *
5154mode_fits_in_fbdev(struct drm_device *dev,
5155 struct drm_display_mode *mode)
5156{
5157 struct drm_i915_private *dev_priv = dev->dev_private;
5158 struct drm_i915_gem_object *obj;
5159 struct drm_framebuffer *fb;
5160
5161 if (dev_priv->fbdev == NULL)
5162 return NULL;
5163
5164 obj = dev_priv->fbdev->ifb.obj;
5165 if (obj == NULL)
5166 return NULL;
5167
5168 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005169 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
5170 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01005171 return NULL;
5172
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005173 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01005174 return NULL;
5175
5176 return fb;
5177}
5178
Chris Wilson71731882011-04-19 23:10:58 +01005179bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
5180 struct drm_connector *connector,
5181 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01005182 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005183{
5184 struct intel_crtc *intel_crtc;
5185 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005186 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005187 struct drm_crtc *crtc = NULL;
5188 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01005189 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005190 int i = -1;
5191
Chris Wilsond2dff872011-04-19 08:36:26 +01005192 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5193 connector->base.id, drm_get_connector_name(connector),
5194 encoder->base.id, drm_get_encoder_name(encoder));
5195
Jesse Barnes79e53942008-11-07 14:24:08 -08005196 /*
5197 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01005198 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005199 * - if the connector already has an assigned crtc, use it (but make
5200 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01005201 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005202 * - try to find the first unused crtc that can drive this connector,
5203 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08005204 */
5205
5206 /* See if we already have a CRTC for this connector */
5207 if (encoder->crtc) {
5208 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01005209
Jesse Barnes79e53942008-11-07 14:24:08 -08005210 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005211 old->dpms_mode = intel_crtc->dpms_mode;
5212 old->load_detect_temp = false;
5213
5214 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08005215 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01005216 struct drm_encoder_helper_funcs *encoder_funcs;
5217 struct drm_crtc_helper_funcs *crtc_funcs;
5218
Jesse Barnes79e53942008-11-07 14:24:08 -08005219 crtc_funcs = crtc->helper_private;
5220 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01005221
5222 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005223 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5224 }
Chris Wilson8261b192011-04-19 23:18:09 +01005225
Chris Wilson71731882011-04-19 23:10:58 +01005226 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005227 }
5228
5229 /* Find an unused one (if possible) */
5230 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5231 i++;
5232 if (!(encoder->possible_crtcs & (1 << i)))
5233 continue;
5234 if (!possible_crtc->enabled) {
5235 crtc = possible_crtc;
5236 break;
5237 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005238 }
5239
5240 /*
5241 * If we didn't find an unused CRTC, don't use any.
5242 */
5243 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01005244 DRM_DEBUG_KMS("no pipe available for load-detect\n");
5245 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005246 }
5247
5248 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005249 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005250
5251 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005252 old->dpms_mode = intel_crtc->dpms_mode;
5253 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01005254 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005255
Chris Wilson64927112011-04-20 07:25:26 +01005256 if (!mode)
5257 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005258
Chris Wilsond2dff872011-04-19 08:36:26 +01005259 old_fb = crtc->fb;
5260
5261 /* We need a framebuffer large enough to accommodate all accesses
5262 * that the plane may generate whilst we perform load detection.
5263 * We can not rely on the fbcon either being present (we get called
5264 * during its initialisation to detect all boot displays, or it may
5265 * not even exist) or that it is large enough to satisfy the
5266 * requested mode.
5267 */
5268 crtc->fb = mode_fits_in_fbdev(dev, mode);
5269 if (crtc->fb == NULL) {
5270 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
5271 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
5272 old->release_fb = crtc->fb;
5273 } else
5274 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
5275 if (IS_ERR(crtc->fb)) {
5276 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
5277 crtc->fb = old_fb;
5278 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005279 }
Chris Wilsond2dff872011-04-19 08:36:26 +01005280
5281 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01005282 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01005283 if (old->release_fb)
5284 old->release_fb->funcs->destroy(old->release_fb);
5285 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01005286 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005287 }
Chris Wilson71731882011-04-19 23:10:58 +01005288
Jesse Barnes79e53942008-11-07 14:24:08 -08005289 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005290 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005291
Chris Wilson71731882011-04-19 23:10:58 +01005292 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005293}
5294
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005295void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01005296 struct drm_connector *connector,
5297 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005298{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005299 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005300 struct drm_device *dev = encoder->dev;
5301 struct drm_crtc *crtc = encoder->crtc;
5302 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5303 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5304
Chris Wilsond2dff872011-04-19 08:36:26 +01005305 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5306 connector->base.id, drm_get_connector_name(connector),
5307 encoder->base.id, drm_get_encoder_name(encoder));
5308
Chris Wilson8261b192011-04-19 23:18:09 +01005309 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005310 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005311 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01005312
5313 if (old->release_fb)
5314 old->release_fb->funcs->destroy(old->release_fb);
5315
Chris Wilson0622a532011-04-21 09:32:11 +01005316 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08005317 }
5318
Eric Anholtc751ce42010-03-25 11:48:48 -07005319 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01005320 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
5321 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01005322 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005323 }
5324}
5325
5326/* Returns the clock of the currently programmed mode of the given pipe. */
5327static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5328{
5329 struct drm_i915_private *dev_priv = dev->dev_private;
5330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5331 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005332 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005333 u32 fp;
5334 intel_clock_t clock;
5335
5336 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01005337 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005338 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01005339 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005340
5341 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005342 if (IS_PINEVIEW(dev)) {
5343 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5344 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005345 } else {
5346 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5347 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5348 }
5349
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005350 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005351 if (IS_PINEVIEW(dev))
5352 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5353 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005354 else
5355 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005356 DPLL_FPA01_P1_POST_DIV_SHIFT);
5357
5358 switch (dpll & DPLL_MODE_MASK) {
5359 case DPLLB_MODE_DAC_SERIAL:
5360 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5361 5 : 10;
5362 break;
5363 case DPLLB_MODE_LVDS:
5364 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5365 7 : 14;
5366 break;
5367 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005368 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005369 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5370 return 0;
5371 }
5372
5373 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005374 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005375 } else {
5376 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5377
5378 if (is_lvds) {
5379 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5380 DPLL_FPA01_P1_POST_DIV_SHIFT);
5381 clock.p2 = 14;
5382
5383 if ((dpll & PLL_REF_INPUT_MASK) ==
5384 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5385 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005386 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005387 } else
Shaohua Li21778322009-02-23 15:19:16 +08005388 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005389 } else {
5390 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5391 clock.p1 = 2;
5392 else {
5393 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5394 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5395 }
5396 if (dpll & PLL_P2_DIVIDE_BY_4)
5397 clock.p2 = 4;
5398 else
5399 clock.p2 = 2;
5400
Shaohua Li21778322009-02-23 15:19:16 +08005401 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005402 }
5403 }
5404
5405 /* XXX: It would be nice to validate the clocks, but we can't reuse
5406 * i830PllIsValid() because it relies on the xf86_config connector
5407 * configuration being accurate, which it isn't necessarily.
5408 */
5409
5410 return clock.dot;
5411}
5412
5413/** Returns the currently programmed mode of the given pipe. */
5414struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5415 struct drm_crtc *crtc)
5416{
Jesse Barnes548f2452011-02-17 10:40:53 -08005417 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5419 int pipe = intel_crtc->pipe;
5420 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08005421 int htot = I915_READ(HTOTAL(pipe));
5422 int hsync = I915_READ(HSYNC(pipe));
5423 int vtot = I915_READ(VTOTAL(pipe));
5424 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005425
5426 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5427 if (!mode)
5428 return NULL;
5429
5430 mode->clock = intel_crtc_clock_get(dev, crtc);
5431 mode->hdisplay = (htot & 0xffff) + 1;
5432 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5433 mode->hsync_start = (hsync & 0xffff) + 1;
5434 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5435 mode->vdisplay = (vtot & 0xffff) + 1;
5436 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5437 mode->vsync_start = (vsync & 0xffff) + 1;
5438 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5439
5440 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005441
5442 return mode;
5443}
5444
Jesse Barnes652c3932009-08-17 13:31:43 -07005445#define GPU_IDLE_TIMEOUT 500 /* ms */
5446
5447/* When this timer fires, we've been idle for awhile */
5448static void intel_gpu_idle_timer(unsigned long arg)
5449{
5450 struct drm_device *dev = (struct drm_device *)arg;
5451 drm_i915_private_t *dev_priv = dev->dev_private;
5452
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005453 if (!list_empty(&dev_priv->mm.active_list)) {
5454 /* Still processing requests, so just re-arm the timer. */
5455 mod_timer(&dev_priv->idle_timer, jiffies +
5456 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5457 return;
5458 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005459
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005460 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005461 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005462}
5463
Jesse Barnes652c3932009-08-17 13:31:43 -07005464#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5465
5466static void intel_crtc_idle_timer(unsigned long arg)
5467{
5468 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5469 struct drm_crtc *crtc = &intel_crtc->base;
5470 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005471 struct intel_framebuffer *intel_fb;
5472
5473 intel_fb = to_intel_framebuffer(crtc->fb);
5474 if (intel_fb && intel_fb->obj->active) {
5475 /* The framebuffer is still being accessed by the GPU. */
5476 mod_timer(&intel_crtc->idle_timer, jiffies +
5477 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5478 return;
5479 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005480
Jesse Barnes652c3932009-08-17 13:31:43 -07005481 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005482 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005483}
5484
Daniel Vetter3dec0092010-08-20 21:40:52 +02005485static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005486{
5487 struct drm_device *dev = crtc->dev;
5488 drm_i915_private_t *dev_priv = dev->dev_private;
5489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5490 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005491 int dpll_reg = DPLL(pipe);
5492 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005493
Eric Anholtbad720f2009-10-22 16:11:14 -07005494 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005495 return;
5496
5497 if (!dev_priv->lvds_downclock_avail)
5498 return;
5499
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005500 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005501 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005502 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005503
Sean Paul8ac5a6d2012-02-13 13:14:51 -05005504 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005505
5506 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5507 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005508 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005509
Jesse Barnes652c3932009-08-17 13:31:43 -07005510 dpll = I915_READ(dpll_reg);
5511 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005512 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005513 }
5514
5515 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005516 mod_timer(&intel_crtc->idle_timer, jiffies +
5517 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005518}
5519
5520static void intel_decrease_pllclock(struct drm_crtc *crtc)
5521{
5522 struct drm_device *dev = crtc->dev;
5523 drm_i915_private_t *dev_priv = dev->dev_private;
5524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005525
Eric Anholtbad720f2009-10-22 16:11:14 -07005526 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005527 return;
5528
5529 if (!dev_priv->lvds_downclock_avail)
5530 return;
5531
5532 /*
5533 * Since this is called by a timer, we should never get here in
5534 * the manual case.
5535 */
5536 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01005537 int pipe = intel_crtc->pipe;
5538 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02005539 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01005540
Zhao Yakui44d98a62009-10-09 11:39:40 +08005541 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005542
Sean Paul8ac5a6d2012-02-13 13:14:51 -05005543 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005544
Chris Wilson074b5e12012-05-02 12:07:06 +01005545 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005546 dpll |= DISPLAY_RATE_SELECT_FPA1;
5547 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005548 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005549 dpll = I915_READ(dpll_reg);
5550 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08005551 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005552 }
5553
5554}
5555
5556/**
5557 * intel_idle_update - adjust clocks for idleness
5558 * @work: work struct
5559 *
5560 * Either the GPU or display (or both) went idle. Check the busy status
5561 * here and adjust the CRTC and GPU clocks as necessary.
5562 */
5563static void intel_idle_update(struct work_struct *work)
5564{
5565 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5566 idle_work);
5567 struct drm_device *dev = dev_priv->dev;
5568 struct drm_crtc *crtc;
5569 struct intel_crtc *intel_crtc;
5570
5571 if (!i915_powersave)
5572 return;
5573
5574 mutex_lock(&dev->struct_mutex);
5575
Jesse Barnes7648fa92010-05-20 14:28:11 -07005576 i915_update_gfx_val(dev_priv);
5577
Jesse Barnes652c3932009-08-17 13:31:43 -07005578 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5579 /* Skip inactive CRTCs */
5580 if (!crtc->fb)
5581 continue;
5582
5583 intel_crtc = to_intel_crtc(crtc);
5584 if (!intel_crtc->busy)
5585 intel_decrease_pllclock(crtc);
5586 }
5587
Li Peng45ac22c2010-06-12 23:38:35 +08005588
Jesse Barnes652c3932009-08-17 13:31:43 -07005589 mutex_unlock(&dev->struct_mutex);
5590}
5591
5592/**
5593 * intel_mark_busy - mark the GPU and possibly the display busy
5594 * @dev: drm device
5595 * @obj: object we're operating on
5596 *
5597 * Callers can use this function to indicate that the GPU is busy processing
5598 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5599 * buffer), we'll also mark the display as busy, so we know to increase its
5600 * clock frequency.
5601 */
Chris Wilson05394f32010-11-08 19:18:58 +00005602void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07005603{
5604 drm_i915_private_t *dev_priv = dev->dev_private;
5605 struct drm_crtc *crtc = NULL;
5606 struct intel_framebuffer *intel_fb;
5607 struct intel_crtc *intel_crtc;
5608
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08005609 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5610 return;
5611
Chris Wilson91041832012-04-26 11:28:42 +01005612 if (!dev_priv->busy) {
5613 intel_sanitize_pm(dev);
Chris Wilson28cf7982009-11-30 01:08:56 +00005614 dev_priv->busy = true;
Chris Wilson91041832012-04-26 11:28:42 +01005615 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00005616 mod_timer(&dev_priv->idle_timer, jiffies +
5617 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005618
Chris Wilsonacb87df2012-05-03 15:47:57 +01005619 if (obj == NULL)
5620 return;
5621
Jesse Barnes652c3932009-08-17 13:31:43 -07005622 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5623 if (!crtc->fb)
5624 continue;
5625
5626 intel_crtc = to_intel_crtc(crtc);
5627 intel_fb = to_intel_framebuffer(crtc->fb);
5628 if (intel_fb->obj == obj) {
5629 if (!intel_crtc->busy) {
5630 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005631 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005632 intel_crtc->busy = true;
5633 } else {
5634 /* Busy -> busy, put off timer */
5635 mod_timer(&intel_crtc->idle_timer, jiffies +
5636 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5637 }
5638 }
5639 }
5640}
5641
Jesse Barnes79e53942008-11-07 14:24:08 -08005642static void intel_crtc_destroy(struct drm_crtc *crtc)
5643{
5644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005645 struct drm_device *dev = crtc->dev;
5646 struct intel_unpin_work *work;
5647 unsigned long flags;
5648
5649 spin_lock_irqsave(&dev->event_lock, flags);
5650 work = intel_crtc->unpin_work;
5651 intel_crtc->unpin_work = NULL;
5652 spin_unlock_irqrestore(&dev->event_lock, flags);
5653
5654 if (work) {
5655 cancel_work_sync(&work->work);
5656 kfree(work);
5657 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005658
5659 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005660
Jesse Barnes79e53942008-11-07 14:24:08 -08005661 kfree(intel_crtc);
5662}
5663
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005664static void intel_unpin_work_fn(struct work_struct *__work)
5665{
5666 struct intel_unpin_work *work =
5667 container_of(__work, struct intel_unpin_work, work);
5668
5669 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01005670 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00005671 drm_gem_object_unreference(&work->pending_flip_obj->base);
5672 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005673
Chris Wilson7782de32011-07-08 12:22:41 +01005674 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005675 mutex_unlock(&work->dev->struct_mutex);
5676 kfree(work);
5677}
5678
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005679static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01005680 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005681{
5682 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5684 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00005685 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005686 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005687 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005688 unsigned long flags;
5689
5690 /* Ignore early vblank irqs */
5691 if (intel_crtc == NULL)
5692 return;
5693
Mario Kleiner49b14a52010-12-09 07:00:07 +01005694 do_gettimeofday(&tnow);
5695
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005696 spin_lock_irqsave(&dev->event_lock, flags);
5697 work = intel_crtc->unpin_work;
5698 if (work == NULL || !work->pending) {
5699 spin_unlock_irqrestore(&dev->event_lock, flags);
5700 return;
5701 }
5702
5703 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005704
5705 if (work->event) {
5706 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005707 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005708
5709 /* Called before vblank count and timestamps have
5710 * been updated for the vblank interval of flip
5711 * completion? Need to increment vblank count and
5712 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01005713 * to account for this. We assume this happened if we
5714 * get called over 0.9 frame durations after the last
5715 * timestamped vblank.
5716 *
5717 * This calculation can not be used with vrefresh rates
5718 * below 5Hz (10Hz to be on the safe side) without
5719 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005720 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01005721 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
5722 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005723 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005724 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
5725 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005726 }
5727
Mario Kleiner49b14a52010-12-09 07:00:07 +01005728 e->event.tv_sec = tvbl.tv_sec;
5729 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005730
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005731 list_add_tail(&e->base.link,
5732 &e->base.file_priv->event_list);
5733 wake_up_interruptible(&e->base.file_priv->event_wait);
5734 }
5735
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005736 drm_vblank_put(dev, intel_crtc->pipe);
5737
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005738 spin_unlock_irqrestore(&dev->event_lock, flags);
5739
Chris Wilson05394f32010-11-08 19:18:58 +00005740 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00005741
Chris Wilsone59f2ba2010-10-07 17:28:15 +01005742 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00005743 &obj->pending_flip.counter);
5744 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005745 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005746
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005747 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005748
5749 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005750}
5751
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005752void intel_finish_page_flip(struct drm_device *dev, int pipe)
5753{
5754 drm_i915_private_t *dev_priv = dev->dev_private;
5755 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5756
Mario Kleiner49b14a52010-12-09 07:00:07 +01005757 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005758}
5759
5760void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5761{
5762 drm_i915_private_t *dev_priv = dev->dev_private;
5763 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5764
Mario Kleiner49b14a52010-12-09 07:00:07 +01005765 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005766}
5767
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005768void intel_prepare_page_flip(struct drm_device *dev, int plane)
5769{
5770 drm_i915_private_t *dev_priv = dev->dev_private;
5771 struct intel_crtc *intel_crtc =
5772 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5773 unsigned long flags;
5774
5775 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005776 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005777 if ((++intel_crtc->unpin_work->pending) > 1)
5778 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005779 } else {
5780 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5781 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005782 spin_unlock_irqrestore(&dev->event_lock, flags);
5783}
5784
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005785static int intel_gen2_queue_flip(struct drm_device *dev,
5786 struct drm_crtc *crtc,
5787 struct drm_framebuffer *fb,
5788 struct drm_i915_gem_object *obj)
5789{
5790 struct drm_i915_private *dev_priv = dev->dev_private;
5791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5792 unsigned long offset;
5793 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005794 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005795 int ret;
5796
Daniel Vetter6d90c952012-04-26 23:28:05 +02005797 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005798 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005799 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005800
5801 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005802 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005803
Daniel Vetter6d90c952012-04-26 23:28:05 +02005804 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005805 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005806 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005807
5808 /* Can't queue multiple flips, so wait for the previous
5809 * one to finish before executing the next.
5810 */
5811 if (intel_crtc->plane)
5812 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5813 else
5814 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005815 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
5816 intel_ring_emit(ring, MI_NOOP);
5817 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5818 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5819 intel_ring_emit(ring, fb->pitches[0]);
5820 intel_ring_emit(ring, obj->gtt_offset + offset);
5821 intel_ring_emit(ring, 0); /* aux display base address, unused */
5822 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01005823 return 0;
5824
5825err_unpin:
5826 intel_unpin_fb_obj(obj);
5827err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005828 return ret;
5829}
5830
5831static int intel_gen3_queue_flip(struct drm_device *dev,
5832 struct drm_crtc *crtc,
5833 struct drm_framebuffer *fb,
5834 struct drm_i915_gem_object *obj)
5835{
5836 struct drm_i915_private *dev_priv = dev->dev_private;
5837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5838 unsigned long offset;
5839 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005840 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005841 int ret;
5842
Daniel Vetter6d90c952012-04-26 23:28:05 +02005843 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005844 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005845 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005846
5847 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005848 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005849
Daniel Vetter6d90c952012-04-26 23:28:05 +02005850 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005851 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005852 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005853
5854 if (intel_crtc->plane)
5855 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5856 else
5857 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005858 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
5859 intel_ring_emit(ring, MI_NOOP);
5860 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
5861 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5862 intel_ring_emit(ring, fb->pitches[0]);
5863 intel_ring_emit(ring, obj->gtt_offset + offset);
5864 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005865
Daniel Vetter6d90c952012-04-26 23:28:05 +02005866 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01005867 return 0;
5868
5869err_unpin:
5870 intel_unpin_fb_obj(obj);
5871err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005872 return ret;
5873}
5874
5875static int intel_gen4_queue_flip(struct drm_device *dev,
5876 struct drm_crtc *crtc,
5877 struct drm_framebuffer *fb,
5878 struct drm_i915_gem_object *obj)
5879{
5880 struct drm_i915_private *dev_priv = dev->dev_private;
5881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5882 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005883 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005884 int ret;
5885
Daniel Vetter6d90c952012-04-26 23:28:05 +02005886 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005887 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005888 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005889
Daniel Vetter6d90c952012-04-26 23:28:05 +02005890 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005891 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005892 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005893
5894 /* i965+ uses the linear or tiled offsets from the
5895 * Display Registers (which do not change across a page-flip)
5896 * so we need only reprogram the base address.
5897 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02005898 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5899 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5900 intel_ring_emit(ring, fb->pitches[0]);
5901 intel_ring_emit(ring, obj->gtt_offset | obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005902
5903 /* XXX Enabling the panel-fitter across page-flip is so far
5904 * untested on non-native modes, so ignore it for now.
5905 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5906 */
5907 pf = 0;
5908 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005909 intel_ring_emit(ring, pf | pipesrc);
5910 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01005911 return 0;
5912
5913err_unpin:
5914 intel_unpin_fb_obj(obj);
5915err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005916 return ret;
5917}
5918
5919static int intel_gen6_queue_flip(struct drm_device *dev,
5920 struct drm_crtc *crtc,
5921 struct drm_framebuffer *fb,
5922 struct drm_i915_gem_object *obj)
5923{
5924 struct drm_i915_private *dev_priv = dev->dev_private;
5925 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02005926 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005927 uint32_t pf, pipesrc;
5928 int ret;
5929
Daniel Vetter6d90c952012-04-26 23:28:05 +02005930 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005931 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005932 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005933
Daniel Vetter6d90c952012-04-26 23:28:05 +02005934 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005935 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005936 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005937
Daniel Vetter6d90c952012-04-26 23:28:05 +02005938 intel_ring_emit(ring, MI_DISPLAY_FLIP |
5939 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5940 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
5941 intel_ring_emit(ring, obj->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005942
Chris Wilson99d9acd2012-04-17 20:37:00 +01005943 /* Contrary to the suggestions in the documentation,
5944 * "Enable Panel Fitter" does not seem to be required when page
5945 * flipping with a non-native mode, and worse causes a normal
5946 * modeset to fail.
5947 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
5948 */
5949 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005950 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02005951 intel_ring_emit(ring, pf | pipesrc);
5952 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01005953 return 0;
5954
5955err_unpin:
5956 intel_unpin_fb_obj(obj);
5957err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005958 return ret;
5959}
5960
Jesse Barnes7c9017e2011-06-16 12:18:54 -07005961/*
5962 * On gen7 we currently use the blit ring because (in early silicon at least)
5963 * the render ring doesn't give us interrpts for page flip completion, which
5964 * means clients will hang after the first flip is queued. Fortunately the
5965 * blit ring generates interrupts properly, so use it instead.
5966 */
5967static int intel_gen7_queue_flip(struct drm_device *dev,
5968 struct drm_crtc *crtc,
5969 struct drm_framebuffer *fb,
5970 struct drm_i915_gem_object *obj)
5971{
5972 struct drm_i915_private *dev_priv = dev->dev_private;
5973 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5974 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
5975 int ret;
5976
5977 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
5978 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005979 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07005980
5981 ret = intel_ring_begin(ring, 4);
5982 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01005983 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07005984
5985 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005986 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Jesse Barnes7c9017e2011-06-16 12:18:54 -07005987 intel_ring_emit(ring, (obj->gtt_offset));
5988 intel_ring_emit(ring, (MI_NOOP));
5989 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01005990 return 0;
5991
5992err_unpin:
5993 intel_unpin_fb_obj(obj);
5994err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07005995 return ret;
5996}
5997
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07005998static int intel_default_queue_flip(struct drm_device *dev,
5999 struct drm_crtc *crtc,
6000 struct drm_framebuffer *fb,
6001 struct drm_i915_gem_object *obj)
6002{
6003 return -ENODEV;
6004}
6005
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006006static int intel_crtc_page_flip(struct drm_crtc *crtc,
6007 struct drm_framebuffer *fb,
6008 struct drm_pending_vblank_event *event)
6009{
6010 struct drm_device *dev = crtc->dev;
6011 struct drm_i915_private *dev_priv = dev->dev_private;
6012 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006013 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6015 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006016 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01006017 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006018
6019 work = kzalloc(sizeof *work, GFP_KERNEL);
6020 if (work == NULL)
6021 return -ENOMEM;
6022
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006023 work->event = event;
6024 work->dev = crtc->dev;
6025 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006026 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006027 INIT_WORK(&work->work, intel_unpin_work_fn);
6028
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006029 ret = drm_vblank_get(dev, intel_crtc->pipe);
6030 if (ret)
6031 goto free_work;
6032
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006033 /* We borrow the event spin lock for protecting unpin_work */
6034 spin_lock_irqsave(&dev->event_lock, flags);
6035 if (intel_crtc->unpin_work) {
6036 spin_unlock_irqrestore(&dev->event_lock, flags);
6037 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006038 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01006039
6040 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006041 return -EBUSY;
6042 }
6043 intel_crtc->unpin_work = work;
6044 spin_unlock_irqrestore(&dev->event_lock, flags);
6045
6046 intel_fb = to_intel_framebuffer(fb);
6047 obj = intel_fb->obj;
6048
Chris Wilson468f0b42010-05-27 13:18:13 +01006049 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006050
Jesse Barnes75dfca82010-02-10 15:09:44 -08006051 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006052 drm_gem_object_reference(&work->old_fb_obj->base);
6053 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006054
6055 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006056
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006057 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006058
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006059 work->enable_stall_check = true;
6060
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006061 /* Block clients from rendering to the new back buffer until
6062 * the flip occurs and the object is no longer visible.
6063 */
Chris Wilson05394f32010-11-08 19:18:58 +00006064 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006065
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006066 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
6067 if (ret)
6068 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006069
Chris Wilson7782de32011-07-08 12:22:41 +01006070 intel_disable_fbc(dev);
Chris Wilsonacb87df2012-05-03 15:47:57 +01006071 intel_mark_busy(dev, obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006072 mutex_unlock(&dev->struct_mutex);
6073
Jesse Barnese5510fa2010-07-01 16:48:37 -07006074 trace_i915_flip_request(intel_crtc->plane, obj);
6075
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006076 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006077
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006078cleanup_pending:
6079 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00006080 drm_gem_object_unreference(&work->old_fb_obj->base);
6081 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006082 mutex_unlock(&dev->struct_mutex);
6083
6084 spin_lock_irqsave(&dev->event_lock, flags);
6085 intel_crtc->unpin_work = NULL;
6086 spin_unlock_irqrestore(&dev->event_lock, flags);
6087
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006088 drm_vblank_put(dev, intel_crtc->pipe);
6089free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01006090 kfree(work);
6091
6092 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006093}
6094
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006095static void intel_sanitize_modesetting(struct drm_device *dev,
6096 int pipe, int plane)
6097{
6098 struct drm_i915_private *dev_priv = dev->dev_private;
6099 u32 reg, val;
6100
Chris Wilsonf47166d2012-03-22 15:00:50 +00006101 /* Clear any frame start delays used for debugging left by the BIOS */
6102 for_each_pipe(pipe) {
6103 reg = PIPECONF(pipe);
6104 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
6105 }
6106
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006107 if (HAS_PCH_SPLIT(dev))
6108 return;
6109
6110 /* Who knows what state these registers were left in by the BIOS or
6111 * grub?
6112 *
6113 * If we leave the registers in a conflicting state (e.g. with the
6114 * display plane reading from the other pipe than the one we intend
6115 * to use) then when we attempt to teardown the active mode, we will
6116 * not disable the pipes and planes in the correct order -- leaving
6117 * a plane reading from a disabled pipe and possibly leading to
6118 * undefined behaviour.
6119 */
6120
6121 reg = DSPCNTR(plane);
6122 val = I915_READ(reg);
6123
6124 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6125 return;
6126 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6127 return;
6128
6129 /* This display plane is active and attached to the other CPU pipe. */
6130 pipe = !pipe;
6131
6132 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006133 intel_disable_plane(dev_priv, plane, pipe);
6134 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006135}
Jesse Barnes79e53942008-11-07 14:24:08 -08006136
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006137static void intel_crtc_reset(struct drm_crtc *crtc)
6138{
6139 struct drm_device *dev = crtc->dev;
6140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6141
6142 /* Reset flags back to the 'unknown' status so that they
6143 * will be correctly set on the initial modeset.
6144 */
6145 intel_crtc->dpms_mode = -1;
6146
6147 /* We need to fix up any BIOS configuration that conflicts with
6148 * our expectations.
6149 */
6150 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
6151}
6152
6153static struct drm_crtc_helper_funcs intel_helper_funcs = {
6154 .dpms = intel_crtc_dpms,
6155 .mode_fixup = intel_crtc_mode_fixup,
6156 .mode_set = intel_crtc_mode_set,
6157 .mode_set_base = intel_pipe_set_base,
6158 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6159 .load_lut = intel_crtc_load_lut,
6160 .disable = intel_crtc_disable,
6161};
6162
6163static const struct drm_crtc_funcs intel_crtc_funcs = {
6164 .reset = intel_crtc_reset,
6165 .cursor_set = intel_crtc_cursor_set,
6166 .cursor_move = intel_crtc_cursor_move,
6167 .gamma_set = intel_crtc_gamma_set,
6168 .set_config = drm_crtc_helper_set_config,
6169 .destroy = intel_crtc_destroy,
6170 .page_flip = intel_crtc_page_flip,
6171};
6172
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006173static void intel_pch_pll_init(struct drm_device *dev)
6174{
6175 drm_i915_private_t *dev_priv = dev->dev_private;
6176 int i;
6177
6178 if (dev_priv->num_pch_pll == 0) {
6179 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
6180 return;
6181 }
6182
6183 for (i = 0; i < dev_priv->num_pch_pll; i++) {
6184 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
6185 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
6186 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
6187 }
6188}
6189
Hannes Ederb358d0a2008-12-18 21:18:47 +01006190static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006191{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006192 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006193 struct intel_crtc *intel_crtc;
6194 int i;
6195
6196 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6197 if (intel_crtc == NULL)
6198 return;
6199
6200 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6201
6202 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006203 for (i = 0; i < 256; i++) {
6204 intel_crtc->lut_r[i] = i;
6205 intel_crtc->lut_g[i] = i;
6206 intel_crtc->lut_b[i] = i;
6207 }
6208
Jesse Barnes80824002009-09-10 15:28:06 -07006209 /* Swap pipes & planes for FBC on pre-965 */
6210 intel_crtc->pipe = pipe;
6211 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006212 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006213 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006214 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006215 }
6216
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006217 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6218 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6219 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6220 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6221
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006222 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00006223 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07006224 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006225
6226 if (HAS_PCH_SPLIT(dev)) {
6227 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6228 intel_helper_funcs.commit = ironlake_crtc_commit;
6229 } else {
6230 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6231 intel_helper_funcs.commit = i9xx_crtc_commit;
6232 }
6233
Jesse Barnes79e53942008-11-07 14:24:08 -08006234 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6235
Jesse Barnes652c3932009-08-17 13:31:43 -07006236 intel_crtc->busy = false;
6237
6238 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6239 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006240}
6241
Carl Worth08d7b3d2009-04-29 14:43:54 -07006242int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006243 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006244{
Carl Worth08d7b3d2009-04-29 14:43:54 -07006245 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006246 struct drm_mode_object *drmmode_obj;
6247 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006248
Daniel Vetter1cff8f62012-04-24 09:55:08 +02006249 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6250 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006251
Daniel Vetterc05422d2009-08-11 16:05:30 +02006252 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6253 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006254
Daniel Vetterc05422d2009-08-11 16:05:30 +02006255 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006256 DRM_ERROR("no such CRTC id\n");
6257 return -EINVAL;
6258 }
6259
Daniel Vetterc05422d2009-08-11 16:05:30 +02006260 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6261 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006262
Daniel Vetterc05422d2009-08-11 16:05:30 +02006263 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006264}
6265
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006266static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006267{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006268 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006269 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006270 int entry = 0;
6271
Chris Wilson4ef69c72010-09-09 15:14:28 +01006272 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6273 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006274 index_mask |= (1 << entry);
6275 entry++;
6276 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006277
Jesse Barnes79e53942008-11-07 14:24:08 -08006278 return index_mask;
6279}
6280
Chris Wilson4d302442010-12-14 19:21:29 +00006281static bool has_edp_a(struct drm_device *dev)
6282{
6283 struct drm_i915_private *dev_priv = dev->dev_private;
6284
6285 if (!IS_MOBILE(dev))
6286 return false;
6287
6288 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6289 return false;
6290
6291 if (IS_GEN5(dev) &&
6292 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6293 return false;
6294
6295 return true;
6296}
6297
Jesse Barnes79e53942008-11-07 14:24:08 -08006298static void intel_setup_outputs(struct drm_device *dev)
6299{
Eric Anholt725e30a2009-01-22 13:01:02 -08006300 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006301 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006302 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00006303 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08006304
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00006305 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006306 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6307 /* disable the panel fitter on everything but LVDS */
6308 I915_WRITE(PFIT_CONTROL, 0);
6309 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006310
Eric Anholtbad720f2009-10-22 16:11:14 -07006311 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006312 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006313
Chris Wilson4d302442010-12-14 19:21:29 +00006314 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006315 intel_dp_init(dev, DP_A);
6316
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006317 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6318 intel_dp_init(dev, PCH_DP_D);
6319 }
6320
6321 intel_crt_init(dev);
6322
6323 if (HAS_PCH_SPLIT(dev)) {
6324 int found;
6325
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006326 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006327 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01006328 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006329 if (!found)
6330 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006331 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6332 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006333 }
6334
6335 if (I915_READ(HDMIC) & PORT_DETECTED)
6336 intel_hdmi_init(dev, HDMIC);
6337
6338 if (I915_READ(HDMID) & PORT_DETECTED)
6339 intel_hdmi_init(dev, HDMID);
6340
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006341 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6342 intel_dp_init(dev, PCH_DP_C);
6343
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006344 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006345 intel_dp_init(dev, PCH_DP_D);
6346
Zhenyu Wang103a1962009-11-27 11:44:36 +08006347 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006348 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006349
Eric Anholt725e30a2009-01-22 13:01:02 -08006350 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006351 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01006352 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006353 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6354 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006355 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006356 }
Ma Ling27185ae2009-08-24 13:50:23 +08006357
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006358 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6359 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006360 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006361 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006362 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006363
6364 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006365
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006366 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6367 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01006368 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006369 }
Ma Ling27185ae2009-08-24 13:50:23 +08006370
6371 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6372
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006373 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6374 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006375 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006376 }
6377 if (SUPPORTS_INTEGRATED_DP(dev)) {
6378 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006379 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006380 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006381 }
Ma Ling27185ae2009-08-24 13:50:23 +08006382
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006383 if (SUPPORTS_INTEGRATED_DP(dev) &&
6384 (I915_READ(DP_D) & DP_DETECTED)) {
6385 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006386 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006387 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006388 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006389 intel_dvo_init(dev);
6390
Zhenyu Wang103a1962009-11-27 11:44:36 +08006391 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006392 intel_tv_init(dev);
6393
Chris Wilson4ef69c72010-09-09 15:14:28 +01006394 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6395 encoder->base.possible_crtcs = encoder->crtc_mask;
6396 encoder->base.possible_clones =
6397 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006398 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006399
Chris Wilson2c7111d2011-03-29 10:40:27 +01006400 /* disable all the possible outputs/crtcs before entering KMS mode */
6401 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07006402
6403 if (HAS_PCH_SPLIT(dev))
6404 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006405}
6406
6407static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6408{
6409 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006410
6411 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006412 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006413
6414 kfree(intel_fb);
6415}
6416
6417static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006418 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006419 unsigned int *handle)
6420{
6421 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006422 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006423
Chris Wilson05394f32010-11-08 19:18:58 +00006424 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006425}
6426
6427static const struct drm_framebuffer_funcs intel_fb_funcs = {
6428 .destroy = intel_user_framebuffer_destroy,
6429 .create_handle = intel_user_framebuffer_create_handle,
6430};
6431
Dave Airlie38651672010-03-30 05:34:13 +00006432int intel_framebuffer_init(struct drm_device *dev,
6433 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006434 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006435 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006436{
Jesse Barnes79e53942008-11-07 14:24:08 -08006437 int ret;
6438
Chris Wilson05394f32010-11-08 19:18:58 +00006439 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006440 return -EINVAL;
6441
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006442 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01006443 return -EINVAL;
6444
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006445 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02006446 case DRM_FORMAT_RGB332:
6447 case DRM_FORMAT_RGB565:
6448 case DRM_FORMAT_XRGB8888:
Jesse Barnesb250da72012-03-07 08:49:29 -08006449 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02006450 case DRM_FORMAT_ARGB8888:
6451 case DRM_FORMAT_XRGB2101010:
6452 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006453 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07006454 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02006455 case DRM_FORMAT_YUYV:
6456 case DRM_FORMAT_UYVY:
6457 case DRM_FORMAT_YVYU:
6458 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01006459 break;
6460 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02006461 DRM_DEBUG_KMS("unsupported pixel format %u\n",
6462 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01006463 return -EINVAL;
6464 }
6465
Jesse Barnes79e53942008-11-07 14:24:08 -08006466 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6467 if (ret) {
6468 DRM_ERROR("framebuffer init failed %d\n", ret);
6469 return ret;
6470 }
6471
6472 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006473 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006474 return 0;
6475}
6476
Jesse Barnes79e53942008-11-07 14:24:08 -08006477static struct drm_framebuffer *
6478intel_user_framebuffer_create(struct drm_device *dev,
6479 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006480 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08006481{
Chris Wilson05394f32010-11-08 19:18:58 +00006482 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006483
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006484 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
6485 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00006486 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006487 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006488
Chris Wilsond2dff872011-04-19 08:36:26 +01006489 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006490}
6491
Jesse Barnes79e53942008-11-07 14:24:08 -08006492static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006493 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006494 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006495};
6496
Jesse Barnese70236a2009-09-21 10:42:27 -07006497/* Set up chip specific display functions */
6498static void intel_init_display(struct drm_device *dev)
6499{
6500 struct drm_i915_private *dev_priv = dev->dev_private;
6501
6502 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07006503 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006504 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07006505 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006506 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07006507 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07006508 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07006509 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07006510 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006511 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07006512 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07006513 }
Jesse Barnese70236a2009-09-21 10:42:27 -07006514
Jesse Barnese70236a2009-09-21 10:42:27 -07006515 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006516 if (IS_VALLEYVIEW(dev))
6517 dev_priv->display.get_display_clock_speed =
6518 valleyview_get_display_clock_speed;
6519 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07006520 dev_priv->display.get_display_clock_speed =
6521 i945_get_display_clock_speed;
6522 else if (IS_I915G(dev))
6523 dev_priv->display.get_display_clock_speed =
6524 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006525 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006526 dev_priv->display.get_display_clock_speed =
6527 i9xx_misc_get_display_clock_speed;
6528 else if (IS_I915GM(dev))
6529 dev_priv->display.get_display_clock_speed =
6530 i915gm_get_display_clock_speed;
6531 else if (IS_I865G(dev))
6532 dev_priv->display.get_display_clock_speed =
6533 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02006534 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006535 dev_priv->display.get_display_clock_speed =
6536 i855_get_display_clock_speed;
6537 else /* 852, 830 */
6538 dev_priv->display.get_display_clock_speed =
6539 i830_get_display_clock_speed;
6540
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006541 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01006542 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07006543 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006544 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08006545 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07006546 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006547 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07006548 } else if (IS_IVYBRIDGE(dev)) {
6549 /* FIXME: detect B0+ stepping and use auto training */
6550 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08006551 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006552 } else
6553 dev_priv->display.update_wm = NULL;
Jesse Barnesceb04242012-03-28 13:39:22 -07006554 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes575155a2012-03-28 13:39:37 -07006555 dev_priv->display.force_wake_get = vlv_force_wake_get;
6556 dev_priv->display.force_wake_put = vlv_force_wake_put;
Jesse Barnes6067aae2011-04-28 15:04:31 -07006557 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08006558 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07006559 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006560
6561 /* Default just returns -ENODEV to indicate unsupported */
6562 dev_priv->display.queue_flip = intel_default_queue_flip;
6563
6564 switch (INTEL_INFO(dev)->gen) {
6565 case 2:
6566 dev_priv->display.queue_flip = intel_gen2_queue_flip;
6567 break;
6568
6569 case 3:
6570 dev_priv->display.queue_flip = intel_gen3_queue_flip;
6571 break;
6572
6573 case 4:
6574 case 5:
6575 dev_priv->display.queue_flip = intel_gen4_queue_flip;
6576 break;
6577
6578 case 6:
6579 dev_priv->display.queue_flip = intel_gen6_queue_flip;
6580 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006581 case 7:
6582 dev_priv->display.queue_flip = intel_gen7_queue_flip;
6583 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006584 }
Jesse Barnese70236a2009-09-21 10:42:27 -07006585}
6586
Jesse Barnesb690e962010-07-19 13:53:12 -07006587/*
6588 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
6589 * resume, or other times. This quirk makes sure that's the case for
6590 * affected systems.
6591 */
Akshay Joshi0206e352011-08-16 15:34:10 -04006592static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07006593{
6594 struct drm_i915_private *dev_priv = dev->dev_private;
6595
6596 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02006597 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07006598}
6599
Keith Packard435793d2011-07-12 14:56:22 -07006600/*
6601 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
6602 */
6603static void quirk_ssc_force_disable(struct drm_device *dev)
6604{
6605 struct drm_i915_private *dev_priv = dev->dev_private;
6606 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02006607 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07006608}
6609
Carsten Emde4dca20e2012-03-15 15:56:26 +01006610/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01006611 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
6612 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01006613 */
6614static void quirk_invert_brightness(struct drm_device *dev)
6615{
6616 struct drm_i915_private *dev_priv = dev->dev_private;
6617 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02006618 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07006619}
6620
6621struct intel_quirk {
6622 int device;
6623 int subsystem_vendor;
6624 int subsystem_device;
6625 void (*hook)(struct drm_device *dev);
6626};
6627
Ben Widawskyc43b5632012-04-16 14:07:40 -07006628static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07006629 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04006630 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07006631
6632 /* Thinkpad R31 needs pipe A force quirk */
6633 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6634 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6635 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6636
6637 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6638 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6639 /* ThinkPad X40 needs pipe A force quirk */
6640
6641 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6642 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6643
6644 /* 855 & before need to leave pipe A & dpll A up */
6645 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6646 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07006647
6648 /* Lenovo U160 cannot use SSC on LVDS */
6649 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02006650
6651 /* Sony Vaio Y cannot use SSC on LVDS */
6652 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01006653
6654 /* Acer Aspire 5734Z must invert backlight brightness */
6655 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07006656};
6657
6658static void intel_init_quirks(struct drm_device *dev)
6659{
6660 struct pci_dev *d = dev->pdev;
6661 int i;
6662
6663 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6664 struct intel_quirk *q = &intel_quirks[i];
6665
6666 if (d->device == q->device &&
6667 (d->subsystem_vendor == q->subsystem_vendor ||
6668 q->subsystem_vendor == PCI_ANY_ID) &&
6669 (d->subsystem_device == q->subsystem_device ||
6670 q->subsystem_device == PCI_ANY_ID))
6671 q->hook(dev);
6672 }
6673}
6674
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006675/* Disable the VGA plane that we never use */
6676static void i915_disable_vga(struct drm_device *dev)
6677{
6678 struct drm_i915_private *dev_priv = dev->dev_private;
6679 u8 sr1;
6680 u32 vga_reg;
6681
6682 if (HAS_PCH_SPLIT(dev))
6683 vga_reg = CPU_VGACNTRL;
6684 else
6685 vga_reg = VGACNTRL;
6686
6687 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07006688 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006689 sr1 = inb(VGA_SR_DATA);
6690 outb(sr1 | 1<<5, VGA_SR_DATA);
6691 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6692 udelay(300);
6693
6694 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6695 POSTING_READ(vga_reg);
6696}
6697
Jesse Barnesf82cfb62012-04-11 09:23:35 -07006698static void ivb_pch_pwm_override(struct drm_device *dev)
6699{
6700 struct drm_i915_private *dev_priv = dev->dev_private;
6701
6702 /*
6703 * IVB has CPU eDP backlight regs too, set things up to let the
6704 * PCH regs control the backlight
6705 */
6706 I915_WRITE(BLC_PWM_CPU_CTL2, PWM_ENABLE);
6707 I915_WRITE(BLC_PWM_CPU_CTL, 0);
6708 I915_WRITE(BLC_PWM_PCH_CTL1, PWM_ENABLE | (1<<30));
6709}
6710
Daniel Vetterf8175862012-04-10 15:50:11 +02006711void intel_modeset_init_hw(struct drm_device *dev)
6712{
6713 struct drm_i915_private *dev_priv = dev->dev_private;
6714
6715 intel_init_clock_gating(dev);
6716
6717 if (IS_IRONLAKE_M(dev)) {
6718 ironlake_enable_drps(dev);
Chris Wilson1833b132012-05-09 11:56:28 +01006719 ironlake_enable_rc6(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +02006720 intel_init_emon(dev);
6721 }
6722
Jesse Barnesb6834bd2012-04-11 09:23:33 -07006723 if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Daniel Vetterf8175862012-04-10 15:50:11 +02006724 gen6_enable_rps(dev_priv);
6725 gen6_update_ring_freq(dev_priv);
6726 }
Jesse Barnesf82cfb62012-04-11 09:23:35 -07006727
6728 if (IS_IVYBRIDGE(dev))
6729 ivb_pch_pwm_override(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +02006730}
6731
Jesse Barnes79e53942008-11-07 14:24:08 -08006732void intel_modeset_init(struct drm_device *dev)
6733{
Jesse Barnes652c3932009-08-17 13:31:43 -07006734 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08006735 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006736
6737 drm_mode_config_init(dev);
6738
6739 dev->mode_config.min_width = 0;
6740 dev->mode_config.min_height = 0;
6741
Dave Airlie019d96c2011-09-29 16:20:42 +01006742 dev->mode_config.preferred_depth = 24;
6743 dev->mode_config.prefer_shadow = 1;
6744
Jesse Barnes79e53942008-11-07 14:24:08 -08006745 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6746
Jesse Barnesb690e962010-07-19 13:53:12 -07006747 intel_init_quirks(dev);
6748
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006749 intel_init_pm(dev);
6750
Jesse Barnese70236a2009-09-21 10:42:27 -07006751 intel_init_display(dev);
6752
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006753 if (IS_GEN2(dev)) {
6754 dev->mode_config.max_width = 2048;
6755 dev->mode_config.max_height = 2048;
6756 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006757 dev->mode_config.max_width = 4096;
6758 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006759 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006760 dev->mode_config.max_width = 8192;
6761 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08006762 }
Chris Wilson35c30472010-12-22 14:07:12 +00006763 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006764
Zhao Yakui28c97732009-10-09 11:39:41 +08006765 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006766 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006767
Dave Airliea3524f12010-06-06 18:59:41 +10006768 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006769 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08006770 ret = intel_plane_init(dev, i);
6771 if (ret)
6772 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08006773 }
6774
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006775 intel_pch_pll_init(dev);
6776
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006777 /* Just disable it once at startup */
6778 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006779 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006780
Jesse Barnes652c3932009-08-17 13:31:43 -07006781 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6782 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6783 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01006784}
6785
6786void intel_modeset_gem_init(struct drm_device *dev)
6787{
Chris Wilson1833b132012-05-09 11:56:28 +01006788 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006789
6790 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006791}
6792
6793void intel_modeset_cleanup(struct drm_device *dev)
6794{
Jesse Barnes652c3932009-08-17 13:31:43 -07006795 struct drm_i915_private *dev_priv = dev->dev_private;
6796 struct drm_crtc *crtc;
6797 struct intel_crtc *intel_crtc;
6798
Keith Packardf87ea762010-10-03 19:36:26 -07006799 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006800 mutex_lock(&dev->struct_mutex);
6801
Jesse Barnes723bfd72010-10-07 16:01:13 -07006802 intel_unregister_dsm_handler();
6803
6804
Jesse Barnes652c3932009-08-17 13:31:43 -07006805 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6806 /* Skip inactive CRTCs */
6807 if (!crtc->fb)
6808 continue;
6809
6810 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006811 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006812 }
6813
Chris Wilson973d04f2011-07-08 12:22:37 +01006814 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07006815
Jesse Barnesf97108d2010-01-29 11:27:07 -08006816 if (IS_IRONLAKE_M(dev))
6817 ironlake_disable_drps(dev);
Jesse Barnesb6834bd2012-04-11 09:23:33 -07006818 if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006819 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006820
Jesse Barnesd5bb0812011-01-05 12:01:26 -08006821 if (IS_IRONLAKE_M(dev))
6822 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00006823
Jesse Barnes57f350b2012-03-28 13:39:25 -07006824 if (IS_VALLEYVIEW(dev))
6825 vlv_init_dpio(dev);
6826
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006827 mutex_unlock(&dev->struct_mutex);
6828
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006829 /* Disable the irq before mode object teardown, for the irq might
6830 * enqueue unpin/hotplug work. */
6831 drm_irq_uninstall(dev);
6832 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02006833 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006834
Chris Wilson1630fe72011-07-08 12:22:42 +01006835 /* flush any delayed tasks or pending work */
6836 flush_scheduled_work();
6837
Daniel Vetter3dec0092010-08-20 21:40:52 +02006838 /* Shut off idle work before the crtcs get freed. */
6839 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6840 intel_crtc = to_intel_crtc(crtc);
6841 del_timer_sync(&intel_crtc->idle_timer);
6842 }
6843 del_timer_sync(&dev_priv->idle_timer);
6844 cancel_work_sync(&dev_priv->idle_work);
6845
Jesse Barnes79e53942008-11-07 14:24:08 -08006846 drm_mode_config_cleanup(dev);
6847}
6848
Dave Airlie28d52042009-09-21 14:33:58 +10006849/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006850 * Return which encoder is currently attached for connector.
6851 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006852struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006853{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006854 return &intel_attached_encoder(connector)->base;
6855}
Jesse Barnes79e53942008-11-07 14:24:08 -08006856
Chris Wilsondf0e9242010-09-09 16:20:55 +01006857void intel_connector_attach_encoder(struct intel_connector *connector,
6858 struct intel_encoder *encoder)
6859{
6860 connector->encoder = encoder;
6861 drm_mode_connector_attach_encoder(&connector->base,
6862 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006863}
Dave Airlie28d52042009-09-21 14:33:58 +10006864
6865/*
6866 * set vga decode state - true == enable VGA decode
6867 */
6868int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6869{
6870 struct drm_i915_private *dev_priv = dev->dev_private;
6871 u16 gmch_ctrl;
6872
6873 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6874 if (state)
6875 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6876 else
6877 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6878 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6879 return 0;
6880}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00006881
6882#ifdef CONFIG_DEBUG_FS
6883#include <linux/seq_file.h>
6884
6885struct intel_display_error_state {
6886 struct intel_cursor_error_state {
6887 u32 control;
6888 u32 position;
6889 u32 base;
6890 u32 size;
6891 } cursor[2];
6892
6893 struct intel_pipe_error_state {
6894 u32 conf;
6895 u32 source;
6896
6897 u32 htotal;
6898 u32 hblank;
6899 u32 hsync;
6900 u32 vtotal;
6901 u32 vblank;
6902 u32 vsync;
6903 } pipe[2];
6904
6905 struct intel_plane_error_state {
6906 u32 control;
6907 u32 stride;
6908 u32 size;
6909 u32 pos;
6910 u32 addr;
6911 u32 surface;
6912 u32 tile_offset;
6913 } plane[2];
6914};
6915
6916struct intel_display_error_state *
6917intel_display_capture_error_state(struct drm_device *dev)
6918{
Akshay Joshi0206e352011-08-16 15:34:10 -04006919 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00006920 struct intel_display_error_state *error;
6921 int i;
6922
6923 error = kmalloc(sizeof(*error), GFP_ATOMIC);
6924 if (error == NULL)
6925 return NULL;
6926
6927 for (i = 0; i < 2; i++) {
6928 error->cursor[i].control = I915_READ(CURCNTR(i));
6929 error->cursor[i].position = I915_READ(CURPOS(i));
6930 error->cursor[i].base = I915_READ(CURBASE(i));
6931
6932 error->plane[i].control = I915_READ(DSPCNTR(i));
6933 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
6934 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04006935 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00006936 error->plane[i].addr = I915_READ(DSPADDR(i));
6937 if (INTEL_INFO(dev)->gen >= 4) {
6938 error->plane[i].surface = I915_READ(DSPSURF(i));
6939 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
6940 }
6941
6942 error->pipe[i].conf = I915_READ(PIPECONF(i));
6943 error->pipe[i].source = I915_READ(PIPESRC(i));
6944 error->pipe[i].htotal = I915_READ(HTOTAL(i));
6945 error->pipe[i].hblank = I915_READ(HBLANK(i));
6946 error->pipe[i].hsync = I915_READ(HSYNC(i));
6947 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
6948 error->pipe[i].vblank = I915_READ(VBLANK(i));
6949 error->pipe[i].vsync = I915_READ(VSYNC(i));
6950 }
6951
6952 return error;
6953}
6954
6955void
6956intel_display_print_error_state(struct seq_file *m,
6957 struct drm_device *dev,
6958 struct intel_display_error_state *error)
6959{
6960 int i;
6961
6962 for (i = 0; i < 2; i++) {
6963 seq_printf(m, "Pipe [%d]:\n", i);
6964 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
6965 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
6966 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
6967 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
6968 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
6969 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
6970 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
6971 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
6972
6973 seq_printf(m, "Plane [%d]:\n", i);
6974 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
6975 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
6976 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
6977 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
6978 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
6979 if (INTEL_INFO(dev)->gen >= 4) {
6980 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
6981 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
6982 }
6983
6984 seq_printf(m, "Cursor [%d]:\n", i);
6985 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
6986 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
6987 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
6988 }
6989}
6990#endif