blob: d6a394fdeb264f28f76cb908ac465d66babd3c13 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnes23b2f8b2011-06-28 13:04:16 -070027#include <linux/cpufreq.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080047static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020048static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010049static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080050
51typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040052 /* given values */
53 int n;
54 int m1, m2;
55 int p1, p2;
56 /* derived values */
57 int dot;
58 int vco;
59 int m;
60 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_clock_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080065} intel_range_t;
66
67typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 int dot_limit;
69 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080070} intel_p2_t;
71
72#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080073typedef struct intel_limit intel_limit_t;
74struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040075 intel_range_t dot, vco, n, m, m1, m2, p, p1;
76 intel_p2_t p2;
77 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080078 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080079};
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnes2377b742010-07-07 14:06:43 -070081/* FDI */
82#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
83
Ma Lingd4906092009-03-18 20:13:27 +080084static bool
85intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080086 int target, int refclk, intel_clock_t *match_clock,
87 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080088static bool
89intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080090 int target, int refclk, intel_clock_t *match_clock,
91 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080092
Keith Packarda4fc5ed2009-04-07 16:16:42 -070093static bool
94intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080095 int target, int refclk, intel_clock_t *match_clock,
96 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080097static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050098intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080099 int target, int refclk, intel_clock_t *match_clock,
100 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700101
Chris Wilson021357a2010-09-07 20:54:59 +0100102static inline u32 /* units of 100MHz */
103intel_fdi_link_freq(struct drm_device *dev)
104{
Chris Wilson8b99e682010-10-13 09:59:17 +0100105 if (IS_GEN5(dev)) {
106 struct drm_i915_private *dev_priv = dev->dev_private;
107 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
108 } else
109 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100110}
111
Keith Packarde4b36692009-06-05 19:22:17 -0700112static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400113 .dot = { .min = 25000, .max = 350000 },
114 .vco = { .min = 930000, .max = 1400000 },
115 .n = { .min = 3, .max = 16 },
116 .m = { .min = 96, .max = 140 },
117 .m1 = { .min = 18, .max = 26 },
118 .m2 = { .min = 6, .max = 16 },
119 .p = { .min = 4, .max = 128 },
120 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700121 .p2 = { .dot_limit = 165000,
122 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800123 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 25000, .max = 350000 },
128 .vco = { .min = 930000, .max = 1400000 },
129 .n = { .min = 3, .max = 16 },
130 .m = { .min = 96, .max = 140 },
131 .m1 = { .min = 18, .max = 26 },
132 .m2 = { .min = 6, .max = 16 },
133 .p = { .min = 4, .max = 128 },
134 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 165000,
136 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800137 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700138};
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .dot = { .min = 20000, .max = 400000 },
142 .vco = { .min = 1400000, .max = 2800000 },
143 .n = { .min = 1, .max = 6 },
144 .m = { .min = 70, .max = 120 },
145 .m1 = { .min = 10, .max = 22 },
146 .m2 = { .min = 5, .max = 9 },
147 .p = { .min = 5, .max = 80 },
148 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .p2 = { .dot_limit = 200000,
150 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800151 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700152};
153
154static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400155 .dot = { .min = 20000, .max = 400000 },
156 .vco = { .min = 1400000, .max = 2800000 },
157 .n = { .min = 1, .max = 6 },
158 .m = { .min = 70, .max = 120 },
159 .m1 = { .min = 10, .max = 22 },
160 .m2 = { .min = 5, .max = 9 },
161 .p = { .min = 7, .max = 98 },
162 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700163 .p2 = { .dot_limit = 112000,
164 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800165 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
Eric Anholt273e27c2011-03-30 13:01:10 -0700168
Keith Packarde4b36692009-06-05 19:22:17 -0700169static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700170 .dot = { .min = 25000, .max = 270000 },
171 .vco = { .min = 1750000, .max = 3500000},
172 .n = { .min = 1, .max = 4 },
173 .m = { .min = 104, .max = 138 },
174 .m1 = { .min = 17, .max = 23 },
175 .m2 = { .min = 5, .max = 11 },
176 .p = { .min = 10, .max = 30 },
177 .p1 = { .min = 1, .max = 3},
178 .p2 = { .dot_limit = 270000,
179 .p2_slow = 10,
180 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800181 },
Ma Lingd4906092009-03-18 20:13:27 +0800182 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 22000, .max = 400000 },
187 .vco = { .min = 1750000, .max = 3500000},
188 .n = { .min = 1, .max = 4 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 16, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 5, .max = 80 },
193 .p1 = { .min = 1, .max = 8},
194 .p2 = { .dot_limit = 165000,
195 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800196 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 20000, .max = 115000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 28, .max = 112 },
207 .p1 = { .min = 2, .max = 8 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Ma Lingd4906092009-03-18 20:13:27 +0800211 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
214static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 80000, .max = 224000 },
216 .vco = { .min = 1750000, .max = 3500000 },
217 .n = { .min = 1, .max = 3 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 14, .max = 42 },
222 .p1 = { .min = 2, .max = 6 },
223 .p2 = { .dot_limit = 0,
224 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800225 },
Ma Lingd4906092009-03-18 20:13:27 +0800226 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 161670, .max = 227000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 2 },
233 .m = { .min = 97, .max = 108 },
234 .m1 = { .min = 0x10, .max = 0x12 },
235 .m2 = { .min = 0x05, .max = 0x06 },
236 .p = { .min = 10, .max = 20 },
237 .p1 = { .min = 1, .max = 2},
238 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .dot = { .min = 20000, .max = 400000},
245 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700246 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400247 .n = { .min = 3, .max = 6 },
248 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700249 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400250 .m1 = { .min = 0, .max = 0 },
251 .m2 = { .min = 0, .max = 254 },
252 .p = { .min = 5, .max = 80 },
253 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .p2 = { .dot_limit = 200000,
255 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800256 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500259static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400260 .dot = { .min = 20000, .max = 400000 },
261 .vco = { .min = 1700000, .max = 3500000 },
262 .n = { .min = 3, .max = 6 },
263 .m = { .min = 2, .max = 256 },
264 .m1 = { .min = 0, .max = 0 },
265 .m2 = { .min = 0, .max = 254 },
266 .p = { .min = 7, .max = 112 },
267 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .p2 = { .dot_limit = 112000,
269 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800270 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700271};
272
Eric Anholt273e27c2011-03-30 13:01:10 -0700273/* Ironlake / Sandybridge
274 *
275 * We calculate clock using (register_value + 2) for N/M1/M2, so here
276 * the range value for them is (actual_value - 2).
277 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800278static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700279 .dot = { .min = 25000, .max = 350000 },
280 .vco = { .min = 1760000, .max = 3510000 },
281 .n = { .min = 1, .max = 5 },
282 .m = { .min = 79, .max = 127 },
283 .m1 = { .min = 12, .max = 22 },
284 .m2 = { .min = 5, .max = 9 },
285 .p = { .min = 5, .max = 80 },
286 .p1 = { .min = 1, .max = 8 },
287 .p2 = { .dot_limit = 225000,
288 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800289 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700290};
291
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 3 },
296 .m = { .min = 79, .max = 118 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 28, .max = 112 },
300 .p1 = { .min = 2, .max = 8 },
301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303 .find_pll = intel_g4x_find_best_PLL,
304};
305
306static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .dot = { .min = 25000, .max = 350000 },
308 .vco = { .min = 1760000, .max = 3510000 },
309 .n = { .min = 1, .max = 3 },
310 .m = { .min = 79, .max = 127 },
311 .m1 = { .min = 12, .max = 22 },
312 .m2 = { .min = 5, .max = 9 },
313 .p = { .min = 14, .max = 56 },
314 .p1 = { .min = 2, .max = 8 },
315 .p2 = { .dot_limit = 225000,
316 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317 .find_pll = intel_g4x_find_best_PLL,
318};
319
Eric Anholt273e27c2011-03-30 13:01:10 -0700320/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800321static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700322 .dot = { .min = 25000, .max = 350000 },
323 .vco = { .min = 1760000, .max = 3510000 },
324 .n = { .min = 1, .max = 2 },
325 .m = { .min = 79, .max = 126 },
326 .m1 = { .min = 12, .max = 22 },
327 .m2 = { .min = 5, .max = 9 },
328 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .p2 = { .dot_limit = 225000,
331 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800332 .find_pll = intel_g4x_find_best_PLL,
333};
334
335static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .dot = { .min = 25000, .max = 350000 },
337 .vco = { .min = 1760000, .max = 3510000 },
338 .n = { .min = 1, .max = 3 },
339 .m = { .min = 79, .max = 126 },
340 .m1 = { .min = 12, .max = 22 },
341 .m2 = { .min = 5, .max = 9 },
342 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400343 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .p2 = { .dot_limit = 225000,
345 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800346 .find_pll = intel_g4x_find_best_PLL,
347};
348
349static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400350 .dot = { .min = 25000, .max = 350000 },
351 .vco = { .min = 1760000, .max = 3510000},
352 .n = { .min = 1, .max = 2 },
353 .m = { .min = 81, .max = 90 },
354 .m1 = { .min = 12, .max = 22 },
355 .m2 = { .min = 5, .max = 9 },
356 .p = { .min = 10, .max = 20 },
357 .p1 = { .min = 1, .max = 2},
358 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400360 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800361};
362
Takashi Iwaib0354382012-03-20 13:07:05 +0100363static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
364 unsigned int reg)
365{
366 unsigned int val;
367
Takashi Iwai121d5272012-03-20 13:07:06 +0100368 /* use the module option value if specified */
369 if (i915_lvds_channel_mode > 0)
370 return i915_lvds_channel_mode == 2;
371
Takashi Iwaib0354382012-03-20 13:07:05 +0100372 if (dev_priv->lvds_val)
373 val = dev_priv->lvds_val;
374 else {
375 /* BIOS should set the proper LVDS register value at boot, but
376 * in reality, it doesn't set the value when the lid is closed;
377 * we need to check "the value to be set" in VBT when LVDS
378 * register is uninitialized.
379 */
380 val = I915_READ(reg);
381 if (!(val & ~LVDS_DETECTED))
382 val = dev_priv->bios_lvds_val;
383 dev_priv->lvds_val = val;
384 }
385 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
386}
387
Chris Wilson1b894b52010-12-14 20:04:54 +0000388static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
389 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800390{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800391 struct drm_device *dev = crtc->dev;
392 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800393 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800394
395 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100396 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800397 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000398 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800399 limit = &intel_limits_ironlake_dual_lvds_100m;
400 else
401 limit = &intel_limits_ironlake_dual_lvds;
402 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000403 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800404 limit = &intel_limits_ironlake_single_lvds_100m;
405 else
406 limit = &intel_limits_ironlake_single_lvds;
407 }
408 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800409 HAS_eDP)
410 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800411 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800412 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800413
414 return limit;
415}
416
Ma Ling044c7c42009-03-18 20:13:23 +0800417static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
418{
419 struct drm_device *dev = crtc->dev;
420 struct drm_i915_private *dev_priv = dev->dev_private;
421 const intel_limit_t *limit;
422
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100424 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800425 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800427 else
428 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700429 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800430 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
431 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700432 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800433 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700434 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400435 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700436 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800437 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700438 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800439
440 return limit;
441}
442
Chris Wilson1b894b52010-12-14 20:04:54 +0000443static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800444{
445 struct drm_device *dev = crtc->dev;
446 const intel_limit_t *limit;
447
Eric Anholtbad720f2009-10-22 16:11:14 -0700448 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000449 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800450 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800451 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500452 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800453 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500454 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800455 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500456 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100457 } else if (!IS_GEN2(dev)) {
458 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
459 limit = &intel_limits_i9xx_lvds;
460 else
461 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800462 } else {
463 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700464 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 else
Keith Packarde4b36692009-06-05 19:22:17 -0700466 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 }
468 return limit;
469}
470
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500471/* m1 is reserved as 0 in Pineview, n is a ring counter */
472static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800473{
Shaohua Li21778322009-02-23 15:19:16 +0800474 clock->m = clock->m2 + 2;
475 clock->p = clock->p1 * clock->p2;
476 clock->vco = refclk * clock->m / clock->n;
477 clock->dot = clock->vco / clock->p;
478}
479
480static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
481{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482 if (IS_PINEVIEW(dev)) {
483 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800484 return;
485 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800486 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
487 clock->p = clock->p1 * clock->p2;
488 clock->vco = refclk * clock->m / (clock->n + 2);
489 clock->dot = clock->vco / clock->p;
490}
491
Jesse Barnes79e53942008-11-07 14:24:08 -0800492/**
493 * Returns whether any output on the specified pipe is of the specified type
494 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100495bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800496{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100497 struct drm_device *dev = crtc->dev;
498 struct drm_mode_config *mode_config = &dev->mode_config;
499 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800500
Chris Wilson4ef69c72010-09-09 15:14:28 +0100501 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
502 if (encoder->base.crtc == crtc && encoder->type == type)
503 return true;
504
505 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800506}
507
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800508#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800509/**
510 * Returns whether the given set of divisors are valid for a given refclk with
511 * the given connectors.
512 */
513
Chris Wilson1b894b52010-12-14 20:04:54 +0000514static bool intel_PLL_is_valid(struct drm_device *dev,
515 const intel_limit_t *limit,
516 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800517{
Jesse Barnes79e53942008-11-07 14:24:08 -0800518 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400519 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800520 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400521 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800522 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400523 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400525 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500526 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400527 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800528 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400529 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800530 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400531 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800532 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400533 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800534 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
535 * connector, etc., rather than just a single range.
536 */
537 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400538 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800539
540 return true;
541}
542
Ma Lingd4906092009-03-18 20:13:27 +0800543static bool
544intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800545 int target, int refclk, intel_clock_t *match_clock,
546 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800547
Jesse Barnes79e53942008-11-07 14:24:08 -0800548{
549 struct drm_device *dev = crtc->dev;
550 struct drm_i915_private *dev_priv = dev->dev_private;
551 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 int err = target;
553
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200554 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800555 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 /*
557 * For LVDS, if the panel is on, just rely on its current
558 * settings for dual-channel. We haven't figured out how to
559 * reliably set up different single/dual channel state, if we
560 * even can.
561 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100562 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 clock.p2 = limit->p2.p2_fast;
564 else
565 clock.p2 = limit->p2.p2_slow;
566 } else {
567 if (target < limit->p2.dot_limit)
568 clock.p2 = limit->p2.p2_slow;
569 else
570 clock.p2 = limit->p2.p2_fast;
571 }
572
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800574
Zhao Yakui42158662009-11-20 11:24:18 +0800575 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
576 clock.m1++) {
577 for (clock.m2 = limit->m2.min;
578 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500579 /* m1 is always 0 in Pineview */
580 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800581 break;
582 for (clock.n = limit->n.min;
583 clock.n <= limit->n.max; clock.n++) {
584 for (clock.p1 = limit->p1.min;
585 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800586 int this_err;
587
Shaohua Li21778322009-02-23 15:19:16 +0800588 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000589 if (!intel_PLL_is_valid(dev, limit,
590 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800592 if (match_clock &&
593 clock.p != match_clock->p)
594 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595
596 this_err = abs(clock.dot - target);
597 if (this_err < err) {
598 *best_clock = clock;
599 err = this_err;
600 }
601 }
602 }
603 }
604 }
605
606 return (err != target);
607}
608
Ma Lingd4906092009-03-18 20:13:27 +0800609static bool
610intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800611 int target, int refclk, intel_clock_t *match_clock,
612 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800613{
614 struct drm_device *dev = crtc->dev;
615 struct drm_i915_private *dev_priv = dev->dev_private;
616 intel_clock_t clock;
617 int max_n;
618 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400619 /* approximately equals target * 0.00585 */
620 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800621 found = false;
622
623 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800624 int lvds_reg;
625
Eric Anholtc619eed2010-01-28 16:45:52 -0800626 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800627 lvds_reg = PCH_LVDS;
628 else
629 lvds_reg = LVDS;
630 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800631 LVDS_CLKB_POWER_UP)
632 clock.p2 = limit->p2.p2_fast;
633 else
634 clock.p2 = limit->p2.p2_slow;
635 } else {
636 if (target < limit->p2.dot_limit)
637 clock.p2 = limit->p2.p2_slow;
638 else
639 clock.p2 = limit->p2.p2_fast;
640 }
641
642 memset(best_clock, 0, sizeof(*best_clock));
643 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200644 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800645 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200646 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800647 for (clock.m1 = limit->m1.max;
648 clock.m1 >= limit->m1.min; clock.m1--) {
649 for (clock.m2 = limit->m2.max;
650 clock.m2 >= limit->m2.min; clock.m2--) {
651 for (clock.p1 = limit->p1.max;
652 clock.p1 >= limit->p1.min; clock.p1--) {
653 int this_err;
654
Shaohua Li21778322009-02-23 15:19:16 +0800655 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000656 if (!intel_PLL_is_valid(dev, limit,
657 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800658 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800659 if (match_clock &&
660 clock.p != match_clock->p)
661 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000662
663 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674 return found;
675}
Ma Lingd4906092009-03-18 20:13:27 +0800676
Zhenyu Wang2c072452009-06-05 15:38:42 +0800677static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500678intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800681{
682 struct drm_device *dev = crtc->dev;
683 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800684
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800685 if (target < 200000) {
686 clock.n = 1;
687 clock.p1 = 2;
688 clock.p2 = 10;
689 clock.m1 = 12;
690 clock.m2 = 9;
691 } else {
692 clock.n = 2;
693 clock.p1 = 1;
694 clock.p2 = 10;
695 clock.m1 = 14;
696 clock.m2 = 8;
697 }
698 intel_clock(dev, refclk, &clock);
699 memcpy(best_clock, &clock, sizeof(intel_clock_t));
700 return true;
701}
702
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700703/* DisplayPort has only two frequencies, 162MHz and 270MHz */
704static bool
705intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800706 int target, int refclk, intel_clock_t *match_clock,
707 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700708{
Chris Wilson5eddb702010-09-11 13:48:45 +0100709 intel_clock_t clock;
710 if (target < 200000) {
711 clock.p1 = 2;
712 clock.p2 = 10;
713 clock.n = 2;
714 clock.m1 = 23;
715 clock.m2 = 8;
716 } else {
717 clock.p1 = 1;
718 clock.p2 = 10;
719 clock.n = 1;
720 clock.m1 = 14;
721 clock.m2 = 2;
722 }
723 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
724 clock.p = (clock.p1 * clock.p2);
725 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
726 clock.vco = 0;
727 memcpy(best_clock, &clock, sizeof(intel_clock_t));
728 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700729}
730
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700731/**
732 * intel_wait_for_vblank - wait for vblank on a given pipe
733 * @dev: drm device
734 * @pipe: pipe to wait for
735 *
736 * Wait for vblank to occur on a given pipe. Needed for various bits of
737 * mode setting code.
738 */
739void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800740{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700741 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800742 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700743
Chris Wilson300387c2010-09-05 20:25:43 +0100744 /* Clear existing vblank status. Note this will clear any other
745 * sticky status fields as well.
746 *
747 * This races with i915_driver_irq_handler() with the result
748 * that either function could miss a vblank event. Here it is not
749 * fatal, as we will either wait upon the next vblank interrupt or
750 * timeout. Generally speaking intel_wait_for_vblank() is only
751 * called during modeset at which time the GPU should be idle and
752 * should *not* be performing page flips and thus not waiting on
753 * vblanks...
754 * Currently, the result of us stealing a vblank from the irq
755 * handler is that a single frame will be skipped during swapbuffers.
756 */
757 I915_WRITE(pipestat_reg,
758 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
759
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700760 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100761 if (wait_for(I915_READ(pipestat_reg) &
762 PIPE_VBLANK_INTERRUPT_STATUS,
763 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700764 DRM_DEBUG_KMS("vblank wait timed out\n");
765}
766
Keith Packardab7ad7f2010-10-03 00:33:06 -0700767/*
768 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700769 * @dev: drm device
770 * @pipe: pipe to wait for
771 *
772 * After disabling a pipe, we can't wait for vblank in the usual way,
773 * spinning on the vblank interrupt status bit, since we won't actually
774 * see an interrupt when the pipe is disabled.
775 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700776 * On Gen4 and above:
777 * wait for the pipe register state bit to turn off
778 *
779 * Otherwise:
780 * wait for the display line value to settle (it usually
781 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100782 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100784void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700785{
786 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700787
Keith Packardab7ad7f2010-10-03 00:33:06 -0700788 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100789 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790
Keith Packardab7ad7f2010-10-03 00:33:06 -0700791 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100792 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
793 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700794 DRM_DEBUG_KMS("pipe_off wait timed out\n");
795 } else {
796 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100797 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700798 unsigned long timeout = jiffies + msecs_to_jiffies(100);
799
800 /* Wait for the display line to settle */
801 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100802 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700803 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100804 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700805 time_after(timeout, jiffies));
806 if (time_after(jiffies, timeout))
807 DRM_DEBUG_KMS("pipe_off wait timed out\n");
808 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800809}
810
Jesse Barnesb24e7172011-01-04 15:09:30 -0800811static const char *state_string(bool enabled)
812{
813 return enabled ? "on" : "off";
814}
815
816/* Only for pre-ILK configs */
817static void assert_pll(struct drm_i915_private *dev_priv,
818 enum pipe pipe, bool state)
819{
820 int reg;
821 u32 val;
822 bool cur_state;
823
824 reg = DPLL(pipe);
825 val = I915_READ(reg);
826 cur_state = !!(val & DPLL_VCO_ENABLE);
827 WARN(cur_state != state,
828 "PLL state assertion failure (expected %s, current %s)\n",
829 state_string(state), state_string(cur_state));
830}
831#define assert_pll_enabled(d, p) assert_pll(d, p, true)
832#define assert_pll_disabled(d, p) assert_pll(d, p, false)
833
Jesse Barnes040484a2011-01-03 12:14:26 -0800834/* For ILK+ */
835static void assert_pch_pll(struct drm_i915_private *dev_priv,
836 enum pipe pipe, bool state)
837{
838 int reg;
839 u32 val;
840 bool cur_state;
841
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700842 if (HAS_PCH_CPT(dev_priv->dev)) {
843 u32 pch_dpll;
844
845 pch_dpll = I915_READ(PCH_DPLL_SEL);
846
847 /* Make sure the selected PLL is enabled to the transcoder */
848 WARN(!((pch_dpll >> (4 * pipe)) & 8),
849 "transcoder %d PLL not enabled\n", pipe);
850
851 /* Convert the transcoder pipe number to a pll pipe number */
852 pipe = (pch_dpll >> (4 * pipe)) & 1;
853 }
854
Jesse Barnes040484a2011-01-03 12:14:26 -0800855 reg = PCH_DPLL(pipe);
856 val = I915_READ(reg);
857 cur_state = !!(val & DPLL_VCO_ENABLE);
858 WARN(cur_state != state,
859 "PCH PLL state assertion failure (expected %s, current %s)\n",
860 state_string(state), state_string(cur_state));
861}
862#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
863#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
864
865static void assert_fdi_tx(struct drm_i915_private *dev_priv,
866 enum pipe pipe, bool state)
867{
868 int reg;
869 u32 val;
870 bool cur_state;
871
872 reg = FDI_TX_CTL(pipe);
873 val = I915_READ(reg);
874 cur_state = !!(val & FDI_TX_ENABLE);
875 WARN(cur_state != state,
876 "FDI TX state assertion failure (expected %s, current %s)\n",
877 state_string(state), state_string(cur_state));
878}
879#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
880#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
881
882static void assert_fdi_rx(struct drm_i915_private *dev_priv,
883 enum pipe pipe, bool state)
884{
885 int reg;
886 u32 val;
887 bool cur_state;
888
889 reg = FDI_RX_CTL(pipe);
890 val = I915_READ(reg);
891 cur_state = !!(val & FDI_RX_ENABLE);
892 WARN(cur_state != state,
893 "FDI RX state assertion failure (expected %s, current %s)\n",
894 state_string(state), state_string(cur_state));
895}
896#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
897#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
898
899static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
900 enum pipe pipe)
901{
902 int reg;
903 u32 val;
904
905 /* ILK FDI PLL is always enabled */
906 if (dev_priv->info->gen == 5)
907 return;
908
909 reg = FDI_TX_CTL(pipe);
910 val = I915_READ(reg);
911 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
912}
913
914static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
915 enum pipe pipe)
916{
917 int reg;
918 u32 val;
919
920 reg = FDI_RX_CTL(pipe);
921 val = I915_READ(reg);
922 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
923}
924
Jesse Barnesea0760c2011-01-04 15:09:32 -0800925static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
926 enum pipe pipe)
927{
928 int pp_reg, lvds_reg;
929 u32 val;
930 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +0200931 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -0800932
933 if (HAS_PCH_SPLIT(dev_priv->dev)) {
934 pp_reg = PCH_PP_CONTROL;
935 lvds_reg = PCH_LVDS;
936 } else {
937 pp_reg = PP_CONTROL;
938 lvds_reg = LVDS;
939 }
940
941 val = I915_READ(pp_reg);
942 if (!(val & PANEL_POWER_ON) ||
943 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
944 locked = false;
945
946 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
947 panel_pipe = PIPE_B;
948
949 WARN(panel_pipe == pipe && locked,
950 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800951 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -0800952}
953
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800954void assert_pipe(struct drm_i915_private *dev_priv,
955 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800956{
957 int reg;
958 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800959 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800960
Daniel Vetter8e636782012-01-22 01:36:48 +0100961 /* if we need the pipe A quirk it must be always on */
962 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
963 state = true;
964
Jesse Barnesb24e7172011-01-04 15:09:30 -0800965 reg = PIPECONF(pipe);
966 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800967 cur_state = !!(val & PIPECONF_ENABLE);
968 WARN(cur_state != state,
969 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800970 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800971}
972
Chris Wilson931872f2012-01-16 23:01:13 +0000973static void assert_plane(struct drm_i915_private *dev_priv,
974 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800975{
976 int reg;
977 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +0000978 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800979
980 reg = DSPCNTR(plane);
981 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +0000982 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
983 WARN(cur_state != state,
984 "plane %c assertion failure (expected %s, current %s)\n",
985 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800986}
987
Chris Wilson931872f2012-01-16 23:01:13 +0000988#define assert_plane_enabled(d, p) assert_plane(d, p, true)
989#define assert_plane_disabled(d, p) assert_plane(d, p, false)
990
Jesse Barnesb24e7172011-01-04 15:09:30 -0800991static void assert_planes_disabled(struct drm_i915_private *dev_priv,
992 enum pipe pipe)
993{
994 int reg, i;
995 u32 val;
996 int cur_pipe;
997
Jesse Barnes19ec1352011-02-02 12:28:02 -0800998 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -0400999 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1000 reg = DSPCNTR(pipe);
1001 val = I915_READ(reg);
1002 WARN((val & DISPLAY_PLANE_ENABLE),
1003 "plane %c assertion failure, should be disabled but not\n",
1004 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001005 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001006 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001007
Jesse Barnesb24e7172011-01-04 15:09:30 -08001008 /* Need to check both planes against the pipe */
1009 for (i = 0; i < 2; i++) {
1010 reg = DSPCNTR(i);
1011 val = I915_READ(reg);
1012 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1013 DISPPLANE_SEL_PIPE_SHIFT;
1014 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001015 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1016 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001017 }
1018}
1019
Jesse Barnes92f25842011-01-04 15:09:34 -08001020static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1021{
1022 u32 val;
1023 bool enabled;
1024
1025 val = I915_READ(PCH_DREF_CONTROL);
1026 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1027 DREF_SUPERSPREAD_SOURCE_MASK));
1028 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1029}
1030
1031static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1032 enum pipe pipe)
1033{
1034 int reg;
1035 u32 val;
1036 bool enabled;
1037
1038 reg = TRANSCONF(pipe);
1039 val = I915_READ(reg);
1040 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001041 WARN(enabled,
1042 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1043 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001044}
1045
Keith Packard4e634382011-08-06 10:39:45 -07001046static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1047 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001048{
1049 if ((val & DP_PORT_EN) == 0)
1050 return false;
1051
1052 if (HAS_PCH_CPT(dev_priv->dev)) {
1053 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1054 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1055 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1056 return false;
1057 } else {
1058 if ((val & DP_PIPE_MASK) != (pipe << 30))
1059 return false;
1060 }
1061 return true;
1062}
1063
Keith Packard1519b992011-08-06 10:35:34 -07001064static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1065 enum pipe pipe, u32 val)
1066{
1067 if ((val & PORT_ENABLE) == 0)
1068 return false;
1069
1070 if (HAS_PCH_CPT(dev_priv->dev)) {
1071 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1072 return false;
1073 } else {
1074 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1075 return false;
1076 }
1077 return true;
1078}
1079
1080static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1081 enum pipe pipe, u32 val)
1082{
1083 if ((val & LVDS_PORT_EN) == 0)
1084 return false;
1085
1086 if (HAS_PCH_CPT(dev_priv->dev)) {
1087 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1088 return false;
1089 } else {
1090 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1091 return false;
1092 }
1093 return true;
1094}
1095
1096static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1097 enum pipe pipe, u32 val)
1098{
1099 if ((val & ADPA_DAC_ENABLE) == 0)
1100 return false;
1101 if (HAS_PCH_CPT(dev_priv->dev)) {
1102 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1103 return false;
1104 } else {
1105 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1106 return false;
1107 }
1108 return true;
1109}
1110
Jesse Barnes291906f2011-02-02 12:28:03 -08001111static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001112 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001113{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001114 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001115 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001116 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001117 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001118}
1119
1120static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1121 enum pipe pipe, int reg)
1122{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001123 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001124 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Adam Jackson23c99e72011-10-07 14:38:43 -04001125 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001126 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001127}
1128
1129static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1130 enum pipe pipe)
1131{
1132 int reg;
1133 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001134
Keith Packardf0575e92011-07-25 22:12:43 -07001135 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1136 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1137 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001138
1139 reg = PCH_ADPA;
1140 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001141 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001142 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001143 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001144
1145 reg = PCH_LVDS;
1146 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001147 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001148 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001149 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001150
1151 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1152 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1153 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1154}
1155
Jesse Barnesb24e7172011-01-04 15:09:30 -08001156/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001157 * intel_enable_pll - enable a PLL
1158 * @dev_priv: i915 private structure
1159 * @pipe: pipe PLL to enable
1160 *
1161 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1162 * make sure the PLL reg is writable first though, since the panel write
1163 * protect mechanism may be enabled.
1164 *
1165 * Note! This is for pre-ILK only.
1166 */
1167static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1168{
1169 int reg;
1170 u32 val;
1171
1172 /* No really, not for ILK+ */
1173 BUG_ON(dev_priv->info->gen >= 5);
1174
1175 /* PLL is protected by panel, make sure we can write it */
1176 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1177 assert_panel_unlocked(dev_priv, pipe);
1178
1179 reg = DPLL(pipe);
1180 val = I915_READ(reg);
1181 val |= DPLL_VCO_ENABLE;
1182
1183 /* We do this three times for luck */
1184 I915_WRITE(reg, val);
1185 POSTING_READ(reg);
1186 udelay(150); /* wait for warmup */
1187 I915_WRITE(reg, val);
1188 POSTING_READ(reg);
1189 udelay(150); /* wait for warmup */
1190 I915_WRITE(reg, val);
1191 POSTING_READ(reg);
1192 udelay(150); /* wait for warmup */
1193}
1194
1195/**
1196 * intel_disable_pll - disable a PLL
1197 * @dev_priv: i915 private structure
1198 * @pipe: pipe PLL to disable
1199 *
1200 * Disable the PLL for @pipe, making sure the pipe is off first.
1201 *
1202 * Note! This is for pre-ILK only.
1203 */
1204static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1205{
1206 int reg;
1207 u32 val;
1208
1209 /* Don't disable pipe A or pipe A PLLs if needed */
1210 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1211 return;
1212
1213 /* Make sure the pipe isn't still relying on us */
1214 assert_pipe_disabled(dev_priv, pipe);
1215
1216 reg = DPLL(pipe);
1217 val = I915_READ(reg);
1218 val &= ~DPLL_VCO_ENABLE;
1219 I915_WRITE(reg, val);
1220 POSTING_READ(reg);
1221}
1222
1223/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 * intel_enable_pch_pll - enable PCH PLL
1225 * @dev_priv: i915 private structure
1226 * @pipe: pipe PLL to enable
1227 *
1228 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1229 * drives the transcoder clock.
1230 */
1231static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
1233{
1234 int reg;
1235 u32 val;
1236
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001237 if (pipe > 1)
1238 return;
1239
Jesse Barnes92f25842011-01-04 15:09:34 -08001240 /* PCH only available on ILK+ */
1241 BUG_ON(dev_priv->info->gen < 5);
1242
1243 /* PCH refclock must be enabled first */
1244 assert_pch_refclk_enabled(dev_priv);
1245
1246 reg = PCH_DPLL(pipe);
1247 val = I915_READ(reg);
1248 val |= DPLL_VCO_ENABLE;
1249 I915_WRITE(reg, val);
1250 POSTING_READ(reg);
1251 udelay(200);
1252}
1253
1254static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
1257 int reg;
Jesse Barnes7a419862011-11-15 10:28:53 -08001258 u32 val, pll_mask = TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL,
1259 pll_sel = TRANSC_DPLL_ENABLE;
Jesse Barnes92f25842011-01-04 15:09:34 -08001260
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001261 if (pipe > 1)
1262 return;
1263
Jesse Barnes92f25842011-01-04 15:09:34 -08001264 /* PCH only available on ILK+ */
1265 BUG_ON(dev_priv->info->gen < 5);
1266
1267 /* Make sure transcoder isn't still depending on us */
1268 assert_transcoder_disabled(dev_priv, pipe);
1269
Jesse Barnes7a419862011-11-15 10:28:53 -08001270 if (pipe == 0)
1271 pll_sel |= TRANSC_DPLLA_SEL;
1272 else if (pipe == 1)
1273 pll_sel |= TRANSC_DPLLB_SEL;
1274
1275
1276 if ((I915_READ(PCH_DPLL_SEL) & pll_mask) == pll_sel)
1277 return;
1278
Jesse Barnes92f25842011-01-04 15:09:34 -08001279 reg = PCH_DPLL(pipe);
1280 val = I915_READ(reg);
1281 val &= ~DPLL_VCO_ENABLE;
1282 I915_WRITE(reg, val);
1283 POSTING_READ(reg);
1284 udelay(200);
1285}
1286
Jesse Barnes040484a2011-01-03 12:14:26 -08001287static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1288 enum pipe pipe)
1289{
1290 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001291 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001292 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001293
1294 /* PCH only available on ILK+ */
1295 BUG_ON(dev_priv->info->gen < 5);
1296
1297 /* Make sure PCH DPLL is enabled */
1298 assert_pch_pll_enabled(dev_priv, pipe);
1299
1300 /* FDI must be feeding us bits for PCH ports */
1301 assert_fdi_tx_enabled(dev_priv, pipe);
1302 assert_fdi_rx_enabled(dev_priv, pipe);
1303
1304 reg = TRANSCONF(pipe);
1305 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001306 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001307
1308 if (HAS_PCH_IBX(dev_priv->dev)) {
1309 /*
1310 * make the BPC in transcoder be consistent with
1311 * that in pipeconf reg.
1312 */
1313 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001314 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001315 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001316
1317 val &= ~TRANS_INTERLACE_MASK;
1318 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001319 if (HAS_PCH_IBX(dev_priv->dev) &&
1320 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1321 val |= TRANS_LEGACY_INTERLACED_ILK;
1322 else
1323 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001324 else
1325 val |= TRANS_PROGRESSIVE;
1326
Jesse Barnes040484a2011-01-03 12:14:26 -08001327 I915_WRITE(reg, val | TRANS_ENABLE);
1328 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1329 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1330}
1331
1332static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1333 enum pipe pipe)
1334{
1335 int reg;
1336 u32 val;
1337
1338 /* FDI relies on the transcoder */
1339 assert_fdi_tx_disabled(dev_priv, pipe);
1340 assert_fdi_rx_disabled(dev_priv, pipe);
1341
Jesse Barnes291906f2011-02-02 12:28:03 -08001342 /* Ports must be off as well */
1343 assert_pch_ports_disabled(dev_priv, pipe);
1344
Jesse Barnes040484a2011-01-03 12:14:26 -08001345 reg = TRANSCONF(pipe);
1346 val = I915_READ(reg);
1347 val &= ~TRANS_ENABLE;
1348 I915_WRITE(reg, val);
1349 /* wait for PCH transcoder off, transcoder state */
1350 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001351 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001352}
1353
Jesse Barnes92f25842011-01-04 15:09:34 -08001354/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001355 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001356 * @dev_priv: i915 private structure
1357 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001358 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001359 *
1360 * Enable @pipe, making sure that various hardware specific requirements
1361 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1362 *
1363 * @pipe should be %PIPE_A or %PIPE_B.
1364 *
1365 * Will wait until the pipe is actually running (i.e. first vblank) before
1366 * returning.
1367 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001368static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1369 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001370{
1371 int reg;
1372 u32 val;
1373
1374 /*
1375 * A pipe without a PLL won't actually be able to drive bits from
1376 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1377 * need the check.
1378 */
1379 if (!HAS_PCH_SPLIT(dev_priv->dev))
1380 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001381 else {
1382 if (pch_port) {
1383 /* if driving the PCH, we need FDI enabled */
1384 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1385 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1386 }
1387 /* FIXME: assert CPU port conditions for SNB+ */
1388 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001389
1390 reg = PIPECONF(pipe);
1391 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001392 if (val & PIPECONF_ENABLE)
1393 return;
1394
1395 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001396 intel_wait_for_vblank(dev_priv->dev, pipe);
1397}
1398
1399/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001400 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001401 * @dev_priv: i915 private structure
1402 * @pipe: pipe to disable
1403 *
1404 * Disable @pipe, making sure that various hardware specific requirements
1405 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1406 *
1407 * @pipe should be %PIPE_A or %PIPE_B.
1408 *
1409 * Will wait until the pipe has shut down before returning.
1410 */
1411static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
1414 int reg;
1415 u32 val;
1416
1417 /*
1418 * Make sure planes won't keep trying to pump pixels to us,
1419 * or we might hang the display.
1420 */
1421 assert_planes_disabled(dev_priv, pipe);
1422
1423 /* Don't disable pipe A or pipe A PLLs if needed */
1424 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1425 return;
1426
1427 reg = PIPECONF(pipe);
1428 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001429 if ((val & PIPECONF_ENABLE) == 0)
1430 return;
1431
1432 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001433 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1434}
1435
Keith Packardd74362c2011-07-28 14:47:14 -07001436/*
1437 * Plane regs are double buffered, going from enabled->disabled needs a
1438 * trigger in order to latch. The display address reg provides this.
1439 */
1440static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1441 enum plane plane)
1442{
1443 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1444 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1445}
1446
Jesse Barnesb24e7172011-01-04 15:09:30 -08001447/**
1448 * intel_enable_plane - enable a display plane on a given pipe
1449 * @dev_priv: i915 private structure
1450 * @plane: plane to enable
1451 * @pipe: pipe being fed
1452 *
1453 * Enable @plane on @pipe, making sure that @pipe is running first.
1454 */
1455static void intel_enable_plane(struct drm_i915_private *dev_priv,
1456 enum plane plane, enum pipe pipe)
1457{
1458 int reg;
1459 u32 val;
1460
1461 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1462 assert_pipe_enabled(dev_priv, pipe);
1463
1464 reg = DSPCNTR(plane);
1465 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001466 if (val & DISPLAY_PLANE_ENABLE)
1467 return;
1468
1469 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001470 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001471 intel_wait_for_vblank(dev_priv->dev, pipe);
1472}
1473
Jesse Barnesb24e7172011-01-04 15:09:30 -08001474/**
1475 * intel_disable_plane - disable a display plane
1476 * @dev_priv: i915 private structure
1477 * @plane: plane to disable
1478 * @pipe: pipe consuming the data
1479 *
1480 * Disable @plane; should be an independent operation.
1481 */
1482static void intel_disable_plane(struct drm_i915_private *dev_priv,
1483 enum plane plane, enum pipe pipe)
1484{
1485 int reg;
1486 u32 val;
1487
1488 reg = DSPCNTR(plane);
1489 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001490 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1491 return;
1492
1493 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001494 intel_flush_display_plane(dev_priv, plane);
1495 intel_wait_for_vblank(dev_priv->dev, pipe);
1496}
1497
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001498static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001499 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001500{
1501 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001502 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001503 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001504 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001505 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001506}
1507
1508static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1509 enum pipe pipe, int reg)
1510{
1511 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001512 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001513 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1514 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001515 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001516 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001517}
1518
1519/* Disable any ports connected to this transcoder */
1520static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1521 enum pipe pipe)
1522{
1523 u32 reg, val;
1524
1525 val = I915_READ(PCH_PP_CONTROL);
1526 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1527
Keith Packardf0575e92011-07-25 22:12:43 -07001528 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1529 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1530 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001531
1532 reg = PCH_ADPA;
1533 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001534 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001535 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1536
1537 reg = PCH_LVDS;
1538 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001539 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1540 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001541 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1542 POSTING_READ(reg);
1543 udelay(100);
1544 }
1545
1546 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1547 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1548 disable_pch_hdmi(dev_priv, pipe, HDMID);
1549}
1550
Chris Wilson43a95392011-07-08 12:22:36 +01001551static void i8xx_disable_fbc(struct drm_device *dev)
1552{
1553 struct drm_i915_private *dev_priv = dev->dev_private;
1554 u32 fbc_ctl;
1555
1556 /* Disable compression */
1557 fbc_ctl = I915_READ(FBC_CONTROL);
1558 if ((fbc_ctl & FBC_CTL_EN) == 0)
1559 return;
1560
1561 fbc_ctl &= ~FBC_CTL_EN;
1562 I915_WRITE(FBC_CONTROL, fbc_ctl);
1563
1564 /* Wait for compressing bit to clear */
1565 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
1566 DRM_DEBUG_KMS("FBC idle timed out\n");
1567 return;
1568 }
1569
1570 DRM_DEBUG_KMS("disabled FBC\n");
1571}
1572
Jesse Barnes80824002009-09-10 15:28:06 -07001573static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1574{
1575 struct drm_device *dev = crtc->dev;
1576 struct drm_i915_private *dev_priv = dev->dev_private;
1577 struct drm_framebuffer *fb = crtc->fb;
1578 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001579 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson016b9b62011-07-08 12:22:43 +01001581 int cfb_pitch;
Jesse Barnes80824002009-09-10 15:28:06 -07001582 int plane, i;
1583 u32 fbc_ctl, fbc_ctl2;
1584
Chris Wilson016b9b62011-07-08 12:22:43 +01001585 cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001586 if (fb->pitches[0] < cfb_pitch)
1587 cfb_pitch = fb->pitches[0];
Jesse Barnes80824002009-09-10 15:28:06 -07001588
1589 /* FBC_CTL wants 64B units */
Chris Wilson016b9b62011-07-08 12:22:43 +01001590 cfb_pitch = (cfb_pitch / 64) - 1;
1591 plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
Jesse Barnes80824002009-09-10 15:28:06 -07001592
1593 /* Clear old tags */
1594 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1595 I915_WRITE(FBC_TAG + (i * 4), 0);
1596
1597 /* Set it up... */
Chris Wilsonde568512011-07-08 12:22:39 +01001598 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
1599 fbc_ctl2 |= plane;
Jesse Barnes80824002009-09-10 15:28:06 -07001600 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1601 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1602
1603 /* enable it... */
1604 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001605 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001606 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Chris Wilson016b9b62011-07-08 12:22:43 +01001607 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Jesse Barnes80824002009-09-10 15:28:06 -07001608 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson016b9b62011-07-08 12:22:43 +01001609 fbc_ctl |= obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001610 I915_WRITE(FBC_CONTROL, fbc_ctl);
1611
Chris Wilson016b9b62011-07-08 12:22:43 +01001612 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %d, ",
1613 cfb_pitch, crtc->y, intel_crtc->plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001614}
1615
Adam Jacksonee5382a2010-04-23 11:17:39 -04001616static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001617{
Jesse Barnes80824002009-09-10 15:28:06 -07001618 struct drm_i915_private *dev_priv = dev->dev_private;
1619
1620 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1621}
1622
Jesse Barnes74dff282009-09-14 15:39:40 -07001623static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1624{
1625 struct drm_device *dev = crtc->dev;
1626 struct drm_i915_private *dev_priv = dev->dev_private;
1627 struct drm_framebuffer *fb = crtc->fb;
1628 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001629 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001631 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001632 unsigned long stall_watermark = 200;
1633 u32 dpfc_ctl;
1634
Jesse Barnes74dff282009-09-14 15:39:40 -07001635 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson016b9b62011-07-08 12:22:43 +01001636 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Chris Wilsonde568512011-07-08 12:22:39 +01001637 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
Jesse Barnes74dff282009-09-14 15:39:40 -07001638
Jesse Barnes74dff282009-09-14 15:39:40 -07001639 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1640 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1641 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1642 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1643
1644 /* enable it... */
1645 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1646
Zhao Yakui28c97732009-10-09 11:39:41 +08001647 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001648}
1649
Chris Wilson43a95392011-07-08 12:22:36 +01001650static void g4x_disable_fbc(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001651{
1652 struct drm_i915_private *dev_priv = dev->dev_private;
1653 u32 dpfc_ctl;
1654
1655 /* Disable compression */
1656 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001657 if (dpfc_ctl & DPFC_CTL_EN) {
1658 dpfc_ctl &= ~DPFC_CTL_EN;
1659 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001660
Chris Wilsonbed4a672010-09-11 10:47:47 +01001661 DRM_DEBUG_KMS("disabled FBC\n");
1662 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001663}
1664
Adam Jacksonee5382a2010-04-23 11:17:39 -04001665static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001666{
Jesse Barnes74dff282009-09-14 15:39:40 -07001667 struct drm_i915_private *dev_priv = dev->dev_private;
1668
1669 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1670}
1671
Jesse Barnes4efe0702011-01-18 11:25:41 -08001672static void sandybridge_blit_fbc_update(struct drm_device *dev)
1673{
1674 struct drm_i915_private *dev_priv = dev->dev_private;
1675 u32 blt_ecoskpd;
1676
1677 /* Make sure blitter notifies FBC of writes */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001678 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001679 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1680 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1681 GEN6_BLITTER_LOCK_SHIFT;
1682 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1683 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1684 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1685 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1686 GEN6_BLITTER_LOCK_SHIFT);
1687 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1688 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001689 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001690}
1691
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001692static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1693{
1694 struct drm_device *dev = crtc->dev;
1695 struct drm_i915_private *dev_priv = dev->dev_private;
1696 struct drm_framebuffer *fb = crtc->fb;
1697 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001698 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001699 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001700 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001701 unsigned long stall_watermark = 200;
1702 u32 dpfc_ctl;
1703
Chris Wilsonbed4a672010-09-11 10:47:47 +01001704 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001705 dpfc_ctl &= DPFC_RESERVED;
1706 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson9ce9d062011-07-08 12:22:40 +01001707 /* Set persistent mode for front-buffer rendering, ala X. */
1708 dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
Chris Wilson016b9b62011-07-08 12:22:43 +01001709 dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
Chris Wilsonde568512011-07-08 12:22:39 +01001710 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001711
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001712 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1713 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1714 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1715 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001716 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001717 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001718 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001719
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001720 if (IS_GEN6(dev)) {
1721 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilson016b9b62011-07-08 12:22:43 +01001722 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001723 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001724 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001725 }
1726
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001727 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1728}
1729
Chris Wilson43a95392011-07-08 12:22:36 +01001730static void ironlake_disable_fbc(struct drm_device *dev)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001731{
1732 struct drm_i915_private *dev_priv = dev->dev_private;
1733 u32 dpfc_ctl;
1734
1735 /* Disable compression */
1736 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001737 if (dpfc_ctl & DPFC_CTL_EN) {
1738 dpfc_ctl &= ~DPFC_CTL_EN;
1739 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001740
Chris Wilsonbed4a672010-09-11 10:47:47 +01001741 DRM_DEBUG_KMS("disabled FBC\n");
1742 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001743}
1744
1745static bool ironlake_fbc_enabled(struct drm_device *dev)
1746{
1747 struct drm_i915_private *dev_priv = dev->dev_private;
1748
1749 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1750}
1751
Adam Jacksonee5382a2010-04-23 11:17:39 -04001752bool intel_fbc_enabled(struct drm_device *dev)
1753{
1754 struct drm_i915_private *dev_priv = dev->dev_private;
1755
1756 if (!dev_priv->display.fbc_enabled)
1757 return false;
1758
1759 return dev_priv->display.fbc_enabled(dev);
1760}
1761
Chris Wilson1630fe72011-07-08 12:22:42 +01001762static void intel_fbc_work_fn(struct work_struct *__work)
1763{
1764 struct intel_fbc_work *work =
1765 container_of(to_delayed_work(__work),
1766 struct intel_fbc_work, work);
1767 struct drm_device *dev = work->crtc->dev;
1768 struct drm_i915_private *dev_priv = dev->dev_private;
1769
1770 mutex_lock(&dev->struct_mutex);
1771 if (work == dev_priv->fbc_work) {
1772 /* Double check that we haven't switched fb without cancelling
1773 * the prior work.
1774 */
Chris Wilson016b9b62011-07-08 12:22:43 +01001775 if (work->crtc->fb == work->fb) {
Chris Wilson1630fe72011-07-08 12:22:42 +01001776 dev_priv->display.enable_fbc(work->crtc,
1777 work->interval);
1778
Chris Wilson016b9b62011-07-08 12:22:43 +01001779 dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
1780 dev_priv->cfb_fb = work->crtc->fb->base.id;
1781 dev_priv->cfb_y = work->crtc->y;
1782 }
1783
Chris Wilson1630fe72011-07-08 12:22:42 +01001784 dev_priv->fbc_work = NULL;
1785 }
1786 mutex_unlock(&dev->struct_mutex);
1787
1788 kfree(work);
1789}
1790
1791static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
1792{
1793 if (dev_priv->fbc_work == NULL)
1794 return;
1795
1796 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
1797
1798 /* Synchronisation is provided by struct_mutex and checking of
1799 * dev_priv->fbc_work, so we can perform the cancellation
1800 * entirely asynchronously.
1801 */
1802 if (cancel_delayed_work(&dev_priv->fbc_work->work))
1803 /* tasklet was killed before being run, clean up */
1804 kfree(dev_priv->fbc_work);
1805
1806 /* Mark the work as no longer wanted so that if it does
1807 * wake-up (because the work was already running and waiting
1808 * for our mutex), it will discover that is no longer
1809 * necessary to run.
1810 */
1811 dev_priv->fbc_work = NULL;
1812}
1813
Chris Wilson43a95392011-07-08 12:22:36 +01001814static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Adam Jacksonee5382a2010-04-23 11:17:39 -04001815{
Chris Wilson1630fe72011-07-08 12:22:42 +01001816 struct intel_fbc_work *work;
1817 struct drm_device *dev = crtc->dev;
1818 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001819
1820 if (!dev_priv->display.enable_fbc)
1821 return;
1822
Chris Wilson1630fe72011-07-08 12:22:42 +01001823 intel_cancel_fbc_work(dev_priv);
1824
1825 work = kzalloc(sizeof *work, GFP_KERNEL);
1826 if (work == NULL) {
1827 dev_priv->display.enable_fbc(crtc, interval);
1828 return;
1829 }
1830
1831 work->crtc = crtc;
1832 work->fb = crtc->fb;
1833 work->interval = interval;
1834 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
1835
1836 dev_priv->fbc_work = work;
1837
1838 DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
1839
1840 /* Delay the actual enabling to let pageflipping cease and the
Chris Wilson016b9b62011-07-08 12:22:43 +01001841 * display to settle before starting the compression. Note that
1842 * this delay also serves a second purpose: it allows for a
1843 * vblank to pass after disabling the FBC before we attempt
1844 * to modify the control registers.
Chris Wilson1630fe72011-07-08 12:22:42 +01001845 *
1846 * A more complicated solution would involve tracking vblanks
1847 * following the termination of the page-flipping sequence
1848 * and indeed performing the enable as a co-routine and not
1849 * waiting synchronously upon the vblank.
1850 */
1851 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
Adam Jacksonee5382a2010-04-23 11:17:39 -04001852}
1853
1854void intel_disable_fbc(struct drm_device *dev)
1855{
1856 struct drm_i915_private *dev_priv = dev->dev_private;
1857
Chris Wilson1630fe72011-07-08 12:22:42 +01001858 intel_cancel_fbc_work(dev_priv);
1859
Adam Jacksonee5382a2010-04-23 11:17:39 -04001860 if (!dev_priv->display.disable_fbc)
1861 return;
1862
1863 dev_priv->display.disable_fbc(dev);
Chris Wilson016b9b62011-07-08 12:22:43 +01001864 dev_priv->cfb_plane = -1;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001865}
1866
Jesse Barnes80824002009-09-10 15:28:06 -07001867/**
1868 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001869 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001870 *
1871 * Set up the framebuffer compression hardware at mode set time. We
1872 * enable it if possible:
1873 * - plane A only (on pre-965)
1874 * - no pixel mulitply/line duplication
1875 * - no alpha buffer discard
1876 * - no dual wide
1877 * - framebuffer <= 2048 in width, 1536 in height
1878 *
1879 * We can't assume that any compression will take place (worst case),
1880 * so the compressed buffer has to be the same size as the uncompressed
1881 * one. It also must reside (along with the line length buffer) in
1882 * stolen memory.
1883 *
1884 * We need to enable/disable FBC on a global basis.
1885 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001886static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001887{
Jesse Barnes80824002009-09-10 15:28:06 -07001888 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001889 struct drm_crtc *crtc = NULL, *tmp_crtc;
1890 struct intel_crtc *intel_crtc;
1891 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001892 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001893 struct drm_i915_gem_object *obj;
Keith Packardcd0de032011-09-19 21:34:19 -07001894 int enable_fbc;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001895
1896 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001897
1898 if (!i915_powersave)
1899 return;
1900
Adam Jacksonee5382a2010-04-23 11:17:39 -04001901 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001902 return;
1903
Jesse Barnes80824002009-09-10 15:28:06 -07001904 /*
1905 * If FBC is already on, we just have to verify that we can
1906 * keep it that way...
1907 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001908 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001909 * - changing FBC params (stride, fence, mode)
1910 * - new fb is too large to fit in compressed buffer
1911 * - going to an unsupported config (interlace, pixel multiply, etc.)
1912 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001913 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001914 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001915 if (crtc) {
1916 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1917 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1918 goto out_disable;
1919 }
1920 crtc = tmp_crtc;
1921 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001922 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001923
1924 if (!crtc || crtc->fb == NULL) {
1925 DRM_DEBUG_KMS("no output, disabling\n");
1926 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001927 goto out_disable;
1928 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001929
1930 intel_crtc = to_intel_crtc(crtc);
1931 fb = crtc->fb;
1932 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001933 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001934
Keith Packardcd0de032011-09-19 21:34:19 -07001935 enable_fbc = i915_enable_fbc;
1936 if (enable_fbc < 0) {
1937 DRM_DEBUG_KMS("fbc set to per-chip default\n");
1938 enable_fbc = 1;
Chris Wilsond56d8b22011-11-08 23:17:34 +00001939 if (INTEL_INFO(dev)->gen <= 6)
Keith Packardcd0de032011-09-19 21:34:19 -07001940 enable_fbc = 0;
1941 }
1942 if (!enable_fbc) {
1943 DRM_DEBUG_KMS("fbc disabled per module param\n");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001944 dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
1945 goto out_disable;
1946 }
Chris Wilson05394f32010-11-08 19:18:58 +00001947 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001948 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001949 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001950 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001951 goto out_disable;
1952 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001953 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1954 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001955 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001956 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001957 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001958 goto out_disable;
1959 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001960 if ((crtc->mode.hdisplay > 2048) ||
1961 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001962 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001963 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001964 goto out_disable;
1965 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001966 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001967 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001968 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001969 goto out_disable;
1970 }
Chris Wilsonde568512011-07-08 12:22:39 +01001971
1972 /* The use of a CPU fence is mandatory in order to detect writes
1973 * by the CPU to the scanout and trigger updates to the FBC.
1974 */
1975 if (obj->tiling_mode != I915_TILING_X ||
1976 obj->fence_reg == I915_FENCE_REG_NONE) {
1977 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001978 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001979 goto out_disable;
1980 }
1981
Jason Wesselc924b932010-08-05 09:22:32 -05001982 /* If the kernel debugger is active, always disable compression */
1983 if (in_dbg_master())
1984 goto out_disable;
1985
Chris Wilson016b9b62011-07-08 12:22:43 +01001986 /* If the scanout has not changed, don't modify the FBC settings.
1987 * Note that we make the fundamental assumption that the fb->obj
1988 * cannot be unpinned (and have its GTT offset and fence revoked)
1989 * without first being decoupled from the scanout and FBC disabled.
1990 */
1991 if (dev_priv->cfb_plane == intel_crtc->plane &&
1992 dev_priv->cfb_fb == fb->base.id &&
1993 dev_priv->cfb_y == crtc->y)
1994 return;
1995
1996 if (intel_fbc_enabled(dev)) {
1997 /* We update FBC along two paths, after changing fb/crtc
1998 * configuration (modeswitching) and after page-flipping
1999 * finishes. For the latter, we know that not only did
2000 * we disable the FBC at the start of the page-flip
2001 * sequence, but also more than one vblank has passed.
2002 *
2003 * For the former case of modeswitching, it is possible
2004 * to switch between two FBC valid configurations
2005 * instantaneously so we do need to disable the FBC
2006 * before we can modify its control registers. We also
2007 * have to wait for the next vblank for that to take
2008 * effect. However, since we delay enabling FBC we can
2009 * assume that a vblank has passed since disabling and
2010 * that we can safely alter the registers in the deferred
2011 * callback.
2012 *
2013 * In the scenario that we go from a valid to invalid
2014 * and then back to valid FBC configuration we have
2015 * no strict enforcement that a vblank occurred since
2016 * disabling the FBC. However, along all current pipe
2017 * disabling paths we do need to wait for a vblank at
2018 * some point. And we wait before enabling FBC anyway.
2019 */
2020 DRM_DEBUG_KMS("disabling active FBC for update\n");
2021 intel_disable_fbc(dev);
2022 }
2023
Chris Wilsonbed4a672010-09-11 10:47:47 +01002024 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07002025 return;
2026
2027out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07002028 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01002029 if (intel_fbc_enabled(dev)) {
2030 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04002031 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01002032 }
Jesse Barnes80824002009-09-10 15:28:06 -07002033}
2034
Chris Wilson127bd2a2010-07-23 23:32:05 +01002035int
Chris Wilson48b956c2010-09-14 12:50:34 +01002036intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002037 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002038 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002039{
Chris Wilsonce453d82011-02-21 14:43:56 +00002040 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002041 u32 alignment;
2042 int ret;
2043
Chris Wilson05394f32010-11-08 19:18:58 +00002044 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002045 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002046 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2047 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002048 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002049 alignment = 4 * 1024;
2050 else
2051 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002052 break;
2053 case I915_TILING_X:
2054 /* pin() will align the object as required by fence */
2055 alignment = 0;
2056 break;
2057 case I915_TILING_Y:
2058 /* FIXME: Is this true? */
2059 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
2060 return -EINVAL;
2061 default:
2062 BUG();
2063 }
2064
Chris Wilsonce453d82011-02-21 14:43:56 +00002065 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002066 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002067 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002068 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002069
2070 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2071 * fence, whereas 965+ only requires a fence if using
2072 * framebuffer compression. For simplicity, we always install
2073 * a fence as the cost is not that onerous.
2074 */
Chris Wilson05394f32010-11-08 19:18:58 +00002075 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002076 ret = i915_gem_object_get_fence(obj, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002077 if (ret)
2078 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002079
2080 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002081 }
2082
Chris Wilsonce453d82011-02-21 14:43:56 +00002083 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002084 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002085
2086err_unpin:
2087 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002088err_interruptible:
2089 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002090 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002091}
2092
Chris Wilson1690e1e2011-12-14 13:57:08 +01002093void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2094{
2095 i915_gem_object_unpin_fence(obj);
2096 i915_gem_object_unpin(obj);
2097}
2098
Jesse Barnes17638cd2011-06-24 12:19:23 -07002099static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2100 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002101{
2102 struct drm_device *dev = crtc->dev;
2103 struct drm_i915_private *dev_priv = dev->dev_private;
2104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2105 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002106 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002107 int plane = intel_crtc->plane;
2108 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002109 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002110 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002111
2112 switch (plane) {
2113 case 0:
2114 case 1:
2115 break;
2116 default:
2117 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2118 return -EINVAL;
2119 }
2120
2121 intel_fb = to_intel_framebuffer(fb);
2122 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002123
Chris Wilson5eddb702010-09-11 13:48:45 +01002124 reg = DSPCNTR(plane);
2125 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002126 /* Mask out pixel format bits in case we change it */
2127 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2128 switch (fb->bits_per_pixel) {
2129 case 8:
2130 dspcntr |= DISPPLANE_8BPP;
2131 break;
2132 case 16:
2133 if (fb->depth == 15)
2134 dspcntr |= DISPPLANE_15_16BPP;
2135 else
2136 dspcntr |= DISPPLANE_16BPP;
2137 break;
2138 case 24:
2139 case 32:
2140 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2141 break;
2142 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002143 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002144 return -EINVAL;
2145 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002146 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002147 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002148 dspcntr |= DISPPLANE_TILED;
2149 else
2150 dspcntr &= ~DISPPLANE_TILED;
2151 }
2152
Chris Wilson5eddb702010-09-11 13:48:45 +01002153 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002154
Chris Wilson05394f32010-11-08 19:18:58 +00002155 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002156 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002157
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002158 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002159 Start, Offset, x, y, fb->pitches[0]);
2160 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002161 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002162 I915_WRITE(DSPSURF(plane), Start);
2163 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2164 I915_WRITE(DSPADDR(plane), Offset);
2165 } else
2166 I915_WRITE(DSPADDR(plane), Start + Offset);
2167 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002168
Jesse Barnes17638cd2011-06-24 12:19:23 -07002169 return 0;
2170}
2171
2172static int ironlake_update_plane(struct drm_crtc *crtc,
2173 struct drm_framebuffer *fb, int x, int y)
2174{
2175 struct drm_device *dev = crtc->dev;
2176 struct drm_i915_private *dev_priv = dev->dev_private;
2177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2178 struct intel_framebuffer *intel_fb;
2179 struct drm_i915_gem_object *obj;
2180 int plane = intel_crtc->plane;
2181 unsigned long Start, Offset;
2182 u32 dspcntr;
2183 u32 reg;
2184
2185 switch (plane) {
2186 case 0:
2187 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002188 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002189 break;
2190 default:
2191 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2192 return -EINVAL;
2193 }
2194
2195 intel_fb = to_intel_framebuffer(fb);
2196 obj = intel_fb->obj;
2197
2198 reg = DSPCNTR(plane);
2199 dspcntr = I915_READ(reg);
2200 /* Mask out pixel format bits in case we change it */
2201 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2202 switch (fb->bits_per_pixel) {
2203 case 8:
2204 dspcntr |= DISPPLANE_8BPP;
2205 break;
2206 case 16:
2207 if (fb->depth != 16)
2208 return -EINVAL;
2209
2210 dspcntr |= DISPPLANE_16BPP;
2211 break;
2212 case 24:
2213 case 32:
2214 if (fb->depth == 24)
2215 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2216 else if (fb->depth == 30)
2217 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2218 else
2219 return -EINVAL;
2220 break;
2221 default:
2222 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2223 return -EINVAL;
2224 }
2225
2226 if (obj->tiling_mode != I915_TILING_NONE)
2227 dspcntr |= DISPPLANE_TILED;
2228 else
2229 dspcntr &= ~DISPPLANE_TILED;
2230
2231 /* must disable */
2232 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2233
2234 I915_WRITE(reg, dspcntr);
2235
2236 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002237 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002238
2239 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002240 Start, Offset, x, y, fb->pitches[0]);
2241 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002242 I915_WRITE(DSPSURF(plane), Start);
2243 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2244 I915_WRITE(DSPADDR(plane), Offset);
2245 POSTING_READ(reg);
2246
2247 return 0;
2248}
2249
2250/* Assume fb object is pinned & idle & fenced and just update base pointers */
2251static int
2252intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2253 int x, int y, enum mode_set_atomic state)
2254{
2255 struct drm_device *dev = crtc->dev;
2256 struct drm_i915_private *dev_priv = dev->dev_private;
2257 int ret;
2258
2259 ret = dev_priv->display.update_plane(crtc, fb, x, y);
2260 if (ret)
2261 return ret;
2262
Chris Wilsonbed4a672010-09-11 10:47:47 +01002263 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002264 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002265
2266 return 0;
2267}
2268
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002269static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002270intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2271 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002272{
2273 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002274 struct drm_i915_master_private *master_priv;
2275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002276 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002277
2278 /* no fb bound */
2279 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002280 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002281 return 0;
2282 }
2283
Chris Wilson265db952010-09-20 15:41:01 +01002284 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002285 case 0:
2286 case 1:
2287 break;
Jesse Barnes27f82272011-09-02 12:54:37 -07002288 case 2:
2289 if (IS_IVYBRIDGE(dev))
2290 break;
2291 /* fall through otherwise */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002292 default:
Jesse Barnesa5071c22011-07-19 15:38:56 -07002293 DRM_ERROR("no plane for crtc\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002294 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002295 }
2296
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002297 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002298 ret = intel_pin_and_fence_fb_obj(dev,
2299 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002300 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002301 if (ret != 0) {
2302 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002303 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002304 return ret;
2305 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002306
Chris Wilson265db952010-09-20 15:41:01 +01002307 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002308 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002309 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002310
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002311 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00002312 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00002313 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002314
2315 /* Big Hammer, we also need to ensure that any pending
2316 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2317 * current scanout is retired before unpinning the old
2318 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00002319 *
2320 * This should only fail upon a hung GPU, in which case we
2321 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00002322 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002323 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00002324 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01002325 }
2326
Jason Wessel21c74a82010-10-13 14:09:44 -05002327 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2328 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002329 if (ret) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002330 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002331 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002332 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002333 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002334 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002335
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002336 if (old_fb) {
2337 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002338 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002339 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002340
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002341 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002342
2343 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002344 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002345
2346 master_priv = dev->primary->master->driver_priv;
2347 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002348 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002349
Chris Wilson265db952010-09-20 15:41:01 +01002350 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002351 master_priv->sarea_priv->pipeB_x = x;
2352 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002353 } else {
2354 master_priv->sarea_priv->pipeA_x = x;
2355 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002356 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002357
2358 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002359}
2360
Chris Wilson5eddb702010-09-11 13:48:45 +01002361static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002362{
2363 struct drm_device *dev = crtc->dev;
2364 struct drm_i915_private *dev_priv = dev->dev_private;
2365 u32 dpa_ctl;
2366
Zhao Yakui28c97732009-10-09 11:39:41 +08002367 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002368 dpa_ctl = I915_READ(DP_A);
2369 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2370
2371 if (clock < 200000) {
2372 u32 temp;
2373 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2374 /* workaround for 160Mhz:
2375 1) program 0x4600c bits 15:0 = 0x8124
2376 2) program 0x46010 bit 0 = 1
2377 3) program 0x46034 bit 24 = 1
2378 4) program 0x64000 bit 14 = 1
2379 */
2380 temp = I915_READ(0x4600c);
2381 temp &= 0xffff0000;
2382 I915_WRITE(0x4600c, temp | 0x8124);
2383
2384 temp = I915_READ(0x46010);
2385 I915_WRITE(0x46010, temp | 1);
2386
2387 temp = I915_READ(0x46034);
2388 I915_WRITE(0x46034, temp | (1 << 24));
2389 } else {
2390 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2391 }
2392 I915_WRITE(DP_A, dpa_ctl);
2393
Chris Wilson5eddb702010-09-11 13:48:45 +01002394 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002395 udelay(500);
2396}
2397
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002398static void intel_fdi_normal_train(struct drm_crtc *crtc)
2399{
2400 struct drm_device *dev = crtc->dev;
2401 struct drm_i915_private *dev_priv = dev->dev_private;
2402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2403 int pipe = intel_crtc->pipe;
2404 u32 reg, temp;
2405
2406 /* enable normal train */
2407 reg = FDI_TX_CTL(pipe);
2408 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002409 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002410 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2411 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002412 } else {
2413 temp &= ~FDI_LINK_TRAIN_NONE;
2414 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002415 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002416 I915_WRITE(reg, temp);
2417
2418 reg = FDI_RX_CTL(pipe);
2419 temp = I915_READ(reg);
2420 if (HAS_PCH_CPT(dev)) {
2421 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2422 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2423 } else {
2424 temp &= ~FDI_LINK_TRAIN_NONE;
2425 temp |= FDI_LINK_TRAIN_NONE;
2426 }
2427 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2428
2429 /* wait one idle pattern time */
2430 POSTING_READ(reg);
2431 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002432
2433 /* IVB wants error correction enabled */
2434 if (IS_IVYBRIDGE(dev))
2435 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2436 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002437}
2438
Jesse Barnes291427f2011-07-29 12:42:37 -07002439static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2440{
2441 struct drm_i915_private *dev_priv = dev->dev_private;
2442 u32 flags = I915_READ(SOUTH_CHICKEN1);
2443
2444 flags |= FDI_PHASE_SYNC_OVR(pipe);
2445 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2446 flags |= FDI_PHASE_SYNC_EN(pipe);
2447 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2448 POSTING_READ(SOUTH_CHICKEN1);
2449}
2450
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002451/* The FDI link training functions for ILK/Ibexpeak. */
2452static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2453{
2454 struct drm_device *dev = crtc->dev;
2455 struct drm_i915_private *dev_priv = dev->dev_private;
2456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2457 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002458 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002459 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002460
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002461 /* FDI needs bits from pipe & plane first */
2462 assert_pipe_enabled(dev_priv, pipe);
2463 assert_plane_enabled(dev_priv, plane);
2464
Adam Jacksone1a44742010-06-25 15:32:14 -04002465 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2466 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002467 reg = FDI_RX_IMR(pipe);
2468 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002469 temp &= ~FDI_RX_SYMBOL_LOCK;
2470 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 I915_WRITE(reg, temp);
2472 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002473 udelay(150);
2474
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002475 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002476 reg = FDI_TX_CTL(pipe);
2477 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002478 temp &= ~(7 << 19);
2479 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002480 temp &= ~FDI_LINK_TRAIN_NONE;
2481 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483
Chris Wilson5eddb702010-09-11 13:48:45 +01002484 reg = FDI_RX_CTL(pipe);
2485 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002486 temp &= ~FDI_LINK_TRAIN_NONE;
2487 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002488 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2489
2490 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491 udelay(150);
2492
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002493 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002494 if (HAS_PCH_IBX(dev)) {
2495 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2496 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2497 FDI_RX_PHASE_SYNC_POINTER_EN);
2498 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002499
Chris Wilson5eddb702010-09-11 13:48:45 +01002500 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002501 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002502 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002503 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2504
2505 if ((temp & FDI_RX_BIT_LOCK)) {
2506 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508 break;
2509 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002510 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002511 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002512 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513
2514 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002515 reg = FDI_TX_CTL(pipe);
2516 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002517 temp &= ~FDI_LINK_TRAIN_NONE;
2518 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002519 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002520
Chris Wilson5eddb702010-09-11 13:48:45 +01002521 reg = FDI_RX_CTL(pipe);
2522 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523 temp &= ~FDI_LINK_TRAIN_NONE;
2524 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 I915_WRITE(reg, temp);
2526
2527 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002528 udelay(150);
2529
Chris Wilson5eddb702010-09-11 13:48:45 +01002530 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002531 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002532 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002533 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2534
2535 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002536 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002537 DRM_DEBUG_KMS("FDI train 2 done.\n");
2538 break;
2539 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002540 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002541 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002542 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543
2544 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002545
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546}
2547
Akshay Joshi0206e352011-08-16 15:34:10 -04002548static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002549 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2550 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2551 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2552 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2553};
2554
2555/* The FDI link training functions for SNB/Cougarpoint. */
2556static void gen6_fdi_link_train(struct drm_crtc *crtc)
2557{
2558 struct drm_device *dev = crtc->dev;
2559 struct drm_i915_private *dev_priv = dev->dev_private;
2560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2561 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002562 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002563
Adam Jacksone1a44742010-06-25 15:32:14 -04002564 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2565 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002566 reg = FDI_RX_IMR(pipe);
2567 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002568 temp &= ~FDI_RX_SYMBOL_LOCK;
2569 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002570 I915_WRITE(reg, temp);
2571
2572 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002573 udelay(150);
2574
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002575 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002576 reg = FDI_TX_CTL(pipe);
2577 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002578 temp &= ~(7 << 19);
2579 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580 temp &= ~FDI_LINK_TRAIN_NONE;
2581 temp |= FDI_LINK_TRAIN_PATTERN_1;
2582 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2583 /* SNB-B */
2584 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002585 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002586
Chris Wilson5eddb702010-09-11 13:48:45 +01002587 reg = FDI_RX_CTL(pipe);
2588 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002589 if (HAS_PCH_CPT(dev)) {
2590 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2591 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2592 } else {
2593 temp &= ~FDI_LINK_TRAIN_NONE;
2594 temp |= FDI_LINK_TRAIN_PATTERN_1;
2595 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002596 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2597
2598 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002599 udelay(150);
2600
Jesse Barnes291427f2011-07-29 12:42:37 -07002601 if (HAS_PCH_CPT(dev))
2602 cpt_phase_pointer_enable(dev, pipe);
2603
Akshay Joshi0206e352011-08-16 15:34:10 -04002604 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002605 reg = FDI_TX_CTL(pipe);
2606 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002607 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2608 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002609 I915_WRITE(reg, temp);
2610
2611 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002612 udelay(500);
2613
Sean Paulfa37d392012-03-02 12:53:39 -05002614 for (retry = 0; retry < 5; retry++) {
2615 reg = FDI_RX_IIR(pipe);
2616 temp = I915_READ(reg);
2617 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2618 if (temp & FDI_RX_BIT_LOCK) {
2619 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2620 DRM_DEBUG_KMS("FDI train 1 done.\n");
2621 break;
2622 }
2623 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002624 }
Sean Paulfa37d392012-03-02 12:53:39 -05002625 if (retry < 5)
2626 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 }
2628 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002629 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630
2631 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 reg = FDI_TX_CTL(pipe);
2633 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002634 temp &= ~FDI_LINK_TRAIN_NONE;
2635 temp |= FDI_LINK_TRAIN_PATTERN_2;
2636 if (IS_GEN6(dev)) {
2637 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2638 /* SNB-B */
2639 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2640 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002641 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002642
Chris Wilson5eddb702010-09-11 13:48:45 +01002643 reg = FDI_RX_CTL(pipe);
2644 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002645 if (HAS_PCH_CPT(dev)) {
2646 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2647 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2648 } else {
2649 temp &= ~FDI_LINK_TRAIN_NONE;
2650 temp |= FDI_LINK_TRAIN_PATTERN_2;
2651 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002652 I915_WRITE(reg, temp);
2653
2654 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002655 udelay(150);
2656
Akshay Joshi0206e352011-08-16 15:34:10 -04002657 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002658 reg = FDI_TX_CTL(pipe);
2659 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002660 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2661 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002662 I915_WRITE(reg, temp);
2663
2664 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665 udelay(500);
2666
Sean Paulfa37d392012-03-02 12:53:39 -05002667 for (retry = 0; retry < 5; retry++) {
2668 reg = FDI_RX_IIR(pipe);
2669 temp = I915_READ(reg);
2670 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2671 if (temp & FDI_RX_SYMBOL_LOCK) {
2672 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2673 DRM_DEBUG_KMS("FDI train 2 done.\n");
2674 break;
2675 }
2676 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002677 }
Sean Paulfa37d392012-03-02 12:53:39 -05002678 if (retry < 5)
2679 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680 }
2681 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002682 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002683
2684 DRM_DEBUG_KMS("FDI train done.\n");
2685}
2686
Jesse Barnes357555c2011-04-28 15:09:55 -07002687/* Manual link training for Ivy Bridge A0 parts */
2688static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2689{
2690 struct drm_device *dev = crtc->dev;
2691 struct drm_i915_private *dev_priv = dev->dev_private;
2692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2693 int pipe = intel_crtc->pipe;
2694 u32 reg, temp, i;
2695
2696 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2697 for train result */
2698 reg = FDI_RX_IMR(pipe);
2699 temp = I915_READ(reg);
2700 temp &= ~FDI_RX_SYMBOL_LOCK;
2701 temp &= ~FDI_RX_BIT_LOCK;
2702 I915_WRITE(reg, temp);
2703
2704 POSTING_READ(reg);
2705 udelay(150);
2706
2707 /* enable CPU FDI TX and PCH FDI RX */
2708 reg = FDI_TX_CTL(pipe);
2709 temp = I915_READ(reg);
2710 temp &= ~(7 << 19);
2711 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2712 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2713 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2714 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2715 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002716 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002717 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2718
2719 reg = FDI_RX_CTL(pipe);
2720 temp = I915_READ(reg);
2721 temp &= ~FDI_LINK_TRAIN_AUTO;
2722 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2723 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002724 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002725 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2726
2727 POSTING_READ(reg);
2728 udelay(150);
2729
Jesse Barnes291427f2011-07-29 12:42:37 -07002730 if (HAS_PCH_CPT(dev))
2731 cpt_phase_pointer_enable(dev, pipe);
2732
Akshay Joshi0206e352011-08-16 15:34:10 -04002733 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002734 reg = FDI_TX_CTL(pipe);
2735 temp = I915_READ(reg);
2736 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2737 temp |= snb_b_fdi_train_param[i];
2738 I915_WRITE(reg, temp);
2739
2740 POSTING_READ(reg);
2741 udelay(500);
2742
2743 reg = FDI_RX_IIR(pipe);
2744 temp = I915_READ(reg);
2745 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2746
2747 if (temp & FDI_RX_BIT_LOCK ||
2748 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2749 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2750 DRM_DEBUG_KMS("FDI train 1 done.\n");
2751 break;
2752 }
2753 }
2754 if (i == 4)
2755 DRM_ERROR("FDI train 1 fail!\n");
2756
2757 /* Train 2 */
2758 reg = FDI_TX_CTL(pipe);
2759 temp = I915_READ(reg);
2760 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2761 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2762 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2763 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2764 I915_WRITE(reg, temp);
2765
2766 reg = FDI_RX_CTL(pipe);
2767 temp = I915_READ(reg);
2768 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2769 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2770 I915_WRITE(reg, temp);
2771
2772 POSTING_READ(reg);
2773 udelay(150);
2774
Akshay Joshi0206e352011-08-16 15:34:10 -04002775 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002776 reg = FDI_TX_CTL(pipe);
2777 temp = I915_READ(reg);
2778 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2779 temp |= snb_b_fdi_train_param[i];
2780 I915_WRITE(reg, temp);
2781
2782 POSTING_READ(reg);
2783 udelay(500);
2784
2785 reg = FDI_RX_IIR(pipe);
2786 temp = I915_READ(reg);
2787 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2788
2789 if (temp & FDI_RX_SYMBOL_LOCK) {
2790 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2791 DRM_DEBUG_KMS("FDI train 2 done.\n");
2792 break;
2793 }
2794 }
2795 if (i == 4)
2796 DRM_ERROR("FDI train 2 fail!\n");
2797
2798 DRM_DEBUG_KMS("FDI train done.\n");
2799}
2800
2801static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002802{
2803 struct drm_device *dev = crtc->dev;
2804 struct drm_i915_private *dev_priv = dev->dev_private;
2805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2806 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002807 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002808
Jesse Barnesc64e3112010-09-10 11:27:03 -07002809 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002810 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2811 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002812
Jesse Barnes0e23b992010-09-10 11:10:00 -07002813 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002814 reg = FDI_RX_CTL(pipe);
2815 temp = I915_READ(reg);
2816 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002817 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002818 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2819 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2820
2821 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002822 udelay(200);
2823
2824 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002825 temp = I915_READ(reg);
2826 I915_WRITE(reg, temp | FDI_PCDCLK);
2827
2828 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002829 udelay(200);
2830
2831 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002832 reg = FDI_TX_CTL(pipe);
2833 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002834 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002835 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2836
2837 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002838 udelay(100);
2839 }
2840}
2841
Jesse Barnes291427f2011-07-29 12:42:37 -07002842static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2843{
2844 struct drm_i915_private *dev_priv = dev->dev_private;
2845 u32 flags = I915_READ(SOUTH_CHICKEN1);
2846
2847 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2848 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2849 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2850 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2851 POSTING_READ(SOUTH_CHICKEN1);
2852}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002853static void ironlake_fdi_disable(struct drm_crtc *crtc)
2854{
2855 struct drm_device *dev = crtc->dev;
2856 struct drm_i915_private *dev_priv = dev->dev_private;
2857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2858 int pipe = intel_crtc->pipe;
2859 u32 reg, temp;
2860
2861 /* disable CPU FDI tx and PCH FDI rx */
2862 reg = FDI_TX_CTL(pipe);
2863 temp = I915_READ(reg);
2864 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2865 POSTING_READ(reg);
2866
2867 reg = FDI_RX_CTL(pipe);
2868 temp = I915_READ(reg);
2869 temp &= ~(0x7 << 16);
2870 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2871 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2872
2873 POSTING_READ(reg);
2874 udelay(100);
2875
2876 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002877 if (HAS_PCH_IBX(dev)) {
2878 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002879 I915_WRITE(FDI_RX_CHICKEN(pipe),
2880 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002881 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002882 } else if (HAS_PCH_CPT(dev)) {
2883 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002884 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002885
2886 /* still set train pattern 1 */
2887 reg = FDI_TX_CTL(pipe);
2888 temp = I915_READ(reg);
2889 temp &= ~FDI_LINK_TRAIN_NONE;
2890 temp |= FDI_LINK_TRAIN_PATTERN_1;
2891 I915_WRITE(reg, temp);
2892
2893 reg = FDI_RX_CTL(pipe);
2894 temp = I915_READ(reg);
2895 if (HAS_PCH_CPT(dev)) {
2896 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2897 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2898 } else {
2899 temp &= ~FDI_LINK_TRAIN_NONE;
2900 temp |= FDI_LINK_TRAIN_PATTERN_1;
2901 }
2902 /* BPC in FDI rx is consistent with that in PIPECONF */
2903 temp &= ~(0x07 << 16);
2904 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2905 I915_WRITE(reg, temp);
2906
2907 POSTING_READ(reg);
2908 udelay(100);
2909}
2910
Chris Wilson6b383a72010-09-13 13:54:26 +01002911/*
2912 * When we disable a pipe, we need to clear any pending scanline wait events
2913 * to avoid hanging the ring, which we assume we are waiting on.
2914 */
2915static void intel_clear_scanline_wait(struct drm_device *dev)
2916{
2917 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002918 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002919 u32 tmp;
2920
2921 if (IS_GEN2(dev))
2922 /* Can't break the hang on i8xx */
2923 return;
2924
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002925 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002926 tmp = I915_READ_CTL(ring);
2927 if (tmp & RING_WAIT)
2928 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002929}
2930
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002931static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2932{
Chris Wilson05394f32010-11-08 19:18:58 +00002933 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002934 struct drm_i915_private *dev_priv;
2935
2936 if (crtc->fb == NULL)
2937 return;
2938
Chris Wilson05394f32010-11-08 19:18:58 +00002939 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002940 dev_priv = crtc->dev->dev_private;
2941 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002942 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002943}
2944
Jesse Barnes040484a2011-01-03 12:14:26 -08002945static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2946{
2947 struct drm_device *dev = crtc->dev;
2948 struct drm_mode_config *mode_config = &dev->mode_config;
2949 struct intel_encoder *encoder;
2950
2951 /*
2952 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2953 * must be driven by its own crtc; no sharing is possible.
2954 */
2955 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2956 if (encoder->base.crtc != crtc)
2957 continue;
2958
2959 switch (encoder->type) {
2960 case INTEL_OUTPUT_EDP:
2961 if (!intel_encoder_is_pch_edp(&encoder->base))
2962 return false;
2963 continue;
2964 }
2965 }
2966
2967 return true;
2968}
2969
Jesse Barnesf67a5592011-01-05 10:31:48 -08002970/*
2971 * Enable PCH resources required for PCH ports:
2972 * - PCH PLLs
2973 * - FDI training & RX/TX
2974 * - update transcoder timings
2975 * - DP transcoding bits
2976 * - transcoder
2977 */
2978static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002979{
2980 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002981 struct drm_i915_private *dev_priv = dev->dev_private;
2982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2983 int pipe = intel_crtc->pipe;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002984 u32 reg, temp, transc_sel;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002985
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002986 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002987 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002988
Jesse Barnes92f25842011-01-04 15:09:34 -08002989 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002990
2991 if (HAS_PCH_CPT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07002992 transc_sel = intel_crtc->use_pll_a ? TRANSC_DPLLA_SEL :
2993 TRANSC_DPLLB_SEL;
2994
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002995 /* Be sure PCH DPLL SEL is set */
2996 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002997 if (pipe == 0) {
2998 temp &= ~(TRANSA_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002999 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07003000 } else if (pipe == 1) {
3001 temp &= ~(TRANSB_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003002 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07003003 } else if (pipe == 2) {
3004 temp &= ~(TRANSC_DPLLB_SEL);
Jesse Barnes4b645f12011-10-12 09:51:31 -07003005 temp |= (TRANSC_DPLL_ENABLE | transc_sel);
Jesse Barnesd64311a2011-10-12 15:01:33 -07003006 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003007 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003008 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003009
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003010 /* set transcoder timing, panel must allow it */
3011 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003012 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3013 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3014 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3015
3016 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3017 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3018 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003019 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003020
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003021 intel_fdi_normal_train(crtc);
3022
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003023 /* For PCH DP, enable TRANS_DP_CTL */
3024 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003025 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3026 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003027 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003028 reg = TRANS_DP_CTL(pipe);
3029 temp = I915_READ(reg);
3030 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003031 TRANS_DP_SYNC_MASK |
3032 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003033 temp |= (TRANS_DP_OUTPUT_ENABLE |
3034 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003035 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003036
3037 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003038 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003039 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003040 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003041
3042 switch (intel_trans_dp_port_sel(crtc)) {
3043 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003044 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003045 break;
3046 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003047 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003048 break;
3049 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003050 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003051 break;
3052 default:
3053 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003054 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003055 break;
3056 }
3057
Chris Wilson5eddb702010-09-11 13:48:45 +01003058 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003059 }
3060
Jesse Barnes040484a2011-01-03 12:14:26 -08003061 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003062}
3063
Jesse Barnesd4270e52011-10-11 10:43:02 -07003064void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3065{
3066 struct drm_i915_private *dev_priv = dev->dev_private;
3067 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3068 u32 temp;
3069
3070 temp = I915_READ(dslreg);
3071 udelay(500);
3072 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3073 /* Without this, mode sets may fail silently on FDI */
3074 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3075 udelay(250);
3076 I915_WRITE(tc2reg, 0);
3077 if (wait_for(I915_READ(dslreg) != temp, 5))
3078 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3079 }
3080}
3081
Jesse Barnesf67a5592011-01-05 10:31:48 -08003082static void ironlake_crtc_enable(struct drm_crtc *crtc)
3083{
3084 struct drm_device *dev = crtc->dev;
3085 struct drm_i915_private *dev_priv = dev->dev_private;
3086 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3087 int pipe = intel_crtc->pipe;
3088 int plane = intel_crtc->plane;
3089 u32 temp;
3090 bool is_pch_port;
3091
3092 if (intel_crtc->active)
3093 return;
3094
3095 intel_crtc->active = true;
3096 intel_update_watermarks(dev);
3097
3098 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3099 temp = I915_READ(PCH_LVDS);
3100 if ((temp & LVDS_PORT_EN) == 0)
3101 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3102 }
3103
3104 is_pch_port = intel_crtc_driving_pch(crtc);
3105
3106 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07003107 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003108 else
3109 ironlake_fdi_disable(crtc);
3110
3111 /* Enable panel fitting for LVDS */
3112 if (dev_priv->pch_pf_size &&
3113 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3114 /* Force use of hard-coded filter coefficients
3115 * as some pre-programmed values are broken,
3116 * e.g. x201.
3117 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003118 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3119 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3120 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003121 }
3122
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003123 /*
3124 * On ILK+ LUT must be loaded before the pipe is running but with
3125 * clocks enabled
3126 */
3127 intel_crtc_load_lut(crtc);
3128
Jesse Barnesf67a5592011-01-05 10:31:48 -08003129 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3130 intel_enable_plane(dev_priv, plane, pipe);
3131
3132 if (is_pch_port)
3133 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003134
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003135 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003136 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003137 mutex_unlock(&dev->struct_mutex);
3138
Chris Wilson6b383a72010-09-13 13:54:26 +01003139 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003140}
3141
3142static void ironlake_crtc_disable(struct drm_crtc *crtc)
3143{
3144 struct drm_device *dev = crtc->dev;
3145 struct drm_i915_private *dev_priv = dev->dev_private;
3146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3147 int pipe = intel_crtc->pipe;
3148 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003149 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003150
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003151 if (!intel_crtc->active)
3152 return;
3153
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003154 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003155 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003156 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003157
Jesse Barnesb24e7172011-01-04 15:09:30 -08003158 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003159
Chris Wilson973d04f2011-07-08 12:22:37 +01003160 if (dev_priv->cfb_plane == plane)
3161 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003162
Jesse Barnesb24e7172011-01-04 15:09:30 -08003163 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003164
Jesse Barnes6be4a602010-09-10 10:26:01 -07003165 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003166 I915_WRITE(PF_CTL(pipe), 0);
3167 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003168
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003169 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003170
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003171 /* This is a horrible layering violation; we should be doing this in
3172 * the connector/encoder ->prepare instead, but we don't always have
3173 * enough information there about the config to know whether it will
3174 * actually be necessary or just cause undesired flicker.
3175 */
3176 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003177
Jesse Barnes040484a2011-01-03 12:14:26 -08003178 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003179
Jesse Barnes6be4a602010-09-10 10:26:01 -07003180 if (HAS_PCH_CPT(dev)) {
3181 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003182 reg = TRANS_DP_CTL(pipe);
3183 temp = I915_READ(reg);
3184 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003185 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003186 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003187
3188 /* disable DPLL_SEL */
3189 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003190 switch (pipe) {
3191 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003192 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003193 break;
3194 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003195 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003196 break;
3197 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003198 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003199 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003200 break;
3201 default:
3202 BUG(); /* wtf */
3203 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003204 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003205 }
3206
3207 /* disable PCH DPLL */
Jesse Barnes4b645f12011-10-12 09:51:31 -07003208 if (!intel_crtc->no_pll)
3209 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003210
3211 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003212 reg = FDI_RX_CTL(pipe);
3213 temp = I915_READ(reg);
3214 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003215
3216 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003217 reg = FDI_TX_CTL(pipe);
3218 temp = I915_READ(reg);
3219 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3220
3221 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003222 udelay(100);
3223
Chris Wilson5eddb702010-09-11 13:48:45 +01003224 reg = FDI_RX_CTL(pipe);
3225 temp = I915_READ(reg);
3226 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003227
3228 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01003229 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003230 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01003231
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003232 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003233 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003234
3235 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003236 intel_update_fbc(dev);
3237 intel_clear_scanline_wait(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003238 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003239}
3240
3241static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
3242{
3243 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3244 int pipe = intel_crtc->pipe;
3245 int plane = intel_crtc->plane;
3246
Zhenyu Wang2c072452009-06-05 15:38:42 +08003247 /* XXX: When our outputs are all unaware of DPMS modes other than off
3248 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3249 */
3250 switch (mode) {
3251 case DRM_MODE_DPMS_ON:
3252 case DRM_MODE_DPMS_STANDBY:
3253 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01003254 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003255 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01003256 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003257
Zhenyu Wang2c072452009-06-05 15:38:42 +08003258 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01003259 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003260 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003261 break;
3262 }
3263}
3264
Daniel Vetter02e792f2009-09-15 22:57:34 +02003265static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3266{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003267 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003268 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003269 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003270
Chris Wilson23f09ce2010-08-12 13:53:37 +01003271 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003272 dev_priv->mm.interruptible = false;
3273 (void) intel_overlay_switch_off(intel_crtc->overlay);
3274 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003275 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003276 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003277
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003278 /* Let userspace switch the overlay on again. In most cases userspace
3279 * has to recompute where to put it anyway.
3280 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003281}
3282
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003283static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003284{
3285 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003286 struct drm_i915_private *dev_priv = dev->dev_private;
3287 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3288 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003289 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003290
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003291 if (intel_crtc->active)
3292 return;
3293
3294 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003295 intel_update_watermarks(dev);
3296
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003297 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003298 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003299 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003300
3301 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003302 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003303
3304 /* Give the overlay scaler a chance to enable if it's on this pipe */
3305 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003306 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003307}
3308
3309static void i9xx_crtc_disable(struct drm_crtc *crtc)
3310{
3311 struct drm_device *dev = crtc->dev;
3312 struct drm_i915_private *dev_priv = dev->dev_private;
3313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3314 int pipe = intel_crtc->pipe;
3315 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003316
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003317 if (!intel_crtc->active)
3318 return;
3319
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003320 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003321 intel_crtc_wait_for_pending_flips(crtc);
3322 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003323 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003324 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003325
Chris Wilson973d04f2011-07-08 12:22:37 +01003326 if (dev_priv->cfb_plane == plane)
3327 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003328
Jesse Barnesb24e7172011-01-04 15:09:30 -08003329 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003330 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003331 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003332
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003333 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003334 intel_update_fbc(dev);
3335 intel_update_watermarks(dev);
3336 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003337}
3338
3339static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3340{
Jesse Barnes79e53942008-11-07 14:24:08 -08003341 /* XXX: When our outputs are all unaware of DPMS modes other than off
3342 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3343 */
3344 switch (mode) {
3345 case DRM_MODE_DPMS_ON:
3346 case DRM_MODE_DPMS_STANDBY:
3347 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003348 i9xx_crtc_enable(crtc);
3349 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003350 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003351 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003352 break;
3353 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003354}
3355
3356/**
3357 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003358 */
3359static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3360{
3361 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003362 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003363 struct drm_i915_master_private *master_priv;
3364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3365 int pipe = intel_crtc->pipe;
3366 bool enabled;
3367
Chris Wilson032d2a02010-09-06 16:17:22 +01003368 if (intel_crtc->dpms_mode == mode)
3369 return;
3370
Chris Wilsondebcadd2010-08-07 11:01:33 +01003371 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003372
Jesse Barnese70236a2009-09-21 10:42:27 -07003373 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003374
3375 if (!dev->primary->master)
3376 return;
3377
3378 master_priv = dev->primary->master->driver_priv;
3379 if (!master_priv->sarea_priv)
3380 return;
3381
3382 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3383
3384 switch (pipe) {
3385 case 0:
3386 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3387 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3388 break;
3389 case 1:
3390 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3391 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3392 break;
3393 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003394 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003395 break;
3396 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003397}
3398
Chris Wilsoncdd59982010-09-08 16:30:16 +01003399static void intel_crtc_disable(struct drm_crtc *crtc)
3400{
3401 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3402 struct drm_device *dev = crtc->dev;
3403
3404 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
Chris Wilson931872f2012-01-16 23:01:13 +00003405 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3406 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003407
3408 if (crtc->fb) {
3409 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003410 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003411 mutex_unlock(&dev->struct_mutex);
3412 }
3413}
3414
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003415/* Prepare for a mode set.
3416 *
3417 * Note we could be a lot smarter here. We need to figure out which outputs
3418 * will be enabled, which disabled (in short, how the config will changes)
3419 * and perform the minimum necessary steps to accomplish that, e.g. updating
3420 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3421 * panel fitting is in the proper state, etc.
3422 */
3423static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003424{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003425 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003426}
3427
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003428static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003429{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003430 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003431}
3432
3433static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3434{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003435 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003436}
3437
3438static void ironlake_crtc_commit(struct drm_crtc *crtc)
3439{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003440 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003441}
3442
Akshay Joshi0206e352011-08-16 15:34:10 -04003443void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003444{
3445 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3446 /* lvds has its own version of prepare see intel_lvds_prepare */
3447 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3448}
3449
Akshay Joshi0206e352011-08-16 15:34:10 -04003450void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003451{
3452 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
Jesse Barnesd4270e52011-10-11 10:43:02 -07003453 struct drm_device *dev = encoder->dev;
3454 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
3455 struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
3456
Jesse Barnes79e53942008-11-07 14:24:08 -08003457 /* lvds has its own version of commit see intel_lvds_commit */
3458 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003459
3460 if (HAS_PCH_CPT(dev))
3461 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08003462}
3463
Chris Wilsonea5b2132010-08-04 13:50:23 +01003464void intel_encoder_destroy(struct drm_encoder *encoder)
3465{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003466 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003467
Chris Wilsonea5b2132010-08-04 13:50:23 +01003468 drm_encoder_cleanup(encoder);
3469 kfree(intel_encoder);
3470}
3471
Jesse Barnes79e53942008-11-07 14:24:08 -08003472static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3473 struct drm_display_mode *mode,
3474 struct drm_display_mode *adjusted_mode)
3475{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003476 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003477
Eric Anholtbad720f2009-10-22 16:11:14 -07003478 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003479 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003480 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3481 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003482 }
Chris Wilson89749352010-09-12 18:25:19 +01003483
Daniel Vetterca9bfa72012-01-28 14:49:20 +01003484 /* All interlaced capable intel hw wants timings in frames. */
3485 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003486
Jesse Barnes79e53942008-11-07 14:24:08 -08003487 return true;
3488}
3489
Jesse Barnese70236a2009-09-21 10:42:27 -07003490static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003491{
Jesse Barnese70236a2009-09-21 10:42:27 -07003492 return 400000;
3493}
Jesse Barnes79e53942008-11-07 14:24:08 -08003494
Jesse Barnese70236a2009-09-21 10:42:27 -07003495static int i915_get_display_clock_speed(struct drm_device *dev)
3496{
3497 return 333000;
3498}
Jesse Barnes79e53942008-11-07 14:24:08 -08003499
Jesse Barnese70236a2009-09-21 10:42:27 -07003500static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3501{
3502 return 200000;
3503}
Jesse Barnes79e53942008-11-07 14:24:08 -08003504
Jesse Barnese70236a2009-09-21 10:42:27 -07003505static int i915gm_get_display_clock_speed(struct drm_device *dev)
3506{
3507 u16 gcfgc = 0;
3508
3509 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3510
3511 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003512 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003513 else {
3514 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3515 case GC_DISPLAY_CLOCK_333_MHZ:
3516 return 333000;
3517 default:
3518 case GC_DISPLAY_CLOCK_190_200_MHZ:
3519 return 190000;
3520 }
3521 }
3522}
Jesse Barnes79e53942008-11-07 14:24:08 -08003523
Jesse Barnese70236a2009-09-21 10:42:27 -07003524static int i865_get_display_clock_speed(struct drm_device *dev)
3525{
3526 return 266000;
3527}
3528
3529static int i855_get_display_clock_speed(struct drm_device *dev)
3530{
3531 u16 hpllcc = 0;
3532 /* Assume that the hardware is in the high speed state. This
3533 * should be the default.
3534 */
3535 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3536 case GC_CLOCK_133_200:
3537 case GC_CLOCK_100_200:
3538 return 200000;
3539 case GC_CLOCK_166_250:
3540 return 250000;
3541 case GC_CLOCK_100_133:
3542 return 133000;
3543 }
3544
3545 /* Shouldn't happen */
3546 return 0;
3547}
3548
3549static int i830_get_display_clock_speed(struct drm_device *dev)
3550{
3551 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003552}
3553
Zhenyu Wang2c072452009-06-05 15:38:42 +08003554struct fdi_m_n {
3555 u32 tu;
3556 u32 gmch_m;
3557 u32 gmch_n;
3558 u32 link_m;
3559 u32 link_n;
3560};
3561
3562static void
3563fdi_reduce_ratio(u32 *num, u32 *den)
3564{
3565 while (*num > 0xffffff || *den > 0xffffff) {
3566 *num >>= 1;
3567 *den >>= 1;
3568 }
3569}
3570
Zhenyu Wang2c072452009-06-05 15:38:42 +08003571static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003572ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3573 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003574{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003575 m_n->tu = 64; /* default size */
3576
Chris Wilson22ed1112010-12-04 01:01:29 +00003577 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3578 m_n->gmch_m = bits_per_pixel * pixel_clock;
3579 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003580 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3581
Chris Wilson22ed1112010-12-04 01:01:29 +00003582 m_n->link_m = pixel_clock;
3583 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003584 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3585}
3586
3587
Shaohua Li7662c8b2009-06-26 11:23:55 +08003588struct intel_watermark_params {
3589 unsigned long fifo_size;
3590 unsigned long max_wm;
3591 unsigned long default_wm;
3592 unsigned long guard_size;
3593 unsigned long cacheline_size;
3594};
3595
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003596/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003597static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003598 PINEVIEW_DISPLAY_FIFO,
3599 PINEVIEW_MAX_WM,
3600 PINEVIEW_DFT_WM,
3601 PINEVIEW_GUARD_WM,
3602 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003603};
Chris Wilsond2102462011-01-24 17:43:27 +00003604static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003605 PINEVIEW_DISPLAY_FIFO,
3606 PINEVIEW_MAX_WM,
3607 PINEVIEW_DFT_HPLLOFF_WM,
3608 PINEVIEW_GUARD_WM,
3609 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003610};
Chris Wilsond2102462011-01-24 17:43:27 +00003611static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003612 PINEVIEW_CURSOR_FIFO,
3613 PINEVIEW_CURSOR_MAX_WM,
3614 PINEVIEW_CURSOR_DFT_WM,
3615 PINEVIEW_CURSOR_GUARD_WM,
3616 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003617};
Chris Wilsond2102462011-01-24 17:43:27 +00003618static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003619 PINEVIEW_CURSOR_FIFO,
3620 PINEVIEW_CURSOR_MAX_WM,
3621 PINEVIEW_CURSOR_DFT_WM,
3622 PINEVIEW_CURSOR_GUARD_WM,
3623 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003624};
Chris Wilsond2102462011-01-24 17:43:27 +00003625static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003626 G4X_FIFO_SIZE,
3627 G4X_MAX_WM,
3628 G4X_MAX_WM,
3629 2,
3630 G4X_FIFO_LINE_SIZE,
3631};
Chris Wilsond2102462011-01-24 17:43:27 +00003632static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003633 I965_CURSOR_FIFO,
3634 I965_CURSOR_MAX_WM,
3635 I965_CURSOR_DFT_WM,
3636 2,
3637 G4X_FIFO_LINE_SIZE,
3638};
Chris Wilsond2102462011-01-24 17:43:27 +00003639static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003640 I965_CURSOR_FIFO,
3641 I965_CURSOR_MAX_WM,
3642 I965_CURSOR_DFT_WM,
3643 2,
3644 I915_FIFO_LINE_SIZE,
3645};
Chris Wilsond2102462011-01-24 17:43:27 +00003646static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003647 I945_FIFO_SIZE,
3648 I915_MAX_WM,
3649 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003650 2,
3651 I915_FIFO_LINE_SIZE
3652};
Chris Wilsond2102462011-01-24 17:43:27 +00003653static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003654 I915_FIFO_SIZE,
3655 I915_MAX_WM,
3656 1,
3657 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003658 I915_FIFO_LINE_SIZE
3659};
Chris Wilsond2102462011-01-24 17:43:27 +00003660static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003661 I855GM_FIFO_SIZE,
3662 I915_MAX_WM,
3663 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003664 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003665 I830_FIFO_LINE_SIZE
3666};
Chris Wilsond2102462011-01-24 17:43:27 +00003667static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003668 I830_FIFO_SIZE,
3669 I915_MAX_WM,
3670 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003671 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003672 I830_FIFO_LINE_SIZE
3673};
3674
Chris Wilsond2102462011-01-24 17:43:27 +00003675static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003676 ILK_DISPLAY_FIFO,
3677 ILK_DISPLAY_MAXWM,
3678 ILK_DISPLAY_DFTWM,
3679 2,
3680 ILK_FIFO_LINE_SIZE
3681};
Chris Wilsond2102462011-01-24 17:43:27 +00003682static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003683 ILK_CURSOR_FIFO,
3684 ILK_CURSOR_MAXWM,
3685 ILK_CURSOR_DFTWM,
3686 2,
3687 ILK_FIFO_LINE_SIZE
3688};
Chris Wilsond2102462011-01-24 17:43:27 +00003689static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003690 ILK_DISPLAY_SR_FIFO,
3691 ILK_DISPLAY_MAX_SRWM,
3692 ILK_DISPLAY_DFT_SRWM,
3693 2,
3694 ILK_FIFO_LINE_SIZE
3695};
Chris Wilsond2102462011-01-24 17:43:27 +00003696static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003697 ILK_CURSOR_SR_FIFO,
3698 ILK_CURSOR_MAX_SRWM,
3699 ILK_CURSOR_DFT_SRWM,
3700 2,
3701 ILK_FIFO_LINE_SIZE
3702};
3703
Chris Wilsond2102462011-01-24 17:43:27 +00003704static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003705 SNB_DISPLAY_FIFO,
3706 SNB_DISPLAY_MAXWM,
3707 SNB_DISPLAY_DFTWM,
3708 2,
3709 SNB_FIFO_LINE_SIZE
3710};
Chris Wilsond2102462011-01-24 17:43:27 +00003711static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003712 SNB_CURSOR_FIFO,
3713 SNB_CURSOR_MAXWM,
3714 SNB_CURSOR_DFTWM,
3715 2,
3716 SNB_FIFO_LINE_SIZE
3717};
Chris Wilsond2102462011-01-24 17:43:27 +00003718static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003719 SNB_DISPLAY_SR_FIFO,
3720 SNB_DISPLAY_MAX_SRWM,
3721 SNB_DISPLAY_DFT_SRWM,
3722 2,
3723 SNB_FIFO_LINE_SIZE
3724};
Chris Wilsond2102462011-01-24 17:43:27 +00003725static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003726 SNB_CURSOR_SR_FIFO,
3727 SNB_CURSOR_MAX_SRWM,
3728 SNB_CURSOR_DFT_SRWM,
3729 2,
3730 SNB_FIFO_LINE_SIZE
3731};
3732
3733
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003734/**
3735 * intel_calculate_wm - calculate watermark level
3736 * @clock_in_khz: pixel clock
3737 * @wm: chip FIFO params
3738 * @pixel_size: display pixel size
3739 * @latency_ns: memory latency for the platform
3740 *
3741 * Calculate the watermark level (the level at which the display plane will
3742 * start fetching from memory again). Each chip has a different display
3743 * FIFO size and allocation, so the caller needs to figure that out and pass
3744 * in the correct intel_watermark_params structure.
3745 *
3746 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3747 * on the pixel size. When it reaches the watermark level, it'll start
3748 * fetching FIFO line sized based chunks from memory until the FIFO fills
3749 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3750 * will occur, and a display engine hang could result.
3751 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003752static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003753 const struct intel_watermark_params *wm,
3754 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003755 int pixel_size,
3756 unsigned long latency_ns)
3757{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003758 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003759
Jesse Barnesd6604672009-09-11 12:25:56 -07003760 /*
3761 * Note: we need to make sure we don't overflow for various clock &
3762 * latency values.
3763 * clocks go from a few thousand to several hundred thousand.
3764 * latency is usually a few thousand
3765 */
3766 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3767 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003768 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003769
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003770 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003771
Chris Wilsond2102462011-01-24 17:43:27 +00003772 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003773
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003774 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003775
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003776 /* Don't promote wm_size to unsigned... */
3777 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003778 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003779 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003780 wm_size = wm->default_wm;
3781 return wm_size;
3782}
3783
3784struct cxsr_latency {
3785 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003786 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003787 unsigned long fsb_freq;
3788 unsigned long mem_freq;
3789 unsigned long display_sr;
3790 unsigned long display_hpll_disable;
3791 unsigned long cursor_sr;
3792 unsigned long cursor_hpll_disable;
3793};
3794
Chris Wilson403c89f2010-08-04 15:25:31 +01003795static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003796 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3797 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3798 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3799 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3800 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003801
Li Peng95534262010-05-18 18:58:44 +08003802 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3803 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3804 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3805 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3806 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003807
Li Peng95534262010-05-18 18:58:44 +08003808 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3809 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3810 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3811 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3812 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003813
Li Peng95534262010-05-18 18:58:44 +08003814 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3815 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3816 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3817 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3818 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003819
Li Peng95534262010-05-18 18:58:44 +08003820 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3821 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3822 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3823 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3824 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003825
Li Peng95534262010-05-18 18:58:44 +08003826 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3827 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3828 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3829 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3830 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003831};
3832
Chris Wilson403c89f2010-08-04 15:25:31 +01003833static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3834 int is_ddr3,
3835 int fsb,
3836 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003837{
Chris Wilson403c89f2010-08-04 15:25:31 +01003838 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003839 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003840
3841 if (fsb == 0 || mem == 0)
3842 return NULL;
3843
3844 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3845 latency = &cxsr_latency_table[i];
3846 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003847 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303848 fsb == latency->fsb_freq && mem == latency->mem_freq)
3849 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003850 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303851
Zhao Yakui28c97732009-10-09 11:39:41 +08003852 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303853
3854 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003855}
3856
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003857static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003858{
3859 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003860
3861 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003862 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003863}
3864
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003865/*
3866 * Latency for FIFO fetches is dependent on several factors:
3867 * - memory configuration (speed, channels)
3868 * - chipset
3869 * - current MCH state
3870 * It can be fairly high in some situations, so here we assume a fairly
3871 * pessimal value. It's a tradeoff between extra memory fetches (if we
3872 * set this value too high, the FIFO will fetch frequently to stay full)
3873 * and power consumption (set it too low to save power and we might see
3874 * FIFO underruns and display "flicker").
3875 *
3876 * A value of 5us seems to be a good balance; safe for very low end
3877 * platforms but not overly aggressive on lower latency configs.
3878 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003879static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003880
Jesse Barnese70236a2009-09-21 10:42:27 -07003881static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003882{
3883 struct drm_i915_private *dev_priv = dev->dev_private;
3884 uint32_t dsparb = I915_READ(DSPARB);
3885 int size;
3886
Chris Wilson8de9b312010-07-19 19:59:52 +01003887 size = dsparb & 0x7f;
3888 if (plane)
3889 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003890
Zhao Yakui28c97732009-10-09 11:39:41 +08003891 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003892 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003893
3894 return size;
3895}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003896
Jesse Barnese70236a2009-09-21 10:42:27 -07003897static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3898{
3899 struct drm_i915_private *dev_priv = dev->dev_private;
3900 uint32_t dsparb = I915_READ(DSPARB);
3901 int size;
3902
Chris Wilson8de9b312010-07-19 19:59:52 +01003903 size = dsparb & 0x1ff;
3904 if (plane)
3905 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003906 size >>= 1; /* Convert to cachelines */
3907
Zhao Yakui28c97732009-10-09 11:39:41 +08003908 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003909 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003910
3911 return size;
3912}
3913
3914static int i845_get_fifo_size(struct drm_device *dev, int plane)
3915{
3916 struct drm_i915_private *dev_priv = dev->dev_private;
3917 uint32_t dsparb = I915_READ(DSPARB);
3918 int size;
3919
3920 size = dsparb & 0x7f;
3921 size >>= 2; /* Convert to cachelines */
3922
Zhao Yakui28c97732009-10-09 11:39:41 +08003923 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003924 plane ? "B" : "A",
3925 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003926
3927 return size;
3928}
3929
3930static int i830_get_fifo_size(struct drm_device *dev, int plane)
3931{
3932 struct drm_i915_private *dev_priv = dev->dev_private;
3933 uint32_t dsparb = I915_READ(DSPARB);
3934 int size;
3935
3936 size = dsparb & 0x7f;
3937 size >>= 1; /* Convert to cachelines */
3938
Zhao Yakui28c97732009-10-09 11:39:41 +08003939 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003940 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003941
3942 return size;
3943}
3944
Chris Wilsond2102462011-01-24 17:43:27 +00003945static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3946{
3947 struct drm_crtc *crtc, *enabled = NULL;
3948
3949 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3950 if (crtc->enabled && crtc->fb) {
3951 if (enabled)
3952 return NULL;
3953 enabled = crtc;
3954 }
3955 }
3956
3957 return enabled;
3958}
3959
3960static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003961{
3962 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003963 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003964 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003965 u32 reg;
3966 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003967
Chris Wilson403c89f2010-08-04 15:25:31 +01003968 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003969 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003970 if (!latency) {
3971 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3972 pineview_disable_cxsr(dev);
3973 return;
3974 }
3975
Chris Wilsond2102462011-01-24 17:43:27 +00003976 crtc = single_enabled_crtc(dev);
3977 if (crtc) {
3978 int clock = crtc->mode.clock;
3979 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003980
3981 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003982 wm = intel_calculate_wm(clock, &pineview_display_wm,
3983 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003984 pixel_size, latency->display_sr);
3985 reg = I915_READ(DSPFW1);
3986 reg &= ~DSPFW_SR_MASK;
3987 reg |= wm << DSPFW_SR_SHIFT;
3988 I915_WRITE(DSPFW1, reg);
3989 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3990
3991 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003992 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3993 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003994 pixel_size, latency->cursor_sr);
3995 reg = I915_READ(DSPFW3);
3996 reg &= ~DSPFW_CURSOR_SR_MASK;
3997 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3998 I915_WRITE(DSPFW3, reg);
3999
4000 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00004001 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
4002 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08004003 pixel_size, latency->display_hpll_disable);
4004 reg = I915_READ(DSPFW3);
4005 reg &= ~DSPFW_HPLL_SR_MASK;
4006 reg |= wm & DSPFW_HPLL_SR_MASK;
4007 I915_WRITE(DSPFW3, reg);
4008
4009 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00004010 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
4011 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08004012 pixel_size, latency->cursor_hpll_disable);
4013 reg = I915_READ(DSPFW3);
4014 reg &= ~DSPFW_HPLL_CURSOR_MASK;
4015 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
4016 I915_WRITE(DSPFW3, reg);
4017 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
4018
4019 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01004020 I915_WRITE(DSPFW3,
4021 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08004022 DRM_DEBUG_KMS("Self-refresh is enabled\n");
4023 } else {
4024 pineview_disable_cxsr(dev);
4025 DRM_DEBUG_KMS("Self-refresh is disabled\n");
4026 }
4027}
4028
Chris Wilson417ae142011-01-19 15:04:42 +00004029static bool g4x_compute_wm0(struct drm_device *dev,
4030 int plane,
4031 const struct intel_watermark_params *display,
4032 int display_latency_ns,
4033 const struct intel_watermark_params *cursor,
4034 int cursor_latency_ns,
4035 int *plane_wm,
4036 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07004037{
Chris Wilson417ae142011-01-19 15:04:42 +00004038 struct drm_crtc *crtc;
4039 int htotal, hdisplay, clock, pixel_size;
4040 int line_time_us, line_count;
4041 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07004042
Chris Wilson417ae142011-01-19 15:04:42 +00004043 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson5c72d062011-04-13 09:28:23 +01004044 if (crtc->fb == NULL || !crtc->enabled) {
4045 *cursor_wm = cursor->guard_size;
4046 *plane_wm = display->guard_size;
Chris Wilson417ae142011-01-19 15:04:42 +00004047 return false;
Chris Wilson5c72d062011-04-13 09:28:23 +01004048 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004049
Chris Wilson417ae142011-01-19 15:04:42 +00004050 htotal = crtc->mode.htotal;
4051 hdisplay = crtc->mode.hdisplay;
4052 clock = crtc->mode.clock;
4053 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004054
Chris Wilson417ae142011-01-19 15:04:42 +00004055 /* Use the small buffer method to calculate plane watermark */
4056 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
4057 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
4058 if (tlb_miss > 0)
4059 entries += tlb_miss;
4060 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4061 *plane_wm = entries + display->guard_size;
4062 if (*plane_wm > (int)display->max_wm)
4063 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004064
Chris Wilson417ae142011-01-19 15:04:42 +00004065 /* Use the large buffer method to calculate cursor watermark */
4066 line_time_us = ((htotal * 1000) / clock);
4067 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
4068 entries = line_count * 64 * pixel_size;
4069 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
4070 if (tlb_miss > 0)
4071 entries += tlb_miss;
4072 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4073 *cursor_wm = entries + cursor->guard_size;
4074 if (*cursor_wm > (int)cursor->max_wm)
4075 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004076
Chris Wilson417ae142011-01-19 15:04:42 +00004077 return true;
4078}
Jesse Barnes0e442c62009-10-19 10:09:33 +09004079
Chris Wilson417ae142011-01-19 15:04:42 +00004080/*
4081 * Check the wm result.
4082 *
4083 * If any calculated watermark values is larger than the maximum value that
4084 * can be programmed into the associated watermark register, that watermark
4085 * must be disabled.
4086 */
4087static bool g4x_check_srwm(struct drm_device *dev,
4088 int display_wm, int cursor_wm,
4089 const struct intel_watermark_params *display,
4090 const struct intel_watermark_params *cursor)
4091{
4092 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
4093 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09004094
Chris Wilson417ae142011-01-19 15:04:42 +00004095 if (display_wm > display->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07004096 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004097 display_wm, display->max_wm);
4098 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004099 }
4100
Chris Wilson417ae142011-01-19 15:04:42 +00004101 if (cursor_wm > cursor->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07004102 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004103 cursor_wm, cursor->max_wm);
4104 return false;
4105 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004106
Chris Wilson417ae142011-01-19 15:04:42 +00004107 if (!(display_wm || cursor_wm)) {
4108 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
4109 return false;
4110 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004111
Chris Wilson417ae142011-01-19 15:04:42 +00004112 return true;
4113}
4114
4115static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00004116 int plane,
4117 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004118 const struct intel_watermark_params *display,
4119 const struct intel_watermark_params *cursor,
4120 int *display_wm, int *cursor_wm)
4121{
Chris Wilsond2102462011-01-24 17:43:27 +00004122 struct drm_crtc *crtc;
4123 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00004124 unsigned long line_time_us;
4125 int line_count, line_size;
4126 int small, large;
4127 int entries;
4128
4129 if (!latency_ns) {
4130 *display_wm = *cursor_wm = 0;
4131 return false;
4132 }
4133
Chris Wilsond2102462011-01-24 17:43:27 +00004134 crtc = intel_get_crtc_for_plane(dev, plane);
4135 hdisplay = crtc->mode.hdisplay;
4136 htotal = crtc->mode.htotal;
4137 clock = crtc->mode.clock;
4138 pixel_size = crtc->fb->bits_per_pixel / 8;
4139
Chris Wilson417ae142011-01-19 15:04:42 +00004140 line_time_us = (htotal * 1000) / clock;
4141 line_count = (latency_ns / line_time_us + 1000) / 1000;
4142 line_size = hdisplay * pixel_size;
4143
4144 /* Use the minimum of the small and large buffer method for primary */
4145 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4146 large = line_count * line_size;
4147
4148 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4149 *display_wm = entries + display->guard_size;
4150
4151 /* calculate the self-refresh watermark for display cursor */
4152 entries = line_count * pixel_size * 64;
4153 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4154 *cursor_wm = entries + cursor->guard_size;
4155
4156 return g4x_check_srwm(dev,
4157 *display_wm, *cursor_wm,
4158 display, cursor);
4159}
4160
Yuanhan Liu7ccb4a52011-03-18 07:37:35 +00004161#define single_plane_enabled(mask) is_power_of_2(mask)
Chris Wilsond2102462011-01-24 17:43:27 +00004162
4163static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00004164{
4165 static const int sr_latency_ns = 12000;
4166 struct drm_i915_private *dev_priv = dev->dev_private;
4167 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004168 int plane_sr, cursor_sr;
4169 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00004170
4171 if (g4x_compute_wm0(dev, 0,
4172 &g4x_wm_info, latency_ns,
4173 &g4x_cursor_wm_info, latency_ns,
4174 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004175 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00004176
4177 if (g4x_compute_wm0(dev, 1,
4178 &g4x_wm_info, latency_ns,
4179 &g4x_cursor_wm_info, latency_ns,
4180 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004181 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00004182
4183 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00004184 if (single_plane_enabled(enabled) &&
4185 g4x_compute_srwm(dev, ffs(enabled) - 1,
4186 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004187 &g4x_wm_info,
4188 &g4x_cursor_wm_info,
4189 &plane_sr, &cursor_sr))
4190 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
4191 else
4192 I915_WRITE(FW_BLC_SELF,
4193 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
4194
Chris Wilson308977a2011-02-02 10:41:20 +00004195 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
4196 planea_wm, cursora_wm,
4197 planeb_wm, cursorb_wm,
4198 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00004199
4200 I915_WRITE(DSPFW1,
4201 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004202 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00004203 (planeb_wm << DSPFW_PLANEB_SHIFT) |
4204 planea_wm);
4205 I915_WRITE(DSPFW2,
4206 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004207 (cursora_wm << DSPFW_CURSORA_SHIFT));
4208 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00004209 I915_WRITE(DSPFW3,
4210 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004211 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004212}
4213
Chris Wilsond2102462011-01-24 17:43:27 +00004214static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004215{
4216 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004217 struct drm_crtc *crtc;
4218 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004219 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004220
Jesse Barnes1dc75462009-10-19 10:08:17 +09004221 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004222 crtc = single_enabled_crtc(dev);
4223 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09004224 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004225 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00004226 int clock = crtc->mode.clock;
4227 int htotal = crtc->mode.htotal;
4228 int hdisplay = crtc->mode.hdisplay;
4229 int pixel_size = crtc->fb->bits_per_pixel / 8;
4230 unsigned long line_time_us;
4231 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004232
Chris Wilsond2102462011-01-24 17:43:27 +00004233 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004234
4235 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004236 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4237 pixel_size * hdisplay;
4238 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00004239 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004240 if (srwm < 0)
4241 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08004242 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00004243 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
4244 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004245
Chris Wilsond2102462011-01-24 17:43:27 +00004246 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01004247 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00004248 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01004249 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004250 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00004251 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004252
4253 if (cursor_sr > i965_cursor_wm_info.max_wm)
4254 cursor_sr = i965_cursor_wm_info.max_wm;
4255
4256 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
4257 "cursor %d\n", srwm, cursor_sr);
4258
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004259 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004260 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05304261 } else {
4262 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004263 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004264 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
4265 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004266 }
4267
4268 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
4269 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004270
4271 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00004272 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
4273 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004274 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004275 /* update cursor SR watermark */
4276 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004277}
4278
Chris Wilsond2102462011-01-24 17:43:27 +00004279static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004280{
4281 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004282 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004283 uint32_t fwater_lo;
4284 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00004285 int cwm, srwm = 1;
4286 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004287 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004288 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004289
Chris Wilson72557b42011-01-31 10:29:55 +00004290 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004291 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004292 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004293 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004294 else
Chris Wilsond2102462011-01-24 17:43:27 +00004295 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004296
Chris Wilsond2102462011-01-24 17:43:27 +00004297 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
4298 crtc = intel_get_crtc_for_plane(dev, 0);
4299 if (crtc->enabled && crtc->fb) {
4300 planea_wm = intel_calculate_wm(crtc->mode.clock,
4301 wm_info, fifo_size,
4302 crtc->fb->bits_per_pixel / 8,
4303 latency_ns);
4304 enabled = crtc;
4305 } else
4306 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004307
Chris Wilsond2102462011-01-24 17:43:27 +00004308 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
4309 crtc = intel_get_crtc_for_plane(dev, 1);
4310 if (crtc->enabled && crtc->fb) {
4311 planeb_wm = intel_calculate_wm(crtc->mode.clock,
4312 wm_info, fifo_size,
4313 crtc->fb->bits_per_pixel / 8,
4314 latency_ns);
4315 if (enabled == NULL)
4316 enabled = crtc;
4317 else
4318 enabled = NULL;
4319 } else
4320 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004321
Zhao Yakui28c97732009-10-09 11:39:41 +08004322 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004323
4324 /*
4325 * Overlay gets an aggressive default since video jitter is bad.
4326 */
4327 cwm = 2;
4328
Alexander Lam18b21902011-01-03 13:28:56 -05004329 /* Play safe and disable self-refresh before adjusting watermarks. */
4330 if (IS_I945G(dev) || IS_I945GM(dev))
4331 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4332 else if (IS_I915GM(dev))
4333 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4334
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004335 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004336 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004337 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004338 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00004339 int clock = enabled->mode.clock;
4340 int htotal = enabled->mode.htotal;
4341 int hdisplay = enabled->mode.hdisplay;
4342 int pixel_size = enabled->fb->bits_per_pixel / 8;
4343 unsigned long line_time_us;
4344 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004345
Chris Wilsond2102462011-01-24 17:43:27 +00004346 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004347
4348 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004349 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4350 pixel_size * hdisplay;
4351 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4352 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4353 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004354 if (srwm < 0)
4355 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004356
4357 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004358 I915_WRITE(FW_BLC_SELF,
4359 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4360 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004361 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004362 }
4363
Zhao Yakui28c97732009-10-09 11:39:41 +08004364 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004365 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004366
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004367 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4368 fwater_hi = (cwm & 0x1f);
4369
4370 /* Set request length to 8 cachelines per fetch */
4371 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4372 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004373
4374 I915_WRITE(FW_BLC, fwater_lo);
4375 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004376
Chris Wilsond2102462011-01-24 17:43:27 +00004377 if (HAS_FW_BLC(dev)) {
4378 if (enabled) {
4379 if (IS_I945G(dev) || IS_I945GM(dev))
4380 I915_WRITE(FW_BLC_SELF,
4381 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4382 else if (IS_I915GM(dev))
4383 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4384 DRM_DEBUG_KMS("memory self refresh enabled\n");
4385 } else
4386 DRM_DEBUG_KMS("memory self refresh disabled\n");
4387 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004388}
4389
Chris Wilsond2102462011-01-24 17:43:27 +00004390static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004391{
4392 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004393 struct drm_crtc *crtc;
4394 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004395 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004396
Chris Wilsond2102462011-01-24 17:43:27 +00004397 crtc = single_enabled_crtc(dev);
4398 if (crtc == NULL)
4399 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004400
Chris Wilsond2102462011-01-24 17:43:27 +00004401 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4402 dev_priv->display.get_fifo_size(dev, 0),
4403 crtc->fb->bits_per_pixel / 8,
4404 latency_ns);
4405 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004406 fwater_lo |= (3<<8) | planea_wm;
4407
Zhao Yakui28c97732009-10-09 11:39:41 +08004408 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004409
4410 I915_WRITE(FW_BLC, fwater_lo);
4411}
4412
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004413#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004414#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004415
Jesse Barnesb79d4992010-12-21 13:10:23 -08004416/*
4417 * Check the wm result.
4418 *
4419 * If any calculated watermark values is larger than the maximum value that
4420 * can be programmed into the associated watermark register, that watermark
4421 * must be disabled.
4422 */
4423static bool ironlake_check_srwm(struct drm_device *dev, int level,
4424 int fbc_wm, int display_wm, int cursor_wm,
4425 const struct intel_watermark_params *display,
4426 const struct intel_watermark_params *cursor)
4427{
4428 struct drm_i915_private *dev_priv = dev->dev_private;
4429
4430 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4431 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4432
4433 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4434 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4435 fbc_wm, SNB_FBC_MAX_SRWM, level);
4436
4437 /* fbc has it's own way to disable FBC WM */
4438 I915_WRITE(DISP_ARB_CTL,
4439 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4440 return false;
4441 }
4442
4443 if (display_wm > display->max_wm) {
4444 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4445 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4446 return false;
4447 }
4448
4449 if (cursor_wm > cursor->max_wm) {
4450 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4451 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4452 return false;
4453 }
4454
4455 if (!(fbc_wm || display_wm || cursor_wm)) {
4456 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4457 return false;
4458 }
4459
4460 return true;
4461}
4462
4463/*
4464 * Compute watermark values of WM[1-3],
4465 */
Chris Wilsond2102462011-01-24 17:43:27 +00004466static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4467 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004468 const struct intel_watermark_params *display,
4469 const struct intel_watermark_params *cursor,
4470 int *fbc_wm, int *display_wm, int *cursor_wm)
4471{
Chris Wilsond2102462011-01-24 17:43:27 +00004472 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004473 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004474 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004475 int line_count, line_size;
4476 int small, large;
4477 int entries;
4478
4479 if (!latency_ns) {
4480 *fbc_wm = *display_wm = *cursor_wm = 0;
4481 return false;
4482 }
4483
Chris Wilsond2102462011-01-24 17:43:27 +00004484 crtc = intel_get_crtc_for_plane(dev, plane);
4485 hdisplay = crtc->mode.hdisplay;
4486 htotal = crtc->mode.htotal;
4487 clock = crtc->mode.clock;
4488 pixel_size = crtc->fb->bits_per_pixel / 8;
4489
Jesse Barnesb79d4992010-12-21 13:10:23 -08004490 line_time_us = (htotal * 1000) / clock;
4491 line_count = (latency_ns / line_time_us + 1000) / 1000;
4492 line_size = hdisplay * pixel_size;
4493
4494 /* Use the minimum of the small and large buffer method for primary */
4495 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4496 large = line_count * line_size;
4497
4498 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4499 *display_wm = entries + display->guard_size;
4500
4501 /*
4502 * Spec says:
4503 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4504 */
4505 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4506
4507 /* calculate the self-refresh watermark for display cursor */
4508 entries = line_count * pixel_size * 64;
4509 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4510 *cursor_wm = entries + cursor->guard_size;
4511
4512 return ironlake_check_srwm(dev, level,
4513 *fbc_wm, *display_wm, *cursor_wm,
4514 display, cursor);
4515}
4516
Chris Wilsond2102462011-01-24 17:43:27 +00004517static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004518{
4519 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004520 int fbc_wm, plane_wm, cursor_wm;
4521 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004522
Chris Wilson4ed765f2010-09-11 10:46:47 +01004523 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004524 if (g4x_compute_wm0(dev, 0,
4525 &ironlake_display_wm_info,
4526 ILK_LP0_PLANE_LATENCY,
4527 &ironlake_cursor_wm_info,
4528 ILK_LP0_CURSOR_LATENCY,
4529 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004530 I915_WRITE(WM0_PIPEA_ILK,
4531 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4532 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4533 " plane %d, " "cursor: %d\n",
4534 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004535 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004536 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004537
Chris Wilson9f405102011-05-12 22:17:14 +01004538 if (g4x_compute_wm0(dev, 1,
4539 &ironlake_display_wm_info,
4540 ILK_LP0_PLANE_LATENCY,
4541 &ironlake_cursor_wm_info,
4542 ILK_LP0_CURSOR_LATENCY,
4543 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004544 I915_WRITE(WM0_PIPEB_ILK,
4545 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4546 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4547 " plane %d, cursor: %d\n",
4548 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004549 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004550 }
4551
4552 /*
4553 * Calculate and update the self-refresh watermark only when one
4554 * display plane is used.
4555 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004556 I915_WRITE(WM3_LP_ILK, 0);
4557 I915_WRITE(WM2_LP_ILK, 0);
4558 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004559
Chris Wilsond2102462011-01-24 17:43:27 +00004560 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004561 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004562 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004563
Jesse Barnesb79d4992010-12-21 13:10:23 -08004564 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004565 if (!ironlake_compute_srwm(dev, 1, enabled,
4566 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004567 &ironlake_display_srwm_info,
4568 &ironlake_cursor_srwm_info,
4569 &fbc_wm, &plane_wm, &cursor_wm))
4570 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004571
Jesse Barnesb79d4992010-12-21 13:10:23 -08004572 I915_WRITE(WM1_LP_ILK,
4573 WM1_LP_SR_EN |
4574 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4575 (fbc_wm << WM1_LP_FBC_SHIFT) |
4576 (plane_wm << WM1_LP_SR_SHIFT) |
4577 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004578
Jesse Barnesb79d4992010-12-21 13:10:23 -08004579 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004580 if (!ironlake_compute_srwm(dev, 2, enabled,
4581 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004582 &ironlake_display_srwm_info,
4583 &ironlake_cursor_srwm_info,
4584 &fbc_wm, &plane_wm, &cursor_wm))
4585 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004586
Jesse Barnesb79d4992010-12-21 13:10:23 -08004587 I915_WRITE(WM2_LP_ILK,
4588 WM2_LP_EN |
4589 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4590 (fbc_wm << WM1_LP_FBC_SHIFT) |
4591 (plane_wm << WM1_LP_SR_SHIFT) |
4592 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004593
4594 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004595 * WM3 is unsupported on ILK, probably because we don't have latency
4596 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004597 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004598}
4599
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004600void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004601{
4602 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004603 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Jesse Barnes47842642012-01-16 11:57:54 -08004604 u32 val;
Chris Wilsond2102462011-01-24 17:43:27 +00004605 int fbc_wm, plane_wm, cursor_wm;
4606 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004607
4608 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004609 if (g4x_compute_wm0(dev, 0,
4610 &sandybridge_display_wm_info, latency,
4611 &sandybridge_cursor_wm_info, latency,
4612 &plane_wm, &cursor_wm)) {
Jesse Barnes47842642012-01-16 11:57:54 -08004613 val = I915_READ(WM0_PIPEA_ILK);
4614 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
4615 I915_WRITE(WM0_PIPEA_ILK, val |
4616 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
Yuanhan Liu13982612010-12-15 15:42:31 +08004617 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4618 " plane %d, " "cursor: %d\n",
4619 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004620 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004621 }
4622
Chris Wilson9f405102011-05-12 22:17:14 +01004623 if (g4x_compute_wm0(dev, 1,
4624 &sandybridge_display_wm_info, latency,
4625 &sandybridge_cursor_wm_info, latency,
4626 &plane_wm, &cursor_wm)) {
Jesse Barnes47842642012-01-16 11:57:54 -08004627 val = I915_READ(WM0_PIPEB_ILK);
4628 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
4629 I915_WRITE(WM0_PIPEB_ILK, val |
4630 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
Yuanhan Liu13982612010-12-15 15:42:31 +08004631 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4632 " plane %d, cursor: %d\n",
4633 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004634 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004635 }
4636
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004637 /* IVB has 3 pipes */
4638 if (IS_IVYBRIDGE(dev) &&
4639 g4x_compute_wm0(dev, 2,
4640 &sandybridge_display_wm_info, latency,
4641 &sandybridge_cursor_wm_info, latency,
4642 &plane_wm, &cursor_wm)) {
Jesse Barnes47842642012-01-16 11:57:54 -08004643 val = I915_READ(WM0_PIPEC_IVB);
4644 val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
4645 I915_WRITE(WM0_PIPEC_IVB, val |
4646 ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004647 DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
4648 " plane %d, cursor: %d\n",
4649 plane_wm, cursor_wm);
4650 enabled |= 3;
4651 }
4652
Yuanhan Liu13982612010-12-15 15:42:31 +08004653 /*
4654 * Calculate and update the self-refresh watermark only when one
4655 * display plane is used.
4656 *
4657 * SNB support 3 levels of watermark.
4658 *
4659 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4660 * and disabled in the descending order
4661 *
4662 */
4663 I915_WRITE(WM3_LP_ILK, 0);
4664 I915_WRITE(WM2_LP_ILK, 0);
4665 I915_WRITE(WM1_LP_ILK, 0);
4666
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004667 if (!single_plane_enabled(enabled) ||
4668 dev_priv->sprite_scaling_enabled)
Yuanhan Liu13982612010-12-15 15:42:31 +08004669 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004670 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004671
4672 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004673 if (!ironlake_compute_srwm(dev, 1, enabled,
4674 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004675 &sandybridge_display_srwm_info,
4676 &sandybridge_cursor_srwm_info,
4677 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004678 return;
4679
4680 I915_WRITE(WM1_LP_ILK,
4681 WM1_LP_SR_EN |
4682 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4683 (fbc_wm << WM1_LP_FBC_SHIFT) |
4684 (plane_wm << WM1_LP_SR_SHIFT) |
4685 cursor_wm);
4686
4687 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004688 if (!ironlake_compute_srwm(dev, 2, enabled,
4689 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004690 &sandybridge_display_srwm_info,
4691 &sandybridge_cursor_srwm_info,
4692 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004693 return;
4694
4695 I915_WRITE(WM2_LP_ILK,
4696 WM2_LP_EN |
4697 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4698 (fbc_wm << WM1_LP_FBC_SHIFT) |
4699 (plane_wm << WM1_LP_SR_SHIFT) |
4700 cursor_wm);
4701
4702 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004703 if (!ironlake_compute_srwm(dev, 3, enabled,
4704 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004705 &sandybridge_display_srwm_info,
4706 &sandybridge_cursor_srwm_info,
4707 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004708 return;
4709
4710 I915_WRITE(WM3_LP_ILK,
4711 WM3_LP_EN |
4712 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4713 (fbc_wm << WM1_LP_FBC_SHIFT) |
4714 (plane_wm << WM1_LP_SR_SHIFT) |
4715 cursor_wm);
4716}
4717
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004718static bool
4719sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
4720 uint32_t sprite_width, int pixel_size,
4721 const struct intel_watermark_params *display,
4722 int display_latency_ns, int *sprite_wm)
4723{
4724 struct drm_crtc *crtc;
4725 int clock;
4726 int entries, tlb_miss;
4727
4728 crtc = intel_get_crtc_for_plane(dev, plane);
4729 if (crtc->fb == NULL || !crtc->enabled) {
4730 *sprite_wm = display->guard_size;
4731 return false;
4732 }
4733
4734 clock = crtc->mode.clock;
4735
4736 /* Use the small buffer method to calculate the sprite watermark */
4737 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
4738 tlb_miss = display->fifo_size*display->cacheline_size -
4739 sprite_width * 8;
4740 if (tlb_miss > 0)
4741 entries += tlb_miss;
4742 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4743 *sprite_wm = entries + display->guard_size;
4744 if (*sprite_wm > (int)display->max_wm)
4745 *sprite_wm = display->max_wm;
4746
4747 return true;
4748}
4749
4750static bool
4751sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
4752 uint32_t sprite_width, int pixel_size,
4753 const struct intel_watermark_params *display,
4754 int latency_ns, int *sprite_wm)
4755{
4756 struct drm_crtc *crtc;
4757 unsigned long line_time_us;
4758 int clock;
4759 int line_count, line_size;
4760 int small, large;
4761 int entries;
4762
4763 if (!latency_ns) {
4764 *sprite_wm = 0;
4765 return false;
4766 }
4767
4768 crtc = intel_get_crtc_for_plane(dev, plane);
4769 clock = crtc->mode.clock;
4770
4771 line_time_us = (sprite_width * 1000) / clock;
4772 line_count = (latency_ns / line_time_us + 1000) / 1000;
4773 line_size = sprite_width * pixel_size;
4774
4775 /* Use the minimum of the small and large buffer method for primary */
4776 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4777 large = line_count * line_size;
4778
4779 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4780 *sprite_wm = entries + display->guard_size;
4781
4782 return *sprite_wm > 0x3ff ? false : true;
4783}
4784
4785static void sandybridge_update_sprite_wm(struct drm_device *dev, int pipe,
4786 uint32_t sprite_width, int pixel_size)
4787{
4788 struct drm_i915_private *dev_priv = dev->dev_private;
4789 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Jesse Barnes47842642012-01-16 11:57:54 -08004790 u32 val;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004791 int sprite_wm, reg;
4792 int ret;
4793
4794 switch (pipe) {
4795 case 0:
4796 reg = WM0_PIPEA_ILK;
4797 break;
4798 case 1:
4799 reg = WM0_PIPEB_ILK;
4800 break;
4801 case 2:
4802 reg = WM0_PIPEC_IVB;
4803 break;
4804 default:
4805 return; /* bad pipe */
4806 }
4807
4808 ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
4809 &sandybridge_display_wm_info,
4810 latency, &sprite_wm);
4811 if (!ret) {
4812 DRM_DEBUG_KMS("failed to compute sprite wm for pipe %d\n",
4813 pipe);
4814 return;
4815 }
4816
Jesse Barnes47842642012-01-16 11:57:54 -08004817 val = I915_READ(reg);
4818 val &= ~WM0_PIPE_SPRITE_MASK;
4819 I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004820 DRM_DEBUG_KMS("sprite watermarks For pipe %d - %d\n", pipe, sprite_wm);
4821
4822
4823 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
4824 pixel_size,
4825 &sandybridge_display_srwm_info,
4826 SNB_READ_WM1_LATENCY() * 500,
4827 &sprite_wm);
4828 if (!ret) {
4829 DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %d\n",
4830 pipe);
4831 return;
4832 }
4833 I915_WRITE(WM1S_LP_ILK, sprite_wm);
4834
4835 /* Only IVB has two more LP watermarks for sprite */
4836 if (!IS_IVYBRIDGE(dev))
4837 return;
4838
4839 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
4840 pixel_size,
4841 &sandybridge_display_srwm_info,
4842 SNB_READ_WM2_LATENCY() * 500,
4843 &sprite_wm);
4844 if (!ret) {
4845 DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %d\n",
4846 pipe);
4847 return;
4848 }
4849 I915_WRITE(WM2S_LP_IVB, sprite_wm);
4850
4851 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
4852 pixel_size,
4853 &sandybridge_display_srwm_info,
4854 SNB_READ_WM3_LATENCY() * 500,
4855 &sprite_wm);
4856 if (!ret) {
4857 DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %d\n",
4858 pipe);
4859 return;
4860 }
4861 I915_WRITE(WM3S_LP_IVB, sprite_wm);
4862}
4863
Shaohua Li7662c8b2009-06-26 11:23:55 +08004864/**
4865 * intel_update_watermarks - update FIFO watermark values based on current modes
4866 *
4867 * Calculate watermark values for the various WM regs based on current mode
4868 * and plane configuration.
4869 *
4870 * There are several cases to deal with here:
4871 * - normal (i.e. non-self-refresh)
4872 * - self-refresh (SR) mode
4873 * - lines are large relative to FIFO size (buffer can hold up to 2)
4874 * - lines are small relative to FIFO size (buffer can hold more than 2
4875 * lines), so need to account for TLB latency
4876 *
4877 * The normal calculation is:
4878 * watermark = dotclock * bytes per pixel * latency
4879 * where latency is platform & configuration dependent (we assume pessimal
4880 * values here).
4881 *
4882 * The SR calculation is:
4883 * watermark = (trunc(latency/line time)+1) * surface width *
4884 * bytes per pixel
4885 * where
4886 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004887 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004888 * and latency is assumed to be high, as above.
4889 *
4890 * The final value programmed to the register should always be rounded up,
4891 * and include an extra 2 entries to account for clock crossings.
4892 *
4893 * We don't use the sprite, so we can ignore that. And on Crestline we have
4894 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004895 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004896static void intel_update_watermarks(struct drm_device *dev)
4897{
Jesse Barnese70236a2009-09-21 10:42:27 -07004898 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004899
Chris Wilsond2102462011-01-24 17:43:27 +00004900 if (dev_priv->display.update_wm)
4901 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004902}
4903
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004904void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
4905 uint32_t sprite_width, int pixel_size)
4906{
4907 struct drm_i915_private *dev_priv = dev->dev_private;
4908
4909 if (dev_priv->display.update_sprite_wm)
4910 dev_priv->display.update_sprite_wm(dev, pipe, sprite_width,
4911 pixel_size);
4912}
4913
Chris Wilsona7615032011-01-12 17:04:08 +00004914static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4915{
Keith Packard72bbe582011-09-26 16:09:45 -07004916 if (i915_panel_use_ssc >= 0)
4917 return i915_panel_use_ssc != 0;
4918 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004919 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004920}
4921
Jesse Barnes5a354202011-06-24 12:19:22 -07004922/**
4923 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4924 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004925 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004926 *
4927 * A pipe may be connected to one or more outputs. Based on the depth of the
4928 * attached framebuffer, choose a good color depth to use on the pipe.
4929 *
4930 * If possible, match the pipe depth to the fb depth. In some cases, this
4931 * isn't ideal, because the connected output supports a lesser or restricted
4932 * set of depths. Resolve that here:
4933 * LVDS typically supports only 6bpc, so clamp down in that case
4934 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4935 * Displays may support a restricted set as well, check EDID and clamp as
4936 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004937 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004938 *
4939 * RETURNS:
4940 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4941 * true if they don't match).
4942 */
4943static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004944 unsigned int *pipe_bpp,
4945 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004946{
4947 struct drm_device *dev = crtc->dev;
4948 struct drm_i915_private *dev_priv = dev->dev_private;
4949 struct drm_encoder *encoder;
4950 struct drm_connector *connector;
4951 unsigned int display_bpc = UINT_MAX, bpc;
4952
4953 /* Walk the encoders & connectors on this crtc, get min bpc */
4954 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4955 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
4956
4957 if (encoder->crtc != crtc)
4958 continue;
4959
4960 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4961 unsigned int lvds_bpc;
4962
4963 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4964 LVDS_A3_POWER_UP)
4965 lvds_bpc = 8;
4966 else
4967 lvds_bpc = 6;
4968
4969 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004970 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004971 display_bpc = lvds_bpc;
4972 }
4973 continue;
4974 }
4975
4976 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
4977 /* Use VBT settings if we have an eDP panel */
4978 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
4979
4980 if (edp_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004981 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004982 display_bpc = edp_bpc;
4983 }
4984 continue;
4985 }
4986
4987 /* Not one of the known troublemakers, check the EDID */
4988 list_for_each_entry(connector, &dev->mode_config.connector_list,
4989 head) {
4990 if (connector->encoder != encoder)
4991 continue;
4992
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004993 /* Don't use an invalid EDID bpc value */
4994 if (connector->display_info.bpc &&
4995 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004996 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004997 display_bpc = connector->display_info.bpc;
4998 }
4999 }
5000
5001 /*
5002 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
5003 * through, clamp it down. (Note: >12bpc will be caught below.)
5004 */
5005 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
5006 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04005007 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07005008 display_bpc = 12;
5009 } else {
Adam Jackson82820492011-10-10 16:33:34 -04005010 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07005011 display_bpc = 8;
5012 }
5013 }
5014 }
5015
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005016 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
5017 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
5018 display_bpc = 6;
5019 }
5020
Jesse Barnes5a354202011-06-24 12:19:22 -07005021 /*
5022 * We could just drive the pipe at the highest bpc all the time and
5023 * enable dithering as needed, but that costs bandwidth. So choose
5024 * the minimum value that expresses the full color range of the fb but
5025 * also stays within the max display bpc discovered above.
5026 */
5027
5028 switch (crtc->fb->depth) {
5029 case 8:
5030 bpc = 8; /* since we go through a colormap */
5031 break;
5032 case 15:
5033 case 16:
5034 bpc = 6; /* min is 18bpp */
5035 break;
5036 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07005037 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07005038 break;
5039 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07005040 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07005041 break;
5042 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07005043 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07005044 break;
5045 default:
5046 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
5047 bpc = min((unsigned int)8, display_bpc);
5048 break;
5049 }
5050
Keith Packard578393c2011-09-05 11:53:21 -07005051 display_bpc = min(display_bpc, bpc);
5052
Adam Jackson82820492011-10-10 16:33:34 -04005053 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
5054 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07005055
Keith Packard578393c2011-09-05 11:53:21 -07005056 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07005057
5058 return display_bpc != bpc;
5059}
5060
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005061static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5062{
5063 struct drm_device *dev = crtc->dev;
5064 struct drm_i915_private *dev_priv = dev->dev_private;
5065 int refclk;
5066
5067 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
5068 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5069 refclk = dev_priv->lvds_ssc_freq * 1000;
5070 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5071 refclk / 1000);
5072 } else if (!IS_GEN2(dev)) {
5073 refclk = 96000;
5074 } else {
5075 refclk = 48000;
5076 }
5077
5078 return refclk;
5079}
5080
5081static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
5082 intel_clock_t *clock)
5083{
5084 /* SDVO TV has fixed PLL values depend on its clock range,
5085 this mirrors vbios setting. */
5086 if (adjusted_mode->clock >= 100000
5087 && adjusted_mode->clock < 140500) {
5088 clock->p1 = 2;
5089 clock->p2 = 10;
5090 clock->n = 3;
5091 clock->m1 = 16;
5092 clock->m2 = 8;
5093 } else if (adjusted_mode->clock >= 140500
5094 && adjusted_mode->clock <= 200000) {
5095 clock->p1 = 1;
5096 clock->p2 = 10;
5097 clock->n = 6;
5098 clock->m1 = 12;
5099 clock->m2 = 8;
5100 }
5101}
5102
Jesse Barnesa7516a02011-12-15 12:30:37 -08005103static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
5104 intel_clock_t *clock,
5105 intel_clock_t *reduced_clock)
5106{
5107 struct drm_device *dev = crtc->dev;
5108 struct drm_i915_private *dev_priv = dev->dev_private;
5109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5110 int pipe = intel_crtc->pipe;
5111 u32 fp, fp2 = 0;
5112
5113 if (IS_PINEVIEW(dev)) {
5114 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
5115 if (reduced_clock)
5116 fp2 = (1 << reduced_clock->n) << 16 |
5117 reduced_clock->m1 << 8 | reduced_clock->m2;
5118 } else {
5119 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
5120 if (reduced_clock)
5121 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
5122 reduced_clock->m2;
5123 }
5124
5125 I915_WRITE(FP0(pipe), fp);
5126
5127 intel_crtc->lowfreq_avail = false;
5128 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
5129 reduced_clock && i915_powersave) {
5130 I915_WRITE(FP1(pipe), fp2);
5131 intel_crtc->lowfreq_avail = true;
5132 } else {
5133 I915_WRITE(FP1(pipe), fp);
5134 }
5135}
5136
Daniel Vetter93e537a2012-03-28 23:11:26 +02005137static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
5138 struct drm_display_mode *adjusted_mode)
5139{
5140 struct drm_device *dev = crtc->dev;
5141 struct drm_i915_private *dev_priv = dev->dev_private;
5142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5143 int pipe = intel_crtc->pipe;
5144 u32 temp, lvds_sync = 0;
5145
5146 temp = I915_READ(LVDS);
5147 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5148 if (pipe == 1) {
5149 temp |= LVDS_PIPEB_SELECT;
5150 } else {
5151 temp &= ~LVDS_PIPEB_SELECT;
5152 }
5153 /* set the corresponsding LVDS_BORDER bit */
5154 temp |= dev_priv->lvds_border_bits;
5155 /* Set the B0-B3 data pairs corresponding to whether we're going to
5156 * set the DPLLs for dual-channel mode or not.
5157 */
5158 if (clock->p2 == 7)
5159 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
5160 else
5161 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
5162
5163 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5164 * appropriately here, but we need to look more thoroughly into how
5165 * panels behave in the two modes.
5166 */
5167 /* set the dithering flag on LVDS as needed */
5168 if (INTEL_INFO(dev)->gen >= 4) {
5169 if (dev_priv->lvds_dither)
5170 temp |= LVDS_ENABLE_DITHER;
5171 else
5172 temp &= ~LVDS_ENABLE_DITHER;
5173 }
5174 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5175 lvds_sync |= LVDS_HSYNC_POLARITY;
5176 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5177 lvds_sync |= LVDS_VSYNC_POLARITY;
5178 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5179 != lvds_sync) {
5180 char flags[2] = "-+";
5181 DRM_INFO("Changing LVDS panel from "
5182 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5183 flags[!(temp & LVDS_HSYNC_POLARITY)],
5184 flags[!(temp & LVDS_VSYNC_POLARITY)],
5185 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5186 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5187 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5188 temp |= lvds_sync;
5189 }
5190 I915_WRITE(LVDS, temp);
5191}
5192
Eric Anholtf564048e2011-03-30 13:01:02 -07005193static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
5194 struct drm_display_mode *mode,
5195 struct drm_display_mode *adjusted_mode,
5196 int x, int y,
5197 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005198{
5199 struct drm_device *dev = crtc->dev;
5200 struct drm_i915_private *dev_priv = dev->dev_private;
5201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5202 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005203 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005204 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005205 intel_clock_t clock, reduced_clock;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005206 u32 dpll, dspcntr, pipeconf, vsyncshift;
Jesse Barnes652c3932009-08-17 13:31:43 -07005207 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005208 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005209 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01005210 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005211 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005212 int ret;
Eric Anholtfae14982011-03-30 13:01:09 -07005213 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08005214
Chris Wilson5eddb702010-09-11 13:48:45 +01005215 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5216 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08005217 continue;
5218
Chris Wilson5eddb702010-09-11 13:48:45 +01005219 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005220 case INTEL_OUTPUT_LVDS:
5221 is_lvds = true;
5222 break;
5223 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08005224 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08005225 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01005226 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08005227 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005228 break;
5229 case INTEL_OUTPUT_DVO:
5230 is_dvo = true;
5231 break;
5232 case INTEL_OUTPUT_TVOUT:
5233 is_tv = true;
5234 break;
5235 case INTEL_OUTPUT_ANALOG:
5236 is_crt = true;
5237 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005238 case INTEL_OUTPUT_DISPLAYPORT:
5239 is_dp = true;
5240 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005241 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005242
Eric Anholtc751ce42010-03-25 11:48:48 -07005243 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005244 }
5245
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005246 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08005247
Ma Lingd4906092009-03-18 20:13:27 +08005248 /*
5249 * Returns a set of divisors for the desired target clock with the given
5250 * refclk, or FALSE. The returned values represent the clock equation:
5251 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5252 */
Chris Wilson1b894b52010-12-14 20:04:54 +00005253 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08005254 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5255 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005256 if (!ok) {
5257 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07005258 return -EINVAL;
5259 }
5260
5261 /* Ensure that the cursor is valid for the new mode before changing... */
5262 intel_crtc_update_cursor(crtc, true);
5263
5264 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08005265 /*
5266 * Ensure we match the reduced clock's P to the target clock.
5267 * If the clocks don't match, we can't switch the display clock
5268 * by using the FP0/FP1. In such case we will disable the LVDS
5269 * downclock feature.
5270 */
Eric Anholtf564048e2011-03-30 13:01:02 -07005271 has_reduced_clock = limit->find_pll(limit, crtc,
5272 dev_priv->lvds_downclock,
5273 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08005274 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07005275 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07005276 }
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005277
5278 if (is_sdvo && is_tv)
5279 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07005280
Jesse Barnesa7516a02011-12-15 12:30:37 -08005281 i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
5282 &reduced_clock : NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07005283
Eric Anholt929c77f2011-03-30 13:01:04 -07005284 dpll = DPLL_VGA_MODE_DIS;
Eric Anholtf564048e2011-03-30 13:01:02 -07005285
5286 if (!IS_GEN2(dev)) {
5287 if (is_lvds)
5288 dpll |= DPLLB_MODE_LVDS;
5289 else
5290 dpll |= DPLLB_MODE_DAC_SERIAL;
5291 if (is_sdvo) {
5292 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5293 if (pixel_multiplier > 1) {
5294 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
5295 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtf564048e2011-03-30 13:01:02 -07005296 }
5297 dpll |= DPLL_DVO_HIGH_SPEED;
5298 }
Eric Anholt929c77f2011-03-30 13:01:04 -07005299 if (is_dp)
Eric Anholtf564048e2011-03-30 13:01:02 -07005300 dpll |= DPLL_DVO_HIGH_SPEED;
5301
5302 /* compute bitmask from p1 value */
5303 if (IS_PINEVIEW(dev))
5304 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5305 else {
5306 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholtf564048e2011-03-30 13:01:02 -07005307 if (IS_G4X(dev) && has_reduced_clock)
5308 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5309 }
5310 switch (clock.p2) {
5311 case 5:
5312 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5313 break;
5314 case 7:
5315 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5316 break;
5317 case 10:
5318 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5319 break;
5320 case 14:
5321 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5322 break;
5323 }
Eric Anholt929c77f2011-03-30 13:01:04 -07005324 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholtf564048e2011-03-30 13:01:02 -07005325 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5326 } else {
5327 if (is_lvds) {
5328 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5329 } else {
5330 if (clock.p1 == 2)
5331 dpll |= PLL_P1_DIVIDE_BY_TWO;
5332 else
5333 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5334 if (clock.p2 == 4)
5335 dpll |= PLL_P2_DIVIDE_BY_4;
5336 }
5337 }
5338
5339 if (is_sdvo && is_tv)
5340 dpll |= PLL_REF_INPUT_TVCLKINBC;
5341 else if (is_tv)
5342 /* XXX: just matching BIOS for now */
5343 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5344 dpll |= 3;
5345 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5346 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5347 else
5348 dpll |= PLL_REF_INPUT_DREFCLK;
5349
5350 /* setup pipeconf */
5351 pipeconf = I915_READ(PIPECONF(pipe));
5352
5353 /* Set up the display plane register */
5354 dspcntr = DISPPLANE_GAMMA_ENABLE;
5355
Eric Anholt929c77f2011-03-30 13:01:04 -07005356 if (pipe == 0)
5357 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5358 else
5359 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07005360
5361 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
5362 /* Enable pixel doubling when the dot clock is > 90% of the (display)
5363 * core speed.
5364 *
5365 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
5366 * pipe == 0 check?
5367 */
5368 if (mode->clock >
5369 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5370 pipeconf |= PIPECONF_DOUBLE_WIDE;
5371 else
5372 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
5373 }
5374
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005375 /* default to 8bpc */
5376 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
5377 if (is_dp) {
5378 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
5379 pipeconf |= PIPECONF_BPP_6 |
5380 PIPECONF_DITHER_EN |
5381 PIPECONF_DITHER_TYPE_SP;
5382 }
5383 }
5384
Eric Anholt929c77f2011-03-30 13:01:04 -07005385 dpll |= DPLL_VCO_ENABLE;
Eric Anholtf564048e2011-03-30 13:01:02 -07005386
5387 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
5388 drm_mode_debug_printmodeline(mode);
5389
Eric Anholtfae14982011-03-30 13:01:09 -07005390 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Eric Anholtf564048e2011-03-30 13:01:02 -07005391
Eric Anholtfae14982011-03-30 13:01:09 -07005392 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07005393 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07005394
Eric Anholtf564048e2011-03-30 13:01:02 -07005395 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5396 * This is an exception to the general rule that mode_set doesn't turn
5397 * things on.
5398 */
Daniel Vetter93e537a2012-03-28 23:11:26 +02005399 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
5400 intel_update_lvds(crtc, &clock, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07005401
Eric Anholt929c77f2011-03-30 13:01:04 -07005402 if (is_dp) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005403 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07005404 }
5405
Eric Anholtfae14982011-03-30 13:01:09 -07005406 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07005407
Eric Anholtc713bb02011-03-30 13:01:05 -07005408 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005409 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07005410 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07005411
Eric Anholtc713bb02011-03-30 13:01:05 -07005412 if (INTEL_INFO(dev)->gen >= 4) {
5413 temp = 0;
5414 if (is_sdvo) {
5415 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5416 if (temp > 1)
5417 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5418 else
5419 temp = 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07005420 }
Eric Anholtc713bb02011-03-30 13:01:05 -07005421 I915_WRITE(DPLL_MD(pipe), temp);
5422 } else {
5423 /* The pixel multiplier can only be updated once the
5424 * DPLL is enabled and the clocks are stable.
5425 *
5426 * So write it again.
5427 */
Eric Anholtfae14982011-03-30 13:01:09 -07005428 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07005429 }
5430
Jesse Barnesa7516a02011-12-15 12:30:37 -08005431 if (HAS_PIPE_CXSR(dev)) {
5432 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005433 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5434 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005435 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07005436 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5437 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5438 }
5439 }
5440
Keith Packard617cf882012-02-08 13:53:38 -08005441 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01005442 if (!IS_GEN2(dev) &&
5443 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005444 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5445 /* the chip adds 2 halflines automatically */
Eric Anholtf564048e2011-03-30 13:01:02 -07005446 adjusted_mode->crtc_vtotal -= 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07005447 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005448 vsyncshift = adjusted_mode->crtc_hsync_start
5449 - adjusted_mode->crtc_htotal/2;
5450 } else {
Keith Packard617cf882012-02-08 13:53:38 -08005451 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005452 vsyncshift = 0;
5453 }
5454
5455 if (!IS_GEN3(dev))
5456 I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
Eric Anholtf564048e2011-03-30 13:01:02 -07005457
5458 I915_WRITE(HTOTAL(pipe),
5459 (adjusted_mode->crtc_hdisplay - 1) |
5460 ((adjusted_mode->crtc_htotal - 1) << 16));
5461 I915_WRITE(HBLANK(pipe),
5462 (adjusted_mode->crtc_hblank_start - 1) |
5463 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5464 I915_WRITE(HSYNC(pipe),
5465 (adjusted_mode->crtc_hsync_start - 1) |
5466 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5467
5468 I915_WRITE(VTOTAL(pipe),
5469 (adjusted_mode->crtc_vdisplay - 1) |
5470 ((adjusted_mode->crtc_vtotal - 1) << 16));
5471 I915_WRITE(VBLANK(pipe),
5472 (adjusted_mode->crtc_vblank_start - 1) |
5473 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5474 I915_WRITE(VSYNC(pipe),
5475 (adjusted_mode->crtc_vsync_start - 1) |
5476 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5477
5478 /* pipesrc and dspsize control the size that is scaled from,
5479 * which should always be the user's requested size.
5480 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005481 I915_WRITE(DSPSIZE(plane),
5482 ((mode->vdisplay - 1) << 16) |
5483 (mode->hdisplay - 1));
5484 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005485 I915_WRITE(PIPESRC(pipe),
5486 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
5487
Eric Anholtf564048e2011-03-30 13:01:02 -07005488 I915_WRITE(PIPECONF(pipe), pipeconf);
5489 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07005490 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07005491
5492 intel_wait_for_vblank(dev, pipe);
5493
Eric Anholtf564048e2011-03-30 13:01:02 -07005494 I915_WRITE(DSPCNTR(plane), dspcntr);
5495 POSTING_READ(DSPCNTR(plane));
Keith Packard284d9522011-06-06 17:12:49 -07005496 intel_enable_plane(dev_priv, plane, pipe);
Eric Anholtf564048e2011-03-30 13:01:02 -07005497
5498 ret = intel_pipe_set_base(crtc, x, y, old_fb);
5499
5500 intel_update_watermarks(dev);
5501
Eric Anholtf564048e2011-03-30 13:01:02 -07005502 return ret;
5503}
5504
Keith Packard9fb526d2011-09-26 22:24:57 -07005505/*
5506 * Initialize reference clocks when the driver loads
5507 */
5508void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005509{
5510 struct drm_i915_private *dev_priv = dev->dev_private;
5511 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005512 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005513 u32 temp;
5514 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005515 bool has_cpu_edp = false;
5516 bool has_pch_edp = false;
5517 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005518 bool has_ck505 = false;
5519 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005520
5521 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005522 list_for_each_entry(encoder, &mode_config->encoder_list,
5523 base.head) {
5524 switch (encoder->type) {
5525 case INTEL_OUTPUT_LVDS:
5526 has_panel = true;
5527 has_lvds = true;
5528 break;
5529 case INTEL_OUTPUT_EDP:
5530 has_panel = true;
5531 if (intel_encoder_is_pch_edp(&encoder->base))
5532 has_pch_edp = true;
5533 else
5534 has_cpu_edp = true;
5535 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005536 }
5537 }
5538
Keith Packard99eb6a02011-09-26 14:29:12 -07005539 if (HAS_PCH_IBX(dev)) {
5540 has_ck505 = dev_priv->display_clock_mode;
5541 can_ssc = has_ck505;
5542 } else {
5543 has_ck505 = false;
5544 can_ssc = true;
5545 }
5546
5547 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
5548 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
5549 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005550
5551 /* Ironlake: try to setup display ref clock before DPLL
5552 * enabling. This is only under driver's control after
5553 * PCH B stepping, previous chipset stepping should be
5554 * ignoring this setting.
5555 */
5556 temp = I915_READ(PCH_DREF_CONTROL);
5557 /* Always enable nonspread source */
5558 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005559
Keith Packard99eb6a02011-09-26 14:29:12 -07005560 if (has_ck505)
5561 temp |= DREF_NONSPREAD_CK505_ENABLE;
5562 else
5563 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005564
Keith Packard199e5d72011-09-22 12:01:57 -07005565 if (has_panel) {
5566 temp &= ~DREF_SSC_SOURCE_MASK;
5567 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005568
Keith Packard199e5d72011-09-22 12:01:57 -07005569 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005570 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005571 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005572 temp |= DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005573 }
Keith Packard199e5d72011-09-22 12:01:57 -07005574
5575 /* Get SSC going before enabling the outputs */
5576 I915_WRITE(PCH_DREF_CONTROL, temp);
5577 POSTING_READ(PCH_DREF_CONTROL);
5578 udelay(200);
5579
Jesse Barnes13d83a62011-08-03 12:59:20 -07005580 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5581
5582 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005583 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005584 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005585 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005586 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005587 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005588 else
5589 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005590 } else
5591 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5592
5593 I915_WRITE(PCH_DREF_CONTROL, temp);
5594 POSTING_READ(PCH_DREF_CONTROL);
5595 udelay(200);
5596 } else {
5597 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5598
5599 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5600
5601 /* Turn off CPU output */
5602 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5603
5604 I915_WRITE(PCH_DREF_CONTROL, temp);
5605 POSTING_READ(PCH_DREF_CONTROL);
5606 udelay(200);
5607
5608 /* Turn off the SSC source */
5609 temp &= ~DREF_SSC_SOURCE_MASK;
5610 temp |= DREF_SSC_SOURCE_DISABLE;
5611
5612 /* Turn off SSC1 */
5613 temp &= ~ DREF_SSC1_ENABLE;
5614
Jesse Barnes13d83a62011-08-03 12:59:20 -07005615 I915_WRITE(PCH_DREF_CONTROL, temp);
5616 POSTING_READ(PCH_DREF_CONTROL);
5617 udelay(200);
5618 }
5619}
5620
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005621static int ironlake_get_refclk(struct drm_crtc *crtc)
5622{
5623 struct drm_device *dev = crtc->dev;
5624 struct drm_i915_private *dev_priv = dev->dev_private;
5625 struct intel_encoder *encoder;
5626 struct drm_mode_config *mode_config = &dev->mode_config;
5627 struct intel_encoder *edp_encoder = NULL;
5628 int num_connectors = 0;
5629 bool is_lvds = false;
5630
5631 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5632 if (encoder->base.crtc != crtc)
5633 continue;
5634
5635 switch (encoder->type) {
5636 case INTEL_OUTPUT_LVDS:
5637 is_lvds = true;
5638 break;
5639 case INTEL_OUTPUT_EDP:
5640 edp_encoder = encoder;
5641 break;
5642 }
5643 num_connectors++;
5644 }
5645
5646 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5647 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5648 dev_priv->lvds_ssc_freq);
5649 return dev_priv->lvds_ssc_freq * 1000;
5650 }
5651
5652 return 120000;
5653}
5654
Eric Anholtf564048e2011-03-30 13:01:02 -07005655static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5656 struct drm_display_mode *mode,
5657 struct drm_display_mode *adjusted_mode,
5658 int x, int y,
5659 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005660{
5661 struct drm_device *dev = crtc->dev;
5662 struct drm_i915_private *dev_priv = dev->dev_private;
5663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5664 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005665 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08005666 int refclk, num_connectors = 0;
5667 intel_clock_t clock, reduced_clock;
5668 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07005669 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005670 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
5671 struct intel_encoder *has_edp_encoder = NULL;
5672 struct drm_mode_config *mode_config = &dev->mode_config;
5673 struct intel_encoder *encoder;
5674 const intel_limit_t *limit;
5675 int ret;
5676 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07005677 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08005678 u32 lvds_sync = 0;
Jesse Barnes5a354202011-06-24 12:19:22 -07005679 int target_clock, pixel_multiplier, lane, link_bw, factor;
5680 unsigned int pipe_bpp;
5681 bool dither;
Jesse Barnes79e53942008-11-07 14:24:08 -08005682
Jesse Barnes79e53942008-11-07 14:24:08 -08005683 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5684 if (encoder->base.crtc != crtc)
5685 continue;
5686
5687 switch (encoder->type) {
5688 case INTEL_OUTPUT_LVDS:
5689 is_lvds = true;
5690 break;
5691 case INTEL_OUTPUT_SDVO:
5692 case INTEL_OUTPUT_HDMI:
5693 is_sdvo = true;
5694 if (encoder->needs_tv_clock)
5695 is_tv = true;
5696 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005697 case INTEL_OUTPUT_TVOUT:
5698 is_tv = true;
5699 break;
5700 case INTEL_OUTPUT_ANALOG:
5701 is_crt = true;
5702 break;
5703 case INTEL_OUTPUT_DISPLAYPORT:
5704 is_dp = true;
5705 break;
5706 case INTEL_OUTPUT_EDP:
5707 has_edp_encoder = encoder;
5708 break;
5709 }
5710
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005711 num_connectors++;
5712 }
5713
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005714 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005715
5716 /*
5717 * Returns a set of divisors for the desired target clock with the given
5718 * refclk, or FALSE. The returned values represent the clock equation:
5719 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5720 */
5721 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08005722 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5723 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005724 if (!ok) {
5725 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5726 return -EINVAL;
5727 }
5728
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005729 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005730 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005731
Zhao Yakuiddc90032010-01-06 22:05:56 +08005732 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08005733 /*
5734 * Ensure we match the reduced clock's P to the target clock.
5735 * If the clocks don't match, we can't switch the display clock
5736 * by using the FP0/FP1. In such case we will disable the LVDS
5737 * downclock feature.
5738 */
Zhao Yakuiddc90032010-01-06 22:05:56 +08005739 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01005740 dev_priv->lvds_downclock,
5741 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08005742 &clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01005743 &reduced_clock);
Jesse Barnes652c3932009-08-17 13:31:43 -07005744 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005745 /* SDVO TV has fixed PLL values depend on its clock range,
5746 this mirrors vbios setting. */
5747 if (is_sdvo && is_tv) {
5748 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01005749 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005750 clock.p1 = 2;
5751 clock.p2 = 10;
5752 clock.n = 3;
5753 clock.m1 = 16;
5754 clock.m2 = 8;
5755 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01005756 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005757 clock.p1 = 1;
5758 clock.p2 = 10;
5759 clock.n = 6;
5760 clock.m1 = 12;
5761 clock.m2 = 8;
5762 }
5763 }
5764
Zhenyu Wang2c072452009-06-05 15:38:42 +08005765 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005766 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5767 lane = 0;
5768 /* CPU eDP doesn't require FDI link, so just set DP M/N
5769 according to current link config */
5770 if (has_edp_encoder &&
5771 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5772 target_clock = mode->clock;
5773 intel_edp_link_config(has_edp_encoder,
5774 &lane, &link_bw);
5775 } else {
5776 /* [e]DP over FDI requires target mode clock
5777 instead of link clock */
5778 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005779 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07005780 else
5781 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01005782
Eric Anholt8febb292011-03-30 13:01:07 -07005783 /* FDI is a binary signal running at ~2.7GHz, encoding
5784 * each output octet as 10 bits. The actual frequency
5785 * is stored as a divider into a 100MHz clock, and the
5786 * mode pixel clock is stored in units of 1KHz.
5787 * Hence the bw of each lane in terms of the mode signal
5788 * is:
5789 */
5790 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005791 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005792
Eric Anholt8febb292011-03-30 13:01:07 -07005793 /* determine panel color depth */
5794 temp = I915_READ(PIPECONF(pipe));
5795 temp &= ~PIPE_BPC_MASK;
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005796 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
Jesse Barnes5a354202011-06-24 12:19:22 -07005797 switch (pipe_bpp) {
5798 case 18:
5799 temp |= PIPE_6BPC;
5800 break;
5801 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07005802 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005803 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005804 case 30:
5805 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005806 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005807 case 36:
5808 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005809 break;
5810 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07005811 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
5812 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07005813 temp |= PIPE_8BPC;
5814 pipe_bpp = 24;
5815 break;
Eric Anholt8febb292011-03-30 13:01:07 -07005816 }
5817
Jesse Barnes5a354202011-06-24 12:19:22 -07005818 intel_crtc->bpp = pipe_bpp;
5819 I915_WRITE(PIPECONF(pipe), temp);
5820
Eric Anholt8febb292011-03-30 13:01:07 -07005821 if (!lane) {
5822 /*
5823 * Account for spread spectrum to avoid
5824 * oversubscribing the link. Max center spread
5825 * is 2.5%; use 5% for safety's sake.
5826 */
Jesse Barnes5a354202011-06-24 12:19:22 -07005827 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07005828 lane = bps / (link_bw * 8) + 1;
5829 }
5830
5831 intel_crtc->fdi_lanes = lane;
5832
5833 if (pixel_multiplier > 1)
5834 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07005835 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5836 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005837
Eric Anholta07d6782011-03-30 13:01:08 -07005838 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5839 if (has_reduced_clock)
5840 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5841 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005842
Chris Wilsonc1858122010-12-03 21:35:48 +00005843 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005844 factor = 21;
5845 if (is_lvds) {
5846 if ((intel_panel_use_ssc(dev_priv) &&
5847 dev_priv->lvds_ssc_freq == 100) ||
5848 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5849 factor = 25;
5850 } else if (is_sdvo && is_tv)
5851 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005852
Jesse Barnescb0e0932011-07-28 14:50:30 -07005853 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07005854 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005855
Chris Wilson5eddb702010-09-11 13:48:45 +01005856 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005857
Eric Anholta07d6782011-03-30 13:01:08 -07005858 if (is_lvds)
5859 dpll |= DPLLB_MODE_LVDS;
5860 else
5861 dpll |= DPLLB_MODE_DAC_SERIAL;
5862 if (is_sdvo) {
5863 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5864 if (pixel_multiplier > 1) {
5865 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005866 }
Eric Anholta07d6782011-03-30 13:01:08 -07005867 dpll |= DPLL_DVO_HIGH_SPEED;
5868 }
5869 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
5870 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005871
Eric Anholta07d6782011-03-30 13:01:08 -07005872 /* compute bitmask from p1 value */
5873 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5874 /* also FPA1 */
5875 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5876
5877 switch (clock.p2) {
5878 case 5:
5879 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5880 break;
5881 case 7:
5882 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5883 break;
5884 case 10:
5885 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5886 break;
5887 case 14:
5888 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5889 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005890 }
5891
5892 if (is_sdvo && is_tv)
5893 dpll |= PLL_REF_INPUT_TVCLKINBC;
5894 else if (is_tv)
5895 /* XXX: just matching BIOS for now */
5896 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5897 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005898 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08005899 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5900 else
5901 dpll |= PLL_REF_INPUT_DREFCLK;
5902
5903 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01005904 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005905
5906 /* Set up the display plane register */
5907 dspcntr = DISPPLANE_GAMMA_ENABLE;
5908
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005909 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005910 drm_mode_debug_printmodeline(mode);
5911
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005912 /* PCH eDP needs FDI, but CPU eDP does not */
Jesse Barnes4b645f12011-10-12 09:51:31 -07005913 if (!intel_crtc->no_pll) {
5914 if (!has_edp_encoder ||
5915 intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5916 I915_WRITE(PCH_FP0(pipe), fp);
5917 I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01005918
Jesse Barnes4b645f12011-10-12 09:51:31 -07005919 POSTING_READ(PCH_DPLL(pipe));
5920 udelay(150);
5921 }
5922 } else {
5923 if (dpll == (I915_READ(PCH_DPLL(0)) & 0x7fffffff) &&
5924 fp == I915_READ(PCH_FP0(0))) {
5925 intel_crtc->use_pll_a = true;
5926 DRM_DEBUG_KMS("using pipe a dpll\n");
5927 } else if (dpll == (I915_READ(PCH_DPLL(1)) & 0x7fffffff) &&
5928 fp == I915_READ(PCH_FP0(1))) {
5929 intel_crtc->use_pll_a = false;
5930 DRM_DEBUG_KMS("using pipe b dpll\n");
5931 } else {
5932 DRM_DEBUG_KMS("no matching PLL configuration for pipe 2\n");
5933 return -EINVAL;
5934 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005935 }
5936
5937 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5938 * This is an exception to the general rule that mode_set doesn't turn
5939 * things on.
5940 */
5941 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005942 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005943 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08005944 if (HAS_PCH_CPT(dev)) {
5945 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005946 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08005947 } else {
5948 if (pipe == 1)
5949 temp |= LVDS_PIPEB_SELECT;
5950 else
5951 temp &= ~LVDS_PIPEB_SELECT;
5952 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07005953
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005954 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005955 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005956 /* Set the B0-B3 data pairs corresponding to whether we're going to
5957 * set the DPLLs for dual-channel mode or not.
5958 */
5959 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005960 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005961 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005962 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005963
5964 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5965 * appropriately here, but we need to look more thoroughly into how
5966 * panels behave in the two modes.
5967 */
Bryan Freedaa9b5002011-01-12 13:43:19 -08005968 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5969 lvds_sync |= LVDS_HSYNC_POLARITY;
5970 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5971 lvds_sync |= LVDS_VSYNC_POLARITY;
5972 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5973 != lvds_sync) {
5974 char flags[2] = "-+";
5975 DRM_INFO("Changing LVDS panel from "
5976 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5977 flags[!(temp & LVDS_HSYNC_POLARITY)],
5978 flags[!(temp & LVDS_VSYNC_POLARITY)],
5979 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5980 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5981 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5982 temp |= lvds_sync;
5983 }
Eric Anholtfae14982011-03-30 13:01:09 -07005984 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005985 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005986
Eric Anholt8febb292011-03-30 13:01:07 -07005987 pipeconf &= ~PIPECONF_DITHER_EN;
5988 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07005989 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07005990 pipeconf |= PIPECONF_DITHER_EN;
Daniel Vetterf74974c2011-10-11 17:27:51 +02005991 pipeconf |= PIPECONF_DITHER_TYPE_SP;
Jesse Barnes434ed092010-09-07 14:48:06 -07005992 }
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005993 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005994 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005995 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005996 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005997 I915_WRITE(TRANSDATA_M1(pipe), 0);
5998 I915_WRITE(TRANSDATA_N1(pipe), 0);
5999 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
6000 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006001 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006002
Jesse Barnes4b645f12011-10-12 09:51:31 -07006003 if (!intel_crtc->no_pll &&
6004 (!has_edp_encoder ||
6005 intel_encoder_is_pch_edp(&has_edp_encoder->base))) {
Eric Anholtfae14982011-03-30 13:01:09 -07006006 I915_WRITE(PCH_DPLL(pipe), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01006007
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006008 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07006009 POSTING_READ(PCH_DPLL(pipe));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006010 udelay(150);
6011
Eric Anholt8febb292011-03-30 13:01:07 -07006012 /* The pixel multiplier can only be updated once the
6013 * DPLL is enabled and the clocks are stable.
6014 *
6015 * So write it again.
6016 */
Eric Anholtfae14982011-03-30 13:01:09 -07006017 I915_WRITE(PCH_DPLL(pipe), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08006018 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006019
Chris Wilson5eddb702010-09-11 13:48:45 +01006020 intel_crtc->lowfreq_avail = false;
Jesse Barnes4b645f12011-10-12 09:51:31 -07006021 if (!intel_crtc->no_pll) {
6022 if (is_lvds && has_reduced_clock && i915_powersave) {
6023 I915_WRITE(PCH_FP1(pipe), fp2);
6024 intel_crtc->lowfreq_avail = true;
6025 if (HAS_PIPE_CXSR(dev)) {
6026 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6027 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6028 }
6029 } else {
6030 I915_WRITE(PCH_FP1(pipe), fp);
6031 if (HAS_PIPE_CXSR(dev)) {
6032 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
6033 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
6034 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006035 }
6036 }
6037
Keith Packard617cf882012-02-08 13:53:38 -08006038 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006039 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Daniel Vetter5def4742012-01-28 14:49:22 +01006040 pipeconf |= PIPECONF_INTERLACED_ILK;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006041 /* the chip adds 2 halflines automatically */
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006042 adjusted_mode->crtc_vtotal -= 1;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006043 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01006044 I915_WRITE(VSYNCSHIFT(pipe),
6045 adjusted_mode->crtc_hsync_start
6046 - adjusted_mode->crtc_htotal/2);
6047 } else {
Keith Packard617cf882012-02-08 13:53:38 -08006048 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01006049 I915_WRITE(VSYNCSHIFT(pipe), 0);
6050 }
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006051
Chris Wilson5eddb702010-09-11 13:48:45 +01006052 I915_WRITE(HTOTAL(pipe),
6053 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006054 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006055 I915_WRITE(HBLANK(pipe),
6056 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006057 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006058 I915_WRITE(HSYNC(pipe),
6059 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006060 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006061
6062 I915_WRITE(VTOTAL(pipe),
6063 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006064 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006065 I915_WRITE(VBLANK(pipe),
6066 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006067 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006068 I915_WRITE(VSYNC(pipe),
6069 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08006070 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01006071
Eric Anholt8febb292011-03-30 13:01:07 -07006072 /* pipesrc controls the size that is scaled from, which should
6073 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08006074 */
Chris Wilson5eddb702010-09-11 13:48:45 +01006075 I915_WRITE(PIPESRC(pipe),
6076 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08006077
Eric Anholt8febb292011-03-30 13:01:07 -07006078 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
6079 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
6080 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
6081 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006082
Eric Anholt8febb292011-03-30 13:01:07 -07006083 if (has_edp_encoder &&
6084 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
6085 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006086 }
6087
Chris Wilson5eddb702010-09-11 13:48:45 +01006088 I915_WRITE(PIPECONF(pipe), pipeconf);
6089 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006090
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006091 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006092
Chris Wilson5eddb702010-09-11 13:48:45 +01006093 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006094 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006095
Chris Wilson5c3b82e2009-02-11 13:25:09 +00006096 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006097
6098 intel_update_watermarks(dev);
6099
Chris Wilson1f803ee2009-06-06 09:45:59 +01006100 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006101}
6102
Eric Anholtf564048e2011-03-30 13:01:02 -07006103static int intel_crtc_mode_set(struct drm_crtc *crtc,
6104 struct drm_display_mode *mode,
6105 struct drm_display_mode *adjusted_mode,
6106 int x, int y,
6107 struct drm_framebuffer *old_fb)
6108{
6109 struct drm_device *dev = crtc->dev;
6110 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07006111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6112 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006113 int ret;
6114
Eric Anholt0b701d22011-03-30 13:01:03 -07006115 drm_vblank_pre_modeset(dev, pipe);
6116
Eric Anholtf564048e2011-03-30 13:01:02 -07006117 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
6118 x, y, old_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006119 drm_vblank_post_modeset(dev, pipe);
6120
Jesse Barnesd8e70a22011-11-15 10:28:54 -08006121 if (ret)
6122 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
6123 else
6124 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packard120eced2011-07-27 01:21:40 -07006125
Jesse Barnes79e53942008-11-07 14:24:08 -08006126 return ret;
6127}
6128
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006129static bool intel_eld_uptodate(struct drm_connector *connector,
6130 int reg_eldv, uint32_t bits_eldv,
6131 int reg_elda, uint32_t bits_elda,
6132 int reg_edid)
6133{
6134 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6135 uint8_t *eld = connector->eld;
6136 uint32_t i;
6137
6138 i = I915_READ(reg_eldv);
6139 i &= bits_eldv;
6140
6141 if (!eld[0])
6142 return !i;
6143
6144 if (!i)
6145 return false;
6146
6147 i = I915_READ(reg_elda);
6148 i &= ~bits_elda;
6149 I915_WRITE(reg_elda, i);
6150
6151 for (i = 0; i < eld[2]; i++)
6152 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6153 return false;
6154
6155 return true;
6156}
6157
Wu Fengguange0dac652011-09-05 14:25:34 +08006158static void g4x_write_eld(struct drm_connector *connector,
6159 struct drm_crtc *crtc)
6160{
6161 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6162 uint8_t *eld = connector->eld;
6163 uint32_t eldv;
6164 uint32_t len;
6165 uint32_t i;
6166
6167 i = I915_READ(G4X_AUD_VID_DID);
6168
6169 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6170 eldv = G4X_ELDV_DEVCL_DEVBLC;
6171 else
6172 eldv = G4X_ELDV_DEVCTG;
6173
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006174 if (intel_eld_uptodate(connector,
6175 G4X_AUD_CNTL_ST, eldv,
6176 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6177 G4X_HDMIW_HDMIEDID))
6178 return;
6179
Wu Fengguange0dac652011-09-05 14:25:34 +08006180 i = I915_READ(G4X_AUD_CNTL_ST);
6181 i &= ~(eldv | G4X_ELD_ADDR);
6182 len = (i >> 9) & 0x1f; /* ELD buffer size */
6183 I915_WRITE(G4X_AUD_CNTL_ST, i);
6184
6185 if (!eld[0])
6186 return;
6187
6188 len = min_t(uint8_t, eld[2], len);
6189 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6190 for (i = 0; i < len; i++)
6191 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6192
6193 i = I915_READ(G4X_AUD_CNTL_ST);
6194 i |= eldv;
6195 I915_WRITE(G4X_AUD_CNTL_ST, i);
6196}
6197
6198static void ironlake_write_eld(struct drm_connector *connector,
6199 struct drm_crtc *crtc)
6200{
6201 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6202 uint8_t *eld = connector->eld;
6203 uint32_t eldv;
6204 uint32_t i;
6205 int len;
6206 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006207 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006208 int aud_cntl_st;
6209 int aud_cntrl_st2;
6210
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006211 if (HAS_PCH_IBX(connector->dev)) {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006212 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006213 aud_config = IBX_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006214 aud_cntl_st = IBX_AUD_CNTL_ST_A;
6215 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006216 } else {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006217 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006218 aud_config = CPT_AUD_CONFIG_A;
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006219 aud_cntl_st = CPT_AUD_CNTL_ST_A;
6220 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006221 }
6222
6223 i = to_intel_crtc(crtc)->pipe;
6224 hdmiw_hdmiedid += i * 0x100;
6225 aud_cntl_st += i * 0x100;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006226 aud_config += i * 0x100;
Wu Fengguange0dac652011-09-05 14:25:34 +08006227
6228 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
6229
6230 i = I915_READ(aud_cntl_st);
6231 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
6232 if (!i) {
6233 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6234 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006235 eldv = IBX_ELD_VALIDB;
6236 eldv |= IBX_ELD_VALIDB << 4;
6237 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006238 } else {
6239 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006240 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006241 }
6242
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006243 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6244 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6245 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006246 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6247 } else
6248 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006249
6250 if (intel_eld_uptodate(connector,
6251 aud_cntrl_st2, eldv,
6252 aud_cntl_st, IBX_ELD_ADDRESS,
6253 hdmiw_hdmiedid))
6254 return;
6255
Wu Fengguange0dac652011-09-05 14:25:34 +08006256 i = I915_READ(aud_cntrl_st2);
6257 i &= ~eldv;
6258 I915_WRITE(aud_cntrl_st2, i);
6259
6260 if (!eld[0])
6261 return;
6262
Wu Fengguange0dac652011-09-05 14:25:34 +08006263 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006264 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006265 I915_WRITE(aud_cntl_st, i);
6266
6267 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6268 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6269 for (i = 0; i < len; i++)
6270 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6271
6272 i = I915_READ(aud_cntrl_st2);
6273 i |= eldv;
6274 I915_WRITE(aud_cntrl_st2, i);
6275}
6276
6277void intel_write_eld(struct drm_encoder *encoder,
6278 struct drm_display_mode *mode)
6279{
6280 struct drm_crtc *crtc = encoder->crtc;
6281 struct drm_connector *connector;
6282 struct drm_device *dev = encoder->dev;
6283 struct drm_i915_private *dev_priv = dev->dev_private;
6284
6285 connector = drm_select_eld(encoder, mode);
6286 if (!connector)
6287 return;
6288
6289 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6290 connector->base.id,
6291 drm_get_connector_name(connector),
6292 connector->encoder->base.id,
6293 drm_get_encoder_name(connector->encoder));
6294
6295 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6296
6297 if (dev_priv->display.write_eld)
6298 dev_priv->display.write_eld(connector, crtc);
6299}
6300
Jesse Barnes79e53942008-11-07 14:24:08 -08006301/** Loads the palette/gamma unit for the CRTC with the prepared values */
6302void intel_crtc_load_lut(struct drm_crtc *crtc)
6303{
6304 struct drm_device *dev = crtc->dev;
6305 struct drm_i915_private *dev_priv = dev->dev_private;
6306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006307 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006308 int i;
6309
6310 /* The clocks have to be on to load the palette. */
6311 if (!crtc->enabled)
6312 return;
6313
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006314 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006315 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006316 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006317
Jesse Barnes79e53942008-11-07 14:24:08 -08006318 for (i = 0; i < 256; i++) {
6319 I915_WRITE(palreg + 4 * i,
6320 (intel_crtc->lut_r[i] << 16) |
6321 (intel_crtc->lut_g[i] << 8) |
6322 intel_crtc->lut_b[i]);
6323 }
6324}
6325
Chris Wilson560b85b2010-08-07 11:01:38 +01006326static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6327{
6328 struct drm_device *dev = crtc->dev;
6329 struct drm_i915_private *dev_priv = dev->dev_private;
6330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6331 bool visible = base != 0;
6332 u32 cntl;
6333
6334 if (intel_crtc->cursor_visible == visible)
6335 return;
6336
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006337 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006338 if (visible) {
6339 /* On these chipsets we can only modify the base whilst
6340 * the cursor is disabled.
6341 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006342 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006343
6344 cntl &= ~(CURSOR_FORMAT_MASK);
6345 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6346 cntl |= CURSOR_ENABLE |
6347 CURSOR_GAMMA_ENABLE |
6348 CURSOR_FORMAT_ARGB;
6349 } else
6350 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006351 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006352
6353 intel_crtc->cursor_visible = visible;
6354}
6355
6356static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6357{
6358 struct drm_device *dev = crtc->dev;
6359 struct drm_i915_private *dev_priv = dev->dev_private;
6360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6361 int pipe = intel_crtc->pipe;
6362 bool visible = base != 0;
6363
6364 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006365 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006366 if (base) {
6367 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6368 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6369 cntl |= pipe << 28; /* Connect to correct pipe */
6370 } else {
6371 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6372 cntl |= CURSOR_MODE_DISABLE;
6373 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006374 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006375
6376 intel_crtc->cursor_visible = visible;
6377 }
6378 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006379 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006380}
6381
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006382static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6383{
6384 struct drm_device *dev = crtc->dev;
6385 struct drm_i915_private *dev_priv = dev->dev_private;
6386 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6387 int pipe = intel_crtc->pipe;
6388 bool visible = base != 0;
6389
6390 if (intel_crtc->cursor_visible != visible) {
6391 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6392 if (base) {
6393 cntl &= ~CURSOR_MODE;
6394 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6395 } else {
6396 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6397 cntl |= CURSOR_MODE_DISABLE;
6398 }
6399 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6400
6401 intel_crtc->cursor_visible = visible;
6402 }
6403 /* and commit changes on next vblank */
6404 I915_WRITE(CURBASE_IVB(pipe), base);
6405}
6406
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006407/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006408static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6409 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006410{
6411 struct drm_device *dev = crtc->dev;
6412 struct drm_i915_private *dev_priv = dev->dev_private;
6413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6414 int pipe = intel_crtc->pipe;
6415 int x = intel_crtc->cursor_x;
6416 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006417 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006418 bool visible;
6419
6420 pos = 0;
6421
Chris Wilson6b383a72010-09-13 13:54:26 +01006422 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006423 base = intel_crtc->cursor_addr;
6424 if (x > (int) crtc->fb->width)
6425 base = 0;
6426
6427 if (y > (int) crtc->fb->height)
6428 base = 0;
6429 } else
6430 base = 0;
6431
6432 if (x < 0) {
6433 if (x + intel_crtc->cursor_width < 0)
6434 base = 0;
6435
6436 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6437 x = -x;
6438 }
6439 pos |= x << CURSOR_X_SHIFT;
6440
6441 if (y < 0) {
6442 if (y + intel_crtc->cursor_height < 0)
6443 base = 0;
6444
6445 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6446 y = -y;
6447 }
6448 pos |= y << CURSOR_Y_SHIFT;
6449
6450 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006451 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006452 return;
6453
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006454 if (IS_IVYBRIDGE(dev)) {
6455 I915_WRITE(CURPOS_IVB(pipe), pos);
6456 ivb_update_cursor(crtc, base);
6457 } else {
6458 I915_WRITE(CURPOS(pipe), pos);
6459 if (IS_845G(dev) || IS_I865G(dev))
6460 i845_update_cursor(crtc, base);
6461 else
6462 i9xx_update_cursor(crtc, base);
6463 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006464
6465 if (visible)
6466 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
6467}
6468
Jesse Barnes79e53942008-11-07 14:24:08 -08006469static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006470 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006471 uint32_t handle,
6472 uint32_t width, uint32_t height)
6473{
6474 struct drm_device *dev = crtc->dev;
6475 struct drm_i915_private *dev_priv = dev->dev_private;
6476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006477 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006478 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006479 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006480
Zhao Yakui28c97732009-10-09 11:39:41 +08006481 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08006482
6483 /* if we want to turn off the cursor ignore width and height */
6484 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006485 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006486 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006487 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006488 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006489 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006490 }
6491
6492 /* Currently we only support 64x64 cursors */
6493 if (width != 64 || height != 64) {
6494 DRM_ERROR("we currently only support 64x64 cursors\n");
6495 return -EINVAL;
6496 }
6497
Chris Wilson05394f32010-11-08 19:18:58 +00006498 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006499 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006500 return -ENOENT;
6501
Chris Wilson05394f32010-11-08 19:18:58 +00006502 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006503 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006504 ret = -ENOMEM;
6505 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006506 }
6507
Dave Airlie71acb5e2008-12-30 20:31:46 +10006508 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006509 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006510 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006511 if (obj->tiling_mode) {
6512 DRM_ERROR("cursor cannot be tiled\n");
6513 ret = -EINVAL;
6514 goto fail_locked;
6515 }
6516
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006517 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006518 if (ret) {
6519 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006520 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006521 }
6522
Chris Wilsond9e86c02010-11-10 16:40:20 +00006523 ret = i915_gem_object_put_fence(obj);
6524 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006525 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006526 goto fail_unpin;
6527 }
6528
Chris Wilson05394f32010-11-08 19:18:58 +00006529 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006530 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006531 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006532 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006533 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6534 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006535 if (ret) {
6536 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006537 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006538 }
Chris Wilson05394f32010-11-08 19:18:58 +00006539 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006540 }
6541
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006542 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006543 I915_WRITE(CURSIZE, (height << 12) | width);
6544
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006545 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006546 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006547 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006548 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006549 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6550 } else
6551 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006552 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006553 }
Jesse Barnes80824002009-09-10 15:28:06 -07006554
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006555 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006556
6557 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006558 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006559 intel_crtc->cursor_width = width;
6560 intel_crtc->cursor_height = height;
6561
Chris Wilson6b383a72010-09-13 13:54:26 +01006562 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006563
Jesse Barnes79e53942008-11-07 14:24:08 -08006564 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006565fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006566 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006567fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006568 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006569fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006570 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006571 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006572}
6573
6574static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6575{
Jesse Barnes79e53942008-11-07 14:24:08 -08006576 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006577
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006578 intel_crtc->cursor_x = x;
6579 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006580
Chris Wilson6b383a72010-09-13 13:54:26 +01006581 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006582
6583 return 0;
6584}
6585
6586/** Sets the color ramps on behalf of RandR */
6587void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6588 u16 blue, int regno)
6589{
6590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6591
6592 intel_crtc->lut_r[regno] = red >> 8;
6593 intel_crtc->lut_g[regno] = green >> 8;
6594 intel_crtc->lut_b[regno] = blue >> 8;
6595}
6596
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006597void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6598 u16 *blue, int regno)
6599{
6600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6601
6602 *red = intel_crtc->lut_r[regno] << 8;
6603 *green = intel_crtc->lut_g[regno] << 8;
6604 *blue = intel_crtc->lut_b[regno] << 8;
6605}
6606
Jesse Barnes79e53942008-11-07 14:24:08 -08006607static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006608 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006609{
James Simmons72034252010-08-03 01:33:19 +01006610 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006612
James Simmons72034252010-08-03 01:33:19 +01006613 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006614 intel_crtc->lut_r[i] = red[i] >> 8;
6615 intel_crtc->lut_g[i] = green[i] >> 8;
6616 intel_crtc->lut_b[i] = blue[i] >> 8;
6617 }
6618
6619 intel_crtc_load_lut(crtc);
6620}
6621
6622/**
6623 * Get a pipe with a simple mode set on it for doing load-based monitor
6624 * detection.
6625 *
6626 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006627 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006628 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006629 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006630 * configured for it. In the future, it could choose to temporarily disable
6631 * some outputs to free up a pipe for its use.
6632 *
6633 * \return crtc, or NULL if no pipes are available.
6634 */
6635
6636/* VESA 640x480x72Hz mode to set on the pipe */
6637static struct drm_display_mode load_detect_mode = {
6638 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6639 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6640};
6641
Chris Wilsond2dff872011-04-19 08:36:26 +01006642static struct drm_framebuffer *
6643intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006644 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006645 struct drm_i915_gem_object *obj)
6646{
6647 struct intel_framebuffer *intel_fb;
6648 int ret;
6649
6650 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6651 if (!intel_fb) {
6652 drm_gem_object_unreference_unlocked(&obj->base);
6653 return ERR_PTR(-ENOMEM);
6654 }
6655
6656 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6657 if (ret) {
6658 drm_gem_object_unreference_unlocked(&obj->base);
6659 kfree(intel_fb);
6660 return ERR_PTR(ret);
6661 }
6662
6663 return &intel_fb->base;
6664}
6665
6666static u32
6667intel_framebuffer_pitch_for_width(int width, int bpp)
6668{
6669 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6670 return ALIGN(pitch, 64);
6671}
6672
6673static u32
6674intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6675{
6676 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6677 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6678}
6679
6680static struct drm_framebuffer *
6681intel_framebuffer_create_for_mode(struct drm_device *dev,
6682 struct drm_display_mode *mode,
6683 int depth, int bpp)
6684{
6685 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006686 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01006687
6688 obj = i915_gem_alloc_object(dev,
6689 intel_framebuffer_size_for_mode(mode, bpp));
6690 if (obj == NULL)
6691 return ERR_PTR(-ENOMEM);
6692
6693 mode_cmd.width = mode->hdisplay;
6694 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006695 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6696 bpp);
6697 mode_cmd.pixel_format = 0;
Chris Wilsond2dff872011-04-19 08:36:26 +01006698
6699 return intel_framebuffer_create(dev, &mode_cmd, obj);
6700}
6701
6702static struct drm_framebuffer *
6703mode_fits_in_fbdev(struct drm_device *dev,
6704 struct drm_display_mode *mode)
6705{
6706 struct drm_i915_private *dev_priv = dev->dev_private;
6707 struct drm_i915_gem_object *obj;
6708 struct drm_framebuffer *fb;
6709
6710 if (dev_priv->fbdev == NULL)
6711 return NULL;
6712
6713 obj = dev_priv->fbdev->ifb.obj;
6714 if (obj == NULL)
6715 return NULL;
6716
6717 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006718 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6719 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006720 return NULL;
6721
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006722 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006723 return NULL;
6724
6725 return fb;
6726}
6727
Chris Wilson71731882011-04-19 23:10:58 +01006728bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
6729 struct drm_connector *connector,
6730 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006731 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006732{
6733 struct intel_crtc *intel_crtc;
6734 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006735 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006736 struct drm_crtc *crtc = NULL;
6737 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01006738 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006739 int i = -1;
6740
Chris Wilsond2dff872011-04-19 08:36:26 +01006741 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6742 connector->base.id, drm_get_connector_name(connector),
6743 encoder->base.id, drm_get_encoder_name(encoder));
6744
Jesse Barnes79e53942008-11-07 14:24:08 -08006745 /*
6746 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006747 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006748 * - if the connector already has an assigned crtc, use it (but make
6749 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006750 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006751 * - try to find the first unused crtc that can drive this connector,
6752 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006753 */
6754
6755 /* See if we already have a CRTC for this connector */
6756 if (encoder->crtc) {
6757 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006758
Jesse Barnes79e53942008-11-07 14:24:08 -08006759 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006760 old->dpms_mode = intel_crtc->dpms_mode;
6761 old->load_detect_temp = false;
6762
6763 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08006764 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01006765 struct drm_encoder_helper_funcs *encoder_funcs;
6766 struct drm_crtc_helper_funcs *crtc_funcs;
6767
Jesse Barnes79e53942008-11-07 14:24:08 -08006768 crtc_funcs = crtc->helper_private;
6769 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01006770
6771 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006772 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
6773 }
Chris Wilson8261b192011-04-19 23:18:09 +01006774
Chris Wilson71731882011-04-19 23:10:58 +01006775 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006776 }
6777
6778 /* Find an unused one (if possible) */
6779 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6780 i++;
6781 if (!(encoder->possible_crtcs & (1 << i)))
6782 continue;
6783 if (!possible_crtc->enabled) {
6784 crtc = possible_crtc;
6785 break;
6786 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006787 }
6788
6789 /*
6790 * If we didn't find an unused CRTC, don't use any.
6791 */
6792 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006793 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6794 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006795 }
6796
6797 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006798 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006799
6800 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006801 old->dpms_mode = intel_crtc->dpms_mode;
6802 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006803 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006804
Chris Wilson64927112011-04-20 07:25:26 +01006805 if (!mode)
6806 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006807
Chris Wilsond2dff872011-04-19 08:36:26 +01006808 old_fb = crtc->fb;
6809
6810 /* We need a framebuffer large enough to accommodate all accesses
6811 * that the plane may generate whilst we perform load detection.
6812 * We can not rely on the fbcon either being present (we get called
6813 * during its initialisation to detect all boot displays, or it may
6814 * not even exist) or that it is large enough to satisfy the
6815 * requested mode.
6816 */
6817 crtc->fb = mode_fits_in_fbdev(dev, mode);
6818 if (crtc->fb == NULL) {
6819 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6820 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6821 old->release_fb = crtc->fb;
6822 } else
6823 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6824 if (IS_ERR(crtc->fb)) {
6825 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6826 crtc->fb = old_fb;
6827 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006828 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006829
6830 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006831 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006832 if (old->release_fb)
6833 old->release_fb->funcs->destroy(old->release_fb);
6834 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01006835 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006836 }
Chris Wilson71731882011-04-19 23:10:58 +01006837
Jesse Barnes79e53942008-11-07 14:24:08 -08006838 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006839 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006840
Chris Wilson71731882011-04-19 23:10:58 +01006841 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006842}
6843
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006844void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01006845 struct drm_connector *connector,
6846 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006847{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006848 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006849 struct drm_device *dev = encoder->dev;
6850 struct drm_crtc *crtc = encoder->crtc;
6851 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
6852 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
6853
Chris Wilsond2dff872011-04-19 08:36:26 +01006854 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6855 connector->base.id, drm_get_connector_name(connector),
6856 encoder->base.id, drm_get_encoder_name(encoder));
6857
Chris Wilson8261b192011-04-19 23:18:09 +01006858 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006859 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006860 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01006861
6862 if (old->release_fb)
6863 old->release_fb->funcs->destroy(old->release_fb);
6864
Chris Wilson0622a532011-04-21 09:32:11 +01006865 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006866 }
6867
Eric Anholtc751ce42010-03-25 11:48:48 -07006868 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01006869 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
6870 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01006871 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006872 }
6873}
6874
6875/* Returns the clock of the currently programmed mode of the given pipe. */
6876static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6877{
6878 struct drm_i915_private *dev_priv = dev->dev_private;
6879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6880 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006881 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006882 u32 fp;
6883 intel_clock_t clock;
6884
6885 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006886 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006887 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006888 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006889
6890 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006891 if (IS_PINEVIEW(dev)) {
6892 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6893 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006894 } else {
6895 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6896 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6897 }
6898
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006899 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006900 if (IS_PINEVIEW(dev))
6901 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6902 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006903 else
6904 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006905 DPLL_FPA01_P1_POST_DIV_SHIFT);
6906
6907 switch (dpll & DPLL_MODE_MASK) {
6908 case DPLLB_MODE_DAC_SERIAL:
6909 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6910 5 : 10;
6911 break;
6912 case DPLLB_MODE_LVDS:
6913 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6914 7 : 14;
6915 break;
6916 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006917 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006918 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6919 return 0;
6920 }
6921
6922 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006923 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006924 } else {
6925 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6926
6927 if (is_lvds) {
6928 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6929 DPLL_FPA01_P1_POST_DIV_SHIFT);
6930 clock.p2 = 14;
6931
6932 if ((dpll & PLL_REF_INPUT_MASK) ==
6933 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6934 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006935 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006936 } else
Shaohua Li21778322009-02-23 15:19:16 +08006937 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006938 } else {
6939 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6940 clock.p1 = 2;
6941 else {
6942 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6943 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6944 }
6945 if (dpll & PLL_P2_DIVIDE_BY_4)
6946 clock.p2 = 4;
6947 else
6948 clock.p2 = 2;
6949
Shaohua Li21778322009-02-23 15:19:16 +08006950 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006951 }
6952 }
6953
6954 /* XXX: It would be nice to validate the clocks, but we can't reuse
6955 * i830PllIsValid() because it relies on the xf86_config connector
6956 * configuration being accurate, which it isn't necessarily.
6957 */
6958
6959 return clock.dot;
6960}
6961
6962/** Returns the currently programmed mode of the given pipe. */
6963struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6964 struct drm_crtc *crtc)
6965{
Jesse Barnes548f2452011-02-17 10:40:53 -08006966 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006967 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6968 int pipe = intel_crtc->pipe;
6969 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08006970 int htot = I915_READ(HTOTAL(pipe));
6971 int hsync = I915_READ(HSYNC(pipe));
6972 int vtot = I915_READ(VTOTAL(pipe));
6973 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006974
6975 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6976 if (!mode)
6977 return NULL;
6978
6979 mode->clock = intel_crtc_clock_get(dev, crtc);
6980 mode->hdisplay = (htot & 0xffff) + 1;
6981 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6982 mode->hsync_start = (hsync & 0xffff) + 1;
6983 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6984 mode->vdisplay = (vtot & 0xffff) + 1;
6985 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6986 mode->vsync_start = (vsync & 0xffff) + 1;
6987 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6988
6989 drm_mode_set_name(mode);
6990 drm_mode_set_crtcinfo(mode, 0);
6991
6992 return mode;
6993}
6994
Jesse Barnes652c3932009-08-17 13:31:43 -07006995#define GPU_IDLE_TIMEOUT 500 /* ms */
6996
6997/* When this timer fires, we've been idle for awhile */
6998static void intel_gpu_idle_timer(unsigned long arg)
6999{
7000 struct drm_device *dev = (struct drm_device *)arg;
7001 drm_i915_private_t *dev_priv = dev->dev_private;
7002
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00007003 if (!list_empty(&dev_priv->mm.active_list)) {
7004 /* Still processing requests, so just re-arm the timer. */
7005 mod_timer(&dev_priv->idle_timer, jiffies +
7006 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
7007 return;
7008 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007009
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00007010 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07007011 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07007012}
7013
Jesse Barnes652c3932009-08-17 13:31:43 -07007014#define CRTC_IDLE_TIMEOUT 1000 /* ms */
7015
7016static void intel_crtc_idle_timer(unsigned long arg)
7017{
7018 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
7019 struct drm_crtc *crtc = &intel_crtc->base;
7020 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00007021 struct intel_framebuffer *intel_fb;
7022
7023 intel_fb = to_intel_framebuffer(crtc->fb);
7024 if (intel_fb && intel_fb->obj->active) {
7025 /* The framebuffer is still being accessed by the GPU. */
7026 mod_timer(&intel_crtc->idle_timer, jiffies +
7027 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
7028 return;
7029 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007030
Jesse Barnes652c3932009-08-17 13:31:43 -07007031 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07007032 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07007033}
7034
Daniel Vetter3dec0092010-08-20 21:40:52 +02007035static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007036{
7037 struct drm_device *dev = crtc->dev;
7038 drm_i915_private_t *dev_priv = dev->dev_private;
7039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7040 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007041 int dpll_reg = DPLL(pipe);
7042 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007043
Eric Anholtbad720f2009-10-22 16:11:14 -07007044 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007045 return;
7046
7047 if (!dev_priv->lvds_downclock_avail)
7048 return;
7049
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007050 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007051 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007052 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007053
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007054 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007055
7056 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7057 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007058 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007059
Jesse Barnes652c3932009-08-17 13:31:43 -07007060 dpll = I915_READ(dpll_reg);
7061 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007062 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007063 }
7064
7065 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02007066 mod_timer(&intel_crtc->idle_timer, jiffies +
7067 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07007068}
7069
7070static void intel_decrease_pllclock(struct drm_crtc *crtc)
7071{
7072 struct drm_device *dev = crtc->dev;
7073 drm_i915_private_t *dev_priv = dev->dev_private;
7074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7075 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007076 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007077 int dpll = I915_READ(dpll_reg);
7078
Eric Anholtbad720f2009-10-22 16:11:14 -07007079 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007080 return;
7081
7082 if (!dev_priv->lvds_downclock_avail)
7083 return;
7084
7085 /*
7086 * Since this is called by a timer, we should never get here in
7087 * the manual case.
7088 */
7089 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007090 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007091
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007092 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007093
7094 dpll |= DISPLAY_RATE_SELECT_FPA1;
7095 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007096 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007097 dpll = I915_READ(dpll_reg);
7098 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007099 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007100 }
7101
7102}
7103
7104/**
7105 * intel_idle_update - adjust clocks for idleness
7106 * @work: work struct
7107 *
7108 * Either the GPU or display (or both) went idle. Check the busy status
7109 * here and adjust the CRTC and GPU clocks as necessary.
7110 */
7111static void intel_idle_update(struct work_struct *work)
7112{
7113 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
7114 idle_work);
7115 struct drm_device *dev = dev_priv->dev;
7116 struct drm_crtc *crtc;
7117 struct intel_crtc *intel_crtc;
7118
7119 if (!i915_powersave)
7120 return;
7121
7122 mutex_lock(&dev->struct_mutex);
7123
Jesse Barnes7648fa92010-05-20 14:28:11 -07007124 i915_update_gfx_val(dev_priv);
7125
Jesse Barnes652c3932009-08-17 13:31:43 -07007126 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7127 /* Skip inactive CRTCs */
7128 if (!crtc->fb)
7129 continue;
7130
7131 intel_crtc = to_intel_crtc(crtc);
7132 if (!intel_crtc->busy)
7133 intel_decrease_pllclock(crtc);
7134 }
7135
Li Peng45ac22c2010-06-12 23:38:35 +08007136
Jesse Barnes652c3932009-08-17 13:31:43 -07007137 mutex_unlock(&dev->struct_mutex);
7138}
7139
7140/**
7141 * intel_mark_busy - mark the GPU and possibly the display busy
7142 * @dev: drm device
7143 * @obj: object we're operating on
7144 *
7145 * Callers can use this function to indicate that the GPU is busy processing
7146 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
7147 * buffer), we'll also mark the display as busy, so we know to increase its
7148 * clock frequency.
7149 */
Chris Wilson05394f32010-11-08 19:18:58 +00007150void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07007151{
7152 drm_i915_private_t *dev_priv = dev->dev_private;
7153 struct drm_crtc *crtc = NULL;
7154 struct intel_framebuffer *intel_fb;
7155 struct intel_crtc *intel_crtc;
7156
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08007157 if (!drm_core_check_feature(dev, DRIVER_MODESET))
7158 return;
7159
Alexander Lam18b21902011-01-03 13:28:56 -05007160 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00007161 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05007162 else
Chris Wilson28cf7982009-11-30 01:08:56 +00007163 mod_timer(&dev_priv->idle_timer, jiffies +
7164 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07007165
7166 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7167 if (!crtc->fb)
7168 continue;
7169
7170 intel_crtc = to_intel_crtc(crtc);
7171 intel_fb = to_intel_framebuffer(crtc->fb);
7172 if (intel_fb->obj == obj) {
7173 if (!intel_crtc->busy) {
7174 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02007175 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007176 intel_crtc->busy = true;
7177 } else {
7178 /* Busy -> busy, put off timer */
7179 mod_timer(&intel_crtc->idle_timer, jiffies +
7180 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
7181 }
7182 }
7183 }
7184}
7185
Jesse Barnes79e53942008-11-07 14:24:08 -08007186static void intel_crtc_destroy(struct drm_crtc *crtc)
7187{
7188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007189 struct drm_device *dev = crtc->dev;
7190 struct intel_unpin_work *work;
7191 unsigned long flags;
7192
7193 spin_lock_irqsave(&dev->event_lock, flags);
7194 work = intel_crtc->unpin_work;
7195 intel_crtc->unpin_work = NULL;
7196 spin_unlock_irqrestore(&dev->event_lock, flags);
7197
7198 if (work) {
7199 cancel_work_sync(&work->work);
7200 kfree(work);
7201 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007202
7203 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007204
Jesse Barnes79e53942008-11-07 14:24:08 -08007205 kfree(intel_crtc);
7206}
7207
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007208static void intel_unpin_work_fn(struct work_struct *__work)
7209{
7210 struct intel_unpin_work *work =
7211 container_of(__work, struct intel_unpin_work, work);
7212
7213 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007214 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007215 drm_gem_object_unreference(&work->pending_flip_obj->base);
7216 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007217
Chris Wilson7782de32011-07-08 12:22:41 +01007218 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007219 mutex_unlock(&work->dev->struct_mutex);
7220 kfree(work);
7221}
7222
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007223static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007224 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007225{
7226 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7228 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00007229 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007230 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007231 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007232 unsigned long flags;
7233
7234 /* Ignore early vblank irqs */
7235 if (intel_crtc == NULL)
7236 return;
7237
Mario Kleiner49b14a52010-12-09 07:00:07 +01007238 do_gettimeofday(&tnow);
7239
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007240 spin_lock_irqsave(&dev->event_lock, flags);
7241 work = intel_crtc->unpin_work;
7242 if (work == NULL || !work->pending) {
7243 spin_unlock_irqrestore(&dev->event_lock, flags);
7244 return;
7245 }
7246
7247 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007248
7249 if (work->event) {
7250 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007251 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007252
7253 /* Called before vblank count and timestamps have
7254 * been updated for the vblank interval of flip
7255 * completion? Need to increment vblank count and
7256 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01007257 * to account for this. We assume this happened if we
7258 * get called over 0.9 frame durations after the last
7259 * timestamped vblank.
7260 *
7261 * This calculation can not be used with vrefresh rates
7262 * below 5Hz (10Hz to be on the safe side) without
7263 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007264 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01007265 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
7266 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007267 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007268 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
7269 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007270 }
7271
Mario Kleiner49b14a52010-12-09 07:00:07 +01007272 e->event.tv_sec = tvbl.tv_sec;
7273 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007274
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007275 list_add_tail(&e->base.link,
7276 &e->base.file_priv->event_list);
7277 wake_up_interruptible(&e->base.file_priv->event_wait);
7278 }
7279
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007280 drm_vblank_put(dev, intel_crtc->pipe);
7281
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007282 spin_unlock_irqrestore(&dev->event_lock, flags);
7283
Chris Wilson05394f32010-11-08 19:18:58 +00007284 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00007285
Chris Wilsone59f2ba2010-10-07 17:28:15 +01007286 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00007287 &obj->pending_flip.counter);
7288 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01007289 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007290
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007291 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007292
7293 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007294}
7295
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007296void intel_finish_page_flip(struct drm_device *dev, int pipe)
7297{
7298 drm_i915_private_t *dev_priv = dev->dev_private;
7299 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7300
Mario Kleiner49b14a52010-12-09 07:00:07 +01007301 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007302}
7303
7304void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7305{
7306 drm_i915_private_t *dev_priv = dev->dev_private;
7307 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7308
Mario Kleiner49b14a52010-12-09 07:00:07 +01007309 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007310}
7311
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007312void intel_prepare_page_flip(struct drm_device *dev, int plane)
7313{
7314 drm_i915_private_t *dev_priv = dev->dev_private;
7315 struct intel_crtc *intel_crtc =
7316 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7317 unsigned long flags;
7318
7319 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08007320 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007321 if ((++intel_crtc->unpin_work->pending) > 1)
7322 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08007323 } else {
7324 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
7325 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007326 spin_unlock_irqrestore(&dev->event_lock, flags);
7327}
7328
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007329static int intel_gen2_queue_flip(struct drm_device *dev,
7330 struct drm_crtc *crtc,
7331 struct drm_framebuffer *fb,
7332 struct drm_i915_gem_object *obj)
7333{
7334 struct drm_i915_private *dev_priv = dev->dev_private;
7335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7336 unsigned long offset;
7337 u32 flip_mask;
7338 int ret;
7339
7340 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7341 if (ret)
7342 goto out;
7343
7344 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007345 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007346
7347 ret = BEGIN_LP_RING(6);
7348 if (ret)
7349 goto out;
7350
7351 /* Can't queue multiple flips, so wait for the previous
7352 * one to finish before executing the next.
7353 */
7354 if (intel_crtc->plane)
7355 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7356 else
7357 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7358 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7359 OUT_RING(MI_NOOP);
7360 OUT_RING(MI_DISPLAY_FLIP |
7361 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007362 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007363 OUT_RING(obj->gtt_offset + offset);
Daniel Vetterc6a32fc2012-01-20 10:43:44 +01007364 OUT_RING(0); /* aux display base address, unused */
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007365 ADVANCE_LP_RING();
7366out:
7367 return ret;
7368}
7369
7370static int intel_gen3_queue_flip(struct drm_device *dev,
7371 struct drm_crtc *crtc,
7372 struct drm_framebuffer *fb,
7373 struct drm_i915_gem_object *obj)
7374{
7375 struct drm_i915_private *dev_priv = dev->dev_private;
7376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7377 unsigned long offset;
7378 u32 flip_mask;
7379 int ret;
7380
7381 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7382 if (ret)
7383 goto out;
7384
7385 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007386 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007387
7388 ret = BEGIN_LP_RING(6);
7389 if (ret)
7390 goto out;
7391
7392 if (intel_crtc->plane)
7393 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7394 else
7395 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7396 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7397 OUT_RING(MI_NOOP);
7398 OUT_RING(MI_DISPLAY_FLIP_I915 |
7399 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007400 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007401 OUT_RING(obj->gtt_offset + offset);
7402 OUT_RING(MI_NOOP);
7403
7404 ADVANCE_LP_RING();
7405out:
7406 return ret;
7407}
7408
7409static int intel_gen4_queue_flip(struct drm_device *dev,
7410 struct drm_crtc *crtc,
7411 struct drm_framebuffer *fb,
7412 struct drm_i915_gem_object *obj)
7413{
7414 struct drm_i915_private *dev_priv = dev->dev_private;
7415 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7416 uint32_t pf, pipesrc;
7417 int ret;
7418
7419 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7420 if (ret)
7421 goto out;
7422
7423 ret = BEGIN_LP_RING(4);
7424 if (ret)
7425 goto out;
7426
7427 /* i965+ uses the linear or tiled offsets from the
7428 * Display Registers (which do not change across a page-flip)
7429 * so we need only reprogram the base address.
7430 */
7431 OUT_RING(MI_DISPLAY_FLIP |
7432 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007433 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007434 OUT_RING(obj->gtt_offset | obj->tiling_mode);
7435
7436 /* XXX Enabling the panel-fitter across page-flip is so far
7437 * untested on non-native modes, so ignore it for now.
7438 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7439 */
7440 pf = 0;
7441 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7442 OUT_RING(pf | pipesrc);
7443 ADVANCE_LP_RING();
7444out:
7445 return ret;
7446}
7447
7448static int intel_gen6_queue_flip(struct drm_device *dev,
7449 struct drm_crtc *crtc,
7450 struct drm_framebuffer *fb,
7451 struct drm_i915_gem_object *obj)
7452{
7453 struct drm_i915_private *dev_priv = dev->dev_private;
7454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7455 uint32_t pf, pipesrc;
7456 int ret;
7457
7458 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7459 if (ret)
7460 goto out;
7461
7462 ret = BEGIN_LP_RING(4);
7463 if (ret)
7464 goto out;
7465
7466 OUT_RING(MI_DISPLAY_FLIP |
7467 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007468 OUT_RING(fb->pitches[0] | obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007469 OUT_RING(obj->gtt_offset);
7470
7471 pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7472 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7473 OUT_RING(pf | pipesrc);
7474 ADVANCE_LP_RING();
7475out:
7476 return ret;
7477}
7478
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007479/*
7480 * On gen7 we currently use the blit ring because (in early silicon at least)
7481 * the render ring doesn't give us interrpts for page flip completion, which
7482 * means clients will hang after the first flip is queued. Fortunately the
7483 * blit ring generates interrupts properly, so use it instead.
7484 */
7485static int intel_gen7_queue_flip(struct drm_device *dev,
7486 struct drm_crtc *crtc,
7487 struct drm_framebuffer *fb,
7488 struct drm_i915_gem_object *obj)
7489{
7490 struct drm_i915_private *dev_priv = dev->dev_private;
7491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7492 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7493 int ret;
7494
7495 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7496 if (ret)
7497 goto out;
7498
7499 ret = intel_ring_begin(ring, 4);
7500 if (ret)
7501 goto out;
7502
7503 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007504 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007505 intel_ring_emit(ring, (obj->gtt_offset));
7506 intel_ring_emit(ring, (MI_NOOP));
7507 intel_ring_advance(ring);
7508out:
7509 return ret;
7510}
7511
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007512static int intel_default_queue_flip(struct drm_device *dev,
7513 struct drm_crtc *crtc,
7514 struct drm_framebuffer *fb,
7515 struct drm_i915_gem_object *obj)
7516{
7517 return -ENODEV;
7518}
7519
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007520static int intel_crtc_page_flip(struct drm_crtc *crtc,
7521 struct drm_framebuffer *fb,
7522 struct drm_pending_vblank_event *event)
7523{
7524 struct drm_device *dev = crtc->dev;
7525 struct drm_i915_private *dev_priv = dev->dev_private;
7526 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007527 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7529 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007530 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007531 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007532
7533 work = kzalloc(sizeof *work, GFP_KERNEL);
7534 if (work == NULL)
7535 return -ENOMEM;
7536
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007537 work->event = event;
7538 work->dev = crtc->dev;
7539 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007540 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007541 INIT_WORK(&work->work, intel_unpin_work_fn);
7542
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007543 ret = drm_vblank_get(dev, intel_crtc->pipe);
7544 if (ret)
7545 goto free_work;
7546
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007547 /* We borrow the event spin lock for protecting unpin_work */
7548 spin_lock_irqsave(&dev->event_lock, flags);
7549 if (intel_crtc->unpin_work) {
7550 spin_unlock_irqrestore(&dev->event_lock, flags);
7551 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007552 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007553
7554 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007555 return -EBUSY;
7556 }
7557 intel_crtc->unpin_work = work;
7558 spin_unlock_irqrestore(&dev->event_lock, flags);
7559
7560 intel_fb = to_intel_framebuffer(fb);
7561 obj = intel_fb->obj;
7562
Chris Wilson468f0b42010-05-27 13:18:13 +01007563 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007564
Jesse Barnes75dfca82010-02-10 15:09:44 -08007565 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007566 drm_gem_object_reference(&work->old_fb_obj->base);
7567 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007568
7569 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007570
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007571 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007572
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007573 work->enable_stall_check = true;
7574
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007575 /* Block clients from rendering to the new back buffer until
7576 * the flip occurs and the object is no longer visible.
7577 */
Chris Wilson05394f32010-11-08 19:18:58 +00007578 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007579
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007580 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7581 if (ret)
7582 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007583
Chris Wilson7782de32011-07-08 12:22:41 +01007584 intel_disable_fbc(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007585 mutex_unlock(&dev->struct_mutex);
7586
Jesse Barnese5510fa2010-07-01 16:48:37 -07007587 trace_i915_flip_request(intel_crtc->plane, obj);
7588
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007589 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007590
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007591cleanup_pending:
7592 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007593 drm_gem_object_unreference(&work->old_fb_obj->base);
7594 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007595 mutex_unlock(&dev->struct_mutex);
7596
7597 spin_lock_irqsave(&dev->event_lock, flags);
7598 intel_crtc->unpin_work = NULL;
7599 spin_unlock_irqrestore(&dev->event_lock, flags);
7600
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007601 drm_vblank_put(dev, intel_crtc->pipe);
7602free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007603 kfree(work);
7604
7605 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007606}
7607
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007608static void intel_sanitize_modesetting(struct drm_device *dev,
7609 int pipe, int plane)
7610{
7611 struct drm_i915_private *dev_priv = dev->dev_private;
7612 u32 reg, val;
7613
7614 if (HAS_PCH_SPLIT(dev))
7615 return;
7616
7617 /* Who knows what state these registers were left in by the BIOS or
7618 * grub?
7619 *
7620 * If we leave the registers in a conflicting state (e.g. with the
7621 * display plane reading from the other pipe than the one we intend
7622 * to use) then when we attempt to teardown the active mode, we will
7623 * not disable the pipes and planes in the correct order -- leaving
7624 * a plane reading from a disabled pipe and possibly leading to
7625 * undefined behaviour.
7626 */
7627
7628 reg = DSPCNTR(plane);
7629 val = I915_READ(reg);
7630
7631 if ((val & DISPLAY_PLANE_ENABLE) == 0)
7632 return;
7633 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
7634 return;
7635
7636 /* This display plane is active and attached to the other CPU pipe. */
7637 pipe = !pipe;
7638
7639 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08007640 intel_disable_plane(dev_priv, plane, pipe);
7641 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007642}
Jesse Barnes79e53942008-11-07 14:24:08 -08007643
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007644static void intel_crtc_reset(struct drm_crtc *crtc)
7645{
7646 struct drm_device *dev = crtc->dev;
7647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7648
7649 /* Reset flags back to the 'unknown' status so that they
7650 * will be correctly set on the initial modeset.
7651 */
7652 intel_crtc->dpms_mode = -1;
7653
7654 /* We need to fix up any BIOS configuration that conflicts with
7655 * our expectations.
7656 */
7657 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
7658}
7659
7660static struct drm_crtc_helper_funcs intel_helper_funcs = {
7661 .dpms = intel_crtc_dpms,
7662 .mode_fixup = intel_crtc_mode_fixup,
7663 .mode_set = intel_crtc_mode_set,
7664 .mode_set_base = intel_pipe_set_base,
7665 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7666 .load_lut = intel_crtc_load_lut,
7667 .disable = intel_crtc_disable,
7668};
7669
7670static const struct drm_crtc_funcs intel_crtc_funcs = {
7671 .reset = intel_crtc_reset,
7672 .cursor_set = intel_crtc_cursor_set,
7673 .cursor_move = intel_crtc_cursor_move,
7674 .gamma_set = intel_crtc_gamma_set,
7675 .set_config = drm_crtc_helper_set_config,
7676 .destroy = intel_crtc_destroy,
7677 .page_flip = intel_crtc_page_flip,
7678};
7679
Hannes Ederb358d0a2008-12-18 21:18:47 +01007680static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08007681{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007682 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007683 struct intel_crtc *intel_crtc;
7684 int i;
7685
7686 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
7687 if (intel_crtc == NULL)
7688 return;
7689
7690 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
7691
7692 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08007693 for (i = 0; i < 256; i++) {
7694 intel_crtc->lut_r[i] = i;
7695 intel_crtc->lut_g[i] = i;
7696 intel_crtc->lut_b[i] = i;
7697 }
7698
Jesse Barnes80824002009-09-10 15:28:06 -07007699 /* Swap pipes & planes for FBC on pre-965 */
7700 intel_crtc->pipe = pipe;
7701 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01007702 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007703 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01007704 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07007705 }
7706
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007707 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
7708 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
7709 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
7710 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
7711
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00007712 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00007713 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07007714 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007715
7716 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07007717 if (pipe == 2 && IS_IVYBRIDGE(dev))
7718 intel_crtc->no_pll = true;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007719 intel_helper_funcs.prepare = ironlake_crtc_prepare;
7720 intel_helper_funcs.commit = ironlake_crtc_commit;
7721 } else {
7722 intel_helper_funcs.prepare = i9xx_crtc_prepare;
7723 intel_helper_funcs.commit = i9xx_crtc_commit;
7724 }
7725
Jesse Barnes79e53942008-11-07 14:24:08 -08007726 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
7727
Jesse Barnes652c3932009-08-17 13:31:43 -07007728 intel_crtc->busy = false;
7729
7730 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
7731 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007732}
7733
Carl Worth08d7b3d2009-04-29 14:43:54 -07007734int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00007735 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07007736{
7737 drm_i915_private_t *dev_priv = dev->dev_private;
7738 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02007739 struct drm_mode_object *drmmode_obj;
7740 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007741
7742 if (!dev_priv) {
7743 DRM_ERROR("called with no initialization\n");
7744 return -EINVAL;
7745 }
7746
Daniel Vetterc05422d2009-08-11 16:05:30 +02007747 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
7748 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07007749
Daniel Vetterc05422d2009-08-11 16:05:30 +02007750 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07007751 DRM_ERROR("no such CRTC id\n");
7752 return -EINVAL;
7753 }
7754
Daniel Vetterc05422d2009-08-11 16:05:30 +02007755 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
7756 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007757
Daniel Vetterc05422d2009-08-11 16:05:30 +02007758 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007759}
7760
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08007761static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007762{
Chris Wilson4ef69c72010-09-09 15:14:28 +01007763 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007764 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007765 int entry = 0;
7766
Chris Wilson4ef69c72010-09-09 15:14:28 +01007767 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7768 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007769 index_mask |= (1 << entry);
7770 entry++;
7771 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01007772
Jesse Barnes79e53942008-11-07 14:24:08 -08007773 return index_mask;
7774}
7775
Chris Wilson4d302442010-12-14 19:21:29 +00007776static bool has_edp_a(struct drm_device *dev)
7777{
7778 struct drm_i915_private *dev_priv = dev->dev_private;
7779
7780 if (!IS_MOBILE(dev))
7781 return false;
7782
7783 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
7784 return false;
7785
7786 if (IS_GEN5(dev) &&
7787 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
7788 return false;
7789
7790 return true;
7791}
7792
Jesse Barnes79e53942008-11-07 14:24:08 -08007793static void intel_setup_outputs(struct drm_device *dev)
7794{
Eric Anholt725e30a2009-01-22 13:01:02 -08007795 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007796 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007797 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00007798 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08007799
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00007800 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007801 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
7802 /* disable the panel fitter on everything but LVDS */
7803 I915_WRITE(PFIT_CONTROL, 0);
7804 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007805
Eric Anholtbad720f2009-10-22 16:11:14 -07007806 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007807 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007808
Chris Wilson4d302442010-12-14 19:21:29 +00007809 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08007810 intel_dp_init(dev, DP_A);
7811
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007812 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
7813 intel_dp_init(dev, PCH_DP_D);
7814 }
7815
7816 intel_crt_init(dev);
7817
7818 if (HAS_PCH_SPLIT(dev)) {
7819 int found;
7820
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007821 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08007822 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01007823 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007824 if (!found)
7825 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007826 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
7827 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007828 }
7829
7830 if (I915_READ(HDMIC) & PORT_DETECTED)
7831 intel_hdmi_init(dev, HDMIC);
7832
7833 if (I915_READ(HDMID) & PORT_DETECTED)
7834 intel_hdmi_init(dev, HDMID);
7835
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007836 if (I915_READ(PCH_DP_C) & DP_DETECTED)
7837 intel_dp_init(dev, PCH_DP_C);
7838
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007839 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007840 intel_dp_init(dev, PCH_DP_D);
7841
Zhenyu Wang103a1962009-11-27 11:44:36 +08007842 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08007843 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08007844
Eric Anholt725e30a2009-01-22 13:01:02 -08007845 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007846 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01007847 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007848 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
7849 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007850 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007851 }
Ma Ling27185ae2009-08-24 13:50:23 +08007852
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007853 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
7854 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007855 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007856 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007857 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007858
7859 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007860
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007861 if (I915_READ(SDVOB) & SDVO_DETECTED) {
7862 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01007863 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007864 }
Ma Ling27185ae2009-08-24 13:50:23 +08007865
7866 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
7867
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007868 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
7869 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007870 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007871 }
7872 if (SUPPORTS_INTEGRATED_DP(dev)) {
7873 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007874 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007875 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007876 }
Ma Ling27185ae2009-08-24 13:50:23 +08007877
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007878 if (SUPPORTS_INTEGRATED_DP(dev) &&
7879 (I915_READ(DP_D) & DP_DETECTED)) {
7880 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007881 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007882 }
Eric Anholtbad720f2009-10-22 16:11:14 -07007883 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007884 intel_dvo_init(dev);
7885
Zhenyu Wang103a1962009-11-27 11:44:36 +08007886 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007887 intel_tv_init(dev);
7888
Chris Wilson4ef69c72010-09-09 15:14:28 +01007889 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7890 encoder->base.possible_crtcs = encoder->crtc_mask;
7891 encoder->base.possible_clones =
7892 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08007893 }
Chris Wilson47356eb2011-01-11 17:06:04 +00007894
Chris Wilson2c7111d2011-03-29 10:40:27 +01007895 /* disable all the possible outputs/crtcs before entering KMS mode */
7896 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07007897
7898 if (HAS_PCH_SPLIT(dev))
7899 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007900}
7901
7902static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
7903{
7904 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08007905
7906 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007907 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007908
7909 kfree(intel_fb);
7910}
7911
7912static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00007913 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007914 unsigned int *handle)
7915{
7916 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007917 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007918
Chris Wilson05394f32010-11-08 19:18:58 +00007919 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08007920}
7921
7922static const struct drm_framebuffer_funcs intel_fb_funcs = {
7923 .destroy = intel_user_framebuffer_destroy,
7924 .create_handle = intel_user_framebuffer_create_handle,
7925};
7926
Dave Airlie38651672010-03-30 05:34:13 +00007927int intel_framebuffer_init(struct drm_device *dev,
7928 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007929 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00007930 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08007931{
Jesse Barnes79e53942008-11-07 14:24:08 -08007932 int ret;
7933
Chris Wilson05394f32010-11-08 19:18:58 +00007934 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01007935 return -EINVAL;
7936
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007937 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01007938 return -EINVAL;
7939
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007940 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02007941 case DRM_FORMAT_RGB332:
7942 case DRM_FORMAT_RGB565:
7943 case DRM_FORMAT_XRGB8888:
7944 case DRM_FORMAT_ARGB8888:
7945 case DRM_FORMAT_XRGB2101010:
7946 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007947 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07007948 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02007949 case DRM_FORMAT_YUYV:
7950 case DRM_FORMAT_UYVY:
7951 case DRM_FORMAT_YVYU:
7952 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01007953 break;
7954 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02007955 DRM_DEBUG_KMS("unsupported pixel format %u\n",
7956 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01007957 return -EINVAL;
7958 }
7959
Jesse Barnes79e53942008-11-07 14:24:08 -08007960 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
7961 if (ret) {
7962 DRM_ERROR("framebuffer init failed %d\n", ret);
7963 return ret;
7964 }
7965
7966 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08007967 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007968 return 0;
7969}
7970
Jesse Barnes79e53942008-11-07 14:24:08 -08007971static struct drm_framebuffer *
7972intel_user_framebuffer_create(struct drm_device *dev,
7973 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007974 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08007975{
Chris Wilson05394f32010-11-08 19:18:58 +00007976 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007977
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007978 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
7979 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00007980 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01007981 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08007982
Chris Wilsond2dff872011-04-19 08:36:26 +01007983 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08007984}
7985
Jesse Barnes79e53942008-11-07 14:24:08 -08007986static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08007987 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00007988 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08007989};
7990
Chris Wilson05394f32010-11-08 19:18:58 +00007991static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007992intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00007993{
Chris Wilson05394f32010-11-08 19:18:58 +00007994 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007995 int ret;
7996
Ben Widawsky2c34b852011-03-19 18:14:26 -07007997 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
7998
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007999 ctx = i915_gem_alloc_object(dev, 4096);
8000 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00008001 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
8002 return NULL;
8003 }
8004
Daniel Vetter75e9e912010-11-04 17:11:09 +01008005 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00008006 if (ret) {
8007 DRM_ERROR("failed to pin power context: %d\n", ret);
8008 goto err_unref;
8009 }
8010
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08008011 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00008012 if (ret) {
8013 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
8014 goto err_unpin;
8015 }
Chris Wilson9ea8d052010-01-04 18:57:56 +00008016
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08008017 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00008018
8019err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08008020 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00008021err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00008022 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00008023 mutex_unlock(&dev->struct_mutex);
8024 return NULL;
8025}
8026
Jesse Barnes7648fa92010-05-20 14:28:11 -07008027bool ironlake_set_drps(struct drm_device *dev, u8 val)
8028{
8029 struct drm_i915_private *dev_priv = dev->dev_private;
8030 u16 rgvswctl;
8031
8032 rgvswctl = I915_READ16(MEMSWCTL);
8033 if (rgvswctl & MEMCTL_CMD_STS) {
8034 DRM_DEBUG("gpu busy, RCS change rejected\n");
8035 return false; /* still busy with another command */
8036 }
8037
8038 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
8039 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
8040 I915_WRITE16(MEMSWCTL, rgvswctl);
8041 POSTING_READ16(MEMSWCTL);
8042
8043 rgvswctl |= MEMCTL_CMD_STS;
8044 I915_WRITE16(MEMSWCTL, rgvswctl);
8045
8046 return true;
8047}
8048
Jesse Barnesf97108d2010-01-29 11:27:07 -08008049void ironlake_enable_drps(struct drm_device *dev)
8050{
8051 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07008052 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008053 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08008054
Jesse Barnesea056c12010-09-10 10:02:13 -07008055 /* Enable temp reporting */
8056 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
8057 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
8058
Jesse Barnesf97108d2010-01-29 11:27:07 -08008059 /* 100ms RC evaluation intervals */
8060 I915_WRITE(RCUPEI, 100000);
8061 I915_WRITE(RCDNEI, 100000);
8062
8063 /* Set max/min thresholds to 90ms and 80ms respectively */
8064 I915_WRITE(RCBMAXAVG, 90000);
8065 I915_WRITE(RCBMINAVG, 80000);
8066
8067 I915_WRITE(MEMIHYST, 1);
8068
8069 /* Set up min, max, and cur for interrupt handling */
8070 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
8071 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
8072 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
8073 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07008074
Jesse Barnesf97108d2010-01-29 11:27:07 -08008075 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
8076 PXVFREQ_PX_SHIFT;
8077
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07008078 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07008079 dev_priv->fstart = fstart;
8080
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07008081 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08008082 dev_priv->min_delay = fmin;
8083 dev_priv->cur_delay = fstart;
8084
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07008085 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
8086 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07008087
Jesse Barnesf97108d2010-01-29 11:27:07 -08008088 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
8089
8090 /*
8091 * Interrupts will be enabled in ironlake_irq_postinstall
8092 */
8093
8094 I915_WRITE(VIDSTART, vstart);
8095 POSTING_READ(VIDSTART);
8096
8097 rgvmodectl |= MEMMODE_SWMODE_EN;
8098 I915_WRITE(MEMMODECTL, rgvmodectl);
8099
Chris Wilson481b6af2010-08-23 17:43:35 +01008100 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01008101 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08008102 msleep(1);
8103
Jesse Barnes7648fa92010-05-20 14:28:11 -07008104 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008105
Jesse Barnes7648fa92010-05-20 14:28:11 -07008106 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
8107 I915_READ(0x112e0);
8108 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
8109 dev_priv->last_count2 = I915_READ(0x112f4);
8110 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008111}
8112
8113void ironlake_disable_drps(struct drm_device *dev)
8114{
8115 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07008116 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008117
8118 /* Ack interrupts, disable EFC interrupt */
8119 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
8120 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
8121 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
8122 I915_WRITE(DEIIR, DE_PCU_EVENT);
8123 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
8124
8125 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07008126 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008127 msleep(1);
8128 rgvswctl |= MEMCTL_CMD_STS;
8129 I915_WRITE(MEMSWCTL, rgvswctl);
8130 msleep(1);
8131
8132}
8133
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008134void gen6_set_rps(struct drm_device *dev, u8 val)
8135{
8136 struct drm_i915_private *dev_priv = dev->dev_private;
8137 u32 swreq;
8138
8139 swreq = (val & 0x3ff) << 25;
8140 I915_WRITE(GEN6_RPNSWREQ, swreq);
8141}
8142
8143void gen6_disable_rps(struct drm_device *dev)
8144{
8145 struct drm_i915_private *dev_priv = dev->dev_private;
8146
8147 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
8148 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
8149 I915_WRITE(GEN6_PMIER, 0);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02008150 /* Complete PM interrupt masking here doesn't race with the rps work
8151 * item again unmasking PM interrupts because that is using a different
8152 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
8153 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
Ben Widawsky4912d042011-04-25 11:25:20 -07008154
8155 spin_lock_irq(&dev_priv->rps_lock);
8156 dev_priv->pm_iir = 0;
8157 spin_unlock_irq(&dev_priv->rps_lock);
8158
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008159 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
8160}
8161
Jesse Barnes7648fa92010-05-20 14:28:11 -07008162static unsigned long intel_pxfreq(u32 vidfreq)
8163{
8164 unsigned long freq;
8165 int div = (vidfreq & 0x3f0000) >> 16;
8166 int post = (vidfreq & 0x3000) >> 12;
8167 int pre = (vidfreq & 0x7);
8168
8169 if (!pre)
8170 return 0;
8171
8172 freq = ((div * 133333) / ((1<<post) * pre));
8173
8174 return freq;
8175}
8176
8177void intel_init_emon(struct drm_device *dev)
8178{
8179 struct drm_i915_private *dev_priv = dev->dev_private;
8180 u32 lcfuse;
8181 u8 pxw[16];
8182 int i;
8183
8184 /* Disable to program */
8185 I915_WRITE(ECR, 0);
8186 POSTING_READ(ECR);
8187
8188 /* Program energy weights for various events */
8189 I915_WRITE(SDEW, 0x15040d00);
8190 I915_WRITE(CSIEW0, 0x007f0000);
8191 I915_WRITE(CSIEW1, 0x1e220004);
8192 I915_WRITE(CSIEW2, 0x04000004);
8193
8194 for (i = 0; i < 5; i++)
8195 I915_WRITE(PEW + (i * 4), 0);
8196 for (i = 0; i < 3; i++)
8197 I915_WRITE(DEW + (i * 4), 0);
8198
8199 /* Program P-state weights to account for frequency power adjustment */
8200 for (i = 0; i < 16; i++) {
8201 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
8202 unsigned long freq = intel_pxfreq(pxvidfreq);
8203 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8204 PXVFREQ_PX_SHIFT;
8205 unsigned long val;
8206
8207 val = vid * vid;
8208 val *= (freq / 1000);
8209 val *= 255;
8210 val /= (127*127*900);
8211 if (val > 0xff)
8212 DRM_ERROR("bad pxval: %ld\n", val);
8213 pxw[i] = val;
8214 }
8215 /* Render standby states get 0 weight */
8216 pxw[14] = 0;
8217 pxw[15] = 0;
8218
8219 for (i = 0; i < 4; i++) {
8220 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8221 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
8222 I915_WRITE(PXW + (i * 4), val);
8223 }
8224
8225 /* Adjust magic regs to magic values (more experimental results) */
8226 I915_WRITE(OGW0, 0);
8227 I915_WRITE(OGW1, 0);
8228 I915_WRITE(EG0, 0x00007f00);
8229 I915_WRITE(EG1, 0x0000000e);
8230 I915_WRITE(EG2, 0x000e0000);
8231 I915_WRITE(EG3, 0x68000300);
8232 I915_WRITE(EG4, 0x42000000);
8233 I915_WRITE(EG5, 0x00140031);
8234 I915_WRITE(EG6, 0);
8235 I915_WRITE(EG7, 0);
8236
8237 for (i = 0; i < 8; i++)
8238 I915_WRITE(PXWL + (i * 4), 0);
8239
8240 /* Enable PMON + select events */
8241 I915_WRITE(ECR, 0x80000019);
8242
8243 lcfuse = I915_READ(LCFUSE02);
8244
8245 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
8246}
8247
Keith Packardc0f372b32011-11-16 22:24:52 -08008248static bool intel_enable_rc6(struct drm_device *dev)
8249{
8250 /*
8251 * Respect the kernel parameter if it is set
8252 */
8253 if (i915_enable_rc6 >= 0)
8254 return i915_enable_rc6;
8255
8256 /*
8257 * Disable RC6 on Ironlake
8258 */
8259 if (INTEL_INFO(dev)->gen == 5)
8260 return 0;
8261
8262 /*
Keith Packard371de6e2011-12-26 17:02:11 -08008263 * Disable rc6 on Sandybridge
Keith Packardc0f372b32011-11-16 22:24:52 -08008264 */
8265 if (INTEL_INFO(dev)->gen == 6) {
Keith Packard371de6e2011-12-26 17:02:11 -08008266 DRM_DEBUG_DRIVER("Sandybridge: RC6 disabled\n");
8267 return 0;
Keith Packardc0f372b32011-11-16 22:24:52 -08008268 }
8269 DRM_DEBUG_DRIVER("RC6 enabled\n");
8270 return 1;
8271}
8272
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008273void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00008274{
Jesse Barnesa6044e22010-12-20 11:34:20 -08008275 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
8276 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
Jesse Barnes7df87212011-03-30 14:08:56 -07008277 u32 pcu_mbox, rc6_mask = 0;
Ben Widawskydd202c62012-02-09 10:15:18 +01008278 u32 gtfifodbg;
Jesse Barnesa6044e22010-12-20 11:34:20 -08008279 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00008280 int i;
8281
8282 /* Here begins a magic sequence of register writes to enable
8283 * auto-downclocking.
8284 *
8285 * Perhaps there might be some value in exposing these to
8286 * userspace...
8287 */
8288 I915_WRITE(GEN6_RC_STATE, 0);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01008289 mutex_lock(&dev_priv->dev->struct_mutex);
Ben Widawskydd202c62012-02-09 10:15:18 +01008290
8291 /* Clear the DBG now so we don't confuse earlier errors */
8292 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
8293 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
8294 I915_WRITE(GTFIFODBG, gtfifodbg);
8295 }
8296
Ben Widawskyfcca7922011-04-25 11:23:07 -07008297 gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00008298
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008299 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00008300 I915_WRITE(GEN6_RC_CONTROL, 0);
8301
8302 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
8303 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
8304 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
8305 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
8306 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
8307
8308 for (i = 0; i < I915_NUM_RINGS; i++)
8309 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
8310
8311 I915_WRITE(GEN6_RC_SLEEP, 0);
8312 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
8313 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
8314 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
8315 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
8316
Keith Packardc0f372b32011-11-16 22:24:52 -08008317 if (intel_enable_rc6(dev_priv->dev))
Jesse Barnes7df87212011-03-30 14:08:56 -07008318 rc6_mask = GEN6_RC_CTL_RC6p_ENABLE |
8319 GEN6_RC_CTL_RC6_ENABLE;
8320
Chris Wilson8fd26852010-12-08 18:40:43 +00008321 I915_WRITE(GEN6_RC_CONTROL,
Jesse Barnes7df87212011-03-30 14:08:56 -07008322 rc6_mask |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00008323 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00008324 GEN6_RC_CTL_HW_ENABLE);
8325
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008326 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00008327 GEN6_FREQUENCY(10) |
8328 GEN6_OFFSET(0) |
8329 GEN6_AGGRESSIVE_TURBO);
8330 I915_WRITE(GEN6_RC_VIDEO_FREQ,
8331 GEN6_FREQUENCY(12));
8332
8333 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
8334 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
8335 18 << 24 |
8336 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08008337 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
8338 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00008339 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08008340 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00008341 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
8342 I915_WRITE(GEN6_RP_CONTROL,
8343 GEN6_RP_MEDIA_TURBO |
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08008344 GEN6_RP_MEDIA_HW_MODE |
Chris Wilson8fd26852010-12-08 18:40:43 +00008345 GEN6_RP_MEDIA_IS_GFX |
8346 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08008347 GEN6_RP_UP_BUSY_AVG |
8348 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00008349
8350 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8351 500))
8352 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
8353
8354 I915_WRITE(GEN6_PCODE_DATA, 0);
8355 I915_WRITE(GEN6_PCODE_MAILBOX,
8356 GEN6_PCODE_READY |
8357 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8358 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8359 500))
8360 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
8361
Jesse Barnesa6044e22010-12-20 11:34:20 -08008362 min_freq = (rp_state_cap & 0xff0000) >> 16;
8363 max_freq = rp_state_cap & 0xff;
8364 cur_freq = (gt_perf_status & 0xff00) >> 8;
8365
8366 /* Check for overclock support */
8367 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8368 500))
8369 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
8370 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
8371 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
8372 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8373 500))
8374 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
8375 if (pcu_mbox & (1<<31)) { /* OC supported */
8376 max_freq = pcu_mbox & 0xff;
Jesse Barnese281fca2011-03-18 10:32:07 -07008377 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
Jesse Barnesa6044e22010-12-20 11:34:20 -08008378 }
8379
8380 /* In units of 100MHz */
8381 dev_priv->max_delay = max_freq;
8382 dev_priv->min_delay = min_freq;
8383 dev_priv->cur_delay = cur_freq;
8384
Chris Wilson8fd26852010-12-08 18:40:43 +00008385 /* requires MSI enabled */
8386 I915_WRITE(GEN6_PMIER,
8387 GEN6_PM_MBOX_EVENT |
8388 GEN6_PM_THERMAL_EVENT |
8389 GEN6_PM_RP_DOWN_TIMEOUT |
8390 GEN6_PM_RP_UP_THRESHOLD |
8391 GEN6_PM_RP_DOWN_THRESHOLD |
8392 GEN6_PM_RP_UP_EI_EXPIRED |
8393 GEN6_PM_RP_DOWN_EI_EXPIRED);
Ben Widawsky4912d042011-04-25 11:25:20 -07008394 spin_lock_irq(&dev_priv->rps_lock);
8395 WARN_ON(dev_priv->pm_iir != 0);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008396 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07008397 spin_unlock_irq(&dev_priv->rps_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008398 /* enable all PM interrupts */
8399 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00008400
Ben Widawskyfcca7922011-04-25 11:23:07 -07008401 gen6_gt_force_wake_put(dev_priv);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01008402 mutex_unlock(&dev_priv->dev->struct_mutex);
Chris Wilson8fd26852010-12-08 18:40:43 +00008403}
8404
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008405void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
8406{
8407 int min_freq = 15;
8408 int gpu_freq, ia_freq, max_ia_freq;
8409 int scaling_factor = 180;
8410
8411 max_ia_freq = cpufreq_quick_get_max(0);
8412 /*
8413 * Default to measured freq if none found, PCU will ensure we don't go
8414 * over
8415 */
8416 if (!max_ia_freq)
8417 max_ia_freq = tsc_khz;
8418
8419 /* Convert from kHz to MHz */
8420 max_ia_freq /= 1000;
8421
8422 mutex_lock(&dev_priv->dev->struct_mutex);
8423
8424 /*
8425 * For each potential GPU frequency, load a ring frequency we'd like
8426 * to use for memory access. We do this by specifying the IA frequency
8427 * the PCU should use as a reference to determine the ring frequency.
8428 */
8429 for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
8430 gpu_freq--) {
8431 int diff = dev_priv->max_delay - gpu_freq;
8432
8433 /*
8434 * For GPU frequencies less than 750MHz, just use the lowest
8435 * ring freq.
8436 */
8437 if (gpu_freq < min_freq)
8438 ia_freq = 800;
8439 else
8440 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
8441 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
8442
8443 I915_WRITE(GEN6_PCODE_DATA,
8444 (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
8445 gpu_freq);
8446 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
8447 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8448 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
8449 GEN6_PCODE_READY) == 0, 10)) {
8450 DRM_ERROR("pcode write of freq table timed out\n");
8451 continue;
8452 }
8453 }
8454
8455 mutex_unlock(&dev_priv->dev->struct_mutex);
8456}
8457
Jesse Barnes6067aae2011-04-28 15:04:31 -07008458static void ironlake_init_clock_gating(struct drm_device *dev)
8459{
8460 struct drm_i915_private *dev_priv = dev->dev_private;
8461 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8462
8463 /* Required for FBC */
8464 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
8465 DPFCRUNIT_CLOCK_GATE_DISABLE |
8466 DPFDUNIT_CLOCK_GATE_DISABLE;
8467 /* Required for CxSR */
8468 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
8469
8470 I915_WRITE(PCH_3DCGDIS0,
8471 MARIUNIT_CLOCK_GATE_DISABLE |
8472 SVSMUNIT_CLOCK_GATE_DISABLE);
8473 I915_WRITE(PCH_3DCGDIS1,
8474 VFMUNIT_CLOCK_GATE_DISABLE);
8475
8476 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
8477
8478 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008479 * According to the spec the following bits should be set in
8480 * order to enable memory self-refresh
8481 * The bit 22/21 of 0x42004
8482 * The bit 5 of 0x42020
8483 * The bit 15 of 0x45000
8484 */
8485 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8486 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8487 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
8488 I915_WRITE(ILK_DSPCLK_GATE,
8489 (I915_READ(ILK_DSPCLK_GATE) |
8490 ILK_DPARB_CLK_GATE));
8491 I915_WRITE(DISP_ARB_CTL,
8492 (I915_READ(DISP_ARB_CTL) |
8493 DISP_FBC_WM_DIS));
8494 I915_WRITE(WM3_LP_ILK, 0);
8495 I915_WRITE(WM2_LP_ILK, 0);
8496 I915_WRITE(WM1_LP_ILK, 0);
8497
8498 /*
8499 * Based on the document from hardware guys the following bits
8500 * should be set unconditionally in order to enable FBC.
8501 * The bit 22 of 0x42000
8502 * The bit 22 of 0x42004
8503 * The bit 7,8,9 of 0x42020.
8504 */
8505 if (IS_IRONLAKE_M(dev)) {
8506 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8507 I915_READ(ILK_DISPLAY_CHICKEN1) |
8508 ILK_FBCQ_DIS);
8509 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8510 I915_READ(ILK_DISPLAY_CHICKEN2) |
8511 ILK_DPARB_GATE);
8512 I915_WRITE(ILK_DSPCLK_GATE,
8513 I915_READ(ILK_DSPCLK_GATE) |
8514 ILK_DPFC_DIS1 |
8515 ILK_DPFC_DIS2 |
8516 ILK_CLK_FBC);
8517 }
8518
8519 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8520 I915_READ(ILK_DISPLAY_CHICKEN2) |
8521 ILK_ELPIN_409_SELECT);
8522 I915_WRITE(_3D_CHICKEN2,
8523 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8524 _3D_CHICKEN2_WM_READ_PIPELINED);
8525}
8526
8527static void gen6_init_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008528{
8529 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008530 int pipe;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008531 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8532
8533 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Jesse Barnes652c3932009-08-17 13:31:43 -07008534
Jesse Barnes6067aae2011-04-28 15:04:31 -07008535 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8536 I915_READ(ILK_DISPLAY_CHICKEN2) |
8537 ILK_ELPIN_409_SELECT);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008538
Jesse Barnes6067aae2011-04-28 15:04:31 -07008539 I915_WRITE(WM3_LP_ILK, 0);
8540 I915_WRITE(WM2_LP_ILK, 0);
8541 I915_WRITE(WM1_LP_ILK, 0);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008542
Eric Anholt406478d2011-11-07 16:07:04 -08008543 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8544 * gating disable must be set. Failure to set it results in
8545 * flickering pixels due to Z write ordering failures after
8546 * some amount of runtime in the Mesa "fire" demo, and Unigine
8547 * Sanctuary and Tropics, and apparently anything else with
8548 * alpha test or pixel discard.
Eric Anholt9ca1d102011-11-07 16:07:05 -08008549 *
8550 * According to the spec, bit 11 (RCCUNIT) must also be set,
8551 * but we didn't debug actual testcases to find it out.
Eric Anholt406478d2011-11-07 16:07:04 -08008552 */
Eric Anholt9ca1d102011-11-07 16:07:05 -08008553 I915_WRITE(GEN6_UCGCTL2,
8554 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8555 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
Eric Anholt406478d2011-11-07 16:07:04 -08008556
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008557 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008558 * According to the spec the following bits should be
8559 * set in order to enable memory self-refresh and fbc:
8560 * The bit21 and bit22 of 0x42000
8561 * The bit21 and bit22 of 0x42004
8562 * The bit5 and bit7 of 0x42020
8563 * The bit14 of 0x70180
8564 * The bit14 of 0x71180
Jesse Barnes382b0932010-10-07 16:01:25 -07008565 */
Jesse Barnes6067aae2011-04-28 15:04:31 -07008566 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8567 I915_READ(ILK_DISPLAY_CHICKEN1) |
8568 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8569 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8570 I915_READ(ILK_DISPLAY_CHICKEN2) |
8571 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
8572 I915_WRITE(ILK_DSPCLK_GATE,
8573 I915_READ(ILK_DSPCLK_GATE) |
8574 ILK_DPARB_CLK_GATE |
8575 ILK_DPFD_CLK_GATE);
Jesse Barnes382b0932010-10-07 16:01:25 -07008576
Keith Packardd74362c2011-07-28 14:47:14 -07008577 for_each_pipe(pipe) {
Jesse Barnes6067aae2011-04-28 15:04:31 -07008578 I915_WRITE(DSPCNTR(pipe),
8579 I915_READ(DSPCNTR(pipe)) |
8580 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008581 intel_flush_display_plane(dev_priv, pipe);
8582 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008583}
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008584
Jesse Barnes28963a32011-05-11 09:42:30 -07008585static void ivybridge_init_clock_gating(struct drm_device *dev)
8586{
8587 struct drm_i915_private *dev_priv = dev->dev_private;
8588 int pipe;
8589 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
Jesse Barnes652c3932009-08-17 13:31:43 -07008590
Jesse Barnes28963a32011-05-11 09:42:30 -07008591 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008592
Jesse Barnes28963a32011-05-11 09:42:30 -07008593 I915_WRITE(WM3_LP_ILK, 0);
8594 I915_WRITE(WM2_LP_ILK, 0);
8595 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008596
Jesse Barnes28963a32011-05-11 09:42:30 -07008597 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
Eric Anholtde6e2ea2010-11-06 14:53:32 -07008598
Eric Anholt116ac8d2011-12-21 10:31:09 -08008599 I915_WRITE(IVB_CHICKEN3,
8600 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8601 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8602
Keith Packardd74362c2011-07-28 14:47:14 -07008603 for_each_pipe(pipe) {
Jesse Barnes28963a32011-05-11 09:42:30 -07008604 I915_WRITE(DSPCNTR(pipe),
8605 I915_READ(DSPCNTR(pipe)) |
8606 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008607 intel_flush_display_plane(dev_priv, pipe);
8608 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008609}
Eric Anholt67e92af2010-11-06 14:53:33 -07008610
Jesse Barnes6067aae2011-04-28 15:04:31 -07008611static void g4x_init_clock_gating(struct drm_device *dev)
8612{
8613 struct drm_i915_private *dev_priv = dev->dev_private;
8614 uint32_t dspclk_gate;
Chris Wilson8fd26852010-12-08 18:40:43 +00008615
Jesse Barnes6067aae2011-04-28 15:04:31 -07008616 I915_WRITE(RENCLK_GATE_D1, 0);
8617 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
8618 GS_UNIT_CLOCK_GATE_DISABLE |
8619 CL_UNIT_CLOCK_GATE_DISABLE);
8620 I915_WRITE(RAMCLK_GATE_D, 0);
8621 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
8622 OVRUNIT_CLOCK_GATE_DISABLE |
8623 OVCUNIT_CLOCK_GATE_DISABLE;
8624 if (IS_GM45(dev))
8625 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
8626 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
8627}
Yuanhan Liu13982612010-12-15 15:42:31 +08008628
Jesse Barnes6067aae2011-04-28 15:04:31 -07008629static void crestline_init_clock_gating(struct drm_device *dev)
8630{
8631 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liu13982612010-12-15 15:42:31 +08008632
Jesse Barnes6067aae2011-04-28 15:04:31 -07008633 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
8634 I915_WRITE(RENCLK_GATE_D2, 0);
8635 I915_WRITE(DSPCLK_GATE_D, 0);
8636 I915_WRITE(RAMCLK_GATE_D, 0);
8637 I915_WRITE16(DEUC, 0);
8638}
Jesse Barnes652c3932009-08-17 13:31:43 -07008639
Jesse Barnes6067aae2011-04-28 15:04:31 -07008640static void broadwater_init_clock_gating(struct drm_device *dev)
8641{
8642 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008643
Jesse Barnes6067aae2011-04-28 15:04:31 -07008644 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
8645 I965_RCC_CLOCK_GATE_DISABLE |
8646 I965_RCPB_CLOCK_GATE_DISABLE |
8647 I965_ISC_CLOCK_GATE_DISABLE |
8648 I965_FBC_CLOCK_GATE_DISABLE);
8649 I915_WRITE(RENCLK_GATE_D2, 0);
8650}
Jesse Barnes652c3932009-08-17 13:31:43 -07008651
Jesse Barnes6067aae2011-04-28 15:04:31 -07008652static void gen3_init_clock_gating(struct drm_device *dev)
8653{
8654 struct drm_i915_private *dev_priv = dev->dev_private;
8655 u32 dstate = I915_READ(D_STATE);
8656
8657 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
8658 DSTATE_DOT_CLOCK_GATING;
8659 I915_WRITE(D_STATE, dstate);
8660}
8661
8662static void i85x_init_clock_gating(struct drm_device *dev)
8663{
8664 struct drm_i915_private *dev_priv = dev->dev_private;
8665
8666 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
8667}
8668
8669static void i830_init_clock_gating(struct drm_device *dev)
8670{
8671 struct drm_i915_private *dev_priv = dev->dev_private;
8672
8673 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes652c3932009-08-17 13:31:43 -07008674}
8675
Jesse Barnes645c62a2011-05-11 09:49:31 -07008676static void ibx_init_clock_gating(struct drm_device *dev)
8677{
8678 struct drm_i915_private *dev_priv = dev->dev_private;
8679
8680 /*
8681 * On Ibex Peak and Cougar Point, we need to disable clock
8682 * gating for the panel power sequencer or it will fail to
8683 * start up when no ports are active.
8684 */
8685 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8686}
8687
8688static void cpt_init_clock_gating(struct drm_device *dev)
8689{
8690 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008691 int pipe;
Jesse Barnes645c62a2011-05-11 09:49:31 -07008692
8693 /*
8694 * On Ibex Peak and Cougar Point, we need to disable clock
8695 * gating for the panel power sequencer or it will fail to
8696 * start up when no ports are active.
8697 */
8698 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8699 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8700 DPLS_EDP_PPS_FIX_DIS);
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008701 /* Without this, mode sets may fail silently on FDI */
8702 for_each_pipe(pipe)
8703 I915_WRITE(TRANS_CHICKEN2(pipe), TRANS_AUTOTRAIN_GEN_STALL_DIS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008704}
8705
Chris Wilsonac668082011-02-09 16:15:32 +00008706static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00008707{
8708 struct drm_i915_private *dev_priv = dev->dev_private;
8709
8710 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008711 i915_gem_object_unpin(dev_priv->renderctx);
8712 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008713 dev_priv->renderctx = NULL;
8714 }
8715
8716 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008717 i915_gem_object_unpin(dev_priv->pwrctx);
8718 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008719 dev_priv->pwrctx = NULL;
8720 }
8721}
8722
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008723static void ironlake_disable_rc6(struct drm_device *dev)
8724{
8725 struct drm_i915_private *dev_priv = dev->dev_private;
8726
Chris Wilsonac668082011-02-09 16:15:32 +00008727 if (I915_READ(PWRCTXA)) {
8728 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
8729 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
8730 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
8731 50);
8732
8733 I915_WRITE(PWRCTXA, 0);
8734 POSTING_READ(PWRCTXA);
8735
8736 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
8737 POSTING_READ(RSTDBYCTL);
8738 }
8739
Chris Wilson99507302011-02-24 09:42:52 +00008740 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00008741}
8742
8743static int ironlake_setup_rc6(struct drm_device *dev)
8744{
8745 struct drm_i915_private *dev_priv = dev->dev_private;
8746
8747 if (dev_priv->renderctx == NULL)
8748 dev_priv->renderctx = intel_alloc_context_page(dev);
8749 if (!dev_priv->renderctx)
8750 return -ENOMEM;
8751
8752 if (dev_priv->pwrctx == NULL)
8753 dev_priv->pwrctx = intel_alloc_context_page(dev);
8754 if (!dev_priv->pwrctx) {
8755 ironlake_teardown_rc6(dev);
8756 return -ENOMEM;
8757 }
8758
8759 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008760}
8761
8762void ironlake_enable_rc6(struct drm_device *dev)
8763{
8764 struct drm_i915_private *dev_priv = dev->dev_private;
8765 int ret;
8766
Chris Wilsonac668082011-02-09 16:15:32 +00008767 /* rc6 disabled by default due to repeated reports of hanging during
8768 * boot and resume.
8769 */
Keith Packardc0f372b32011-11-16 22:24:52 -08008770 if (!intel_enable_rc6(dev))
Chris Wilsonac668082011-02-09 16:15:32 +00008771 return;
8772
Ben Widawsky2c34b852011-03-19 18:14:26 -07008773 mutex_lock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008774 ret = ironlake_setup_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008775 if (ret) {
8776 mutex_unlock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008777 return;
Ben Widawsky2c34b852011-03-19 18:14:26 -07008778 }
Chris Wilsonac668082011-02-09 16:15:32 +00008779
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008780 /*
8781 * GPU can automatically power down the render unit if given a page
8782 * to save state.
8783 */
8784 ret = BEGIN_LP_RING(6);
8785 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00008786 ironlake_teardown_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008787 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008788 return;
8789 }
Chris Wilsonac668082011-02-09 16:15:32 +00008790
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008791 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
8792 OUT_RING(MI_SET_CONTEXT);
8793 OUT_RING(dev_priv->renderctx->gtt_offset |
8794 MI_MM_SPACE_GTT |
8795 MI_SAVE_EXT_STATE_EN |
8796 MI_RESTORE_EXT_STATE_EN |
8797 MI_RESTORE_INHIBIT);
8798 OUT_RING(MI_SUSPEND_FLUSH);
8799 OUT_RING(MI_NOOP);
8800 OUT_RING(MI_FLUSH);
8801 ADVANCE_LP_RING();
8802
Ben Widawsky4a246cf2011-03-19 18:14:28 -07008803 /*
8804 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
8805 * does an implicit flush, combined with MI_FLUSH above, it should be
8806 * safe to assume that renderctx is valid
8807 */
8808 ret = intel_wait_ring_idle(LP_RING(dev_priv));
8809 if (ret) {
8810 DRM_ERROR("failed to enable ironlake power power savings\n");
8811 ironlake_teardown_rc6(dev);
8812 mutex_unlock(&dev->struct_mutex);
8813 return;
8814 }
8815
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008816 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
8817 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008818 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008819}
8820
Jesse Barnes645c62a2011-05-11 09:49:31 -07008821void intel_init_clock_gating(struct drm_device *dev)
8822{
8823 struct drm_i915_private *dev_priv = dev->dev_private;
8824
8825 dev_priv->display.init_clock_gating(dev);
8826
8827 if (dev_priv->display.init_pch_clock_gating)
8828 dev_priv->display.init_pch_clock_gating(dev);
8829}
Chris Wilsonac668082011-02-09 16:15:32 +00008830
Jesse Barnese70236a2009-09-21 10:42:27 -07008831/* Set up chip specific display functions */
8832static void intel_init_display(struct drm_device *dev)
8833{
8834 struct drm_i915_private *dev_priv = dev->dev_private;
8835
8836 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07008837 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008838 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07008839 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008840 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008841 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07008842 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07008843 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008844 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008845 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008846
Adam Jacksonee5382a2010-04-23 11:17:39 -04008847 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08008848 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08008849 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
8850 dev_priv->display.enable_fbc = ironlake_enable_fbc;
8851 dev_priv->display.disable_fbc = ironlake_disable_fbc;
8852 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07008853 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
8854 dev_priv->display.enable_fbc = g4x_enable_fbc;
8855 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008856 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008857 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
8858 dev_priv->display.enable_fbc = i8xx_enable_fbc;
8859 dev_priv->display.disable_fbc = i8xx_disable_fbc;
8860 }
Jesse Barnes74dff282009-09-14 15:39:40 -07008861 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07008862 }
8863
8864 /* Returns the core display clock speed */
Akshay Joshi0206e352011-08-16 15:34:10 -04008865 if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008866 dev_priv->display.get_display_clock_speed =
8867 i945_get_display_clock_speed;
8868 else if (IS_I915G(dev))
8869 dev_priv->display.get_display_clock_speed =
8870 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008871 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008872 dev_priv->display.get_display_clock_speed =
8873 i9xx_misc_get_display_clock_speed;
8874 else if (IS_I915GM(dev))
8875 dev_priv->display.get_display_clock_speed =
8876 i915gm_get_display_clock_speed;
8877 else if (IS_I865G(dev))
8878 dev_priv->display.get_display_clock_speed =
8879 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008880 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008881 dev_priv->display.get_display_clock_speed =
8882 i855_get_display_clock_speed;
8883 else /* 852, 830 */
8884 dev_priv->display.get_display_clock_speed =
8885 i830_get_display_clock_speed;
8886
8887 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008888 if (HAS_PCH_SPLIT(dev)) {
Keith Packard8d715f02011-11-18 20:39:01 -08008889 dev_priv->display.force_wake_get = __gen6_gt_force_wake_get;
8890 dev_priv->display.force_wake_put = __gen6_gt_force_wake_put;
8891
8892 /* IVB configs may use multi-threaded forcewake */
8893 if (IS_IVYBRIDGE(dev)) {
8894 u32 ecobus;
8895
Keith Packardc7dffff2011-12-09 11:33:00 -08008896 /* A small trick here - if the bios hasn't configured MT forcewake,
8897 * and if the device is in RC6, then force_wake_mt_get will not wake
8898 * the device and the ECOBUS read will return zero. Which will be
8899 * (correctly) interpreted by the test below as MT forcewake being
8900 * disabled.
8901 */
Keith Packard8d715f02011-11-18 20:39:01 -08008902 mutex_lock(&dev->struct_mutex);
8903 __gen6_gt_force_wake_mt_get(dev_priv);
Keith Packardc7dffff2011-12-09 11:33:00 -08008904 ecobus = I915_READ_NOTRACE(ECOBUS);
Keith Packard8d715f02011-11-18 20:39:01 -08008905 __gen6_gt_force_wake_mt_put(dev_priv);
8906 mutex_unlock(&dev->struct_mutex);
8907
8908 if (ecobus & FORCEWAKE_MT_ENABLE) {
8909 DRM_DEBUG_KMS("Using MT version of forcewake\n");
8910 dev_priv->display.force_wake_get =
8911 __gen6_gt_force_wake_mt_get;
8912 dev_priv->display.force_wake_put =
8913 __gen6_gt_force_wake_mt_put;
8914 }
8915 }
8916
Jesse Barnes645c62a2011-05-11 09:49:31 -07008917 if (HAS_PCH_IBX(dev))
8918 dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
8919 else if (HAS_PCH_CPT(dev))
8920 dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
8921
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008922 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008923 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
8924 dev_priv->display.update_wm = ironlake_update_wm;
8925 else {
8926 DRM_DEBUG_KMS("Failed to get proper latency. "
8927 "Disable CxSR\n");
8928 dev_priv->display.update_wm = NULL;
8929 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008930 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008931 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008932 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008933 } else if (IS_GEN6(dev)) {
8934 if (SNB_READ_WM0_LATENCY()) {
8935 dev_priv->display.update_wm = sandybridge_update_wm;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008936 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
Yuanhan Liu13982612010-12-15 15:42:31 +08008937 } else {
8938 DRM_DEBUG_KMS("Failed to read display plane latency. "
8939 "Disable CxSR\n");
8940 dev_priv->display.update_wm = NULL;
8941 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008942 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008943 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008944 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008945 } else if (IS_IVYBRIDGE(dev)) {
8946 /* FIXME: detect B0+ stepping and use auto training */
8947 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Jesse Barnesfe100d42011-04-28 14:29:45 -07008948 if (SNB_READ_WM0_LATENCY()) {
8949 dev_priv->display.update_wm = sandybridge_update_wm;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008950 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
Jesse Barnesfe100d42011-04-28 14:29:45 -07008951 } else {
8952 DRM_DEBUG_KMS("Failed to read display plane latency. "
8953 "Disable CxSR\n");
8954 dev_priv->display.update_wm = NULL;
8955 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008956 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008957 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008958 } else
8959 dev_priv->display.update_wm = NULL;
8960 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08008961 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08008962 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08008963 dev_priv->fsb_freq,
8964 dev_priv->mem_freq)) {
8965 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08008966 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08008967 "disabling CxSR\n",
Akshay Joshi0206e352011-08-16 15:34:10 -04008968 (dev_priv->is_ddr3 == 1) ? "3" : "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08008969 dev_priv->fsb_freq, dev_priv->mem_freq);
8970 /* Disable CxSR and never update its watermark again */
8971 pineview_disable_cxsr(dev);
8972 dev_priv->display.update_wm = NULL;
8973 } else
8974 dev_priv->display.update_wm = pineview_update_wm;
Jason Stubbs95e0ee92011-05-28 14:26:48 +10008975 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008976 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008977 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008978 dev_priv->display.update_wm = g4x_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008979 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
8980 } else if (IS_GEN4(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008981 dev_priv->display.update_wm = i965_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008982 if (IS_CRESTLINE(dev))
8983 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
8984 else if (IS_BROADWATER(dev))
8985 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
8986 } else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008987 dev_priv->display.update_wm = i9xx_update_wm;
8988 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008989 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8990 } else if (IS_I865G(dev)) {
8991 dev_priv->display.update_wm = i830_update_wm;
8992 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
8993 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008994 } else if (IS_I85X(dev)) {
8995 dev_priv->display.update_wm = i9xx_update_wm;
8996 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008997 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Jesse Barnese70236a2009-09-21 10:42:27 -07008998 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04008999 dev_priv->display.update_wm = i830_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07009000 dev_priv->display.init_clock_gating = i830_init_clock_gating;
Adam Jackson8f4695e2010-04-16 18:20:57 -04009001 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009002 dev_priv->display.get_fifo_size = i845_get_fifo_size;
9003 else
9004 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07009005 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009006
9007 /* Default just returns -ENODEV to indicate unsupported */
9008 dev_priv->display.queue_flip = intel_default_queue_flip;
9009
9010 switch (INTEL_INFO(dev)->gen) {
9011 case 2:
9012 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9013 break;
9014
9015 case 3:
9016 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9017 break;
9018
9019 case 4:
9020 case 5:
9021 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9022 break;
9023
9024 case 6:
9025 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9026 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009027 case 7:
9028 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9029 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009030 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009031}
9032
Jesse Barnesb690e962010-07-19 13:53:12 -07009033/*
9034 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9035 * resume, or other times. This quirk makes sure that's the case for
9036 * affected systems.
9037 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009038static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009039{
9040 struct drm_i915_private *dev_priv = dev->dev_private;
9041
9042 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
9043 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
9044}
9045
Keith Packard435793d2011-07-12 14:56:22 -07009046/*
9047 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9048 */
9049static void quirk_ssc_force_disable(struct drm_device *dev)
9050{
9051 struct drm_i915_private *dev_priv = dev->dev_private;
9052 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
9053}
9054
Carsten Emde4dca20e2012-03-15 15:56:26 +01009055/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009056 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9057 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009058 */
9059static void quirk_invert_brightness(struct drm_device *dev)
9060{
9061 struct drm_i915_private *dev_priv = dev->dev_private;
9062 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
9063}
9064
Jesse Barnesb690e962010-07-19 13:53:12 -07009065struct intel_quirk {
9066 int device;
9067 int subsystem_vendor;
9068 int subsystem_device;
9069 void (*hook)(struct drm_device *dev);
9070};
9071
9072struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009073 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009074 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009075
9076 /* Thinkpad R31 needs pipe A force quirk */
9077 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
9078 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9079 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9080
9081 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
9082 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
9083 /* ThinkPad X40 needs pipe A force quirk */
9084
9085 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9086 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9087
9088 /* 855 & before need to leave pipe A & dpll A up */
9089 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9090 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009091
9092 /* Lenovo U160 cannot use SSC on LVDS */
9093 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009094
9095 /* Sony Vaio Y cannot use SSC on LVDS */
9096 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009097
9098 /* Acer Aspire 5734Z must invert backlight brightness */
9099 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009100};
9101
9102static void intel_init_quirks(struct drm_device *dev)
9103{
9104 struct pci_dev *d = dev->pdev;
9105 int i;
9106
9107 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9108 struct intel_quirk *q = &intel_quirks[i];
9109
9110 if (d->device == q->device &&
9111 (d->subsystem_vendor == q->subsystem_vendor ||
9112 q->subsystem_vendor == PCI_ANY_ID) &&
9113 (d->subsystem_device == q->subsystem_device ||
9114 q->subsystem_device == PCI_ANY_ID))
9115 q->hook(dev);
9116 }
9117}
9118
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009119/* Disable the VGA plane that we never use */
9120static void i915_disable_vga(struct drm_device *dev)
9121{
9122 struct drm_i915_private *dev_priv = dev->dev_private;
9123 u8 sr1;
9124 u32 vga_reg;
9125
9126 if (HAS_PCH_SPLIT(dev))
9127 vga_reg = CPU_VGACNTRL;
9128 else
9129 vga_reg = VGACNTRL;
9130
9131 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
9132 outb(1, VGA_SR_INDEX);
9133 sr1 = inb(VGA_SR_DATA);
9134 outb(sr1 | 1<<5, VGA_SR_DATA);
9135 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9136 udelay(300);
9137
9138 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9139 POSTING_READ(vga_reg);
9140}
9141
Jesse Barnes79e53942008-11-07 14:24:08 -08009142void intel_modeset_init(struct drm_device *dev)
9143{
Jesse Barnes652c3932009-08-17 13:31:43 -07009144 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08009145 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009146
9147 drm_mode_config_init(dev);
9148
9149 dev->mode_config.min_width = 0;
9150 dev->mode_config.min_height = 0;
9151
Dave Airlie019d96c2011-09-29 16:20:42 +01009152 dev->mode_config.preferred_depth = 24;
9153 dev->mode_config.prefer_shadow = 1;
9154
Jesse Barnes79e53942008-11-07 14:24:08 -08009155 dev->mode_config.funcs = (void *)&intel_mode_funcs;
9156
Jesse Barnesb690e962010-07-19 13:53:12 -07009157 intel_init_quirks(dev);
9158
Jesse Barnese70236a2009-09-21 10:42:27 -07009159 intel_init_display(dev);
9160
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009161 if (IS_GEN2(dev)) {
9162 dev->mode_config.max_width = 2048;
9163 dev->mode_config.max_height = 2048;
9164 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009165 dev->mode_config.max_width = 4096;
9166 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009167 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009168 dev->mode_config.max_width = 8192;
9169 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009170 }
Chris Wilson35c30472010-12-22 14:07:12 +00009171 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009172
Zhao Yakui28c97732009-10-09 11:39:41 +08009173 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10009174 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009175
Dave Airliea3524f12010-06-06 18:59:41 +10009176 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009177 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08009178 ret = intel_plane_init(dev, i);
9179 if (ret)
9180 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08009181 }
9182
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009183 /* Just disable it once at startup */
9184 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009185 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009186
Jesse Barnes645c62a2011-05-11 09:49:31 -07009187 intel_init_clock_gating(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009188
Jesse Barnes7648fa92010-05-20 14:28:11 -07009189 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08009190 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07009191 intel_init_emon(dev);
9192 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08009193
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07009194 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009195 gen6_enable_rps(dev_priv);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07009196 gen6_update_ring_freq(dev_priv);
9197 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009198
Jesse Barnes652c3932009-08-17 13:31:43 -07009199 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
9200 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
9201 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009202}
9203
9204void intel_modeset_gem_init(struct drm_device *dev)
9205{
9206 if (IS_IRONLAKE_M(dev))
9207 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009208
9209 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009210}
9211
9212void intel_modeset_cleanup(struct drm_device *dev)
9213{
Jesse Barnes652c3932009-08-17 13:31:43 -07009214 struct drm_i915_private *dev_priv = dev->dev_private;
9215 struct drm_crtc *crtc;
9216 struct intel_crtc *intel_crtc;
9217
Keith Packardf87ea762010-10-03 19:36:26 -07009218 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009219 mutex_lock(&dev->struct_mutex);
9220
Jesse Barnes723bfd72010-10-07 16:01:13 -07009221 intel_unregister_dsm_handler();
9222
9223
Jesse Barnes652c3932009-08-17 13:31:43 -07009224 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9225 /* Skip inactive CRTCs */
9226 if (!crtc->fb)
9227 continue;
9228
9229 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009230 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009231 }
9232
Chris Wilson973d04f2011-07-08 12:22:37 +01009233 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009234
Jesse Barnesf97108d2010-01-29 11:27:07 -08009235 if (IS_IRONLAKE_M(dev))
9236 ironlake_disable_drps(dev);
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07009237 if (IS_GEN6(dev) || IS_GEN7(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009238 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08009239
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009240 if (IS_IRONLAKE_M(dev))
9241 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009242
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009243 mutex_unlock(&dev->struct_mutex);
9244
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009245 /* Disable the irq before mode object teardown, for the irq might
9246 * enqueue unpin/hotplug work. */
9247 drm_irq_uninstall(dev);
9248 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02009249 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009250
Chris Wilson1630fe72011-07-08 12:22:42 +01009251 /* flush any delayed tasks or pending work */
9252 flush_scheduled_work();
9253
Daniel Vetter3dec0092010-08-20 21:40:52 +02009254 /* Shut off idle work before the crtcs get freed. */
9255 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9256 intel_crtc = to_intel_crtc(crtc);
9257 del_timer_sync(&intel_crtc->idle_timer);
9258 }
9259 del_timer_sync(&dev_priv->idle_timer);
9260 cancel_work_sync(&dev_priv->idle_work);
9261
Jesse Barnes79e53942008-11-07 14:24:08 -08009262 drm_mode_config_cleanup(dev);
9263}
9264
Dave Airlie28d52042009-09-21 14:33:58 +10009265/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009266 * Return which encoder is currently attached for connector.
9267 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009268struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009269{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009270 return &intel_attached_encoder(connector)->base;
9271}
Jesse Barnes79e53942008-11-07 14:24:08 -08009272
Chris Wilsondf0e9242010-09-09 16:20:55 +01009273void intel_connector_attach_encoder(struct intel_connector *connector,
9274 struct intel_encoder *encoder)
9275{
9276 connector->encoder = encoder;
9277 drm_mode_connector_attach_encoder(&connector->base,
9278 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009279}
Dave Airlie28d52042009-09-21 14:33:58 +10009280
9281/*
9282 * set vga decode state - true == enable VGA decode
9283 */
9284int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9285{
9286 struct drm_i915_private *dev_priv = dev->dev_private;
9287 u16 gmch_ctrl;
9288
9289 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9290 if (state)
9291 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9292 else
9293 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9294 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9295 return 0;
9296}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009297
9298#ifdef CONFIG_DEBUG_FS
9299#include <linux/seq_file.h>
9300
9301struct intel_display_error_state {
9302 struct intel_cursor_error_state {
9303 u32 control;
9304 u32 position;
9305 u32 base;
9306 u32 size;
9307 } cursor[2];
9308
9309 struct intel_pipe_error_state {
9310 u32 conf;
9311 u32 source;
9312
9313 u32 htotal;
9314 u32 hblank;
9315 u32 hsync;
9316 u32 vtotal;
9317 u32 vblank;
9318 u32 vsync;
9319 } pipe[2];
9320
9321 struct intel_plane_error_state {
9322 u32 control;
9323 u32 stride;
9324 u32 size;
9325 u32 pos;
9326 u32 addr;
9327 u32 surface;
9328 u32 tile_offset;
9329 } plane[2];
9330};
9331
9332struct intel_display_error_state *
9333intel_display_capture_error_state(struct drm_device *dev)
9334{
Akshay Joshi0206e352011-08-16 15:34:10 -04009335 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009336 struct intel_display_error_state *error;
9337 int i;
9338
9339 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9340 if (error == NULL)
9341 return NULL;
9342
9343 for (i = 0; i < 2; i++) {
9344 error->cursor[i].control = I915_READ(CURCNTR(i));
9345 error->cursor[i].position = I915_READ(CURPOS(i));
9346 error->cursor[i].base = I915_READ(CURBASE(i));
9347
9348 error->plane[i].control = I915_READ(DSPCNTR(i));
9349 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9350 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009351 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009352 error->plane[i].addr = I915_READ(DSPADDR(i));
9353 if (INTEL_INFO(dev)->gen >= 4) {
9354 error->plane[i].surface = I915_READ(DSPSURF(i));
9355 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9356 }
9357
9358 error->pipe[i].conf = I915_READ(PIPECONF(i));
9359 error->pipe[i].source = I915_READ(PIPESRC(i));
9360 error->pipe[i].htotal = I915_READ(HTOTAL(i));
9361 error->pipe[i].hblank = I915_READ(HBLANK(i));
9362 error->pipe[i].hsync = I915_READ(HSYNC(i));
9363 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
9364 error->pipe[i].vblank = I915_READ(VBLANK(i));
9365 error->pipe[i].vsync = I915_READ(VSYNC(i));
9366 }
9367
9368 return error;
9369}
9370
9371void
9372intel_display_print_error_state(struct seq_file *m,
9373 struct drm_device *dev,
9374 struct intel_display_error_state *error)
9375{
9376 int i;
9377
9378 for (i = 0; i < 2; i++) {
9379 seq_printf(m, "Pipe [%d]:\n", i);
9380 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9381 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9382 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9383 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9384 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9385 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9386 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9387 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9388
9389 seq_printf(m, "Plane [%d]:\n", i);
9390 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9391 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9392 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9393 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9394 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9395 if (INTEL_INFO(dev)->gen >= 4) {
9396 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9397 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9398 }
9399
9400 seq_printf(m, "Cursor [%d]:\n", i);
9401 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9402 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9403 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9404 }
9405}
9406#endif