blob: 6a594b001f58630bc2fe73e5322149c252bf6b83 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Stephen Hemminger793b8832005-09-14 16:06:14 -070026#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/kernel.h>
28#include <linux/version.h>
29#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
35#include <linux/ip.h>
36#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemmingerc73a29d2006-09-26 11:57:44 -070053#define DRV_VERSION "1.9"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080066#define RX_SKB_ALIGN 8
Stephen Hemminger22e11702006-07-12 15:23:48 -070067#define RX_BUF_WRITE 16
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070068
Stephen Hemminger793b8832005-09-14 16:06:14 -070069#define TX_RING_SIZE 512
70#define TX_DEF_PENDING (TX_RING_SIZE - 1)
71#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080072#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070080#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
81
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070082static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070083 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
84 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080085 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070086
Stephen Hemminger793b8832005-09-14 16:06:14 -070087static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088module_param(debug, int, 0);
89MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
90
Stephen Hemminger14d02632006-09-26 11:57:43 -070091static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080092module_param(copybreak, int, 0);
93MODULE_PARM_DESC(copybreak, "Receive copy threshold");
94
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080095static int disable_msi = 0;
96module_param(disable_msi, int, 0);
97MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
98
Stephen Hemmingere561a832006-10-17 10:20:51 -070099static int idle_timeout = 0;
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700100module_param(idle_timeout, int, 0);
Stephen Hemmingere561a832006-10-17 10:20:51 -0700101MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700102
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700103static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
Stephen Hemminger5f5d83f2006-07-17 15:38:32 -0400124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) },
Stephen Hemminger57fa4422006-07-29 17:21:55 -0700125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) },
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) },
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) },
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) },
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700130 { 0 }
131};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700132
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700133MODULE_DEVICE_TABLE(pci, sky2_id_table);
134
135/* Avoid conditionals by using array */
136static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
137static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700138static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700139
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800140/* This driver supports yukon2 chipset only */
141static const char *yukon2_name[] = {
142 "XL", /* 0xb3 */
143 "EC Ultra", /* 0xb4 */
144 "UNKNOWN", /* 0xb5 */
145 "EC", /* 0xb6 */
146 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700147};
148
Stephen Hemminger793b8832005-09-14 16:06:14 -0700149/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800150static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700151{
152 int i;
153
154 gma_write16(hw, port, GM_SMI_DATA, val);
155 gma_write16(hw, port, GM_SMI_CTRL,
156 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
157
158 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700159 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800160 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700161 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700162 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800163
Stephen Hemminger793b8832005-09-14 16:06:14 -0700164 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800165 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700166}
167
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800168static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700169{
170 int i;
171
Stephen Hemminger793b8832005-09-14 16:06:14 -0700172 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700173 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
174
175 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800176 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
177 *val = gma_read16(hw, port, GM_SMI_DATA);
178 return 0;
179 }
180
Stephen Hemminger793b8832005-09-14 16:06:14 -0700181 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182 }
183
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800184 return -ETIMEDOUT;
185}
186
187static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
188{
189 u16 v;
190
191 if (__gm_phy_read(hw, port, reg, &v) != 0)
192 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
193 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700194}
195
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +0900196static void sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700197{
198 u16 power_control;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700199 int vaux;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700200
201 pr_debug("sky2_set_power_state %d\n", state);
202 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
203
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800204 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
Stephen Hemminger08c06d82006-01-30 11:37:54 -0800205 vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700206 (power_control & PCI_PM_CAP_PME_D3cold);
207
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800208 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700209
210 power_control |= PCI_PM_CTRL_PME_STATUS;
211 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
212
213 switch (state) {
214 case PCI_D0:
215 /* switch power to VCC (WA for VAUX problem) */
216 sky2_write8(hw, B0_POWER_CTRL,
217 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
218
219 /* disable Core Clock Division, */
220 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
221
222 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
223 /* enable bits are inverted */
224 sky2_write8(hw, B2_Y2_CLK_GATE,
225 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
226 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
227 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
228 else
229 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
230
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800231 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700232 u32 reg1;
233
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800234 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
235 reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800236 reg1 &= P_ASPM_CONTROL_MSK;
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800237 sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
238 sky2_pci_write32(hw, PCI_DEV_REG5, 0);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800239 }
240
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700241 break;
242
243 case PCI_D3hot:
244 case PCI_D3cold:
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700245 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
246 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
247 else
248 /* enable bits are inverted */
249 sky2_write8(hw, B2_Y2_CLK_GATE,
250 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
251 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
252 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
253
254 /* switch power to VAUX */
255 if (vaux && state != PCI_D3cold)
256 sky2_write8(hw, B0_POWER_CTRL,
257 (PC_VAUX_ENA | PC_VCC_ENA |
258 PC_VAUX_ON | PC_VCC_OFF));
259 break;
260 default:
261 printk(KERN_ERR PFX "Unknown power state %d\n", state);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700262 }
263
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800264 sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700265 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700266}
267
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700268static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700269{
270 u16 reg;
271
272 /* disable all GMAC IRQ's */
273 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
274 /* disable PHY IRQs */
275 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700276
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700277 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
278 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
279 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
280 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
281
282 reg = gma_read16(hw, port, GM_RX_CTRL);
283 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
284 gma_write16(hw, port, GM_RX_CTRL, reg);
285}
286
287static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
288{
289 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700290 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700291
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700292 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemminger86a31a72006-05-17 14:37:05 -0700293 !(hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700294 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
295
296 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700297 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700298 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
299
300 if (hw->chip_id == CHIP_ID_YUKON_EC)
301 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
302 else
303 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
304
305 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
306 }
307
308 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700309 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700310 if (hw->chip_id == CHIP_ID_YUKON_FE) {
311 /* enable automatic crossover */
312 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
313 } else {
314 /* disable energy detect */
315 ctrl &= ~PHY_M_PC_EN_DET_MSK;
316
317 /* enable automatic crossover */
318 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
319
320 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700321 (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700322 ctrl &= ~PHY_M_PC_DSC_MSK;
323 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
324 }
325 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700326 } else {
327 /* workaround for deviation #4.88 (CRC errors) */
328 /* disable Automatic Crossover */
329
330 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700331 }
332
333 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
334
335 /* special setup for PHY 88E1112 Fiber */
336 if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
337 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
338
339 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
340 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
341 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
342 ctrl &= ~PHY_M_MAC_MD_MSK;
343 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700344 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
345
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700346 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700347 /* select page 1 to access Fiber registers */
348 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700349
350 /* for SFP-module set SIGDET polarity to low */
351 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
352 ctrl |= PHY_M_FIB_SIGD_POL;
353 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700354 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700355
356 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700357 }
358
359 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
360 if (sky2->autoneg == AUTONEG_DISABLE)
361 ctrl &= ~PHY_CT_ANE;
362 else
363 ctrl |= PHY_CT_ANE;
364
365 ctrl |= PHY_CT_RESET;
366 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
367
368 ctrl = 0;
369 ct1000 = 0;
370 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700371 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700372
373 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700374 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700375 if (sky2->advertising & ADVERTISED_1000baseT_Full)
376 ct1000 |= PHY_M_1000C_AFD;
377 if (sky2->advertising & ADVERTISED_1000baseT_Half)
378 ct1000 |= PHY_M_1000C_AHD;
379 if (sky2->advertising & ADVERTISED_100baseT_Full)
380 adv |= PHY_M_AN_100_FD;
381 if (sky2->advertising & ADVERTISED_100baseT_Half)
382 adv |= PHY_M_AN_100_HD;
383 if (sky2->advertising & ADVERTISED_10baseT_Full)
384 adv |= PHY_M_AN_10_FD;
385 if (sky2->advertising & ADVERTISED_10baseT_Half)
386 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700387
388 /* desired flow control */
389 if (sky2->tx_pause && sky2->rx_pause) /* both */
390 adv |= PHY_M_AN_PC | PHY_M_AN_ASP;
391 else if (sky2->tx_pause)
392 adv |= PHY_M_AN_ASP;
393 else if (sky2->rx_pause)
394 adv |= PHY_M_AN_PC;
395
396
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700397 } else { /* special defines for FIBER (88E1040S only) */
398 if (sky2->advertising & ADVERTISED_1000baseT_Full)
399 adv |= PHY_M_AN_1000X_AFD;
400 if (sky2->advertising & ADVERTISED_1000baseT_Half)
401 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700402
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700403 if (sky2->tx_pause && sky2->rx_pause) /* both */
404 adv |= PHY_M_P_BOTH_MD_X;
405 else if (sky2->tx_pause)
406 adv |= PHY_M_P_ASYM_MD_X;
407 else if (sky2->rx_pause)
408 adv |= PHY_M_P_SYM_MD_X;
409 else
410 adv |= PHY_M_P_NO_PAUSE_X;
411 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412
413 /* Restart Auto-negotiation */
414 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
415 } else {
416 /* forced speed/duplex settings */
417 ct1000 = PHY_M_1000C_MSE;
418
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700419 /* Disable auto update for duplex flow control and speed */
420 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421
422 switch (sky2->speed) {
423 case SPEED_1000:
424 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700425 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700426 break;
427 case SPEED_100:
428 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700429 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700430 break;
431 }
432
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700433 if (sky2->duplex == DUPLEX_FULL) {
434 reg |= GM_GPCR_DUP_FULL;
435 ctrl |= PHY_CT_DUP_MD;
436 } else if (sky2->speed != SPEED_1000 && hw->chip_id != CHIP_ID_YUKON_EC_U) {
437 /* Turn off flow control for 10/100mbps */
438 sky2->rx_pause = 0;
439 sky2->tx_pause = 0;
440 }
441
442 if (!sky2->rx_pause)
443 reg |= GM_GPCR_FC_RX_DIS;
444
445 if (!sky2->tx_pause)
446 reg |= GM_GPCR_FC_TX_DIS;
447
448 /* Forward pause packets to GMAC? */
449 if (sky2->tx_pause || sky2->rx_pause)
450 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
451 else
452 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
453
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700454 ctrl |= PHY_CT_RESET;
455 }
456
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700457 gma_write16(hw, port, GM_GP_CTRL, reg);
458
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700459 if (hw->chip_id != CHIP_ID_YUKON_FE)
460 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
461
462 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
463 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
464
465 /* Setup Phy LED's */
466 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
467 ledover = 0;
468
469 switch (hw->chip_id) {
470 case CHIP_ID_YUKON_FE:
471 /* on 88E3082 these bits are at 11..9 (shifted left) */
472 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
473
474 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
475
476 /* delete ACT LED control bits */
477 ctrl &= ~PHY_M_FELP_LED1_MSK;
478 /* change ACT LED control to blink mode */
479 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
480 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
481 break;
482
483 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700484 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700485
486 /* select page 3 to access LED control register */
487 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
488
489 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700490 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
491 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
492 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
493 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
494 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700495
496 /* set Polarity Control register */
497 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700498 (PHY_M_POLC_LS1_P_MIX(4) |
499 PHY_M_POLC_IS0_P_MIX(4) |
500 PHY_M_POLC_LOS_CTRL(2) |
501 PHY_M_POLC_INIT_CTRL(2) |
502 PHY_M_POLC_STA1_CTRL(2) |
503 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700504
505 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700506 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700507 break;
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700508 case CHIP_ID_YUKON_EC_U:
509 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
510
511 /* select page 3 to access LED control register */
512 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
513
514 /* set LED Function Control register */
515 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
516 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
517 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
518 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
519 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
520
521 /* set Blink Rate in LED Timer Control Register */
522 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
523 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
524 /* restore page register */
525 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
526 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700527
528 default:
529 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
530 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
531 /* turn off the Rx LED (LED_RX) */
532 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
533 }
534
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700535 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800536 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700537 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
538 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
539
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800540 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700541 gm_phy_write(hw, port, 0x18, 0xaa99);
542 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700543
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800544 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700545 gm_phy_write(hw, port, 0x18, 0xa204);
546 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800547
548 /* set page register to 0 */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700549 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800550 } else {
551 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
552
553 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
554 /* turn on 100 Mbps LED (LED_LINK100) */
555 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
556 }
557
558 if (ledover)
559 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
560
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700561 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700562
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700563 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700564 if (sky2->autoneg == AUTONEG_ENABLE)
565 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
566 else
567 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
568}
569
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700570static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
571{
572 u32 reg1;
573 static const u32 phy_power[]
574 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
575
576 /* looks like this XL is back asswards .. */
577 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
578 onoff = !onoff;
579
580 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
581
582 if (onoff)
583 /* Turn off phy power saving */
584 reg1 &= ~phy_power[port];
585 else
586 reg1 |= phy_power[port];
587
588 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700589 sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700590 udelay(100);
591}
592
Stephen Hemminger1b537562005-12-20 15:08:07 -0800593/* Force a renegotiation */
594static void sky2_phy_reinit(struct sky2_port *sky2)
595{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800596 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800597 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800598 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800599}
600
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700601static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
602{
603 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
604 u16 reg;
605 int i;
606 const u8 *addr = hw->dev[port]->dev_addr;
607
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800608 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
609 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700610
611 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
612
Stephen Hemminger793b8832005-09-14 16:06:14 -0700613 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700614 /* WA DEV_472 -- looks like crossed wires on port 2 */
615 /* clear GMAC 1 Control reset */
616 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
617 do {
618 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
619 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
620 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
621 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
622 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
623 }
624
Stephen Hemminger793b8832005-09-14 16:06:14 -0700625 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700626
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700627 /* Enable Transmit FIFO Underrun */
628 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
629
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800630 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700631 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800632 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700633
634 /* MIB clear */
635 reg = gma_read16(hw, port, GM_PHY_ADDR);
636 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
637
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700638 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
639 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700640 gma_write16(hw, port, GM_PHY_ADDR, reg);
641
642 /* transmit control */
643 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
644
645 /* receive control reg: unicast + multicast + no FCS */
646 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700647 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700648
649 /* transmit flow control */
650 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
651
652 /* transmit parameter */
653 gma_write16(hw, port, GM_TX_PARAM,
654 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
655 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
656 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
657 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
658
659 /* serial mode register */
660 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700661 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700662
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700663 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700664 reg |= GM_SMOD_JUMBO_ENA;
665
666 gma_write16(hw, port, GM_SERIAL_MODE, reg);
667
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700668 /* virtual address for data */
669 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
670
Stephen Hemminger793b8832005-09-14 16:06:14 -0700671 /* physical address: used for pause frames */
672 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
673
674 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700675 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
676 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
677 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
678
679 /* Configure Rx MAC FIFO */
680 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger70f1be42006-03-07 11:06:37 -0800681 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
682 GMF_OPER_ON | GMF_RX_F_FL_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700683
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700684 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800685 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700686
Stephen Hemminger793b8832005-09-14 16:06:14 -0700687 /* Set threshold to 0xa (64 bytes)
688 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700689 */
690 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
691
692 /* Configure Tx MAC FIFO */
693 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
694 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800695
696 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger6e532cf2006-10-09 15:49:27 -0700697 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 512/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800698 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
699 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
700 /* set Tx GMAC FIFO Almost Empty Threshold */
701 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
702 /* Disable Store & Forward mode for TX */
703 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
704 }
705 }
706
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700707}
708
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800709/* Assign Ram Buffer allocation.
710 * start and end are in units of 4k bytes
711 * ram registers are in units of 64bit words
712 */
713static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700714{
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800715 u32 start, end;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700716
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800717 start = startk * 4096/8;
718 end = (endk * 4096/8) - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700719
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700720 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
721 sky2_write32(hw, RB_ADDR(q, RB_START), start);
722 sky2_write32(hw, RB_ADDR(q, RB_END), end);
723 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
724 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
725
726 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800727 u32 space = (endk - startk) * 4096/8;
728 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700729
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800730 /* On receive queue's set the thresholds
731 * give receiver priority when > 3/4 full
732 * send pause when down to 2K
733 */
734 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
735 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700736
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800737 tp = space - 2048/8;
738 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
739 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700740 } else {
741 /* Enable store & forward on Tx queue's because
742 * Tx FIFO is only 1K on Yukon
743 */
744 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
745 }
746
747 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700748 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700749}
750
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700751/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800752static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700753{
754 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
755 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
756 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800757 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700758}
759
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700760/* Setup prefetch unit registers. This is the interface between
761 * hardware and driver list elements
762 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800763static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700764 u64 addr, u32 last)
765{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700766 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
767 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
768 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
769 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
770 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
771 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700772
773 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700774}
775
Stephen Hemminger793b8832005-09-14 16:06:14 -0700776static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
777{
778 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
779
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700780 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700781 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700782 return le;
783}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700784
Stephen Hemminger291ea612006-09-26 11:57:41 -0700785static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
786 struct sky2_tx_le *le)
787{
788 return sky2->tx_ring + (le - sky2->tx_le);
789}
790
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800791/* Update chip's next pointer */
792static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700793{
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700794 q = Y2_QADDR(q, PREF_UNIT_PUT_IDX);
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800795 wmb();
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700796 sky2_write16(hw, q, idx);
797 sky2_read16(hw, q);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700798}
799
Stephen Hemminger793b8832005-09-14 16:06:14 -0700800
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700801static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
802{
803 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700804 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700805 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700806 return le;
807}
808
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800809/* Return high part of DMA address (could be 32 or 64 bit) */
810static inline u32 high32(dma_addr_t a)
811{
Stephen Hemmingera0361192006-01-17 13:43:16 -0800812 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800813}
814
Stephen Hemminger14d02632006-09-26 11:57:43 -0700815/* Build description to hardware for one receive segment */
816static void sky2_rx_add(struct sky2_port *sky2, u8 op,
817 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700818{
819 struct sky2_rx_le *le;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800820 u32 hi = high32(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700821
Stephen Hemminger793b8832005-09-14 16:06:14 -0700822 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700823 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700824 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700825 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800826 sky2->rx_addr64 = high32(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700827 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700828
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700829 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800830 le->addr = cpu_to_le32((u32) map);
831 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700832 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700833}
834
Stephen Hemminger14d02632006-09-26 11:57:43 -0700835/* Build description to hardware for one possibly fragmented skb */
836static void sky2_rx_submit(struct sky2_port *sky2,
837 const struct rx_ring_info *re)
838{
839 int i;
840
841 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
842
843 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
844 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
845}
846
847
848static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
849 unsigned size)
850{
851 struct sk_buff *skb = re->skb;
852 int i;
853
854 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
855 pci_unmap_len_set(re, data_size, size);
856
857 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
858 re->frag_addr[i] = pci_map_page(pdev,
859 skb_shinfo(skb)->frags[i].page,
860 skb_shinfo(skb)->frags[i].page_offset,
861 skb_shinfo(skb)->frags[i].size,
862 PCI_DMA_FROMDEVICE);
863}
864
865static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
866{
867 struct sk_buff *skb = re->skb;
868 int i;
869
870 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
871 PCI_DMA_FROMDEVICE);
872
873 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
874 pci_unmap_page(pdev, re->frag_addr[i],
875 skb_shinfo(skb)->frags[i].size,
876 PCI_DMA_FROMDEVICE);
877}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700878
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700879/* Tell chip where to start receive checksum.
880 * Actually has two checksums, but set both same to avoid possible byte
881 * order problems.
882 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700883static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700884{
885 struct sky2_rx_le *le;
886
Stephen Hemminger793b8832005-09-14 16:06:14 -0700887 le = sky2_next_rx(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -0700888 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700889 le->ctrl = 0;
890 le->opcode = OP_TCPSTART | HW_OWNER;
891
Stephen Hemminger793b8832005-09-14 16:06:14 -0700892 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700893 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
894 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
895
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700896}
897
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700898/*
899 * The RX Stop command will not work for Yukon-2 if the BMU does not
900 * reach the end of packet and since we can't make sure that we have
901 * incoming data, we must reset the BMU while it is not doing a DMA
902 * transfer. Since it is possible that the RX path is still active,
903 * the RX RAM buffer will be stopped first, so any possible incoming
904 * data will not trigger a DMA. After the RAM buffer is stopped, the
905 * BMU is polled until any DMA in progress is ended and only then it
906 * will be reset.
907 */
908static void sky2_rx_stop(struct sky2_port *sky2)
909{
910 struct sky2_hw *hw = sky2->hw;
911 unsigned rxq = rxqaddr[sky2->port];
912 int i;
913
914 /* disable the RAM Buffer receive queue */
915 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
916
917 for (i = 0; i < 0xffff; i++)
918 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
919 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
920 goto stopped;
921
922 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
923 sky2->netdev->name);
924stopped:
925 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
926
927 /* reset the Rx prefetch unit */
928 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
929}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700930
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700931/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700932static void sky2_rx_clean(struct sky2_port *sky2)
933{
934 unsigned i;
935
936 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700937 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -0700938 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700939
940 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -0700941 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942 kfree_skb(re->skb);
943 re->skb = NULL;
944 }
945 }
946}
947
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800948/* Basic MII support */
949static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
950{
951 struct mii_ioctl_data *data = if_mii(ifr);
952 struct sky2_port *sky2 = netdev_priv(dev);
953 struct sky2_hw *hw = sky2->hw;
954 int err = -EOPNOTSUPP;
955
956 if (!netif_running(dev))
957 return -ENODEV; /* Phy still in reset */
958
Stephen Hemmingerd89e1342006-03-20 15:48:20 -0800959 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800960 case SIOCGMIIPHY:
961 data->phy_id = PHY_ADDR_MARV;
962
963 /* fallthru */
964 case SIOCGMIIREG: {
965 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800966
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800967 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800968 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800969 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800970
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800971 data->val_out = val;
972 break;
973 }
974
975 case SIOCSMIIREG:
976 if (!capable(CAP_NET_ADMIN))
977 return -EPERM;
978
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800979 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800980 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
981 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800982 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800983 break;
984 }
985 return err;
986}
987
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700988#ifdef SKY2_VLAN_TAG_USED
989static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
990{
991 struct sky2_port *sky2 = netdev_priv(dev);
992 struct sky2_hw *hw = sky2->hw;
993 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700994
Stephen Hemminger2bb8c262006-09-26 11:57:42 -0700995 netif_tx_lock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700996
997 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
998 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
999 sky2->vlgrp = grp;
1000
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001001 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001002}
1003
1004static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
1005{
1006 struct sky2_port *sky2 = netdev_priv(dev);
1007 struct sky2_hw *hw = sky2->hw;
1008 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001009
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001010 netif_tx_lock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001011
1012 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
1013 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
1014 if (sky2->vlgrp)
1015 sky2->vlgrp->vlan_devices[vid] = NULL;
1016
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001017 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001018}
1019#endif
1020
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001021/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001022 * Allocate an skb for receiving. If the MTU is large enough
1023 * make the skb non-linear with a fragment list of pages.
1024 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001025 * It appears the hardware has a bug in the FIFO logic that
1026 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001027 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1028 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001029 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001030static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001031{
1032 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001033 unsigned long p;
1034 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001035
Stephen Hemminger14d02632006-09-26 11:57:43 -07001036 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1037 if (!skb)
1038 goto nomem;
1039
1040 p = (unsigned long) skb->data;
1041 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1042
1043 for (i = 0; i < sky2->rx_nfrags; i++) {
1044 struct page *page = alloc_page(GFP_ATOMIC);
1045
1046 if (!page)
1047 goto free_partial;
1048 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001049 }
1050
1051 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001052free_partial:
1053 kfree_skb(skb);
1054nomem:
1055 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001056}
1057
1058/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001059 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001060 * Normal case this ends up creating one list element for skb
1061 * in the receive ring. Worst case if using large MTU and each
1062 * allocation falls on a different 64 bit region, that results
1063 * in 6 list elements per ring entry.
1064 * One element is used for checksum enable/disable, and one
1065 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001066 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001067static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001068{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001069 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001070 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001071 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001072 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001073
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001074 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001075 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001076
1077 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
1078 /* MAC Rx RAM Read is controlled by hardware */
1079 sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
1080 }
1081
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001082 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1083
1084 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001085
Stephen Hemminger14d02632006-09-26 11:57:43 -07001086 /* Space needed for frame data + headers rounded up */
1087 size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
1088 + 8;
1089
1090 /* Stopping point for hardware truncation */
1091 thresh = (size - 8) / sizeof(u32);
1092
1093 /* Account for overhead of skb - to avoid order > 0 allocation */
1094 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1095 + sizeof(struct skb_shared_info);
1096
1097 sky2->rx_nfrags = space >> PAGE_SHIFT;
1098 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1099
1100 if (sky2->rx_nfrags != 0) {
1101 /* Compute residue after pages */
1102 space = sky2->rx_nfrags << PAGE_SHIFT;
1103
1104 if (space < size)
1105 size -= space;
1106 else
1107 size = 0;
1108
1109 /* Optimize to handle small packets and headers */
1110 if (size < copybreak)
1111 size = copybreak;
1112 if (size < ETH_HLEN)
1113 size = ETH_HLEN;
1114 }
1115 sky2->rx_data_size = size;
1116
1117 /* Fill Rx ring */
1118 for (i = 0; i < sky2->rx_pending; i++) {
1119 re = sky2->rx_ring + i;
1120
1121 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001122 if (!re->skb)
1123 goto nomem;
1124
Stephen Hemminger14d02632006-09-26 11:57:43 -07001125 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1126 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001127 }
1128
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001129 /*
1130 * The receiver hangs if it receives frames larger than the
1131 * packet buffer. As a workaround, truncate oversize frames, but
1132 * the register is limited to 9 bits, so if you do frames > 2052
1133 * you better get the MTU right!
1134 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001135 if (thresh > 0x1ff)
1136 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1137 else {
1138 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1139 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1140 }
1141
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001142 /* Tell chip about available buffers */
1143 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001144 return 0;
1145nomem:
1146 sky2_rx_clean(sky2);
1147 return -ENOMEM;
1148}
1149
1150/* Bring up network interface. */
1151static int sky2_up(struct net_device *dev)
1152{
1153 struct sky2_port *sky2 = netdev_priv(dev);
1154 struct sky2_hw *hw = sky2->hw;
1155 unsigned port = sky2->port;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001156 u32 ramsize, rxspace, imask;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001157 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001158 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001159
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001160 /*
1161 * On dual port PCI-X card, there is an problem where status
1162 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001163 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001164 if (otherdev && netif_running(otherdev) &&
1165 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1166 struct sky2_port *osky2 = netdev_priv(otherdev);
1167 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001168
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001169 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1170 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1171 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1172
1173 sky2->rx_csum = 0;
1174 osky2->rx_csum = 0;
1175 }
1176
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001177 if (netif_msg_ifup(sky2))
1178 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1179
1180 /* must be power of 2 */
1181 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001182 TX_RING_SIZE *
1183 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001184 &sky2->tx_le_map);
1185 if (!sky2->tx_le)
1186 goto err_out;
1187
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001188 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001189 GFP_KERNEL);
1190 if (!sky2->tx_ring)
1191 goto err_out;
1192 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001193
1194 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1195 &sky2->rx_le_map);
1196 if (!sky2->rx_le)
1197 goto err_out;
1198 memset(sky2->rx_le, 0, RX_LE_BYTES);
1199
Stephen Hemminger291ea612006-09-26 11:57:41 -07001200 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001201 GFP_KERNEL);
1202 if (!sky2->rx_ring)
1203 goto err_out;
1204
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001205 sky2_phy_power(hw, port, 1);
1206
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001207 sky2_mac_init(hw, port);
1208
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001209 /* Determine available ram buffer space (in 4K blocks).
1210 * Note: not sure about the FE setting below yet
1211 */
1212 if (hw->chip_id == CHIP_ID_YUKON_FE)
1213 ramsize = 4;
1214 else
1215 ramsize = sky2_read8(hw, B2_E_0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001216
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001217 /* Give transmitter one third (rounded up) */
1218 rxspace = ramsize - (ramsize + 2) / 3;
1219
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001220 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001221 sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001222
Stephen Hemminger793b8832005-09-14 16:06:14 -07001223 /* Make sure SyncQ is disabled */
1224 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1225 RB_RST_SET);
1226
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001227 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001228
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001229 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001230 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1231 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001232 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001233
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001234 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1235 TX_RING_SIZE - 1);
1236
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001237 err = sky2_rx_start(sky2);
1238 if (err)
1239 goto err_out;
1240
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001241 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001242 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001243 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001244 sky2_write32(hw, B0_IMSK, imask);
1245
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001246 return 0;
1247
1248err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001249 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001250 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1251 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001252 sky2->rx_le = NULL;
1253 }
1254 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001255 pci_free_consistent(hw->pdev,
1256 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1257 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001258 sky2->tx_le = NULL;
1259 }
1260 kfree(sky2->tx_ring);
1261 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001262
Stephen Hemminger1b537562005-12-20 15:08:07 -08001263 sky2->tx_ring = NULL;
1264 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001265 return err;
1266}
1267
Stephen Hemminger793b8832005-09-14 16:06:14 -07001268/* Modular subtraction in ring */
1269static inline int tx_dist(unsigned tail, unsigned head)
1270{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001271 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001272}
1273
1274/* Number of list elements available for next tx */
1275static inline int tx_avail(const struct sky2_port *sky2)
1276{
1277 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1278}
1279
1280/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001281static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001282{
1283 unsigned count;
1284
1285 count = sizeof(dma_addr_t) / sizeof(u32);
1286 count += skb_shinfo(skb)->nr_frags * count;
1287
Herbert Xu89114af2006-07-08 13:34:32 -07001288 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001289 ++count;
1290
Patrick McHardy84fa7932006-08-29 16:44:56 -07001291 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001292 ++count;
1293
1294 return count;
1295}
1296
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001297/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001298 * Put one packet in ring for transmit.
1299 * A single packet can generate multiple list elements, and
1300 * the number of ring elements will probably be less than the number
1301 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001302 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001303static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1304{
1305 struct sky2_port *sky2 = netdev_priv(dev);
1306 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001307 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001308 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001309 unsigned i, len;
1310 dma_addr_t mapping;
1311 u32 addr64;
1312 u16 mss;
1313 u8 ctrl;
1314
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001315 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1316 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001317
Stephen Hemminger793b8832005-09-14 16:06:14 -07001318 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001319 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1320 dev->name, sky2->tx_prod, skb->len);
1321
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001322 len = skb_headlen(skb);
1323 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001324 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001325
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001326 /* Send high bits if changed or crosses boundary */
1327 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001328 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001329 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001330 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001331 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001332 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001333
1334 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001335 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001336 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001337 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1338 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1339 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001340
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001341 if (mss != sky2->tx_last_mss) {
1342 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001343 le->addr = cpu_to_le32(mss);
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001344 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001345 sky2->tx_last_mss = mss;
1346 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001347 }
1348
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001349 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001350#ifdef SKY2_VLAN_TAG_USED
1351 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1352 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1353 if (!le) {
1354 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001355 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001356 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001357 } else
1358 le->opcode |= OP_VLAN;
1359 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1360 ctrl |= INS_VLAN;
1361 }
1362#endif
1363
1364 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001365 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001366 unsigned offset = skb->h.raw - skb->data;
1367 u32 tcpsum;
1368
1369 tcpsum = offset << 16; /* sum start */
1370 tcpsum |= offset + skb->csum; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001371
1372 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1373 if (skb->nh.iph->protocol == IPPROTO_UDP)
1374 ctrl |= UDPTCP;
1375
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001376 if (tcpsum != sky2->tx_tcpsum) {
1377 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001378
1379 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001380 le->addr = cpu_to_le32(tcpsum);
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001381 le->length = 0; /* initial checksum value */
1382 le->ctrl = 1; /* one packet */
1383 le->opcode = OP_TCPLISW | HW_OWNER;
1384 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001385 }
1386
1387 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001388 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001389 le->length = cpu_to_le16(len);
1390 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001391 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001392
Stephen Hemminger291ea612006-09-26 11:57:41 -07001393 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001394 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001395 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001396 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001397
1398 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001399 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001400
1401 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1402 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingera0361192006-01-17 13:43:16 -08001403 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001404 if (addr64 != sky2->tx_addr64) {
1405 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001406 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001407 le->ctrl = 0;
1408 le->opcode = OP_ADDR64 | HW_OWNER;
1409 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001410 }
1411
1412 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001413 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001414 le->length = cpu_to_le16(frag->size);
1415 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001416 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001417
Stephen Hemminger291ea612006-09-26 11:57:41 -07001418 re = tx_le_re(sky2, le);
1419 re->skb = skb;
1420 pci_unmap_addr_set(re, mapaddr, mapping);
1421 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001422 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001423
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001424 le->ctrl |= EOP;
1425
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001426 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1427 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001428
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001429 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001430
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001431 dev->trans_start = jiffies;
1432 return NETDEV_TX_OK;
1433}
1434
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001435/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001436 * Free ring elements from starting at tx_cons until "done"
1437 *
1438 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001439 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001440 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001441static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001442{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001443 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001444 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001445 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001446
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001447 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001448
Stephen Hemminger291ea612006-09-26 11:57:41 -07001449 for (idx = sky2->tx_cons; idx != done;
1450 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1451 struct sky2_tx_le *le = sky2->tx_le + idx;
1452 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001453
Stephen Hemminger291ea612006-09-26 11:57:41 -07001454 switch(le->opcode & ~HW_OWNER) {
1455 case OP_LARGESEND:
1456 case OP_PACKET:
1457 pci_unmap_single(pdev,
1458 pci_unmap_addr(re, mapaddr),
1459 pci_unmap_len(re, maplen),
1460 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001461 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001462 case OP_BUFFER:
1463 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1464 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001465 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001466 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001467 }
1468
Stephen Hemminger291ea612006-09-26 11:57:41 -07001469 if (le->ctrl & EOP) {
1470 if (unlikely(netif_msg_tx_done(sky2)))
1471 printk(KERN_DEBUG "%s: tx done %u\n",
1472 dev->name, idx);
1473 dev_kfree_skb(re->skb);
1474 }
1475
1476 le->opcode = 0; /* paranoia */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001477 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001478
Stephen Hemminger291ea612006-09-26 11:57:41 -07001479 sky2->tx_cons = idx;
Stephen Hemminger22e11702006-07-12 15:23:48 -07001480 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001481 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001482}
1483
1484/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001485static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001486{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001487 struct sky2_port *sky2 = netdev_priv(dev);
1488
1489 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001490 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001491 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001492}
1493
1494/* Network shutdown */
1495static int sky2_down(struct net_device *dev)
1496{
1497 struct sky2_port *sky2 = netdev_priv(dev);
1498 struct sky2_hw *hw = sky2->hw;
1499 unsigned port = sky2->port;
1500 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001501 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001502
Stephen Hemminger1b537562005-12-20 15:08:07 -08001503 /* Never really got started! */
1504 if (!sky2->tx_le)
1505 return 0;
1506
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001507 if (netif_msg_ifdown(sky2))
1508 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1509
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001510 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001511 netif_stop_queue(dev);
1512
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001513 /* Disable port IRQ */
1514 imask = sky2_read32(hw, B0_IMSK);
1515 imask &= ~portirq_msk[port];
1516 sky2_write32(hw, B0_IMSK, imask);
1517
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001518 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001519
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001520 /* Stop transmitter */
1521 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1522 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1523
1524 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001525 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001526
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001527 /* WA for dev. #4.209 */
1528 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1529 && hw->chip_rev == CHIP_REV_YU_EC_U_A1)
1530 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1531 sky2->speed != SPEED_1000 ?
1532 TX_STFW_ENA : TX_STFW_DIS);
1533
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001534 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001535 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001536 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1537
1538 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1539
1540 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001541 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1542 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001543 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1544
1545 /* Disable Force Sync bit and Enable Alloc bit */
1546 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1547 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1548
1549 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1550 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1551 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1552
1553 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001554 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1555 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001556
1557 /* Reset the Tx prefetch units */
1558 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1559 PREF_UNIT_RST_SET);
1560
1561 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1562
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001563 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001564
1565 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1566 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1567
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001568 sky2_phy_power(hw, port, 0);
1569
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001570 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001571 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1572
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001573 synchronize_irq(hw->pdev->irq);
1574
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001575 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001576 sky2_rx_clean(sky2);
1577
1578 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1579 sky2->rx_le, sky2->rx_le_map);
1580 kfree(sky2->rx_ring);
1581
1582 pci_free_consistent(hw->pdev,
1583 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1584 sky2->tx_le, sky2->tx_le_map);
1585 kfree(sky2->tx_ring);
1586
Stephen Hemminger1b537562005-12-20 15:08:07 -08001587 sky2->tx_le = NULL;
1588 sky2->rx_le = NULL;
1589
1590 sky2->rx_ring = NULL;
1591 sky2->tx_ring = NULL;
1592
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001593 return 0;
1594}
1595
1596static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1597{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07001598 if (!sky2_is_copper(hw))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001599 return SPEED_1000;
1600
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001601 if (hw->chip_id == CHIP_ID_YUKON_FE)
1602 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1603
1604 switch (aux & PHY_M_PS_SPEED_MSK) {
1605 case PHY_M_PS_SPEED_1000:
1606 return SPEED_1000;
1607 case PHY_M_PS_SPEED_100:
1608 return SPEED_100;
1609 default:
1610 return SPEED_10;
1611 }
1612}
1613
1614static void sky2_link_up(struct sky2_port *sky2)
1615{
1616 struct sky2_hw *hw = sky2->hw;
1617 unsigned port = sky2->port;
1618 u16 reg;
1619
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001620 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001621 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001622 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1623 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001624
1625 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1626
1627 netif_carrier_on(sky2->netdev);
1628 netif_wake_queue(sky2->netdev);
1629
1630 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001631 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001632 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1633
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001634 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001635 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001636 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1637
1638 switch(sky2->speed) {
1639 case SPEED_10:
1640 led |= PHY_M_LEDC_INIT_CTRL(7);
1641 break;
1642
1643 case SPEED_100:
1644 led |= PHY_M_LEDC_STA1_CTRL(7);
1645 break;
1646
1647 case SPEED_1000:
1648 led |= PHY_M_LEDC_STA0_CTRL(7);
1649 break;
1650 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001651
1652 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001653 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001654 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1655 }
1656
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001657 if (netif_msg_link(sky2))
1658 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001659 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001660 sky2->netdev->name, sky2->speed,
1661 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1662 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001663 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001664}
1665
1666static void sky2_link_down(struct sky2_port *sky2)
1667{
1668 struct sky2_hw *hw = sky2->hw;
1669 unsigned port = sky2->port;
1670 u16 reg;
1671
1672 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1673
1674 reg = gma_read16(hw, port, GM_GP_CTRL);
1675 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1676 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677
1678 if (sky2->rx_pause && !sky2->tx_pause) {
1679 /* restore Asymmetric Pause bit */
1680 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001681 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1682 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001683 }
1684
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001685 netif_carrier_off(sky2->netdev);
1686 netif_stop_queue(sky2->netdev);
1687
1688 /* Turn on link LED */
1689 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1690
1691 if (netif_msg_link(sky2))
1692 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001693
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001694 sky2_phy_init(hw, port);
1695}
1696
Stephen Hemminger793b8832005-09-14 16:06:14 -07001697static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1698{
1699 struct sky2_hw *hw = sky2->hw;
1700 unsigned port = sky2->port;
1701 u16 lpa;
1702
1703 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1704
1705 if (lpa & PHY_M_AN_RF) {
1706 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1707 return -1;
1708 }
1709
Stephen Hemminger793b8832005-09-14 16:06:14 -07001710 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1711 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1712 sky2->netdev->name);
1713 return -1;
1714 }
1715
Stephen Hemminger793b8832005-09-14 16:06:14 -07001716 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001717 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001718
1719 /* Pause bits are offset (9..8) */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001720 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001721 aux >>= 6;
1722
1723 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1724 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1725
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001726 if (sky2->duplex == DUPLEX_HALF && sky2->speed != SPEED_1000
1727 && hw->chip_id != CHIP_ID_YUKON_EC_U)
1728 sky2->rx_pause = sky2->tx_pause = 0;
1729
1730 if (sky2->rx_pause || sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001731 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1732 else
1733 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1734
1735 return 0;
1736}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001737
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001738/* Interrupt from PHY */
1739static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001740{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001741 struct net_device *dev = hw->dev[port];
1742 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001743 u16 istatus, phystat;
1744
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001745 if (!netif_running(dev))
1746 return;
1747
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001748 spin_lock(&sky2->phy_lock);
1749 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1750 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1751
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001752 if (netif_msg_intr(sky2))
1753 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1754 sky2->netdev->name, istatus, phystat);
1755
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001756 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001757 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001758 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001759 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001760 }
1761
Stephen Hemminger793b8832005-09-14 16:06:14 -07001762 if (istatus & PHY_M_IS_LSP_CHANGE)
1763 sky2->speed = sky2_phy_speed(hw, phystat);
1764
1765 if (istatus & PHY_M_IS_DUP_CHANGE)
1766 sky2->duplex =
1767 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1768
1769 if (istatus & PHY_M_IS_LST_CHANGE) {
1770 if (phystat & PHY_M_PS_LINK_UP)
1771 sky2_link_up(sky2);
1772 else
1773 sky2_link_down(sky2);
1774 }
1775out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001776 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001777}
1778
Stephen Hemminger302d1252006-01-17 13:43:20 -08001779
1780/* Transmit timeout is only called if we are running, carries is up
1781 * and tx queue is full (stopped).
1782 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001783static void sky2_tx_timeout(struct net_device *dev)
1784{
1785 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001786 struct sky2_hw *hw = sky2->hw;
1787 unsigned txq = txqaddr[sky2->port];
Stephen Hemminger8f246642006-03-20 15:48:21 -08001788 u16 report, done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001789
1790 if (netif_msg_timer(sky2))
1791 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1792
Stephen Hemminger8f246642006-03-20 15:48:21 -08001793 report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
1794 done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001795
Stephen Hemminger8f246642006-03-20 15:48:21 -08001796 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
1797 dev->name,
1798 sky2->tx_cons, sky2->tx_prod, report, done);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001799
Stephen Hemminger8f246642006-03-20 15:48:21 -08001800 if (report != done) {
1801 printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");
1802
1803 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1804 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1805 } else if (report != sky2->tx_cons) {
1806 printk(KERN_INFO PFX "status report lost?\n");
1807
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001808 netif_tx_lock_bh(dev);
Stephen Hemminger8f246642006-03-20 15:48:21 -08001809 sky2_tx_complete(sky2, report);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001810 netif_tx_unlock_bh(dev);
Stephen Hemminger8f246642006-03-20 15:48:21 -08001811 } else {
1812 printk(KERN_INFO PFX "hardware hung? flushing\n");
1813
1814 sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
1815 sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1816
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001817 sky2_tx_clean(dev);
Stephen Hemminger8f246642006-03-20 15:48:21 -08001818
1819 sky2_qset(hw, txq);
1820 sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
1821 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001822}
1823
1824static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1825{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001826 struct sky2_port *sky2 = netdev_priv(dev);
1827 struct sky2_hw *hw = sky2->hw;
1828 int err;
1829 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001830 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001831
1832 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1833 return -EINVAL;
1834
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001835 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1836 return -EINVAL;
1837
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001838 if (!netif_running(dev)) {
1839 dev->mtu = new_mtu;
1840 return 0;
1841 }
1842
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001843 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001844 sky2_write32(hw, B0_IMSK, 0);
1845
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001846 dev->trans_start = jiffies; /* prevent tx timeout */
1847 netif_stop_queue(dev);
1848 netif_poll_disable(hw->dev[0]);
1849
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001850 synchronize_irq(hw->pdev->irq);
1851
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001852 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1853 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1854 sky2_rx_stop(sky2);
1855 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001856
1857 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001858
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001859 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1860 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001861
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001862 if (dev->mtu > ETH_DATA_LEN)
1863 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001864
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001865 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1866
1867 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1868
1869 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001870 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001871
Stephen Hemminger1b537562005-12-20 15:08:07 -08001872 if (err)
1873 dev_close(dev);
1874 else {
1875 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1876
1877 netif_poll_enable(hw->dev[0]);
1878 netif_wake_queue(dev);
1879 }
1880
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001881 return err;
1882}
1883
Stephen Hemminger14d02632006-09-26 11:57:43 -07001884/* For small just reuse existing skb for next receive */
1885static struct sk_buff *receive_copy(struct sky2_port *sky2,
1886 const struct rx_ring_info *re,
1887 unsigned length)
1888{
1889 struct sk_buff *skb;
1890
1891 skb = netdev_alloc_skb(sky2->netdev, length + 2);
1892 if (likely(skb)) {
1893 skb_reserve(skb, 2);
1894 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
1895 length, PCI_DMA_FROMDEVICE);
1896 memcpy(skb->data, re->skb->data, length);
1897 skb->ip_summed = re->skb->ip_summed;
1898 skb->csum = re->skb->csum;
1899 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
1900 length, PCI_DMA_FROMDEVICE);
1901 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07001902 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001903 }
1904 return skb;
1905}
1906
1907/* Adjust length of skb with fragments to match received data */
1908static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
1909 unsigned int length)
1910{
1911 int i, num_frags;
1912 unsigned int size;
1913
1914 /* put header into skb */
1915 size = min(length, hdr_space);
1916 skb->tail += size;
1917 skb->len += size;
1918 length -= size;
1919
1920 num_frags = skb_shinfo(skb)->nr_frags;
1921 for (i = 0; i < num_frags; i++) {
1922 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1923
1924 if (length == 0) {
1925 /* don't need this page */
1926 __free_page(frag->page);
1927 --skb_shinfo(skb)->nr_frags;
1928 } else {
1929 size = min(length, (unsigned) PAGE_SIZE);
1930
1931 frag->size = size;
1932 skb->data_len += size;
1933 skb->truesize += size;
1934 skb->len += size;
1935 length -= size;
1936 }
1937 }
1938}
1939
1940/* Normal packet - take skb from ring element and put in a new one */
1941static struct sk_buff *receive_new(struct sky2_port *sky2,
1942 struct rx_ring_info *re,
1943 unsigned int length)
1944{
1945 struct sk_buff *skb, *nskb;
1946 unsigned hdr_space = sky2->rx_data_size;
1947
1948 pr_debug(PFX "receive new length=%d\n", length);
1949
1950 /* Don't be tricky about reusing pages (yet) */
1951 nskb = sky2_rx_alloc(sky2);
1952 if (unlikely(!nskb))
1953 return NULL;
1954
1955 skb = re->skb;
1956 sky2_rx_unmap_skb(sky2->hw->pdev, re);
1957
1958 prefetch(skb->data);
1959 re->skb = nskb;
1960 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
1961
1962 if (skb_shinfo(skb)->nr_frags)
1963 skb_put_frags(skb, hdr_space, length);
1964 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07001965 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001966 return skb;
1967}
1968
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001969/*
1970 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001971 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001972 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001973static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001974 u16 length, u32 status)
1975{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001976 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001977 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001978 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001979
1980 if (unlikely(netif_msg_rx_status(sky2)))
1981 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001982 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001983
Stephen Hemminger793b8832005-09-14 16:06:14 -07001984 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001985 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001986
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001987 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001988 goto error;
1989
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001990 if (!(status & GMR_FS_RX_OK))
1991 goto resubmit;
1992
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001993 if (length > dev->mtu + ETH_HLEN)
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001994 goto oversize;
1995
Stephen Hemminger14d02632006-09-26 11:57:43 -07001996 if (length < copybreak)
1997 skb = receive_copy(sky2, re, length);
1998 else
1999 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002000resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002001 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002002
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002003 return skb;
2004
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002005oversize:
2006 ++sky2->net_stats.rx_over_errors;
2007 goto resubmit;
2008
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002009error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002010 ++sky2->net_stats.rx_errors;
2011
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002012 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002013 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002014 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002015
2016 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002017 sky2->net_stats.rx_length_errors++;
2018 if (status & GMR_FS_FRAGMENT)
2019 sky2->net_stats.rx_frame_errors++;
2020 if (status & GMR_FS_CRC_ERR)
2021 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002022 if (status & GMR_FS_RX_FF_OV)
2023 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002024
Stephen Hemminger793b8832005-09-14 16:06:14 -07002025 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002026}
2027
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002028/* Transmit complete */
2029static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002030{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002031 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002032
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002033 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002034 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002035 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002036 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002037 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002038}
2039
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002040/* Process status response ring */
2041static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002042{
Stephen Hemminger22e11702006-07-12 15:23:48 -07002043 struct sky2_port *sky2;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002044 int work_done = 0;
Stephen Hemminger22e11702006-07-12 15:23:48 -07002045 unsigned buf_write[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002046 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002047
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002048 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002049
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002050 while (hw->st_idx != hwidx) {
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002051 struct sky2_status_le *le = hw->st_le + hw->st_idx;
2052 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002053 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002054 u32 status;
2055 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002056
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002057 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002058
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002059 BUG_ON(le->link >= 2);
2060 dev = hw->dev[le->link];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002061
2062 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002063 length = le16_to_cpu(le->length);
2064 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002065
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002066 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002067 case OP_RXSTAT:
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002068 skb = sky2_receive(dev, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002069 if (!skb)
2070 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002071
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002072 skb->protocol = eth_type_trans(skb, dev);
2073 dev->last_rx = jiffies;
2074
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002075#ifdef SKY2_VLAN_TAG_USED
2076 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2077 vlan_hwaccel_receive_skb(skb,
2078 sky2->vlgrp,
2079 be16_to_cpu(sky2->rx_tag));
2080 } else
2081#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002082 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002083
Stephen Hemminger22e11702006-07-12 15:23:48 -07002084 /* Update receiver after 16 frames */
2085 if (++buf_write[le->link] == RX_BUF_WRITE) {
2086 sky2_put_idx(hw, rxqaddr[le->link],
2087 sky2->rx_put);
2088 buf_write[le->link] = 0;
2089 }
2090
2091 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002092 if (++work_done >= to_do)
2093 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002094 break;
2095
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002096#ifdef SKY2_VLAN_TAG_USED
2097 case OP_RXVLAN:
2098 sky2->rx_tag = length;
2099 break;
2100
2101 case OP_RXCHKSVLAN:
2102 sky2->rx_tag = length;
2103 /* fall through */
2104#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002105 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002106 skb = sky2->rx_ring[sky2->rx_next].skb;
Patrick McHardy84fa7932006-08-29 16:44:56 -07002107 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002108 skb->csum = status & 0xffff;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002109 break;
2110
2111 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002112 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002113 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2114 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002115 if (hw->dev[1])
2116 sky2_tx_done(hw->dev[1],
2117 ((status >> 24) & 0xff)
2118 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002119 break;
2120
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002121 default:
2122 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002123 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002124 "unknown status opcode 0x%x\n", le->opcode);
2125 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002126 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002127 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002128
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002129 /* Fully processed status ring so clear irq */
2130 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2131
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002132exit_loop:
Stephen Hemminger22e11702006-07-12 15:23:48 -07002133 if (buf_write[0]) {
2134 sky2 = netdev_priv(hw->dev[0]);
2135 sky2_put_idx(hw, Q_R1, sky2->rx_put);
2136 }
2137
2138 if (buf_write[1]) {
2139 sky2 = netdev_priv(hw->dev[1]);
2140 sky2_put_idx(hw, Q_R2, sky2->rx_put);
2141 }
2142
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002143 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002144}
2145
2146static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2147{
2148 struct net_device *dev = hw->dev[port];
2149
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002150 if (net_ratelimit())
2151 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2152 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002153
2154 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002155 if (net_ratelimit())
2156 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2157 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002158 /* Clear IRQ */
2159 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2160 }
2161
2162 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002163 if (net_ratelimit())
2164 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2165 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002166
2167 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2168 }
2169
2170 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002171 if (net_ratelimit())
2172 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002173 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2174 }
2175
2176 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002177 if (net_ratelimit())
2178 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002179 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2180 }
2181
2182 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002183 if (net_ratelimit())
2184 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2185 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002186 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2187 }
2188}
2189
2190static void sky2_hw_intr(struct sky2_hw *hw)
2191{
2192 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2193
Stephen Hemminger793b8832005-09-14 16:06:14 -07002194 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002195 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002196
2197 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002198 u16 pci_err;
2199
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002200 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002201 if (net_ratelimit())
2202 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
2203 pci_name(hw->pdev), pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002204
2205 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002206 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002207 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002208 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2209 }
2210
2211 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002212 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002213 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002214
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002215 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002216
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002217 if (net_ratelimit())
2218 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
2219 pci_name(hw->pdev), pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002220
2221 /* clear the interrupt */
2222 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002223 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
2224 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002225 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2226
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002227 if (pex_err & PEX_FATAL_ERRORS) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002228 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2229 hwmsk &= ~Y2_IS_PCI_EXP;
2230 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2231 }
2232 }
2233
2234 if (status & Y2_HWE_L1_MASK)
2235 sky2_hw_error(hw, 0, status);
2236 status >>= 8;
2237 if (status & Y2_HWE_L1_MASK)
2238 sky2_hw_error(hw, 1, status);
2239}
2240
2241static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2242{
2243 struct net_device *dev = hw->dev[port];
2244 struct sky2_port *sky2 = netdev_priv(dev);
2245 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2246
2247 if (netif_msg_intr(sky2))
2248 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2249 dev->name, status);
2250
2251 if (status & GM_IS_RX_FF_OR) {
2252 ++sky2->net_stats.rx_fifo_errors;
2253 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2254 }
2255
2256 if (status & GM_IS_TX_FF_UR) {
2257 ++sky2->net_stats.tx_fifo_errors;
2258 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2259 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002260}
2261
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002262/* This should never happen it is a fatal situation */
2263static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
2264 const char *rxtx, u32 mask)
2265{
2266 struct net_device *dev = hw->dev[port];
2267 struct sky2_port *sky2 = netdev_priv(dev);
2268 u32 imask;
2269
2270 printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
2271 dev ? dev->name : "<not registered>", rxtx);
2272
2273 imask = sky2_read32(hw, B0_IMSK);
2274 imask &= ~mask;
2275 sky2_write32(hw, B0_IMSK, imask);
2276
2277 if (dev) {
2278 spin_lock(&sky2->phy_lock);
2279 sky2_link_down(sky2);
2280 spin_unlock(&sky2->phy_lock);
2281 }
2282}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002283
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002284/* If idle then force a fake soft NAPI poll once a second
2285 * to work around cases where sharing an edge triggered interrupt.
2286 */
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09002287static inline void sky2_idle_start(struct sky2_hw *hw)
2288{
2289 if (idle_timeout > 0)
2290 mod_timer(&hw->idle_timer,
2291 jiffies + msecs_to_jiffies(idle_timeout));
2292}
2293
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002294static void sky2_idle(unsigned long arg)
2295{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002296 struct sky2_hw *hw = (struct sky2_hw *) arg;
2297 struct net_device *dev = hw->dev[0];
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002298
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002299 if (__netif_rx_schedule_prep(dev))
2300 __netif_rx_schedule(dev);
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002301
2302 mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002303}
2304
2305
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002306static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002307{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002308 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
2309 int work_limit = min(dev0->quota, *budget);
2310 int work_done = 0;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002311 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002312
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002313 if (status & Y2_IS_HW_ERR)
2314 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002315
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002316 if (status & Y2_IS_IRQ_PHY1)
2317 sky2_phy_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002318
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002319 if (status & Y2_IS_IRQ_PHY2)
2320 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002321
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002322 if (status & Y2_IS_IRQ_MAC1)
2323 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002324
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002325 if (status & Y2_IS_IRQ_MAC2)
2326 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002327
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002328 if (status & Y2_IS_CHK_RX1)
2329 sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002330
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002331 if (status & Y2_IS_CHK_RX2)
2332 sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002333
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002334 if (status & Y2_IS_CHK_TXA1)
2335 sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002336
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002337 if (status & Y2_IS_CHK_TXA2)
2338 sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002339
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002340 work_done = sky2_status_intr(hw, work_limit);
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002341 if (work_done < work_limit) {
2342 netif_rx_complete(dev0);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002343
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002344 sky2_read32(hw, B0_Y2_SP_LISR);
2345 return 0;
2346 } else {
2347 *budget -= work_done;
2348 dev0->quota -= work_done;
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002349 return 1;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002350 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002351}
2352
David Howells7d12e782006-10-05 14:55:46 +01002353static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002354{
2355 struct sky2_hw *hw = dev_id;
2356 struct net_device *dev0 = hw->dev[0];
2357 u32 status;
2358
2359 /* Reading this mask interrupts as side effect */
2360 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2361 if (status == 0 || status == ~0)
2362 return IRQ_NONE;
2363
2364 prefetch(&hw->st_le[hw->st_idx]);
2365 if (likely(__netif_rx_schedule_prep(dev0)))
2366 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002367
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002368 return IRQ_HANDLED;
2369}
2370
2371#ifdef CONFIG_NET_POLL_CONTROLLER
2372static void sky2_netpoll(struct net_device *dev)
2373{
2374 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07002375 struct net_device *dev0 = sky2->hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002376
Stephen Hemminger88d11362006-06-16 12:10:46 -07002377 if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
2378 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002379}
2380#endif
2381
2382/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002383static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002384{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002385 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002386 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002387 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002388 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002389 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002390 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002391 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002392 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002393 }
2394}
2395
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002396static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2397{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002398 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002399}
2400
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002401static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2402{
2403 return clk / sky2_mhz(hw);
2404}
2405
2406
Stephen Hemminger59139522006-07-12 15:23:45 -07002407static int sky2_reset(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002408{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002409 u16 status;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002410 u8 t8;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002411 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002412
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002413 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002414
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002415 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2416 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2417 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2418 pci_name(hw->pdev), hw->chip_id);
2419 return -EOPNOTSUPP;
2420 }
2421
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002422 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2423
2424 /* This rev is really old, and requires untested workarounds */
2425 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2426 printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
2427 pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2428 hw->chip_id, hw->chip_rev);
2429 return -EOPNOTSUPP;
2430 }
2431
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002432 /* disable ASF */
2433 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2434 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2435 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2436 }
2437
2438 /* do a SW reset */
2439 sky2_write8(hw, B0_CTST, CS_RST_SET);
2440 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2441
2442 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002443 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002444
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002445 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002446 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2447
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002448
2449 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2450
2451 /* clear any PEX errors */
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002452 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
2453 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2454
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002455
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002456 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002457 hw->ports = 1;
2458 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2459 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2460 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2461 ++hw->ports;
2462 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002463
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002464 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002465
2466 for (i = 0; i < hw->ports; i++) {
2467 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2468 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2469 }
2470
2471 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2472
Stephen Hemminger793b8832005-09-14 16:06:14 -07002473 /* Clear I2C IRQ noise */
2474 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002475
2476 /* turn off hardware timer (unused) */
2477 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2478 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002479
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002480 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2481
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002482 /* Turn off descriptor polling */
2483 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002484
2485 /* Turn off receive timestamp */
2486 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002487 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002488
2489 /* enable the Tx Arbiters */
2490 for (i = 0; i < hw->ports; i++)
2491 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2492
2493 /* Initialize ram interface */
2494 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002495 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002496
2497 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2498 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2499 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2500 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2501 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2502 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2503 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2504 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2505 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2506 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2507 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2508 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2509 }
2510
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002511 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002513 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002514 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002515
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002516 memset(hw->st_le, 0, STATUS_LE_BYTES);
2517 hw->st_idx = 0;
2518
2519 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2520 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2521
2522 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002523 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002524
2525 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002526 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002527
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002528 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2529 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002530
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002531 /* set Status-FIFO ISR watermark */
2532 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2533 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2534 else
2535 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002536
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002537 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002538 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2539 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002540
Stephen Hemminger793b8832005-09-14 16:06:14 -07002541 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002542 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2543
2544 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2545 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2546 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2547
2548 return 0;
2549}
2550
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002551static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002552{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002553 if (sky2_is_copper(hw)) {
2554 u32 modes = SUPPORTED_10baseT_Half
2555 | SUPPORTED_10baseT_Full
2556 | SUPPORTED_100baseT_Half
2557 | SUPPORTED_100baseT_Full
2558 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002559
2560 if (hw->chip_id != CHIP_ID_YUKON_FE)
2561 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002562 | SUPPORTED_1000baseT_Full;
2563 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002564 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002565 return SUPPORTED_1000baseT_Half
2566 | SUPPORTED_1000baseT_Full
2567 | SUPPORTED_Autoneg
2568 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002569}
2570
Stephen Hemminger793b8832005-09-14 16:06:14 -07002571static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002572{
2573 struct sky2_port *sky2 = netdev_priv(dev);
2574 struct sky2_hw *hw = sky2->hw;
2575
2576 ecmd->transceiver = XCVR_INTERNAL;
2577 ecmd->supported = sky2_supported_modes(hw);
2578 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002579 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002580 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002581 | SUPPORTED_10baseT_Full
2582 | SUPPORTED_100baseT_Half
2583 | SUPPORTED_100baseT_Full
2584 | SUPPORTED_1000baseT_Half
2585 | SUPPORTED_1000baseT_Full
2586 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002587 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002588 ecmd->speed = sky2->speed;
2589 } else {
2590 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002591 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002592 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002593
2594 ecmd->advertising = sky2->advertising;
2595 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002596 ecmd->duplex = sky2->duplex;
2597 return 0;
2598}
2599
2600static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2601{
2602 struct sky2_port *sky2 = netdev_priv(dev);
2603 const struct sky2_hw *hw = sky2->hw;
2604 u32 supported = sky2_supported_modes(hw);
2605
2606 if (ecmd->autoneg == AUTONEG_ENABLE) {
2607 ecmd->advertising = supported;
2608 sky2->duplex = -1;
2609 sky2->speed = -1;
2610 } else {
2611 u32 setting;
2612
Stephen Hemminger793b8832005-09-14 16:06:14 -07002613 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002614 case SPEED_1000:
2615 if (ecmd->duplex == DUPLEX_FULL)
2616 setting = SUPPORTED_1000baseT_Full;
2617 else if (ecmd->duplex == DUPLEX_HALF)
2618 setting = SUPPORTED_1000baseT_Half;
2619 else
2620 return -EINVAL;
2621 break;
2622 case SPEED_100:
2623 if (ecmd->duplex == DUPLEX_FULL)
2624 setting = SUPPORTED_100baseT_Full;
2625 else if (ecmd->duplex == DUPLEX_HALF)
2626 setting = SUPPORTED_100baseT_Half;
2627 else
2628 return -EINVAL;
2629 break;
2630
2631 case SPEED_10:
2632 if (ecmd->duplex == DUPLEX_FULL)
2633 setting = SUPPORTED_10baseT_Full;
2634 else if (ecmd->duplex == DUPLEX_HALF)
2635 setting = SUPPORTED_10baseT_Half;
2636 else
2637 return -EINVAL;
2638 break;
2639 default:
2640 return -EINVAL;
2641 }
2642
2643 if ((setting & supported) == 0)
2644 return -EINVAL;
2645
2646 sky2->speed = ecmd->speed;
2647 sky2->duplex = ecmd->duplex;
2648 }
2649
2650 sky2->autoneg = ecmd->autoneg;
2651 sky2->advertising = ecmd->advertising;
2652
Stephen Hemminger1b537562005-12-20 15:08:07 -08002653 if (netif_running(dev))
2654 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002655
2656 return 0;
2657}
2658
2659static void sky2_get_drvinfo(struct net_device *dev,
2660 struct ethtool_drvinfo *info)
2661{
2662 struct sky2_port *sky2 = netdev_priv(dev);
2663
2664 strcpy(info->driver, DRV_NAME);
2665 strcpy(info->version, DRV_VERSION);
2666 strcpy(info->fw_version, "N/A");
2667 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2668}
2669
2670static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002671 char name[ETH_GSTRING_LEN];
2672 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002673} sky2_stats[] = {
2674 { "tx_bytes", GM_TXO_OK_HI },
2675 { "rx_bytes", GM_RXO_OK_HI },
2676 { "tx_broadcast", GM_TXF_BC_OK },
2677 { "rx_broadcast", GM_RXF_BC_OK },
2678 { "tx_multicast", GM_TXF_MC_OK },
2679 { "rx_multicast", GM_RXF_MC_OK },
2680 { "tx_unicast", GM_TXF_UC_OK },
2681 { "rx_unicast", GM_RXF_UC_OK },
2682 { "tx_mac_pause", GM_TXF_MPAUSE },
2683 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002684 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002685 { "late_collision",GM_TXF_LAT_COL },
2686 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002687 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002688 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002689
Stephen Hemmingerd2604542006-03-23 08:51:36 -08002690 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002691 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002692 { "rx_64_byte_packets", GM_RXF_64B },
2693 { "rx_65_to_127_byte_packets", GM_RXF_127B },
2694 { "rx_128_to_255_byte_packets", GM_RXF_255B },
2695 { "rx_256_to_511_byte_packets", GM_RXF_511B },
2696 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
2697 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
2698 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002699 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002700 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
2701 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002702 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002703
2704 { "tx_64_byte_packets", GM_TXF_64B },
2705 { "tx_65_to_127_byte_packets", GM_TXF_127B },
2706 { "tx_128_to_255_byte_packets", GM_TXF_255B },
2707 { "tx_256_to_511_byte_packets", GM_TXF_511B },
2708 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
2709 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
2710 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
2711 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002712};
2713
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002714static u32 sky2_get_rx_csum(struct net_device *dev)
2715{
2716 struct sky2_port *sky2 = netdev_priv(dev);
2717
2718 return sky2->rx_csum;
2719}
2720
2721static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2722{
2723 struct sky2_port *sky2 = netdev_priv(dev);
2724
2725 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002726
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002727 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2728 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2729
2730 return 0;
2731}
2732
2733static u32 sky2_get_msglevel(struct net_device *netdev)
2734{
2735 struct sky2_port *sky2 = netdev_priv(netdev);
2736 return sky2->msg_enable;
2737}
2738
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002739static int sky2_nway_reset(struct net_device *dev)
2740{
2741 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002742
2743 if (sky2->autoneg != AUTONEG_ENABLE)
2744 return -EINVAL;
2745
Stephen Hemminger1b537562005-12-20 15:08:07 -08002746 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002747
2748 return 0;
2749}
2750
Stephen Hemminger793b8832005-09-14 16:06:14 -07002751static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002752{
2753 struct sky2_hw *hw = sky2->hw;
2754 unsigned port = sky2->port;
2755 int i;
2756
2757 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002758 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002759 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002760 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002761
Stephen Hemminger793b8832005-09-14 16:06:14 -07002762 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002763 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2764}
2765
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002766static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2767{
2768 struct sky2_port *sky2 = netdev_priv(netdev);
2769 sky2->msg_enable = value;
2770}
2771
2772static int sky2_get_stats_count(struct net_device *dev)
2773{
2774 return ARRAY_SIZE(sky2_stats);
2775}
2776
2777static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002778 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002779{
2780 struct sky2_port *sky2 = netdev_priv(dev);
2781
Stephen Hemminger793b8832005-09-14 16:06:14 -07002782 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002783}
2784
Stephen Hemminger793b8832005-09-14 16:06:14 -07002785static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002786{
2787 int i;
2788
2789 switch (stringset) {
2790 case ETH_SS_STATS:
2791 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2792 memcpy(data + i * ETH_GSTRING_LEN,
2793 sky2_stats[i].name, ETH_GSTRING_LEN);
2794 break;
2795 }
2796}
2797
2798/* Use hardware MIB variables for critical path statistics and
2799 * transmit feedback not reported at interrupt.
2800 * Other errors are accounted for in interrupt handler.
2801 */
2802static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2803{
2804 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002805 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002806
Stephen Hemminger793b8832005-09-14 16:06:14 -07002807 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002808
2809 sky2->net_stats.tx_bytes = data[0];
2810 sky2->net_stats.rx_bytes = data[1];
2811 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2812 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
Stephen Hemminger050ff182006-03-23 08:51:37 -08002813 sky2->net_stats.multicast = data[3] + data[5];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002814 sky2->net_stats.collisions = data[10];
2815 sky2->net_stats.tx_aborted_errors = data[12];
2816
2817 return &sky2->net_stats;
2818}
2819
2820static int sky2_set_mac_address(struct net_device *dev, void *p)
2821{
2822 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002823 struct sky2_hw *hw = sky2->hw;
2824 unsigned port = sky2->port;
2825 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002826
2827 if (!is_valid_ether_addr(addr->sa_data))
2828 return -EADDRNOTAVAIL;
2829
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002830 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002831 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002832 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002833 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002834 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002835
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002836 /* virtual address for data */
2837 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2838
2839 /* physical address: used for pause frames */
2840 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002841
2842 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002843}
2844
2845static void sky2_set_multicast(struct net_device *dev)
2846{
2847 struct sky2_port *sky2 = netdev_priv(dev);
2848 struct sky2_hw *hw = sky2->hw;
2849 unsigned port = sky2->port;
2850 struct dev_mc_list *list = dev->mc_list;
2851 u16 reg;
2852 u8 filter[8];
2853
2854 memset(filter, 0, sizeof(filter));
2855
2856 reg = gma_read16(hw, port, GM_RX_CTRL);
2857 reg |= GM_RXCR_UCF_ENA;
2858
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002859 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002860 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002861 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002862 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002863 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002864 reg &= ~GM_RXCR_MCF_ENA;
2865 else {
2866 int i;
2867 reg |= GM_RXCR_MCF_ENA;
2868
2869 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2870 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002871 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002872 }
2873 }
2874
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002875 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002876 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002877 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002878 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002879 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002880 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002881 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002882 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002883
2884 gma_write16(hw, port, GM_RX_CTRL, reg);
2885}
2886
2887/* Can have one global because blinking is controlled by
2888 * ethtool and that is always under RTNL mutex
2889 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002890static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002891{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002892 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002893
Stephen Hemminger793b8832005-09-14 16:06:14 -07002894 switch (hw->chip_id) {
2895 case CHIP_ID_YUKON_XL:
2896 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2897 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2898 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2899 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2900 PHY_M_LEDC_INIT_CTRL(7) |
2901 PHY_M_LEDC_STA1_CTRL(7) |
2902 PHY_M_LEDC_STA0_CTRL(7))
2903 : 0);
2904
2905 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2906 break;
2907
2908 default:
2909 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2910 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2911 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2912 PHY_M_LED_MO_10(MO_LED_ON) |
2913 PHY_M_LED_MO_100(MO_LED_ON) |
2914 PHY_M_LED_MO_1000(MO_LED_ON) |
2915 PHY_M_LED_MO_RX(MO_LED_ON)
2916 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2917 PHY_M_LED_MO_10(MO_LED_OFF) |
2918 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002919 PHY_M_LED_MO_1000(MO_LED_OFF) |
2920 PHY_M_LED_MO_RX(MO_LED_OFF));
2921
Stephen Hemminger793b8832005-09-14 16:06:14 -07002922 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002923}
2924
2925/* blink LED's for finding board */
2926static int sky2_phys_id(struct net_device *dev, u32 data)
2927{
2928 struct sky2_port *sky2 = netdev_priv(dev);
2929 struct sky2_hw *hw = sky2->hw;
2930 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002931 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002932 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002933 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002934 int onoff = 1;
2935
Stephen Hemminger793b8832005-09-14 16:06:14 -07002936 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002937 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2938 else
2939 ms = data * 1000;
2940
2941 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002942 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002943 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2944 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2945 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2946 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2947 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2948 } else {
2949 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2950 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2951 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002952
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002953 interrupted = 0;
2954 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002955 sky2_led(hw, port, onoff);
2956 onoff = !onoff;
2957
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002958 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002959 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002960 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002961
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002962 ms -= 250;
2963 }
2964
2965 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002966 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2967 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2968 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2969 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2970 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2971 } else {
2972 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2973 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2974 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002975 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002976
2977 return 0;
2978}
2979
2980static void sky2_get_pauseparam(struct net_device *dev,
2981 struct ethtool_pauseparam *ecmd)
2982{
2983 struct sky2_port *sky2 = netdev_priv(dev);
2984
2985 ecmd->tx_pause = sky2->tx_pause;
2986 ecmd->rx_pause = sky2->rx_pause;
2987 ecmd->autoneg = sky2->autoneg;
2988}
2989
2990static int sky2_set_pauseparam(struct net_device *dev,
2991 struct ethtool_pauseparam *ecmd)
2992{
2993 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002994
2995 sky2->autoneg = ecmd->autoneg;
2996 sky2->tx_pause = ecmd->tx_pause != 0;
2997 sky2->rx_pause = ecmd->rx_pause != 0;
2998
Stephen Hemminger1b537562005-12-20 15:08:07 -08002999 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003000
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003001 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003002}
3003
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003004static int sky2_get_coalesce(struct net_device *dev,
3005 struct ethtool_coalesce *ecmd)
3006{
3007 struct sky2_port *sky2 = netdev_priv(dev);
3008 struct sky2_hw *hw = sky2->hw;
3009
3010 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3011 ecmd->tx_coalesce_usecs = 0;
3012 else {
3013 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3014 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3015 }
3016 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3017
3018 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3019 ecmd->rx_coalesce_usecs = 0;
3020 else {
3021 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3022 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3023 }
3024 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3025
3026 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3027 ecmd->rx_coalesce_usecs_irq = 0;
3028 else {
3029 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3030 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3031 }
3032
3033 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3034
3035 return 0;
3036}
3037
3038/* Note: this affect both ports */
3039static int sky2_set_coalesce(struct net_device *dev,
3040 struct ethtool_coalesce *ecmd)
3041{
3042 struct sky2_port *sky2 = netdev_priv(dev);
3043 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003044 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003045
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003046 if (ecmd->tx_coalesce_usecs > tmax ||
3047 ecmd->rx_coalesce_usecs > tmax ||
3048 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003049 return -EINVAL;
3050
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003051 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003052 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003053 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003054 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003055 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003056 return -EINVAL;
3057
3058 if (ecmd->tx_coalesce_usecs == 0)
3059 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3060 else {
3061 sky2_write32(hw, STAT_TX_TIMER_INI,
3062 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3063 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3064 }
3065 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3066
3067 if (ecmd->rx_coalesce_usecs == 0)
3068 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3069 else {
3070 sky2_write32(hw, STAT_LEV_TIMER_INI,
3071 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3072 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3073 }
3074 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3075
3076 if (ecmd->rx_coalesce_usecs_irq == 0)
3077 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3078 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003079 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003080 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3081 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3082 }
3083 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3084 return 0;
3085}
3086
Stephen Hemminger793b8832005-09-14 16:06:14 -07003087static void sky2_get_ringparam(struct net_device *dev,
3088 struct ethtool_ringparam *ering)
3089{
3090 struct sky2_port *sky2 = netdev_priv(dev);
3091
3092 ering->rx_max_pending = RX_MAX_PENDING;
3093 ering->rx_mini_max_pending = 0;
3094 ering->rx_jumbo_max_pending = 0;
3095 ering->tx_max_pending = TX_RING_SIZE - 1;
3096
3097 ering->rx_pending = sky2->rx_pending;
3098 ering->rx_mini_pending = 0;
3099 ering->rx_jumbo_pending = 0;
3100 ering->tx_pending = sky2->tx_pending;
3101}
3102
3103static int sky2_set_ringparam(struct net_device *dev,
3104 struct ethtool_ringparam *ering)
3105{
3106 struct sky2_port *sky2 = netdev_priv(dev);
3107 int err = 0;
3108
3109 if (ering->rx_pending > RX_MAX_PENDING ||
3110 ering->rx_pending < 8 ||
3111 ering->tx_pending < MAX_SKB_TX_LE ||
3112 ering->tx_pending > TX_RING_SIZE - 1)
3113 return -EINVAL;
3114
3115 if (netif_running(dev))
3116 sky2_down(dev);
3117
3118 sky2->rx_pending = ering->rx_pending;
3119 sky2->tx_pending = ering->tx_pending;
3120
Stephen Hemminger1b537562005-12-20 15:08:07 -08003121 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003122 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003123 if (err)
3124 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003125 else
3126 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003127 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003128
3129 return err;
3130}
3131
Stephen Hemminger793b8832005-09-14 16:06:14 -07003132static int sky2_get_regs_len(struct net_device *dev)
3133{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003134 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003135}
3136
3137/*
3138 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003139 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07003140 */
3141static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3142 void *p)
3143{
3144 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003145 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003146
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003147 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003148 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003149 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003150
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003151 memcpy_fromio(p, io, B3_RAM_ADDR);
3152
3153 memcpy_fromio(p + B3_RI_WTO_R1,
3154 io + B3_RI_WTO_R1,
3155 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003156}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003157
Jeff Garzik7282d492006-09-13 14:30:00 -04003158static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003159 .get_settings = sky2_get_settings,
3160 .set_settings = sky2_set_settings,
3161 .get_drvinfo = sky2_get_drvinfo,
3162 .get_msglevel = sky2_get_msglevel,
3163 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003164 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003165 .get_regs_len = sky2_get_regs_len,
3166 .get_regs = sky2_get_regs,
3167 .get_link = ethtool_op_get_link,
3168 .get_sg = ethtool_op_get_sg,
3169 .set_sg = ethtool_op_set_sg,
3170 .get_tx_csum = ethtool_op_get_tx_csum,
3171 .set_tx_csum = ethtool_op_set_tx_csum,
3172 .get_tso = ethtool_op_get_tso,
3173 .set_tso = ethtool_op_set_tso,
3174 .get_rx_csum = sky2_get_rx_csum,
3175 .set_rx_csum = sky2_set_rx_csum,
3176 .get_strings = sky2_get_strings,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003177 .get_coalesce = sky2_get_coalesce,
3178 .set_coalesce = sky2_set_coalesce,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003179 .get_ringparam = sky2_get_ringparam,
3180 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003181 .get_pauseparam = sky2_get_pauseparam,
3182 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003183 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003184 .get_stats_count = sky2_get_stats_count,
3185 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003186 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003187};
3188
3189/* Initialize network device */
3190static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3191 unsigned port, int highmem)
3192{
3193 struct sky2_port *sky2;
3194 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3195
3196 if (!dev) {
3197 printk(KERN_ERR "sky2 etherdev alloc failed");
3198 return NULL;
3199 }
3200
3201 SET_MODULE_OWNER(dev);
3202 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003203 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003204 dev->open = sky2_up;
3205 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003206 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003207 dev->hard_start_xmit = sky2_xmit_frame;
3208 dev->get_stats = sky2_get_stats;
3209 dev->set_multicast_list = sky2_set_multicast;
3210 dev->set_mac_address = sky2_set_mac_address;
3211 dev->change_mtu = sky2_change_mtu;
3212 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3213 dev->tx_timeout = sky2_tx_timeout;
3214 dev->watchdog_timeo = TX_WATCHDOG;
3215 if (port == 0)
3216 dev->poll = sky2_poll;
3217 dev->weight = NAPI_WEIGHT;
3218#ifdef CONFIG_NET_POLL_CONTROLLER
3219 dev->poll_controller = sky2_netpoll;
3220#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003221
3222 sky2 = netdev_priv(dev);
3223 sky2->netdev = dev;
3224 sky2->hw = hw;
3225 sky2->msg_enable = netif_msg_init(debug, default_msg);
3226
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003227 /* Auto speed and flow control */
3228 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger585b56012005-12-09 11:35:10 -08003229 sky2->tx_pause = 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003230 sky2->rx_pause = 1;
3231 sky2->duplex = -1;
3232 sky2->speed = -1;
3233 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003234 sky2->rx_csum = 1;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003235
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003236 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003237 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003238 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003239
3240 hw->dev[port] = dev;
3241
3242 sky2->port = port;
3243
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003244 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
3245 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003246 if (highmem)
3247 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003248 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003249
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003250#ifdef SKY2_VLAN_TAG_USED
3251 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3252 dev->vlan_rx_register = sky2_vlan_rx_register;
3253 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
3254#endif
3255
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003256 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003257 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003258 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003259
3260 /* device is off until link detection */
3261 netif_carrier_off(dev);
3262 netif_stop_queue(dev);
3263
3264 return dev;
3265}
3266
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003267static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003268{
3269 const struct sky2_port *sky2 = netdev_priv(dev);
3270
3271 if (netif_msg_probe(sky2))
3272 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3273 dev->name,
3274 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3275 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3276}
3277
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003278/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01003279static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003280{
3281 struct sky2_hw *hw = dev_id;
3282 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3283
3284 if (status == 0)
3285 return IRQ_NONE;
3286
3287 if (status & Y2_IS_IRQ_SW) {
3288 hw->msi_detected = 1;
3289 wake_up(&hw->msi_wait);
3290 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3291 }
3292 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3293
3294 return IRQ_HANDLED;
3295}
3296
3297/* Test interrupt path by forcing a a software IRQ */
3298static int __devinit sky2_test_msi(struct sky2_hw *hw)
3299{
3300 struct pci_dev *pdev = hw->pdev;
3301 int err;
3302
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003303 init_waitqueue_head (&hw->msi_wait);
3304
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003305 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3306
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07003307 err = request_irq(pdev->irq, sky2_test_intr, IRQF_SHARED, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003308 if (err) {
3309 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3310 pci_name(pdev), pdev->irq);
3311 return err;
3312 }
3313
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003314 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003315 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003316
3317 wait_event_timeout(hw->msi_wait, hw->msi_detected, HZ/10);
3318
3319 if (!hw->msi_detected) {
3320 /* MSI test failed, go back to INTx mode */
Stephen Hemminger2bffc232006-10-17 10:17:18 -07003321 printk(KERN_INFO PFX "%s: No interrupt generated using MSI, "
3322 "switching to INTx mode.\n",
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003323 pci_name(pdev));
3324
3325 err = -EOPNOTSUPP;
3326 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3327 }
3328
3329 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07003330 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003331
3332 free_irq(pdev->irq, hw);
3333
3334 return err;
3335}
3336
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003337static int __devinit sky2_probe(struct pci_dev *pdev,
3338 const struct pci_device_id *ent)
3339{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003340 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003341 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003342 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003343
Stephen Hemminger793b8832005-09-14 16:06:14 -07003344 err = pci_enable_device(pdev);
3345 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003346 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3347 pci_name(pdev));
3348 goto err_out;
3349 }
3350
Stephen Hemminger793b8832005-09-14 16:06:14 -07003351 err = pci_request_regions(pdev, DRV_NAME);
3352 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003353 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3354 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07003355 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003356 }
3357
3358 pci_set_master(pdev);
3359
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003360 /* Find power-management capability. */
3361 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
3362 if (pm_cap == 0) {
3363 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
3364 "aborting.\n");
3365 err = -EIO;
3366 goto err_out_free_regions;
3367 }
3368
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003369 if (sizeof(dma_addr_t) > sizeof(u32) &&
3370 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3371 using_dac = 1;
3372 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3373 if (err < 0) {
3374 printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
3375 "for consistent allocations\n", pci_name(pdev));
3376 goto err_out_free_regions;
3377 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003378
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003379 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003380 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3381 if (err) {
3382 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3383 pci_name(pdev));
3384 goto err_out_free_regions;
3385 }
3386 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003387
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003388 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003389 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003390 if (!hw) {
3391 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3392 pci_name(pdev));
3393 goto err_out_free_regions;
3394 }
3395
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003396 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003397
3398 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3399 if (!hw->regs) {
3400 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3401 pci_name(pdev));
3402 goto err_out_free_hw;
3403 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003404 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003405
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003406#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003407 /* The sk98lin vendor driver uses hardware byte swapping but
3408 * this driver uses software swapping.
3409 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003410 {
3411 u32 reg;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003412 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003413 reg &= ~PCI_REV_DESC;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003414 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3415 }
3416#endif
3417
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003418 /* ring for status responses */
3419 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3420 &hw->st_dma);
3421 if (!hw->st_le)
3422 goto err_out_iounmap;
3423
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003424 err = sky2_reset(hw);
3425 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003426 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003427
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003428 printk(KERN_INFO PFX "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
3429 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
3430 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003431 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003432
Stephen Hemminger793b8832005-09-14 16:06:14 -07003433 dev = sky2_init_netdev(hw, 0, using_dac);
3434 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003435 goto err_out_free_pci;
3436
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003437 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3438 err = sky2_test_msi(hw);
3439 if (err == -EOPNOTSUPP)
3440 pci_disable_msi(pdev);
3441 else if (err)
3442 goto err_out_free_netdev;
3443 }
3444
Stephen Hemminger793b8832005-09-14 16:06:14 -07003445 err = register_netdev(dev);
3446 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003447 printk(KERN_ERR PFX "%s: cannot register net device\n",
3448 pci_name(pdev));
3449 goto err_out_free_netdev;
3450 }
3451
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003452 err = request_irq(pdev->irq, sky2_intr, IRQF_SHARED, dev->name, hw);
3453 if (err) {
3454 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3455 pci_name(pdev), pdev->irq);
3456 goto err_out_unregister;
3457 }
3458 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3459
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003460 sky2_show_addr(dev);
3461
3462 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
3463 if (register_netdev(dev1) == 0)
3464 sky2_show_addr(dev1);
3465 else {
3466 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003467 printk(KERN_WARNING PFX
3468 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003469 hw->dev[1] = NULL;
3470 free_netdev(dev1);
3471 }
3472 }
3473
Stephen Hemminger01bd7562006-05-08 15:11:30 -07003474 setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003475 sky2_idle_start(hw);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003476
Stephen Hemminger793b8832005-09-14 16:06:14 -07003477 pci_set_drvdata(pdev, hw);
3478
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003479 return 0;
3480
Stephen Hemminger793b8832005-09-14 16:06:14 -07003481err_out_unregister:
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003482 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003483 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003484err_out_free_netdev:
3485 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003486err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003487 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003488 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3489err_out_iounmap:
3490 iounmap(hw->regs);
3491err_out_free_hw:
3492 kfree(hw);
3493err_out_free_regions:
3494 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003495 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003496err_out:
3497 return err;
3498}
3499
3500static void __devexit sky2_remove(struct pci_dev *pdev)
3501{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003502 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003503 struct net_device *dev0, *dev1;
3504
Stephen Hemminger793b8832005-09-14 16:06:14 -07003505 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003506 return;
3507
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003508 del_timer_sync(&hw->idle_timer);
3509
3510 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07003511 synchronize_irq(hw->pdev->irq);
3512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003513 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003514 dev1 = hw->dev[1];
3515 if (dev1)
3516 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003517 unregister_netdev(dev0);
3518
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003519 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003520 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003521 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003522 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003523
3524 free_irq(pdev->irq, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003525 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003526 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003527 pci_release_regions(pdev);
3528 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003529
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003530 if (dev1)
3531 free_netdev(dev1);
3532 free_netdev(dev0);
3533 iounmap(hw->regs);
3534 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003535
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003536 pci_set_drvdata(pdev, NULL);
3537}
3538
3539#ifdef CONFIG_PM
3540static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3541{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003542 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003543 int i;
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003544 pci_power_t pstate = pci_choose_state(pdev, state);
3545
3546 if (!(pstate == PCI_D3hot || pstate == PCI_D3cold))
3547 return -EINVAL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003548
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003549 del_timer_sync(&hw->idle_timer);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003550 netif_poll_disable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003551
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003552 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003553 struct net_device *dev = hw->dev[i];
3554
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003555 if (netif_running(dev)) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003556 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003557 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003558 }
3559 }
3560
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003561 sky2_write32(hw, B0_IMSK, 0);
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07003562 pci_save_state(pdev);
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003563 sky2_set_power_state(hw, pstate);
3564 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003565}
3566
3567static int sky2_resume(struct pci_dev *pdev)
3568{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003569 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003570 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003571
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003572 pci_restore_state(pdev);
3573 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003574 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003575
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003576 err = sky2_reset(hw);
3577 if (err)
3578 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003579
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003580 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3581
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003582 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003583 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003584 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003585 netif_device_attach(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07003586
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003587 err = sky2_up(dev);
3588 if (err) {
3589 printk(KERN_ERR PFX "%s: could not up: %d\n",
3590 dev->name, err);
3591 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003592 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003593 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003594 }
3595 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003596
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003597 netif_poll_enable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003598 sky2_idle_start(hw);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003599out:
3600 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003601}
3602#endif
3603
3604static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003605 .name = DRV_NAME,
3606 .id_table = sky2_id_table,
3607 .probe = sky2_probe,
3608 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003609#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003610 .suspend = sky2_suspend,
3611 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003612#endif
3613};
3614
3615static int __init sky2_init_module(void)
3616{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003617 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003618}
3619
3620static void __exit sky2_cleanup_module(void)
3621{
3622 pci_unregister_driver(&sky2_driver);
3623}
3624
3625module_init(sky2_init_module);
3626module_exit(sky2_cleanup_module);
3627
3628MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3629MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3630MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003631MODULE_VERSION(DRV_VERSION);