blob: 951e3d463113d62d9ff968fb2fcdd4be9d46892b [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080037#include <linux/intel-gtt.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Daniel Vetter0108a3e2010-08-07 11:01:21 +010039static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010040
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
Eric Anholte47c68e2008-11-14 13:35:19 -080043static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080045static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +010051static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
52 bool interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -080053static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
54 unsigned alignment);
Jesse Barnesde151cf2008-11-12 10:03:55 -080055static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +100056static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
57 struct drm_i915_gem_pwrite *args,
58 struct drm_file *file_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +010059static void i915_gem_free_object_tail(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070060
Chris Wilson5cdf5882010-09-27 15:51:07 +010061static int
62i915_gem_object_get_pages(struct drm_gem_object *obj,
63 gfp_t gfpmask);
64
65static void
66i915_gem_object_put_pages(struct drm_gem_object *obj);
67
Chris Wilson31169712009-09-14 16:50:28 +010068static LIST_HEAD(shrink_list);
69static DEFINE_SPINLOCK(shrink_list_lock);
70
Chris Wilson73aa8082010-09-30 11:46:12 +010071/* some bookkeeping */
72static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
73 size_t size)
74{
75 dev_priv->mm.object_count++;
76 dev_priv->mm.object_memory += size;
77}
78
79static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
80 size_t size)
81{
82 dev_priv->mm.object_count--;
83 dev_priv->mm.object_memory -= size;
84}
85
86static void i915_gem_info_add_gtt(struct drm_i915_private *dev_priv,
87 size_t size)
88{
89 dev_priv->mm.gtt_count++;
90 dev_priv->mm.gtt_memory += size;
91}
92
93static void i915_gem_info_remove_gtt(struct drm_i915_private *dev_priv,
94 size_t size)
95{
96 dev_priv->mm.gtt_count--;
97 dev_priv->mm.gtt_memory -= size;
98}
99
100static void i915_gem_info_add_pin(struct drm_i915_private *dev_priv,
101 size_t size)
102{
103 dev_priv->mm.pin_count++;
104 dev_priv->mm.pin_memory += size;
105}
106
107static void i915_gem_info_remove_pin(struct drm_i915_private *dev_priv,
108 size_t size)
109{
110 dev_priv->mm.pin_count--;
111 dev_priv->mm.pin_memory -= size;
112}
113
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114int
115i915_gem_check_is_wedged(struct drm_device *dev)
116{
117 struct drm_i915_private *dev_priv = dev->dev_private;
118 struct completion *x = &dev_priv->error_completion;
119 unsigned long flags;
120 int ret;
121
122 if (!atomic_read(&dev_priv->mm.wedged))
123 return 0;
124
125 ret = wait_for_completion_interruptible(x);
126 if (ret)
127 return ret;
128
129 /* Success, we reset the GPU! */
130 if (!atomic_read(&dev_priv->mm.wedged))
131 return 0;
132
133 /* GPU is hung, bump the completion count to account for
134 * the token we just consumed so that we never hit zero and
135 * end up waiting upon a subsequent completion event that
136 * will never happen.
137 */
138 spin_lock_irqsave(&x->wait.lock, flags);
139 x->done++;
140 spin_unlock_irqrestore(&x->wait.lock, flags);
141 return -EIO;
142}
143
Chris Wilson76c1dec2010-09-25 11:22:51 +0100144static int i915_mutex_lock_interruptible(struct drm_device *dev)
145{
146 struct drm_i915_private *dev_priv = dev->dev_private;
147 int ret;
148
149 ret = i915_gem_check_is_wedged(dev);
150 if (ret)
151 return ret;
152
153 ret = mutex_lock_interruptible(&dev->struct_mutex);
154 if (ret)
155 return ret;
156
157 if (atomic_read(&dev_priv->mm.wedged)) {
158 mutex_unlock(&dev->struct_mutex);
159 return -EAGAIN;
160 }
161
Chris Wilson23bc5982010-09-29 16:10:57 +0100162 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100163 return 0;
164}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100165
Chris Wilson7d1c4802010-08-07 21:45:03 +0100166static inline bool
167i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
168{
169 return obj_priv->gtt_space &&
170 !obj_priv->active &&
171 obj_priv->pin_count == 0;
172}
173
Chris Wilson73aa8082010-09-30 11:46:12 +0100174int i915_gem_do_init(struct drm_device *dev,
175 unsigned long start,
Jesse Barnes79e53942008-11-07 14:24:08 -0800176 unsigned long end)
177{
178 drm_i915_private_t *dev_priv = dev->dev_private;
179
180 if (start >= end ||
181 (start & (PAGE_SIZE - 1)) != 0 ||
182 (end & (PAGE_SIZE - 1)) != 0) {
183 return -EINVAL;
184 }
185
186 drm_mm_init(&dev_priv->mm.gtt_space, start,
187 end - start);
188
Chris Wilson73aa8082010-09-30 11:46:12 +0100189 dev_priv->mm.gtt_total = end - start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800190
191 return 0;
192}
Keith Packard6dbe2772008-10-14 21:41:13 -0700193
Eric Anholt673a3942008-07-30 12:06:12 -0700194int
195i915_gem_init_ioctl(struct drm_device *dev, void *data,
196 struct drm_file *file_priv)
197{
Eric Anholt673a3942008-07-30 12:06:12 -0700198 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -0800199 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700200
201 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -0800202 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700203 mutex_unlock(&dev->struct_mutex);
204
Jesse Barnes79e53942008-11-07 14:24:08 -0800205 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700206}
207
Eric Anholt5a125c32008-10-22 21:40:13 -0700208int
209i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
210 struct drm_file *file_priv)
211{
Chris Wilson73aa8082010-09-30 11:46:12 +0100212 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700213 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700214
215 if (!(dev->driver->driver_features & DRIVER_GEM))
216 return -ENODEV;
217
Chris Wilson73aa8082010-09-30 11:46:12 +0100218 mutex_lock(&dev->struct_mutex);
219 args->aper_size = dev_priv->mm.gtt_total;
220 args->aper_available_size = args->aper_size - dev_priv->mm.pin_memory;
221 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700222
223 return 0;
224}
225
Eric Anholt673a3942008-07-30 12:06:12 -0700226
227/**
228 * Creates a new mm object and returns a handle to it.
229 */
230int
231i915_gem_create_ioctl(struct drm_device *dev, void *data,
232 struct drm_file *file_priv)
233{
234 struct drm_i915_gem_create *args = data;
235 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300236 int ret;
237 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700238
239 args->size = roundup(args->size, PAGE_SIZE);
240
241 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000242 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700243 if (obj == NULL)
244 return -ENOMEM;
245
246 ret = drm_gem_handle_create(file_priv, obj, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100247 if (ret) {
Chris Wilson202f2fe2010-10-14 13:20:40 +0100248 drm_gem_object_release(obj);
249 i915_gem_info_remove_obj(dev->dev_private, obj->size);
250 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700251 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100252 }
253
Chris Wilson202f2fe2010-10-14 13:20:40 +0100254 /* drop reference from allocate - handle holds it now */
255 drm_gem_object_unreference(obj);
256 trace_i915_gem_object_create(obj);
257
Eric Anholt673a3942008-07-30 12:06:12 -0700258 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700259 return 0;
260}
261
Eric Anholt40123c12009-03-09 13:42:30 -0700262static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700263fast_shmem_read(struct page **pages,
264 loff_t page_base, int page_offset,
265 char __user *data,
266 int length)
267{
Chris Wilsonb5e4feb2010-10-14 13:47:43 +0100268 char *vaddr;
Chris Wilson4f27b752010-10-14 15:26:45 +0100269 int ret;
Eric Anholteb014592009-03-10 11:44:52 -0700270
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700271 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT]);
Chris Wilson4f27b752010-10-14 15:26:45 +0100272 ret = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700273 kunmap_atomic(vaddr);
Eric Anholteb014592009-03-10 11:44:52 -0700274
Chris Wilson4f27b752010-10-14 15:26:45 +0100275 return ret;
Eric Anholteb014592009-03-10 11:44:52 -0700276}
277
Eric Anholt280b7132009-03-12 16:56:27 -0700278static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
279{
280 drm_i915_private_t *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +0100281 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt280b7132009-03-12 16:56:27 -0700282
283 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
284 obj_priv->tiling_mode != I915_TILING_NONE;
285}
286
Chris Wilson99a03df2010-05-27 14:15:34 +0100287static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700288slow_shmem_copy(struct page *dst_page,
289 int dst_offset,
290 struct page *src_page,
291 int src_offset,
292 int length)
293{
294 char *dst_vaddr, *src_vaddr;
295
Chris Wilson99a03df2010-05-27 14:15:34 +0100296 dst_vaddr = kmap(dst_page);
297 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700298
299 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
300
Chris Wilson99a03df2010-05-27 14:15:34 +0100301 kunmap(src_page);
302 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700303}
304
Chris Wilson99a03df2010-05-27 14:15:34 +0100305static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700306slow_shmem_bit17_copy(struct page *gpu_page,
307 int gpu_offset,
308 struct page *cpu_page,
309 int cpu_offset,
310 int length,
311 int is_read)
312{
313 char *gpu_vaddr, *cpu_vaddr;
314
315 /* Use the unswizzled path if this page isn't affected. */
316 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
317 if (is_read)
318 return slow_shmem_copy(cpu_page, cpu_offset,
319 gpu_page, gpu_offset, length);
320 else
321 return slow_shmem_copy(gpu_page, gpu_offset,
322 cpu_page, cpu_offset, length);
323 }
324
Chris Wilson99a03df2010-05-27 14:15:34 +0100325 gpu_vaddr = kmap(gpu_page);
326 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700327
328 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
329 * XORing with the other bits (A9 for Y, A9 and A10 for X)
330 */
331 while (length > 0) {
332 int cacheline_end = ALIGN(gpu_offset + 1, 64);
333 int this_length = min(cacheline_end - gpu_offset, length);
334 int swizzled_gpu_offset = gpu_offset ^ 64;
335
336 if (is_read) {
337 memcpy(cpu_vaddr + cpu_offset,
338 gpu_vaddr + swizzled_gpu_offset,
339 this_length);
340 } else {
341 memcpy(gpu_vaddr + swizzled_gpu_offset,
342 cpu_vaddr + cpu_offset,
343 this_length);
344 }
345 cpu_offset += this_length;
346 gpu_offset += this_length;
347 length -= this_length;
348 }
349
Chris Wilson99a03df2010-05-27 14:15:34 +0100350 kunmap(cpu_page);
351 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700352}
353
Eric Anholt673a3942008-07-30 12:06:12 -0700354/**
Eric Anholteb014592009-03-10 11:44:52 -0700355 * This is the fast shmem pread path, which attempts to copy_from_user directly
356 * from the backing pages of the object to the user's address space. On a
357 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
358 */
359static int
360i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
361 struct drm_i915_gem_pread *args,
362 struct drm_file *file_priv)
363{
Daniel Vetter23010e42010-03-08 13:35:02 +0100364 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700365 ssize_t remain;
366 loff_t offset, page_base;
367 char __user *user_data;
368 int page_offset, page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700369
370 user_data = (char __user *) (uintptr_t) args->data_ptr;
371 remain = args->size;
372
Daniel Vetter23010e42010-03-08 13:35:02 +0100373 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700374 offset = args->offset;
375
376 while (remain > 0) {
377 /* Operation in this page
378 *
379 * page_base = page offset within aperture
380 * page_offset = offset within page
381 * page_length = bytes to copy for this page
382 */
383 page_base = (offset & ~(PAGE_SIZE-1));
384 page_offset = offset & (PAGE_SIZE-1);
385 page_length = remain;
386 if ((page_offset + remain) > PAGE_SIZE)
387 page_length = PAGE_SIZE - page_offset;
388
Chris Wilson4f27b752010-10-14 15:26:45 +0100389 if (fast_shmem_read(obj_priv->pages,
390 page_base, page_offset,
391 user_data, page_length))
392 return -EFAULT;
Eric Anholteb014592009-03-10 11:44:52 -0700393
394 remain -= page_length;
395 user_data += page_length;
396 offset += page_length;
397 }
398
Chris Wilson4f27b752010-10-14 15:26:45 +0100399 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700400}
401
Chris Wilson07f73f62009-09-14 16:50:30 +0100402static int
403i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
404{
405 int ret;
406
Chris Wilson4bdadb92010-01-27 13:36:32 +0000407 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
Chris Wilson07f73f62009-09-14 16:50:30 +0100408
409 /* If we've insufficient memory to map in the pages, attempt
410 * to make some space by throwing out some old buffers.
411 */
412 if (ret == -ENOMEM) {
413 struct drm_device *dev = obj->dev;
Chris Wilson07f73f62009-09-14 16:50:30 +0100414
Daniel Vetter0108a3e2010-08-07 11:01:21 +0100415 ret = i915_gem_evict_something(dev, obj->size,
416 i915_gem_get_gtt_alignment(obj));
Chris Wilson07f73f62009-09-14 16:50:30 +0100417 if (ret)
418 return ret;
419
Chris Wilson4bdadb92010-01-27 13:36:32 +0000420 ret = i915_gem_object_get_pages(obj, 0);
Chris Wilson07f73f62009-09-14 16:50:30 +0100421 }
422
423 return ret;
424}
425
Eric Anholteb014592009-03-10 11:44:52 -0700426/**
427 * This is the fallback shmem pread path, which allocates temporary storage
428 * in kernel space to copy_to_user into outside of the struct_mutex, so we
429 * can copy out of the object's backing pages while holding the struct mutex
430 * and not take page faults.
431 */
432static int
433i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
434 struct drm_i915_gem_pread *args,
435 struct drm_file *file_priv)
436{
Daniel Vetter23010e42010-03-08 13:35:02 +0100437 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700438 struct mm_struct *mm = current->mm;
439 struct page **user_pages;
440 ssize_t remain;
441 loff_t offset, pinned_pages, i;
442 loff_t first_data_page, last_data_page, num_pages;
443 int shmem_page_index, shmem_page_offset;
444 int data_page_index, data_page_offset;
445 int page_length;
446 int ret;
447 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700448 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700449
450 remain = args->size;
451
452 /* Pin the user pages containing the data. We can't fault while
453 * holding the struct mutex, yet we want to hold it while
454 * dereferencing the user data.
455 */
456 first_data_page = data_ptr / PAGE_SIZE;
457 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
458 num_pages = last_data_page - first_data_page + 1;
459
Chris Wilson4f27b752010-10-14 15:26:45 +0100460 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700461 if (user_pages == NULL)
462 return -ENOMEM;
463
Chris Wilson4f27b752010-10-14 15:26:45 +0100464 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700465 down_read(&mm->mmap_sem);
466 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700467 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700468 up_read(&mm->mmap_sem);
Chris Wilson4f27b752010-10-14 15:26:45 +0100469 mutex_lock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700470 if (pinned_pages < num_pages) {
471 ret = -EFAULT;
Chris Wilson4f27b752010-10-14 15:26:45 +0100472 goto out;
Eric Anholteb014592009-03-10 11:44:52 -0700473 }
474
Chris Wilson4f27b752010-10-14 15:26:45 +0100475 ret = i915_gem_object_set_cpu_read_domain_range(obj,
476 args->offset,
Eric Anholteb014592009-03-10 11:44:52 -0700477 args->size);
Chris Wilson4f27b752010-10-14 15:26:45 +0100478 if (ret)
479 goto out;
480
481 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700482
Daniel Vetter23010e42010-03-08 13:35:02 +0100483 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700484 offset = args->offset;
485
486 while (remain > 0) {
487 /* Operation in this page
488 *
489 * shmem_page_index = page number within shmem file
490 * shmem_page_offset = offset within page in shmem file
491 * data_page_index = page number in get_user_pages return
492 * data_page_offset = offset with data_page_index page.
493 * page_length = bytes to copy for this page
494 */
495 shmem_page_index = offset / PAGE_SIZE;
496 shmem_page_offset = offset & ~PAGE_MASK;
497 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
498 data_page_offset = data_ptr & ~PAGE_MASK;
499
500 page_length = remain;
501 if ((shmem_page_offset + page_length) > PAGE_SIZE)
502 page_length = PAGE_SIZE - shmem_page_offset;
503 if ((data_page_offset + page_length) > PAGE_SIZE)
504 page_length = PAGE_SIZE - data_page_offset;
505
Eric Anholt280b7132009-03-12 16:56:27 -0700506 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100507 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700508 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100509 user_pages[data_page_index],
510 data_page_offset,
511 page_length,
512 1);
513 } else {
514 slow_shmem_copy(user_pages[data_page_index],
515 data_page_offset,
516 obj_priv->pages[shmem_page_index],
517 shmem_page_offset,
518 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700519 }
Eric Anholteb014592009-03-10 11:44:52 -0700520
521 remain -= page_length;
522 data_ptr += page_length;
523 offset += page_length;
524 }
525
Chris Wilson4f27b752010-10-14 15:26:45 +0100526out:
Eric Anholteb014592009-03-10 11:44:52 -0700527 for (i = 0; i < pinned_pages; i++) {
528 SetPageDirty(user_pages[i]);
529 page_cache_release(user_pages[i]);
530 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700531 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700532
533 return ret;
534}
535
Eric Anholt673a3942008-07-30 12:06:12 -0700536/**
537 * Reads data from the object referenced by handle.
538 *
539 * On error, the contents of *data are undefined.
540 */
541int
542i915_gem_pread_ioctl(struct drm_device *dev, void *data,
543 struct drm_file *file_priv)
544{
545 struct drm_i915_gem_pread *args = data;
546 struct drm_gem_object *obj;
547 struct drm_i915_gem_object *obj_priv;
Chris Wilson35b62a82010-09-26 20:23:38 +0100548 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700549
Chris Wilson4f27b752010-10-14 15:26:45 +0100550 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100551 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100552 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700553
554 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100555 if (obj == NULL) {
556 ret = -ENOENT;
557 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100558 }
Daniel Vetter23010e42010-03-08 13:35:02 +0100559 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700560
Chris Wilson7dcd2492010-09-26 20:21:44 +0100561 /* Bounds check source. */
562 if (args->offset > obj->size || args->size > obj->size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100563 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100564 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100565 }
566
Chris Wilson35b62a82010-09-26 20:23:38 +0100567 if (args->size == 0)
568 goto out;
569
Chris Wilsonce9d4192010-09-26 20:50:05 +0100570 if (!access_ok(VERIFY_WRITE,
571 (char __user *)(uintptr_t)args->data_ptr,
572 args->size)) {
573 ret = -EFAULT;
Chris Wilson35b62a82010-09-26 20:23:38 +0100574 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -0700575 }
576
Chris Wilsonb5e4feb2010-10-14 13:47:43 +0100577 ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
578 args->size);
579 if (ret) {
580 ret = -EFAULT;
581 goto out;
582 }
583
Chris Wilson4f27b752010-10-14 15:26:45 +0100584 ret = i915_gem_object_get_pages_or_evict(obj);
585 if (ret)
586 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -0700587
Chris Wilson4f27b752010-10-14 15:26:45 +0100588 ret = i915_gem_object_set_cpu_read_domain_range(obj,
589 args->offset,
590 args->size);
591 if (ret)
592 goto out_put;
593
594 ret = -EFAULT;
595 if (!i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt673a3942008-07-30 12:06:12 -0700596 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
Chris Wilson4f27b752010-10-14 15:26:45 +0100597 if (ret == -EFAULT)
598 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700599
Chris Wilson4f27b752010-10-14 15:26:45 +0100600out_put:
601 i915_gem_object_put_pages(obj);
Chris Wilson35b62a82010-09-26 20:23:38 +0100602out:
Chris Wilson4f27b752010-10-14 15:26:45 +0100603 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100604unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100605 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700606 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700607}
608
Keith Packard0839ccb2008-10-30 19:38:48 -0700609/* This is the fast write path which cannot handle
610 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700611 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700612
Keith Packard0839ccb2008-10-30 19:38:48 -0700613static inline int
614fast_user_write(struct io_mapping *mapping,
615 loff_t page_base, int page_offset,
616 char __user *user_data,
617 int length)
618{
619 char *vaddr_atomic;
620 unsigned long unwritten;
621
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700622 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Keith Packard0839ccb2008-10-30 19:38:48 -0700623 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
624 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700625 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100626 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700627}
628
629/* Here's the write path which can sleep for
630 * page faults
631 */
632
Chris Wilsonab34c222010-05-27 14:15:35 +0100633static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700634slow_kernel_write(struct io_mapping *mapping,
635 loff_t gtt_base, int gtt_offset,
636 struct page *user_page, int user_offset,
637 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700638{
Chris Wilsonab34c222010-05-27 14:15:35 +0100639 char __iomem *dst_vaddr;
640 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700641
Chris Wilsonab34c222010-05-27 14:15:35 +0100642 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
643 src_vaddr = kmap(user_page);
644
645 memcpy_toio(dst_vaddr + gtt_offset,
646 src_vaddr + user_offset,
647 length);
648
649 kunmap(user_page);
650 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700651}
652
Eric Anholt40123c12009-03-09 13:42:30 -0700653static inline int
654fast_shmem_write(struct page **pages,
655 loff_t page_base, int page_offset,
656 char __user *data,
657 int length)
658{
Chris Wilsonb5e4feb2010-10-14 13:47:43 +0100659 char *vaddr;
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100660 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700661
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700662 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT]);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100663 ret = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700664 kunmap_atomic(vaddr);
Eric Anholt40123c12009-03-09 13:42:30 -0700665
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100666 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700667}
668
Eric Anholt3de09aa2009-03-09 09:42:23 -0700669/**
670 * This is the fast pwrite path, where we copy the data directly from the
671 * user into the GTT, uncached.
672 */
Eric Anholt673a3942008-07-30 12:06:12 -0700673static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700674i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
675 struct drm_i915_gem_pwrite *args,
676 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700677{
Daniel Vetter23010e42010-03-08 13:35:02 +0100678 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Keith Packard0839ccb2008-10-30 19:38:48 -0700679 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700680 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700681 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700682 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700683 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700684
685 user_data = (char __user *) (uintptr_t) args->data_ptr;
686 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700687
Daniel Vetter23010e42010-03-08 13:35:02 +0100688 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700689 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700690
691 while (remain > 0) {
692 /* Operation in this page
693 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700694 * page_base = page offset within aperture
695 * page_offset = offset within page
696 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700697 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700698 page_base = (offset & ~(PAGE_SIZE-1));
699 page_offset = offset & (PAGE_SIZE-1);
700 page_length = remain;
701 if ((page_offset + remain) > PAGE_SIZE)
702 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700703
Keith Packard0839ccb2008-10-30 19:38:48 -0700704 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700705 * source page isn't available. Return the error and we'll
706 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700707 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100708 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
709 page_offset, user_data, page_length))
710
711 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700712
Keith Packard0839ccb2008-10-30 19:38:48 -0700713 remain -= page_length;
714 user_data += page_length;
715 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700716 }
Eric Anholt673a3942008-07-30 12:06:12 -0700717
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100718 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700719}
720
Eric Anholt3de09aa2009-03-09 09:42:23 -0700721/**
722 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
723 * the memory and maps it using kmap_atomic for copying.
724 *
725 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
726 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
727 */
Eric Anholt3043c602008-10-02 12:24:47 -0700728static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700729i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
730 struct drm_i915_gem_pwrite *args,
731 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700732{
Daniel Vetter23010e42010-03-08 13:35:02 +0100733 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700734 drm_i915_private_t *dev_priv = dev->dev_private;
735 ssize_t remain;
736 loff_t gtt_page_base, offset;
737 loff_t first_data_page, last_data_page, num_pages;
738 loff_t pinned_pages, i;
739 struct page **user_pages;
740 struct mm_struct *mm = current->mm;
741 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700742 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700743 uint64_t data_ptr = args->data_ptr;
744
745 remain = args->size;
746
747 /* Pin the user pages containing the data. We can't fault while
748 * holding the struct mutex, and all of the pwrite implementations
749 * want to hold it while dereferencing the user data.
750 */
751 first_data_page = data_ptr / PAGE_SIZE;
752 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
753 num_pages = last_data_page - first_data_page + 1;
754
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100755 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700756 if (user_pages == NULL)
757 return -ENOMEM;
758
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100759 mutex_unlock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700760 down_read(&mm->mmap_sem);
761 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
762 num_pages, 0, 0, user_pages, NULL);
763 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100764 mutex_lock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700765 if (pinned_pages < num_pages) {
766 ret = -EFAULT;
767 goto out_unpin_pages;
768 }
769
Eric Anholt3de09aa2009-03-09 09:42:23 -0700770 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
771 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100772 goto out_unpin_pages;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700773
Daniel Vetter23010e42010-03-08 13:35:02 +0100774 obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700775 offset = obj_priv->gtt_offset + args->offset;
776
777 while (remain > 0) {
778 /* Operation in this page
779 *
780 * gtt_page_base = page offset within aperture
781 * gtt_page_offset = offset within page in aperture
782 * data_page_index = page number in get_user_pages return
783 * data_page_offset = offset with data_page_index page.
784 * page_length = bytes to copy for this page
785 */
786 gtt_page_base = offset & PAGE_MASK;
787 gtt_page_offset = offset & ~PAGE_MASK;
788 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
789 data_page_offset = data_ptr & ~PAGE_MASK;
790
791 page_length = remain;
792 if ((gtt_page_offset + page_length) > PAGE_SIZE)
793 page_length = PAGE_SIZE - gtt_page_offset;
794 if ((data_page_offset + page_length) > PAGE_SIZE)
795 page_length = PAGE_SIZE - data_page_offset;
796
Chris Wilsonab34c222010-05-27 14:15:35 +0100797 slow_kernel_write(dev_priv->mm.gtt_mapping,
798 gtt_page_base, gtt_page_offset,
799 user_pages[data_page_index],
800 data_page_offset,
801 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700802
803 remain -= page_length;
804 offset += page_length;
805 data_ptr += page_length;
806 }
807
Eric Anholt3de09aa2009-03-09 09:42:23 -0700808out_unpin_pages:
809 for (i = 0; i < pinned_pages; i++)
810 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700811 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700812
813 return ret;
814}
815
Eric Anholt40123c12009-03-09 13:42:30 -0700816/**
817 * This is the fast shmem pwrite path, which attempts to directly
818 * copy_from_user into the kmapped pages backing the object.
819 */
Eric Anholt673a3942008-07-30 12:06:12 -0700820static int
Eric Anholt40123c12009-03-09 13:42:30 -0700821i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
822 struct drm_i915_gem_pwrite *args,
823 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700824{
Daniel Vetter23010e42010-03-08 13:35:02 +0100825 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700826 ssize_t remain;
827 loff_t offset, page_base;
828 char __user *user_data;
829 int page_offset, page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700830
831 user_data = (char __user *) (uintptr_t) args->data_ptr;
832 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700833
Daniel Vetter23010e42010-03-08 13:35:02 +0100834 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700835 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700836 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700837
Eric Anholt40123c12009-03-09 13:42:30 -0700838 while (remain > 0) {
839 /* Operation in this page
840 *
841 * page_base = page offset within aperture
842 * page_offset = offset within page
843 * page_length = bytes to copy for this page
844 */
845 page_base = (offset & ~(PAGE_SIZE-1));
846 page_offset = offset & (PAGE_SIZE-1);
847 page_length = remain;
848 if ((page_offset + remain) > PAGE_SIZE)
849 page_length = PAGE_SIZE - page_offset;
850
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100851 if (fast_shmem_write(obj_priv->pages,
Eric Anholt40123c12009-03-09 13:42:30 -0700852 page_base, page_offset,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100853 user_data, page_length))
854 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700855
856 remain -= page_length;
857 user_data += page_length;
858 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700859 }
860
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100861 return 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700862}
863
864/**
865 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
866 * the memory and maps it using kmap_atomic for copying.
867 *
868 * This avoids taking mmap_sem for faulting on the user's address while the
869 * struct_mutex is held.
870 */
871static int
872i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
873 struct drm_i915_gem_pwrite *args,
874 struct drm_file *file_priv)
875{
Daniel Vetter23010e42010-03-08 13:35:02 +0100876 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700877 struct mm_struct *mm = current->mm;
878 struct page **user_pages;
879 ssize_t remain;
880 loff_t offset, pinned_pages, i;
881 loff_t first_data_page, last_data_page, num_pages;
882 int shmem_page_index, shmem_page_offset;
883 int data_page_index, data_page_offset;
884 int page_length;
885 int ret;
886 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700887 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700888
889 remain = args->size;
890
891 /* Pin the user pages containing the data. We can't fault while
892 * holding the struct mutex, and all of the pwrite implementations
893 * want to hold it while dereferencing the user data.
894 */
895 first_data_page = data_ptr / PAGE_SIZE;
896 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
897 num_pages = last_data_page - first_data_page + 1;
898
Chris Wilson4f27b752010-10-14 15:26:45 +0100899 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700900 if (user_pages == NULL)
901 return -ENOMEM;
902
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100903 mutex_unlock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700904 down_read(&mm->mmap_sem);
905 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
906 num_pages, 0, 0, user_pages, NULL);
907 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100908 mutex_lock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700909 if (pinned_pages < num_pages) {
910 ret = -EFAULT;
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100911 goto out;
Eric Anholt40123c12009-03-09 13:42:30 -0700912 }
913
Eric Anholt40123c12009-03-09 13:42:30 -0700914 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100915 if (ret)
916 goto out;
917
918 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700919
Daniel Vetter23010e42010-03-08 13:35:02 +0100920 obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700921 offset = args->offset;
922 obj_priv->dirty = 1;
923
924 while (remain > 0) {
925 /* Operation in this page
926 *
927 * shmem_page_index = page number within shmem file
928 * shmem_page_offset = offset within page in shmem file
929 * data_page_index = page number in get_user_pages return
930 * data_page_offset = offset with data_page_index page.
931 * page_length = bytes to copy for this page
932 */
933 shmem_page_index = offset / PAGE_SIZE;
934 shmem_page_offset = offset & ~PAGE_MASK;
935 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
936 data_page_offset = data_ptr & ~PAGE_MASK;
937
938 page_length = remain;
939 if ((shmem_page_offset + page_length) > PAGE_SIZE)
940 page_length = PAGE_SIZE - shmem_page_offset;
941 if ((data_page_offset + page_length) > PAGE_SIZE)
942 page_length = PAGE_SIZE - data_page_offset;
943
Eric Anholt280b7132009-03-12 16:56:27 -0700944 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100945 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700946 shmem_page_offset,
947 user_pages[data_page_index],
948 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100949 page_length,
950 0);
951 } else {
952 slow_shmem_copy(obj_priv->pages[shmem_page_index],
953 shmem_page_offset,
954 user_pages[data_page_index],
955 data_page_offset,
956 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700957 }
Eric Anholt40123c12009-03-09 13:42:30 -0700958
959 remain -= page_length;
960 data_ptr += page_length;
961 offset += page_length;
962 }
963
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100964out:
Eric Anholt40123c12009-03-09 13:42:30 -0700965 for (i = 0; i < pinned_pages; i++)
966 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700967 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700968
969 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700970}
971
972/**
973 * Writes data to the object referenced by handle.
974 *
975 * On error, the contents of the buffer that were to be modified are undefined.
976 */
977int
978i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100979 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700980{
981 struct drm_i915_gem_pwrite *args = data;
982 struct drm_gem_object *obj;
983 struct drm_i915_gem_object *obj_priv;
984 int ret = 0;
985
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100986 ret = i915_mutex_lock_interruptible(dev);
987 if (ret)
988 return ret;
989
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100990 obj = drm_gem_object_lookup(dev, file, args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100991 if (obj == NULL) {
992 ret = -ENOENT;
993 goto unlock;
994 }
Daniel Vetter23010e42010-03-08 13:35:02 +0100995 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700996
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100997
Chris Wilson7dcd2492010-09-26 20:21:44 +0100998 /* Bounds check destination. */
999 if (args->offset > obj->size || args->size > obj->size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001000 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001001 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001002 }
1003
Chris Wilson35b62a82010-09-26 20:23:38 +01001004 if (args->size == 0)
1005 goto out;
1006
Chris Wilsonce9d4192010-09-26 20:50:05 +01001007 if (!access_ok(VERIFY_READ,
1008 (char __user *)(uintptr_t)args->data_ptr,
1009 args->size)) {
1010 ret = -EFAULT;
Chris Wilson35b62a82010-09-26 20:23:38 +01001011 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07001012 }
1013
Chris Wilsonb5e4feb2010-10-14 13:47:43 +01001014 ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
1015 args->size);
1016 if (ret) {
1017 ret = -EFAULT;
1018 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07001019 }
1020
1021 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1022 * it would end up going through the fenced access, and we'll get
1023 * different detiling behavior between reading and writing.
1024 * pread/pwrite currently are reading and writing from the CPU
1025 * perspective, requiring manual detiling by the client.
1026 */
Dave Airlie71acb5e2008-12-30 20:31:46 +10001027 if (obj_priv->phys_obj)
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001028 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001029 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Chris Wilson5cdf5882010-09-27 15:51:07 +01001030 obj_priv->gtt_space &&
Chris Wilson9b8c4a02010-05-27 14:21:01 +01001031 obj->write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001032 ret = i915_gem_object_pin(obj, 0);
1033 if (ret)
1034 goto out;
1035
1036 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
1037 if (ret)
1038 goto out_unpin;
1039
1040 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
1041 if (ret == -EFAULT)
1042 ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
1043
1044out_unpin:
1045 i915_gem_object_unpin(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001046 } else {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001047 ret = i915_gem_object_get_pages_or_evict(obj);
1048 if (ret)
1049 goto out;
1050
1051 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
1052 if (ret)
1053 goto out_put;
1054
1055 ret = -EFAULT;
1056 if (!i915_gem_object_needs_bit17_swizzle(obj))
1057 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
1058 if (ret == -EFAULT)
1059 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
1060
1061out_put:
1062 i915_gem_object_put_pages(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001063 }
Eric Anholt673a3942008-07-30 12:06:12 -07001064
Chris Wilson35b62a82010-09-26 20:23:38 +01001065out:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001066 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001067unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001068 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001069 return ret;
1070}
1071
1072/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001073 * Called when user space prepares to use an object with the CPU, either
1074 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001075 */
1076int
1077i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1078 struct drm_file *file_priv)
1079{
Eric Anholta09ba7f2009-08-29 12:49:51 -07001080 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001081 struct drm_i915_gem_set_domain *args = data;
1082 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -07001083 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001084 uint32_t read_domains = args->read_domains;
1085 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001086 int ret;
1087
1088 if (!(dev->driver->driver_features & DRIVER_GEM))
1089 return -ENODEV;
1090
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001091 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001092 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001093 return -EINVAL;
1094
Chris Wilson21d509e2009-06-06 09:46:02 +01001095 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001096 return -EINVAL;
1097
1098 /* Having something in the write domain implies it's in the read
1099 * domain, and only that read domain. Enforce that in the request.
1100 */
1101 if (write_domain != 0 && read_domains != write_domain)
1102 return -EINVAL;
1103
Chris Wilson76c1dec2010-09-25 11:22:51 +01001104 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001105 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001106 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001107
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001108 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1109 if (obj == NULL) {
1110 ret = -ENOENT;
1111 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001112 }
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001113 obj_priv = to_intel_bo(obj);
Jesse Barnes652c3932009-08-17 13:31:43 -07001114
1115 intel_mark_busy(dev, obj);
1116
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001117 if (read_domains & I915_GEM_DOMAIN_GTT) {
1118 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001119
Eric Anholta09ba7f2009-08-29 12:49:51 -07001120 /* Update the LRU on the fence for the CPU access that's
1121 * about to occur.
1122 */
1123 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001124 struct drm_i915_fence_reg *reg =
1125 &dev_priv->fence_regs[obj_priv->fence_reg];
1126 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001127 &dev_priv->mm.fence_list);
1128 }
1129
Eric Anholt02354392008-11-26 13:58:13 -08001130 /* Silently promote "you're not bound, there was nothing to do"
1131 * to success, since the client was just asking us to
1132 * make sure everything was done.
1133 */
1134 if (ret == -EINVAL)
1135 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001136 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001137 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001138 }
1139
Chris Wilson7d1c4802010-08-07 21:45:03 +01001140 /* Maintain LRU order of "inactive" objects */
1141 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
Chris Wilson69dc4982010-10-19 10:36:51 +01001142 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001143
Eric Anholt673a3942008-07-30 12:06:12 -07001144 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001145unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001146 mutex_unlock(&dev->struct_mutex);
1147 return ret;
1148}
1149
1150/**
1151 * Called when user space has done writes to this buffer
1152 */
1153int
1154i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1155 struct drm_file *file_priv)
1156{
1157 struct drm_i915_gem_sw_finish *args = data;
1158 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001159 int ret = 0;
1160
1161 if (!(dev->driver->driver_features & DRIVER_GEM))
1162 return -ENODEV;
1163
Chris Wilson76c1dec2010-09-25 11:22:51 +01001164 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001165 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001166 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001167
Eric Anholt673a3942008-07-30 12:06:12 -07001168 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1169 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001170 ret = -ENOENT;
1171 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001172 }
1173
Eric Anholt673a3942008-07-30 12:06:12 -07001174 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson3d2a8122010-09-29 11:39:53 +01001175 if (to_intel_bo(obj)->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001176 i915_gem_object_flush_cpu_write_domain(obj);
1177
Eric Anholt673a3942008-07-30 12:06:12 -07001178 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001179unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001180 mutex_unlock(&dev->struct_mutex);
1181 return ret;
1182}
1183
1184/**
1185 * Maps the contents of an object, returning the address it is mapped
1186 * into.
1187 *
1188 * While the mapping holds a reference on the contents of the object, it doesn't
1189 * imply a ref on the object itself.
1190 */
1191int
1192i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1193 struct drm_file *file_priv)
1194{
1195 struct drm_i915_gem_mmap *args = data;
1196 struct drm_gem_object *obj;
1197 loff_t offset;
1198 unsigned long addr;
1199
1200 if (!(dev->driver->driver_features & DRIVER_GEM))
1201 return -ENODEV;
1202
1203 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1204 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001205 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001206
1207 offset = args->offset;
1208
1209 down_write(&current->mm->mmap_sem);
1210 addr = do_mmap(obj->filp, 0, args->size,
1211 PROT_READ | PROT_WRITE, MAP_SHARED,
1212 args->offset);
1213 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001214 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001215 if (IS_ERR((void *)addr))
1216 return addr;
1217
1218 args->addr_ptr = (uint64_t) addr;
1219
1220 return 0;
1221}
1222
Jesse Barnesde151cf2008-11-12 10:03:55 -08001223/**
1224 * i915_gem_fault - fault a page into the GTT
1225 * vma: VMA in question
1226 * vmf: fault info
1227 *
1228 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1229 * from userspace. The fault handler takes care of binding the object to
1230 * the GTT (if needed), allocating and programming a fence register (again,
1231 * only if needed based on whether the old reg is still valid or the object
1232 * is tiled) and inserting a new PTE into the faulting process.
1233 *
1234 * Note that the faulting process may involve evicting existing objects
1235 * from the GTT and/or fence registers to make room. So performance may
1236 * suffer if the GTT working set is large or there are few fence registers
1237 * left.
1238 */
1239int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1240{
1241 struct drm_gem_object *obj = vma->vm_private_data;
1242 struct drm_device *dev = obj->dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001243 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001244 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001245 pgoff_t page_offset;
1246 unsigned long pfn;
1247 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001248 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001249
1250 /* We don't use vmf->pgoff since that has the fake offset */
1251 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1252 PAGE_SHIFT;
1253
1254 /* Now bind it into the GTT if needed */
1255 mutex_lock(&dev->struct_mutex);
1256 if (!obj_priv->gtt_space) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001257 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilsonc7150892009-09-23 00:43:56 +01001258 if (ret)
1259 goto unlock;
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001260
Jesse Barnesde151cf2008-11-12 10:03:55 -08001261 ret = i915_gem_object_set_to_gtt_domain(obj, write);
Chris Wilsonc7150892009-09-23 00:43:56 +01001262 if (ret)
1263 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001264 }
1265
1266 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001267 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001268 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001269 if (ret)
1270 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001271 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001272
Chris Wilson7d1c4802010-08-07 21:45:03 +01001273 if (i915_gem_object_is_inactive(obj_priv))
Chris Wilson69dc4982010-10-19 10:36:51 +01001274 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001275
Jesse Barnesde151cf2008-11-12 10:03:55 -08001276 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1277 page_offset;
1278
1279 /* Finally, remap it using the new GTT offset */
1280 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001281unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001282 mutex_unlock(&dev->struct_mutex);
1283
1284 switch (ret) {
Chris Wilsonc7150892009-09-23 00:43:56 +01001285 case 0:
1286 case -ERESTARTSYS:
1287 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001288 case -ENOMEM:
1289 case -EAGAIN:
1290 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001291 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001292 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001293 }
1294}
1295
1296/**
1297 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1298 * @obj: obj in question
1299 *
1300 * GEM memory mapping works by handing back to userspace a fake mmap offset
1301 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1302 * up the object based on the offset and sets up the various memory mapping
1303 * structures.
1304 *
1305 * This routine allocates and attaches a fake offset for @obj.
1306 */
1307static int
1308i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1309{
1310 struct drm_device *dev = obj->dev;
1311 struct drm_gem_mm *mm = dev->mm_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001312 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001313 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001314 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001315 int ret = 0;
1316
1317 /* Set the object up for mmap'ing */
1318 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001319 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001320 if (!list->map)
1321 return -ENOMEM;
1322
1323 map = list->map;
1324 map->type = _DRM_GEM;
1325 map->size = obj->size;
1326 map->handle = obj;
1327
1328 /* Get a DRM GEM mmap offset allocated... */
1329 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1330 obj->size / PAGE_SIZE, 0, 0);
1331 if (!list->file_offset_node) {
1332 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001333 ret = -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001334 goto out_free_list;
1335 }
1336
1337 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1338 obj->size / PAGE_SIZE, 0);
1339 if (!list->file_offset_node) {
1340 ret = -ENOMEM;
1341 goto out_free_list;
1342 }
1343
1344 list->hash.key = list->file_offset_node->start;
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001345 ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
1346 if (ret) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001347 DRM_ERROR("failed to add to map hash\n");
1348 goto out_free_mm;
1349 }
1350
1351 /* By now we should be all set, any drm_mmap request on the offset
1352 * below will get to our mmap & fault handler */
1353 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1354
1355 return 0;
1356
1357out_free_mm:
1358 drm_mm_put_block(list->file_offset_node);
1359out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001360 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001361
1362 return ret;
1363}
1364
Chris Wilson901782b2009-07-10 08:18:50 +01001365/**
1366 * i915_gem_release_mmap - remove physical page mappings
1367 * @obj: obj in question
1368 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001369 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001370 * relinquish ownership of the pages back to the system.
1371 *
1372 * It is vital that we remove the page mapping if we have mapped a tiled
1373 * object through the GTT and then lose the fence register due to
1374 * resource pressure. Similarly if the object has been moved out of the
1375 * aperture, than pages mapped into userspace must be revoked. Removing the
1376 * mapping will then trigger a page fault on the next user access, allowing
1377 * fixup by i915_gem_fault().
1378 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001379void
Chris Wilson901782b2009-07-10 08:18:50 +01001380i915_gem_release_mmap(struct drm_gem_object *obj)
1381{
1382 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001383 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson901782b2009-07-10 08:18:50 +01001384
1385 if (dev->dev_mapping)
1386 unmap_mapping_range(dev->dev_mapping,
1387 obj_priv->mmap_offset, obj->size, 1);
1388}
1389
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001390static void
1391i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1392{
1393 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001394 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001395 struct drm_gem_mm *mm = dev->mm_private;
1396 struct drm_map_list *list;
1397
1398 list = &obj->map_list;
1399 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1400
1401 if (list->file_offset_node) {
1402 drm_mm_put_block(list->file_offset_node);
1403 list->file_offset_node = NULL;
1404 }
1405
1406 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001407 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001408 list->map = NULL;
1409 }
1410
1411 obj_priv->mmap_offset = 0;
1412}
1413
Jesse Barnesde151cf2008-11-12 10:03:55 -08001414/**
1415 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1416 * @obj: object to check
1417 *
1418 * Return the required GTT alignment for an object, taking into account
1419 * potential fence register mapping if needed.
1420 */
1421static uint32_t
1422i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1423{
1424 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001425 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001426 int start, i;
1427
1428 /*
1429 * Minimum alignment is 4k (GTT page size), but might be greater
1430 * if a fence register is needed for the object.
1431 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001432 if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001433 return 4096;
1434
1435 /*
1436 * Previous chips need to be aligned to the size of the smallest
1437 * fence register that can contain the object.
1438 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001439 if (INTEL_INFO(dev)->gen == 3)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001440 start = 1024*1024;
1441 else
1442 start = 512*1024;
1443
1444 for (i = start; i < obj->size; i <<= 1)
1445 ;
1446
1447 return i;
1448}
1449
1450/**
1451 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1452 * @dev: DRM device
1453 * @data: GTT mapping ioctl data
1454 * @file_priv: GEM object info
1455 *
1456 * Simply returns the fake offset to userspace so it can mmap it.
1457 * The mmap call will end up in drm_gem_mmap(), which will set things
1458 * up so we can get faults in the handler above.
1459 *
1460 * The fault handler will take care of binding the object into the GTT
1461 * (since it may have been evicted to make room for something), allocating
1462 * a fence register, and mapping the appropriate aperture address into
1463 * userspace.
1464 */
1465int
1466i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1467 struct drm_file *file_priv)
1468{
1469 struct drm_i915_gem_mmap_gtt *args = data;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001470 struct drm_gem_object *obj;
1471 struct drm_i915_gem_object *obj_priv;
1472 int ret;
1473
1474 if (!(dev->driver->driver_features & DRIVER_GEM))
1475 return -ENODEV;
1476
Chris Wilson76c1dec2010-09-25 11:22:51 +01001477 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001478 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001479 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001480
Jesse Barnesde151cf2008-11-12 10:03:55 -08001481 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001482 if (obj == NULL) {
1483 ret = -ENOENT;
1484 goto unlock;
1485 }
Daniel Vetter23010e42010-03-08 13:35:02 +01001486 obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001487
Chris Wilsonab182822009-09-22 18:46:17 +01001488 if (obj_priv->madv != I915_MADV_WILLNEED) {
1489 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001490 ret = -EINVAL;
1491 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001492 }
1493
Jesse Barnesde151cf2008-11-12 10:03:55 -08001494 if (!obj_priv->mmap_offset) {
1495 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001496 if (ret)
1497 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001498 }
1499
1500 args->offset = obj_priv->mmap_offset;
1501
Jesse Barnesde151cf2008-11-12 10:03:55 -08001502 /*
1503 * Pull it into the GTT so that we have a page list (makes the
1504 * initial fault faster and any subsequent flushing possible).
1505 */
1506 if (!obj_priv->agp_mem) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001507 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001508 if (ret)
1509 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001510 }
1511
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001512out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001513 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001514unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001515 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001516 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001517}
1518
Chris Wilson5cdf5882010-09-27 15:51:07 +01001519static void
Eric Anholt856fa192009-03-19 14:10:50 -07001520i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001521{
Daniel Vetter23010e42010-03-08 13:35:02 +01001522 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001523 int page_count = obj->size / PAGE_SIZE;
1524 int i;
1525
Eric Anholt856fa192009-03-19 14:10:50 -07001526 BUG_ON(obj_priv->pages_refcount == 0);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001527 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001528
1529 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001530 return;
1531
Eric Anholt280b7132009-03-12 16:56:27 -07001532 if (obj_priv->tiling_mode != I915_TILING_NONE)
1533 i915_gem_object_save_bit_17_swizzle(obj);
1534
Chris Wilson3ef94da2009-09-14 16:50:29 +01001535 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001536 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001537
1538 for (i = 0; i < page_count; i++) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01001539 if (obj_priv->dirty)
1540 set_page_dirty(obj_priv->pages[i]);
1541
1542 if (obj_priv->madv == I915_MADV_WILLNEED)
Eric Anholt856fa192009-03-19 14:10:50 -07001543 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001544
1545 page_cache_release(obj_priv->pages[i]);
1546 }
Eric Anholt673a3942008-07-30 12:06:12 -07001547 obj_priv->dirty = 0;
1548
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001549 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001550 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001551}
1552
Chris Wilsona56ba562010-09-28 10:07:56 +01001553static uint32_t
1554i915_gem_next_request_seqno(struct drm_device *dev,
1555 struct intel_ring_buffer *ring)
1556{
1557 drm_i915_private_t *dev_priv = dev->dev_private;
1558
1559 ring->outstanding_lazy_request = true;
1560 return dev_priv->next_seqno;
1561}
1562
Eric Anholt673a3942008-07-30 12:06:12 -07001563static void
Daniel Vetter617dbe22010-02-11 22:16:02 +01001564i915_gem_object_move_to_active(struct drm_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001565 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001566{
1567 struct drm_device *dev = obj->dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001568 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001569 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsona56ba562010-09-28 10:07:56 +01001570 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001571
Zou Nan hai852835f2010-05-21 09:08:56 +08001572 BUG_ON(ring == NULL);
1573 obj_priv->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001574
1575 /* Add a reference if we're newly entering the active list. */
1576 if (!obj_priv->active) {
1577 drm_gem_object_reference(obj);
1578 obj_priv->active = 1;
1579 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001580
Eric Anholt673a3942008-07-30 12:06:12 -07001581 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson69dc4982010-10-19 10:36:51 +01001582 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.active_list);
1583 list_move_tail(&obj_priv->ring_list, &ring->active_list);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001584 obj_priv->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001585}
1586
Eric Anholtce44b0e2008-11-06 16:00:31 -08001587static void
1588i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1589{
1590 struct drm_device *dev = obj->dev;
1591 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001592 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001593
1594 BUG_ON(!obj_priv->active);
Chris Wilson69dc4982010-10-19 10:36:51 +01001595 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.flushing_list);
1596 list_del_init(&obj_priv->ring_list);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001597 obj_priv->last_rendering_seqno = 0;
1598}
Eric Anholt673a3942008-07-30 12:06:12 -07001599
Chris Wilson963b4832009-09-20 23:03:54 +01001600/* Immediately discard the backing storage */
1601static void
1602i915_gem_object_truncate(struct drm_gem_object *obj)
1603{
Daniel Vetter23010e42010-03-08 13:35:02 +01001604 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001605 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001606
Chris Wilsonae9fed62010-08-07 11:01:30 +01001607 /* Our goal here is to return as much of the memory as
1608 * is possible back to the system as we are called from OOM.
1609 * To do this we must instruct the shmfs to drop all of its
1610 * backing pages, *now*. Here we mirror the actions taken
1611 * when by shmem_delete_inode() to release the backing store.
1612 */
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001613 inode = obj->filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001614 truncate_inode_pages(inode->i_mapping, 0);
1615 if (inode->i_op->truncate_range)
1616 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001617
1618 obj_priv->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001619}
1620
1621static inline int
1622i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1623{
1624 return obj_priv->madv == I915_MADV_DONTNEED;
1625}
1626
Eric Anholt673a3942008-07-30 12:06:12 -07001627static void
1628i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1629{
1630 struct drm_device *dev = obj->dev;
1631 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001632 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001633
Eric Anholt673a3942008-07-30 12:06:12 -07001634 if (obj_priv->pin_count != 0)
Chris Wilson69dc4982010-10-19 10:36:51 +01001635 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001636 else
Chris Wilson69dc4982010-10-19 10:36:51 +01001637 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
1638 list_del_init(&obj_priv->ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001639
Daniel Vetter99fcb762010-02-07 16:20:18 +01001640 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1641
Eric Anholtce44b0e2008-11-06 16:00:31 -08001642 obj_priv->last_rendering_seqno = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +08001643 obj_priv->ring = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001644 if (obj_priv->active) {
1645 obj_priv->active = 0;
1646 drm_gem_object_unreference(obj);
1647 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001648 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001649}
1650
Daniel Vetter63560392010-02-19 11:51:59 +01001651static void
1652i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001653 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001654 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001655{
1656 drm_i915_private_t *dev_priv = dev->dev_private;
1657 struct drm_i915_gem_object *obj_priv, *next;
1658
1659 list_for_each_entry_safe(obj_priv, next,
Chris Wilson64193402010-10-24 12:38:05 +01001660 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001661 gpu_write_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00001662 struct drm_gem_object *obj = &obj_priv->base;
Daniel Vetter63560392010-02-19 11:51:59 +01001663
Chris Wilson64193402010-10-24 12:38:05 +01001664 if (obj->write_domain & flush_domains) {
Daniel Vetter63560392010-02-19 11:51:59 +01001665 uint32_t old_write_domain = obj->write_domain;
1666
1667 obj->write_domain = 0;
1668 list_del_init(&obj_priv->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001669 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001670
1671 /* update the fence lru list */
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001672 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1673 struct drm_i915_fence_reg *reg =
1674 &dev_priv->fence_regs[obj_priv->fence_reg];
1675 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001676 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001677 }
Daniel Vetter63560392010-02-19 11:51:59 +01001678
1679 trace_i915_gem_object_change_domain(obj,
1680 obj->read_domains,
1681 old_write_domain);
1682 }
1683 }
1684}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001685
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001686uint32_t
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001687i915_add_request(struct drm_device *dev,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001688 struct drm_file *file,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001689 struct drm_i915_gem_request *request,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001690 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001691{
1692 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001693 struct drm_i915_file_private *file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001694 uint32_t seqno;
1695 int was_empty;
Eric Anholt673a3942008-07-30 12:06:12 -07001696
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001697 if (file != NULL)
1698 file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001699
Chris Wilson8dc5d142010-08-12 12:36:12 +01001700 if (request == NULL) {
1701 request = kzalloc(sizeof(*request), GFP_KERNEL);
1702 if (request == NULL)
1703 return 0;
1704 }
Eric Anholt673a3942008-07-30 12:06:12 -07001705
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001706 seqno = ring->add_request(dev, ring, 0);
Chris Wilsona56ba562010-09-28 10:07:56 +01001707 ring->outstanding_lazy_request = false;
Eric Anholt673a3942008-07-30 12:06:12 -07001708
1709 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001710 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001711 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001712 was_empty = list_empty(&ring->request_list);
1713 list_add_tail(&request->list, &ring->request_list);
1714
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001715 if (file_priv) {
Chris Wilson1c255952010-09-26 11:03:27 +01001716 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001717 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001718 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001719 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001720 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001721 }
Eric Anholt673a3942008-07-30 12:06:12 -07001722
Ben Gamarif65d9422009-09-14 17:48:44 -04001723 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001724 mod_timer(&dev_priv->hangcheck_timer,
1725 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001726 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001727 queue_delayed_work(dev_priv->wq,
1728 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001729 }
Eric Anholt673a3942008-07-30 12:06:12 -07001730 return seqno;
1731}
1732
1733/**
1734 * Command execution barrier
1735 *
1736 * Ensures that all commands in the ring are finished
1737 * before signalling the CPU
1738 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001739static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001740i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001741{
Eric Anholt673a3942008-07-30 12:06:12 -07001742 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001743
1744 /* The sampler always gets flushed on i965 (sigh) */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001745 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholt673a3942008-07-30 12:06:12 -07001746 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001747
1748 ring->flush(dev, ring,
1749 I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001750}
1751
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001752static inline void
1753i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001754{
Chris Wilson1c255952010-09-26 11:03:27 +01001755 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001756
Chris Wilson1c255952010-09-26 11:03:27 +01001757 if (!file_priv)
1758 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001759
Chris Wilson1c255952010-09-26 11:03:27 +01001760 spin_lock(&file_priv->mm.lock);
1761 list_del(&request->client_list);
1762 request->file_priv = NULL;
1763 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001764}
1765
Chris Wilsondfaae392010-09-22 10:31:52 +01001766static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1767 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001768{
Chris Wilsondfaae392010-09-22 10:31:52 +01001769 while (!list_empty(&ring->request_list)) {
1770 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001771
Chris Wilsondfaae392010-09-22 10:31:52 +01001772 request = list_first_entry(&ring->request_list,
1773 struct drm_i915_gem_request,
1774 list);
1775
1776 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001777 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001778 kfree(request);
1779 }
1780
1781 while (!list_empty(&ring->active_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001782 struct drm_i915_gem_object *obj_priv;
1783
Chris Wilsondfaae392010-09-22 10:31:52 +01001784 obj_priv = list_first_entry(&ring->active_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001785 struct drm_i915_gem_object,
Chris Wilson69dc4982010-10-19 10:36:51 +01001786 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001787
Chris Wilsondfaae392010-09-22 10:31:52 +01001788 obj_priv->base.write_domain = 0;
1789 list_del_init(&obj_priv->gpu_write_list);
1790 i915_gem_object_move_to_inactive(&obj_priv->base);
Eric Anholt673a3942008-07-30 12:06:12 -07001791 }
Eric Anholt673a3942008-07-30 12:06:12 -07001792}
1793
Chris Wilson069efc12010-09-30 16:53:18 +01001794void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001795{
Chris Wilsondfaae392010-09-22 10:31:52 +01001796 struct drm_i915_private *dev_priv = dev->dev_private;
1797 struct drm_i915_gem_object *obj_priv;
Chris Wilson069efc12010-09-30 16:53:18 +01001798 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001799
Chris Wilsondfaae392010-09-22 10:31:52 +01001800 i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
Chris Wilson87acb0a2010-10-19 10:13:00 +01001801 i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001802 i915_gem_reset_ring_lists(dev_priv, &dev_priv->blt_ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01001803
1804 /* Remove anything from the flushing lists. The GPU cache is likely
1805 * to be lost on reset along with the data, so simply move the
1806 * lost bo to the inactive list.
1807 */
1808 while (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001809 obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
1810 struct drm_i915_gem_object,
Chris Wilson69dc4982010-10-19 10:36:51 +01001811 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001812
1813 obj_priv->base.write_domain = 0;
Chris Wilsondfaae392010-09-22 10:31:52 +01001814 list_del_init(&obj_priv->gpu_write_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001815 i915_gem_object_move_to_inactive(&obj_priv->base);
1816 }
Chris Wilson9375e442010-09-19 12:21:28 +01001817
Chris Wilsondfaae392010-09-22 10:31:52 +01001818 /* Move everything out of the GPU domains to ensure we do any
1819 * necessary invalidation upon reuse.
1820 */
Chris Wilson77f01232010-09-19 12:31:36 +01001821 list_for_each_entry(obj_priv,
1822 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001823 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001824 {
1825 obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1826 }
Chris Wilson069efc12010-09-30 16:53:18 +01001827
1828 /* The fence registers are invalidated so clear them out */
1829 for (i = 0; i < 16; i++) {
1830 struct drm_i915_fence_reg *reg;
1831
1832 reg = &dev_priv->fence_regs[i];
1833 if (!reg->obj)
1834 continue;
1835
1836 i915_gem_clear_fence_reg(reg->obj);
1837 }
Eric Anholt673a3942008-07-30 12:06:12 -07001838}
1839
1840/**
1841 * This function clears the request list as sequence numbers are passed.
1842 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001843static void
1844i915_gem_retire_requests_ring(struct drm_device *dev,
1845 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001846{
1847 drm_i915_private_t *dev_priv = dev->dev_private;
1848 uint32_t seqno;
1849
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001850 if (!ring->status_page.page_addr ||
1851 list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001852 return;
1853
Chris Wilson23bc5982010-09-29 16:10:57 +01001854 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001855
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001856 seqno = ring->get_seqno(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001857 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001858 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001859
Zou Nan hai852835f2010-05-21 09:08:56 +08001860 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001861 struct drm_i915_gem_request,
1862 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001863
Chris Wilsondfaae392010-09-22 10:31:52 +01001864 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001865 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001866
1867 trace_i915_gem_request_retire(dev, request->seqno);
1868
1869 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001870 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001871 kfree(request);
1872 }
1873
1874 /* Move any buffers on the active list that are no longer referenced
1875 * by the ringbuffer to the flushing/inactive lists as appropriate.
1876 */
1877 while (!list_empty(&ring->active_list)) {
1878 struct drm_gem_object *obj;
1879 struct drm_i915_gem_object *obj_priv;
1880
1881 obj_priv = list_first_entry(&ring->active_list,
1882 struct drm_i915_gem_object,
Chris Wilson69dc4982010-10-19 10:36:51 +01001883 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001884
Chris Wilsondfaae392010-09-22 10:31:52 +01001885 if (!i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001886 break;
1887
1888 obj = &obj_priv->base;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001889 if (obj->write_domain != 0)
1890 i915_gem_object_move_to_flushing(obj);
1891 else
1892 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001893 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001894
1895 if (unlikely (dev_priv->trace_irq_seqno &&
1896 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001897 ring->user_irq_put(dev, ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001898 dev_priv->trace_irq_seqno = 0;
1899 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001900
1901 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001902}
1903
1904void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001905i915_gem_retire_requests(struct drm_device *dev)
1906{
1907 drm_i915_private_t *dev_priv = dev->dev_private;
1908
Chris Wilsonbe726152010-07-23 23:18:50 +01001909 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1910 struct drm_i915_gem_object *obj_priv, *tmp;
1911
1912 /* We must be careful that during unbind() we do not
1913 * accidentally infinitely recurse into retire requests.
1914 * Currently:
1915 * retire -> free -> unbind -> wait -> retire_ring
1916 */
1917 list_for_each_entry_safe(obj_priv, tmp,
1918 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001919 mm_list)
Chris Wilsonbe726152010-07-23 23:18:50 +01001920 i915_gem_free_object_tail(&obj_priv->base);
1921 }
1922
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001923 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
Chris Wilson87acb0a2010-10-19 10:13:00 +01001924 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001925 i915_gem_retire_requests_ring(dev, &dev_priv->blt_ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001926}
1927
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001928static void
Eric Anholt673a3942008-07-30 12:06:12 -07001929i915_gem_retire_work_handler(struct work_struct *work)
1930{
1931 drm_i915_private_t *dev_priv;
1932 struct drm_device *dev;
1933
1934 dev_priv = container_of(work, drm_i915_private_t,
1935 mm.retire_work.work);
1936 dev = dev_priv->dev;
1937
Chris Wilson891b48c2010-09-29 12:26:37 +01001938 /* Come back later if the device is busy... */
1939 if (!mutex_trylock(&dev->struct_mutex)) {
1940 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1941 return;
1942 }
1943
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001944 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001945
Keith Packard6dbe2772008-10-14 21:41:13 -07001946 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08001947 (!list_empty(&dev_priv->render_ring.request_list) ||
Chris Wilson549f7362010-10-19 11:19:32 +01001948 !list_empty(&dev_priv->bsd_ring.request_list) ||
1949 !list_empty(&dev_priv->blt_ring.request_list)))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001950 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07001951 mutex_unlock(&dev->struct_mutex);
1952}
1953
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001954int
Zou Nan hai852835f2010-05-21 09:08:56 +08001955i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001956 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001957{
1958 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001959 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001960 int ret = 0;
1961
1962 BUG_ON(seqno == 0);
1963
Ben Gamariba1234d2009-09-14 17:48:47 -04001964 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001965 return -EAGAIN;
Ben Gamariffed1d02009-09-14 17:48:41 -04001966
Chris Wilsona56ba562010-09-28 10:07:56 +01001967 if (ring->outstanding_lazy_request) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01001968 seqno = i915_add_request(dev, NULL, NULL, ring);
Daniel Vettere35a41d2010-02-11 22:13:59 +01001969 if (seqno == 0)
1970 return -ENOMEM;
1971 }
Chris Wilsona56ba562010-09-28 10:07:56 +01001972 BUG_ON(seqno == dev_priv->next_seqno);
Daniel Vettere35a41d2010-02-11 22:13:59 +01001973
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001974 if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07001975 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001976 ier = I915_READ(DEIER) | I915_READ(GTIER);
1977 else
1978 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001979 if (!ier) {
1980 DRM_ERROR("something (likely vbetool) disabled "
1981 "interrupts, re-enabling\n");
1982 i915_driver_irq_preinstall(dev);
1983 i915_driver_irq_postinstall(dev);
1984 }
1985
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001986 trace_i915_gem_request_wait_begin(dev, seqno);
1987
Zou Nan hai852835f2010-05-21 09:08:56 +08001988 ring->waiting_gem_seqno = seqno;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001989 ring->user_irq_get(dev, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001990 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08001991 ret = wait_event_interruptible(ring->irq_queue,
1992 i915_seqno_passed(
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001993 ring->get_seqno(dev, ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08001994 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001995 else
Zou Nan hai852835f2010-05-21 09:08:56 +08001996 wait_event(ring->irq_queue,
1997 i915_seqno_passed(
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001998 ring->get_seqno(dev, ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08001999 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002000
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002001 ring->user_irq_put(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002002 ring->waiting_gem_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002003
2004 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002005 }
Ben Gamariba1234d2009-09-14 17:48:47 -04002006 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002007 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07002008
2009 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01002010 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002011 __func__, ret, seqno, ring->get_seqno(dev, ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01002012 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002013
2014 /* Directly dispatch request retiring. While we have the work queue
2015 * to handle this, the waiter on a request often wants an associated
2016 * buffer to have made it to the inactive list, and we would need
2017 * a separate wait queue to handle that.
2018 */
2019 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002020 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002021
2022 return ret;
2023}
2024
Daniel Vetter48764bf2009-09-15 22:57:32 +02002025/**
2026 * Waits for a sequence number to be signaled, and cleans up the
2027 * request and object lists appropriately for that event.
2028 */
2029static int
Zou Nan hai852835f2010-05-21 09:08:56 +08002030i915_wait_request(struct drm_device *dev, uint32_t seqno,
Chris Wilsona56ba562010-09-28 10:07:56 +01002031 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02002032{
Zou Nan hai852835f2010-05-21 09:08:56 +08002033 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002034}
2035
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002036static void
Chris Wilson92204342010-09-18 11:02:01 +01002037i915_gem_flush_ring(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002038 struct drm_file *file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002039 struct intel_ring_buffer *ring,
2040 uint32_t invalidate_domains,
2041 uint32_t flush_domains)
2042{
2043 ring->flush(dev, ring, invalidate_domains, flush_domains);
2044 i915_gem_process_flushing_list(dev, flush_domains, ring);
2045}
2046
2047static void
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002048i915_gem_flush(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002049 struct drm_file *file_priv,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002050 uint32_t invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01002051 uint32_t flush_domains,
2052 uint32_t flush_rings)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002053{
2054 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01002055
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002056 if (flush_domains & I915_GEM_DOMAIN_CPU)
2057 drm_agp_chipset_flush(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002058
Chris Wilson92204342010-09-18 11:02:01 +01002059 if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
2060 if (flush_rings & RING_RENDER)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002061 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002062 &dev_priv->render_ring,
2063 invalidate_domains, flush_domains);
2064 if (flush_rings & RING_BSD)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002065 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002066 &dev_priv->bsd_ring,
2067 invalidate_domains, flush_domains);
Chris Wilson549f7362010-10-19 11:19:32 +01002068 if (flush_rings & RING_BLT)
2069 i915_gem_flush_ring(dev, file_priv,
2070 &dev_priv->blt_ring,
2071 invalidate_domains, flush_domains);
Chris Wilson92204342010-09-18 11:02:01 +01002072 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002073}
2074
Eric Anholt673a3942008-07-30 12:06:12 -07002075/**
2076 * Ensures that all rendering to the object has completed and the object is
2077 * safe to unbind from the GTT or access from the CPU.
2078 */
2079static int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002080i915_gem_object_wait_rendering(struct drm_gem_object *obj,
2081 bool interruptible)
Eric Anholt673a3942008-07-30 12:06:12 -07002082{
2083 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002084 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002085 int ret;
2086
Eric Anholte47c68e2008-11-14 13:35:19 -08002087 /* This function only exists to support waiting for existing rendering,
2088 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002089 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002090 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002091
2092 /* If there is rendering queued on the buffer being evicted, wait for
2093 * it.
2094 */
2095 if (obj_priv->active) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002096 ret = i915_do_wait_request(dev,
2097 obj_priv->last_rendering_seqno,
2098 interruptible,
2099 obj_priv->ring);
2100 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002101 return ret;
2102 }
2103
2104 return 0;
2105}
2106
2107/**
2108 * Unbinds an object from the GTT aperture.
2109 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002110int
Eric Anholt673a3942008-07-30 12:06:12 -07002111i915_gem_object_unbind(struct drm_gem_object *obj)
2112{
2113 struct drm_device *dev = obj->dev;
Chris Wilson73aa8082010-09-30 11:46:12 +01002114 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002115 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002116 int ret = 0;
2117
Eric Anholt673a3942008-07-30 12:06:12 -07002118 if (obj_priv->gtt_space == NULL)
2119 return 0;
2120
2121 if (obj_priv->pin_count != 0) {
2122 DRM_ERROR("Attempting to unbind pinned buffer\n");
2123 return -EINVAL;
2124 }
2125
Eric Anholt5323fd02009-09-09 11:50:45 -07002126 /* blow away mappings if mapped through GTT */
2127 i915_gem_release_mmap(obj);
2128
Eric Anholt673a3942008-07-30 12:06:12 -07002129 /* Move the object to the CPU domain to ensure that
2130 * any possible CPU writes while it's not in the GTT
2131 * are flushed when we go to remap it. This will
2132 * also ensure that all pending GPU writes are finished
2133 * before we unbind.
2134 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002135 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01002136 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002137 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002138 /* Continue on if we fail due to EIO, the GPU is hung so we
2139 * should be safe and we need to cleanup or else we might
2140 * cause memory corruption through use-after-free.
2141 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002142 if (ret) {
2143 i915_gem_clflush_object(obj);
2144 obj->read_domains = obj->write_domain = I915_GEM_DOMAIN_CPU;
2145 }
Eric Anholt673a3942008-07-30 12:06:12 -07002146
Daniel Vetter96b47b62009-12-15 17:50:00 +01002147 /* release the fence reg _after_ flushing */
2148 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
2149 i915_gem_clear_fence_reg(obj);
2150
Chris Wilson73aa8082010-09-30 11:46:12 +01002151 drm_unbind_agp(obj_priv->agp_mem);
2152 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002153
Eric Anholt856fa192009-03-19 14:10:50 -07002154 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01002155 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07002156
Chris Wilson73aa8082010-09-30 11:46:12 +01002157 i915_gem_info_remove_gtt(dev_priv, obj->size);
Chris Wilson69dc4982010-10-19 10:36:51 +01002158 list_del_init(&obj_priv->mm_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002159
Chris Wilson73aa8082010-09-30 11:46:12 +01002160 drm_mm_put_block(obj_priv->gtt_space);
2161 obj_priv->gtt_space = NULL;
Chris Wilson9af90d12010-10-17 10:01:56 +01002162 obj_priv->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002163
Chris Wilson963b4832009-09-20 23:03:54 +01002164 if (i915_gem_object_is_purgeable(obj_priv))
2165 i915_gem_object_truncate(obj);
2166
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002167 trace_i915_gem_object_unbind(obj);
2168
Chris Wilson8dc17752010-07-23 23:18:51 +01002169 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002170}
2171
Chris Wilsona56ba562010-09-28 10:07:56 +01002172static int i915_ring_idle(struct drm_device *dev,
2173 struct intel_ring_buffer *ring)
2174{
Chris Wilson395b70b2010-10-28 21:28:46 +01002175 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002176 return 0;
2177
Chris Wilsona56ba562010-09-28 10:07:56 +01002178 i915_gem_flush_ring(dev, NULL, ring,
2179 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2180 return i915_wait_request(dev,
2181 i915_gem_next_request_seqno(dev, ring),
2182 ring);
2183}
2184
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002185int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002186i915_gpu_idle(struct drm_device *dev)
2187{
2188 drm_i915_private_t *dev_priv = dev->dev_private;
2189 bool lists_empty;
Zou Nan hai852835f2010-05-21 09:08:56 +08002190 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002191
Zou Nan haid1b851f2010-05-21 09:08:57 +08002192 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson395b70b2010-10-28 21:28:46 +01002193 list_empty(&dev_priv->mm.active_list));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002194 if (lists_empty)
2195 return 0;
2196
2197 /* Flush everything onto the inactive list. */
Chris Wilsona56ba562010-09-28 10:07:56 +01002198 ret = i915_ring_idle(dev, &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002199 if (ret)
2200 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002201
Chris Wilson87acb0a2010-10-19 10:13:00 +01002202 ret = i915_ring_idle(dev, &dev_priv->bsd_ring);
2203 if (ret)
2204 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002205
Chris Wilson549f7362010-10-19 11:19:32 +01002206 ret = i915_ring_idle(dev, &dev_priv->blt_ring);
2207 if (ret)
2208 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002209
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002210 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002211}
2212
Chris Wilson5cdf5882010-09-27 15:51:07 +01002213static int
Chris Wilson4bdadb92010-01-27 13:36:32 +00002214i915_gem_object_get_pages(struct drm_gem_object *obj,
2215 gfp_t gfpmask)
Eric Anholt673a3942008-07-30 12:06:12 -07002216{
Daniel Vetter23010e42010-03-08 13:35:02 +01002217 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002218 int page_count, i;
2219 struct address_space *mapping;
2220 struct inode *inode;
2221 struct page *page;
Eric Anholt673a3942008-07-30 12:06:12 -07002222
Daniel Vetter778c3542010-05-13 11:49:44 +02002223 BUG_ON(obj_priv->pages_refcount
2224 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2225
Eric Anholt856fa192009-03-19 14:10:50 -07002226 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002227 return 0;
2228
2229 /* Get the list of pages out of our struct file. They'll be pinned
2230 * at this point until we release them.
2231 */
2232 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002233 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002234 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002235 if (obj_priv->pages == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002236 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002237 return -ENOMEM;
2238 }
2239
2240 inode = obj->filp->f_path.dentry->d_inode;
2241 mapping = inode->i_mapping;
2242 for (i = 0; i < page_count; i++) {
Chris Wilson4bdadb92010-01-27 13:36:32 +00002243 page = read_cache_page_gfp(mapping, i,
Linus Torvalds985b8232010-07-02 10:04:42 +10002244 GFP_HIGHUSER |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002245 __GFP_COLD |
Linus Torvaldscd9f0402010-07-18 09:44:37 -07002246 __GFP_RECLAIMABLE |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002247 gfpmask);
Chris Wilson1f2b1012010-03-12 19:52:55 +00002248 if (IS_ERR(page))
2249 goto err_pages;
2250
Eric Anholt856fa192009-03-19 14:10:50 -07002251 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002252 }
Eric Anholt280b7132009-03-12 16:56:27 -07002253
2254 if (obj_priv->tiling_mode != I915_TILING_NONE)
2255 i915_gem_object_do_bit_17_swizzle(obj);
2256
Eric Anholt673a3942008-07-30 12:06:12 -07002257 return 0;
Chris Wilson1f2b1012010-03-12 19:52:55 +00002258
2259err_pages:
2260 while (i--)
2261 page_cache_release(obj_priv->pages[i]);
2262
2263 drm_free_large(obj_priv->pages);
2264 obj_priv->pages = NULL;
2265 obj_priv->pages_refcount--;
2266 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002267}
2268
Eric Anholt4e901fd2009-10-26 16:44:17 -07002269static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2270{
2271 struct drm_gem_object *obj = reg->obj;
2272 struct drm_device *dev = obj->dev;
2273 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002274 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002275 int regnum = obj_priv->fence_reg;
2276 uint64_t val;
2277
2278 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2279 0xfffff000) << 32;
2280 val |= obj_priv->gtt_offset & 0xfffff000;
2281 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2282 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2283
2284 if (obj_priv->tiling_mode == I915_TILING_Y)
2285 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2286 val |= I965_FENCE_REG_VALID;
2287
2288 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2289}
2290
Jesse Barnesde151cf2008-11-12 10:03:55 -08002291static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2292{
2293 struct drm_gem_object *obj = reg->obj;
2294 struct drm_device *dev = obj->dev;
2295 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002296 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002297 int regnum = obj_priv->fence_reg;
2298 uint64_t val;
2299
2300 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2301 0xfffff000) << 32;
2302 val |= obj_priv->gtt_offset & 0xfffff000;
2303 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2304 if (obj_priv->tiling_mode == I915_TILING_Y)
2305 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2306 val |= I965_FENCE_REG_VALID;
2307
2308 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2309}
2310
2311static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2312{
2313 struct drm_gem_object *obj = reg->obj;
2314 struct drm_device *dev = obj->dev;
2315 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002316 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002317 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002318 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002319 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002320 uint32_t pitch_val;
2321
2322 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2323 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002324 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002325 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002326 return;
2327 }
2328
Jesse Barnes0f973f22009-01-26 17:10:45 -08002329 if (obj_priv->tiling_mode == I915_TILING_Y &&
2330 HAS_128_BYTE_Y_TILING(dev))
2331 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002332 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002333 tile_width = 512;
2334
2335 /* Note: pitch better be a power of two tile widths */
2336 pitch_val = obj_priv->stride / tile_width;
2337 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002338
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002339 if (obj_priv->tiling_mode == I915_TILING_Y &&
2340 HAS_128_BYTE_Y_TILING(dev))
2341 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2342 else
2343 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2344
Jesse Barnesde151cf2008-11-12 10:03:55 -08002345 val = obj_priv->gtt_offset;
2346 if (obj_priv->tiling_mode == I915_TILING_Y)
2347 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2348 val |= I915_FENCE_SIZE_BITS(obj->size);
2349 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2350 val |= I830_FENCE_REG_VALID;
2351
Eric Anholtdc529a42009-03-10 22:34:49 -07002352 if (regnum < 8)
2353 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2354 else
2355 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2356 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002357}
2358
2359static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2360{
2361 struct drm_gem_object *obj = reg->obj;
2362 struct drm_device *dev = obj->dev;
2363 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002364 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002365 int regnum = obj_priv->fence_reg;
2366 uint32_t val;
2367 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002368 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002369
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002370 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002371 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002372 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002373 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002374 return;
2375 }
2376
Eric Anholte76a16d2009-05-26 17:44:56 -07002377 pitch_val = obj_priv->stride / 128;
2378 pitch_val = ffs(pitch_val) - 1;
2379 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2380
Jesse Barnesde151cf2008-11-12 10:03:55 -08002381 val = obj_priv->gtt_offset;
2382 if (obj_priv->tiling_mode == I915_TILING_Y)
2383 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002384 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2385 WARN_ON(fence_size_bits & ~0x00000f00);
2386 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002387 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2388 val |= I830_FENCE_REG_VALID;
2389
2390 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002391}
2392
Chris Wilson2cf34d72010-09-14 13:03:28 +01002393static int i915_find_fence_reg(struct drm_device *dev,
2394 bool interruptible)
Daniel Vetterae3db242010-02-19 11:51:58 +01002395{
2396 struct drm_i915_fence_reg *reg = NULL;
2397 struct drm_i915_gem_object *obj_priv = NULL;
2398 struct drm_i915_private *dev_priv = dev->dev_private;
2399 struct drm_gem_object *obj = NULL;
2400 int i, avail, ret;
2401
2402 /* First try to find a free reg */
2403 avail = 0;
2404 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2405 reg = &dev_priv->fence_regs[i];
2406 if (!reg->obj)
2407 return i;
2408
Daniel Vetter23010e42010-03-08 13:35:02 +01002409 obj_priv = to_intel_bo(reg->obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002410 if (!obj_priv->pin_count)
2411 avail++;
2412 }
2413
2414 if (avail == 0)
2415 return -ENOSPC;
2416
2417 /* None available, try to steal one or wait for a user to finish */
2418 i = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002419 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2420 lru_list) {
2421 obj = reg->obj;
2422 obj_priv = to_intel_bo(obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002423
2424 if (obj_priv->pin_count)
2425 continue;
2426
2427 /* found one! */
2428 i = obj_priv->fence_reg;
2429 break;
2430 }
2431
2432 BUG_ON(i == I915_FENCE_REG_NONE);
2433
2434 /* We only have a reference on obj from the active list. put_fence_reg
2435 * might drop that one, causing a use-after-free in it. So hold a
2436 * private reference to obj like the other callers of put_fence_reg
2437 * (set_tiling ioctl) do. */
2438 drm_gem_object_reference(obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002439 ret = i915_gem_object_put_fence_reg(obj, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002440 drm_gem_object_unreference(obj);
2441 if (ret != 0)
2442 return ret;
2443
2444 return i;
2445}
2446
Jesse Barnesde151cf2008-11-12 10:03:55 -08002447/**
2448 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2449 * @obj: object to map through a fence reg
2450 *
2451 * When mapping objects through the GTT, userspace wants to be able to write
2452 * to them without having to worry about swizzling if the object is tiled.
2453 *
2454 * This function walks the fence regs looking for a free one for @obj,
2455 * stealing one if it can't find any.
2456 *
2457 * It then sets up the reg based on the object's properties: address, pitch
2458 * and tiling format.
2459 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002460int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002461i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
2462 bool interruptible)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002463{
2464 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002465 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002466 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002467 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002468 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002469
Eric Anholta09ba7f2009-08-29 12:49:51 -07002470 /* Just update our place in the LRU if our fence is getting used. */
2471 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002472 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2473 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002474 return 0;
2475 }
2476
Jesse Barnesde151cf2008-11-12 10:03:55 -08002477 switch (obj_priv->tiling_mode) {
2478 case I915_TILING_NONE:
2479 WARN(1, "allocating a fence for non-tiled object?\n");
2480 break;
2481 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002482 if (!obj_priv->stride)
2483 return -EINVAL;
2484 WARN((obj_priv->stride & (512 - 1)),
2485 "object 0x%08x is X tiled but has non-512B pitch\n",
2486 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002487 break;
2488 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002489 if (!obj_priv->stride)
2490 return -EINVAL;
2491 WARN((obj_priv->stride & (128 - 1)),
2492 "object 0x%08x is Y tiled but has non-128B pitch\n",
2493 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002494 break;
2495 }
2496
Chris Wilson2cf34d72010-09-14 13:03:28 +01002497 ret = i915_find_fence_reg(dev, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002498 if (ret < 0)
2499 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002500
Daniel Vetterae3db242010-02-19 11:51:58 +01002501 obj_priv->fence_reg = ret;
2502 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002503 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002504
Jesse Barnesde151cf2008-11-12 10:03:55 -08002505 reg->obj = obj;
2506
Chris Wilsone259bef2010-09-17 00:32:02 +01002507 switch (INTEL_INFO(dev)->gen) {
2508 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002509 sandybridge_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002510 break;
2511 case 5:
2512 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002513 i965_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002514 break;
2515 case 3:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002516 i915_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002517 break;
2518 case 2:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002519 i830_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002520 break;
2521 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002522
Daniel Vetterae3db242010-02-19 11:51:58 +01002523 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2524 obj_priv->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002525
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002526 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002527}
2528
2529/**
2530 * i915_gem_clear_fence_reg - clear out fence register info
2531 * @obj: object to clear
2532 *
2533 * Zeroes out the fence register itself and clears out the associated
2534 * data structures in dev_priv and obj_priv.
2535 */
2536static void
2537i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2538{
2539 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002540 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002541 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002542 struct drm_i915_fence_reg *reg =
2543 &dev_priv->fence_regs[obj_priv->fence_reg];
Chris Wilsone259bef2010-09-17 00:32:02 +01002544 uint32_t fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002545
Chris Wilsone259bef2010-09-17 00:32:02 +01002546 switch (INTEL_INFO(dev)->gen) {
2547 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002548 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2549 (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002550 break;
2551 case 5:
2552 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002553 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002554 break;
2555 case 3:
Chris Wilson9b74f732010-09-22 19:10:44 +01002556 if (obj_priv->fence_reg >= 8)
Chris Wilsone259bef2010-09-17 00:32:02 +01002557 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002558 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002559 case 2:
2560 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002561
2562 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002563 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002564 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002565
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002566 reg->obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002567 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002568 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002569}
2570
Eric Anholt673a3942008-07-30 12:06:12 -07002571/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002572 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2573 * to the buffer to finish, and then resets the fence register.
2574 * @obj: tiled object holding a fence register.
Chris Wilson2cf34d72010-09-14 13:03:28 +01002575 * @bool: whether the wait upon the fence is interruptible
Chris Wilson52dc7d32009-06-06 09:46:01 +01002576 *
2577 * Zeroes out the fence register itself and clears out the associated
2578 * data structures in dev_priv and obj_priv.
2579 */
2580int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002581i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
2582 bool interruptible)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002583{
2584 struct drm_device *dev = obj->dev;
Chris Wilson53640e12010-09-20 11:40:50 +01002585 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002586 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson53640e12010-09-20 11:40:50 +01002587 struct drm_i915_fence_reg *reg;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002588
2589 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2590 return 0;
2591
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002592 /* If we've changed tiling, GTT-mappings of the object
2593 * need to re-fault to ensure that the correct fence register
2594 * setup is in place.
2595 */
2596 i915_gem_release_mmap(obj);
2597
Chris Wilson52dc7d32009-06-06 09:46:01 +01002598 /* On the i915, GPU access to tiled buffers is via a fence,
2599 * therefore we must wait for any outstanding access to complete
2600 * before clearing the fence.
2601 */
Chris Wilson53640e12010-09-20 11:40:50 +01002602 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2603 if (reg->gpu) {
Chris Wilson52dc7d32009-06-06 09:46:01 +01002604 int ret;
2605
Chris Wilson2cf34d72010-09-14 13:03:28 +01002606 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002607 if (ret)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002608 return ret;
2609
Chris Wilson2cf34d72010-09-14 13:03:28 +01002610 ret = i915_gem_object_wait_rendering(obj, interruptible);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002611 if (ret)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002612 return ret;
Chris Wilson53640e12010-09-20 11:40:50 +01002613
2614 reg->gpu = false;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002615 }
2616
Daniel Vetter4a726612010-02-01 13:59:16 +01002617 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002618 i915_gem_clear_fence_reg(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002619
2620 return 0;
2621}
2622
2623/**
Eric Anholt673a3942008-07-30 12:06:12 -07002624 * Finds free space in the GTT aperture and binds the object there.
2625 */
2626static int
2627i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2628{
2629 struct drm_device *dev = obj->dev;
2630 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002631 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002632 struct drm_mm_node *free_space;
Chris Wilson4bdadb92010-01-27 13:36:32 +00002633 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson07f73f62009-09-14 16:50:30 +01002634 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002635
Chris Wilsonbb6baf72009-09-22 14:24:13 +01002636 if (obj_priv->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002637 DRM_ERROR("Attempting to bind a purgeable object\n");
2638 return -EINVAL;
2639 }
2640
Eric Anholt673a3942008-07-30 12:06:12 -07002641 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002642 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002643 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002644 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2645 return -EINVAL;
2646 }
2647
Chris Wilson654fc602010-05-27 13:18:21 +01002648 /* If the object is bigger than the entire aperture, reject it early
2649 * before evicting everything in a vain attempt to find space.
2650 */
Chris Wilson73aa8082010-09-30 11:46:12 +01002651 if (obj->size > dev_priv->mm.gtt_total) {
Chris Wilson654fc602010-05-27 13:18:21 +01002652 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2653 return -E2BIG;
2654 }
2655
Eric Anholt673a3942008-07-30 12:06:12 -07002656 search_free:
2657 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2658 obj->size, alignment, 0);
Chris Wilson9af90d12010-10-17 10:01:56 +01002659 if (free_space != NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002660 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2661 alignment);
Eric Anholt673a3942008-07-30 12:06:12 -07002662 if (obj_priv->gtt_space == NULL) {
2663 /* If the gtt is empty and we're still having trouble
2664 * fitting our object in, we're out of memory.
2665 */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002666 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002667 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002668 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002669
Eric Anholt673a3942008-07-30 12:06:12 -07002670 goto search_free;
2671 }
2672
Chris Wilson4bdadb92010-01-27 13:36:32 +00002673 ret = i915_gem_object_get_pages(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002674 if (ret) {
2675 drm_mm_put_block(obj_priv->gtt_space);
2676 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002677
2678 if (ret == -ENOMEM) {
2679 /* first try to clear up some space from the GTT */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002680 ret = i915_gem_evict_something(dev, obj->size,
2681 alignment);
Chris Wilson07f73f62009-09-14 16:50:30 +01002682 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002683 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002684 if (gfpmask) {
2685 gfpmask = 0;
2686 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002687 }
2688
2689 return ret;
2690 }
2691
2692 goto search_free;
2693 }
2694
Eric Anholt673a3942008-07-30 12:06:12 -07002695 return ret;
2696 }
2697
Eric Anholt673a3942008-07-30 12:06:12 -07002698 /* Create an AGP memory structure pointing at our pages, and bind it
2699 * into the GTT.
2700 */
2701 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002702 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002703 obj->size >> PAGE_SHIFT,
Chris Wilson9af90d12010-10-17 10:01:56 +01002704 obj_priv->gtt_space->start,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002705 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002706 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002707 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002708 drm_mm_put_block(obj_priv->gtt_space);
2709 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002710
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002711 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002712 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002713 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002714
2715 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002716 }
Eric Anholt673a3942008-07-30 12:06:12 -07002717
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002718 /* keep track of bounds object by adding it to the inactive list */
Chris Wilson69dc4982010-10-19 10:36:51 +01002719 list_add_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson73aa8082010-09-30 11:46:12 +01002720 i915_gem_info_add_gtt(dev_priv, obj->size);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002721
Eric Anholt673a3942008-07-30 12:06:12 -07002722 /* Assert that the object is not currently in any GPU domain. As it
2723 * wasn't in the GTT, there shouldn't be any way it could have been in
2724 * a GPU cache
2725 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002726 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2727 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002728
Chris Wilson9af90d12010-10-17 10:01:56 +01002729 obj_priv->gtt_offset = obj_priv->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002730 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2731
Eric Anholt673a3942008-07-30 12:06:12 -07002732 return 0;
2733}
2734
2735void
2736i915_gem_clflush_object(struct drm_gem_object *obj)
2737{
Daniel Vetter23010e42010-03-08 13:35:02 +01002738 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002739
2740 /* If we don't have a page list set up, then we're not pinned
2741 * to GPU, and we can ignore the cache flush because it'll happen
2742 * again at bind time.
2743 */
Eric Anholt856fa192009-03-19 14:10:50 -07002744 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002745 return;
2746
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002747 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002748
Eric Anholt856fa192009-03-19 14:10:50 -07002749 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002750}
2751
Eric Anholte47c68e2008-11-14 13:35:19 -08002752/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002753static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002754i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2755 bool pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002756{
2757 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002758 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002759
2760 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002761 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002762
2763 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002764 old_write_domain = obj->write_domain;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002765 i915_gem_flush_ring(dev, NULL,
Chris Wilson92204342010-09-18 11:02:01 +01002766 to_intel_bo(obj)->ring,
2767 0, obj->write_domain);
Chris Wilson48b956c2010-09-14 12:50:34 +01002768 BUG_ON(obj->write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002769
2770 trace_i915_gem_object_change_domain(obj,
2771 obj->read_domains,
2772 old_write_domain);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002773
2774 if (pipelined)
2775 return 0;
2776
Chris Wilson2cf34d72010-09-14 13:03:28 +01002777 return i915_gem_object_wait_rendering(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08002778}
2779
2780/** Flushes the GTT write domain for the object if it's dirty. */
2781static void
2782i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2783{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002784 uint32_t old_write_domain;
2785
Eric Anholte47c68e2008-11-14 13:35:19 -08002786 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2787 return;
2788
2789 /* No actual flushing is required for the GTT write domain. Writes
2790 * to it immediately go to main memory as far as we know, so there's
2791 * no chipset flush. It also doesn't land in render cache.
2792 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002793 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002794 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002795
2796 trace_i915_gem_object_change_domain(obj,
2797 obj->read_domains,
2798 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002799}
2800
2801/** Flushes the CPU write domain for the object if it's dirty. */
2802static void
2803i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2804{
2805 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002806 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002807
2808 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2809 return;
2810
2811 i915_gem_clflush_object(obj);
2812 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002813 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002814 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002815
2816 trace_i915_gem_object_change_domain(obj,
2817 obj->read_domains,
2818 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002819}
2820
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002821/**
2822 * Moves a single object to the GTT read, and possibly write domain.
2823 *
2824 * This function returns when the move is complete, including waiting on
2825 * flushes to occur.
2826 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002827int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002828i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2829{
Daniel Vetter23010e42010-03-08 13:35:02 +01002830 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002831 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002832 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002833
Eric Anholt02354392008-11-26 13:58:13 -08002834 /* Not valid to be called on unbound objects. */
2835 if (obj_priv->gtt_space == NULL)
2836 return -EINVAL;
2837
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002838 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002839 if (ret != 0)
2840 return ret;
2841
Chris Wilson72133422010-09-13 23:56:38 +01002842 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002843
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002844 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002845 ret = i915_gem_object_wait_rendering(obj, true);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002846 if (ret)
2847 return ret;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002848 }
Eric Anholte47c68e2008-11-14 13:35:19 -08002849
2850 old_write_domain = obj->write_domain;
2851 old_read_domains = obj->read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002852
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002853 /* It should now be out of any other write domains, and we can update
2854 * the domain values for our changes.
2855 */
2856 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2857 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002858 if (write) {
Chris Wilson72133422010-09-13 23:56:38 +01002859 obj->read_domains = I915_GEM_DOMAIN_GTT;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002860 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002861 obj_priv->dirty = 1;
2862 }
2863
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002864 trace_i915_gem_object_change_domain(obj,
2865 old_read_domains,
2866 old_write_domain);
2867
Eric Anholte47c68e2008-11-14 13:35:19 -08002868 return 0;
2869}
2870
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002871/*
2872 * Prepare buffer for display plane. Use uninterruptible for possible flush
2873 * wait, as in modesetting process we're not supposed to be interrupted.
2874 */
2875int
Chris Wilson48b956c2010-09-14 12:50:34 +01002876i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
2877 bool pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002878{
Daniel Vetter23010e42010-03-08 13:35:02 +01002879 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002880 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002881 int ret;
2882
2883 /* Not valid to be called on unbound objects. */
2884 if (obj_priv->gtt_space == NULL)
2885 return -EINVAL;
2886
Chris Wilsonced270f2010-09-26 22:47:46 +01002887 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002888 if (ret)
2889 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002890
Chris Wilsonced270f2010-09-26 22:47:46 +01002891 /* Currently, we are always called from an non-interruptible context. */
2892 if (!pipelined) {
2893 ret = i915_gem_object_wait_rendering(obj, false);
2894 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002895 return ret;
2896 }
2897
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002898 i915_gem_object_flush_cpu_write_domain(obj);
2899
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002900 old_read_domains = obj->read_domains;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002901 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002902
2903 trace_i915_gem_object_change_domain(obj,
2904 old_read_domains,
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002905 obj->write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002906
2907 return 0;
2908}
2909
Chris Wilson85345512010-11-13 09:49:11 +00002910int
2911i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
2912 bool interruptible)
2913{
2914 if (!obj->active)
2915 return 0;
2916
2917 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS)
2918 i915_gem_flush_ring(obj->base.dev, NULL, obj->ring,
2919 0, obj->base.write_domain);
2920
2921 return i915_gem_object_wait_rendering(&obj->base, interruptible);
2922}
2923
Eric Anholte47c68e2008-11-14 13:35:19 -08002924/**
2925 * Moves a single object to the CPU read, and possibly write domain.
2926 *
2927 * This function returns when the move is complete, including waiting on
2928 * flushes to occur.
2929 */
2930static int
2931i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2932{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002933 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002934 int ret;
2935
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002936 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002937 if (ret != 0)
2938 return ret;
2939
2940 i915_gem_object_flush_gtt_write_domain(obj);
2941
2942 /* If we have a partially-valid cache of the object in the CPU,
2943 * finish invalidating it and free the per-page flags.
2944 */
2945 i915_gem_object_set_to_full_cpu_read_domain(obj);
2946
Chris Wilson72133422010-09-13 23:56:38 +01002947 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002948 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson72133422010-09-13 23:56:38 +01002949 if (ret)
2950 return ret;
2951 }
2952
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002953 old_write_domain = obj->write_domain;
2954 old_read_domains = obj->read_domains;
2955
Eric Anholte47c68e2008-11-14 13:35:19 -08002956 /* Flush the CPU cache if it's still invalid. */
2957 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2958 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002959
2960 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2961 }
2962
2963 /* It should now be out of any other write domains, and we can update
2964 * the domain values for our changes.
2965 */
2966 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2967
2968 /* If we're writing through the CPU, then the GPU read domains will
2969 * need to be invalidated at next use.
2970 */
2971 if (write) {
Chris Wilsonc78ec302010-09-20 12:50:23 +01002972 obj->read_domains = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002973 obj->write_domain = I915_GEM_DOMAIN_CPU;
2974 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002975
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002976 trace_i915_gem_object_change_domain(obj,
2977 old_read_domains,
2978 old_write_domain);
2979
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002980 return 0;
2981}
2982
Eric Anholt673a3942008-07-30 12:06:12 -07002983/*
2984 * Set the next domain for the specified object. This
2985 * may not actually perform the necessary flushing/invaliding though,
2986 * as that may want to be batched with other set_domain operations
2987 *
2988 * This is (we hope) the only really tricky part of gem. The goal
2989 * is fairly simple -- track which caches hold bits of the object
2990 * and make sure they remain coherent. A few concrete examples may
2991 * help to explain how it works. For shorthand, we use the notation
2992 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
2993 * a pair of read and write domain masks.
2994 *
2995 * Case 1: the batch buffer
2996 *
2997 * 1. Allocated
2998 * 2. Written by CPU
2999 * 3. Mapped to GTT
3000 * 4. Read by GPU
3001 * 5. Unmapped from GTT
3002 * 6. Freed
3003 *
3004 * Let's take these a step at a time
3005 *
3006 * 1. Allocated
3007 * Pages allocated from the kernel may still have
3008 * cache contents, so we set them to (CPU, CPU) always.
3009 * 2. Written by CPU (using pwrite)
3010 * The pwrite function calls set_domain (CPU, CPU) and
3011 * this function does nothing (as nothing changes)
3012 * 3. Mapped by GTT
3013 * This function asserts that the object is not
3014 * currently in any GPU-based read or write domains
3015 * 4. Read by GPU
3016 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
3017 * As write_domain is zero, this function adds in the
3018 * current read domains (CPU+COMMAND, 0).
3019 * flush_domains is set to CPU.
3020 * invalidate_domains is set to COMMAND
3021 * clflush is run to get data out of the CPU caches
3022 * then i915_dev_set_domain calls i915_gem_flush to
3023 * emit an MI_FLUSH and drm_agp_chipset_flush
3024 * 5. Unmapped from GTT
3025 * i915_gem_object_unbind calls set_domain (CPU, CPU)
3026 * flush_domains and invalidate_domains end up both zero
3027 * so no flushing/invalidating happens
3028 * 6. Freed
3029 * yay, done
3030 *
3031 * Case 2: The shared render buffer
3032 *
3033 * 1. Allocated
3034 * 2. Mapped to GTT
3035 * 3. Read/written by GPU
3036 * 4. set_domain to (CPU,CPU)
3037 * 5. Read/written by CPU
3038 * 6. Read/written by GPU
3039 *
3040 * 1. Allocated
3041 * Same as last example, (CPU, CPU)
3042 * 2. Mapped to GTT
3043 * Nothing changes (assertions find that it is not in the GPU)
3044 * 3. Read/written by GPU
3045 * execbuffer calls set_domain (RENDER, RENDER)
3046 * flush_domains gets CPU
3047 * invalidate_domains gets GPU
3048 * clflush (obj)
3049 * MI_FLUSH and drm_agp_chipset_flush
3050 * 4. set_domain (CPU, CPU)
3051 * flush_domains gets GPU
3052 * invalidate_domains gets CPU
3053 * wait_rendering (obj) to make sure all drawing is complete.
3054 * This will include an MI_FLUSH to get the data from GPU
3055 * to memory
3056 * clflush (obj) to invalidate the CPU cache
3057 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
3058 * 5. Read/written by CPU
3059 * cache lines are loaded and dirtied
3060 * 6. Read written by GPU
3061 * Same as last GPU access
3062 *
3063 * Case 3: The constant buffer
3064 *
3065 * 1. Allocated
3066 * 2. Written by CPU
3067 * 3. Read by GPU
3068 * 4. Updated (written) by CPU again
3069 * 5. Read by GPU
3070 *
3071 * 1. Allocated
3072 * (CPU, CPU)
3073 * 2. Written by CPU
3074 * (CPU, CPU)
3075 * 3. Read by GPU
3076 * (CPU+RENDER, 0)
3077 * flush_domains = CPU
3078 * invalidate_domains = RENDER
3079 * clflush (obj)
3080 * MI_FLUSH
3081 * drm_agp_chipset_flush
3082 * 4. Updated (written) by CPU again
3083 * (CPU, CPU)
3084 * flush_domains = 0 (no previous write domain)
3085 * invalidate_domains = 0 (no new read domains)
3086 * 5. Read by GPU
3087 * (CPU+RENDER, 0)
3088 * flush_domains = CPU
3089 * invalidate_domains = RENDER
3090 * clflush (obj)
3091 * MI_FLUSH
3092 * drm_agp_chipset_flush
3093 */
Keith Packardc0d90822008-11-20 23:11:08 -08003094static void
Chris Wilsonb6651452010-10-23 10:15:06 +01003095i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj,
3096 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07003097{
3098 struct drm_device *dev = obj->dev;
Chris Wilson92204342010-09-18 11:02:01 +01003099 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003100 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003101 uint32_t invalidate_domains = 0;
3102 uint32_t flush_domains = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003103 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003104
Jesse Barnes652c3932009-08-17 13:31:43 -07003105 intel_mark_busy(dev, obj);
3106
Eric Anholt673a3942008-07-30 12:06:12 -07003107 /*
3108 * If the object isn't moving to a new write domain,
3109 * let the object stay in multiple read domains
3110 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003111 if (obj->pending_write_domain == 0)
3112 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003113 else
3114 obj_priv->dirty = 1;
3115
3116 /*
3117 * Flush the current write domain if
3118 * the new read domains don't match. Invalidate
3119 * any read domains which differ from the old
3120 * write domain
3121 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003122 if (obj->write_domain &&
Chris Wilsonc6afd652010-11-01 13:39:24 +00003123 (obj->write_domain != obj->pending_read_domains ||
3124 obj_priv->ring != ring)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003125 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003126 invalidate_domains |=
3127 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003128 }
3129 /*
3130 * Invalidate any read caches which may have
3131 * stale data. That is, any new read domains.
3132 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003133 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Chris Wilson3d2a8122010-09-29 11:39:53 +01003134 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU)
Eric Anholt673a3942008-07-30 12:06:12 -07003135 i915_gem_clflush_object(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003136
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003137 old_read_domains = obj->read_domains;
3138
Eric Anholtefbeed92009-02-19 14:54:51 -08003139 /* The actual obj->write_domain will be updated with
3140 * pending_write_domain after we emit the accumulated flush for all
3141 * of our domain changes in execbuffers (which clears objects'
3142 * write_domains). So if we have a current write domain that we
3143 * aren't changing, set pending_write_domain to that.
3144 */
3145 if (flush_domains == 0 && obj->pending_write_domain == 0)
3146 obj->pending_write_domain = obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003147 obj->read_domains = obj->pending_read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003148
3149 dev->invalidate_domains |= invalidate_domains;
3150 dev->flush_domains |= flush_domains;
Chris Wilsonb6651452010-10-23 10:15:06 +01003151 if (flush_domains & I915_GEM_GPU_DOMAINS)
Chris Wilson92204342010-09-18 11:02:01 +01003152 dev_priv->mm.flush_rings |= obj_priv->ring->id;
Chris Wilsonb6651452010-10-23 10:15:06 +01003153 if (invalidate_domains & I915_GEM_GPU_DOMAINS)
3154 dev_priv->mm.flush_rings |= ring->id;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003155
3156 trace_i915_gem_object_change_domain(obj,
3157 old_read_domains,
3158 obj->write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003159}
3160
3161/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003162 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003163 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003164 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3165 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3166 */
3167static void
3168i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3169{
Daniel Vetter23010e42010-03-08 13:35:02 +01003170 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003171
3172 if (!obj_priv->page_cpu_valid)
3173 return;
3174
3175 /* If we're partially in the CPU read domain, finish moving it in.
3176 */
3177 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3178 int i;
3179
3180 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3181 if (obj_priv->page_cpu_valid[i])
3182 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003183 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003184 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003185 }
3186
3187 /* Free the page_cpu_valid mappings which are now stale, whether
3188 * or not we've got I915_GEM_DOMAIN_CPU.
3189 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003190 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003191 obj_priv->page_cpu_valid = NULL;
3192}
3193
3194/**
3195 * Set the CPU read domain on a range of the object.
3196 *
3197 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3198 * not entirely valid. The page_cpu_valid member of the object flags which
3199 * pages have been flushed, and will be respected by
3200 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3201 * of the whole object.
3202 *
3203 * This function returns when the move is complete, including waiting on
3204 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003205 */
3206static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003207i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3208 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003209{
Daniel Vetter23010e42010-03-08 13:35:02 +01003210 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003211 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003212 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003213
Eric Anholte47c68e2008-11-14 13:35:19 -08003214 if (offset == 0 && size == obj->size)
3215 return i915_gem_object_set_to_cpu_domain(obj, 0);
3216
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003217 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003218 if (ret != 0)
3219 return ret;
3220 i915_gem_object_flush_gtt_write_domain(obj);
3221
3222 /* If we're already fully in the CPU read domain, we're done. */
3223 if (obj_priv->page_cpu_valid == NULL &&
3224 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003225 return 0;
3226
Eric Anholte47c68e2008-11-14 13:35:19 -08003227 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3228 * newly adding I915_GEM_DOMAIN_CPU
3229 */
Eric Anholt673a3942008-07-30 12:06:12 -07003230 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003231 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3232 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003233 if (obj_priv->page_cpu_valid == NULL)
3234 return -ENOMEM;
3235 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3236 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003237
3238 /* Flush the cache on any pages that are still invalid from the CPU's
3239 * perspective.
3240 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003241 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3242 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003243 if (obj_priv->page_cpu_valid[i])
3244 continue;
3245
Eric Anholt856fa192009-03-19 14:10:50 -07003246 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003247
3248 obj_priv->page_cpu_valid[i] = 1;
3249 }
3250
Eric Anholte47c68e2008-11-14 13:35:19 -08003251 /* It should now be out of any other write domains, and we can update
3252 * the domain values for our changes.
3253 */
3254 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3255
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003256 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003257 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3258
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003259 trace_i915_gem_object_change_domain(obj,
3260 old_read_domains,
3261 obj->write_domain);
3262
Eric Anholt673a3942008-07-30 12:06:12 -07003263 return 0;
3264}
3265
3266/**
Eric Anholt673a3942008-07-30 12:06:12 -07003267 * Pin an object to the GTT and evaluate the relocations landing in it.
3268 */
3269static int
Chris Wilson9af90d12010-10-17 10:01:56 +01003270i915_gem_execbuffer_relocate(struct drm_i915_gem_object *obj,
3271 struct drm_file *file_priv,
3272 struct drm_i915_gem_exec_object2 *entry)
Eric Anholt673a3942008-07-30 12:06:12 -07003273{
Chris Wilson9af90d12010-10-17 10:01:56 +01003274 struct drm_device *dev = obj->base.dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003275 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson2549d6c2010-10-14 12:10:41 +01003276 struct drm_i915_gem_relocation_entry __user *user_relocs;
Chris Wilson9af90d12010-10-17 10:01:56 +01003277 struct drm_gem_object *target_obj = NULL;
3278 uint32_t target_handle = 0;
3279 int i, ret = 0;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003280
Chris Wilson2549d6c2010-10-14 12:10:41 +01003281 user_relocs = (void __user *)(uintptr_t)entry->relocs_ptr;
Eric Anholt673a3942008-07-30 12:06:12 -07003282 for (i = 0; i < entry->relocation_count; i++) {
Chris Wilson2549d6c2010-10-14 12:10:41 +01003283 struct drm_i915_gem_relocation_entry reloc;
Chris Wilson9af90d12010-10-17 10:01:56 +01003284 uint32_t target_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003285
Chris Wilson9af90d12010-10-17 10:01:56 +01003286 if (__copy_from_user_inatomic(&reloc,
3287 user_relocs+i,
3288 sizeof(reloc))) {
3289 ret = -EFAULT;
3290 break;
Eric Anholt673a3942008-07-30 12:06:12 -07003291 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003292
Chris Wilson9af90d12010-10-17 10:01:56 +01003293 if (reloc.target_handle != target_handle) {
3294 drm_gem_object_unreference(target_obj);
3295
3296 target_obj = drm_gem_object_lookup(dev, file_priv,
3297 reloc.target_handle);
3298 if (target_obj == NULL) {
3299 ret = -ENOENT;
3300 break;
3301 }
3302
3303 target_handle = reloc.target_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07003304 }
Chris Wilson9af90d12010-10-17 10:01:56 +01003305 target_offset = to_intel_bo(target_obj)->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003306
Chris Wilson8542a0b2009-09-09 21:15:15 +01003307#if WATCH_RELOC
3308 DRM_INFO("%s: obj %p offset %08x target %d "
3309 "read %08x write %08x gtt %08x "
3310 "presumed %08x delta %08x\n",
3311 __func__,
3312 obj,
Chris Wilson2549d6c2010-10-14 12:10:41 +01003313 (int) reloc.offset,
3314 (int) reloc.target_handle,
3315 (int) reloc.read_domains,
3316 (int) reloc.write_domain,
Chris Wilson9af90d12010-10-17 10:01:56 +01003317 (int) target_offset,
Chris Wilson2549d6c2010-10-14 12:10:41 +01003318 (int) reloc.presumed_offset,
3319 reloc.delta);
Chris Wilson8542a0b2009-09-09 21:15:15 +01003320#endif
3321
Eric Anholt673a3942008-07-30 12:06:12 -07003322 /* The target buffer should have appeared before us in the
3323 * exec_object list, so it should have a GTT space bound by now.
3324 */
Chris Wilson9af90d12010-10-17 10:01:56 +01003325 if (target_offset == 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07003326 DRM_ERROR("No GTT space found for object %d\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003327 reloc.target_handle);
Chris Wilson9af90d12010-10-17 10:01:56 +01003328 ret = -EINVAL;
3329 break;
Eric Anholt673a3942008-07-30 12:06:12 -07003330 }
3331
Chris Wilson8542a0b2009-09-09 21:15:15 +01003332 /* Validate that the target is in a valid r/w GPU domain */
Chris Wilson2549d6c2010-10-14 12:10:41 +01003333 if (reloc.write_domain & (reloc.write_domain - 1)) {
Daniel Vetter16edd552010-02-19 11:52:02 +01003334 DRM_ERROR("reloc with multiple write domains: "
3335 "obj %p target %d offset %d "
3336 "read %08x write %08x",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003337 obj, reloc.target_handle,
3338 (int) reloc.offset,
3339 reloc.read_domains,
3340 reloc.write_domain);
Chris Wilson9af90d12010-10-17 10:01:56 +01003341 ret = -EINVAL;
3342 break;
Daniel Vetter16edd552010-02-19 11:52:02 +01003343 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003344 if (reloc.write_domain & I915_GEM_DOMAIN_CPU ||
3345 reloc.read_domains & I915_GEM_DOMAIN_CPU) {
Chris Wilson8542a0b2009-09-09 21:15:15 +01003346 DRM_ERROR("reloc with read/write CPU domains: "
3347 "obj %p target %d offset %d "
3348 "read %08x write %08x",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003349 obj, reloc.target_handle,
3350 (int) reloc.offset,
3351 reloc.read_domains,
3352 reloc.write_domain);
Chris Wilson9af90d12010-10-17 10:01:56 +01003353 ret = -EINVAL;
3354 break;
Chris Wilson8542a0b2009-09-09 21:15:15 +01003355 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003356 if (reloc.write_domain && target_obj->pending_write_domain &&
3357 reloc.write_domain != target_obj->pending_write_domain) {
Chris Wilson8542a0b2009-09-09 21:15:15 +01003358 DRM_ERROR("Write domain conflict: "
3359 "obj %p target %d offset %d "
3360 "new %08x old %08x\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003361 obj, reloc.target_handle,
3362 (int) reloc.offset,
3363 reloc.write_domain,
Chris Wilson8542a0b2009-09-09 21:15:15 +01003364 target_obj->pending_write_domain);
Chris Wilson9af90d12010-10-17 10:01:56 +01003365 ret = -EINVAL;
3366 break;
Chris Wilson8542a0b2009-09-09 21:15:15 +01003367 }
3368
Chris Wilson2549d6c2010-10-14 12:10:41 +01003369 target_obj->pending_read_domains |= reloc.read_domains;
Chris Wilson878a3c32010-10-22 10:48:12 +01003370 target_obj->pending_write_domain |= reloc.write_domain;
Chris Wilson8542a0b2009-09-09 21:15:15 +01003371
3372 /* If the relocation already has the right value in it, no
3373 * more work needs to be done.
3374 */
Chris Wilson9af90d12010-10-17 10:01:56 +01003375 if (target_offset == reloc.presumed_offset)
Chris Wilson8542a0b2009-09-09 21:15:15 +01003376 continue;
Chris Wilson8542a0b2009-09-09 21:15:15 +01003377
3378 /* Check that the relocation address is valid... */
Chris Wilson9af90d12010-10-17 10:01:56 +01003379 if (reloc.offset > obj->base.size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003380 DRM_ERROR("Relocation beyond object bounds: "
3381 "obj %p target %d offset %d size %d.\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003382 obj, reloc.target_handle,
Chris Wilson9af90d12010-10-17 10:01:56 +01003383 (int) reloc.offset, (int) obj->base.size);
3384 ret = -EINVAL;
3385 break;
Eric Anholt673a3942008-07-30 12:06:12 -07003386 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003387 if (reloc.offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003388 DRM_ERROR("Relocation not 4-byte aligned: "
3389 "obj %p target %d offset %d.\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003390 obj, reloc.target_handle,
3391 (int) reloc.offset);
Chris Wilson9af90d12010-10-17 10:01:56 +01003392 ret = -EINVAL;
3393 break;
Eric Anholt673a3942008-07-30 12:06:12 -07003394 }
3395
Chris Wilson8542a0b2009-09-09 21:15:15 +01003396 /* and points to somewhere within the target object. */
Chris Wilson2549d6c2010-10-14 12:10:41 +01003397 if (reloc.delta >= target_obj->size) {
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003398 DRM_ERROR("Relocation beyond target object bounds: "
3399 "obj %p target %d delta %d size %d.\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003400 obj, reloc.target_handle,
3401 (int) reloc.delta, (int) target_obj->size);
Chris Wilson9af90d12010-10-17 10:01:56 +01003402 ret = -EINVAL;
3403 break;
Eric Anholte47c68e2008-11-14 13:35:19 -08003404 }
3405
Chris Wilson9af90d12010-10-17 10:01:56 +01003406 reloc.delta += target_offset;
3407 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) {
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003408 uint32_t page_offset = reloc.offset & ~PAGE_MASK;
3409 char *vaddr;
3410
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07003411 vaddr = kmap_atomic(obj->pages[reloc.offset >> PAGE_SHIFT]);
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003412 *(uint32_t *)(vaddr + page_offset) = reloc.delta;
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07003413 kunmap_atomic(vaddr);
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003414 } else {
3415 uint32_t __iomem *reloc_entry;
3416 void __iomem *reloc_page;
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003417
Chris Wilson9af90d12010-10-17 10:01:56 +01003418 ret = i915_gem_object_set_to_gtt_domain(&obj->base, 1);
3419 if (ret)
3420 break;
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003421
3422 /* Map the page containing the relocation we're going to perform. */
Chris Wilson9af90d12010-10-17 10:01:56 +01003423 reloc.offset += obj->gtt_offset;
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003424 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07003425 reloc.offset & PAGE_MASK);
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003426 reloc_entry = (uint32_t __iomem *)
3427 (reloc_page + (reloc.offset & ~PAGE_MASK));
3428 iowrite32(reloc.delta, reloc_entry);
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07003429 io_mapping_unmap_atomic(reloc_page);
Eric Anholt673a3942008-07-30 12:06:12 -07003430 }
3431
Chris Wilsonb5dc6082010-10-20 20:59:57 +01003432 /* and update the user's relocation entry */
3433 reloc.presumed_offset = target_offset;
3434 if (__copy_to_user_inatomic(&user_relocs[i].presumed_offset,
3435 &reloc.presumed_offset,
3436 sizeof(reloc.presumed_offset))) {
3437 ret = -EFAULT;
3438 break;
3439 }
Eric Anholt673a3942008-07-30 12:06:12 -07003440 }
3441
Chris Wilson9af90d12010-10-17 10:01:56 +01003442 drm_gem_object_unreference(target_obj);
3443 return ret;
3444}
3445
3446static int
3447i915_gem_execbuffer_pin(struct drm_device *dev,
3448 struct drm_file *file,
3449 struct drm_gem_object **object_list,
3450 struct drm_i915_gem_exec_object2 *exec_list,
3451 int count)
3452{
3453 struct drm_i915_private *dev_priv = dev->dev_private;
3454 int ret, i, retry;
3455
3456 /* attempt to pin all of the buffers into the GTT */
3457 for (retry = 0; retry < 2; retry++) {
3458 ret = 0;
3459 for (i = 0; i < count; i++) {
3460 struct drm_i915_gem_exec_object2 *entry = &exec_list[i];
3461 struct drm_i915_gem_object *obj= to_intel_bo(object_list[i]);
3462 bool need_fence =
3463 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3464 obj->tiling_mode != I915_TILING_NONE;
3465
3466 /* Check fence reg constraints and rebind if necessary */
3467 if (need_fence &&
3468 !i915_gem_object_fence_offset_ok(&obj->base,
3469 obj->tiling_mode)) {
3470 ret = i915_gem_object_unbind(&obj->base);
3471 if (ret)
3472 break;
3473 }
3474
3475 ret = i915_gem_object_pin(&obj->base, entry->alignment);
3476 if (ret)
3477 break;
3478
3479 /*
3480 * Pre-965 chips need a fence register set up in order
3481 * to properly handle blits to/from tiled surfaces.
3482 */
3483 if (need_fence) {
3484 ret = i915_gem_object_get_fence_reg(&obj->base, true);
3485 if (ret) {
3486 i915_gem_object_unpin(&obj->base);
3487 break;
3488 }
3489
3490 dev_priv->fence_regs[obj->fence_reg].gpu = true;
3491 }
3492
3493 entry->offset = obj->gtt_offset;
3494 }
3495
3496 while (i--)
3497 i915_gem_object_unpin(object_list[i]);
3498
3499 if (ret == 0)
3500 break;
3501
3502 if (ret != -ENOSPC || retry)
3503 return ret;
3504
3505 ret = i915_gem_evict_everything(dev);
3506 if (ret)
3507 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003508 }
3509
Eric Anholt673a3942008-07-30 12:06:12 -07003510 return 0;
3511}
3512
Chris Wilsonc6afd652010-11-01 13:39:24 +00003513static int
3514i915_gem_execbuffer_move_to_gpu(struct drm_device *dev,
3515 struct drm_file *file,
3516 struct intel_ring_buffer *ring,
3517 struct drm_gem_object **objects,
3518 int count)
3519{
3520 struct drm_i915_private *dev_priv = dev->dev_private;
3521 int ret, i;
3522
3523 /* Zero the global flush/invalidate flags. These
3524 * will be modified as new domains are computed
3525 * for each object
3526 */
3527 dev->invalidate_domains = 0;
3528 dev->flush_domains = 0;
3529 dev_priv->mm.flush_rings = 0;
3530 for (i = 0; i < count; i++)
3531 i915_gem_object_set_to_gpu_domain(objects[i], ring);
3532
3533 if (dev->invalidate_domains | dev->flush_domains) {
3534#if WATCH_EXEC
3535 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3536 __func__,
3537 dev->invalidate_domains,
3538 dev->flush_domains);
3539#endif
3540 i915_gem_flush(dev, file,
3541 dev->invalidate_domains,
3542 dev->flush_domains,
3543 dev_priv->mm.flush_rings);
3544 }
3545
3546 for (i = 0; i < count; i++) {
3547 struct drm_i915_gem_object *obj = to_intel_bo(objects[i]);
3548 /* XXX replace with semaphores */
3549 if (obj->ring && ring != obj->ring) {
3550 ret = i915_gem_object_wait_rendering(&obj->base, true);
3551 if (ret)
3552 return ret;
3553 }
3554 }
3555
3556 return 0;
3557}
3558
Eric Anholt673a3942008-07-30 12:06:12 -07003559/* Throttle our rendering by waiting until the ring has completed our requests
3560 * emitted over 20 msec ago.
3561 *
Eric Anholtb9624422009-06-03 07:27:35 +00003562 * Note that if we were to use the current jiffies each time around the loop,
3563 * we wouldn't escape the function with any frames outstanding if the time to
3564 * render a frame was over 20ms.
3565 *
Eric Anholt673a3942008-07-30 12:06:12 -07003566 * This should get us reasonable parallelism between CPU and GPU but also
3567 * relatively low latency when blocking on a particular request to finish.
3568 */
3569static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003570i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003571{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003572 struct drm_i915_private *dev_priv = dev->dev_private;
3573 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003574 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003575 struct drm_i915_gem_request *request;
3576 struct intel_ring_buffer *ring = NULL;
3577 u32 seqno = 0;
3578 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003579
Chris Wilson1c255952010-09-26 11:03:27 +01003580 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003581 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003582 if (time_after_eq(request->emitted_jiffies, recent_enough))
3583 break;
3584
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003585 ring = request->ring;
3586 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003587 }
Chris Wilson1c255952010-09-26 11:03:27 +01003588 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003589
3590 if (seqno == 0)
3591 return 0;
3592
3593 ret = 0;
3594 if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
3595 /* And wait for the seqno passing without holding any locks and
3596 * causing extra latency for others. This is safe as the irq
3597 * generation is designed to be run atomically and so is
3598 * lockless.
3599 */
3600 ring->user_irq_get(dev, ring);
3601 ret = wait_event_interruptible(ring->irq_queue,
3602 i915_seqno_passed(ring->get_seqno(dev, ring), seqno)
3603 || atomic_read(&dev_priv->mm.wedged));
3604 ring->user_irq_put(dev, ring);
3605
3606 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3607 ret = -EIO;
3608 }
3609
3610 if (ret == 0)
3611 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003612
Eric Anholt673a3942008-07-30 12:06:12 -07003613 return ret;
3614}
3615
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003616static int
Chris Wilson2549d6c2010-10-14 12:10:41 +01003617i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec,
3618 uint64_t exec_offset)
Chris Wilson83d60792009-06-06 09:45:57 +01003619{
3620 uint32_t exec_start, exec_len;
3621
3622 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3623 exec_len = (uint32_t) exec->batch_len;
3624
3625 if ((exec_start | exec_len) & 0x7)
3626 return -EINVAL;
3627
3628 if (!exec_start)
3629 return -EINVAL;
3630
3631 return 0;
3632}
3633
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003634static int
Chris Wilson2549d6c2010-10-14 12:10:41 +01003635validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
3636 int count)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003637{
Chris Wilson2549d6c2010-10-14 12:10:41 +01003638 int i;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003639
Chris Wilson2549d6c2010-10-14 12:10:41 +01003640 for (i = 0; i < count; i++) {
3641 char __user *ptr = (char __user *)(uintptr_t)exec[i].relocs_ptr;
3642 size_t length = exec[i].relocation_count * sizeof(struct drm_i915_gem_relocation_entry);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003643
Chris Wilson2549d6c2010-10-14 12:10:41 +01003644 if (!access_ok(VERIFY_READ, ptr, length))
3645 return -EFAULT;
3646
Chris Wilsonb5dc6082010-10-20 20:59:57 +01003647 /* we may also need to update the presumed offsets */
3648 if (!access_ok(VERIFY_WRITE, ptr, length))
3649 return -EFAULT;
3650
Chris Wilson2549d6c2010-10-14 12:10:41 +01003651 if (fault_in_pages_readable(ptr, length))
3652 return -EFAULT;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003653 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003654
Chris Wilson2549d6c2010-10-14 12:10:41 +01003655 return 0;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003656}
3657
Chris Wilson2549d6c2010-10-14 12:10:41 +01003658static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003659i915_gem_do_execbuffer(struct drm_device *dev, void *data,
Chris Wilson9af90d12010-10-17 10:01:56 +01003660 struct drm_file *file,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003661 struct drm_i915_gem_execbuffer2 *args,
3662 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003663{
3664 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003665 struct drm_gem_object **object_list = NULL;
3666 struct drm_gem_object *batch_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003667 struct drm_i915_gem_object *obj_priv;
Eric Anholt201361a2009-03-11 12:30:04 -07003668 struct drm_clip_rect *cliprects = NULL;
Chris Wilson8dc5d142010-08-12 12:36:12 +01003669 struct drm_i915_gem_request *request = NULL;
Chris Wilson9af90d12010-10-17 10:01:56 +01003670 int ret, i, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003671 uint64_t exec_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003672
Zou Nan hai852835f2010-05-21 09:08:56 +08003673 struct intel_ring_buffer *ring = NULL;
3674
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003675 ret = i915_gem_check_is_wedged(dev);
3676 if (ret)
3677 return ret;
3678
Chris Wilson2549d6c2010-10-14 12:10:41 +01003679 ret = validate_exec_list(exec_list, args->buffer_count);
3680 if (ret)
3681 return ret;
3682
Eric Anholt673a3942008-07-30 12:06:12 -07003683#if WATCH_EXEC
3684 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3685 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3686#endif
Chris Wilson549f7362010-10-19 11:19:32 +01003687 switch (args->flags & I915_EXEC_RING_MASK) {
3688 case I915_EXEC_DEFAULT:
3689 case I915_EXEC_RENDER:
3690 ring = &dev_priv->render_ring;
3691 break;
3692 case I915_EXEC_BSD:
Zou Nan haid1b851f2010-05-21 09:08:57 +08003693 if (!HAS_BSD(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003694 DRM_ERROR("execbuf with invalid ring (BSD)\n");
Zou Nan haid1b851f2010-05-21 09:08:57 +08003695 return -EINVAL;
3696 }
3697 ring = &dev_priv->bsd_ring;
Chris Wilson549f7362010-10-19 11:19:32 +01003698 break;
3699 case I915_EXEC_BLT:
3700 if (!HAS_BLT(dev)) {
3701 DRM_ERROR("execbuf with invalid ring (BLT)\n");
3702 return -EINVAL;
3703 }
3704 ring = &dev_priv->blt_ring;
3705 break;
3706 default:
3707 DRM_ERROR("execbuf with unknown ring: %d\n",
3708 (int)(args->flags & I915_EXEC_RING_MASK));
3709 return -EINVAL;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003710 }
3711
Eric Anholt4f481ed2008-09-10 14:22:49 -07003712 if (args->buffer_count < 1) {
3713 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3714 return -EINVAL;
3715 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003716 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003717 if (object_list == NULL) {
3718 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003719 args->buffer_count);
3720 ret = -ENOMEM;
3721 goto pre_mutex_err;
3722 }
Eric Anholt673a3942008-07-30 12:06:12 -07003723
Eric Anholt201361a2009-03-11 12:30:04 -07003724 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003725 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3726 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003727 if (cliprects == NULL) {
3728 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003729 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003730 }
Eric Anholt201361a2009-03-11 12:30:04 -07003731
3732 ret = copy_from_user(cliprects,
3733 (struct drm_clip_rect __user *)
3734 (uintptr_t) args->cliprects_ptr,
3735 sizeof(*cliprects) * args->num_cliprects);
3736 if (ret != 0) {
3737 DRM_ERROR("copy %d cliprects failed: %d\n",
3738 args->num_cliprects, ret);
Dan Carpenterc877cdc2010-06-23 19:03:01 +02003739 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003740 goto pre_mutex_err;
3741 }
3742 }
3743
Chris Wilson8dc5d142010-08-12 12:36:12 +01003744 request = kzalloc(sizeof(*request), GFP_KERNEL);
3745 if (request == NULL) {
3746 ret = -ENOMEM;
Chris Wilsona198bc82009-02-06 16:55:20 +00003747 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003748 }
3749
Chris Wilson76c1dec2010-09-25 11:22:51 +01003750 ret = i915_mutex_lock_interruptible(dev);
3751 if (ret)
3752 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003753
Eric Anholt673a3942008-07-30 12:06:12 -07003754 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003755 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003756 ret = -EBUSY;
3757 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003758 }
3759
Keith Packardac94a962008-11-20 23:30:27 -08003760 /* Look up object handles */
Eric Anholt673a3942008-07-30 12:06:12 -07003761 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson9af90d12010-10-17 10:01:56 +01003762 object_list[i] = drm_gem_object_lookup(dev, file,
Eric Anholt673a3942008-07-30 12:06:12 -07003763 exec_list[i].handle);
3764 if (object_list[i] == NULL) {
3765 DRM_ERROR("Invalid object handle %d at index %d\n",
3766 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003767 /* prevent error path from reading uninitialized data */
3768 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003769 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003770 goto err;
3771 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003772
Daniel Vetter23010e42010-03-08 13:35:02 +01003773 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003774 if (obj_priv->in_execbuffer) {
3775 DRM_ERROR("Object %p appears more than once in object list\n",
3776 object_list[i]);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003777 /* prevent error path from reading uninitialized data */
3778 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003779 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003780 goto err;
3781 }
3782 obj_priv->in_execbuffer = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003783 }
3784
Chris Wilson9af90d12010-10-17 10:01:56 +01003785 /* Move the objects en-masse into the GTT, evicting if necessary. */
3786 ret = i915_gem_execbuffer_pin(dev, file,
3787 object_list, exec_list,
3788 args->buffer_count);
3789 if (ret)
3790 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003791
Chris Wilson9af90d12010-10-17 10:01:56 +01003792 /* The objects are in their final locations, apply the relocations. */
3793 for (i = 0; i < args->buffer_count; i++) {
3794 struct drm_i915_gem_object *obj = to_intel_bo(object_list[i]);
3795 obj->base.pending_read_domains = 0;
3796 obj->base.pending_write_domain = 0;
3797 ret = i915_gem_execbuffer_relocate(obj, file, &exec_list[i]);
Eric Anholt673a3942008-07-30 12:06:12 -07003798 if (ret)
3799 goto err;
3800 }
3801
Eric Anholt673a3942008-07-30 12:06:12 -07003802 /* Set the pending read domains for the batch buffer to COMMAND */
3803 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003804 if (batch_obj->pending_write_domain) {
3805 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3806 ret = -EINVAL;
3807 goto err;
3808 }
3809 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003810
Chris Wilson9af90d12010-10-17 10:01:56 +01003811 /* Sanity check the batch buffer */
3812 exec_offset = to_intel_bo(batch_obj)->gtt_offset;
3813 ret = i915_gem_check_execbuffer(args, exec_offset);
Chris Wilson83d60792009-06-06 09:45:57 +01003814 if (ret != 0) {
3815 DRM_ERROR("execbuf with invalid offset/length\n");
3816 goto err;
3817 }
3818
Chris Wilsonc6afd652010-11-01 13:39:24 +00003819 ret = i915_gem_execbuffer_move_to_gpu(dev, file, ring,
3820 object_list, args->buffer_count);
3821 if (ret)
3822 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003823
Eric Anholtefbeed92009-02-19 14:54:51 -08003824 for (i = 0; i < args->buffer_count; i++) {
3825 struct drm_gem_object *obj = object_list[i];
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003826 uint32_t old_write_domain = obj->write_domain;
Eric Anholtefbeed92009-02-19 14:54:51 -08003827 obj->write_domain = obj->pending_write_domain;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003828 trace_i915_gem_object_change_domain(obj,
3829 obj->read_domains,
3830 old_write_domain);
Eric Anholtefbeed92009-02-19 14:54:51 -08003831 }
3832
Eric Anholt673a3942008-07-30 12:06:12 -07003833#if WATCH_COHERENCY
3834 for (i = 0; i < args->buffer_count; i++) {
3835 i915_gem_object_check_coherency(object_list[i],
3836 exec_list[i].handle);
3837 }
3838#endif
3839
Eric Anholt673a3942008-07-30 12:06:12 -07003840#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003841 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003842 args->batch_len,
3843 __func__,
3844 ~0);
3845#endif
3846
Chris Wilsone59f2ba2010-10-07 17:28:15 +01003847 /* Check for any pending flips. As we only maintain a flip queue depth
3848 * of 1, we can simply insert a WAIT for the next display flip prior
3849 * to executing the batch and avoid stalling the CPU.
3850 */
3851 flips = 0;
3852 for (i = 0; i < args->buffer_count; i++) {
3853 if (object_list[i]->write_domain)
3854 flips |= atomic_read(&to_intel_bo(object_list[i])->pending_flip);
3855 }
3856 if (flips) {
3857 int plane, flip_mask;
3858
3859 for (plane = 0; flips >> plane; plane++) {
3860 if (((flips >> plane) & 1) == 0)
3861 continue;
3862
3863 if (plane)
3864 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
3865 else
3866 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
3867
3868 intel_ring_begin(dev, ring, 2);
3869 intel_ring_emit(dev, ring,
3870 MI_WAIT_FOR_EVENT | flip_mask);
3871 intel_ring_emit(dev, ring, MI_NOOP);
3872 intel_ring_advance(dev, ring);
3873 }
3874 }
3875
Eric Anholt673a3942008-07-30 12:06:12 -07003876 /* Exec the batchbuffer */
Zou Nan hai852835f2010-05-21 09:08:56 +08003877 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
Chris Wilsone59f2ba2010-10-07 17:28:15 +01003878 cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003879 if (ret) {
3880 DRM_ERROR("dispatch failed %d\n", ret);
3881 goto err;
3882 }
3883
3884 /*
3885 * Ensure that the commands in the batch buffer are
3886 * finished before the interrupt fires
3887 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003888 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003889
Eric Anholt673a3942008-07-30 12:06:12 -07003890 for (i = 0; i < args->buffer_count; i++) {
3891 struct drm_gem_object *obj = object_list[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003892
Daniel Vetter617dbe22010-02-11 22:16:02 +01003893 i915_gem_object_move_to_active(obj, ring);
Chris Wilson64193402010-10-24 12:38:05 +01003894 if (obj->write_domain)
3895 list_move_tail(&to_intel_bo(obj)->gpu_write_list,
3896 &ring->gpu_write_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003897 }
Eric Anholt673a3942008-07-30 12:06:12 -07003898
Chris Wilson9af90d12010-10-17 10:01:56 +01003899 i915_add_request(dev, file, request, ring);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003900 request = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07003901
Eric Anholt673a3942008-07-30 12:06:12 -07003902err:
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003903 for (i = 0; i < args->buffer_count; i++) {
3904 if (object_list[i]) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003905 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003906 obj_priv->in_execbuffer = false;
3907 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003908 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003909 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003910
Eric Anholt673a3942008-07-30 12:06:12 -07003911 mutex_unlock(&dev->struct_mutex);
3912
Chris Wilson93533c22010-01-31 10:40:48 +00003913pre_mutex_err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003914 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07003915 kfree(cliprects);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003916 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07003917
3918 return ret;
3919}
3920
Jesse Barnes76446ca2009-12-17 22:05:42 -05003921/*
3922 * Legacy execbuffer just creates an exec2 list from the original exec object
3923 * list array and passes it to the real function.
3924 */
3925int
3926i915_gem_execbuffer(struct drm_device *dev, void *data,
3927 struct drm_file *file_priv)
3928{
3929 struct drm_i915_gem_execbuffer *args = data;
3930 struct drm_i915_gem_execbuffer2 exec2;
3931 struct drm_i915_gem_exec_object *exec_list = NULL;
3932 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3933 int ret, i;
3934
3935#if WATCH_EXEC
3936 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3937 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3938#endif
3939
3940 if (args->buffer_count < 1) {
3941 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3942 return -EINVAL;
3943 }
3944
3945 /* Copy in the exec list from userland */
3946 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
3947 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3948 if (exec_list == NULL || exec2_list == NULL) {
3949 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3950 args->buffer_count);
3951 drm_free_large(exec_list);
3952 drm_free_large(exec2_list);
3953 return -ENOMEM;
3954 }
3955 ret = copy_from_user(exec_list,
3956 (struct drm_i915_relocation_entry __user *)
3957 (uintptr_t) args->buffers_ptr,
3958 sizeof(*exec_list) * args->buffer_count);
3959 if (ret != 0) {
3960 DRM_ERROR("copy %d exec entries failed %d\n",
3961 args->buffer_count, ret);
3962 drm_free_large(exec_list);
3963 drm_free_large(exec2_list);
3964 return -EFAULT;
3965 }
3966
3967 for (i = 0; i < args->buffer_count; i++) {
3968 exec2_list[i].handle = exec_list[i].handle;
3969 exec2_list[i].relocation_count = exec_list[i].relocation_count;
3970 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
3971 exec2_list[i].alignment = exec_list[i].alignment;
3972 exec2_list[i].offset = exec_list[i].offset;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003973 if (INTEL_INFO(dev)->gen < 4)
Jesse Barnes76446ca2009-12-17 22:05:42 -05003974 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
3975 else
3976 exec2_list[i].flags = 0;
3977 }
3978
3979 exec2.buffers_ptr = args->buffers_ptr;
3980 exec2.buffer_count = args->buffer_count;
3981 exec2.batch_start_offset = args->batch_start_offset;
3982 exec2.batch_len = args->batch_len;
3983 exec2.DR1 = args->DR1;
3984 exec2.DR4 = args->DR4;
3985 exec2.num_cliprects = args->num_cliprects;
3986 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08003987 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003988
3989 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
3990 if (!ret) {
3991 /* Copy the new buffer offsets back to the user's exec list. */
3992 for (i = 0; i < args->buffer_count; i++)
3993 exec_list[i].offset = exec2_list[i].offset;
3994 /* ... and back out to userspace */
3995 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3996 (uintptr_t) args->buffers_ptr,
3997 exec_list,
3998 sizeof(*exec_list) * args->buffer_count);
3999 if (ret) {
4000 ret = -EFAULT;
4001 DRM_ERROR("failed to copy %d exec entries "
4002 "back to user (%d)\n",
4003 args->buffer_count, ret);
4004 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004005 }
4006
4007 drm_free_large(exec_list);
4008 drm_free_large(exec2_list);
4009 return ret;
4010}
4011
4012int
4013i915_gem_execbuffer2(struct drm_device *dev, void *data,
4014 struct drm_file *file_priv)
4015{
4016 struct drm_i915_gem_execbuffer2 *args = data;
4017 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4018 int ret;
4019
4020#if WATCH_EXEC
4021 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4022 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4023#endif
4024
4025 if (args->buffer_count < 1) {
4026 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
4027 return -EINVAL;
4028 }
4029
4030 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4031 if (exec2_list == NULL) {
4032 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4033 args->buffer_count);
4034 return -ENOMEM;
4035 }
4036 ret = copy_from_user(exec2_list,
4037 (struct drm_i915_relocation_entry __user *)
4038 (uintptr_t) args->buffers_ptr,
4039 sizeof(*exec2_list) * args->buffer_count);
4040 if (ret != 0) {
4041 DRM_ERROR("copy %d exec entries failed %d\n",
4042 args->buffer_count, ret);
4043 drm_free_large(exec2_list);
4044 return -EFAULT;
4045 }
4046
4047 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
4048 if (!ret) {
4049 /* Copy the new buffer offsets back to the user's exec list. */
4050 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4051 (uintptr_t) args->buffers_ptr,
4052 exec2_list,
4053 sizeof(*exec2_list) * args->buffer_count);
4054 if (ret) {
4055 ret = -EFAULT;
4056 DRM_ERROR("failed to copy %d exec entries "
4057 "back to user (%d)\n",
4058 args->buffer_count, ret);
4059 }
4060 }
4061
4062 drm_free_large(exec2_list);
4063 return ret;
4064}
4065
Eric Anholt673a3942008-07-30 12:06:12 -07004066int
4067i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
4068{
4069 struct drm_device *dev = obj->dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004070 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004071 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004072 int ret;
4073
Daniel Vetter778c3542010-05-13 11:49:44 +02004074 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01004075 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004076
4077 if (obj_priv->gtt_space != NULL) {
4078 if (alignment == 0)
4079 alignment = i915_gem_get_gtt_alignment(obj);
4080 if (obj_priv->gtt_offset & (alignment - 1)) {
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004081 WARN(obj_priv->pin_count,
4082 "bo is already pinned with incorrect alignment:"
4083 " offset=%x, req.alignment=%x\n",
4084 obj_priv->gtt_offset, alignment);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004085 ret = i915_gem_object_unbind(obj);
4086 if (ret)
4087 return ret;
4088 }
4089 }
4090
Eric Anholt673a3942008-07-30 12:06:12 -07004091 if (obj_priv->gtt_space == NULL) {
4092 ret = i915_gem_object_bind_to_gtt(obj, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01004093 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004094 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004095 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004096
Eric Anholt673a3942008-07-30 12:06:12 -07004097 obj_priv->pin_count++;
4098
4099 /* If the object is not active and not pending a flush,
4100 * remove it from the inactive list
4101 */
4102 if (obj_priv->pin_count == 1) {
Chris Wilson73aa8082010-09-30 11:46:12 +01004103 i915_gem_info_add_pin(dev_priv, obj->size);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004104 if (!obj_priv->active)
Chris Wilson69dc4982010-10-19 10:36:51 +01004105 list_move_tail(&obj_priv->mm_list,
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004106 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004107 }
Eric Anholt673a3942008-07-30 12:06:12 -07004108
Chris Wilson23bc5982010-09-29 16:10:57 +01004109 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004110 return 0;
4111}
4112
4113void
4114i915_gem_object_unpin(struct drm_gem_object *obj)
4115{
4116 struct drm_device *dev = obj->dev;
4117 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004118 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004119
Chris Wilson23bc5982010-09-29 16:10:57 +01004120 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004121 obj_priv->pin_count--;
4122 BUG_ON(obj_priv->pin_count < 0);
4123 BUG_ON(obj_priv->gtt_space == NULL);
4124
4125 /* If the object is no longer pinned, and is
4126 * neither active nor being flushed, then stick it on
4127 * the inactive list
4128 */
4129 if (obj_priv->pin_count == 0) {
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004130 if (!obj_priv->active)
Chris Wilson69dc4982010-10-19 10:36:51 +01004131 list_move_tail(&obj_priv->mm_list,
Eric Anholt673a3942008-07-30 12:06:12 -07004132 &dev_priv->mm.inactive_list);
Chris Wilson73aa8082010-09-30 11:46:12 +01004133 i915_gem_info_remove_pin(dev_priv, obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07004134 }
Chris Wilson23bc5982010-09-29 16:10:57 +01004135 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004136}
4137
4138int
4139i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4140 struct drm_file *file_priv)
4141{
4142 struct drm_i915_gem_pin *args = data;
4143 struct drm_gem_object *obj;
4144 struct drm_i915_gem_object *obj_priv;
4145 int ret;
4146
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004147 ret = i915_mutex_lock_interruptible(dev);
4148 if (ret)
4149 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004150
4151 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4152 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004153 ret = -ENOENT;
4154 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004155 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004156 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004157
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004158 if (obj_priv->madv != I915_MADV_WILLNEED) {
4159 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004160 ret = -EINVAL;
4161 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004162 }
4163
Jesse Barnes79e53942008-11-07 14:24:08 -08004164 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4165 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4166 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004167 ret = -EINVAL;
4168 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004169 }
4170
4171 obj_priv->user_pin_count++;
4172 obj_priv->pin_filp = file_priv;
4173 if (obj_priv->user_pin_count == 1) {
4174 ret = i915_gem_object_pin(obj, args->alignment);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004175 if (ret)
4176 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004177 }
4178
4179 /* XXX - flush the CPU caches for pinned objects
4180 * as the X server doesn't manage domains yet
4181 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004182 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004183 args->offset = obj_priv->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004184out:
Eric Anholt673a3942008-07-30 12:06:12 -07004185 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004186unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004187 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004188 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004189}
4190
4191int
4192i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4193 struct drm_file *file_priv)
4194{
4195 struct drm_i915_gem_pin *args = data;
4196 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004197 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004198 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004199
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004200 ret = i915_mutex_lock_interruptible(dev);
4201 if (ret)
4202 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004203
4204 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4205 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004206 ret = -ENOENT;
4207 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004208 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004209 obj_priv = to_intel_bo(obj);
Chris Wilson76c1dec2010-09-25 11:22:51 +01004210
Jesse Barnes79e53942008-11-07 14:24:08 -08004211 if (obj_priv->pin_filp != file_priv) {
4212 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4213 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004214 ret = -EINVAL;
4215 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004216 }
4217 obj_priv->user_pin_count--;
4218 if (obj_priv->user_pin_count == 0) {
4219 obj_priv->pin_filp = NULL;
4220 i915_gem_object_unpin(obj);
4221 }
Eric Anholt673a3942008-07-30 12:06:12 -07004222
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004223out:
Eric Anholt673a3942008-07-30 12:06:12 -07004224 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004225unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004226 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004227 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004228}
4229
4230int
4231i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4232 struct drm_file *file_priv)
4233{
4234 struct drm_i915_gem_busy *args = data;
4235 struct drm_gem_object *obj;
4236 struct drm_i915_gem_object *obj_priv;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004237 int ret;
4238
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004239 ret = i915_mutex_lock_interruptible(dev);
4240 if (ret)
4241 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004242
Eric Anholt673a3942008-07-30 12:06:12 -07004243 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4244 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004245 ret = -ENOENT;
4246 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004247 }
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004248 obj_priv = to_intel_bo(obj);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004249
Chris Wilson0be555b2010-08-04 15:36:30 +01004250 /* Count all active objects as busy, even if they are currently not used
4251 * by the gpu. Users of this interface expect objects to eventually
4252 * become non-busy without any further actions, therefore emit any
4253 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004254 */
Chris Wilson0be555b2010-08-04 15:36:30 +01004255 args->busy = obj_priv->active;
4256 if (args->busy) {
4257 /* Unconditionally flush objects, even when the gpu still uses this
4258 * object. Userspace calling this function indicates that it wants to
4259 * use this buffer rather sooner than later, so issuing the required
4260 * flush earlier is beneficial.
4261 */
Chris Wilsonc78ec302010-09-20 12:50:23 +01004262 if (obj->write_domain & I915_GEM_GPU_DOMAINS)
4263 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01004264 obj_priv->ring,
4265 0, obj->write_domain);
Chris Wilson0be555b2010-08-04 15:36:30 +01004266
4267 /* Update the active list for the hardware's current position.
4268 * Otherwise this only updates on a delayed timer or when irqs
4269 * are actually unmasked, and our working set ends up being
4270 * larger than required.
4271 */
4272 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4273
4274 args->busy = obj_priv->active;
4275 }
Eric Anholt673a3942008-07-30 12:06:12 -07004276
4277 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004278unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004279 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004280 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004281}
4282
4283int
4284i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4285 struct drm_file *file_priv)
4286{
4287 return i915_gem_ring_throttle(dev, file_priv);
4288}
4289
Chris Wilson3ef94da2009-09-14 16:50:29 +01004290int
4291i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4292 struct drm_file *file_priv)
4293{
4294 struct drm_i915_gem_madvise *args = data;
4295 struct drm_gem_object *obj;
4296 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004297 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004298
4299 switch (args->madv) {
4300 case I915_MADV_DONTNEED:
4301 case I915_MADV_WILLNEED:
4302 break;
4303 default:
4304 return -EINVAL;
4305 }
4306
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004307 ret = i915_mutex_lock_interruptible(dev);
4308 if (ret)
4309 return ret;
4310
Chris Wilson3ef94da2009-09-14 16:50:29 +01004311 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4312 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004313 ret = -ENOENT;
4314 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004315 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004316 obj_priv = to_intel_bo(obj);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004317
4318 if (obj_priv->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004319 ret = -EINVAL;
4320 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004321 }
4322
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004323 if (obj_priv->madv != __I915_MADV_PURGED)
4324 obj_priv->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004325
Chris Wilson2d7ef392009-09-20 23:13:10 +01004326 /* if the object is no longer bound, discard its backing storage */
4327 if (i915_gem_object_is_purgeable(obj_priv) &&
4328 obj_priv->gtt_space == NULL)
4329 i915_gem_object_truncate(obj);
4330
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004331 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4332
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004333out:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004334 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004335unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004336 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004337 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004338}
4339
Daniel Vetterac52bc52010-04-09 19:05:06 +00004340struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4341 size_t size)
4342{
Chris Wilson73aa8082010-09-30 11:46:12 +01004343 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00004344 struct drm_i915_gem_object *obj;
4345
4346 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4347 if (obj == NULL)
4348 return NULL;
4349
4350 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4351 kfree(obj);
4352 return NULL;
4353 }
4354
Chris Wilson73aa8082010-09-30 11:46:12 +01004355 i915_gem_info_add_obj(dev_priv, size);
4356
Daniel Vetterc397b902010-04-09 19:05:07 +00004357 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4358 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4359
4360 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004361 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004362 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01004363 INIT_LIST_HEAD(&obj->mm_list);
4364 INIT_LIST_HEAD(&obj->ring_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004365 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004366 obj->madv = I915_MADV_WILLNEED;
4367
Daniel Vetterc397b902010-04-09 19:05:07 +00004368 return &obj->base;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004369}
4370
Eric Anholt673a3942008-07-30 12:06:12 -07004371int i915_gem_init_object(struct drm_gem_object *obj)
4372{
Daniel Vetterc397b902010-04-09 19:05:07 +00004373 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004374
Eric Anholt673a3942008-07-30 12:06:12 -07004375 return 0;
4376}
4377
Chris Wilsonbe726152010-07-23 23:18:50 +01004378static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4379{
4380 struct drm_device *dev = obj->dev;
4381 drm_i915_private_t *dev_priv = dev->dev_private;
4382 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4383 int ret;
4384
4385 ret = i915_gem_object_unbind(obj);
4386 if (ret == -ERESTARTSYS) {
Chris Wilson69dc4982010-10-19 10:36:51 +01004387 list_move(&obj_priv->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01004388 &dev_priv->mm.deferred_free_list);
4389 return;
4390 }
4391
4392 if (obj_priv->mmap_offset)
4393 i915_gem_free_mmap_offset(obj);
4394
4395 drm_gem_object_release(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +01004396 i915_gem_info_remove_obj(dev_priv, obj->size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004397
4398 kfree(obj_priv->page_cpu_valid);
4399 kfree(obj_priv->bit_17);
4400 kfree(obj_priv);
4401}
4402
Eric Anholt673a3942008-07-30 12:06:12 -07004403void i915_gem_free_object(struct drm_gem_object *obj)
4404{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004405 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004406 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004407
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004408 trace_i915_gem_object_destroy(obj);
4409
Eric Anholt673a3942008-07-30 12:06:12 -07004410 while (obj_priv->pin_count > 0)
4411 i915_gem_object_unpin(obj);
4412
Dave Airlie71acb5e2008-12-30 20:31:46 +10004413 if (obj_priv->phys_obj)
4414 i915_gem_detach_phys_object(dev, obj);
4415
Chris Wilsonbe726152010-07-23 23:18:50 +01004416 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004417}
4418
Jesse Barnes5669fca2009-02-17 15:13:31 -08004419int
Eric Anholt673a3942008-07-30 12:06:12 -07004420i915_gem_idle(struct drm_device *dev)
4421{
4422 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004423 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004424
Keith Packard6dbe2772008-10-14 21:41:13 -07004425 mutex_lock(&dev->struct_mutex);
4426
Chris Wilson87acb0a2010-10-19 10:13:00 +01004427 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004428 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004429 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004430 }
Eric Anholt673a3942008-07-30 12:06:12 -07004431
Chris Wilson29105cc2010-01-07 10:39:13 +00004432 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004433 if (ret) {
4434 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004435 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004436 }
Eric Anholt673a3942008-07-30 12:06:12 -07004437
Chris Wilson29105cc2010-01-07 10:39:13 +00004438 /* Under UMS, be paranoid and evict. */
4439 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01004440 ret = i915_gem_evict_inactive(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004441 if (ret) {
4442 mutex_unlock(&dev->struct_mutex);
4443 return ret;
4444 }
4445 }
4446
4447 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4448 * We need to replace this with a semaphore, or something.
4449 * And not confound mm.suspended!
4450 */
4451 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004452 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004453
4454 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004455 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004456
Keith Packard6dbe2772008-10-14 21:41:13 -07004457 mutex_unlock(&dev->struct_mutex);
4458
Chris Wilson29105cc2010-01-07 10:39:13 +00004459 /* Cancel the retire work handler, which should be idle now. */
4460 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4461
Eric Anholt673a3942008-07-30 12:06:12 -07004462 return 0;
4463}
4464
Jesse Barnese552eb72010-04-21 11:39:23 -07004465/*
4466 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4467 * over cache flushing.
4468 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004469static int
Jesse Barnese552eb72010-04-21 11:39:23 -07004470i915_gem_init_pipe_control(struct drm_device *dev)
4471{
4472 drm_i915_private_t *dev_priv = dev->dev_private;
4473 struct drm_gem_object *obj;
4474 struct drm_i915_gem_object *obj_priv;
4475 int ret;
4476
Eric Anholt34dc4d42010-05-07 14:30:03 -07004477 obj = i915_gem_alloc_object(dev, 4096);
Jesse Barnese552eb72010-04-21 11:39:23 -07004478 if (obj == NULL) {
4479 DRM_ERROR("Failed to allocate seqno page\n");
4480 ret = -ENOMEM;
4481 goto err;
4482 }
4483 obj_priv = to_intel_bo(obj);
4484 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4485
4486 ret = i915_gem_object_pin(obj, 4096);
4487 if (ret)
4488 goto err_unref;
4489
4490 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4491 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4492 if (dev_priv->seqno_page == NULL)
4493 goto err_unpin;
4494
4495 dev_priv->seqno_obj = obj;
4496 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4497
4498 return 0;
4499
4500err_unpin:
4501 i915_gem_object_unpin(obj);
4502err_unref:
4503 drm_gem_object_unreference(obj);
4504err:
4505 return ret;
4506}
4507
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004508
4509static void
Jesse Barnese552eb72010-04-21 11:39:23 -07004510i915_gem_cleanup_pipe_control(struct drm_device *dev)
4511{
4512 drm_i915_private_t *dev_priv = dev->dev_private;
4513 struct drm_gem_object *obj;
4514 struct drm_i915_gem_object *obj_priv;
4515
4516 obj = dev_priv->seqno_obj;
4517 obj_priv = to_intel_bo(obj);
4518 kunmap(obj_priv->pages[0]);
4519 i915_gem_object_unpin(obj);
4520 drm_gem_object_unreference(obj);
4521 dev_priv->seqno_obj = NULL;
4522
4523 dev_priv->seqno_page = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004524}
4525
Eric Anholt673a3942008-07-30 12:06:12 -07004526int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004527i915_gem_init_ringbuffer(struct drm_device *dev)
4528{
4529 drm_i915_private_t *dev_priv = dev->dev_private;
4530 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004531
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004532 if (HAS_PIPE_CONTROL(dev)) {
4533 ret = i915_gem_init_pipe_control(dev);
4534 if (ret)
4535 return ret;
4536 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004537
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004538 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004539 if (ret)
4540 goto cleanup_pipe_control;
4541
4542 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004543 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004544 if (ret)
4545 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004546 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004547
Chris Wilson549f7362010-10-19 11:19:32 +01004548 if (HAS_BLT(dev)) {
4549 ret = intel_init_blt_ring_buffer(dev);
4550 if (ret)
4551 goto cleanup_bsd_ring;
4552 }
4553
Chris Wilson6f392d5482010-08-07 11:01:22 +01004554 dev_priv->next_seqno = 1;
4555
Chris Wilson68f95ba2010-05-27 13:18:22 +01004556 return 0;
4557
Chris Wilson549f7362010-10-19 11:19:32 +01004558cleanup_bsd_ring:
4559 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004560cleanup_render_ring:
4561 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4562cleanup_pipe_control:
4563 if (HAS_PIPE_CONTROL(dev))
4564 i915_gem_cleanup_pipe_control(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004565 return ret;
4566}
4567
4568void
4569i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4570{
4571 drm_i915_private_t *dev_priv = dev->dev_private;
4572
4573 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
Chris Wilson87acb0a2010-10-19 10:13:00 +01004574 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
Chris Wilson549f7362010-10-19 11:19:32 +01004575 intel_cleanup_ring_buffer(dev, &dev_priv->blt_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004576 if (HAS_PIPE_CONTROL(dev))
4577 i915_gem_cleanup_pipe_control(dev);
4578}
4579
4580int
Eric Anholt673a3942008-07-30 12:06:12 -07004581i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4582 struct drm_file *file_priv)
4583{
4584 drm_i915_private_t *dev_priv = dev->dev_private;
4585 int ret;
4586
Jesse Barnes79e53942008-11-07 14:24:08 -08004587 if (drm_core_check_feature(dev, DRIVER_MODESET))
4588 return 0;
4589
Ben Gamariba1234d2009-09-14 17:48:47 -04004590 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004591 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004592 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004593 }
4594
Eric Anholt673a3942008-07-30 12:06:12 -07004595 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004596 dev_priv->mm.suspended = 0;
4597
4598 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004599 if (ret != 0) {
4600 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004601 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004602 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004603
Chris Wilson69dc4982010-10-19 10:36:51 +01004604 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004605 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Chris Wilson87acb0a2010-10-19 10:13:00 +01004606 BUG_ON(!list_empty(&dev_priv->bsd_ring.active_list));
Chris Wilson549f7362010-10-19 11:19:32 +01004607 BUG_ON(!list_empty(&dev_priv->blt_ring.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004608 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4609 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004610 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Chris Wilson87acb0a2010-10-19 10:13:00 +01004611 BUG_ON(!list_empty(&dev_priv->bsd_ring.request_list));
Chris Wilson549f7362010-10-19 11:19:32 +01004612 BUG_ON(!list_empty(&dev_priv->blt_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004613 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004614
Chris Wilson5f353082010-06-07 14:03:03 +01004615 ret = drm_irq_install(dev);
4616 if (ret)
4617 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004618
Eric Anholt673a3942008-07-30 12:06:12 -07004619 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004620
4621cleanup_ringbuffer:
4622 mutex_lock(&dev->struct_mutex);
4623 i915_gem_cleanup_ringbuffer(dev);
4624 dev_priv->mm.suspended = 1;
4625 mutex_unlock(&dev->struct_mutex);
4626
4627 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004628}
4629
4630int
4631i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4632 struct drm_file *file_priv)
4633{
Jesse Barnes79e53942008-11-07 14:24:08 -08004634 if (drm_core_check_feature(dev, DRIVER_MODESET))
4635 return 0;
4636
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004637 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004638 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004639}
4640
4641void
4642i915_gem_lastclose(struct drm_device *dev)
4643{
4644 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004645
Eric Anholte806b492009-01-22 09:56:58 -08004646 if (drm_core_check_feature(dev, DRIVER_MODESET))
4647 return;
4648
Keith Packard6dbe2772008-10-14 21:41:13 -07004649 ret = i915_gem_idle(dev);
4650 if (ret)
4651 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004652}
4653
Chris Wilson64193402010-10-24 12:38:05 +01004654static void
4655init_ring_lists(struct intel_ring_buffer *ring)
4656{
4657 INIT_LIST_HEAD(&ring->active_list);
4658 INIT_LIST_HEAD(&ring->request_list);
4659 INIT_LIST_HEAD(&ring->gpu_write_list);
4660}
4661
Eric Anholt673a3942008-07-30 12:06:12 -07004662void
4663i915_gem_load(struct drm_device *dev)
4664{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004665 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004666 drm_i915_private_t *dev_priv = dev->dev_private;
4667
Chris Wilson69dc4982010-10-19 10:36:51 +01004668 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004669 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
4670 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004671 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004672 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004673 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Chris Wilson64193402010-10-24 12:38:05 +01004674 init_ring_lists(&dev_priv->render_ring);
4675 init_ring_lists(&dev_priv->bsd_ring);
4676 init_ring_lists(&dev_priv->blt_ring);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004677 for (i = 0; i < 16; i++)
4678 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004679 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4680 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004681 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004682 spin_lock(&shrink_list_lock);
4683 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4684 spin_unlock(&shrink_list_lock);
4685
Dave Airlie94400122010-07-20 13:15:31 +10004686 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4687 if (IS_GEN3(dev)) {
4688 u32 tmp = I915_READ(MI_ARB_STATE);
4689 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4690 /* arb state is a masked write, so set bit + bit in mask */
4691 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4692 I915_WRITE(MI_ARB_STATE, tmp);
4693 }
4694 }
4695
Jesse Barnesde151cf2008-11-12 10:03:55 -08004696 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004697 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4698 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004699
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004700 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004701 dev_priv->num_fence_regs = 16;
4702 else
4703 dev_priv->num_fence_regs = 8;
4704
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004705 /* Initialize fence registers to zero */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004706 switch (INTEL_INFO(dev)->gen) {
4707 case 6:
4708 for (i = 0; i < 16; i++)
4709 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4710 break;
4711 case 5:
4712 case 4:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004713 for (i = 0; i < 16; i++)
4714 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004715 break;
4716 case 3:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004717 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4718 for (i = 0; i < 8; i++)
4719 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004720 case 2:
4721 for (i = 0; i < 8; i++)
4722 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4723 break;
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004724 }
Eric Anholt673a3942008-07-30 12:06:12 -07004725 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004726 init_waitqueue_head(&dev_priv->pending_flip_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07004727}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004728
4729/*
4730 * Create a physically contiguous memory object for this object
4731 * e.g. for cursor + overlay regs
4732 */
Chris Wilson995b6762010-08-20 13:23:26 +01004733static int i915_gem_init_phys_object(struct drm_device *dev,
4734 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004735{
4736 drm_i915_private_t *dev_priv = dev->dev_private;
4737 struct drm_i915_gem_phys_object *phys_obj;
4738 int ret;
4739
4740 if (dev_priv->mm.phys_objs[id - 1] || !size)
4741 return 0;
4742
Eric Anholt9a298b22009-03-24 12:23:04 -07004743 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004744 if (!phys_obj)
4745 return -ENOMEM;
4746
4747 phys_obj->id = id;
4748
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004749 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004750 if (!phys_obj->handle) {
4751 ret = -ENOMEM;
4752 goto kfree_obj;
4753 }
4754#ifdef CONFIG_X86
4755 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4756#endif
4757
4758 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4759
4760 return 0;
4761kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004762 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004763 return ret;
4764}
4765
Chris Wilson995b6762010-08-20 13:23:26 +01004766static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004767{
4768 drm_i915_private_t *dev_priv = dev->dev_private;
4769 struct drm_i915_gem_phys_object *phys_obj;
4770
4771 if (!dev_priv->mm.phys_objs[id - 1])
4772 return;
4773
4774 phys_obj = dev_priv->mm.phys_objs[id - 1];
4775 if (phys_obj->cur_obj) {
4776 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4777 }
4778
4779#ifdef CONFIG_X86
4780 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4781#endif
4782 drm_pci_free(dev, phys_obj->handle);
4783 kfree(phys_obj);
4784 dev_priv->mm.phys_objs[id - 1] = NULL;
4785}
4786
4787void i915_gem_free_all_phys_object(struct drm_device *dev)
4788{
4789 int i;
4790
Dave Airlie260883c2009-01-22 17:58:49 +10004791 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004792 i915_gem_free_phys_object(dev, i);
4793}
4794
4795void i915_gem_detach_phys_object(struct drm_device *dev,
4796 struct drm_gem_object *obj)
4797{
4798 struct drm_i915_gem_object *obj_priv;
4799 int i;
4800 int ret;
4801 int page_count;
4802
Daniel Vetter23010e42010-03-08 13:35:02 +01004803 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004804 if (!obj_priv->phys_obj)
4805 return;
4806
Chris Wilson4bdadb92010-01-27 13:36:32 +00004807 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004808 if (ret)
4809 goto out;
4810
4811 page_count = obj->size / PAGE_SIZE;
4812
4813 for (i = 0; i < page_count; i++) {
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004814 char *dst = kmap_atomic(obj_priv->pages[i]);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004815 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4816
4817 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004818 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004819 }
Eric Anholt856fa192009-03-19 14:10:50 -07004820 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004821 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004822
4823 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004824out:
4825 obj_priv->phys_obj->cur_obj = NULL;
4826 obj_priv->phys_obj = NULL;
4827}
4828
4829int
4830i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004831 struct drm_gem_object *obj,
4832 int id,
4833 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004834{
4835 drm_i915_private_t *dev_priv = dev->dev_private;
4836 struct drm_i915_gem_object *obj_priv;
4837 int ret = 0;
4838 int page_count;
4839 int i;
4840
4841 if (id > I915_MAX_PHYS_OBJECT)
4842 return -EINVAL;
4843
Daniel Vetter23010e42010-03-08 13:35:02 +01004844 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004845
4846 if (obj_priv->phys_obj) {
4847 if (obj_priv->phys_obj->id == id)
4848 return 0;
4849 i915_gem_detach_phys_object(dev, obj);
4850 }
4851
Dave Airlie71acb5e2008-12-30 20:31:46 +10004852 /* create a new object */
4853 if (!dev_priv->mm.phys_objs[id - 1]) {
4854 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004855 obj->size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004856 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004857 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004858 goto out;
4859 }
4860 }
4861
4862 /* bind to the object */
4863 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4864 obj_priv->phys_obj->cur_obj = obj;
4865
Chris Wilson4bdadb92010-01-27 13:36:32 +00004866 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004867 if (ret) {
4868 DRM_ERROR("failed to get page list\n");
4869 goto out;
4870 }
4871
4872 page_count = obj->size / PAGE_SIZE;
4873
4874 for (i = 0; i < page_count; i++) {
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004875 char *src = kmap_atomic(obj_priv->pages[i]);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004876 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4877
4878 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004879 kunmap_atomic(src);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004880 }
4881
Chris Wilsond78b47b2009-06-17 21:52:49 +01004882 i915_gem_object_put_pages(obj);
4883
Dave Airlie71acb5e2008-12-30 20:31:46 +10004884 return 0;
4885out:
4886 return ret;
4887}
4888
4889static int
4890i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4891 struct drm_i915_gem_pwrite *args,
4892 struct drm_file *file_priv)
4893{
Daniel Vetter23010e42010-03-08 13:35:02 +01004894 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004895 void *vaddr = obj_priv->phys_obj->handle->vaddr + args->offset;
4896 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004897
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004898 DRM_DEBUG_DRIVER("vaddr %p, %lld\n", vaddr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004899
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004900 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4901 unsigned long unwritten;
4902
4903 /* The physical object once assigned is fixed for the lifetime
4904 * of the obj, so we can safely drop the lock and continue
4905 * to access vaddr.
4906 */
4907 mutex_unlock(&dev->struct_mutex);
4908 unwritten = copy_from_user(vaddr, user_data, args->size);
4909 mutex_lock(&dev->struct_mutex);
4910 if (unwritten)
4911 return -EFAULT;
4912 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004913
4914 drm_agp_chipset_flush(dev);
4915 return 0;
4916}
Eric Anholtb9624422009-06-03 07:27:35 +00004917
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004918void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004919{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004920 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004921
4922 /* Clean up our request list when the client is going away, so that
4923 * later retire_requests won't dereference our soon-to-be-gone
4924 * file_priv.
4925 */
Chris Wilson1c255952010-09-26 11:03:27 +01004926 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004927 while (!list_empty(&file_priv->mm.request_list)) {
4928 struct drm_i915_gem_request *request;
4929
4930 request = list_first_entry(&file_priv->mm.request_list,
4931 struct drm_i915_gem_request,
4932 client_list);
4933 list_del(&request->client_list);
4934 request->file_priv = NULL;
4935 }
Chris Wilson1c255952010-09-26 11:03:27 +01004936 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004937}
Chris Wilson31169712009-09-14 16:50:28 +01004938
Chris Wilson31169712009-09-14 16:50:28 +01004939static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004940i915_gpu_is_active(struct drm_device *dev)
4941{
4942 drm_i915_private_t *dev_priv = dev->dev_private;
4943 int lists_empty;
4944
Chris Wilson1637ef42010-04-20 17:10:35 +01004945 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson395b70b2010-10-28 21:28:46 +01004946 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004947
4948 return !lists_empty;
4949}
4950
4951static int
Dave Chinner7f8275d2010-07-19 14:56:17 +10004952i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01004953{
4954 drm_i915_private_t *dev_priv, *next_dev;
4955 struct drm_i915_gem_object *obj_priv, *next_obj;
4956 int cnt = 0;
4957 int would_deadlock = 1;
4958
4959 /* "fast-path" to count number of available objects */
4960 if (nr_to_scan == 0) {
4961 spin_lock(&shrink_list_lock);
4962 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4963 struct drm_device *dev = dev_priv->dev;
4964
4965 if (mutex_trylock(&dev->struct_mutex)) {
4966 list_for_each_entry(obj_priv,
4967 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01004968 mm_list)
Chris Wilson31169712009-09-14 16:50:28 +01004969 cnt++;
4970 mutex_unlock(&dev->struct_mutex);
4971 }
4972 }
4973 spin_unlock(&shrink_list_lock);
4974
4975 return (cnt / 100) * sysctl_vfs_cache_pressure;
4976 }
4977
4978 spin_lock(&shrink_list_lock);
4979
Chris Wilson1637ef42010-04-20 17:10:35 +01004980rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004981 /* first scan for clean buffers */
4982 list_for_each_entry_safe(dev_priv, next_dev,
4983 &shrink_list, mm.shrink_list) {
4984 struct drm_device *dev = dev_priv->dev;
4985
4986 if (! mutex_trylock(&dev->struct_mutex))
4987 continue;
4988
4989 spin_unlock(&shrink_list_lock);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01004990 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004991
Chris Wilson31169712009-09-14 16:50:28 +01004992 list_for_each_entry_safe(obj_priv, next_obj,
4993 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01004994 mm_list) {
Chris Wilson31169712009-09-14 16:50:28 +01004995 if (i915_gem_object_is_purgeable(obj_priv)) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004996 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004997 if (--nr_to_scan <= 0)
4998 break;
4999 }
5000 }
5001
5002 spin_lock(&shrink_list_lock);
5003 mutex_unlock(&dev->struct_mutex);
5004
Chris Wilson963b4832009-09-20 23:03:54 +01005005 would_deadlock = 0;
5006
Chris Wilson31169712009-09-14 16:50:28 +01005007 if (nr_to_scan <= 0)
5008 break;
5009 }
5010
5011 /* second pass, evict/count anything still on the inactive list */
5012 list_for_each_entry_safe(dev_priv, next_dev,
5013 &shrink_list, mm.shrink_list) {
5014 struct drm_device *dev = dev_priv->dev;
5015
5016 if (! mutex_trylock(&dev->struct_mutex))
5017 continue;
5018
5019 spin_unlock(&shrink_list_lock);
5020
5021 list_for_each_entry_safe(obj_priv, next_obj,
5022 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01005023 mm_list) {
Chris Wilson31169712009-09-14 16:50:28 +01005024 if (nr_to_scan > 0) {
Daniel Vettera8089e82010-04-09 19:05:09 +00005025 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01005026 nr_to_scan--;
5027 } else
5028 cnt++;
5029 }
5030
5031 spin_lock(&shrink_list_lock);
5032 mutex_unlock(&dev->struct_mutex);
5033
5034 would_deadlock = 0;
5035 }
5036
Chris Wilson1637ef42010-04-20 17:10:35 +01005037 if (nr_to_scan) {
5038 int active = 0;
5039
5040 /*
5041 * We are desperate for pages, so as a last resort, wait
5042 * for the GPU to finish and discard whatever we can.
5043 * This has a dramatic impact to reduce the number of
5044 * OOM-killer events whilst running the GPU aggressively.
5045 */
5046 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
5047 struct drm_device *dev = dev_priv->dev;
5048
5049 if (!mutex_trylock(&dev->struct_mutex))
5050 continue;
5051
5052 spin_unlock(&shrink_list_lock);
5053
5054 if (i915_gpu_is_active(dev)) {
5055 i915_gpu_idle(dev);
5056 active++;
5057 }
5058
5059 spin_lock(&shrink_list_lock);
5060 mutex_unlock(&dev->struct_mutex);
5061 }
5062
5063 if (active)
5064 goto rescan;
5065 }
5066
Chris Wilson31169712009-09-14 16:50:28 +01005067 spin_unlock(&shrink_list_lock);
5068
5069 if (would_deadlock)
5070 return -1;
5071 else if (cnt > 0)
5072 return (cnt / 100) * sysctl_vfs_cache_pressure;
5073 else
5074 return 0;
5075}
5076
5077static struct shrinker shrinker = {
5078 .shrink = i915_gem_shrink,
5079 .seeks = DEFAULT_SEEKS,
5080};
5081
5082__init void
5083i915_gem_shrinker_init(void)
5084{
5085 register_shrinker(&shrinker);
5086}
5087
5088__exit void
5089i915_gem_shrinker_exit(void)
5090{
5091 unregister_shrinker(&shrinker);
5092}