blob: 07d3c8d58b308c7661c1332653ce1492dacf3fa8 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Maxim Levitskydd237362010-11-29 04:09:50 +020021#include <linux/bitops.h>
Stefan Richter65b27422010-06-12 20:26:51 +020022#include <linux/bug.h>
Stefan Richtere524f6162007-08-20 21:58:30 +020023#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050024#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020025#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080026#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020027#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020028#include <linux/firewire-constants.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/init.h>
30#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020031#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020032#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020033#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010034#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020035#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010036#include <linux/moduleparam.h>
Stefan Richter02d37be2010-07-08 16:09:06 +020037#include <linux/mutex.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020038#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020039#include <linux/pci_ids.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020041#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020042#include <linux/string.h>
Stefan Richtere78483c2010-08-02 09:33:25 +020043#include <linux/time.h>
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010044#include <linux/vmalloc.h>
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +020045#include <linux/workqueue.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080046
Stefan Richtere8ca9702009-06-04 21:09:38 +020047#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020048#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020049#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050050
Stefan Richterea8d0062008-03-01 02:42:56 +010051#ifdef CONFIG_PPC_PMAC
52#include <asm/pmac_feature.h>
53#endif
54
Stefan Richter77c9a5d2009-06-05 16:26:18 +020055#include "core.h"
56#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050057
Kristian Høgsberga77754a2007-05-07 20:33:35 -040058#define DESCRIPTOR_OUTPUT_MORE 0
59#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
60#define DESCRIPTOR_INPUT_MORE (2 << 12)
61#define DESCRIPTOR_INPUT_LAST (3 << 12)
62#define DESCRIPTOR_STATUS (1 << 11)
63#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
64#define DESCRIPTOR_PING (1 << 7)
65#define DESCRIPTOR_YY (1 << 6)
66#define DESCRIPTOR_NO_IRQ (0 << 4)
67#define DESCRIPTOR_IRQ_ERROR (1 << 4)
68#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
69#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
70#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050071
72struct descriptor {
73 __le16 req_count;
74 __le16 control;
75 __le32 data_address;
76 __le32 branch_address;
77 __le16 res_count;
78 __le16 transfer_status;
79} __attribute__((aligned(16)));
80
Kristian Høgsberga77754a2007-05-07 20:33:35 -040081#define CONTROL_SET(regs) (regs)
82#define CONTROL_CLEAR(regs) ((regs) + 4)
83#define COMMAND_PTR(regs) ((regs) + 12)
84#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050085
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010086#define AR_BUFFER_SIZE (32*1024)
87#define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
88/* we need at least two pages for proper list management */
89#define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
90
91#define MAX_ASYNC_PAYLOAD 4096
92#define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
93#define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
Kristian Høgsberg32b46092007-02-06 14:49:30 -050094
Kristian Høgsberged568912006-12-19 19:58:35 -050095struct ar_context {
96 struct fw_ohci *ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010097 struct page *pages[AR_BUFFERS];
98 void *buffer;
99 struct descriptor *descriptors;
100 dma_addr_t descriptors_bus;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500101 void *pointer;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100102 unsigned int last_buffer_index;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500103 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -0500104 struct tasklet_struct tasklet;
105};
106
Kristian Høgsberg30200732007-02-16 17:34:39 -0500107struct context;
108
109typedef int (*descriptor_callback_t)(struct context *ctx,
110 struct descriptor *d,
111 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500112
113/*
114 * A buffer that contains a block of DMA-able coherent memory used for
115 * storing a portion of a DMA descriptor program.
116 */
117struct descriptor_buffer {
118 struct list_head list;
119 dma_addr_t buffer_bus;
120 size_t buffer_size;
121 size_t used;
122 struct descriptor buffer[0];
123};
124
Kristian Høgsberg30200732007-02-16 17:34:39 -0500125struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100126 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500127 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500128 int total_allocation;
Clemens Ladischa572e682011-10-15 23:12:23 +0200129 u32 current_bus;
Clemens Ladisch386a4152010-12-24 14:42:46 +0100130 bool running;
Clemens Ladisch82b662d2010-12-24 14:40:15 +0100131 bool flushing;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100132
David Moorefe5ca632008-01-06 17:21:41 -0500133 /*
134 * List of page-sized buffers for storing DMA descriptors.
135 * Head of list contains buffers in use and tail of list contains
136 * free buffers.
137 */
138 struct list_head buffer_list;
139
140 /*
141 * Pointer to a buffer inside buffer_list that contains the tail
142 * end of the current DMA program.
143 */
144 struct descriptor_buffer *buffer_tail;
145
146 /*
147 * The descriptor containing the branch address of the first
148 * descriptor that has not yet been filled by the device.
149 */
150 struct descriptor *last;
151
152 /*
153 * The last descriptor in the DMA program. It contains the branch
154 * address that must be updated upon appending a new descriptor.
155 */
156 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500157
158 descriptor_callback_t callback;
159
Stefan Richter373b2ed2007-03-04 14:45:18 +0100160 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500161};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500162
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400163#define IT_HEADER_SY(v) ((v) << 0)
164#define IT_HEADER_TCODE(v) ((v) << 4)
165#define IT_HEADER_CHANNEL(v) ((v) << 8)
166#define IT_HEADER_TAG(v) ((v) << 14)
167#define IT_HEADER_SPEED(v) ((v) << 16)
168#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500169
170struct iso_context {
171 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500172 struct context context;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500173 void *header;
174 size_t header_length;
Clemens Ladisch910e76c2012-03-18 19:04:43 +0100175 u16 last_timestamp;
Maxim Levitskydd237362010-11-29 04:09:50 +0200176 u8 sync;
177 u8 tags;
Kristian Høgsberged568912006-12-19 19:58:35 -0500178};
179
180#define CONFIG_ROM_SIZE 1024
181
182struct fw_ohci {
183 struct fw_card card;
184
185 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500186 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500187 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100188 int request_generation; /* for timestamping incoming requests */
Stefan Richter4a635592010-02-21 17:58:01 +0100189 unsigned quirks;
Clemens Ladischa1a11322010-06-10 08:35:06 +0200190 unsigned int pri_req_max;
Clemens Ladischa48777e2010-06-10 08:33:07 +0200191 u32 bus_time;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +0200192 bool is_root;
Stefan Richterc8a94de2010-06-12 20:34:50 +0200193 bool csr_state_setclear_abdicate;
Maxim Levitskydd237362010-11-29 04:09:50 +0200194 int n_ir;
195 int n_it;
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400196 /*
197 * Spinlock for accessing fw_ohci data. Never call out of
198 * this driver with this lock held.
199 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500200 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500201
Stefan Richter02d37be2010-07-08 16:09:06 +0200202 struct mutex phy_reg_mutex;
203
Clemens Ladischec766a72010-11-30 08:25:17 +0100204 void *misc_buffer;
205 dma_addr_t misc_buffer_bus;
206
Kristian Høgsberged568912006-12-19 19:58:35 -0500207 struct ar_context ar_request_ctx;
208 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500209 struct context at_request_ctx;
210 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500211
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100212 u32 it_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200213 u32 it_context_mask; /* unoccupied IT contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500214 struct iso_context *it_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200215 u64 ir_context_channels; /* unoccupied channels */
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100216 u32 ir_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200217 u32 ir_context_mask; /* unoccupied IR contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500218 struct iso_context *ir_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200219 u64 mc_channels; /* channels in use by the multichannel IR context */
220 bool mc_allocated;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100221
222 __be32 *config_rom;
223 dma_addr_t config_rom_bus;
224 __be32 *next_config_rom;
225 dma_addr_t next_config_rom_bus;
226 __be32 next_header;
227
228 __le32 *self_id_cpu;
229 dma_addr_t self_id_bus;
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +0200230 struct work_struct bus_reset_work;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100231
232 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500233};
234
Adrian Bunk95688e92007-01-22 19:17:37 +0100235static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500236{
237 return container_of(card, struct fw_ohci, card);
238}
239
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500240#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
241#define IR_CONTEXT_BUFFER_FILL 0x80000000
242#define IR_CONTEXT_ISOCH_HEADER 0x40000000
243#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
244#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
245#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500246
247#define CONTEXT_RUN 0x8000
248#define CONTEXT_WAKE 0x1000
249#define CONTEXT_DEAD 0x0800
250#define CONTEXT_ACTIVE 0x0400
251
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100252#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500253#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
254#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
255
Kristian Høgsberged568912006-12-19 19:58:35 -0500256#define OHCI1394_REGISTER_SIZE 0x800
Kristian Høgsberged568912006-12-19 19:58:35 -0500257#define OHCI1394_PCI_HCI_Control 0x40
258#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500259#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500260#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500261
Kristian Høgsberged568912006-12-19 19:58:35 -0500262static char ohci_driver_name[] = KBUILD_MODNAME;
263
Stefan Richter9993e0f2010-12-07 20:32:40 +0100264#define PCI_DEVICE_ID_AGERE_FW643 0x5901
Clemens Ladisch262444e2010-06-05 12:31:25 +0200265#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
Clemens Ladisch8301b912010-03-17 11:07:55 +0100266#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200267#define PCI_DEVICE_ID_TI_TSB12LV26 0x8020
268#define PCI_DEVICE_ID_TI_TSB82AA2 0x8025
Stefan Richter7f7e37112011-07-10 00:23:03 +0200269#define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
Clemens Ladisch8301b912010-03-17 11:07:55 +0100270
Stefan Richter4a635592010-02-21 17:58:01 +0100271#define QUIRK_CYCLE_TIMER 1
272#define QUIRK_RESET_PACKET 2
273#define QUIRK_BE_HEADERS 4
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200274#define QUIRK_NO_1394A 8
Clemens Ladisch262444e2010-06-05 12:31:25 +0200275#define QUIRK_NO_MSI 16
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200276#define QUIRK_TI_SLLZ059 32
Stefan Richter4a635592010-02-21 17:58:01 +0100277
278/* In case of multiple matches in ohci_quirks[], only the first one is used. */
279static const struct {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100280 unsigned short vendor, device, revision, flags;
Stefan Richter4a635592010-02-21 17:58:01 +0100281} ohci_quirks[] = {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100282 {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
283 QUIRK_CYCLE_TIMER},
284
285 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
286 QUIRK_BE_HEADERS},
287
288 {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
289 QUIRK_NO_MSI},
290
291 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
292 QUIRK_NO_MSI},
293
294 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
295 QUIRK_CYCLE_TIMER},
296
Ming Leif39aa302011-08-31 10:45:46 +0800297 {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
298 QUIRK_NO_MSI},
299
Stefan Richter9993e0f2010-12-07 20:32:40 +0100300 {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
301 QUIRK_CYCLE_TIMER},
302
303 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
304 QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
305
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200306 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV26, PCI_ANY_ID,
307 QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
308
309 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB82AA2, PCI_ANY_ID,
310 QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
311
Stefan Richter9993e0f2010-12-07 20:32:40 +0100312 {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
313 QUIRK_RESET_PACKET},
314
315 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
316 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter4a635592010-02-21 17:58:01 +0100317};
318
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100319/* This overrides anything that was found in ohci_quirks[]. */
320static int param_quirks;
321module_param_named(quirks, param_quirks, int, 0644);
322MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
323 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
324 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
325 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200326 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
Clemens Ladisch262444e2010-06-05 12:31:25 +0200327 ", disable MSI = " __stringify(QUIRK_NO_MSI)
Stefan Richter28897fb2011-09-19 00:17:37 +0200328 ", TI SLLZ059 erratum = " __stringify(QUIRK_TI_SLLZ059)
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100329 ")");
330
Stefan Richtera007bb82008-04-07 22:33:35 +0200331#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100332#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200333#define OHCI_PARAM_DEBUG_IRQS 4
334#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100335
336static int param_debug;
337module_param_named(debug, param_debug, int, 0644);
338MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100339 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200340 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
341 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
342 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100343 ", or a combination, or all = -1)");
344
Stefan Richter64d21722011-12-20 21:32:46 +0100345static void log_irqs(struct fw_ohci *ohci, u32 evt)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100346{
Stefan Richtera007bb82008-04-07 22:33:35 +0200347 if (likely(!(param_debug &
348 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100349 return;
350
Stefan Richtera007bb82008-04-07 22:33:35 +0200351 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
352 !(evt & OHCI1394_busReset))
353 return;
354
Stefan Richter64d21722011-12-20 21:32:46 +0100355 dev_notice(ohci->card.device,
356 "IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200357 evt & OHCI1394_selfIDComplete ? " selfID" : "",
358 evt & OHCI1394_RQPkt ? " AR_req" : "",
359 evt & OHCI1394_RSPkt ? " AR_resp" : "",
360 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
361 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
362 evt & OHCI1394_isochRx ? " IR" : "",
363 evt & OHCI1394_isochTx ? " IT" : "",
364 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
365 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Clemens Ladischa48777e2010-06-10 08:33:07 +0200366 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500367 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200368 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100369 evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200370 evt & OHCI1394_busReset ? " busReset" : "",
371 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
372 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
373 OHCI1394_respTxComplete | OHCI1394_isochRx |
374 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Clemens Ladischa48777e2010-06-10 08:33:07 +0200375 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
376 OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200377 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100378 ? " ?" : "");
379}
380
381static const char *speed[] = {
382 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
383};
384static const char *power[] = {
385 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
386 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
387};
388static const char port[] = { '.', '-', 'p', 'c', };
389
390static char _p(u32 *s, int shift)
391{
392 return port[*s >> shift & 3];
393}
394
Stefan Richter64d21722011-12-20 21:32:46 +0100395static void log_selfids(struct fw_ohci *ohci, int generation, int self_id_count)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100396{
Stefan Richter64d21722011-12-20 21:32:46 +0100397 u32 *s;
398
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100399 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
400 return;
401
Stefan Richter64d21722011-12-20 21:32:46 +0100402 dev_notice(ohci->card.device,
403 "%d selfIDs, generation %d, local node ID %04x\n",
404 self_id_count, generation, ohci->node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100405
Stefan Richter64d21722011-12-20 21:32:46 +0100406 for (s = ohci->self_id_buffer; self_id_count--; ++s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100407 if ((*s & 1 << 23) == 0)
Stefan Richter64d21722011-12-20 21:32:46 +0100408 dev_notice(ohci->card.device,
409 "selfID 0: %08x, phy %d [%c%c%c] "
Stefan Richter161b96e2008-06-14 14:23:43 +0200410 "%s gc=%d %s %s%s%s\n",
411 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
412 speed[*s >> 14 & 3], *s >> 16 & 63,
413 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
414 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100415 else
Stefan Richter64d21722011-12-20 21:32:46 +0100416 dev_notice(ohci->card.device,
417 "selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
Stefan Richter161b96e2008-06-14 14:23:43 +0200418 *s, *s >> 24 & 63,
419 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
420 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100421}
422
423static const char *evts[] = {
424 [0x00] = "evt_no_status", [0x01] = "-reserved-",
425 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
426 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
427 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
428 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
429 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
430 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
431 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
432 [0x10] = "-reserved-", [0x11] = "ack_complete",
433 [0x12] = "ack_pending ", [0x13] = "-reserved-",
434 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
435 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
436 [0x18] = "-reserved-", [0x19] = "-reserved-",
437 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
438 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
439 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
440 [0x20] = "pending/cancelled",
441};
442static const char *tcodes[] = {
443 [0x0] = "QW req", [0x1] = "BW req",
444 [0x2] = "W resp", [0x3] = "-reserved-",
445 [0x4] = "QR req", [0x5] = "BR req",
446 [0x6] = "QR resp", [0x7] = "BR resp",
447 [0x8] = "cycle start", [0x9] = "Lk req",
448 [0xa] = "async stream packet", [0xb] = "Lk resp",
449 [0xc] = "-reserved-", [0xd] = "-reserved-",
450 [0xe] = "link internal", [0xf] = "-reserved-",
451};
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100452
Stefan Richter64d21722011-12-20 21:32:46 +0100453static void log_ar_at_event(struct fw_ohci *ohci,
454 char dir, int speed, u32 *header, int evt)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100455{
456 int tcode = header[0] >> 4 & 0xf;
457 char specific[12];
458
459 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
460 return;
461
462 if (unlikely(evt >= ARRAY_SIZE(evts)))
463 evt = 0x1f;
464
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200465 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter64d21722011-12-20 21:32:46 +0100466 dev_notice(ohci->card.device,
467 "A%c evt_bus_reset, generation %d\n",
468 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200469 return;
470 }
471
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100472 switch (tcode) {
473 case 0x0: case 0x6: case 0x8:
474 snprintf(specific, sizeof(specific), " = %08x",
475 be32_to_cpu((__force __be32)header[3]));
476 break;
477 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
478 snprintf(specific, sizeof(specific), " %x,%x",
479 header[3] >> 16, header[3] & 0xffff);
480 break;
481 default:
482 specific[0] = '\0';
483 }
484
485 switch (tcode) {
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100486 case 0xa:
Stefan Richter64d21722011-12-20 21:32:46 +0100487 dev_notice(ohci->card.device,
488 "A%c %s, %s\n",
489 dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100490 break;
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100491 case 0xe:
Stefan Richter64d21722011-12-20 21:32:46 +0100492 dev_notice(ohci->card.device,
493 "A%c %s, PHY %08x %08x\n",
494 dir, evts[evt], header[1], header[2]);
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100495 break;
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100496 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter64d21722011-12-20 21:32:46 +0100497 dev_notice(ohci->card.device,
498 "A%c spd %x tl %02x, "
499 "%04x -> %04x, %s, "
500 "%s, %04x%08x%s\n",
501 dir, speed, header[0] >> 10 & 0x3f,
502 header[1] >> 16, header[0] >> 16, evts[evt],
503 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100504 break;
505 default:
Stefan Richter64d21722011-12-20 21:32:46 +0100506 dev_notice(ohci->card.device,
507 "A%c spd %x tl %02x, "
508 "%04x -> %04x, %s, "
509 "%s%s\n",
510 dir, speed, header[0] >> 10 & 0x3f,
511 header[1] >> 16, header[0] >> 16, evts[evt],
512 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100513 }
514}
515
Adrian Bunk95688e92007-01-22 19:17:37 +0100516static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500517{
518 writel(data, ohci->registers + offset);
519}
520
Adrian Bunk95688e92007-01-22 19:17:37 +0100521static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500522{
523 return readl(ohci->registers + offset);
524}
525
Adrian Bunk95688e92007-01-22 19:17:37 +0100526static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500527{
528 /* Do a dummy read to flush writes. */
529 reg_read(ohci, OHCI1394_Version);
530}
531
Stefan Richterb14c3692011-06-21 15:24:26 +0200532/*
533 * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
534 * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
535 * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
536 * directly. Exceptions are intrinsically serialized contexts like pci_probe.
537 */
Stefan Richter35d999b2010-04-10 16:04:56 +0200538static int read_phy_reg(struct fw_ohci *ohci, int addr)
Kristian Høgsberged568912006-12-19 19:58:35 -0500539{
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200540 u32 val;
Stefan Richter35d999b2010-04-10 16:04:56 +0200541 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -0500542
543 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200544 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200545 val = reg_read(ohci, OHCI1394_PhyControl);
Stefan Richter215fa442011-06-22 21:05:08 +0200546 if (!~val)
547 return -ENODEV; /* Card was ejected. */
548
Stefan Richter35d999b2010-04-10 16:04:56 +0200549 if (val & OHCI1394_PhyControl_ReadDone)
550 return OHCI1394_PhyControl_ReadData(val);
551
Clemens Ladisch153e3972010-06-10 08:22:07 +0200552 /*
553 * Try a few times without waiting. Sleeping is necessary
554 * only when the link/PHY interface is busy.
555 */
556 if (i >= 3)
557 msleep(1);
Kristian Høgsberged568912006-12-19 19:58:35 -0500558 }
Stefan Richter64d21722011-12-20 21:32:46 +0100559 dev_err(ohci->card.device, "failed to read phy reg\n");
Kristian Høgsberged568912006-12-19 19:58:35 -0500560
Stefan Richter35d999b2010-04-10 16:04:56 +0200561 return -EBUSY;
562}
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200563
Stefan Richter35d999b2010-04-10 16:04:56 +0200564static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
565{
566 int i;
567
568 reg_write(ohci, OHCI1394_PhyControl,
569 OHCI1394_PhyControl_Write(addr, val));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200570 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200571 val = reg_read(ohci, OHCI1394_PhyControl);
Stefan Richter215fa442011-06-22 21:05:08 +0200572 if (!~val)
573 return -ENODEV; /* Card was ejected. */
574
Stefan Richter35d999b2010-04-10 16:04:56 +0200575 if (!(val & OHCI1394_PhyControl_WritePending))
576 return 0;
577
Clemens Ladisch153e3972010-06-10 08:22:07 +0200578 if (i >= 3)
579 msleep(1);
Stefan Richter35d999b2010-04-10 16:04:56 +0200580 }
Stefan Richter64d21722011-12-20 21:32:46 +0100581 dev_err(ohci->card.device, "failed to write phy reg\n");
Stefan Richter35d999b2010-04-10 16:04:56 +0200582
583 return -EBUSY;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200584}
585
Stefan Richter02d37be2010-07-08 16:09:06 +0200586static int update_phy_reg(struct fw_ohci *ohci, int addr,
587 int clear_bits, int set_bits)
Kristian Høgsberged568912006-12-19 19:58:35 -0500588{
Stefan Richter02d37be2010-07-08 16:09:06 +0200589 int ret = read_phy_reg(ohci, addr);
Stefan Richter35d999b2010-04-10 16:04:56 +0200590 if (ret < 0)
591 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500592
Clemens Ladische7014da2010-04-01 16:40:18 +0200593 /*
594 * The interrupt status bits are cleared by writing a one bit.
595 * Avoid clearing them unless explicitly requested in set_bits.
596 */
597 if (addr == 5)
598 clear_bits |= PHY_INT_STATUS_BITS;
Kristian Høgsberged568912006-12-19 19:58:35 -0500599
Stefan Richter35d999b2010-04-10 16:04:56 +0200600 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
Kristian Høgsberged568912006-12-19 19:58:35 -0500601}
602
Stefan Richter35d999b2010-04-10 16:04:56 +0200603static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200604{
Stefan Richter35d999b2010-04-10 16:04:56 +0200605 int ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200606
Stefan Richter02d37be2010-07-08 16:09:06 +0200607 ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
Stefan Richter35d999b2010-04-10 16:04:56 +0200608 if (ret < 0)
609 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200610
Stefan Richter35d999b2010-04-10 16:04:56 +0200611 return read_phy_reg(ohci, addr);
Kristian Høgsberged568912006-12-19 19:58:35 -0500612}
613
Stefan Richter02d37be2010-07-08 16:09:06 +0200614static int ohci_read_phy_reg(struct fw_card *card, int addr)
615{
616 struct fw_ohci *ohci = fw_ohci(card);
617 int ret;
618
619 mutex_lock(&ohci->phy_reg_mutex);
620 ret = read_phy_reg(ohci, addr);
621 mutex_unlock(&ohci->phy_reg_mutex);
622
623 return ret;
624}
625
Kristian Høgsberged568912006-12-19 19:58:35 -0500626static int ohci_update_phy_reg(struct fw_card *card, int addr,
627 int clear_bits, int set_bits)
628{
629 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter02d37be2010-07-08 16:09:06 +0200630 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500631
Stefan Richter02d37be2010-07-08 16:09:06 +0200632 mutex_lock(&ohci->phy_reg_mutex);
633 ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
634 mutex_unlock(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -0500635
Stefan Richter02d37be2010-07-08 16:09:06 +0200636 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500637}
638
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100639static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
Kristian Høgsberged568912006-12-19 19:58:35 -0500640{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100641 return page_private(ctx->pages[i]);
642}
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500643
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100644static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
645{
646 struct descriptor *d;
647
648 d = &ctx->descriptors[index];
649 d->branch_address &= cpu_to_le32(~0xf);
650 d->res_count = cpu_to_le16(PAGE_SIZE);
651 d->transfer_status = 0;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500652
Stefan Richter071595e2010-07-27 13:20:33 +0200653 wmb(); /* finish init of new descriptors before branch_address update */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100654 d = &ctx->descriptors[ctx->last_buffer_index];
655 d->branch_address |= cpu_to_le32(1);
656
657 ctx->last_buffer_index = index;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500658
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400659 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladisch837596a2010-10-25 11:42:42 +0200660}
661
Jay Fenlasona55709b2008-10-22 15:59:42 -0400662static void ar_context_release(struct ar_context *ctx)
663{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100664 unsigned int i;
Jay Fenlasona55709b2008-10-22 15:59:42 -0400665
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100666 if (ctx->buffer)
667 vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
668
669 for (i = 0; i < AR_BUFFERS; i++)
670 if (ctx->pages[i]) {
671 dma_unmap_page(ctx->ohci->card.device,
672 ar_buffer_bus(ctx, i),
673 PAGE_SIZE, DMA_FROM_DEVICE);
674 __free_page(ctx->pages[i]);
675 }
676}
677
678static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
679{
Stefan Richter64d21722011-12-20 21:32:46 +0100680 struct fw_ohci *ohci = ctx->ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100681
Stefan Richter64d21722011-12-20 21:32:46 +0100682 if (reg_read(ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
683 reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
684 flush_writes(ohci);
685
686 dev_err(ohci->card.device, "AR error: %s; DMA stopped\n",
687 error_msg);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400688 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100689 /* FIXME: restart? */
690}
691
692static inline unsigned int ar_next_buffer_index(unsigned int index)
693{
694 return (index + 1) % AR_BUFFERS;
695}
696
697static inline unsigned int ar_prev_buffer_index(unsigned int index)
698{
699 return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
700}
701
702static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
703{
704 return ar_next_buffer_index(ctx->last_buffer_index);
705}
706
707/*
708 * We search for the buffer that contains the last AR packet DMA data written
709 * by the controller.
710 */
711static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
712 unsigned int *buffer_offset)
713{
714 unsigned int i, next_i, last = ctx->last_buffer_index;
715 __le16 res_count, next_res_count;
716
717 i = ar_first_buffer_index(ctx);
718 res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
719
720 /* A buffer that is not yet completely filled must be the last one. */
721 while (i != last && res_count == 0) {
722
723 /* Peek at the next descriptor. */
724 next_i = ar_next_buffer_index(i);
725 rmb(); /* read descriptors in order */
726 next_res_count = ACCESS_ONCE(
727 ctx->descriptors[next_i].res_count);
728 /*
729 * If the next descriptor is still empty, we must stop at this
730 * descriptor.
731 */
732 if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
733 /*
734 * The exception is when the DMA data for one packet is
735 * split over three buffers; in this case, the middle
736 * buffer's descriptor might be never updated by the
737 * controller and look still empty, and we have to peek
738 * at the third one.
739 */
740 if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
741 next_i = ar_next_buffer_index(next_i);
742 rmb();
743 next_res_count = ACCESS_ONCE(
744 ctx->descriptors[next_i].res_count);
745 if (next_res_count != cpu_to_le16(PAGE_SIZE))
746 goto next_buffer_is_active;
747 }
748
749 break;
750 }
751
752next_buffer_is_active:
753 i = next_i;
754 res_count = next_res_count;
755 }
756
757 rmb(); /* read res_count before the DMA data */
758
759 *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
760 if (*buffer_offset > PAGE_SIZE) {
761 *buffer_offset = 0;
762 ar_context_abort(ctx, "corrupted descriptor");
763 }
764
765 return i;
766}
767
768static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
769 unsigned int end_buffer_index,
770 unsigned int end_buffer_offset)
771{
772 unsigned int i;
773
774 i = ar_first_buffer_index(ctx);
775 while (i != end_buffer_index) {
776 dma_sync_single_for_cpu(ctx->ohci->card.device,
777 ar_buffer_bus(ctx, i),
778 PAGE_SIZE, DMA_FROM_DEVICE);
779 i = ar_next_buffer_index(i);
780 }
781 if (end_buffer_offset > 0)
782 dma_sync_single_for_cpu(ctx->ohci->card.device,
783 ar_buffer_bus(ctx, i),
784 end_buffer_offset, DMA_FROM_DEVICE);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400785}
786
Stefan Richter11bf20a2008-03-01 02:47:15 +0100787#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
788#define cond_le32_to_cpu(v) \
Stefan Richter4a635592010-02-21 17:58:01 +0100789 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
Stefan Richter11bf20a2008-03-01 02:47:15 +0100790#else
791#define cond_le32_to_cpu(v) le32_to_cpu(v)
792#endif
793
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500794static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500795{
Kristian Høgsberged568912006-12-19 19:58:35 -0500796 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500797 struct fw_packet p;
798 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100799 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500800
Stefan Richter11bf20a2008-03-01 02:47:15 +0100801 p.header[0] = cond_le32_to_cpu(buffer[0]);
802 p.header[1] = cond_le32_to_cpu(buffer[1]);
803 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500804
805 tcode = (p.header[0] >> 4) & 0x0f;
806 switch (tcode) {
807 case TCODE_WRITE_QUADLET_REQUEST:
808 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500809 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500810 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500811 p.payload_length = 0;
812 break;
813
814 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100815 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500816 p.header_length = 16;
817 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500818 break;
819
820 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500821 case TCODE_READ_BLOCK_RESPONSE:
822 case TCODE_LOCK_REQUEST:
823 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100824 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500825 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500826 p.payload_length = p.header[3] >> 16;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100827 if (p.payload_length > MAX_ASYNC_PAYLOAD) {
828 ar_context_abort(ctx, "invalid packet length");
829 return NULL;
830 }
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500831 break;
832
833 case TCODE_WRITE_RESPONSE:
834 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500835 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500836 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500837 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500838 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200839
840 default:
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100841 ar_context_abort(ctx, "invalid tcode");
842 return NULL;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500843 }
844
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500845 p.payload = (void *) buffer + p.header_length;
846
847 /* FIXME: What to do about evt_* errors? */
848 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100849 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100850 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500851
Stefan Richter43286562008-03-11 21:22:26 +0100852 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500853 p.speed = (status >> 21) & 0x7;
854 p.timestamp = status & 0xffff;
855 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500856
Stefan Richter64d21722011-12-20 21:32:46 +0100857 log_ar_at_event(ohci, 'R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100858
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400859 /*
Stefan Richtera4dc0902010-08-28 14:21:26 +0200860 * Several controllers, notably from NEC and VIA, forget to
861 * write ack_complete status at PHY packet reception.
862 */
863 if (evt == OHCI1394_evt_no_status &&
864 (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
865 p.ack = ACK_COMPLETE;
866
867 /*
868 * The OHCI bus reset handler synthesizes a PHY packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500869 * the new generation number when a bus reset happens (see
870 * section 8.4.2.3). This helps us determine when a request
871 * was received and make sure we send the response in the same
872 * generation. We only need this for requests; for responses
873 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400874 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200875 *
876 * Alas some chips sometimes emit bus reset packets with a
877 * wrong generation. We set the correct generation for these
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +0200878 * at a slightly incorrect time (in bus_reset_work).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400879 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200880 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter4a635592010-02-21 17:58:01 +0100881 if (!(ohci->quirks & QUIRK_RESET_PACKET))
Stefan Richterd34316a2008-04-12 22:31:25 +0200882 ohci->request_generation = (p.header[2] >> 16) & 0xff;
883 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500884 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200885 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500886 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200887 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500888
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500889 return buffer + length + 1;
890}
Kristian Høgsberged568912006-12-19 19:58:35 -0500891
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100892static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
893{
894 void *next;
895
896 while (p < end) {
897 next = handle_ar_packet(ctx, p);
898 if (!next)
899 return p;
900 p = next;
901 }
902
903 return p;
904}
905
906static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
907{
908 unsigned int i;
909
910 i = ar_first_buffer_index(ctx);
911 while (i != end_buffer) {
912 dma_sync_single_for_device(ctx->ohci->card.device,
913 ar_buffer_bus(ctx, i),
914 PAGE_SIZE, DMA_FROM_DEVICE);
915 ar_context_link_page(ctx, i);
916 i = ar_next_buffer_index(i);
917 }
918}
919
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500920static void ar_context_tasklet(unsigned long data)
921{
922 struct ar_context *ctx = (struct ar_context *)data;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100923 unsigned int end_buffer_index, end_buffer_offset;
924 void *p, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500925
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100926 p = ctx->pointer;
927 if (!p)
928 return;
Kristian Høgsberged568912006-12-19 19:58:35 -0500929
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100930 end_buffer_index = ar_search_last_active_buffer(ctx,
931 &end_buffer_offset);
932 ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
933 end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500934
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100935 if (end_buffer_index < ar_first_buffer_index(ctx)) {
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400936 /*
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100937 * The filled part of the overall buffer wraps around; handle
938 * all packets up to the buffer end here. If the last packet
939 * wraps around, its tail will be visible after the buffer end
940 * because the buffer start pages are mapped there again.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400941 */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100942 void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
943 p = handle_ar_packets(ctx, p, buffer_end);
944 if (p < buffer_end)
945 goto error;
946 /* adjust p to point back into the actual buffer */
947 p -= AR_BUFFERS * PAGE_SIZE;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500948 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100949
950 p = handle_ar_packets(ctx, p, end);
951 if (p != end) {
952 if (p > end)
953 ar_context_abort(ctx, "inconsistent descriptor");
954 goto error;
955 }
956
957 ctx->pointer = p;
958 ar_recycle_buffers(ctx, end_buffer_index);
959
960 return;
961
962error:
963 ctx->pointer = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -0500964}
965
Clemens Ladischec766a72010-11-30 08:25:17 +0100966static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
967 unsigned int descriptors_offset, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500968{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100969 unsigned int i;
970 dma_addr_t dma_addr;
971 struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
972 struct descriptor *d;
Kristian Høgsberged568912006-12-19 19:58:35 -0500973
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500974 ctx->regs = regs;
975 ctx->ohci = ohci;
Kristian Høgsberged568912006-12-19 19:58:35 -0500976 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
977
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100978 for (i = 0; i < AR_BUFFERS; i++) {
979 ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
980 if (!ctx->pages[i])
981 goto out_of_memory;
982 dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
983 0, PAGE_SIZE, DMA_FROM_DEVICE);
984 if (dma_mapping_error(ohci->card.device, dma_addr)) {
985 __free_page(ctx->pages[i]);
986 ctx->pages[i] = NULL;
987 goto out_of_memory;
988 }
989 set_page_private(ctx->pages[i], dma_addr);
990 }
991
992 for (i = 0; i < AR_BUFFERS; i++)
993 pages[i] = ctx->pages[i];
994 for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
995 pages[AR_BUFFERS + i] = ctx->pages[i];
996 ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
Clemens Ladisch14271302011-01-13 10:12:17 +0100997 -1, PAGE_KERNEL);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100998 if (!ctx->buffer)
999 goto out_of_memory;
1000
Clemens Ladischec766a72010-11-30 08:25:17 +01001001 ctx->descriptors = ohci->misc_buffer + descriptors_offset;
1002 ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001003
1004 for (i = 0; i < AR_BUFFERS; i++) {
1005 d = &ctx->descriptors[i];
1006 d->req_count = cpu_to_le16(PAGE_SIZE);
1007 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
1008 DESCRIPTOR_STATUS |
1009 DESCRIPTOR_BRANCH_ALWAYS);
1010 d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
1011 d->branch_address = cpu_to_le32(ctx->descriptors_bus +
1012 ar_next_buffer_index(i) * sizeof(struct descriptor));
1013 }
Kristian Høgsberg32b46092007-02-06 14:49:30 -05001014
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001015 return 0;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001016
1017out_of_memory:
1018 ar_context_release(ctx);
1019
1020 return -ENOMEM;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001021}
1022
1023static void ar_context_run(struct ar_context *ctx)
1024{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001025 unsigned int i;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001026
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001027 for (i = 0; i < AR_BUFFERS; i++)
1028 ar_context_link_page(ctx, i);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001029
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001030 ctx->pointer = ctx->buffer;
1031
1032 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001033 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberged568912006-12-19 19:58:35 -05001034}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001035
Stefan Richter53dca512008-12-14 21:47:04 +01001036static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001037{
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001038 __le16 branch;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001039
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001040 branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001041
1042 /* figure out which descriptor the branch address goes in */
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001043 if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001044 return d;
1045 else
1046 return d + z - 1;
1047}
1048
Kristian Høgsberg30200732007-02-16 17:34:39 -05001049static void context_tasklet(unsigned long data)
1050{
1051 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001052 struct descriptor *d, *last;
1053 u32 address;
1054 int z;
David Moorefe5ca632008-01-06 17:21:41 -05001055 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001056
David Moorefe5ca632008-01-06 17:21:41 -05001057 desc = list_entry(ctx->buffer_list.next,
1058 struct descriptor_buffer, list);
1059 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001060 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -05001061 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001062 address = le32_to_cpu(last->branch_address);
1063 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -05001064 address &= ~0xf;
Clemens Ladischa572e682011-10-15 23:12:23 +02001065 ctx->current_bus = address;
David Moorefe5ca632008-01-06 17:21:41 -05001066
1067 /* If the branch address points to a buffer outside of the
1068 * current buffer, advance to the next buffer. */
1069 if (address < desc->buffer_bus ||
1070 address >= desc->buffer_bus + desc->used)
1071 desc = list_entry(desc->list.next,
1072 struct descriptor_buffer, list);
1073 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001074 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001075
1076 if (!ctx->callback(ctx, d, last))
1077 break;
1078
David Moorefe5ca632008-01-06 17:21:41 -05001079 if (old_desc != desc) {
1080 /* If we've advanced to the next buffer, move the
1081 * previous buffer to the free list. */
1082 unsigned long flags;
1083 old_desc->used = 0;
1084 spin_lock_irqsave(&ctx->ohci->lock, flags);
1085 list_move_tail(&old_desc->list, &ctx->buffer_list);
1086 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1087 }
1088 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001089 }
1090}
1091
David Moorefe5ca632008-01-06 17:21:41 -05001092/*
1093 * Allocate a new buffer and add it to the list of free buffers for this
1094 * context. Must be called with ohci->lock held.
1095 */
Stefan Richter53dca512008-12-14 21:47:04 +01001096static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -05001097{
1098 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +01001099 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -05001100 int offset;
1101
1102 /*
1103 * 16MB of descriptors should be far more than enough for any DMA
1104 * program. This will catch run-away userspace or DoS attacks.
1105 */
1106 if (ctx->total_allocation >= 16*1024*1024)
1107 return -ENOMEM;
1108
1109 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
1110 &bus_addr, GFP_ATOMIC);
1111 if (!desc)
1112 return -ENOMEM;
1113
1114 offset = (void *)&desc->buffer - (void *)desc;
1115 desc->buffer_size = PAGE_SIZE - offset;
1116 desc->buffer_bus = bus_addr + offset;
1117 desc->used = 0;
1118
1119 list_add_tail(&desc->list, &ctx->buffer_list);
1120 ctx->total_allocation += PAGE_SIZE;
1121
1122 return 0;
1123}
1124
Stefan Richter53dca512008-12-14 21:47:04 +01001125static int context_init(struct context *ctx, struct fw_ohci *ohci,
1126 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001127{
1128 ctx->ohci = ohci;
1129 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -05001130 ctx->total_allocation = 0;
1131
1132 INIT_LIST_HEAD(&ctx->buffer_list);
1133 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001134 return -ENOMEM;
1135
David Moorefe5ca632008-01-06 17:21:41 -05001136 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
1137 struct descriptor_buffer, list);
1138
Kristian Høgsberg30200732007-02-16 17:34:39 -05001139 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
1140 ctx->callback = callback;
1141
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001142 /*
1143 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -05001144 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -05001145 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001146 */
David Moorefe5ca632008-01-06 17:21:41 -05001147 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
1148 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
1149 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
1150 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
1151 ctx->last = ctx->buffer_tail->buffer;
1152 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001153
1154 return 0;
1155}
1156
Stefan Richter53dca512008-12-14 21:47:04 +01001157static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001158{
1159 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -05001160 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001161
David Moorefe5ca632008-01-06 17:21:41 -05001162 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
1163 dma_free_coherent(card->device, PAGE_SIZE, desc,
1164 desc->buffer_bus -
1165 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -05001166}
1167
David Moorefe5ca632008-01-06 17:21:41 -05001168/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +01001169static struct descriptor *context_get_descriptors(struct context *ctx,
1170 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001171{
David Moorefe5ca632008-01-06 17:21:41 -05001172 struct descriptor *d = NULL;
1173 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001174
David Moorefe5ca632008-01-06 17:21:41 -05001175 if (z * sizeof(*d) > desc->buffer_size)
1176 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001177
David Moorefe5ca632008-01-06 17:21:41 -05001178 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
1179 /* No room for the descriptor in this buffer, so advance to the
1180 * next one. */
1181
1182 if (desc->list.next == &ctx->buffer_list) {
1183 /* If there is no free buffer next in the list,
1184 * allocate one. */
1185 if (context_add_buffer(ctx) < 0)
1186 return NULL;
1187 }
1188 desc = list_entry(desc->list.next,
1189 struct descriptor_buffer, list);
1190 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001191 }
1192
David Moorefe5ca632008-01-06 17:21:41 -05001193 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001194 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -05001195 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001196
1197 return d;
1198}
1199
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001200static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001201{
1202 struct fw_ohci *ohci = ctx->ohci;
1203
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001204 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -05001205 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001206 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
1207 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001208 ctx->running = true;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001209 flush_writes(ohci);
1210}
1211
1212static void context_append(struct context *ctx,
1213 struct descriptor *d, int z, int extra)
1214{
1215 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -05001216 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001217
David Moorefe5ca632008-01-06 17:21:41 -05001218 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001219
David Moorefe5ca632008-01-06 17:21:41 -05001220 desc->used += (z + extra) * sizeof(*d);
Stefan Richter071595e2010-07-27 13:20:33 +02001221
1222 wmb(); /* finish init of new descriptors before branch_address update */
David Moorefe5ca632008-01-06 17:21:41 -05001223 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
1224 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001225}
1226
1227static void context_stop(struct context *ctx)
1228{
Stefan Richter64d21722011-12-20 21:32:46 +01001229 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001230 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001231 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001232
Stefan Richter64d21722011-12-20 21:32:46 +01001233 reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001234 ctx->running = false;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001235
Stefan Richter9ef28cc2011-06-12 14:30:57 +02001236 for (i = 0; i < 1000; i++) {
Stefan Richter64d21722011-12-20 21:32:46 +01001237 reg = reg_read(ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001238 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +01001239 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001240
Stefan Richter9ef28cc2011-06-12 14:30:57 +02001241 if (i)
1242 udelay(10);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001243 }
Stefan Richter64d21722011-12-20 21:32:46 +01001244 dev_err(ohci->card.device, "DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001245}
Kristian Høgsberged568912006-12-19 19:58:35 -05001246
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001247struct driver_data {
Clemens Ladischda289472011-04-11 09:57:54 +02001248 u8 inline_data[8];
Kristian Høgsberged568912006-12-19 19:58:35 -05001249 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001250};
1251
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001252/*
1253 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001254 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001255 * generation handling and locking around packet queue manipulation.
1256 */
Stefan Richter53dca512008-12-14 21:47:04 +01001257static int at_context_queue_packet(struct context *ctx,
1258 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001259{
Kristian Høgsberged568912006-12-19 19:58:35 -05001260 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +02001261 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001262 struct driver_data *driver_data;
1263 struct descriptor *d, *last;
1264 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001265 int z, tcode;
1266
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001267 d = context_get_descriptors(ctx, 4, &d_bus);
1268 if (d == NULL) {
1269 packet->ack = RCODE_SEND_ERROR;
1270 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001271 }
1272
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001273 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001274 d[0].res_count = cpu_to_le16(packet->timestamp);
1275
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001276 /*
1277 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -05001278 * from the IEEE1394 layout, so shift the fields around
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001279 * accordingly.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001280 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001281
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001282 tcode = (packet->header[0] >> 4) & 0x0f;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001283 header = (__le32 *) &d[1];
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001284 switch (tcode) {
1285 case TCODE_WRITE_QUADLET_REQUEST:
1286 case TCODE_WRITE_BLOCK_REQUEST:
1287 case TCODE_WRITE_RESPONSE:
1288 case TCODE_READ_QUADLET_REQUEST:
1289 case TCODE_READ_BLOCK_REQUEST:
1290 case TCODE_READ_QUADLET_RESPONSE:
1291 case TCODE_READ_BLOCK_RESPONSE:
1292 case TCODE_LOCK_REQUEST:
1293 case TCODE_LOCK_RESPONSE:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001294 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1295 (packet->speed << 16));
1296 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1297 (packet->header[0] & 0xffff0000));
1298 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001299
Kristian Høgsberged568912006-12-19 19:58:35 -05001300 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001301 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001302 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001303 header[3] = (__force __le32) packet->header[3];
1304
1305 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001306 break;
1307
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001308 case TCODE_LINK_INTERNAL:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001309 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1310 (packet->speed << 16));
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001311 header[1] = cpu_to_le32(packet->header[1]);
1312 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001313 d[0].req_count = cpu_to_le16(12);
Stefan Richtercc550212010-07-18 13:00:50 +02001314
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001315 if (is_ping_packet(&packet->header[1]))
Stefan Richtercc550212010-07-18 13:00:50 +02001316 d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001317 break;
1318
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001319 case TCODE_STREAM_DATA:
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001320 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1321 (packet->speed << 16));
1322 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1323 d[0].req_count = cpu_to_le16(8);
1324 break;
1325
1326 default:
1327 /* BUG(); */
1328 packet->ack = RCODE_SEND_ERROR;
1329 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001330 }
1331
Clemens Ladischda289472011-04-11 09:57:54 +02001332 BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001333 driver_data = (struct driver_data *) &d[3];
1334 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -04001335 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001336
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001337 if (packet->payload_length > 0) {
Clemens Ladischda289472011-04-11 09:57:54 +02001338 if (packet->payload_length > sizeof(driver_data->inline_data)) {
1339 payload_bus = dma_map_single(ohci->card.device,
1340 packet->payload,
1341 packet->payload_length,
1342 DMA_TO_DEVICE);
1343 if (dma_mapping_error(ohci->card.device, payload_bus)) {
1344 packet->ack = RCODE_SEND_ERROR;
1345 return -1;
1346 }
1347 packet->payload_bus = payload_bus;
1348 packet->payload_mapped = true;
1349 } else {
1350 memcpy(driver_data->inline_data, packet->payload,
1351 packet->payload_length);
1352 payload_bus = d_bus + 3 * sizeof(*d);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001353 }
1354
1355 d[2].req_count = cpu_to_le16(packet->payload_length);
1356 d[2].data_address = cpu_to_le32(payload_bus);
1357 last = &d[2];
1358 z = 3;
1359 } else {
1360 last = &d[0];
1361 z = 2;
1362 }
1363
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001364 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1365 DESCRIPTOR_IRQ_ALWAYS |
1366 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001367
Stefan Richterb6258fc2011-02-26 15:08:35 +01001368 /* FIXME: Document how the locking works. */
1369 if (ohci->generation != packet->generation) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001370 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001371 dma_unmap_single(ohci->card.device, payload_bus,
1372 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001373 packet->ack = RCODE_GENERATION;
1374 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001375 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001376
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001377 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001378
Clemens Ladischdd6254e2011-05-16 08:10:10 +02001379 if (ctx->running)
Clemens Ladisch13882a82011-05-02 09:33:56 +02001380 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladischdd6254e2011-05-16 08:10:10 +02001381 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001382 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001383
1384 return 0;
1385}
1386
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001387static void at_context_flush(struct context *ctx)
1388{
1389 tasklet_disable(&ctx->tasklet);
1390
1391 ctx->flushing = true;
1392 context_tasklet((unsigned long)ctx);
1393 ctx->flushing = false;
1394
1395 tasklet_enable(&ctx->tasklet);
1396}
1397
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001398static int handle_at_packet(struct context *context,
1399 struct descriptor *d,
1400 struct descriptor *last)
1401{
1402 struct driver_data *driver_data;
1403 struct fw_packet *packet;
1404 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001405 int evt;
1406
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001407 if (last->transfer_status == 0 && !context->flushing)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001408 /* This descriptor isn't done yet, stop iteration. */
1409 return 0;
1410
1411 driver_data = (struct driver_data *) &d[3];
1412 packet = driver_data->packet;
1413 if (packet == NULL)
1414 /* This packet was cancelled, just continue. */
1415 return 1;
1416
Stefan Richter19593ff2009-10-14 20:40:10 +02001417 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001418 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001419 packet->payload_length, DMA_TO_DEVICE);
1420
1421 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1422 packet->timestamp = le16_to_cpu(last->res_count);
1423
Stefan Richter64d21722011-12-20 21:32:46 +01001424 log_ar_at_event(ohci, 'T', packet->speed, packet->header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001425
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001426 switch (evt) {
1427 case OHCI1394_evt_timeout:
1428 /* Async response transmit timed out. */
1429 packet->ack = RCODE_CANCELLED;
1430 break;
1431
1432 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001433 /*
1434 * The packet was flushed should give same error as
1435 * when we try to use a stale generation count.
1436 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001437 packet->ack = RCODE_GENERATION;
1438 break;
1439
1440 case OHCI1394_evt_missing_ack:
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001441 if (context->flushing)
1442 packet->ack = RCODE_GENERATION;
1443 else {
1444 /*
1445 * Using a valid (current) generation count, but the
1446 * node is not on the bus or not sending acks.
1447 */
1448 packet->ack = RCODE_NO_ACK;
1449 }
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001450 break;
1451
1452 case ACK_COMPLETE + 0x10:
1453 case ACK_PENDING + 0x10:
1454 case ACK_BUSY_X + 0x10:
1455 case ACK_BUSY_A + 0x10:
1456 case ACK_BUSY_B + 0x10:
1457 case ACK_DATA_ERROR + 0x10:
1458 case ACK_TYPE_ERROR + 0x10:
1459 packet->ack = evt - 0x10;
1460 break;
1461
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001462 case OHCI1394_evt_no_status:
1463 if (context->flushing) {
1464 packet->ack = RCODE_GENERATION;
1465 break;
1466 }
1467 /* fall through */
1468
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001469 default:
1470 packet->ack = RCODE_SEND_ERROR;
1471 break;
1472 }
1473
1474 packet->callback(packet, &ohci->card, packet->ack);
1475
1476 return 1;
1477}
1478
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001479#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1480#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1481#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1482#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1483#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001484
Stefan Richter53dca512008-12-14 21:47:04 +01001485static void handle_local_rom(struct fw_ohci *ohci,
1486 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001487{
1488 struct fw_packet response;
1489 int tcode, length, i;
1490
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001491 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001492 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001493 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001494 else
1495 length = 4;
1496
1497 i = csr - CSR_CONFIG_ROM;
1498 if (i + length > CONFIG_ROM_SIZE) {
1499 fw_fill_response(&response, packet->header,
1500 RCODE_ADDRESS_ERROR, NULL, 0);
1501 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1502 fw_fill_response(&response, packet->header,
1503 RCODE_TYPE_ERROR, NULL, 0);
1504 } else {
1505 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1506 (void *) ohci->config_rom + i, length);
1507 }
1508
1509 fw_core_handle_response(&ohci->card, &response);
1510}
1511
Stefan Richter53dca512008-12-14 21:47:04 +01001512static void handle_local_lock(struct fw_ohci *ohci,
1513 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001514{
1515 struct fw_packet response;
Clemens Ladische1393662010-04-12 10:35:44 +02001516 int tcode, length, ext_tcode, sel, try;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001517 __be32 *payload, lock_old;
1518 u32 lock_arg, lock_data;
1519
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001520 tcode = HEADER_GET_TCODE(packet->header[0]);
1521 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001522 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001523 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001524
1525 if (tcode == TCODE_LOCK_REQUEST &&
1526 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1527 lock_arg = be32_to_cpu(payload[0]);
1528 lock_data = be32_to_cpu(payload[1]);
1529 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1530 lock_arg = 0;
1531 lock_data = 0;
1532 } else {
1533 fw_fill_response(&response, packet->header,
1534 RCODE_TYPE_ERROR, NULL, 0);
1535 goto out;
1536 }
1537
1538 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1539 reg_write(ohci, OHCI1394_CSRData, lock_data);
1540 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1541 reg_write(ohci, OHCI1394_CSRControl, sel);
1542
Clemens Ladische1393662010-04-12 10:35:44 +02001543 for (try = 0; try < 20; try++)
1544 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
1545 lock_old = cpu_to_be32(reg_read(ohci,
1546 OHCI1394_CSRData));
1547 fw_fill_response(&response, packet->header,
1548 RCODE_COMPLETE,
1549 &lock_old, sizeof(lock_old));
1550 goto out;
1551 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001552
Stefan Richter64d21722011-12-20 21:32:46 +01001553 dev_err(ohci->card.device, "swap not done (CSR lock timeout)\n");
Clemens Ladische1393662010-04-12 10:35:44 +02001554 fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
1555
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001556 out:
1557 fw_core_handle_response(&ohci->card, &response);
1558}
1559
Stefan Richter53dca512008-12-14 21:47:04 +01001560static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001561{
Clemens Ladisch26082032010-04-12 10:35:30 +02001562 u64 offset, csr;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001563
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001564 if (ctx == &ctx->ohci->at_request_ctx) {
1565 packet->ack = ACK_PENDING;
1566 packet->callback(packet, &ctx->ohci->card, packet->ack);
1567 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001568
1569 offset =
1570 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001571 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001572 packet->header[2];
1573 csr = offset - CSR_REGISTER_BASE;
1574
1575 /* Handle config rom reads. */
1576 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1577 handle_local_rom(ctx->ohci, packet, csr);
1578 else switch (csr) {
1579 case CSR_BUS_MANAGER_ID:
1580 case CSR_BANDWIDTH_AVAILABLE:
1581 case CSR_CHANNELS_AVAILABLE_HI:
1582 case CSR_CHANNELS_AVAILABLE_LO:
1583 handle_local_lock(ctx->ohci, packet, csr);
1584 break;
1585 default:
1586 if (ctx == &ctx->ohci->at_request_ctx)
1587 fw_core_handle_request(&ctx->ohci->card, packet);
1588 else
1589 fw_core_handle_response(&ctx->ohci->card, packet);
1590 break;
1591 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001592
1593 if (ctx == &ctx->ohci->at_response_ctx) {
1594 packet->ack = ACK_COMPLETE;
1595 packet->callback(packet, &ctx->ohci->card, packet->ack);
1596 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001597}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001598
Stefan Richter53dca512008-12-14 21:47:04 +01001599static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001600{
Kristian Høgsberged568912006-12-19 19:58:35 -05001601 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001602 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001603
1604 spin_lock_irqsave(&ctx->ohci->lock, flags);
1605
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001606 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001607 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001608 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1609 handle_local_request(ctx, packet);
1610 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001611 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001612
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001613 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001614 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1615
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001616 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001617 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001618
Kristian Høgsberged568912006-12-19 19:58:35 -05001619}
1620
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001621static void detect_dead_context(struct fw_ohci *ohci,
1622 const char *name, unsigned int regs)
1623{
1624 u32 ctl;
1625
1626 ctl = reg_read(ohci, CONTROL_SET(regs));
Stefan Richtercfda62b2012-03-04 21:34:21 +01001627 if (ctl & CONTEXT_DEAD)
Stefan Richter64d21722011-12-20 21:32:46 +01001628 dev_err(ohci->card.device,
1629 "DMA context %s has stopped, error code: %s\n",
1630 name, evts[ctl & 0x1f]);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001631}
1632
1633static void handle_dead_contexts(struct fw_ohci *ohci)
1634{
1635 unsigned int i;
1636 char name[8];
1637
1638 detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
1639 detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
1640 detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
1641 detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
1642 for (i = 0; i < 32; ++i) {
1643 if (!(ohci->it_context_support & (1 << i)))
1644 continue;
1645 sprintf(name, "IT%u", i);
1646 detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
1647 }
1648 for (i = 0; i < 32; ++i) {
1649 if (!(ohci->ir_context_support & (1 << i)))
1650 continue;
1651 sprintf(name, "IR%u", i);
1652 detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
1653 }
1654 /* TODO: maybe try to flush and restart the dead contexts */
1655}
1656
Clemens Ladischa48777e2010-06-10 08:33:07 +02001657static u32 cycle_timer_ticks(u32 cycle_timer)
1658{
1659 u32 ticks;
1660
1661 ticks = cycle_timer & 0xfff;
1662 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1663 ticks += (3072 * 8000) * (cycle_timer >> 25);
1664
1665 return ticks;
1666}
1667
1668/*
1669 * Some controllers exhibit one or more of the following bugs when updating the
1670 * iso cycle timer register:
1671 * - When the lowest six bits are wrapping around to zero, a read that happens
1672 * at the same time will return garbage in the lowest ten bits.
1673 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1674 * not incremented for about 60 ns.
1675 * - Occasionally, the entire register reads zero.
1676 *
1677 * To catch these, we read the register three times and ensure that the
1678 * difference between each two consecutive reads is approximately the same, i.e.
1679 * less than twice the other. Furthermore, any negative difference indicates an
1680 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1681 * execute, so we have enough precision to compute the ratio of the differences.)
1682 */
1683static u32 get_cycle_time(struct fw_ohci *ohci)
1684{
1685 u32 c0, c1, c2;
1686 u32 t0, t1, t2;
1687 s32 diff01, diff12;
1688 int i;
1689
1690 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1691
1692 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1693 i = 0;
1694 c1 = c2;
1695 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1696 do {
1697 c0 = c1;
1698 c1 = c2;
1699 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1700 t0 = cycle_timer_ticks(c0);
1701 t1 = cycle_timer_ticks(c1);
1702 t2 = cycle_timer_ticks(c2);
1703 diff01 = t1 - t0;
1704 diff12 = t2 - t1;
1705 } while ((diff01 <= 0 || diff12 <= 0 ||
1706 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1707 && i++ < 20);
1708 }
1709
1710 return c2;
1711}
1712
1713/*
1714 * This function has to be called at least every 64 seconds. The bus_time
1715 * field stores not only the upper 25 bits of the BUS_TIME register but also
1716 * the most significant bit of the cycle timer in bit 6 so that we can detect
1717 * changes in this bit.
1718 */
1719static u32 update_bus_time(struct fw_ohci *ohci)
1720{
1721 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1722
1723 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1724 ohci->bus_time += 0x40;
1725
1726 return ohci->bus_time | cycle_time_seconds;
1727}
1728
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001729static int get_status_for_port(struct fw_ohci *ohci, int port_index)
1730{
1731 int reg;
1732
1733 mutex_lock(&ohci->phy_reg_mutex);
1734 reg = write_phy_reg(ohci, 7, port_index);
Stefan Richter28897fb2011-09-19 00:17:37 +02001735 if (reg >= 0)
1736 reg = read_phy_reg(ohci, 8);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001737 mutex_unlock(&ohci->phy_reg_mutex);
1738 if (reg < 0)
1739 return reg;
1740
1741 switch (reg & 0x0f) {
1742 case 0x06:
1743 return 2; /* is child node (connected to parent node) */
1744 case 0x0e:
1745 return 3; /* is parent node (connected to child node) */
1746 }
1747 return 1; /* not connected */
1748}
1749
1750static int get_self_id_pos(struct fw_ohci *ohci, u32 self_id,
1751 int self_id_count)
1752{
1753 int i;
1754 u32 entry;
Stefan Richter28897fb2011-09-19 00:17:37 +02001755
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001756 for (i = 0; i < self_id_count; i++) {
1757 entry = ohci->self_id_buffer[i];
1758 if ((self_id & 0xff000000) == (entry & 0xff000000))
1759 return -1;
1760 if ((self_id & 0xff000000) < (entry & 0xff000000))
1761 return i;
1762 }
1763 return i;
1764}
1765
1766/*
Stefan Richter28897fb2011-09-19 00:17:37 +02001767 * TI TSB82AA2B and TSB12LV26 do not receive the selfID of a locally
1768 * attached TSB41BA3D phy; see http://www.ti.com/litv/pdf/sllz059.
1769 * Construct the selfID from phy register contents.
1770 * FIXME: How to determine the selfID.i flag?
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001771 */
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001772static int find_and_insert_self_id(struct fw_ohci *ohci, int self_id_count)
1773{
Stefan Richter28897fb2011-09-19 00:17:37 +02001774 int reg, i, pos, status;
1775 /* link active 1, speed 3, bridge 0, contender 1, more packets 0 */
1776 u32 self_id = 0x8040c800;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001777
1778 reg = reg_read(ohci, OHCI1394_NodeID);
1779 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter64d21722011-12-20 21:32:46 +01001780 dev_notice(ohci->card.device,
1781 "node ID not valid, new bus reset in progress\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001782 return -EBUSY;
1783 }
1784 self_id |= ((reg & 0x3f) << 24); /* phy ID */
1785
Stefan Richter28897fb2011-09-19 00:17:37 +02001786 reg = ohci_read_phy_reg(&ohci->card, 4);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001787 if (reg < 0)
1788 return reg;
1789 self_id |= ((reg & 0x07) << 8); /* power class */
1790
Stefan Richter28897fb2011-09-19 00:17:37 +02001791 reg = ohci_read_phy_reg(&ohci->card, 1);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001792 if (reg < 0)
1793 return reg;
1794 self_id |= ((reg & 0x3f) << 16); /* gap count */
1795
1796 for (i = 0; i < 3; i++) {
1797 status = get_status_for_port(ohci, i);
1798 if (status < 0)
1799 return status;
1800 self_id |= ((status & 0x3) << (6 - (i * 2)));
1801 }
1802
1803 pos = get_self_id_pos(ohci, self_id, self_id_count);
1804 if (pos >= 0) {
1805 memmove(&(ohci->self_id_buffer[pos+1]),
1806 &(ohci->self_id_buffer[pos]),
1807 (self_id_count - pos) * sizeof(*ohci->self_id_buffer));
1808 ohci->self_id_buffer[pos] = self_id;
1809 self_id_count++;
1810 }
1811 return self_id_count;
1812}
1813
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02001814static void bus_reset_work(struct work_struct *work)
Kristian Høgsberged568912006-12-19 19:58:35 -05001815{
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02001816 struct fw_ohci *ohci =
1817 container_of(work, struct fw_ohci, bus_reset_work);
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001818 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001819 int generation, new_generation;
1820 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001821 void *free_rom = NULL;
1822 dma_addr_t free_rom_bus = 0;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001823 bool is_new_root;
Kristian Høgsberged568912006-12-19 19:58:35 -05001824
1825 reg = reg_read(ohci, OHCI1394_NodeID);
1826 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter64d21722011-12-20 21:32:46 +01001827 dev_notice(ohci->card.device,
1828 "node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001829 return;
1830 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001831 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
Stefan Richter64d21722011-12-20 21:32:46 +01001832 dev_notice(ohci->card.device, "malconfigured bus\n");
Stefan Richter02ff8f82007-08-30 00:11:40 +02001833 return;
1834 }
1835 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1836 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001837
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001838 is_new_root = (reg & OHCI1394_NodeID_root) != 0;
1839 if (!(ohci->is_root && is_new_root))
1840 reg_write(ohci, OHCI1394_LinkControlSet,
1841 OHCI1394_LinkControl_cycleMaster);
1842 ohci->is_root = is_new_root;
1843
Stefan Richterc8a9a492008-03-19 21:40:32 +01001844 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1845 if (reg & OHCI1394_SelfIDCount_selfIDError) {
Stefan Richter64d21722011-12-20 21:32:46 +01001846 dev_notice(ohci->card.device, "inconsistent self IDs\n");
Stefan Richterc8a9a492008-03-19 21:40:32 +01001847 return;
1848 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001849 /*
1850 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001851 * bytes in the self ID receive buffer. Since we also receive
1852 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001853 * bit extra to get the actual number of self IDs.
1854 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001855 self_id_count = (reg >> 3) & 0xff;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001856
1857 if (self_id_count > 252) {
Stefan Richter64d21722011-12-20 21:32:46 +01001858 dev_notice(ohci->card.device, "inconsistent self IDs\n");
Stefan Richter016bf3d2008-03-19 22:05:02 +01001859 return;
1860 }
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001861
Stefan Richter11bf20a2008-03-01 02:47:15 +01001862 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001863 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001864
1865 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001866 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
Clemens Ladisch32eaeae2011-10-15 18:14:39 +02001867 /*
1868 * If the invalid data looks like a cycle start packet,
1869 * it's likely to be the result of the cycle master
1870 * having a wrong gap count. In this case, the self IDs
1871 * so far are valid and should be processed so that the
1872 * bus manager can then correct the gap count.
1873 */
1874 if (cond_le32_to_cpu(ohci->self_id_cpu[i])
1875 == 0xffff008f) {
Stefan Richter64d21722011-12-20 21:32:46 +01001876 dev_notice(ohci->card.device,
1877 "ignoring spurious self IDs\n");
Clemens Ladisch32eaeae2011-10-15 18:14:39 +02001878 self_id_count = j;
1879 break;
1880 } else {
Stefan Richter64d21722011-12-20 21:32:46 +01001881 dev_notice(ohci->card.device,
1882 "inconsistent self IDs\n");
Clemens Ladisch32eaeae2011-10-15 18:14:39 +02001883 return;
1884 }
Stefan Richterc8a9a492008-03-19 21:40:32 +01001885 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001886 ohci->self_id_buffer[j] =
1887 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001888 }
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001889
1890 if (ohci->quirks & QUIRK_TI_SLLZ059) {
1891 self_id_count = find_and_insert_self_id(ohci, self_id_count);
1892 if (self_id_count < 0) {
Stefan Richter64d21722011-12-20 21:32:46 +01001893 dev_notice(ohci->card.device,
1894 "could not construct local self ID\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001895 return;
1896 }
1897 }
1898
1899 if (self_id_count == 0) {
Stefan Richter64d21722011-12-20 21:32:46 +01001900 dev_notice(ohci->card.device, "inconsistent self IDs\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001901 return;
1902 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001903 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001904
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001905 /*
1906 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001907 * problem we face is that a new bus reset can start while we
1908 * read out the self IDs from the DMA buffer. If this happens,
1909 * the DMA buffer will be overwritten with new self IDs and we
1910 * will read out inconsistent data. The OHCI specification
1911 * (section 11.2) recommends a technique similar to
1912 * linux/seqlock.h, where we remember the generation of the
1913 * self IDs in the buffer before reading them out and compare
1914 * it to the current generation after reading them out. If
1915 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001916 * of self IDs.
1917 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001918
1919 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1920 if (new_generation != generation) {
Stefan Richter64d21722011-12-20 21:32:46 +01001921 dev_notice(ohci->card.device,
1922 "new bus reset, discarding self ids\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001923 return;
1924 }
1925
1926 /* FIXME: Document how the locking works. */
1927 spin_lock_irqsave(&ohci->lock, flags);
1928
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001929 ohci->generation = -1; /* prevent AT packet queueing */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001930 context_stop(&ohci->at_request_ctx);
1931 context_stop(&ohci->at_response_ctx);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001932
1933 spin_unlock_irqrestore(&ohci->lock, flags);
1934
Stefan Richter78dec562011-01-01 15:15:40 +01001935 /*
1936 * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
1937 * packets in the AT queues and software needs to drain them.
1938 * Some OHCI 1.1 controllers (JMicron) apparently require this too.
1939 */
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001940 at_context_flush(&ohci->at_request_ctx);
1941 at_context_flush(&ohci->at_response_ctx);
1942
1943 spin_lock_irqsave(&ohci->lock, flags);
1944
1945 ohci->generation = generation;
Kristian Høgsberged568912006-12-19 19:58:35 -05001946 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1947
Stefan Richter4a635592010-02-21 17:58:01 +01001948 if (ohci->quirks & QUIRK_RESET_PACKET)
Stefan Richterd34316a2008-04-12 22:31:25 +02001949 ohci->request_generation = generation;
1950
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001951 /*
1952 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001953 * have to do it under the spinlock also. If a new config rom
1954 * was set up before this reset, the old one is now no longer
1955 * in use and we can free it. Update the config rom pointers
1956 * to point to the current config rom and clear the
Thomas Weber88393162010-03-16 11:47:56 +01001957 * next_config_rom pointer so a new update can take place.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001958 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001959
1960 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001961 if (ohci->next_config_rom != ohci->config_rom) {
1962 free_rom = ohci->config_rom;
1963 free_rom_bus = ohci->config_rom_bus;
1964 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001965 ohci->config_rom = ohci->next_config_rom;
1966 ohci->config_rom_bus = ohci->next_config_rom_bus;
1967 ohci->next_config_rom = NULL;
1968
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001969 /*
1970 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001971 * config_rom registers. Writing the header quadlet
1972 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001973 * do that last.
1974 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001975 reg_write(ohci, OHCI1394_BusOptions,
1976 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02001977 ohci->config_rom[0] = ohci->next_header;
1978 reg_write(ohci, OHCI1394_ConfigROMhdr,
1979 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05001980 }
1981
Stefan Richter080de8c2008-02-28 20:54:43 +01001982#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1983 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1984 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1985#endif
1986
Kristian Høgsberged568912006-12-19 19:58:35 -05001987 spin_unlock_irqrestore(&ohci->lock, flags);
1988
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001989 if (free_rom)
1990 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1991 free_rom, free_rom_bus);
1992
Stefan Richter64d21722011-12-20 21:32:46 +01001993 log_selfids(ohci, generation, self_id_count);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001994
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001995 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Stefan Richterc8a94de2010-06-12 20:34:50 +02001996 self_id_count, ohci->self_id_buffer,
1997 ohci->csr_state_setclear_abdicate);
1998 ohci->csr_state_setclear_abdicate = false;
Kristian Høgsberged568912006-12-19 19:58:35 -05001999}
2000
2001static irqreturn_t irq_handler(int irq, void *data)
2002{
2003 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01002004 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05002005 int i;
2006
2007 event = reg_read(ohci, OHCI1394_IntEventClear);
2008
Stefan Richtera5159582007-06-09 19:31:14 +02002009 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05002010 return IRQ_NONE;
2011
Clemens Ladisch8327b372010-11-30 08:24:32 +01002012 /*
2013 * busReset and postedWriteErr must not be cleared yet
2014 * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
2015 */
2016 reg_write(ohci, OHCI1394_IntEventClear,
2017 event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
Stefan Richter64d21722011-12-20 21:32:46 +01002018 log_irqs(ohci, event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002019
2020 if (event & OHCI1394_selfIDComplete)
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02002021 queue_work(fw_workqueue, &ohci->bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05002022
2023 if (event & OHCI1394_RQPkt)
2024 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
2025
2026 if (event & OHCI1394_RSPkt)
2027 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
2028
2029 if (event & OHCI1394_reqTxComplete)
2030 tasklet_schedule(&ohci->at_request_ctx.tasklet);
2031
2032 if (event & OHCI1394_respTxComplete)
2033 tasklet_schedule(&ohci->at_response_ctx.tasklet);
2034
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002035 if (event & OHCI1394_isochRx) {
2036 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
2037 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002038
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002039 while (iso_event) {
2040 i = ffs(iso_event) - 1;
2041 tasklet_schedule(
2042 &ohci->ir_context_list[i].context.tasklet);
2043 iso_event &= ~(1 << i);
2044 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002045 }
2046
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002047 if (event & OHCI1394_isochTx) {
2048 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
2049 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002050
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002051 while (iso_event) {
2052 i = ffs(iso_event) - 1;
2053 tasklet_schedule(
2054 &ohci->it_context_list[i].context.tasklet);
2055 iso_event &= ~(1 << i);
2056 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002057 }
2058
Jarod Wilson75f78322008-04-03 17:18:23 -04002059 if (unlikely(event & OHCI1394_regAccessFail))
Stefan Richter98466cc2012-03-04 14:24:31 +01002060 dev_err(ohci->card.device, "register access failure\n");
Jarod Wilson75f78322008-04-03 17:18:23 -04002061
Clemens Ladisch8327b372010-11-30 08:24:32 +01002062 if (unlikely(event & OHCI1394_postedWriteErr)) {
2063 reg_read(ohci, OHCI1394_PostedWriteAddressHi);
2064 reg_read(ohci, OHCI1394_PostedWriteAddressLo);
2065 reg_write(ohci, OHCI1394_IntEventClear,
2066 OHCI1394_postedWriteErr);
Stephan Gatzkaa74477d2011-09-26 21:44:30 +02002067 if (printk_ratelimit())
Stefan Richter64d21722011-12-20 21:32:46 +01002068 dev_err(ohci->card.device, "PCI posted write error\n");
Clemens Ladisch8327b372010-11-30 08:24:32 +01002069 }
Stefan Richtere524f6162007-08-20 21:58:30 +02002070
Stefan Richterbb9f2202007-12-22 22:14:52 +01002071 if (unlikely(event & OHCI1394_cycleTooLong)) {
2072 if (printk_ratelimit())
Stefan Richter64d21722011-12-20 21:32:46 +01002073 dev_notice(ohci->card.device,
2074 "isochronous cycle too long\n");
Stefan Richterbb9f2202007-12-22 22:14:52 +01002075 reg_write(ohci, OHCI1394_LinkControlSet,
2076 OHCI1394_LinkControl_cycleMaster);
2077 }
2078
Jay Fenlason5ed1f322009-11-17 12:29:17 -05002079 if (unlikely(event & OHCI1394_cycleInconsistent)) {
2080 /*
2081 * We need to clear this event bit in order to make
2082 * cycleMatch isochronous I/O work. In theory we should
2083 * stop active cycleMatch iso contexts now and restart
2084 * them at least two cycles later. (FIXME?)
2085 */
2086 if (printk_ratelimit())
Stefan Richter64d21722011-12-20 21:32:46 +01002087 dev_notice(ohci->card.device,
2088 "isochronous cycle inconsistent\n");
Jay Fenlason5ed1f322009-11-17 12:29:17 -05002089 }
2090
Clemens Ladischf117a3e2011-01-10 17:21:35 +01002091 if (unlikely(event & OHCI1394_unrecoverableError))
2092 handle_dead_contexts(ohci);
2093
Clemens Ladischa48777e2010-06-10 08:33:07 +02002094 if (event & OHCI1394_cycle64Seconds) {
2095 spin_lock(&ohci->lock);
2096 update_bus_time(ohci);
2097 spin_unlock(&ohci->lock);
Clemens Ladische597e982010-11-30 08:24:19 +01002098 } else
2099 flush_writes(ohci);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002100
Kristian Høgsberged568912006-12-19 19:58:35 -05002101 return IRQ_HANDLED;
2102}
2103
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002104static int software_reset(struct fw_ohci *ohci)
2105{
Stefan Richter9f426172011-07-03 17:39:26 +02002106 u32 val;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002107 int i;
2108
2109 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
Stefan Richter9f426172011-07-03 17:39:26 +02002110 for (i = 0; i < 500; i++) {
2111 val = reg_read(ohci, OHCI1394_HCControlSet);
2112 if (!~val)
2113 return -ENODEV; /* Card was ejected. */
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002114
Stefan Richter9f426172011-07-03 17:39:26 +02002115 if (!(val & OHCI1394_HCControl_softReset))
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002116 return 0;
Stefan Richter9f426172011-07-03 17:39:26 +02002117
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002118 msleep(1);
2119 }
2120
2121 return -EBUSY;
2122}
2123
Stefan Richter8e859732009-10-08 00:41:59 +02002124static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
2125{
2126 size_t size = length * 4;
2127
2128 memcpy(dest, src, size);
2129 if (size < CONFIG_ROM_SIZE)
2130 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
2131}
2132
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002133static int configure_1394a_enhancements(struct fw_ohci *ohci)
2134{
2135 bool enable_1394a;
Stefan Richter35d999b2010-04-10 16:04:56 +02002136 int ret, clear, set, offset;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002137
2138 /* Check if the driver should configure link and PHY. */
2139 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
2140 OHCI1394_HCControl_programPhyEnable))
2141 return 0;
2142
2143 /* Paranoia: check whether the PHY supports 1394a, too. */
2144 enable_1394a = false;
Stefan Richter35d999b2010-04-10 16:04:56 +02002145 ret = read_phy_reg(ohci, 2);
2146 if (ret < 0)
2147 return ret;
2148 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
2149 ret = read_paged_phy_reg(ohci, 1, 8);
2150 if (ret < 0)
2151 return ret;
2152 if (ret >= 1)
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002153 enable_1394a = true;
2154 }
2155
2156 if (ohci->quirks & QUIRK_NO_1394A)
2157 enable_1394a = false;
2158
2159 /* Configure PHY and link consistently. */
2160 if (enable_1394a) {
2161 clear = 0;
2162 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2163 } else {
2164 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2165 set = 0;
2166 }
Stefan Richter02d37be2010-07-08 16:09:06 +02002167 ret = update_phy_reg(ohci, 5, clear, set);
Stefan Richter35d999b2010-04-10 16:04:56 +02002168 if (ret < 0)
2169 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002170
2171 if (enable_1394a)
2172 offset = OHCI1394_HCControlSet;
2173 else
2174 offset = OHCI1394_HCControlClear;
2175 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
2176
2177 /* Clean up: configuration has been taken care of. */
2178 reg_write(ohci, OHCI1394_HCControlClear,
2179 OHCI1394_HCControl_programPhyEnable);
2180
2181 return 0;
2182}
2183
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002184static int probe_tsb41ba3d(struct fw_ohci *ohci)
2185{
Stefan Richterb810e4a2011-09-19 09:29:30 +02002186 /* TI vendor ID = 0x080028, TSB41BA3D product ID = 0x833005 (sic) */
2187 static const u8 id[] = { 0x08, 0x00, 0x28, 0x83, 0x30, 0x05, };
2188 int reg, i;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002189
2190 reg = read_phy_reg(ohci, 2);
2191 if (reg < 0)
2192 return reg;
Stefan Richterb810e4a2011-09-19 09:29:30 +02002193 if ((reg & PHY_EXTENDED_REGISTERS) != PHY_EXTENDED_REGISTERS)
2194 return 0;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002195
Stefan Richterb810e4a2011-09-19 09:29:30 +02002196 for (i = ARRAY_SIZE(id) - 1; i >= 0; i--) {
2197 reg = read_paged_phy_reg(ohci, 1, i + 10);
2198 if (reg < 0)
2199 return reg;
2200 if (reg != id[i])
2201 return 0;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002202 }
Stefan Richterb810e4a2011-09-19 09:29:30 +02002203 return 1;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002204}
2205
Stefan Richter8e859732009-10-08 00:41:59 +02002206static int ohci_enable(struct fw_card *card,
2207 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002208{
2209 struct fw_ohci *ohci = fw_ohci(card);
2210 struct pci_dev *dev = to_pci_dev(card->device);
Clemens Ladische91b2782010-06-10 08:40:49 +02002211 u32 lps, seconds, version, irqs;
Stefan Richter28897fb2011-09-19 00:17:37 +02002212 int i, ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05002213
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002214 if (software_reset(ohci)) {
Stefan Richter64d21722011-12-20 21:32:46 +01002215 dev_err(card->device, "failed to reset ohci card\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002216 return -EBUSY;
2217 }
2218
2219 /*
2220 * Now enable LPS, which we need in order to start accessing
2221 * most of the registers. In fact, on some cards (ALI M5251),
2222 * accessing registers in the SClk domain without LPS enabled
2223 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04002224 * full link enabled. However, with some cards (well, at least
2225 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002226 */
2227 reg_write(ohci, OHCI1394_HCControlSet,
2228 OHCI1394_HCControl_LPS |
2229 OHCI1394_HCControl_postedWriteEnable);
2230 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04002231
2232 for (lps = 0, i = 0; !lps && i < 3; i++) {
2233 msleep(50);
2234 lps = reg_read(ohci, OHCI1394_HCControlSet) &
2235 OHCI1394_HCControl_LPS;
2236 }
2237
2238 if (!lps) {
Stefan Richter64d21722011-12-20 21:32:46 +01002239 dev_err(card->device, "failed to set Link Power Status\n");
Jarod Wilson02214722008-03-28 10:02:50 -04002240 return -EIO;
2241 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002242
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002243 if (ohci->quirks & QUIRK_TI_SLLZ059) {
Stefan Richter28897fb2011-09-19 00:17:37 +02002244 ret = probe_tsb41ba3d(ohci);
2245 if (ret < 0)
2246 return ret;
2247 if (ret)
Stefan Richter64d21722011-12-20 21:32:46 +01002248 dev_notice(card->device, "local TSB41BA3D phy\n");
Stefan Richter28897fb2011-09-19 00:17:37 +02002249 else
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002250 ohci->quirks &= ~QUIRK_TI_SLLZ059;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002251 }
2252
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002253 reg_write(ohci, OHCI1394_HCControlClear,
2254 OHCI1394_HCControl_noByteSwapData);
2255
Stefan Richteraffc9c22008-06-05 20:50:53 +02002256 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002257 reg_write(ohci, OHCI1394_LinkControlSet,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002258 OHCI1394_LinkControl_cycleTimerEnable |
2259 OHCI1394_LinkControl_cycleMaster);
2260
2261 reg_write(ohci, OHCI1394_ATRetries,
2262 OHCI1394_MAX_AT_REQ_RETRIES |
2263 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
Clemens Ladisch27a23292010-06-10 08:34:13 +02002264 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
2265 (200 << 16));
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002266
Clemens Ladischa48777e2010-06-10 08:33:07 +02002267 seconds = lower_32_bits(get_seconds());
2268 reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
2269 ohci->bus_time = seconds & ~0x3f;
2270
Clemens Ladische91b2782010-06-10 08:40:49 +02002271 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2272 if (version >= OHCI_VERSION_1_1) {
2273 reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
2274 0xfffffffe);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002275 card->broadcast_channel_auto_allocated = true;
Clemens Ladische91b2782010-06-10 08:40:49 +02002276 }
2277
Clemens Ladischa1a11322010-06-10 08:35:06 +02002278 /* Get implemented bits of the priority arbitration request counter. */
2279 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
2280 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
2281 reg_write(ohci, OHCI1394_FairnessControl, 0);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002282 card->priority_budget_implemented = ohci->pri_req_max != 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002283
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002284 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
2285 reg_write(ohci, OHCI1394_IntEventClear, ~0);
2286 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002287
Stefan Richter35d999b2010-04-10 16:04:56 +02002288 ret = configure_1394a_enhancements(ohci);
2289 if (ret < 0)
2290 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002291
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002292 /* Activate link_on bit and contender bit in our self ID packets.*/
Stefan Richter35d999b2010-04-10 16:04:56 +02002293 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
2294 if (ret < 0)
2295 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002296
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002297 /*
2298 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05002299 * update mechanism described below in ohci_set_config_rom()
2300 * is not active. We have to update ConfigRomHeader and
2301 * BusOptions manually, and the write to ConfigROMmap takes
2302 * effect immediately. We tie this to the enabling of the
2303 * link, so we have a valid config rom before enabling - the
2304 * OHCI requires that ConfigROMhdr and BusOptions have valid
2305 * values before enabling.
2306 *
2307 * However, when the ConfigROMmap is written, some controllers
2308 * always read back quadlets 0 and 2 from the config rom to
2309 * the ConfigRomHeader and BusOptions registers on bus reset.
2310 * They shouldn't do that in this initial case where the link
2311 * isn't enabled. This means we have to use the same
2312 * workaround here, setting the bus header to 0 and then write
2313 * the right values in the bus reset tasklet.
2314 */
2315
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002316 if (config_rom) {
2317 ohci->next_config_rom =
2318 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2319 &ohci->next_config_rom_bus,
2320 GFP_KERNEL);
2321 if (ohci->next_config_rom == NULL)
2322 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002323
Stefan Richter8e859732009-10-08 00:41:59 +02002324 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002325 } else {
2326 /*
2327 * In the suspend case, config_rom is NULL, which
2328 * means that we just reuse the old config rom.
2329 */
2330 ohci->next_config_rom = ohci->config_rom;
2331 ohci->next_config_rom_bus = ohci->config_rom_bus;
2332 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002333
Stefan Richter8e859732009-10-08 00:41:59 +02002334 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05002335 ohci->next_config_rom[0] = 0;
2336 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002337 reg_write(ohci, OHCI1394_BusOptions,
2338 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05002339 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2340
2341 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
2342
Clemens Ladisch262444e2010-06-05 12:31:25 +02002343 if (!(ohci->quirks & QUIRK_NO_MSI))
2344 pci_enable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05002345 if (request_irq(dev->irq, irq_handler,
Clemens Ladisch262444e2010-06-05 12:31:25 +02002346 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
2347 ohci_driver_name, ohci)) {
Stefan Richter64d21722011-12-20 21:32:46 +01002348 dev_err(card->device, "failed to allocate interrupt %d\n",
2349 dev->irq);
Clemens Ladisch262444e2010-06-05 12:31:25 +02002350 pci_disable_msi(dev);
Stefan Richtera01e8362011-08-11 20:40:42 +02002351
2352 if (config_rom) {
2353 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2354 ohci->next_config_rom,
2355 ohci->next_config_rom_bus);
2356 ohci->next_config_rom = NULL;
2357 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002358 return -EIO;
2359 }
2360
Stefan Richter148c7862010-06-05 11:46:49 +02002361 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
2362 OHCI1394_RQPkt | OHCI1394_RSPkt |
2363 OHCI1394_isochTx | OHCI1394_isochRx |
2364 OHCI1394_postedWriteErr |
2365 OHCI1394_selfIDComplete |
2366 OHCI1394_regAccessFail |
Clemens Ladischa48777e2010-06-10 08:33:07 +02002367 OHCI1394_cycle64Seconds |
Clemens Ladischf117a3e2011-01-10 17:21:35 +01002368 OHCI1394_cycleInconsistent |
2369 OHCI1394_unrecoverableError |
2370 OHCI1394_cycleTooLong |
Stefan Richter148c7862010-06-05 11:46:49 +02002371 OHCI1394_masterIntEnable;
2372 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
2373 irqs |= OHCI1394_busReset;
2374 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
2375
Kristian Høgsberged568912006-12-19 19:58:35 -05002376 reg_write(ohci, OHCI1394_HCControlSet,
2377 OHCI1394_HCControl_linkEnable |
2378 OHCI1394_HCControl_BIBimageValid);
Clemens Ladischecf83282011-04-11 09:56:12 +02002379
2380 reg_write(ohci, OHCI1394_LinkControlSet,
2381 OHCI1394_LinkControl_rcvSelfID |
2382 OHCI1394_LinkControl_rcvPhyPkt);
2383
2384 ar_context_run(&ohci->ar_request_ctx);
Clemens Ladischdd6254e2011-05-16 08:10:10 +02002385 ar_context_run(&ohci->ar_response_ctx);
2386
2387 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002388
Stefan Richter02d37be2010-07-08 16:09:06 +02002389 /* We are ready to go, reset bus to finish initialization. */
2390 fw_schedule_bus_reset(&ohci->card, false, true);
Kristian Høgsberged568912006-12-19 19:58:35 -05002391
2392 return 0;
2393}
2394
Stefan Richter53dca512008-12-14 21:47:04 +01002395static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02002396 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002397{
2398 struct fw_ohci *ohci;
2399 unsigned long flags;
Kristian Høgsberged568912006-12-19 19:58:35 -05002400 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01002401 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05002402
2403 ohci = fw_ohci(card);
2404
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002405 /*
2406 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05002407 * mechanism is a bit tricky, but easy enough to use. See
2408 * section 5.5.6 in the OHCI specification.
2409 *
2410 * The OHCI controller caches the new config rom address in a
2411 * shadow register (ConfigROMmapNext) and needs a bus reset
2412 * for the changes to take place. When the bus reset is
2413 * detected, the controller loads the new values for the
2414 * ConfigRomHeader and BusOptions registers from the specified
2415 * config rom and loads ConfigROMmap from the ConfigROMmapNext
2416 * shadow register. All automatically and atomically.
2417 *
2418 * Now, there's a twist to this story. The automatic load of
2419 * ConfigRomHeader and BusOptions doesn't honor the
2420 * noByteSwapData bit, so with a be32 config rom, the
2421 * controller will load be32 values in to these registers
2422 * during the atomic update, even on litte endian
2423 * architectures. The workaround we use is to put a 0 in the
2424 * header quadlet; 0 is endian agnostic and means that the
2425 * config rom isn't ready yet. In the bus reset tasklet we
2426 * then set up the real values for the two registers.
2427 *
2428 * We use ohci->lock to avoid racing with the code that sets
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02002429 * ohci->next_config_rom to NULL (see bus_reset_work).
Kristian Høgsberged568912006-12-19 19:58:35 -05002430 */
2431
2432 next_config_rom =
2433 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2434 &next_config_rom_bus, GFP_KERNEL);
2435 if (next_config_rom == NULL)
2436 return -ENOMEM;
2437
2438 spin_lock_irqsave(&ohci->lock, flags);
2439
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002440 /*
2441 * If there is not an already pending config_rom update,
2442 * push our new allocation into the ohci->next_config_rom
2443 * and then mark the local variable as null so that we
2444 * won't deallocate the new buffer.
2445 *
2446 * OTOH, if there is a pending config_rom update, just
2447 * use that buffer with the new config_rom data, and
2448 * let this routine free the unused DMA allocation.
2449 */
2450
Kristian Høgsberged568912006-12-19 19:58:35 -05002451 if (ohci->next_config_rom == NULL) {
2452 ohci->next_config_rom = next_config_rom;
2453 ohci->next_config_rom_bus = next_config_rom_bus;
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002454 next_config_rom = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -05002455 }
2456
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002457 copy_config_rom(ohci->next_config_rom, config_rom, length);
2458
2459 ohci->next_header = config_rom[0];
2460 ohci->next_config_rom[0] = 0;
2461
2462 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2463
Kristian Høgsberged568912006-12-19 19:58:35 -05002464 spin_unlock_irqrestore(&ohci->lock, flags);
2465
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002466 /* If we didn't use the DMA allocation, delete it. */
2467 if (next_config_rom != NULL)
2468 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2469 next_config_rom, next_config_rom_bus);
2470
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002471 /*
2472 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05002473 * effect. We clean up the old config rom memory and DMA
2474 * mappings in the bus reset tasklet, since the OHCI
2475 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002476 * takes effect.
2477 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002478
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002479 fw_schedule_bus_reset(&ohci->card, true, true);
2480
2481 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002482}
2483
2484static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
2485{
2486 struct fw_ohci *ohci = fw_ohci(card);
2487
2488 at_context_transmit(&ohci->at_request_ctx, packet);
2489}
2490
2491static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
2492{
2493 struct fw_ohci *ohci = fw_ohci(card);
2494
2495 at_context_transmit(&ohci->at_response_ctx, packet);
2496}
2497
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002498static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
2499{
2500 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002501 struct context *ctx = &ohci->at_request_ctx;
2502 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002503 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002504
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002505 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002506
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002507 if (packet->ack != 0)
2508 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002509
Stefan Richter19593ff2009-10-14 20:40:10 +02002510 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01002511 dma_unmap_single(ohci->card.device, packet->payload_bus,
2512 packet->payload_length, DMA_TO_DEVICE);
2513
Stefan Richter64d21722011-12-20 21:32:46 +01002514 log_ar_at_event(ohci, 'T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002515 driver_data->packet = NULL;
2516 packet->ack = RCODE_CANCELLED;
2517 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002518 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002519 out:
2520 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002521
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002522 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002523}
2524
Stefan Richter53dca512008-12-14 21:47:04 +01002525static int ohci_enable_phys_dma(struct fw_card *card,
2526 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05002527{
Stefan Richter080de8c2008-02-28 20:54:43 +01002528#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
2529 return 0;
2530#else
Kristian Høgsberged568912006-12-19 19:58:35 -05002531 struct fw_ohci *ohci = fw_ohci(card);
2532 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002533 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002534
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002535 /*
2536 * FIXME: Make sure this bitmask is cleared when we clear the busReset
2537 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
2538 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002539
2540 spin_lock_irqsave(&ohci->lock, flags);
2541
2542 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002543 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05002544 goto out;
2545 }
2546
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002547 /*
2548 * Note, if the node ID contains a non-local bus ID, physical DMA is
2549 * enabled for _all_ nodes on remote buses.
2550 */
Stefan Richter907293d2007-01-23 21:11:43 +01002551
2552 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
2553 if (n < 32)
2554 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
2555 else
2556 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2557
Kristian Høgsberged568912006-12-19 19:58:35 -05002558 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002559 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01002560 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002561
2562 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01002563#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05002564}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002565
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002566static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002567{
2568 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002569 unsigned long flags;
2570 u32 value;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002571
Clemens Ladisch60d32972010-06-10 08:24:35 +02002572 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002573 case CSR_STATE_CLEAR:
2574 case CSR_STATE_SET:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002575 if (ohci->is_root &&
2576 (reg_read(ohci, OHCI1394_LinkControlSet) &
2577 OHCI1394_LinkControl_cycleMaster))
Stefan Richterc8a94de2010-06-12 20:34:50 +02002578 value = CSR_STATE_BIT_CMSTR;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002579 else
Stefan Richterc8a94de2010-06-12 20:34:50 +02002580 value = 0;
2581 if (ohci->csr_state_setclear_abdicate)
2582 value |= CSR_STATE_BIT_ABDICATE;
Stefan Richter4a9bde92010-02-20 22:24:43 +01002583
Stefan Richterc8a94de2010-06-12 20:34:50 +02002584 return value;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002585
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002586 case CSR_NODE_IDS:
2587 return reg_read(ohci, OHCI1394_NodeID) << 16;
2588
Clemens Ladisch60d32972010-06-10 08:24:35 +02002589 case CSR_CYCLE_TIME:
2590 return get_cycle_time(ohci);
2591
Clemens Ladischa48777e2010-06-10 08:33:07 +02002592 case CSR_BUS_TIME:
2593 /*
2594 * We might be called just after the cycle timer has wrapped
2595 * around but just before the cycle64Seconds handler, so we
2596 * better check here, too, if the bus time needs to be updated.
2597 */
2598 spin_lock_irqsave(&ohci->lock, flags);
2599 value = update_bus_time(ohci);
2600 spin_unlock_irqrestore(&ohci->lock, flags);
2601 return value;
2602
Clemens Ladisch27a23292010-06-10 08:34:13 +02002603 case CSR_BUSY_TIMEOUT:
2604 value = reg_read(ohci, OHCI1394_ATRetries);
2605 return (value >> 4) & 0x0ffff00f;
2606
Clemens Ladischa1a11322010-06-10 08:35:06 +02002607 case CSR_PRIORITY_BUDGET:
2608 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2609 (ohci->pri_req_max << 8);
2610
Clemens Ladisch60d32972010-06-10 08:24:35 +02002611 default:
2612 WARN_ON(1);
2613 return 0;
Clemens Ladischb6775322010-01-20 09:58:02 +01002614 }
Clemens Ladisch60d32972010-06-10 08:24:35 +02002615}
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002616
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002617static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002618{
2619 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002620 unsigned long flags;
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002621
2622 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002623 case CSR_STATE_CLEAR:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002624 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2625 reg_write(ohci, OHCI1394_LinkControlClear,
2626 OHCI1394_LinkControl_cycleMaster);
2627 flush_writes(ohci);
2628 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002629 if (value & CSR_STATE_BIT_ABDICATE)
2630 ohci->csr_state_setclear_abdicate = false;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002631 break;
2632
2633 case CSR_STATE_SET:
2634 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2635 reg_write(ohci, OHCI1394_LinkControlSet,
2636 OHCI1394_LinkControl_cycleMaster);
2637 flush_writes(ohci);
2638 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002639 if (value & CSR_STATE_BIT_ABDICATE)
2640 ohci->csr_state_setclear_abdicate = true;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002641 break;
2642
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002643 case CSR_NODE_IDS:
2644 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2645 flush_writes(ohci);
2646 break;
2647
Clemens Ladisch9ab50712010-06-10 08:26:48 +02002648 case CSR_CYCLE_TIME:
2649 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2650 reg_write(ohci, OHCI1394_IntEventSet,
2651 OHCI1394_cycleInconsistent);
2652 flush_writes(ohci);
2653 break;
2654
Clemens Ladischa48777e2010-06-10 08:33:07 +02002655 case CSR_BUS_TIME:
2656 spin_lock_irqsave(&ohci->lock, flags);
2657 ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
2658 spin_unlock_irqrestore(&ohci->lock, flags);
2659 break;
2660
Clemens Ladisch27a23292010-06-10 08:34:13 +02002661 case CSR_BUSY_TIMEOUT:
2662 value = (value & 0xf) | ((value & 0xf) << 4) |
2663 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2664 reg_write(ohci, OHCI1394_ATRetries, value);
2665 flush_writes(ohci);
2666 break;
2667
Clemens Ladischa1a11322010-06-10 08:35:06 +02002668 case CSR_PRIORITY_BUDGET:
2669 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2670 flush_writes(ohci);
2671 break;
2672
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002673 default:
2674 WARN_ON(1);
2675 break;
2676 }
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002677}
2678
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002679static void flush_iso_completions(struct iso_context *ctx)
2680{
2681 ctx->base.callback.sc(&ctx->base, ctx->last_timestamp,
2682 ctx->header_length, ctx->header,
2683 ctx->base.callback_data);
2684 ctx->header_length = 0;
2685}
2686
Clemens Ladisch73864012012-03-18 19:04:05 +01002687static void copy_iso_headers(struct iso_context *ctx, const u32 *dma_hdr)
David Moore1aa292b2008-07-22 23:23:40 -07002688{
Clemens Ladisch73864012012-03-18 19:04:05 +01002689 u32 *ctx_hdr;
David Moore1aa292b2008-07-22 23:23:40 -07002690
Clemens Ladisch73864012012-03-18 19:04:05 +01002691 if (ctx->header_length + ctx->base.header_size > PAGE_SIZE)
David Moore1aa292b2008-07-22 23:23:40 -07002692 return;
2693
Clemens Ladisch73864012012-03-18 19:04:05 +01002694 ctx_hdr = ctx->header + ctx->header_length;
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002695 ctx->last_timestamp = (u16)le32_to_cpu((__force __le32)dma_hdr[0]);
Clemens Ladisch73864012012-03-18 19:04:05 +01002696
David Moore1aa292b2008-07-22 23:23:40 -07002697 /*
Clemens Ladisch32c507f2012-03-18 19:01:39 +01002698 * The two iso header quadlets are byteswapped to little
2699 * endian by the controller, but we want to present them
2700 * as big endian for consistency with the bus endianness.
David Moore1aa292b2008-07-22 23:23:40 -07002701 */
2702 if (ctx->base.header_size > 0)
Clemens Ladisch73864012012-03-18 19:04:05 +01002703 ctx_hdr[0] = swab32(dma_hdr[1]); /* iso packet header */
David Moore1aa292b2008-07-22 23:23:40 -07002704 if (ctx->base.header_size > 4)
Clemens Ladisch73864012012-03-18 19:04:05 +01002705 ctx_hdr[1] = swab32(dma_hdr[0]); /* timestamp */
David Moore1aa292b2008-07-22 23:23:40 -07002706 if (ctx->base.header_size > 8)
Clemens Ladisch73864012012-03-18 19:04:05 +01002707 memcpy(&ctx_hdr[2], &dma_hdr[2], ctx->base.header_size - 8);
David Moore1aa292b2008-07-22 23:23:40 -07002708 ctx->header_length += ctx->base.header_size;
2709}
2710
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002711static int handle_ir_packet_per_buffer(struct context *context,
2712 struct descriptor *d,
2713 struct descriptor *last)
2714{
2715 struct iso_context *ctx =
2716 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05002717 struct descriptor *pd;
Clemens Ladischa572e682011-10-15 23:12:23 +02002718 u32 buffer_dma;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002719
Stefan Richter872e3302010-07-29 18:19:22 +02002720 for (pd = d; pd <= last; pd++)
David Moorebcee8932007-12-19 15:26:38 -05002721 if (pd->transfer_status)
2722 break;
David Moorebcee8932007-12-19 15:26:38 -05002723 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002724 /* Descriptor(s) not done yet, stop iteration */
2725 return 0;
2726
Clemens Ladischa572e682011-10-15 23:12:23 +02002727 while (!(d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))) {
2728 d++;
2729 buffer_dma = le32_to_cpu(d->data_address);
2730 dma_sync_single_range_for_cpu(context->ohci->card.device,
2731 buffer_dma & PAGE_MASK,
2732 buffer_dma & ~PAGE_MASK,
2733 le16_to_cpu(d->req_count),
2734 DMA_FROM_DEVICE);
2735 }
2736
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002737 copy_iso_headers(ctx, (u32 *) (last + 1));
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002738
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002739 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
2740 flush_iso_completions(ctx);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002741
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002742 return 1;
2743}
2744
Stefan Richter872e3302010-07-29 18:19:22 +02002745/* d == last because each descriptor block is only a single descriptor. */
2746static int handle_ir_buffer_fill(struct context *context,
2747 struct descriptor *d,
2748 struct descriptor *last)
2749{
2750 struct iso_context *ctx =
2751 container_of(context, struct iso_context, context);
Clemens Ladischa572e682011-10-15 23:12:23 +02002752 u32 buffer_dma;
Stefan Richter872e3302010-07-29 18:19:22 +02002753
Clemens Ladisch0c0efba2012-03-12 21:45:47 +01002754 if (last->res_count != 0)
Stefan Richter872e3302010-07-29 18:19:22 +02002755 /* Descriptor(s) not done yet, stop iteration */
2756 return 0;
2757
Clemens Ladischa572e682011-10-15 23:12:23 +02002758 buffer_dma = le32_to_cpu(last->data_address);
2759 dma_sync_single_range_for_cpu(context->ohci->card.device,
2760 buffer_dma & PAGE_MASK,
2761 buffer_dma & ~PAGE_MASK,
2762 le16_to_cpu(last->req_count),
2763 DMA_FROM_DEVICE);
2764
Clemens Ladisch90fcc892012-03-18 19:03:26 +01002765 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
Stefan Richter872e3302010-07-29 18:19:22 +02002766 ctx->base.callback.mc(&ctx->base,
2767 le32_to_cpu(last->data_address) +
Clemens Ladisch0c0efba2012-03-12 21:45:47 +01002768 le16_to_cpu(last->req_count),
Stefan Richter872e3302010-07-29 18:19:22 +02002769 ctx->base.callback_data);
2770
2771 return 1;
2772}
2773
Clemens Ladischa572e682011-10-15 23:12:23 +02002774static inline void sync_it_packet_for_cpu(struct context *context,
2775 struct descriptor *pd)
2776{
2777 __le16 control;
2778 u32 buffer_dma;
2779
2780 /* only packets beginning with OUTPUT_MORE* have data buffers */
2781 if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
2782 return;
2783
2784 /* skip over the OUTPUT_MORE_IMMEDIATE descriptor */
2785 pd += 2;
2786
2787 /*
2788 * If the packet has a header, the first OUTPUT_MORE/LAST descriptor's
2789 * data buffer is in the context program's coherent page and must not
2790 * be synced.
2791 */
2792 if ((le32_to_cpu(pd->data_address) & PAGE_MASK) ==
2793 (context->current_bus & PAGE_MASK)) {
2794 if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
2795 return;
2796 pd++;
2797 }
2798
2799 do {
2800 buffer_dma = le32_to_cpu(pd->data_address);
2801 dma_sync_single_range_for_cpu(context->ohci->card.device,
2802 buffer_dma & PAGE_MASK,
2803 buffer_dma & ~PAGE_MASK,
2804 le16_to_cpu(pd->req_count),
2805 DMA_TO_DEVICE);
2806 control = pd->control;
2807 pd++;
2808 } while (!(control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS)));
2809}
2810
Kristian Høgsberg30200732007-02-16 17:34:39 -05002811static int handle_it_packet(struct context *context,
2812 struct descriptor *d,
2813 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05002814{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002815 struct iso_context *ctx =
2816 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002817 struct descriptor *pd;
Clemens Ladisch73864012012-03-18 19:04:05 +01002818 __be32 *ctx_hdr;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002819
Jay Fenlason31769ce2009-11-21 00:05:56 +01002820 for (pd = d; pd <= last; pd++)
2821 if (pd->transfer_status)
2822 break;
2823 if (pd > last)
2824 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05002825 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002826
Clemens Ladischa572e682011-10-15 23:12:23 +02002827 sync_it_packet_for_cpu(context, d);
2828
Clemens Ladisch73864012012-03-18 19:04:05 +01002829 if (ctx->header_length + 4 < PAGE_SIZE) {
2830 ctx_hdr = ctx->header + ctx->header_length;
Jay Fenlason31769ce2009-11-21 00:05:56 +01002831 /* Present this value as big-endian to match the receive code */
Clemens Ladisch73864012012-03-18 19:04:05 +01002832 *ctx_hdr = cpu_to_be32(
Jay Fenlason31769ce2009-11-21 00:05:56 +01002833 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2834 le16_to_cpu(pd->res_count));
2835 ctx->header_length += 4;
2836 }
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002837
2838 ctx->last_timestamp = le16_to_cpu(last->res_count);
2839 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
2840 flush_iso_completions(ctx);
2841
Kristian Høgsberg30200732007-02-16 17:34:39 -05002842 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05002843}
2844
Stefan Richter872e3302010-07-29 18:19:22 +02002845static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
2846{
2847 u32 hi = channels >> 32, lo = channels;
2848
2849 reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
2850 reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
2851 reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
2852 reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
2853 mmiowb();
2854 ohci->mc_channels = channels;
2855}
2856
Stefan Richter53dca512008-12-14 21:47:04 +01002857static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01002858 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05002859{
2860 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter872e3302010-07-29 18:19:22 +02002861 struct iso_context *uninitialized_var(ctx);
2862 descriptor_callback_t uninitialized_var(callback);
2863 u64 *uninitialized_var(channels);
2864 u32 *uninitialized_var(mask), uninitialized_var(regs);
Kristian Høgsberged568912006-12-19 19:58:35 -05002865 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02002866 int index, ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05002867
2868 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02002869
2870 switch (type) {
2871 case FW_ISO_CONTEXT_TRANSMIT:
2872 mask = &ohci->it_context_mask;
2873 callback = handle_it_packet;
2874 index = ffs(*mask) - 1;
2875 if (index >= 0) {
2876 *mask &= ~(1 << index);
2877 regs = OHCI1394_IsoXmitContextBase(index);
2878 ctx = &ohci->it_context_list[index];
2879 }
2880 break;
2881
2882 case FW_ISO_CONTEXT_RECEIVE:
2883 channels = &ohci->ir_context_channels;
2884 mask = &ohci->ir_context_mask;
2885 callback = handle_ir_packet_per_buffer;
2886 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2887 if (index >= 0) {
2888 *channels &= ~(1ULL << channel);
2889 *mask &= ~(1 << index);
2890 regs = OHCI1394_IsoRcvContextBase(index);
2891 ctx = &ohci->ir_context_list[index];
2892 }
2893 break;
2894
2895 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2896 mask = &ohci->ir_context_mask;
2897 callback = handle_ir_buffer_fill;
2898 index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
2899 if (index >= 0) {
2900 ohci->mc_allocated = true;
2901 *mask &= ~(1 << index);
2902 regs = OHCI1394_IsoRcvContextBase(index);
2903 ctx = &ohci->ir_context_list[index];
2904 }
2905 break;
2906
2907 default:
2908 index = -1;
2909 ret = -ENOSYS;
Stefan Richter4817ed22008-12-21 16:39:46 +01002910 }
Stefan Richter872e3302010-07-29 18:19:22 +02002911
Kristian Høgsberged568912006-12-19 19:58:35 -05002912 spin_unlock_irqrestore(&ohci->lock, flags);
2913
2914 if (index < 0)
Stefan Richter872e3302010-07-29 18:19:22 +02002915 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002916
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002917 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002918 ctx->header_length = 0;
2919 ctx->header = (void *) __get_free_page(GFP_KERNEL);
Stefan Richter872e3302010-07-29 18:19:22 +02002920 if (ctx->header == NULL) {
2921 ret = -ENOMEM;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002922 goto out;
Stefan Richter872e3302010-07-29 18:19:22 +02002923 }
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002924 ret = context_init(&ctx->context, ohci, regs, callback);
2925 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002926 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05002927
Stefan Richter872e3302010-07-29 18:19:22 +02002928 if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
2929 set_multichannel_mask(ohci, 0);
2930
Kristian Høgsberged568912006-12-19 19:58:35 -05002931 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002932
2933 out_with_header:
2934 free_page((unsigned long)ctx->header);
2935 out:
2936 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02002937
2938 switch (type) {
2939 case FW_ISO_CONTEXT_RECEIVE:
2940 *channels |= 1ULL << channel;
2941 break;
2942
2943 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2944 ohci->mc_allocated = false;
2945 break;
2946 }
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002947 *mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02002948
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002949 spin_unlock_irqrestore(&ohci->lock, flags);
2950
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002951 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002952}
2953
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04002954static int ohci_start_iso(struct fw_iso_context *base,
2955 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05002956{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002957 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002958 struct fw_ohci *ohci = ctx->context.ohci;
Stefan Richter872e3302010-07-29 18:19:22 +02002959 u32 control = IR_CONTEXT_ISOCH_HEADER, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05002960 int index;
2961
Clemens Ladisch44b74d92011-02-23 09:27:40 +01002962 /* the controller cannot start without any queued packets */
2963 if (ctx->context.last->branch_address == 0)
2964 return -ENODATA;
2965
Stefan Richter872e3302010-07-29 18:19:22 +02002966 switch (ctx->base.type) {
2967 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002968 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002969 match = 0;
2970 if (cycle >= 0)
2971 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002972 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002973
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002974 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2975 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002976 context_run(&ctx->context, match);
Stefan Richter872e3302010-07-29 18:19:22 +02002977 break;
2978
2979 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2980 control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
2981 /* fall through */
2982 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002983 index = ctx - ohci->ir_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002984 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2985 if (cycle >= 0) {
2986 match |= (cycle & 0x07fff) << 12;
2987 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2988 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002989
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002990 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2991 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002992 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002993 context_run(&ctx->context, control);
Maxim Levitskydd237362010-11-29 04:09:50 +02002994
2995 ctx->sync = sync;
2996 ctx->tags = tags;
2997
Stefan Richter872e3302010-07-29 18:19:22 +02002998 break;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002999 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003000
3001 return 0;
3002}
3003
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003004static int ohci_stop_iso(struct fw_iso_context *base)
3005{
3006 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01003007 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003008 int index;
3009
Stefan Richter872e3302010-07-29 18:19:22 +02003010 switch (ctx->base.type) {
3011 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003012 index = ctx - ohci->it_context_list;
3013 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02003014 break;
3015
3016 case FW_ISO_CONTEXT_RECEIVE:
3017 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003018 index = ctx - ohci->ir_context_list;
3019 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02003020 break;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003021 }
3022 flush_writes(ohci);
3023 context_stop(&ctx->context);
Clemens Ladische81cbeb2011-02-16 10:32:11 +01003024 tasklet_kill(&ctx->context.tasklet);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003025
3026 return 0;
3027}
3028
Kristian Høgsberged568912006-12-19 19:58:35 -05003029static void ohci_free_iso_context(struct fw_iso_context *base)
3030{
3031 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01003032 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05003033 unsigned long flags;
3034 int index;
3035
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003036 ohci_stop_iso(base);
3037 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003038 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003039
Kristian Høgsberged568912006-12-19 19:58:35 -05003040 spin_lock_irqsave(&ohci->lock, flags);
3041
Stefan Richter872e3302010-07-29 18:19:22 +02003042 switch (base->type) {
3043 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberged568912006-12-19 19:58:35 -05003044 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05003045 ohci->it_context_mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02003046 break;
3047
3048 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberged568912006-12-19 19:58:35 -05003049 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05003050 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01003051 ohci->ir_context_channels |= 1ULL << base->channel;
Stefan Richter872e3302010-07-29 18:19:22 +02003052 break;
3053
3054 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3055 index = ctx - ohci->ir_context_list;
3056 ohci->ir_context_mask |= 1 << index;
3057 ohci->ir_context_channels |= ohci->mc_channels;
3058 ohci->mc_channels = 0;
3059 ohci->mc_allocated = false;
3060 break;
Kristian Høgsberged568912006-12-19 19:58:35 -05003061 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003062
3063 spin_unlock_irqrestore(&ohci->lock, flags);
3064}
3065
Stefan Richter872e3302010-07-29 18:19:22 +02003066static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
Kristian Høgsberged568912006-12-19 19:58:35 -05003067{
Stefan Richter872e3302010-07-29 18:19:22 +02003068 struct fw_ohci *ohci = fw_ohci(base->card);
3069 unsigned long flags;
3070 int ret;
3071
3072 switch (base->type) {
3073 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3074
3075 spin_lock_irqsave(&ohci->lock, flags);
3076
3077 /* Don't allow multichannel to grab other contexts' channels. */
3078 if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
3079 *channels = ohci->ir_context_channels;
3080 ret = -EBUSY;
3081 } else {
3082 set_multichannel_mask(ohci, *channels);
3083 ret = 0;
3084 }
3085
3086 spin_unlock_irqrestore(&ohci->lock, flags);
3087
3088 break;
3089 default:
3090 ret = -EINVAL;
3091 }
3092
3093 return ret;
3094}
3095
Maxim Levitskydd237362010-11-29 04:09:50 +02003096#ifdef CONFIG_PM
3097static void ohci_resume_iso_dma(struct fw_ohci *ohci)
3098{
3099 int i;
3100 struct iso_context *ctx;
3101
3102 for (i = 0 ; i < ohci->n_ir ; i++) {
3103 ctx = &ohci->ir_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01003104 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02003105 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
3106 }
3107
3108 for (i = 0 ; i < ohci->n_it ; i++) {
3109 ctx = &ohci->it_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01003110 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02003111 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
3112 }
3113}
3114#endif
3115
Stefan Richter872e3302010-07-29 18:19:22 +02003116static int queue_iso_transmit(struct iso_context *ctx,
3117 struct fw_iso_packet *packet,
3118 struct fw_iso_buffer *buffer,
3119 unsigned long payload)
3120{
Kristian Høgsberg30200732007-02-16 17:34:39 -05003121 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05003122 struct fw_iso_packet *p;
3123 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003124 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05003125 u32 z, header_z, payload_z, irq;
3126 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05003127 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05003128
Kristian Høgsberged568912006-12-19 19:58:35 -05003129 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003130 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05003131
3132 if (p->skip)
3133 z = 1;
3134 else
3135 z = 2;
3136 if (p->header_length > 0)
3137 z++;
3138
3139 /* Determine the first page the payload isn't contained in. */
3140 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
3141 if (p->payload_length > 0)
3142 payload_z = end_page - (payload_index >> PAGE_SHIFT);
3143 else
3144 payload_z = 0;
3145
3146 z += payload_z;
3147
3148 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003149 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05003150
Kristian Høgsberg30200732007-02-16 17:34:39 -05003151 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
3152 if (d == NULL)
3153 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05003154
3155 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003156 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05003157 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01003158 /*
3159 * Link the skip address to this descriptor itself. This causes
3160 * a context to skip a cycle whenever lost cycles or FIFO
3161 * overruns occur, without dropping the data. The application
3162 * should then decide whether this is an error condition or not.
3163 * FIXME: Make the context's cycle-lost behaviour configurable?
3164 */
3165 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05003166
3167 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003168 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
3169 IT_HEADER_TAG(p->tag) |
3170 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
3171 IT_HEADER_CHANNEL(ctx->base.channel) |
3172 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05003173 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003174 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05003175 p->payload_length));
3176 }
3177
3178 if (p->header_length > 0) {
3179 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003180 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05003181 memcpy(&d[z], p->header, p->header_length);
3182 }
3183
3184 pd = d + z - payload_z;
3185 payload_end_index = payload_index + p->payload_length;
3186 for (i = 0; i < payload_z; i++) {
3187 page = payload_index >> PAGE_SHIFT;
3188 offset = payload_index & ~PAGE_MASK;
3189 next_page_index = (page + 1) << PAGE_SHIFT;
3190 length =
3191 min(next_page_index, payload_end_index) - payload_index;
3192 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003193
3194 page_bus = page_private(buffer->pages[page]);
3195 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05003196
Clemens Ladischa572e682011-10-15 23:12:23 +02003197 dma_sync_single_range_for_device(ctx->context.ohci->card.device,
3198 page_bus, offset, length,
3199 DMA_TO_DEVICE);
3200
Kristian Høgsberged568912006-12-19 19:58:35 -05003201 payload_index += length;
3202 }
3203
Kristian Høgsberged568912006-12-19 19:58:35 -05003204 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003205 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05003206 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003207 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05003208
Kristian Høgsberg30200732007-02-16 17:34:39 -05003209 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003210 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
3211 DESCRIPTOR_STATUS |
3212 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05003213 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05003214
Kristian Høgsberg30200732007-02-16 17:34:39 -05003215 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05003216
3217 return 0;
3218}
Stefan Richter373b2ed2007-03-04 14:45:18 +01003219
Stefan Richter872e3302010-07-29 18:19:22 +02003220static int queue_iso_packet_per_buffer(struct iso_context *ctx,
3221 struct fw_iso_packet *packet,
3222 struct fw_iso_buffer *buffer,
3223 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003224{
Clemens Ladischa572e682011-10-15 23:12:23 +02003225 struct device *device = ctx->context.ohci->card.device;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003226 struct descriptor *d, *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003227 dma_addr_t d_bus, page_bus;
3228 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05003229 int i, j, length;
3230 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003231
3232 /*
David Moore1aa292b2008-07-22 23:23:40 -07003233 * The OHCI controller puts the isochronous header and trailer in the
3234 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003235 */
Stefan Richter872e3302010-07-29 18:19:22 +02003236 packet_count = packet->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07003237 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003238
3239 /* Get header size in number of descriptors. */
3240 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
3241 page = payload >> PAGE_SHIFT;
3242 offset = payload & ~PAGE_MASK;
Stefan Richter872e3302010-07-29 18:19:22 +02003243 payload_per_buffer = packet->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003244
3245 for (i = 0; i < packet_count; i++) {
3246 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05003247 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003248 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05003249 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003250 if (d == NULL)
3251 return -ENOMEM;
3252
David Moorebcee8932007-12-19 15:26:38 -05003253 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
3254 DESCRIPTOR_INPUT_MORE);
Stefan Richter872e3302010-07-29 18:19:22 +02003255 if (packet->skip && i == 0)
David Moorebcee8932007-12-19 15:26:38 -05003256 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003257 d->req_count = cpu_to_le16(header_size);
3258 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05003259 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003260 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
3261
David Moorebcee8932007-12-19 15:26:38 -05003262 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003263 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05003264 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003265 pd++;
David Moorebcee8932007-12-19 15:26:38 -05003266 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3267 DESCRIPTOR_INPUT_MORE);
3268
3269 if (offset + rest < PAGE_SIZE)
3270 length = rest;
3271 else
3272 length = PAGE_SIZE - offset;
3273 pd->req_count = cpu_to_le16(length);
3274 pd->res_count = pd->req_count;
3275 pd->transfer_status = 0;
3276
3277 page_bus = page_private(buffer->pages[page]);
3278 pd->data_address = cpu_to_le32(page_bus + offset);
3279
Clemens Ladischa572e682011-10-15 23:12:23 +02003280 dma_sync_single_range_for_device(device, page_bus,
3281 offset, length,
3282 DMA_FROM_DEVICE);
3283
David Moorebcee8932007-12-19 15:26:38 -05003284 offset = (offset + length) & ~PAGE_MASK;
3285 rest -= length;
3286 if (offset == 0)
3287 page++;
3288 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003289 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3290 DESCRIPTOR_INPUT_LAST |
3291 DESCRIPTOR_BRANCH_ALWAYS);
Stefan Richter872e3302010-07-29 18:19:22 +02003292 if (packet->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003293 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3294
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003295 context_append(&ctx->context, d, z, header_z);
3296 }
3297
3298 return 0;
3299}
3300
Stefan Richter872e3302010-07-29 18:19:22 +02003301static int queue_iso_buffer_fill(struct iso_context *ctx,
3302 struct fw_iso_packet *packet,
3303 struct fw_iso_buffer *buffer,
3304 unsigned long payload)
3305{
3306 struct descriptor *d;
3307 dma_addr_t d_bus, page_bus;
3308 int page, offset, rest, z, i, length;
3309
3310 page = payload >> PAGE_SHIFT;
3311 offset = payload & ~PAGE_MASK;
3312 rest = packet->payload_length;
3313
3314 /* We need one descriptor for each page in the buffer. */
3315 z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
3316
3317 if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
3318 return -EFAULT;
3319
3320 for (i = 0; i < z; i++) {
3321 d = context_get_descriptors(&ctx->context, 1, &d_bus);
3322 if (d == NULL)
3323 return -ENOMEM;
3324
3325 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
3326 DESCRIPTOR_BRANCH_ALWAYS);
3327 if (packet->skip && i == 0)
3328 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
3329 if (packet->interrupt && i == z - 1)
3330 d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3331
3332 if (offset + rest < PAGE_SIZE)
3333 length = rest;
3334 else
3335 length = PAGE_SIZE - offset;
3336 d->req_count = cpu_to_le16(length);
3337 d->res_count = d->req_count;
3338 d->transfer_status = 0;
3339
3340 page_bus = page_private(buffer->pages[page]);
3341 d->data_address = cpu_to_le32(page_bus + offset);
3342
Clemens Ladischa572e682011-10-15 23:12:23 +02003343 dma_sync_single_range_for_device(ctx->context.ohci->card.device,
3344 page_bus, offset, length,
3345 DMA_FROM_DEVICE);
3346
Stefan Richter872e3302010-07-29 18:19:22 +02003347 rest -= length;
3348 offset = 0;
3349 page++;
3350
3351 context_append(&ctx->context, d, 1, 0);
3352 }
3353
3354 return 0;
3355}
3356
Stefan Richter53dca512008-12-14 21:47:04 +01003357static int ohci_queue_iso(struct fw_iso_context *base,
3358 struct fw_iso_packet *packet,
3359 struct fw_iso_buffer *buffer,
3360 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003361{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003362 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05003363 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02003364 int ret = -ENOSYS;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003365
David Moorefe5ca632008-01-06 17:21:41 -05003366 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02003367 switch (base->type) {
3368 case FW_ISO_CONTEXT_TRANSMIT:
3369 ret = queue_iso_transmit(ctx, packet, buffer, payload);
3370 break;
3371 case FW_ISO_CONTEXT_RECEIVE:
3372 ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
3373 break;
3374 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3375 ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
3376 break;
3377 }
David Moorefe5ca632008-01-06 17:21:41 -05003378 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
3379
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003380 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003381}
3382
Clemens Ladisch13882a82011-05-02 09:33:56 +02003383static void ohci_flush_queue_iso(struct fw_iso_context *base)
3384{
3385 struct context *ctx =
3386 &container_of(base, struct iso_context, base)->context;
3387
3388 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladisch13882a82011-05-02 09:33:56 +02003389}
3390
Stefan Richter21ebcd12007-01-14 15:29:07 +01003391static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003392 .enable = ohci_enable,
Stefan Richter02d37be2010-07-08 16:09:06 +02003393 .read_phy_reg = ohci_read_phy_reg,
Kristian Høgsberged568912006-12-19 19:58:35 -05003394 .update_phy_reg = ohci_update_phy_reg,
3395 .set_config_rom = ohci_set_config_rom,
3396 .send_request = ohci_send_request,
3397 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05003398 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05003399 .enable_phys_dma = ohci_enable_phys_dma,
Stefan Richter0fcff4e2010-06-12 20:35:52 +02003400 .read_csr = ohci_read_csr,
3401 .write_csr = ohci_write_csr,
Kristian Høgsberged568912006-12-19 19:58:35 -05003402
3403 .allocate_iso_context = ohci_allocate_iso_context,
3404 .free_iso_context = ohci_free_iso_context,
Stefan Richter872e3302010-07-29 18:19:22 +02003405 .set_iso_channels = ohci_set_iso_channels,
Kristian Høgsberged568912006-12-19 19:58:35 -05003406 .queue_iso = ohci_queue_iso,
Clemens Ladisch13882a82011-05-02 09:33:56 +02003407 .flush_queue_iso = ohci_flush_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05003408 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003409 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05003410};
3411
Stefan Richter2ed0f182008-03-01 12:35:29 +01003412#ifdef CONFIG_PPC_PMAC
Stefan Richter5da3dac2010-04-02 14:05:02 +02003413static void pmac_ohci_on(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003414{
3415 if (machine_is(powermac)) {
3416 struct device_node *ofn = pci_device_to_OF_node(dev);
3417
3418 if (ofn) {
3419 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
3420 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
3421 }
3422 }
3423}
3424
Stefan Richter5da3dac2010-04-02 14:05:02 +02003425static void pmac_ohci_off(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003426{
3427 if (machine_is(powermac)) {
3428 struct device_node *ofn = pci_device_to_OF_node(dev);
3429
3430 if (ofn) {
3431 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
3432 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
3433 }
3434 }
3435}
3436#else
Stefan Richter5da3dac2010-04-02 14:05:02 +02003437static inline void pmac_ohci_on(struct pci_dev *dev) {}
3438static inline void pmac_ohci_off(struct pci_dev *dev) {}
Stefan Richter2ed0f182008-03-01 12:35:29 +01003439#endif /* CONFIG_PPC_PMAC */
3440
Stefan Richter53dca512008-12-14 21:47:04 +01003441static int __devinit pci_probe(struct pci_dev *dev,
3442 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05003443{
3444 struct fw_ohci *ohci;
Stefan Richteraa0170f2010-10-17 14:09:12 +02003445 u32 bus_options, max_receive, link_speed, version;
Kristian Høgsberged568912006-12-19 19:58:35 -05003446 u64 guid;
Maxim Levitskydd237362010-11-29 04:09:50 +02003447 int i, err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003448 size_t size;
3449
Stefan Richter7f7e37112011-07-10 00:23:03 +02003450 if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
3451 dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
3452 return -ENOSYS;
3453 }
3454
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003455 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05003456 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01003457 err = -ENOMEM;
3458 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05003459 }
3460
3461 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
3462
Stefan Richter5da3dac2010-04-02 14:05:02 +02003463 pmac_ohci_on(dev);
Stefan Richter130d5492008-03-24 20:55:28 +01003464
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003465 err = pci_enable_device(dev);
3466 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003467 dev_err(&dev->dev, "failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01003468 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05003469 }
3470
3471 pci_set_master(dev);
3472 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
3473 pci_set_drvdata(dev, ohci);
3474
3475 spin_lock_init(&ohci->lock);
Stefan Richter02d37be2010-07-08 16:09:06 +02003476 mutex_init(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -05003477
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02003478 INIT_WORK(&ohci->bus_reset_work, bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05003479
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003480 err = pci_request_region(dev, 0, ohci_driver_name);
3481 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003482 dev_err(&dev->dev, "MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003483 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05003484 }
3485
3486 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
3487 if (ohci->registers == NULL) {
Stefan Richter64d21722011-12-20 21:32:46 +01003488 dev_err(&dev->dev, "failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003489 err = -ENXIO;
3490 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05003491 }
3492
Stefan Richter4a635592010-02-21 17:58:01 +01003493 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
Stefan Richter9993e0f2010-12-07 20:32:40 +01003494 if ((ohci_quirks[i].vendor == dev->vendor) &&
3495 (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
3496 ohci_quirks[i].device == dev->device) &&
3497 (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
3498 ohci_quirks[i].revision >= dev->revision)) {
Stefan Richter4a635592010-02-21 17:58:01 +01003499 ohci->quirks = ohci_quirks[i].flags;
3500 break;
3501 }
Stefan Richter3e9cc2f2010-02-21 17:58:29 +01003502 if (param_quirks)
3503 ohci->quirks = param_quirks;
Clemens Ladischb6775322010-01-20 09:58:02 +01003504
Clemens Ladischec766a72010-11-30 08:25:17 +01003505 /*
3506 * Because dma_alloc_coherent() allocates at least one page,
3507 * we save space by using a common buffer for the AR request/
3508 * response descriptors and the self IDs buffer.
3509 */
3510 BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
3511 BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
3512 ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
3513 PAGE_SIZE,
3514 &ohci->misc_buffer_bus,
3515 GFP_KERNEL);
3516 if (!ohci->misc_buffer) {
3517 err = -ENOMEM;
3518 goto fail_iounmap;
3519 }
3520
3521 err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003522 OHCI1394_AsReqRcvContextControlSet);
3523 if (err < 0)
Clemens Ladischec766a72010-11-30 08:25:17 +01003524 goto fail_misc_buf;
Kristian Høgsberged568912006-12-19 19:58:35 -05003525
Clemens Ladischec766a72010-11-30 08:25:17 +01003526 err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003527 OHCI1394_AsRspRcvContextControlSet);
3528 if (err < 0)
3529 goto fail_arreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003530
Clemens Ladischc088ab302010-11-30 08:24:01 +01003531 err = context_init(&ohci->at_request_ctx, ohci,
3532 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
3533 if (err < 0)
3534 goto fail_arrsp_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003535
Clemens Ladischc088ab302010-11-30 08:24:01 +01003536 err = context_init(&ohci->at_response_ctx, ohci,
3537 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
3538 if (err < 0)
3539 goto fail_atreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003540
Kristian Høgsberged568912006-12-19 19:58:35 -05003541 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01003542 ohci->ir_context_channels = ~0ULL;
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003543 ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003544 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003545 ohci->ir_context_mask = ohci->ir_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003546 ohci->n_ir = hweight32(ohci->ir_context_mask);
3547 size = sizeof(struct iso_context) * ohci->n_ir;
Kristian Høgsberged568912006-12-19 19:58:35 -05003548 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
3549
Stefan Richter4802f162010-02-21 17:58:52 +01003550 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003551 ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003552 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003553 ohci->it_context_mask = ohci->it_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003554 ohci->n_it = hweight32(ohci->it_context_mask);
3555 size = sizeof(struct iso_context) * ohci->n_it;
Stefan Richter4802f162010-02-21 17:58:52 +01003556 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
3557
Kristian Høgsberged568912006-12-19 19:58:35 -05003558 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003559 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01003560 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05003561 }
3562
Clemens Ladischec766a72010-11-30 08:25:17 +01003563 ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
3564 ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
Kristian Høgsberged568912006-12-19 19:58:35 -05003565
Kristian Høgsberged568912006-12-19 19:58:35 -05003566 bus_options = reg_read(ohci, OHCI1394_BusOptions);
3567 max_receive = (bus_options >> 12) & 0xf;
3568 link_speed = bus_options & 0x7;
3569 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
3570 reg_read(ohci, OHCI1394_GUIDLo);
3571
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003572 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003573 if (err)
Clemens Ladischec766a72010-11-30 08:25:17 +01003574 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05003575
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01003576 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
Stefan Richter64d21722011-12-20 21:32:46 +01003577 dev_notice(&dev->dev,
3578 "added OHCI v%x.%x device as card %d, "
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01003579 "%d IR + %d IT contexts, quirks 0x%x\n",
Stefan Richter64d21722011-12-20 21:32:46 +01003580 version >> 16, version & 0xff, ohci->card.index,
Maxim Levitskydd237362010-11-29 04:09:50 +02003581 ohci->n_ir, ohci->n_it, ohci->quirks);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003582
Kristian Høgsberged568912006-12-19 19:58:35 -05003583 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003584
Stefan Richter7007a072008-10-26 09:50:31 +01003585 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003586 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01003587 kfree(ohci->it_context_list);
3588 context_release(&ohci->at_response_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003589 fail_atreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003590 context_release(&ohci->at_request_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003591 fail_arrsp_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003592 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003593 fail_arreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003594 ar_context_release(&ohci->ar_request_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003595 fail_misc_buf:
3596 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3597 ohci->misc_buffer, ohci->misc_buffer_bus);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003598 fail_iounmap:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003599 pci_iounmap(dev, ohci->registers);
3600 fail_iomem:
3601 pci_release_region(dev, 0);
3602 fail_disable:
3603 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01003604 fail_free:
Oleg Drokind838d2c02011-03-11 04:17:27 +03003605 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003606 pmac_ohci_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01003607 fail:
3608 if (err == -ENOMEM)
Stefan Richter64d21722011-12-20 21:32:46 +01003609 dev_err(&dev->dev, "out of memory\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003610
3611 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003612}
3613
3614static void pci_remove(struct pci_dev *dev)
3615{
3616 struct fw_ohci *ohci;
3617
3618 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05003619 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
3620 flush_writes(ohci);
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02003621 cancel_work_sync(&ohci->bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05003622 fw_core_remove_card(&ohci->card);
3623
Kristian Høgsbergc781c062007-05-07 20:33:32 -04003624 /*
3625 * FIXME: Fail all pending packets here, now that the upper
3626 * layers can't queue any more.
3627 */
Kristian Høgsberged568912006-12-19 19:58:35 -05003628
3629 software_reset(ohci);
3630 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003631
3632 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
3633 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3634 ohci->next_config_rom, ohci->next_config_rom_bus);
3635 if (ohci->config_rom)
3636 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3637 ohci->config_rom, ohci->config_rom_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003638 ar_context_release(&ohci->ar_request_ctx);
3639 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003640 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3641 ohci->misc_buffer, ohci->misc_buffer_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003642 context_release(&ohci->at_request_ctx);
3643 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003644 kfree(ohci->it_context_list);
3645 kfree(ohci->ir_context_list);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003646 pci_disable_msi(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003647 pci_iounmap(dev, ohci->registers);
3648 pci_release_region(dev, 0);
3649 pci_disable_device(dev);
Oleg Drokind838d2c02011-03-11 04:17:27 +03003650 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003651 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003652
Stefan Richter64d21722011-12-20 21:32:46 +01003653 dev_notice(&dev->dev, "removed fw-ohci device\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05003654}
3655
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003656#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01003657static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003658{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003659 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003660 int err;
3661
3662 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003663 free_irq(dev->irq, ohci);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003664 pci_disable_msi(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003665 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003666 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003667 dev_err(&dev->dev, "pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003668 return err;
3669 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01003670 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02003671 if (err)
Stefan Richter64d21722011-12-20 21:32:46 +01003672 dev_err(&dev->dev, "pci_set_power_state failed with %d\n", err);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003673 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003674
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003675 return 0;
3676}
3677
Stefan Richter2ed0f182008-03-01 12:35:29 +01003678static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003679{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003680 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003681 int err;
3682
Stefan Richter5da3dac2010-04-02 14:05:02 +02003683 pmac_ohci_on(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003684 pci_set_power_state(dev, PCI_D0);
3685 pci_restore_state(dev);
3686 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003687 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003688 dev_err(&dev->dev, "pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003689 return err;
3690 }
3691
Maxim Levitsky8662b6b2010-11-29 04:09:49 +02003692 /* Some systems don't setup GUID register on resume from ram */
3693 if (!reg_read(ohci, OHCI1394_GUIDLo) &&
3694 !reg_read(ohci, OHCI1394_GUIDHi)) {
3695 reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
3696 reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
3697 }
3698
Maxim Levitskydd237362010-11-29 04:09:50 +02003699 err = ohci_enable(&ohci->card, NULL, 0);
Maxim Levitskydd237362010-11-29 04:09:50 +02003700 if (err)
3701 return err;
3702
3703 ohci_resume_iso_dma(ohci);
Stefan Richter693a50b2011-01-01 15:17:05 +01003704
Maxim Levitskydd237362010-11-29 04:09:50 +02003705 return 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003706}
3707#endif
3708
Németh Mártona67483d2010-01-10 13:14:26 +01003709static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003710 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
3711 { }
3712};
3713
3714MODULE_DEVICE_TABLE(pci, pci_table);
3715
3716static struct pci_driver fw_ohci_pci_driver = {
3717 .name = ohci_driver_name,
3718 .id_table = pci_table,
3719 .probe = pci_probe,
3720 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003721#ifdef CONFIG_PM
3722 .resume = pci_resume,
3723 .suspend = pci_suspend,
3724#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05003725};
3726
3727MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
3728MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
3729MODULE_LICENSE("GPL");
3730
Olaf Hering1e4c7b02007-05-05 23:17:13 +02003731/* Provide a module alias so root-on-sbp2 initrds don't break. */
3732#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
3733MODULE_ALIAS("ohci1394");
3734#endif
3735
Kristian Høgsberged568912006-12-19 19:58:35 -05003736static int __init fw_ohci_init(void)
3737{
3738 return pci_register_driver(&fw_ohci_pci_driver);
3739}
3740
3741static void __exit fw_ohci_cleanup(void)
3742{
3743 pci_unregister_driver(&fw_ohci_pci_driver);
3744}
3745
3746module_init(fw_ohci_init);
3747module_exit(fw_ohci_cleanup);