blob: e637f8d9dcf35966357668d31850fcf74cc4feb6 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053026#ifdef pr_fmt
27#undef pr_fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020028#endif
29
30#ifdef DSS_SUBSYS_NAME
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053031#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020032#else
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053033#define pr_fmt(fmt) fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020034#endif
35
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053036#define DSSDBG(format, ...) \
37 pr_debug(format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020038
39#ifdef DSS_SUBSYS_NAME
40#define DSSERR(format, ...) \
41 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
42 ## __VA_ARGS__)
43#else
44#define DSSERR(format, ...) \
45 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
46#endif
47
48#ifdef DSS_SUBSYS_NAME
49#define DSSINFO(format, ...) \
50 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
51 ## __VA_ARGS__)
52#else
53#define DSSINFO(format, ...) \
54 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
55#endif
56
57#ifdef DSS_SUBSYS_NAME
58#define DSSWARN(format, ...) \
59 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
60 ## __VA_ARGS__)
61#else
62#define DSSWARN(format, ...) \
63 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
64#endif
65
66/* OMAP TRM gives bitfields as start:end, where start is the higher bit
67 number. For example 7:0 */
68#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
69#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
70#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
71#define FLD_MOD(orig, val, start, end) \
72 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
73
Archit Taneja569969d2011-08-22 17:41:57 +053074enum dss_io_pad_mode {
75 DSS_IO_PAD_MODE_RESET,
76 DSS_IO_PAD_MODE_RFBI,
77 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020078};
79
Mythri P K7ed024a2011-03-09 16:31:38 +053080enum dss_hdmi_venc_clk_source_select {
81 DSS_VENC_TV_CLK = 0,
82 DSS_HDMI_M_PCLK = 1,
83};
84
Archit Taneja6ff8aa32011-08-25 18:35:58 +053085enum dss_dsi_content_type {
86 DSS_DSI_CONTENT_DCS,
87 DSS_DSI_CONTENT_GENERIC,
88};
89
Archit Tanejad9ac7732012-09-22 12:38:19 +053090enum dss_writeback_channel {
91 DSS_WB_LCD1_MGR = 0,
92 DSS_WB_LCD2_MGR = 1,
93 DSS_WB_TV_MGR = 2,
94 DSS_WB_OVL0 = 3,
95 DSS_WB_OVL1 = 4,
96 DSS_WB_OVL2 = 5,
97 DSS_WB_OVL3 = 6,
98 DSS_WB_LCD3_MGR = 7,
99};
100
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200101struct dss_clock_info {
102 /* rates that we get with dividers below */
103 unsigned long fck;
104
105 /* dividers */
106 u16 fck_div;
107};
108
109struct dispc_clock_info {
110 /* rates that we get with dividers below */
111 unsigned long lck;
112 unsigned long pck;
113
114 /* dividers */
115 u16 lck_div;
116 u16 pck_div;
117};
118
119struct dsi_clock_info {
120 /* rates that we get with dividers below */
121 unsigned long fint;
122 unsigned long clkin4ddr;
123 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600124 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
125 * OMAP4: PLLx_CLK1 */
126 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
127 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200128 unsigned long lp_clk;
129
130 /* dividers */
131 u16 regn;
132 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600133 u16 regm_dispc; /* OMAP3: REGM3
134 * OMAP4: REGM4 */
135 u16 regm_dsi; /* OMAP3: REGM4
136 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200137 u16 lp_clk_div;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200138};
139
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530140struct reg_field {
141 u16 reg;
142 u8 high;
143 u8 low;
144};
145
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530146struct dss_lcd_mgr_config {
147 enum dss_io_pad_mode io_pad_mode;
148
149 bool stallmode;
150 bool fifohandcheck;
151
152 struct dispc_clock_info clock_info;
153
154 int video_port_width;
155
156 int lcden_sig_polarity;
157};
158
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200159struct seq_file;
160struct platform_device;
161
162/* core */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200163struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200164struct regulator *dss_get_vdds_dsi(void);
165struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200166int dss_get_ctx_loss_count(struct device *dev);
167int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
168void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200169int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200170int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200171
Tomi Valkeinen52744842012-09-10 13:58:29 +0300172struct omap_dss_device *dss_alloc_and_init_device(struct device *parent);
173int dss_add_device(struct omap_dss_device *dssdev);
174void dss_unregister_device(struct omap_dss_device *dssdev);
175void dss_unregister_child_devices(struct device *parent);
176void dss_put_device(struct omap_dss_device *dssdev);
177void dss_copy_device_pdata(struct omap_dss_device *dst,
178 const struct omap_dss_device *src);
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200179
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200180/* apply */
181void dss_apply_init(void);
182int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr);
183int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
184void dss_mgr_start_update(struct omap_overlay_manager *mgr);
185int omap_dss_mgr_apply(struct omap_overlay_manager *mgr);
Tomi Valkeineneb70d732011-11-15 12:15:18 +0200186
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +0200187int dss_mgr_enable(struct omap_overlay_manager *mgr);
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +0200188void dss_mgr_disable(struct omap_overlay_manager *mgr);
Tomi Valkeineneb70d732011-11-15 12:15:18 +0200189int dss_mgr_set_info(struct omap_overlay_manager *mgr,
190 struct omap_overlay_manager_info *info);
191void dss_mgr_get_info(struct omap_overlay_manager *mgr,
192 struct omap_overlay_manager_info *info);
Archit Taneja97f01b32012-09-26 16:42:39 +0530193int dss_mgr_set_output(struct omap_overlay_manager *mgr,
194 struct omap_dss_output *output);
195int dss_mgr_unset_output(struct omap_overlay_manager *mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530196void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +0530197 const struct omap_video_timings *timings);
Archit Tanejaf476ae92012-06-29 14:37:03 +0530198void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
199 const struct dss_lcd_mgr_config *config);
Archit Taneja228b2132012-04-27 01:22:28 +0530200const struct omap_video_timings *dss_mgr_get_timings(struct omap_overlay_manager *mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200201
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200202bool dss_ovl_is_enabled(struct omap_overlay *ovl);
203int dss_ovl_enable(struct omap_overlay *ovl);
204int dss_ovl_disable(struct omap_overlay *ovl);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +0200205int dss_ovl_set_info(struct omap_overlay *ovl,
206 struct omap_overlay_info *info);
207void dss_ovl_get_info(struct omap_overlay *ovl,
208 struct omap_overlay_info *info);
209int dss_ovl_set_manager(struct omap_overlay *ovl,
210 struct omap_overlay_manager *mgr);
211int dss_ovl_unset_manager(struct omap_overlay *ovl);
212
Archit Taneja484dc402012-09-07 17:38:00 +0530213/* output */
214void dss_register_output(struct omap_dss_output *out);
215void dss_unregister_output(struct omap_dss_output *out);
Archit Taneja32248272012-09-10 14:34:16 +0530216struct omap_dss_output *omapdss_get_output_from_dssdev(struct omap_dss_device *dssdev);
Archit Taneja484dc402012-09-07 17:38:00 +0530217
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200218/* display */
219int dss_suspend_all_devices(void);
220int dss_resume_all_devices(void);
221void dss_disable_all_devices(void);
222
Tomi Valkeinen47eb6762012-09-07 15:44:30 +0300223int dss_init_device(struct platform_device *pdev,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200224 struct omap_dss_device *dssdev);
225void dss_uninit_device(struct platform_device *pdev,
226 struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200227
228/* manager */
229int dss_init_overlay_managers(struct platform_device *pdev);
230void dss_uninit_overlay_managers(struct platform_device *pdev);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200231int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
232 const struct omap_overlay_manager_info *info);
Archit Tanejab917fa32012-04-27 01:07:28 +0530233int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
234 const struct omap_video_timings *timings);
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200235int dss_mgr_check(struct omap_overlay_manager *mgr,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200236 struct omap_overlay_manager_info *info,
Archit Taneja228b2132012-04-27 01:22:28 +0530237 const struct omap_video_timings *mgr_timings,
Archit Taneja6e543592012-05-23 17:01:35 +0530238 const struct dss_lcd_mgr_config *config,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200239 struct omap_overlay_info **overlay_infos);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200240
Archit Tanejaf476ae92012-06-29 14:37:03 +0530241static inline bool dss_mgr_is_lcd(enum omap_channel id)
242{
243 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
244 id == OMAP_DSS_CHANNEL_LCD3)
245 return true;
246 else
247 return false;
248}
249
Tomi Valkeinenf6a04922012-08-06 14:44:09 +0300250int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
251 struct platform_device *pdev);
252void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
253
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200254/* overlay */
255void dss_init_overlays(struct platform_device *pdev);
256void dss_uninit_overlays(struct platform_device *pdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200257void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200258int dss_ovl_simple_check(struct omap_overlay *ovl,
259 const struct omap_overlay_info *info);
Archit Taneja228b2132012-04-27 01:22:28 +0530260int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
261 const struct omap_video_timings *mgr_timings);
Archit Taneja6c6f5102012-06-25 14:58:48 +0530262bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
263 enum omap_color_mode mode);
Tomi Valkeinen91691512012-08-06 14:40:00 +0300264int dss_overlay_kobj_init(struct omap_overlay *ovl,
265 struct platform_device *pdev);
266void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200267
268/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200269int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000270void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200271
Tomi Valkeinende09e452012-09-21 12:09:54 +0300272int dss_dpi_select_source(enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530273void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300274enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530275const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000276void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200277
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530278#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000279void dss_debug_dump_clocks(struct seq_file *s);
280#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200281
Archit Taneja889b4fd2012-07-20 17:18:49 +0530282void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200283int dss_sdi_enable(void);
284void dss_sdi_disable(void);
285
Archit Taneja89a35e52011-04-12 13:52:23 +0530286void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530287void dss_select_dsi_clk_source(int dsi_module,
288 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600289void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530290 enum omap_dss_clk_source clk_src);
291enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530292enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530293enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200294
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200295void dss_set_venc_output(enum omap_dss_venc_type type);
296void dss_set_dac_pwrdn_bgz(bool enable);
297
298unsigned long dss_get_dpll4_rate(void);
Tomi Valkeinen930b0272012-10-15 13:27:04 +0300299int dss_calc_clock_rates(struct dss_clock_info *cinfo);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200300int dss_set_clock_div(struct dss_clock_info *cinfo);
Archit Taneja6d523e72012-06-21 09:33:55 +0530301int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200302 struct dispc_clock_info *dispc_cinfo);
303
304/* SDI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200305int sdi_init_platform_driver(void) __init;
306void sdi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200307
308/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200309#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530310
311struct dentry;
312struct file_operations;
313
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200314int dsi_init_platform_driver(void) __init;
315void dsi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200316
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300317int dsi_runtime_get(struct platform_device *dsidev);
318void dsi_runtime_put(struct platform_device *dsidev);
319
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200320void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200321
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200322void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530323u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
324
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530325unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
326int dsi_pll_set_clock_div(struct platform_device *dsidev,
327 struct dsi_clock_info *cinfo);
Archit Taneja6d523e72012-06-21 09:33:55 +0530328int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530329 unsigned long req_pck, struct dsi_clock_info *cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200330 struct dispc_clock_info *dispc_cinfo);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530331int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
332 bool enable_hsdiv);
333void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530334void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
335void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
336struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200337#else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300338static inline int dsi_runtime_get(struct platform_device *dsidev)
339{
340 return 0;
341}
342static inline void dsi_runtime_put(struct platform_device *dsidev)
343{
344}
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530345static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
346{
347 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
348 return 0;
349}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530350static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600351{
352 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
353 return 0;
354}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300355static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
356 struct dsi_clock_info *cinfo)
357{
358 WARN("%s: DSI not compiled in\n", __func__);
359 return -ENODEV;
360}
361static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Taneja6d523e72012-06-21 09:33:55 +0530362 unsigned long req_pck,
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300363 struct dsi_clock_info *dsi_cinfo,
364 struct dispc_clock_info *dispc_cinfo)
365{
366 WARN("%s: DSI not compiled in\n", __func__);
367 return -ENODEV;
368}
369static inline int dsi_pll_init(struct platform_device *dsidev,
370 bool enable_hsclk, bool enable_hsdiv)
371{
372 WARN("%s: DSI not compiled in\n", __func__);
373 return -ENODEV;
374}
375static inline void dsi_pll_uninit(struct platform_device *dsidev,
376 bool disconnect_lanes)
377{
378}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530379static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300380{
381}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530382static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300383{
384}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530385static inline struct platform_device *dsi_get_dsidev_from_id(int module)
386{
387 WARN("%s: DSI not compiled in, returning platform device as NULL\n",
388 __func__);
389 return NULL;
390}
Jani Nikula368a1482010-05-07 11:58:41 +0200391#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200392
393/* DPI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200394int dpi_init_platform_driver(void) __init;
395void dpi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200396
397/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200398int dispc_init_platform_driver(void) __init;
399void dispc_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200400void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300401u32 dispc_read_irqstatus(void);
402void dispc_clear_irqstatus(u32 mask);
403u32 dispc_read_irqenable(void);
404void dispc_write_irqenable(u32 mask);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200405
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300406int dispc_runtime_get(void);
407void dispc_runtime_put(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200408
409void dispc_enable_sidle(void);
410void dispc_disable_sidle(void);
411
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200412void dispc_lcd_enable_signal(bool enable);
413void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300414void dispc_enable_fifomerge(bool enable);
415void dispc_enable_gamma_table(bool enable);
416void dispc_set_loadmode(enum omap_dss_load_mode mode);
417
Archit Taneja8f366162012-04-16 12:53:44 +0530418bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +0530419 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300420unsigned long dispc_fclk_rate(void);
Archit Taneja6d523e72012-06-21 09:33:55 +0530421void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300422 struct dispc_clock_info *cinfo);
423int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
424 struct dispc_clock_info *cinfo);
425
426
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200427void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200428void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300429 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
430 bool manual_update);
Archit Taneja8eeb7012012-08-22 12:33:49 +0530431int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +0530432 bool replication, const struct omap_video_timings *mgr_timings,
433 bool mem_to_mem);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300434int dispc_ovl_enable(enum omap_plane plane, bool enable);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +0300435bool dispc_ovl_enabled(enum omap_plane plane);
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300436void dispc_ovl_set_channel_out(enum omap_plane plane,
437 enum omap_channel channel);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300438
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200439u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200440u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300441u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300442bool dispc_mgr_go_busy(enum omap_channel channel);
443void dispc_mgr_go(enum omap_channel channel);
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +0300444void dispc_mgr_enable(enum omap_channel channel, bool enable);
Tomi Valkeinen875459572011-11-15 10:56:11 +0200445bool dispc_mgr_is_enabled(enum omap_channel channel);
Tomi Valkeinen3a979f82012-10-19 14:14:38 +0300446void dispc_mgr_enable_sync(enum omap_channel channel);
447void dispc_mgr_disable_sync(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300448bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +0300449void dispc_mgr_set_lcd_config(enum omap_channel channel,
450 const struct dss_lcd_mgr_config *config);
Archit Tanejac51d9212012-04-16 12:53:43 +0530451void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200452 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300453unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
454unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +0530455unsigned long dispc_core_clk_rate(void);
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530456void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200457 const struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300458int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000459 struct dispc_clock_info *cinfo);
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200460void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200461 const struct omap_overlay_manager_info *info);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200462
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530463u32 dispc_wb_get_framedone_irq(void);
464bool dispc_wb_go_busy(void);
465void dispc_wb_go(void);
466void dispc_wb_enable(bool enable);
467bool dispc_wb_is_enabled(void);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530468void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530469int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +0530470 bool mem_to_mem, const struct omap_video_timings *timings);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530471
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200472/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200473#ifdef CONFIG_OMAP2_DSS_VENC
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200474int venc_init_platform_driver(void) __init;
475void venc_uninit_platform_driver(void) __exit;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530476unsigned long venc_get_pixel_clock(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200477#else
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530478static inline unsigned long venc_get_pixel_clock(void)
479{
480 WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
481 return 0;
482}
Jani Nikula368a1482010-05-07 11:58:41 +0200483#endif
Archit Taneja156fd992012-07-06 20:52:37 +0530484int omapdss_venc_display_enable(struct omap_dss_device *dssdev);
485void omapdss_venc_display_disable(struct omap_dss_device *dssdev);
486void omapdss_venc_set_timings(struct omap_dss_device *dssdev,
487 struct omap_video_timings *timings);
488int omapdss_venc_check_timings(struct omap_dss_device *dssdev,
489 struct omap_video_timings *timings);
490u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev);
491int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss);
Archit Tanejafebe2902012-08-16 11:55:15 +0530492void omapdss_venc_set_type(struct omap_dss_device *dssdev,
493 enum omap_dss_venc_type type);
Archit Taneja89e71952012-08-16 11:56:31 +0530494void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
495 bool invert_polarity);
Archit Taneja156fd992012-07-06 20:52:37 +0530496int venc_panel_init(void);
497void venc_panel_exit(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200498
Mythri P Kc3198a52011-03-12 12:04:27 +0530499/* HDMI */
500#ifdef CONFIG_OMAP4_DSS_HDMI
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200501int hdmi_init_platform_driver(void) __init;
502void hdmi_uninit_platform_driver(void) __exit;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530503unsigned long hdmi_get_pixel_clock(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530504#else
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530505static inline unsigned long hdmi_get_pixel_clock(void)
506{
507 WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
508 return 0;
509}
Mythri P Kc3198a52011-03-12 12:04:27 +0530510#endif
511int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
512void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
Tomi Valkeinen44898232012-10-19 17:42:27 +0300513int omapdss_hdmi_core_enable(struct omap_dss_device *dssdev);
514void omapdss_hdmi_core_disable(struct omap_dss_device *dssdev);
Archit Taneja78493982012-08-08 16:50:42 +0530515void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
516 struct omap_video_timings *timings);
Mythri P Kc3198a52011-03-12 12:04:27 +0530517int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
518 struct omap_video_timings *timings);
Tomi Valkeinen47024562011-08-25 17:12:56 +0300519int omapdss_hdmi_read_edid(u8 *buf, int len);
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300520bool omapdss_hdmi_detect(void);
Mythri P K70be8322011-03-10 15:48:48 +0530521int hdmi_panel_init(void);
522void hdmi_panel_exit(void);
Ricardo Nerif3a974912012-05-09 21:09:50 -0500523#ifdef CONFIG_OMAP4_DSS_HDMI_AUDIO
524int hdmi_audio_enable(void);
525void hdmi_audio_disable(void);
526int hdmi_audio_start(void);
527void hdmi_audio_stop(void);
528bool hdmi_mode_has_audio(void);
529int hdmi_audio_config(struct omap_dss_audio *audio);
530#endif
Mythri P Kc3198a52011-03-12 12:04:27 +0530531
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200532/* RFBI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200533int rfbi_init_platform_driver(void) __init;
534void rfbi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200535
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200536
537#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
538static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
539{
540 int b;
541 for (b = 0; b < 32; ++b) {
542 if (irqstatus & (1 << b))
543 irq_arr[b]++;
544 }
545}
546#endif
547
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200548#endif