blob: 56c43f355ce3c8a8d293dd0fef8bc846837ecb61 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030041#include <linux/of.h>
42#include <linux/of_platform.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030043#include <linux/component.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030045#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053046#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
48#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053049#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020051#define DSI_CATCH_MISSING_TE
52
Tomi Valkeinen68104462013-12-17 13:53:28 +020053struct dsi_reg { u16 module; u16 idx; };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020054
Tomi Valkeinen68104462013-12-17 13:53:28 +020055#define DSI_REG(mod, idx) ((const struct dsi_reg) { mod, idx })
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020056
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020057/* DSI Protocol Engine */
58
Tomi Valkeinen68104462013-12-17 13:53:28 +020059#define DSI_PROTO 0
60#define DSI_PROTO_SZ 0x200
61
62#define DSI_REVISION DSI_REG(DSI_PROTO, 0x0000)
63#define DSI_SYSCONFIG DSI_REG(DSI_PROTO, 0x0010)
64#define DSI_SYSSTATUS DSI_REG(DSI_PROTO, 0x0014)
65#define DSI_IRQSTATUS DSI_REG(DSI_PROTO, 0x0018)
66#define DSI_IRQENABLE DSI_REG(DSI_PROTO, 0x001C)
67#define DSI_CTRL DSI_REG(DSI_PROTO, 0x0040)
68#define DSI_GNQ DSI_REG(DSI_PROTO, 0x0044)
69#define DSI_COMPLEXIO_CFG1 DSI_REG(DSI_PROTO, 0x0048)
70#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(DSI_PROTO, 0x004C)
71#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(DSI_PROTO, 0x0050)
72#define DSI_CLK_CTRL DSI_REG(DSI_PROTO, 0x0054)
73#define DSI_TIMING1 DSI_REG(DSI_PROTO, 0x0058)
74#define DSI_TIMING2 DSI_REG(DSI_PROTO, 0x005C)
75#define DSI_VM_TIMING1 DSI_REG(DSI_PROTO, 0x0060)
76#define DSI_VM_TIMING2 DSI_REG(DSI_PROTO, 0x0064)
77#define DSI_VM_TIMING3 DSI_REG(DSI_PROTO, 0x0068)
78#define DSI_CLK_TIMING DSI_REG(DSI_PROTO, 0x006C)
79#define DSI_TX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0070)
80#define DSI_RX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0074)
81#define DSI_COMPLEXIO_CFG2 DSI_REG(DSI_PROTO, 0x0078)
82#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(DSI_PROTO, 0x007C)
83#define DSI_VM_TIMING4 DSI_REG(DSI_PROTO, 0x0080)
84#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(DSI_PROTO, 0x0084)
85#define DSI_VM_TIMING5 DSI_REG(DSI_PROTO, 0x0088)
86#define DSI_VM_TIMING6 DSI_REG(DSI_PROTO, 0x008C)
87#define DSI_VM_TIMING7 DSI_REG(DSI_PROTO, 0x0090)
88#define DSI_STOPCLK_TIMING DSI_REG(DSI_PROTO, 0x0094)
89#define DSI_VC_CTRL(n) DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
90#define DSI_VC_TE(n) DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
91#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
92#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
93#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
94#define DSI_VC_IRQSTATUS(n) DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
95#define DSI_VC_IRQENABLE(n) DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020096
97/* DSIPHY_SCP */
98
Tomi Valkeinen68104462013-12-17 13:53:28 +020099#define DSI_PHY 1
100#define DSI_PHY_OFFSET 0x200
101#define DSI_PHY_SZ 0x40
102
103#define DSI_DSIPHY_CFG0 DSI_REG(DSI_PHY, 0x0000)
104#define DSI_DSIPHY_CFG1 DSI_REG(DSI_PHY, 0x0004)
105#define DSI_DSIPHY_CFG2 DSI_REG(DSI_PHY, 0x0008)
106#define DSI_DSIPHY_CFG5 DSI_REG(DSI_PHY, 0x0014)
107#define DSI_DSIPHY_CFG10 DSI_REG(DSI_PHY, 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200108
109/* DSI_PLL_CTRL_SCP */
110
Tomi Valkeinen68104462013-12-17 13:53:28 +0200111#define DSI_PLL 2
112#define DSI_PLL_OFFSET 0x300
113#define DSI_PLL_SZ 0x20
114
115#define DSI_PLL_CONTROL DSI_REG(DSI_PLL, 0x0000)
116#define DSI_PLL_STATUS DSI_REG(DSI_PLL, 0x0004)
117#define DSI_PLL_GO DSI_REG(DSI_PLL, 0x0008)
118#define DSI_PLL_CONFIGURATION1 DSI_REG(DSI_PLL, 0x000C)
119#define DSI_PLL_CONFIGURATION2 DSI_REG(DSI_PLL, 0x0010)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200120
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530121#define REG_GET(dsidev, idx, start, end) \
122 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200123
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530124#define REG_FLD_MOD(dsidev, idx, val, start, end) \
125 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200126
127/* Global interrupts */
128#define DSI_IRQ_VC0 (1 << 0)
129#define DSI_IRQ_VC1 (1 << 1)
130#define DSI_IRQ_VC2 (1 << 2)
131#define DSI_IRQ_VC3 (1 << 3)
132#define DSI_IRQ_WAKEUP (1 << 4)
133#define DSI_IRQ_RESYNC (1 << 5)
134#define DSI_IRQ_PLL_LOCK (1 << 7)
135#define DSI_IRQ_PLL_UNLOCK (1 << 8)
136#define DSI_IRQ_PLL_RECALL (1 << 9)
137#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
138#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
139#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
140#define DSI_IRQ_TE_TRIGGER (1 << 16)
141#define DSI_IRQ_ACK_TRIGGER (1 << 17)
142#define DSI_IRQ_SYNC_LOST (1 << 18)
143#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
144#define DSI_IRQ_TA_TIMEOUT (1 << 20)
145#define DSI_IRQ_ERROR_MASK \
146 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Dan Carpenter00355412015-11-23 21:22:36 +0300147 DSI_IRQ_TA_TIMEOUT)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200148#define DSI_IRQ_CHANNEL_MASK 0xf
149
150/* Virtual channel interrupts */
151#define DSI_VC_IRQ_CS (1 << 0)
152#define DSI_VC_IRQ_ECC_CORR (1 << 1)
153#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
154#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
155#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
156#define DSI_VC_IRQ_BTA (1 << 5)
157#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
158#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
159#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
160#define DSI_VC_IRQ_ERROR_MASK \
161 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
162 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
163 DSI_VC_IRQ_FIFO_TX_UDF)
164
165/* ComplexIO interrupts */
166#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
167#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
168#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200169#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
170#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200171#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
172#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
173#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200174#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
175#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200176#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
177#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
178#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200179#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
180#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200181#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
182#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
183#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200184#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
185#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200186#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
187#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
188#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
189#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
190#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
191#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200192#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
193#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
194#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
195#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200196#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
197#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300198#define DSI_CIO_IRQ_ERROR_MASK \
199 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200200 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
201 DSI_CIO_IRQ_ERRSYNCESC5 | \
202 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
203 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
204 DSI_CIO_IRQ_ERRESC5 | \
205 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
206 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
207 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300208 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
209 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200210 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
211 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
212 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200213
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200214typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
215
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200216static int dsi_display_init_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +0200217 enum omap_channel channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200218static void dsi_display_uninit_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +0200219 enum omap_channel channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200220
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300221static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
222
Tomi Valkeinenacf604b2014-11-07 13:13:24 +0200223/* DSI PLL HSDIV indices */
224#define HSDIV_DISPC 0
225#define HSDIV_DSI 1
226
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200227#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300228#define DSI_MAX_NR_LANES 5
229
230enum dsi_lane_function {
231 DSI_LANE_UNUSED = 0,
232 DSI_LANE_CLK,
233 DSI_LANE_DATA1,
234 DSI_LANE_DATA2,
235 DSI_LANE_DATA3,
236 DSI_LANE_DATA4,
237};
238
239struct dsi_lane_config {
240 enum dsi_lane_function function;
241 u8 polarity;
242};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200243
244struct dsi_isr_data {
245 omap_dsi_isr_t isr;
246 void *arg;
247 u32 mask;
248};
249
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200250enum fifo_size {
251 DSI_FIFO_SIZE_0 = 0,
252 DSI_FIFO_SIZE_32 = 1,
253 DSI_FIFO_SIZE_64 = 2,
254 DSI_FIFO_SIZE_96 = 3,
255 DSI_FIFO_SIZE_128 = 4,
256};
257
Archit Tanejad6049142011-08-22 11:58:08 +0530258enum dsi_vc_source {
259 DSI_VC_SOURCE_L4 = 0,
260 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200261};
262
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200263struct dsi_irq_stats {
264 unsigned long last_reset;
265 unsigned irq_count;
266 unsigned dsi_irqs[32];
267 unsigned vc_irqs[4][32];
268 unsigned cio_irqs[32];
269};
270
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200271struct dsi_isr_tables {
272 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
273 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
274 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
275};
276
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200277struct dsi_clk_calc_ctx {
278 struct platform_device *dsidev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300279 struct dss_pll *pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200280
281 /* inputs */
282
283 const struct omap_dss_dsi_config *config;
284
285 unsigned long req_pck_min, req_pck_nom, req_pck_max;
286
287 /* outputs */
288
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300289 struct dss_pll_clock_info dsi_cinfo;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200290 struct dispc_clock_info dispc_cinfo;
291
292 struct omap_video_timings dispc_vm;
293 struct omap_dss_dsi_videomode_timings dsi_vm;
294};
295
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300296struct dsi_lp_clock_info {
297 unsigned long lp_clk;
298 u16 lp_clk_div;
299};
300
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530301struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000302 struct platform_device *pdev;
Tomi Valkeinen68104462013-12-17 13:53:28 +0200303 void __iomem *proto_base;
304 void __iomem *phy_base;
305 void __iomem *pll_base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300306
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200307 int module_id;
308
archit tanejaaffe3602011-02-23 08:41:03 +0000309 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200310
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300311 bool is_enabled;
312
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300313 struct clk *dss_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300314
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200315 struct dispc_clock_info user_dispc_cinfo;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300316 struct dss_pll_clock_info user_dsi_cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200317
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300318 struct dsi_lp_clock_info user_lp_cinfo;
319 struct dsi_lp_clock_info current_lp_cinfo;
320
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300321 struct dss_pll pll;
322
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300323 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200324 struct regulator *vdds_dsi_reg;
325
326 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530327 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200328 struct omap_dss_device *dssdev;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +0300329 enum fifo_size tx_fifo_size;
330 enum fifo_size rx_fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530331 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200332 } vc[4];
333
334 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200335 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200336
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200337 spinlock_t irq_lock;
338 struct dsi_isr_tables isr_tables;
339 /* space for a copy used by the interrupt handler */
340 struct dsi_isr_tables isr_tables_copy;
341
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200342 int update_channel;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300343#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200344 unsigned update_bytes;
345#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200346
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200347 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300348 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200349
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200350 void (*framedone_callback)(int, void *);
351 void *framedone_data;
352
353 struct delayed_work framedone_timeout_work;
354
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200355#ifdef DSI_CATCH_MISSING_TE
356 struct timer_list te_timer;
357#endif
358
359 unsigned long cache_req_pck;
360 unsigned long cache_clk_freq;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300361 struct dss_pll_clock_info cache_cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200362
363 u32 errors;
364 spinlock_t errors_lock;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300365#ifdef DSI_PERF_MEASURE
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200366 ktime_t perf_setup_time;
367 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200368#endif
369 int debug_read;
370 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200371
372#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
373 spinlock_t irq_stats_lock;
374 struct dsi_irq_stats irq_stats;
375#endif
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300376
Tomi Valkeinend9820852011-10-12 15:05:59 +0300377 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200378 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530379
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300380 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
381 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300382
383 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530384
385 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530386 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530387 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530388 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530389 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530390
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300391 struct omap_dss_device output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530392};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200393
Archit Taneja2e868db2011-05-12 17:26:28 +0530394struct dsi_packet_sent_handler_data {
395 struct platform_device *dsidev;
396 struct completion *completion;
397};
398
Tomi Valkeinen6274a612012-08-21 15:35:42 +0300399struct dsi_module_id_data {
400 u32 address;
401 int id;
402};
403
404static const struct of_device_id dsi_of_match[];
405
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300406#ifdef DSI_PERF_MEASURE
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030407static bool dsi_perf;
408module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200409#endif
410
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530411static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
412{
413 return dev_get_drvdata(&dsidev->dev);
414}
415
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530416static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
417{
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300418 return to_platform_device(dssdev->dev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530419}
420
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +0300421static struct platform_device *dsi_get_dsidev_from_id(int module)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530422{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300423 struct omap_dss_device *out;
Archit Taneja400e65d2012-07-04 13:48:34 +0530424 enum omap_dss_output_id id;
425
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300426 switch (module) {
427 case 0:
428 id = OMAP_DSS_OUTPUT_DSI1;
429 break;
430 case 1:
431 id = OMAP_DSS_OUTPUT_DSI2;
432 break;
433 default:
434 return NULL;
435 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530436
437 out = omap_dss_get_output(id);
438
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300439 return out ? to_platform_device(out->dev) : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530440}
441
442static inline void dsi_write_reg(struct platform_device *dsidev,
443 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200444{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530445 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200446 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530447
Tomi Valkeinen68104462013-12-17 13:53:28 +0200448 switch(idx.module) {
449 case DSI_PROTO: base = dsi->proto_base; break;
450 case DSI_PHY: base = dsi->phy_base; break;
451 case DSI_PLL: base = dsi->pll_base; break;
452 default: return;
453 }
454
455 __raw_writel(val, base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200456}
457
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530458static inline u32 dsi_read_reg(struct platform_device *dsidev,
459 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200460{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530461 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200462 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530463
Tomi Valkeinen68104462013-12-17 13:53:28 +0200464 switch(idx.module) {
465 case DSI_PROTO: base = dsi->proto_base; break;
466 case DSI_PHY: base = dsi->phy_base; break;
467 case DSI_PLL: base = dsi->pll_base; break;
468 default: return 0;
469 }
470
471 return __raw_readl(base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200472}
473
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300474static void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200475{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530476 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
477 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
478
479 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200480}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200481
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300482static void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200483{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530484 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
485 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
486
487 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200488}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200489
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530490static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200491{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530492 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
493
494 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200495}
496
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200497static void dsi_completion_handler(void *data, u32 mask)
498{
499 complete((struct completion *)data);
500}
501
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530502static inline int wait_for_bit_change(struct platform_device *dsidev,
503 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200504{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300505 unsigned long timeout;
506 ktime_t wait;
507 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200508
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300509 /* first busyloop to see if the bit changes right away */
510 t = 100;
511 while (t-- > 0) {
512 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
513 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200514 }
515
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300516 /* then loop for 500ms, sleeping for 1ms in between */
517 timeout = jiffies + msecs_to_jiffies(500);
518 while (time_before(jiffies, timeout)) {
519 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
520 return value;
521
522 wait = ns_to_ktime(1000 * 1000);
523 set_current_state(TASK_UNINTERRUPTIBLE);
524 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
525 }
526
527 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200528}
529
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530530u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
531{
532 switch (fmt) {
533 case OMAP_DSS_DSI_FMT_RGB888:
534 case OMAP_DSS_DSI_FMT_RGB666:
535 return 24;
536 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
537 return 18;
538 case OMAP_DSS_DSI_FMT_RGB565:
539 return 16;
540 default:
541 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300542 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530543 }
544}
545
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300546#ifdef DSI_PERF_MEASURE
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530547static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200548{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530549 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
550 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200551}
552
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530553static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200554{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530555 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
556 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200557}
558
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530559static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200560{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530561 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200562 ktime_t t, setup_time, trans_time;
563 u32 total_bytes;
564 u32 setup_us, trans_us, total_us;
565
566 if (!dsi_perf)
567 return;
568
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200569 t = ktime_get();
570
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530571 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200572 setup_us = (u32)ktime_to_us(setup_time);
573 if (setup_us == 0)
574 setup_us = 1;
575
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530576 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200577 trans_us = (u32)ktime_to_us(trans_time);
578 if (trans_us == 0)
579 trans_us = 1;
580
581 total_us = setup_us + trans_us;
582
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200583 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200584
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200585 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
586 "%u bytes, %u kbytes/sec\n",
587 name,
588 setup_us,
589 trans_us,
590 total_us,
591 1000*1000 / total_us,
592 total_bytes,
593 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200594}
595#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300596static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
597{
598}
599
600static inline void dsi_perf_mark_start(struct platform_device *dsidev)
601{
602}
603
604static inline void dsi_perf_show(struct platform_device *dsidev,
605 const char *name)
606{
607}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200608#endif
609
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530610static int verbose_irq;
611
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200612static void print_irq_status(u32 status)
613{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200614 if (status == 0)
615 return;
616
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530617 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200618 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200619
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530620#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
621
622 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
623 status,
624 verbose_irq ? PIS(VC0) : "",
625 verbose_irq ? PIS(VC1) : "",
626 verbose_irq ? PIS(VC2) : "",
627 verbose_irq ? PIS(VC3) : "",
628 PIS(WAKEUP),
629 PIS(RESYNC),
630 PIS(PLL_LOCK),
631 PIS(PLL_UNLOCK),
632 PIS(PLL_RECALL),
633 PIS(COMPLEXIO_ERR),
634 PIS(HS_TX_TIMEOUT),
635 PIS(LP_RX_TIMEOUT),
636 PIS(TE_TRIGGER),
637 PIS(ACK_TRIGGER),
638 PIS(SYNC_LOST),
639 PIS(LDO_POWER_GOOD),
640 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200641#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200642}
643
644static void print_irq_status_vc(int channel, u32 status)
645{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200646 if (status == 0)
647 return;
648
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530649 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200650 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200651
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530652#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
653
654 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
655 channel,
656 status,
657 PIS(CS),
658 PIS(ECC_CORR),
659 PIS(ECC_NO_CORR),
660 verbose_irq ? PIS(PACKET_SENT) : "",
661 PIS(BTA),
662 PIS(FIFO_TX_OVF),
663 PIS(FIFO_RX_OVF),
664 PIS(FIFO_TX_UDF),
665 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200666#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200667}
668
669static void print_irq_status_cio(u32 status)
670{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200671 if (status == 0)
672 return;
673
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530674#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200675
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530676 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
677 status,
678 PIS(ERRSYNCESC1),
679 PIS(ERRSYNCESC2),
680 PIS(ERRSYNCESC3),
681 PIS(ERRESC1),
682 PIS(ERRESC2),
683 PIS(ERRESC3),
684 PIS(ERRCONTROL1),
685 PIS(ERRCONTROL2),
686 PIS(ERRCONTROL3),
687 PIS(STATEULPS1),
688 PIS(STATEULPS2),
689 PIS(STATEULPS3),
690 PIS(ERRCONTENTIONLP0_1),
691 PIS(ERRCONTENTIONLP1_1),
692 PIS(ERRCONTENTIONLP0_2),
693 PIS(ERRCONTENTIONLP1_2),
694 PIS(ERRCONTENTIONLP0_3),
695 PIS(ERRCONTENTIONLP1_3),
696 PIS(ULPSACTIVENOT_ALL0),
697 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200698#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200699}
700
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200701#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530702static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
703 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200704{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530705 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200706 int i;
707
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530708 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200709
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530710 dsi->irq_stats.irq_count++;
711 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200712
713 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530714 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200715
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530716 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200717
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530718 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200719}
720#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530721#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200722#endif
723
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200724static int debug_irq;
725
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530726static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
727 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200728{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530729 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200730 int i;
731
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200732 if (irqstatus & DSI_IRQ_ERROR_MASK) {
733 DSSERR("DSI error, irqstatus %x\n", irqstatus);
734 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530735 spin_lock(&dsi->errors_lock);
736 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
737 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200738 } else if (debug_irq) {
739 print_irq_status(irqstatus);
740 }
741
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200742 for (i = 0; i < 4; ++i) {
743 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
744 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
745 i, vcstatus[i]);
746 print_irq_status_vc(i, vcstatus[i]);
747 } else if (debug_irq) {
748 print_irq_status_vc(i, vcstatus[i]);
749 }
750 }
751
752 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
753 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
754 print_irq_status_cio(ciostatus);
755 } else if (debug_irq) {
756 print_irq_status_cio(ciostatus);
757 }
758}
759
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200760static void dsi_call_isrs(struct dsi_isr_data *isr_array,
761 unsigned isr_array_size, u32 irqstatus)
762{
763 struct dsi_isr_data *isr_data;
764 int i;
765
766 for (i = 0; i < isr_array_size; i++) {
767 isr_data = &isr_array[i];
768 if (isr_data->isr && isr_data->mask & irqstatus)
769 isr_data->isr(isr_data->arg, irqstatus);
770 }
771}
772
773static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
774 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
775{
776 int i;
777
778 dsi_call_isrs(isr_tables->isr_table,
779 ARRAY_SIZE(isr_tables->isr_table),
780 irqstatus);
781
782 for (i = 0; i < 4; ++i) {
783 if (vcstatus[i] == 0)
784 continue;
785 dsi_call_isrs(isr_tables->isr_table_vc[i],
786 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
787 vcstatus[i]);
788 }
789
790 if (ciostatus != 0)
791 dsi_call_isrs(isr_tables->isr_table_cio,
792 ARRAY_SIZE(isr_tables->isr_table_cio),
793 ciostatus);
794}
795
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200796static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
797{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530798 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530799 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200800 u32 irqstatus, vcstatus[4], ciostatus;
801 int i;
802
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530803 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530804 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530805
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300806 if (!dsi->is_enabled)
807 return IRQ_NONE;
808
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530809 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200810
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530811 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200812
813 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200814 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530815 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200816 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200817 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200818
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530819 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200820 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530821 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200822
823 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200824 if ((irqstatus & (1 << i)) == 0) {
825 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200826 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300827 }
828
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530829 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200830
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530831 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200832 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530833 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200834 }
835
836 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530837 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200838
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530839 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200840 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530841 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200842 } else {
843 ciostatus = 0;
844 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200845
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200846#ifdef DSI_CATCH_MISSING_TE
847 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530848 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200849#endif
850
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200851 /* make a copy and unlock, so that isrs can unregister
852 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530853 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
854 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200855
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530856 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200857
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530858 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200859
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530860 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200861
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530862 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200863
archit tanejaaffe3602011-02-23 08:41:03 +0000864 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200865}
866
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530867/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530868static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
869 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200870 unsigned isr_array_size, u32 default_mask,
871 const struct dsi_reg enable_reg,
872 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200873{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200874 struct dsi_isr_data *isr_data;
875 u32 mask;
876 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200877 int i;
878
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200879 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200880
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200881 for (i = 0; i < isr_array_size; i++) {
882 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200883
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200884 if (isr_data->isr == NULL)
885 continue;
886
887 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200888 }
889
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530890 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200891 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530892 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
893 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200894
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200895 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530896 dsi_read_reg(dsidev, enable_reg);
897 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200898}
899
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530900/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530901static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200902{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530903 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200904 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200905#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200906 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200907#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530908 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
909 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200910 DSI_IRQENABLE, DSI_IRQSTATUS);
911}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200912
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530913/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530914static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200915{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530916 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
917
918 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
919 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200920 DSI_VC_IRQ_ERROR_MASK,
921 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
922}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200923
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530924/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530925static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200926{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530927 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
928
929 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
930 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200931 DSI_CIO_IRQ_ERROR_MASK,
932 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
933}
934
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530935static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200936{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530937 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200938 unsigned long flags;
939 int vc;
940
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530941 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200942
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530943 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530945 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200946 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530947 _omap_dsi_set_irqs_vc(dsidev, vc);
948 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200949
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530950 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951}
952
953static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
954 struct dsi_isr_data *isr_array, unsigned isr_array_size)
955{
956 struct dsi_isr_data *isr_data;
957 int free_idx;
958 int i;
959
960 BUG_ON(isr == NULL);
961
962 /* check for duplicate entry and find a free slot */
963 free_idx = -1;
964 for (i = 0; i < isr_array_size; i++) {
965 isr_data = &isr_array[i];
966
967 if (isr_data->isr == isr && isr_data->arg == arg &&
968 isr_data->mask == mask) {
969 return -EINVAL;
970 }
971
972 if (isr_data->isr == NULL && free_idx == -1)
973 free_idx = i;
974 }
975
976 if (free_idx == -1)
977 return -EBUSY;
978
979 isr_data = &isr_array[free_idx];
980 isr_data->isr = isr;
981 isr_data->arg = arg;
982 isr_data->mask = mask;
983
984 return 0;
985}
986
987static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
988 struct dsi_isr_data *isr_array, unsigned isr_array_size)
989{
990 struct dsi_isr_data *isr_data;
991 int i;
992
993 for (i = 0; i < isr_array_size; i++) {
994 isr_data = &isr_array[i];
995 if (isr_data->isr != isr || isr_data->arg != arg ||
996 isr_data->mask != mask)
997 continue;
998
999 isr_data->isr = NULL;
1000 isr_data->arg = NULL;
1001 isr_data->mask = 0;
1002
1003 return 0;
1004 }
1005
1006 return -EINVAL;
1007}
1008
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301009static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
1010 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001011{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301012 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013 unsigned long flags;
1014 int r;
1015
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301016 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1019 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001020
1021 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301022 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001023
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301024 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025
1026 return r;
1027}
1028
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301029static int dsi_unregister_isr(struct platform_device *dsidev,
1030 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001031{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301032 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033 unsigned long flags;
1034 int r;
1035
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301036 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1039 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001040
1041 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301042 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001043
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301044 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001045
1046 return r;
1047}
1048
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301049static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
1050 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001051{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301052 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001053 unsigned long flags;
1054 int r;
1055
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301056 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001057
1058 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301059 dsi->isr_tables.isr_table_vc[channel],
1060 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001061
1062 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301063 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001064
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301065 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001066
1067 return r;
1068}
1069
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301070static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1071 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001072{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301073 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001074 unsigned long flags;
1075 int r;
1076
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301077 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001078
1079 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301080 dsi->isr_tables.isr_table_vc[channel],
1081 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001082
1083 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301084 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001085
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301086 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001087
1088 return r;
1089}
1090
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301091static int dsi_register_isr_cio(struct platform_device *dsidev,
1092 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001093{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301094 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001095 unsigned long flags;
1096 int r;
1097
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301098 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001099
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301100 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1101 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001102
1103 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301104 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001105
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301106 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001107
1108 return r;
1109}
1110
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301111static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1112 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001113{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301114 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001115 unsigned long flags;
1116 int r;
1117
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301118 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001119
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301120 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1121 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001122
1123 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301124 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001125
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301126 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001127
1128 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001129}
1130
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301131static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001132{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301133 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001134 unsigned long flags;
1135 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301136 spin_lock_irqsave(&dsi->errors_lock, flags);
1137 e = dsi->errors;
1138 dsi->errors = 0;
1139 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001140 return e;
1141}
1142
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001143static int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001144{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001145 int r;
1146 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1147
1148 DSSDBG("dsi_runtime_get\n");
1149
1150 r = pm_runtime_get_sync(&dsi->pdev->dev);
1151 WARN_ON(r < 0);
1152 return r < 0 ? r : 0;
1153}
1154
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001155static void dsi_runtime_put(struct platform_device *dsidev)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001156{
1157 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1158 int r;
1159
1160 DSSDBG("dsi_runtime_put\n");
1161
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001162 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001163 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001164}
1165
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001166static int dsi_regulator_init(struct platform_device *dsidev)
1167{
1168 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1169 struct regulator *vdds_dsi;
1170
1171 if (dsi->vdds_dsi_reg != NULL)
1172 return 0;
1173
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001174 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001175
1176 if (IS_ERR(vdds_dsi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +02001177 if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001178 DSSERR("can't get DSI VDD regulator\n");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001179 return PTR_ERR(vdds_dsi);
1180 }
1181
1182 dsi->vdds_dsi_reg = vdds_dsi;
1183
1184 return 0;
1185}
1186
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301187static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001188{
1189 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001190 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001191
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001192 /* A dummy read using the SCP interface to any DSIPHY register is
1193 * required after DSIPHY reset to complete the reset of the DSI complex
1194 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301195 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001196
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001197 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1198 b0 = 28;
1199 b1 = 27;
1200 b2 = 26;
1201 } else {
1202 b0 = 24;
1203 b1 = 25;
1204 b2 = 26;
1205 }
1206
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301207#define DSI_FLD_GET(fld, start, end)\
1208 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1209
1210 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1211 DSI_FLD_GET(PLL_STATUS, 0, 0),
1212 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1213 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1214 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1215 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1216 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1217 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1218 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1219
1220#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001222
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301223static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001224{
1225 DSSDBG("dsi_if_enable(%d)\n", enable);
1226
1227 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301228 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001229
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301230 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001231 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1232 return -EIO;
1233 }
1234
1235 return 0;
1236}
1237
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001238static unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001239{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301240 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1241
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001242 return dsi->pll.cinfo.clkout[HSDIV_DISPC];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001243}
1244
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301245static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001246{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301247 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1248
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001249 return dsi->pll.cinfo.clkout[HSDIV_DSI];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001250}
1251
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301252static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001253{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301254 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1255
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001256 return dsi->pll.cinfo.clkdco / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001257}
1258
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301259static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001260{
1261 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001262 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001263
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001264 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301265 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001266 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001267 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301268 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301269 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001270 }
1271
1272 return r;
1273}
1274
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001275static int dsi_lp_clock_calc(unsigned long dsi_fclk,
1276 unsigned long lp_clk_min, unsigned long lp_clk_max,
1277 struct dsi_lp_clock_info *lp_cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001278{
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001279 unsigned lp_clk_div;
1280 unsigned long lp_clk;
1281
1282 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
1283 lp_clk = dsi_fclk / 2 / lp_clk_div;
1284
1285 if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
1286 return -EINVAL;
1287
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001288 lp_cinfo->lp_clk_div = lp_clk_div;
1289 lp_cinfo->lp_clk = lp_clk;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001290
1291 return 0;
1292}
1293
Tomi Valkeinen57612172012-11-27 17:32:36 +02001294static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001295{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301296 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001297 unsigned long dsi_fclk;
1298 unsigned lp_clk_div;
1299 unsigned long lp_clk;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001300 unsigned lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
1301
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001302
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001303 lp_clk_div = dsi->user_lp_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001304
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001305 if (lp_clk_div == 0 || lp_clk_div > lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001306 return -EINVAL;
1307
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301308 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001309
1310 lp_clk = dsi_fclk / 2 / lp_clk_div;
1311
1312 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001313 dsi->current_lp_cinfo.lp_clk = lp_clk;
1314 dsi->current_lp_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001315
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301316 /* LP_CLK_DIVISOR */
1317 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001318
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301319 /* LP_RX_SYNCHRO_ENABLE */
1320 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321
1322 return 0;
1323}
1324
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301325static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001326{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301327 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1328
1329 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301330 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001331}
1332
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301333static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001334{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301335 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1336
1337 WARN_ON(dsi->scp_clk_refcount == 0);
1338 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301339 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001340}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001341
1342enum dsi_pll_power_state {
1343 DSI_PLL_POWER_OFF = 0x0,
1344 DSI_PLL_POWER_ON_HSCLK = 0x1,
1345 DSI_PLL_POWER_ON_ALL = 0x2,
1346 DSI_PLL_POWER_ON_DIV = 0x3,
1347};
1348
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301349static int dsi_pll_power(struct platform_device *dsidev,
1350 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001351{
1352 int t = 0;
1353
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001354 /* DSI-PLL power command 0x3 is not working */
1355 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1356 state == DSI_PLL_POWER_ON_DIV)
1357 state = DSI_PLL_POWER_ON_ALL;
1358
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301359 /* PLL_PWR_CMD */
1360 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001361
1362 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301363 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001364 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001365 DSSERR("Failed to set DSI PLL power mode to %d\n",
1366 state);
1367 return -ENODEV;
1368 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001369 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001370 }
1371
1372 return 0;
1373}
1374
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001375
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001376static void dsi_pll_calc_dsi_fck(struct dss_pll_clock_info *cinfo)
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001377{
1378 unsigned long max_dsi_fck;
1379
1380 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1381
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001382 cinfo->mX[HSDIV_DSI] = DIV_ROUND_UP(cinfo->clkdco, max_dsi_fck);
1383 cinfo->clkout[HSDIV_DSI] = cinfo->clkdco / cinfo->mX[HSDIV_DSI];
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001384}
1385
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001386static int dsi_pll_enable(struct dss_pll *pll)
Tomi Valkeinen544bfb62014-08-04 13:46:05 +03001387{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001388 struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
1389 struct platform_device *dsidev = dsi->pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001390 int r = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001391
1392 DSSDBG("PLL init\n");
1393
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001394 r = dsi_regulator_init(dsidev);
1395 if (r)
1396 return r;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001397
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001398 r = dsi_runtime_get(dsidev);
1399 if (r)
1400 return r;
1401
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001402 /*
1403 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1404 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301405 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001406
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301407 if (!dsi->vdds_dsi_enabled) {
1408 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001409 if (r)
1410 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301411 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001412 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001413
1414 /* XXX PLL does not come out of reset without this... */
1415 dispc_pck_free_enable(1);
1416
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301417 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001418 DSSERR("PLL not coming out of reset.\n");
1419 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001420 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001421 goto err1;
1422 }
1423
1424 /* XXX ... but if left on, we get problems when planes do not
1425 * fill the whole display. No idea about this */
1426 dispc_pck_free_enable(0);
1427
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03001428 r = dsi_pll_power(dsidev, DSI_PLL_POWER_ON_ALL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001429
1430 if (r)
1431 goto err1;
1432
1433 DSSDBG("PLL init done\n");
1434
1435 return 0;
1436err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301437 if (dsi->vdds_dsi_enabled) {
1438 regulator_disable(dsi->vdds_dsi_reg);
1439 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001440 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001441err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301442 dsi_disable_scp_clk(dsidev);
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001443 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001444 return r;
1445}
1446
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001447static void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001448{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301449 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1450
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301451 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001452 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301453 WARN_ON(!dsi->vdds_dsi_enabled);
1454 regulator_disable(dsi->vdds_dsi_reg);
1455 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001456 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001457
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301458 dsi_disable_scp_clk(dsidev);
Tomi Valkeinenf76b1782014-08-08 10:04:31 +03001459 dsi_runtime_put(dsidev);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001460
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001461 DSSDBG("PLL uninit done\n");
1462}
1463
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001464static void dsi_pll_disable(struct dss_pll *pll)
1465{
1466 struct dsi_data *dsi = container_of(pll, struct dsi_data, pll);
1467 struct platform_device *dsidev = dsi->pdev;
1468
1469 dsi_pll_uninit(dsidev, true);
1470}
1471
Archit Taneja5a8b5722011-05-12 17:26:29 +05301472static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1473 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001474{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301475 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001476 struct dss_pll_clock_info *cinfo = &dsi->pll.cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301477 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001478 int dsi_module = dsi->module_id;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001479 struct dss_pll *pll = &dsi->pll;
Archit Taneja067a57e2011-03-02 11:57:25 +05301480
1481 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301482 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001483
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001484 if (dsi_runtime_get(dsidev))
1485 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001486
Archit Taneja5a8b5722011-05-12 17:26:29 +05301487 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001488
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001489 seq_printf(s, "dsi pll clkin\t%lu\n", clk_get_rate(pll->clkin));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001490
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001491 seq_printf(s, "Fint\t\t%-16lun %u\n", cinfo->fint, cinfo->n);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001492
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001493 seq_printf(s, "CLKIN4DDR\t%-16lum %u\n",
1494 cinfo->clkdco, cinfo->m);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001495
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001496 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16lum_dispc %u\t(%s)\n",
Archit Taneja84309f12011-12-12 11:47:41 +05301497 dss_feat_get_clk_source_name(dsi_module == 0 ?
1498 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1499 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001500 cinfo->clkout[HSDIV_DISPC],
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001501 cinfo->mX[HSDIV_DISPC],
Archit Taneja89a35e52011-04-12 13:52:23 +05301502 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001503 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001504
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001505 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16lum_dsi %u\t(%s)\n",
Archit Taneja84309f12011-12-12 11:47:41 +05301506 dss_feat_get_clk_source_name(dsi_module == 0 ?
1507 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1508 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02001509 cinfo->clkout[HSDIV_DSI],
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001510 cinfo->mX[HSDIV_DSI],
Archit Taneja89a35e52011-04-12 13:52:23 +05301511 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001512 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001513
Archit Taneja5a8b5722011-05-12 17:26:29 +05301514 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001515
Archit Taneja067a57e2011-03-02 11:57:25 +05301516 seq_printf(s, "dsi fclk source = %s (%s)\n",
1517 dss_get_generic_clk_source_name(dsi_clk_src),
1518 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001519
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301520 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001521
1522 seq_printf(s, "DDR_CLK\t\t%lu\n",
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02001523 cinfo->clkdco / 4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001524
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301525 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001526
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001527 seq_printf(s, "LP_CLK\t\t%lu\n", dsi->current_lp_cinfo.lp_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001528
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001529 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001530}
1531
Archit Taneja5a8b5722011-05-12 17:26:29 +05301532void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001533{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301534 struct platform_device *dsidev;
1535 int i;
1536
1537 for (i = 0; i < MAX_NUM_DSI; i++) {
1538 dsidev = dsi_get_dsidev_from_id(i);
1539 if (dsidev)
1540 dsi_dump_dsidev_clocks(dsidev, s);
1541 }
1542}
1543
1544#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1545static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1546 struct seq_file *s)
1547{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301548 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001549 unsigned long flags;
1550 struct dsi_irq_stats stats;
1551
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301552 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001553
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301554 stats = dsi->irq_stats;
1555 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1556 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001557
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301558 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001559
1560 seq_printf(s, "period %u ms\n",
1561 jiffies_to_msecs(jiffies - stats.last_reset));
1562
1563 seq_printf(s, "irqs %d\n", stats.irq_count);
1564#define PIS(x) \
1565 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1566
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001567 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001568 PIS(VC0);
1569 PIS(VC1);
1570 PIS(VC2);
1571 PIS(VC3);
1572 PIS(WAKEUP);
1573 PIS(RESYNC);
1574 PIS(PLL_LOCK);
1575 PIS(PLL_UNLOCK);
1576 PIS(PLL_RECALL);
1577 PIS(COMPLEXIO_ERR);
1578 PIS(HS_TX_TIMEOUT);
1579 PIS(LP_RX_TIMEOUT);
1580 PIS(TE_TRIGGER);
1581 PIS(ACK_TRIGGER);
1582 PIS(SYNC_LOST);
1583 PIS(LDO_POWER_GOOD);
1584 PIS(TA_TIMEOUT);
1585#undef PIS
1586
1587#define PIS(x) \
1588 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1589 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1590 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1591 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1592 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1593
1594 seq_printf(s, "-- VC interrupts --\n");
1595 PIS(CS);
1596 PIS(ECC_CORR);
1597 PIS(PACKET_SENT);
1598 PIS(FIFO_TX_OVF);
1599 PIS(FIFO_RX_OVF);
1600 PIS(BTA);
1601 PIS(ECC_NO_CORR);
1602 PIS(FIFO_TX_UDF);
1603 PIS(PP_BUSY_CHANGE);
1604#undef PIS
1605
1606#define PIS(x) \
1607 seq_printf(s, "%-20s %10d\n", #x, \
1608 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1609
1610 seq_printf(s, "-- CIO interrupts --\n");
1611 PIS(ERRSYNCESC1);
1612 PIS(ERRSYNCESC2);
1613 PIS(ERRSYNCESC3);
1614 PIS(ERRESC1);
1615 PIS(ERRESC2);
1616 PIS(ERRESC3);
1617 PIS(ERRCONTROL1);
1618 PIS(ERRCONTROL2);
1619 PIS(ERRCONTROL3);
1620 PIS(STATEULPS1);
1621 PIS(STATEULPS2);
1622 PIS(STATEULPS3);
1623 PIS(ERRCONTENTIONLP0_1);
1624 PIS(ERRCONTENTIONLP1_1);
1625 PIS(ERRCONTENTIONLP0_2);
1626 PIS(ERRCONTENTIONLP1_2);
1627 PIS(ERRCONTENTIONLP0_3);
1628 PIS(ERRCONTENTIONLP1_3);
1629 PIS(ULPSACTIVENOT_ALL0);
1630 PIS(ULPSACTIVENOT_ALL1);
1631#undef PIS
1632}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001633
Archit Taneja5a8b5722011-05-12 17:26:29 +05301634static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001635{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301636 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1637
Archit Taneja5a8b5722011-05-12 17:26:29 +05301638 dsi_dump_dsidev_irqs(dsidev, s);
1639}
1640
1641static void dsi2_dump_irqs(struct seq_file *s)
1642{
1643 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1644
1645 dsi_dump_dsidev_irqs(dsidev, s);
1646}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301647#endif
1648
1649static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1650 struct seq_file *s)
1651{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301652#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001653
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001654 if (dsi_runtime_get(dsidev))
1655 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301656 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001657
1658 DUMPREG(DSI_REVISION);
1659 DUMPREG(DSI_SYSCONFIG);
1660 DUMPREG(DSI_SYSSTATUS);
1661 DUMPREG(DSI_IRQSTATUS);
1662 DUMPREG(DSI_IRQENABLE);
1663 DUMPREG(DSI_CTRL);
1664 DUMPREG(DSI_COMPLEXIO_CFG1);
1665 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1666 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1667 DUMPREG(DSI_CLK_CTRL);
1668 DUMPREG(DSI_TIMING1);
1669 DUMPREG(DSI_TIMING2);
1670 DUMPREG(DSI_VM_TIMING1);
1671 DUMPREG(DSI_VM_TIMING2);
1672 DUMPREG(DSI_VM_TIMING3);
1673 DUMPREG(DSI_CLK_TIMING);
1674 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1675 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1676 DUMPREG(DSI_COMPLEXIO_CFG2);
1677 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1678 DUMPREG(DSI_VM_TIMING4);
1679 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1680 DUMPREG(DSI_VM_TIMING5);
1681 DUMPREG(DSI_VM_TIMING6);
1682 DUMPREG(DSI_VM_TIMING7);
1683 DUMPREG(DSI_STOPCLK_TIMING);
1684
1685 DUMPREG(DSI_VC_CTRL(0));
1686 DUMPREG(DSI_VC_TE(0));
1687 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1688 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1689 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1690 DUMPREG(DSI_VC_IRQSTATUS(0));
1691 DUMPREG(DSI_VC_IRQENABLE(0));
1692
1693 DUMPREG(DSI_VC_CTRL(1));
1694 DUMPREG(DSI_VC_TE(1));
1695 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1696 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1697 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1698 DUMPREG(DSI_VC_IRQSTATUS(1));
1699 DUMPREG(DSI_VC_IRQENABLE(1));
1700
1701 DUMPREG(DSI_VC_CTRL(2));
1702 DUMPREG(DSI_VC_TE(2));
1703 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1704 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1705 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1706 DUMPREG(DSI_VC_IRQSTATUS(2));
1707 DUMPREG(DSI_VC_IRQENABLE(2));
1708
1709 DUMPREG(DSI_VC_CTRL(3));
1710 DUMPREG(DSI_VC_TE(3));
1711 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1712 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1713 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1714 DUMPREG(DSI_VC_IRQSTATUS(3));
1715 DUMPREG(DSI_VC_IRQENABLE(3));
1716
1717 DUMPREG(DSI_DSIPHY_CFG0);
1718 DUMPREG(DSI_DSIPHY_CFG1);
1719 DUMPREG(DSI_DSIPHY_CFG2);
1720 DUMPREG(DSI_DSIPHY_CFG5);
1721
1722 DUMPREG(DSI_PLL_CONTROL);
1723 DUMPREG(DSI_PLL_STATUS);
1724 DUMPREG(DSI_PLL_GO);
1725 DUMPREG(DSI_PLL_CONFIGURATION1);
1726 DUMPREG(DSI_PLL_CONFIGURATION2);
1727
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301728 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001729 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001730#undef DUMPREG
1731}
1732
Archit Taneja5a8b5722011-05-12 17:26:29 +05301733static void dsi1_dump_regs(struct seq_file *s)
1734{
1735 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1736
1737 dsi_dump_dsidev_regs(dsidev, s);
1738}
1739
1740static void dsi2_dump_regs(struct seq_file *s)
1741{
1742 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1743
1744 dsi_dump_dsidev_regs(dsidev, s);
1745}
1746
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001747enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001748 DSI_COMPLEXIO_POWER_OFF = 0x0,
1749 DSI_COMPLEXIO_POWER_ON = 0x1,
1750 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1751};
1752
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301753static int dsi_cio_power(struct platform_device *dsidev,
1754 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001755{
1756 int t = 0;
1757
1758 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301759 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001760
1761 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301762 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
1763 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001764 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001765 DSSERR("failed to set complexio power state to "
1766 "%d\n", state);
1767 return -ENODEV;
1768 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001769 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001770 }
1771
1772 return 0;
1773}
1774
Archit Taneja0c656222011-05-16 15:17:09 +05301775static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
1776{
1777 int val;
1778
1779 /* line buffer on OMAP3 is 1024 x 24bits */
1780 /* XXX: for some reason using full buffer size causes
1781 * considerable TX slowdown with update sizes that fill the
1782 * whole buffer */
1783 if (!dss_has_feature(FEAT_DSI_GNQ))
1784 return 1023 * 3;
1785
1786 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
1787
1788 switch (val) {
1789 case 1:
1790 return 512 * 3; /* 512x24 bits */
1791 case 2:
1792 return 682 * 3; /* 682x24 bits */
1793 case 3:
1794 return 853 * 3; /* 853x24 bits */
1795 case 4:
1796 return 1024 * 3; /* 1024x24 bits */
1797 case 5:
1798 return 1194 * 3; /* 1194x24 bits */
1799 case 6:
1800 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03001801 case 7:
1802 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05301803 default:
1804 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001805 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05301806 }
1807}
1808
Archit Taneja9e7e9372012-08-14 12:29:22 +05301809static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001810{
Tomi Valkeinen48368392011-10-13 11:22:39 +03001811 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1812 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
1813 static const enum dsi_lane_function functions[] = {
1814 DSI_LANE_CLK,
1815 DSI_LANE_DATA1,
1816 DSI_LANE_DATA2,
1817 DSI_LANE_DATA3,
1818 DSI_LANE_DATA4,
1819 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001820 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03001821 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001822
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301823 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05301824
Tomi Valkeinen48368392011-10-13 11:22:39 +03001825 for (i = 0; i < dsi->num_lanes_used; ++i) {
1826 unsigned offset = offsets[i];
1827 unsigned polarity, lane_number;
1828 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05301829
Tomi Valkeinen48368392011-10-13 11:22:39 +03001830 for (t = 0; t < dsi->num_lanes_supported; ++t)
1831 if (dsi->lanes[t].function == functions[i])
1832 break;
1833
1834 if (t == dsi->num_lanes_supported)
1835 return -EINVAL;
1836
1837 lane_number = t;
1838 polarity = dsi->lanes[t].polarity;
1839
1840 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
1841 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05301842 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03001843
1844 /* clear the unused lanes */
1845 for (; i < dsi->num_lanes_supported; ++i) {
1846 unsigned offset = offsets[i];
1847
1848 r = FLD_MOD(r, 0, offset + 2, offset);
1849 r = FLD_MOD(r, 0, offset + 3, offset + 3);
1850 }
1851
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301852 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001853
Tomi Valkeinen48368392011-10-13 11:22:39 +03001854 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001855}
1856
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301857static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001858{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301859 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1860
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001861 /* convert time in ns to ddr ticks, rounding up */
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001862 unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001863 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
1864}
1865
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301866static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001867{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301868 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1869
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03001870 unsigned long ddr_clk = dsi->pll.cinfo.clkdco / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001871 return ddr * 1000 * 1000 / (ddr_clk / 1000);
1872}
1873
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301874static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001875{
1876 u32 r;
1877 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
1878 u32 tlpx_half, tclk_trail, tclk_zero;
1879 u32 tclk_prepare;
1880
1881 /* calculate timings */
1882
1883 /* 1 * DDR_CLK = 2 * UI */
1884
1885 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301886 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001887
1888 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301889 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001890
1891 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301892 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001893
1894 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301895 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001896
1897 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301898 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001899
1900 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301901 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001902
1903 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301904 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001905
1906 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301907 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001908
1909 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301910 ths_prepare, ddr2ns(dsidev, ths_prepare),
1911 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001912 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301913 ths_trail, ddr2ns(dsidev, ths_trail),
1914 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001915
1916 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
1917 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301918 tlpx_half, ddr2ns(dsidev, tlpx_half),
1919 tclk_trail, ddr2ns(dsidev, tclk_trail),
1920 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001921 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301922 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001923
1924 /* program timings */
1925
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301926 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001927 r = FLD_MOD(r, ths_prepare, 31, 24);
1928 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
1929 r = FLD_MOD(r, ths_trail, 15, 8);
1930 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301931 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001932
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301933 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03001934 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001935 r = FLD_MOD(r, tclk_trail, 15, 8);
1936 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03001937
1938 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
1939 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
1940 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
1941 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
1942 }
1943
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301944 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001945
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301946 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001947 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301948 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001949}
1950
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001951/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05301952static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001953 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001954{
Archit Taneja75d72472011-05-16 15:17:08 +05301955 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001956 int i;
1957 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03001958 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001959
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001960 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001961
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001962 for (i = 0; i < dsi->num_lanes_supported; ++i) {
1963 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001964
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001965 if (mask_p & (1 << i))
1966 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001967
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03001968 if (mask_n & (1 << i))
1969 l |= 1 << (i * 2 + (p ? 1 : 0));
1970 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001971
1972 /*
1973 * Bits in REGLPTXSCPDAT4TO0DXDY:
1974 * 17: DY0 18: DX0
1975 * 19: DY1 20: DX1
1976 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05301977 * 23: DY3 24: DX3
1978 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001979 */
1980
1981 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301982
1983 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05301984 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001985
1986 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301987
1988 /* ENLPTXSCPDAT */
1989 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001990}
1991
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301992static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001993{
1994 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301995 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001996 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301997 /* REGLPTXSCPDAT4TO0DXDY */
1998 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001999}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002000
Archit Taneja9e7e9372012-08-14 12:29:22 +05302001static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002002{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002003 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2004 int t, i;
2005 bool in_use[DSI_MAX_NR_LANES];
2006 static const u8 offsets_old[] = { 28, 27, 26 };
2007 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2008 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002009
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002010 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2011 offsets = offsets_old;
2012 else
2013 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002014
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002015 for (i = 0; i < dsi->num_lanes_supported; ++i)
2016 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002017
2018 t = 100000;
2019 while (true) {
2020 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002021 int ok;
2022
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302023 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002024
2025 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002026 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2027 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002028 ok++;
2029 }
2030
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002031 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002032 break;
2033
2034 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002035 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2036 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002037 continue;
2038
2039 DSSERR("CIO TXCLKESC%d domain not coming " \
2040 "out of reset\n", i);
2041 }
2042 return -EIO;
2043 }
2044 }
2045
2046 return 0;
2047}
2048
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002049/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302050static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002051{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002052 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2053 unsigned mask = 0;
2054 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002055
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002056 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2057 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2058 mask |= 1 << i;
2059 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002060
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002061 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002062}
2063
Archit Taneja9e7e9372012-08-14 12:29:22 +05302064static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002065{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302066 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002067 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002068 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002069
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302070 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002071
Archit Taneja9e7e9372012-08-14 12:29:22 +05302072 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002073 if (r)
2074 return r;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002075
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302076 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002077
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002078 /* A dummy read using the SCP interface to any DSIPHY register is
2079 * required after DSIPHY reset to complete the reset of the DSI complex
2080 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302081 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002082
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302083 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002084 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2085 r = -EIO;
2086 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002087 }
2088
Archit Taneja9e7e9372012-08-14 12:29:22 +05302089 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002090 if (r)
2091 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002092
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002093 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302094 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002095 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2096 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2097 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2098 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302099 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002100
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302101 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002102 unsigned mask_p;
2103 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302104
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002105 DSSDBG("manual ulps exit\n");
2106
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002107 /* ULPS is exited by Mark-1 state for 1ms, followed by
2108 * stop state. DSS HW cannot do this via the normal
2109 * ULPS exit sequence, as after reset the DSS HW thinks
2110 * that we are not in ULPS mode, and refuses to send the
2111 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002112 * manually by setting positive lines high and negative lines
2113 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002114 */
2115
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002116 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302117
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002118 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2119 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2120 continue;
2121 mask_p |= 1 << i;
2122 }
Archit Taneja75d72472011-05-16 15:17:08 +05302123
Archit Taneja9e7e9372012-08-14 12:29:22 +05302124 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002125 }
2126
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302127 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002128 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002129 goto err_cio_pwr;
2130
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302131 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002132 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2133 r = -ENODEV;
2134 goto err_cio_pwr_dom;
2135 }
2136
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302137 dsi_if_enable(dsidev, true);
2138 dsi_if_enable(dsidev, false);
2139 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002140
Archit Taneja9e7e9372012-08-14 12:29:22 +05302141 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002142 if (r)
2143 goto err_tx_clk_esc_rst;
2144
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302145 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002146 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2147 ktime_t wait = ns_to_ktime(1000 * 1000);
2148 set_current_state(TASK_UNINTERRUPTIBLE);
2149 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2150
2151 /* Disable the override. The lanes should be set to Mark-11
2152 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302153 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002154 }
2155
2156 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302157 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002158
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302159 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002160
Archit Tanejadca2b152012-08-16 18:02:00 +05302161 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302162 /* DDR_CLK_ALWAYS_ON */
2163 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302164 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302165 }
2166
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302167 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002168
2169 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002170
2171 return 0;
2172
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002173err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302174 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002175err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302176 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002177err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302178 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302179 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002180err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302181 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302182 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002183 return r;
2184}
2185
Archit Taneja9e7e9372012-08-14 12:29:22 +05302186static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002187{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002188 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302189
Archit Taneja8af6ff02011-09-05 16:48:27 +05302190 /* DDR_CLK_ALWAYS_ON */
2191 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2192
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302193 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2194 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302195 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002196}
2197
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302198static void dsi_config_tx_fifo(struct platform_device *dsidev,
2199 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002200 enum fifo_size size3, enum fifo_size size4)
2201{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302202 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002203 u32 r = 0;
2204 int add = 0;
2205 int i;
2206
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002207 dsi->vc[0].tx_fifo_size = size1;
2208 dsi->vc[1].tx_fifo_size = size2;
2209 dsi->vc[2].tx_fifo_size = size3;
2210 dsi->vc[3].tx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002211
2212 for (i = 0; i < 4; i++) {
2213 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002214 int size = dsi->vc[i].tx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002215
2216 if (add + size > 4) {
2217 DSSERR("Illegal FIFO configuration\n");
2218 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002219 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002220 }
2221
2222 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2223 r |= v << (8 * i);
2224 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2225 add += size;
2226 }
2227
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302228 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002229}
2230
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302231static void dsi_config_rx_fifo(struct platform_device *dsidev,
2232 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002233 enum fifo_size size3, enum fifo_size size4)
2234{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302235 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002236 u32 r = 0;
2237 int add = 0;
2238 int i;
2239
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002240 dsi->vc[0].rx_fifo_size = size1;
2241 dsi->vc[1].rx_fifo_size = size2;
2242 dsi->vc[2].rx_fifo_size = size3;
2243 dsi->vc[3].rx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002244
2245 for (i = 0; i < 4; i++) {
2246 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002247 int size = dsi->vc[i].rx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002248
2249 if (add + size > 4) {
2250 DSSERR("Illegal FIFO configuration\n");
2251 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002252 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002253 }
2254
2255 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2256 r |= v << (8 * i);
2257 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2258 add += size;
2259 }
2260
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302261 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002262}
2263
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302264static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002265{
2266 u32 r;
2267
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302268 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002269 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302270 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002271
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302272 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002273 DSSERR("TX_STOP bit not going down\n");
2274 return -EIO;
2275 }
2276
2277 return 0;
2278}
2279
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302280static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002281{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302282 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002283}
2284
2285static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2286{
Archit Taneja2e868db2011-05-12 17:26:28 +05302287 struct dsi_packet_sent_handler_data *vp_data =
2288 (struct dsi_packet_sent_handler_data *) data;
2289 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302290 const int channel = dsi->update_channel;
2291 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002292
Archit Taneja2e868db2011-05-12 17:26:28 +05302293 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2294 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002295}
2296
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302297static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002298{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302299 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302300 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002301 struct dsi_packet_sent_handler_data vp_data = {
2302 .dsidev = dsidev,
2303 .completion = &completion
2304 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002305 int r = 0;
2306 u8 bit;
2307
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302308 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002309
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302310 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302311 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002312 if (r)
2313 goto err0;
2314
2315 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302316 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002317 if (wait_for_completion_timeout(&completion,
2318 msecs_to_jiffies(10)) == 0) {
2319 DSSERR("Failed to complete previous frame transfer\n");
2320 r = -EIO;
2321 goto err1;
2322 }
2323 }
2324
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302325 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302326 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002327
2328 return 0;
2329err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302330 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302331 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002332err0:
2333 return r;
2334}
2335
2336static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2337{
Archit Taneja2e868db2011-05-12 17:26:28 +05302338 struct dsi_packet_sent_handler_data *l4_data =
2339 (struct dsi_packet_sent_handler_data *) data;
2340 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302341 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002342
Archit Taneja2e868db2011-05-12 17:26:28 +05302343 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2344 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002345}
2346
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302347static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002348{
Archit Taneja2e868db2011-05-12 17:26:28 +05302349 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002350 struct dsi_packet_sent_handler_data l4_data = {
2351 .dsidev = dsidev,
2352 .completion = &completion
2353 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002354 int r = 0;
2355
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302356 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302357 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002358 if (r)
2359 goto err0;
2360
2361 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302362 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002363 if (wait_for_completion_timeout(&completion,
2364 msecs_to_jiffies(10)) == 0) {
2365 DSSERR("Failed to complete previous l4 transfer\n");
2366 r = -EIO;
2367 goto err1;
2368 }
2369 }
2370
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302371 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302372 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002373
2374 return 0;
2375err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302376 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302377 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002378err0:
2379 return r;
2380}
2381
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302382static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002383{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302384 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2385
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302386 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002387
2388 WARN_ON(in_interrupt());
2389
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302390 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002391 return 0;
2392
Archit Tanejad6049142011-08-22 11:58:08 +05302393 switch (dsi->vc[channel].source) {
2394 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302395 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302396 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302397 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002398 default:
2399 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002400 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002401 }
2402}
2403
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302404static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2405 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002406{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002407 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2408 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002409
2410 enable = enable ? 1 : 0;
2411
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302412 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002413
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302414 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2415 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002416 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2417 return -EIO;
2418 }
2419
2420 return 0;
2421}
2422
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302423static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002424{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002425 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002426 u32 r;
2427
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302428 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002429
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302430 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002431
2432 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2433 DSSERR("VC(%d) busy when trying to configure it!\n",
2434 channel);
2435
2436 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2437 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2438 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2439 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2440 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2441 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2442 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002443 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2444 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002445
2446 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2447 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2448
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302449 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002450
2451 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002452}
2453
Archit Tanejad6049142011-08-22 11:58:08 +05302454static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2455 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002456{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302457 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2458
Archit Tanejad6049142011-08-22 11:58:08 +05302459 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002460 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002461
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302462 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002463
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302464 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002465
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302466 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002467
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002468 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302469 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002470 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002471 return -EIO;
2472 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002473
Archit Tanejad6049142011-08-22 11:58:08 +05302474 /* SOURCE, 0 = L4, 1 = video port */
2475 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002476
Archit Taneja9613c022011-03-22 06:33:36 -05002477 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302478 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2479 bool enable = source == DSI_VC_SOURCE_VP;
2480 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2481 }
Archit Taneja9613c022011-03-22 06:33:36 -05002482
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302483 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002484
Archit Tanejad6049142011-08-22 11:58:08 +05302485 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002486
2487 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002488}
2489
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002490static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05302491 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002492{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302493 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302494 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302495
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002496 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2497
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302498 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002499
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302500 dsi_vc_enable(dsidev, channel, 0);
2501 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002502
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302503 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002504
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302505 dsi_vc_enable(dsidev, channel, 1);
2506 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002507
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302508 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302509
2510 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302511 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302512 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002513}
2514
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302515static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002516{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302517 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002518 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302519 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002520 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2521 (val >> 0) & 0xff,
2522 (val >> 8) & 0xff,
2523 (val >> 16) & 0xff,
2524 (val >> 24) & 0xff);
2525 }
2526}
2527
2528static void dsi_show_rx_ack_with_err(u16 err)
2529{
2530 DSSERR("\tACK with ERROR (%#x):\n", err);
2531 if (err & (1 << 0))
2532 DSSERR("\t\tSoT Error\n");
2533 if (err & (1 << 1))
2534 DSSERR("\t\tSoT Sync Error\n");
2535 if (err & (1 << 2))
2536 DSSERR("\t\tEoT Sync Error\n");
2537 if (err & (1 << 3))
2538 DSSERR("\t\tEscape Mode Entry Command Error\n");
2539 if (err & (1 << 4))
2540 DSSERR("\t\tLP Transmit Sync Error\n");
2541 if (err & (1 << 5))
2542 DSSERR("\t\tHS Receive Timeout Error\n");
2543 if (err & (1 << 6))
2544 DSSERR("\t\tFalse Control Error\n");
2545 if (err & (1 << 7))
2546 DSSERR("\t\t(reserved7)\n");
2547 if (err & (1 << 8))
2548 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2549 if (err & (1 << 9))
2550 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2551 if (err & (1 << 10))
2552 DSSERR("\t\tChecksum Error\n");
2553 if (err & (1 << 11))
2554 DSSERR("\t\tData type not recognized\n");
2555 if (err & (1 << 12))
2556 DSSERR("\t\tInvalid VC ID\n");
2557 if (err & (1 << 13))
2558 DSSERR("\t\tInvalid Transmission Length\n");
2559 if (err & (1 << 14))
2560 DSSERR("\t\t(reserved14)\n");
2561 if (err & (1 << 15))
2562 DSSERR("\t\tDSI Protocol Violation\n");
2563}
2564
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302565static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2566 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002567{
2568 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302569 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002570 u32 val;
2571 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302572 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002573 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002574 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302575 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002576 u16 err = FLD_GET(val, 23, 8);
2577 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302578 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002579 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002580 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302581 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002582 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002583 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302584 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002585 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002586 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302587 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002588 } else {
2589 DSSERR("\tunknown datatype 0x%02x\n", dt);
2590 }
2591 }
2592 return 0;
2593}
2594
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302595static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002596{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302597 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2598
2599 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002600 DSSDBG("dsi_vc_send_bta %d\n", channel);
2601
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302602 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002603
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302604 /* RX_FIFO_NOT_EMPTY */
2605 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002606 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302607 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002608 }
2609
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302610 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002611
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002612 /* flush posted write */
2613 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2614
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002615 return 0;
2616}
2617
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002618static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002619{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302620 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002621 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002622 int r = 0;
2623 u32 err;
2624
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302625 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002626 &completion, DSI_VC_IRQ_BTA);
2627 if (r)
2628 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002629
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302630 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002631 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002632 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002633 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002634
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302635 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002636 if (r)
2637 goto err2;
2638
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002639 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002640 msecs_to_jiffies(500)) == 0) {
2641 DSSERR("Failed to receive BTA\n");
2642 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002643 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002644 }
2645
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302646 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002647 if (err) {
2648 DSSERR("Error while sending BTA: %x\n", err);
2649 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002650 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002651 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002652err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302653 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002654 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002655err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302656 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002657 &completion, DSI_VC_IRQ_BTA);
2658err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002659 return r;
2660}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002661
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302662static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2663 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002664{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302665 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002666 u32 val;
2667 u8 data_id;
2668
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302669 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002670
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302671 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002672
2673 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2674 FLD_VAL(ecc, 31, 24);
2675
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302676 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002677}
2678
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302679static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2680 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002681{
2682 u32 val;
2683
2684 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2685
2686/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2687 b1, b2, b3, b4, val); */
2688
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302689 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002690}
2691
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302692static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2693 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002694{
2695 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302696 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002697 int i;
2698 u8 *p;
2699 int r = 0;
2700 u8 b1, b2, b3, b4;
2701
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302702 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002703 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2704
2705 /* len + header */
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002706 if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002707 DSSERR("unable to send long packet: packet too long.\n");
2708 return -EINVAL;
2709 }
2710
Archit Tanejad6049142011-08-22 11:58:08 +05302711 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002712
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302713 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002714
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002715 p = data;
2716 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302717 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002718 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002719
2720 b1 = *p++;
2721 b2 = *p++;
2722 b3 = *p++;
2723 b4 = *p++;
2724
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302725 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002726 }
2727
2728 i = len % 4;
2729 if (i) {
2730 b1 = 0; b2 = 0; b3 = 0;
2731
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302732 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002733 DSSDBG("\tsending remainder bytes %d\n", i);
2734
2735 switch (i) {
2736 case 3:
2737 b1 = *p++;
2738 b2 = *p++;
2739 b3 = *p++;
2740 break;
2741 case 2:
2742 b1 = *p++;
2743 b2 = *p++;
2744 break;
2745 case 1:
2746 b1 = *p++;
2747 break;
2748 }
2749
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302750 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002751 }
2752
2753 return r;
2754}
2755
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302756static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
2757 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002758{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302759 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002760 u32 r;
2761 u8 data_id;
2762
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302763 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002764
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302765 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002766 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2767 channel,
2768 data_type, data & 0xff, (data >> 8) & 0xff);
2769
Archit Tanejad6049142011-08-22 11:58:08 +05302770 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002771
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302772 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002773 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2774 return -EINVAL;
2775 }
2776
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302777 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002778
2779 r = (data_id << 0) | (data << 8) | (ecc << 24);
2780
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302781 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002782
2783 return 0;
2784}
2785
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002786static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002787{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302788 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302789
Archit Taneja18b7d092011-09-05 17:01:08 +05302790 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
2791 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002792}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002793
Archit Taneja9e7e9372012-08-14 12:29:22 +05302794static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302795 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002796{
2797 int r;
2798
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302799 if (len == 0) {
2800 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302801 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302802 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
2803 } else if (len == 1) {
2804 r = dsi_vc_send_short(dsidev, channel,
2805 type == DSS_DSI_CONTENT_GENERIC ?
2806 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302807 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002808 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302809 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302810 type == DSS_DSI_CONTENT_GENERIC ?
2811 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302812 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002813 data[0] | (data[1] << 8), 0);
2814 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302815 r = dsi_vc_send_long(dsidev, channel,
2816 type == DSS_DSI_CONTENT_GENERIC ?
2817 MIPI_DSI_GENERIC_LONG_WRITE :
2818 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002819 }
2820
2821 return r;
2822}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302823
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002824static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302825 u8 *data, int len)
2826{
Archit Taneja9e7e9372012-08-14 12:29:22 +05302827 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2828
2829 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302830 DSS_DSI_CONTENT_DCS);
2831}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002832
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002833static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302834 u8 *data, int len)
2835{
Archit Taneja9e7e9372012-08-14 12:29:22 +05302836 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2837
2838 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302839 DSS_DSI_CONTENT_GENERIC);
2840}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302841
2842static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
2843 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002844{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302845 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002846 int r;
2847
Archit Taneja9e7e9372012-08-14 12:29:22 +05302848 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002849 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002850 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002851
Archit Taneja1ffefe72011-05-12 17:26:24 +05302852 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002853 if (r)
2854 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002855
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302856 /* RX_FIFO_NOT_EMPTY */
2857 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002858 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302859 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002860 r = -EIO;
2861 goto err;
2862 }
2863
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002864 return 0;
2865err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302866 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002867 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002868 return r;
2869}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302870
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002871static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302872 int len)
2873{
2874 return dsi_vc_write_common(dssdev, channel, data, len,
2875 DSS_DSI_CONTENT_DCS);
2876}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002877
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002878static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302879 int len)
2880{
2881 return dsi_vc_write_common(dssdev, channel, data, len,
2882 DSS_DSI_CONTENT_GENERIC);
2883}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302884
Archit Taneja9e7e9372012-08-14 12:29:22 +05302885static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05302886 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002887{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302888 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05302889 int r;
2890
2891 if (dsi->debug_read)
2892 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
2893 channel, dcs_cmd);
2894
2895 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
2896 if (r) {
2897 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
2898 " failed\n", channel, dcs_cmd);
2899 return r;
2900 }
2901
2902 return 0;
2903}
2904
Archit Taneja9e7e9372012-08-14 12:29:22 +05302905static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05302906 int channel, u8 *reqdata, int reqlen)
2907{
Archit Tanejab3b89c02011-08-30 16:07:39 +05302908 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2909 u16 data;
2910 u8 data_type;
2911 int r;
2912
2913 if (dsi->debug_read)
2914 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
2915 channel, reqlen);
2916
2917 if (reqlen == 0) {
2918 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
2919 data = 0;
2920 } else if (reqlen == 1) {
2921 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
2922 data = reqdata[0];
2923 } else if (reqlen == 2) {
2924 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
2925 data = reqdata[0] | (reqdata[1] << 8);
2926 } else {
2927 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002928 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05302929 }
2930
2931 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
2932 if (r) {
2933 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
2934 " failed\n", channel, reqlen);
2935 return r;
2936 }
2937
2938 return 0;
2939}
2940
2941static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
2942 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05302943{
2944 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002945 u32 val;
2946 u8 dt;
2947 int r;
2948
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002949 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302950 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002951 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002952 r = -EIO;
2953 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002954 }
2955
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302956 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302957 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002958 DSSDBG("\theader: %08x\n", val);
2959 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302960 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002961 u16 err = FLD_GET(val, 23, 8);
2962 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002963 r = -EIO;
2964 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002965
Archit Tanejab3b89c02011-08-30 16:07:39 +05302966 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
2967 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
2968 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002969 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302970 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05302971 DSSDBG("\t%s short response, 1 byte: %02x\n",
2972 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
2973 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002974
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002975 if (buflen < 1) {
2976 r = -EIO;
2977 goto err;
2978 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002979
2980 buf[0] = data;
2981
2982 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05302983 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
2984 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
2985 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002986 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302987 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05302988 DSSDBG("\t%s short response, 2 byte: %04x\n",
2989 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
2990 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002991
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002992 if (buflen < 2) {
2993 r = -EIO;
2994 goto err;
2995 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002996
2997 buf[0] = data & 0xff;
2998 buf[1] = (data >> 8) & 0xff;
2999
3000 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303001 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3002 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3003 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003004 int w;
3005 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303006 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303007 DSSDBG("\t%s long response, len %d\n",
3008 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3009 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003010
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003011 if (len > buflen) {
3012 r = -EIO;
3013 goto err;
3014 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003015
3016 /* two byte checksum ends the packet, not included in len */
3017 for (w = 0; w < len + 2;) {
3018 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303019 val = dsi_read_reg(dsidev,
3020 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303021 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003022 DSSDBG("\t\t%02x %02x %02x %02x\n",
3023 (val >> 0) & 0xff,
3024 (val >> 8) & 0xff,
3025 (val >> 16) & 0xff,
3026 (val >> 24) & 0xff);
3027
3028 for (b = 0; b < 4; ++b) {
3029 if (w < len)
3030 buf[w] = (val >> (b * 8)) & 0xff;
3031 /* we discard the 2 byte checksum */
3032 ++w;
3033 }
3034 }
3035
3036 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003037 } else {
3038 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003039 r = -EIO;
3040 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003041 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003042
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003043err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303044 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3045 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003046
Archit Tanejab8509752011-08-30 15:48:23 +05303047 return r;
3048}
3049
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003050static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
Archit Tanejab8509752011-08-30 15:48:23 +05303051 u8 *buf, int buflen)
3052{
3053 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3054 int r;
3055
Archit Taneja9e7e9372012-08-14 12:29:22 +05303056 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303057 if (r)
3058 goto err;
3059
3060 r = dsi_vc_send_bta_sync(dssdev, channel);
3061 if (r)
3062 goto err;
3063
Archit Tanejab3b89c02011-08-30 16:07:39 +05303064 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3065 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303066 if (r < 0)
3067 goto err;
3068
3069 if (r != buflen) {
3070 r = -EIO;
3071 goto err;
3072 }
3073
3074 return 0;
3075err:
3076 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3077 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003078}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003079
Archit Tanejab3b89c02011-08-30 16:07:39 +05303080static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3081 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3082{
3083 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3084 int r;
3085
Archit Taneja9e7e9372012-08-14 12:29:22 +05303086 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303087 if (r)
3088 return r;
3089
3090 r = dsi_vc_send_bta_sync(dssdev, channel);
3091 if (r)
3092 return r;
3093
3094 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3095 DSS_DSI_CONTENT_GENERIC);
3096 if (r < 0)
3097 return r;
3098
3099 if (r != buflen) {
3100 r = -EIO;
3101 return r;
3102 }
3103
3104 return 0;
3105}
3106
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003107static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05303108 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003109{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303110 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3111
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303112 return dsi_vc_send_short(dsidev, channel,
3113 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003114}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003115
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303116static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003117{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303118 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003119 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003120 int r, i;
3121 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003122
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303123 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003124
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303125 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003126
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303127 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003128
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303129 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003130 return 0;
3131
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003132 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303133 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003134 dsi_if_enable(dsidev, 0);
3135 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3136 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003137 }
3138
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303139 dsi_sync_vc(dsidev, 0);
3140 dsi_sync_vc(dsidev, 1);
3141 dsi_sync_vc(dsidev, 2);
3142 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003143
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303144 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003145
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303146 dsi_vc_enable(dsidev, 0, false);
3147 dsi_vc_enable(dsidev, 1, false);
3148 dsi_vc_enable(dsidev, 2, false);
3149 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003150
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303151 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003152 DSSERR("HS busy when enabling ULPS\n");
3153 return -EIO;
3154 }
3155
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303156 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003157 DSSERR("LP busy when enabling ULPS\n");
3158 return -EIO;
3159 }
3160
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303161 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003162 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3163 if (r)
3164 return r;
3165
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003166 mask = 0;
3167
3168 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3169 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3170 continue;
3171 mask |= 1 << i;
3172 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003173 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3174 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003175 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003176
Tomi Valkeinena702c852011-10-12 10:10:21 +03003177 /* flush posted write and wait for SCP interface to finish the write */
3178 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003179
3180 if (wait_for_completion_timeout(&completion,
3181 msecs_to_jiffies(1000)) == 0) {
3182 DSSERR("ULPS enable timeout\n");
3183 r = -EIO;
3184 goto err;
3185 }
3186
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303187 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003188 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3189
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003190 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003191 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003192
Tomi Valkeinena702c852011-10-12 10:10:21 +03003193 /* flush posted write and wait for SCP interface to finish the write */
3194 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003195
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303196 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003197
3198 dsi_if_enable(dsidev, false);
3199
3200 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303201
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003202 return 0;
3203
3204err:
3205 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303206 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3207 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003208}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003209
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003210static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3211 unsigned ticks, bool x4, bool x16)
3212{
3213 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003214 unsigned long total_ticks;
3215 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303216
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003217 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303218
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003219 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003220 fck = dsi_fclk_rate(dsidev);
3221
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003222 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303223 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003224 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003225 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3226 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3227 dsi_write_reg(dsidev, DSI_TIMING2, r);
3228
3229 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3230
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003231 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3232 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303233 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3234 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003235}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003236
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003237static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3238 bool x8, bool x16)
3239{
3240 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003241 unsigned long total_ticks;
3242 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303243
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003244 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303245
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003246 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003247 fck = dsi_fclk_rate(dsidev);
3248
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003249 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303250 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003251 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003252 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3253 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3254 dsi_write_reg(dsidev, DSI_TIMING1, r);
3255
3256 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3257
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003258 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3259 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303260 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3261 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003262}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003263
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003264static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3265 unsigned ticks, bool x4, bool x16)
3266{
3267 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003268 unsigned long total_ticks;
3269 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303270
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003271 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303272
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003273 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003274 fck = dsi_fclk_rate(dsidev);
3275
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003276 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303277 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003278 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003279 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3280 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3281 dsi_write_reg(dsidev, DSI_TIMING1, r);
3282
3283 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3284
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003285 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3286 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303287 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3288 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003289}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003290
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003291static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3292 unsigned ticks, bool x4, bool x16)
3293{
3294 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003295 unsigned long total_ticks;
3296 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303297
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003298 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303299
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003300 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003301 fck = dsi_get_txbyteclkhs(dsidev);
3302
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003303 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303304 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003305 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003306 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3307 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3308 dsi_write_reg(dsidev, DSI_TIMING2, r);
3309
3310 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3311
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003312 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3313 total_ticks,
3314 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303315 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003316}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303317
Archit Taneja9e7e9372012-08-14 12:29:22 +05303318static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303319{
Archit Tanejadca2b152012-08-16 18:02:00 +05303320 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303321 int num_line_buffers;
3322
Archit Tanejadca2b152012-08-16 18:02:00 +05303323 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303324 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Tanejae67458a2012-08-13 14:17:30 +05303325 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303326 /*
3327 * Don't use line buffers if width is greater than the video
3328 * port's line buffer size
3329 */
Tomi Valkeinen99322572013-03-05 10:37:02 +02003330 if (dsi->line_buffer_size <= timings->x_res * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303331 num_line_buffers = 0;
3332 else
3333 num_line_buffers = 2;
3334 } else {
3335 /* Use maximum number of line buffers in command mode */
3336 num_line_buffers = 2;
3337 }
3338
3339 /* LINE_BUFFER */
3340 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3341}
3342
Archit Taneja9e7e9372012-08-14 12:29:22 +05303343static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303344{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303345 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003346 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303347 u32 r;
3348
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003349 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3350 sync_end = true;
3351 else
3352 sync_end = false;
3353
Archit Taneja8af6ff02011-09-05 16:48:27 +05303354 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303355 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3356 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3357 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303358 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003359 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303360 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003361 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303362 dsi_write_reg(dsidev, DSI_CTRL, r);
3363}
3364
Archit Taneja9e7e9372012-08-14 12:29:22 +05303365static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303366{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303367 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3368 int blanking_mode = dsi->vm_timings.blanking_mode;
3369 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3370 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3371 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303372 u32 r;
3373
3374 /*
3375 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3376 * 1 = Long blanking packets are sent in corresponding blanking periods
3377 */
3378 r = dsi_read_reg(dsidev, DSI_CTRL);
3379 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3380 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3381 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3382 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3383 dsi_write_reg(dsidev, DSI_CTRL, r);
3384}
3385
Archit Taneja6f28c292012-05-15 11:32:18 +05303386/*
3387 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3388 * results in maximum transition time for data and clock lanes to enter and
3389 * exit HS mode. Hence, this is the scenario where the least amount of command
3390 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3391 * clock cycles that can be used to interleave command mode data in HS so that
3392 * all scenarios are satisfied.
3393 */
3394static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3395 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3396{
3397 int transition;
3398
3399 /*
3400 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3401 * time of data lanes only, if it isn't set, we need to consider HS
3402 * transition time of both data and clock lanes. HS transition time
3403 * of Scenario 3 is considered.
3404 */
3405 if (ddr_alwon) {
3406 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3407 } else {
3408 int trans1, trans2;
3409 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3410 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3411 enter_hs + 1;
3412 transition = max(trans1, trans2);
3413 }
3414
3415 return blank > transition ? blank - transition : 0;
3416}
3417
3418/*
3419 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3420 * results in maximum transition time for data lanes to enter and exit LP mode.
3421 * Hence, this is the scenario where the least amount of command mode data can
3422 * be interleaved. We program the minimum amount of bytes that can be
3423 * interleaved in LP so that all scenarios are satisfied.
3424 */
3425static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3426 int lp_clk_div, int tdsi_fclk)
3427{
3428 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3429 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3430 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3431 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3432 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3433
3434 /* maximum LP transition time according to Scenario 1 */
3435 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3436
3437 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3438 tlp_avail = thsbyte_clk * (blank - trans_lp);
3439
Archit Taneja2e063c32012-06-04 13:36:34 +05303440 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303441
3442 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3443 26) / 16;
3444
3445 return max(lp_inter, 0);
3446}
3447
Tomi Valkeinen57612172012-11-27 17:32:36 +02003448static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303449{
Archit Taneja6f28c292012-05-15 11:32:18 +05303450 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3451 int blanking_mode;
3452 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3453 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3454 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3455 int tclk_trail, ths_exit, exiths_clk;
3456 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303457 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303458 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303459 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003460 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.mX[HSDIV_DSI] + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303461 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3462 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3463 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3464 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3465 u32 r;
3466
3467 r = dsi_read_reg(dsidev, DSI_CTRL);
3468 blanking_mode = FLD_GET(r, 20, 20);
3469 hfp_blanking_mode = FLD_GET(r, 21, 21);
3470 hbp_blanking_mode = FLD_GET(r, 22, 22);
3471 hsa_blanking_mode = FLD_GET(r, 23, 23);
3472
3473 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3474 hbp = FLD_GET(r, 11, 0);
3475 hfp = FLD_GET(r, 23, 12);
3476 hsa = FLD_GET(r, 31, 24);
3477
3478 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3479 ddr_clk_post = FLD_GET(r, 7, 0);
3480 ddr_clk_pre = FLD_GET(r, 15, 8);
3481
3482 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3483 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3484 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3485
3486 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3487 lp_clk_div = FLD_GET(r, 12, 0);
3488 ddr_alwon = FLD_GET(r, 13, 13);
3489
3490 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3491 ths_exit = FLD_GET(r, 7, 0);
3492
3493 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3494 tclk_trail = FLD_GET(r, 15, 8);
3495
3496 exiths_clk = ths_exit + tclk_trail;
3497
3498 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3499 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3500
3501 if (!hsa_blanking_mode) {
3502 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3503 enter_hs_mode_lat, exit_hs_mode_lat,
3504 exiths_clk, ddr_clk_pre, ddr_clk_post);
3505 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3506 enter_hs_mode_lat, exit_hs_mode_lat,
3507 lp_clk_div, dsi_fclk_hsdiv);
3508 }
3509
3510 if (!hfp_blanking_mode) {
3511 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3512 enter_hs_mode_lat, exit_hs_mode_lat,
3513 exiths_clk, ddr_clk_pre, ddr_clk_post);
3514 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3515 enter_hs_mode_lat, exit_hs_mode_lat,
3516 lp_clk_div, dsi_fclk_hsdiv);
3517 }
3518
3519 if (!hbp_blanking_mode) {
3520 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3521 enter_hs_mode_lat, exit_hs_mode_lat,
3522 exiths_clk, ddr_clk_pre, ddr_clk_post);
3523
3524 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3525 enter_hs_mode_lat, exit_hs_mode_lat,
3526 lp_clk_div, dsi_fclk_hsdiv);
3527 }
3528
3529 if (!blanking_mode) {
3530 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3531 enter_hs_mode_lat, exit_hs_mode_lat,
3532 exiths_clk, ddr_clk_pre, ddr_clk_post);
3533
3534 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3535 enter_hs_mode_lat, exit_hs_mode_lat,
3536 lp_clk_div, dsi_fclk_hsdiv);
3537 }
3538
3539 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3540 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3541 bl_interleave_hs);
3542
3543 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3544 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3545 bl_interleave_lp);
3546
3547 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3548 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3549 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3550 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3551 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3552
3553 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3554 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3555 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3556 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3557 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3558
3559 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3560 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3561 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3562 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3563}
3564
Tomi Valkeinen57612172012-11-27 17:32:36 +02003565static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003566{
Archit Taneja02c39602012-08-10 15:01:33 +05303567 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003568 u32 r;
3569 int buswidth = 0;
3570
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303571 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003572 DSI_FIFO_SIZE_32,
3573 DSI_FIFO_SIZE_32,
3574 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003575
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303576 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003577 DSI_FIFO_SIZE_32,
3578 DSI_FIFO_SIZE_32,
3579 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003580
3581 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303582 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3583 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3584 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3585 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003586
Archit Taneja02c39602012-08-10 15:01:33 +05303587 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003588 case 16:
3589 buswidth = 0;
3590 break;
3591 case 18:
3592 buswidth = 1;
3593 break;
3594 case 24:
3595 buswidth = 2;
3596 break;
3597 default:
3598 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003599 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003600 }
3601
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303602 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003603 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3604 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3605 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3606 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3607 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3608 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003609 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3610 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003611 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3612 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3613 /* DCS_CMD_CODE, 1=start, 0=continue */
3614 r = FLD_MOD(r, 0, 25, 25);
3615 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003616
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303617 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003618
Archit Taneja9e7e9372012-08-14 12:29:22 +05303619 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303620
Archit Tanejadca2b152012-08-16 18:02:00 +05303621 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05303622 dsi_config_vp_sync_events(dsidev);
3623 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02003624 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303625 }
3626
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303627 dsi_vc_initial_config(dsidev, 0);
3628 dsi_vc_initial_config(dsidev, 1);
3629 dsi_vc_initial_config(dsidev, 2);
3630 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003631
3632 return 0;
3633}
3634
Archit Taneja9e7e9372012-08-14 12:29:22 +05303635static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003636{
Tomi Valkeinendb186442011-10-13 16:12:29 +03003637 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003638 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3639 unsigned tclk_pre, tclk_post;
3640 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3641 unsigned ths_trail, ths_exit;
3642 unsigned ddr_clk_pre, ddr_clk_post;
3643 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3644 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003645 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003646 u32 r;
3647
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303648 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003649 ths_prepare = FLD_GET(r, 31, 24);
3650 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3651 ths_zero = ths_prepare_ths_zero - ths_prepare;
3652 ths_trail = FLD_GET(r, 15, 8);
3653 ths_exit = FLD_GET(r, 7, 0);
3654
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303655 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03003656 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003657 tclk_trail = FLD_GET(r, 15, 8);
3658 tclk_zero = FLD_GET(r, 7, 0);
3659
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303660 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003661 tclk_prepare = FLD_GET(r, 7, 0);
3662
3663 /* min 8*UI */
3664 tclk_pre = 20;
3665 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303666 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003667
Archit Taneja8af6ff02011-09-05 16:48:27 +05303668 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003669
3670 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3671 4);
3672 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3673
3674 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3675 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3676
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303677 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003678 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3679 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303680 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003681
3682 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3683 ddr_clk_pre,
3684 ddr_clk_post);
3685
3686 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3687 DIV_ROUND_UP(ths_prepare, 4) +
3688 DIV_ROUND_UP(ths_zero + 3, 4);
3689
3690 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3691
3692 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3693 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303694 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003695
3696 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3697 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303698
Archit Tanejadca2b152012-08-16 18:02:00 +05303699 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303700 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303701 int hsa = dsi->vm_timings.hsa;
3702 int hfp = dsi->vm_timings.hfp;
3703 int hbp = dsi->vm_timings.hbp;
3704 int vsa = dsi->vm_timings.vsa;
3705 int vfp = dsi->vm_timings.vfp;
3706 int vbp = dsi->vm_timings.vbp;
3707 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003708 bool hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05303709 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303710 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303711 int tl, t_he, width_bytes;
3712
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003713 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303714 t_he = hsync_end ?
3715 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3716
3717 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3718
3719 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3720 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3721 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3722
3723 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3724 hfp, hsync_end ? hsa : 0, tl);
3725 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
3726 vsa, timings->y_res);
3727
3728 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3729 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3730 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3731 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3732 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
3733
3734 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
3735 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
3736 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
3737 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
3738 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
3739 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
3740
3741 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
3742 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
3743 r = FLD_MOD(r, tl, 31, 16); /* TL */
3744 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
3745 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003746}
3747
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003748static int dsi_configure_pins(struct omap_dss_device *dssdev,
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003749 const struct omap_dsi_pin_config *pin_cfg)
3750{
3751 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3752 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3753 int num_pins;
3754 const int *pins;
3755 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
3756 int num_lanes;
3757 int i;
3758
3759 static const enum dsi_lane_function functions[] = {
3760 DSI_LANE_CLK,
3761 DSI_LANE_DATA1,
3762 DSI_LANE_DATA2,
3763 DSI_LANE_DATA3,
3764 DSI_LANE_DATA4,
3765 };
3766
3767 num_pins = pin_cfg->num_pins;
3768 pins = pin_cfg->pins;
3769
3770 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
3771 || num_pins % 2 != 0)
3772 return -EINVAL;
3773
3774 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
3775 lanes[i].function = DSI_LANE_UNUSED;
3776
3777 num_lanes = 0;
3778
3779 for (i = 0; i < num_pins; i += 2) {
3780 u8 lane, pol;
3781 int dx, dy;
3782
3783 dx = pins[i];
3784 dy = pins[i + 1];
3785
3786 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
3787 return -EINVAL;
3788
3789 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
3790 return -EINVAL;
3791
3792 if (dx & 1) {
3793 if (dy != dx - 1)
3794 return -EINVAL;
3795 pol = 1;
3796 } else {
3797 if (dy != dx + 1)
3798 return -EINVAL;
3799 pol = 0;
3800 }
3801
3802 lane = dx / 2;
3803
3804 lanes[lane].function = functions[i / 2];
3805 lanes[lane].polarity = pol;
3806 num_lanes++;
3807 }
3808
3809 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
3810 dsi->num_lanes_used = num_lanes;
3811
3812 return 0;
3813}
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03003814
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003815static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303816{
3817 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303818 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003819 enum omap_channel dispc_channel = dssdev->dispc_channel;
Archit Taneja02c39602012-08-10 15:01:33 +05303820 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03003821 struct omap_dss_device *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303822 u8 data_type;
3823 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02003824 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303825
Tomi Valkeinenf1504ad2015-11-05 09:34:51 +02003826 if (!out->dispc_channel_connected) {
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003827 DSSERR("failed to enable display: no output/manager\n");
3828 return -ENODEV;
3829 }
3830
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003831 r = dsi_display_init_dispc(dsidev, dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003832 if (r)
3833 goto err_init_dispc;
3834
Archit Tanejadca2b152012-08-16 18:02:00 +05303835 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303836 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003837 case OMAP_DSS_DSI_FMT_RGB888:
3838 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
3839 break;
3840 case OMAP_DSS_DSI_FMT_RGB666:
3841 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
3842 break;
3843 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
3844 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
3845 break;
3846 case OMAP_DSS_DSI_FMT_RGB565:
3847 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
3848 break;
3849 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003850 r = -EINVAL;
3851 goto err_pix_fmt;
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003852 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303853
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003854 dsi_if_enable(dsidev, false);
3855 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303856
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003857 /* MODE, 1 = video mode */
3858 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303859
Archit Tanejae67458a2012-08-13 14:17:30 +05303860 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303861
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003862 dsi_vc_write_long_header(dsidev, channel, data_type,
3863 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303864
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003865 dsi_vc_enable(dsidev, channel, true);
3866 dsi_if_enable(dsidev, true);
3867 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303868
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003869 r = dss_mgr_enable(dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003870 if (r)
3871 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303872
3873 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003874
3875err_mgr_enable:
3876 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
3877 dsi_if_enable(dsidev, false);
3878 dsi_vc_enable(dsidev, channel, false);
3879 }
3880err_pix_fmt:
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003881 dsi_display_uninit_dispc(dsidev, dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003882err_init_dispc:
3883 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303884}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303885
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003886static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303887{
3888 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05303889 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003890 enum omap_channel dispc_channel = dssdev->dispc_channel;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303891
Archit Tanejadca2b152012-08-16 18:02:00 +05303892 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003893 dsi_if_enable(dsidev, false);
3894 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303895
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003896 /* MODE, 0 = command mode */
3897 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303898
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02003899 dsi_vc_enable(dsidev, channel, true);
3900 dsi_if_enable(dsidev, true);
3901 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05303902
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003903 dss_mgr_disable(dispc_channel);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02003904
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003905 dsi_display_uninit_dispc(dsidev, dispc_channel);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303906}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303907
Tomi Valkeinen57612172012-11-27 17:32:36 +02003908static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003909{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303910 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003911 enum omap_channel dispc_channel = dsi->output.dispc_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003912 unsigned bytespp;
3913 unsigned bytespl;
3914 unsigned bytespf;
3915 unsigned total_len;
3916 unsigned packet_payload;
3917 unsigned packet_len;
3918 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003919 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303920 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02003921 const unsigned line_buf_size = dsi->line_buffer_size;
Archit Taneja55cd63a2012-08-09 15:41:13 +05303922 u16 w = dsi->timings.x_res;
3923 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003924
Tomi Valkeinen5476e742011-11-03 16:34:20 +02003925 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003926
Archit Tanejad6049142011-08-22 11:58:08 +05303927 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003928
Archit Taneja02c39602012-08-10 15:01:33 +05303929 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003930 bytespl = w * bytespp;
3931 bytespf = bytespl * h;
3932
3933 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
3934 * number of lines in a packet. See errata about VP_CLK_RATIO */
3935
3936 if (bytespf < line_buf_size)
3937 packet_payload = bytespf;
3938 else
3939 packet_payload = (line_buf_size) / bytespl * bytespl;
3940
3941 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
3942 total_len = (bytespf / packet_payload) * packet_len;
3943
3944 if (bytespf % packet_payload)
3945 total_len += (bytespf % packet_payload) + 1;
3946
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003947 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303948 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003949
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303950 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303951 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003952
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303953 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003954 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
3955 else
3956 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303957 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003958
3959 /* We put SIDLEMODE to no-idle for the duration of the transfer,
3960 * because DSS interrupts are not capable of waking up the CPU and the
3961 * framedone interrupt could be delayed for quite a long time. I think
3962 * the same goes for any DSS interrupts, but for some reason I have not
3963 * seen the problem anywhere else than here.
3964 */
3965 dispc_disable_sidle();
3966
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303967 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003968
Archit Taneja49dbf582011-05-16 15:17:07 +05303969 r = schedule_delayed_work(&dsi->framedone_timeout_work,
3970 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003971 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003972
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003973 dss_mgr_set_timings(dispc_channel, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05303974
Tomi Valkeinen0674d382015-11-05 10:01:02 +02003975 dss_mgr_start_update(dispc_channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003976
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303977 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003978 /* disable LP_RX_TO, so that we can receive TE. Time to wait
3979 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303980 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003981
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303982 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003983
3984#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303985 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003986#endif
3987 }
3988}
3989
3990#ifdef DSI_CATCH_MISSING_TE
3991static void dsi_te_timeout(unsigned long arg)
3992{
3993 DSSERR("TE not received for 250ms!\n");
3994}
3995#endif
3996
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303997static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003998{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303999 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4000
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004001 /* SIDLEMODE back to smart-idle */
4002 dispc_enable_sidle();
4003
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304004 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004005 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304006 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004007 }
4008
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304009 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004010
4011 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304012 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004013}
4014
4015static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4016{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304017 struct dsi_data *dsi = container_of(work, struct dsi_data,
4018 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004019 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4020 * 250ms which would conflict with this timeout work. What should be
4021 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004022 * possibly scheduled framedone work. However, cancelling the transfer
4023 * on the HW is buggy, and would probably require resetting the whole
4024 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004025
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004026 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004027
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304028 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004029}
4030
Tomi Valkeinen15502022012-10-10 13:59:07 +03004031static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004032{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304033 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304034 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4035
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004036 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4037 * turns itself off. However, DSI still has the pixels in its buffers,
4038 * and is sending the data.
4039 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004040
Tejun Heo136b5722012-08-21 13:18:24 -07004041 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004042
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304043 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004044}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004045
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004046static int dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004047 void (*callback)(int, void *), void *data)
4048{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304049 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304050 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004051 u16 dw, dh;
4052
4053 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304054
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304055 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004056
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004057 dsi->framedone_callback = callback;
4058 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004059
Archit Tanejae3525742012-08-09 15:23:43 +05304060 dw = dsi->timings.x_res;
4061 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004062
Tomi Valkeinen477fed72013-10-02 14:41:24 +03004063#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004064 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304065 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004066#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004067 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004068
4069 return 0;
4070}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004071
4072/* Display funcs */
4073
Tomi Valkeinen57612172012-11-27 17:32:36 +02004074static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304075{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304076 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4077 struct dispc_clock_info dispc_cinfo;
4078 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004079 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304080
4081 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4082
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004083 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4084 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304085
4086 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4087 if (r) {
4088 DSSERR("Failed to calc dispc clocks\n");
4089 return r;
4090 }
4091
4092 dsi->mgr_config.clock_info = dispc_cinfo;
4093
4094 return 0;
4095}
4096
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004097static int dsi_display_init_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004098 enum omap_channel channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004099{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304100 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304101 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304102
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004103 dss_select_lcd_clk_source(channel, dsi->module_id == 0 ?
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004104 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4105 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004106
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004107 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004108 r = dss_mgr_register_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004109 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304110 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004111 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304112 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304113 }
4114
Archit Taneja7d2572f2012-06-29 14:31:07 +05304115 dsi->mgr_config.stallmode = true;
4116 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304117 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304118 dsi->mgr_config.stallmode = false;
4119 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004120 }
4121
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304122 /*
4123 * override interlace, logic level and edge related parameters in
4124 * omap_video_timings with default values
4125 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304126 dsi->timings.interlace = false;
4127 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4128 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4129 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4130 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
Tomi Valkeinen7a163602014-10-02 17:58:48 +00004131 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_FALLING_EDGE;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304132
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004133 dss_mgr_set_timings(channel, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304134
Tomi Valkeinen57612172012-11-27 17:32:36 +02004135 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304136 if (r)
4137 goto err1;
4138
4139 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4140 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304141 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304142 dsi->mgr_config.lcden_sig_polarity = 0;
4143
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004144 dss_mgr_set_lcd_config(channel, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304145
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004146 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304147err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304148 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004149 dss_mgr_unregister_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004150 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304151err:
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004152 dss_select_lcd_clk_source(channel, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304153 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004154}
4155
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004156static void dsi_display_uninit_dispc(struct platform_device *dsidev,
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004157 enum omap_channel channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004158{
Archit Tanejadca2b152012-08-16 18:02:00 +05304159 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4160
Tomi Valkeinen15502022012-10-10 13:59:07 +03004161 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004162 dss_mgr_unregister_framedone_handler(channel,
Tomi Valkeinen15502022012-10-10 13:59:07 +03004163 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004164
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004165 dss_select_lcd_clk_source(channel, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004166}
4167
Tomi Valkeinen57612172012-11-27 17:32:36 +02004168static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004169{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004170 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004171 struct dss_pll_clock_info cinfo;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004172 int r;
4173
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004174 cinfo = dsi->user_dsi_cinfo;
4175
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004176 r = dss_pll_set_config(&dsi->pll, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004177 if (r) {
4178 DSSERR("Failed to set dsi clocks\n");
4179 return r;
4180 }
4181
4182 return 0;
4183}
4184
Tomi Valkeinen57612172012-11-27 17:32:36 +02004185static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004186{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004187 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004188 int r;
4189
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004190 r = dss_pll_enable(&dsi->pll);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004191 if (r)
4192 goto err0;
4193
Tomi Valkeinen57612172012-11-27 17:32:36 +02004194 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004195 if (r)
4196 goto err1;
4197
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004198 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
4199 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4200 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004201
4202 DSSDBG("PLL OK\n");
4203
Archit Taneja9e7e9372012-08-14 12:29:22 +05304204 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004205 if (r)
4206 goto err2;
4207
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304208 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004209
Archit Taneja9e7e9372012-08-14 12:29:22 +05304210 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004211 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004212
4213 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304214 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004215
Tomi Valkeinen57612172012-11-27 17:32:36 +02004216 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004217 if (r)
4218 goto err3;
4219
4220 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304221 dsi_vc_enable(dsidev, 0, 1);
4222 dsi_vc_enable(dsidev, 1, 1);
4223 dsi_vc_enable(dsidev, 2, 1);
4224 dsi_vc_enable(dsidev, 3, 1);
4225 dsi_if_enable(dsidev, 1);
4226 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004227
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004228 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004229err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304230 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004231err2:
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004232 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004233err1:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004234 dss_pll_disable(&dsi->pll);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004235err0:
4236 return r;
4237}
4238
Tomi Valkeinen57612172012-11-27 17:32:36 +02004239static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004240 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004241{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304242 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304243
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304244 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304245 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004246
Ville Syrjäläd7370102010-04-22 22:50:09 +02004247 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304248 dsi_if_enable(dsidev, 0);
4249 dsi_vc_enable(dsidev, 0, 0);
4250 dsi_vc_enable(dsidev, 1, 0);
4251 dsi_vc_enable(dsidev, 2, 0);
4252 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004253
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004254 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304255 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304256 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004257}
4258
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004259static int dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004260{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304261 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304262 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004263 int r = 0;
4264
4265 DSSDBG("dsi_display_enable\n");
4266
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304267 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004268
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304269 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004270
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004271 r = dsi_runtime_get(dsidev);
4272 if (r)
4273 goto err_get_dsi;
4274
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004275 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004276
Tomi Valkeinen57612172012-11-27 17:32:36 +02004277 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004278 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004279 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004280
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304281 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004282
4283 return 0;
4284
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004285err_init_dsi:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004286 dsi_runtime_put(dsidev);
4287err_get_dsi:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304288 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004289 DSSDBG("dsi_display_enable FAILED\n");
4290 return r;
4291}
4292
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004293static void dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004294 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004295{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304296 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304297 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304298
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004299 DSSDBG("dsi_display_disable\n");
4300
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304301 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004302
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304303 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004304
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004305 dsi_sync_vc(dsidev, 0);
4306 dsi_sync_vc(dsidev, 1);
4307 dsi_sync_vc(dsidev, 2);
4308 dsi_sync_vc(dsidev, 3);
4309
Tomi Valkeinen57612172012-11-27 17:32:36 +02004310 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004311
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004312 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004313
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304314 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004315}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004316
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004317static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004318{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304319 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4320 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4321
4322 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004323 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004324}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004325
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004326#ifdef PRINT_VERBOSE_VM_TIMINGS
4327static void print_dsi_vm(const char *str,
4328 const struct omap_dss_dsi_videomode_timings *t)
4329{
4330 unsigned long byteclk = t->hsclk / 4;
4331 int bl, wc, pps, tot;
4332
4333 wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
4334 pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
4335 bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
4336 tot = bl + pps;
4337
4338#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4339
4340 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4341 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4342 str,
4343 byteclk,
4344 t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
4345 bl, pps, tot,
4346 TO_DSI_T(t->hss),
4347 TO_DSI_T(t->hsa),
4348 TO_DSI_T(t->hse),
4349 TO_DSI_T(t->hbp),
4350 TO_DSI_T(pps),
4351 TO_DSI_T(t->hfp),
4352
4353 TO_DSI_T(bl),
4354 TO_DSI_T(pps),
4355
4356 TO_DSI_T(tot));
4357#undef TO_DSI_T
4358}
4359
4360static void print_dispc_vm(const char *str, const struct omap_video_timings *t)
4361{
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004362 unsigned long pck = t->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004363 int hact, bl, tot;
4364
4365 hact = t->x_res;
4366 bl = t->hsw + t->hbp + t->hfp;
4367 tot = hact + bl;
4368
4369#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
4370
4371 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
4372 "%u/%u/%u/%u = %u + %u = %u\n",
4373 str,
4374 pck,
4375 t->hsw, t->hbp, hact, t->hfp,
4376 bl, hact, tot,
4377 TO_DISPC_T(t->hsw),
4378 TO_DISPC_T(t->hbp),
4379 TO_DISPC_T(hact),
4380 TO_DISPC_T(t->hfp),
4381 TO_DISPC_T(bl),
4382 TO_DISPC_T(hact),
4383 TO_DISPC_T(tot));
4384#undef TO_DISPC_T
4385}
4386
4387/* note: this is not quite accurate */
4388static void print_dsi_dispc_vm(const char *str,
4389 const struct omap_dss_dsi_videomode_timings *t)
4390{
4391 struct omap_video_timings vm = { 0 };
4392 unsigned long byteclk = t->hsclk / 4;
4393 unsigned long pck;
4394 u64 dsi_tput;
4395 int dsi_hact, dsi_htot;
4396
4397 dsi_tput = (u64)byteclk * t->ndl * 8;
4398 pck = (u32)div64_u64(dsi_tput, t->bitspp);
4399 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
4400 dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
4401
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004402 vm.pixelclock = pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004403 vm.hsw = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
4404 vm.hbp = div64_u64((u64)t->hbp * pck, byteclk);
4405 vm.hfp = div64_u64((u64)t->hfp * pck, byteclk);
4406 vm.x_res = t->hact;
4407
4408 print_dispc_vm(str, &vm);
4409}
4410#endif /* PRINT_VERBOSE_VM_TIMINGS */
4411
4412static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4413 unsigned long pck, void *data)
4414{
4415 struct dsi_clk_calc_ctx *ctx = data;
4416 struct omap_video_timings *t = &ctx->dispc_vm;
4417
4418 ctx->dispc_cinfo.lck_div = lckd;
4419 ctx->dispc_cinfo.pck_div = pckd;
4420 ctx->dispc_cinfo.lck = lck;
4421 ctx->dispc_cinfo.pck = pck;
4422
4423 *t = *ctx->config->timings;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004424 t->pixelclock = pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004425 t->x_res = ctx->config->timings->x_res;
4426 t->y_res = ctx->config->timings->y_res;
4427 t->hsw = t->hfp = t->hbp = t->vsw = 1;
4428 t->vfp = t->vbp = 0;
4429
4430 return true;
4431}
4432
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004433static bool dsi_cm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004434 void *data)
4435{
4436 struct dsi_clk_calc_ctx *ctx = data;
4437
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004438 ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004439 ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004440
4441 return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
4442 dsi_cm_calc_dispc_cb, ctx);
4443}
4444
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004445static bool dsi_cm_calc_pll_cb(int n, int m, unsigned long fint,
4446 unsigned long clkdco, void *data)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004447{
4448 struct dsi_clk_calc_ctx *ctx = data;
4449
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004450 ctx->dsi_cinfo.n = n;
4451 ctx->dsi_cinfo.m = m;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004452 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004453 ctx->dsi_cinfo.clkdco = clkdco;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004454
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004455 return dss_pll_hsdiv_calc(ctx->pll, clkdco, ctx->req_pck_min,
4456 dss_feat_get_param_max(FEAT_PARAM_DSS_FCK),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004457 dsi_cm_calc_hsdiv_cb, ctx);
4458}
4459
4460static bool dsi_cm_calc(struct dsi_data *dsi,
4461 const struct omap_dss_dsi_config *cfg,
4462 struct dsi_clk_calc_ctx *ctx)
4463{
4464 unsigned long clkin;
4465 int bitspp, ndl;
4466 unsigned long pll_min, pll_max;
4467 unsigned long pck, txbyteclk;
4468
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004469 clkin = clk_get_rate(dsi->pll.clkin);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004470 bitspp = dsi_get_pixel_size(cfg->pixel_format);
4471 ndl = dsi->num_lanes_used - 1;
4472
4473 /*
4474 * Here we should calculate minimum txbyteclk to be able to send the
4475 * frame in time, and also to handle TE. That's not very simple, though,
4476 * especially as we go to LP between each pixel packet due to HW
4477 * "feature". So let's just estimate very roughly and multiply by 1.5.
4478 */
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004479 pck = cfg->timings->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004480 pck = pck * 3 / 2;
4481 txbyteclk = pck * bitspp / 8 / ndl;
4482
4483 memset(ctx, 0, sizeof(*ctx));
4484 ctx->dsidev = dsi->pdev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004485 ctx->pll = &dsi->pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004486 ctx->config = cfg;
4487 ctx->req_pck_min = pck;
4488 ctx->req_pck_nom = pck;
4489 ctx->req_pck_max = pck * 3 / 2;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004490
4491 pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
4492 pll_max = cfg->hs_clk_max * 4;
4493
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004494 return dss_pll_calc(ctx->pll, clkin,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004495 pll_min, pll_max,
4496 dsi_cm_calc_pll_cb, ctx);
4497}
4498
4499static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4500{
4501 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4502 const struct omap_dss_dsi_config *cfg = ctx->config;
4503 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4504 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen4a38aed2014-11-07 13:08:16 +02004505 unsigned long hsclk = ctx->dsi_cinfo.clkdco / 4;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004506 unsigned long byteclk = hsclk / 4;
4507
4508 unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
4509 int xres;
4510 int panel_htot, panel_hbl; /* pixels */
4511 int dispc_htot, dispc_hbl; /* pixels */
4512 int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
4513 int hfp, hsa, hbp;
4514 const struct omap_video_timings *req_vm;
4515 struct omap_video_timings *dispc_vm;
4516 struct omap_dss_dsi_videomode_timings *dsi_vm;
4517 u64 dsi_tput, dispc_tput;
4518
4519 dsi_tput = (u64)byteclk * ndl * 8;
4520
4521 req_vm = cfg->timings;
4522 req_pck_min = ctx->req_pck_min;
4523 req_pck_max = ctx->req_pck_max;
4524 req_pck_nom = ctx->req_pck_nom;
4525
4526 dispc_pck = ctx->dispc_cinfo.pck;
4527 dispc_tput = (u64)dispc_pck * bitspp;
4528
4529 xres = req_vm->x_res;
4530
4531 panel_hbl = req_vm->hfp + req_vm->hbp + req_vm->hsw;
4532 panel_htot = xres + panel_hbl;
4533
4534 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);
4535
4536 /*
4537 * When there are no line buffers, DISPC and DSI must have the
4538 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
4539 */
4540 if (dsi->line_buffer_size < xres * bitspp / 8) {
4541 if (dispc_tput != dsi_tput)
4542 return false;
4543 } else {
4544 if (dispc_tput < dsi_tput)
4545 return false;
4546 }
4547
4548 /* DSI tput must be over the min requirement */
4549 if (dsi_tput < (u64)bitspp * req_pck_min)
4550 return false;
4551
4552 /* When non-burst mode, DSI tput must be below max requirement. */
4553 if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
4554 if (dsi_tput > (u64)bitspp * req_pck_max)
4555 return false;
4556 }
4557
4558 hss = DIV_ROUND_UP(4, ndl);
4559
4560 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4561 if (ndl == 3 && req_vm->hsw == 0)
4562 hse = 1;
4563 else
4564 hse = DIV_ROUND_UP(4, ndl);
4565 } else {
4566 hse = 0;
4567 }
4568
4569 /* DSI htot to match the panel's nominal pck */
4570 dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);
4571
4572 /* fail if there would be no time for blanking */
4573 if (dsi_htot < hss + hse + dsi_hact)
4574 return false;
4575
4576 /* total DSI blanking needed to achieve panel's TL */
4577 dsi_hbl = dsi_htot - dsi_hact;
4578
4579 /* DISPC htot to match the DSI TL */
4580 dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);
4581
4582 /* verify that the DSI and DISPC TLs are the same */
4583 if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
4584 return false;
4585
4586 dispc_hbl = dispc_htot - xres;
4587
4588 /* setup DSI videomode */
4589
4590 dsi_vm = &ctx->dsi_vm;
4591 memset(dsi_vm, 0, sizeof(*dsi_vm));
4592
4593 dsi_vm->hsclk = hsclk;
4594
4595 dsi_vm->ndl = ndl;
4596 dsi_vm->bitspp = bitspp;
4597
4598 if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
4599 hsa = 0;
4600 } else if (ndl == 3 && req_vm->hsw == 0) {
4601 hsa = 0;
4602 } else {
4603 hsa = div64_u64((u64)req_vm->hsw * byteclk, req_pck_nom);
4604 hsa = max(hsa - hse, 1);
4605 }
4606
4607 hbp = div64_u64((u64)req_vm->hbp * byteclk, req_pck_nom);
4608 hbp = max(hbp, 1);
4609
4610 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4611 if (hfp < 1) {
4612 int t;
4613 /* we need to take cycles from hbp */
4614
4615 t = 1 - hfp;
4616 hbp = max(hbp - t, 1);
4617 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4618
4619 if (hfp < 1 && hsa > 0) {
4620 /* we need to take cycles from hsa */
4621 t = 1 - hfp;
4622 hsa = max(hsa - t, 1);
4623 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4624 }
4625 }
4626
4627 if (hfp < 1)
4628 return false;
4629
4630 dsi_vm->hss = hss;
4631 dsi_vm->hsa = hsa;
4632 dsi_vm->hse = hse;
4633 dsi_vm->hbp = hbp;
4634 dsi_vm->hact = xres;
4635 dsi_vm->hfp = hfp;
4636
4637 dsi_vm->vsa = req_vm->vsw;
4638 dsi_vm->vbp = req_vm->vbp;
4639 dsi_vm->vact = req_vm->y_res;
4640 dsi_vm->vfp = req_vm->vfp;
4641
4642 dsi_vm->trans_mode = cfg->trans_mode;
4643
4644 dsi_vm->blanking_mode = 0;
4645 dsi_vm->hsa_blanking_mode = 1;
4646 dsi_vm->hfp_blanking_mode = 1;
4647 dsi_vm->hbp_blanking_mode = 1;
4648
4649 dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
4650 dsi_vm->window_sync = 4;
4651
4652 /* setup DISPC videomode */
4653
4654 dispc_vm = &ctx->dispc_vm;
4655 *dispc_vm = *req_vm;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004656 dispc_vm->pixelclock = dispc_pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004657
4658 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4659 hsa = div64_u64((u64)req_vm->hsw * dispc_pck,
4660 req_pck_nom);
4661 hsa = max(hsa, 1);
4662 } else {
4663 hsa = 1;
4664 }
4665
4666 hbp = div64_u64((u64)req_vm->hbp * dispc_pck, req_pck_nom);
4667 hbp = max(hbp, 1);
4668
4669 hfp = dispc_hbl - hsa - hbp;
4670 if (hfp < 1) {
4671 int t;
4672 /* we need to take cycles from hbp */
4673
4674 t = 1 - hfp;
4675 hbp = max(hbp - t, 1);
4676 hfp = dispc_hbl - hsa - hbp;
4677
4678 if (hfp < 1) {
4679 /* we need to take cycles from hsa */
4680 t = 1 - hfp;
4681 hsa = max(hsa - t, 1);
4682 hfp = dispc_hbl - hsa - hbp;
4683 }
4684 }
4685
4686 if (hfp < 1)
4687 return false;
4688
4689 dispc_vm->hfp = hfp;
4690 dispc_vm->hsw = hsa;
4691 dispc_vm->hbp = hbp;
4692
4693 return true;
4694}
4695
4696
4697static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4698 unsigned long pck, void *data)
4699{
4700 struct dsi_clk_calc_ctx *ctx = data;
4701
4702 ctx->dispc_cinfo.lck_div = lckd;
4703 ctx->dispc_cinfo.pck_div = pckd;
4704 ctx->dispc_cinfo.lck = lck;
4705 ctx->dispc_cinfo.pck = pck;
4706
4707 if (dsi_vm_calc_blanking(ctx) == false)
4708 return false;
4709
4710#ifdef PRINT_VERBOSE_VM_TIMINGS
4711 print_dispc_vm("dispc", &ctx->dispc_vm);
4712 print_dsi_vm("dsi ", &ctx->dsi_vm);
4713 print_dispc_vm("req ", ctx->config->timings);
4714 print_dsi_dispc_vm("act ", &ctx->dsi_vm);
4715#endif
4716
4717 return true;
4718}
4719
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004720static bool dsi_vm_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004721 void *data)
4722{
4723 struct dsi_clk_calc_ctx *ctx = data;
4724 unsigned long pck_max;
4725
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004726 ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004727 ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004728
4729 /*
4730 * In burst mode we can let the dispc pck be arbitrarily high, but it
4731 * limits our scaling abilities. So for now, don't aim too high.
4732 */
4733
4734 if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
4735 pck_max = ctx->req_pck_max + 10000000;
4736 else
4737 pck_max = ctx->req_pck_max;
4738
4739 return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
4740 dsi_vm_calc_dispc_cb, ctx);
4741}
4742
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004743static bool dsi_vm_calc_pll_cb(int n, int m, unsigned long fint,
4744 unsigned long clkdco, void *data)
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004745{
4746 struct dsi_clk_calc_ctx *ctx = data;
4747
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004748 ctx->dsi_cinfo.n = n;
4749 ctx->dsi_cinfo.m = m;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004750 ctx->dsi_cinfo.fint = fint;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004751 ctx->dsi_cinfo.clkdco = clkdco;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004752
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004753 return dss_pll_hsdiv_calc(ctx->pll, clkdco, ctx->req_pck_min,
4754 dss_feat_get_param_max(FEAT_PARAM_DSS_FCK),
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004755 dsi_vm_calc_hsdiv_cb, ctx);
4756}
4757
4758static bool dsi_vm_calc(struct dsi_data *dsi,
4759 const struct omap_dss_dsi_config *cfg,
4760 struct dsi_clk_calc_ctx *ctx)
4761{
4762 const struct omap_video_timings *t = cfg->timings;
4763 unsigned long clkin;
4764 unsigned long pll_min;
4765 unsigned long pll_max;
4766 int ndl = dsi->num_lanes_used - 1;
4767 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4768 unsigned long byteclk_min;
4769
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004770 clkin = clk_get_rate(dsi->pll.clkin);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004771
4772 memset(ctx, 0, sizeof(*ctx));
4773 ctx->dsidev = dsi->pdev;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004774 ctx->pll = &dsi->pll;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004775 ctx->config = cfg;
4776
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004777 /* these limits should come from the panel driver */
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004778 ctx->req_pck_min = t->pixelclock - 1000;
4779 ctx->req_pck_nom = t->pixelclock;
4780 ctx->req_pck_max = t->pixelclock + 1000;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004781
4782 byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
4783 pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);
4784
4785 if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
4786 pll_max = cfg->hs_clk_max * 4;
4787 } else {
4788 unsigned long byteclk_max;
4789 byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
4790 ndl * 8);
4791
4792 pll_max = byteclk_max * 4 * 4;
4793 }
4794
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03004795 return dss_pll_calc(ctx->pll, clkin,
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004796 pll_min, pll_max,
4797 dsi_vm_calc_pll_cb, ctx);
4798}
4799
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004800static int dsi_set_config(struct omap_dss_device *dssdev,
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004801 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05304802{
4803 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4804 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004805 struct dsi_clk_calc_ctx ctx;
4806 bool ok;
4807 int r;
Archit Tanejae67458a2012-08-13 14:17:30 +05304808
4809 mutex_lock(&dsi->lock);
4810
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004811 dsi->pix_fmt = config->pixel_format;
4812 dsi->mode = config->mode;
4813
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004814 if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
4815 ok = dsi_vm_calc(dsi, config, &ctx);
4816 else
4817 ok = dsi_cm_calc(dsi, config, &ctx);
4818
4819 if (!ok) {
4820 DSSERR("failed to find suitable DSI clock settings\n");
4821 r = -EINVAL;
4822 goto err;
4823 }
4824
4825 dsi_pll_calc_dsi_fck(&ctx.dsi_cinfo);
4826
Tomi Valkeinenacf604b2014-11-07 13:13:24 +02004827 r = dsi_lp_clock_calc(ctx.dsi_cinfo.clkout[HSDIV_DSI],
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03004828 config->lp_clk_min, config->lp_clk_max, &dsi->user_lp_cinfo);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004829 if (r) {
4830 DSSERR("failed to find suitable DSI LP clock settings\n");
4831 goto err;
4832 }
4833
4834 dsi->user_dsi_cinfo = ctx.dsi_cinfo;
4835 dsi->user_dispc_cinfo = ctx.dispc_cinfo;
4836
4837 dsi->timings = ctx.dispc_vm;
4838 dsi->vm_timings = ctx.dsi_vm;
Archit Tanejae67458a2012-08-13 14:17:30 +05304839
4840 mutex_unlock(&dsi->lock);
Archit Tanejae67458a2012-08-13 14:17:30 +05304841
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004842 return 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004843err:
4844 mutex_unlock(&dsi->lock);
4845
4846 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004847}
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304848
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004849/*
4850 * Return a hardcoded channel for the DSI output. This should work for
4851 * current use cases, but this can be later expanded to either resolve
4852 * the channel in some more dynamic manner, or get the channel as a user
4853 * parameter.
4854 */
4855static enum omap_channel dsi_get_channel(int module_id)
Archit Tanejae3525742012-08-09 15:23:43 +05304856{
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004857 switch (omapdss_get_version()) {
4858 case OMAPDSS_VER_OMAP24xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05304859 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004860 DSSWARN("DSI not supported\n");
4861 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05304862
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004863 case OMAPDSS_VER_OMAP34xx_ES1:
4864 case OMAPDSS_VER_OMAP34xx_ES3:
4865 case OMAPDSS_VER_OMAP3630:
4866 case OMAPDSS_VER_AM35xx:
4867 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05304868
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004869 case OMAPDSS_VER_OMAP4430_ES1:
4870 case OMAPDSS_VER_OMAP4430_ES2:
4871 case OMAPDSS_VER_OMAP4:
4872 switch (module_id) {
4873 case 0:
4874 return OMAP_DSS_CHANNEL_LCD;
4875 case 1:
4876 return OMAP_DSS_CHANNEL_LCD2;
4877 default:
4878 DSSWARN("unsupported module id\n");
4879 return OMAP_DSS_CHANNEL_LCD;
4880 }
Archit Tanejae3525742012-08-09 15:23:43 +05304881
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004882 case OMAPDSS_VER_OMAP5:
4883 switch (module_id) {
4884 case 0:
4885 return OMAP_DSS_CHANNEL_LCD;
4886 case 1:
4887 return OMAP_DSS_CHANNEL_LCD3;
4888 default:
4889 DSSWARN("unsupported module id\n");
4890 return OMAP_DSS_CHANNEL_LCD;
4891 }
4892
4893 default:
4894 DSSWARN("unsupported DSS version\n");
4895 return OMAP_DSS_CHANNEL_LCD;
4896 }
Archit Taneja02c39602012-08-10 15:01:33 +05304897}
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004898
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004899static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05304900{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304901 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4902 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304903 int i;
4904
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304905 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4906 if (!dsi->vc[i].dssdev) {
4907 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304908 *channel = i;
4909 return 0;
4910 }
4911 }
4912
4913 DSSERR("cannot get VC for display %s", dssdev->name);
4914 return -ENOSPC;
4915}
Archit Taneja5ee3c142011-03-02 12:35:53 +05304916
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004917static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
Archit Taneja5ee3c142011-03-02 12:35:53 +05304918{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304919 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4920 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4921
Archit Taneja5ee3c142011-03-02 12:35:53 +05304922 if (vc_id < 0 || vc_id > 3) {
4923 DSSERR("VC ID out of range\n");
4924 return -EINVAL;
4925 }
4926
4927 if (channel < 0 || channel > 3) {
4928 DSSERR("Virtual Channel out of range\n");
4929 return -EINVAL;
4930 }
4931
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304932 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304933 DSSERR("Virtual Channel not allocated to display %s\n",
4934 dssdev->name);
4935 return -EINVAL;
4936 }
4937
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304938 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304939
4940 return 0;
4941}
Archit Taneja5ee3c142011-03-02 12:35:53 +05304942
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004943static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05304944{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304945 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4946 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4947
Archit Taneja5ee3c142011-03-02 12:35:53 +05304948 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304949 dsi->vc[channel].dssdev == dssdev) {
4950 dsi->vc[channel].dssdev = NULL;
4951 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304952 }
4953}
Archit Taneja5ee3c142011-03-02 12:35:53 +05304954
Tomi Valkeinene406f902010-06-09 15:28:12 +03004955
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004956static int dsi_get_clocks(struct platform_device *dsidev)
4957{
4958 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4959 struct clk *clk;
4960
Sachin Kamat5303b3a2013-04-02 14:33:00 +03004961 clk = devm_clk_get(&dsidev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004962 if (IS_ERR(clk)) {
4963 DSSERR("can't get fck\n");
4964 return PTR_ERR(clk);
4965 }
4966
4967 dsi->dss_clk = clk;
4968
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004969 return 0;
4970}
4971
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03004972static int dsi_connect(struct omap_dss_device *dssdev,
4973 struct omap_dss_device *dst)
4974{
4975 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004976 enum omap_channel dispc_channel = dssdev->dispc_channel;
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03004977 int r;
4978
4979 r = dsi_regulator_init(dsidev);
4980 if (r)
4981 return r;
4982
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004983 r = dss_mgr_connect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03004984 if (r)
4985 return r;
4986
4987 r = omapdss_output_set_device(dssdev, dst);
4988 if (r) {
4989 DSSERR("failed to connect output to new device: %s\n",
4990 dssdev->name);
Tomi Valkeinen0674d382015-11-05 10:01:02 +02004991 dss_mgr_disconnect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03004992 return r;
4993 }
4994
4995 return 0;
4996}
4997
4998static void dsi_disconnect(struct omap_dss_device *dssdev,
4999 struct omap_dss_device *dst)
5000{
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005001 enum omap_channel dispc_channel = dssdev->dispc_channel;
5002
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005003 WARN_ON(dst != dssdev->dst);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005004
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005005 if (dst != dssdev->dst)
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005006 return;
5007
5008 omapdss_output_unset_device(dssdev);
5009
Tomi Valkeinen0674d382015-11-05 10:01:02 +02005010 dss_mgr_disconnect(dispc_channel, dssdev);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005011}
5012
5013static const struct omapdss_dsi_ops dsi_ops = {
5014 .connect = dsi_connect,
5015 .disconnect = dsi_disconnect,
5016
5017 .bus_lock = dsi_bus_lock,
5018 .bus_unlock = dsi_bus_unlock,
5019
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005020 .enable = dsi_display_enable,
5021 .disable = dsi_display_disable,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005022
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005023 .enable_hs = dsi_vc_enable_hs,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005024
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005025 .configure_pins = dsi_configure_pins,
5026 .set_config = dsi_set_config,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005027
5028 .enable_video_output = dsi_enable_video_output,
5029 .disable_video_output = dsi_disable_video_output,
5030
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005031 .update = dsi_update,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005032
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005033 .enable_te = dsi_enable_te,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005034
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005035 .request_vc = dsi_request_vc,
5036 .set_vc_id = dsi_set_vc_id,
5037 .release_vc = dsi_release_vc,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005038
5039 .dcs_write = dsi_vc_dcs_write,
5040 .dcs_write_nosync = dsi_vc_dcs_write_nosync,
5041 .dcs_read = dsi_vc_dcs_read,
5042
5043 .gen_write = dsi_vc_generic_write,
5044 .gen_write_nosync = dsi_vc_generic_write_nosync,
5045 .gen_read = dsi_vc_generic_read,
5046
5047 .bta_sync = dsi_vc_send_bta_sync,
5048
5049 .set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
5050};
5051
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005052static void dsi_init_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305053{
5054 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005055 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305056
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005057 out->dev = &dsidev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +05305058 out->id = dsi->module_id == 0 ?
5059 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5060
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005061 out->output_type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005062 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005063 out->dispc_channel = dsi_get_channel(dsi->module_id);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005064 out->ops.dsi = &dsi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +03005065 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +05305066
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005067 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305068}
5069
Tomi Valkeinend1890a62013-04-26 13:47:41 +03005070static void dsi_uninit_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305071{
5072 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005073 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305074
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005075 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305076}
5077
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005078static int dsi_probe_of(struct platform_device *pdev)
5079{
5080 struct device_node *node = pdev->dev.of_node;
5081 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5082 struct property *prop;
5083 u32 lane_arr[10];
5084 int len, num_pins;
5085 int r, i;
5086 struct device_node *ep;
5087 struct omap_dsi_pin_config pin_cfg;
5088
5089 ep = omapdss_of_get_first_endpoint(node);
5090 if (!ep)
5091 return 0;
5092
5093 prop = of_find_property(ep, "lanes", &len);
5094 if (prop == NULL) {
5095 dev_err(&pdev->dev, "failed to find lane data\n");
5096 r = -EINVAL;
5097 goto err;
5098 }
5099
5100 num_pins = len / sizeof(u32);
5101
5102 if (num_pins < 4 || num_pins % 2 != 0 ||
5103 num_pins > dsi->num_lanes_supported * 2) {
5104 dev_err(&pdev->dev, "bad number of lanes\n");
5105 r = -EINVAL;
5106 goto err;
5107 }
5108
5109 r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
5110 if (r) {
5111 dev_err(&pdev->dev, "failed to read lane data\n");
5112 goto err;
5113 }
5114
5115 pin_cfg.num_pins = num_pins;
5116 for (i = 0; i < num_pins; ++i)
5117 pin_cfg.pins[i] = (int)lane_arr[i];
5118
5119 r = dsi_configure_pins(&dsi->output, &pin_cfg);
5120 if (r) {
5121 dev_err(&pdev->dev, "failed to configure pins");
5122 goto err;
5123 }
5124
5125 of_node_put(ep);
5126
5127 return 0;
5128
5129err:
5130 of_node_put(ep);
5131 return r;
5132}
5133
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005134static const struct dss_pll_ops dsi_pll_ops = {
5135 .enable = dsi_pll_enable,
5136 .disable = dsi_pll_disable,
5137 .set_config = dss_pll_write_config_type_a,
5138};
5139
5140static const struct dss_pll_hw dss_omap3_dsi_pll_hw = {
5141 .n_max = (1 << 7) - 1,
5142 .m_max = (1 << 11) - 1,
5143 .mX_max = (1 << 4) - 1,
5144 .fint_min = 750000,
5145 .fint_max = 2100000,
5146 .clkdco_low = 1000000000,
5147 .clkdco_max = 1800000000,
5148
5149 .n_msb = 7,
5150 .n_lsb = 1,
5151 .m_msb = 18,
5152 .m_lsb = 8,
5153
5154 .mX_msb[0] = 22,
5155 .mX_lsb[0] = 19,
5156 .mX_msb[1] = 26,
5157 .mX_lsb[1] = 23,
5158
5159 .has_stopmode = true,
5160 .has_freqsel = true,
5161 .has_selfreqdco = false,
5162 .has_refsel = false,
5163};
5164
5165static const struct dss_pll_hw dss_omap4_dsi_pll_hw = {
5166 .n_max = (1 << 8) - 1,
5167 .m_max = (1 << 12) - 1,
5168 .mX_max = (1 << 5) - 1,
5169 .fint_min = 500000,
5170 .fint_max = 2500000,
5171 .clkdco_low = 1000000000,
5172 .clkdco_max = 1800000000,
5173
5174 .n_msb = 8,
5175 .n_lsb = 1,
5176 .m_msb = 20,
5177 .m_lsb = 9,
5178
5179 .mX_msb[0] = 25,
5180 .mX_lsb[0] = 21,
5181 .mX_msb[1] = 30,
5182 .mX_lsb[1] = 26,
5183
5184 .has_stopmode = true,
5185 .has_freqsel = false,
5186 .has_selfreqdco = false,
5187 .has_refsel = false,
5188};
5189
5190static const struct dss_pll_hw dss_omap5_dsi_pll_hw = {
5191 .n_max = (1 << 8) - 1,
5192 .m_max = (1 << 12) - 1,
5193 .mX_max = (1 << 5) - 1,
5194 .fint_min = 150000,
5195 .fint_max = 52000000,
5196 .clkdco_low = 1000000000,
5197 .clkdco_max = 1800000000,
5198
5199 .n_msb = 8,
5200 .n_lsb = 1,
5201 .m_msb = 20,
5202 .m_lsb = 9,
5203
5204 .mX_msb[0] = 25,
5205 .mX_lsb[0] = 21,
5206 .mX_msb[1] = 30,
5207 .mX_lsb[1] = 26,
5208
5209 .has_stopmode = true,
5210 .has_freqsel = false,
5211 .has_selfreqdco = true,
5212 .has_refsel = true,
5213};
5214
5215static int dsi_init_pll_data(struct platform_device *dsidev)
5216{
5217 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5218 struct dss_pll *pll = &dsi->pll;
5219 struct clk *clk;
5220 int r;
5221
5222 clk = devm_clk_get(&dsidev->dev, "sys_clk");
5223 if (IS_ERR(clk)) {
5224 DSSERR("can't get sys_clk\n");
5225 return PTR_ERR(clk);
5226 }
5227
5228 pll->name = dsi->module_id == 0 ? "dsi0" : "dsi1";
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +02005229 pll->id = dsi->module_id == 0 ? DSS_PLL_DSI1 : DSS_PLL_DSI2;
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005230 pll->clkin = clk;
5231 pll->base = dsi->pll_base;
5232
5233 switch (omapdss_get_version()) {
5234 case OMAPDSS_VER_OMAP34xx_ES1:
5235 case OMAPDSS_VER_OMAP34xx_ES3:
5236 case OMAPDSS_VER_OMAP3630:
5237 case OMAPDSS_VER_AM35xx:
5238 pll->hw = &dss_omap3_dsi_pll_hw;
5239 break;
5240
5241 case OMAPDSS_VER_OMAP4430_ES1:
5242 case OMAPDSS_VER_OMAP4430_ES2:
5243 case OMAPDSS_VER_OMAP4:
5244 pll->hw = &dss_omap4_dsi_pll_hw;
5245 break;
5246
5247 case OMAPDSS_VER_OMAP5:
5248 pll->hw = &dss_omap5_dsi_pll_hw;
5249 break;
5250
5251 default:
5252 return -ENODEV;
5253 }
5254
5255 pll->ops = &dsi_pll_ops;
5256
5257 r = dss_pll_register(pll);
5258 if (r)
5259 return r;
5260
5261 return 0;
5262}
5263
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005264/* DSI1 HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005265static int dsi_bind(struct device *dev, struct device *master, void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005266{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005267 struct platform_device *dsidev = to_platform_device(dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005268 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005269 int r, i;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305270 struct dsi_data *dsi;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005271 struct resource *dsi_mem;
Tomi Valkeinen68104462013-12-17 13:53:28 +02005272 struct resource *res;
5273 struct resource temp_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005274
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005275 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005276 if (!dsi)
5277 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305278
5279 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305280 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305281
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305282 spin_lock_init(&dsi->irq_lock);
5283 spin_lock_init(&dsi->errors_lock);
5284 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005285
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005286#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305287 spin_lock_init(&dsi->irq_stats_lock);
5288 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005289#endif
5290
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305291 mutex_init(&dsi->lock);
5292 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005293
Tejun Heo203b42f2012-08-21 13:18:23 -07005294 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5295 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305296
5297#ifdef DSI_CATCH_MISSING_TE
5298 init_timer(&dsi->te_timer);
5299 dsi->te_timer.function = dsi_te_timeout;
5300 dsi->te_timer.data = 0;
5301#endif
Tomi Valkeinen68104462013-12-17 13:53:28 +02005302
5303 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
5304 if (!res) {
5305 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5306 if (!res) {
5307 DSSERR("can't get IORESOURCE_MEM DSI\n");
5308 return -EINVAL;
5309 }
5310
5311 temp_res.start = res->start;
5312 temp_res.end = temp_res.start + DSI_PROTO_SZ - 1;
5313 res = &temp_res;
archit tanejaaffe3602011-02-23 08:41:03 +00005314 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005315
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005316 dsi_mem = res;
5317
Tomi Valkeinen68104462013-12-17 13:53:28 +02005318 dsi->proto_base = devm_ioremap(&dsidev->dev, res->start,
5319 resource_size(res));
5320 if (!dsi->proto_base) {
5321 DSSERR("can't ioremap DSI protocol engine\n");
5322 return -ENOMEM;
5323 }
5324
5325 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
5326 if (!res) {
5327 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5328 if (!res) {
5329 DSSERR("can't get IORESOURCE_MEM DSI\n");
5330 return -EINVAL;
5331 }
5332
5333 temp_res.start = res->start + DSI_PHY_OFFSET;
5334 temp_res.end = temp_res.start + DSI_PHY_SZ - 1;
5335 res = &temp_res;
5336 }
5337
5338 dsi->phy_base = devm_ioremap(&dsidev->dev, res->start,
5339 resource_size(res));
5340 if (!dsi->proto_base) {
5341 DSSERR("can't ioremap DSI PHY\n");
5342 return -ENOMEM;
5343 }
5344
5345 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
5346 if (!res) {
5347 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5348 if (!res) {
5349 DSSERR("can't get IORESOURCE_MEM DSI\n");
5350 return -EINVAL;
5351 }
5352
5353 temp_res.start = res->start + DSI_PLL_OFFSET;
5354 temp_res.end = temp_res.start + DSI_PLL_SZ - 1;
5355 res = &temp_res;
5356 }
5357
5358 dsi->pll_base = devm_ioremap(&dsidev->dev, res->start,
5359 resource_size(res));
5360 if (!dsi->proto_base) {
5361 DSSERR("can't ioremap DSI PLL\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005362 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305363 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005364
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305365 dsi->irq = platform_get_irq(dsi->pdev, 0);
5366 if (dsi->irq < 0) {
5367 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005368 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305369 }
archit tanejaaffe3602011-02-23 08:41:03 +00005370
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005371 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5372 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005373 if (r < 0) {
5374 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005375 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005376 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005377
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005378 if (dsidev->dev.of_node) {
5379 const struct of_device_id *match;
5380 const struct dsi_module_id_data *d;
5381
5382 match = of_match_node(dsi_of_match, dsidev->dev.of_node);
5383 if (!match) {
5384 DSSERR("unsupported DSI module\n");
5385 return -ENODEV;
5386 }
5387
5388 d = match->data;
5389
5390 while (d->address != 0 && d->address != dsi_mem->start)
5391 d++;
5392
5393 if (d->address == 0) {
5394 DSSERR("unsupported DSI module\n");
5395 return -ENODEV;
5396 }
5397
5398 dsi->module_id = d->id;
5399 } else {
5400 dsi->module_id = dsidev->id;
5401 }
5402
Archit Taneja5ee3c142011-03-02 12:35:53 +05305403 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305404 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305405 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305406 dsi->vc[i].dssdev = NULL;
5407 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305408 }
5409
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005410 r = dsi_get_clocks(dsidev);
5411 if (r)
5412 return r;
5413
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005414 dsi_init_pll_data(dsidev);
5415
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005416 pm_runtime_enable(&dsidev->dev);
5417
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005418 r = dsi_runtime_get(dsidev);
5419 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005420 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005421
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305422 rev = dsi_read_reg(dsidev, DSI_REVISION);
5423 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005424 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5425
Tomi Valkeinend9820852011-10-12 15:05:59 +03005426 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5427 * of data to 3 by default */
5428 if (dss_has_feature(FEAT_DSI_GNQ))
5429 /* NB_DATA_LANES */
5430 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5431 else
5432 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305433
Tomi Valkeinen99322572013-03-05 10:37:02 +02005434 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5435
Archit Taneja81b87f52012-09-26 16:30:49 +05305436 dsi_init_output(dsidev);
5437
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005438 if (dsidev->dev.of_node) {
5439 r = dsi_probe_of(dsidev);
5440 if (r) {
5441 DSSERR("Invalid DSI DT data\n");
5442 goto err_probe_of;
5443 }
5444
5445 r = of_platform_populate(dsidev->dev.of_node, NULL, NULL,
5446 &dsidev->dev);
5447 if (r)
5448 DSSERR("Failed to populate DSI child devices: %d\n", r);
5449 }
5450
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005451 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005452
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005453 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005454 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005455 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005456 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5457
5458#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005459 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005460 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005461 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005462 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5463#endif
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005464
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005465 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005466
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005467err_probe_of:
5468 dsi_uninit_output(dsidev);
5469 dsi_runtime_put(dsidev);
5470
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005471err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005472 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005473 return r;
5474}
5475
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005476static void dsi_unbind(struct device *dev, struct device *master, void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005477{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005478 struct platform_device *dsidev = to_platform_device(dev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305479 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5480
Tomi Valkeinene4e42b82014-07-31 16:15:39 +03005481 of_platform_depopulate(&dsidev->dev);
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005482
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005483 WARN_ON(dsi->scp_clk_refcount > 0);
5484
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03005485 dss_pll_unregister(&dsi->pll);
5486
Archit Taneja81b87f52012-09-26 16:30:49 +05305487 dsi_uninit_output(dsidev);
5488
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005489 pm_runtime_disable(&dsidev->dev);
5490
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03005491 if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
5492 regulator_disable(dsi->vdds_dsi_reg);
5493 dsi->vdds_dsi_enabled = false;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005494 }
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005495}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005496
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005497static const struct component_ops dsi_component_ops = {
5498 .bind = dsi_bind,
5499 .unbind = dsi_unbind,
5500};
5501
5502static int dsi_probe(struct platform_device *pdev)
5503{
5504 return component_add(&pdev->dev, &dsi_component_ops);
5505}
5506
5507static int dsi_remove(struct platform_device *pdev)
5508{
5509 component_del(&pdev->dev, &dsi_component_ops);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005510 return 0;
5511}
5512
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005513static int dsi_runtime_suspend(struct device *dev)
5514{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005515 struct platform_device *pdev = to_platform_device(dev);
5516 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5517
5518 dsi->is_enabled = false;
5519 /* ensure the irq handler sees the is_enabled value */
5520 smp_wmb();
5521 /* wait for current handler to finish before turning the DSI off */
5522 synchronize_irq(dsi->irq);
5523
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005524 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005525
5526 return 0;
5527}
5528
5529static int dsi_runtime_resume(struct device *dev)
5530{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005531 struct platform_device *pdev = to_platform_device(dev);
5532 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005533 int r;
5534
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005535 r = dispc_runtime_get();
5536 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005537 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005538
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005539 dsi->is_enabled = true;
5540 /* ensure the irq handler sees the is_enabled value */
5541 smp_wmb();
5542
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005543 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005544}
5545
5546static const struct dev_pm_ops dsi_pm_ops = {
5547 .runtime_suspend = dsi_runtime_suspend,
5548 .runtime_resume = dsi_runtime_resume,
5549};
5550
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005551static const struct dsi_module_id_data dsi_of_data_omap3[] = {
5552 { .address = 0x4804fc00, .id = 0, },
5553 { },
5554};
5555
5556static const struct dsi_module_id_data dsi_of_data_omap4[] = {
5557 { .address = 0x58004000, .id = 0, },
5558 { .address = 0x58005000, .id = 1, },
5559 { },
5560};
5561
Tomi Valkeinenbd3ad6a2014-03-07 12:44:24 +02005562static const struct dsi_module_id_data dsi_of_data_omap5[] = {
5563 { .address = 0x58004000, .id = 0, },
5564 { .address = 0x58009000, .id = 1, },
5565 { },
5566};
5567
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005568static const struct of_device_id dsi_of_match[] = {
5569 { .compatible = "ti,omap3-dsi", .data = dsi_of_data_omap3, },
5570 { .compatible = "ti,omap4-dsi", .data = dsi_of_data_omap4, },
Tomi Valkeinenbd3ad6a2014-03-07 12:44:24 +02005571 { .compatible = "ti,omap5-dsi", .data = dsi_of_data_omap5, },
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005572 {},
5573};
5574
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005575static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03005576 .probe = dsi_probe,
5577 .remove = dsi_remove,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005578 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005579 .name = "omapdss_dsi",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005580 .pm = &dsi_pm_ops,
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005581 .of_match_table = dsi_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03005582 .suppress_bind_attrs = true,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005583 },
5584};
5585
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005586int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005587{
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005588 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005589}
5590
Tomi Valkeinenede92692015-06-04 14:12:16 +03005591void dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005592{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005593 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005594}