blob: 57f606e4cf02a28b28956e0a5d35591fc870afd6 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
Daniel Mack64792852014-03-27 11:27:40 +010030#include <sound/asoundef.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020036#include <sound/dmaengine_pcm.h>
Jyri Sarha87c19362014-05-26 11:51:14 +030037#include <sound/omap-pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040038
39#include "davinci-pcm.h"
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +030040#include "edma-pcm.h"
Chaithrika U Sb67f4482009-06-05 06:28:40 -040041#include "davinci-mcasp.h"
42
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030043#define MCASP_MAX_AFIFO_DEPTH 64
44
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030045static u32 context_regs[] = {
46 DAVINCI_MCASP_TXFMCTL_REG,
47 DAVINCI_MCASP_RXFMCTL_REG,
48 DAVINCI_MCASP_TXFMT_REG,
49 DAVINCI_MCASP_RXFMT_REG,
50 DAVINCI_MCASP_ACLKXCTL_REG,
51 DAVINCI_MCASP_ACLKRCTL_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030052 DAVINCI_MCASP_AHCLKXCTL_REG,
53 DAVINCI_MCASP_AHCLKRCTL_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030054 DAVINCI_MCASP_PDIR_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030055 DAVINCI_MCASP_RXMASK_REG,
56 DAVINCI_MCASP_TXMASK_REG,
57 DAVINCI_MCASP_RXTDM_REG,
58 DAVINCI_MCASP_TXTDM_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030059};
60
Peter Ujfalusi790bb942014-02-03 14:51:52 +020061struct davinci_mcasp_context {
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030062 u32 config_regs[ARRAY_SIZE(context_regs)];
Peter Ujfalusif114ce62014-10-01 16:02:12 +030063 u32 afifo_regs[2]; /* for read/write fifo control registers */
64 u32 *xrsr_regs; /* for serializer configuration */
Peter Ujfalusi790bb942014-02-03 14:51:52 +020065};
66
Peter Ujfalusi70091a32013-11-14 11:35:29 +020067struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020068 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020069 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020070 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020071 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020072 struct device *dev;
73
74 /* McASP specific data */
75 int tdm_slots;
76 u8 op_mode;
77 u8 num_serializer;
78 u8 *serial_dir;
79 u8 version;
Daniel Mack82675252014-07-16 14:04:41 +020080 u8 bclk_div;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020081 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020082 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020083
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020084 int sysclk_freq;
85 bool bclk_master;
86
Peter Ujfalusi21400a72013-11-14 11:35:26 +020087 /* McASP FIFO related */
88 u8 txnumevt;
89 u8 rxnumevt;
90
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020091 bool dat_port;
92
Peter Ujfalusi21400a72013-11-14 11:35:26 +020093#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020094 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020095#endif
96};
97
Peter Ujfalusif68205a2013-11-14 11:35:36 +020098static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
99 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400100{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200101 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400102 __raw_writel(__raw_readl(reg) | val, reg);
103}
104
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200105static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
106 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400107{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200108 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400109 __raw_writel((__raw_readl(reg) & ~(val)), reg);
110}
111
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200112static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
113 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400114{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200115 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400116 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
117}
118
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200119static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
120 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400121{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200122 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400123}
124
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200125static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400126{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200127 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400128}
129
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200130static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400131{
132 int i = 0;
133
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200134 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400135
136 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
137 /* loop count is to avoid the lock-up */
138 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200139 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400140 break;
141 }
142
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200143 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400144 printk(KERN_ERR "GBLCTL write error\n");
145}
146
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200147static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
148{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200149 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
150 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200151
152 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
153}
154
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200155static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400156{
Peter Ujfalusi44982732014-10-29 13:55:45 +0200157 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200158 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
159 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200160 /*
161 * When ASYNC == 0 the transmit and receive sections operate
162 * synchronously from the transmit clock and frame sync. We need to make
163 * sure that the TX signlas are enabled when starting reception.
164 */
165 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200166 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
167 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200168 }
169
Peter Ujfalusi44982732014-10-29 13:55:45 +0200170 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200171 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200172 /* Release RX state machine */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200173 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200174 /* Release Frame Sync generator */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200175 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200176 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200177 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400178}
179
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200180static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400181{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400182 u32 cnt;
183
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200184 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200185 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
186 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200187 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200188 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400189
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200190 /* wait for XDATA to be cleared */
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400191 cnt = 0;
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200192 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) &
193 ~XRDATA) && (cnt < 100000))
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400194 cnt++;
195
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200196 /* Release TX state machine */
197 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
198 /* Release Frame Sync generator */
199 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400200}
201
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200202static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400203{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200204 u32 reg;
205
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200206 mcasp->streams++;
207
Chaithrika U S539d3d82009-09-23 10:12:08 -0400208 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200209 if (mcasp->txnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200210 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200211 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
212 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530213 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200214 mcasp_start_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400215 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200216 if (mcasp->rxnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200217 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200218 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
219 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530220 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200221 mcasp_start_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400222 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400223}
224
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200225static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400226{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200227 /*
228 * In synchronous mode stop the TX clocks if no other stream is
229 * running
230 */
231 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200232 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200233
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200234 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
235 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200236
237 if (mcasp->rxnumevt) { /* disable FIFO */
238 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
239
240 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
241 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400242}
243
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200244static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400245{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200246 u32 val = 0;
247
248 /*
249 * In synchronous mode keep TX clocks running if the capture stream is
250 * still running.
251 */
252 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
253 val = TXHCLKRST | TXCLKRST | TXFSRST;
254
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200255 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
256 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200257
258 if (mcasp->txnumevt) { /* disable FIFO */
259 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
260
261 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
262 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400263}
264
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200265static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400266{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200267 mcasp->streams--;
268
Peter Ujfalusi03808662014-10-29 13:55:46 +0200269 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200270 mcasp_stop_tx(mcasp);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200271 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200272 mcasp_stop_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400273}
274
275static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
276 unsigned int fmt)
277{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200278 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200279 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300280 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300281 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300282 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400283
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200284 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200285 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300286 case SND_SOC_DAIFMT_DSP_A:
287 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
288 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300289 /* 1st data bit occur one ACLK cycle after the frame sync */
290 data_delay = 1;
291 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200292 case SND_SOC_DAIFMT_DSP_B:
293 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200294 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
295 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300296 /* No delay after FS */
297 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200298 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300299 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200300 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200301 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
302 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300303 /* 1st data bit occur one ACLK cycle after the frame sync */
304 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300305 /* FS need to be inverted */
306 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200307 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300308 case SND_SOC_DAIFMT_LEFT_J:
309 /* configure a full-word SYNC pulse (LRCLK) */
310 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
311 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
312 /* No delay after FS */
313 data_delay = 0;
314 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300315 default:
316 ret = -EINVAL;
317 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200318 }
319
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300320 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
321 FSXDLY(3));
322 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
323 FSRDLY(3));
324
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400325 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
326 case SND_SOC_DAIFMT_CBS_CFS:
327 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200328 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
329 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400330
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200331 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
332 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400333
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200334 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
335 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200336 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400337 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400338 case SND_SOC_DAIFMT_CBM_CFS:
339 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200340 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
341 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400342
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200343 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
344 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400345
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200346 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
347 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200348 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400349 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400350 case SND_SOC_DAIFMT_CBM_CFM:
351 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200352 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
353 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400354
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200355 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
356 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400357
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200358 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
359 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200360 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400361 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400362 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200363 ret = -EINVAL;
364 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400365 }
366
367 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
368 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200369 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300370 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300371 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400372 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400373 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200374 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300375 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300376 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400377 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400378 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200379 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300380 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300381 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400382 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400383 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200384 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200385 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300386 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400387 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400388 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200389 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300390 goto out;
391 }
392
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300393 if (inv_fs)
394 fs_pol_rising = !fs_pol_rising;
395
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300396 if (fs_pol_rising) {
397 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
398 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
399 } else {
400 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
401 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400402 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200403out:
404 pm_runtime_put_sync(mcasp->dev);
405 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400406}
407
Jyri Sarha88135432014-08-06 16:47:16 +0300408static int __davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
409 int div, bool explicit)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200410{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200411 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200412
413 switch (div_id) {
414 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200415 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200416 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200417 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200418 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
419 break;
420
421 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200422 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200423 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200424 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200425 ACLKRDIV(div - 1), ACLKRDIV_MASK);
Jyri Sarha88135432014-08-06 16:47:16 +0300426 if (explicit)
427 mcasp->bclk_div = div;
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200428 break;
429
Daniel Mack1b3bc062012-12-05 18:20:38 +0100430 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200431 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100432 break;
433
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200434 default:
435 return -EINVAL;
436 }
437
438 return 0;
439}
440
Jyri Sarha88135432014-08-06 16:47:16 +0300441static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
442 int div)
443{
444 return __davinci_mcasp_set_clkdiv(dai, div_id, div, 1);
445}
446
Daniel Mack5b66aa22012-10-04 15:08:41 +0200447static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
448 unsigned int freq, int dir)
449{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200450 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200451
452 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200453 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
454 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
455 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200456 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200457 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
458 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
459 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200460 }
461
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200462 mcasp->sysclk_freq = freq;
463
Daniel Mack5b66aa22012-10-04 15:08:41 +0200464 return 0;
465}
466
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200467static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100468 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400469{
Daniel Mackba764b32012-12-05 18:20:37 +0100470 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200471 u32 tx_rotate = (word_length / 4) & 0x7;
Daniel Mackba764b32012-12-05 18:20:37 +0100472 u32 mask = (1ULL << word_length) - 1;
Peter Ujfalusife0a29e2014-09-04 10:52:53 +0300473 /*
474 * For captured data we should not rotate, inversion and masking is
475 * enoguh to get the data to the right position:
476 * Format data from bus after reverse (XRBUF)
477 * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
478 * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
479 * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
480 * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
481 */
482 u32 rx_rotate = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400483
Daniel Mack1b3bc062012-12-05 18:20:38 +0100484 /*
485 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
486 * callback, take it into account here. That allows us to for example
487 * send 32 bits per channel to the codec, while only 16 of them carry
488 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200489 * The clock ratio is given for a full period of data (for I2S format
490 * both left and right channels), so it has to be divided by number of
491 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100492 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200493 if (mcasp->bclk_lrclk_ratio)
494 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100495
Daniel Mackba764b32012-12-05 18:20:37 +0100496 /* mapping of the XSSZ bit-field as described in the datasheet */
497 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400498
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200499 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200500 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
501 RXSSZ(0x0F));
502 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
503 TXSSZ(0x0F));
504 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
505 TXROT(7));
506 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
507 RXROT(7));
508 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200509 }
510
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200511 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400512
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400513 return 0;
514}
515
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200516static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300517 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400518{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300519 struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
520 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400521 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400522 u8 tx_ser = 0;
523 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200524 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100525 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300526 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200527 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400528 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300529 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200530 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400531
532 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200533 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400534
535 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200536 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
537 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400538 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200539 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
540 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400541 }
542
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200543 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200544 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
545 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200546 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100547 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200548 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400549 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200550 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100551 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200552 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400553 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100554 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200555 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
556 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400557 }
558 }
559
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300560 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
561 active_serializers = tx_ser;
562 numevt = mcasp->txnumevt;
563 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
564 } else {
565 active_serializers = rx_ser;
566 numevt = mcasp->rxnumevt;
567 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
568 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100569
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300570 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200571 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300572 "enabled in mcasp (%d)\n", channels,
573 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100574 return -EINVAL;
575 }
576
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300577 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300578 if (!numevt) {
579 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300580 if (active_serializers > 1) {
581 /*
582 * If more than one serializers are in use we have one
583 * DMA request to provide data for all serializers.
584 * For example if three serializers are enabled the DMA
585 * need to transfer three words per DMA request.
586 */
587 dma_params->fifo_level = active_serializers;
588 dma_data->maxburst = active_serializers;
589 } else {
590 dma_params->fifo_level = 0;
591 dma_data->maxburst = 0;
592 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300593 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300594 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400595
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300596 if (period_words % active_serializers) {
597 dev_err(mcasp->dev, "Invalid combination of period words and "
598 "active serializers: %d, %d\n", period_words,
599 active_serializers);
600 return -EINVAL;
601 }
602
603 /*
604 * Calculate the optimal AFIFO depth for platform side:
605 * The number of words for numevt need to be in steps of active
606 * serializers.
607 */
608 n = numevt % active_serializers;
609 if (n)
610 numevt += (active_serializers - n);
611 while (period_words % numevt && numevt > 0)
612 numevt -= active_serializers;
613 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300614 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400615
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300616 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
617 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100618
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300619 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300620 if (numevt == 1)
621 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300622 dma_params->fifo_level = numevt;
623 dma_data->maxburst = numevt;
624
Michal Bachraty2952b272013-02-28 16:07:08 +0100625 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400626}
627
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200628static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400629{
630 int i, active_slots;
631 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200632 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400633
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200634 if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
635 dev_err(mcasp->dev, "tdm slot %d not supported\n",
636 mcasp->tdm_slots);
637 return -EINVAL;
638 }
639
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200640 active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400641 for (i = 0; i < active_slots; i++)
642 mask |= (1 << i);
643
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200644 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400645
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200646 if (!mcasp->dat_port)
647 busel = TXSEL;
648
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200649 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
650 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
651 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
652 FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400653
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200654 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
655 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
656 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
657 FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400658
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200659 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400660}
661
662/* S/PDIF */
Daniel Mack64792852014-03-27 11:27:40 +0100663static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
664 unsigned int rate)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400665{
Daniel Mack64792852014-03-27 11:27:40 +0100666 u32 cs_value = 0;
667 u8 *cs_bytes = (u8*) &cs_value;
668
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400669 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
670 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200671 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400672
673 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200674 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400675
676 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200677 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400678
679 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200680 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400681
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200682 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400683
684 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200685 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400686
687 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200688 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200689
Daniel Mack64792852014-03-27 11:27:40 +0100690 /* Set S/PDIF channel status bits */
691 cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
692 cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
693
694 switch (rate) {
695 case 22050:
696 cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
697 break;
698 case 24000:
699 cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
700 break;
701 case 32000:
702 cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
703 break;
704 case 44100:
705 cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
706 break;
707 case 48000:
708 cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
709 break;
710 case 88200:
711 cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
712 break;
713 case 96000:
714 cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
715 break;
716 case 176400:
717 cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
718 break;
719 case 192000:
720 cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
721 break;
722 default:
723 printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
724 return -EINVAL;
725 }
726
727 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
728 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
729
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200730 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400731}
732
733static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
734 struct snd_pcm_hw_params *params,
735 struct snd_soc_dai *cpu_dai)
736{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200737 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400738 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200739 &mcasp->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400740 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200741 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300742 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200743 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200744
Daniel Mack82675252014-07-16 14:04:41 +0200745 /*
746 * If mcasp is BCLK master, and a BCLK divider was not provided by
747 * the machine driver, we need to calculate the ratio.
748 */
749 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200750 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
Jyri Sarha09298782014-06-13 12:50:00 +0300751 unsigned int div = mcasp->sysclk_freq / bclk_freq;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200752 if (mcasp->sysclk_freq % bclk_freq != 0) {
Jyri Sarha09298782014-06-13 12:50:00 +0300753 if (((mcasp->sysclk_freq / div) - bclk_freq) >
754 (bclk_freq - (mcasp->sysclk_freq / (div+1))))
755 div++;
756 dev_warn(mcasp->dev,
757 "Inaccurate BCLK: %u Hz / %u != %u Hz\n",
758 mcasp->sysclk_freq, div, bclk_freq);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200759 }
Jyri Sarha88135432014-08-06 16:47:16 +0300760 __davinci_mcasp_set_clkdiv(cpu_dai, 1, div, 0);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200761 }
762
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300763 ret = mcasp_common_hw_param(mcasp, substream->stream,
764 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200765 if (ret)
766 return ret;
767
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200768 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Daniel Mack64792852014-03-27 11:27:40 +0100769 ret = mcasp_dit_hw_param(mcasp, params_rate(params));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400770 else
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200771 ret = mcasp_i2s_hw_param(mcasp, substream->stream);
772
773 if (ret)
774 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400775
776 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400777 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400778 case SNDRV_PCM_FORMAT_S8:
779 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100780 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400781 break;
782
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400783 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400784 case SNDRV_PCM_FORMAT_S16_LE:
785 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100786 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400787 break;
788
Daniel Mack21eb24d2012-10-09 09:35:16 +0200789 case SNDRV_PCM_FORMAT_U24_3LE:
790 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200791 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100792 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200793 break;
794
Daniel Mack6b7fa012012-10-09 11:56:40 +0200795 case SNDRV_PCM_FORMAT_U24_LE:
796 case SNDRV_PCM_FORMAT_S24_LE:
Peter Ujfalusi182bef82014-06-26 08:09:24 +0300797 dma_params->data_type = 4;
798 word_length = 24;
799 break;
800
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400801 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400802 case SNDRV_PCM_FORMAT_S32_LE:
803 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100804 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400805 break;
806
807 default:
808 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
809 return -EINVAL;
810 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400811
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300812 if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400813 dma_params->acnt = 4;
814 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400815 dma_params->acnt = dma_params->data_type;
816
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200817 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400818
819 return 0;
820}
821
822static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
823 int cmd, struct snd_soc_dai *cpu_dai)
824{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200825 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400826 int ret = 0;
827
828 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400829 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530830 case SNDRV_PCM_TRIGGER_START:
831 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200832 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400833 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400834 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530835 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400836 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200837 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400838 break;
839
840 default:
841 ret = -EINVAL;
842 }
843
844 return ret;
845}
846
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100847static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400848 .trigger = davinci_mcasp_trigger,
849 .hw_params = davinci_mcasp_hw_params,
850 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200851 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200852 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400853};
854
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300855static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
856{
857 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
858
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +0300859 if (mcasp->version >= MCASP_VERSION_3) {
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300860 /* Using dmaengine PCM */
861 dai->playback_dma_data =
862 &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
863 dai->capture_dma_data =
864 &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
865 } else {
866 /* Using davinci-pcm */
867 dai->playback_dma_data = mcasp->dma_params;
868 dai->capture_dma_data = mcasp->dma_params;
869 }
870
871 return 0;
872}
873
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200874#ifdef CONFIG_PM_SLEEP
875static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
876{
877 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200878 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300879 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300880 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200881
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300882 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
883 context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200884
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300885 if (mcasp->txnumevt) {
886 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
887 context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
888 }
889 if (mcasp->rxnumevt) {
890 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
891 context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
892 }
893
894 for (i = 0; i < mcasp->num_serializer; i++)
895 context->xrsr_regs[i] = mcasp_get_reg(mcasp,
896 DAVINCI_MCASP_XRSRCTL_REG(i));
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200897
898 return 0;
899}
900
901static int davinci_mcasp_resume(struct snd_soc_dai *dai)
902{
903 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200904 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300905 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300906 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200907
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300908 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
909 mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200910
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300911 if (mcasp->txnumevt) {
912 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
913 mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
914 }
915 if (mcasp->rxnumevt) {
916 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
917 mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
918 }
919
920 for (i = 0; i < mcasp->num_serializer; i++)
921 mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
922 context->xrsr_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200923
924 return 0;
925}
926#else
927#define davinci_mcasp_suspend NULL
928#define davinci_mcasp_resume NULL
929#endif
930
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200931#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
932
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400933#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
934 SNDRV_PCM_FMTBIT_U8 | \
935 SNDRV_PCM_FMTBIT_S16_LE | \
936 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200937 SNDRV_PCM_FMTBIT_S24_LE | \
938 SNDRV_PCM_FMTBIT_U24_LE | \
939 SNDRV_PCM_FMTBIT_S24_3LE | \
940 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400941 SNDRV_PCM_FMTBIT_S32_LE | \
942 SNDRV_PCM_FMTBIT_U32_LE)
943
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000944static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400945 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000946 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300947 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200948 .suspend = davinci_mcasp_suspend,
949 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400950 .playback = {
951 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100952 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400953 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400954 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400955 },
956 .capture = {
957 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100958 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400959 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400960 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400961 },
962 .ops = &davinci_mcasp_dai_ops,
963
964 },
965 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +0200966 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300967 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400968 .playback = {
969 .channels_min = 1,
970 .channels_max = 384,
971 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400972 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400973 },
974 .ops = &davinci_mcasp_dai_ops,
975 },
976
977};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400978
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -0700979static const struct snd_soc_component_driver davinci_mcasp_component = {
980 .name = "davinci-mcasp",
981};
982
Jyri Sarha256ba182013-10-18 18:37:42 +0300983/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200984static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300985 .tx_dma_offset = 0x400,
986 .rx_dma_offset = 0x400,
987 .asp_chan_q = EVENTQ_0,
988 .version = MCASP_VERSION_1,
989};
990
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200991static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300992 .tx_dma_offset = 0x2000,
993 .rx_dma_offset = 0x2000,
994 .asp_chan_q = EVENTQ_0,
995 .version = MCASP_VERSION_2,
996};
997
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200998static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300999 .tx_dma_offset = 0,
1000 .rx_dma_offset = 0,
1001 .asp_chan_q = EVENTQ_0,
1002 .version = MCASP_VERSION_3,
1003};
1004
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001005static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001006 .tx_dma_offset = 0x200,
1007 .rx_dma_offset = 0x284,
1008 .asp_chan_q = EVENTQ_0,
1009 .version = MCASP_VERSION_4,
1010};
1011
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301012static const struct of_device_id mcasp_dt_ids[] = {
1013 {
1014 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001015 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301016 },
1017 {
1018 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001019 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301020 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301021 {
Jyri Sarha3af9e032013-10-18 18:37:44 +03001022 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +02001023 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301024 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001025 {
1026 .compatible = "ti,dra7-mcasp-audio",
1027 .data = &dra7_mcasp_pdata,
1028 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301029 { /* sentinel */ }
1030};
1031MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
1032
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001033static int mcasp_reparent_fck(struct platform_device *pdev)
1034{
1035 struct device_node *node = pdev->dev.of_node;
1036 struct clk *gfclk, *parent_clk;
1037 const char *parent_name;
1038 int ret;
1039
1040 if (!node)
1041 return 0;
1042
1043 parent_name = of_get_property(node, "fck_parent", NULL);
1044 if (!parent_name)
1045 return 0;
1046
1047 gfclk = clk_get(&pdev->dev, "fck");
1048 if (IS_ERR(gfclk)) {
1049 dev_err(&pdev->dev, "failed to get fck\n");
1050 return PTR_ERR(gfclk);
1051 }
1052
1053 parent_clk = clk_get(NULL, parent_name);
1054 if (IS_ERR(parent_clk)) {
1055 dev_err(&pdev->dev, "failed to get parent clock\n");
1056 ret = PTR_ERR(parent_clk);
1057 goto err1;
1058 }
1059
1060 ret = clk_set_parent(gfclk, parent_clk);
1061 if (ret) {
1062 dev_err(&pdev->dev, "failed to reparent fck\n");
1063 goto err2;
1064 }
1065
1066err2:
1067 clk_put(parent_clk);
1068err1:
1069 clk_put(gfclk);
1070 return ret;
1071}
1072
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001073static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301074 struct platform_device *pdev)
1075{
1076 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001077 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301078 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +05301079 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001080 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301081
1082 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301083 u32 val;
1084 int i, ret = 0;
1085
1086 if (pdev->dev.platform_data) {
1087 pdata = pdev->dev.platform_data;
1088 return pdata;
1089 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001090 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301091 } else {
1092 /* control shouldn't reach here. something is wrong */
1093 ret = -EINVAL;
1094 goto nodata;
1095 }
1096
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301097 ret = of_property_read_u32(np, "op-mode", &val);
1098 if (ret >= 0)
1099 pdata->op_mode = val;
1100
1101 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001102 if (ret >= 0) {
1103 if (val < 2 || val > 32) {
1104 dev_err(&pdev->dev,
1105 "tdm-slots must be in rage [2-32]\n");
1106 ret = -EINVAL;
1107 goto nodata;
1108 }
1109
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301110 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001111 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301112
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301113 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1114 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301115 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001116 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1117 (sizeof(*of_serial_dir) * val),
1118 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301119 if (!of_serial_dir) {
1120 ret = -ENOMEM;
1121 goto nodata;
1122 }
1123
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001124 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301125 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1126
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001127 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301128 pdata->serial_dir = of_serial_dir;
1129 }
1130
Jyri Sarha4023fe62013-10-18 18:37:43 +03001131 ret = of_property_match_string(np, "dma-names", "tx");
1132 if (ret < 0)
1133 goto nodata;
1134
1135 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1136 &dma_spec);
1137 if (ret < 0)
1138 goto nodata;
1139
1140 pdata->tx_dma_channel = dma_spec.args[0];
1141
1142 ret = of_property_match_string(np, "dma-names", "rx");
1143 if (ret < 0)
1144 goto nodata;
1145
1146 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1147 &dma_spec);
1148 if (ret < 0)
1149 goto nodata;
1150
1151 pdata->rx_dma_channel = dma_spec.args[0];
1152
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301153 ret = of_property_read_u32(np, "tx-num-evt", &val);
1154 if (ret >= 0)
1155 pdata->txnumevt = val;
1156
1157 ret = of_property_read_u32(np, "rx-num-evt", &val);
1158 if (ret >= 0)
1159 pdata->rxnumevt = val;
1160
1161 ret = of_property_read_u32(np, "sram-size-playback", &val);
1162 if (ret >= 0)
1163 pdata->sram_size_playback = val;
1164
1165 ret = of_property_read_u32(np, "sram-size-capture", &val);
1166 if (ret >= 0)
1167 pdata->sram_size_capture = val;
1168
1169 return pdata;
1170
1171nodata:
1172 if (ret < 0) {
1173 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1174 ret);
1175 pdata = NULL;
1176 }
1177 return pdata;
1178}
1179
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001180static int davinci_mcasp_probe(struct platform_device *pdev)
1181{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001182 struct davinci_pcm_dma_params *dma_params;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001183 struct snd_dmaengine_dai_dma_data *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +03001184 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001185 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001186 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +01001187 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001188
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301189 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1190 dev_err(&pdev->dev, "No platform data supplied\n");
1191 return -EINVAL;
1192 }
1193
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001194 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001195 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001196 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001197 return -ENOMEM;
1198
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301199 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1200 if (!pdata) {
1201 dev_err(&pdev->dev, "no platform data\n");
1202 return -EINVAL;
1203 }
1204
Jyri Sarha256ba182013-10-18 18:37:42 +03001205 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001206 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001207 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001208 "\"mpu\" mem resource not found, using index 0\n");
1209 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1210 if (!mem) {
1211 dev_err(&pdev->dev, "no mem resource?\n");
1212 return -ENODEV;
1213 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001214 }
1215
Julia Lawall96d31e22011-12-29 17:51:21 +01001216 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301217 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001218 if (!ioarea) {
1219 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001220 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001221 }
1222
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301223 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001224
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301225 ret = pm_runtime_get_sync(&pdev->dev);
1226 if (IS_ERR_VALUE(ret)) {
1227 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
Anil Kumar7771ef32014-11-09 18:15:14 +05301228 pm_runtime_disable(&pdev->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301229 return ret;
1230 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001231
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001232 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1233 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301234 dev_err(&pdev->dev, "ioremap failed\n");
1235 ret = -ENOMEM;
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001236 goto err;
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301237 }
1238
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001239 mcasp->op_mode = pdata->op_mode;
1240 mcasp->tdm_slots = pdata->tdm_slots;
1241 mcasp->num_serializer = pdata->num_serializer;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001242#ifdef CONFIG_PM_SLEEP
1243 mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
1244 sizeof(u32) * mcasp->num_serializer,
1245 GFP_KERNEL);
1246#endif
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001247 mcasp->serial_dir = pdata->serial_dir;
1248 mcasp->version = pdata->version;
1249 mcasp->txnumevt = pdata->txnumevt;
1250 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001251
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001252 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001253
Jyri Sarha256ba182013-10-18 18:37:42 +03001254 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001255 if (dat)
1256 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001257
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001258 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001259 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001260 dma_params->asp_chan_q = pdata->asp_chan_q;
1261 dma_params->ram_chan_q = pdata->ram_chan_q;
1262 dma_params->sram_pool = pdata->sram_pool;
1263 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001264 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001265 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001266 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001267 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001268
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001269 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001270 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001271
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001272 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001273 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001274 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001275 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001276 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001277
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001278 /* dmaengine filter data for DT and non-DT boot */
1279 if (pdev->dev.of_node)
1280 dma_data->filter_data = "tx";
1281 else
1282 dma_data->filter_data = &dma_params->channel;
1283
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001284 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001285 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001286 dma_params->asp_chan_q = pdata->asp_chan_q;
1287 dma_params->ram_chan_q = pdata->ram_chan_q;
1288 dma_params->sram_pool = pdata->sram_pool;
1289 dma_params->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001290 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001291 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001292 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001293 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001294
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001295 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001296 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001297
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001298 if (mcasp->version < MCASP_VERSION_3) {
1299 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001300 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001301 mcasp->dat_port = true;
1302 } else {
1303 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1304 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001305
1306 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001307 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001308 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001309 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001310 dma_params->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001311
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001312 /* dmaengine filter data for DT and non-DT boot */
1313 if (pdev->dev.of_node)
1314 dma_data->filter_data = "rx";
1315 else
1316 dma_data->filter_data = &dma_params->channel;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001317
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001318 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001319
1320 mcasp_reparent_fck(pdev);
1321
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001322 ret = devm_snd_soc_register_component(&pdev->dev,
1323 &davinci_mcasp_component,
1324 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001325
1326 if (ret != 0)
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001327 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301328
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001329 switch (mcasp->version) {
Jyri Sarha7f28f352014-06-13 12:49:59 +03001330#if IS_BUILTIN(CONFIG_SND_DAVINCI_SOC) || \
1331 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1332 IS_MODULE(CONFIG_SND_DAVINCI_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001333 case MCASP_VERSION_1:
1334 case MCASP_VERSION_2:
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001335 ret = davinci_soc_platform_register(&pdev->dev);
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001336 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001337#endif
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001338#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
1339 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1340 IS_MODULE(CONFIG_SND_EDMA_SOC))
1341 case MCASP_VERSION_3:
1342 ret = edma_pcm_platform_register(&pdev->dev);
1343 break;
1344#endif
Jyri Sarha7f28f352014-06-13 12:49:59 +03001345#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
1346 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1347 IS_MODULE(CONFIG_SND_OMAP_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001348 case MCASP_VERSION_4:
1349 ret = omap_pcm_platform_register(&pdev->dev);
1350 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001351#endif
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001352 default:
1353 dev_err(&pdev->dev, "Invalid McASP version: %d\n",
1354 mcasp->version);
1355 ret = -EINVAL;
1356 break;
1357 }
1358
1359 if (ret) {
1360 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001361 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301362 }
1363
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001364 return 0;
1365
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001366err:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301367 pm_runtime_put_sync(&pdev->dev);
1368 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001369 return ret;
1370}
1371
1372static int davinci_mcasp_remove(struct platform_device *pdev)
1373{
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301374 pm_runtime_put_sync(&pdev->dev);
1375 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001376
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001377 return 0;
1378}
1379
1380static struct platform_driver davinci_mcasp_driver = {
1381 .probe = davinci_mcasp_probe,
1382 .remove = davinci_mcasp_remove,
1383 .driver = {
1384 .name = "davinci-mcasp",
1385 .owner = THIS_MODULE,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301386 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001387 },
1388};
1389
Axel Linf9b8a512011-11-25 10:09:27 +08001390module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001391
1392MODULE_AUTHOR("Steve Chen");
1393MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1394MODULE_LICENSE("GPL");