blob: 13accf795548be717e554963ec3938a5670a7494 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Ben Gamari20172632009-02-17 20:08:50 -050043#if defined(CONFIG_DEBUG_FS)
44
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010046 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010048 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010049};
Ben Gamari433e12f2009-02-17 20:08:51 -050050
Chris Wilson70d39fe2010-08-25 16:03:34 +010051static const char *yesno(int v)
52{
53 return v ? "yes" : "no";
54}
55
Damien Lespiau497666d2013-10-15 18:55:39 +010056/* As the drm_debugfs_init() routines are called before dev->dev_private is
57 * allocated we need to hook into the minor for release. */
58static int
59drm_add_fake_info_node(struct drm_minor *minor,
60 struct dentry *ent,
61 const void *key)
62{
63 struct drm_info_node *node;
64
65 node = kmalloc(sizeof(*node), GFP_KERNEL);
66 if (node == NULL) {
67 debugfs_remove(ent);
68 return -ENOMEM;
69 }
70
71 node->minor = minor;
72 node->dent = ent;
73 node->info_ent = (void *) key;
74
75 mutex_lock(&minor->debugfs_lock);
76 list_add(&node->list, &minor->debugfs_list);
77 mutex_unlock(&minor->debugfs_lock);
78
79 return 0;
80}
81
Chris Wilson70d39fe2010-08-25 16:03:34 +010082static int i915_capabilities(struct seq_file *m, void *data)
83{
84 struct drm_info_node *node = (struct drm_info_node *) m->private;
85 struct drm_device *dev = node->minor->dev;
86 const struct intel_device_info *info = INTEL_INFO(dev);
87
88 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030089 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010090#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
91#define SEP_SEMICOLON ;
92 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
93#undef PRINT_FLAG
94#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010095
96 return 0;
97}
Ben Gamari433e12f2009-02-17 20:08:51 -050098
Chris Wilson05394f32010-11-08 19:18:58 +000099static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100{
Chris Wilson05394f32010-11-08 19:18:58 +0000101 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000102 return "P";
Chris Wilson05394f32010-11-08 19:18:58 +0000103 else if (obj->pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000104 return "p";
105 else
106 return " ";
107}
108
Chris Wilson05394f32010-11-08 19:18:58 +0000109static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000110{
Akshay Joshi0206e352011-08-16 15:34:10 -0400111 switch (obj->tiling_mode) {
112 default:
113 case I915_TILING_NONE: return " ";
114 case I915_TILING_X: return "X";
115 case I915_TILING_Y: return "Y";
116 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000117}
118
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700119static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
120{
121 return obj->has_global_gtt_mapping ? "g" : " ";
122}
123
Chris Wilson37811fc2010-08-25 22:45:57 +0100124static void
125describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
126{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700127 struct i915_vma *vma;
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700132 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800133 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100134 obj->base.read_domains,
135 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100136 obj->last_read_seqno,
137 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000138 obj->last_fenced_seqno,
Mika Kuoppala84734a02013-07-12 16:50:57 +0300139 i915_cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilsonc110a6d2012-08-11 15:41:02 +0100144 if (obj->pin_count)
145 seq_printf(m, " (pinned x %d)", obj->pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100146 if (obj->pin_display)
147 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100148 if (obj->fence_reg != I915_FENCE_REG_NONE)
149 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700150 list_for_each_entry(vma, &obj->vma_list, vma_link) {
151 if (!i915_is_ggtt(vma->vm))
152 seq_puts(m, " (pp");
153 else
154 seq_puts(m, " (g");
155 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
156 vma->node.start, vma->node.size);
157 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000158 if (obj->stolen)
159 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000160 if (obj->pin_mappable || obj->fault_mappable) {
161 char s[3], *t = s;
162 if (obj->pin_mappable)
163 *t++ = 'p';
164 if (obj->fault_mappable)
165 *t++ = 'f';
166 *t = '\0';
167 seq_printf(m, " (%s mappable)", s);
168 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100169 if (obj->ring != NULL)
170 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100171}
172
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700173static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
174{
175 seq_putc(m, ctx->is_initialized ? 'I' : 'i');
176 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
177 seq_putc(m, ' ');
178}
179
Ben Gamari433e12f2009-02-17 20:08:51 -0500180static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500181{
182 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500183 uintptr_t list = (uintptr_t) node->info_ent->data;
184 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500185 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700186 struct drm_i915_private *dev_priv = dev->dev_private;
187 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700188 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100189 size_t total_obj_size, total_gtt_size;
190 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100191
192 ret = mutex_lock_interruptible(&dev->struct_mutex);
193 if (ret)
194 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500195
Ben Widawskyca191b12013-07-31 17:00:14 -0700196 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500197 switch (list) {
198 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100199 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700200 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500201 break;
202 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100203 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700204 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500205 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500206 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100207 mutex_unlock(&dev->struct_mutex);
208 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500209 }
210
Chris Wilson8f2480f2010-09-26 11:44:19 +0100211 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700212 list_for_each_entry(vma, head, mm_list) {
213 seq_printf(m, " ");
214 describe_obj(m, vma->obj);
215 seq_printf(m, "\n");
216 total_obj_size += vma->obj->base.size;
217 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100218 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500219 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100220 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700221
Chris Wilson8f2480f2010-09-26 11:44:19 +0100222 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
223 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500224 return 0;
225}
226
Chris Wilson6d2b8882013-08-07 18:30:54 +0100227static int obj_rank_by_stolen(void *priv,
228 struct list_head *A, struct list_head *B)
229{
230 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200231 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100232 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200233 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100234
235 return a->stolen->start - b->stolen->start;
236}
237
238static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
239{
240 struct drm_info_node *node = (struct drm_info_node *) m->private;
241 struct drm_device *dev = node->minor->dev;
242 struct drm_i915_private *dev_priv = dev->dev_private;
243 struct drm_i915_gem_object *obj;
244 size_t total_obj_size, total_gtt_size;
245 LIST_HEAD(stolen);
246 int count, ret;
247
248 ret = mutex_lock_interruptible(&dev->struct_mutex);
249 if (ret)
250 return ret;
251
252 total_obj_size = total_gtt_size = count = 0;
253 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
254 if (obj->stolen == NULL)
255 continue;
256
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200257 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100258
259 total_obj_size += obj->base.size;
260 total_gtt_size += i915_gem_obj_ggtt_size(obj);
261 count++;
262 }
263 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
264 if (obj->stolen == NULL)
265 continue;
266
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200267 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100268
269 total_obj_size += obj->base.size;
270 count++;
271 }
272 list_sort(NULL, &stolen, obj_rank_by_stolen);
273 seq_puts(m, "Stolen:\n");
274 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200275 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100276 seq_puts(m, " ");
277 describe_obj(m, obj);
278 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200279 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100280 }
281 mutex_unlock(&dev->struct_mutex);
282
283 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
284 count, total_obj_size, total_gtt_size);
285 return 0;
286}
287
Chris Wilson6299f992010-11-24 12:23:44 +0000288#define count_objects(list, member) do { \
289 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700290 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000291 ++count; \
292 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700293 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000294 ++mappable_count; \
295 } \
296 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400297} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000298
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100299struct file_stats {
300 int count;
301 size_t total, active, inactive, unbound;
302};
303
304static int per_file_stats(int id, void *ptr, void *data)
305{
306 struct drm_i915_gem_object *obj = ptr;
307 struct file_stats *stats = data;
308
309 stats->count++;
310 stats->total += obj->base.size;
311
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700312 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100313 if (!list_empty(&obj->ring_list))
314 stats->active += obj->base.size;
315 else
316 stats->inactive += obj->base.size;
317 } else {
318 if (!list_empty(&obj->global_list))
319 stats->unbound += obj->base.size;
320 }
321
322 return 0;
323}
324
Ben Widawskyca191b12013-07-31 17:00:14 -0700325#define count_vmas(list, member) do { \
326 list_for_each_entry(vma, list, member) { \
327 size += i915_gem_obj_ggtt_size(vma->obj); \
328 ++count; \
329 if (vma->obj->map_and_fenceable) { \
330 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
331 ++mappable_count; \
332 } \
333 } \
334} while (0)
335
336static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100337{
338 struct drm_info_node *node = (struct drm_info_node *) m->private;
339 struct drm_device *dev = node->minor->dev;
340 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200341 u32 count, mappable_count, purgeable_count;
342 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000343 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700344 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100345 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700346 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100347 int ret;
348
349 ret = mutex_lock_interruptible(&dev->struct_mutex);
350 if (ret)
351 return ret;
352
Chris Wilson6299f992010-11-24 12:23:44 +0000353 seq_printf(m, "%u objects, %zu bytes\n",
354 dev_priv->mm.object_count,
355 dev_priv->mm.object_memory);
356
357 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700358 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000359 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
360 count, mappable_count, size, mappable_size);
361
362 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700363 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000364 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
365 count, mappable_count, size, mappable_size);
366
367 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700368 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000369 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
370 count, mappable_count, size, mappable_size);
371
Chris Wilsonb7abb712012-08-20 11:33:30 +0200372 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700373 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200374 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200375 if (obj->madv == I915_MADV_DONTNEED)
376 purgeable_size += obj->base.size, ++purgeable_count;
377 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200378 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
379
Chris Wilson6299f992010-11-24 12:23:44 +0000380 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700381 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000382 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700383 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000384 ++count;
385 }
386 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700387 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000388 ++mappable_count;
389 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200390 if (obj->madv == I915_MADV_DONTNEED) {
391 purgeable_size += obj->base.size;
392 ++purgeable_count;
393 }
Chris Wilson6299f992010-11-24 12:23:44 +0000394 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200395 seq_printf(m, "%u purgeable objects, %zu bytes\n",
396 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000397 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
398 mappable_count, mappable_size);
399 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
400 count, size);
401
Ben Widawsky93d18792013-01-17 12:45:17 -0800402 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700403 dev_priv->gtt.base.total,
404 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100405
Damien Lespiau267f0c92013-06-24 22:59:48 +0100406 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100407 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
408 struct file_stats stats;
409
410 memset(&stats, 0, sizeof(stats));
411 idr_for_each(&file->object_idr, per_file_stats, &stats);
412 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
413 get_pid_task(file->pid, PIDTYPE_PID)->comm,
414 stats.count,
415 stats.total,
416 stats.active,
417 stats.inactive,
418 stats.unbound);
419 }
420
Chris Wilson73aa8082010-09-30 11:46:12 +0100421 mutex_unlock(&dev->struct_mutex);
422
423 return 0;
424}
425
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100426static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000427{
428 struct drm_info_node *node = (struct drm_info_node *) m->private;
429 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100430 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000431 struct drm_i915_private *dev_priv = dev->dev_private;
432 struct drm_i915_gem_object *obj;
433 size_t total_obj_size, total_gtt_size;
434 int count, ret;
435
436 ret = mutex_lock_interruptible(&dev->struct_mutex);
437 if (ret)
438 return ret;
439
440 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700441 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100442 if (list == PINNED_LIST && obj->pin_count == 0)
443 continue;
444
Damien Lespiau267f0c92013-06-24 22:59:48 +0100445 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000446 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100447 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000448 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700449 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000450 count++;
451 }
452
453 mutex_unlock(&dev->struct_mutex);
454
455 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
456 count, total_obj_size, total_gtt_size);
457
458 return 0;
459}
460
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100461static int i915_gem_pageflip_info(struct seq_file *m, void *data)
462{
463 struct drm_info_node *node = (struct drm_info_node *) m->private;
464 struct drm_device *dev = node->minor->dev;
465 unsigned long flags;
466 struct intel_crtc *crtc;
467
468 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800469 const char pipe = pipe_name(crtc->pipe);
470 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100471 struct intel_unpin_work *work;
472
473 spin_lock_irqsave(&dev->event_lock, flags);
474 work = crtc->unpin_work;
475 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800476 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100477 pipe, plane);
478 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000479 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800480 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100481 pipe, plane);
482 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800483 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100484 pipe, plane);
485 }
486 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100487 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100488 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100489 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000490 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100491
492 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000493 struct drm_i915_gem_object *obj = work->old_fb_obj;
494 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700495 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
496 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100497 }
498 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000499 struct drm_i915_gem_object *obj = work->pending_flip_obj;
500 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700501 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
502 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100503 }
504 }
505 spin_unlock_irqrestore(&dev->event_lock, flags);
506 }
507
508 return 0;
509}
510
Ben Gamari20172632009-02-17 20:08:50 -0500511static int i915_gem_request_info(struct seq_file *m, void *data)
512{
513 struct drm_info_node *node = (struct drm_info_node *) m->private;
514 struct drm_device *dev = node->minor->dev;
515 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100516 struct intel_ring_buffer *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500517 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100518 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100519
520 ret = mutex_lock_interruptible(&dev->struct_mutex);
521 if (ret)
522 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500523
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100524 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100525 for_each_ring(ring, dev_priv, i) {
526 if (list_empty(&ring->request_list))
527 continue;
528
529 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100530 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100531 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100532 list) {
533 seq_printf(m, " %d @ %d\n",
534 gem_request->seqno,
535 (int) (jiffies - gem_request->emitted_jiffies));
536 }
537 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500538 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100539 mutex_unlock(&dev->struct_mutex);
540
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100541 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100542 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100543
Ben Gamari20172632009-02-17 20:08:50 -0500544 return 0;
545}
546
Chris Wilsonb2223492010-10-27 15:27:33 +0100547static void i915_ring_seqno_info(struct seq_file *m,
548 struct intel_ring_buffer *ring)
549{
550 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200551 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100552 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100553 }
554}
555
Ben Gamari20172632009-02-17 20:08:50 -0500556static int i915_gem_seqno_info(struct seq_file *m, void *data)
557{
558 struct drm_info_node *node = (struct drm_info_node *) m->private;
559 struct drm_device *dev = node->minor->dev;
560 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100561 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000562 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100563
564 ret = mutex_lock_interruptible(&dev->struct_mutex);
565 if (ret)
566 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500567
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100568 for_each_ring(ring, dev_priv, i)
569 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100570
571 mutex_unlock(&dev->struct_mutex);
572
Ben Gamari20172632009-02-17 20:08:50 -0500573 return 0;
574}
575
576
577static int i915_interrupt_info(struct seq_file *m, void *data)
578{
579 struct drm_info_node *node = (struct drm_info_node *) m->private;
580 struct drm_device *dev = node->minor->dev;
581 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100582 struct intel_ring_buffer *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800583 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100584
585 ret = mutex_lock_interruptible(&dev->struct_mutex);
586 if (ret)
587 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500588
Ben Widawskya123f152013-11-02 21:07:10 -0700589 if (INTEL_INFO(dev)->gen >= 8) {
590 int i;
591 seq_printf(m, "Master Interrupt Control:\t%08x\n",
592 I915_READ(GEN8_MASTER_IRQ));
593
594 for (i = 0; i < 4; i++) {
595 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
596 i, I915_READ(GEN8_GT_IMR(i)));
597 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
598 i, I915_READ(GEN8_GT_IIR(i)));
599 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
600 i, I915_READ(GEN8_GT_IER(i)));
601 }
602
603 for_each_pipe(i) {
604 seq_printf(m, "Pipe %c IMR:\t%08x\n",
605 pipe_name(i),
606 I915_READ(GEN8_DE_PIPE_IMR(i)));
607 seq_printf(m, "Pipe %c IIR:\t%08x\n",
608 pipe_name(i),
609 I915_READ(GEN8_DE_PIPE_IIR(i)));
610 seq_printf(m, "Pipe %c IER:\t%08x\n",
611 pipe_name(i),
612 I915_READ(GEN8_DE_PIPE_IER(i)));
613 }
614
615 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
616 I915_READ(GEN8_DE_PORT_IMR));
617 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
618 I915_READ(GEN8_DE_PORT_IIR));
619 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
620 I915_READ(GEN8_DE_PORT_IER));
621
622 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
623 I915_READ(GEN8_DE_MISC_IMR));
624 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
625 I915_READ(GEN8_DE_MISC_IIR));
626 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
627 I915_READ(GEN8_DE_MISC_IER));
628
629 seq_printf(m, "PCU interrupt mask:\t%08x\n",
630 I915_READ(GEN8_PCU_IMR));
631 seq_printf(m, "PCU interrupt identity:\t%08x\n",
632 I915_READ(GEN8_PCU_IIR));
633 seq_printf(m, "PCU interrupt enable:\t%08x\n",
634 I915_READ(GEN8_PCU_IER));
635 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700636 seq_printf(m, "Display IER:\t%08x\n",
637 I915_READ(VLV_IER));
638 seq_printf(m, "Display IIR:\t%08x\n",
639 I915_READ(VLV_IIR));
640 seq_printf(m, "Display IIR_RW:\t%08x\n",
641 I915_READ(VLV_IIR_RW));
642 seq_printf(m, "Display IMR:\t%08x\n",
643 I915_READ(VLV_IMR));
644 for_each_pipe(pipe)
645 seq_printf(m, "Pipe %c stat:\t%08x\n",
646 pipe_name(pipe),
647 I915_READ(PIPESTAT(pipe)));
648
649 seq_printf(m, "Master IER:\t%08x\n",
650 I915_READ(VLV_MASTER_IER));
651
652 seq_printf(m, "Render IER:\t%08x\n",
653 I915_READ(GTIER));
654 seq_printf(m, "Render IIR:\t%08x\n",
655 I915_READ(GTIIR));
656 seq_printf(m, "Render IMR:\t%08x\n",
657 I915_READ(GTIMR));
658
659 seq_printf(m, "PM IER:\t\t%08x\n",
660 I915_READ(GEN6_PMIER));
661 seq_printf(m, "PM IIR:\t\t%08x\n",
662 I915_READ(GEN6_PMIIR));
663 seq_printf(m, "PM IMR:\t\t%08x\n",
664 I915_READ(GEN6_PMIMR));
665
666 seq_printf(m, "Port hotplug:\t%08x\n",
667 I915_READ(PORT_HOTPLUG_EN));
668 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
669 I915_READ(VLV_DPFLIPSTAT));
670 seq_printf(m, "DPINVGTT:\t%08x\n",
671 I915_READ(DPINVGTT));
672
673 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800674 seq_printf(m, "Interrupt enable: %08x\n",
675 I915_READ(IER));
676 seq_printf(m, "Interrupt identity: %08x\n",
677 I915_READ(IIR));
678 seq_printf(m, "Interrupt mask: %08x\n",
679 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800680 for_each_pipe(pipe)
681 seq_printf(m, "Pipe %c stat: %08x\n",
682 pipe_name(pipe),
683 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800684 } else {
685 seq_printf(m, "North Display Interrupt enable: %08x\n",
686 I915_READ(DEIER));
687 seq_printf(m, "North Display Interrupt identity: %08x\n",
688 I915_READ(DEIIR));
689 seq_printf(m, "North Display Interrupt mask: %08x\n",
690 I915_READ(DEIMR));
691 seq_printf(m, "South Display Interrupt enable: %08x\n",
692 I915_READ(SDEIER));
693 seq_printf(m, "South Display Interrupt identity: %08x\n",
694 I915_READ(SDEIIR));
695 seq_printf(m, "South Display Interrupt mask: %08x\n",
696 I915_READ(SDEIMR));
697 seq_printf(m, "Graphics Interrupt enable: %08x\n",
698 I915_READ(GTIER));
699 seq_printf(m, "Graphics Interrupt identity: %08x\n",
700 I915_READ(GTIIR));
701 seq_printf(m, "Graphics Interrupt mask: %08x\n",
702 I915_READ(GTIMR));
703 }
Ben Gamari20172632009-02-17 20:08:50 -0500704 seq_printf(m, "Interrupts received: %d\n",
705 atomic_read(&dev_priv->irq_received));
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100706 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700707 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100708 seq_printf(m,
709 "Graphics Interrupt mask (%s): %08x\n",
710 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000711 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100712 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000713 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100714 mutex_unlock(&dev->struct_mutex);
715
Ben Gamari20172632009-02-17 20:08:50 -0500716 return 0;
717}
718
Chris Wilsona6172a82009-02-11 14:26:38 +0000719static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
720{
721 struct drm_info_node *node = (struct drm_info_node *) m->private;
722 struct drm_device *dev = node->minor->dev;
723 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100724 int i, ret;
725
726 ret = mutex_lock_interruptible(&dev->struct_mutex);
727 if (ret)
728 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000729
730 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
731 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
732 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000733 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000734
Chris Wilson6c085a72012-08-20 11:40:46 +0200735 seq_printf(m, "Fence %d, pin count = %d, object = ",
736 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100737 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100738 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100739 else
Chris Wilson05394f32010-11-08 19:18:58 +0000740 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100741 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000742 }
743
Chris Wilson05394f32010-11-08 19:18:58 +0000744 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000745 return 0;
746}
747
Ben Gamari20172632009-02-17 20:08:50 -0500748static int i915_hws_info(struct seq_file *m, void *data)
749{
750 struct drm_info_node *node = (struct drm_info_node *) m->private;
751 struct drm_device *dev = node->minor->dev;
752 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100753 struct intel_ring_buffer *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100754 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100755 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500756
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000757 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100758 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500759 if (hws == NULL)
760 return 0;
761
762 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
763 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
764 i * 4,
765 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
766 }
767 return 0;
768}
769
Daniel Vetterd5442302012-04-27 15:17:40 +0200770static ssize_t
771i915_error_state_write(struct file *filp,
772 const char __user *ubuf,
773 size_t cnt,
774 loff_t *ppos)
775{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300776 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200777 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200778 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200779
780 DRM_DEBUG_DRIVER("Resetting error state\n");
781
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200782 ret = mutex_lock_interruptible(&dev->struct_mutex);
783 if (ret)
784 return ret;
785
Daniel Vetterd5442302012-04-27 15:17:40 +0200786 i915_destroy_error_state(dev);
787 mutex_unlock(&dev->struct_mutex);
788
789 return cnt;
790}
791
792static int i915_error_state_open(struct inode *inode, struct file *file)
793{
794 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200795 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200796
797 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
798 if (!error_priv)
799 return -ENOMEM;
800
801 error_priv->dev = dev;
802
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300803 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200804
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300805 file->private_data = error_priv;
806
807 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200808}
809
810static int i915_error_state_release(struct inode *inode, struct file *file)
811{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300812 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200813
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300814 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200815 kfree(error_priv);
816
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300817 return 0;
818}
819
820static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
821 size_t count, loff_t *pos)
822{
823 struct i915_error_state_file_priv *error_priv = file->private_data;
824 struct drm_i915_error_state_buf error_str;
825 loff_t tmp_pos = 0;
826 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300827 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300828
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300829 ret = i915_error_state_buf_init(&error_str, count, *pos);
830 if (ret)
831 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300832
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300833 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300834 if (ret)
835 goto out;
836
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300837 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
838 error_str.buf,
839 error_str.bytes);
840
841 if (ret_count < 0)
842 ret = ret_count;
843 else
844 *pos = error_str.start + ret_count;
845out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300846 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300847 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200848}
849
850static const struct file_operations i915_error_state_fops = {
851 .owner = THIS_MODULE,
852 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300853 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200854 .write = i915_error_state_write,
855 .llseek = default_llseek,
856 .release = i915_error_state_release,
857};
858
Kees Cook647416f2013-03-10 14:10:06 -0700859static int
860i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200861{
Kees Cook647416f2013-03-10 14:10:06 -0700862 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200863 drm_i915_private_t *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200864 int ret;
865
866 ret = mutex_lock_interruptible(&dev->struct_mutex);
867 if (ret)
868 return ret;
869
Kees Cook647416f2013-03-10 14:10:06 -0700870 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200871 mutex_unlock(&dev->struct_mutex);
872
Kees Cook647416f2013-03-10 14:10:06 -0700873 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200874}
875
Kees Cook647416f2013-03-10 14:10:06 -0700876static int
877i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200878{
Kees Cook647416f2013-03-10 14:10:06 -0700879 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200880 int ret;
881
Mika Kuoppala40633212012-12-04 15:12:00 +0200882 ret = mutex_lock_interruptible(&dev->struct_mutex);
883 if (ret)
884 return ret;
885
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +0200886 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200887 mutex_unlock(&dev->struct_mutex);
888
Kees Cook647416f2013-03-10 14:10:06 -0700889 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200890}
891
Kees Cook647416f2013-03-10 14:10:06 -0700892DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
893 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +0300894 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +0200895
Jesse Barnesf97108d2010-01-29 11:27:07 -0800896static int i915_rstdby_delays(struct seq_file *m, void *unused)
897{
898 struct drm_info_node *node = (struct drm_info_node *) m->private;
899 struct drm_device *dev = node->minor->dev;
900 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700901 u16 crstanddelay;
902 int ret;
903
904 ret = mutex_lock_interruptible(&dev->struct_mutex);
905 if (ret)
906 return ret;
907
908 crstanddelay = I915_READ16(CRSTANDVID);
909
910 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800911
912 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
913
914 return 0;
915}
916
917static int i915_cur_delayinfo(struct seq_file *m, void *unused)
918{
919 struct drm_info_node *node = (struct drm_info_node *) m->private;
920 struct drm_device *dev = node->minor->dev;
921 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100922 int ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800923
Tom O'Rourke5c9669c2013-09-16 14:56:43 -0700924 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
925
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800926 if (IS_GEN5(dev)) {
927 u16 rgvswctl = I915_READ16(MEMSWCTL);
928 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
929
930 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
931 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
932 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
933 MEMSTAT_VID_SHIFT);
934 seq_printf(m, "Current P-state: %d\n",
935 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700936 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800937 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
938 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
939 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300940 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800941 u32 rpupei, rpcurup, rpprevup;
942 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800943 int max_freq;
944
945 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100946 ret = mutex_lock_interruptible(&dev->struct_mutex);
947 if (ret)
948 return ret;
949
Deepak Sc8d9a592013-11-23 14:55:42 +0530950 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800951
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300952 reqf = I915_READ(GEN6_RPNSWREQ);
953 reqf &= ~GEN6_TURBO_DISABLE;
954 if (IS_HASWELL(dev))
955 reqf >>= 24;
956 else
957 reqf >>= 25;
958 reqf *= GT_FREQUENCY_MULTIPLIER;
959
Jesse Barnesccab5c82011-01-18 15:49:25 -0800960 rpstat = I915_READ(GEN6_RPSTAT1);
961 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
962 rpcurup = I915_READ(GEN6_RP_CUR_UP);
963 rpprevup = I915_READ(GEN6_RP_PREV_UP);
964 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
965 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
966 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800967 if (IS_HASWELL(dev))
968 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
969 else
970 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
971 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800972
Deepak Sc8d9a592013-11-23 14:55:42 +0530973 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100974 mutex_unlock(&dev->struct_mutex);
975
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800976 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800977 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800978 seq_printf(m, "Render p-state ratio: %d\n",
979 (gt_perf_status & 0xff00) >> 8);
980 seq_printf(m, "Render p-state VID: %d\n",
981 gt_perf_status & 0xff);
982 seq_printf(m, "Render p-state limit: %d\n",
983 rp_state_limits & 0xff);
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300984 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800985 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800986 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
987 GEN6_CURICONT_MASK);
988 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
989 GEN6_CURBSYTAVG_MASK);
990 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
991 GEN6_CURBSYTAVG_MASK);
992 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
993 GEN6_CURIAVG_MASK);
994 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
995 GEN6_CURBSYTAVG_MASK);
996 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
997 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800998
999 max_freq = (rp_state_cap & 0xff0000) >> 16;
1000 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001001 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001002
1003 max_freq = (rp_state_cap & 0xff00) >> 8;
1004 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001005 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001006
1007 max_freq = rp_state_cap & 0xff;
1008 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001009 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -07001010
1011 seq_printf(m, "Max overclocked frequency: %dMHz\n",
1012 dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001013 } else if (IS_VALLEYVIEW(dev)) {
1014 u32 freq_sts, val;
1015
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001016 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001017 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001018 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1019 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1020
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +08001021 val = valleyview_rps_max_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001022 seq_printf(m, "max GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001023 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001024
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +08001025 val = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001026 seq_printf(m, "min GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001027 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001028
1029 seq_printf(m, "current GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001030 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001031 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001032 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001033 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001034 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001035
1036 return 0;
1037}
1038
1039static int i915_delayfreq_table(struct seq_file *m, void *unused)
1040{
1041 struct drm_info_node *node = (struct drm_info_node *) m->private;
1042 struct drm_device *dev = node->minor->dev;
1043 drm_i915_private_t *dev_priv = dev->dev_private;
1044 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001045 int ret, i;
1046
1047 ret = mutex_lock_interruptible(&dev->struct_mutex);
1048 if (ret)
1049 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001050
1051 for (i = 0; i < 16; i++) {
1052 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001053 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1054 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001055 }
1056
Ben Widawsky616fdb52011-10-05 11:44:54 -07001057 mutex_unlock(&dev->struct_mutex);
1058
Jesse Barnesf97108d2010-01-29 11:27:07 -08001059 return 0;
1060}
1061
1062static inline int MAP_TO_MV(int map)
1063{
1064 return 1250 - (map * 25);
1065}
1066
1067static int i915_inttoext_table(struct seq_file *m, void *unused)
1068{
1069 struct drm_info_node *node = (struct drm_info_node *) m->private;
1070 struct drm_device *dev = node->minor->dev;
1071 drm_i915_private_t *dev_priv = dev->dev_private;
1072 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001073 int ret, i;
1074
1075 ret = mutex_lock_interruptible(&dev->struct_mutex);
1076 if (ret)
1077 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001078
1079 for (i = 1; i <= 32; i++) {
1080 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1081 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1082 }
1083
Ben Widawsky616fdb52011-10-05 11:44:54 -07001084 mutex_unlock(&dev->struct_mutex);
1085
Jesse Barnesf97108d2010-01-29 11:27:07 -08001086 return 0;
1087}
1088
Ben Widawsky4d855292011-12-12 19:34:16 -08001089static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001090{
1091 struct drm_info_node *node = (struct drm_info_node *) m->private;
1092 struct drm_device *dev = node->minor->dev;
1093 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001094 u32 rgvmodectl, rstdbyctl;
1095 u16 crstandvid;
1096 int ret;
1097
1098 ret = mutex_lock_interruptible(&dev->struct_mutex);
1099 if (ret)
1100 return ret;
1101
1102 rgvmodectl = I915_READ(MEMMODECTL);
1103 rstdbyctl = I915_READ(RSTDBYCTL);
1104 crstandvid = I915_READ16(CRSTANDVID);
1105
1106 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001107
1108 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1109 "yes" : "no");
1110 seq_printf(m, "Boost freq: %d\n",
1111 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1112 MEMMODE_BOOST_FREQ_SHIFT);
1113 seq_printf(m, "HW control enabled: %s\n",
1114 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1115 seq_printf(m, "SW control enabled: %s\n",
1116 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1117 seq_printf(m, "Gated voltage change: %s\n",
1118 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1119 seq_printf(m, "Starting frequency: P%d\n",
1120 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001121 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001122 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001123 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1124 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1125 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1126 seq_printf(m, "Render standby enabled: %s\n",
1127 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001128 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001129 switch (rstdbyctl & RSX_STATUS_MASK) {
1130 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001131 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001132 break;
1133 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001134 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001135 break;
1136 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001137 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001138 break;
1139 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001140 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001141 break;
1142 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001143 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001144 break;
1145 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001146 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001147 break;
1148 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001149 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001150 break;
1151 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001152
1153 return 0;
1154}
1155
Ben Widawsky4d855292011-12-12 19:34:16 -08001156static int gen6_drpc_info(struct seq_file *m)
1157{
1158
1159 struct drm_info_node *node = (struct drm_info_node *) m->private;
1160 struct drm_device *dev = node->minor->dev;
1161 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001162 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001163 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001164 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001165
1166 ret = mutex_lock_interruptible(&dev->struct_mutex);
1167 if (ret)
1168 return ret;
1169
Chris Wilson907b28c2013-07-19 20:36:52 +01001170 spin_lock_irq(&dev_priv->uncore.lock);
1171 forcewake_count = dev_priv->uncore.forcewake_count;
1172 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001173
1174 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001175 seq_puts(m, "RC information inaccurate because somebody "
1176 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001177 } else {
1178 /* NB: we cannot use forcewake, else we read the wrong values */
1179 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1180 udelay(10);
1181 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1182 }
1183
1184 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001185 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001186
1187 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1188 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1189 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001190 mutex_lock(&dev_priv->rps.hw_lock);
1191 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1192 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001193
1194 seq_printf(m, "Video Turbo Mode: %s\n",
1195 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1196 seq_printf(m, "HW control enabled: %s\n",
1197 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1198 seq_printf(m, "SW control enabled: %s\n",
1199 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1200 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001201 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001202 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1203 seq_printf(m, "RC6 Enabled: %s\n",
1204 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1205 seq_printf(m, "Deep RC6 Enabled: %s\n",
1206 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1207 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1208 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001209 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001210 switch (gt_core_status & GEN6_RCn_MASK) {
1211 case GEN6_RC0:
1212 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001213 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001214 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001215 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001216 break;
1217 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001218 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001219 break;
1220 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001221 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001222 break;
1223 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001224 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001225 break;
1226 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001227 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001228 break;
1229 }
1230
1231 seq_printf(m, "Core Power Down: %s\n",
1232 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001233
1234 /* Not exactly sure what this is */
1235 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1236 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1237 seq_printf(m, "RC6 residency since boot: %u\n",
1238 I915_READ(GEN6_GT_GFX_RC6));
1239 seq_printf(m, "RC6+ residency since boot: %u\n",
1240 I915_READ(GEN6_GT_GFX_RC6p));
1241 seq_printf(m, "RC6++ residency since boot: %u\n",
1242 I915_READ(GEN6_GT_GFX_RC6pp));
1243
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001244 seq_printf(m, "RC6 voltage: %dmV\n",
1245 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1246 seq_printf(m, "RC6+ voltage: %dmV\n",
1247 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1248 seq_printf(m, "RC6++ voltage: %dmV\n",
1249 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001250 return 0;
1251}
1252
1253static int i915_drpc_info(struct seq_file *m, void *unused)
1254{
1255 struct drm_info_node *node = (struct drm_info_node *) m->private;
1256 struct drm_device *dev = node->minor->dev;
1257
1258 if (IS_GEN6(dev) || IS_GEN7(dev))
1259 return gen6_drpc_info(m);
1260 else
1261 return ironlake_drpc_info(m);
1262}
1263
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001264static int i915_fbc_status(struct seq_file *m, void *unused)
1265{
1266 struct drm_info_node *node = (struct drm_info_node *) m->private;
1267 struct drm_device *dev = node->minor->dev;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001268 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001269
Adam Jacksonee5382a2010-04-23 11:17:39 -04001270 if (!I915_HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001271 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001272 return 0;
1273 }
1274
Adam Jacksonee5382a2010-04-23 11:17:39 -04001275 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001276 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001277 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001278 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001279 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001280 case FBC_OK:
1281 seq_puts(m, "FBC actived, but currently disabled in hardware");
1282 break;
1283 case FBC_UNSUPPORTED:
1284 seq_puts(m, "unsupported by this chipset");
1285 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001286 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001287 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001288 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001289 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001290 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001291 break;
1292 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001293 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001294 break;
1295 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001296 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001297 break;
1298 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001299 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001300 break;
1301 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001302 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001303 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001304 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001305 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001306 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001307 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001308 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001309 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001310 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001311 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001312 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001313 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001314 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001315 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001316 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001317 }
1318 return 0;
1319}
1320
Paulo Zanoni92d44622013-05-31 16:33:24 -03001321static int i915_ips_status(struct seq_file *m, void *unused)
1322{
1323 struct drm_info_node *node = (struct drm_info_node *) m->private;
1324 struct drm_device *dev = node->minor->dev;
1325 struct drm_i915_private *dev_priv = dev->dev_private;
1326
Damien Lespiauf5adf942013-06-24 18:29:34 +01001327 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001328 seq_puts(m, "not supported\n");
1329 return 0;
1330 }
1331
1332 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1333 seq_puts(m, "enabled\n");
1334 else
1335 seq_puts(m, "disabled\n");
1336
1337 return 0;
1338}
1339
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001340static int i915_sr_status(struct seq_file *m, void *unused)
1341{
1342 struct drm_info_node *node = (struct drm_info_node *) m->private;
1343 struct drm_device *dev = node->minor->dev;
1344 drm_i915_private_t *dev_priv = dev->dev_private;
1345 bool sr_enabled = false;
1346
Yuanhan Liu13982612010-12-15 15:42:31 +08001347 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001348 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001349 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001350 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1351 else if (IS_I915GM(dev))
1352 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1353 else if (IS_PINEVIEW(dev))
1354 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1355
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001356 seq_printf(m, "self-refresh: %s\n",
1357 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001358
1359 return 0;
1360}
1361
Jesse Barnes7648fa92010-05-20 14:28:11 -07001362static int i915_emon_status(struct seq_file *m, void *unused)
1363{
1364 struct drm_info_node *node = (struct drm_info_node *) m->private;
1365 struct drm_device *dev = node->minor->dev;
1366 drm_i915_private_t *dev_priv = dev->dev_private;
1367 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001368 int ret;
1369
Chris Wilson582be6b2012-04-30 19:35:02 +01001370 if (!IS_GEN5(dev))
1371 return -ENODEV;
1372
Chris Wilsonde227ef2010-07-03 07:58:38 +01001373 ret = mutex_lock_interruptible(&dev->struct_mutex);
1374 if (ret)
1375 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001376
1377 temp = i915_mch_val(dev_priv);
1378 chipset = i915_chipset_val(dev_priv);
1379 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001380 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001381
1382 seq_printf(m, "GMCH temp: %ld\n", temp);
1383 seq_printf(m, "Chipset power: %ld\n", chipset);
1384 seq_printf(m, "GFX power: %ld\n", gfx);
1385 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1386
1387 return 0;
1388}
1389
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001390static int i915_ring_freq_table(struct seq_file *m, void *unused)
1391{
1392 struct drm_info_node *node = (struct drm_info_node *) m->private;
1393 struct drm_device *dev = node->minor->dev;
1394 drm_i915_private_t *dev_priv = dev->dev_private;
1395 int ret;
1396 int gpu_freq, ia_freq;
1397
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001398 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001399 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001400 return 0;
1401 }
1402
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001403 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1404
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001405 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001406 if (ret)
1407 return ret;
1408
Damien Lespiau267f0c92013-06-24 22:59:48 +01001409 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001410
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001411 for (gpu_freq = dev_priv->rps.min_delay;
1412 gpu_freq <= dev_priv->rps.max_delay;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001413 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001414 ia_freq = gpu_freq;
1415 sandybridge_pcode_read(dev_priv,
1416 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1417 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001418 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1419 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1420 ((ia_freq >> 0) & 0xff) * 100,
1421 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001422 }
1423
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001424 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001425
1426 return 0;
1427}
1428
Jesse Barnes7648fa92010-05-20 14:28:11 -07001429static int i915_gfxec(struct seq_file *m, void *unused)
1430{
1431 struct drm_info_node *node = (struct drm_info_node *) m->private;
1432 struct drm_device *dev = node->minor->dev;
1433 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001434 int ret;
1435
1436 ret = mutex_lock_interruptible(&dev->struct_mutex);
1437 if (ret)
1438 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001439
1440 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1441
Ben Widawsky616fdb52011-10-05 11:44:54 -07001442 mutex_unlock(&dev->struct_mutex);
1443
Jesse Barnes7648fa92010-05-20 14:28:11 -07001444 return 0;
1445}
1446
Chris Wilson44834a62010-08-19 16:09:23 +01001447static int i915_opregion(struct seq_file *m, void *unused)
1448{
1449 struct drm_info_node *node = (struct drm_info_node *) m->private;
1450 struct drm_device *dev = node->minor->dev;
1451 drm_i915_private_t *dev_priv = dev->dev_private;
1452 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001453 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001454 int ret;
1455
Daniel Vetter0d38f002012-04-21 22:49:10 +02001456 if (data == NULL)
1457 return -ENOMEM;
1458
Chris Wilson44834a62010-08-19 16:09:23 +01001459 ret = mutex_lock_interruptible(&dev->struct_mutex);
1460 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001461 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001462
Daniel Vetter0d38f002012-04-21 22:49:10 +02001463 if (opregion->header) {
1464 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1465 seq_write(m, data, OPREGION_SIZE);
1466 }
Chris Wilson44834a62010-08-19 16:09:23 +01001467
1468 mutex_unlock(&dev->struct_mutex);
1469
Daniel Vetter0d38f002012-04-21 22:49:10 +02001470out:
1471 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001472 return 0;
1473}
1474
Chris Wilson37811fc2010-08-25 22:45:57 +01001475static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1476{
1477 struct drm_info_node *node = (struct drm_info_node *) m->private;
1478 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001479 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001480 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001481
Daniel Vetter4520f532013-10-09 09:18:51 +02001482#ifdef CONFIG_DRM_I915_FBDEV
1483 struct drm_i915_private *dev_priv = dev->dev_private;
1484 int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001485 if (ret)
1486 return ret;
1487
1488 ifbdev = dev_priv->fbdev;
1489 fb = to_intel_framebuffer(ifbdev->helper.fb);
1490
Daniel Vetter623f9782012-12-11 16:21:38 +01001491 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001492 fb->base.width,
1493 fb->base.height,
1494 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001495 fb->base.bits_per_pixel,
1496 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001497 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001498 seq_putc(m, '\n');
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001499 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter4520f532013-10-09 09:18:51 +02001500#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001501
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001502 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001503 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001504 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001505 continue;
1506
Daniel Vetter623f9782012-12-11 16:21:38 +01001507 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001508 fb->base.width,
1509 fb->base.height,
1510 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001511 fb->base.bits_per_pixel,
1512 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001513 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001514 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001515 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001516 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001517
1518 return 0;
1519}
1520
Ben Widawskye76d3632011-03-19 18:14:29 -07001521static int i915_context_status(struct seq_file *m, void *unused)
1522{
1523 struct drm_info_node *node = (struct drm_info_node *) m->private;
1524 struct drm_device *dev = node->minor->dev;
1525 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskya168c292013-02-14 15:05:12 -08001526 struct intel_ring_buffer *ring;
Ben Widawskya33afea2013-09-17 21:12:45 -07001527 struct i915_hw_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001528 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001529
1530 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1531 if (ret)
1532 return ret;
1533
Daniel Vetter3e373942012-11-02 19:55:04 +01001534 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001535 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001536 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001537 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001538 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001539
Daniel Vetter3e373942012-11-02 19:55:04 +01001540 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001541 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001542 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001543 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001544 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001545
Ben Widawskya33afea2013-09-17 21:12:45 -07001546 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1547 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001548 describe_ctx(m, ctx);
Ben Widawskya33afea2013-09-17 21:12:45 -07001549 for_each_ring(ring, dev_priv, i)
1550 if (ring->default_context == ctx)
1551 seq_printf(m, "(default context %s) ", ring->name);
1552
1553 describe_obj(m, ctx->obj);
1554 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001555 }
1556
Ben Widawskye76d3632011-03-19 18:14:29 -07001557 mutex_unlock(&dev->mode_config.mutex);
1558
1559 return 0;
1560}
1561
Ben Widawsky6d794d42011-04-25 11:25:56 -07001562static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1563{
1564 struct drm_info_node *node = (struct drm_info_node *) m->private;
1565 struct drm_device *dev = node->minor->dev;
1566 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak S43709ba2013-11-23 14:55:44 +05301567 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001568
Chris Wilson907b28c2013-07-19 20:36:52 +01001569 spin_lock_irq(&dev_priv->uncore.lock);
Deepak S43709ba2013-11-23 14:55:44 +05301570 if (IS_VALLEYVIEW(dev)) {
1571 fw_rendercount = dev_priv->uncore.fw_rendercount;
1572 fw_mediacount = dev_priv->uncore.fw_mediacount;
1573 } else
1574 forcewake_count = dev_priv->uncore.forcewake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001575 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001576
Deepak S43709ba2013-11-23 14:55:44 +05301577 if (IS_VALLEYVIEW(dev)) {
1578 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1579 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1580 } else
1581 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001582
1583 return 0;
1584}
1585
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001586static const char *swizzle_string(unsigned swizzle)
1587{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001588 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001589 case I915_BIT_6_SWIZZLE_NONE:
1590 return "none";
1591 case I915_BIT_6_SWIZZLE_9:
1592 return "bit9";
1593 case I915_BIT_6_SWIZZLE_9_10:
1594 return "bit9/bit10";
1595 case I915_BIT_6_SWIZZLE_9_11:
1596 return "bit9/bit11";
1597 case I915_BIT_6_SWIZZLE_9_10_11:
1598 return "bit9/bit10/bit11";
1599 case I915_BIT_6_SWIZZLE_9_17:
1600 return "bit9/bit17";
1601 case I915_BIT_6_SWIZZLE_9_10_17:
1602 return "bit9/bit10/bit17";
1603 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001604 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001605 }
1606
1607 return "bug";
1608}
1609
1610static int i915_swizzle_info(struct seq_file *m, void *data)
1611{
1612 struct drm_info_node *node = (struct drm_info_node *) m->private;
1613 struct drm_device *dev = node->minor->dev;
1614 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001615 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001616
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001617 ret = mutex_lock_interruptible(&dev->struct_mutex);
1618 if (ret)
1619 return ret;
1620
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001621 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1622 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1623 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1624 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1625
1626 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1627 seq_printf(m, "DDC = 0x%08x\n",
1628 I915_READ(DCC));
1629 seq_printf(m, "C0DRB3 = 0x%04x\n",
1630 I915_READ16(C0DRB3));
1631 seq_printf(m, "C1DRB3 = 0x%04x\n",
1632 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001633 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001634 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1635 I915_READ(MAD_DIMM_C0));
1636 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1637 I915_READ(MAD_DIMM_C1));
1638 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1639 I915_READ(MAD_DIMM_C2));
1640 seq_printf(m, "TILECTL = 0x%08x\n",
1641 I915_READ(TILECTL));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001642 if (IS_GEN8(dev))
1643 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1644 I915_READ(GAMTARBMODE));
1645 else
1646 seq_printf(m, "ARB_MODE = 0x%08x\n",
1647 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001648 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1649 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001650 }
1651 mutex_unlock(&dev->struct_mutex);
1652
1653 return 0;
1654}
1655
Ben Widawsky77df6772013-11-02 21:07:30 -07001656static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001657{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001658 struct drm_i915_private *dev_priv = dev->dev_private;
1659 struct intel_ring_buffer *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07001660 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1661 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001662
Ben Widawsky77df6772013-11-02 21:07:30 -07001663 if (!ppgtt)
1664 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001665
Ben Widawsky77df6772013-11-02 21:07:30 -07001666 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
1667 seq_printf(m, "Page tables: %d\n", ppgtt->num_pt_pages);
1668 for_each_ring(ring, dev_priv, unused) {
1669 seq_printf(m, "%s\n", ring->name);
1670 for (i = 0; i < 4; i++) {
1671 u32 offset = 0x270 + i * 8;
1672 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
1673 pdp <<= 32;
1674 pdp |= I915_READ(ring->mmio_base + offset);
1675 for (i = 0; i < 4; i++)
1676 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
1677 }
1678 }
1679}
1680
1681static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
1682{
1683 struct drm_i915_private *dev_priv = dev->dev_private;
1684 struct intel_ring_buffer *ring;
1685 int i;
1686
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001687 if (INTEL_INFO(dev)->gen == 6)
1688 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1689
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001690 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001691 seq_printf(m, "%s\n", ring->name);
1692 if (INTEL_INFO(dev)->gen == 7)
1693 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1694 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1695 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1696 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1697 }
1698 if (dev_priv->mm.aliasing_ppgtt) {
1699 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1700
Damien Lespiau267f0c92013-06-24 22:59:48 +01001701 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001702 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1703 }
1704 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07001705}
1706
1707static int i915_ppgtt_info(struct seq_file *m, void *data)
1708{
1709 struct drm_info_node *node = (struct drm_info_node *) m->private;
1710 struct drm_device *dev = node->minor->dev;
1711
1712 int ret = mutex_lock_interruptible(&dev->struct_mutex);
1713 if (ret)
1714 return ret;
1715
1716 if (INTEL_INFO(dev)->gen >= 8)
1717 gen8_ppgtt_info(m, dev);
1718 else if (INTEL_INFO(dev)->gen >= 6)
1719 gen6_ppgtt_info(m, dev);
1720
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001721 mutex_unlock(&dev->struct_mutex);
1722
1723 return 0;
1724}
1725
Jesse Barnes57f350b2012-03-28 13:39:25 -07001726static int i915_dpio_info(struct seq_file *m, void *data)
1727{
1728 struct drm_info_node *node = (struct drm_info_node *) m->private;
1729 struct drm_device *dev = node->minor->dev;
1730 struct drm_i915_private *dev_priv = dev->dev_private;
1731 int ret;
1732
1733
1734 if (!IS_VALLEYVIEW(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001735 seq_puts(m, "unsupported\n");
Jesse Barnes57f350b2012-03-28 13:39:25 -07001736 return 0;
1737 }
1738
Daniel Vetter09153002012-12-12 14:06:44 +01001739 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001740 if (ret)
1741 return ret;
1742
1743 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1744
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001745 seq_printf(m, "DPIO PLL DW3 CH0 : 0x%08x\n",
1746 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW3(0)));
1747 seq_printf(m, "DPIO PLL DW3 CH1: 0x%08x\n",
1748 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW3(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001749
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001750 seq_printf(m, "DPIO PLL DW5 CH0: 0x%08x\n",
1751 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW5(0)));
1752 seq_printf(m, "DPIO PLL DW5 CH1: 0x%08x\n",
1753 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW5(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001754
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001755 seq_printf(m, "DPIO PLL DW7 CH0: 0x%08x\n",
1756 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW7(0)));
1757 seq_printf(m, "DPIO PLL DW7 CH1: 0x%08x\n",
1758 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW7(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001759
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001760 seq_printf(m, "DPIO PLL DW10 CH0: 0x%08x\n",
1761 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW10(0)));
1762 seq_printf(m, "DPIO PLL DW10 CH1: 0x%08x\n",
1763 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW10(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001764
1765 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001766 vlv_dpio_read(dev_priv, PIPE_A, VLV_CMN_DW0));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001767
Daniel Vetter09153002012-12-12 14:06:44 +01001768 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001769
1770 return 0;
1771}
1772
Ben Widawsky63573eb2013-07-04 11:02:07 -07001773static int i915_llc(struct seq_file *m, void *data)
1774{
1775 struct drm_info_node *node = (struct drm_info_node *) m->private;
1776 struct drm_device *dev = node->minor->dev;
1777 struct drm_i915_private *dev_priv = dev->dev_private;
1778
1779 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1780 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1781 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1782
1783 return 0;
1784}
1785
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001786static int i915_edp_psr_status(struct seq_file *m, void *data)
1787{
1788 struct drm_info_node *node = m->private;
1789 struct drm_device *dev = node->minor->dev;
1790 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001791 u32 psrperf = 0;
1792 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001793
Rodrigo Vivia031d702013-10-03 16:15:06 -03001794 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
1795 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001796
Rodrigo Vivia031d702013-10-03 16:15:06 -03001797 enabled = HAS_PSR(dev) &&
1798 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
1799 seq_printf(m, "Enabled: %s\n", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001800
Rodrigo Vivia031d702013-10-03 16:15:06 -03001801 if (HAS_PSR(dev))
1802 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
1803 EDP_PSR_PERF_CNT_MASK;
1804 seq_printf(m, "Performance_Counter: %u\n", psrperf);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001805
1806 return 0;
1807}
1808
Jesse Barnesec013e72013-08-20 10:29:23 +01001809static int i915_energy_uJ(struct seq_file *m, void *data)
1810{
1811 struct drm_info_node *node = m->private;
1812 struct drm_device *dev = node->minor->dev;
1813 struct drm_i915_private *dev_priv = dev->dev_private;
1814 u64 power;
1815 u32 units;
1816
1817 if (INTEL_INFO(dev)->gen < 6)
1818 return -ENODEV;
1819
1820 rdmsrl(MSR_RAPL_POWER_UNIT, power);
1821 power = (power & 0x1f00) >> 8;
1822 units = 1000000 / (1 << power); /* convert to uJ */
1823 power = I915_READ(MCH_SECP_NRG_STTS);
1824 power *= units;
1825
1826 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03001827
1828 return 0;
1829}
1830
1831static int i915_pc8_status(struct seq_file *m, void *unused)
1832{
1833 struct drm_info_node *node = (struct drm_info_node *) m->private;
1834 struct drm_device *dev = node->minor->dev;
1835 struct drm_i915_private *dev_priv = dev->dev_private;
1836
1837 if (!IS_HASWELL(dev)) {
1838 seq_puts(m, "not supported\n");
1839 return 0;
1840 }
1841
1842 mutex_lock(&dev_priv->pc8.lock);
1843 seq_printf(m, "Requirements met: %s\n",
1844 yesno(dev_priv->pc8.requirements_met));
1845 seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
1846 seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
1847 seq_printf(m, "IRQs disabled: %s\n",
1848 yesno(dev_priv->pc8.irqs_disabled));
1849 seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
1850 mutex_unlock(&dev_priv->pc8.lock);
1851
Jesse Barnesec013e72013-08-20 10:29:23 +01001852 return 0;
1853}
1854
Imre Deak1da51582013-11-25 17:15:35 +02001855static const char *power_domain_str(enum intel_display_power_domain domain)
1856{
1857 switch (domain) {
1858 case POWER_DOMAIN_PIPE_A:
1859 return "PIPE_A";
1860 case POWER_DOMAIN_PIPE_B:
1861 return "PIPE_B";
1862 case POWER_DOMAIN_PIPE_C:
1863 return "PIPE_C";
1864 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
1865 return "PIPE_A_PANEL_FITTER";
1866 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
1867 return "PIPE_B_PANEL_FITTER";
1868 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
1869 return "PIPE_C_PANEL_FITTER";
1870 case POWER_DOMAIN_TRANSCODER_A:
1871 return "TRANSCODER_A";
1872 case POWER_DOMAIN_TRANSCODER_B:
1873 return "TRANSCODER_B";
1874 case POWER_DOMAIN_TRANSCODER_C:
1875 return "TRANSCODER_C";
1876 case POWER_DOMAIN_TRANSCODER_EDP:
1877 return "TRANSCODER_EDP";
1878 case POWER_DOMAIN_VGA:
1879 return "VGA";
1880 case POWER_DOMAIN_AUDIO:
1881 return "AUDIO";
1882 case POWER_DOMAIN_INIT:
1883 return "INIT";
1884 default:
1885 WARN_ON(1);
1886 return "?";
1887 }
1888}
1889
1890static int i915_power_domain_info(struct seq_file *m, void *unused)
1891{
1892 struct drm_info_node *node = (struct drm_info_node *) m->private;
1893 struct drm_device *dev = node->minor->dev;
1894 struct drm_i915_private *dev_priv = dev->dev_private;
1895 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1896 int i;
1897
1898 mutex_lock(&power_domains->lock);
1899
1900 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
1901 for (i = 0; i < power_domains->power_well_count; i++) {
1902 struct i915_power_well *power_well;
1903 enum intel_display_power_domain power_domain;
1904
1905 power_well = &power_domains->power_wells[i];
1906 seq_printf(m, "%-25s %d\n", power_well->name,
1907 power_well->count);
1908
1909 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
1910 power_domain++) {
1911 if (!(BIT(power_domain) & power_well->domains))
1912 continue;
1913
1914 seq_printf(m, " %-23s %d\n",
1915 power_domain_str(power_domain),
1916 power_domains->domain_use_count[power_domain]);
1917 }
1918 }
1919
1920 mutex_unlock(&power_domains->lock);
1921
1922 return 0;
1923}
1924
Damien Lespiau07144422013-10-15 18:55:40 +01001925struct pipe_crc_info {
1926 const char *name;
1927 struct drm_device *dev;
1928 enum pipe pipe;
1929};
1930
1931static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001932{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001933 struct pipe_crc_info *info = inode->i_private;
1934 struct drm_i915_private *dev_priv = info->dev->dev_private;
1935 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
1936
Daniel Vetter7eb1c492013-11-14 11:30:43 +01001937 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
1938 return -ENODEV;
1939
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001940 spin_lock_irq(&pipe_crc->lock);
1941
1942 if (pipe_crc->opened) {
1943 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001944 return -EBUSY; /* already open */
1945 }
1946
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001947 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01001948 filep->private_data = inode->i_private;
1949
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001950 spin_unlock_irq(&pipe_crc->lock);
1951
Damien Lespiau07144422013-10-15 18:55:40 +01001952 return 0;
1953}
1954
1955static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
1956{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001957 struct pipe_crc_info *info = inode->i_private;
1958 struct drm_i915_private *dev_priv = info->dev->dev_private;
1959 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
1960
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001961 spin_lock_irq(&pipe_crc->lock);
1962 pipe_crc->opened = false;
1963 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001964
Damien Lespiau07144422013-10-15 18:55:40 +01001965 return 0;
1966}
1967
1968/* (6 fields, 8 chars each, space separated (5) + '\n') */
1969#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
1970/* account for \'0' */
1971#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
1972
1973static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
1974{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001975 assert_spin_locked(&pipe_crc->lock);
1976 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
1977 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01001978}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001979
Damien Lespiau07144422013-10-15 18:55:40 +01001980static ssize_t
1981i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
1982 loff_t *pos)
1983{
1984 struct pipe_crc_info *info = filep->private_data;
1985 struct drm_device *dev = info->dev;
1986 struct drm_i915_private *dev_priv = dev->dev_private;
1987 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
1988 char buf[PIPE_CRC_BUFFER_LEN];
1989 int head, tail, n_entries, n;
1990 ssize_t bytes_read;
1991
1992 /*
1993 * Don't allow user space to provide buffers not big enough to hold
1994 * a line of data.
1995 */
1996 if (count < PIPE_CRC_LINE_LEN)
1997 return -EINVAL;
1998
1999 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2000 return 0;
2001
2002 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002003 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01002004 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002005 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01002006
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002007 if (filep->f_flags & O_NONBLOCK) {
2008 spin_unlock_irq(&pipe_crc->lock);
2009 return -EAGAIN;
2010 }
2011
2012 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2013 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2014 if (ret) {
2015 spin_unlock_irq(&pipe_crc->lock);
2016 return ret;
2017 }
Damien Lespiau07144422013-10-15 18:55:40 +01002018 }
2019
2020 /* We now have one or more entries to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002021 head = pipe_crc->head;
2022 tail = pipe_crc->tail;
Damien Lespiau07144422013-10-15 18:55:40 +01002023 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2024 count / PIPE_CRC_LINE_LEN);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002025 spin_unlock_irq(&pipe_crc->lock);
2026
Damien Lespiau07144422013-10-15 18:55:40 +01002027 bytes_read = 0;
2028 n = 0;
2029 do {
2030 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2031 int ret;
2032
2033 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2034 "%8u %8x %8x %8x %8x %8x\n",
2035 entry->frame, entry->crc[0],
2036 entry->crc[1], entry->crc[2],
2037 entry->crc[3], entry->crc[4]);
2038
2039 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2040 buf, PIPE_CRC_LINE_LEN);
2041 if (ret == PIPE_CRC_LINE_LEN)
2042 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01002043
2044 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2045 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiau07144422013-10-15 18:55:40 +01002046 n++;
2047 } while (--n_entries);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002048
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002049 spin_lock_irq(&pipe_crc->lock);
2050 pipe_crc->tail = tail;
2051 spin_unlock_irq(&pipe_crc->lock);
2052
Damien Lespiau07144422013-10-15 18:55:40 +01002053 return bytes_read;
2054}
2055
2056static const struct file_operations i915_pipe_crc_fops = {
2057 .owner = THIS_MODULE,
2058 .open = i915_pipe_crc_open,
2059 .read = i915_pipe_crc_read,
2060 .release = i915_pipe_crc_release,
2061};
2062
2063static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2064 {
2065 .name = "i915_pipe_A_crc",
2066 .pipe = PIPE_A,
2067 },
2068 {
2069 .name = "i915_pipe_B_crc",
2070 .pipe = PIPE_B,
2071 },
2072 {
2073 .name = "i915_pipe_C_crc",
2074 .pipe = PIPE_C,
2075 },
2076};
2077
2078static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2079 enum pipe pipe)
2080{
2081 struct drm_device *dev = minor->dev;
2082 struct dentry *ent;
2083 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2084
2085 info->dev = dev;
2086 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2087 &i915_pipe_crc_fops);
2088 if (IS_ERR(ent))
2089 return PTR_ERR(ent);
2090
2091 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002092}
2093
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002094static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002095 "none",
2096 "plane1",
2097 "plane2",
2098 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002099 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02002100 "TV",
2101 "DP-B",
2102 "DP-C",
2103 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01002104 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02002105};
2106
2107static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2108{
2109 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2110 return pipe_crc_sources[source];
2111}
2112
Damien Lespiaubd9db022013-10-15 18:55:36 +01002113static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02002114{
2115 struct drm_device *dev = m->private;
2116 struct drm_i915_private *dev_priv = dev->dev_private;
2117 int i;
2118
2119 for (i = 0; i < I915_MAX_PIPES; i++)
2120 seq_printf(m, "%c %s\n", pipe_name(i),
2121 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2122
2123 return 0;
2124}
2125
Damien Lespiaubd9db022013-10-15 18:55:36 +01002126static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02002127{
2128 struct drm_device *dev = inode->i_private;
2129
Damien Lespiaubd9db022013-10-15 18:55:36 +01002130 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02002131}
2132
Daniel Vetter46a19182013-11-01 10:50:20 +01002133static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02002134 uint32_t *val)
2135{
Daniel Vetter46a19182013-11-01 10:50:20 +01002136 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2137 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2138
2139 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02002140 case INTEL_PIPE_CRC_SOURCE_PIPE:
2141 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2142 break;
2143 case INTEL_PIPE_CRC_SOURCE_NONE:
2144 *val = 0;
2145 break;
2146 default:
2147 return -EINVAL;
2148 }
2149
2150 return 0;
2151}
2152
Daniel Vetter46a19182013-11-01 10:50:20 +01002153static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2154 enum intel_pipe_crc_source *source)
2155{
2156 struct intel_encoder *encoder;
2157 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01002158 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01002159 int ret = 0;
2160
2161 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2162
2163 mutex_lock(&dev->mode_config.mutex);
2164 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2165 base.head) {
2166 if (!encoder->base.crtc)
2167 continue;
2168
2169 crtc = to_intel_crtc(encoder->base.crtc);
2170
2171 if (crtc->pipe != pipe)
2172 continue;
2173
2174 switch (encoder->type) {
2175 case INTEL_OUTPUT_TVOUT:
2176 *source = INTEL_PIPE_CRC_SOURCE_TV;
2177 break;
2178 case INTEL_OUTPUT_DISPLAYPORT:
2179 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01002180 dig_port = enc_to_dig_port(&encoder->base);
2181 switch (dig_port->port) {
2182 case PORT_B:
2183 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2184 break;
2185 case PORT_C:
2186 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2187 break;
2188 case PORT_D:
2189 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2190 break;
2191 default:
2192 WARN(1, "nonexisting DP port %c\n",
2193 port_name(dig_port->port));
2194 break;
2195 }
Daniel Vetter46a19182013-11-01 10:50:20 +01002196 break;
2197 }
2198 }
2199 mutex_unlock(&dev->mode_config.mutex);
2200
2201 return ret;
2202}
2203
2204static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2205 enum pipe pipe,
2206 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02002207 uint32_t *val)
2208{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002209 struct drm_i915_private *dev_priv = dev->dev_private;
2210 bool need_stable_symbols = false;
2211
Daniel Vetter46a19182013-11-01 10:50:20 +01002212 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2213 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2214 if (ret)
2215 return ret;
2216 }
2217
2218 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02002219 case INTEL_PIPE_CRC_SOURCE_PIPE:
2220 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2221 break;
2222 case INTEL_PIPE_CRC_SOURCE_DP_B:
2223 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002224 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002225 break;
2226 case INTEL_PIPE_CRC_SOURCE_DP_C:
2227 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002228 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002229 break;
2230 case INTEL_PIPE_CRC_SOURCE_NONE:
2231 *val = 0;
2232 break;
2233 default:
2234 return -EINVAL;
2235 }
2236
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002237 /*
2238 * When the pipe CRC tap point is after the transcoders we need
2239 * to tweak symbol-level features to produce a deterministic series of
2240 * symbols for a given frame. We need to reset those features only once
2241 * a frame (instead of every nth symbol):
2242 * - DC-balance: used to ensure a better clock recovery from the data
2243 * link (SDVO)
2244 * - DisplayPort scrambling: used for EMI reduction
2245 */
2246 if (need_stable_symbols) {
2247 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2248
2249 WARN_ON(!IS_G4X(dev));
2250
2251 tmp |= DC_BALANCE_RESET_VLV;
2252 if (pipe == PIPE_A)
2253 tmp |= PIPE_A_SCRAMBLE_RESET;
2254 else
2255 tmp |= PIPE_B_SCRAMBLE_RESET;
2256
2257 I915_WRITE(PORT_DFT2_G4X, tmp);
2258 }
2259
Daniel Vetter7ac01292013-10-18 16:37:06 +02002260 return 0;
2261}
2262
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002263static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01002264 enum pipe pipe,
2265 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002266 uint32_t *val)
2267{
Daniel Vetter84093602013-11-01 10:50:21 +01002268 struct drm_i915_private *dev_priv = dev->dev_private;
2269 bool need_stable_symbols = false;
2270
Daniel Vetter46a19182013-11-01 10:50:20 +01002271 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2272 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2273 if (ret)
2274 return ret;
2275 }
2276
2277 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002278 case INTEL_PIPE_CRC_SOURCE_PIPE:
2279 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2280 break;
2281 case INTEL_PIPE_CRC_SOURCE_TV:
2282 if (!SUPPORTS_TV(dev))
2283 return -EINVAL;
2284 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2285 break;
2286 case INTEL_PIPE_CRC_SOURCE_DP_B:
2287 if (!IS_G4X(dev))
2288 return -EINVAL;
2289 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002290 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002291 break;
2292 case INTEL_PIPE_CRC_SOURCE_DP_C:
2293 if (!IS_G4X(dev))
2294 return -EINVAL;
2295 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002296 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002297 break;
2298 case INTEL_PIPE_CRC_SOURCE_DP_D:
2299 if (!IS_G4X(dev))
2300 return -EINVAL;
2301 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002302 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002303 break;
2304 case INTEL_PIPE_CRC_SOURCE_NONE:
2305 *val = 0;
2306 break;
2307 default:
2308 return -EINVAL;
2309 }
2310
Daniel Vetter84093602013-11-01 10:50:21 +01002311 /*
2312 * When the pipe CRC tap point is after the transcoders we need
2313 * to tweak symbol-level features to produce a deterministic series of
2314 * symbols for a given frame. We need to reset those features only once
2315 * a frame (instead of every nth symbol):
2316 * - DC-balance: used to ensure a better clock recovery from the data
2317 * link (SDVO)
2318 * - DisplayPort scrambling: used for EMI reduction
2319 */
2320 if (need_stable_symbols) {
2321 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2322
2323 WARN_ON(!IS_G4X(dev));
2324
2325 I915_WRITE(PORT_DFT_I9XX,
2326 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2327
2328 if (pipe == PIPE_A)
2329 tmp |= PIPE_A_SCRAMBLE_RESET;
2330 else
2331 tmp |= PIPE_B_SCRAMBLE_RESET;
2332
2333 I915_WRITE(PORT_DFT2_G4X, tmp);
2334 }
2335
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002336 return 0;
2337}
2338
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002339static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
2340 enum pipe pipe)
2341{
2342 struct drm_i915_private *dev_priv = dev->dev_private;
2343 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2344
2345 if (pipe == PIPE_A)
2346 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2347 else
2348 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2349 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
2350 tmp &= ~DC_BALANCE_RESET_VLV;
2351 I915_WRITE(PORT_DFT2_G4X, tmp);
2352
2353}
2354
Daniel Vetter84093602013-11-01 10:50:21 +01002355static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
2356 enum pipe pipe)
2357{
2358 struct drm_i915_private *dev_priv = dev->dev_private;
2359 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2360
2361 if (pipe == PIPE_A)
2362 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2363 else
2364 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2365 I915_WRITE(PORT_DFT2_G4X, tmp);
2366
2367 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
2368 I915_WRITE(PORT_DFT_I9XX,
2369 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
2370 }
2371}
2372
Daniel Vetter46a19182013-11-01 10:50:20 +01002373static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002374 uint32_t *val)
2375{
Daniel Vetter46a19182013-11-01 10:50:20 +01002376 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2377 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2378
2379 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002380 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2381 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
2382 break;
2383 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2384 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
2385 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002386 case INTEL_PIPE_CRC_SOURCE_PIPE:
2387 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
2388 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002389 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002390 *val = 0;
2391 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002392 default:
2393 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002394 }
2395
2396 return 0;
2397}
2398
Daniel Vetter46a19182013-11-01 10:50:20 +01002399static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002400 uint32_t *val)
2401{
Daniel Vetter46a19182013-11-01 10:50:20 +01002402 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2403 *source = INTEL_PIPE_CRC_SOURCE_PF;
2404
2405 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002406 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2407 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
2408 break;
2409 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2410 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
2411 break;
2412 case INTEL_PIPE_CRC_SOURCE_PF:
2413 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
2414 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002415 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002416 *val = 0;
2417 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002418 default:
2419 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002420 }
2421
2422 return 0;
2423}
2424
Daniel Vetter926321d2013-10-16 13:30:34 +02002425static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
2426 enum intel_pipe_crc_source source)
2427{
2428 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01002429 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Borislav Petkov432f3342013-11-21 16:49:46 +01002430 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002431 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02002432
Damien Lespiaucc3da172013-10-15 18:55:31 +01002433 if (pipe_crc->source == source)
2434 return 0;
2435
Damien Lespiauae676fc2013-10-15 18:55:32 +01002436 /* forbid changing the source without going back to 'none' */
2437 if (pipe_crc->source && source)
2438 return -EINVAL;
2439
Daniel Vetter52f843f2013-10-21 17:26:38 +02002440 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002441 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02002442 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01002443 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02002444 else if (IS_VALLEYVIEW(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002445 ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002446 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002447 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002448 else
Daniel Vetter46a19182013-11-01 10:50:20 +01002449 ret = ivb_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002450
2451 if (ret != 0)
2452 return ret;
2453
Damien Lespiau4b584362013-10-15 18:55:33 +01002454 /* none -> real source transition */
2455 if (source) {
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002456 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
2457 pipe_name(pipe), pipe_crc_source_name(source));
2458
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002459 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
2460 INTEL_PIPE_CRC_ENTRIES_NR,
2461 GFP_KERNEL);
2462 if (!pipe_crc->entries)
2463 return -ENOMEM;
2464
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002465 spin_lock_irq(&pipe_crc->lock);
2466 pipe_crc->head = 0;
2467 pipe_crc->tail = 0;
2468 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01002469 }
2470
Damien Lespiaucc3da172013-10-15 18:55:31 +01002471 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02002472
Daniel Vetter926321d2013-10-16 13:30:34 +02002473 I915_WRITE(PIPE_CRC_CTL(pipe), val);
2474 POSTING_READ(PIPE_CRC_CTL(pipe));
2475
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002476 /* real source -> none transition */
2477 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002478 struct intel_pipe_crc_entry *entries;
2479
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002480 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
2481 pipe_name(pipe));
2482
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02002483 intel_wait_for_vblank(dev, pipe);
2484
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002485 spin_lock_irq(&pipe_crc->lock);
2486 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002487 pipe_crc->entries = NULL;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002488 spin_unlock_irq(&pipe_crc->lock);
2489
2490 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01002491
2492 if (IS_G4X(dev))
2493 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002494 else if (IS_VALLEYVIEW(dev))
2495 vlv_undo_pipe_scramble_reset(dev, pipe);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002496 }
2497
Daniel Vetter926321d2013-10-16 13:30:34 +02002498 return 0;
2499}
2500
2501/*
2502 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002503 * command: wsp* object wsp+ name wsp+ source wsp*
2504 * object: 'pipe'
2505 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02002506 * source: (none | plane1 | plane2 | pf)
2507 * wsp: (#0x20 | #0x9 | #0xA)+
2508 *
2509 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002510 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
2511 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02002512 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01002513static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02002514{
2515 int n_words = 0;
2516
2517 while (*buf) {
2518 char *end;
2519
2520 /* skip leading white space */
2521 buf = skip_spaces(buf);
2522 if (!*buf)
2523 break; /* end of buffer */
2524
2525 /* find end of word */
2526 for (end = buf; *end && !isspace(*end); end++)
2527 ;
2528
2529 if (n_words == max_words) {
2530 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
2531 max_words);
2532 return -EINVAL; /* ran out of words[] before bytes */
2533 }
2534
2535 if (*end)
2536 *end++ = '\0';
2537 words[n_words++] = buf;
2538 buf = end;
2539 }
2540
2541 return n_words;
2542}
2543
Damien Lespiaub94dec82013-10-15 18:55:35 +01002544enum intel_pipe_crc_object {
2545 PIPE_CRC_OBJECT_PIPE,
2546};
2547
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002548static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002549 "pipe",
2550};
2551
2552static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01002553display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01002554{
2555 int i;
2556
2557 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
2558 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01002559 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002560 return 0;
2561 }
2562
2563 return -EINVAL;
2564}
2565
Damien Lespiaubd9db022013-10-15 18:55:36 +01002566static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02002567{
2568 const char name = buf[0];
2569
2570 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
2571 return -EINVAL;
2572
2573 *pipe = name - 'A';
2574
2575 return 0;
2576}
2577
2578static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01002579display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02002580{
2581 int i;
2582
2583 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
2584 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01002585 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02002586 return 0;
2587 }
2588
2589 return -EINVAL;
2590}
2591
Damien Lespiaubd9db022013-10-15 18:55:36 +01002592static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02002593{
Damien Lespiaub94dec82013-10-15 18:55:35 +01002594#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02002595 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002596 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02002597 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002598 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02002599 enum intel_pipe_crc_source source;
2600
Damien Lespiaubd9db022013-10-15 18:55:36 +01002601 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01002602 if (n_words != N_WORDS) {
2603 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
2604 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02002605 return -EINVAL;
2606 }
2607
Damien Lespiaubd9db022013-10-15 18:55:36 +01002608 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002609 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02002610 return -EINVAL;
2611 }
2612
Damien Lespiaubd9db022013-10-15 18:55:36 +01002613 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002614 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
2615 return -EINVAL;
2616 }
2617
Damien Lespiaubd9db022013-10-15 18:55:36 +01002618 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002619 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02002620 return -EINVAL;
2621 }
2622
2623 return pipe_crc_set_source(dev, pipe, source);
2624}
2625
Damien Lespiaubd9db022013-10-15 18:55:36 +01002626static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
2627 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02002628{
2629 struct seq_file *m = file->private_data;
2630 struct drm_device *dev = m->private;
2631 char *tmpbuf;
2632 int ret;
2633
2634 if (len == 0)
2635 return 0;
2636
2637 if (len > PAGE_SIZE - 1) {
2638 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
2639 PAGE_SIZE);
2640 return -E2BIG;
2641 }
2642
2643 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
2644 if (!tmpbuf)
2645 return -ENOMEM;
2646
2647 if (copy_from_user(tmpbuf, ubuf, len)) {
2648 ret = -EFAULT;
2649 goto out;
2650 }
2651 tmpbuf[len] = '\0';
2652
Damien Lespiaubd9db022013-10-15 18:55:36 +01002653 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02002654
2655out:
2656 kfree(tmpbuf);
2657 if (ret < 0)
2658 return ret;
2659
2660 *offp += len;
2661 return len;
2662}
2663
Damien Lespiaubd9db022013-10-15 18:55:36 +01002664static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002665 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01002666 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02002667 .read = seq_read,
2668 .llseek = seq_lseek,
2669 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01002670 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02002671};
2672
Kees Cook647416f2013-03-10 14:10:06 -07002673static int
2674i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002675{
Kees Cook647416f2013-03-10 14:10:06 -07002676 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002677 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002678
Kees Cook647416f2013-03-10 14:10:06 -07002679 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002680
Kees Cook647416f2013-03-10 14:10:06 -07002681 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002682}
2683
Kees Cook647416f2013-03-10 14:10:06 -07002684static int
2685i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002686{
Kees Cook647416f2013-03-10 14:10:06 -07002687 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002688
Kees Cook647416f2013-03-10 14:10:06 -07002689 DRM_INFO("Manually setting wedged to %llu\n", val);
Chris Wilson527f9e92010-11-11 01:16:58 +00002690 i915_handle_error(dev, val);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002691
Kees Cook647416f2013-03-10 14:10:06 -07002692 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002693}
2694
Kees Cook647416f2013-03-10 14:10:06 -07002695DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
2696 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002697 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002698
Kees Cook647416f2013-03-10 14:10:06 -07002699static int
2700i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002701{
Kees Cook647416f2013-03-10 14:10:06 -07002702 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002703 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002704
Kees Cook647416f2013-03-10 14:10:06 -07002705 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002706
Kees Cook647416f2013-03-10 14:10:06 -07002707 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002708}
2709
Kees Cook647416f2013-03-10 14:10:06 -07002710static int
2711i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002712{
Kees Cook647416f2013-03-10 14:10:06 -07002713 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002714 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002715 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002716
Kees Cook647416f2013-03-10 14:10:06 -07002717 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002718
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002719 ret = mutex_lock_interruptible(&dev->struct_mutex);
2720 if (ret)
2721 return ret;
2722
Daniel Vetter99584db2012-11-14 17:14:04 +01002723 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002724 mutex_unlock(&dev->struct_mutex);
2725
Kees Cook647416f2013-03-10 14:10:06 -07002726 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002727}
2728
Kees Cook647416f2013-03-10 14:10:06 -07002729DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
2730 i915_ring_stop_get, i915_ring_stop_set,
2731 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02002732
Chris Wilson094f9a52013-09-25 17:34:55 +01002733static int
2734i915_ring_missed_irq_get(void *data, u64 *val)
2735{
2736 struct drm_device *dev = data;
2737 struct drm_i915_private *dev_priv = dev->dev_private;
2738
2739 *val = dev_priv->gpu_error.missed_irq_rings;
2740 return 0;
2741}
2742
2743static int
2744i915_ring_missed_irq_set(void *data, u64 val)
2745{
2746 struct drm_device *dev = data;
2747 struct drm_i915_private *dev_priv = dev->dev_private;
2748 int ret;
2749
2750 /* Lock against concurrent debugfs callers */
2751 ret = mutex_lock_interruptible(&dev->struct_mutex);
2752 if (ret)
2753 return ret;
2754 dev_priv->gpu_error.missed_irq_rings = val;
2755 mutex_unlock(&dev->struct_mutex);
2756
2757 return 0;
2758}
2759
2760DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
2761 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
2762 "0x%08llx\n");
2763
2764static int
2765i915_ring_test_irq_get(void *data, u64 *val)
2766{
2767 struct drm_device *dev = data;
2768 struct drm_i915_private *dev_priv = dev->dev_private;
2769
2770 *val = dev_priv->gpu_error.test_irq_rings;
2771
2772 return 0;
2773}
2774
2775static int
2776i915_ring_test_irq_set(void *data, u64 val)
2777{
2778 struct drm_device *dev = data;
2779 struct drm_i915_private *dev_priv = dev->dev_private;
2780 int ret;
2781
2782 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
2783
2784 /* Lock against concurrent debugfs callers */
2785 ret = mutex_lock_interruptible(&dev->struct_mutex);
2786 if (ret)
2787 return ret;
2788
2789 dev_priv->gpu_error.test_irq_rings = val;
2790 mutex_unlock(&dev->struct_mutex);
2791
2792 return 0;
2793}
2794
2795DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
2796 i915_ring_test_irq_get, i915_ring_test_irq_set,
2797 "0x%08llx\n");
2798
Chris Wilsondd624af2013-01-15 12:39:35 +00002799#define DROP_UNBOUND 0x1
2800#define DROP_BOUND 0x2
2801#define DROP_RETIRE 0x4
2802#define DROP_ACTIVE 0x8
2803#define DROP_ALL (DROP_UNBOUND | \
2804 DROP_BOUND | \
2805 DROP_RETIRE | \
2806 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07002807static int
2808i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00002809{
Kees Cook647416f2013-03-10 14:10:06 -07002810 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00002811
Kees Cook647416f2013-03-10 14:10:06 -07002812 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00002813}
2814
Kees Cook647416f2013-03-10 14:10:06 -07002815static int
2816i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00002817{
Kees Cook647416f2013-03-10 14:10:06 -07002818 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00002819 struct drm_i915_private *dev_priv = dev->dev_private;
2820 struct drm_i915_gem_object *obj, *next;
Ben Widawskyca191b12013-07-31 17:00:14 -07002821 struct i915_address_space *vm;
2822 struct i915_vma *vma, *x;
Kees Cook647416f2013-03-10 14:10:06 -07002823 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00002824
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08002825 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00002826
2827 /* No need to check and wait for gpu resets, only libdrm auto-restarts
2828 * on ioctls on -EAGAIN. */
2829 ret = mutex_lock_interruptible(&dev->struct_mutex);
2830 if (ret)
2831 return ret;
2832
2833 if (val & DROP_ACTIVE) {
2834 ret = i915_gpu_idle(dev);
2835 if (ret)
2836 goto unlock;
2837 }
2838
2839 if (val & (DROP_RETIRE | DROP_ACTIVE))
2840 i915_gem_retire_requests(dev);
2841
2842 if (val & DROP_BOUND) {
Ben Widawskyca191b12013-07-31 17:00:14 -07002843 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2844 list_for_each_entry_safe(vma, x, &vm->inactive_list,
2845 mm_list) {
2846 if (vma->obj->pin_count)
2847 continue;
Ben Widawsky31a46c92013-07-31 16:59:55 -07002848
Ben Widawskyca191b12013-07-31 17:00:14 -07002849 ret = i915_vma_unbind(vma);
2850 if (ret)
2851 goto unlock;
2852 }
Ben Widawsky31a46c92013-07-31 16:59:55 -07002853 }
Chris Wilsondd624af2013-01-15 12:39:35 +00002854 }
2855
2856 if (val & DROP_UNBOUND) {
Ben Widawsky35c20a62013-05-31 11:28:48 -07002857 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
2858 global_list)
Chris Wilsondd624af2013-01-15 12:39:35 +00002859 if (obj->pages_pin_count == 0) {
2860 ret = i915_gem_object_put_pages(obj);
2861 if (ret)
2862 goto unlock;
2863 }
2864 }
2865
2866unlock:
2867 mutex_unlock(&dev->struct_mutex);
2868
Kees Cook647416f2013-03-10 14:10:06 -07002869 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00002870}
2871
Kees Cook647416f2013-03-10 14:10:06 -07002872DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
2873 i915_drop_caches_get, i915_drop_caches_set,
2874 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00002875
Kees Cook647416f2013-03-10 14:10:06 -07002876static int
2877i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07002878{
Kees Cook647416f2013-03-10 14:10:06 -07002879 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07002880 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002881 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002882
2883 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2884 return -ENODEV;
2885
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002886 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2887
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002888 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002889 if (ret)
2890 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07002891
Jesse Barnes0a073b82013-04-17 15:54:58 -07002892 if (IS_VALLEYVIEW(dev))
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002893 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002894 else
2895 *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002896 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07002897
Kees Cook647416f2013-03-10 14:10:06 -07002898 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07002899}
2900
Kees Cook647416f2013-03-10 14:10:06 -07002901static int
2902i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07002903{
Kees Cook647416f2013-03-10 14:10:06 -07002904 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07002905 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002906 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002907
2908 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2909 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07002910
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002911 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2912
Kees Cook647416f2013-03-10 14:10:06 -07002913 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07002914
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002915 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002916 if (ret)
2917 return ret;
2918
Jesse Barnes358733e2011-07-27 11:53:01 -07002919 /*
2920 * Turbo will still be enabled, but won't go above the set value.
2921 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07002922 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002923 val = vlv_freq_opcode(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002924 dev_priv->rps.max_delay = val;
Chris Wilson6917c7b2013-11-06 13:56:26 -02002925 valleyview_set_rps(dev, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002926 } else {
2927 do_div(val, GT_FREQUENCY_MULTIPLIER);
2928 dev_priv->rps.max_delay = val;
2929 gen6_set_rps(dev, val);
2930 }
2931
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002932 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07002933
Kees Cook647416f2013-03-10 14:10:06 -07002934 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07002935}
2936
Kees Cook647416f2013-03-10 14:10:06 -07002937DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
2938 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002939 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07002940
Kees Cook647416f2013-03-10 14:10:06 -07002941static int
2942i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07002943{
Kees Cook647416f2013-03-10 14:10:06 -07002944 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07002945 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002946 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002947
2948 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2949 return -ENODEV;
2950
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002951 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2952
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002953 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002954 if (ret)
2955 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07002956
Jesse Barnes0a073b82013-04-17 15:54:58 -07002957 if (IS_VALLEYVIEW(dev))
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002958 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002959 else
2960 *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002961 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07002962
Kees Cook647416f2013-03-10 14:10:06 -07002963 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07002964}
2965
Kees Cook647416f2013-03-10 14:10:06 -07002966static int
2967i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07002968{
Kees Cook647416f2013-03-10 14:10:06 -07002969 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07002970 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002971 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002972
2973 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2974 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07002975
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002976 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2977
Kees Cook647416f2013-03-10 14:10:06 -07002978 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07002979
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002980 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002981 if (ret)
2982 return ret;
2983
Jesse Barnes1523c312012-05-25 12:34:54 -07002984 /*
2985 * Turbo will still be enabled, but won't go below the set value.
2986 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07002987 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002988 val = vlv_freq_opcode(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002989 dev_priv->rps.min_delay = val;
2990 valleyview_set_rps(dev, val);
2991 } else {
2992 do_div(val, GT_FREQUENCY_MULTIPLIER);
2993 dev_priv->rps.min_delay = val;
2994 gen6_set_rps(dev, val);
2995 }
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002996 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07002997
Kees Cook647416f2013-03-10 14:10:06 -07002998 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07002999}
3000
Kees Cook647416f2013-03-10 14:10:06 -07003001DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
3002 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003003 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07003004
Kees Cook647416f2013-03-10 14:10:06 -07003005static int
3006i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003007{
Kees Cook647416f2013-03-10 14:10:06 -07003008 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003009 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003010 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07003011 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003012
Daniel Vetter004777c2012-08-09 15:07:01 +02003013 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3014 return -ENODEV;
3015
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003016 ret = mutex_lock_interruptible(&dev->struct_mutex);
3017 if (ret)
3018 return ret;
3019
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003020 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3021 mutex_unlock(&dev_priv->dev->struct_mutex);
3022
Kees Cook647416f2013-03-10 14:10:06 -07003023 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003024
Kees Cook647416f2013-03-10 14:10:06 -07003025 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003026}
3027
Kees Cook647416f2013-03-10 14:10:06 -07003028static int
3029i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003030{
Kees Cook647416f2013-03-10 14:10:06 -07003031 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003032 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003033 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003034
Daniel Vetter004777c2012-08-09 15:07:01 +02003035 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3036 return -ENODEV;
3037
Kees Cook647416f2013-03-10 14:10:06 -07003038 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003039 return -EINVAL;
3040
Kees Cook647416f2013-03-10 14:10:06 -07003041 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003042
3043 /* Update the cache sharing policy here as well */
3044 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3045 snpcr &= ~GEN6_MBC_SNPCR_MASK;
3046 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
3047 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3048
Kees Cook647416f2013-03-10 14:10:06 -07003049 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003050}
3051
Kees Cook647416f2013-03-10 14:10:06 -07003052DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
3053 i915_cache_sharing_get, i915_cache_sharing_set,
3054 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003055
Ben Widawsky6d794d42011-04-25 11:25:56 -07003056static int i915_forcewake_open(struct inode *inode, struct file *file)
3057{
3058 struct drm_device *dev = inode->i_private;
3059 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003060
Daniel Vetter075edca2012-01-24 09:44:28 +01003061 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003062 return 0;
3063
Deepak Sc8d9a592013-11-23 14:55:42 +05303064 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003065
3066 return 0;
3067}
3068
Ben Widawskyc43b5632012-04-16 14:07:40 -07003069static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003070{
3071 struct drm_device *dev = inode->i_private;
3072 struct drm_i915_private *dev_priv = dev->dev_private;
3073
Daniel Vetter075edca2012-01-24 09:44:28 +01003074 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003075 return 0;
3076
Deepak Sc8d9a592013-11-23 14:55:42 +05303077 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003078
3079 return 0;
3080}
3081
3082static const struct file_operations i915_forcewake_fops = {
3083 .owner = THIS_MODULE,
3084 .open = i915_forcewake_open,
3085 .release = i915_forcewake_release,
3086};
3087
3088static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
3089{
3090 struct drm_device *dev = minor->dev;
3091 struct dentry *ent;
3092
3093 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07003094 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07003095 root, dev,
3096 &i915_forcewake_fops);
3097 if (IS_ERR(ent))
3098 return PTR_ERR(ent);
3099
Ben Widawsky8eb57292011-05-11 15:10:58 -07003100 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003101}
3102
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003103static int i915_debugfs_create(struct dentry *root,
3104 struct drm_minor *minor,
3105 const char *name,
3106 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07003107{
3108 struct drm_device *dev = minor->dev;
3109 struct dentry *ent;
3110
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003111 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07003112 S_IRUGO | S_IWUSR,
3113 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003114 fops);
Jesse Barnes358733e2011-07-27 11:53:01 -07003115 if (IS_ERR(ent))
3116 return PTR_ERR(ent);
3117
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003118 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003119}
3120
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003121static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00003122 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01003123 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00003124 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01003125 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003126 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003127 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01003128 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01003129 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003130 {"i915_gem_request", i915_gem_request_info, 0},
3131 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00003132 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003133 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003134 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
3135 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
3136 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07003137 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Jesse Barnesf97108d2010-01-29 11:27:07 -08003138 {"i915_rstdby_delays", i915_rstdby_delays, 0},
3139 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
3140 {"i915_delayfreq_table", i915_delayfreq_table, 0},
3141 {"i915_inttoext_table", i915_inttoext_table, 0},
3142 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003143 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003144 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003145 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08003146 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03003147 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08003148 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01003149 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01003150 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07003151 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07003152 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01003153 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01003154 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Jesse Barnes57f350b2012-03-28 13:39:25 -07003155 {"i915_dpio", i915_dpio_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07003156 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003157 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01003158 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03003159 {"i915_pc8_status", i915_pc8_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02003160 {"i915_power_domain_info", i915_power_domain_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003161};
Ben Gamari27c202a2009-07-01 22:26:52 -04003162#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05003163
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003164static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02003165 const char *name;
3166 const struct file_operations *fops;
3167} i915_debugfs_files[] = {
3168 {"i915_wedged", &i915_wedged_fops},
3169 {"i915_max_freq", &i915_max_freq_fops},
3170 {"i915_min_freq", &i915_min_freq_fops},
3171 {"i915_cache_sharing", &i915_cache_sharing_fops},
3172 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01003173 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
3174 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003175 {"i915_gem_drop_caches", &i915_drop_caches_fops},
3176 {"i915_error_state", &i915_error_state_fops},
3177 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01003178 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003179};
3180
Damien Lespiau07144422013-10-15 18:55:40 +01003181void intel_display_crc_init(struct drm_device *dev)
3182{
3183 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01003184 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01003185
Daniel Vetterb3783602013-11-14 11:30:42 +01003186 for_each_pipe(pipe) {
3187 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01003188
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003189 pipe_crc->opened = false;
3190 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003191 init_waitqueue_head(&pipe_crc->wq);
3192 }
3193}
3194
Ben Gamari27c202a2009-07-01 22:26:52 -04003195int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003196{
Daniel Vetter34b96742013-07-04 20:49:44 +02003197 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003198
Ben Widawsky6d794d42011-04-25 11:25:56 -07003199 ret = i915_forcewake_create(minor->debugfs_root, minor);
3200 if (ret)
3201 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003202
Damien Lespiau07144422013-10-15 18:55:40 +01003203 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
3204 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
3205 if (ret)
3206 return ret;
3207 }
3208
Daniel Vetter34b96742013-07-04 20:49:44 +02003209 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3210 ret = i915_debugfs_create(minor->debugfs_root, minor,
3211 i915_debugfs_files[i].name,
3212 i915_debugfs_files[i].fops);
3213 if (ret)
3214 return ret;
3215 }
Mika Kuoppala40633212012-12-04 15:12:00 +02003216
Ben Gamari27c202a2009-07-01 22:26:52 -04003217 return drm_debugfs_create_files(i915_debugfs_list,
3218 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05003219 minor->debugfs_root, minor);
3220}
3221
Ben Gamari27c202a2009-07-01 22:26:52 -04003222void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003223{
Daniel Vetter34b96742013-07-04 20:49:44 +02003224 int i;
3225
Ben Gamari27c202a2009-07-01 22:26:52 -04003226 drm_debugfs_remove_files(i915_debugfs_list,
3227 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003228
Ben Widawsky6d794d42011-04-25 11:25:56 -07003229 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
3230 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003231
Daniel Vettere309a992013-10-16 22:55:51 +02003232 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01003233 struct drm_info_list *info_list =
3234 (struct drm_info_list *)&i915_pipe_crc_data[i];
3235
3236 drm_debugfs_remove_files(info_list, 1, minor);
3237 }
3238
Daniel Vetter34b96742013-07-04 20:49:44 +02003239 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3240 struct drm_info_list *info_list =
3241 (struct drm_info_list *) i915_debugfs_files[i].fops;
3242
3243 drm_debugfs_remove_files(info_list, 1, minor);
3244 }
Ben Gamari20172632009-02-17 20:08:50 -05003245}
3246
3247#endif /* CONFIG_DEBUG_FS */