blob: f9be22062df1eb8048384cabec6219e8a5238fff [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040031#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020039#include "avivod.h"
Alex Deucher138e4e12013-01-11 15:33:13 -050040#include "radeon_ucode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041
42/* Firmware Names */
43MODULE_FIRMWARE("radeon/R600_pfp.bin");
44MODULE_FIRMWARE("radeon/R600_me.bin");
45MODULE_FIRMWARE("radeon/RV610_pfp.bin");
46MODULE_FIRMWARE("radeon/RV610_me.bin");
47MODULE_FIRMWARE("radeon/RV630_pfp.bin");
48MODULE_FIRMWARE("radeon/RV630_me.bin");
49MODULE_FIRMWARE("radeon/RV620_pfp.bin");
50MODULE_FIRMWARE("radeon/RV620_me.bin");
51MODULE_FIRMWARE("radeon/RV635_pfp.bin");
52MODULE_FIRMWARE("radeon/RV635_me.bin");
53MODULE_FIRMWARE("radeon/RV670_pfp.bin");
54MODULE_FIRMWARE("radeon/RV670_me.bin");
55MODULE_FIRMWARE("radeon/RS780_pfp.bin");
56MODULE_FIRMWARE("radeon/RS780_me.bin");
57MODULE_FIRMWARE("radeon/RV770_pfp.bin");
58MODULE_FIRMWARE("radeon/RV770_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040059MODULE_FIRMWARE("radeon/RV770_smc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100060MODULE_FIRMWARE("radeon/RV730_pfp.bin");
61MODULE_FIRMWARE("radeon/RV730_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040062MODULE_FIRMWARE("radeon/RV730_smc.bin");
63MODULE_FIRMWARE("radeon/RV740_smc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100064MODULE_FIRMWARE("radeon/RV710_pfp.bin");
65MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040066MODULE_FIRMWARE("radeon/RV710_smc.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050067MODULE_FIRMWARE("radeon/R600_rlc.bin");
68MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040069MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
70MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040071MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040072MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040073MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
74MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040075MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040076MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
78MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040080MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100081MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040082MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040083MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040084MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050085MODULE_FIRMWARE("radeon/PALM_pfp.bin");
86MODULE_FIRMWARE("radeon/PALM_me.bin");
87MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Alex Deucherd5c5a722011-05-31 15:42:48 -040088MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
89MODULE_FIRMWARE("radeon/SUMO_me.bin");
90MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
91MODULE_FIRMWARE("radeon/SUMO2_me.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100092
Alex Deucherf13f7732013-01-18 18:12:22 -050093static const u32 crtc_offsets[2] =
94{
95 0,
96 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
97};
98
Jerome Glisse3ce0a232009-09-08 10:10:24 +100099int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100
Jerome Glisse1a029b72009-10-06 19:04:30 +0200101/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102int r600_mc_wait_for_idle(struct radeon_device *rdev);
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400103static void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000104void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400105void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -0500106static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucher2948f5e2013-04-12 13:52:52 -0400107extern int evergreen_rlc_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200108
Alex Deucher454d2e22013-02-14 10:04:02 -0500109/**
110 * r600_get_xclk - get the xclk
111 *
112 * @rdev: radeon_device pointer
113 *
114 * Returns the reference clock used by the gfx engine
115 * (r6xx, IGPs, APUs).
116 */
117u32 r600_get_xclk(struct radeon_device *rdev)
118{
119 return rdev->clock.spll.reference_freq;
120}
121
Alex Deucher1b9ba702013-09-05 09:52:37 -0400122int r600_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
123{
124 return 0;
125}
126
Alex Deucher21a81222010-07-02 12:58:16 -0400127/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500128int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400129{
130 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
131 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500132 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400133
Alex Deucher20d391d2011-02-01 16:12:34 -0500134 if (temp & 0x100)
135 actual_temp -= 256;
136
137 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400138}
139
Alex Deucherce8f5372010-05-07 15:10:16 -0400140void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400141{
142 int i;
143
Alex Deucherce8f5372010-05-07 15:10:16 -0400144 rdev->pm.dynpm_can_upclock = true;
145 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400146
147 /* power state array is low to high, default is first */
148 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
149 int min_power_state_index = 0;
150
151 if (rdev->pm.num_power_states > 2)
152 min_power_state_index = 1;
153
Alex Deucherce8f5372010-05-07 15:10:16 -0400154 switch (rdev->pm.dynpm_planned_action) {
155 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400156 rdev->pm.requested_power_state_index = min_power_state_index;
157 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400158 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400159 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400160 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400161 if (rdev->pm.current_power_state_index == min_power_state_index) {
162 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400163 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400164 } else {
165 if (rdev->pm.active_crtc_count > 1) {
166 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400167 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400168 continue;
169 else if (i >= rdev->pm.current_power_state_index) {
170 rdev->pm.requested_power_state_index =
171 rdev->pm.current_power_state_index;
172 break;
173 } else {
174 rdev->pm.requested_power_state_index = i;
175 break;
176 }
177 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400178 } else {
179 if (rdev->pm.current_power_state_index == 0)
180 rdev->pm.requested_power_state_index =
181 rdev->pm.num_power_states - 1;
182 else
183 rdev->pm.requested_power_state_index =
184 rdev->pm.current_power_state_index - 1;
185 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400186 }
187 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400188 /* don't use the power state if crtcs are active and no display flag is set */
189 if ((rdev->pm.active_crtc_count > 0) &&
190 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
191 clock_info[rdev->pm.requested_clock_mode_index].flags &
192 RADEON_PM_MODE_NO_DISPLAY)) {
193 rdev->pm.requested_power_state_index++;
194 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400195 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400196 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400197 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
198 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400199 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400200 } else {
201 if (rdev->pm.active_crtc_count > 1) {
202 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400203 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400204 continue;
205 else if (i <= rdev->pm.current_power_state_index) {
206 rdev->pm.requested_power_state_index =
207 rdev->pm.current_power_state_index;
208 break;
209 } else {
210 rdev->pm.requested_power_state_index = i;
211 break;
212 }
213 }
214 } else
215 rdev->pm.requested_power_state_index =
216 rdev->pm.current_power_state_index + 1;
217 }
218 rdev->pm.requested_clock_mode_index = 0;
219 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400220 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400221 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
222 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400223 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400224 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400225 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400226 default:
227 DRM_ERROR("Requested mode for not defined action\n");
228 return;
229 }
230 } else {
231 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
232 /* for now just select the first power state and switch between clock modes */
233 /* power state array is low to high, default is first (0) */
234 if (rdev->pm.active_crtc_count > 1) {
235 rdev->pm.requested_power_state_index = -1;
236 /* start at 1 as we don't want the default mode */
237 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400238 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400239 continue;
240 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
241 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
242 rdev->pm.requested_power_state_index = i;
243 break;
244 }
245 }
246 /* if nothing selected, grab the default state. */
247 if (rdev->pm.requested_power_state_index == -1)
248 rdev->pm.requested_power_state_index = 0;
249 } else
250 rdev->pm.requested_power_state_index = 1;
251
Alex Deucherce8f5372010-05-07 15:10:16 -0400252 switch (rdev->pm.dynpm_planned_action) {
253 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400254 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400255 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400256 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400257 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400258 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
259 if (rdev->pm.current_clock_mode_index == 0) {
260 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400261 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400262 } else
263 rdev->pm.requested_clock_mode_index =
264 rdev->pm.current_clock_mode_index - 1;
265 } else {
266 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400267 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400268 }
Alex Deucherd7311172010-05-03 01:13:14 -0400269 /* don't use the power state if crtcs are active and no display flag is set */
270 if ((rdev->pm.active_crtc_count > 0) &&
271 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
272 clock_info[rdev->pm.requested_clock_mode_index].flags &
273 RADEON_PM_MODE_NO_DISPLAY)) {
274 rdev->pm.requested_clock_mode_index++;
275 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400276 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400277 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400278 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
279 if (rdev->pm.current_clock_mode_index ==
280 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
281 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400282 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400283 } else
284 rdev->pm.requested_clock_mode_index =
285 rdev->pm.current_clock_mode_index + 1;
286 } else {
287 rdev->pm.requested_clock_mode_index =
288 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400289 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400290 }
291 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400292 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400293 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
294 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400295 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400296 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400297 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400298 default:
299 DRM_ERROR("Requested mode for not defined action\n");
300 return;
301 }
302 }
303
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000304 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400305 rdev->pm.power_state[rdev->pm.requested_power_state_index].
306 clock_info[rdev->pm.requested_clock_mode_index].sclk,
307 rdev->pm.power_state[rdev->pm.requested_power_state_index].
308 clock_info[rdev->pm.requested_clock_mode_index].mclk,
309 rdev->pm.power_state[rdev->pm.requested_power_state_index].
310 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400311}
312
Alex Deucherce8f5372010-05-07 15:10:16 -0400313void rs780_pm_init_profile(struct radeon_device *rdev)
314{
315 if (rdev->pm.num_power_states == 2) {
316 /* default */
317 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
318 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
319 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
320 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
321 /* low sh */
322 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
323 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
325 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400326 /* mid sh */
327 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
328 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
329 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
330 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400331 /* high sh */
332 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
333 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
334 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
335 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
336 /* low mh */
337 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
338 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
339 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
340 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400341 /* mid mh */
342 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
343 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
344 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
345 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400346 /* high mh */
347 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
348 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
349 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
350 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
351 } else if (rdev->pm.num_power_states == 3) {
352 /* default */
353 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
354 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
355 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
356 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
357 /* low sh */
358 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
359 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
360 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
361 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400362 /* mid sh */
363 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
364 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
365 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
366 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400367 /* high sh */
368 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
369 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
370 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
371 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
372 /* low mh */
373 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
374 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
375 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
376 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400377 /* mid mh */
378 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
379 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
380 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
381 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400382 /* high mh */
383 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
384 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
385 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
386 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
387 } else {
388 /* default */
389 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
390 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
391 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
392 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
393 /* low sh */
394 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
395 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
396 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
397 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400398 /* mid sh */
399 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
400 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
401 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
402 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400403 /* high sh */
404 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
405 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
406 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
407 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
408 /* low mh */
409 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
410 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
411 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
412 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400413 /* mid mh */
414 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
415 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
416 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
417 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400418 /* high mh */
419 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
420 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
421 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
422 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
423 }
424}
425
426void r600_pm_init_profile(struct radeon_device *rdev)
427{
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400428 int idx;
429
Alex Deucherce8f5372010-05-07 15:10:16 -0400430 if (rdev->family == CHIP_R600) {
431 /* XXX */
432 /* default */
433 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
434 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
435 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400436 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400437 /* low sh */
438 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
439 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
440 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400441 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400442 /* mid sh */
443 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
444 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
445 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
446 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400447 /* high sh */
448 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
449 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
450 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400451 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400452 /* low mh */
453 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
454 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
455 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400456 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400457 /* mid mh */
458 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
459 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
460 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
461 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400462 /* high mh */
463 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
464 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
465 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400466 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400467 } else {
468 if (rdev->pm.num_power_states < 4) {
469 /* default */
470 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
471 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
472 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
473 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
474 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400475 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
476 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
477 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400478 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
479 /* mid sh */
480 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
481 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
482 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
483 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400484 /* high sh */
485 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
486 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
487 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
488 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
489 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400490 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
491 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400492 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400493 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
494 /* low mh */
495 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
496 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
497 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
498 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400499 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400500 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
501 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
502 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
503 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
504 } else {
505 /* default */
506 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
507 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
508 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
509 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
510 /* low sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400511 if (rdev->flags & RADEON_IS_MOBILITY)
512 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
513 else
514 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
515 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
516 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
517 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
518 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400519 /* mid sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400520 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
521 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
522 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
523 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400524 /* high sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400525 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
526 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
527 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
Alex Deucher4bff5172010-05-17 19:41:26 -0400528 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
529 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
530 /* low mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400531 if (rdev->flags & RADEON_IS_MOBILITY)
532 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
533 else
534 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
535 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
536 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
537 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
538 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400539 /* mid mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400540 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
541 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
542 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
543 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400544 /* high mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400545 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
546 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
547 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
Alex Deucherce8f5372010-05-07 15:10:16 -0400548 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
549 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
550 }
551 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400552}
553
Alex Deucher49e02b72010-04-23 17:57:27 -0400554void r600_pm_misc(struct radeon_device *rdev)
555{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400556 int req_ps_idx = rdev->pm.requested_power_state_index;
557 int req_cm_idx = rdev->pm.requested_clock_mode_index;
558 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
559 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400560
Alex Deucher4d601732010-06-07 18:15:18 -0400561 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400562 /* 0xff01 is a flag rather then an actual voltage */
563 if (voltage->voltage == 0xff01)
564 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400565 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400566 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400567 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000568 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400569 }
570 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400571}
572
Alex Deucherdef9ba92010-04-22 12:39:58 -0400573bool r600_gui_idle(struct radeon_device *rdev)
574{
575 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
576 return false;
577 else
578 return true;
579}
580
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500581/* hpd for digital panel detect/disconnect */
582bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
583{
584 bool connected = false;
585
586 if (ASIC_IS_DCE3(rdev)) {
587 switch (hpd) {
588 case RADEON_HPD_1:
589 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
590 connected = true;
591 break;
592 case RADEON_HPD_2:
593 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
594 connected = true;
595 break;
596 case RADEON_HPD_3:
597 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
598 connected = true;
599 break;
600 case RADEON_HPD_4:
601 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
602 connected = true;
603 break;
604 /* DCE 3.2 */
605 case RADEON_HPD_5:
606 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
607 connected = true;
608 break;
609 case RADEON_HPD_6:
610 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
611 connected = true;
612 break;
613 default:
614 break;
615 }
616 } else {
617 switch (hpd) {
618 case RADEON_HPD_1:
619 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
620 connected = true;
621 break;
622 case RADEON_HPD_2:
623 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
624 connected = true;
625 break;
626 case RADEON_HPD_3:
627 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
628 connected = true;
629 break;
630 default:
631 break;
632 }
633 }
634 return connected;
635}
636
637void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500638 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500639{
640 u32 tmp;
641 bool connected = r600_hpd_sense(rdev, hpd);
642
643 if (ASIC_IS_DCE3(rdev)) {
644 switch (hpd) {
645 case RADEON_HPD_1:
646 tmp = RREG32(DC_HPD1_INT_CONTROL);
647 if (connected)
648 tmp &= ~DC_HPDx_INT_POLARITY;
649 else
650 tmp |= DC_HPDx_INT_POLARITY;
651 WREG32(DC_HPD1_INT_CONTROL, tmp);
652 break;
653 case RADEON_HPD_2:
654 tmp = RREG32(DC_HPD2_INT_CONTROL);
655 if (connected)
656 tmp &= ~DC_HPDx_INT_POLARITY;
657 else
658 tmp |= DC_HPDx_INT_POLARITY;
659 WREG32(DC_HPD2_INT_CONTROL, tmp);
660 break;
661 case RADEON_HPD_3:
662 tmp = RREG32(DC_HPD3_INT_CONTROL);
663 if (connected)
664 tmp &= ~DC_HPDx_INT_POLARITY;
665 else
666 tmp |= DC_HPDx_INT_POLARITY;
667 WREG32(DC_HPD3_INT_CONTROL, tmp);
668 break;
669 case RADEON_HPD_4:
670 tmp = RREG32(DC_HPD4_INT_CONTROL);
671 if (connected)
672 tmp &= ~DC_HPDx_INT_POLARITY;
673 else
674 tmp |= DC_HPDx_INT_POLARITY;
675 WREG32(DC_HPD4_INT_CONTROL, tmp);
676 break;
677 case RADEON_HPD_5:
678 tmp = RREG32(DC_HPD5_INT_CONTROL);
679 if (connected)
680 tmp &= ~DC_HPDx_INT_POLARITY;
681 else
682 tmp |= DC_HPDx_INT_POLARITY;
683 WREG32(DC_HPD5_INT_CONTROL, tmp);
684 break;
685 /* DCE 3.2 */
686 case RADEON_HPD_6:
687 tmp = RREG32(DC_HPD6_INT_CONTROL);
688 if (connected)
689 tmp &= ~DC_HPDx_INT_POLARITY;
690 else
691 tmp |= DC_HPDx_INT_POLARITY;
692 WREG32(DC_HPD6_INT_CONTROL, tmp);
693 break;
694 default:
695 break;
696 }
697 } else {
698 switch (hpd) {
699 case RADEON_HPD_1:
700 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
701 if (connected)
702 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
703 else
704 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
705 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
706 break;
707 case RADEON_HPD_2:
708 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
709 if (connected)
710 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
711 else
712 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
713 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
714 break;
715 case RADEON_HPD_3:
716 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
717 if (connected)
718 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
719 else
720 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
721 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
722 break;
723 default:
724 break;
725 }
726 }
727}
728
729void r600_hpd_init(struct radeon_device *rdev)
730{
731 struct drm_device *dev = rdev->ddev;
732 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200733 unsigned enable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500734
Alex Deucher64912e92011-11-03 11:21:39 -0400735 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
736 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500737
Jerome Glisse455c89b2012-05-04 11:06:22 -0400738 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
739 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
740 /* don't try to enable hpd on eDP or LVDS avoid breaking the
741 * aux dp channel on imac and help (but not completely fix)
742 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
743 */
744 continue;
745 }
Alex Deucher64912e92011-11-03 11:21:39 -0400746 if (ASIC_IS_DCE3(rdev)) {
747 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
748 if (ASIC_IS_DCE32(rdev))
749 tmp |= DC_HPDx_EN;
750
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500751 switch (radeon_connector->hpd.hpd) {
752 case RADEON_HPD_1:
753 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500754 break;
755 case RADEON_HPD_2:
756 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500757 break;
758 case RADEON_HPD_3:
759 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500760 break;
761 case RADEON_HPD_4:
762 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500763 break;
764 /* DCE 3.2 */
765 case RADEON_HPD_5:
766 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500767 break;
768 case RADEON_HPD_6:
769 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500770 break;
771 default:
772 break;
773 }
Alex Deucher64912e92011-11-03 11:21:39 -0400774 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500775 switch (radeon_connector->hpd.hpd) {
776 case RADEON_HPD_1:
777 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500778 break;
779 case RADEON_HPD_2:
780 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500781 break;
782 case RADEON_HPD_3:
783 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500784 break;
785 default:
786 break;
787 }
788 }
Christian Koenigfb982572012-05-17 01:33:30 +0200789 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400790 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500791 }
Christian Koenigfb982572012-05-17 01:33:30 +0200792 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500793}
794
795void r600_hpd_fini(struct radeon_device *rdev)
796{
797 struct drm_device *dev = rdev->ddev;
798 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200799 unsigned disable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500800
Christian Koenigfb982572012-05-17 01:33:30 +0200801 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
802 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
803 if (ASIC_IS_DCE3(rdev)) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500804 switch (radeon_connector->hpd.hpd) {
805 case RADEON_HPD_1:
806 WREG32(DC_HPD1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500807 break;
808 case RADEON_HPD_2:
809 WREG32(DC_HPD2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500810 break;
811 case RADEON_HPD_3:
812 WREG32(DC_HPD3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500813 break;
814 case RADEON_HPD_4:
815 WREG32(DC_HPD4_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500816 break;
817 /* DCE 3.2 */
818 case RADEON_HPD_5:
819 WREG32(DC_HPD5_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500820 break;
821 case RADEON_HPD_6:
822 WREG32(DC_HPD6_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500823 break;
824 default:
825 break;
826 }
Christian Koenigfb982572012-05-17 01:33:30 +0200827 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500828 switch (radeon_connector->hpd.hpd) {
829 case RADEON_HPD_1:
830 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500831 break;
832 case RADEON_HPD_2:
833 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500834 break;
835 case RADEON_HPD_3:
836 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500837 break;
838 default:
839 break;
840 }
841 }
Christian Koenigfb982572012-05-17 01:33:30 +0200842 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500843 }
Christian Koenigfb982572012-05-17 01:33:30 +0200844 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500845}
846
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200847/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000848 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000850void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200851{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000852 unsigned i;
853 u32 tmp;
854
Dave Airlie2e98f102010-02-15 15:54:45 +1000855 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -0500856 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
857 !(rdev->flags & RADEON_IS_AGP)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400858 void __iomem *ptr = (void *)rdev->gart.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -0400859 u32 tmp;
860
861 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
862 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -0500863 * This seems to cause problems on some AGP cards. Just use the old
864 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -0400865 */
866 WREG32(HDP_DEBUG1, 0);
867 tmp = readl((void __iomem *)ptr);
868 } else
869 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000870
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000871 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
872 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
873 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
874 for (i = 0; i < rdev->usec_timeout; i++) {
875 /* read MC_STATUS */
876 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
877 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
878 if (tmp == 2) {
879 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
880 return;
881 }
882 if (tmp) {
883 return;
884 }
885 udelay(1);
886 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200887}
888
Jerome Glisse4aac0472009-09-14 18:29:49 +0200889int r600_pcie_gart_init(struct radeon_device *rdev)
890{
891 int r;
892
Jerome Glissec9a1be92011-11-03 11:16:49 -0400893 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000894 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200895 return 0;
896 }
897 /* Initialize common gart structure */
898 r = radeon_gart_init(rdev);
899 if (r)
900 return r;
901 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
902 return radeon_gart_table_vram_alloc(rdev);
903}
904
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400905static int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200906{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000907 u32 tmp;
908 int r, i;
909
Jerome Glissec9a1be92011-11-03 11:16:49 -0400910 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200911 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
912 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000913 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200914 r = radeon_gart_table_vram_pin(rdev);
915 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000916 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000917 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000918
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000919 /* Setup L2 cache */
920 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
921 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
922 EFFECTIVE_L2_QUEUE_SIZE(7));
923 WREG32(VM_L2_CNTL2, 0);
924 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
925 /* Setup TLB control */
926 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
927 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
928 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
929 ENABLE_WAIT_L2_QUERY;
930 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
931 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
932 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
933 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
934 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
935 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
936 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
937 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
938 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
939 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
940 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
941 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
942 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
943 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
944 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200945 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000946 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
947 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
948 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
949 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
950 (u32)(rdev->dummy_page.addr >> 12));
951 for (i = 1; i < 7; i++)
952 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
953
954 r600_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000955 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
956 (unsigned)(rdev->mc.gtt_size >> 20),
957 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000958 rdev->gart.ready = true;
959 return 0;
960}
961
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400962static void r600_pcie_gart_disable(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000963{
964 u32 tmp;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400965 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000966
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000967 /* Disable all tables */
968 for (i = 0; i < 7; i++)
969 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
970
971 /* Disable L2 cache */
972 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
973 EFFECTIVE_L2_QUEUE_SIZE(7));
974 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
975 /* Setup L1 TLB control */
976 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
977 ENABLE_WAIT_L2_QUERY;
978 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
979 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
980 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
981 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
982 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
983 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
984 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
985 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
986 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
987 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
988 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
989 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
990 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
991 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400992 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200993}
994
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400995static void r600_pcie_gart_fini(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200996{
Jerome Glissef9274562010-03-17 14:44:29 +0000997 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200998 r600_pcie_gart_disable(rdev);
999 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001000}
1001
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001002static void r600_agp_enable(struct radeon_device *rdev)
Jerome Glisse1a029b72009-10-06 19:04:30 +02001003{
1004 u32 tmp;
1005 int i;
1006
1007 /* Setup L2 cache */
1008 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1009 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1010 EFFECTIVE_L2_QUEUE_SIZE(7));
1011 WREG32(VM_L2_CNTL2, 0);
1012 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1013 /* Setup TLB control */
1014 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1015 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1016 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1017 ENABLE_WAIT_L2_QUERY;
1018 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1019 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1020 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1021 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1022 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1023 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1024 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1025 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1026 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1027 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1028 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1029 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1030 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1031 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1032 for (i = 0; i < 7; i++)
1033 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1034}
1035
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001036int r600_mc_wait_for_idle(struct radeon_device *rdev)
1037{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001038 unsigned i;
1039 u32 tmp;
1040
1041 for (i = 0; i < rdev->usec_timeout; i++) {
1042 /* read MC_STATUS */
1043 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1044 if (!tmp)
1045 return 0;
1046 udelay(1);
1047 }
1048 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001049}
1050
Samuel Li65337e62013-04-05 17:50:53 -04001051uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
1052{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001053 unsigned long flags;
Samuel Li65337e62013-04-05 17:50:53 -04001054 uint32_t r;
1055
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001056 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001057 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
1058 r = RREG32(R_0028FC_MC_DATA);
1059 WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001060 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001061 return r;
1062}
1063
1064void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1065{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001066 unsigned long flags;
1067
1068 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001069 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
1070 S_0028F8_MC_IND_WR_EN(1));
1071 WREG32(R_0028FC_MC_DATA, v);
1072 WREG32(R_0028F8_MC_INDEX, 0x7F);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001073 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001074}
1075
Jerome Glissea3c19452009-10-01 18:02:13 +02001076static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001077{
Jerome Glissea3c19452009-10-01 18:02:13 +02001078 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001079 u32 tmp;
1080 int i, j;
1081
1082 /* Initialize HDP */
1083 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1084 WREG32((0x2c14 + j), 0x00000000);
1085 WREG32((0x2c18 + j), 0x00000000);
1086 WREG32((0x2c1c + j), 0x00000000);
1087 WREG32((0x2c20 + j), 0x00000000);
1088 WREG32((0x2c24 + j), 0x00000000);
1089 }
1090 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1091
Jerome Glissea3c19452009-10-01 18:02:13 +02001092 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001093 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001094 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001095 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001096 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001097 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001098 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001099 if (rdev->flags & RADEON_IS_AGP) {
1100 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1101 /* VRAM before AGP */
1102 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1103 rdev->mc.vram_start >> 12);
1104 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1105 rdev->mc.gtt_end >> 12);
1106 } else {
1107 /* VRAM after AGP */
1108 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1109 rdev->mc.gtt_start >> 12);
1110 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1111 rdev->mc.vram_end >> 12);
1112 }
1113 } else {
1114 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1115 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1116 }
Alex Deucher16cdf042011-10-28 10:30:02 -04001117 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001118 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001119 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1120 WREG32(MC_VM_FB_LOCATION, tmp);
1121 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1122 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001123 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001124 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001125 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1126 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001127 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1128 } else {
1129 WREG32(MC_VM_AGP_BASE, 0);
1130 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1131 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1132 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001133 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001134 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001135 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001136 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001137 /* we need to own VRAM, so turn off the VGA renderer here
1138 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001139 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001140}
1141
Jerome Glissed594e462010-02-17 21:54:29 +00001142/**
1143 * r600_vram_gtt_location - try to find VRAM & GTT location
1144 * @rdev: radeon device structure holding all necessary informations
1145 * @mc: memory controller structure holding memory informations
1146 *
1147 * Function will place try to place VRAM at same place as in CPU (PCI)
1148 * address space as some GPU seems to have issue when we reprogram at
1149 * different address space.
1150 *
1151 * If there is not enough space to fit the unvisible VRAM after the
1152 * aperture then we limit the VRAM size to the aperture.
1153 *
1154 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1155 * them to be in one from GPU point of view so that we can program GPU to
1156 * catch access outside them (weird GPU policy see ??).
1157 *
1158 * This function will never fails, worst case are limiting VRAM or GTT.
1159 *
1160 * Note: GTT start, end, size should be initialized before calling this
1161 * function on AGP platform.
1162 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001163static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001164{
1165 u64 size_bf, size_af;
1166
1167 if (mc->mc_vram_size > 0xE0000000) {
1168 /* leave room for at least 512M GTT */
1169 dev_warn(rdev->dev, "limiting VRAM\n");
1170 mc->real_vram_size = 0xE0000000;
1171 mc->mc_vram_size = 0xE0000000;
1172 }
1173 if (rdev->flags & RADEON_IS_AGP) {
1174 size_bf = mc->gtt_start;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -04001175 size_af = mc->mc_mask - mc->gtt_end;
Jerome Glissed594e462010-02-17 21:54:29 +00001176 if (size_bf > size_af) {
1177 if (mc->mc_vram_size > size_bf) {
1178 dev_warn(rdev->dev, "limiting VRAM\n");
1179 mc->real_vram_size = size_bf;
1180 mc->mc_vram_size = size_bf;
1181 }
1182 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1183 } else {
1184 if (mc->mc_vram_size > size_af) {
1185 dev_warn(rdev->dev, "limiting VRAM\n");
1186 mc->real_vram_size = size_af;
1187 mc->mc_vram_size = size_af;
1188 }
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001189 mc->vram_start = mc->gtt_end + 1;
Jerome Glissed594e462010-02-17 21:54:29 +00001190 }
1191 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1192 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1193 mc->mc_vram_size >> 20, mc->vram_start,
1194 mc->vram_end, mc->real_vram_size >> 20);
1195 } else {
1196 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001197 if (rdev->flags & RADEON_IS_IGP) {
1198 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1199 base <<= 24;
1200 }
Jerome Glissed594e462010-02-17 21:54:29 +00001201 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001202 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001203 radeon_gtt_location(rdev, mc);
1204 }
1205}
1206
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001207static int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001208{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001209 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001210 int chansize, numchan;
Samuel Li65337e62013-04-05 17:50:53 -04001211 uint32_t h_addr, l_addr;
1212 unsigned long long k8_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001213
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001214 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001215 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001216 tmp = RREG32(RAMCFG);
1217 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001218 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001219 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001220 chansize = 64;
1221 } else {
1222 chansize = 32;
1223 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001224 tmp = RREG32(CHMAP);
1225 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1226 case 0:
1227 default:
1228 numchan = 1;
1229 break;
1230 case 1:
1231 numchan = 2;
1232 break;
1233 case 2:
1234 numchan = 4;
1235 break;
1236 case 3:
1237 numchan = 8;
1238 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001239 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001240 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001241 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001242 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1243 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001244 /* Setup GPU memory space */
1245 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1246 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001247 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001248 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001249
Alex Deucherf8920342010-06-30 12:02:03 -04001250 if (rdev->flags & RADEON_IS_IGP) {
1251 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001252 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Samuel Li65337e62013-04-05 17:50:53 -04001253
1254 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
1255 /* Use K8 direct mapping for fast fb access. */
1256 rdev->fastfb_working = false;
1257 h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
1258 l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
1259 k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
1260#if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
1261 if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
1262#endif
1263 {
1264 /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
1265 * memory is present.
1266 */
1267 if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
1268 DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
1269 (unsigned long long)rdev->mc.aper_base, k8_addr);
1270 rdev->mc.aper_base = (resource_size_t)k8_addr;
1271 rdev->fastfb_working = true;
1272 }
1273 }
1274 }
Alex Deucherf8920342010-06-30 12:02:03 -04001275 }
Samuel Li65337e62013-04-05 17:50:53 -04001276
Alex Deucherf47299c2010-03-16 20:54:38 -04001277 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001278 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001279}
1280
Alex Deucher16cdf042011-10-28 10:30:02 -04001281int r600_vram_scratch_init(struct radeon_device *rdev)
1282{
1283 int r;
1284
1285 if (rdev->vram_scratch.robj == NULL) {
1286 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1287 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucher40f5cf92012-05-10 18:33:13 -04001288 NULL, &rdev->vram_scratch.robj);
Alex Deucher16cdf042011-10-28 10:30:02 -04001289 if (r) {
1290 return r;
1291 }
1292 }
1293
1294 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1295 if (unlikely(r != 0))
1296 return r;
1297 r = radeon_bo_pin(rdev->vram_scratch.robj,
1298 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1299 if (r) {
1300 radeon_bo_unreserve(rdev->vram_scratch.robj);
1301 return r;
1302 }
1303 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1304 (void **)&rdev->vram_scratch.ptr);
1305 if (r)
1306 radeon_bo_unpin(rdev->vram_scratch.robj);
1307 radeon_bo_unreserve(rdev->vram_scratch.robj);
1308
1309 return r;
1310}
1311
1312void r600_vram_scratch_fini(struct radeon_device *rdev)
1313{
1314 int r;
1315
1316 if (rdev->vram_scratch.robj == NULL) {
1317 return;
1318 }
1319 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1320 if (likely(r == 0)) {
1321 radeon_bo_kunmap(rdev->vram_scratch.robj);
1322 radeon_bo_unpin(rdev->vram_scratch.robj);
1323 radeon_bo_unreserve(rdev->vram_scratch.robj);
1324 }
1325 radeon_bo_unref(&rdev->vram_scratch.robj);
1326}
1327
Alex Deucher410a3412013-01-18 13:05:39 -05001328void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
1329{
1330 u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
1331
1332 if (hung)
1333 tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1334 else
1335 tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1336
1337 WREG32(R600_BIOS_3_SCRATCH, tmp);
1338}
1339
Alex Deucherd3cb7812013-01-18 13:53:37 -05001340static void r600_print_gpu_status_regs(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001341{
Jerome Glisse64c56e82013-01-02 17:30:35 -05001342 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001343 RREG32(R_008010_GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001344 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001345 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001346 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001347 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001348 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001349 RREG32(CP_STALLED_STAT1));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001350 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001351 RREG32(CP_STALLED_STAT2));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001352 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001353 RREG32(CP_BUSY_STAT));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001354 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001355 RREG32(CP_STAT));
Alex Deucher71e3d152013-01-03 12:20:35 -05001356 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1357 RREG32(DMA_STATUS_REG));
1358}
1359
Alex Deucherf13f7732013-01-18 18:12:22 -05001360static bool r600_is_display_hung(struct radeon_device *rdev)
1361{
1362 u32 crtc_hung = 0;
1363 u32 crtc_status[2];
1364 u32 i, j, tmp;
1365
1366 for (i = 0; i < rdev->num_crtc; i++) {
1367 if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
1368 crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1369 crtc_hung |= (1 << i);
1370 }
1371 }
1372
1373 for (j = 0; j < 10; j++) {
1374 for (i = 0; i < rdev->num_crtc; i++) {
1375 if (crtc_hung & (1 << i)) {
1376 tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1377 if (tmp != crtc_status[i])
1378 crtc_hung &= ~(1 << i);
1379 }
1380 }
1381 if (crtc_hung == 0)
1382 return false;
1383 udelay(100);
1384 }
1385
1386 return true;
1387}
1388
Christian König2483b4e2013-08-13 11:56:54 +02001389u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
Alex Deucherf13f7732013-01-18 18:12:22 -05001390{
1391 u32 reset_mask = 0;
1392 u32 tmp;
1393
1394 /* GRBM_STATUS */
1395 tmp = RREG32(R_008010_GRBM_STATUS);
1396 if (rdev->family >= CHIP_RV770) {
1397 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1398 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1399 G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1400 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1401 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1402 reset_mask |= RADEON_RESET_GFX;
1403 } else {
1404 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1405 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1406 G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1407 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1408 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1409 reset_mask |= RADEON_RESET_GFX;
1410 }
1411
1412 if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
1413 G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
1414 reset_mask |= RADEON_RESET_CP;
1415
1416 if (G_008010_GRBM_EE_BUSY(tmp))
1417 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
1418
1419 /* DMA_STATUS_REG */
1420 tmp = RREG32(DMA_STATUS_REG);
1421 if (!(tmp & DMA_IDLE))
1422 reset_mask |= RADEON_RESET_DMA;
1423
1424 /* SRBM_STATUS */
1425 tmp = RREG32(R_000E50_SRBM_STATUS);
1426 if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
1427 reset_mask |= RADEON_RESET_RLC;
1428
1429 if (G_000E50_IH_BUSY(tmp))
1430 reset_mask |= RADEON_RESET_IH;
1431
1432 if (G_000E50_SEM_BUSY(tmp))
1433 reset_mask |= RADEON_RESET_SEM;
1434
1435 if (G_000E50_GRBM_RQ_PENDING(tmp))
1436 reset_mask |= RADEON_RESET_GRBM;
1437
1438 if (G_000E50_VMC_BUSY(tmp))
1439 reset_mask |= RADEON_RESET_VMC;
1440
1441 if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
1442 G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
1443 G_000E50_MCDW_BUSY(tmp))
1444 reset_mask |= RADEON_RESET_MC;
1445
1446 if (r600_is_display_hung(rdev))
1447 reset_mask |= RADEON_RESET_DISPLAY;
1448
Alex Deucherd808fc82013-02-28 10:03:08 -05001449 /* Skip MC reset as it's mostly likely not hung, just busy */
1450 if (reset_mask & RADEON_RESET_MC) {
1451 DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
1452 reset_mask &= ~RADEON_RESET_MC;
1453 }
1454
Alex Deucherf13f7732013-01-18 18:12:22 -05001455 return reset_mask;
1456}
1457
1458static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
Alex Deucher71e3d152013-01-03 12:20:35 -05001459{
1460 struct rv515_mc_save save;
Alex Deucherd3cb7812013-01-18 13:53:37 -05001461 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
1462 u32 tmp;
Alex Deucher19fc42e2013-01-14 11:04:39 -05001463
Alex Deucher71e3d152013-01-03 12:20:35 -05001464 if (reset_mask == 0)
Alex Deucherf13f7732013-01-18 18:12:22 -05001465 return;
Alex Deucher71e3d152013-01-03 12:20:35 -05001466
1467 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1468
Alex Deucherd3cb7812013-01-18 13:53:37 -05001469 r600_print_gpu_status_regs(rdev);
1470
Alex Deucherd3cb7812013-01-18 13:53:37 -05001471 /* Disable CP parsing/prefetching */
1472 if (rdev->family >= CHIP_RV770)
1473 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1474 else
1475 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher71e3d152013-01-03 12:20:35 -05001476
Alex Deucherd3cb7812013-01-18 13:53:37 -05001477 /* disable the RLC */
1478 WREG32(RLC_CNTL, 0);
1479
1480 if (reset_mask & RADEON_RESET_DMA) {
1481 /* Disable DMA */
1482 tmp = RREG32(DMA_RB_CNTL);
1483 tmp &= ~DMA_RB_ENABLE;
1484 WREG32(DMA_RB_CNTL, tmp);
1485 }
1486
1487 mdelay(50);
1488
Alex Deucherca578022013-01-23 18:56:08 -05001489 rv515_mc_stop(rdev, &save);
1490 if (r600_mc_wait_for_idle(rdev)) {
1491 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1492 }
1493
Alex Deucherd3cb7812013-01-18 13:53:37 -05001494 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
1495 if (rdev->family >= CHIP_RV770)
1496 grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
1497 S_008020_SOFT_RESET_CB(1) |
1498 S_008020_SOFT_RESET_PA(1) |
1499 S_008020_SOFT_RESET_SC(1) |
1500 S_008020_SOFT_RESET_SPI(1) |
1501 S_008020_SOFT_RESET_SX(1) |
1502 S_008020_SOFT_RESET_SH(1) |
1503 S_008020_SOFT_RESET_TC(1) |
1504 S_008020_SOFT_RESET_TA(1) |
1505 S_008020_SOFT_RESET_VC(1) |
1506 S_008020_SOFT_RESET_VGT(1);
1507 else
1508 grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
1509 S_008020_SOFT_RESET_DB(1) |
1510 S_008020_SOFT_RESET_CB(1) |
1511 S_008020_SOFT_RESET_PA(1) |
1512 S_008020_SOFT_RESET_SC(1) |
1513 S_008020_SOFT_RESET_SMX(1) |
1514 S_008020_SOFT_RESET_SPI(1) |
1515 S_008020_SOFT_RESET_SX(1) |
1516 S_008020_SOFT_RESET_SH(1) |
1517 S_008020_SOFT_RESET_TC(1) |
1518 S_008020_SOFT_RESET_TA(1) |
1519 S_008020_SOFT_RESET_VC(1) |
1520 S_008020_SOFT_RESET_VGT(1);
1521 }
1522
1523 if (reset_mask & RADEON_RESET_CP) {
1524 grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
1525 S_008020_SOFT_RESET_VGT(1);
1526
1527 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1528 }
1529
1530 if (reset_mask & RADEON_RESET_DMA) {
1531 if (rdev->family >= CHIP_RV770)
1532 srbm_soft_reset |= RV770_SOFT_RESET_DMA;
1533 else
1534 srbm_soft_reset |= SOFT_RESET_DMA;
1535 }
1536
Alex Deucherf13f7732013-01-18 18:12:22 -05001537 if (reset_mask & RADEON_RESET_RLC)
1538 srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
1539
1540 if (reset_mask & RADEON_RESET_SEM)
1541 srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
1542
1543 if (reset_mask & RADEON_RESET_IH)
1544 srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
1545
1546 if (reset_mask & RADEON_RESET_GRBM)
1547 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1548
Alex Deucher24178ec2013-01-24 15:00:17 -05001549 if (!(rdev->flags & RADEON_IS_IGP)) {
1550 if (reset_mask & RADEON_RESET_MC)
1551 srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
1552 }
Alex Deucherf13f7732013-01-18 18:12:22 -05001553
1554 if (reset_mask & RADEON_RESET_VMC)
1555 srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
1556
Alex Deucherd3cb7812013-01-18 13:53:37 -05001557 if (grbm_soft_reset) {
1558 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1559 tmp |= grbm_soft_reset;
1560 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1561 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1562 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1563
1564 udelay(50);
1565
1566 tmp &= ~grbm_soft_reset;
1567 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1568 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1569 }
1570
1571 if (srbm_soft_reset) {
1572 tmp = RREG32(SRBM_SOFT_RESET);
1573 tmp |= srbm_soft_reset;
1574 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1575 WREG32(SRBM_SOFT_RESET, tmp);
1576 tmp = RREG32(SRBM_SOFT_RESET);
1577
1578 udelay(50);
1579
1580 tmp &= ~srbm_soft_reset;
1581 WREG32(SRBM_SOFT_RESET, tmp);
1582 tmp = RREG32(SRBM_SOFT_RESET);
1583 }
Alex Deucher71e3d152013-01-03 12:20:35 -05001584
1585 /* Wait a little for things to settle down */
1586 mdelay(1);
1587
Jerome Glissea3c19452009-10-01 18:02:13 +02001588 rv515_mc_resume(rdev, &save);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001589 udelay(50);
Alex Deucher410a3412013-01-18 13:05:39 -05001590
Alex Deucherd3cb7812013-01-18 13:53:37 -05001591 r600_print_gpu_status_regs(rdev);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001592}
1593
1594int r600_asic_reset(struct radeon_device *rdev)
1595{
Alex Deucherf13f7732013-01-18 18:12:22 -05001596 u32 reset_mask;
1597
1598 reset_mask = r600_gpu_check_soft_reset(rdev);
1599
1600 if (reset_mask)
1601 r600_set_bios_scratch_engine_hung(rdev, true);
1602
1603 r600_gpu_soft_reset(rdev, reset_mask);
1604
1605 reset_mask = r600_gpu_check_soft_reset(rdev);
1606
1607 if (!reset_mask)
1608 r600_set_bios_scratch_engine_hung(rdev, false);
1609
1610 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001611}
1612
Alex Deucher123bc182013-01-24 11:37:19 -05001613/**
1614 * r600_gfx_is_lockup - Check if the GFX engine is locked up
1615 *
1616 * @rdev: radeon_device pointer
1617 * @ring: radeon_ring structure holding ring information
1618 *
1619 * Check if the GFX engine is locked up.
1620 * Returns true if the engine appears to be locked up, false if not.
1621 */
1622bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00001623{
Alex Deucher123bc182013-01-24 11:37:19 -05001624 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
Jerome Glisse225758d2010-03-09 14:45:10 +00001625
Alex Deucher123bc182013-01-24 11:37:19 -05001626 if (!(reset_mask & (RADEON_RESET_GFX |
1627 RADEON_RESET_COMPUTE |
1628 RADEON_RESET_CP))) {
Christian König069211e2012-05-02 15:11:20 +02001629 radeon_ring_lockup_update(ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001630 return false;
1631 }
1632 /* force CP activities */
Christian König7b9ef162012-05-02 15:11:23 +02001633 radeon_ring_force_activity(rdev, ring);
Christian König069211e2012-05-02 15:11:20 +02001634 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001635}
1636
Alex Deucher416a2bd2012-05-31 19:00:25 -04001637u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1638 u32 tiling_pipe_num,
1639 u32 max_rb_num,
1640 u32 total_max_rb_num,
1641 u32 disabled_rb_mask)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001642{
Alex Deucher416a2bd2012-05-31 19:00:25 -04001643 u32 rendering_pipe_num, rb_num_width, req_rb_num;
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001644 u32 pipe_rb_ratio, pipe_rb_remain, tmp;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001645 u32 data = 0, mask = 1 << (max_rb_num - 1);
1646 unsigned i, j;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001647
Alex Deucher416a2bd2012-05-31 19:00:25 -04001648 /* mask out the RBs that don't exist on that asic */
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001649 tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
1650 /* make sure at least one RB is available */
1651 if ((tmp & 0xff) != 0xff)
1652 disabled_rb_mask = tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001653
Alex Deucher416a2bd2012-05-31 19:00:25 -04001654 rendering_pipe_num = 1 << tiling_pipe_num;
1655 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1656 BUG_ON(rendering_pipe_num < req_rb_num);
1657
1658 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1659 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1660
1661 if (rdev->family <= CHIP_RV740) {
1662 /* r6xx/r7xx */
1663 rb_num_width = 2;
1664 } else {
1665 /* eg+ */
1666 rb_num_width = 4;
1667 }
1668
1669 for (i = 0; i < max_rb_num; i++) {
1670 if (!(mask & disabled_rb_mask)) {
1671 for (j = 0; j < pipe_rb_ratio; j++) {
1672 data <<= rb_num_width;
1673 data |= max_rb_num - i - 1;
1674 }
1675 if (pipe_rb_remain) {
1676 data <<= rb_num_width;
1677 data |= max_rb_num - i - 1;
1678 pipe_rb_remain--;
1679 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001680 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001681 mask >>= 1;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001682 }
1683
Alex Deucher416a2bd2012-05-31 19:00:25 -04001684 return data;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001685}
1686
1687int r600_count_pipe_bits(uint32_t val)
1688{
Akinobu Mitaef8cf3a2012-11-09 12:10:41 +00001689 return hweight32(val);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001690}
1691
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001692static void r600_gpu_init(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001693{
1694 u32 tiling_config;
1695 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001696 u32 cc_rb_backend_disable;
1697 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001698 u32 tmp;
1699 int i, j;
1700 u32 sq_config;
1701 u32 sq_gpr_resource_mgmt_1 = 0;
1702 u32 sq_gpr_resource_mgmt_2 = 0;
1703 u32 sq_thread_resource_mgmt = 0;
1704 u32 sq_stack_resource_mgmt_1 = 0;
1705 u32 sq_stack_resource_mgmt_2 = 0;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001706 u32 disabled_rb_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001707
Alex Deucher416a2bd2012-05-31 19:00:25 -04001708 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001709 switch (rdev->family) {
1710 case CHIP_R600:
1711 rdev->config.r600.max_pipes = 4;
1712 rdev->config.r600.max_tile_pipes = 8;
1713 rdev->config.r600.max_simds = 4;
1714 rdev->config.r600.max_backends = 4;
1715 rdev->config.r600.max_gprs = 256;
1716 rdev->config.r600.max_threads = 192;
1717 rdev->config.r600.max_stack_entries = 256;
1718 rdev->config.r600.max_hw_contexts = 8;
1719 rdev->config.r600.max_gs_threads = 16;
1720 rdev->config.r600.sx_max_export_size = 128;
1721 rdev->config.r600.sx_max_export_pos_size = 16;
1722 rdev->config.r600.sx_max_export_smx_size = 128;
1723 rdev->config.r600.sq_num_cf_insts = 2;
1724 break;
1725 case CHIP_RV630:
1726 case CHIP_RV635:
1727 rdev->config.r600.max_pipes = 2;
1728 rdev->config.r600.max_tile_pipes = 2;
1729 rdev->config.r600.max_simds = 3;
1730 rdev->config.r600.max_backends = 1;
1731 rdev->config.r600.max_gprs = 128;
1732 rdev->config.r600.max_threads = 192;
1733 rdev->config.r600.max_stack_entries = 128;
1734 rdev->config.r600.max_hw_contexts = 8;
1735 rdev->config.r600.max_gs_threads = 4;
1736 rdev->config.r600.sx_max_export_size = 128;
1737 rdev->config.r600.sx_max_export_pos_size = 16;
1738 rdev->config.r600.sx_max_export_smx_size = 128;
1739 rdev->config.r600.sq_num_cf_insts = 2;
1740 break;
1741 case CHIP_RV610:
1742 case CHIP_RV620:
1743 case CHIP_RS780:
1744 case CHIP_RS880:
1745 rdev->config.r600.max_pipes = 1;
1746 rdev->config.r600.max_tile_pipes = 1;
1747 rdev->config.r600.max_simds = 2;
1748 rdev->config.r600.max_backends = 1;
1749 rdev->config.r600.max_gprs = 128;
1750 rdev->config.r600.max_threads = 192;
1751 rdev->config.r600.max_stack_entries = 128;
1752 rdev->config.r600.max_hw_contexts = 4;
1753 rdev->config.r600.max_gs_threads = 4;
1754 rdev->config.r600.sx_max_export_size = 128;
1755 rdev->config.r600.sx_max_export_pos_size = 16;
1756 rdev->config.r600.sx_max_export_smx_size = 128;
1757 rdev->config.r600.sq_num_cf_insts = 1;
1758 break;
1759 case CHIP_RV670:
1760 rdev->config.r600.max_pipes = 4;
1761 rdev->config.r600.max_tile_pipes = 4;
1762 rdev->config.r600.max_simds = 4;
1763 rdev->config.r600.max_backends = 4;
1764 rdev->config.r600.max_gprs = 192;
1765 rdev->config.r600.max_threads = 192;
1766 rdev->config.r600.max_stack_entries = 256;
1767 rdev->config.r600.max_hw_contexts = 8;
1768 rdev->config.r600.max_gs_threads = 16;
1769 rdev->config.r600.sx_max_export_size = 128;
1770 rdev->config.r600.sx_max_export_pos_size = 16;
1771 rdev->config.r600.sx_max_export_smx_size = 128;
1772 rdev->config.r600.sq_num_cf_insts = 2;
1773 break;
1774 default:
1775 break;
1776 }
1777
1778 /* Initialize HDP */
1779 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1780 WREG32((0x2c14 + j), 0x00000000);
1781 WREG32((0x2c18 + j), 0x00000000);
1782 WREG32((0x2c1c + j), 0x00000000);
1783 WREG32((0x2c20 + j), 0x00000000);
1784 WREG32((0x2c24 + j), 0x00000000);
1785 }
1786
1787 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1788
1789 /* Setup tiling */
1790 tiling_config = 0;
1791 ramcfg = RREG32(RAMCFG);
1792 switch (rdev->config.r600.max_tile_pipes) {
1793 case 1:
1794 tiling_config |= PIPE_TILING(0);
1795 break;
1796 case 2:
1797 tiling_config |= PIPE_TILING(1);
1798 break;
1799 case 4:
1800 tiling_config |= PIPE_TILING(2);
1801 break;
1802 case 8:
1803 tiling_config |= PIPE_TILING(3);
1804 break;
1805 default:
1806 break;
1807 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001808 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001809 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001810 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001811 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001812
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001813 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1814 if (tmp > 3) {
1815 tiling_config |= ROW_TILING(3);
1816 tiling_config |= SAMPLE_SPLIT(3);
1817 } else {
1818 tiling_config |= ROW_TILING(tmp);
1819 tiling_config |= SAMPLE_SPLIT(tmp);
1820 }
1821 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001822
1823 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001824 tmp = R6XX_MAX_BACKENDS -
1825 r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
1826 if (tmp < rdev->config.r600.max_backends) {
1827 rdev->config.r600.max_backends = tmp;
1828 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001829
Alex Deucher416a2bd2012-05-31 19:00:25 -04001830 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
1831 tmp = R6XX_MAX_PIPES -
1832 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
1833 if (tmp < rdev->config.r600.max_pipes) {
1834 rdev->config.r600.max_pipes = tmp;
1835 }
1836 tmp = R6XX_MAX_SIMDS -
1837 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
1838 if (tmp < rdev->config.r600.max_simds) {
1839 rdev->config.r600.max_simds = tmp;
1840 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001841
Alex Deucher416a2bd2012-05-31 19:00:25 -04001842 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
1843 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
1844 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
1845 R6XX_MAX_BACKENDS, disabled_rb_mask);
1846 tiling_config |= tmp << 16;
1847 rdev->config.r600.backend_map = tmp;
1848
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001849 rdev->config.r600.tile_config = tiling_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001850 WREG32(GB_TILING_CONFIG, tiling_config);
1851 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1852 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
Alex Deucher4d756582012-09-27 15:08:35 -04001853 WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001854
Alex Deucherd03f5d52010-02-19 16:22:31 -05001855 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001856 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1857 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1858
1859 /* Setup some CP states */
1860 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1861 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1862
1863 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1864 SYNC_WALKER | SYNC_ALIGNER));
1865 /* Setup various GPU states */
1866 if (rdev->family == CHIP_RV670)
1867 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1868
1869 tmp = RREG32(SX_DEBUG_1);
1870 tmp |= SMX_EVENT_RELEASE;
1871 if ((rdev->family > CHIP_R600))
1872 tmp |= ENABLE_NEW_SMX_ADDRESS;
1873 WREG32(SX_DEBUG_1, tmp);
1874
1875 if (((rdev->family) == CHIP_R600) ||
1876 ((rdev->family) == CHIP_RV630) ||
1877 ((rdev->family) == CHIP_RV610) ||
1878 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001879 ((rdev->family) == CHIP_RS780) ||
1880 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001881 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1882 } else {
1883 WREG32(DB_DEBUG, 0);
1884 }
1885 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1886 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1887
1888 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1889 WREG32(VGT_NUM_INSTANCES, 0);
1890
1891 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1892 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1893
1894 tmp = RREG32(SQ_MS_FIFO_SIZES);
1895 if (((rdev->family) == CHIP_RV610) ||
1896 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001897 ((rdev->family) == CHIP_RS780) ||
1898 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001899 tmp = (CACHE_FIFO_SIZE(0xa) |
1900 FETCH_FIFO_HIWATER(0xa) |
1901 DONE_FIFO_HIWATER(0xe0) |
1902 ALU_UPDATE_FIFO_HIWATER(0x8));
1903 } else if (((rdev->family) == CHIP_R600) ||
1904 ((rdev->family) == CHIP_RV630)) {
1905 tmp &= ~DONE_FIFO_HIWATER(0xff);
1906 tmp |= DONE_FIFO_HIWATER(0x4);
1907 }
1908 WREG32(SQ_MS_FIFO_SIZES, tmp);
1909
1910 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1911 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1912 */
1913 sq_config = RREG32(SQ_CONFIG);
1914 sq_config &= ~(PS_PRIO(3) |
1915 VS_PRIO(3) |
1916 GS_PRIO(3) |
1917 ES_PRIO(3));
1918 sq_config |= (DX9_CONSTS |
1919 VC_ENABLE |
1920 PS_PRIO(0) |
1921 VS_PRIO(1) |
1922 GS_PRIO(2) |
1923 ES_PRIO(3));
1924
1925 if ((rdev->family) == CHIP_R600) {
1926 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1927 NUM_VS_GPRS(124) |
1928 NUM_CLAUSE_TEMP_GPRS(4));
1929 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1930 NUM_ES_GPRS(0));
1931 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1932 NUM_VS_THREADS(48) |
1933 NUM_GS_THREADS(4) |
1934 NUM_ES_THREADS(4));
1935 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1936 NUM_VS_STACK_ENTRIES(128));
1937 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1938 NUM_ES_STACK_ENTRIES(0));
1939 } else if (((rdev->family) == CHIP_RV610) ||
1940 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001941 ((rdev->family) == CHIP_RS780) ||
1942 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001943 /* no vertex cache */
1944 sq_config &= ~VC_ENABLE;
1945
1946 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1947 NUM_VS_GPRS(44) |
1948 NUM_CLAUSE_TEMP_GPRS(2));
1949 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1950 NUM_ES_GPRS(17));
1951 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1952 NUM_VS_THREADS(78) |
1953 NUM_GS_THREADS(4) |
1954 NUM_ES_THREADS(31));
1955 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1956 NUM_VS_STACK_ENTRIES(40));
1957 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1958 NUM_ES_STACK_ENTRIES(16));
1959 } else if (((rdev->family) == CHIP_RV630) ||
1960 ((rdev->family) == CHIP_RV635)) {
1961 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1962 NUM_VS_GPRS(44) |
1963 NUM_CLAUSE_TEMP_GPRS(2));
1964 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1965 NUM_ES_GPRS(18));
1966 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1967 NUM_VS_THREADS(78) |
1968 NUM_GS_THREADS(4) |
1969 NUM_ES_THREADS(31));
1970 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1971 NUM_VS_STACK_ENTRIES(40));
1972 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1973 NUM_ES_STACK_ENTRIES(16));
1974 } else if ((rdev->family) == CHIP_RV670) {
1975 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1976 NUM_VS_GPRS(44) |
1977 NUM_CLAUSE_TEMP_GPRS(2));
1978 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1979 NUM_ES_GPRS(17));
1980 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1981 NUM_VS_THREADS(78) |
1982 NUM_GS_THREADS(4) |
1983 NUM_ES_THREADS(31));
1984 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1985 NUM_VS_STACK_ENTRIES(64));
1986 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1987 NUM_ES_STACK_ENTRIES(64));
1988 }
1989
1990 WREG32(SQ_CONFIG, sq_config);
1991 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1992 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1993 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1994 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1995 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1996
1997 if (((rdev->family) == CHIP_RV610) ||
1998 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001999 ((rdev->family) == CHIP_RS780) ||
2000 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002001 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
2002 } else {
2003 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
2004 }
2005
2006 /* More default values. 2D/3D driver should adjust as needed */
2007 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
2008 S1_X(0x4) | S1_Y(0xc)));
2009 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
2010 S1_X(0x2) | S1_Y(0x2) |
2011 S2_X(0xa) | S2_Y(0x6) |
2012 S3_X(0x6) | S3_Y(0xa)));
2013 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
2014 S1_X(0x4) | S1_Y(0xc) |
2015 S2_X(0x1) | S2_Y(0x6) |
2016 S3_X(0xa) | S3_Y(0xe)));
2017 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
2018 S5_X(0x0) | S5_Y(0x0) |
2019 S6_X(0xb) | S6_Y(0x4) |
2020 S7_X(0x7) | S7_Y(0x8)));
2021
2022 WREG32(VGT_STRMOUT_EN, 0);
2023 tmp = rdev->config.r600.max_pipes * 16;
2024 switch (rdev->family) {
2025 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002026 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05002027 case CHIP_RS780:
2028 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002029 tmp += 32;
2030 break;
2031 case CHIP_RV670:
2032 tmp += 128;
2033 break;
2034 default:
2035 break;
2036 }
2037 if (tmp > 256) {
2038 tmp = 256;
2039 }
2040 WREG32(VGT_ES_PER_GS, 128);
2041 WREG32(VGT_GS_PER_ES, tmp);
2042 WREG32(VGT_GS_PER_VS, 2);
2043 WREG32(VGT_GS_VERTEX_REUSE, 16);
2044
2045 /* more default values. 2D/3D driver should adjust as needed */
2046 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2047 WREG32(VGT_STRMOUT_EN, 0);
2048 WREG32(SX_MISC, 0);
2049 WREG32(PA_SC_MODE_CNTL, 0);
2050 WREG32(PA_SC_AA_CONFIG, 0);
2051 WREG32(PA_SC_LINE_STIPPLE, 0);
2052 WREG32(SPI_INPUT_Z, 0);
2053 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
2054 WREG32(CB_COLOR7_FRAG, 0);
2055
2056 /* Clear render buffer base addresses */
2057 WREG32(CB_COLOR0_BASE, 0);
2058 WREG32(CB_COLOR1_BASE, 0);
2059 WREG32(CB_COLOR2_BASE, 0);
2060 WREG32(CB_COLOR3_BASE, 0);
2061 WREG32(CB_COLOR4_BASE, 0);
2062 WREG32(CB_COLOR5_BASE, 0);
2063 WREG32(CB_COLOR6_BASE, 0);
2064 WREG32(CB_COLOR7_BASE, 0);
2065 WREG32(CB_COLOR7_FRAG, 0);
2066
2067 switch (rdev->family) {
2068 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002069 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05002070 case CHIP_RS780:
2071 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002072 tmp = TC_L2_SIZE(8);
2073 break;
2074 case CHIP_RV630:
2075 case CHIP_RV635:
2076 tmp = TC_L2_SIZE(4);
2077 break;
2078 case CHIP_R600:
2079 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
2080 break;
2081 default:
2082 tmp = TC_L2_SIZE(0);
2083 break;
2084 }
2085 WREG32(TC_CNTL, tmp);
2086
2087 tmp = RREG32(HDP_HOST_PATH_CNTL);
2088 WREG32(HDP_HOST_PATH_CNTL, tmp);
2089
2090 tmp = RREG32(ARB_POP);
2091 tmp |= ENABLE_TC128;
2092 WREG32(ARB_POP, tmp);
2093
2094 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
2095 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
2096 NUM_CLIP_SEQ(3)));
2097 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
Alex Deucherb866d132012-06-14 22:06:36 +02002098 WREG32(VC_ENHANCE, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002099}
2100
2101
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002102/*
2103 * Indirect registers accessor
2104 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002105u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002106{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002107 unsigned long flags;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002108 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002109
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002110 spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002111 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2112 (void)RREG32(PCIE_PORT_INDEX);
2113 r = RREG32(PCIE_PORT_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002114 spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002115 return r;
2116}
2117
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002118void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002119{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002120 unsigned long flags;
2121
2122 spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002123 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2124 (void)RREG32(PCIE_PORT_INDEX);
2125 WREG32(PCIE_PORT_DATA, (v));
2126 (void)RREG32(PCIE_PORT_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002127 spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002128}
2129
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002130/*
2131 * CP & Ring
2132 */
2133void r600_cp_stop(struct radeon_device *rdev)
2134{
Dave Airlie53595332011-03-14 09:47:24 +10002135 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002136 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04002137 WREG32(SCRATCH_UMSK, 0);
Alex Deucher4d756582012-09-27 15:08:35 -04002138 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002139}
2140
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002141int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002142{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002143 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002144 const char *rlc_chip_name;
Alex Deucher66229b22013-06-26 00:11:19 -04002145 const char *smc_chip_name = "RV770";
2146 size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002147 char fw_name[30];
2148 int err;
2149
2150 DRM_DEBUG("\n");
2151
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002152 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002153 case CHIP_R600:
2154 chip_name = "R600";
2155 rlc_chip_name = "R600";
2156 break;
2157 case CHIP_RV610:
2158 chip_name = "RV610";
2159 rlc_chip_name = "R600";
2160 break;
2161 case CHIP_RV630:
2162 chip_name = "RV630";
2163 rlc_chip_name = "R600";
2164 break;
2165 case CHIP_RV620:
2166 chip_name = "RV620";
2167 rlc_chip_name = "R600";
2168 break;
2169 case CHIP_RV635:
2170 chip_name = "RV635";
2171 rlc_chip_name = "R600";
2172 break;
2173 case CHIP_RV670:
2174 chip_name = "RV670";
2175 rlc_chip_name = "R600";
2176 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002177 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002178 case CHIP_RS880:
2179 chip_name = "RS780";
2180 rlc_chip_name = "R600";
2181 break;
2182 case CHIP_RV770:
2183 chip_name = "RV770";
2184 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002185 smc_chip_name = "RV770";
2186 smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002187 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002188 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002189 chip_name = "RV730";
2190 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002191 smc_chip_name = "RV730";
2192 smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002193 break;
2194 case CHIP_RV710:
2195 chip_name = "RV710";
2196 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002197 smc_chip_name = "RV710";
2198 smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
2199 break;
2200 case CHIP_RV740:
2201 chip_name = "RV730";
2202 rlc_chip_name = "R700";
2203 smc_chip_name = "RV740";
2204 smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002205 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04002206 case CHIP_CEDAR:
2207 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04002208 rlc_chip_name = "CEDAR";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002209 smc_chip_name = "CEDAR";
2210 smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002211 break;
2212 case CHIP_REDWOOD:
2213 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04002214 rlc_chip_name = "REDWOOD";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002215 smc_chip_name = "REDWOOD";
2216 smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002217 break;
2218 case CHIP_JUNIPER:
2219 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04002220 rlc_chip_name = "JUNIPER";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002221 smc_chip_name = "JUNIPER";
2222 smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002223 break;
2224 case CHIP_CYPRESS:
2225 case CHIP_HEMLOCK:
2226 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04002227 rlc_chip_name = "CYPRESS";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002228 smc_chip_name = "CYPRESS";
2229 smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002230 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05002231 case CHIP_PALM:
2232 chip_name = "PALM";
2233 rlc_chip_name = "SUMO";
2234 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04002235 case CHIP_SUMO:
2236 chip_name = "SUMO";
2237 rlc_chip_name = "SUMO";
2238 break;
2239 case CHIP_SUMO2:
2240 chip_name = "SUMO2";
2241 rlc_chip_name = "SUMO";
2242 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002243 default: BUG();
2244 }
2245
Alex Deucherfe251e22010-03-24 13:36:43 -04002246 if (rdev->family >= CHIP_CEDAR) {
2247 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2248 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002249 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002250 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002251 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2252 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002253 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002254 } else {
Alex Deucher138e4e12013-01-11 15:33:13 -05002255 pfp_req_size = R600_PFP_UCODE_SIZE * 4;
2256 me_req_size = R600_PM4_UCODE_SIZE * 12;
2257 rlc_req_size = R600_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002258 }
2259
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002260 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002261
2262 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002263 err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002264 if (err)
2265 goto out;
2266 if (rdev->pfp_fw->size != pfp_req_size) {
2267 printk(KERN_ERR
2268 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2269 rdev->pfp_fw->size, fw_name);
2270 err = -EINVAL;
2271 goto out;
2272 }
2273
2274 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002275 err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002276 if (err)
2277 goto out;
2278 if (rdev->me_fw->size != me_req_size) {
2279 printk(KERN_ERR
2280 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2281 rdev->me_fw->size, fw_name);
2282 err = -EINVAL;
2283 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002284
2285 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002286 err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002287 if (err)
2288 goto out;
2289 if (rdev->rlc_fw->size != rlc_req_size) {
2290 printk(KERN_ERR
2291 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2292 rdev->rlc_fw->size, fw_name);
2293 err = -EINVAL;
2294 }
2295
Alex Deucherdc50ba72013-06-26 00:33:35 -04002296 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
Alex Deucher66229b22013-06-26 00:11:19 -04002297 snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002298 err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
Alex Deucher8a53fa22013-08-07 16:09:08 -04002299 if (err) {
2300 printk(KERN_ERR
2301 "smc: error loading firmware \"%s\"\n",
2302 fw_name);
2303 release_firmware(rdev->smc_fw);
2304 rdev->smc_fw = NULL;
Alex Deucherd8367112013-10-16 11:36:30 -04002305 err = 0;
Alex Deucher8a53fa22013-08-07 16:09:08 -04002306 } else if (rdev->smc_fw->size != smc_req_size) {
Alex Deucher66229b22013-06-26 00:11:19 -04002307 printk(KERN_ERR
2308 "smc: Bogus length %zu in firmware \"%s\"\n",
2309 rdev->smc_fw->size, fw_name);
2310 err = -EINVAL;
2311 }
2312 }
2313
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002314out:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002315 if (err) {
2316 if (err != -EINVAL)
2317 printk(KERN_ERR
2318 "r600_cp: Failed to load firmware \"%s\"\n",
2319 fw_name);
2320 release_firmware(rdev->pfp_fw);
2321 rdev->pfp_fw = NULL;
2322 release_firmware(rdev->me_fw);
2323 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002324 release_firmware(rdev->rlc_fw);
2325 rdev->rlc_fw = NULL;
Alex Deucher66229b22013-06-26 00:11:19 -04002326 release_firmware(rdev->smc_fw);
2327 rdev->smc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002328 }
2329 return err;
2330}
2331
2332static int r600_cp_load_microcode(struct radeon_device *rdev)
2333{
2334 const __be32 *fw_data;
2335 int i;
2336
2337 if (!rdev->me_fw || !rdev->pfp_fw)
2338 return -EINVAL;
2339
2340 r600_cp_stop(rdev);
2341
Cédric Cano4eace7f2011-02-11 19:45:38 -05002342 WREG32(CP_RB_CNTL,
2343#ifdef __BIG_ENDIAN
2344 BUF_SWAP_32BIT |
2345#endif
2346 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002347
2348 /* Reset cp */
2349 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2350 RREG32(GRBM_SOFT_RESET);
2351 mdelay(15);
2352 WREG32(GRBM_SOFT_RESET, 0);
2353
2354 WREG32(CP_ME_RAM_WADDR, 0);
2355
2356 fw_data = (const __be32 *)rdev->me_fw->data;
2357 WREG32(CP_ME_RAM_WADDR, 0);
Alex Deucher138e4e12013-01-11 15:33:13 -05002358 for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002359 WREG32(CP_ME_RAM_DATA,
2360 be32_to_cpup(fw_data++));
2361
2362 fw_data = (const __be32 *)rdev->pfp_fw->data;
2363 WREG32(CP_PFP_UCODE_ADDR, 0);
Alex Deucher138e4e12013-01-11 15:33:13 -05002364 for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002365 WREG32(CP_PFP_UCODE_DATA,
2366 be32_to_cpup(fw_data++));
2367
2368 WREG32(CP_PFP_UCODE_ADDR, 0);
2369 WREG32(CP_ME_RAM_WADDR, 0);
2370 WREG32(CP_ME_RAM_RADDR, 0);
2371 return 0;
2372}
2373
2374int r600_cp_start(struct radeon_device *rdev)
2375{
Christian Könige32eb502011-10-23 12:56:27 +02002376 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002377 int r;
2378 uint32_t cp_me;
2379
Christian Könige32eb502011-10-23 12:56:27 +02002380 r = radeon_ring_lock(rdev, ring, 7);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002381 if (r) {
2382 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2383 return r;
2384 }
Christian Könige32eb502011-10-23 12:56:27 +02002385 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2386 radeon_ring_write(ring, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002387 if (rdev->family >= CHIP_RV770) {
Christian Könige32eb502011-10-23 12:56:27 +02002388 radeon_ring_write(ring, 0x0);
2389 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002390 } else {
Christian Könige32eb502011-10-23 12:56:27 +02002391 radeon_ring_write(ring, 0x3);
2392 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002393 }
Christian Könige32eb502011-10-23 12:56:27 +02002394 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2395 radeon_ring_write(ring, 0);
2396 radeon_ring_write(ring, 0);
2397 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002398
2399 cp_me = 0xff;
2400 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2401 return 0;
2402}
2403
2404int r600_cp_resume(struct radeon_device *rdev)
2405{
Christian Könige32eb502011-10-23 12:56:27 +02002406 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002407 u32 tmp;
2408 u32 rb_bufsz;
2409 int r;
2410
2411 /* Reset cp */
2412 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2413 RREG32(GRBM_SOFT_RESET);
2414 mdelay(15);
2415 WREG32(GRBM_SOFT_RESET, 0);
2416
2417 /* Set ring buffer size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02002418 rb_bufsz = order_base_2(ring->ring_size / 8);
2419 tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002420#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002421 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002422#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002423 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02002424 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002425
2426 /* Set the write pointer delay */
2427 WREG32(CP_RB_WPTR_DELAY, 0);
2428
2429 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002430 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2431 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02002432 ring->wptr = 0;
2433 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002434
2435 /* set the wb address whether it's enabled or not */
Cédric Cano4eace7f2011-02-11 19:45:38 -05002436 WREG32(CP_RB_RPTR_ADDR,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002437 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002438 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2439 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2440
2441 if (rdev->wb.enabled)
2442 WREG32(SCRATCH_UMSK, 0xff);
2443 else {
2444 tmp |= RB_NO_UPDATE;
2445 WREG32(SCRATCH_UMSK, 0);
2446 }
2447
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002448 mdelay(1);
2449 WREG32(CP_RB_CNTL, tmp);
2450
Christian Könige32eb502011-10-23 12:56:27 +02002451 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002452 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2453
Christian Könige32eb502011-10-23 12:56:27 +02002454 ring->rptr = RREG32(CP_RB_RPTR);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002455
2456 r600_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002457 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05002458 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002459 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02002460 ring->ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002461 return r;
2462 }
2463 return 0;
2464}
2465
Christian Könige32eb502011-10-23 12:56:27 +02002466void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002467{
2468 u32 rb_bufsz;
Christian König45df6802012-07-06 16:22:55 +02002469 int r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002470
2471 /* Align ring size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02002472 rb_bufsz = order_base_2(ring_size / 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002473 ring_size = (1 << (rb_bufsz + 1)) * 4;
Christian Könige32eb502011-10-23 12:56:27 +02002474 ring->ring_size = ring_size;
2475 ring->align_mask = 16 - 1;
Christian König45df6802012-07-06 16:22:55 +02002476
Alex Deucher89d35802012-07-17 14:02:31 -04002477 if (radeon_ring_supports_scratch_reg(rdev, ring)) {
2478 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
2479 if (r) {
2480 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
2481 ring->rptr_save_reg = 0;
2482 }
Christian König45df6802012-07-06 16:22:55 +02002483 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002484}
2485
Jerome Glisse655efd32010-02-02 11:51:45 +01002486void r600_cp_fini(struct radeon_device *rdev)
2487{
Christian König45df6802012-07-06 16:22:55 +02002488 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse655efd32010-02-02 11:51:45 +01002489 r600_cp_stop(rdev);
Christian König45df6802012-07-06 16:22:55 +02002490 radeon_ring_fini(rdev, ring);
2491 radeon_scratch_free(rdev, ring->rptr_save_reg);
Jerome Glisse655efd32010-02-02 11:51:45 +01002492}
2493
Alex Deucher4d756582012-09-27 15:08:35 -04002494/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002495 * GPU scratch registers helpers function.
2496 */
2497void r600_scratch_init(struct radeon_device *rdev)
2498{
2499 int i;
2500
2501 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002502 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002503 for (i = 0; i < rdev->scratch.num_reg; i++) {
2504 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002505 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002506 }
2507}
2508
Christian Könige32eb502011-10-23 12:56:27 +02002509int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002510{
2511 uint32_t scratch;
2512 uint32_t tmp = 0;
Alex Deucher8b25ed32012-07-17 14:02:30 -04002513 unsigned i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002514 int r;
2515
2516 r = radeon_scratch_get(rdev, &scratch);
2517 if (r) {
2518 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2519 return r;
2520 }
2521 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02002522 r = radeon_ring_lock(rdev, ring, 3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002523 if (r) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002524 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002525 radeon_scratch_free(rdev, scratch);
2526 return r;
2527 }
Christian Könige32eb502011-10-23 12:56:27 +02002528 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2529 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2530 radeon_ring_write(ring, 0xDEADBEEF);
2531 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002532 for (i = 0; i < rdev->usec_timeout; i++) {
2533 tmp = RREG32(scratch);
2534 if (tmp == 0xDEADBEEF)
2535 break;
2536 DRM_UDELAY(1);
2537 }
2538 if (i < rdev->usec_timeout) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002539 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002540 } else {
Christian Königbf852792011-10-13 13:19:22 +02002541 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
Alex Deucher8b25ed32012-07-17 14:02:30 -04002542 ring->idx, scratch, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002543 r = -EINVAL;
2544 }
2545 radeon_scratch_free(rdev, scratch);
2546 return r;
2547}
2548
Alex Deucher4d756582012-09-27 15:08:35 -04002549/*
2550 * CP fences/semaphores
2551 */
2552
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002553void r600_fence_ring_emit(struct radeon_device *rdev,
2554 struct radeon_fence *fence)
2555{
Christian Könige32eb502011-10-23 12:56:27 +02002556 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02002557
Alex Deucherd0f8a852010-09-04 05:04:34 -04002558 if (rdev->wb.use_event) {
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002559 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002560 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002561 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2562 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2563 PACKET3_VC_ACTION_ENA |
2564 PACKET3_SH_ACTION_ENA);
2565 radeon_ring_write(ring, 0xFFFFFFFF);
2566 radeon_ring_write(ring, 0);
2567 radeon_ring_write(ring, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002568 /* EVENT_WRITE_EOP - flush caches, send int */
Christian Könige32eb502011-10-23 12:56:27 +02002569 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2570 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2571 radeon_ring_write(ring, addr & 0xffffffff);
2572 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2573 radeon_ring_write(ring, fence->seq);
2574 radeon_ring_write(ring, 0);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002575 } else {
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002576 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002577 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2578 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2579 PACKET3_VC_ACTION_ENA |
2580 PACKET3_SH_ACTION_ENA);
2581 radeon_ring_write(ring, 0xFFFFFFFF);
2582 radeon_ring_write(ring, 0);
2583 radeon_ring_write(ring, 10); /* poll interval */
2584 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2585 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
Alex Deucherd0f8a852010-09-04 05:04:34 -04002586 /* wait for 3D idle clean */
Christian Könige32eb502011-10-23 12:56:27 +02002587 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2588 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2589 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002590 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +02002591 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2592 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2593 radeon_ring_write(ring, fence->seq);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002594 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
Christian Könige32eb502011-10-23 12:56:27 +02002595 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
2596 radeon_ring_write(ring, RB_INT_STAT);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002597 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002598}
2599
Christian König15d33322011-09-15 19:02:22 +02002600void r600_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02002601 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +02002602 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +02002603 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +02002604{
2605 uint64_t addr = semaphore->gpu_addr;
2606 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
2607
Christian König0be70432012-03-07 11:28:57 +01002608 if (rdev->family < CHIP_CAYMAN)
2609 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
2610
Christian Könige32eb502011-10-23 12:56:27 +02002611 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
2612 radeon_ring_write(ring, addr & 0xffffffff);
2613 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
Christian König15d33322011-09-15 19:02:22 +02002614}
2615
Alex Deucher4d756582012-09-27 15:08:35 -04002616/**
Alex Deucher072b5ac2013-07-11 14:48:05 -04002617 * r600_copy_cpdma - copy pages using the CP DMA engine
2618 *
2619 * @rdev: radeon_device pointer
2620 * @src_offset: src GPU address
2621 * @dst_offset: dst GPU address
2622 * @num_gpu_pages: number of GPU pages to xfer
2623 * @fence: radeon fence object
2624 *
2625 * Copy GPU paging using the CP DMA engine (r6xx+).
2626 * Used by the radeon ttm implementation to move pages if
2627 * registered as the asic copy callback.
2628 */
2629int r600_copy_cpdma(struct radeon_device *rdev,
2630 uint64_t src_offset, uint64_t dst_offset,
2631 unsigned num_gpu_pages,
2632 struct radeon_fence **fence)
2633{
2634 struct radeon_semaphore *sem = NULL;
2635 int ring_index = rdev->asic->copy.blit_ring_index;
2636 struct radeon_ring *ring = &rdev->ring[ring_index];
2637 u32 size_in_bytes, cur_size_in_bytes, tmp;
2638 int i, num_loops;
2639 int r = 0;
2640
2641 r = radeon_semaphore_create(rdev, &sem);
2642 if (r) {
2643 DRM_ERROR("radeon: moving bo (%d).\n", r);
2644 return r;
2645 }
2646
2647 size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
2648 num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
Alex Deucher745a39a2013-07-18 09:24:37 -04002649 r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
Alex Deucher072b5ac2013-07-11 14:48:05 -04002650 if (r) {
2651 DRM_ERROR("radeon: moving bo (%d).\n", r);
2652 radeon_semaphore_free(rdev, &sem, NULL);
2653 return r;
2654 }
2655
2656 if (radeon_fence_need_sync(*fence, ring->idx)) {
2657 radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
2658 ring->idx);
2659 radeon_fence_note_sync(*fence, ring->idx);
2660 } else {
2661 radeon_semaphore_free(rdev, &sem, NULL);
2662 }
2663
Alex Deucher745a39a2013-07-18 09:24:37 -04002664 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2665 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2666 radeon_ring_write(ring, WAIT_3D_IDLE_bit);
Alex Deucher072b5ac2013-07-11 14:48:05 -04002667 for (i = 0; i < num_loops; i++) {
2668 cur_size_in_bytes = size_in_bytes;
2669 if (cur_size_in_bytes > 0x1fffff)
2670 cur_size_in_bytes = 0x1fffff;
2671 size_in_bytes -= cur_size_in_bytes;
2672 tmp = upper_32_bits(src_offset) & 0xff;
2673 if (size_in_bytes == 0)
2674 tmp |= PACKET3_CP_DMA_CP_SYNC;
2675 radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
2676 radeon_ring_write(ring, src_offset & 0xffffffff);
2677 radeon_ring_write(ring, tmp);
2678 radeon_ring_write(ring, dst_offset & 0xffffffff);
2679 radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
2680 radeon_ring_write(ring, cur_size_in_bytes);
2681 src_offset += cur_size_in_bytes;
2682 dst_offset += cur_size_in_bytes;
2683 }
2684 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2685 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2686 radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
2687
2688 r = radeon_fence_emit(rdev, fence, ring->idx);
2689 if (r) {
2690 radeon_ring_unlock_undo(rdev, ring);
2691 return r;
2692 }
2693
2694 radeon_ring_unlock_commit(rdev, ring);
2695 radeon_semaphore_free(rdev, &sem, *fence);
2696
2697 return r;
2698}
2699
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002700int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2701 uint32_t tiling_flags, uint32_t pitch,
2702 uint32_t offset, uint32_t obj_size)
2703{
2704 /* FIXME: implement */
2705 return 0;
2706}
2707
2708void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2709{
2710 /* FIXME: implement */
2711}
2712
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002713static int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002714{
Alex Deucher4d756582012-09-27 15:08:35 -04002715 struct radeon_ring *ring;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002716 int r;
2717
Alex Deucher9e46a482011-01-06 18:49:35 -05002718 /* enable pcie gen2 link */
2719 r600_pcie_gen2_enable(rdev);
2720
Alex Deuchere5903d32013-08-30 08:58:20 -04002721 /* scratch needs to be initialized before MC */
2722 r = r600_vram_scratch_init(rdev);
2723 if (r)
2724 return r;
2725
Alex Deucher6fab3feb2013-08-04 12:13:17 -04002726 r600_mc_program(rdev);
2727
Alex Deucher779720a2009-12-09 19:31:44 -05002728 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2729 r = r600_init_microcode(rdev);
2730 if (r) {
2731 DRM_ERROR("Failed to load firmware!\n");
2732 return r;
2733 }
2734 }
2735
Jerome Glisse1a029b72009-10-06 19:04:30 +02002736 if (rdev->flags & RADEON_IS_AGP) {
2737 r600_agp_enable(rdev);
2738 } else {
2739 r = r600_pcie_gart_enable(rdev);
2740 if (r)
2741 return r;
2742 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002743 r600_gpu_init(rdev);
Alex Deucherb70d6bb2010-08-06 21:36:58 -04002744
Alex Deucher724c80e2010-08-27 18:25:25 -04002745 /* allocate wb buffer */
2746 r = radeon_wb_init(rdev);
2747 if (r)
2748 return r;
2749
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002750 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
2751 if (r) {
2752 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2753 return r;
2754 }
2755
Alex Deucher4d756582012-09-27 15:08:35 -04002756 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
2757 if (r) {
2758 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
2759 return r;
2760 }
2761
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002762 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +02002763 if (!rdev->irq.installed) {
2764 r = radeon_irq_kms_init(rdev);
2765 if (r)
2766 return r;
2767 }
2768
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002769 r = r600_irq_init(rdev);
2770 if (r) {
2771 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2772 radeon_irq_kms_fini(rdev);
2773 return r;
2774 }
2775 r600_irq_set(rdev);
2776
Alex Deucher4d756582012-09-27 15:08:35 -04002777 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian Könige32eb502011-10-23 12:56:27 +02002778 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05002779 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
Christian König2e1e6da2013-08-13 11:56:52 +02002780 RADEON_CP_PACKET2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002781 if (r)
2782 return r;
Alex Deucher4d756582012-09-27 15:08:35 -04002783
2784 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2785 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
2786 DMA_RB_RPTR, DMA_RB_WPTR,
Christian König2e1e6da2013-08-13 11:56:52 +02002787 DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
Alex Deucher4d756582012-09-27 15:08:35 -04002788 if (r)
2789 return r;
2790
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002791 r = r600_cp_load_microcode(rdev);
2792 if (r)
2793 return r;
2794 r = r600_cp_resume(rdev);
2795 if (r)
2796 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04002797
Alex Deucher4d756582012-09-27 15:08:35 -04002798 r = r600_dma_resume(rdev);
2799 if (r)
2800 return r;
2801
Christian König2898c342012-07-05 11:55:34 +02002802 r = radeon_ib_pool_init(rdev);
2803 if (r) {
2804 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002805 return r;
Christian König2898c342012-07-05 11:55:34 +02002806 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05002807
Alex Deucherd4e30ef2012-06-04 17:18:51 -04002808 r = r600_audio_init(rdev);
2809 if (r) {
2810 DRM_ERROR("radeon: audio init failed\n");
2811 return r;
2812 }
2813
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002814 return 0;
2815}
2816
Dave Airlie28d52042009-09-21 14:33:58 +10002817void r600_vga_set_state(struct radeon_device *rdev, bool state)
2818{
2819 uint32_t temp;
2820
2821 temp = RREG32(CONFIG_CNTL);
2822 if (state == false) {
2823 temp &= ~(1<<0);
2824 temp |= (1<<1);
2825 } else {
2826 temp &= ~(1<<1);
2827 }
2828 WREG32(CONFIG_CNTL, temp);
2829}
2830
Dave Airliefc30b8e2009-09-18 15:19:37 +10002831int r600_resume(struct radeon_device *rdev)
2832{
2833 int r;
2834
Jerome Glisse1a029b72009-10-06 19:04:30 +02002835 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2836 * posting will perform necessary task to bring back GPU into good
2837 * shape.
2838 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002839 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002840 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002841
Jerome Glisseb15ba512011-11-15 11:48:34 -05002842 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002843 r = r600_startup(rdev);
2844 if (r) {
2845 DRM_ERROR("r600 startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05002846 rdev->accel_working = false;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002847 return r;
2848 }
2849
Dave Airliefc30b8e2009-09-18 15:19:37 +10002850 return r;
2851}
2852
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002853int r600_suspend(struct radeon_device *rdev)
2854{
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002855 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002856 r600_cp_stop(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002857 r600_dma_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01002858 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002859 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002860 r600_pcie_gart_disable(rdev);
Alex Deucher6ddddfe2011-10-14 10:51:22 -04002861
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002862 return 0;
2863}
2864
2865/* Plan is to move initialization in that function and use
2866 * helper function so that radeon_device_init pretty much
2867 * do nothing more than calling asic specific function. This
2868 * should also allow to remove a bunch of callback function
2869 * like vram_info.
2870 */
2871int r600_init(struct radeon_device *rdev)
2872{
2873 int r;
2874
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002875 if (r600_debugfs_mc_info_init(rdev)) {
2876 DRM_ERROR("Failed to register debugfs file for mc !\n");
2877 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002878 /* Read BIOS */
2879 if (!radeon_get_bios(rdev)) {
2880 if (ASIC_IS_AVIVO(rdev))
2881 return -EINVAL;
2882 }
2883 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002884 if (!rdev->is_atom_bios) {
2885 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002886 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02002887 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002888 r = radeon_atombios_init(rdev);
2889 if (r)
2890 return r;
2891 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05002892 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10002893 if (!rdev->bios) {
2894 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2895 return -EINVAL;
2896 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002897 DRM_INFO("GPU not posted. posting now...\n");
2898 atom_asic_init(rdev->mode_info.atom_context);
2899 }
2900 /* Initialize scratch registers */
2901 r600_scratch_init(rdev);
2902 /* Initialize surface registers */
2903 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01002904 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02002905 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002906 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002907 r = radeon_fence_driver_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002908 if (r)
2909 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002910 if (rdev->flags & RADEON_IS_AGP) {
2911 r = radeon_agp_init(rdev);
2912 if (r)
2913 radeon_agp_disable(rdev);
2914 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002915 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02002916 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002917 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002918 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01002919 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002920 if (r)
2921 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002922
Christian Könige32eb502011-10-23 12:56:27 +02002923 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
2924 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002925
Alex Deucher4d756582012-09-27 15:08:35 -04002926 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
2927 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
2928
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002929 rdev->ih.ring_obj = NULL;
2930 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002931
Jerome Glisse4aac0472009-09-14 18:29:49 +02002932 r = r600_pcie_gart_init(rdev);
2933 if (r)
2934 return r;
2935
Alex Deucher779720a2009-12-09 19:31:44 -05002936 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002937 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002938 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01002939 dev_err(rdev->dev, "disabling GPU acceleration\n");
2940 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002941 r600_dma_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002942 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002943 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02002944 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002945 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002946 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02002947 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002948 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002949
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002950 return 0;
2951}
2952
2953void r600_fini(struct radeon_device *rdev)
2954{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002955 r600_audio_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002956 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002957 r600_dma_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002958 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002959 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02002960 radeon_ib_pool_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002961 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002962 r600_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04002963 r600_vram_scratch_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002964 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002965 radeon_gem_fini(rdev);
2966 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01002967 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02002968 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002969 kfree(rdev->bios);
2970 rdev->bios = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002971}
2972
2973
2974/*
2975 * CS stuff
2976 */
2977void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2978{
Christian König876dc9f2012-05-08 14:24:01 +02002979 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04002980 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02002981
Christian König45df6802012-07-06 16:22:55 +02002982 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04002983 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02002984 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2985 radeon_ring_write(ring, ((ring->rptr_save_reg -
2986 PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2987 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04002988 } else if (rdev->wb.enabled) {
2989 next_rptr = ring->wptr + 5 + 4;
2990 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
2991 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
2992 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
2993 radeon_ring_write(ring, next_rptr);
2994 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02002995 }
2996
Christian Könige32eb502011-10-23 12:56:27 +02002997 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
2998 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002999#ifdef __BIG_ENDIAN
3000 (2 << 0) |
3001#endif
3002 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02003003 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
3004 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003005}
3006
Alex Deucherf7128122012-02-23 17:53:45 -05003007int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003008{
Jerome Glissef2e39222012-05-09 15:35:02 +02003009 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003010 uint32_t scratch;
3011 uint32_t tmp = 0;
3012 unsigned i;
3013 int r;
3014
3015 r = radeon_scratch_get(rdev, &scratch);
3016 if (r) {
3017 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3018 return r;
3019 }
3020 WREG32(scratch, 0xCAFEDEAD);
Christian König4bf3dd92012-08-06 18:57:44 +02003021 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003022 if (r) {
3023 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003024 goto free_scratch;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003025 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003026 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
3027 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3028 ib.ptr[2] = 0xDEADBEEF;
3029 ib.length_dw = 3;
Christian König4ef72562012-07-13 13:06:00 +02003030 r = radeon_ib_schedule(rdev, &ib, NULL);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003031 if (r) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003032 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003033 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003034 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003035 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003036 if (r) {
3037 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003038 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003039 }
3040 for (i = 0; i < rdev->usec_timeout; i++) {
3041 tmp = RREG32(scratch);
3042 if (tmp == 0xDEADBEEF)
3043 break;
3044 DRM_UDELAY(1);
3045 }
3046 if (i < rdev->usec_timeout) {
Jerome Glissef2e39222012-05-09 15:35:02 +02003047 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003048 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01003049 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003050 scratch, tmp);
3051 r = -EINVAL;
3052 }
Michel Dänzeraf026c52012-09-20 10:31:10 +02003053free_ib:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003054 radeon_ib_free(rdev, &ib);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003055free_scratch:
3056 radeon_scratch_free(rdev, scratch);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003057 return r;
3058}
3059
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003060/*
3061 * Interrupts
3062 *
3063 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
3064 * the same as the CP ring buffer, but in reverse. Rather than the CPU
3065 * writing to the ring and the GPU consuming, the GPU writes to the ring
3066 * and host consumes. As the host irq handler processes interrupts, it
3067 * increments the rptr. When the rptr catches up with the wptr, all the
3068 * current interrupts have been processed.
3069 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003070
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003071void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
3072{
3073 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003074
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003075 /* Align ring size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02003076 rb_bufsz = order_base_2(ring_size / 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003077 ring_size = (1 << rb_bufsz) * 4;
3078 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01003079 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
3080 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003081}
3082
Alex Deucher25a857f2012-03-20 17:18:22 -04003083int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003084{
3085 int r;
3086
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003087 /* Allocate ring buffer */
3088 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01003089 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05003090 PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +01003091 RADEON_GEM_DOMAIN_GTT,
Alex Deucher40f5cf92012-05-10 18:33:13 -04003092 NULL, &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003093 if (r) {
3094 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
3095 return r;
3096 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003097 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3098 if (unlikely(r != 0))
3099 return r;
3100 r = radeon_bo_pin(rdev->ih.ring_obj,
3101 RADEON_GEM_DOMAIN_GTT,
3102 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003103 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003104 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003105 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
3106 return r;
3107 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003108 r = radeon_bo_kmap(rdev->ih.ring_obj,
3109 (void **)&rdev->ih.ring);
3110 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003111 if (r) {
3112 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
3113 return r;
3114 }
3115 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003116 return 0;
3117}
3118
Alex Deucher25a857f2012-03-20 17:18:22 -04003119void r600_ih_ring_fini(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003120{
Jerome Glisse4c788672009-11-20 14:29:23 +01003121 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003122 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003123 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3124 if (likely(r == 0)) {
3125 radeon_bo_kunmap(rdev->ih.ring_obj);
3126 radeon_bo_unpin(rdev->ih.ring_obj);
3127 radeon_bo_unreserve(rdev->ih.ring_obj);
3128 }
3129 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003130 rdev->ih.ring = NULL;
3131 rdev->ih.ring_obj = NULL;
3132 }
3133}
3134
Alex Deucher45f9a392010-03-24 13:55:51 -04003135void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003136{
3137
Alex Deucher45f9a392010-03-24 13:55:51 -04003138 if ((rdev->family >= CHIP_RV770) &&
3139 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003140 /* r7xx asics need to soft reset RLC before halting */
3141 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
3142 RREG32(SRBM_SOFT_RESET);
Arnd Bergmann4de833c2012-04-05 12:58:22 -06003143 mdelay(15);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003144 WREG32(SRBM_SOFT_RESET, 0);
3145 RREG32(SRBM_SOFT_RESET);
3146 }
3147
3148 WREG32(RLC_CNTL, 0);
3149}
3150
3151static void r600_rlc_start(struct radeon_device *rdev)
3152{
3153 WREG32(RLC_CNTL, RLC_ENABLE);
3154}
3155
Alex Deucher2948f5e2013-04-12 13:52:52 -04003156static int r600_rlc_resume(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003157{
3158 u32 i;
3159 const __be32 *fw_data;
3160
3161 if (!rdev->rlc_fw)
3162 return -EINVAL;
3163
3164 r600_rlc_stop(rdev);
3165
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003166 WREG32(RLC_HB_CNTL, 0);
Alex Deucherc420c742012-03-20 17:18:39 -04003167
Alex Deucher2948f5e2013-04-12 13:52:52 -04003168 WREG32(RLC_HB_BASE, 0);
3169 WREG32(RLC_HB_RPTR, 0);
3170 WREG32(RLC_HB_WPTR, 0);
3171 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
3172 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003173 WREG32(RLC_MC_CNTL, 0);
3174 WREG32(RLC_UCODE_CNTL, 0);
3175
3176 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucher2948f5e2013-04-12 13:52:52 -04003177 if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003178 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
3179 WREG32(RLC_UCODE_ADDR, i);
3180 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3181 }
3182 } else {
Alex Deucher138e4e12013-01-11 15:33:13 -05003183 for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003184 WREG32(RLC_UCODE_ADDR, i);
3185 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3186 }
3187 }
3188 WREG32(RLC_UCODE_ADDR, 0);
3189
3190 r600_rlc_start(rdev);
3191
3192 return 0;
3193}
3194
3195static void r600_enable_interrupts(struct radeon_device *rdev)
3196{
3197 u32 ih_cntl = RREG32(IH_CNTL);
3198 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3199
3200 ih_cntl |= ENABLE_INTR;
3201 ih_rb_cntl |= IH_RB_ENABLE;
3202 WREG32(IH_CNTL, ih_cntl);
3203 WREG32(IH_RB_CNTL, ih_rb_cntl);
3204 rdev->ih.enabled = true;
3205}
3206
Alex Deucher45f9a392010-03-24 13:55:51 -04003207void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003208{
3209 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3210 u32 ih_cntl = RREG32(IH_CNTL);
3211
3212 ih_rb_cntl &= ~IH_RB_ENABLE;
3213 ih_cntl &= ~ENABLE_INTR;
3214 WREG32(IH_RB_CNTL, ih_rb_cntl);
3215 WREG32(IH_CNTL, ih_cntl);
3216 /* set rptr, wptr to 0 */
3217 WREG32(IH_RB_RPTR, 0);
3218 WREG32(IH_RB_WPTR, 0);
3219 rdev->ih.enabled = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003220 rdev->ih.rptr = 0;
3221}
3222
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003223static void r600_disable_interrupt_state(struct radeon_device *rdev)
3224{
3225 u32 tmp;
3226
Alex Deucher3555e532010-10-08 12:09:12 -04003227 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher4d756582012-09-27 15:08:35 -04003228 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3229 WREG32(DMA_CNTL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003230 WREG32(GRBM_INT_CNTL, 0);
3231 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003232 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
3233 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003234 if (ASIC_IS_DCE3(rdev)) {
3235 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
3236 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
3237 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3238 WREG32(DC_HPD1_INT_CONTROL, tmp);
3239 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3240 WREG32(DC_HPD2_INT_CONTROL, tmp);
3241 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3242 WREG32(DC_HPD3_INT_CONTROL, tmp);
3243 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3244 WREG32(DC_HPD4_INT_CONTROL, tmp);
3245 if (ASIC_IS_DCE32(rdev)) {
3246 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003247 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003248 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003249 WREG32(DC_HPD6_INT_CONTROL, tmp);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003250 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3251 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3252 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3253 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003254 } else {
3255 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3256 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3257 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3258 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003259 }
3260 } else {
3261 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
3262 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
3263 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003264 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003265 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003266 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003267 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003268 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003269 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3270 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3271 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3272 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003273 }
3274}
3275
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003276int r600_irq_init(struct radeon_device *rdev)
3277{
3278 int ret = 0;
3279 int rb_bufsz;
3280 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
3281
3282 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01003283 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003284 if (ret)
3285 return ret;
3286
3287 /* disable irqs */
3288 r600_disable_interrupts(rdev);
3289
3290 /* init rlc */
Alex Deucher2948f5e2013-04-12 13:52:52 -04003291 if (rdev->family >= CHIP_CEDAR)
3292 ret = evergreen_rlc_resume(rdev);
3293 else
3294 ret = r600_rlc_resume(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003295 if (ret) {
3296 r600_ih_ring_fini(rdev);
3297 return ret;
3298 }
3299
3300 /* setup interrupt control */
3301 /* set dummy read address to ring address */
3302 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
3303 interrupt_cntl = RREG32(INTERRUPT_CNTL);
3304 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
3305 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
3306 */
3307 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
3308 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
3309 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
3310 WREG32(INTERRUPT_CNTL, interrupt_cntl);
3311
3312 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
Daniel Vetterb72a8922013-07-10 14:11:59 +02003313 rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003314
3315 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
3316 IH_WPTR_OVERFLOW_CLEAR |
3317 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04003318
3319 if (rdev->wb.enabled)
3320 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
3321
3322 /* set the writeback address whether it's enabled or not */
3323 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
3324 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003325
3326 WREG32(IH_RB_CNTL, ih_rb_cntl);
3327
3328 /* set rptr, wptr to 0 */
3329 WREG32(IH_RB_RPTR, 0);
3330 WREG32(IH_RB_WPTR, 0);
3331
3332 /* Default settings for IH_CNTL (disabled at first) */
3333 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
3334 /* RPTR_REARM only works if msi's are enabled */
3335 if (rdev->msi_enabled)
3336 ih_cntl |= RPTR_REARM;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003337 WREG32(IH_CNTL, ih_cntl);
3338
3339 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04003340 if (rdev->family >= CHIP_CEDAR)
3341 evergreen_disable_interrupt_state(rdev);
3342 else
3343 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003344
Dave Airlie20998102012-04-03 11:53:05 +01003345 /* at this point everything should be setup correctly to enable master */
3346 pci_set_master(rdev->pdev);
3347
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003348 /* enable irqs */
3349 r600_enable_interrupts(rdev);
3350
3351 return ret;
3352}
3353
Jerome Glisse0c452492010-01-15 14:44:37 +01003354void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003355{
Alex Deucher45f9a392010-03-24 13:55:51 -04003356 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003357 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003358}
3359
3360void r600_irq_fini(struct radeon_device *rdev)
3361{
3362 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003363 r600_ih_ring_fini(rdev);
3364}
3365
3366int r600_irq_set(struct radeon_device *rdev)
3367{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003368 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3369 u32 mode_int = 0;
3370 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04003371 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003372 u32 hdmi0, hdmi1;
Alex Deucher6f34be52010-11-21 10:59:01 -05003373 u32 d1grph = 0, d2grph = 0;
Alex Deucher4d756582012-09-27 15:08:35 -04003374 u32 dma_cntl;
Alex Deucher4a6369e2013-04-12 14:04:10 -04003375 u32 thermal_int = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003376
Jerome Glisse003e69f2010-01-07 15:39:14 +01003377 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00003378 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01003379 return -EINVAL;
3380 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003381 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003382 if (!rdev->ih.enabled) {
3383 r600_disable_interrupts(rdev);
3384 /* force the active interrupt state to all disabled */
3385 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003386 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003387 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003388
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003389 if (ASIC_IS_DCE3(rdev)) {
3390 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3391 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3392 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3393 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3394 if (ASIC_IS_DCE32(rdev)) {
3395 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3396 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003397 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3398 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
Alex Deucherf122c612012-03-30 08:59:57 -04003399 } else {
3400 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3401 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003402 }
3403 } else {
3404 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3405 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3406 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
Alex Deucherf122c612012-03-30 08:59:57 -04003407 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3408 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003409 }
Alex Deucher4a6369e2013-04-12 14:04:10 -04003410
Alex Deucher4d756582012-09-27 15:08:35 -04003411 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003412
Alex Deucher4a6369e2013-04-12 14:04:10 -04003413 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
3414 thermal_int = RREG32(CG_THERMAL_INT) &
3415 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
Alex Deucher66229b22013-06-26 00:11:19 -04003416 } else if (rdev->family >= CHIP_RV770) {
3417 thermal_int = RREG32(RV770_CG_THERMAL_INT) &
3418 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
3419 }
3420 if (rdev->irq.dpm_thermal) {
3421 DRM_DEBUG("dpm thermal\n");
3422 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
Alex Deucher4a6369e2013-04-12 14:04:10 -04003423 }
3424
Christian Koenig736fc372012-05-17 19:52:00 +02003425 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003426 DRM_DEBUG("r600_irq_set: sw int\n");
3427 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04003428 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003429 }
Alex Deucher4d756582012-09-27 15:08:35 -04003430
3431 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
3432 DRM_DEBUG("r600_irq_set: sw int dma\n");
3433 dma_cntl |= TRAP_ENABLE;
3434 }
3435
Alex Deucher6f34be52010-11-21 10:59:01 -05003436 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003437 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003438 DRM_DEBUG("r600_irq_set: vblank 0\n");
3439 mode_int |= D1MODE_VBLANK_INT_MASK;
3440 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003441 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003442 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003443 DRM_DEBUG("r600_irq_set: vblank 1\n");
3444 mode_int |= D2MODE_VBLANK_INT_MASK;
3445 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003446 if (rdev->irq.hpd[0]) {
3447 DRM_DEBUG("r600_irq_set: hpd 1\n");
3448 hpd1 |= DC_HPDx_INT_EN;
3449 }
3450 if (rdev->irq.hpd[1]) {
3451 DRM_DEBUG("r600_irq_set: hpd 2\n");
3452 hpd2 |= DC_HPDx_INT_EN;
3453 }
3454 if (rdev->irq.hpd[2]) {
3455 DRM_DEBUG("r600_irq_set: hpd 3\n");
3456 hpd3 |= DC_HPDx_INT_EN;
3457 }
3458 if (rdev->irq.hpd[3]) {
3459 DRM_DEBUG("r600_irq_set: hpd 4\n");
3460 hpd4 |= DC_HPDx_INT_EN;
3461 }
3462 if (rdev->irq.hpd[4]) {
3463 DRM_DEBUG("r600_irq_set: hpd 5\n");
3464 hpd5 |= DC_HPDx_INT_EN;
3465 }
3466 if (rdev->irq.hpd[5]) {
3467 DRM_DEBUG("r600_irq_set: hpd 6\n");
3468 hpd6 |= DC_HPDx_INT_EN;
3469 }
Alex Deucherf122c612012-03-30 08:59:57 -04003470 if (rdev->irq.afmt[0]) {
3471 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3472 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003473 }
Alex Deucherf122c612012-03-30 08:59:57 -04003474 if (rdev->irq.afmt[1]) {
3475 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3476 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003477 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003478
3479 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04003480 WREG32(DMA_CNTL, dma_cntl);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003481 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher6f34be52010-11-21 10:59:01 -05003482 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
3483 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
Alex Deucher2031f772010-04-22 12:52:11 -04003484 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003485 if (ASIC_IS_DCE3(rdev)) {
3486 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3487 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3488 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3489 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3490 if (ASIC_IS_DCE32(rdev)) {
3491 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3492 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003493 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
3494 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
Alex Deucherf122c612012-03-30 08:59:57 -04003495 } else {
3496 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3497 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003498 }
3499 } else {
3500 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3501 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3502 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
Alex Deucherf122c612012-03-30 08:59:57 -04003503 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3504 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003505 }
Alex Deucher4a6369e2013-04-12 14:04:10 -04003506 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
3507 WREG32(CG_THERMAL_INT, thermal_int);
Alex Deucher66229b22013-06-26 00:11:19 -04003508 } else if (rdev->family >= CHIP_RV770) {
3509 WREG32(RV770_CG_THERMAL_INT, thermal_int);
Alex Deucher4a6369e2013-04-12 14:04:10 -04003510 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003511
3512 return 0;
3513}
3514
Andi Kleence580fa2011-10-13 16:08:47 -07003515static void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003516{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003517 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003518
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003519 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003520 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3521 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3522 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deucherf122c612012-03-30 08:59:57 -04003523 if (ASIC_IS_DCE32(rdev)) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003524 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
3525 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003526 } else {
3527 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3528 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
3529 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003530 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05003531 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3532 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3533 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003534 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3535 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003536 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003537 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3538 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003539
Alex Deucher6f34be52010-11-21 10:59:01 -05003540 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3541 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3542 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3543 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3544 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003545 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003546 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003547 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003548 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003549 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003550 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003551 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003552 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003553 if (ASIC_IS_DCE3(rdev)) {
3554 tmp = RREG32(DC_HPD1_INT_CONTROL);
3555 tmp |= DC_HPDx_INT_ACK;
3556 WREG32(DC_HPD1_INT_CONTROL, tmp);
3557 } else {
3558 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3559 tmp |= DC_HPDx_INT_ACK;
3560 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3561 }
3562 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003563 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003564 if (ASIC_IS_DCE3(rdev)) {
3565 tmp = RREG32(DC_HPD2_INT_CONTROL);
3566 tmp |= DC_HPDx_INT_ACK;
3567 WREG32(DC_HPD2_INT_CONTROL, tmp);
3568 } else {
3569 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3570 tmp |= DC_HPDx_INT_ACK;
3571 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3572 }
3573 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003574 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003575 if (ASIC_IS_DCE3(rdev)) {
3576 tmp = RREG32(DC_HPD3_INT_CONTROL);
3577 tmp |= DC_HPDx_INT_ACK;
3578 WREG32(DC_HPD3_INT_CONTROL, tmp);
3579 } else {
3580 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3581 tmp |= DC_HPDx_INT_ACK;
3582 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3583 }
3584 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003585 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003586 tmp = RREG32(DC_HPD4_INT_CONTROL);
3587 tmp |= DC_HPDx_INT_ACK;
3588 WREG32(DC_HPD4_INT_CONTROL, tmp);
3589 }
3590 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003591 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003592 tmp = RREG32(DC_HPD5_INT_CONTROL);
3593 tmp |= DC_HPDx_INT_ACK;
3594 WREG32(DC_HPD5_INT_CONTROL, tmp);
3595 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003596 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003597 tmp = RREG32(DC_HPD5_INT_CONTROL);
3598 tmp |= DC_HPDx_INT_ACK;
3599 WREG32(DC_HPD6_INT_CONTROL, tmp);
3600 }
Alex Deucherf122c612012-03-30 08:59:57 -04003601 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003602 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
Alex Deucherf122c612012-03-30 08:59:57 -04003603 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003604 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003605 }
3606 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003607 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003608 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003609 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Christian Koenigf2594932010-04-10 03:13:16 +02003610 }
3611 } else {
Alex Deucherf122c612012-03-30 08:59:57 -04003612 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3613 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
3614 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3615 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3616 }
3617 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3618 if (ASIC_IS_DCE3(rdev)) {
3619 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
3620 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3621 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
3622 } else {
3623 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
3624 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3625 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
3626 }
Christian Koenigf2594932010-04-10 03:13:16 +02003627 }
3628 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003629}
3630
3631void r600_irq_disable(struct radeon_device *rdev)
3632{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003633 r600_disable_interrupts(rdev);
3634 /* Wait and acknowledge irq */
3635 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003636 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003637 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003638}
3639
Andi Kleence580fa2011-10-13 16:08:47 -07003640static u32 r600_get_ih_wptr(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003641{
3642 u32 wptr, tmp;
3643
Alex Deucher724c80e2010-08-27 18:25:25 -04003644 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04003645 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04003646 else
3647 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003648
3649 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01003650 /* When a ring buffer overflow happen start parsing interrupt
3651 * from the last not overwritten vector (wptr + 16). Hopefully
3652 * this should allow us to catchup.
3653 */
3654 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3655 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3656 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003657 tmp = RREG32(IH_RB_CNTL);
3658 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3659 WREG32(IH_RB_CNTL, tmp);
3660 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003661 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003662}
3663
3664/* r600 IV Ring
3665 * Each IV ring entry is 128 bits:
3666 * [7:0] - interrupt source id
3667 * [31:8] - reserved
3668 * [59:32] - interrupt source data
3669 * [127:60] - reserved
3670 *
3671 * The basic interrupt vector entries
3672 * are decoded as follows:
3673 * src_id src_data description
3674 * 1 0 D1 Vblank
3675 * 1 1 D1 Vline
3676 * 5 0 D2 Vblank
3677 * 5 1 D2 Vline
3678 * 19 0 FP Hot plug detection A
3679 * 19 1 FP Hot plug detection B
3680 * 19 2 DAC A auto-detection
3681 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003682 * 21 4 HDMI block A
3683 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003684 * 176 - CP_INT RB
3685 * 177 - CP_INT IB1
3686 * 178 - CP_INT IB2
3687 * 181 - EOP Interrupt
3688 * 233 - GUI Idle
3689 *
3690 * Note, these are based on r600 and may need to be
3691 * adjusted or added to on newer asics
3692 */
3693
3694int r600_irq_process(struct radeon_device *rdev)
3695{
Dave Airlie682f1a52011-06-18 03:59:51 +00003696 u32 wptr;
3697 u32 rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003698 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05003699 u32 ring_index;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003700 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04003701 bool queue_hdmi = false;
Alex Deucher4a6369e2013-04-12 14:04:10 -04003702 bool queue_thermal = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003703
Dave Airlie682f1a52011-06-18 03:59:51 +00003704 if (!rdev->ih.enabled || rdev->shutdown)
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003705 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003706
Benjamin Herrenschmidtf6a56932011-07-13 06:28:22 +00003707 /* No MSIs, need a dummy read to flush PCI DMAs */
3708 if (!rdev->msi_enabled)
3709 RREG32(IH_RB_WPTR);
3710
Dave Airlie682f1a52011-06-18 03:59:51 +00003711 wptr = r600_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02003712
3713restart_ih:
3714 /* is somebody else already processing irqs? */
3715 if (atomic_xchg(&rdev->ih.lock, 1))
3716 return IRQ_NONE;
3717
Dave Airlie682f1a52011-06-18 03:59:51 +00003718 rptr = rdev->ih.rptr;
3719 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
3720
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10003721 /* Order reading of wptr vs. reading of IH ring data */
3722 rmb();
3723
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003724 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05003725 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003726
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003727 while (rptr != wptr) {
3728 /* wptr/rptr are in bytes! */
3729 ring_index = rptr / 4;
Cédric Cano4eace7f2011-02-11 19:45:38 -05003730 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
3731 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003732
3733 switch (src_id) {
3734 case 1: /* D1 vblank/vline */
3735 switch (src_data) {
3736 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003737 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003738 if (rdev->irq.crtc_vblank_int[0]) {
3739 drm_handle_vblank(rdev->ddev, 0);
3740 rdev->pm.vblank_sync = true;
3741 wake_up(&rdev->irq.vblank_queue);
3742 }
Christian Koenig736fc372012-05-17 19:52:00 +02003743 if (atomic_read(&rdev->irq.pflip[0]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003744 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003745 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003746 DRM_DEBUG("IH: D1 vblank\n");
3747 }
3748 break;
3749 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003750 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
3751 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003752 DRM_DEBUG("IH: D1 vline\n");
3753 }
3754 break;
3755 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003756 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003757 break;
3758 }
3759 break;
3760 case 5: /* D2 vblank/vline */
3761 switch (src_data) {
3762 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003763 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003764 if (rdev->irq.crtc_vblank_int[1]) {
3765 drm_handle_vblank(rdev->ddev, 1);
3766 rdev->pm.vblank_sync = true;
3767 wake_up(&rdev->irq.vblank_queue);
3768 }
Christian Koenig736fc372012-05-17 19:52:00 +02003769 if (atomic_read(&rdev->irq.pflip[1]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003770 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003771 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003772 DRM_DEBUG("IH: D2 vblank\n");
3773 }
3774 break;
3775 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003776 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
3777 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003778 DRM_DEBUG("IH: D2 vline\n");
3779 }
3780 break;
3781 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003782 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003783 break;
3784 }
3785 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003786 case 19: /* HPD/DAC hotplug */
3787 switch (src_data) {
3788 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05003789 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
3790 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003791 queue_hotplug = true;
3792 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003793 }
3794 break;
3795 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05003796 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
3797 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003798 queue_hotplug = true;
3799 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003800 }
3801 break;
3802 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05003803 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
3804 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003805 queue_hotplug = true;
3806 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003807 }
3808 break;
3809 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003810 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
3811 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003812 queue_hotplug = true;
3813 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003814 }
3815 break;
3816 case 10:
Alex Deucher6f34be52010-11-21 10:59:01 -05003817 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
3818 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003819 queue_hotplug = true;
3820 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003821 }
3822 break;
3823 case 12:
Alex Deucher6f34be52010-11-21 10:59:01 -05003824 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
3825 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003826 queue_hotplug = true;
3827 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003828 }
3829 break;
3830 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003831 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003832 break;
3833 }
3834 break;
Alex Deucherf122c612012-03-30 08:59:57 -04003835 case 21: /* hdmi */
3836 switch (src_data) {
3837 case 4:
3838 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3839 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3840 queue_hdmi = true;
3841 DRM_DEBUG("IH: HDMI0\n");
3842 }
3843 break;
3844 case 5:
3845 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3846 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3847 queue_hdmi = true;
3848 DRM_DEBUG("IH: HDMI1\n");
3849 }
3850 break;
3851 default:
3852 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
3853 break;
3854 }
Christian Koenigf2594932010-04-10 03:13:16 +02003855 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003856 case 176: /* CP_INT in ring buffer */
3857 case 177: /* CP_INT in IB1 */
3858 case 178: /* CP_INT in IB2 */
3859 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04003860 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003861 break;
3862 case 181: /* CP EOP event */
3863 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher74652802011-08-25 13:39:48 -04003864 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003865 break;
Alex Deucher4d756582012-09-27 15:08:35 -04003866 case 224: /* DMA trap event */
3867 DRM_DEBUG("IH: DMA trap\n");
3868 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
3869 break;
Alex Deucher4a6369e2013-04-12 14:04:10 -04003870 case 230: /* thermal low to high */
3871 DRM_DEBUG("IH: thermal low to high\n");
3872 rdev->pm.dpm.thermal.high_to_low = false;
3873 queue_thermal = true;
3874 break;
3875 case 231: /* thermal high to low */
3876 DRM_DEBUG("IH: thermal high to low\n");
3877 rdev->pm.dpm.thermal.high_to_low = true;
3878 queue_thermal = true;
3879 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003880 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04003881 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04003882 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003883 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003884 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003885 break;
3886 }
3887
3888 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01003889 rptr += 16;
3890 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003891 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05003892 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01003893 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -04003894 if (queue_hdmi)
3895 schedule_work(&rdev->audio_work);
Alex Deucher4a6369e2013-04-12 14:04:10 -04003896 if (queue_thermal && rdev->pm.dpm_enabled)
3897 schedule_work(&rdev->pm.dpm.thermal.work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003898 rdev->ih.rptr = rptr;
3899 WREG32(IH_RB_RPTR, rdev->ih.rptr);
Christian Koenigc20dc362012-05-16 21:45:24 +02003900 atomic_set(&rdev->ih.lock, 0);
3901
3902 /* make sure wptr hasn't changed while processing */
3903 wptr = r600_get_ih_wptr(rdev);
3904 if (wptr != rptr)
3905 goto restart_ih;
3906
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003907 return IRQ_HANDLED;
3908}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003909
3910/*
3911 * Debugfs info
3912 */
3913#if defined(CONFIG_DEBUG_FS)
3914
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003915static int r600_debugfs_mc_info(struct seq_file *m, void *data)
3916{
3917 struct drm_info_node *node = (struct drm_info_node *) m->private;
3918 struct drm_device *dev = node->minor->dev;
3919 struct radeon_device *rdev = dev->dev_private;
3920
3921 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
3922 DREG32_SYS(m, rdev, VM_L2_STATUS);
3923 return 0;
3924}
3925
3926static struct drm_info_list r600_mc_info_list[] = {
3927 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003928};
3929#endif
3930
3931int r600_debugfs_mc_info_init(struct radeon_device *rdev)
3932{
3933#if defined(CONFIG_DEBUG_FS)
3934 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
3935#else
3936 return 0;
3937#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003938}
Jerome Glisse062b3892010-02-04 20:36:39 +01003939
3940/**
3941 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
3942 * rdev: radeon device structure
3943 * bo: buffer object struct which userspace is waiting for idle
3944 *
3945 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
3946 * through ring buffer, this leads to corruption in rendering, see
3947 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
3948 * directly perform HDP flush by writing register through MMIO.
3949 */
3950void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
3951{
Alex Deucher812d0462010-07-26 18:51:53 -04003952 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05003953 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
3954 * This seems to cause problems on some AGP cards. Just use the old
3955 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04003956 */
Alex Deuchere4884592010-09-27 10:57:10 -04003957 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05003958 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04003959 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04003960 u32 tmp;
3961
3962 WREG32(HDP_DEBUG1, 0);
3963 tmp = readl((void __iomem *)ptr);
3964 } else
3965 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01003966}
Alex Deucher3313e3d2011-01-06 18:49:34 -05003967
3968void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
3969{
Alex Deucherd5445a12013-03-18 18:52:13 -04003970 u32 link_width_cntl, mask;
Alex Deucher3313e3d2011-01-06 18:49:34 -05003971
3972 if (rdev->flags & RADEON_IS_IGP)
3973 return;
3974
3975 if (!(rdev->flags & RADEON_IS_PCIE))
3976 return;
3977
3978 /* x2 cards have a special sequence */
3979 if (ASIC_IS_X2(rdev))
3980 return;
3981
Alex Deucherd5445a12013-03-18 18:52:13 -04003982 radeon_gui_idle(rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -05003983
3984 switch (lanes) {
3985 case 0:
3986 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
3987 break;
3988 case 1:
3989 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
3990 break;
3991 case 2:
3992 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
3993 break;
3994 case 4:
3995 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
3996 break;
3997 case 8:
3998 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
3999 break;
4000 case 12:
Alex Deucherd5445a12013-03-18 18:52:13 -04004001 /* not actually supported */
Alex Deucher3313e3d2011-01-06 18:49:34 -05004002 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
4003 break;
4004 case 16:
Alex Deucher3313e3d2011-01-06 18:49:34 -05004005 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
4006 break;
Alex Deucherd5445a12013-03-18 18:52:13 -04004007 default:
4008 DRM_ERROR("invalid pcie lane request: %d\n", lanes);
4009 return;
Alex Deucher3313e3d2011-01-06 18:49:34 -05004010 }
4011
Alex Deucher492d2b62012-10-25 16:06:59 -04004012 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucherd5445a12013-03-18 18:52:13 -04004013 link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
4014 link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
4015 link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
4016 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004017
Alex Deucher492d2b62012-10-25 16:06:59 -04004018 WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004019}
4020
4021int r600_get_pcie_lanes(struct radeon_device *rdev)
4022{
4023 u32 link_width_cntl;
4024
4025 if (rdev->flags & RADEON_IS_IGP)
4026 return 0;
4027
4028 if (!(rdev->flags & RADEON_IS_PCIE))
4029 return 0;
4030
4031 /* x2 cards have a special sequence */
4032 if (ASIC_IS_X2(rdev))
4033 return 0;
4034
Alex Deucherd5445a12013-03-18 18:52:13 -04004035 radeon_gui_idle(rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004036
Alex Deucher492d2b62012-10-25 16:06:59 -04004037 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004038
4039 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
Alex Deucher3313e3d2011-01-06 18:49:34 -05004040 case RADEON_PCIE_LC_LINK_WIDTH_X1:
4041 return 1;
4042 case RADEON_PCIE_LC_LINK_WIDTH_X2:
4043 return 2;
4044 case RADEON_PCIE_LC_LINK_WIDTH_X4:
4045 return 4;
4046 case RADEON_PCIE_LC_LINK_WIDTH_X8:
4047 return 8;
Alex Deucherd5445a12013-03-18 18:52:13 -04004048 case RADEON_PCIE_LC_LINK_WIDTH_X12:
4049 /* not actually supported */
4050 return 12;
4051 case RADEON_PCIE_LC_LINK_WIDTH_X0:
Alex Deucher3313e3d2011-01-06 18:49:34 -05004052 case RADEON_PCIE_LC_LINK_WIDTH_X16:
4053 default:
4054 return 16;
4055 }
4056}
4057
Alex Deucher9e46a482011-01-06 18:49:35 -05004058static void r600_pcie_gen2_enable(struct radeon_device *rdev)
4059{
4060 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
4061 u16 link_cntl2;
4062
Alex Deucherd42dd572011-01-12 20:05:11 -05004063 if (radeon_pcie_gen2 == 0)
4064 return;
4065
Alex Deucher9e46a482011-01-06 18:49:35 -05004066 if (rdev->flags & RADEON_IS_IGP)
4067 return;
4068
4069 if (!(rdev->flags & RADEON_IS_PCIE))
4070 return;
4071
4072 /* x2 cards have a special sequence */
4073 if (ASIC_IS_X2(rdev))
4074 return;
4075
4076 /* only RV6xx+ chips are supported */
4077 if (rdev->family <= CHIP_R600)
4078 return;
4079
Kleber Sacilotto de Souza7e0e4192013-05-03 19:43:13 -03004080 if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
4081 (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
Dave Airlie197bbb32012-06-27 08:35:54 +01004082 return;
4083
Alex Deucher492d2b62012-10-25 16:06:59 -04004084 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher3691fee2012-10-08 17:46:27 -04004085 if (speed_cntl & LC_CURRENT_DATA_RATE) {
4086 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
4087 return;
4088 }
4089
Dave Airlie197bbb32012-06-27 08:35:54 +01004090 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
4091
Alex Deucher9e46a482011-01-06 18:49:35 -05004092 /* 55 nm r6xx asics */
4093 if ((rdev->family == CHIP_RV670) ||
4094 (rdev->family == CHIP_RV620) ||
4095 (rdev->family == CHIP_RV635)) {
4096 /* advertise upconfig capability */
Alex Deucher492d2b62012-10-25 16:06:59 -04004097 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004098 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004099 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4100 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004101 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
4102 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
4103 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
4104 LC_RECONFIG_ARC_MISSING_ESCAPE);
4105 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004106 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004107 } else {
4108 link_width_cntl |= LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004109 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004110 }
4111 }
4112
Alex Deucher492d2b62012-10-25 16:06:59 -04004113 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004114 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
4115 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
4116
4117 /* 55 nm r6xx asics */
4118 if ((rdev->family == CHIP_RV670) ||
4119 (rdev->family == CHIP_RV620) ||
4120 (rdev->family == CHIP_RV635)) {
4121 WREG32(MM_CFGREGS_CNTL, 0x8);
4122 link_cntl2 = RREG32(0x4088);
4123 WREG32(MM_CFGREGS_CNTL, 0);
4124 /* not supported yet */
4125 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
4126 return;
4127 }
4128
4129 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
4130 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
4131 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
4132 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
4133 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
Alex Deucher492d2b62012-10-25 16:06:59 -04004134 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004135
4136 tmp = RREG32(0x541c);
4137 WREG32(0x541c, tmp | 0x8);
4138 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
4139 link_cntl2 = RREG16(0x4088);
4140 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
4141 link_cntl2 |= 0x2;
4142 WREG16(0x4088, link_cntl2);
4143 WREG32(MM_CFGREGS_CNTL, 0);
4144
4145 if ((rdev->family == CHIP_RV670) ||
4146 (rdev->family == CHIP_RV620) ||
4147 (rdev->family == CHIP_RV635)) {
Alex Deucher492d2b62012-10-25 16:06:59 -04004148 training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004149 training_cntl &= ~LC_POINT_7_PLUS_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004150 WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004151 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04004152 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004153 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004154 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004155 }
4156
Alex Deucher492d2b62012-10-25 16:06:59 -04004157 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004158 speed_cntl |= LC_GEN2_EN_STRAP;
Alex Deucher492d2b62012-10-25 16:06:59 -04004159 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004160
4161 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04004162 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004163 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
4164 if (1)
4165 link_width_cntl |= LC_UPCONFIGURE_DIS;
4166 else
4167 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004168 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004169 }
4170}
Marek Olšák6759a0a2012-08-09 16:34:17 +02004171
4172/**
Alex Deucherd0418892013-01-24 10:35:23 -05004173 * r600_get_gpu_clock_counter - return GPU clock counter snapshot
Marek Olšák6759a0a2012-08-09 16:34:17 +02004174 *
4175 * @rdev: radeon_device pointer
4176 *
4177 * Fetches a GPU clock counter snapshot (R6xx-cayman).
4178 * Returns the 64 bit clock counter snapshot.
4179 */
Alex Deucherd0418892013-01-24 10:35:23 -05004180uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
Marek Olšák6759a0a2012-08-09 16:34:17 +02004181{
4182 uint64_t clock;
4183
4184 mutex_lock(&rdev->gpu_clock_mutex);
4185 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
4186 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
4187 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
4188 mutex_unlock(&rdev->gpu_clock_mutex);
4189 return clock;
4190}