blob: b0345f3ac909423ee91c359c062454ff65978fef [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044
45#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053046#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
48/*#define VERBOSE_IRQ*/
49#define DSI_CATCH_MISSING_TE
50
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020051struct dsi_reg { u16 idx; };
52
53#define DSI_REG(idx) ((const struct dsi_reg) { idx })
54
55#define DSI_SZ_REGS SZ_1K
56/* DSI Protocol Engine */
57
58#define DSI_REVISION DSI_REG(0x0000)
59#define DSI_SYSCONFIG DSI_REG(0x0010)
60#define DSI_SYSSTATUS DSI_REG(0x0014)
61#define DSI_IRQSTATUS DSI_REG(0x0018)
62#define DSI_IRQENABLE DSI_REG(0x001C)
63#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053064#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020065#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
66#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
67#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
68#define DSI_CLK_CTRL DSI_REG(0x0054)
69#define DSI_TIMING1 DSI_REG(0x0058)
70#define DSI_TIMING2 DSI_REG(0x005C)
71#define DSI_VM_TIMING1 DSI_REG(0x0060)
72#define DSI_VM_TIMING2 DSI_REG(0x0064)
73#define DSI_VM_TIMING3 DSI_REG(0x0068)
74#define DSI_CLK_TIMING DSI_REG(0x006C)
75#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
76#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
77#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
78#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
79#define DSI_VM_TIMING4 DSI_REG(0x0080)
80#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
81#define DSI_VM_TIMING5 DSI_REG(0x0088)
82#define DSI_VM_TIMING6 DSI_REG(0x008C)
83#define DSI_VM_TIMING7 DSI_REG(0x0090)
84#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
85#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
86#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
87#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
88#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
89#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
90#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
91#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
92
93/* DSIPHY_SCP */
94
95#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
96#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
97#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
98#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030099#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200100
101/* DSI_PLL_CTRL_SCP */
102
103#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
104#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
105#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
106#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
107#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
108
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530109#define REG_GET(dsidev, idx, start, end) \
110 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200111
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530112#define REG_FLD_MOD(dsidev, idx, val, start, end) \
113 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200114
115/* Global interrupts */
116#define DSI_IRQ_VC0 (1 << 0)
117#define DSI_IRQ_VC1 (1 << 1)
118#define DSI_IRQ_VC2 (1 << 2)
119#define DSI_IRQ_VC3 (1 << 3)
120#define DSI_IRQ_WAKEUP (1 << 4)
121#define DSI_IRQ_RESYNC (1 << 5)
122#define DSI_IRQ_PLL_LOCK (1 << 7)
123#define DSI_IRQ_PLL_UNLOCK (1 << 8)
124#define DSI_IRQ_PLL_RECALL (1 << 9)
125#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
126#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
127#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
128#define DSI_IRQ_TE_TRIGGER (1 << 16)
129#define DSI_IRQ_ACK_TRIGGER (1 << 17)
130#define DSI_IRQ_SYNC_LOST (1 << 18)
131#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
132#define DSI_IRQ_TA_TIMEOUT (1 << 20)
133#define DSI_IRQ_ERROR_MASK \
134 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530135 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200136#define DSI_IRQ_CHANNEL_MASK 0xf
137
138/* Virtual channel interrupts */
139#define DSI_VC_IRQ_CS (1 << 0)
140#define DSI_VC_IRQ_ECC_CORR (1 << 1)
141#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
142#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
143#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
144#define DSI_VC_IRQ_BTA (1 << 5)
145#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
146#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
147#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
148#define DSI_VC_IRQ_ERROR_MASK \
149 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
150 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
151 DSI_VC_IRQ_FIFO_TX_UDF)
152
153/* ComplexIO interrupts */
154#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
155#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
156#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200157#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
158#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200159#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
160#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
161#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200162#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
163#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200164#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
165#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
166#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200167#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
168#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200169#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
170#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
171#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200172#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
173#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200174#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200180#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
183#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200184#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
185#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300186#define DSI_CIO_IRQ_ERROR_MASK \
187 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200188 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
189 DSI_CIO_IRQ_ERRSYNCESC5 | \
190 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
191 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
192 DSI_CIO_IRQ_ERRESC5 | \
193 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
194 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
195 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300196 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
197 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200198 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
199 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
200 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200201
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200202typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
203
204#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300205#define DSI_MAX_NR_LANES 5
206
207enum dsi_lane_function {
208 DSI_LANE_UNUSED = 0,
209 DSI_LANE_CLK,
210 DSI_LANE_DATA1,
211 DSI_LANE_DATA2,
212 DSI_LANE_DATA3,
213 DSI_LANE_DATA4,
214};
215
216struct dsi_lane_config {
217 enum dsi_lane_function function;
218 u8 polarity;
219};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200220
221struct dsi_isr_data {
222 omap_dsi_isr_t isr;
223 void *arg;
224 u32 mask;
225};
226
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200227enum fifo_size {
228 DSI_FIFO_SIZE_0 = 0,
229 DSI_FIFO_SIZE_32 = 1,
230 DSI_FIFO_SIZE_64 = 2,
231 DSI_FIFO_SIZE_96 = 3,
232 DSI_FIFO_SIZE_128 = 4,
233};
234
Archit Tanejad6049142011-08-22 11:58:08 +0530235enum dsi_vc_source {
236 DSI_VC_SOURCE_L4 = 0,
237 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200238};
239
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200240struct dsi_irq_stats {
241 unsigned long last_reset;
242 unsigned irq_count;
243 unsigned dsi_irqs[32];
244 unsigned vc_irqs[4][32];
245 unsigned cio_irqs[32];
246};
247
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200248struct dsi_isr_tables {
249 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
250 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
251 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
252};
253
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530254struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000255 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200256 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300257
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200258 int module_id;
259
archit tanejaaffe3602011-02-23 08:41:03 +0000260 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200261
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300262 struct clk *dss_clk;
263 struct clk *sys_clk;
264
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200265 struct dsi_clock_info current_cinfo;
266
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300267 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200268 struct regulator *vdds_dsi_reg;
269
270 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530271 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200272 struct omap_dss_device *dssdev;
273 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530274 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200275 } vc[4];
276
277 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200278 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200279
280 unsigned pll_locked;
281
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200282 spinlock_t irq_lock;
283 struct dsi_isr_tables isr_tables;
284 /* space for a copy used by the interrupt handler */
285 struct dsi_isr_tables isr_tables_copy;
286
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200287 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200288#ifdef DEBUG
289 unsigned update_bytes;
290#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200291
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200292 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300293 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200294
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200295 void (*framedone_callback)(int, void *);
296 void *framedone_data;
297
298 struct delayed_work framedone_timeout_work;
299
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200300#ifdef DSI_CATCH_MISSING_TE
301 struct timer_list te_timer;
302#endif
303
304 unsigned long cache_req_pck;
305 unsigned long cache_clk_freq;
306 struct dsi_clock_info cache_cinfo;
307
308 u32 errors;
309 spinlock_t errors_lock;
310#ifdef DEBUG
311 ktime_t perf_setup_time;
312 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200313#endif
314 int debug_read;
315 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200316
317#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
318 spinlock_t irq_stats_lock;
319 struct dsi_irq_stats irq_stats;
320#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500321 /* DSI PLL Parameter Ranges */
322 unsigned long regm_max, regn_max;
323 unsigned long regm_dispc_max, regm_dsi_max;
324 unsigned long fint_min, fint_max;
325 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300326
Tomi Valkeinend9820852011-10-12 15:05:59 +0300327 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530328
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300329 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
330 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300331
332 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530333
334 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530335 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530336 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530337 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530338 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530339
340 struct omap_dss_output output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530341};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200342
Archit Taneja2e868db2011-05-12 17:26:28 +0530343struct dsi_packet_sent_handler_data {
344 struct platform_device *dsidev;
345 struct completion *completion;
346};
347
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200348#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030349static bool dsi_perf;
350module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200351#endif
352
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530353static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
354{
355 return dev_get_drvdata(&dsidev->dev);
356}
357
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530358static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
359{
Archit Taneja400e65d2012-07-04 13:48:34 +0530360 return dssdev->output->pdev;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530361}
362
363struct platform_device *dsi_get_dsidev_from_id(int module)
364{
Archit Taneja400e65d2012-07-04 13:48:34 +0530365 struct omap_dss_output *out;
366 enum omap_dss_output_id id;
367
368 id = module == 0 ? OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
369
370 out = omap_dss_get_output(id);
371
372 return out->pdev;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530373}
374
375static inline void dsi_write_reg(struct platform_device *dsidev,
376 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200377{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530378 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
379
380 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200381}
382
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530383static inline u32 dsi_read_reg(struct platform_device *dsidev,
384 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200385{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530386 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
387
388 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200389}
390
Archit Taneja1ffefe72011-05-12 17:26:24 +0530391void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200392{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530393 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
394 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
395
396 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200397}
398EXPORT_SYMBOL(dsi_bus_lock);
399
Archit Taneja1ffefe72011-05-12 17:26:24 +0530400void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200401{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530402 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
403 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
404
405 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200406}
407EXPORT_SYMBOL(dsi_bus_unlock);
408
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530409static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200410{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530411 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
412
413 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200414}
415
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200416static void dsi_completion_handler(void *data, u32 mask)
417{
418 complete((struct completion *)data);
419}
420
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530421static inline int wait_for_bit_change(struct platform_device *dsidev,
422 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200423{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300424 unsigned long timeout;
425 ktime_t wait;
426 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200427
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300428 /* first busyloop to see if the bit changes right away */
429 t = 100;
430 while (t-- > 0) {
431 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
432 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200433 }
434
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300435 /* then loop for 500ms, sleeping for 1ms in between */
436 timeout = jiffies + msecs_to_jiffies(500);
437 while (time_before(jiffies, timeout)) {
438 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
439 return value;
440
441 wait = ns_to_ktime(1000 * 1000);
442 set_current_state(TASK_UNINTERRUPTIBLE);
443 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
444 }
445
446 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200447}
448
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530449u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
450{
451 switch (fmt) {
452 case OMAP_DSS_DSI_FMT_RGB888:
453 case OMAP_DSS_DSI_FMT_RGB666:
454 return 24;
455 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
456 return 18;
457 case OMAP_DSS_DSI_FMT_RGB565:
458 return 16;
459 default:
460 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300461 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530462 }
463}
464
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200465#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530466static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200467{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530468 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
469 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200470}
471
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530472static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200473{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530474 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
475 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200476}
477
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530478static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200479{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530480 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200481 ktime_t t, setup_time, trans_time;
482 u32 total_bytes;
483 u32 setup_us, trans_us, total_us;
484
485 if (!dsi_perf)
486 return;
487
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200488 t = ktime_get();
489
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530490 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200491 setup_us = (u32)ktime_to_us(setup_time);
492 if (setup_us == 0)
493 setup_us = 1;
494
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530495 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200496 trans_us = (u32)ktime_to_us(trans_time);
497 if (trans_us == 0)
498 trans_us = 1;
499
500 total_us = setup_us + trans_us;
501
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200502 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200503
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200504 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
505 "%u bytes, %u kbytes/sec\n",
506 name,
507 setup_us,
508 trans_us,
509 total_us,
510 1000*1000 / total_us,
511 total_bytes,
512 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200513}
514#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300515static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
516{
517}
518
519static inline void dsi_perf_mark_start(struct platform_device *dsidev)
520{
521}
522
523static inline void dsi_perf_show(struct platform_device *dsidev,
524 const char *name)
525{
526}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200527#endif
528
529static void print_irq_status(u32 status)
530{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200531 if (status == 0)
532 return;
533
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200534#ifndef VERBOSE_IRQ
535 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
536 return;
537#endif
538 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
539
540#define PIS(x) \
541 if (status & DSI_IRQ_##x) \
542 printk(#x " ");
543#ifdef VERBOSE_IRQ
544 PIS(VC0);
545 PIS(VC1);
546 PIS(VC2);
547 PIS(VC3);
548#endif
549 PIS(WAKEUP);
550 PIS(RESYNC);
551 PIS(PLL_LOCK);
552 PIS(PLL_UNLOCK);
553 PIS(PLL_RECALL);
554 PIS(COMPLEXIO_ERR);
555 PIS(HS_TX_TIMEOUT);
556 PIS(LP_RX_TIMEOUT);
557 PIS(TE_TRIGGER);
558 PIS(ACK_TRIGGER);
559 PIS(SYNC_LOST);
560 PIS(LDO_POWER_GOOD);
561 PIS(TA_TIMEOUT);
562#undef PIS
563
564 printk("\n");
565}
566
567static void print_irq_status_vc(int channel, u32 status)
568{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200569 if (status == 0)
570 return;
571
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200572#ifndef VERBOSE_IRQ
573 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
574 return;
575#endif
576 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
577
578#define PIS(x) \
579 if (status & DSI_VC_IRQ_##x) \
580 printk(#x " ");
581 PIS(CS);
582 PIS(ECC_CORR);
583#ifdef VERBOSE_IRQ
584 PIS(PACKET_SENT);
585#endif
586 PIS(FIFO_TX_OVF);
587 PIS(FIFO_RX_OVF);
588 PIS(BTA);
589 PIS(ECC_NO_CORR);
590 PIS(FIFO_TX_UDF);
591 PIS(PP_BUSY_CHANGE);
592#undef PIS
593 printk("\n");
594}
595
596static void print_irq_status_cio(u32 status)
597{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200598 if (status == 0)
599 return;
600
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200601 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
602
603#define PIS(x) \
604 if (status & DSI_CIO_IRQ_##x) \
605 printk(#x " ");
606 PIS(ERRSYNCESC1);
607 PIS(ERRSYNCESC2);
608 PIS(ERRSYNCESC3);
609 PIS(ERRESC1);
610 PIS(ERRESC2);
611 PIS(ERRESC3);
612 PIS(ERRCONTROL1);
613 PIS(ERRCONTROL2);
614 PIS(ERRCONTROL3);
615 PIS(STATEULPS1);
616 PIS(STATEULPS2);
617 PIS(STATEULPS3);
618 PIS(ERRCONTENTIONLP0_1);
619 PIS(ERRCONTENTIONLP1_1);
620 PIS(ERRCONTENTIONLP0_2);
621 PIS(ERRCONTENTIONLP1_2);
622 PIS(ERRCONTENTIONLP0_3);
623 PIS(ERRCONTENTIONLP1_3);
624 PIS(ULPSACTIVENOT_ALL0);
625 PIS(ULPSACTIVENOT_ALL1);
626#undef PIS
627
628 printk("\n");
629}
630
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200631#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530632static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
633 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200634{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530635 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200636 int i;
637
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530638 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200639
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530640 dsi->irq_stats.irq_count++;
641 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200642
643 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530644 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200645
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530646 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200647
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530648 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200649}
650#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530651#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200652#endif
653
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200654static int debug_irq;
655
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530656static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
657 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200658{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530659 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200660 int i;
661
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200662 if (irqstatus & DSI_IRQ_ERROR_MASK) {
663 DSSERR("DSI error, irqstatus %x\n", irqstatus);
664 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530665 spin_lock(&dsi->errors_lock);
666 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
667 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200668 } else if (debug_irq) {
669 print_irq_status(irqstatus);
670 }
671
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200672 for (i = 0; i < 4; ++i) {
673 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
674 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
675 i, vcstatus[i]);
676 print_irq_status_vc(i, vcstatus[i]);
677 } else if (debug_irq) {
678 print_irq_status_vc(i, vcstatus[i]);
679 }
680 }
681
682 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
683 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
684 print_irq_status_cio(ciostatus);
685 } else if (debug_irq) {
686 print_irq_status_cio(ciostatus);
687 }
688}
689
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200690static void dsi_call_isrs(struct dsi_isr_data *isr_array,
691 unsigned isr_array_size, u32 irqstatus)
692{
693 struct dsi_isr_data *isr_data;
694 int i;
695
696 for (i = 0; i < isr_array_size; i++) {
697 isr_data = &isr_array[i];
698 if (isr_data->isr && isr_data->mask & irqstatus)
699 isr_data->isr(isr_data->arg, irqstatus);
700 }
701}
702
703static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
704 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
705{
706 int i;
707
708 dsi_call_isrs(isr_tables->isr_table,
709 ARRAY_SIZE(isr_tables->isr_table),
710 irqstatus);
711
712 for (i = 0; i < 4; ++i) {
713 if (vcstatus[i] == 0)
714 continue;
715 dsi_call_isrs(isr_tables->isr_table_vc[i],
716 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
717 vcstatus[i]);
718 }
719
720 if (ciostatus != 0)
721 dsi_call_isrs(isr_tables->isr_table_cio,
722 ARRAY_SIZE(isr_tables->isr_table_cio),
723 ciostatus);
724}
725
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200726static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
727{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530728 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530729 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200730 u32 irqstatus, vcstatus[4], ciostatus;
731 int i;
732
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530733 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530734 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530735
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530736 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200737
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530738 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200739
740 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200741 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530742 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200743 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200744 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200745
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530746 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200747 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530748 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200749
750 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200751 if ((irqstatus & (1 << i)) == 0) {
752 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200753 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300754 }
755
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530756 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200757
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530758 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200759 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530760 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200761 }
762
763 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530764 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200765
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530766 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200767 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530768 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200769 } else {
770 ciostatus = 0;
771 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200772
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200773#ifdef DSI_CATCH_MISSING_TE
774 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530775 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200776#endif
777
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200778 /* make a copy and unlock, so that isrs can unregister
779 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530780 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
781 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200782
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530783 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200784
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530785 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200786
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530787 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200788
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530789 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200790
archit tanejaaffe3602011-02-23 08:41:03 +0000791 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200792}
793
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530794/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530795static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
796 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200797 unsigned isr_array_size, u32 default_mask,
798 const struct dsi_reg enable_reg,
799 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200800{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200801 struct dsi_isr_data *isr_data;
802 u32 mask;
803 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200804 int i;
805
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200806 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200807
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200808 for (i = 0; i < isr_array_size; i++) {
809 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200810
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200811 if (isr_data->isr == NULL)
812 continue;
813
814 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200815 }
816
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530817 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200818 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530819 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
820 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200821
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200822 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530823 dsi_read_reg(dsidev, enable_reg);
824 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200825}
826
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530827/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530828static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200829{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530830 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200831 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200832#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200833 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200834#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530835 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
836 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200837 DSI_IRQENABLE, DSI_IRQSTATUS);
838}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200839
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530840/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530841static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200842{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530843 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
844
845 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
846 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200847 DSI_VC_IRQ_ERROR_MASK,
848 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
849}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200850
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530851/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530852static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200853{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530854 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
855
856 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
857 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200858 DSI_CIO_IRQ_ERROR_MASK,
859 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
860}
861
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530862static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200863{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530864 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200865 unsigned long flags;
866 int vc;
867
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530868 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200869
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530870 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200871
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530872 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200873 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530874 _omap_dsi_set_irqs_vc(dsidev, vc);
875 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200876
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530877 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200878}
879
880static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
881 struct dsi_isr_data *isr_array, unsigned isr_array_size)
882{
883 struct dsi_isr_data *isr_data;
884 int free_idx;
885 int i;
886
887 BUG_ON(isr == NULL);
888
889 /* check for duplicate entry and find a free slot */
890 free_idx = -1;
891 for (i = 0; i < isr_array_size; i++) {
892 isr_data = &isr_array[i];
893
894 if (isr_data->isr == isr && isr_data->arg == arg &&
895 isr_data->mask == mask) {
896 return -EINVAL;
897 }
898
899 if (isr_data->isr == NULL && free_idx == -1)
900 free_idx = i;
901 }
902
903 if (free_idx == -1)
904 return -EBUSY;
905
906 isr_data = &isr_array[free_idx];
907 isr_data->isr = isr;
908 isr_data->arg = arg;
909 isr_data->mask = mask;
910
911 return 0;
912}
913
914static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
915 struct dsi_isr_data *isr_array, unsigned isr_array_size)
916{
917 struct dsi_isr_data *isr_data;
918 int i;
919
920 for (i = 0; i < isr_array_size; i++) {
921 isr_data = &isr_array[i];
922 if (isr_data->isr != isr || isr_data->arg != arg ||
923 isr_data->mask != mask)
924 continue;
925
926 isr_data->isr = NULL;
927 isr_data->arg = NULL;
928 isr_data->mask = 0;
929
930 return 0;
931 }
932
933 return -EINVAL;
934}
935
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530936static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
937 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200938{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530939 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200940 unsigned long flags;
941 int r;
942
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530943 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530945 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
946 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200947
948 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530949 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200950
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530951 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200952
953 return r;
954}
955
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530956static int dsi_unregister_isr(struct platform_device *dsidev,
957 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200958{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530959 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200960 unsigned long flags;
961 int r;
962
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530963 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200964
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530965 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
966 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200967
968 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530969 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200970
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530971 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200972
973 return r;
974}
975
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530976static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
977 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200978{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530979 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200980 unsigned long flags;
981 int r;
982
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530983 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200984
985 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530986 dsi->isr_tables.isr_table_vc[channel],
987 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200988
989 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530990 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200991
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530992 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200993
994 return r;
995}
996
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530997static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
998 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200999{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301000 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001001 unsigned long flags;
1002 int r;
1003
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301004 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005
1006 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301007 dsi->isr_tables.isr_table_vc[channel],
1008 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001009
1010 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301011 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001012
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301013 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001014
1015 return r;
1016}
1017
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301018static int dsi_register_isr_cio(struct platform_device *dsidev,
1019 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001020{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301021 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001022 unsigned long flags;
1023 int r;
1024
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301025 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001026
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301027 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1028 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001029
1030 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301031 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001032
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301033 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001034
1035 return r;
1036}
1037
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301038static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1039 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001040{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301041 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001042 unsigned long flags;
1043 int r;
1044
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301045 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001046
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301047 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1048 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001049
1050 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301051 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001052
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301053 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001054
1055 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001056}
1057
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301058static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001059{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301060 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001061 unsigned long flags;
1062 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301063 spin_lock_irqsave(&dsi->errors_lock, flags);
1064 e = dsi->errors;
1065 dsi->errors = 0;
1066 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001067 return e;
1068}
1069
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001070int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001071{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001072 int r;
1073 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1074
1075 DSSDBG("dsi_runtime_get\n");
1076
1077 r = pm_runtime_get_sync(&dsi->pdev->dev);
1078 WARN_ON(r < 0);
1079 return r < 0 ? r : 0;
1080}
1081
1082void dsi_runtime_put(struct platform_device *dsidev)
1083{
1084 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1085 int r;
1086
1087 DSSDBG("dsi_runtime_put\n");
1088
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001089 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001090 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001091}
1092
1093/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301094static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1095 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001096{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301097 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1098
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001099 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301100 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001101 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301102 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001103
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301104 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301105 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001106 DSSERR("cannot lock PLL when enabling clocks\n");
1107 }
1108}
1109
1110#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301111static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001112{
1113 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001114 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001115
1116 if (!dss_debug)
1117 return;
1118
1119 /* A dummy read using the SCP interface to any DSIPHY register is
1120 * required after DSIPHY reset to complete the reset of the DSI complex
1121 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301122 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001123
1124 printk(KERN_DEBUG "DSI resets: ");
1125
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301126 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001127 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1128
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301129 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001130 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1131
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001132 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1133 b0 = 28;
1134 b1 = 27;
1135 b2 = 26;
1136 } else {
1137 b0 = 24;
1138 b1 = 25;
1139 b2 = 26;
1140 }
1141
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301142 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001143 printk("PHY (%x%x%x, %d, %d, %d)\n",
1144 FLD_GET(l, b0, b0),
1145 FLD_GET(l, b1, b1),
1146 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001147 FLD_GET(l, 29, 29),
1148 FLD_GET(l, 30, 30),
1149 FLD_GET(l, 31, 31));
1150}
1151#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301152#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001153#endif
1154
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301155static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001156{
1157 DSSDBG("dsi_if_enable(%d)\n", enable);
1158
1159 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301160 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001161
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301162 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001163 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1164 return -EIO;
1165 }
1166
1167 return 0;
1168}
1169
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301170unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001171{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301172 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1173
1174 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001175}
1176
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301177static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001178{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301179 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1180
1181 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001182}
1183
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301184static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001185{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301186 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1187
1188 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001189}
1190
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301191static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001192{
1193 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001194 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001195
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001196 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301197 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001198 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001199 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301200 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301201 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001202 }
1203
1204 return r;
1205}
1206
1207static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1208{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301209 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301210 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001211 unsigned long dsi_fclk;
1212 unsigned lp_clk_div;
1213 unsigned long lp_clk;
1214
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001215 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001216
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301217 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001218 return -EINVAL;
1219
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301220 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221
1222 lp_clk = dsi_fclk / 2 / lp_clk_div;
1223
1224 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301225 dsi->current_cinfo.lp_clk = lp_clk;
1226 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001227
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301228 /* LP_CLK_DIVISOR */
1229 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001230
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301231 /* LP_RX_SYNCHRO_ENABLE */
1232 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001233
1234 return 0;
1235}
1236
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301237static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001238{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301239 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1240
1241 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301242 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001243}
1244
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301245static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001246{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301247 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1248
1249 WARN_ON(dsi->scp_clk_refcount == 0);
1250 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301251 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001252}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001253
1254enum dsi_pll_power_state {
1255 DSI_PLL_POWER_OFF = 0x0,
1256 DSI_PLL_POWER_ON_HSCLK = 0x1,
1257 DSI_PLL_POWER_ON_ALL = 0x2,
1258 DSI_PLL_POWER_ON_DIV = 0x3,
1259};
1260
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301261static int dsi_pll_power(struct platform_device *dsidev,
1262 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001263{
1264 int t = 0;
1265
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001266 /* DSI-PLL power command 0x3 is not working */
1267 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1268 state == DSI_PLL_POWER_ON_DIV)
1269 state = DSI_PLL_POWER_ON_ALL;
1270
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301271 /* PLL_PWR_CMD */
1272 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001273
1274 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301275 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001276 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001277 DSSERR("Failed to set DSI PLL power mode to %d\n",
1278 state);
1279 return -ENODEV;
1280 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001281 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001282 }
1283
1284 return 0;
1285}
1286
1287/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001288static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001289 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001290{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301291 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1292
1293 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001294 return -EINVAL;
1295
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301296 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001297 return -EINVAL;
1298
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301299 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001300 return -EINVAL;
1301
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301302 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001303 return -EINVAL;
1304
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001305 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1306 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001307
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301308 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001309 return -EINVAL;
1310
1311 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1312
1313 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1314 return -EINVAL;
1315
Archit Taneja1bb47832011-02-24 14:17:30 +05301316 if (cinfo->regm_dispc > 0)
1317 cinfo->dsi_pll_hsdiv_dispc_clk =
1318 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001319 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301320 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321
Archit Taneja1bb47832011-02-24 14:17:30 +05301322 if (cinfo->regm_dsi > 0)
1323 cinfo->dsi_pll_hsdiv_dsi_clk =
1324 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001325 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301326 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001327
1328 return 0;
1329}
1330
Archit Taneja6d523e72012-06-21 09:33:55 +05301331int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301332 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001333 struct dispc_clock_info *dispc_cinfo)
1334{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301335 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001336 struct dsi_clock_info cur, best;
1337 struct dispc_clock_info best_dispc;
1338 int min_fck_per_pck;
1339 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301340 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001341
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001342 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001343
Taneja, Archit31ef8232011-03-14 23:28:22 -05001344 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301345
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301346 if (req_pck == dsi->cache_req_pck &&
1347 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001348 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301349 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301350 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1351 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001352 return 0;
1353 }
1354
1355 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1356
1357 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301358 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001359 DSSERR("Requested pixel clock not possible with the current "
1360 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1361 "the constraint off.\n");
1362 min_fck_per_pck = 0;
1363 }
1364
1365 DSSDBG("dsi_pll_calc\n");
1366
1367retry:
1368 memset(&best, 0, sizeof(best));
1369 memset(&best_dispc, 0, sizeof(best_dispc));
1370
1371 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301372 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001373
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001374 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001375 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301376 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001377 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001378
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301379 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001380 continue;
1381
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001382 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301383 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001384 unsigned long a, b;
1385
1386 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001387 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001388 cur.clkin4ddr = a / b * 1000;
1389
1390 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1391 break;
1392
Archit Taneja1bb47832011-02-24 14:17:30 +05301393 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1394 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301395 for (cur.regm_dispc = 1; cur.regm_dispc <
1396 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001397 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301398 cur.dsi_pll_hsdiv_dispc_clk =
1399 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001400
1401 /* this will narrow down the search a bit,
1402 * but still give pixclocks below what was
1403 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301404 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001405 break;
1406
Archit Taneja1bb47832011-02-24 14:17:30 +05301407 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001408 continue;
1409
1410 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301411 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001412 req_pck * min_fck_per_pck)
1413 continue;
1414
1415 match = 1;
1416
Archit Taneja6d523e72012-06-21 09:33:55 +05301417 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301418 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001419 &cur_dispc);
1420
1421 if (abs(cur_dispc.pck - req_pck) <
1422 abs(best_dispc.pck - req_pck)) {
1423 best = cur;
1424 best_dispc = cur_dispc;
1425
1426 if (cur_dispc.pck == req_pck)
1427 goto found;
1428 }
1429 }
1430 }
1431 }
1432found:
1433 if (!match) {
1434 if (min_fck_per_pck) {
1435 DSSERR("Could not find suitable clock settings.\n"
1436 "Turning FCK/PCK constraint off and"
1437 "trying again.\n");
1438 min_fck_per_pck = 0;
1439 goto retry;
1440 }
1441
1442 DSSERR("Could not find suitable clock settings.\n");
1443
1444 return -EINVAL;
1445 }
1446
Archit Taneja1bb47832011-02-24 14:17:30 +05301447 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1448 best.regm_dsi = 0;
1449 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001450
1451 if (dsi_cinfo)
1452 *dsi_cinfo = best;
1453 if (dispc_cinfo)
1454 *dispc_cinfo = best_dispc;
1455
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301456 dsi->cache_req_pck = req_pck;
1457 dsi->cache_clk_freq = 0;
1458 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001459
1460 return 0;
1461}
1462
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001463static int dsi_pll_calc_ddrfreq(struct platform_device *dsidev,
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001464 unsigned long req_clkin4ddr, struct dsi_clock_info *cinfo)
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001465{
1466 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1467 struct dsi_clock_info cur, best;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001468
1469 DSSDBG("dsi_pll_calc_ddrfreq\n");
1470
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001471 memset(&best, 0, sizeof(best));
1472 memset(&cur, 0, sizeof(cur));
1473
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001474 cur.clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001475
1476 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
1477 cur.fint = cur.clkin / cur.regn;
1478
1479 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
1480 continue;
1481
1482 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
1483 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
1484 unsigned long a, b;
1485
1486 a = 2 * cur.regm * (cur.clkin/1000);
1487 b = cur.regn;
1488 cur.clkin4ddr = a / b * 1000;
1489
1490 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1491 break;
1492
1493 if (abs(cur.clkin4ddr - req_clkin4ddr) <
1494 abs(best.clkin4ddr - req_clkin4ddr)) {
1495 best = cur;
1496 DSSDBG("best %ld\n", best.clkin4ddr);
1497 }
1498
1499 if (cur.clkin4ddr == req_clkin4ddr)
1500 goto found;
1501 }
1502 }
1503found:
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001504 if (cinfo)
1505 *cinfo = best;
1506
1507 return 0;
1508}
1509
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001510static void dsi_pll_calc_dsi_fck(struct platform_device *dsidev,
1511 struct dsi_clock_info *cinfo)
1512{
1513 unsigned long max_dsi_fck;
1514
1515 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1516
1517 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1518 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1519}
1520
1521static int dsi_pll_calc_dispc_fck(struct platform_device *dsidev,
1522 unsigned long req_pck, struct dsi_clock_info *cinfo,
1523 struct dispc_clock_info *dispc_cinfo)
1524{
1525 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1526 unsigned regm_dispc, best_regm_dispc;
1527 unsigned long dispc_clk, best_dispc_clk;
1528 int min_fck_per_pck;
1529 unsigned long max_dss_fck;
1530 struct dispc_clock_info best_dispc;
1531 bool match;
1532
1533 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1534
1535 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1536
1537 if (min_fck_per_pck &&
1538 req_pck * min_fck_per_pck > max_dss_fck) {
1539 DSSERR("Requested pixel clock not possible with the current "
1540 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1541 "the constraint off.\n");
1542 min_fck_per_pck = 0;
1543 }
1544
1545retry:
1546 best_regm_dispc = 0;
1547 best_dispc_clk = 0;
1548 memset(&best_dispc, 0, sizeof(best_dispc));
1549 match = false;
1550
1551 for (regm_dispc = 1; regm_dispc < dsi->regm_dispc_max; ++regm_dispc) {
1552 struct dispc_clock_info cur_dispc;
1553
1554 dispc_clk = cinfo->clkin4ddr / regm_dispc;
1555
1556 /* this will narrow down the search a bit,
1557 * but still give pixclocks below what was
1558 * requested */
1559 if (dispc_clk < req_pck)
1560 break;
1561
1562 if (dispc_clk > max_dss_fck)
1563 continue;
1564
1565 if (min_fck_per_pck && dispc_clk < req_pck * min_fck_per_pck)
1566 continue;
1567
1568 match = true;
1569
1570 dispc_find_clk_divs(req_pck, dispc_clk, &cur_dispc);
1571
1572 if (abs(cur_dispc.pck - req_pck) <
1573 abs(best_dispc.pck - req_pck)) {
1574 best_regm_dispc = regm_dispc;
1575 best_dispc_clk = dispc_clk;
1576 best_dispc = cur_dispc;
1577
1578 if (cur_dispc.pck == req_pck)
1579 goto found;
1580 }
1581 }
1582
1583 if (!match) {
1584 if (min_fck_per_pck) {
1585 DSSERR("Could not find suitable clock settings.\n"
1586 "Turning FCK/PCK constraint off and"
1587 "trying again.\n");
1588 min_fck_per_pck = 0;
1589 goto retry;
1590 }
1591
1592 DSSERR("Could not find suitable clock settings.\n");
1593
1594 return -EINVAL;
1595 }
1596found:
1597 cinfo->regm_dispc = best_regm_dispc;
1598 cinfo->dsi_pll_hsdiv_dispc_clk = best_dispc_clk;
1599
1600 *dispc_cinfo = best_dispc;
1601
1602 return 0;
1603}
1604
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301605int dsi_pll_set_clock_div(struct platform_device *dsidev,
1606 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001607{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301608 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001609 int r = 0;
1610 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001611 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001612 u8 regn_start, regn_end, regm_start, regm_end;
1613 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001614
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301615 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001616
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001617 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301618 dsi->current_cinfo.fint = cinfo->fint;
1619 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1620 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301621 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301622 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301623 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001624
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301625 dsi->current_cinfo.regn = cinfo->regn;
1626 dsi->current_cinfo.regm = cinfo->regm;
1627 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1628 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001629
1630 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1631
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001632 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001633
1634 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001635 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001636 cinfo->regm,
1637 cinfo->regn,
1638 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001639 cinfo->clkin4ddr);
1640
1641 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1642 cinfo->clkin4ddr / 1000 / 1000 / 2);
1643
1644 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1645
Archit Taneja1bb47832011-02-24 14:17:30 +05301646 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301647 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1648 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301649 cinfo->dsi_pll_hsdiv_dispc_clk);
1650 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301651 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1652 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301653 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001654
Taneja, Archit49641112011-03-14 23:28:23 -05001655 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1656 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1657 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1658 &regm_dispc_end);
1659 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1660 &regm_dsi_end);
1661
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301662 /* DSI_PLL_AUTOMODE = manual */
1663 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001664
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301665 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001666 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001667 /* DSI_PLL_REGN */
1668 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1669 /* DSI_PLL_REGM */
1670 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1671 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301672 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001673 regm_dispc_start, regm_dispc_end);
1674 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301675 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001676 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301677 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001678
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301679 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001680
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001681 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1682
Archit Taneja9613c022011-03-22 06:33:36 -05001683 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1684 f = cinfo->fint < 1000000 ? 0x3 :
1685 cinfo->fint < 1250000 ? 0x4 :
1686 cinfo->fint < 1500000 ? 0x5 :
1687 cinfo->fint < 1750000 ? 0x6 :
1688 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001689
1690 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1691 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1692 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1693
1694 l = FLD_MOD(l, f, 4, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001695 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001696
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001697 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1698 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1699 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001700 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1701 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301702 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001703
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301704 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001705
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301706 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001707 DSSERR("dsi pll go bit not going down.\n");
1708 r = -EIO;
1709 goto err;
1710 }
1711
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301712 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001713 DSSERR("cannot lock PLL\n");
1714 r = -EIO;
1715 goto err;
1716 }
1717
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301718 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001719
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301720 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001721 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1722 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1723 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1724 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1725 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1726 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1727 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1728 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1729 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1730 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1731 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1732 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1733 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1734 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301735 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001736
1737 DSSDBG("PLL config done\n");
1738err:
1739 return r;
1740}
1741
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301742int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1743 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001744{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301745 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001746 int r = 0;
1747 enum dsi_pll_power_state pwstate;
1748
1749 DSSDBG("PLL init\n");
1750
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301751 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001752 struct regulator *vdds_dsi;
1753
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301754 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001755
1756 if (IS_ERR(vdds_dsi)) {
1757 DSSERR("can't get VDDS_DSI regulator\n");
1758 return PTR_ERR(vdds_dsi);
1759 }
1760
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301761 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001762 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001763
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301764 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001765 /*
1766 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1767 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301768 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001769
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301770 if (!dsi->vdds_dsi_enabled) {
1771 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001772 if (r)
1773 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301774 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001775 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001776
1777 /* XXX PLL does not come out of reset without this... */
1778 dispc_pck_free_enable(1);
1779
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301780 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001781 DSSERR("PLL not coming out of reset.\n");
1782 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001783 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001784 goto err1;
1785 }
1786
1787 /* XXX ... but if left on, we get problems when planes do not
1788 * fill the whole display. No idea about this */
1789 dispc_pck_free_enable(0);
1790
1791 if (enable_hsclk && enable_hsdiv)
1792 pwstate = DSI_PLL_POWER_ON_ALL;
1793 else if (enable_hsclk)
1794 pwstate = DSI_PLL_POWER_ON_HSCLK;
1795 else if (enable_hsdiv)
1796 pwstate = DSI_PLL_POWER_ON_DIV;
1797 else
1798 pwstate = DSI_PLL_POWER_OFF;
1799
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301800 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001801
1802 if (r)
1803 goto err1;
1804
1805 DSSDBG("PLL init done\n");
1806
1807 return 0;
1808err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301809 if (dsi->vdds_dsi_enabled) {
1810 regulator_disable(dsi->vdds_dsi_reg);
1811 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001812 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001813err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301814 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301815 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001816 return r;
1817}
1818
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301819void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001820{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301821 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1822
1823 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301824 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001825 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301826 WARN_ON(!dsi->vdds_dsi_enabled);
1827 regulator_disable(dsi->vdds_dsi_reg);
1828 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001829 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001830
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301831 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301832 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001833
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001834 DSSDBG("PLL uninit done\n");
1835}
1836
Archit Taneja5a8b5722011-05-12 17:26:29 +05301837static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1838 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001839{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301840 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1841 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301842 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001843 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301844
1845 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301846 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001847
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001848 if (dsi_runtime_get(dsidev))
1849 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001850
Archit Taneja5a8b5722011-05-12 17:26:29 +05301851 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001852
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001853 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001854
1855 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1856
1857 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1858 cinfo->clkin4ddr, cinfo->regm);
1859
Archit Taneja84309f12011-12-12 11:47:41 +05301860 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1861 dss_feat_get_clk_source_name(dsi_module == 0 ?
1862 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1863 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301864 cinfo->dsi_pll_hsdiv_dispc_clk,
1865 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301866 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001867 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001868
Archit Taneja84309f12011-12-12 11:47:41 +05301869 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1870 dss_feat_get_clk_source_name(dsi_module == 0 ?
1871 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1872 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301873 cinfo->dsi_pll_hsdiv_dsi_clk,
1874 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301875 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001876 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001877
Archit Taneja5a8b5722011-05-12 17:26:29 +05301878 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001879
Archit Taneja067a57e2011-03-02 11:57:25 +05301880 seq_printf(s, "dsi fclk source = %s (%s)\n",
1881 dss_get_generic_clk_source_name(dsi_clk_src),
1882 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001883
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301884 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001885
1886 seq_printf(s, "DDR_CLK\t\t%lu\n",
1887 cinfo->clkin4ddr / 4);
1888
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301889 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001890
1891 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1892
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001893 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001894}
1895
Archit Taneja5a8b5722011-05-12 17:26:29 +05301896void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001897{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301898 struct platform_device *dsidev;
1899 int i;
1900
1901 for (i = 0; i < MAX_NUM_DSI; i++) {
1902 dsidev = dsi_get_dsidev_from_id(i);
1903 if (dsidev)
1904 dsi_dump_dsidev_clocks(dsidev, s);
1905 }
1906}
1907
1908#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1909static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1910 struct seq_file *s)
1911{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301912 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001913 unsigned long flags;
1914 struct dsi_irq_stats stats;
1915
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301916 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001917
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301918 stats = dsi->irq_stats;
1919 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1920 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001921
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301922 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001923
1924 seq_printf(s, "period %u ms\n",
1925 jiffies_to_msecs(jiffies - stats.last_reset));
1926
1927 seq_printf(s, "irqs %d\n", stats.irq_count);
1928#define PIS(x) \
1929 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1930
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001931 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001932 PIS(VC0);
1933 PIS(VC1);
1934 PIS(VC2);
1935 PIS(VC3);
1936 PIS(WAKEUP);
1937 PIS(RESYNC);
1938 PIS(PLL_LOCK);
1939 PIS(PLL_UNLOCK);
1940 PIS(PLL_RECALL);
1941 PIS(COMPLEXIO_ERR);
1942 PIS(HS_TX_TIMEOUT);
1943 PIS(LP_RX_TIMEOUT);
1944 PIS(TE_TRIGGER);
1945 PIS(ACK_TRIGGER);
1946 PIS(SYNC_LOST);
1947 PIS(LDO_POWER_GOOD);
1948 PIS(TA_TIMEOUT);
1949#undef PIS
1950
1951#define PIS(x) \
1952 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1953 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1954 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1955 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1956 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1957
1958 seq_printf(s, "-- VC interrupts --\n");
1959 PIS(CS);
1960 PIS(ECC_CORR);
1961 PIS(PACKET_SENT);
1962 PIS(FIFO_TX_OVF);
1963 PIS(FIFO_RX_OVF);
1964 PIS(BTA);
1965 PIS(ECC_NO_CORR);
1966 PIS(FIFO_TX_UDF);
1967 PIS(PP_BUSY_CHANGE);
1968#undef PIS
1969
1970#define PIS(x) \
1971 seq_printf(s, "%-20s %10d\n", #x, \
1972 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1973
1974 seq_printf(s, "-- CIO interrupts --\n");
1975 PIS(ERRSYNCESC1);
1976 PIS(ERRSYNCESC2);
1977 PIS(ERRSYNCESC3);
1978 PIS(ERRESC1);
1979 PIS(ERRESC2);
1980 PIS(ERRESC3);
1981 PIS(ERRCONTROL1);
1982 PIS(ERRCONTROL2);
1983 PIS(ERRCONTROL3);
1984 PIS(STATEULPS1);
1985 PIS(STATEULPS2);
1986 PIS(STATEULPS3);
1987 PIS(ERRCONTENTIONLP0_1);
1988 PIS(ERRCONTENTIONLP1_1);
1989 PIS(ERRCONTENTIONLP0_2);
1990 PIS(ERRCONTENTIONLP1_2);
1991 PIS(ERRCONTENTIONLP0_3);
1992 PIS(ERRCONTENTIONLP1_3);
1993 PIS(ULPSACTIVENOT_ALL0);
1994 PIS(ULPSACTIVENOT_ALL1);
1995#undef PIS
1996}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001997
Archit Taneja5a8b5722011-05-12 17:26:29 +05301998static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001999{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302000 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2001
Archit Taneja5a8b5722011-05-12 17:26:29 +05302002 dsi_dump_dsidev_irqs(dsidev, s);
2003}
2004
2005static void dsi2_dump_irqs(struct seq_file *s)
2006{
2007 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2008
2009 dsi_dump_dsidev_irqs(dsidev, s);
2010}
Archit Taneja5a8b5722011-05-12 17:26:29 +05302011#endif
2012
2013static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
2014 struct seq_file *s)
2015{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302016#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002017
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002018 if (dsi_runtime_get(dsidev))
2019 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302020 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002021
2022 DUMPREG(DSI_REVISION);
2023 DUMPREG(DSI_SYSCONFIG);
2024 DUMPREG(DSI_SYSSTATUS);
2025 DUMPREG(DSI_IRQSTATUS);
2026 DUMPREG(DSI_IRQENABLE);
2027 DUMPREG(DSI_CTRL);
2028 DUMPREG(DSI_COMPLEXIO_CFG1);
2029 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
2030 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
2031 DUMPREG(DSI_CLK_CTRL);
2032 DUMPREG(DSI_TIMING1);
2033 DUMPREG(DSI_TIMING2);
2034 DUMPREG(DSI_VM_TIMING1);
2035 DUMPREG(DSI_VM_TIMING2);
2036 DUMPREG(DSI_VM_TIMING3);
2037 DUMPREG(DSI_CLK_TIMING);
2038 DUMPREG(DSI_TX_FIFO_VC_SIZE);
2039 DUMPREG(DSI_RX_FIFO_VC_SIZE);
2040 DUMPREG(DSI_COMPLEXIO_CFG2);
2041 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
2042 DUMPREG(DSI_VM_TIMING4);
2043 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
2044 DUMPREG(DSI_VM_TIMING5);
2045 DUMPREG(DSI_VM_TIMING6);
2046 DUMPREG(DSI_VM_TIMING7);
2047 DUMPREG(DSI_STOPCLK_TIMING);
2048
2049 DUMPREG(DSI_VC_CTRL(0));
2050 DUMPREG(DSI_VC_TE(0));
2051 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
2052 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
2053 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
2054 DUMPREG(DSI_VC_IRQSTATUS(0));
2055 DUMPREG(DSI_VC_IRQENABLE(0));
2056
2057 DUMPREG(DSI_VC_CTRL(1));
2058 DUMPREG(DSI_VC_TE(1));
2059 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
2060 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
2061 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
2062 DUMPREG(DSI_VC_IRQSTATUS(1));
2063 DUMPREG(DSI_VC_IRQENABLE(1));
2064
2065 DUMPREG(DSI_VC_CTRL(2));
2066 DUMPREG(DSI_VC_TE(2));
2067 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
2068 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
2069 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
2070 DUMPREG(DSI_VC_IRQSTATUS(2));
2071 DUMPREG(DSI_VC_IRQENABLE(2));
2072
2073 DUMPREG(DSI_VC_CTRL(3));
2074 DUMPREG(DSI_VC_TE(3));
2075 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
2076 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
2077 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
2078 DUMPREG(DSI_VC_IRQSTATUS(3));
2079 DUMPREG(DSI_VC_IRQENABLE(3));
2080
2081 DUMPREG(DSI_DSIPHY_CFG0);
2082 DUMPREG(DSI_DSIPHY_CFG1);
2083 DUMPREG(DSI_DSIPHY_CFG2);
2084 DUMPREG(DSI_DSIPHY_CFG5);
2085
2086 DUMPREG(DSI_PLL_CONTROL);
2087 DUMPREG(DSI_PLL_STATUS);
2088 DUMPREG(DSI_PLL_GO);
2089 DUMPREG(DSI_PLL_CONFIGURATION1);
2090 DUMPREG(DSI_PLL_CONFIGURATION2);
2091
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302092 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002093 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002094#undef DUMPREG
2095}
2096
Archit Taneja5a8b5722011-05-12 17:26:29 +05302097static void dsi1_dump_regs(struct seq_file *s)
2098{
2099 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2100
2101 dsi_dump_dsidev_regs(dsidev, s);
2102}
2103
2104static void dsi2_dump_regs(struct seq_file *s)
2105{
2106 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2107
2108 dsi_dump_dsidev_regs(dsidev, s);
2109}
2110
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002111enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002112 DSI_COMPLEXIO_POWER_OFF = 0x0,
2113 DSI_COMPLEXIO_POWER_ON = 0x1,
2114 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2115};
2116
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302117static int dsi_cio_power(struct platform_device *dsidev,
2118 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002119{
2120 int t = 0;
2121
2122 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302123 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002124
2125 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302126 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2127 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002128 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002129 DSSERR("failed to set complexio power state to "
2130 "%d\n", state);
2131 return -ENODEV;
2132 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002133 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002134 }
2135
2136 return 0;
2137}
2138
Archit Taneja0c656222011-05-16 15:17:09 +05302139static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2140{
2141 int val;
2142
2143 /* line buffer on OMAP3 is 1024 x 24bits */
2144 /* XXX: for some reason using full buffer size causes
2145 * considerable TX slowdown with update sizes that fill the
2146 * whole buffer */
2147 if (!dss_has_feature(FEAT_DSI_GNQ))
2148 return 1023 * 3;
2149
2150 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2151
2152 switch (val) {
2153 case 1:
2154 return 512 * 3; /* 512x24 bits */
2155 case 2:
2156 return 682 * 3; /* 682x24 bits */
2157 case 3:
2158 return 853 * 3; /* 853x24 bits */
2159 case 4:
2160 return 1024 * 3; /* 1024x24 bits */
2161 case 5:
2162 return 1194 * 3; /* 1194x24 bits */
2163 case 6:
2164 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002165 case 7:
2166 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302167 default:
2168 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002169 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302170 }
2171}
2172
Archit Taneja9e7e9372012-08-14 12:29:22 +05302173static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002174{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002175 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2176 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2177 static const enum dsi_lane_function functions[] = {
2178 DSI_LANE_CLK,
2179 DSI_LANE_DATA1,
2180 DSI_LANE_DATA2,
2181 DSI_LANE_DATA3,
2182 DSI_LANE_DATA4,
2183 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002184 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002185 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002186
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302187 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302188
Tomi Valkeinen48368392011-10-13 11:22:39 +03002189 for (i = 0; i < dsi->num_lanes_used; ++i) {
2190 unsigned offset = offsets[i];
2191 unsigned polarity, lane_number;
2192 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302193
Tomi Valkeinen48368392011-10-13 11:22:39 +03002194 for (t = 0; t < dsi->num_lanes_supported; ++t)
2195 if (dsi->lanes[t].function == functions[i])
2196 break;
2197
2198 if (t == dsi->num_lanes_supported)
2199 return -EINVAL;
2200
2201 lane_number = t;
2202 polarity = dsi->lanes[t].polarity;
2203
2204 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2205 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302206 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002207
2208 /* clear the unused lanes */
2209 for (; i < dsi->num_lanes_supported; ++i) {
2210 unsigned offset = offsets[i];
2211
2212 r = FLD_MOD(r, 0, offset + 2, offset);
2213 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2214 }
2215
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302216 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002217
Tomi Valkeinen48368392011-10-13 11:22:39 +03002218 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002219}
2220
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302221static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002222{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302223 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2224
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002225 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302226 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002227 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2228}
2229
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302230static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002231{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302232 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2233
2234 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002235 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2236}
2237
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302238static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002239{
2240 u32 r;
2241 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2242 u32 tlpx_half, tclk_trail, tclk_zero;
2243 u32 tclk_prepare;
2244
2245 /* calculate timings */
2246
2247 /* 1 * DDR_CLK = 2 * UI */
2248
2249 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302250 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002251
2252 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302253 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002254
2255 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302256 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002257
2258 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302259 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002260
2261 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302262 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002263
2264 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302265 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002266
2267 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302268 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002269
2270 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302271 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002272
2273 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302274 ths_prepare, ddr2ns(dsidev, ths_prepare),
2275 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002276 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302277 ths_trail, ddr2ns(dsidev, ths_trail),
2278 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002279
2280 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2281 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302282 tlpx_half, ddr2ns(dsidev, tlpx_half),
2283 tclk_trail, ddr2ns(dsidev, tclk_trail),
2284 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002285 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302286 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002287
2288 /* program timings */
2289
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302290 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002291 r = FLD_MOD(r, ths_prepare, 31, 24);
2292 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2293 r = FLD_MOD(r, ths_trail, 15, 8);
2294 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302295 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002296
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302297 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002298 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002299 r = FLD_MOD(r, tclk_trail, 15, 8);
2300 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002301
2302 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2303 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2304 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2305 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2306 }
2307
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302308 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002309
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302310 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002311 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302312 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002313}
2314
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002315/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302316static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002317 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002318{
Archit Taneja75d72472011-05-16 15:17:08 +05302319 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002320 int i;
2321 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002322 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002323
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002324 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002325
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002326 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2327 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002328
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002329 if (mask_p & (1 << i))
2330 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002331
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002332 if (mask_n & (1 << i))
2333 l |= 1 << (i * 2 + (p ? 1 : 0));
2334 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002335
2336 /*
2337 * Bits in REGLPTXSCPDAT4TO0DXDY:
2338 * 17: DY0 18: DX0
2339 * 19: DY1 20: DX1
2340 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302341 * 23: DY3 24: DX3
2342 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002343 */
2344
2345 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302346
2347 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302348 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002349
2350 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302351
2352 /* ENLPTXSCPDAT */
2353 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002354}
2355
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302356static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002357{
2358 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302359 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002360 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302361 /* REGLPTXSCPDAT4TO0DXDY */
2362 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002363}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002364
Archit Taneja9e7e9372012-08-14 12:29:22 +05302365static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002366{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002367 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2368 int t, i;
2369 bool in_use[DSI_MAX_NR_LANES];
2370 static const u8 offsets_old[] = { 28, 27, 26 };
2371 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2372 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002373
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002374 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2375 offsets = offsets_old;
2376 else
2377 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002378
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002379 for (i = 0; i < dsi->num_lanes_supported; ++i)
2380 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002381
2382 t = 100000;
2383 while (true) {
2384 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002385 int ok;
2386
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302387 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002388
2389 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002390 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2391 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002392 ok++;
2393 }
2394
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002395 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002396 break;
2397
2398 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002399 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2400 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002401 continue;
2402
2403 DSSERR("CIO TXCLKESC%d domain not coming " \
2404 "out of reset\n", i);
2405 }
2406 return -EIO;
2407 }
2408 }
2409
2410 return 0;
2411}
2412
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002413/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302414static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002415{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002416 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2417 unsigned mask = 0;
2418 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002419
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002420 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2421 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2422 mask |= 1 << i;
2423 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002424
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002425 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002426}
2427
Archit Taneja9e7e9372012-08-14 12:29:22 +05302428static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002429{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302430 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002431 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002432 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002433
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302434 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002435
Archit Taneja9e7e9372012-08-14 12:29:22 +05302436 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002437 if (r)
2438 return r;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002439
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302440 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002441
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002442 /* A dummy read using the SCP interface to any DSIPHY register is
2443 * required after DSIPHY reset to complete the reset of the DSI complex
2444 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302445 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002446
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302447 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002448 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2449 r = -EIO;
2450 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002451 }
2452
Archit Taneja9e7e9372012-08-14 12:29:22 +05302453 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002454 if (r)
2455 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002456
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002457 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302458 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002459 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2460 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2461 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2462 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302463 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002464
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302465 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002466 unsigned mask_p;
2467 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302468
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002469 DSSDBG("manual ulps exit\n");
2470
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002471 /* ULPS is exited by Mark-1 state for 1ms, followed by
2472 * stop state. DSS HW cannot do this via the normal
2473 * ULPS exit sequence, as after reset the DSS HW thinks
2474 * that we are not in ULPS mode, and refuses to send the
2475 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002476 * manually by setting positive lines high and negative lines
2477 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002478 */
2479
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002480 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302481
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002482 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2483 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2484 continue;
2485 mask_p |= 1 << i;
2486 }
Archit Taneja75d72472011-05-16 15:17:08 +05302487
Archit Taneja9e7e9372012-08-14 12:29:22 +05302488 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002489 }
2490
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302491 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002492 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002493 goto err_cio_pwr;
2494
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302495 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002496 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2497 r = -ENODEV;
2498 goto err_cio_pwr_dom;
2499 }
2500
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302501 dsi_if_enable(dsidev, true);
2502 dsi_if_enable(dsidev, false);
2503 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002504
Archit Taneja9e7e9372012-08-14 12:29:22 +05302505 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002506 if (r)
2507 goto err_tx_clk_esc_rst;
2508
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302509 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002510 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2511 ktime_t wait = ns_to_ktime(1000 * 1000);
2512 set_current_state(TASK_UNINTERRUPTIBLE);
2513 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2514
2515 /* Disable the override. The lanes should be set to Mark-11
2516 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302517 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002518 }
2519
2520 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302521 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002522
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302523 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002524
Archit Tanejadca2b152012-08-16 18:02:00 +05302525 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302526 /* DDR_CLK_ALWAYS_ON */
2527 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302528 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302529 }
2530
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302531 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002532
2533 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002534
2535 return 0;
2536
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002537err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302538 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002539err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302540 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002541err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302542 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302543 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002544err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302545 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302546 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002547 return r;
2548}
2549
Archit Taneja9e7e9372012-08-14 12:29:22 +05302550static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002551{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002552 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302553
Archit Taneja8af6ff02011-09-05 16:48:27 +05302554 /* DDR_CLK_ALWAYS_ON */
2555 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2556
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302557 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2558 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302559 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002560}
2561
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302562static void dsi_config_tx_fifo(struct platform_device *dsidev,
2563 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002564 enum fifo_size size3, enum fifo_size size4)
2565{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302566 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002567 u32 r = 0;
2568 int add = 0;
2569 int i;
2570
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302571 dsi->vc[0].fifo_size = size1;
2572 dsi->vc[1].fifo_size = size2;
2573 dsi->vc[2].fifo_size = size3;
2574 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002575
2576 for (i = 0; i < 4; i++) {
2577 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302578 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002579
2580 if (add + size > 4) {
2581 DSSERR("Illegal FIFO configuration\n");
2582 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002583 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002584 }
2585
2586 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2587 r |= v << (8 * i);
2588 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2589 add += size;
2590 }
2591
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302592 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002593}
2594
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302595static void dsi_config_rx_fifo(struct platform_device *dsidev,
2596 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002597 enum fifo_size size3, enum fifo_size size4)
2598{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302599 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002600 u32 r = 0;
2601 int add = 0;
2602 int i;
2603
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302604 dsi->vc[0].fifo_size = size1;
2605 dsi->vc[1].fifo_size = size2;
2606 dsi->vc[2].fifo_size = size3;
2607 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002608
2609 for (i = 0; i < 4; i++) {
2610 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302611 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002612
2613 if (add + size > 4) {
2614 DSSERR("Illegal FIFO configuration\n");
2615 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002616 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002617 }
2618
2619 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2620 r |= v << (8 * i);
2621 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2622 add += size;
2623 }
2624
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302625 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002626}
2627
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302628static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002629{
2630 u32 r;
2631
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302632 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002633 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302634 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002635
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302636 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002637 DSSERR("TX_STOP bit not going down\n");
2638 return -EIO;
2639 }
2640
2641 return 0;
2642}
2643
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302644static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002645{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302646 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002647}
2648
2649static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2650{
Archit Taneja2e868db2011-05-12 17:26:28 +05302651 struct dsi_packet_sent_handler_data *vp_data =
2652 (struct dsi_packet_sent_handler_data *) data;
2653 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302654 const int channel = dsi->update_channel;
2655 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002656
Archit Taneja2e868db2011-05-12 17:26:28 +05302657 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2658 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002659}
2660
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302661static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002662{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302663 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302664 DECLARE_COMPLETION_ONSTACK(completion);
2665 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002666 int r = 0;
2667 u8 bit;
2668
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302669 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002670
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302671 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302672 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002673 if (r)
2674 goto err0;
2675
2676 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302677 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002678 if (wait_for_completion_timeout(&completion,
2679 msecs_to_jiffies(10)) == 0) {
2680 DSSERR("Failed to complete previous frame transfer\n");
2681 r = -EIO;
2682 goto err1;
2683 }
2684 }
2685
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302686 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302687 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002688
2689 return 0;
2690err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302691 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302692 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002693err0:
2694 return r;
2695}
2696
2697static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2698{
Archit Taneja2e868db2011-05-12 17:26:28 +05302699 struct dsi_packet_sent_handler_data *l4_data =
2700 (struct dsi_packet_sent_handler_data *) data;
2701 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302702 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002703
Archit Taneja2e868db2011-05-12 17:26:28 +05302704 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2705 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002706}
2707
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302708static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002709{
Archit Taneja2e868db2011-05-12 17:26:28 +05302710 DECLARE_COMPLETION_ONSTACK(completion);
2711 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002712 int r = 0;
2713
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302714 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302715 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002716 if (r)
2717 goto err0;
2718
2719 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302720 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002721 if (wait_for_completion_timeout(&completion,
2722 msecs_to_jiffies(10)) == 0) {
2723 DSSERR("Failed to complete previous l4 transfer\n");
2724 r = -EIO;
2725 goto err1;
2726 }
2727 }
2728
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302729 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302730 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002731
2732 return 0;
2733err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302734 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302735 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002736err0:
2737 return r;
2738}
2739
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302740static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002741{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302742 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2743
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302744 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002745
2746 WARN_ON(in_interrupt());
2747
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302748 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002749 return 0;
2750
Archit Tanejad6049142011-08-22 11:58:08 +05302751 switch (dsi->vc[channel].source) {
2752 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302753 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302754 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302755 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002756 default:
2757 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002758 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002759 }
2760}
2761
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302762static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2763 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002764{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002765 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2766 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002767
2768 enable = enable ? 1 : 0;
2769
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302770 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002771
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302772 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2773 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002774 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2775 return -EIO;
2776 }
2777
2778 return 0;
2779}
2780
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302781static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002782{
2783 u32 r;
2784
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302785 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002786
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302787 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002788
2789 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2790 DSSERR("VC(%d) busy when trying to configure it!\n",
2791 channel);
2792
2793 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2794 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2795 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2796 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2797 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2798 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2799 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002800 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2801 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002802
2803 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2804 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2805
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302806 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002807}
2808
Archit Tanejad6049142011-08-22 11:58:08 +05302809static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2810 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002811{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302812 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2813
Archit Tanejad6049142011-08-22 11:58:08 +05302814 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002815 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002816
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302817 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002818
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302819 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002820
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302821 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002822
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002823 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302824 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002825 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002826 return -EIO;
2827 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002828
Archit Tanejad6049142011-08-22 11:58:08 +05302829 /* SOURCE, 0 = L4, 1 = video port */
2830 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002831
Archit Taneja9613c022011-03-22 06:33:36 -05002832 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302833 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2834 bool enable = source == DSI_VC_SOURCE_VP;
2835 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2836 }
Archit Taneja9613c022011-03-22 06:33:36 -05002837
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302838 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002839
Archit Tanejad6049142011-08-22 11:58:08 +05302840 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002841
2842 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002843}
2844
Archit Taneja1ffefe72011-05-12 17:26:24 +05302845void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2846 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002847{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302848 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302849 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302850
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002851 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2852
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302853 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002854
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302855 dsi_vc_enable(dsidev, channel, 0);
2856 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002857
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302858 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002859
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302860 dsi_vc_enable(dsidev, channel, 1);
2861 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002862
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302863 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302864
2865 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302866 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302867 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002868}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002869EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002870
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302871static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002872{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302873 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002874 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302875 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002876 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2877 (val >> 0) & 0xff,
2878 (val >> 8) & 0xff,
2879 (val >> 16) & 0xff,
2880 (val >> 24) & 0xff);
2881 }
2882}
2883
2884static void dsi_show_rx_ack_with_err(u16 err)
2885{
2886 DSSERR("\tACK with ERROR (%#x):\n", err);
2887 if (err & (1 << 0))
2888 DSSERR("\t\tSoT Error\n");
2889 if (err & (1 << 1))
2890 DSSERR("\t\tSoT Sync Error\n");
2891 if (err & (1 << 2))
2892 DSSERR("\t\tEoT Sync Error\n");
2893 if (err & (1 << 3))
2894 DSSERR("\t\tEscape Mode Entry Command Error\n");
2895 if (err & (1 << 4))
2896 DSSERR("\t\tLP Transmit Sync Error\n");
2897 if (err & (1 << 5))
2898 DSSERR("\t\tHS Receive Timeout Error\n");
2899 if (err & (1 << 6))
2900 DSSERR("\t\tFalse Control Error\n");
2901 if (err & (1 << 7))
2902 DSSERR("\t\t(reserved7)\n");
2903 if (err & (1 << 8))
2904 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2905 if (err & (1 << 9))
2906 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2907 if (err & (1 << 10))
2908 DSSERR("\t\tChecksum Error\n");
2909 if (err & (1 << 11))
2910 DSSERR("\t\tData type not recognized\n");
2911 if (err & (1 << 12))
2912 DSSERR("\t\tInvalid VC ID\n");
2913 if (err & (1 << 13))
2914 DSSERR("\t\tInvalid Transmission Length\n");
2915 if (err & (1 << 14))
2916 DSSERR("\t\t(reserved14)\n");
2917 if (err & (1 << 15))
2918 DSSERR("\t\tDSI Protocol Violation\n");
2919}
2920
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302921static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2922 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002923{
2924 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302925 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002926 u32 val;
2927 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302928 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002929 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002930 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302931 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002932 u16 err = FLD_GET(val, 23, 8);
2933 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302934 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002935 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002936 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302937 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002938 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002939 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302940 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002941 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002942 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302943 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944 } else {
2945 DSSERR("\tunknown datatype 0x%02x\n", dt);
2946 }
2947 }
2948 return 0;
2949}
2950
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302951static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002952{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302953 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2954
2955 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002956 DSSDBG("dsi_vc_send_bta %d\n", channel);
2957
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302958 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002959
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302960 /* RX_FIFO_NOT_EMPTY */
2961 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002962 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302963 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002964 }
2965
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302966 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002967
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002968 /* flush posted write */
2969 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2970
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002971 return 0;
2972}
2973
Archit Taneja1ffefe72011-05-12 17:26:24 +05302974int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002975{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302976 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002977 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002978 int r = 0;
2979 u32 err;
2980
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302981 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002982 &completion, DSI_VC_IRQ_BTA);
2983 if (r)
2984 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302986 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002987 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002988 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002989 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002990
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302991 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002992 if (r)
2993 goto err2;
2994
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002995 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002996 msecs_to_jiffies(500)) == 0) {
2997 DSSERR("Failed to receive BTA\n");
2998 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002999 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003000 }
3001
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303002 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003003 if (err) {
3004 DSSERR("Error while sending BTA: %x\n", err);
3005 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003006 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003007 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003008err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303009 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003010 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003011err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303012 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003013 &completion, DSI_VC_IRQ_BTA);
3014err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003015 return r;
3016}
3017EXPORT_SYMBOL(dsi_vc_send_bta_sync);
3018
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303019static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
3020 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003021{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303022 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003023 u32 val;
3024 u8 data_id;
3025
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303026 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003027
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303028 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003029
3030 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
3031 FLD_VAL(ecc, 31, 24);
3032
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303033 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003034}
3035
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303036static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
3037 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003038{
3039 u32 val;
3040
3041 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
3042
3043/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
3044 b1, b2, b3, b4, val); */
3045
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303046 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003047}
3048
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303049static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3050 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003051{
3052 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303053 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003054 int i;
3055 u8 *p;
3056 int r = 0;
3057 u8 b1, b2, b3, b4;
3058
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303059 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003060 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3061
3062 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303063 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003064 DSSERR("unable to send long packet: packet too long.\n");
3065 return -EINVAL;
3066 }
3067
Archit Tanejad6049142011-08-22 11:58:08 +05303068 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003069
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303070 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003071
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003072 p = data;
3073 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303074 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003075 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003076
3077 b1 = *p++;
3078 b2 = *p++;
3079 b3 = *p++;
3080 b4 = *p++;
3081
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303082 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003083 }
3084
3085 i = len % 4;
3086 if (i) {
3087 b1 = 0; b2 = 0; b3 = 0;
3088
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303089 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003090 DSSDBG("\tsending remainder bytes %d\n", i);
3091
3092 switch (i) {
3093 case 3:
3094 b1 = *p++;
3095 b2 = *p++;
3096 b3 = *p++;
3097 break;
3098 case 2:
3099 b1 = *p++;
3100 b2 = *p++;
3101 break;
3102 case 1:
3103 b1 = *p++;
3104 break;
3105 }
3106
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303107 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003108 }
3109
3110 return r;
3111}
3112
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303113static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3114 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003115{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303116 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003117 u32 r;
3118 u8 data_id;
3119
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303120 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003121
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303122 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003123 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3124 channel,
3125 data_type, data & 0xff, (data >> 8) & 0xff);
3126
Archit Tanejad6049142011-08-22 11:58:08 +05303127 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003128
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303129 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003130 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3131 return -EINVAL;
3132 }
3133
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303134 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003135
3136 r = (data_id << 0) | (data << 8) | (ecc << 24);
3137
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303138 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003139
3140 return 0;
3141}
3142
Archit Taneja1ffefe72011-05-12 17:26:24 +05303143int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003144{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303145 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303146
Archit Taneja18b7d092011-09-05 17:01:08 +05303147 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3148 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003149}
3150EXPORT_SYMBOL(dsi_vc_send_null);
3151
Archit Taneja9e7e9372012-08-14 12:29:22 +05303152static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303153 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003154{
3155 int r;
3156
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303157 if (len == 0) {
3158 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303159 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303160 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3161 } else if (len == 1) {
3162 r = dsi_vc_send_short(dsidev, channel,
3163 type == DSS_DSI_CONTENT_GENERIC ?
3164 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303165 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003166 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303167 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303168 type == DSS_DSI_CONTENT_GENERIC ?
3169 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303170 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003171 data[0] | (data[1] << 8), 0);
3172 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303173 r = dsi_vc_send_long(dsidev, channel,
3174 type == DSS_DSI_CONTENT_GENERIC ?
3175 MIPI_DSI_GENERIC_LONG_WRITE :
3176 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003177 }
3178
3179 return r;
3180}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303181
3182int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3183 u8 *data, int len)
3184{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303185 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3186
3187 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303188 DSS_DSI_CONTENT_DCS);
3189}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003190EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3191
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303192int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3193 u8 *data, int len)
3194{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303195 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3196
3197 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303198 DSS_DSI_CONTENT_GENERIC);
3199}
3200EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3201
3202static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3203 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003204{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303205 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003206 int r;
3207
Archit Taneja9e7e9372012-08-14 12:29:22 +05303208 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003209 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003210 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003211
Archit Taneja1ffefe72011-05-12 17:26:24 +05303212 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003213 if (r)
3214 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003215
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303216 /* RX_FIFO_NOT_EMPTY */
3217 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003218 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303219 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003220 r = -EIO;
3221 goto err;
3222 }
3223
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003224 return 0;
3225err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303226 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003227 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003228 return r;
3229}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303230
3231int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3232 int len)
3233{
3234 return dsi_vc_write_common(dssdev, channel, data, len,
3235 DSS_DSI_CONTENT_DCS);
3236}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003237EXPORT_SYMBOL(dsi_vc_dcs_write);
3238
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303239int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3240 int len)
3241{
3242 return dsi_vc_write_common(dssdev, channel, data, len,
3243 DSS_DSI_CONTENT_GENERIC);
3244}
3245EXPORT_SYMBOL(dsi_vc_generic_write);
3246
Archit Taneja1ffefe72011-05-12 17:26:24 +05303247int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003248{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303249 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003250}
3251EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3252
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303253int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3254{
3255 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3256}
3257EXPORT_SYMBOL(dsi_vc_generic_write_0);
3258
Archit Taneja1ffefe72011-05-12 17:26:24 +05303259int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3260 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003261{
3262 u8 buf[2];
3263 buf[0] = dcs_cmd;
3264 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303265 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003266}
3267EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3268
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303269int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3270 u8 param)
3271{
3272 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3273}
3274EXPORT_SYMBOL(dsi_vc_generic_write_1);
3275
3276int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3277 u8 param1, u8 param2)
3278{
3279 u8 buf[2];
3280 buf[0] = param1;
3281 buf[1] = param2;
3282 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3283}
3284EXPORT_SYMBOL(dsi_vc_generic_write_2);
3285
Archit Taneja9e7e9372012-08-14 12:29:22 +05303286static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303287 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003288{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303289 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303290 int r;
3291
3292 if (dsi->debug_read)
3293 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3294 channel, dcs_cmd);
3295
3296 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3297 if (r) {
3298 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3299 " failed\n", channel, dcs_cmd);
3300 return r;
3301 }
3302
3303 return 0;
3304}
3305
Archit Taneja9e7e9372012-08-14 12:29:22 +05303306static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303307 int channel, u8 *reqdata, int reqlen)
3308{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303309 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3310 u16 data;
3311 u8 data_type;
3312 int r;
3313
3314 if (dsi->debug_read)
3315 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3316 channel, reqlen);
3317
3318 if (reqlen == 0) {
3319 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3320 data = 0;
3321 } else if (reqlen == 1) {
3322 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3323 data = reqdata[0];
3324 } else if (reqlen == 2) {
3325 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3326 data = reqdata[0] | (reqdata[1] << 8);
3327 } else {
3328 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003329 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303330 }
3331
3332 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3333 if (r) {
3334 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3335 " failed\n", channel, reqlen);
3336 return r;
3337 }
3338
3339 return 0;
3340}
3341
3342static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3343 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303344{
3345 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003346 u32 val;
3347 u8 dt;
3348 int r;
3349
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003350 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303351 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003352 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003353 r = -EIO;
3354 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003355 }
3356
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303357 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303358 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003359 DSSDBG("\theader: %08x\n", val);
3360 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303361 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003362 u16 err = FLD_GET(val, 23, 8);
3363 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003364 r = -EIO;
3365 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003366
Archit Tanejab3b89c02011-08-30 16:07:39 +05303367 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3368 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3369 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003370 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303371 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303372 DSSDBG("\t%s short response, 1 byte: %02x\n",
3373 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3374 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003375
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003376 if (buflen < 1) {
3377 r = -EIO;
3378 goto err;
3379 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003380
3381 buf[0] = data;
3382
3383 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303384 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3385 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3386 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003387 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303388 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303389 DSSDBG("\t%s short response, 2 byte: %04x\n",
3390 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3391 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003392
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003393 if (buflen < 2) {
3394 r = -EIO;
3395 goto err;
3396 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003397
3398 buf[0] = data & 0xff;
3399 buf[1] = (data >> 8) & 0xff;
3400
3401 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303402 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3403 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3404 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003405 int w;
3406 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303407 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303408 DSSDBG("\t%s long response, len %d\n",
3409 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3410 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003411
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003412 if (len > buflen) {
3413 r = -EIO;
3414 goto err;
3415 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003416
3417 /* two byte checksum ends the packet, not included in len */
3418 for (w = 0; w < len + 2;) {
3419 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303420 val = dsi_read_reg(dsidev,
3421 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303422 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003423 DSSDBG("\t\t%02x %02x %02x %02x\n",
3424 (val >> 0) & 0xff,
3425 (val >> 8) & 0xff,
3426 (val >> 16) & 0xff,
3427 (val >> 24) & 0xff);
3428
3429 for (b = 0; b < 4; ++b) {
3430 if (w < len)
3431 buf[w] = (val >> (b * 8)) & 0xff;
3432 /* we discard the 2 byte checksum */
3433 ++w;
3434 }
3435 }
3436
3437 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003438 } else {
3439 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003440 r = -EIO;
3441 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003442 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003443
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003444err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303445 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3446 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003447
Archit Tanejab8509752011-08-30 15:48:23 +05303448 return r;
3449}
3450
3451int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3452 u8 *buf, int buflen)
3453{
3454 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3455 int r;
3456
Archit Taneja9e7e9372012-08-14 12:29:22 +05303457 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303458 if (r)
3459 goto err;
3460
3461 r = dsi_vc_send_bta_sync(dssdev, channel);
3462 if (r)
3463 goto err;
3464
Archit Tanejab3b89c02011-08-30 16:07:39 +05303465 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3466 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303467 if (r < 0)
3468 goto err;
3469
3470 if (r != buflen) {
3471 r = -EIO;
3472 goto err;
3473 }
3474
3475 return 0;
3476err:
3477 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3478 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003479}
3480EXPORT_SYMBOL(dsi_vc_dcs_read);
3481
Archit Tanejab3b89c02011-08-30 16:07:39 +05303482static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3483 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3484{
3485 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3486 int r;
3487
Archit Taneja9e7e9372012-08-14 12:29:22 +05303488 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303489 if (r)
3490 return r;
3491
3492 r = dsi_vc_send_bta_sync(dssdev, channel);
3493 if (r)
3494 return r;
3495
3496 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3497 DSS_DSI_CONTENT_GENERIC);
3498 if (r < 0)
3499 return r;
3500
3501 if (r != buflen) {
3502 r = -EIO;
3503 return r;
3504 }
3505
3506 return 0;
3507}
3508
3509int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3510 int buflen)
3511{
3512 int r;
3513
3514 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3515 if (r) {
3516 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3517 return r;
3518 }
3519
3520 return 0;
3521}
3522EXPORT_SYMBOL(dsi_vc_generic_read_0);
3523
3524int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3525 u8 *buf, int buflen)
3526{
3527 int r;
3528
3529 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3530 if (r) {
3531 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3532 return r;
3533 }
3534
3535 return 0;
3536}
3537EXPORT_SYMBOL(dsi_vc_generic_read_1);
3538
3539int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3540 u8 param1, u8 param2, u8 *buf, int buflen)
3541{
3542 int r;
3543 u8 reqdata[2];
3544
3545 reqdata[0] = param1;
3546 reqdata[1] = param2;
3547
3548 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3549 if (r) {
3550 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3551 return r;
3552 }
3553
3554 return 0;
3555}
3556EXPORT_SYMBOL(dsi_vc_generic_read_2);
3557
Archit Taneja1ffefe72011-05-12 17:26:24 +05303558int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3559 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003560{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303561 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3562
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303563 return dsi_vc_send_short(dsidev, channel,
3564 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003565}
3566EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3567
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303568static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003569{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303570 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003571 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003572 int r, i;
3573 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003574
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303575 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303577 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003578
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303579 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003580
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303581 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003582 return 0;
3583
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003584 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303585 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003586 dsi_if_enable(dsidev, 0);
3587 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3588 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003589 }
3590
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303591 dsi_sync_vc(dsidev, 0);
3592 dsi_sync_vc(dsidev, 1);
3593 dsi_sync_vc(dsidev, 2);
3594 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003595
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303596 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003597
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303598 dsi_vc_enable(dsidev, 0, false);
3599 dsi_vc_enable(dsidev, 1, false);
3600 dsi_vc_enable(dsidev, 2, false);
3601 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003602
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303603 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003604 DSSERR("HS busy when enabling ULPS\n");
3605 return -EIO;
3606 }
3607
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303608 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003609 DSSERR("LP busy when enabling ULPS\n");
3610 return -EIO;
3611 }
3612
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303613 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003614 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3615 if (r)
3616 return r;
3617
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003618 mask = 0;
3619
3620 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3621 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3622 continue;
3623 mask |= 1 << i;
3624 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003625 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3626 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003627 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003628
Tomi Valkeinena702c852011-10-12 10:10:21 +03003629 /* flush posted write and wait for SCP interface to finish the write */
3630 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003631
3632 if (wait_for_completion_timeout(&completion,
3633 msecs_to_jiffies(1000)) == 0) {
3634 DSSERR("ULPS enable timeout\n");
3635 r = -EIO;
3636 goto err;
3637 }
3638
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303639 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003640 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3641
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003642 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003643 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003644
Tomi Valkeinena702c852011-10-12 10:10:21 +03003645 /* flush posted write and wait for SCP interface to finish the write */
3646 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003647
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303648 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003649
3650 dsi_if_enable(dsidev, false);
3651
3652 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303653
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003654 return 0;
3655
3656err:
3657 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303658 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3659 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003660}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003661
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003662static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3663 unsigned ticks, bool x4, bool x16)
3664{
3665 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003666 unsigned long total_ticks;
3667 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303668
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003669 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303670
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003671 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003672 fck = dsi_fclk_rate(dsidev);
3673
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003674 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303675 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003676 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003677 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3678 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3679 dsi_write_reg(dsidev, DSI_TIMING2, r);
3680
3681 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3682
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003683 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3684 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303685 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3686 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003687}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003688
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003689static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3690 bool x8, bool x16)
3691{
3692 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003693 unsigned long total_ticks;
3694 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303695
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003696 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303697
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003698 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003699 fck = dsi_fclk_rate(dsidev);
3700
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003701 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303702 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003703 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003704 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3705 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3706 dsi_write_reg(dsidev, DSI_TIMING1, r);
3707
3708 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3709
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003710 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3711 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303712 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3713 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003714}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003715
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003716static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3717 unsigned ticks, bool x4, bool x16)
3718{
3719 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003720 unsigned long total_ticks;
3721 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303722
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003723 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303724
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003725 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003726 fck = dsi_fclk_rate(dsidev);
3727
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003728 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303729 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003730 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003731 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3732 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3733 dsi_write_reg(dsidev, DSI_TIMING1, r);
3734
3735 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3736
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003737 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3738 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303739 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3740 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003741}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003742
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003743static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3744 unsigned ticks, bool x4, bool x16)
3745{
3746 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003747 unsigned long total_ticks;
3748 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303749
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003750 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303751
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003752 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003753 fck = dsi_get_txbyteclkhs(dsidev);
3754
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003755 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303756 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003757 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003758 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3759 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3760 dsi_write_reg(dsidev, DSI_TIMING2, r);
3761
3762 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3763
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003764 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3765 total_ticks,
3766 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303767 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003768}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303769
Archit Taneja9e7e9372012-08-14 12:29:22 +05303770static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303771{
Archit Tanejadca2b152012-08-16 18:02:00 +05303772 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303773 int num_line_buffers;
3774
Archit Tanejadca2b152012-08-16 18:02:00 +05303775 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303776 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303777 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303778 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303779 /*
3780 * Don't use line buffers if width is greater than the video
3781 * port's line buffer size
3782 */
3783 if (line_buf_size <= timings->x_res * bpp / 8)
3784 num_line_buffers = 0;
3785 else
3786 num_line_buffers = 2;
3787 } else {
3788 /* Use maximum number of line buffers in command mode */
3789 num_line_buffers = 2;
3790 }
3791
3792 /* LINE_BUFFER */
3793 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3794}
3795
Archit Taneja9e7e9372012-08-14 12:29:22 +05303796static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303797{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303798 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3799 bool vsync_end = dsi->vm_timings.vp_vsync_end;
3800 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303801 u32 r;
3802
3803 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303804 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3805 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3806 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303807 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3808 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3809 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3810 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3811 dsi_write_reg(dsidev, DSI_CTRL, r);
3812}
3813
Archit Taneja9e7e9372012-08-14 12:29:22 +05303814static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303815{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303816 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3817 int blanking_mode = dsi->vm_timings.blanking_mode;
3818 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3819 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3820 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303821 u32 r;
3822
3823 /*
3824 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3825 * 1 = Long blanking packets are sent in corresponding blanking periods
3826 */
3827 r = dsi_read_reg(dsidev, DSI_CTRL);
3828 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3829 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3830 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3831 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3832 dsi_write_reg(dsidev, DSI_CTRL, r);
3833}
3834
Archit Taneja6f28c292012-05-15 11:32:18 +05303835/*
3836 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3837 * results in maximum transition time for data and clock lanes to enter and
3838 * exit HS mode. Hence, this is the scenario where the least amount of command
3839 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3840 * clock cycles that can be used to interleave command mode data in HS so that
3841 * all scenarios are satisfied.
3842 */
3843static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3844 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3845{
3846 int transition;
3847
3848 /*
3849 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3850 * time of data lanes only, if it isn't set, we need to consider HS
3851 * transition time of both data and clock lanes. HS transition time
3852 * of Scenario 3 is considered.
3853 */
3854 if (ddr_alwon) {
3855 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3856 } else {
3857 int trans1, trans2;
3858 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3859 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3860 enter_hs + 1;
3861 transition = max(trans1, trans2);
3862 }
3863
3864 return blank > transition ? blank - transition : 0;
3865}
3866
3867/*
3868 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3869 * results in maximum transition time for data lanes to enter and exit LP mode.
3870 * Hence, this is the scenario where the least amount of command mode data can
3871 * be interleaved. We program the minimum amount of bytes that can be
3872 * interleaved in LP so that all scenarios are satisfied.
3873 */
3874static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3875 int lp_clk_div, int tdsi_fclk)
3876{
3877 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3878 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3879 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3880 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3881 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3882
3883 /* maximum LP transition time according to Scenario 1 */
3884 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3885
3886 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3887 tlp_avail = thsbyte_clk * (blank - trans_lp);
3888
Archit Taneja2e063c32012-06-04 13:36:34 +05303889 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303890
3891 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3892 26) / 16;
3893
3894 return max(lp_inter, 0);
3895}
3896
3897static void dsi_config_cmd_mode_interleaving(struct omap_dss_device *dssdev)
3898{
3899 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3900 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3901 int blanking_mode;
3902 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3903 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3904 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3905 int tclk_trail, ths_exit, exiths_clk;
3906 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303907 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303908 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303909 int ndl = dsi->num_lanes_used - 1;
3910 int dsi_fclk_hsdiv = dssdev->clocks.dsi.regm_dsi + 1;
3911 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3912 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3913 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3914 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3915 u32 r;
3916
3917 r = dsi_read_reg(dsidev, DSI_CTRL);
3918 blanking_mode = FLD_GET(r, 20, 20);
3919 hfp_blanking_mode = FLD_GET(r, 21, 21);
3920 hbp_blanking_mode = FLD_GET(r, 22, 22);
3921 hsa_blanking_mode = FLD_GET(r, 23, 23);
3922
3923 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3924 hbp = FLD_GET(r, 11, 0);
3925 hfp = FLD_GET(r, 23, 12);
3926 hsa = FLD_GET(r, 31, 24);
3927
3928 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3929 ddr_clk_post = FLD_GET(r, 7, 0);
3930 ddr_clk_pre = FLD_GET(r, 15, 8);
3931
3932 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3933 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3934 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3935
3936 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3937 lp_clk_div = FLD_GET(r, 12, 0);
3938 ddr_alwon = FLD_GET(r, 13, 13);
3939
3940 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3941 ths_exit = FLD_GET(r, 7, 0);
3942
3943 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3944 tclk_trail = FLD_GET(r, 15, 8);
3945
3946 exiths_clk = ths_exit + tclk_trail;
3947
3948 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3949 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3950
3951 if (!hsa_blanking_mode) {
3952 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3953 enter_hs_mode_lat, exit_hs_mode_lat,
3954 exiths_clk, ddr_clk_pre, ddr_clk_post);
3955 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3956 enter_hs_mode_lat, exit_hs_mode_lat,
3957 lp_clk_div, dsi_fclk_hsdiv);
3958 }
3959
3960 if (!hfp_blanking_mode) {
3961 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3962 enter_hs_mode_lat, exit_hs_mode_lat,
3963 exiths_clk, ddr_clk_pre, ddr_clk_post);
3964 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3965 enter_hs_mode_lat, exit_hs_mode_lat,
3966 lp_clk_div, dsi_fclk_hsdiv);
3967 }
3968
3969 if (!hbp_blanking_mode) {
3970 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3971 enter_hs_mode_lat, exit_hs_mode_lat,
3972 exiths_clk, ddr_clk_pre, ddr_clk_post);
3973
3974 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3975 enter_hs_mode_lat, exit_hs_mode_lat,
3976 lp_clk_div, dsi_fclk_hsdiv);
3977 }
3978
3979 if (!blanking_mode) {
3980 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3981 enter_hs_mode_lat, exit_hs_mode_lat,
3982 exiths_clk, ddr_clk_pre, ddr_clk_post);
3983
3984 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3985 enter_hs_mode_lat, exit_hs_mode_lat,
3986 lp_clk_div, dsi_fclk_hsdiv);
3987 }
3988
3989 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3990 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3991 bl_interleave_hs);
3992
3993 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3994 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3995 bl_interleave_lp);
3996
3997 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3998 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3999 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
4000 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
4001 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
4002
4003 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
4004 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
4005 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
4006 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
4007 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
4008
4009 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
4010 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
4011 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
4012 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
4013}
4014
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004015static int dsi_proto_config(struct omap_dss_device *dssdev)
4016{
4017 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja02c39602012-08-10 15:01:33 +05304018 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004019 u32 r;
4020 int buswidth = 0;
4021
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304022 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004023 DSI_FIFO_SIZE_32,
4024 DSI_FIFO_SIZE_32,
4025 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004026
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304027 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004028 DSI_FIFO_SIZE_32,
4029 DSI_FIFO_SIZE_32,
4030 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004031
4032 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304033 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
4034 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
4035 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
4036 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004037
Archit Taneja02c39602012-08-10 15:01:33 +05304038 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004039 case 16:
4040 buswidth = 0;
4041 break;
4042 case 18:
4043 buswidth = 1;
4044 break;
4045 case 24:
4046 buswidth = 2;
4047 break;
4048 default:
4049 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004050 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004051 }
4052
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304053 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004054 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
4055 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
4056 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
4057 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
4058 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
4059 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004060 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
4061 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05004062 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
4063 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
4064 /* DCS_CMD_CODE, 1=start, 0=continue */
4065 r = FLD_MOD(r, 0, 25, 25);
4066 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004067
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304068 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004069
Archit Taneja9e7e9372012-08-14 12:29:22 +05304070 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304071
Archit Tanejadca2b152012-08-16 18:02:00 +05304072 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05304073 dsi_config_vp_sync_events(dsidev);
4074 dsi_config_blanking_modes(dsidev);
Archit Taneja6f28c292012-05-15 11:32:18 +05304075 dsi_config_cmd_mode_interleaving(dssdev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304076 }
4077
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304078 dsi_vc_initial_config(dsidev, 0);
4079 dsi_vc_initial_config(dsidev, 1);
4080 dsi_vc_initial_config(dsidev, 2);
4081 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004082
4083 return 0;
4084}
4085
Archit Taneja9e7e9372012-08-14 12:29:22 +05304086static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004087{
Tomi Valkeinendb186442011-10-13 16:12:29 +03004088 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004089 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
4090 unsigned tclk_pre, tclk_post;
4091 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
4092 unsigned ths_trail, ths_exit;
4093 unsigned ddr_clk_pre, ddr_clk_post;
4094 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
4095 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03004096 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004097 u32 r;
4098
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304099 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004100 ths_prepare = FLD_GET(r, 31, 24);
4101 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
4102 ths_zero = ths_prepare_ths_zero - ths_prepare;
4103 ths_trail = FLD_GET(r, 15, 8);
4104 ths_exit = FLD_GET(r, 7, 0);
4105
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304106 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03004107 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004108 tclk_trail = FLD_GET(r, 15, 8);
4109 tclk_zero = FLD_GET(r, 7, 0);
4110
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304111 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004112 tclk_prepare = FLD_GET(r, 7, 0);
4113
4114 /* min 8*UI */
4115 tclk_pre = 20;
4116 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304117 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004118
Archit Taneja8af6ff02011-09-05 16:48:27 +05304119 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004120
4121 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
4122 4);
4123 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
4124
4125 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
4126 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
4127
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304128 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004129 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
4130 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304131 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004132
4133 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
4134 ddr_clk_pre,
4135 ddr_clk_post);
4136
4137 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
4138 DIV_ROUND_UP(ths_prepare, 4) +
4139 DIV_ROUND_UP(ths_zero + 3, 4);
4140
4141 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
4142
4143 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
4144 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304145 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004146
4147 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
4148 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304149
Archit Tanejadca2b152012-08-16 18:02:00 +05304150 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304151 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304152 int hsa = dsi->vm_timings.hsa;
4153 int hfp = dsi->vm_timings.hfp;
4154 int hbp = dsi->vm_timings.hbp;
4155 int vsa = dsi->vm_timings.vsa;
4156 int vfp = dsi->vm_timings.vfp;
4157 int vbp = dsi->vm_timings.vbp;
4158 int window_sync = dsi->vm_timings.window_sync;
4159 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05304160 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304161 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304162 int tl, t_he, width_bytes;
4163
4164 t_he = hsync_end ?
4165 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4166
4167 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4168
4169 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4170 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4171 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4172
4173 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4174 hfp, hsync_end ? hsa : 0, tl);
4175 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4176 vsa, timings->y_res);
4177
4178 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4179 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4180 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4181 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4182 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4183
4184 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4185 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4186 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4187 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4188 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4189 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4190
4191 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4192 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4193 r = FLD_MOD(r, tl, 31, 16); /* TL */
4194 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4195 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004196}
4197
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004198int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4199 const struct omap_dsi_pin_config *pin_cfg)
4200{
4201 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4202 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4203 int num_pins;
4204 const int *pins;
4205 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4206 int num_lanes;
4207 int i;
4208
4209 static const enum dsi_lane_function functions[] = {
4210 DSI_LANE_CLK,
4211 DSI_LANE_DATA1,
4212 DSI_LANE_DATA2,
4213 DSI_LANE_DATA3,
4214 DSI_LANE_DATA4,
4215 };
4216
4217 num_pins = pin_cfg->num_pins;
4218 pins = pin_cfg->pins;
4219
4220 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4221 || num_pins % 2 != 0)
4222 return -EINVAL;
4223
4224 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4225 lanes[i].function = DSI_LANE_UNUSED;
4226
4227 num_lanes = 0;
4228
4229 for (i = 0; i < num_pins; i += 2) {
4230 u8 lane, pol;
4231 int dx, dy;
4232
4233 dx = pins[i];
4234 dy = pins[i + 1];
4235
4236 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4237 return -EINVAL;
4238
4239 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4240 return -EINVAL;
4241
4242 if (dx & 1) {
4243 if (dy != dx - 1)
4244 return -EINVAL;
4245 pol = 1;
4246 } else {
4247 if (dy != dx + 1)
4248 return -EINVAL;
4249 pol = 0;
4250 }
4251
4252 lane = dx / 2;
4253
4254 lanes[lane].function = functions[i / 2];
4255 lanes[lane].polarity = pol;
4256 num_lanes++;
4257 }
4258
4259 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4260 dsi->num_lanes_used = num_lanes;
4261
4262 return 0;
4263}
4264EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4265
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004266int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
4267 unsigned long ddr_clk, unsigned long lp_clk)
4268{
4269 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4270 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4271 struct dsi_clock_info cinfo;
4272 struct dispc_clock_info dispc_cinfo;
4273 unsigned lp_clk_div;
4274 unsigned long dsi_fclk;
4275 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4276 unsigned long pck;
4277 int r;
4278
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05304279 DSSDBG("Setting DSI clocks: ddr_clk %lu, lp_clk %lu", ddr_clk, lp_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004280
4281 mutex_lock(&dsi->lock);
4282
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004283 /* Calculate PLL output clock */
4284 r = dsi_pll_calc_ddrfreq(dsidev, ddr_clk * 4, &cinfo);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004285 if (r)
4286 goto err;
4287
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004288 /* Calculate PLL's DSI clock */
4289 dsi_pll_calc_dsi_fck(dsidev, &cinfo);
4290
4291 /* Calculate PLL's DISPC clock and pck & lck divs */
4292 pck = cinfo.clkin4ddr / 16 * (dsi->num_lanes_used - 1) * 8 / bpp;
4293 DSSDBG("finding dispc dividers for pck %lu\n", pck);
4294 r = dsi_pll_calc_dispc_fck(dsidev, pck, &cinfo, &dispc_cinfo);
4295 if (r)
4296 goto err;
4297
4298 /* Calculate LP clock */
4299 dsi_fclk = cinfo.dsi_pll_hsdiv_dsi_clk;
4300 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk * 2);
4301
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004302 dssdev->clocks.dsi.regn = cinfo.regn;
4303 dssdev->clocks.dsi.regm = cinfo.regm;
4304 dssdev->clocks.dsi.regm_dispc = cinfo.regm_dispc;
4305 dssdev->clocks.dsi.regm_dsi = cinfo.regm_dsi;
4306
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004307 dssdev->clocks.dsi.lp_clk_div = lp_clk_div;
4308
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004309 dssdev->clocks.dispc.channel.lck_div = dispc_cinfo.lck_div;
4310 dssdev->clocks.dispc.channel.pck_div = dispc_cinfo.pck_div;
4311
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004312 dssdev->clocks.dispc.dispc_fclk_src = OMAP_DSS_CLK_SRC_FCK;
4313
4314 dssdev->clocks.dispc.channel.lcd_clk_src =
4315 dsi->module_id == 0 ?
4316 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4317 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC;
4318
4319 dssdev->clocks.dsi.dsi_fclk_src =
4320 dsi->module_id == 0 ?
4321 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4322 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI;
4323
4324 mutex_unlock(&dsi->lock);
4325 return 0;
4326err:
4327 mutex_unlock(&dsi->lock);
4328 return r;
4329}
4330EXPORT_SYMBOL(omapdss_dsi_set_clocks);
4331
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004332int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304333{
4334 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304335 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304336 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304337 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304338 u8 data_type;
4339 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004340 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304341
Archit Tanejadca2b152012-08-16 18:02:00 +05304342 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304343 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004344 case OMAP_DSS_DSI_FMT_RGB888:
4345 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4346 break;
4347 case OMAP_DSS_DSI_FMT_RGB666:
4348 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4349 break;
4350 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4351 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4352 break;
4353 case OMAP_DSS_DSI_FMT_RGB565:
4354 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4355 break;
4356 default:
4357 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004358 return -EINVAL;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004359 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304360
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004361 dsi_if_enable(dsidev, false);
4362 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304363
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004364 /* MODE, 1 = video mode */
4365 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304366
Archit Tanejae67458a2012-08-13 14:17:30 +05304367 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304368
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004369 dsi_vc_write_long_header(dsidev, channel, data_type,
4370 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304371
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004372 dsi_vc_enable(dsidev, channel, true);
4373 dsi_if_enable(dsidev, true);
4374 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304375
Archit Tanejaeea83402012-09-04 11:42:36 +05304376 r = dss_mgr_enable(mgr);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004377 if (r) {
Archit Tanejadca2b152012-08-16 18:02:00 +05304378 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004379 dsi_if_enable(dsidev, false);
4380 dsi_vc_enable(dsidev, channel, false);
4381 }
4382
4383 return r;
4384 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304385
4386 return 0;
4387}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004388EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304389
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004390void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304391{
4392 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304393 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304394 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304395
Archit Tanejadca2b152012-08-16 18:02:00 +05304396 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004397 dsi_if_enable(dsidev, false);
4398 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304399
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004400 /* MODE, 0 = command mode */
4401 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304402
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004403 dsi_vc_enable(dsidev, channel, true);
4404 dsi_if_enable(dsidev, true);
4405 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304406
Archit Tanejaeea83402012-09-04 11:42:36 +05304407 dss_mgr_disable(mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304408}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004409EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304410
Archit Taneja55cd63a2012-08-09 15:41:13 +05304411static void dsi_update_screen_dispc(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004412{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304413 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304414 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304415 struct omap_overlay_manager *mgr = dssdev->output->manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004416 unsigned bytespp;
4417 unsigned bytespl;
4418 unsigned bytespf;
4419 unsigned total_len;
4420 unsigned packet_payload;
4421 unsigned packet_len;
4422 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004423 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304424 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304425 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304426 u16 w = dsi->timings.x_res;
4427 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004428
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004429 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004430
Archit Tanejad6049142011-08-22 11:58:08 +05304431 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004432
Archit Taneja02c39602012-08-10 15:01:33 +05304433 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004434 bytespl = w * bytespp;
4435 bytespf = bytespl * h;
4436
4437 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4438 * number of lines in a packet. See errata about VP_CLK_RATIO */
4439
4440 if (bytespf < line_buf_size)
4441 packet_payload = bytespf;
4442 else
4443 packet_payload = (line_buf_size) / bytespl * bytespl;
4444
4445 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4446 total_len = (bytespf / packet_payload) * packet_len;
4447
4448 if (bytespf % packet_payload)
4449 total_len += (bytespf % packet_payload) + 1;
4450
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004451 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304452 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004453
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304454 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304455 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004456
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304457 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004458 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4459 else
4460 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304461 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004462
4463 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4464 * because DSS interrupts are not capable of waking up the CPU and the
4465 * framedone interrupt could be delayed for quite a long time. I think
4466 * the same goes for any DSS interrupts, but for some reason I have not
4467 * seen the problem anywhere else than here.
4468 */
4469 dispc_disable_sidle();
4470
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304471 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004472
Archit Taneja49dbf582011-05-16 15:17:07 +05304473 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4474 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004475 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004476
Archit Tanejaeea83402012-09-04 11:42:36 +05304477 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304478
Archit Tanejaeea83402012-09-04 11:42:36 +05304479 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004480
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304481 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004482 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4483 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304484 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004485
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304486 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004487
4488#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304489 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004490#endif
4491 }
4492}
4493
4494#ifdef DSI_CATCH_MISSING_TE
4495static void dsi_te_timeout(unsigned long arg)
4496{
4497 DSSERR("TE not received for 250ms!\n");
4498}
4499#endif
4500
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304501static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004502{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304503 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4504
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004505 /* SIDLEMODE back to smart-idle */
4506 dispc_enable_sidle();
4507
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304508 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004509 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304510 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004511 }
4512
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304513 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004514
4515 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304516 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004517}
4518
4519static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4520{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304521 struct dsi_data *dsi = container_of(work, struct dsi_data,
4522 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004523 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4524 * 250ms which would conflict with this timeout work. What should be
4525 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004526 * possibly scheduled framedone work. However, cancelling the transfer
4527 * on the HW is buggy, and would probably require resetting the whole
4528 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004529
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004530 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004531
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304532 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004533}
4534
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004535static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004536{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304537 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304538 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4539
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004540 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4541 * turns itself off. However, DSI still has the pixels in its buffers,
4542 * and is sending the data.
4543 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004544
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304545 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004546
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304547 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004548}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004549
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004550int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004551 void (*callback)(int, void *), void *data)
4552{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304553 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304554 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004555 u16 dw, dh;
4556
4557 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304558
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304559 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004560
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004561 dsi->framedone_callback = callback;
4562 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004563
Archit Tanejae3525742012-08-09 15:23:43 +05304564 dw = dsi->timings.x_res;
4565 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004566
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004567#ifdef DEBUG
4568 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304569 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004570#endif
Archit Taneja55cd63a2012-08-09 15:41:13 +05304571 dsi_update_screen_dispc(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004572
4573 return 0;
4574}
4575EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004576
4577/* Display funcs */
4578
Archit Taneja7d2572f2012-06-29 14:31:07 +05304579static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4580{
4581 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4582 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4583 struct dispc_clock_info dispc_cinfo;
4584 int r;
4585 unsigned long long fck;
4586
4587 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4588
4589 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4590 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
4591
4592 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4593 if (r) {
4594 DSSERR("Failed to calc dispc clocks\n");
4595 return r;
4596 }
4597
4598 dsi->mgr_config.clock_info = dispc_cinfo;
4599
4600 return 0;
4601}
4602
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004603static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4604{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304605 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4606 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304607 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304608 int r;
4609 u32 irq = 0;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304610
Archit Tanejadca2b152012-08-16 18:02:00 +05304611 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05304612 dsi->timings.hsw = 1;
4613 dsi->timings.hfp = 1;
4614 dsi->timings.hbp = 1;
4615 dsi->timings.vsw = 1;
4616 dsi->timings.vfp = 0;
4617 dsi->timings.vbp = 0;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004618
Archit Tanejaeea83402012-09-04 11:42:36 +05304619 irq = dispc_mgr_get_framedone_irq(mgr->id);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304620
4621 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
Archit Taneja9e7e9372012-08-14 12:29:22 +05304622 (void *) dsidev, irq);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304623 if (r) {
4624 DSSERR("can't get FRAMEDONE irq\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304625 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304626 }
4627
Archit Taneja7d2572f2012-06-29 14:31:07 +05304628 dsi->mgr_config.stallmode = true;
4629 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304630 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304631 dsi->mgr_config.stallmode = false;
4632 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004633 }
4634
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304635 /*
4636 * override interlace, logic level and edge related parameters in
4637 * omap_video_timings with default values
4638 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304639 dsi->timings.interlace = false;
4640 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4641 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4642 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4643 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4644 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304645
Archit Tanejaeea83402012-09-04 11:42:36 +05304646 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304647
Archit Taneja7d2572f2012-06-29 14:31:07 +05304648 r = dsi_configure_dispc_clocks(dssdev);
4649 if (r)
4650 goto err1;
4651
4652 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4653 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304654 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304655 dsi->mgr_config.lcden_sig_polarity = 0;
4656
Archit Tanejaeea83402012-09-04 11:42:36 +05304657 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304658
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004659 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304660err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304661 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304662 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
Archit Taneja9e7e9372012-08-14 12:29:22 +05304663 (void *) dsidev, irq);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304664err:
4665 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004666}
4667
4668static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4669{
Archit Tanejadca2b152012-08-16 18:02:00 +05304670 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4671 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304672 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Tanejadca2b152012-08-16 18:02:00 +05304673
4674 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304675 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304676
Archit Tanejaeea83402012-09-04 11:42:36 +05304677 irq = dispc_mgr_get_framedone_irq(mgr->id);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304678
Archit Taneja8af6ff02011-09-05 16:48:27 +05304679 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
Archit Taneja9e7e9372012-08-14 12:29:22 +05304680 (void *) dsidev, irq);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304681 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004682}
4683
4684static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4685{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304686 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004687 struct dsi_clock_info cinfo;
4688 int r;
4689
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004690 cinfo.regn = dssdev->clocks.dsi.regn;
4691 cinfo.regm = dssdev->clocks.dsi.regm;
4692 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4693 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004694 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004695 if (r) {
4696 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004697 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004698 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004699
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304700 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004701 if (r) {
4702 DSSERR("Failed to set dsi clocks\n");
4703 return r;
4704 }
4705
4706 return 0;
4707}
4708
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004709static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4710{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304711 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004712 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304713 struct omap_overlay_manager *mgr = dssdev->output->manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004714 int r;
4715
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304716 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004717 if (r)
4718 goto err0;
4719
4720 r = dsi_configure_dsi_clocks(dssdev);
4721 if (r)
4722 goto err1;
4723
Archit Tanejae8881662011-04-12 13:52:24 +05304724 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004725 dss_select_dsi_clk_source(dsi->module_id, dssdev->clocks.dsi.dsi_fclk_src);
Archit Tanejaeea83402012-09-04 11:42:36 +05304726 dss_select_lcd_clk_source(mgr->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304727 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004728
4729 DSSDBG("PLL OK\n");
4730
Archit Taneja9e7e9372012-08-14 12:29:22 +05304731 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004732 if (r)
4733 goto err2;
4734
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304735 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004736
Archit Taneja9e7e9372012-08-14 12:29:22 +05304737 dsi_proto_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004738 dsi_set_lp_clk_divisor(dssdev);
4739
4740 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304741 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004742
4743 r = dsi_proto_config(dssdev);
4744 if (r)
4745 goto err3;
4746
4747 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304748 dsi_vc_enable(dsidev, 0, 1);
4749 dsi_vc_enable(dsidev, 1, 1);
4750 dsi_vc_enable(dsidev, 2, 1);
4751 dsi_vc_enable(dsidev, 3, 1);
4752 dsi_if_enable(dsidev, 1);
4753 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004754
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004755 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004756err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304757 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004758err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304759 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004760 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaeea83402012-09-04 11:42:36 +05304761 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004762
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004763err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304764 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004765err0:
4766 return r;
4767}
4768
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004769static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004770 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004771{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304772 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304773 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304774 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304775
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304776 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304777 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004778
Ville Syrjäläd7370102010-04-22 22:50:09 +02004779 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304780 dsi_if_enable(dsidev, 0);
4781 dsi_vc_enable(dsidev, 0, 0);
4782 dsi_vc_enable(dsidev, 1, 0);
4783 dsi_vc_enable(dsidev, 2, 0);
4784 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004785
Archit Taneja89a35e52011-04-12 13:52:23 +05304786 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004787 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaeea83402012-09-04 11:42:36 +05304788 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304789 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304790 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004791}
4792
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004793int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004794{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304795 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304796 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304797 struct omap_dss_output *out = dssdev->output;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004798 int r = 0;
4799
4800 DSSDBG("dsi_display_enable\n");
4801
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304802 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004803
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304804 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004805
Archit Tanejaeea83402012-09-04 11:42:36 +05304806 if (out == NULL || out->manager == NULL) {
4807 DSSERR("failed to enable display: no output/manager\n");
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004808 r = -ENODEV;
4809 goto err_start_dev;
4810 }
4811
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004812 r = omap_dss_start_device(dssdev);
4813 if (r) {
4814 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004815 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004816 }
4817
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004818 r = dsi_runtime_get(dsidev);
4819 if (r)
4820 goto err_get_dsi;
4821
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304822 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004823
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004824 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004825
4826 r = dsi_display_init_dispc(dssdev);
4827 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004828 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004829
4830 r = dsi_display_init_dsi(dssdev);
4831 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004832 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004833
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304834 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004835
4836 return 0;
4837
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004838err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004839 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004840err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304841 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004842 dsi_runtime_put(dsidev);
4843err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004844 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004845err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304846 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004847 DSSDBG("dsi_display_enable FAILED\n");
4848 return r;
4849}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004850EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004851
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004852void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004853 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004854{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304855 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304856 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304857
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004858 DSSDBG("dsi_display_disable\n");
4859
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304860 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004861
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304862 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004863
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004864 dsi_sync_vc(dsidev, 0);
4865 dsi_sync_vc(dsidev, 1);
4866 dsi_sync_vc(dsidev, 2);
4867 dsi_sync_vc(dsidev, 3);
4868
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004869 dsi_display_uninit_dispc(dssdev);
4870
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004871 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004872
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004873 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304874 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004875
4876 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004877
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304878 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004879}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004880EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004881
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004882int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004883{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304884 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4885 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4886
4887 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004888 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004889}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004890EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004891
Archit Tanejae67458a2012-08-13 14:17:30 +05304892void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
4893 struct omap_video_timings *timings)
4894{
4895 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4896 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4897
4898 mutex_lock(&dsi->lock);
4899
4900 dsi->timings = *timings;
4901
4902 mutex_unlock(&dsi->lock);
4903}
4904EXPORT_SYMBOL(omapdss_dsi_set_timings);
4905
Archit Tanejae3525742012-08-09 15:23:43 +05304906void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
4907{
4908 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4909 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4910
4911 mutex_lock(&dsi->lock);
4912
4913 dsi->timings.x_res = w;
4914 dsi->timings.y_res = h;
4915
4916 mutex_unlock(&dsi->lock);
4917}
4918EXPORT_SYMBOL(omapdss_dsi_set_size);
4919
Archit Taneja02c39602012-08-10 15:01:33 +05304920void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
4921 enum omap_dss_dsi_pixel_format fmt)
4922{
4923 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4924 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4925
4926 mutex_lock(&dsi->lock);
4927
4928 dsi->pix_fmt = fmt;
4929
4930 mutex_unlock(&dsi->lock);
4931}
4932EXPORT_SYMBOL(omapdss_dsi_set_pixel_format);
4933
Archit Tanejadca2b152012-08-16 18:02:00 +05304934void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
4935 enum omap_dss_dsi_mode mode)
4936{
4937 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4938 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4939
4940 mutex_lock(&dsi->lock);
4941
4942 dsi->mode = mode;
4943
4944 mutex_unlock(&dsi->lock);
4945}
4946EXPORT_SYMBOL(omapdss_dsi_set_operation_mode);
4947
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304948void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
4949 struct omap_dss_dsi_videomode_timings *timings)
4950{
4951 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4952 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4953
4954 mutex_lock(&dsi->lock);
4955
4956 dsi->vm_timings = *timings;
4957
4958 mutex_unlock(&dsi->lock);
4959}
4960EXPORT_SYMBOL(omapdss_dsi_set_videomode_timings);
4961
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02004962static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004963{
Archit Tanejaeea83402012-09-04 11:42:36 +05304964 struct platform_device *dsidev =
4965 dsi_get_dsidev_from_id(dssdev->phy.dsi.module);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304966 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4967
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004968 DSSDBG("DSI init\n");
4969
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304970 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004971 struct regulator *vdds_dsi;
4972
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304973 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004974
4975 if (IS_ERR(vdds_dsi)) {
4976 DSSERR("can't get VDDS_DSI regulator\n");
4977 return PTR_ERR(vdds_dsi);
4978 }
4979
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304980 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004981 }
4982
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004983 return 0;
4984}
4985
Archit Taneja5ee3c142011-03-02 12:35:53 +05304986int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4987{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304988 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4989 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304990 int i;
4991
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304992 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4993 if (!dsi->vc[i].dssdev) {
4994 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304995 *channel = i;
4996 return 0;
4997 }
4998 }
4999
5000 DSSERR("cannot get VC for display %s", dssdev->name);
5001 return -ENOSPC;
5002}
5003EXPORT_SYMBOL(omap_dsi_request_vc);
5004
5005int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
5006{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305007 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5008 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5009
Archit Taneja5ee3c142011-03-02 12:35:53 +05305010 if (vc_id < 0 || vc_id > 3) {
5011 DSSERR("VC ID out of range\n");
5012 return -EINVAL;
5013 }
5014
5015 if (channel < 0 || channel > 3) {
5016 DSSERR("Virtual Channel out of range\n");
5017 return -EINVAL;
5018 }
5019
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305020 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305021 DSSERR("Virtual Channel not allocated to display %s\n",
5022 dssdev->name);
5023 return -EINVAL;
5024 }
5025
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305026 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305027
5028 return 0;
5029}
5030EXPORT_SYMBOL(omap_dsi_set_vc_id);
5031
5032void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
5033{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305034 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5035 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5036
Archit Taneja5ee3c142011-03-02 12:35:53 +05305037 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305038 dsi->vc[channel].dssdev == dssdev) {
5039 dsi->vc[channel].dssdev = NULL;
5040 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305041 }
5042}
5043EXPORT_SYMBOL(omap_dsi_release_vc);
5044
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305045void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005046{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305047 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305048 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305049 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
5050 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005051}
5052
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305053void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005054{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305055 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305056 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305057 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
5058 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005059}
5060
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305061static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005062{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305063 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5064
5065 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5066 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5067 dsi->regm_dispc_max =
5068 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5069 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5070 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5071 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5072 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005073}
5074
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005075static int dsi_get_clocks(struct platform_device *dsidev)
5076{
5077 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5078 struct clk *clk;
5079
5080 clk = clk_get(&dsidev->dev, "fck");
5081 if (IS_ERR(clk)) {
5082 DSSERR("can't get fck\n");
5083 return PTR_ERR(clk);
5084 }
5085
5086 dsi->dss_clk = clk;
5087
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03005088 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005089 if (IS_ERR(clk)) {
5090 DSSERR("can't get sys_clk\n");
5091 clk_put(dsi->dss_clk);
5092 dsi->dss_clk = NULL;
5093 return PTR_ERR(clk);
5094 }
5095
5096 dsi->sys_clk = clk;
5097
5098 return 0;
5099}
5100
5101static void dsi_put_clocks(struct platform_device *dsidev)
5102{
5103 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5104
5105 if (dsi->dss_clk)
5106 clk_put(dsi->dss_clk);
5107 if (dsi->sys_clk)
5108 clk_put(dsi->sys_clk);
5109}
5110
Tomi Valkeinen15216532012-09-06 14:29:31 +03005111static struct omap_dss_device * __init dsi_find_dssdev(struct platform_device *pdev)
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005112{
Tomi Valkeinen15216532012-09-06 14:29:31 +03005113 struct omap_dss_board_info *pdata = pdev->dev.platform_data;
5114 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5115 const char *def_disp_name = dss_get_default_display_name();
5116 struct omap_dss_device *def_dssdev;
5117 int i;
5118
5119 def_dssdev = NULL;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005120
5121 for (i = 0; i < pdata->num_devices; ++i) {
5122 struct omap_dss_device *dssdev = pdata->devices[i];
5123
5124 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
5125 continue;
5126
5127 if (dssdev->phy.dsi.module != dsi->module_id)
5128 continue;
5129
Tomi Valkeinen15216532012-09-06 14:29:31 +03005130 if (def_dssdev == NULL)
5131 def_dssdev = dssdev;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005132
Tomi Valkeinen15216532012-09-06 14:29:31 +03005133 if (def_disp_name != NULL &&
5134 strcmp(dssdev->name, def_disp_name) == 0) {
5135 def_dssdev = dssdev;
5136 break;
5137 }
5138 }
5139
5140 return def_dssdev;
5141}
5142
5143static void __init dsi_probe_pdata(struct platform_device *dsidev)
5144{
Tomi Valkeinen52744842012-09-10 13:58:29 +03005145 struct omap_dss_device *plat_dssdev;
Tomi Valkeinen15216532012-09-06 14:29:31 +03005146 struct omap_dss_device *dssdev;
5147 int r;
5148
Tomi Valkeinen52744842012-09-10 13:58:29 +03005149 plat_dssdev = dsi_find_dssdev(dsidev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005150
Tomi Valkeinen52744842012-09-10 13:58:29 +03005151 if (!plat_dssdev)
5152 return;
5153
5154 dssdev = dss_alloc_and_init_device(&dsidev->dev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005155 if (!dssdev)
5156 return;
5157
Tomi Valkeinen52744842012-09-10 13:58:29 +03005158 dss_copy_device_pdata(dssdev, plat_dssdev);
5159
Tomi Valkeinen15216532012-09-06 14:29:31 +03005160 r = dsi_init_display(dssdev);
5161 if (r) {
5162 DSSERR("device %s init failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005163 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005164 return;
5165 }
5166
Tomi Valkeinen52744842012-09-10 13:58:29 +03005167 r = dss_add_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005168 if (r) {
5169 DSSERR("device %s register failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005170 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005171 return;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005172 }
5173}
5174
Archit Taneja81b87f52012-09-26 16:30:49 +05305175static void __init dsi_init_output(struct platform_device *dsidev)
5176{
5177 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5178 struct omap_dss_output *out = &dsi->output;
5179
5180 out->pdev = dsidev;
5181 out->id = dsi->module_id == 0 ?
5182 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5183
5184 out->type = OMAP_DISPLAY_TYPE_DSI;
5185
5186 dss_register_output(out);
5187}
5188
5189static void __exit dsi_uninit_output(struct platform_device *dsidev)
5190{
5191 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5192 struct omap_dss_output *out = &dsi->output;
5193
5194 dss_unregister_output(out);
5195}
5196
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005197/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005198static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005199{
5200 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005201 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00005202 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305203 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005204
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005205 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005206 if (!dsi)
5207 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305208
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005209 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305210 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305211 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305212
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305213 spin_lock_init(&dsi->irq_lock);
5214 spin_lock_init(&dsi->errors_lock);
5215 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005216
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005217#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305218 spin_lock_init(&dsi->irq_stats_lock);
5219 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005220#endif
5221
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305222 mutex_init(&dsi->lock);
5223 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005224
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305225 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
5226 dsi_framedone_timeout_work_callback);
5227
5228#ifdef DSI_CATCH_MISSING_TE
5229 init_timer(&dsi->te_timer);
5230 dsi->te_timer.function = dsi_te_timeout;
5231 dsi->te_timer.data = 0;
5232#endif
5233 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
5234 if (!dsi_mem) {
5235 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005236 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00005237 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005238
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005239 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
5240 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305241 if (!dsi->base) {
5242 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005243 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305244 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005245
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305246 dsi->irq = platform_get_irq(dsi->pdev, 0);
5247 if (dsi->irq < 0) {
5248 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005249 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305250 }
archit tanejaaffe3602011-02-23 08:41:03 +00005251
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005252 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5253 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005254 if (r < 0) {
5255 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005256 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005257 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005258
Archit Taneja5ee3c142011-03-02 12:35:53 +05305259 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305260 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305261 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305262 dsi->vc[i].dssdev = NULL;
5263 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305264 }
5265
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305266 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005267
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005268 r = dsi_get_clocks(dsidev);
5269 if (r)
5270 return r;
5271
5272 pm_runtime_enable(&dsidev->dev);
5273
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005274 r = dsi_runtime_get(dsidev);
5275 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005276 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005277
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305278 rev = dsi_read_reg(dsidev, DSI_REVISION);
5279 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005280 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5281
Tomi Valkeinend9820852011-10-12 15:05:59 +03005282 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5283 * of data to 3 by default */
5284 if (dss_has_feature(FEAT_DSI_GNQ))
5285 /* NB_DATA_LANES */
5286 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5287 else
5288 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305289
Archit Taneja81b87f52012-09-26 16:30:49 +05305290 dsi_init_output(dsidev);
5291
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005292 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005293
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005294 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005295
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005296 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005297 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005298 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005299 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5300
5301#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005302 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005303 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005304 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005305 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5306#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005307 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005308
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005309err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005310 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005311 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005312 return r;
5313}
5314
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005315static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005316{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305317 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5318
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005319 WARN_ON(dsi->scp_clk_refcount > 0);
5320
Tomi Valkeinen52744842012-09-10 13:58:29 +03005321 dss_unregister_child_devices(&dsidev->dev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005322
Archit Taneja81b87f52012-09-26 16:30:49 +05305323 dsi_uninit_output(dsidev);
5324
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005325 pm_runtime_disable(&dsidev->dev);
5326
5327 dsi_put_clocks(dsidev);
5328
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305329 if (dsi->vdds_dsi_reg != NULL) {
5330 if (dsi->vdds_dsi_enabled) {
5331 regulator_disable(dsi->vdds_dsi_reg);
5332 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02005333 }
5334
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305335 regulator_put(dsi->vdds_dsi_reg);
5336 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005337 }
5338
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005339 return 0;
5340}
5341
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005342static int dsi_runtime_suspend(struct device *dev)
5343{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005344 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005345
5346 return 0;
5347}
5348
5349static int dsi_runtime_resume(struct device *dev)
5350{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005351 int r;
5352
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005353 r = dispc_runtime_get();
5354 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005355 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005356
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005357 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005358}
5359
5360static const struct dev_pm_ops dsi_pm_ops = {
5361 .runtime_suspend = dsi_runtime_suspend,
5362 .runtime_resume = dsi_runtime_resume,
5363};
5364
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005365static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005366 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005367 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005368 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005369 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005370 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005371 },
5372};
5373
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005374int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005375{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005376 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005377}
5378
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005379void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005380{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005381 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005382}