blob: 3b6abc54b0150c8f02488d7221a70756baf08682 [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001config MMU
Mike Frysingerbac7d892009-06-07 03:46:06 -04002 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -07003
4config FPU
Mike Frysingerbac7d892009-06-07 03:46:06 -04005 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -07006
7config RWSEM_GENERIC_SPINLOCK
Mike Frysingerbac7d892009-06-07 03:46:06 -04008 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -07009
10config RWSEM_XCHGADD_ALGORITHM
Mike Frysingerbac7d892009-06-07 03:46:06 -040011 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070012
13config BLACKFIN
Mike Frysingerbac7d892009-06-07 03:46:06 -040014 def_bool y
Mike Frysinger652afdc2010-01-25 22:12:32 +000015 select HAVE_ARCH_KGDB
Mike Frysingere8f263d2010-01-26 07:33:53 +000016 select HAVE_ARCH_TRACEHOOK
Mike Frysingerf5074422010-07-21 09:13:02 -040017 select HAVE_DYNAMIC_FTRACE
18 select HAVE_FTRACE_MCOUNT_RECORD
Mike Frysinger1ee76d72009-06-10 04:45:29 -040019 select HAVE_FUNCTION_GRAPH_TRACER
Mike Frysinger1c873be2009-06-09 07:25:09 -040020 select HAVE_FUNCTION_TRACER
Mike Frysingeraebfef02010-01-22 07:35:20 -050021 select HAVE_FUNCTION_TRACE_MCOUNT_TEST
Sam Ravnborgec7748b2008-02-09 10:46:40 +010022 select HAVE_IDE
Barry Songd86bfb12010-01-07 04:11:17 +000023 select HAVE_KERNEL_GZIP if RAMKERNEL
24 select HAVE_KERNEL_BZIP2 if RAMKERNEL
25 select HAVE_KERNEL_LZMA if RAMKERNEL
Mike Frysinger67df6cc2010-07-19 05:37:54 +000026 select HAVE_KERNEL_LZO if RAMKERNEL
Mathieu Desnoyers42d4b832008-02-02 15:10:34 -050027 select HAVE_OPROFILE
Mike Frysinger7db79172011-05-06 11:47:52 -040028 select HAVE_PERF_EVENTS
Mark Brown7563bbf2012-04-15 10:52:54 +010029 select ARCH_HAVE_CUSTOM_GPIO_H
Alexandre Courbota2523d32013-03-12 18:04:08 +090030 select ARCH_REQUIRE_GPIOLIB
Catalin Marinasaf1839e2012-10-08 16:28:08 -070031 select HAVE_UID16
Rusty Russellb92021b2013-03-15 15:04:17 +103032 select HAVE_UNDERSCORE_SYMBOL_PREFIX
Stephen Rothwell4febd952013-03-07 15:48:16 +110033 select VIRT_TO_BUS
Will Deaconc1d7e012012-07-30 14:42:46 -070034 select ARCH_WANT_IPC_PARSE_VERSION
Thomas Gleixner7b028862011-01-19 20:29:58 +010035 select HAVE_GENERIC_HARDIRQS
Mike Frysingerbee18be2011-03-21 02:39:10 -040036 select GENERIC_ATOMIC64
Thomas Gleixner7b028862011-01-19 20:29:58 +010037 select GENERIC_IRQ_PROBE
Steven Miao50888462012-07-31 17:28:10 +080038 select USE_GENERIC_SMP_HELPERS if SMP
Cong Wangd314d742012-03-23 15:01:51 -070039 select HAVE_NMI_WATCHDOG if NMI_WATCHDOG
Thomas Gleixner6bba2682012-04-20 13:05:53 +000040 select GENERIC_SMP_IDLE_THREAD
Anna-Maria Gleixnerdfbaec02012-05-18 16:45:45 +000041 select ARCH_USES_GETTIMEOFFSET if !GENERIC_CLOCKEVENTS
David Howells786d35d2012-09-28 14:31:03 +093042 select HAVE_MOD_ARCH_SPECIFIC
43 select MODULES_USE_ELF_RELA
Dave Hansend1a1dc02013-07-01 13:04:42 -070044 select HAVE_DEBUG_STACKOVERFLOW
Bryan Wu1394f032007-05-06 14:50:22 -070045
Mike Frysingerddf9dda2009-06-13 07:42:58 -040046config GENERIC_CSUM
47 def_bool y
48
Mike Frysinger70f12562009-06-07 17:18:25 -040049config GENERIC_BUG
50 def_bool y
51 depends on BUG
52
Aubrey Lie3defff2007-05-21 18:09:11 +080053config ZONE_DMA
Mike Frysingerbac7d892009-06-07 03:46:06 -040054 def_bool y
Aubrey Lie3defff2007-05-21 18:09:11 +080055
Bryan Wu1394f032007-05-06 14:50:22 -070056config FORCE_MAX_ZONEORDER
57 int
58 default "14"
59
60config GENERIC_CALIBRATE_DELAY
Mike Frysingerbac7d892009-06-07 03:46:06 -040061 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070062
Mike Frysinger6fa68e72009-06-08 18:45:01 -040063config LOCKDEP_SUPPORT
64 def_bool y
65
Mike Frysingerc7b412f2009-06-08 18:44:45 -040066config STACKTRACE_SUPPORT
67 def_bool y
68
Mike Frysinger8f860012009-06-08 12:49:48 -040069config TRACE_IRQFLAGS_SUPPORT
70 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070071
Bryan Wu1394f032007-05-06 14:50:22 -070072source "init/Kconfig"
Matt Helsleydc52ddc2008-10-18 20:27:21 -070073
Bryan Wu1394f032007-05-06 14:50:22 -070074source "kernel/Kconfig.preempt"
75
Matt Helsleydc52ddc2008-10-18 20:27:21 -070076source "kernel/Kconfig.freezer"
77
Bryan Wu1394f032007-05-06 14:50:22 -070078menu "Blackfin Processor Options"
79
80comment "Processor and Board Settings"
81
82choice
83 prompt "CPU"
84 default BF533
85
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080086config BF512
87 bool "BF512"
88 help
89 BF512 Processor Support.
90
91config BF514
92 bool "BF514"
93 help
94 BF514 Processor Support.
95
96config BF516
97 bool "BF516"
98 help
99 BF516 Processor Support.
100
101config BF518
102 bool "BF518"
103 help
104 BF518 Processor Support.
105
Michael Hennerich59003142007-10-21 16:54:27 +0800106config BF522
107 bool "BF522"
108 help
109 BF522 Processor Support.
110
Mike Frysinger1545a112007-12-24 16:54:48 +0800111config BF523
112 bool "BF523"
113 help
114 BF523 Processor Support.
115
116config BF524
117 bool "BF524"
118 help
119 BF524 Processor Support.
120
Michael Hennerich59003142007-10-21 16:54:27 +0800121config BF525
122 bool "BF525"
123 help
124 BF525 Processor Support.
125
Mike Frysinger1545a112007-12-24 16:54:48 +0800126config BF526
127 bool "BF526"
128 help
129 BF526 Processor Support.
130
Michael Hennerich59003142007-10-21 16:54:27 +0800131config BF527
132 bool "BF527"
133 help
134 BF527 Processor Support.
135
Bryan Wu1394f032007-05-06 14:50:22 -0700136config BF531
137 bool "BF531"
138 help
139 BF531 Processor Support.
140
141config BF532
142 bool "BF532"
143 help
144 BF532 Processor Support.
145
146config BF533
147 bool "BF533"
148 help
149 BF533 Processor Support.
150
151config BF534
152 bool "BF534"
153 help
154 BF534 Processor Support.
155
156config BF536
157 bool "BF536"
158 help
159 BF536 Processor Support.
160
161config BF537
162 bool "BF537"
163 help
164 BF537 Processor Support.
165
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800166config BF538
167 bool "BF538"
168 help
169 BF538 Processor Support.
170
171config BF539
172 bool "BF539"
173 help
174 BF539 Processor Support.
175
Mike Frysinger5df326a2009-11-16 23:49:41 +0000176config BF542_std
Roy Huang24a07a12007-07-12 22:41:45 +0800177 bool "BF542"
178 help
179 BF542 Processor Support.
180
Mike Frysinger2f89c062009-02-04 16:49:45 +0800181config BF542M
182 bool "BF542m"
183 help
184 BF542 Processor Support.
185
Mike Frysinger5df326a2009-11-16 23:49:41 +0000186config BF544_std
Roy Huang24a07a12007-07-12 22:41:45 +0800187 bool "BF544"
188 help
189 BF544 Processor Support.
190
Mike Frysinger2f89c062009-02-04 16:49:45 +0800191config BF544M
192 bool "BF544m"
193 help
194 BF544 Processor Support.
195
Mike Frysinger5df326a2009-11-16 23:49:41 +0000196config BF547_std
Mike Frysinger7c7fd172007-11-15 21:10:21 +0800197 bool "BF547"
198 help
199 BF547 Processor Support.
200
Mike Frysinger2f89c062009-02-04 16:49:45 +0800201config BF547M
202 bool "BF547m"
203 help
204 BF547 Processor Support.
205
Mike Frysinger5df326a2009-11-16 23:49:41 +0000206config BF548_std
Roy Huang24a07a12007-07-12 22:41:45 +0800207 bool "BF548"
208 help
209 BF548 Processor Support.
210
Mike Frysinger2f89c062009-02-04 16:49:45 +0800211config BF548M
212 bool "BF548m"
213 help
214 BF548 Processor Support.
215
Mike Frysinger5df326a2009-11-16 23:49:41 +0000216config BF549_std
Roy Huang24a07a12007-07-12 22:41:45 +0800217 bool "BF549"
218 help
219 BF549 Processor Support.
220
Mike Frysinger2f89c062009-02-04 16:49:45 +0800221config BF549M
222 bool "BF549m"
223 help
224 BF549 Processor Support.
225
Bryan Wu1394f032007-05-06 14:50:22 -0700226config BF561
227 bool "BF561"
228 help
Mike Frysingercd88b4d2008-10-09 12:03:22 +0800229 BF561 Processor Support.
Bryan Wu1394f032007-05-06 14:50:22 -0700230
Bob Liub5affb02012-05-16 17:37:24 +0800231config BF609
232 bool "BF609"
233 select CLKDEV_LOOKUP
234 help
235 BF609 Processor Support.
236
Bryan Wu1394f032007-05-06 14:50:22 -0700237endchoice
238
Graf Yang46fa5ee2009-01-07 23:14:39 +0800239config SMP
240 depends on BF561
Yi Li0d152c22009-12-28 10:21:49 +0000241 select TICKSOURCE_CORETMR
Graf Yang46fa5ee2009-01-07 23:14:39 +0800242 bool "Symmetric multi-processing support"
243 ---help---
244 This enables support for systems with more than one CPU,
245 like the dual core BF561. If you have a system with only one
246 CPU, say N. If you have a system with more than one CPU, say Y.
247
248 If you don't know what to do here, say N.
249
250config NR_CPUS
251 int
252 depends on SMP
253 default 2 if BF561
254
Graf Yang0b39db22009-12-28 11:13:51 +0000255config HOTPLUG_CPU
256 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +1000257 depends on SMP
Graf Yang0b39db22009-12-28 11:13:51 +0000258 default y
259
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800260config BF_REV_MIN
261 int
Bob Liub5affb02012-05-16 17:37:24 +0800262 default 0 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800263 default 2 if (BF537 || BF536 || BF534)
Mike Frysinger2f89c062009-02-04 16:49:45 +0800264 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800265 default 4 if (BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800266
267config BF_REV_MAX
268 int
Bob Liub5affb02012-05-16 17:37:24 +0800269 default 2 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
Mike Frysinger2f89c062009-02-04 16:49:45 +0800270 default 3 if (BF537 || BF536 || BF534 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800271 default 5 if (BF561 || BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800272 default 6 if (BF533 || BF532 || BF531)
273
Bryan Wu1394f032007-05-06 14:50:22 -0700274choice
275 prompt "Silicon Rev"
Bob Liub5affb02012-05-16 17:37:24 +0800276 default BF_REV_0_0 if (BF51x || BF52x || BF60x)
Mike Frysingerf8b55652009-04-13 21:58:34 +0000277 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
Mike Frysinger2f89c062009-02-04 16:49:45 +0800278 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
Roy Huang24a07a12007-07-12 22:41:45 +0800279
280config BF_REV_0_0
281 bool "0.0"
Bob Liub5affb02012-05-16 17:37:24 +0800282 depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
Michael Hennerich59003142007-10-21 16:54:27 +0800283
284config BF_REV_0_1
Mike Frysingerd07f4382007-11-15 15:49:17 +0800285 bool "0.1"
Sonic Zhang67c0b1b2013-06-07 16:45:12 +0800286 depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
Bryan Wu1394f032007-05-06 14:50:22 -0700287
288config BF_REV_0_2
289 bool "0.2"
Mike Frysinger8060bb62010-08-16 16:18:12 +0000290 depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700291
292config BF_REV_0_3
293 bool "0.3"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800294 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
Bryan Wu1394f032007-05-06 14:50:22 -0700295
296config BF_REV_0_4
297 bool "0.4"
Sonic Zhangee5124e32012-08-31 11:13:31 +0800298 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539 || BF54x)
Bryan Wu1394f032007-05-06 14:50:22 -0700299
300config BF_REV_0_5
301 bool "0.5"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800302 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700303
Mike Frysinger49f72532008-10-09 12:06:27 +0800304config BF_REV_0_6
305 bool "0.6"
306 depends on (BF533 || BF532 || BF531)
307
Jie Zhangde3025f2007-06-25 18:04:12 +0800308config BF_REV_ANY
309 bool "any"
310
311config BF_REV_NONE
312 bool "none"
313
Bryan Wu1394f032007-05-06 14:50:22 -0700314endchoice
315
Roy Huang24a07a12007-07-12 22:41:45 +0800316config BF53x
317 bool
318 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
319 default y
320
Bryan Wu1394f032007-05-06 14:50:22 -0700321config MEM_MT48LC64M4A2FB_7E
322 bool
323 depends on (BFIN533_STAMP)
324 default y
325
326config MEM_MT48LC16M16A2TG_75
327 bool
328 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000329 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
330 || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
331 || BFIN527_BLUETECHNIX_CM)
Bryan Wu1394f032007-05-06 14:50:22 -0700332 default y
333
334config MEM_MT48LC32M8A2_75
335 bool
Mike Frysinger084f9eb2010-05-20 04:26:54 +0000336 depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
Bryan Wu1394f032007-05-06 14:50:22 -0700337 default y
338
339config MEM_MT48LC8M32B2B5_7
340 bool
341 depends on (BFIN561_BLUETECHNIX_CM)
342 default y
343
Michael Hennerich59003142007-10-21 16:54:27 +0800344config MEM_MT48LC32M16A2TG_75
345 bool
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000346 depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
Michael Hennerich59003142007-10-21 16:54:27 +0800347 default y
348
Graf Yangee48efb2009-06-18 04:32:04 +0000349config MEM_MT48H32M16LFCJ_75
350 bool
351 depends on (BFIN526_EZBRD)
352 default y
353
Bob Liuf82f16d2012-07-23 10:47:48 +0800354config MEM_MT47H64M16
355 bool
356 depends on (BFIN609_EZKIT)
357 default y
358
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800359source "arch/blackfin/mach-bf518/Kconfig"
Michael Hennerich59003142007-10-21 16:54:27 +0800360source "arch/blackfin/mach-bf527/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700361source "arch/blackfin/mach-bf533/Kconfig"
362source "arch/blackfin/mach-bf561/Kconfig"
363source "arch/blackfin/mach-bf537/Kconfig"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800364source "arch/blackfin/mach-bf538/Kconfig"
Roy Huang24a07a12007-07-12 22:41:45 +0800365source "arch/blackfin/mach-bf548/Kconfig"
Bob Liub5affb02012-05-16 17:37:24 +0800366source "arch/blackfin/mach-bf609/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700367
368menu "Board customizations"
369
370config CMDLINE_BOOL
371 bool "Default bootloader kernel arguments"
372
373config CMDLINE
374 string "Initial kernel command string"
375 depends on CMDLINE_BOOL
376 default "console=ttyBF0,57600"
377 help
378 If you don't have a boot loader capable of passing a command line string
379 to the kernel, you may specify one here. As a minimum, you should specify
380 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
381
Mike Frysinger5f004c22008-04-25 02:11:24 +0800382config BOOT_LOAD
383 hex "Kernel load address for booting"
384 default "0x1000"
385 range 0x1000 0x20000000
386 help
387 This option allows you to set the load address of the kernel.
388 This can be useful if you are on a board which has a small amount
389 of memory or you wish to reserve some memory at the beginning of
390 the address space.
391
392 Note that you need to keep this value above 4k (0x1000) as this
393 memory region is used to capture NULL pointer references as well
394 as some core kernel functions.
395
Bob Liub5affb02012-05-16 17:37:24 +0800396config PHY_RAM_BASE_ADDRESS
397 hex "Physical RAM Base"
398 default 0x0
399 help
400 set BF609 FPGA physical SRAM base address
401
Michael Hennerich8cc71172008-10-13 14:45:06 +0800402config ROM_BASE
403 hex "Kernel ROM Base"
Mike Frysinger86249912008-11-18 17:48:22 +0800404 depends on ROMKERNEL
Barry Songd86bfb12010-01-07 04:11:17 +0000405 default "0x20040040"
Bob Liu30036682012-05-30 15:30:27 +0800406 range 0x20000000 0x20400000 if !(BF54x || BF561 || BF60x)
Michael Hennerich8cc71172008-10-13 14:45:06 +0800407 range 0x20000000 0x30000000 if (BF54x || BF561)
Bob Liu30036682012-05-30 15:30:27 +0800408 range 0xB0000000 0xC0000000 if (BF60x)
Michael Hennerich8cc71172008-10-13 14:45:06 +0800409 help
Barry Songd86bfb12010-01-07 04:11:17 +0000410 Make sure your ROM base does not include any file-header
411 information that is prepended to the kernel.
412
413 For example, the bootable U-Boot format (created with
414 mkimage) has a 64 byte header (0x40). So while the image
415 you write to flash might start at say 0x20080000, you have
416 to add 0x40 to get the kernel's ROM base as it will come
417 after the header.
Michael Hennerich8cc71172008-10-13 14:45:06 +0800418
Robin Getzf16295e2007-08-03 18:07:17 +0800419comment "Clock/PLL Setup"
Bryan Wu1394f032007-05-06 14:50:22 -0700420
421config CLKIN_HZ
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800422 int "Frequency of the crystal on the board in Hz"
Mike Frysinger5d1617b2008-04-24 05:03:26 +0800423 default "10000000" if BFIN532_IP0X
Mike Frysingerd0cb9b42009-06-11 21:52:35 +0000424 default "11059200" if BFIN533_STAMP
425 default "24576000" if PNAV10
426 default "25000000" # most people use this
427 default "27000000" if BFIN533_EZKIT
428 default "30000000" if BFIN561_EZKIT
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000429 default "24000000" if BFIN527_AD7160EVAL
Bryan Wu1394f032007-05-06 14:50:22 -0700430 help
431 The frequency of CLKIN crystal oscillator on the board in Hz.
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800432 Warning: This value should match the crystal on the board. Otherwise,
433 peripherals won't work properly.
Bryan Wu1394f032007-05-06 14:50:22 -0700434
Robin Getzf16295e2007-08-03 18:07:17 +0800435config BFIN_KERNEL_CLOCK
436 bool "Re-program Clocks while Kernel boots?"
437 default n
438 help
439 This option decides if kernel clocks are re-programed from the
440 bootloader settings. If the clocks are not set, the SDRAM settings
441 are also not changed, and the Bootloader does 100% of the hardware
442 configuration.
443
444config PLL_BYPASS
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800445 bool "Bypass PLL"
Bob Liu7c141c12012-05-17 17:15:40 +0800446 depends on BFIN_KERNEL_CLOCK && (!BF60x)
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800447 default n
Robin Getzf16295e2007-08-03 18:07:17 +0800448
449config CLKIN_HALF
450 bool "Half Clock In"
451 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
452 default n
453 help
454 If this is set the clock will be divided by 2, before it goes to the PLL.
455
456config VCO_MULT
457 int "VCO Multiplier"
458 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
459 range 1 64
460 default "22" if BFIN533_EZKIT
461 default "45" if BFIN533_STAMP
Michael Hennerich6924dfb2009-12-07 13:41:28 +0000462 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
Robin Getzf16295e2007-08-03 18:07:17 +0800463 default "22" if BFIN533_BLUETECHNIX_CM
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000464 default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
Bob Liu7c141c12012-05-17 17:15:40 +0800465 default "20" if (BFIN561_EZKIT || BF609)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800466 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
Michael Hennerich8effc4a2010-06-15 09:51:05 +0000467 default "25" if BFIN527_AD7160EVAL
Robin Getzf16295e2007-08-03 18:07:17 +0800468 help
469 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
470 PLL Frequency = (Crystal Frequency) * (this setting)
471
472choice
473 prompt "Core Clock Divider"
474 depends on BFIN_KERNEL_CLOCK
475 default CCLK_DIV_1
476 help
477 This sets the frequency of the core. It can be 1, 2, 4 or 8
478 Core Frequency = (PLL frequency) / (this setting)
479
480config CCLK_DIV_1
481 bool "1"
482
483config CCLK_DIV_2
484 bool "2"
485
486config CCLK_DIV_4
487 bool "4"
488
489config CCLK_DIV_8
490 bool "8"
491endchoice
492
493config SCLK_DIV
494 int "System Clock Divider"
495 depends on BFIN_KERNEL_CLOCK
496 range 1 15
Bob Liu7c141c12012-05-17 17:15:40 +0800497 default 4
Robin Getzf16295e2007-08-03 18:07:17 +0800498 help
Bob Liu7c141c12012-05-17 17:15:40 +0800499 This sets the frequency of the system clock (including SDRAM or DDR) on
500 !BF60x else it set the clock for system buses and provides the
501 source from which SCLK0 and SCLK1 are derived.
Robin Getzf16295e2007-08-03 18:07:17 +0800502 This can be between 1 and 15
503 System Clock = (PLL frequency) / (this setting)
504
Bob Liu7c141c12012-05-17 17:15:40 +0800505config SCLK0_DIV
506 int "System Clock0 Divider"
507 depends on BFIN_KERNEL_CLOCK && BF60x
508 range 1 15
509 default 1
510 help
511 This sets the frequency of the system clock0 for PVP and all other
512 peripherals not clocked by SCLK1.
513 This can be between 1 and 15
514 System Clock0 = (System Clock) / (this setting)
515
516config SCLK1_DIV
517 int "System Clock1 Divider"
518 depends on BFIN_KERNEL_CLOCK && BF60x
519 range 1 15
520 default 1
521 help
522 This sets the frequency of the system clock1 (including SPORT, SPI and ACM).
523 This can be between 1 and 15
524 System Clock1 = (System Clock) / (this setting)
525
526config DCLK_DIV
527 int "DDR Clock Divider"
528 depends on BFIN_KERNEL_CLOCK && BF60x
529 range 1 15
530 default 2
531 help
532 This sets the frequency of the DDR memory.
533 This can be between 1 and 15
534 DDR Clock = (PLL frequency) / (this setting)
535
Mike Frysinger5f004c22008-04-25 02:11:24 +0800536choice
537 prompt "DDR SDRAM Chip Type"
538 depends on BFIN_KERNEL_CLOCK
539 depends on BF54x
540 default MEM_MT46V32M16_5B
541
542config MEM_MT46V32M16_6T
543 bool "MT46V32M16_6T"
544
545config MEM_MT46V32M16_5B
546 bool "MT46V32M16_5B"
547endchoice
548
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800549choice
550 prompt "DDR/SDRAM Timing"
Bob Liu7c141c12012-05-17 17:15:40 +0800551 depends on BFIN_KERNEL_CLOCK && !BF60x
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800552 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
553 help
554 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
555 The calculated SDRAM timing parameters may not be 100%
556 accurate - This option is therefore marked experimental.
557
558config BFIN_KERNEL_CLOCK_MEMINIT_CALC
Kees Cook89a06772013-01-16 18:53:16 -0800559 bool "Calculate Timings"
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800560
561config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
562 bool "Provide accurate Timings based on target SCLK"
563 help
564 Please consult the Blackfin Hardware Reference Manuals as well
565 as the memory device datasheet.
566 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
567endchoice
568
569menu "Memory Init Control"
570 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
571
572config MEM_DDRCTL0
573 depends on BF54x
574 hex "DDRCTL0"
575 default 0x0
576
577config MEM_DDRCTL1
578 depends on BF54x
579 hex "DDRCTL1"
580 default 0x0
581
582config MEM_DDRCTL2
583 depends on BF54x
584 hex "DDRCTL2"
585 default 0x0
586
587config MEM_EBIU_DDRQUE
588 depends on BF54x
589 hex "DDRQUE"
590 default 0x0
591
592config MEM_SDRRC
593 depends on !BF54x
594 hex "SDRRC"
595 default 0x0
596
597config MEM_SDGCTL
598 depends on !BF54x
599 hex "SDGCTL"
600 default 0x0
601endmenu
602
Robin Getzf16295e2007-08-03 18:07:17 +0800603#
604# Max & Min Speeds for various Chips
605#
606config MAX_VCO_HZ
607 int
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800608 default 400000000 if BF512
609 default 400000000 if BF514
610 default 400000000 if BF516
611 default 400000000 if BF518
Mike Frysinger7b062632009-08-11 21:27:09 +0000612 default 400000000 if BF522
613 default 600000000 if BF523
Mike Frysinger1545a112007-12-24 16:54:48 +0800614 default 400000000 if BF524
Robin Getzf16295e2007-08-03 18:07:17 +0800615 default 600000000 if BF525
Mike Frysinger1545a112007-12-24 16:54:48 +0800616 default 400000000 if BF526
Robin Getzf16295e2007-08-03 18:07:17 +0800617 default 600000000 if BF527
618 default 400000000 if BF531
619 default 400000000 if BF532
620 default 750000000 if BF533
621 default 500000000 if BF534
622 default 400000000 if BF536
623 default 600000000 if BF537
Robin Getzf72eecb2007-11-21 16:29:20 +0800624 default 533333333 if BF538
625 default 533333333 if BF539
Robin Getzf16295e2007-08-03 18:07:17 +0800626 default 600000000 if BF542
Robin Getzf72eecb2007-11-21 16:29:20 +0800627 default 533333333 if BF544
Mike Frysinger1545a112007-12-24 16:54:48 +0800628 default 600000000 if BF547
629 default 600000000 if BF548
Robin Getzf72eecb2007-11-21 16:29:20 +0800630 default 533333333 if BF549
Robin Getzf16295e2007-08-03 18:07:17 +0800631 default 600000000 if BF561
Bob Liu7c141c12012-05-17 17:15:40 +0800632 default 800000000 if BF609
Robin Getzf16295e2007-08-03 18:07:17 +0800633
634config MIN_VCO_HZ
635 int
636 default 50000000
637
638config MAX_SCLK_HZ
639 int
Bob Liu7c141c12012-05-17 17:15:40 +0800640 default 200000000 if BF609
Robin Getzf72eecb2007-11-21 16:29:20 +0800641 default 133333333
Robin Getzf16295e2007-08-03 18:07:17 +0800642
643config MIN_SCLK_HZ
644 int
645 default 27000000
646
647comment "Kernel Timer/Scheduler"
648
649source kernel/Kconfig.hz
650
Anna-Maria Gleixnerdfbaec02012-05-18 16:45:45 +0000651config SET_GENERIC_CLOCKEVENTS
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800652 bool "Generic clock events"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800653 default y
Anna-Maria Gleixnerdfbaec02012-05-18 16:45:45 +0000654 select GENERIC_CLOCKEVENTS
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800655
Yi Li0d152c22009-12-28 10:21:49 +0000656menu "Clock event device"
Graf Yang1fa9be72009-05-15 11:01:59 +0000657 depends on GENERIC_CLOCKEVENTS
Graf Yang1fa9be72009-05-15 11:01:59 +0000658config TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000659 bool "GPTimer0"
660 depends on !SMP
Graf Yang1fa9be72009-05-15 11:01:59 +0000661 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000662
663config TICKSOURCE_CORETMR
Yi Li0d152c22009-12-28 10:21:49 +0000664 bool "Core timer"
665 default y
666endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000667
Yi Li0d152c22009-12-28 10:21:49 +0000668menu "Clock souce"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800669 depends on GENERIC_CLOCKEVENTS
Yi Li0d152c22009-12-28 10:21:49 +0000670config CYCLES_CLOCKSOURCE
671 bool "CYCLES"
672 default y
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800673 depends on !BFIN_SCRATCH_REG_CYCLES
Graf Yang1fa9be72009-05-15 11:01:59 +0000674 depends on !SMP
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800675 help
676 If you say Y here, you will enable support for using the 'cycles'
677 registers as a clock source. Doing so means you will be unable to
678 safely write to the 'cycles' register during runtime. You will
679 still be able to read it (such as for performance monitoring), but
680 writing the registers will most likely crash the kernel.
681
Graf Yang1fa9be72009-05-15 11:01:59 +0000682config GPTMR0_CLOCKSOURCE
Yi Li0d152c22009-12-28 10:21:49 +0000683 bool "GPTimer0"
Mike Frysinger3aca47c2009-06-18 19:40:47 +0000684 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000685 depends on !TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000686endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000687
Mike Frysinger5f004c22008-04-25 02:11:24 +0800688comment "Misc"
Sonic Zhang971d5bc2008-01-27 16:32:31 +0800689
Mike Frysingerf0b5d122007-08-05 17:03:59 +0800690choice
691 prompt "Blackfin Exception Scratch Register"
692 default BFIN_SCRATCH_REG_RETN
693 help
694 Select the resource to reserve for the Exception handler:
695 - RETN: Non-Maskable Interrupt (NMI)
696 - RETE: Exception Return (JTAG/ICE)
697 - CYCLES: Performance counter
698
699 If you are unsure, please select "RETN".
700
701config BFIN_SCRATCH_REG_RETN
702 bool "RETN"
703 help
704 Use the RETN register in the Blackfin exception handler
705 as a stack scratch register. This means you cannot
706 safely use NMI on the Blackfin while running Linux, but
707 you can debug the system with a JTAG ICE and use the
708 CYCLES performance registers.
709
710 If you are unsure, please select "RETN".
711
712config BFIN_SCRATCH_REG_RETE
713 bool "RETE"
714 help
715 Use the RETE register in the Blackfin exception handler
716 as a stack scratch register. This means you cannot
717 safely use a JTAG ICE while debugging a Blackfin board,
718 but you can safely use the CYCLES performance registers
719 and the NMI.
720
721 If you are unsure, please select "RETN".
722
723config BFIN_SCRATCH_REG_CYCLES
724 bool "CYCLES"
725 help
726 Use the CYCLES register in the Blackfin exception handler
727 as a stack scratch register. This means you cannot
728 safely use the CYCLES performance registers on a Blackfin
729 board at anytime, but you can debug the system with a JTAG
730 ICE and use the NMI.
731
732 If you are unsure, please select "RETN".
733
734endchoice
735
Bryan Wu1394f032007-05-06 14:50:22 -0700736endmenu
737
738
739menu "Blackfin Kernel Optimizations"
740
Bryan Wu1394f032007-05-06 14:50:22 -0700741comment "Memory Optimizations"
742
743config I_ENTRY_L1
744 bool "Locate interrupt entry code in L1 Memory"
745 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500746 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700747 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200748 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
749 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700750
751config EXCPT_IRQ_SYSC_L1
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200752 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
Bryan Wu1394f032007-05-06 14:50:22 -0700753 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500754 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700755 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200756 If enabled, the entire ASM lowlevel exception and interrupt entry code
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800757 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200758 (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700759
760config DO_IRQ_L1
761 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
762 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500763 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700764 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200765 If enabled, the frequently called do_irq dispatcher function is linked
766 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700767
768config CORE_TIMER_IRQ_L1
769 bool "Locate frequently called timer_interrupt() function in L1 Memory"
770 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500771 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700772 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200773 If enabled, the frequently called timer_interrupt() function is linked
774 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700775
776config IDLE_L1
777 bool "Locate frequently idle function in L1 Memory"
778 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500779 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700780 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200781 If enabled, the frequently called idle function is linked
782 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700783
784config SCHEDULE_L1
785 bool "Locate kernel schedule function in L1 Memory"
786 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500787 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700788 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200789 If enabled, the frequently called kernel schedule is linked
790 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700791
792config ARITHMETIC_OPS_L1
793 bool "Locate kernel owned arithmetic functions in L1 Memory"
794 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500795 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700796 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200797 If enabled, arithmetic functions are linked
798 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700799
800config ACCESS_OK_L1
801 bool "Locate access_ok function in L1 Memory"
802 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500803 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700804 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200805 If enabled, the access_ok function is linked
806 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700807
808config MEMSET_L1
809 bool "Locate memset function in L1 Memory"
810 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500811 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700812 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200813 If enabled, the memset function is linked
814 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700815
816config MEMCPY_L1
817 bool "Locate memcpy function in L1 Memory"
818 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500819 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700820 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200821 If enabled, the memcpy function is linked
822 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700823
Robin Getz479ba602010-05-03 17:23:20 +0000824config STRCMP_L1
825 bool "locate strcmp function in L1 Memory"
826 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500827 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000828 help
829 If enabled, the strcmp function is linked
830 into L1 instruction memory (less latency).
831
832config STRNCMP_L1
833 bool "locate strncmp function in L1 Memory"
834 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500835 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000836 help
837 If enabled, the strncmp function is linked
838 into L1 instruction memory (less latency).
839
840config STRCPY_L1
841 bool "locate strcpy function in L1 Memory"
842 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500843 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000844 help
845 If enabled, the strcpy function is linked
846 into L1 instruction memory (less latency).
847
848config STRNCPY_L1
849 bool "locate strncpy function in L1 Memory"
850 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500851 depends on !SMP
Robin Getz479ba602010-05-03 17:23:20 +0000852 help
853 If enabled, the strncpy function is linked
854 into L1 instruction memory (less latency).
855
Bryan Wu1394f032007-05-06 14:50:22 -0700856config SYS_BFIN_SPINLOCK_L1
857 bool "Locate sys_bfin_spinlock function in L1 Memory"
858 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500859 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700860 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200861 If enabled, sys_bfin_spinlock function is linked
862 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700863
864config IP_CHECKSUM_L1
865 bool "Locate IP Checksum function in L1 Memory"
866 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500867 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700868 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200869 If enabled, the IP Checksum function is linked
870 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700871
872config CACHELINE_ALIGNED_L1
873 bool "Locate cacheline_aligned data to L1 Data Memory"
Michael Hennerich157cc5a2007-07-12 16:20:21 +0800874 default y if !BF54x
875 default n if BF54x
Mike Frysinger95fc2d8f2012-03-28 11:43:02 +0800876 depends on !SMP && !BF531 && !CRC32
Bryan Wu1394f032007-05-06 14:50:22 -0700877 help
Matt LaPlante692105b2009-01-26 11:12:25 +0100878 If enabled, cacheline_aligned data is linked
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200879 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700880
881config SYSCALL_TAB_L1
882 bool "Locate Syscall Table L1 Data Memory"
883 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500884 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700885 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200886 If enabled, the Syscall LUT is linked
887 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700888
889config CPLB_SWITCH_TAB_L1
890 bool "Locate CPLB Switch Tables L1 Data Memory"
891 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500892 depends on !SMP && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700893 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200894 If enabled, the CPLB Switch Tables are linked
895 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700896
Mike Frysinger820b1272011-02-02 22:31:42 -0500897config ICACHE_FLUSH_L1
898 bool "Locate icache flush funcs in L1 Inst Memory"
Mike Frysinger74181292010-05-27 22:46:46 +0000899 default y
900 help
Mike Frysinger820b1272011-02-02 22:31:42 -0500901 If enabled, the Blackfin icache flushing functions are linked
Mike Frysinger74181292010-05-27 22:46:46 +0000902 into L1 instruction memory.
903
904 Note that this might be required to address anomalies, but
905 these functions are pretty small, so it shouldn't be too bad.
906 If you are using a processor affected by an anomaly, the build
907 system will double check for you and prevent it.
908
Mike Frysinger820b1272011-02-02 22:31:42 -0500909config DCACHE_FLUSH_L1
910 bool "Locate dcache flush funcs in L1 Inst Memory"
911 default y
912 depends on !SMP
913 help
914 If enabled, the Blackfin dcache flushing functions are linked
915 into L1 instruction memory.
916
Graf Yangca87b7a2008-10-08 17:30:01 +0800917config APP_STACK_L1
918 bool "Support locating application stack in L1 Scratch Memory"
919 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500920 depends on !SMP
Graf Yangca87b7a2008-10-08 17:30:01 +0800921 help
922 If enabled the application stack can be located in L1
923 scratch memory (less latency).
924
925 Currently only works with FLAT binaries.
926
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800927config EXCEPTION_L1_SCRATCH
928 bool "Locate exception stack in L1 Scratch Memory"
929 default n
Mike Frysinger820b1272011-02-02 22:31:42 -0500930 depends on !SMP && !APP_STACK_L1
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800931 help
932 Whenever an exception occurs, use the L1 Scratch memory for
933 stack storage. You cannot place the stacks of FLAT binaries
934 in L1 when using this option.
935
936 If you don't use L1 Scratch, then you should say Y here.
937
Robin Getz251383c2008-08-14 15:12:55 +0800938comment "Speed Optimizations"
939config BFIN_INS_LOWOVERHEAD
940 bool "ins[bwl] low overhead, higher interrupt latency"
941 default y
Mike Frysinger820b1272011-02-02 22:31:42 -0500942 depends on !SMP
Robin Getz251383c2008-08-14 15:12:55 +0800943 help
944 Reads on the Blackfin are speculative. In Blackfin terms, this means
945 they can be interrupted at any time (even after they have been issued
946 on to the external bus), and re-issued after the interrupt occurs.
947 For memory - this is not a big deal, since memory does not change if
948 it sees a read.
949
950 If a FIFO is sitting on the end of the read, it will see two reads,
951 when the core only sees one since the FIFO receives both the read
952 which is cancelled (and not delivered to the core) and the one which
953 is re-issued (which is delivered to the core).
954
955 To solve this, interrupts are turned off before reads occur to
956 I/O space. This option controls which the overhead/latency of
957 controlling interrupts during this time
958 "n" turns interrupts off every read
959 (higher overhead, but lower interrupt latency)
960 "y" turns interrupts off every loop
961 (low overhead, but longer interrupt latency)
962
963 default behavior is to leave this set to on (type "Y"). If you are experiencing
964 interrupt latency issues, it is safe and OK to turn this off.
965
Bryan Wu1394f032007-05-06 14:50:22 -0700966endmenu
967
Bryan Wu1394f032007-05-06 14:50:22 -0700968choice
969 prompt "Kernel executes from"
970 help
971 Choose the memory type that the kernel will be running in.
972
973config RAMKERNEL
974 bool "RAM"
975 help
976 The kernel will be resident in RAM when running.
977
978config ROMKERNEL
979 bool "ROM"
980 help
981 The kernel will be resident in FLASH/ROM when running.
982
983endchoice
984
Mike Frysinger56b4f072010-10-16 19:46:21 -0400985# Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
986config XIP_KERNEL
987 bool
988 default y
989 depends on ROMKERNEL
990
Bryan Wu1394f032007-05-06 14:50:22 -0700991source "mm/Kconfig"
992
Mike Frysinger780431e2007-10-21 23:37:54 +0800993config BFIN_GPTIMERS
994 tristate "Enable Blackfin General Purpose Timers API"
995 default n
996 help
997 Enable support for the General Purpose Timers API. If you
998 are unsure, say N.
999
1000 To compile this driver as a module, choose M here: the module
Pavel Machek4737f092009-06-05 00:44:53 +02001001 will be called gptimers.
Mike Frysinger780431e2007-10-21 23:37:54 +08001002
Bryan Wu1394f032007-05-06 14:50:22 -07001003choice
Mike Frysingerd292b002008-10-28 11:15:36 +08001004 prompt "Uncached DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001005 default DMA_UNCACHED_1M
Scott Jiangc8d11a02012-05-18 16:27:22 -04001006config DMA_UNCACHED_32M
1007 bool "Enable 32M DMA region"
1008config DMA_UNCACHED_16M
1009 bool "Enable 16M DMA region"
1010config DMA_UNCACHED_8M
1011 bool "Enable 8M DMA region"
Cliff Cai86ad7932008-05-17 16:36:52 +08001012config DMA_UNCACHED_4M
1013 bool "Enable 4M DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001014config DMA_UNCACHED_2M
1015 bool "Enable 2M DMA region"
1016config DMA_UNCACHED_1M
1017 bool "Enable 1M DMA region"
Barry Songc45c0652009-12-02 09:13:36 +00001018config DMA_UNCACHED_512K
1019 bool "Enable 512K DMA region"
1020config DMA_UNCACHED_256K
1021 bool "Enable 256K DMA region"
1022config DMA_UNCACHED_128K
1023 bool "Enable 128K DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -07001024config DMA_UNCACHED_NONE
1025 bool "Disable DMA region"
1026endchoice
1027
1028
1029comment "Cache Support"
Jie Zhang41ba6532009-06-16 09:48:33 +00001030
Robin Getz3bebca22007-10-10 23:55:26 +08001031config BFIN_ICACHE
Bryan Wu1394f032007-05-06 14:50:22 -07001032 bool "Enable ICACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +00001033 default y
Jie Zhang41ba6532009-06-16 09:48:33 +00001034config BFIN_EXTMEM_ICACHEABLE
1035 bool "Enable ICACHE for external memory"
1036 depends on BFIN_ICACHE
1037 default y
1038config BFIN_L2_ICACHEABLE
1039 bool "Enable ICACHE for L2 SRAM"
1040 depends on BFIN_ICACHE
Steven Miaob0ce61d2012-06-01 10:29:42 +08001041 depends on (BF54x || BF561 || BF60x) && !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001042 default n
1043
Robin Getz3bebca22007-10-10 23:55:26 +08001044config BFIN_DCACHE
Bryan Wu1394f032007-05-06 14:50:22 -07001045 bool "Enable DCACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +00001046 default y
Robin Getz3bebca22007-10-10 23:55:26 +08001047config BFIN_DCACHE_BANKA
Bryan Wu1394f032007-05-06 14:50:22 -07001048 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
Robin Getz3bebca22007-10-10 23:55:26 +08001049 depends on BFIN_DCACHE && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -07001050 default n
Jie Zhang41ba6532009-06-16 09:48:33 +00001051config BFIN_EXTMEM_DCACHEABLE
1052 bool "Enable DCACHE for external memory"
Robin Getz3bebca22007-10-10 23:55:26 +08001053 depends on BFIN_DCACHE
Jie Zhang41ba6532009-06-16 09:48:33 +00001054 default y
Graf Yang5ba76672009-05-07 04:09:15 +00001055choice
Jie Zhang41ba6532009-06-16 09:48:33 +00001056 prompt "External memory DCACHE policy"
1057 depends on BFIN_EXTMEM_DCACHEABLE
1058 default BFIN_EXTMEM_WRITEBACK if !SMP
1059 default BFIN_EXTMEM_WRITETHROUGH if SMP
1060config BFIN_EXTMEM_WRITEBACK
Graf Yang5ba76672009-05-07 04:09:15 +00001061 bool "Write back"
1062 depends on !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001063 help
1064 Write Back Policy:
1065 Cached data will be written back to SDRAM only when needed.
1066 This can give a nice increase in performance, but beware of
1067 broken drivers that do not properly invalidate/flush their
1068 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001069
Jie Zhang41ba6532009-06-16 09:48:33 +00001070 Write Through Policy:
1071 Cached data will always be written back to SDRAM when the
1072 cache is updated. This is a completely safe setting, but
1073 performance is worse than Write Back.
1074
1075 If you are unsure of the options and you want to be safe,
1076 then go with Write Through.
1077
1078config BFIN_EXTMEM_WRITETHROUGH
Graf Yang5ba76672009-05-07 04:09:15 +00001079 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001080 help
1081 Write Back Policy:
1082 Cached data will be written back to SDRAM only when needed.
1083 This can give a nice increase in performance, but beware of
1084 broken drivers that do not properly invalidate/flush their
1085 cache.
Graf Yang5ba76672009-05-07 04:09:15 +00001086
Jie Zhang41ba6532009-06-16 09:48:33 +00001087 Write Through Policy:
1088 Cached data will always be written back to SDRAM when the
1089 cache is updated. This is a completely safe setting, but
1090 performance is worse than Write Back.
1091
1092 If you are unsure of the options and you want to be safe,
1093 then go with Write Through.
Graf Yang5ba76672009-05-07 04:09:15 +00001094
1095endchoice
Sonic Zhangf099f392008-10-09 14:11:57 +08001096
Jie Zhang41ba6532009-06-16 09:48:33 +00001097config BFIN_L2_DCACHEABLE
1098 bool "Enable DCACHE for L2 SRAM"
1099 depends on BFIN_DCACHE
Bob Liub5affb02012-05-16 17:37:24 +08001100 depends on (BF54x || BF561 || BF60x) && !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +00001101 default n
1102choice
1103 prompt "L2 SRAM DCACHE policy"
1104 depends on BFIN_L2_DCACHEABLE
1105 default BFIN_L2_WRITEBACK
1106config BFIN_L2_WRITEBACK
1107 bool "Write back"
Jie Zhang41ba6532009-06-16 09:48:33 +00001108
1109config BFIN_L2_WRITETHROUGH
1110 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +00001111endchoice
1112
1113
1114comment "Memory Protection Unit"
Bernd Schmidtb97b8a92008-01-27 18:39:16 +08001115config MPU
Kees Cook89a06772013-01-16 18:53:16 -08001116 bool "Enable the memory protection unit"
Bernd Schmidtb97b8a92008-01-27 18:39:16 +08001117 default n
1118 help
1119 Use the processor's MPU to protect applications from accessing
1120 memory they do not own. This comes at a performance penalty
1121 and is recommended only for debugging.
1122
Matt LaPlante692105b2009-01-26 11:12:25 +01001123comment "Asynchronous Memory Configuration"
Bryan Wu1394f032007-05-06 14:50:22 -07001124
Mike Frysingerddf416b2007-10-10 18:06:47 +08001125menu "EBIU_AMGCTL Global Control"
Bob Liub5affb02012-05-16 17:37:24 +08001126 depends on !BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001127config C_AMCKEN
1128 bool "Enable CLKOUT"
1129 default y
1130
1131config C_CDPRIO
1132 bool "DMA has priority over core for ext. accesses"
1133 default n
1134
1135config C_B0PEN
1136 depends on BF561
1137 bool "Bank 0 16 bit packing enable"
1138 default y
1139
1140config C_B1PEN
1141 depends on BF561
1142 bool "Bank 1 16 bit packing enable"
1143 default y
1144
1145config C_B2PEN
1146 depends on BF561
1147 bool "Bank 2 16 bit packing enable"
1148 default y
1149
1150config C_B3PEN
1151 depends on BF561
1152 bool "Bank 3 16 bit packing enable"
1153 default n
1154
1155choice
Matt LaPlante692105b2009-01-26 11:12:25 +01001156 prompt "Enable Asynchronous Memory Banks"
Bryan Wu1394f032007-05-06 14:50:22 -07001157 default C_AMBEN_ALL
1158
1159config C_AMBEN
1160 bool "Disable All Banks"
1161
1162config C_AMBEN_B0
1163 bool "Enable Bank 0"
1164
1165config C_AMBEN_B0_B1
1166 bool "Enable Bank 0 & 1"
1167
1168config C_AMBEN_B0_B1_B2
1169 bool "Enable Bank 0 & 1 & 2"
1170
1171config C_AMBEN_ALL
1172 bool "Enable All Banks"
1173endchoice
1174endmenu
1175
1176menu "EBIU_AMBCTL Control"
Bob Liub5affb02012-05-16 17:37:24 +08001177 depends on !BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001178config BANK_0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001179 hex "Bank 0 (AMBCTL0.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001180 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001181 help
1182 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1183 used to control the Asynchronous Memory Bank 0 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001184
1185config BANK_1
Mike Frysingerc8342f82009-03-31 00:18:35 +00001186 hex "Bank 1 (AMBCTL0.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001187 default 0x7BB0
Michael Hennerich197fba52008-05-07 17:03:27 +08001188 default 0x5558 if BF54x
Mike Frysingerc8342f82009-03-31 00:18:35 +00001189 help
1190 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1191 used to control the Asynchronous Memory Bank 1 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001192
1193config BANK_2
Mike Frysingerc8342f82009-03-31 00:18:35 +00001194 hex "Bank 2 (AMBCTL1.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001195 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001196 help
1197 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1198 used to control the Asynchronous Memory Bank 2 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001199
1200config BANK_3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001201 hex "Bank 3 (AMBCTL1.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001202 default 0x99B3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001203 help
1204 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1205 used to control the Asynchronous Memory Bank 3 settings.
1206
Bryan Wu1394f032007-05-06 14:50:22 -07001207endmenu
1208
Sonic Zhange40540b2007-11-21 23:49:52 +08001209config EBIU_MBSCTLVAL
1210 hex "EBIU Bank Select Control Register"
1211 depends on BF54x
1212 default 0
1213
1214config EBIU_MODEVAL
1215 hex "Flash Memory Mode Control Register"
1216 depends on BF54x
1217 default 1
1218
1219config EBIU_FCTLVAL
1220 hex "Flash Memory Bank Control Register"
1221 depends on BF54x
1222 default 6
Bryan Wu1394f032007-05-06 14:50:22 -07001223endmenu
1224
1225#############################################################################
1226menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1227
1228config PCI
1229 bool "PCI support"
Adrian Bunka95ca3b2008-08-27 10:55:05 +08001230 depends on BROKEN
Bryan Wu1394f032007-05-06 14:50:22 -07001231 help
1232 Support for PCI bus.
1233
1234source "drivers/pci/Kconfig"
1235
Bryan Wu1394f032007-05-06 14:50:22 -07001236source "drivers/pcmcia/Kconfig"
1237
1238source "drivers/pci/hotplug/Kconfig"
1239
1240endmenu
1241
1242menu "Executable file formats"
1243
1244source "fs/Kconfig.binfmt"
1245
1246endmenu
1247
1248menu "Power management options"
Graf Yangad461632009-08-07 03:52:54 +00001249
Bryan Wu1394f032007-05-06 14:50:22 -07001250source "kernel/power/Kconfig"
1251
Johannes Bergf4cb5702007-12-08 02:14:00 +01001252config ARCH_SUSPEND_POSSIBLE
1253 def_bool y
Johannes Bergf4cb5702007-12-08 02:14:00 +01001254
Bryan Wu1394f032007-05-06 14:50:22 -07001255choice
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001256 prompt "Standby Power Saving Mode"
Steven Miao0fbd88c2012-05-17 17:29:54 +08001257 depends on PM && !BF60x
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001258 default PM_BFIN_SLEEP_DEEPER
1259config PM_BFIN_SLEEP_DEEPER
1260 bool "Sleep Deeper"
Bryan Wu1394f032007-05-06 14:50:22 -07001261 help
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001262 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1263 power dissipation by disabling the clock to the processor core (CCLK).
1264 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1265 to 0.85 V to provide the greatest power savings, while preserving the
1266 processor state.
1267 The PLL and system clock (SCLK) continue to operate at a very low
1268 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1269 the SDRAM is put into Self Refresh Mode. Typically an external event
1270 such as GPIO interrupt or RTC activity wakes up the processor.
1271 Various Peripherals such as UART, SPORT, PPI may not function as
1272 normal during Sleep Deeper, due to the reduced SCLK frequency.
1273 When in the sleep mode, system DMA access to L1 memory is not supported.
Bryan Wu1394f032007-05-06 14:50:22 -07001274
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001275 If unsure, select "Sleep Deeper".
1276
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001277config PM_BFIN_SLEEP
1278 bool "Sleep"
1279 help
1280 Sleep Mode (High Power Savings) - The sleep mode reduces power
1281 dissipation by disabling the clock to the processor core (CCLK).
1282 The PLL and system clock (SCLK), however, continue to operate in
1283 this mode. Typically an external event or RTC activity will wake
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001284 up the processor. When in the sleep mode, system DMA access to L1
1285 memory is not supported.
1286
1287 If unsure, select "Sleep Deeper".
Bryan Wu1394f032007-05-06 14:50:22 -07001288endchoice
1289
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001290comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1291 depends on PM
1292
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001293config PM_BFIN_WAKE_PH6
1294 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001295 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001296 default n
1297 help
1298 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1299
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001300config PM_BFIN_WAKE_GP
1301 bool "Allow Wake-Up from GPIOs"
1302 depends on PM && BF54x
1303 default n
1304 help
1305 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
Michael Hennerich19986282009-03-05 16:45:55 +08001306 (all processors, except ADSP-BF549). This option sets
1307 the general-purpose wake-up enable (GPWE) control bit to enable
1308 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
Masanari Iida59bf8962012-04-18 00:01:21 +09001309 On ADSP-BF549 this option enables the same functionality on the
Michael Hennerich19986282009-03-05 16:45:55 +08001310 /MRXON pin also PH7.
1311
Steven Miao0fbd88c2012-05-17 17:29:54 +08001312config PM_BFIN_WAKE_PA15
1313 bool "Allow Wake-Up from PA15"
1314 depends on PM && BF60x
1315 default n
1316 help
1317 Enable PA15 Wake-Up
1318
1319config PM_BFIN_WAKE_PA15_POL
1320 int "Wake-up priority"
1321 depends on PM_BFIN_WAKE_PA15
1322 default 0
1323 help
1324 Wake-Up priority 0(low) 1(high)
1325
1326config PM_BFIN_WAKE_PB15
1327 bool "Allow Wake-Up from PB15"
1328 depends on PM && BF60x
1329 default n
1330 help
1331 Enable PB15 Wake-Up
1332
1333config PM_BFIN_WAKE_PB15_POL
1334 int "Wake-up priority"
1335 depends on PM_BFIN_WAKE_PB15
1336 default 0
1337 help
1338 Wake-Up priority 0(low) 1(high)
1339
1340config PM_BFIN_WAKE_PC15
1341 bool "Allow Wake-Up from PC15"
1342 depends on PM && BF60x
1343 default n
1344 help
1345 Enable PC15 Wake-Up
1346
1347config PM_BFIN_WAKE_PC15_POL
1348 int "Wake-up priority"
1349 depends on PM_BFIN_WAKE_PC15
1350 default 0
1351 help
1352 Wake-Up priority 0(low) 1(high)
1353
1354config PM_BFIN_WAKE_PD06
1355 bool "Allow Wake-Up from PD06(ETH0_PHYINT)"
1356 depends on PM && BF60x
1357 default n
1358 help
1359 Enable PD06(ETH0_PHYINT) Wake-up
1360
1361config PM_BFIN_WAKE_PD06_POL
1362 int "Wake-up priority"
1363 depends on PM_BFIN_WAKE_PD06
1364 default 0
1365 help
1366 Wake-Up priority 0(low) 1(high)
1367
1368config PM_BFIN_WAKE_PE12
1369 bool "Allow Wake-Up from PE12(ETH1_PHYINT, PUSH BUTTON)"
1370 depends on PM && BF60x
1371 default n
1372 help
1373 Enable PE12(ETH1_PHYINT, PUSH BUTTON) Wake-up
1374
1375config PM_BFIN_WAKE_PE12_POL
1376 int "Wake-up priority"
1377 depends on PM_BFIN_WAKE_PE12
1378 default 0
1379 help
1380 Wake-Up priority 0(low) 1(high)
1381
1382config PM_BFIN_WAKE_PG04
1383 bool "Allow Wake-Up from PG04(CAN0_RX)"
1384 depends on PM && BF60x
1385 default n
1386 help
1387 Enable PG04(CAN0_RX) Wake-up
1388
1389config PM_BFIN_WAKE_PG04_POL
1390 int "Wake-up priority"
1391 depends on PM_BFIN_WAKE_PG04
1392 default 0
1393 help
1394 Wake-Up priority 0(low) 1(high)
1395
1396config PM_BFIN_WAKE_PG13
1397 bool "Allow Wake-Up from PG13"
1398 depends on PM && BF60x
1399 default n
1400 help
1401 Enable PG13 Wake-Up
1402
1403config PM_BFIN_WAKE_PG13_POL
1404 int "Wake-up priority"
1405 depends on PM_BFIN_WAKE_PG13
1406 default 0
1407 help
1408 Wake-Up priority 0(low) 1(high)
1409
1410config PM_BFIN_WAKE_USB
1411 bool "Allow Wake-Up from (USB)"
1412 depends on PM && BF60x
1413 default n
1414 help
1415 Enable (USB) Wake-up
1416
1417config PM_BFIN_WAKE_USB_POL
1418 int "Wake-up priority"
1419 depends on PM_BFIN_WAKE_USB
1420 default 0
1421 help
1422 Wake-Up priority 0(low) 1(high)
1423
Bryan Wu1394f032007-05-06 14:50:22 -07001424endmenu
1425
Bryan Wu1394f032007-05-06 14:50:22 -07001426menu "CPU Frequency scaling"
1427
1428source "drivers/cpufreq/Kconfig"
1429
Michael Hennerich5ad2ca52008-11-18 17:48:22 +08001430config BFIN_CPU_FREQ
1431 bool
1432 depends on CPU_FREQ
1433 select CPU_FREQ_TABLE
1434 default y
1435
Michael Hennerich14b03202008-05-07 11:41:26 +08001436config CPU_VOLTAGE
1437 bool "CPU Voltage scaling"
Michael Hennerich14b03202008-05-07 11:41:26 +08001438 depends on CPU_FREQ
1439 default n
1440 help
1441 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1442 This option violates the PLL BYPASS recommendation in the Blackfin Processor
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001443 manuals. There is a theoretical risk that during VDDINT transitions
Michael Hennerich14b03202008-05-07 11:41:26 +08001444 the PLL may unlock.
1445
Bryan Wu1394f032007-05-06 14:50:22 -07001446endmenu
1447
Bryan Wu1394f032007-05-06 14:50:22 -07001448source "net/Kconfig"
1449
1450source "drivers/Kconfig"
1451
Mike Frysinger872d0242009-10-06 04:49:07 +00001452source "drivers/firmware/Kconfig"
1453
Bryan Wu1394f032007-05-06 14:50:22 -07001454source "fs/Kconfig"
1455
Mike Frysinger74ce8322007-11-21 23:50:49 +08001456source "arch/blackfin/Kconfig.debug"
Bryan Wu1394f032007-05-06 14:50:22 -07001457
1458source "security/Kconfig"
1459
1460source "crypto/Kconfig"
1461
1462source "lib/Kconfig"