blob: 6817b072fac4c13d77f99d482a4a777a8419064a [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020095static int
96i915_get_ggtt_vma_pages(struct i915_vma *vma);
97
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000098const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020099const struct i915_ggtt_view i915_ggtt_view_rotated = {
100 .type = I915_GGTT_VIEW_ROTATED
101};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200149static int ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200152{
153 u32 pte_flags = 0;
154
155 /* Currently applicable only to VLV */
156 if (vma->obj->gt_ro)
157 pte_flags |= PTE_READ_ONLY;
158
159 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
160 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200161
162 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200163}
164
165static void ppgtt_unbind_vma(struct i915_vma *vma)
166{
167 vma->vm->clear_range(vma->vm,
168 vma->node.start,
169 vma->obj->base.size,
170 true);
171}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800172
Daniel Vetter2c642b02015-04-14 17:35:26 +0200173static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
174 enum i915_cache_level level,
175 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700178 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300179
180 switch (level) {
181 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800182 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300183 break;
184 case I915_CACHE_WT:
185 pte |= PPAT_DISPLAY_ELLC_INDEX;
186 break;
187 default:
188 pte |= PPAT_CACHED_INDEX;
189 break;
190 }
191
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700192 return pte;
193}
194
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300195static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
196 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800197{
Michel Thierry07749ef2015-03-16 16:00:54 +0000198 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800199 pde |= addr;
200 if (level != I915_CACHE_NONE)
201 pde |= PPAT_CACHED_PDE_INDEX;
202 else
203 pde |= PPAT_UNCACHED_INDEX;
204 return pde;
205}
206
Michel Thierry07749ef2015-03-16 16:00:54 +0000207static gen6_pte_t snb_pte_encode(dma_addr_t addr,
208 enum i915_cache_level level,
209 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700210{
Michel Thierry07749ef2015-03-16 16:00:54 +0000211 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700212 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700213
214 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100215 case I915_CACHE_L3_LLC:
216 case I915_CACHE_LLC:
217 pte |= GEN6_PTE_CACHE_LLC;
218 break;
219 case I915_CACHE_NONE:
220 pte |= GEN6_PTE_UNCACHED;
221 break;
222 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100223 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100224 }
225
226 return pte;
227}
228
Michel Thierry07749ef2015-03-16 16:00:54 +0000229static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
230 enum i915_cache_level level,
231 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100232{
Michel Thierry07749ef2015-03-16 16:00:54 +0000233 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100234 pte |= GEN6_PTE_ADDR_ENCODE(addr);
235
236 switch (level) {
237 case I915_CACHE_L3_LLC:
238 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700239 break;
240 case I915_CACHE_LLC:
241 pte |= GEN6_PTE_CACHE_LLC;
242 break;
243 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700244 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700245 break;
246 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100247 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700248 }
249
Ben Widawsky54d12522012-09-24 16:44:32 -0700250 return pte;
251}
252
Michel Thierry07749ef2015-03-16 16:00:54 +0000253static gen6_pte_t byt_pte_encode(dma_addr_t addr,
254 enum i915_cache_level level,
255 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700256{
Michel Thierry07749ef2015-03-16 16:00:54 +0000257 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700258 pte |= GEN6_PTE_ADDR_ENCODE(addr);
259
Akash Goel24f3a8c2014-06-17 10:59:42 +0530260 if (!(flags & PTE_READ_ONLY))
261 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700262
263 if (level != I915_CACHE_NONE)
264 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
265
266 return pte;
267}
268
Michel Thierry07749ef2015-03-16 16:00:54 +0000269static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
270 enum i915_cache_level level,
271 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700272{
Michel Thierry07749ef2015-03-16 16:00:54 +0000273 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700274 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700275
276 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700277 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700278
279 return pte;
280}
281
Michel Thierry07749ef2015-03-16 16:00:54 +0000282static gen6_pte_t iris_pte_encode(dma_addr_t addr,
283 enum i915_cache_level level,
284 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700285{
Michel Thierry07749ef2015-03-16 16:00:54 +0000286 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700287 pte |= HSW_PTE_ADDR_ENCODE(addr);
288
Chris Wilson651d7942013-08-08 14:41:10 +0100289 switch (level) {
290 case I915_CACHE_NONE:
291 break;
292 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000293 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100294 break;
295 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000296 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100297 break;
298 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700299
300 return pte;
301}
302
Mika Kuoppalac114f762015-06-25 18:35:13 +0300303static int __setup_page_dma(struct drm_device *dev,
304 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000305{
306 struct device *device = &dev->pdev->dev;
307
Mika Kuoppalac114f762015-06-25 18:35:13 +0300308 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300309 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000310 return -ENOMEM;
311
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300312 p->daddr = dma_map_page(device,
313 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
314
315 if (dma_mapping_error(device, p->daddr)) {
316 __free_page(p->page);
317 return -EINVAL;
318 }
319
Michel Thierry1266cdb2015-03-24 17:06:33 +0000320 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000321}
322
Mika Kuoppalac114f762015-06-25 18:35:13 +0300323static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
324{
325 return __setup_page_dma(dev, p, GFP_KERNEL);
326}
327
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300328static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
329{
330 if (WARN_ON(!p->page))
331 return;
332
333 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
334 __free_page(p->page);
335 memset(p, 0, sizeof(*p));
336}
337
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300338static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300339{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300340 return kmap_atomic(p->page);
341}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300342
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300343/* We use the flushing unmap only with ppgtt structures:
344 * page directories, page tables and scratch pages.
345 */
346static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
347{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300348 /* There are only few exceptions for gen >=6. chv and bxt.
349 * And we are not sure about the latter so play safe for now.
350 */
351 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
352 drm_clflush_virt_range(vaddr, PAGE_SIZE);
353
354 kunmap_atomic(vaddr);
355}
356
Mika Kuoppala567047b2015-06-25 18:35:12 +0300357#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300358#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
359
Mika Kuoppala567047b2015-06-25 18:35:12 +0300360#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
361#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
362#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
363#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
364
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300365static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
366 const uint64_t val)
367{
368 int i;
369 uint64_t * const vaddr = kmap_page_dma(p);
370
371 for (i = 0; i < 512; i++)
372 vaddr[i] = val;
373
374 kunmap_page_dma(dev, vaddr);
375}
376
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300377static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
378 const uint32_t val32)
379{
380 uint64_t v = val32;
381
382 v = v << 32 | val32;
383
384 fill_page_dma(dev, p, v);
385}
386
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300387static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000388{
Mika Kuoppala567047b2015-06-25 18:35:12 +0300389 cleanup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000390 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000391 kfree(pt);
392}
393
Michel Thierry5a8e9942015-04-08 12:13:25 +0100394static void gen8_initialize_pt(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +0100395 struct i915_page_table *pt)
Michel Thierry5a8e9942015-04-08 12:13:25 +0100396{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300397 gen8_pte_t scratch_pte;
Michel Thierry5a8e9942015-04-08 12:13:25 +0100398
Mika Kuoppalac114f762015-06-25 18:35:13 +0300399 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
400 I915_CACHE_LLC, true);
Michel Thierry5a8e9942015-04-08 12:13:25 +0100401
Mika Kuoppala567047b2015-06-25 18:35:12 +0300402 fill_px(vm->dev, pt, scratch_pte);
Michel Thierry5a8e9942015-04-08 12:13:25 +0100403}
404
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300405static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000406{
Michel Thierryec565b32015-04-08 12:13:23 +0100407 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000408 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
409 GEN8_PTES : GEN6_PTES;
410 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000411
412 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
413 if (!pt)
414 return ERR_PTR(-ENOMEM);
415
Ben Widawsky678d96f2015-03-16 16:00:56 +0000416 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
417 GFP_KERNEL);
418
419 if (!pt->used_ptes)
420 goto fail_bitmap;
421
Mika Kuoppala567047b2015-06-25 18:35:12 +0300422 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000423 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300424 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000425
426 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000427
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300428fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000429 kfree(pt->used_ptes);
430fail_bitmap:
431 kfree(pt);
432
433 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000434}
435
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300436static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
Ben Widawsky06fda602015-02-24 16:22:36 +0000437{
Mika Kuoppala567047b2015-06-25 18:35:12 +0300438 if (px_page(pd)) {
439 cleanup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100440 kfree(pd->used_pdes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000441 kfree(pd);
442 }
443}
444
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300445static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000446{
Michel Thierryec565b32015-04-08 12:13:23 +0100447 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100448 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000449
450 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
451 if (!pd)
452 return ERR_PTR(-ENOMEM);
453
Michel Thierry33c88192015-04-08 12:13:33 +0100454 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
455 sizeof(*pd->used_pdes), GFP_KERNEL);
456 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300457 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100458
Mika Kuoppala567047b2015-06-25 18:35:12 +0300459 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100460 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300461 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100462
Ben Widawsky06fda602015-02-24 16:22:36 +0000463 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100464
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300465fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100466 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300467fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100468 kfree(pd);
469
470 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000471}
472
Ben Widawsky94e409c2013-11-04 22:29:36 -0800473/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100474static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100475 unsigned entry,
476 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800477{
John Harrisone85b26d2015-05-29 17:43:56 +0100478 struct intel_engine_cs *ring = req->ring;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800479 int ret;
480
481 BUG_ON(entry >= 4);
482
John Harrison5fb9de12015-05-29 17:44:07 +0100483 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800484 if (ret)
485 return ret;
486
487 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
488 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100489 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800490 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
491 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100492 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800493 intel_ring_advance(ring);
494
495 return 0;
496}
497
Ben Widawskyeeb94882013-12-06 14:11:10 -0800498static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +0100499 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800500{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800501 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800502
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100503 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300504 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
505
John Harrisone85b26d2015-05-29 17:43:56 +0100506 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800507 if (ret)
508 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800509 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800510
Ben Widawskyeeb94882013-12-06 14:11:10 -0800511 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800512}
513
Ben Widawsky459108b2013-11-02 21:07:23 -0700514static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800515 uint64_t start,
516 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700517 bool use_scratch)
518{
519 struct i915_hw_ppgtt *ppgtt =
520 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000521 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800522 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
523 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
524 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800525 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700526 unsigned last_pte, i;
527
Mika Kuoppalac114f762015-06-25 18:35:13 +0300528 scratch_pte = gen8_pte_encode(px_dma(ppgtt->base.scratch_page),
Ben Widawsky459108b2013-11-02 21:07:23 -0700529 I915_CACHE_LLC, use_scratch);
530
531 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100532 struct i915_page_directory *pd;
533 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000534
535 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
536 continue;
537
538 pd = ppgtt->pdp.page_directory[pdpe];
539
540 if (WARN_ON(!pd->page_table[pde]))
541 continue;
542
543 pt = pd->page_table[pde];
544
Mika Kuoppala567047b2015-06-25 18:35:12 +0300545 if (WARN_ON(!px_page(pt)))
Ben Widawsky06fda602015-02-24 16:22:36 +0000546 continue;
547
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800548 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000549 if (last_pte > GEN8_PTES)
550 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700551
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300552 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700553
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800554 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700555 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800556 num_entries--;
557 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700558
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300559 kunmap_px(ppgtt, pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700560
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800561 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000562 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800563 pdpe++;
564 pde = 0;
565 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700566 }
567}
568
Ben Widawsky9df15b42013-11-02 21:07:24 -0700569static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
570 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800571 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530572 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700573{
574 struct i915_hw_ppgtt *ppgtt =
575 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000576 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800577 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
578 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
579 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700580 struct sg_page_iter sg_iter;
581
Chris Wilson6f1cc992013-12-31 15:50:31 +0000582 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700583
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800584 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000585 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800586 break;
587
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000588 if (pt_vaddr == NULL) {
Michel Thierryec565b32015-04-08 12:13:23 +0100589 struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
590 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300591 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000592 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800593
594 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000595 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
596 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000597 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300598 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000599 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000600 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800601 pdpe++;
602 pde = 0;
603 }
604 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700605 }
606 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300607
608 if (pt_vaddr)
609 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700610}
611
Michel Thierry69876be2015-04-08 12:13:27 +0100612static void gen8_initialize_pd(struct i915_address_space *vm,
613 struct i915_page_directory *pd)
614{
615 struct i915_hw_ppgtt *ppgtt =
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300616 container_of(vm, struct i915_hw_ppgtt, base);
617 gen8_pde_t scratch_pde;
Michel Thierry69876be2015-04-08 12:13:27 +0100618
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300619 scratch_pde = gen8_pde_encode(px_dma(ppgtt->scratch_pt),
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300620 I915_CACHE_LLC);
Michel Thierry69876be2015-04-08 12:13:27 +0100621
Mika Kuoppala567047b2015-06-25 18:35:12 +0300622 fill_px(vm->dev, pd, scratch_pde);
Michel Thierrye5815a22015-04-08 12:13:32 +0100623}
624
Michel Thierryec565b32015-04-08 12:13:23 +0100625static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800626{
627 int i;
628
Mika Kuoppala567047b2015-06-25 18:35:12 +0300629 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800630 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800631
Michel Thierry33c88192015-04-08 12:13:33 +0100632 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000633 if (WARN_ON(!pd->page_table[i]))
634 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800635
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300636 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000637 pd->page_table[i] = NULL;
638 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000639}
640
Daniel Vetter061dd492015-04-14 17:35:13 +0200641static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800642{
Daniel Vetter061dd492015-04-14 17:35:13 +0200643 struct i915_hw_ppgtt *ppgtt =
644 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800645 int i;
646
Michel Thierry33c88192015-04-08 12:13:33 +0100647 for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000648 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
649 continue;
650
Michel Thierry06dc68d2015-02-24 16:22:37 +0000651 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300652 free_pd(ppgtt->base.dev, ppgtt->pdp.page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800653 }
Michel Thierry69876be2015-04-08 12:13:27 +0100654
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300655 free_pd(ppgtt->base.dev, ppgtt->scratch_pd);
656 free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800657}
658
Michel Thierryd7b26332015-04-08 12:13:34 +0100659/**
660 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
661 * @ppgtt: Master ppgtt structure.
662 * @pd: Page directory for this address range.
663 * @start: Starting virtual address to begin allocations.
664 * @length Size of the allocations.
665 * @new_pts: Bitmap set by function with new allocations. Likely used by the
666 * caller to free on error.
667 *
668 * Allocate the required number of page tables. Extremely similar to
669 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
670 * the page directory boundary (instead of the page directory pointer). That
671 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
672 * possible, and likely that the caller will need to use multiple calls of this
673 * function to achieve the appropriate allocation.
674 *
675 * Return: 0 if success; negative error code otherwise.
676 */
Michel Thierrye5815a22015-04-08 12:13:32 +0100677static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt,
678 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100679 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100680 uint64_t length,
681 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000682{
Michel Thierrye5815a22015-04-08 12:13:32 +0100683 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100684 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100685 uint64_t temp;
686 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000687
Michel Thierryd7b26332015-04-08 12:13:34 +0100688 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
689 /* Don't reallocate page tables */
690 if (pt) {
691 /* Scratch is never allocated this way */
692 WARN_ON(pt == ppgtt->scratch_pt);
693 continue;
694 }
695
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300696 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100697 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000698 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100699
Michel Thierryd7b26332015-04-08 12:13:34 +0100700 gen8_initialize_pt(&ppgtt->base, pt);
701 pd->page_table[pde] = pt;
702 set_bit(pde, new_pts);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000703 }
704
705 return 0;
706
707unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100708 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300709 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000710
711 return -ENOMEM;
712}
713
Michel Thierryd7b26332015-04-08 12:13:34 +0100714/**
715 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
716 * @ppgtt: Master ppgtt structure.
717 * @pdp: Page directory pointer for this address range.
718 * @start: Starting virtual address to begin allocations.
719 * @length Size of the allocations.
720 * @new_pds Bitmap set by function with new allocations. Likely used by the
721 * caller to free on error.
722 *
723 * Allocate the required number of page directories starting at the pde index of
724 * @start, and ending at the pde index @start + @length. This function will skip
725 * over already allocated page directories within the range, and only allocate
726 * new ones, setting the appropriate pointer within the pdp as well as the
727 * correct position in the bitmap @new_pds.
728 *
729 * The function will only allocate the pages within the range for a give page
730 * directory pointer. In other words, if @start + @length straddles a virtually
731 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
732 * required by the caller, This is not currently possible, and the BUG in the
733 * code will prevent it.
734 *
735 * Return: 0 if success; negative error code otherwise.
736 */
Michel Thierryc488dbb2015-04-08 12:13:31 +0100737static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
738 struct i915_page_directory_pointer *pdp,
Michel Thierry69876be2015-04-08 12:13:27 +0100739 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100740 uint64_t length,
741 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800742{
Michel Thierrye5815a22015-04-08 12:13:32 +0100743 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100744 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +0100745 uint64_t temp;
746 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800747
Michel Thierryd7b26332015-04-08 12:13:34 +0100748 WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES));
749
Michel Thierryd7b26332015-04-08 12:13:34 +0100750 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
751 if (pd)
752 continue;
Michel Thierry33c88192015-04-08 12:13:33 +0100753
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300754 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100755 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000756 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100757
Michel Thierryd7b26332015-04-08 12:13:34 +0100758 gen8_initialize_pd(&ppgtt->base, pd);
759 pdp->page_directory[pdpe] = pd;
760 set_bit(pdpe, new_pds);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000761 }
762
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800763 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000764
765unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100766 for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300767 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000768
769 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800770}
771
Michel Thierryd7b26332015-04-08 12:13:34 +0100772static void
773free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts)
774{
775 int i;
776
777 for (i = 0; i < GEN8_LEGACY_PDPES; i++)
778 kfree(new_pts[i]);
779 kfree(new_pts);
780 kfree(new_pds);
781}
782
783/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
784 * of these are based on the number of PDPEs in the system.
785 */
786static
787int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
788 unsigned long ***new_pts)
789{
790 int i;
791 unsigned long *pds;
792 unsigned long **pts;
793
794 pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL);
795 if (!pds)
796 return -ENOMEM;
797
798 pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL);
799 if (!pts) {
800 kfree(pds);
801 return -ENOMEM;
802 }
803
804 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
805 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
806 sizeof(unsigned long), GFP_KERNEL);
807 if (!pts[i])
808 goto err_out;
809 }
810
811 *new_pds = pds;
812 *new_pts = pts;
813
814 return 0;
815
816err_out:
817 free_gen8_temp_bitmaps(pds, pts);
818 return -ENOMEM;
819}
820
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300821/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
822 * the page table structures, we mark them dirty so that
823 * context switching/execlist queuing code takes extra steps
824 * to ensure that tlbs are flushed.
825 */
826static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
827{
828 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
829}
830
Michel Thierrye5815a22015-04-08 12:13:32 +0100831static int gen8_alloc_va_range(struct i915_address_space *vm,
832 uint64_t start,
833 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800834{
Michel Thierrye5815a22015-04-08 12:13:32 +0100835 struct i915_hw_ppgtt *ppgtt =
836 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd7b26332015-04-08 12:13:34 +0100837 unsigned long *new_page_dirs, **new_page_tables;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100838 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100839 const uint64_t orig_start = start;
840 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100841 uint64_t temp;
842 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800843 int ret;
844
Michel Thierryd7b26332015-04-08 12:13:34 +0100845 /* Wrap is never okay since we can only represent 48b, and we don't
846 * actually use the other side of the canonical address space.
847 */
848 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +0300849 return -ENODEV;
850
851 if (WARN_ON(start + length > ppgtt->base.total))
852 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +0100853
854 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800855 if (ret)
856 return ret;
857
Michel Thierryd7b26332015-04-08 12:13:34 +0100858 /* Do the allocations first so we can easily bail out */
859 ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length,
860 new_page_dirs);
861 if (ret) {
862 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
863 return ret;
864 }
865
866 /* For every page directory referenced, allocate page tables */
Michel Thierry5441f0c2015-04-08 12:13:28 +0100867 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100868 ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length,
869 new_page_tables[pdpe]);
Michel Thierry5441f0c2015-04-08 12:13:28 +0100870 if (ret)
871 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100872 }
873
Michel Thierry33c88192015-04-08 12:13:33 +0100874 start = orig_start;
875 length = orig_length;
876
Michel Thierryd7b26332015-04-08 12:13:34 +0100877 /* Allocations have completed successfully, so set the bitmaps, and do
878 * the mappings. */
Michel Thierry33c88192015-04-08 12:13:33 +0100879 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300880 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100881 struct i915_page_table *pt;
882 uint64_t pd_len = gen8_clamp_pd(start, length);
883 uint64_t pd_start = start;
884 uint32_t pde;
885
Michel Thierryd7b26332015-04-08 12:13:34 +0100886 /* Every pd should be allocated, we just did that above. */
887 WARN_ON(!pd);
888
889 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
890 /* Same reasoning as pd */
891 WARN_ON(!pt);
892 WARN_ON(!pd_len);
893 WARN_ON(!gen8_pte_count(pd_start, pd_len));
894
895 /* Set our used ptes within the page table */
896 bitmap_set(pt->used_ptes,
897 gen8_pte_index(pd_start),
898 gen8_pte_count(pd_start, pd_len));
899
900 /* Our pde is now pointing to the pagetable, pt */
Michel Thierry33c88192015-04-08 12:13:33 +0100901 set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +0100902
903 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300904 page_directory[pde] = gen8_pde_encode(px_dma(pt),
905 I915_CACHE_LLC);
Michel Thierryd7b26332015-04-08 12:13:34 +0100906
907 /* NB: We haven't yet mapped ptes to pages. At this
908 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +0100909 }
Michel Thierryd7b26332015-04-08 12:13:34 +0100910
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300911 kunmap_px(ppgtt, page_directory);
Michel Thierryd7b26332015-04-08 12:13:34 +0100912
Michel Thierry33c88192015-04-08 12:13:33 +0100913 set_bit(pdpe, ppgtt->pdp.used_pdpes);
914 }
915
Michel Thierryd7b26332015-04-08 12:13:34 +0100916 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300917 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000918 return 0;
919
920err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100921 while (pdpe--) {
922 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300923 free_pt(vm->dev, ppgtt->pdp.page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +0100924 }
925
926 for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300927 free_pd(vm->dev, ppgtt->pdp.page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +0100928
929 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300930 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800931 return ret;
932}
933
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100934/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800935 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
936 * with a net effect resembling a 2-level page table in normal x86 terms. Each
937 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
938 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800939 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800940 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200941static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -0800942{
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300943 ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
Michel Thierry69876be2015-04-08 12:13:27 +0100944 if (IS_ERR(ppgtt->scratch_pt))
945 return PTR_ERR(ppgtt->scratch_pt);
946
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300947 ppgtt->scratch_pd = alloc_pd(ppgtt->base.dev);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100948 if (IS_ERR(ppgtt->scratch_pd))
949 return PTR_ERR(ppgtt->scratch_pd);
950
Michel Thierry69876be2015-04-08 12:13:27 +0100951 gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100952 gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100953
Michel Thierryd7b26332015-04-08 12:13:34 +0100954 ppgtt->base.start = 0;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200955 ppgtt->base.total = 1ULL << 32;
Michel Thierry501fd702015-05-29 14:15:05 +0100956 if (IS_ENABLED(CONFIG_X86_32))
957 /* While we have a proliferation of size_t variables
958 * we cannot represent the full ppgtt size on 32bit,
959 * so limit it to the same size as the GGTT (currently
960 * 2GiB).
961 */
962 ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total;
Michel Thierryd7b26332015-04-08 12:13:34 +0100963 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200964 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +0100965 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +0200966 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +0200967 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
968 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryd7b26332015-04-08 12:13:34 +0100969
970 ppgtt->switch_mm = gen8_mm_switch;
971
972 return 0;
973}
974
Ben Widawsky87d60b62013-12-06 14:11:29 -0800975static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
976{
Ben Widawsky87d60b62013-12-06 14:11:29 -0800977 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +0100978 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +0000979 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800980 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +0100981 uint32_t pte, pde, temp;
982 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800983
Mika Kuoppalac114f762015-06-25 18:35:13 +0300984 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page), I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800985
Michel Thierry09942c62015-04-08 12:13:30 +0100986 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800987 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +0000988 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +0300989 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +0100990 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800991 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
992
993 if (pd_entry != expected)
994 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
995 pde,
996 pd_entry,
997 expected);
998 seq_printf(m, "\tPDE: %x\n", pd_entry);
999
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001000 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1001
Michel Thierry07749ef2015-03-16 16:00:54 +00001002 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001003 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001004 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001005 (pte * PAGE_SIZE);
1006 int i;
1007 bool found = false;
1008 for (i = 0; i < 4; i++)
1009 if (pt_vaddr[pte + i] != scratch_pte)
1010 found = true;
1011 if (!found)
1012 continue;
1013
1014 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1015 for (i = 0; i < 4; i++) {
1016 if (pt_vaddr[pte + i] != scratch_pte)
1017 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1018 else
1019 seq_puts(m, " SCRATCH ");
1020 }
1021 seq_puts(m, "\n");
1022 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001023 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001024 }
1025}
1026
Ben Widawsky678d96f2015-03-16 16:00:56 +00001027/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001028static void gen6_write_pde(struct i915_page_directory *pd,
1029 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001030{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001031 /* Caller needs to make sure the write completes if necessary */
1032 struct i915_hw_ppgtt *ppgtt =
1033 container_of(pd, struct i915_hw_ppgtt, pd);
1034 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001035
Mika Kuoppala567047b2015-06-25 18:35:12 +03001036 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001037 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001038
Ben Widawsky678d96f2015-03-16 16:00:56 +00001039 writel(pd_entry, ppgtt->pd_addr + pde);
1040}
Ben Widawsky61973492013-04-08 18:43:54 -07001041
Ben Widawsky678d96f2015-03-16 16:00:56 +00001042/* Write all the page tables found in the ppgtt structure to incrementing page
1043 * directories. */
1044static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001045 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001046 uint32_t start, uint32_t length)
1047{
Michel Thierryec565b32015-04-08 12:13:23 +01001048 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001049 uint32_t pde, temp;
1050
1051 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1052 gen6_write_pde(pd, pde, pt);
1053
1054 /* Make sure write is complete before other code can use this page
1055 * table. Also require for WC mapped PTEs */
1056 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001057}
1058
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001059static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001060{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001061 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001062
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001063 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001064}
Ben Widawsky61973492013-04-08 18:43:54 -07001065
Ben Widawsky90252e52013-12-06 14:11:12 -08001066static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001067 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001068{
John Harrisone85b26d2015-05-29 17:43:56 +01001069 struct intel_engine_cs *ring = req->ring;
Ben Widawsky90252e52013-12-06 14:11:12 -08001070 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001071
Ben Widawsky90252e52013-12-06 14:11:12 -08001072 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001073 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001074 if (ret)
1075 return ret;
1076
John Harrison5fb9de12015-05-29 17:44:07 +01001077 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001078 if (ret)
1079 return ret;
1080
1081 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1082 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1083 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1084 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1085 intel_ring_emit(ring, get_pd_offset(ppgtt));
1086 intel_ring_emit(ring, MI_NOOP);
1087 intel_ring_advance(ring);
1088
1089 return 0;
1090}
1091
Yu Zhang71ba2d62015-02-10 19:05:54 +08001092static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001093 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001094{
John Harrisone85b26d2015-05-29 17:43:56 +01001095 struct intel_engine_cs *ring = req->ring;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001096 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1097
1098 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1099 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1100 return 0;
1101}
1102
Ben Widawsky48a10382013-12-06 14:11:11 -08001103static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001104 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001105{
John Harrisone85b26d2015-05-29 17:43:56 +01001106 struct intel_engine_cs *ring = req->ring;
Ben Widawsky48a10382013-12-06 14:11:11 -08001107 int ret;
1108
Ben Widawsky48a10382013-12-06 14:11:11 -08001109 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001110 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001111 if (ret)
1112 return ret;
1113
John Harrison5fb9de12015-05-29 17:44:07 +01001114 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001115 if (ret)
1116 return ret;
1117
1118 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1119 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1120 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1121 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1122 intel_ring_emit(ring, get_pd_offset(ppgtt));
1123 intel_ring_emit(ring, MI_NOOP);
1124 intel_ring_advance(ring);
1125
Ben Widawsky90252e52013-12-06 14:11:12 -08001126 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1127 if (ring->id != RCS) {
John Harrisona84c3ae2015-05-29 17:43:57 +01001128 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001129 if (ret)
1130 return ret;
1131 }
1132
Ben Widawsky48a10382013-12-06 14:11:11 -08001133 return 0;
1134}
1135
Ben Widawskyeeb94882013-12-06 14:11:10 -08001136static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001137 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001138{
John Harrisone85b26d2015-05-29 17:43:56 +01001139 struct intel_engine_cs *ring = req->ring;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001140 struct drm_device *dev = ppgtt->base.dev;
1141 struct drm_i915_private *dev_priv = dev->dev_private;
1142
Ben Widawsky48a10382013-12-06 14:11:11 -08001143
Ben Widawskyeeb94882013-12-06 14:11:10 -08001144 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1145 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1146
1147 POSTING_READ(RING_PP_DIR_DCLV(ring));
1148
1149 return 0;
1150}
1151
Daniel Vetter82460d92014-08-06 20:19:53 +02001152static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001153{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001154 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001155 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001156 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001157
1158 for_each_ring(ring, dev_priv, j) {
1159 I915_WRITE(RING_MODE_GEN7(ring),
1160 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001161 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001162}
1163
Daniel Vetter82460d92014-08-06 20:19:53 +02001164static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001165{
Jani Nikula50227e12014-03-31 14:27:21 +03001166 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001167 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001168 uint32_t ecochk, ecobits;
1169 int i;
1170
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001171 ecobits = I915_READ(GAC_ECO_BITS);
1172 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1173
1174 ecochk = I915_READ(GAM_ECOCHK);
1175 if (IS_HASWELL(dev)) {
1176 ecochk |= ECOCHK_PPGTT_WB_HSW;
1177 } else {
1178 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1179 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1180 }
1181 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001182
Ben Widawsky61973492013-04-08 18:43:54 -07001183 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001184 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001185 I915_WRITE(RING_MODE_GEN7(ring),
1186 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001187 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001188}
1189
Daniel Vetter82460d92014-08-06 20:19:53 +02001190static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001191{
Jani Nikula50227e12014-03-31 14:27:21 +03001192 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001193 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001194
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001195 ecobits = I915_READ(GAC_ECO_BITS);
1196 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1197 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001198
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001199 gab_ctl = I915_READ(GAB_CTL);
1200 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001201
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001202 ecochk = I915_READ(GAM_ECOCHK);
1203 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001204
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001205 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001206}
1207
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001208/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001209static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001210 uint64_t start,
1211 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001212 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001213{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001214 struct i915_hw_ppgtt *ppgtt =
1215 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001216 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001217 unsigned first_entry = start >> PAGE_SHIFT;
1218 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001219 unsigned act_pt = first_entry / GEN6_PTES;
1220 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001221 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001222
Mika Kuoppalac114f762015-06-25 18:35:13 +03001223 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1224 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001225
Daniel Vetter7bddb012012-02-09 17:15:47 +01001226 while (num_entries) {
1227 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001228 if (last_pte > GEN6_PTES)
1229 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001230
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001231 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001232
1233 for (i = first_pte; i < last_pte; i++)
1234 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001235
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001236 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001237
Daniel Vetter7bddb012012-02-09 17:15:47 +01001238 num_entries -= last_pte - first_pte;
1239 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001240 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001241 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001242}
1243
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001244static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001245 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001246 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301247 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001248{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001249 struct i915_hw_ppgtt *ppgtt =
1250 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001251 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001252 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001253 unsigned act_pt = first_entry / GEN6_PTES;
1254 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001255 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001256
Chris Wilsoncc797142013-12-31 15:50:30 +00001257 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001258 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001259 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001260 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001261
Chris Wilsoncc797142013-12-31 15:50:30 +00001262 pt_vaddr[act_pte] =
1263 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301264 cache_level, true, flags);
1265
Michel Thierry07749ef2015-03-16 16:00:54 +00001266 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001267 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001268 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001269 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001270 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001271 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001272 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001273 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001274 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001275}
1276
Michel Thierry4933d512015-03-24 15:46:22 +00001277static void gen6_initialize_pt(struct i915_address_space *vm,
Mika Kuoppala73eeea52015-06-25 18:35:10 +03001278 struct i915_page_table *pt)
Michel Thierry4933d512015-03-24 15:46:22 +00001279{
Mika Kuoppala73eeea52015-06-25 18:35:10 +03001280 gen6_pte_t scratch_pte;
Michel Thierry4933d512015-03-24 15:46:22 +00001281
Mika Kuoppalac114f762015-06-25 18:35:13 +03001282 WARN_ON(px_dma(vm->scratch_page) == 0);
Michel Thierry4933d512015-03-24 15:46:22 +00001283
Mika Kuoppalac114f762015-06-25 18:35:13 +03001284 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1285 I915_CACHE_LLC, true, 0);
Michel Thierry4933d512015-03-24 15:46:22 +00001286
Mika Kuoppala567047b2015-06-25 18:35:12 +03001287 fill32_px(vm->dev, pt, scratch_pte);
Michel Thierry4933d512015-03-24 15:46:22 +00001288}
1289
Ben Widawsky678d96f2015-03-16 16:00:56 +00001290static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001291 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001292{
Michel Thierry4933d512015-03-24 15:46:22 +00001293 DECLARE_BITMAP(new_page_tables, I915_PDES);
1294 struct drm_device *dev = vm->dev;
1295 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001296 struct i915_hw_ppgtt *ppgtt =
1297 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001298 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001299 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001300 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001301 int ret;
1302
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001303 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1304 return -ENODEV;
1305
1306 start = start_save = start_in;
1307 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001308
1309 bitmap_zero(new_page_tables, I915_PDES);
1310
1311 /* The allocation is done in two stages so that we can bail out with
1312 * minimal amount of pain. The first stage finds new page tables that
1313 * need allocation. The second stage marks use ptes within the page
1314 * tables.
1315 */
1316 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1317 if (pt != ppgtt->scratch_pt) {
1318 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1319 continue;
1320 }
1321
1322 /* We've already allocated a page table */
1323 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1324
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001325 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001326 if (IS_ERR(pt)) {
1327 ret = PTR_ERR(pt);
1328 goto unwind_out;
1329 }
1330
1331 gen6_initialize_pt(vm, pt);
1332
1333 ppgtt->pd.page_table[pde] = pt;
1334 set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001335 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001336 }
1337
1338 start = start_save;
1339 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001340
1341 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1342 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1343
1344 bitmap_zero(tmp_bitmap, GEN6_PTES);
1345 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1346 gen6_pte_count(start, length));
1347
Michel Thierry4933d512015-03-24 15:46:22 +00001348 if (test_and_clear_bit(pde, new_page_tables))
1349 gen6_write_pde(&ppgtt->pd, pde, pt);
1350
Michel Thierry72744cb2015-03-24 15:46:23 +00001351 trace_i915_page_table_entry_map(vm, pde, pt,
1352 gen6_pte_index(start),
1353 gen6_pte_count(start, length),
1354 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001355 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001356 GEN6_PTES);
1357 }
1358
Michel Thierry4933d512015-03-24 15:46:22 +00001359 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1360
1361 /* Make sure write is complete before other code can use this page
1362 * table. Also require for WC mapped PTEs */
1363 readl(dev_priv->gtt.gsm);
1364
Ben Widawsky563222a2015-03-19 12:53:28 +00001365 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001366 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001367
1368unwind_out:
1369 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001370 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001371
1372 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001373 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001374 }
1375
1376 mark_tlbs_dirty(ppgtt);
1377 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001378}
1379
Daniel Vetter061dd492015-04-14 17:35:13 +02001380static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001381{
Daniel Vetter061dd492015-04-14 17:35:13 +02001382 struct i915_hw_ppgtt *ppgtt =
1383 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001384 struct i915_page_table *pt;
1385 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001386
Daniel Vetter061dd492015-04-14 17:35:13 +02001387
1388 drm_mm_remove_node(&ppgtt->node);
1389
Michel Thierry09942c62015-04-08 12:13:30 +01001390 gen6_for_all_pdes(pt, ppgtt, pde) {
Michel Thierry4933d512015-03-24 15:46:22 +00001391 if (pt != ppgtt->scratch_pt)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001392 free_pt(ppgtt->base.dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001393 }
1394
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001395 free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
Daniel Vetter3440d262013-01-24 13:49:56 -08001396}
1397
Ben Widawskyb1465202014-02-19 22:05:49 -08001398static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001399{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001400 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001401 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001402 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001403 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001404
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001405 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1406 * allocator works in address space sizes, so it's multiplied by page
1407 * size. We allocate at the top of the GTT to avoid fragmentation.
1408 */
1409 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001410 ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001411 if (IS_ERR(ppgtt->scratch_pt))
1412 return PTR_ERR(ppgtt->scratch_pt);
1413
1414 gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
1415
Ben Widawskye3cc1992013-12-06 14:11:08 -08001416alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001417 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1418 &ppgtt->node, GEN6_PD_SIZE,
1419 GEN6_PD_ALIGN, 0,
1420 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001421 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001422 if (ret == -ENOSPC && !retried) {
1423 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1424 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001425 I915_CACHE_NONE,
1426 0, dev_priv->gtt.base.total,
1427 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001428 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001429 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001430
1431 retried = true;
1432 goto alloc;
1433 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001434
Ben Widawskyc8c26622015-01-22 17:01:25 +00001435 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001436 goto err_out;
1437
Ben Widawskyc8c26622015-01-22 17:01:25 +00001438
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001439 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1440 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001441
Ben Widawskyc8c26622015-01-22 17:01:25 +00001442 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001443
1444err_out:
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001445 free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001446 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001447}
1448
Ben Widawskyb1465202014-02-19 22:05:49 -08001449static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1450{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001451 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001452}
1453
Michel Thierry4933d512015-03-24 15:46:22 +00001454static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1455 uint64_t start, uint64_t length)
1456{
Michel Thierryec565b32015-04-08 12:13:23 +01001457 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001458 uint32_t pde, temp;
1459
1460 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
1461 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1462}
1463
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001464static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08001465{
1466 struct drm_device *dev = ppgtt->base.dev;
1467 struct drm_i915_private *dev_priv = dev->dev_private;
1468 int ret;
1469
1470 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001471 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001472 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001473 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001474 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001475 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001476 ppgtt->switch_mm = gen7_mm_switch;
1477 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001478 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001479
Yu Zhang71ba2d62015-02-10 19:05:54 +08001480 if (intel_vgpu_active(dev))
1481 ppgtt->switch_mm = vgpu_mm_switch;
1482
Ben Widawskyb1465202014-02-19 22:05:49 -08001483 ret = gen6_ppgtt_alloc(ppgtt);
1484 if (ret)
1485 return ret;
1486
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001487 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001488 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1489 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001490 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1491 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001492 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001493 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001494 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001495 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001496
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001497 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001498 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001499
Ben Widawsky678d96f2015-03-16 16:00:56 +00001500 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001501 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001502
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001503 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001504
Ben Widawsky678d96f2015-03-16 16:00:56 +00001505 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1506
Thierry Reding440fd522015-01-23 09:05:06 +01001507 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001508 ppgtt->node.size >> 20,
1509 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001510
Daniel Vetterfa76da32014-08-06 20:19:54 +02001511 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001512 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001513
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001514 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001515}
1516
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001517static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001518{
1519 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001520
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001521 ppgtt->base.dev = dev;
Mika Kuoppalac114f762015-06-25 18:35:13 +03001522 ppgtt->base.scratch_page = dev_priv->gtt.base.scratch_page;
Daniel Vetter3440d262013-01-24 13:49:56 -08001523
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001524 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001525 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001526 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001527 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001528}
Mika Kuoppalac114f762015-06-25 18:35:13 +03001529
Daniel Vetterfa76da32014-08-06 20:19:54 +02001530int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1531{
1532 struct drm_i915_private *dev_priv = dev->dev_private;
1533 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001534
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001535 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001536 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001537 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001538 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1539 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001540 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001541 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001542
1543 return ret;
1544}
1545
Daniel Vetter82460d92014-08-06 20:19:53 +02001546int i915_ppgtt_init_hw(struct drm_device *dev)
1547{
Thomas Daniel671b50132014-08-20 16:24:50 +01001548 /* In the case of execlists, PPGTT is enabled by the context descriptor
1549 * and the PDPs are contained within the context itself. We don't
1550 * need to do anything here. */
1551 if (i915.enable_execlists)
1552 return 0;
1553
Daniel Vetter82460d92014-08-06 20:19:53 +02001554 if (!USES_PPGTT(dev))
1555 return 0;
1556
1557 if (IS_GEN6(dev))
1558 gen6_ppgtt_enable(dev);
1559 else if (IS_GEN7(dev))
1560 gen7_ppgtt_enable(dev);
1561 else if (INTEL_INFO(dev)->gen >= 8)
1562 gen8_ppgtt_enable(dev);
1563 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001564 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001565
John Harrison4ad2fd82015-06-18 13:11:20 +01001566 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001567}
John Harrison4ad2fd82015-06-18 13:11:20 +01001568
John Harrisonb3dd6b92015-05-29 17:43:40 +01001569int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01001570{
John Harrisonb3dd6b92015-05-29 17:43:40 +01001571 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
John Harrison4ad2fd82015-06-18 13:11:20 +01001572 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1573
1574 if (i915.enable_execlists)
1575 return 0;
1576
1577 if (!ppgtt)
1578 return 0;
1579
John Harrisone85b26d2015-05-29 17:43:56 +01001580 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01001581}
1582
Daniel Vetter4d884702014-08-06 15:04:47 +02001583struct i915_hw_ppgtt *
1584i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1585{
1586 struct i915_hw_ppgtt *ppgtt;
1587 int ret;
1588
1589 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1590 if (!ppgtt)
1591 return ERR_PTR(-ENOMEM);
1592
1593 ret = i915_ppgtt_init(dev, ppgtt);
1594 if (ret) {
1595 kfree(ppgtt);
1596 return ERR_PTR(ret);
1597 }
1598
1599 ppgtt->file_priv = fpriv;
1600
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001601 trace_i915_ppgtt_create(&ppgtt->base);
1602
Daniel Vetter4d884702014-08-06 15:04:47 +02001603 return ppgtt;
1604}
1605
Daniel Vetteree960be2014-08-06 15:04:45 +02001606void i915_ppgtt_release(struct kref *kref)
1607{
1608 struct i915_hw_ppgtt *ppgtt =
1609 container_of(kref, struct i915_hw_ppgtt, ref);
1610
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001611 trace_i915_ppgtt_release(&ppgtt->base);
1612
Daniel Vetteree960be2014-08-06 15:04:45 +02001613 /* vmas should already be unbound */
1614 WARN_ON(!list_empty(&ppgtt->base.active_list));
1615 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1616
Daniel Vetter19dd1202014-08-06 15:04:55 +02001617 list_del(&ppgtt->base.global_link);
1618 drm_mm_takedown(&ppgtt->base.mm);
1619
Daniel Vetteree960be2014-08-06 15:04:45 +02001620 ppgtt->base.cleanup(&ppgtt->base);
1621 kfree(ppgtt);
1622}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001623
Ben Widawskya81cc002013-01-18 12:30:31 -08001624extern int intel_iommu_gfx_mapped;
1625/* Certain Gen5 chipsets require require idling the GPU before
1626 * unmapping anything from the GTT when VT-d is enabled.
1627 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02001628static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08001629{
1630#ifdef CONFIG_INTEL_IOMMU
1631 /* Query intel_iommu to see if we need the workaround. Presumably that
1632 * was loaded first.
1633 */
1634 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1635 return true;
1636#endif
1637 return false;
1638}
1639
Ben Widawsky5c042282011-10-17 15:51:55 -07001640static bool do_idling(struct drm_i915_private *dev_priv)
1641{
1642 bool ret = dev_priv->mm.interruptible;
1643
Ben Widawskya81cc002013-01-18 12:30:31 -08001644 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001645 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001646 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001647 DRM_ERROR("Couldn't idle GPU\n");
1648 /* Wait a bit, in hopes it avoids the hang */
1649 udelay(10);
1650 }
1651 }
1652
1653 return ret;
1654}
1655
1656static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1657{
Ben Widawskya81cc002013-01-18 12:30:31 -08001658 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001659 dev_priv->mm.interruptible = interruptible;
1660}
1661
Ben Widawsky828c7902013-10-16 09:21:30 -07001662void i915_check_and_clear_faults(struct drm_device *dev)
1663{
1664 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001665 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001666 int i;
1667
1668 if (INTEL_INFO(dev)->gen < 6)
1669 return;
1670
1671 for_each_ring(ring, dev_priv, i) {
1672 u32 fault_reg;
1673 fault_reg = I915_READ(RING_FAULT_REG(ring));
1674 if (fault_reg & RING_FAULT_VALID) {
1675 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001676 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001677 "\tAddress space: %s\n"
1678 "\tSource ID: %d\n"
1679 "\tType: %d\n",
1680 fault_reg & PAGE_MASK,
1681 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1682 RING_FAULT_SRCID(fault_reg),
1683 RING_FAULT_FAULT_TYPE(fault_reg));
1684 I915_WRITE(RING_FAULT_REG(ring),
1685 fault_reg & ~RING_FAULT_VALID);
1686 }
1687 }
1688 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1689}
1690
Chris Wilson91e56492014-09-25 10:13:12 +01001691static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1692{
1693 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1694 intel_gtt_chipset_flush();
1695 } else {
1696 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1697 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1698 }
1699}
1700
Ben Widawsky828c7902013-10-16 09:21:30 -07001701void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1702{
1703 struct drm_i915_private *dev_priv = dev->dev_private;
1704
1705 /* Don't bother messing with faults pre GEN6 as we have little
1706 * documentation supporting that it's a good idea.
1707 */
1708 if (INTEL_INFO(dev)->gen < 6)
1709 return;
1710
1711 i915_check_and_clear_faults(dev);
1712
1713 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001714 dev_priv->gtt.base.start,
1715 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001716 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001717
1718 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001719}
1720
Daniel Vetter74163902012-02-15 23:50:21 +01001721int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001722{
Chris Wilson9da3da62012-06-01 15:20:22 +01001723 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001724 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001725
1726 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1727 obj->pages->sgl, obj->pages->nents,
1728 PCI_DMA_BIDIRECTIONAL))
1729 return -ENOSPC;
1730
1731 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001732}
1733
Daniel Vetter2c642b02015-04-14 17:35:26 +02001734static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001735{
1736#ifdef writeq
1737 writeq(pte, addr);
1738#else
1739 iowrite32((u32)pte, addr);
1740 iowrite32(pte >> 32, addr + 4);
1741#endif
1742}
1743
1744static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1745 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001746 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301747 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001748{
1749 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001750 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001751 gen8_pte_t __iomem *gtt_entries =
1752 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001753 int i = 0;
1754 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001755 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001756
1757 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1758 addr = sg_dma_address(sg_iter.sg) +
1759 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1760 gen8_set_pte(&gtt_entries[i],
1761 gen8_pte_encode(addr, level, true));
1762 i++;
1763 }
1764
1765 /*
1766 * XXX: This serves as a posting read to make sure that the PTE has
1767 * actually been updated. There is some concern that even though
1768 * registers and PTEs are within the same BAR that they are potentially
1769 * of NUMA access patterns. Therefore, even with the way we assume
1770 * hardware should work, we must keep this posting read for paranoia.
1771 */
1772 if (i != 0)
1773 WARN_ON(readq(&gtt_entries[i-1])
1774 != gen8_pte_encode(addr, level, true));
1775
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001776 /* This next bit makes the above posting read even more important. We
1777 * want to flush the TLBs only after we're certain all the PTE updates
1778 * have finished.
1779 */
1780 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1781 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001782}
1783
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001784/*
1785 * Binds an object into the global gtt with the specified cache level. The object
1786 * will be accessible to the GPU via commands whose operands reference offsets
1787 * within the global GTT as well as accessible by the GPU through the GMADR
1788 * mapped BAR (dev_priv->mm.gtt->gtt).
1789 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001790static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001791 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001792 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301793 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001794{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001795 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001796 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001797 gen6_pte_t __iomem *gtt_entries =
1798 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001799 int i = 0;
1800 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001801 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001802
Imre Deak6e995e22013-02-18 19:28:04 +02001803 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001804 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301805 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001806 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001807 }
1808
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001809 /* XXX: This serves as a posting read to make sure that the PTE has
1810 * actually been updated. There is some concern that even though
1811 * registers and PTEs are within the same BAR that they are potentially
1812 * of NUMA access patterns. Therefore, even with the way we assume
1813 * hardware should work, we must keep this posting read for paranoia.
1814 */
Pavel Machek57007df2014-07-28 13:20:58 +02001815 if (i != 0) {
1816 unsigned long gtt = readl(&gtt_entries[i-1]);
1817 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1818 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001819
1820 /* This next bit makes the above posting read even more important. We
1821 * want to flush the TLBs only after we're certain all the PTE updates
1822 * have finished.
1823 */
1824 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1825 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001826}
1827
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001828static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001829 uint64_t start,
1830 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001831 bool use_scratch)
1832{
1833 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001834 unsigned first_entry = start >> PAGE_SHIFT;
1835 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001836 gen8_pte_t scratch_pte, __iomem *gtt_base =
1837 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001838 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1839 int i;
1840
1841 if (WARN(num_entries > max_entries,
1842 "First entry = %d; Num entries = %d (max=%d)\n",
1843 first_entry, num_entries, max_entries))
1844 num_entries = max_entries;
1845
Mika Kuoppalac114f762015-06-25 18:35:13 +03001846 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001847 I915_CACHE_LLC,
1848 use_scratch);
1849 for (i = 0; i < num_entries; i++)
1850 gen8_set_pte(&gtt_base[i], scratch_pte);
1851 readl(gtt_base);
1852}
1853
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001854static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001855 uint64_t start,
1856 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001857 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001858{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001859 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001860 unsigned first_entry = start >> PAGE_SHIFT;
1861 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001862 gen6_pte_t scratch_pte, __iomem *gtt_base =
1863 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001864 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001865 int i;
1866
1867 if (WARN(num_entries > max_entries,
1868 "First entry = %d; Num entries = %d (max=%d)\n",
1869 first_entry, num_entries, max_entries))
1870 num_entries = max_entries;
1871
Mika Kuoppalac114f762015-06-25 18:35:13 +03001872 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1873 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001874
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001875 for (i = 0; i < num_entries; i++)
1876 iowrite32(scratch_pte, &gtt_base[i]);
1877 readl(gtt_base);
1878}
1879
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001880static void i915_ggtt_insert_entries(struct i915_address_space *vm,
1881 struct sg_table *pages,
1882 uint64_t start,
1883 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001884{
1885 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1886 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1887
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001888 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07001889
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001890}
1891
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001892static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001893 uint64_t start,
1894 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001895 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001896{
Ben Widawsky782f1492014-02-20 11:50:33 -08001897 unsigned first_entry = start >> PAGE_SHIFT;
1898 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001899 intel_gtt_clear_range(first_entry, num_entries);
1900}
1901
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001902static int ggtt_bind_vma(struct i915_vma *vma,
1903 enum i915_cache_level cache_level,
1904 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001905{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001906 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001907 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001908 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001909 struct sg_table *pages = obj->pages;
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001910 u32 pte_flags = 0;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001911 int ret;
1912
1913 ret = i915_get_ggtt_vma_pages(vma);
1914 if (ret)
1915 return ret;
1916 pages = vma->ggtt_view.pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001917
Akash Goel24f3a8c2014-06-17 10:59:42 +05301918 /* Currently applicable only to VLV */
1919 if (obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001920 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05301921
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001922
Ben Widawsky6f65e292013-12-06 14:10:56 -08001923 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Daniel Vetter08755462015-04-20 09:04:05 -07001924 vma->vm->insert_entries(vma->vm, pages,
1925 vma->node.start,
1926 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001927 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001928
Daniel Vetter08755462015-04-20 09:04:05 -07001929 if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001930 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001931 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001932 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001933 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001934 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001935
1936 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001937}
1938
1939static void ggtt_unbind_vma(struct i915_vma *vma)
1940{
1941 struct drm_device *dev = vma->vm->dev;
1942 struct drm_i915_private *dev_priv = dev->dev_private;
1943 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001944 const uint64_t size = min_t(uint64_t,
1945 obj->base.size,
1946 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001947
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001948 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001949 vma->vm->clear_range(vma->vm,
1950 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001951 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001952 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001953 }
1954
Daniel Vetter08755462015-04-20 09:04:05 -07001955 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001956 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001957
Ben Widawsky6f65e292013-12-06 14:10:56 -08001958 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001959 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001960 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001961 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001962 }
Daniel Vetter74163902012-02-15 23:50:21 +01001963}
1964
1965void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1966{
Ben Widawsky5c042282011-10-17 15:51:55 -07001967 struct drm_device *dev = obj->base.dev;
1968 struct drm_i915_private *dev_priv = dev->dev_private;
1969 bool interruptible;
1970
1971 interruptible = do_idling(dev_priv);
1972
Chris Wilson9da3da62012-06-01 15:20:22 +01001973 if (!obj->has_dma_mapping)
1974 dma_unmap_sg(&dev->pdev->dev,
1975 obj->pages->sgl, obj->pages->nents,
1976 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001977
1978 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001979}
Daniel Vetter644ec022012-03-26 09:45:40 +02001980
Chris Wilson42d6ab42012-07-26 11:49:32 +01001981static void i915_gtt_color_adjust(struct drm_mm_node *node,
1982 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01001983 u64 *start,
1984 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01001985{
1986 if (node->color != color)
1987 *start += 4096;
1988
1989 if (!list_empty(&node->node_list)) {
1990 node = list_entry(node->node_list.next,
1991 struct drm_mm_node,
1992 node_list);
1993 if (node->allocated && node->color != color)
1994 *end -= 4096;
1995 }
1996}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001997
Daniel Vetterf548c0e2014-11-19 21:40:13 +01001998static int i915_gem_setup_global_gtt(struct drm_device *dev,
1999 unsigned long start,
2000 unsigned long mappable_end,
2001 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002002{
Ben Widawskye78891c2013-01-25 16:41:04 -08002003 /* Let GEM Manage all of the aperture.
2004 *
2005 * However, leave one page at the end still bound to the scratch page.
2006 * There are a number of places where the hardware apparently prefetches
2007 * past the end of the object, and we've seen multiple hangs with the
2008 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2009 * aperture. One page should be enough to keep any prefetching inside
2010 * of the aperture.
2011 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002012 struct drm_i915_private *dev_priv = dev->dev_private;
2013 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002014 struct drm_mm_node *entry;
2015 struct drm_i915_gem_object *obj;
2016 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002017 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002018
Ben Widawsky35451cb2013-01-17 12:45:13 -08002019 BUG_ON(mappable_end > end);
2020
Chris Wilsoned2f3452012-11-15 11:32:19 +00002021 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002022 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002023
2024 dev_priv->gtt.base.start = start;
2025 dev_priv->gtt.base.total = end - start;
2026
2027 if (intel_vgpu_active(dev)) {
2028 ret = intel_vgt_balloon(dev);
2029 if (ret)
2030 return ret;
2031 }
2032
Chris Wilson42d6ab42012-07-26 11:49:32 +01002033 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002034 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002035
Chris Wilsoned2f3452012-11-15 11:32:19 +00002036 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002037 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002038 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002039
Ben Widawskyedd41a82013-07-05 14:41:05 -07002040 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002041 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002042
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002043 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002044 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002045 if (ret) {
2046 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2047 return ret;
2048 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002049 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002050 }
2051
Chris Wilsoned2f3452012-11-15 11:32:19 +00002052 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002053 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002054 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2055 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002056 ggtt_vm->clear_range(ggtt_vm, hole_start,
2057 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002058 }
2059
2060 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002061 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002062
Daniel Vetterfa76da32014-08-06 20:19:54 +02002063 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2064 struct i915_hw_ppgtt *ppgtt;
2065
2066 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2067 if (!ppgtt)
2068 return -ENOMEM;
2069
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002070 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002071 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002072 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002073 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002074 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002075 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002076
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002077 if (ppgtt->base.allocate_va_range)
2078 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2079 ppgtt->base.total);
2080 if (ret) {
2081 ppgtt->base.cleanup(&ppgtt->base);
2082 kfree(ppgtt);
2083 return ret;
2084 }
2085
2086 ppgtt->base.clear_range(&ppgtt->base,
2087 ppgtt->base.start,
2088 ppgtt->base.total,
2089 true);
2090
Daniel Vetterfa76da32014-08-06 20:19:54 +02002091 dev_priv->mm.aliasing_ppgtt = ppgtt;
2092 }
2093
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002094 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002095}
2096
Ben Widawskyd7e50082012-12-18 10:31:25 -08002097void i915_gem_init_global_gtt(struct drm_device *dev)
2098{
2099 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002100 u64 gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002101
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002102 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002103 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002104
Ben Widawskye78891c2013-01-25 16:41:04 -08002105 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002106}
2107
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002108void i915_global_gtt_cleanup(struct drm_device *dev)
2109{
2110 struct drm_i915_private *dev_priv = dev->dev_private;
2111 struct i915_address_space *vm = &dev_priv->gtt.base;
2112
Daniel Vetter70e32542014-08-06 15:04:57 +02002113 if (dev_priv->mm.aliasing_ppgtt) {
2114 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2115
2116 ppgtt->base.cleanup(&ppgtt->base);
2117 }
2118
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002119 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002120 if (intel_vgpu_active(dev))
2121 intel_vgt_deballoon();
2122
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002123 drm_mm_takedown(&vm->mm);
2124 list_del(&vm->global_link);
2125 }
2126
2127 vm->cleanup(vm);
2128}
Daniel Vetter70e32542014-08-06 15:04:57 +02002129
Mika Kuoppalac114f762015-06-25 18:35:13 +03002130static int alloc_scratch_page(struct i915_address_space *vm)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002131{
Mika Kuoppalac114f762015-06-25 18:35:13 +03002132 struct i915_page_scratch *sp;
2133 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002134
Mika Kuoppalac114f762015-06-25 18:35:13 +03002135 WARN_ON(vm->scratch_page);
2136
2137 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
2138 if (sp == NULL)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002139 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002140
Mika Kuoppalac114f762015-06-25 18:35:13 +03002141 ret = __setup_page_dma(vm->dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
2142 if (ret) {
2143 kfree(sp);
2144 return ret;
Mika Kuoppalaea3f5d22015-05-22 20:04:58 +03002145 }
Mika Kuoppalac114f762015-06-25 18:35:13 +03002146
2147 set_pages_uc(px_page(sp), 1);
2148
2149 vm->scratch_page = sp;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002150
2151 return 0;
2152}
2153
Mika Kuoppalac114f762015-06-25 18:35:13 +03002154static void free_scratch_page(struct i915_address_space *vm)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002155{
Mika Kuoppalac114f762015-06-25 18:35:13 +03002156 struct i915_page_scratch *sp = vm->scratch_page;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002157
Mika Kuoppalac114f762015-06-25 18:35:13 +03002158 set_pages_wb(px_page(sp), 1);
2159
2160 cleanup_px(vm->dev, sp);
2161 kfree(sp);
2162
2163 vm->scratch_page = NULL;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002164}
2165
Daniel Vetter2c642b02015-04-14 17:35:26 +02002166static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002167{
2168 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2169 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2170 return snb_gmch_ctl << 20;
2171}
2172
Daniel Vetter2c642b02015-04-14 17:35:26 +02002173static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002174{
2175 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2176 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2177 if (bdw_gmch_ctl)
2178 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002179
2180#ifdef CONFIG_X86_32
2181 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2182 if (bdw_gmch_ctl > 4)
2183 bdw_gmch_ctl = 4;
2184#endif
2185
Ben Widawsky9459d252013-11-03 16:53:55 -08002186 return bdw_gmch_ctl << 20;
2187}
2188
Daniel Vetter2c642b02015-04-14 17:35:26 +02002189static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002190{
2191 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2192 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2193
2194 if (gmch_ctrl)
2195 return 1 << (20 + gmch_ctrl);
2196
2197 return 0;
2198}
2199
Daniel Vetter2c642b02015-04-14 17:35:26 +02002200static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002201{
2202 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2203 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2204 return snb_gmch_ctl << 25; /* 32 MB units */
2205}
2206
Daniel Vetter2c642b02015-04-14 17:35:26 +02002207static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002208{
2209 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2210 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2211 return bdw_gmch_ctl << 25; /* 32 MB units */
2212}
2213
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002214static size_t chv_get_stolen_size(u16 gmch_ctrl)
2215{
2216 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2217 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2218
2219 /*
2220 * 0x0 to 0x10: 32MB increments starting at 0MB
2221 * 0x11 to 0x16: 4MB increments starting at 8MB
2222 * 0x17 to 0x1d: 4MB increments start at 36MB
2223 */
2224 if (gmch_ctrl < 0x11)
2225 return gmch_ctrl << 25;
2226 else if (gmch_ctrl < 0x17)
2227 return (gmch_ctrl - 0x11 + 2) << 22;
2228 else
2229 return (gmch_ctrl - 0x17 + 9) << 22;
2230}
2231
Damien Lespiau66375012014-01-09 18:02:46 +00002232static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2233{
2234 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2235 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2236
2237 if (gen9_gmch_ctl < 0xf0)
2238 return gen9_gmch_ctl << 25; /* 32 MB units */
2239 else
2240 /* 4MB increments starting at 0xf0 for 4MB */
2241 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2242}
2243
Ben Widawsky63340132013-11-04 19:32:22 -08002244static int ggtt_probe_common(struct drm_device *dev,
2245 size_t gtt_size)
2246{
2247 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002248 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002249 int ret;
2250
2251 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002252 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002253 (pci_resource_len(dev->pdev, 0) / 2);
2254
Imre Deak2a073f892015-03-27 13:07:33 +02002255 /*
2256 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2257 * dropped. For WC mappings in general we have 64 byte burst writes
2258 * when the WC buffer is flushed, so we can't use it, but have to
2259 * resort to an uncached mapping. The WC issue is easily caught by the
2260 * readback check when writing GTT PTE entries.
2261 */
2262 if (IS_BROXTON(dev))
2263 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2264 else
2265 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002266 if (!dev_priv->gtt.gsm) {
2267 DRM_ERROR("Failed to map the gtt page table\n");
2268 return -ENOMEM;
2269 }
2270
Mika Kuoppalac114f762015-06-25 18:35:13 +03002271 ret = alloc_scratch_page(&dev_priv->gtt.base);
Ben Widawsky63340132013-11-04 19:32:22 -08002272 if (ret) {
2273 DRM_ERROR("Scratch setup failed\n");
2274 /* iounmap will also get called at remove, but meh */
2275 iounmap(dev_priv->gtt.gsm);
2276 }
2277
2278 return ret;
2279}
2280
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002281/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2282 * bits. When using advanced contexts each context stores its own PAT, but
2283 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002284static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002285{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002286 uint64_t pat;
2287
2288 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2289 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2290 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2291 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2292 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2293 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2294 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2295 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2296
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002297 if (!USES_PPGTT(dev_priv->dev))
2298 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2299 * so RTL will always use the value corresponding to
2300 * pat_sel = 000".
2301 * So let's disable cache for GGTT to avoid screen corruptions.
2302 * MOCS still can be used though.
2303 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2304 * before this patch, i.e. the same uncached + snooping access
2305 * like on gen6/7 seems to be in effect.
2306 * - So this just fixes blitter/render access. Again it looks
2307 * like it's not just uncached access, but uncached + snooping.
2308 * So we can still hold onto all our assumptions wrt cpu
2309 * clflushing on LLC machines.
2310 */
2311 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2312
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002313 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2314 * write would work. */
2315 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2316 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2317}
2318
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002319static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2320{
2321 uint64_t pat;
2322
2323 /*
2324 * Map WB on BDW to snooped on CHV.
2325 *
2326 * Only the snoop bit has meaning for CHV, the rest is
2327 * ignored.
2328 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002329 * The hardware will never snoop for certain types of accesses:
2330 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2331 * - PPGTT page tables
2332 * - some other special cycles
2333 *
2334 * As with BDW, we also need to consider the following for GT accesses:
2335 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2336 * so RTL will always use the value corresponding to
2337 * pat_sel = 000".
2338 * Which means we must set the snoop bit in PAT entry 0
2339 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002340 */
2341 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2342 GEN8_PPAT(1, 0) |
2343 GEN8_PPAT(2, 0) |
2344 GEN8_PPAT(3, 0) |
2345 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2346 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2347 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2348 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2349
2350 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2351 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2352}
2353
Ben Widawsky63340132013-11-04 19:32:22 -08002354static int gen8_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002355 u64 *gtt_total,
Ben Widawsky63340132013-11-04 19:32:22 -08002356 size_t *stolen,
2357 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002358 u64 *mappable_end)
Ben Widawsky63340132013-11-04 19:32:22 -08002359{
2360 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002361 u64 gtt_size;
Ben Widawsky63340132013-11-04 19:32:22 -08002362 u16 snb_gmch_ctl;
2363 int ret;
2364
2365 /* TODO: We're not aware of mappable constraints on gen8 yet */
2366 *mappable_base = pci_resource_start(dev->pdev, 2);
2367 *mappable_end = pci_resource_len(dev->pdev, 2);
2368
2369 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2370 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2371
2372 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2373
Damien Lespiau66375012014-01-09 18:02:46 +00002374 if (INTEL_INFO(dev)->gen >= 9) {
2375 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2376 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2377 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002378 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2379 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2380 } else {
2381 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2382 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2383 }
Ben Widawsky63340132013-11-04 19:32:22 -08002384
Michel Thierry07749ef2015-03-16 16:00:54 +00002385 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002386
Sumit Singh5a4e33a2015-03-17 11:39:31 +02002387 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002388 chv_setup_private_ppat(dev_priv);
2389 else
2390 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002391
Ben Widawsky63340132013-11-04 19:32:22 -08002392 ret = ggtt_probe_common(dev, gtt_size);
2393
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002394 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2395 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002396 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2397 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawsky63340132013-11-04 19:32:22 -08002398
2399 return ret;
2400}
2401
Ben Widawskybaa09f52013-01-24 13:49:57 -08002402static int gen6_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002403 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002404 size_t *stolen,
2405 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002406 u64 *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002407{
2408 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002409 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002410 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002411 int ret;
2412
Ben Widawsky41907dd2013-02-08 11:32:47 -08002413 *mappable_base = pci_resource_start(dev->pdev, 2);
2414 *mappable_end = pci_resource_len(dev->pdev, 2);
2415
Ben Widawskybaa09f52013-01-24 13:49:57 -08002416 /* 64/512MB is the current min/max we actually know of, but this is just
2417 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002418 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002419 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002420 DRM_ERROR("Unknown GMADR size (%llx)\n",
Ben Widawskybaa09f52013-01-24 13:49:57 -08002421 dev_priv->gtt.mappable_end);
2422 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002423 }
2424
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002425 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2426 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002427 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002428
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002429 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002430
Ben Widawsky63340132013-11-04 19:32:22 -08002431 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002432 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002433
Ben Widawsky63340132013-11-04 19:32:22 -08002434 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002435
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002436 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2437 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002438 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2439 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002440
2441 return ret;
2442}
2443
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002444static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002445{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002446
2447 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002448
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002449 iounmap(gtt->gsm);
Mika Kuoppalac114f762015-06-25 18:35:13 +03002450 free_scratch_page(vm);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002451}
2452
2453static int i915_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002454 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002455 size_t *stolen,
2456 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002457 u64 *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002458{
2459 struct drm_i915_private *dev_priv = dev->dev_private;
2460 int ret;
2461
Ben Widawskybaa09f52013-01-24 13:49:57 -08002462 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2463 if (!ret) {
2464 DRM_ERROR("failed to set up gmch\n");
2465 return -EIO;
2466 }
2467
Ben Widawsky41907dd2013-02-08 11:32:47 -08002468 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002469
2470 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002471 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002472 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002473 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2474 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002475
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002476 if (unlikely(dev_priv->gtt.do_idle_maps))
2477 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2478
Ben Widawskybaa09f52013-01-24 13:49:57 -08002479 return 0;
2480}
2481
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002482static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002483{
2484 intel_gmch_remove();
2485}
2486
2487int i915_gem_gtt_init(struct drm_device *dev)
2488{
2489 struct drm_i915_private *dev_priv = dev->dev_private;
2490 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002491 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002492
Ben Widawskybaa09f52013-01-24 13:49:57 -08002493 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002494 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002495 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002496 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002497 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002498 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002499 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002500 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002501 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002502 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002503 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002504 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002505 else if (INTEL_INFO(dev)->gen >= 7)
2506 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002507 else
Chris Wilson350ec882013-08-06 13:17:02 +01002508 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002509 } else {
2510 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2511 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002512 }
2513
Mika Kuoppalac114f762015-06-25 18:35:13 +03002514 gtt->base.dev = dev;
2515
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002516 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002517 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002518 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002519 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002520
Ben Widawskybaa09f52013-01-24 13:49:57 -08002521 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002522 DRM_INFO("Memory usable by graphics device = %lluM\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002523 gtt->base.total >> 20);
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002524 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002525 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002526#ifdef CONFIG_INTEL_IOMMU
2527 if (intel_iommu_gfx_mapped)
2528 DRM_INFO("VT-d active for gfx access\n");
2529#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002530 /*
2531 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2532 * user's requested state against the hardware/driver capabilities. We
2533 * do this now so that we can print out any log messages once rather
2534 * than every time we check intel_enable_ppgtt().
2535 */
2536 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2537 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002538
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002539 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002540}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002541
Daniel Vetterfa423312015-04-14 17:35:23 +02002542void i915_gem_restore_gtt_mappings(struct drm_device *dev)
2543{
2544 struct drm_i915_private *dev_priv = dev->dev_private;
2545 struct drm_i915_gem_object *obj;
2546 struct i915_address_space *vm;
2547
2548 i915_check_and_clear_faults(dev);
2549
2550 /* First fill our portion of the GTT with scratch pages */
2551 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2552 dev_priv->gtt.base.start,
2553 dev_priv->gtt.base.total,
2554 true);
2555
2556 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2557 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
2558 &dev_priv->gtt.base);
2559 if (!vma)
2560 continue;
2561
2562 i915_gem_clflush_object(obj, obj->pin_display);
2563 WARN_ON(i915_vma_bind(vma, obj->cache_level, PIN_UPDATE));
2564 }
2565
2566
2567 if (INTEL_INFO(dev)->gen >= 8) {
2568 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2569 chv_setup_private_ppat(dev_priv);
2570 else
2571 bdw_setup_private_ppat(dev_priv);
2572
2573 return;
2574 }
2575
2576 if (USES_PPGTT(dev)) {
2577 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2578 /* TODO: Perhaps it shouldn't be gen6 specific */
2579
2580 struct i915_hw_ppgtt *ppgtt =
2581 container_of(vm, struct i915_hw_ppgtt,
2582 base);
2583
2584 if (i915_is_ggtt(vm))
2585 ppgtt = dev_priv->mm.aliasing_ppgtt;
2586
2587 gen6_write_page_range(dev_priv, &ppgtt->pd,
2588 0, ppgtt->base.total);
2589 }
2590 }
2591
2592 i915_ggtt_flush(dev_priv);
2593}
2594
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002595static struct i915_vma *
2596__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2597 struct i915_address_space *vm,
2598 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002599{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002600 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002601
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002602 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2603 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002604
2605 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002606 if (vma == NULL)
2607 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002608
Ben Widawsky6f65e292013-12-06 14:10:56 -08002609 INIT_LIST_HEAD(&vma->vma_link);
2610 INIT_LIST_HEAD(&vma->mm_list);
2611 INIT_LIST_HEAD(&vma->exec_list);
2612 vma->vm = vm;
2613 vma->obj = obj;
2614
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002615 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002616 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002617
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002618 list_add_tail(&vma->vma_link, &obj->vma_list);
2619 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002620 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002621
2622 return vma;
2623}
2624
2625struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002626i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2627 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002628{
2629 struct i915_vma *vma;
2630
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002631 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002632 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002633 vma = __i915_gem_vma_create(obj, vm,
2634 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002635
2636 return vma;
2637}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002638
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002639struct i915_vma *
2640i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2641 const struct i915_ggtt_view *view)
2642{
2643 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2644 struct i915_vma *vma;
2645
2646 if (WARN_ON(!view))
2647 return ERR_PTR(-EINVAL);
2648
2649 vma = i915_gem_obj_to_ggtt_view(obj, view);
2650
2651 if (IS_ERR(vma))
2652 return vma;
2653
2654 if (!vma)
2655 vma = __i915_gem_vma_create(obj, ggtt, view);
2656
2657 return vma;
2658
2659}
2660
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002661static void
2662rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2663 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002664{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002665 unsigned int column, row;
2666 unsigned int src_idx;
2667 struct scatterlist *sg = st->sgl;
2668
2669 st->nents = 0;
2670
2671 for (column = 0; column < width; column++) {
2672 src_idx = width * (height - 1) + column;
2673 for (row = 0; row < height; row++) {
2674 st->nents++;
2675 /* We don't need the pages, but need to initialize
2676 * the entries so the sg list can be happily traversed.
2677 * The only thing we need are DMA addresses.
2678 */
2679 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2680 sg_dma_address(sg) = in[src_idx];
2681 sg_dma_len(sg) = PAGE_SIZE;
2682 sg = sg_next(sg);
2683 src_idx -= width;
2684 }
2685 }
2686}
2687
2688static struct sg_table *
2689intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2690 struct drm_i915_gem_object *obj)
2691{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002692 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002693 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002694 struct sg_page_iter sg_iter;
2695 unsigned long i;
2696 dma_addr_t *page_addr_list;
2697 struct sg_table *st;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002698 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002699
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002700 /* Allocate a temporary list of source pages for random access. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002701 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
2702 sizeof(dma_addr_t));
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002703 if (!page_addr_list)
2704 return ERR_PTR(ret);
2705
2706 /* Allocate target SG list. */
2707 st = kmalloc(sizeof(*st), GFP_KERNEL);
2708 if (!st)
2709 goto err_st_alloc;
2710
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002711 ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002712 if (ret)
2713 goto err_sg_alloc;
2714
2715 /* Populate source page list from the object. */
2716 i = 0;
2717 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2718 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2719 i++;
2720 }
2721
2722 /* Rotate the pages. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002723 rotate_pages(page_addr_list,
2724 rot_info->width_pages, rot_info->height_pages,
2725 st);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002726
2727 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002728 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002729 obj->base.size, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002730 rot_info->pixel_format, rot_info->width_pages,
2731 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002732
2733 drm_free_large(page_addr_list);
2734
2735 return st;
2736
2737err_sg_alloc:
2738 kfree(st);
2739err_st_alloc:
2740 drm_free_large(page_addr_list);
2741
2742 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002743 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002744 obj->base.size, ret, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002745 rot_info->pixel_format, rot_info->width_pages,
2746 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002747 return ERR_PTR(ret);
2748}
2749
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002750static struct sg_table *
2751intel_partial_pages(const struct i915_ggtt_view *view,
2752 struct drm_i915_gem_object *obj)
2753{
2754 struct sg_table *st;
2755 struct scatterlist *sg;
2756 struct sg_page_iter obj_sg_iter;
2757 int ret = -ENOMEM;
2758
2759 st = kmalloc(sizeof(*st), GFP_KERNEL);
2760 if (!st)
2761 goto err_st_alloc;
2762
2763 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
2764 if (ret)
2765 goto err_sg_alloc;
2766
2767 sg = st->sgl;
2768 st->nents = 0;
2769 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
2770 view->params.partial.offset)
2771 {
2772 if (st->nents >= view->params.partial.size)
2773 break;
2774
2775 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2776 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
2777 sg_dma_len(sg) = PAGE_SIZE;
2778
2779 sg = sg_next(sg);
2780 st->nents++;
2781 }
2782
2783 return st;
2784
2785err_sg_alloc:
2786 kfree(st);
2787err_st_alloc:
2788 return ERR_PTR(ret);
2789}
2790
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002791static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002792i915_get_ggtt_vma_pages(struct i915_vma *vma)
2793{
2794 int ret = 0;
2795
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002796 if (vma->ggtt_view.pages)
2797 return 0;
2798
2799 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2800 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002801 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2802 vma->ggtt_view.pages =
2803 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002804 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
2805 vma->ggtt_view.pages =
2806 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002807 else
2808 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2809 vma->ggtt_view.type);
2810
2811 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002812 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002813 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002814 ret = -EINVAL;
2815 } else if (IS_ERR(vma->ggtt_view.pages)) {
2816 ret = PTR_ERR(vma->ggtt_view.pages);
2817 vma->ggtt_view.pages = NULL;
2818 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2819 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002820 }
2821
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002822 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002823}
2824
2825/**
2826 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2827 * @vma: VMA to map
2828 * @cache_level: mapping cache level
2829 * @flags: flags like global or local mapping
2830 *
2831 * DMA addresses are taken from the scatter-gather table of this object (or of
2832 * this VMA in case of non-default GGTT views) and PTE entries set up.
2833 * Note that DMA addresses are also the only part of the SG table we care about.
2834 */
2835int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2836 u32 flags)
2837{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002838 int ret;
2839 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002840
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002841 if (WARN_ON(flags == 0))
2842 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002843
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002844 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07002845 if (flags & PIN_GLOBAL)
2846 bind_flags |= GLOBAL_BIND;
2847 if (flags & PIN_USER)
2848 bind_flags |= LOCAL_BIND;
2849
2850 if (flags & PIN_UPDATE)
2851 bind_flags |= vma->bound;
2852 else
2853 bind_flags &= ~vma->bound;
2854
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002855 if (bind_flags == 0)
2856 return 0;
2857
2858 if (vma->bound == 0 && vma->vm->allocate_va_range) {
2859 trace_i915_va_alloc(vma->vm,
2860 vma->node.start,
2861 vma->node.size,
2862 VM_TO_TRACE_NAME(vma->vm));
2863
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03002864 /* XXX: i915_vma_pin() will fix this +- hack */
2865 vma->pin_count++;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002866 ret = vma->vm->allocate_va_range(vma->vm,
2867 vma->node.start,
2868 vma->node.size);
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03002869 vma->pin_count--;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002870 if (ret)
2871 return ret;
2872 }
2873
2874 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002875 if (ret)
2876 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07002877
2878 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002879
2880 return 0;
2881}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002882
2883/**
2884 * i915_ggtt_view_size - Get the size of a GGTT view.
2885 * @obj: Object the view is of.
2886 * @view: The view in question.
2887 *
2888 * @return The size of the GGTT view in bytes.
2889 */
2890size_t
2891i915_ggtt_view_size(struct drm_i915_gem_object *obj,
2892 const struct i915_ggtt_view *view)
2893{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002894 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002895 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002896 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
2897 return view->rotation_info.size;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002898 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
2899 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002900 } else {
2901 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
2902 return obj->base.size;
2903 }
2904}