blob: 921211bcd2badd221e461181de14de67be1cc10b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Processor capabilities determination functions.
3 *
4 * Copyright (C) xxxx the Anonymous
Ralf Baechle010b8532006-01-29 18:42:08 +00005 * Copyright (C) 1994 - 2006 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00006 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Ralf Baechle70342282013-01-22 12:59:30 +01007 * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/ptrace.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/stddef.h>
Paul Gortmaker73bc2562011-07-23 16:30:40 -040019#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Ralf Baechle57599062007-02-18 19:07:31 +000021#include <asm/bugs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/cpu.h>
Maciej W. Rozyckif6843622015-04-03 23:27:26 +010023#include <asm/cpu-features.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020024#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <asm/fpu.h>
26#include <asm/mipsregs.h>
Paul Burton30ee6152014-03-27 10:57:30 +000027#include <asm/mipsmtregs.h>
Paul Burtona5e9a692014-01-27 15:23:10 +000028#include <asm/msa.h>
David Daney654f57b2008-09-23 00:07:16 -070029#include <asm/watch.h>
Paul Gortmaker06372a62011-07-23 16:26:41 -040030#include <asm/elf.h>
Markos Chandras4f12b912014-07-18 10:51:32 +010031#include <asm/pgtable-bits.h>
Chris Dearmana074f0e2009-07-10 01:51:27 -070032#include <asm/spram.h>
David Daney949e51b2010-10-14 11:32:33 -070033#include <asm/uaccess.h>
34
Paul Burtone14f1db2015-07-27 12:58:23 -070035/* Hardware capabilities */
36unsigned int elf_hwcap __read_mostly;
37
Maciej W. Rozyckif6843622015-04-03 23:27:26 +010038/*
Maciej W. Rozycki7aecd5c2015-04-03 23:27:54 +010039 * Get the FPU Implementation/Revision.
40 */
41static inline unsigned long cpu_get_fpu_id(void)
42{
43 unsigned long tmp, fpu_id;
44
45 tmp = read_c0_status();
46 __enable_fpu(FPU_AS_IS);
47 fpu_id = read_32bit_cp1_register(CP1_REVISION);
48 write_c0_status(tmp);
49 return fpu_id;
50}
51
52/*
53 * Check if the CPU has an external FPU.
54 */
55static inline int __cpu_has_fpu(void)
56{
57 return (cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE;
58}
59
60static inline unsigned long cpu_get_msa_id(void)
61{
62 unsigned long status, msa_id;
63
64 status = read_c0_status();
65 __enable_fpu(FPU_64BIT);
66 enable_msa();
67 msa_id = read_msa_ir();
68 disable_msa();
69 write_c0_status(status);
70 return msa_id;
71}
72
73/*
Maciej W. Rozycki9b266162015-04-03 23:27:48 +010074 * Determine the FCSR mask for FPU hardware.
75 */
76static inline void cpu_set_fpu_fcsr_mask(struct cpuinfo_mips *c)
77{
78 unsigned long sr, mask, fcsr, fcsr0, fcsr1;
79
Maciej W. Rozycki90b712d2015-06-02 17:50:59 +010080 fcsr = c->fpu_csr31;
Maciej W. Rozycki9b266162015-04-03 23:27:48 +010081 mask = FPU_CSR_ALL_X | FPU_CSR_ALL_E | FPU_CSR_ALL_S | FPU_CSR_RM;
82
83 sr = read_c0_status();
84 __enable_fpu(FPU_AS_IS);
85
Maciej W. Rozycki9b266162015-04-03 23:27:48 +010086 fcsr0 = fcsr & mask;
87 write_32bit_cp1_register(CP1_STATUS, fcsr0);
88 fcsr0 = read_32bit_cp1_register(CP1_STATUS);
89
90 fcsr1 = fcsr | ~mask;
91 write_32bit_cp1_register(CP1_STATUS, fcsr1);
92 fcsr1 = read_32bit_cp1_register(CP1_STATUS);
93
94 write_32bit_cp1_register(CP1_STATUS, fcsr);
95
96 write_c0_status(sr);
97
98 c->fpu_msk31 = ~(fcsr0 ^ fcsr1) & ~mask;
99}
100
101/*
Maciej W. Rozycki93adeaf2015-11-13 00:48:15 +0000102 * Determine the IEEE 754 NaN encodings and ABS.fmt/NEG.fmt execution modes
103 * supported by FPU hardware.
104 */
105static void cpu_set_fpu_2008(struct cpuinfo_mips *c)
106{
107 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
108 MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
109 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6)) {
110 unsigned long sr, fir, fcsr, fcsr0, fcsr1;
111
112 sr = read_c0_status();
113 __enable_fpu(FPU_AS_IS);
114
115 fir = read_32bit_cp1_register(CP1_REVISION);
116 if (fir & MIPS_FPIR_HAS2008) {
117 fcsr = read_32bit_cp1_register(CP1_STATUS);
118
119 fcsr0 = fcsr & ~(FPU_CSR_ABS2008 | FPU_CSR_NAN2008);
120 write_32bit_cp1_register(CP1_STATUS, fcsr0);
121 fcsr0 = read_32bit_cp1_register(CP1_STATUS);
122
123 fcsr1 = fcsr | FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
124 write_32bit_cp1_register(CP1_STATUS, fcsr1);
125 fcsr1 = read_32bit_cp1_register(CP1_STATUS);
126
127 write_32bit_cp1_register(CP1_STATUS, fcsr);
128
129 if (!(fcsr0 & FPU_CSR_NAN2008))
130 c->options |= MIPS_CPU_NAN_LEGACY;
131 if (fcsr1 & FPU_CSR_NAN2008)
132 c->options |= MIPS_CPU_NAN_2008;
133
134 if ((fcsr0 ^ fcsr1) & FPU_CSR_ABS2008)
135 c->fpu_msk31 &= ~FPU_CSR_ABS2008;
136 else
137 c->fpu_csr31 |= fcsr & FPU_CSR_ABS2008;
138
139 if ((fcsr0 ^ fcsr1) & FPU_CSR_NAN2008)
140 c->fpu_msk31 &= ~FPU_CSR_NAN2008;
141 else
142 c->fpu_csr31 |= fcsr & FPU_CSR_NAN2008;
143 } else {
144 c->options |= MIPS_CPU_NAN_LEGACY;
145 }
146
147 write_c0_status(sr);
148 } else {
149 c->options |= MIPS_CPU_NAN_LEGACY;
150 }
151}
152
153/*
Maciej W. Rozycki503943e2015-11-13 00:48:29 +0000154 * IEEE 754 conformance mode to use. Affects the NaN encoding and the
155 * ABS.fmt/NEG.fmt execution mode.
156 */
157static enum { STRICT, LEGACY, STD2008, RELAXED } ieee754 = STRICT;
158
159/*
160 * Set the IEEE 754 NaN encodings and the ABS.fmt/NEG.fmt execution modes
161 * to support by the FPU emulator according to the IEEE 754 conformance
162 * mode selected. Note that "relaxed" straps the emulator so that it
163 * allows 2008-NaN binaries even for legacy processors.
Maciej W. Rozycki93adeaf2015-11-13 00:48:15 +0000164 */
165static void cpu_set_nofpu_2008(struct cpuinfo_mips *c)
166{
Maciej W. Rozycki503943e2015-11-13 00:48:29 +0000167 c->options &= ~(MIPS_CPU_NAN_2008 | MIPS_CPU_NAN_LEGACY);
Maciej W. Rozycki93adeaf2015-11-13 00:48:15 +0000168 c->fpu_csr31 &= ~(FPU_CSR_ABS2008 | FPU_CSR_NAN2008);
Maciej W. Rozycki503943e2015-11-13 00:48:29 +0000169 c->fpu_msk31 &= ~(FPU_CSR_ABS2008 | FPU_CSR_NAN2008);
170
171 switch (ieee754) {
172 case STRICT:
173 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
174 MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
175 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6)) {
176 c->options |= MIPS_CPU_NAN_2008 | MIPS_CPU_NAN_LEGACY;
177 } else {
178 c->options |= MIPS_CPU_NAN_LEGACY;
179 c->fpu_msk31 |= FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
180 }
181 break;
182 case LEGACY:
Maciej W. Rozycki93adeaf2015-11-13 00:48:15 +0000183 c->options |= MIPS_CPU_NAN_LEGACY;
184 c->fpu_msk31 |= FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
Maciej W. Rozycki503943e2015-11-13 00:48:29 +0000185 break;
186 case STD2008:
187 c->options |= MIPS_CPU_NAN_2008;
188 c->fpu_csr31 |= FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
189 c->fpu_msk31 |= FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
190 break;
191 case RELAXED:
192 c->options |= MIPS_CPU_NAN_2008 | MIPS_CPU_NAN_LEGACY;
193 break;
Maciej W. Rozycki93adeaf2015-11-13 00:48:15 +0000194 }
195}
196
197/*
Maciej W. Rozycki503943e2015-11-13 00:48:29 +0000198 * Override the IEEE 754 NaN encoding and ABS.fmt/NEG.fmt execution mode
199 * according to the "ieee754=" parameter.
200 */
201static void cpu_set_nan_2008(struct cpuinfo_mips *c)
202{
203 switch (ieee754) {
204 case STRICT:
205 mips_use_nan_legacy = !!cpu_has_nan_legacy;
206 mips_use_nan_2008 = !!cpu_has_nan_2008;
207 break;
208 case LEGACY:
209 mips_use_nan_legacy = !!cpu_has_nan_legacy;
210 mips_use_nan_2008 = !cpu_has_nan_legacy;
211 break;
212 case STD2008:
213 mips_use_nan_legacy = !cpu_has_nan_2008;
214 mips_use_nan_2008 = !!cpu_has_nan_2008;
215 break;
216 case RELAXED:
217 mips_use_nan_legacy = true;
218 mips_use_nan_2008 = true;
219 break;
220 }
221}
222
223/*
224 * IEEE 754 NaN encoding and ABS.fmt/NEG.fmt execution mode override
225 * settings:
226 *
227 * strict: accept binaries that request a NaN encoding supported by the FPU
228 * legacy: only accept legacy-NaN binaries
229 * 2008: only accept 2008-NaN binaries
230 * relaxed: accept any binaries regardless of whether supported by the FPU
231 */
232static int __init ieee754_setup(char *s)
233{
234 if (!s)
235 return -1;
236 else if (!strcmp(s, "strict"))
237 ieee754 = STRICT;
238 else if (!strcmp(s, "legacy"))
239 ieee754 = LEGACY;
240 else if (!strcmp(s, "2008"))
241 ieee754 = STD2008;
242 else if (!strcmp(s, "relaxed"))
243 ieee754 = RELAXED;
244 else
245 return -1;
246
247 if (!(boot_cpu_data.options & MIPS_CPU_FPU))
248 cpu_set_nofpu_2008(&boot_cpu_data);
249 cpu_set_nan_2008(&boot_cpu_data);
250
251 return 0;
252}
253
254early_param("ieee754", ieee754_setup);
255
256/*
Maciej W. Rozyckif6843622015-04-03 23:27:26 +0100257 * Set the FIR feature flags for the FPU emulator.
258 */
259static void cpu_set_nofpu_id(struct cpuinfo_mips *c)
260{
261 u32 value;
262
263 value = 0;
264 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
265 MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
266 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6))
267 value |= MIPS_FPIR_D | MIPS_FPIR_S;
268 if (c->isa_level & (MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
269 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6))
270 value |= MIPS_FPIR_F64 | MIPS_FPIR_L | MIPS_FPIR_W;
Maciej W. Rozycki90d53a92015-11-13 00:47:28 +0000271 if (c->options & MIPS_CPU_NAN_2008)
272 value |= MIPS_FPIR_HAS2008;
Maciej W. Rozyckif6843622015-04-03 23:27:26 +0100273 c->fpu_id = value;
274}
275
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100276/* Determined FPU emulator mask to use for the boot CPU with "nofpu". */
277static unsigned int mips_nofpu_msk31;
278
Maciej W. Rozycki7aecd5c2015-04-03 23:27:54 +0100279/*
280 * Set options for FPU hardware.
281 */
282static void cpu_set_fpu_opts(struct cpuinfo_mips *c)
283{
284 c->fpu_id = cpu_get_fpu_id();
285 mips_nofpu_msk31 = c->fpu_msk31;
286
287 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1 |
288 MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2 |
289 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6)) {
290 if (c->fpu_id & MIPS_FPIR_3D)
291 c->ases |= MIPS_ASE_MIPS3D;
292 if (c->fpu_id & MIPS_FPIR_FREP)
293 c->options |= MIPS_CPU_FRE;
294 }
295
296 cpu_set_fpu_fcsr_mask(c);
Maciej W. Rozycki93adeaf2015-11-13 00:48:15 +0000297 cpu_set_fpu_2008(c);
Maciej W. Rozycki503943e2015-11-13 00:48:29 +0000298 cpu_set_nan_2008(c);
Maciej W. Rozycki7aecd5c2015-04-03 23:27:54 +0100299}
300
301/*
302 * Set options for the FPU emulator.
303 */
304static void cpu_set_nofpu_opts(struct cpuinfo_mips *c)
305{
306 c->options &= ~MIPS_CPU_FPU;
307 c->fpu_msk31 = mips_nofpu_msk31;
308
Maciej W. Rozycki93adeaf2015-11-13 00:48:15 +0000309 cpu_set_nofpu_2008(c);
Maciej W. Rozycki503943e2015-11-13 00:48:29 +0000310 cpu_set_nan_2008(c);
Maciej W. Rozycki7aecd5c2015-04-03 23:27:54 +0100311 cpu_set_nofpu_id(c);
312}
313
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000314static int mips_fpu_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -0700315
316static int __init fpu_disable(char *s)
317{
Maciej W. Rozycki7aecd5c2015-04-03 23:27:54 +0100318 cpu_set_nofpu_opts(&boot_cpu_data);
Kevin Cernekee0103d232010-05-02 14:43:52 -0700319 mips_fpu_disabled = 1;
320
321 return 1;
322}
323
324__setup("nofpu", fpu_disable);
325
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000326int mips_dsp_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -0700327
328static int __init dsp_disable(char *s)
329{
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500330 cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -0700331 mips_dsp_disabled = 1;
332
333 return 1;
334}
335
336__setup("nodsp", dsp_disable);
337
Markos Chandras3d528b32014-07-14 12:46:13 +0100338static int mips_htw_disabled;
339
340static int __init htw_disable(char *s)
341{
342 mips_htw_disabled = 1;
343 cpu_data[0].options &= ~MIPS_CPU_HTW;
344 write_c0_pwctl(read_c0_pwctl() &
345 ~(1 << MIPS_PWCTL_PWEN_SHIFT));
346
347 return 1;
348}
349
350__setup("nohtw", htw_disable);
351
Markos Chandras97f4ad22014-08-29 09:37:26 +0100352static int mips_ftlb_disabled;
353static int mips_has_ftlb_configured;
354
Paul Burtonebd0e0f2016-08-19 18:18:27 +0100355enum ftlb_flags {
356 FTLB_EN = 1 << 0,
357 FTLB_SET_PROB = 1 << 1,
358};
359
360static int set_ftlb_enable(struct cpuinfo_mips *c, enum ftlb_flags flags);
Markos Chandras97f4ad22014-08-29 09:37:26 +0100361
362static int __init ftlb_disable(char *s)
363{
364 unsigned int config4, mmuextdef;
365
366 /*
367 * If the core hasn't done any FTLB configuration, there is nothing
368 * for us to do here.
369 */
370 if (!mips_has_ftlb_configured)
371 return 1;
372
373 /* Disable it in the boot cpu */
Markos Chandras912708c2015-07-09 10:40:51 +0100374 if (set_ftlb_enable(&cpu_data[0], 0)) {
375 pr_warn("Can't turn FTLB off\n");
376 return 1;
377 }
Markos Chandras97f4ad22014-08-29 09:37:26 +0100378
Markos Chandras97f4ad22014-08-29 09:37:26 +0100379 config4 = read_c0_config4();
380
381 /* Check that FTLB has been disabled */
382 mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
383 /* MMUSIZEEXT == VTLB ON, FTLB OFF */
384 if (mmuextdef == MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT) {
385 /* This should never happen */
386 pr_warn("FTLB could not be disabled!\n");
387 return 1;
388 }
389
390 mips_ftlb_disabled = 1;
391 mips_has_ftlb_configured = 0;
392
393 /*
394 * noftlb is mainly used for debug purposes so print
395 * an informative message instead of using pr_debug()
396 */
397 pr_info("FTLB has been disabled\n");
398
399 /*
400 * Some of these bits are duplicated in the decode_config4.
401 * MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT is the only possible case
402 * once FTLB has been disabled so undo what decode_config4 did.
403 */
404 cpu_data[0].tlbsize -= cpu_data[0].tlbsizeftlbways *
405 cpu_data[0].tlbsizeftlbsets;
406 cpu_data[0].tlbsizeftlbsets = 0;
407 cpu_data[0].tlbsizeftlbways = 0;
408
409 return 1;
410}
411
412__setup("noftlb", ftlb_disable);
413
414
Marc St-Jean9267a302007-06-14 15:55:31 -0600415static inline void check_errata(void)
416{
417 struct cpuinfo_mips *c = &current_cpu_data;
418
Ralf Baechle69f24d12013-09-17 10:25:47 +0200419 switch (current_cpu_type()) {
Marc St-Jean9267a302007-06-14 15:55:31 -0600420 case CPU_34K:
421 /*
422 * Erratum "RPS May Cause Incorrect Instruction Execution"
Ralf Baechleb633648c52014-05-23 16:29:44 +0200423 * This code only handles VPE0, any SMP/RTOS code
Marc St-Jean9267a302007-06-14 15:55:31 -0600424 * making use of VPE1 will be responsable for that VPE.
425 */
426 if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
427 write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
428 break;
429 default:
430 break;
431 }
432}
433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434void __init check_bugs32(void)
435{
Marc St-Jean9267a302007-06-14 15:55:31 -0600436 check_errata();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437}
438
439/*
440 * Probe whether cpu has config register by trying to play with
441 * alternate cache bit and see whether it matters.
442 * It's used by cpu_probe to distinguish between R3000A and R3081.
443 */
444static inline int cpu_has_confreg(void)
445{
446#ifdef CONFIG_CPU_R3000
447 extern unsigned long r3k_cache_size(unsigned long);
448 unsigned long size1, size2;
449 unsigned long cfg = read_c0_conf();
450
451 size1 = r3k_cache_size(ST0_ISC);
452 write_c0_conf(cfg ^ R30XX_CONF_AC);
453 size2 = r3k_cache_size(ST0_ISC);
454 write_c0_conf(cfg);
455 return size1 != size2;
456#else
457 return 0;
458#endif
459}
460
Robert Millanc094c992011-04-18 11:37:55 -0700461static inline void set_elf_platform(int cpu, const char *plat)
462{
463 if (cpu == 0)
464 __elf_platform = plat;
465}
466
Guenter Roeck91dfc422010-02-02 08:52:20 -0800467static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
468{
469#ifdef __NEED_VMBITS_PROBE
David Daney5b7efa82010-02-08 12:27:00 -0800470 write_c0_entryhi(0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800471 back_to_back_c0_hazard();
David Daney5b7efa82010-02-08 12:27:00 -0800472 c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800473#endif
474}
475
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000476static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
Steven J. Hilla96102b2012-12-07 04:31:36 +0000477{
478 switch (isa) {
479 case MIPS_CPU_ISA_M64R2:
480 c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
481 case MIPS_CPU_ISA_M64R1:
482 c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
483 case MIPS_CPU_ISA_V:
484 c->isa_level |= MIPS_CPU_ISA_V;
485 case MIPS_CPU_ISA_IV:
486 c->isa_level |= MIPS_CPU_ISA_IV;
487 case MIPS_CPU_ISA_III:
Ralf Baechle1990e542013-06-26 17:06:34 +0200488 c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000489 break;
490
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000491 /* R6 incompatible with everything else */
492 case MIPS_CPU_ISA_M64R6:
493 c->isa_level |= MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R6;
494 case MIPS_CPU_ISA_M32R6:
495 c->isa_level |= MIPS_CPU_ISA_M32R6;
496 /* Break here so we don't add incompatible ISAs */
497 break;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000498 case MIPS_CPU_ISA_M32R2:
499 c->isa_level |= MIPS_CPU_ISA_M32R2;
500 case MIPS_CPU_ISA_M32R1:
501 c->isa_level |= MIPS_CPU_ISA_M32R1;
502 case MIPS_CPU_ISA_II:
503 c->isa_level |= MIPS_CPU_ISA_II;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000504 break;
505 }
506}
507
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000508static char unknown_isa[] = KERN_ERR \
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100509 "Unsupported ISA type, c0.config0: %d.";
510
Markos Chandrascf0a8aa2014-11-10 12:25:34 +0000511static unsigned int calculate_ftlb_probability(struct cpuinfo_mips *c)
512{
513
514 unsigned int probability = c->tlbsize / c->tlbsizevtlb;
515
516 /*
517 * 0 = All TLBWR instructions go to FTLB
518 * 1 = 15:1: For every 16 TBLWR instructions, 15 go to the
519 * FTLB and 1 goes to the VTLB.
520 * 2 = 7:1: As above with 7:1 ratio.
521 * 3 = 3:1: As above with 3:1 ratio.
522 *
523 * Use the linear midpoint as the probability threshold.
524 */
525 if (probability >= 12)
526 return 1;
527 else if (probability >= 6)
528 return 2;
529 else
530 /*
531 * So FTLB is less than 4 times bigger than VTLB.
532 * A 3:1 ratio can still be useful though.
533 */
534 return 3;
535}
536
Paul Burtonebd0e0f2016-08-19 18:18:27 +0100537static int set_ftlb_enable(struct cpuinfo_mips *c, enum ftlb_flags flags)
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000538{
Markos Chandras20a7f7e2015-07-09 10:40:53 +0100539 unsigned int config;
James Hogand83b0e82014-01-22 16:19:40 +0000540
541 /* It's implementation dependent how the FTLB can be enabled */
542 switch (c->cputype) {
543 case CPU_PROAPTIV:
544 case CPU_P5600:
Paul Burton1091bfa2016-02-03 03:26:38 +0000545 case CPU_P6600:
James Hogand83b0e82014-01-22 16:19:40 +0000546 /* proAptiv & related cores use Config6 to enable the FTLB */
Markos Chandras20a7f7e2015-07-09 10:40:53 +0100547 config = read_c0_config6();
Paul Burtonebd0e0f2016-08-19 18:18:27 +0100548
549 if (flags & FTLB_EN)
550 config |= MIPS_CONF6_FTLBEN;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000551 else
Paul Burtonebd0e0f2016-08-19 18:18:27 +0100552 config &= ~MIPS_CONF6_FTLBEN;
553
554 if (flags & FTLB_SET_PROB) {
555 config &= ~(3 << MIPS_CONF6_FTLBP_SHIFT);
556 config |= calculate_ftlb_probability(c)
557 << MIPS_CONF6_FTLBP_SHIFT;
558 }
559
560 write_c0_config6(config);
Paul Burton67acd8d2016-08-19 18:18:28 +0100561 back_to_back_c0_hazard();
Markos Chandras20a7f7e2015-07-09 10:40:53 +0100562 break;
563 case CPU_I6400:
Paul Burton72c70f02016-08-19 18:18:26 +0100564 /* There's no way to disable the FTLB */
Paul Burtonebd0e0f2016-08-19 18:18:27 +0100565 if (!(flags & FTLB_EN))
566 return 1;
567 return 0;
Huacai Chenb2edcfc2016-03-03 09:45:09 +0800568 case CPU_LOONGSON3:
Huacai Chen06e48142016-03-03 09:45:11 +0800569 /* Flush ITLB, DTLB, VTLB and FTLB */
570 write_c0_diag(LOONGSON_DIAG_ITLB | LOONGSON_DIAG_DTLB |
571 LOONGSON_DIAG_VTLB | LOONGSON_DIAG_FTLB);
Huacai Chenb2edcfc2016-03-03 09:45:09 +0800572 /* Loongson-3 cores use Config6 to enable the FTLB */
573 config = read_c0_config6();
Paul Burtonebd0e0f2016-08-19 18:18:27 +0100574 if (flags & FTLB_EN)
Huacai Chenb2edcfc2016-03-03 09:45:09 +0800575 /* Enable FTLB */
576 write_c0_config6(config & ~MIPS_CONF6_FTLBDIS);
577 else
578 /* Disable FTLB */
579 write_c0_config6(config | MIPS_CONF6_FTLBDIS);
580 break;
Markos Chandras912708c2015-07-09 10:40:51 +0100581 default:
582 return 1;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000583 }
Markos Chandras912708c2015-07-09 10:40:51 +0100584
585 return 0;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000586}
587
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100588static inline unsigned int decode_config0(struct cpuinfo_mips *c)
589{
590 unsigned int config0;
James Hogan2f6f3132015-09-17 17:49:20 +0100591 int isa, mt;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100592
593 config0 = read_c0_config();
594
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000595 /*
596 * Look for Standard TLB or Dual VTLB and FTLB
597 */
James Hogan2f6f3132015-09-17 17:49:20 +0100598 mt = config0 & MIPS_CONF_MT;
599 if (mt == MIPS_CONF_MT_TLB)
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100600 c->options |= MIPS_CPU_TLB;
James Hogan2f6f3132015-09-17 17:49:20 +0100601 else if (mt == MIPS_CONF_MT_FTLB)
602 c->options |= MIPS_CPU_TLB | MIPS_CPU_FTLB;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000603
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100604 isa = (config0 & MIPS_CONF_AT) >> 13;
605 switch (isa) {
606 case 0:
607 switch ((config0 & MIPS_CONF_AR) >> 10) {
608 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000609 set_isa(c, MIPS_CPU_ISA_M32R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100610 break;
611 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000612 set_isa(c, MIPS_CPU_ISA_M32R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100613 break;
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000614 case 2:
615 set_isa(c, MIPS_CPU_ISA_M32R6);
616 break;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100617 default:
618 goto unknown;
619 }
620 break;
621 case 2:
622 switch ((config0 & MIPS_CONF_AR) >> 10) {
623 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000624 set_isa(c, MIPS_CPU_ISA_M64R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100625 break;
626 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000627 set_isa(c, MIPS_CPU_ISA_M64R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100628 break;
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000629 case 2:
630 set_isa(c, MIPS_CPU_ISA_M64R6);
631 break;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100632 default:
633 goto unknown;
634 }
635 break;
636 default:
637 goto unknown;
638 }
639
640 return config0 & MIPS_CONF_M;
641
642unknown:
643 panic(unknown_isa, config0);
644}
645
646static inline unsigned int decode_config1(struct cpuinfo_mips *c)
647{
648 unsigned int config1;
649
650 config1 = read_c0_config1();
651
652 if (config1 & MIPS_CONF1_MD)
653 c->ases |= MIPS_ASE_MDMX;
James Hogan30228c42016-05-11 13:50:53 +0100654 if (config1 & MIPS_CONF1_PC)
655 c->options |= MIPS_CPU_PERF;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100656 if (config1 & MIPS_CONF1_WR)
657 c->options |= MIPS_CPU_WATCH;
658 if (config1 & MIPS_CONF1_CA)
659 c->ases |= MIPS_ASE_MIPS16;
660 if (config1 & MIPS_CONF1_EP)
661 c->options |= MIPS_CPU_EJTAG;
662 if (config1 & MIPS_CONF1_FP) {
663 c->options |= MIPS_CPU_FPU;
664 c->options |= MIPS_CPU_32FPR;
665 }
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000666 if (cpu_has_tlb) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100667 c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000668 c->tlbsizevtlb = c->tlbsize;
669 c->tlbsizeftlbsets = 0;
670 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100671
672 return config1 & MIPS_CONF_M;
673}
674
675static inline unsigned int decode_config2(struct cpuinfo_mips *c)
676{
677 unsigned int config2;
678
679 config2 = read_c0_config2();
680
681 if (config2 & MIPS_CONF2_SL)
682 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
683
684 return config2 & MIPS_CONF_M;
685}
686
687static inline unsigned int decode_config3(struct cpuinfo_mips *c)
688{
689 unsigned int config3;
690
691 config3 = read_c0_config3();
692
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500693 if (config3 & MIPS_CONF3_SM) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100694 c->ases |= MIPS_ASE_SMARTMIPS;
James Hoganf18bdfa2016-05-11 13:50:52 +0100695 c->options |= MIPS_CPU_RIXI | MIPS_CPU_CTXTC;
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500696 }
697 if (config3 & MIPS_CONF3_RXI)
698 c->options |= MIPS_CPU_RIXI;
James Hoganf18bdfa2016-05-11 13:50:52 +0100699 if (config3 & MIPS_CONF3_CTXTC)
700 c->options |= MIPS_CPU_CTXTC;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100701 if (config3 & MIPS_CONF3_DSP)
702 c->ases |= MIPS_ASE_DSP;
Zubair Lutfullah Kakakhelb5a64552016-03-29 15:50:25 +0100703 if (config3 & MIPS_CONF3_DSP2P) {
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500704 c->ases |= MIPS_ASE_DSP2P;
Zubair Lutfullah Kakakhelb5a64552016-03-29 15:50:25 +0100705 if (cpu_has_mips_r6)
706 c->ases |= MIPS_ASE_DSP3;
707 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100708 if (config3 & MIPS_CONF3_VINT)
709 c->options |= MIPS_CPU_VINT;
710 if (config3 & MIPS_CONF3_VEIC)
711 c->options |= MIPS_CPU_VEIC;
James Hogan12822572016-04-19 09:24:59 +0100712 if (config3 & MIPS_CONF3_LPA)
713 c->options |= MIPS_CPU_LPA;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100714 if (config3 & MIPS_CONF3_MT)
715 c->ases |= MIPS_ASE_MIPSMT;
716 if (config3 & MIPS_CONF3_ULRI)
717 c->options |= MIPS_CPU_ULRI;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000718 if (config3 & MIPS_CONF3_ISA)
719 c->options |= MIPS_CPU_MICROMIPS;
David Daney1e7decd2013-02-16 23:42:43 +0100720 if (config3 & MIPS_CONF3_VZ)
721 c->ases |= MIPS_ASE_VZ;
Steven J. Hill4a0156f2013-11-14 16:12:24 +0000722 if (config3 & MIPS_CONF3_SC)
723 c->options |= MIPS_CPU_SEGMENTS;
James Hogane06a1542016-05-11 13:50:51 +0100724 if (config3 & MIPS_CONF3_BI)
725 c->options |= MIPS_CPU_BADINSTR;
726 if (config3 & MIPS_CONF3_BP)
727 c->options |= MIPS_CPU_BADINSTRP;
Paul Burtona5e9a692014-01-27 15:23:10 +0000728 if (config3 & MIPS_CONF3_MSA)
729 c->ases |= MIPS_ASE_MSA;
Paul Burtoncab25bc2015-09-22 12:03:37 -0700730 if (config3 & MIPS_CONF3_PW) {
Markos Chandrased4cbc82015-01-26 13:04:33 +0000731 c->htw_seq = 0;
Markos Chandras3d528b32014-07-14 12:46:13 +0100732 c->options |= MIPS_CPU_HTW;
Markos Chandrased4cbc82015-01-26 13:04:33 +0000733 }
James Hogan9b3274b2015-02-02 11:45:08 +0000734 if (config3 & MIPS_CONF3_CDMM)
735 c->options |= MIPS_CPU_CDMM;
James Hoganaaa7be42015-07-15 16:17:44 +0100736 if (config3 & MIPS_CONF3_SP)
737 c->options |= MIPS_CPU_SP;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100738
739 return config3 & MIPS_CONF_M;
740}
741
742static inline unsigned int decode_config4(struct cpuinfo_mips *c)
743{
744 unsigned int config4;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000745 unsigned int newcf4;
746 unsigned int mmuextdef;
747 unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
Paul Burton2db003a2016-05-06 14:36:24 +0100748 unsigned long asid_mask;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100749
750 config4 = read_c0_config4();
751
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +0000752 if (cpu_has_tlb) {
753 if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
754 c->options |= MIPS_CPU_TLBINV;
James Hogan43d104d2015-09-17 17:49:21 +0100755
Markos Chandrase87569c2015-07-09 10:40:52 +0100756 /*
James Hogan43d104d2015-09-17 17:49:21 +0100757 * R6 has dropped the MMUExtDef field from config4.
758 * On R6 the fields always describe the FTLB, and only if it is
759 * present according to Config.MT.
Markos Chandrase87569c2015-07-09 10:40:52 +0100760 */
James Hogan43d104d2015-09-17 17:49:21 +0100761 if (!cpu_has_mips_r6)
762 mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
763 else if (cpu_has_ftlb)
Markos Chandrase87569c2015-07-09 10:40:52 +0100764 mmuextdef = MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT;
765 else
James Hogan43d104d2015-09-17 17:49:21 +0100766 mmuextdef = 0;
Markos Chandrase87569c2015-07-09 10:40:52 +0100767
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000768 switch (mmuextdef) {
769 case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
770 c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
771 c->tlbsizevtlb = c->tlbsize;
772 break;
773 case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
774 c->tlbsizevtlb +=
775 ((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
776 MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
777 c->tlbsize = c->tlbsizevtlb;
778 ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
779 /* fall through */
780 case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
Markos Chandras97f4ad22014-08-29 09:37:26 +0100781 if (mips_ftlb_disabled)
782 break;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000783 newcf4 = (config4 & ~ftlb_page) |
784 (page_size_ftlb(mmuextdef) <<
785 MIPS_CONF4_FTLBPAGESIZE_SHIFT);
786 write_c0_config4(newcf4);
787 back_to_back_c0_hazard();
788 config4 = read_c0_config4();
789 if (config4 != newcf4) {
790 pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
791 PAGE_SIZE, config4);
792 /* Switch FTLB off */
793 set_ftlb_enable(c, 0);
Paul Burtonebd0e0f2016-08-19 18:18:27 +0100794 mips_ftlb_disabled = 1;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000795 break;
796 }
797 c->tlbsizeftlbsets = 1 <<
798 ((config4 & MIPS_CONF4_FTLBSETS) >>
799 MIPS_CONF4_FTLBSETS_SHIFT);
800 c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
801 MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
802 c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
Markos Chandras97f4ad22014-08-29 09:37:26 +0100803 mips_has_ftlb_configured = 1;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000804 break;
805 }
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +0000806 }
807
James Hogan9e575f72016-05-11 15:50:27 +0100808 c->kscratch_mask = (config4 & MIPS_CONF4_KSCREXIST)
809 >> MIPS_CONF4_KSCREXIST_SHIFT;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100810
Paul Burton2db003a2016-05-06 14:36:24 +0100811 asid_mask = MIPS_ENTRYHI_ASID;
812 if (config4 & MIPS_CONF4_AE)
813 asid_mask |= MIPS_ENTRYHI_ASIDX;
814 set_cpu_asid_mask(c, asid_mask);
815
816 /*
817 * Warn if the computed ASID mask doesn't match the mask the kernel
818 * is built for. This may indicate either a serious problem or an
819 * easy optimisation opportunity, but either way should be addressed.
820 */
821 WARN_ON(asid_mask != cpu_asid_mask(c));
822
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100823 return config4 & MIPS_CONF_M;
824}
825
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200826static inline unsigned int decode_config5(struct cpuinfo_mips *c)
827{
828 unsigned int config5;
829
830 config5 = read_c0_config5();
Paul Burtond175ed22014-09-11 08:30:19 +0100831 config5 &= ~(MIPS_CONF5_UFR | MIPS_CONF5_UFE);
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200832 write_c0_config5(config5);
833
Markos Chandras49016742014-01-09 16:04:51 +0000834 if (config5 & MIPS_CONF5_EVA)
835 c->options |= MIPS_CPU_EVA;
Paul Burton1f6c52f2014-07-14 10:32:14 +0100836 if (config5 & MIPS_CONF5_MRP)
837 c->options |= MIPS_CPU_MAAR;
Markos Chandras5aed9da2014-12-02 09:46:19 +0000838 if (config5 & MIPS_CONF5_LLB)
839 c->options |= MIPS_CPU_RW_LLB;
Steven J. Hillc5b36782015-02-26 18:16:38 -0600840 if (config5 & MIPS_CONF5_MVH)
James Hogan0f2d9882016-05-18 00:08:49 +0100841 c->options |= MIPS_CPU_MVH;
Paul Burtonf270d882016-02-03 03:15:21 +0000842 if (cpu_has_mips_r6 && (config5 & MIPS_CONF5_VP))
843 c->options |= MIPS_CPU_VP;
Markos Chandras49016742014-01-09 16:04:51 +0000844
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200845 return config5 & MIPS_CONF_M;
846}
847
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000848static void decode_configs(struct cpuinfo_mips *c)
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100849{
850 int ok;
851
852 /* MIPS32 or MIPS64 compliant CPU. */
853 c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
854 MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
855
856 c->scache.flags = MIPS_CACHE_NOT_PRESENT;
857
Markos Chandras97f4ad22014-08-29 09:37:26 +0100858 /* Enable FTLB if present and not disabled */
Paul Burtonebd0e0f2016-08-19 18:18:27 +0100859 set_ftlb_enable(c, mips_ftlb_disabled ? 0 : FTLB_EN);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000860
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100861 ok = decode_config0(c); /* Read Config registers. */
Ralf Baechle70342282013-01-22 12:59:30 +0100862 BUG_ON(!ok); /* Arch spec violation! */
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100863 if (ok)
864 ok = decode_config1(c);
865 if (ok)
866 ok = decode_config2(c);
867 if (ok)
868 ok = decode_config3(c);
869 if (ok)
870 ok = decode_config4(c);
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200871 if (ok)
872 ok = decode_config5(c);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100873
James Hogan37fb60f2016-05-11 13:50:50 +0100874 /* Probe the EBase.WG bit */
875 if (cpu_has_mips_r2_r6) {
876 u64 ebase;
877 unsigned int status;
878
879 /* {read,write}_c0_ebase_64() may be UNDEFINED prior to r6 */
880 ebase = cpu_has_mips64r6 ? read_c0_ebase_64()
881 : (s32)read_c0_ebase();
882 if (ebase & MIPS_EBASE_WG) {
883 /* WG bit already set, we can avoid the clumsy probe */
884 c->options |= MIPS_CPU_EBASE_WG;
885 } else {
886 /* Its UNDEFINED to change EBase while BEV=0 */
887 status = read_c0_status();
888 write_c0_status(status | ST0_BEV);
889 irq_enable_hazard();
890 /*
891 * On pre-r6 cores, this may well clobber the upper bits
892 * of EBase. This is hard to avoid without potentially
893 * hitting UNDEFINED dm*c0 behaviour if EBase is 32-bit.
894 */
895 if (cpu_has_mips64r6)
896 write_c0_ebase_64(ebase | MIPS_EBASE_WG);
897 else
898 write_c0_ebase(ebase | MIPS_EBASE_WG);
899 back_to_back_c0_hazard();
900 /* Restore BEV */
901 write_c0_status(status);
902 if (read_c0_ebase() & MIPS_EBASE_WG) {
903 c->options |= MIPS_CPU_EBASE_WG;
904 write_c0_ebase(ebase);
905 }
906 }
907 }
908
Paul Burtonebd0e0f2016-08-19 18:18:27 +0100909 /* configure the FTLB write probability */
910 set_ftlb_enable(c, (mips_ftlb_disabled ? 0 : FTLB_EN) | FTLB_SET_PROB);
911
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100912 mips_probe_watch_registers(c);
913
Paul Burton0ee958e2014-01-15 10:31:53 +0000914#ifndef CONFIG_MIPS_CPS
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +0000915 if (cpu_has_mips_r2_r6) {
David Daney45b585c2014-05-28 23:52:10 +0200916 c->core = get_ebase_cpunum();
Paul Burton30ee6152014-03-27 10:57:30 +0000917 if (cpu_has_mipsmt)
918 c->core >>= fls(core_nvpes()) - 1;
919 }
Paul Burton0ee958e2014-01-15 10:31:53 +0000920#endif
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100921}
922
James Hogan6ad816e2016-05-11 15:50:30 +0100923/*
924 * Probe for certain guest capabilities by writing config bits and reading back.
925 * Finally write back the original value.
926 */
927#define probe_gc0_config(name, maxconf, bits) \
928do { \
929 unsigned int tmp; \
930 tmp = read_gc0_##name(); \
931 write_gc0_##name(tmp | (bits)); \
932 back_to_back_c0_hazard(); \
933 maxconf = read_gc0_##name(); \
934 write_gc0_##name(tmp); \
935} while (0)
936
937/*
938 * Probe for dynamic guest capabilities by changing certain config bits and
939 * reading back to see if they change. Finally write back the original value.
940 */
941#define probe_gc0_config_dyn(name, maxconf, dynconf, bits) \
942do { \
943 maxconf = read_gc0_##name(); \
944 write_gc0_##name(maxconf ^ (bits)); \
945 back_to_back_c0_hazard(); \
946 dynconf = maxconf ^ read_gc0_##name(); \
947 write_gc0_##name(maxconf); \
948 maxconf |= dynconf; \
949} while (0)
950
951static inline unsigned int decode_guest_config0(struct cpuinfo_mips *c)
952{
953 unsigned int config0;
954
955 probe_gc0_config(config, config0, MIPS_CONF_M);
956
957 if (config0 & MIPS_CONF_M)
958 c->guest.conf |= BIT(1);
959 return config0 & MIPS_CONF_M;
960}
961
962static inline unsigned int decode_guest_config1(struct cpuinfo_mips *c)
963{
964 unsigned int config1, config1_dyn;
965
966 probe_gc0_config_dyn(config1, config1, config1_dyn,
967 MIPS_CONF_M | MIPS_CONF1_PC | MIPS_CONF1_WR |
968 MIPS_CONF1_FP);
969
970 if (config1 & MIPS_CONF1_FP)
971 c->guest.options |= MIPS_CPU_FPU;
972 if (config1_dyn & MIPS_CONF1_FP)
973 c->guest.options_dyn |= MIPS_CPU_FPU;
974
975 if (config1 & MIPS_CONF1_WR)
976 c->guest.options |= MIPS_CPU_WATCH;
977 if (config1_dyn & MIPS_CONF1_WR)
978 c->guest.options_dyn |= MIPS_CPU_WATCH;
979
980 if (config1 & MIPS_CONF1_PC)
981 c->guest.options |= MIPS_CPU_PERF;
982 if (config1_dyn & MIPS_CONF1_PC)
983 c->guest.options_dyn |= MIPS_CPU_PERF;
984
985 if (config1 & MIPS_CONF_M)
986 c->guest.conf |= BIT(2);
987 return config1 & MIPS_CONF_M;
988}
989
990static inline unsigned int decode_guest_config2(struct cpuinfo_mips *c)
991{
992 unsigned int config2;
993
994 probe_gc0_config(config2, config2, MIPS_CONF_M);
995
996 if (config2 & MIPS_CONF_M)
997 c->guest.conf |= BIT(3);
998 return config2 & MIPS_CONF_M;
999}
1000
1001static inline unsigned int decode_guest_config3(struct cpuinfo_mips *c)
1002{
1003 unsigned int config3, config3_dyn;
1004
1005 probe_gc0_config_dyn(config3, config3, config3_dyn,
1006 MIPS_CONF_M | MIPS_CONF3_MSA | MIPS_CONF3_CTXTC);
1007
1008 if (config3 & MIPS_CONF3_CTXTC)
1009 c->guest.options |= MIPS_CPU_CTXTC;
1010 if (config3_dyn & MIPS_CONF3_CTXTC)
1011 c->guest.options_dyn |= MIPS_CPU_CTXTC;
1012
1013 if (config3 & MIPS_CONF3_PW)
1014 c->guest.options |= MIPS_CPU_HTW;
1015
1016 if (config3 & MIPS_CONF3_SC)
1017 c->guest.options |= MIPS_CPU_SEGMENTS;
1018
1019 if (config3 & MIPS_CONF3_BI)
1020 c->guest.options |= MIPS_CPU_BADINSTR;
1021 if (config3 & MIPS_CONF3_BP)
1022 c->guest.options |= MIPS_CPU_BADINSTRP;
1023
1024 if (config3 & MIPS_CONF3_MSA)
1025 c->guest.ases |= MIPS_ASE_MSA;
1026 if (config3_dyn & MIPS_CONF3_MSA)
1027 c->guest.ases_dyn |= MIPS_ASE_MSA;
1028
1029 if (config3 & MIPS_CONF_M)
1030 c->guest.conf |= BIT(4);
1031 return config3 & MIPS_CONF_M;
1032}
1033
1034static inline unsigned int decode_guest_config4(struct cpuinfo_mips *c)
1035{
1036 unsigned int config4;
1037
1038 probe_gc0_config(config4, config4,
1039 MIPS_CONF_M | MIPS_CONF4_KSCREXIST);
1040
1041 c->guest.kscratch_mask = (config4 & MIPS_CONF4_KSCREXIST)
1042 >> MIPS_CONF4_KSCREXIST_SHIFT;
1043
1044 if (config4 & MIPS_CONF_M)
1045 c->guest.conf |= BIT(5);
1046 return config4 & MIPS_CONF_M;
1047}
1048
1049static inline unsigned int decode_guest_config5(struct cpuinfo_mips *c)
1050{
1051 unsigned int config5, config5_dyn;
1052
1053 probe_gc0_config_dyn(config5, config5, config5_dyn,
1054 MIPS_CONF_M | MIPS_CONF5_MRP);
1055
1056 if (config5 & MIPS_CONF5_MRP)
1057 c->guest.options |= MIPS_CPU_MAAR;
1058 if (config5_dyn & MIPS_CONF5_MRP)
1059 c->guest.options_dyn |= MIPS_CPU_MAAR;
1060
1061 if (config5 & MIPS_CONF5_LLB)
1062 c->guest.options |= MIPS_CPU_RW_LLB;
1063
1064 if (config5 & MIPS_CONF_M)
1065 c->guest.conf |= BIT(6);
1066 return config5 & MIPS_CONF_M;
1067}
1068
1069static inline void decode_guest_configs(struct cpuinfo_mips *c)
1070{
1071 unsigned int ok;
1072
1073 ok = decode_guest_config0(c);
1074 if (ok)
1075 ok = decode_guest_config1(c);
1076 if (ok)
1077 ok = decode_guest_config2(c);
1078 if (ok)
1079 ok = decode_guest_config3(c);
1080 if (ok)
1081 ok = decode_guest_config4(c);
1082 if (ok)
1083 decode_guest_config5(c);
1084}
1085
1086static inline void cpu_probe_guestctl0(struct cpuinfo_mips *c)
1087{
1088 unsigned int guestctl0, temp;
1089
1090 guestctl0 = read_c0_guestctl0();
1091
1092 if (guestctl0 & MIPS_GCTL0_G0E)
1093 c->options |= MIPS_CPU_GUESTCTL0EXT;
1094 if (guestctl0 & MIPS_GCTL0_G1)
1095 c->options |= MIPS_CPU_GUESTCTL1;
1096 if (guestctl0 & MIPS_GCTL0_G2)
1097 c->options |= MIPS_CPU_GUESTCTL2;
1098 if (!(guestctl0 & MIPS_GCTL0_RAD)) {
1099 c->options |= MIPS_CPU_GUESTID;
1100
1101 /*
1102 * Probe for Direct Root to Guest (DRG). Set GuestCtl1.RID = 0
1103 * first, otherwise all data accesses will be fully virtualised
1104 * as if they were performed by guest mode.
1105 */
1106 write_c0_guestctl1(0);
1107 tlbw_use_hazard();
1108
1109 write_c0_guestctl0(guestctl0 | MIPS_GCTL0_DRG);
1110 back_to_back_c0_hazard();
1111 temp = read_c0_guestctl0();
1112
1113 if (temp & MIPS_GCTL0_DRG) {
1114 write_c0_guestctl0(guestctl0);
1115 c->options |= MIPS_CPU_DRG;
1116 }
1117 }
1118}
1119
1120static inline void cpu_probe_guestctl1(struct cpuinfo_mips *c)
1121{
1122 if (cpu_has_guestid) {
1123 /* determine the number of bits of GuestID available */
1124 write_c0_guestctl1(MIPS_GCTL1_ID);
1125 back_to_back_c0_hazard();
1126 c->guestid_mask = (read_c0_guestctl1() & MIPS_GCTL1_ID)
1127 >> MIPS_GCTL1_ID_SHIFT;
1128 write_c0_guestctl1(0);
1129 }
1130}
1131
1132static inline void cpu_probe_gtoffset(struct cpuinfo_mips *c)
1133{
1134 /* determine the number of bits of GTOffset available */
1135 write_c0_gtoffset(0xffffffff);
1136 back_to_back_c0_hazard();
1137 c->gtoffset_mask = read_c0_gtoffset();
1138 write_c0_gtoffset(0);
1139}
1140
1141static inline void cpu_probe_vz(struct cpuinfo_mips *c)
1142{
1143 cpu_probe_guestctl0(c);
1144 if (cpu_has_guestctl1)
1145 cpu_probe_guestctl1(c);
1146
1147 cpu_probe_gtoffset(c);
1148
1149 decode_guest_configs(c);
1150}
1151
Ralf Baechle02cf2112005-10-01 13:06:32 +01001152#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 | MIPS_CPU_COUNTER)
1154
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001155static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001157 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 case PRID_IMP_R2000:
1159 c->cputype = CPU_R2000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001160 __cpu_name[cpu] = "R2000";
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001161 c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
Ralf Baechle02cf2112005-10-01 13:06:32 +01001162 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -05001163 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 if (__cpu_has_fpu())
1165 c->options |= MIPS_CPU_FPU;
1166 c->tlbsize = 64;
1167 break;
1168 case PRID_IMP_R3000:
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001169 if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001170 if (cpu_has_confreg()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 c->cputype = CPU_R3081E;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001172 __cpu_name[cpu] = "R3081";
1173 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 c->cputype = CPU_R3000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001175 __cpu_name[cpu] = "R3000A";
1176 }
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001177 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 c->cputype = CPU_R3000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001179 __cpu_name[cpu] = "R3000";
1180 }
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001181 c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
Ralf Baechle02cf2112005-10-01 13:06:32 +01001182 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -05001183 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 if (__cpu_has_fpu())
1185 c->options |= MIPS_CPU_FPU;
1186 c->tlbsize = 64;
1187 break;
1188 case PRID_IMP_R4000:
1189 if (read_c0_config() & CONF_SC) {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001190 if ((c->processor_id & PRID_REV_MASK) >=
1191 PRID_REV_R4400) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 c->cputype = CPU_R4400PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001193 __cpu_name[cpu] = "R4400PC";
1194 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 c->cputype = CPU_R4000PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001196 __cpu_name[cpu] = "R4000PC";
1197 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +01001199 int cca = read_c0_config() & CONF_CM_CMASK;
1200 int mc;
1201
1202 /*
1203 * SC and MC versions can't be reliably told apart,
1204 * but only the latter support coherent caching
1205 * modes so assume the firmware has set the KSEG0
1206 * coherency attribute reasonably (if uncached, we
1207 * assume SC).
1208 */
1209 switch (cca) {
1210 case CONF_CM_CACHABLE_CE:
1211 case CONF_CM_CACHABLE_COW:
1212 case CONF_CM_CACHABLE_CUW:
1213 mc = 1;
1214 break;
1215 default:
1216 mc = 0;
1217 break;
1218 }
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001219 if ((c->processor_id & PRID_REV_MASK) >=
1220 PRID_REV_R4400) {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +01001221 c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
1222 __cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001223 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +01001224 c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
1225 __cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001226 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 }
1228
Steven J. Hilla96102b2012-12-07 04:31:36 +00001229 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001230 c->fpu_msk31 |= FPU_CSR_CONDX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -05001232 MIPS_CPU_WATCH | MIPS_CPU_VCE |
1233 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 c->tlbsize = 48;
1235 break;
1236 case PRID_IMP_VR41XX:
Yoichi Yuasa9f91e502013-02-21 15:38:19 +09001237 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001238 c->fpu_msk31 |= FPU_CSR_CONDX;
Yoichi Yuasa9f91e502013-02-21 15:38:19 +09001239 c->options = R4K_OPTS;
1240 c->tlbsize = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 switch (c->processor_id & 0xf0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242 case PRID_REV_VR4111:
1243 c->cputype = CPU_VR4111;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001244 __cpu_name[cpu] = "NEC VR4111";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 case PRID_REV_VR4121:
1247 c->cputype = CPU_VR4121;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001248 __cpu_name[cpu] = "NEC VR4121";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 break;
1250 case PRID_REV_VR4122:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001251 if ((c->processor_id & 0xf) < 0x3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 c->cputype = CPU_VR4122;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001253 __cpu_name[cpu] = "NEC VR4122";
1254 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 c->cputype = CPU_VR4181A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001256 __cpu_name[cpu] = "NEC VR4181A";
1257 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258 break;
1259 case PRID_REV_VR4130:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001260 if ((c->processor_id & 0xf) < 0x4) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 c->cputype = CPU_VR4131;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001262 __cpu_name[cpu] = "NEC VR4131";
1263 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 c->cputype = CPU_VR4133;
Yoichi Yuasa9f91e502013-02-21 15:38:19 +09001265 c->options |= MIPS_CPU_LLSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001266 __cpu_name[cpu] = "NEC VR4133";
1267 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268 break;
1269 default:
1270 printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
1271 c->cputype = CPU_VR41XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001272 __cpu_name[cpu] = "NEC Vr41xx";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 break;
1274 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 break;
1276 case PRID_IMP_R4300:
1277 c->cputype = CPU_R4300;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001278 __cpu_name[cpu] = "R4300";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001279 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001280 c->fpu_msk31 |= FPU_CSR_CONDX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -05001282 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 c->tlbsize = 32;
1284 break;
1285 case PRID_IMP_R4600:
1286 c->cputype = CPU_R4600;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001287 __cpu_name[cpu] = "R4600";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001288 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001289 c->fpu_msk31 |= FPU_CSR_CONDX;
Thiemo Seufer075e7502005-07-27 21:48:12 +00001290 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
1291 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 c->tlbsize = 48;
1293 break;
1294 #if 0
Steven J. Hill03751e72012-05-10 23:21:18 -05001295 case PRID_IMP_R4650:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 /*
1297 * This processor doesn't have an MMU, so it's not
1298 * "real easy" to run Linux on it. It is left purely
1299 * for documentation. Commented out because it shares
1300 * it's c0_prid id number with the TX3900.
1301 */
Ralf Baechlea3dddd52006-03-11 08:18:41 +00001302 c->cputype = CPU_R4650;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001303 __cpu_name[cpu] = "R4650";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001304 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001305 c->fpu_msk31 |= FPU_CSR_CONDX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
Steven J. Hill03751e72012-05-10 23:21:18 -05001307 c->tlbsize = 48;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 break;
1309 #endif
1310 case PRID_IMP_TX39:
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001311 c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
Ralf Baechle02cf2112005-10-01 13:06:32 +01001312 c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313
1314 if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
1315 c->cputype = CPU_TX3927;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001316 __cpu_name[cpu] = "TX3927";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 c->tlbsize = 64;
1318 } else {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001319 switch (c->processor_id & PRID_REV_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 case PRID_REV_TX3912:
1321 c->cputype = CPU_TX3912;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001322 __cpu_name[cpu] = "TX3912";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 c->tlbsize = 32;
1324 break;
1325 case PRID_REV_TX3922:
1326 c->cputype = CPU_TX3922;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001327 __cpu_name[cpu] = "TX3922";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 c->tlbsize = 64;
1329 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 }
1331 }
1332 break;
1333 case PRID_IMP_R4700:
1334 c->cputype = CPU_R4700;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001335 __cpu_name[cpu] = "R4700";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001336 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001337 c->fpu_msk31 |= FPU_CSR_CONDX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -05001339 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 c->tlbsize = 48;
1341 break;
1342 case PRID_IMP_TX49:
1343 c->cputype = CPU_TX49XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001344 __cpu_name[cpu] = "R49XX";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001345 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001346 c->fpu_msk31 |= FPU_CSR_CONDX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 c->options = R4K_OPTS | MIPS_CPU_LLSC;
1348 if (!(c->processor_id & 0x08))
1349 c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
1350 c->tlbsize = 48;
1351 break;
1352 case PRID_IMP_R5000:
1353 c->cputype = CPU_R5000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001354 __cpu_name[cpu] = "R5000";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001355 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -05001357 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 c->tlbsize = 48;
1359 break;
1360 case PRID_IMP_R5432:
1361 c->cputype = CPU_R5432;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001362 __cpu_name[cpu] = "R5432";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001363 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -05001365 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366 c->tlbsize = 48;
1367 break;
1368 case PRID_IMP_R5500:
1369 c->cputype = CPU_R5500;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001370 __cpu_name[cpu] = "R5500";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001371 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -05001373 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 c->tlbsize = 48;
1375 break;
1376 case PRID_IMP_NEVADA:
1377 c->cputype = CPU_NEVADA;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001378 __cpu_name[cpu] = "Nevada";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001379 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -05001381 MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382 c->tlbsize = 48;
1383 break;
1384 case PRID_IMP_R6000:
1385 c->cputype = CPU_R6000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001386 __cpu_name[cpu] = "R6000";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001387 set_isa(c, MIPS_CPU_ISA_II);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001388 c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -05001390 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391 c->tlbsize = 32;
1392 break;
1393 case PRID_IMP_R6000A:
1394 c->cputype = CPU_R6000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001395 __cpu_name[cpu] = "R6000A";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001396 set_isa(c, MIPS_CPU_ISA_II);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001397 c->fpu_msk31 |= FPU_CSR_CONDX | FPU_CSR_FS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -05001399 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 c->tlbsize = 32;
1401 break;
1402 case PRID_IMP_RM7000:
1403 c->cputype = CPU_RM7000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001404 __cpu_name[cpu] = "RM7000";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001405 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -05001407 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001409 * Undocumented RM7000: Bit 29 in the info register of
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 * the RM7000 v2.0 indicates if the TLB has 48 or 64
1411 * entries.
1412 *
Ralf Baechle70342282013-01-22 12:59:30 +01001413 * 29 1 => 64 entry JTLB
1414 * 0 => 48 entry JTLB
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 */
1416 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
1417 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 case PRID_IMP_R8000:
1419 c->cputype = CPU_R8000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001420 __cpu_name[cpu] = "RM8000";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001421 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -05001423 MIPS_CPU_FPU | MIPS_CPU_32FPR |
1424 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425 c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
1426 break;
1427 case PRID_IMP_R10000:
1428 c->cputype = CPU_R10000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001429 __cpu_name[cpu] = "R10000";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001430 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +00001431 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -05001432 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -05001434 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 c->tlbsize = 64;
1436 break;
1437 case PRID_IMP_R12000:
1438 c->cputype = CPU_R12000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001439 __cpu_name[cpu] = "R12000";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001440 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +00001441 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -05001442 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Joshua Kinard8d5ded12015-06-02 18:21:33 -04001444 MIPS_CPU_LLSC | MIPS_CPU_BP_GHIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 c->tlbsize = 64;
1446 break;
Kumba44d921b2006-05-16 22:23:59 -04001447 case PRID_IMP_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -05001448 if (((c->processor_id >> 4) & 0x0f) > 2) {
1449 c->cputype = CPU_R16000;
1450 __cpu_name[cpu] = "R16000";
1451 } else {
1452 c->cputype = CPU_R14000;
1453 __cpu_name[cpu] = "R14000";
1454 }
Steven J. Hilla96102b2012-12-07 04:31:36 +00001455 set_isa(c, MIPS_CPU_ISA_IV);
Kumba44d921b2006-05-16 22:23:59 -04001456 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -05001457 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Kumba44d921b2006-05-16 22:23:59 -04001458 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Joshua Kinard8d5ded12015-06-02 18:21:33 -04001459 MIPS_CPU_LLSC | MIPS_CPU_BP_GHIST;
Kumba44d921b2006-05-16 22:23:59 -04001460 c->tlbsize = 64;
1461 break;
Huacai Chen26859192014-02-16 16:01:18 +08001462 case PRID_IMP_LOONGSON_64: /* Loongson-2/3 */
Robert Millan5aac1e82011-04-16 11:29:29 -07001463 switch (c->processor_id & PRID_REV_MASK) {
1464 case PRID_REV_LOONGSON2E:
Huacai Chenc579d312014-03-21 18:44:00 +08001465 c->cputype = CPU_LOONGSON2;
1466 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -07001467 set_elf_platform(cpu, "loongson2e");
Huacai Chen7352c8b2014-11-04 14:13:23 +08001468 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001469 c->fpu_msk31 |= FPU_CSR_CONDX;
Robert Millan5aac1e82011-04-16 11:29:29 -07001470 break;
1471 case PRID_REV_LOONGSON2F:
Huacai Chenc579d312014-03-21 18:44:00 +08001472 c->cputype = CPU_LOONGSON2;
1473 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -07001474 set_elf_platform(cpu, "loongson2f");
Huacai Chen7352c8b2014-11-04 14:13:23 +08001475 set_isa(c, MIPS_CPU_ISA_III);
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001476 c->fpu_msk31 |= FPU_CSR_CONDX;
Robert Millan5aac1e82011-04-16 11:29:29 -07001477 break;
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001478 case PRID_REV_LOONGSON3A_R1:
Huacai Chenc579d312014-03-21 18:44:00 +08001479 c->cputype = CPU_LOONGSON3;
1480 __cpu_name[cpu] = "ICT Loongson-3";
1481 set_elf_platform(cpu, "loongson3a");
Huacai Chen7352c8b2014-11-04 14:13:23 +08001482 set_isa(c, MIPS_CPU_ISA_M64R1);
Huacai Chenc579d312014-03-21 18:44:00 +08001483 break;
Huacai Chene7841be2014-06-26 11:41:30 +08001484 case PRID_REV_LOONGSON3B_R1:
1485 case PRID_REV_LOONGSON3B_R2:
1486 c->cputype = CPU_LOONGSON3;
1487 __cpu_name[cpu] = "ICT Loongson-3";
1488 set_elf_platform(cpu, "loongson3b");
Huacai Chen7352c8b2014-11-04 14:13:23 +08001489 set_isa(c, MIPS_CPU_ISA_M64R1);
Huacai Chene7841be2014-06-26 11:41:30 +08001490 break;
Robert Millan5aac1e82011-04-16 11:29:29 -07001491 }
1492
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001493 c->options = R4K_OPTS |
1494 MIPS_CPU_FPU | MIPS_CPU_LLSC |
1495 MIPS_CPU_32FPR;
1496 c->tlbsize = 64;
Huacai Chencc94ea32014-11-04 14:13:22 +08001497 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001498 break;
Huacai Chen26859192014-02-16 16:01:18 +08001499 case PRID_IMP_LOONGSON_32: /* Loongson-1 */
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001500 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001502 c->cputype = CPU_LOONGSON1;
Ralf Baechleb4672d32005-12-08 14:04:24 +00001503
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001504 switch (c->processor_id & PRID_REV_MASK) {
1505 case PRID_REV_LOONGSON1B:
1506 __cpu_name[cpu] = "Loongson 1B";
Ralf Baechleb4672d32005-12-08 14:04:24 +00001507 break;
Ralf Baechleb4672d32005-12-08 14:04:24 +00001508 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001509
Ralf Baechle41943182005-05-05 16:45:59 +00001510 break;
Ralf Baechle41943182005-05-05 16:45:59 +00001511 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512}
1513
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001514static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515{
Markos Chandras4f12b912014-07-18 10:51:32 +01001516 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001517 switch (c->processor_id & PRID_IMP_MASK) {
Leonid Yegoshinb2498af2014-11-24 12:59:44 +00001518 case PRID_IMP_QEMU_GENERIC:
1519 c->writecombine = _CACHE_UNCACHED;
1520 c->cputype = CPU_QEMU_GENERIC;
1521 __cpu_name[cpu] = "MIPS GENERIC QEMU";
1522 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 case PRID_IMP_4KC:
1524 c->cputype = CPU_4KC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001525 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001526 __cpu_name[cpu] = "MIPS 4Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527 break;
1528 case PRID_IMP_4KEC:
Ralf Baechle2b07bd02005-04-08 20:36:05 +00001529 case PRID_IMP_4KECR2:
1530 c->cputype = CPU_4KEC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001531 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001532 __cpu_name[cpu] = "MIPS 4KEc";
Ralf Baechle2b07bd02005-04-08 20:36:05 +00001533 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 case PRID_IMP_4KSC:
Ralf Baechle8afcb5d2005-10-04 15:01:26 +01001535 case PRID_IMP_4KSD:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 c->cputype = CPU_4KSC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001537 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001538 __cpu_name[cpu] = "MIPS 4KSc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 break;
1540 case PRID_IMP_5KC:
1541 c->cputype = CPU_5KC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001542 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001543 __cpu_name[cpu] = "MIPS 5Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544 break;
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001545 case PRID_IMP_5KE:
1546 c->cputype = CPU_5KE;
Markos Chandras4f12b912014-07-18 10:51:32 +01001547 c->writecombine = _CACHE_UNCACHED;
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001548 __cpu_name[cpu] = "MIPS 5KE";
1549 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 case PRID_IMP_20KC:
1551 c->cputype = CPU_20KC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001552 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001553 __cpu_name[cpu] = "MIPS 20Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 break;
1555 case PRID_IMP_24K:
1556 c->cputype = CPU_24K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001557 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001558 __cpu_name[cpu] = "MIPS 24Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 break;
John Crispin42f3cae2013-01-11 22:44:10 +01001560 case PRID_IMP_24KE:
1561 c->cputype = CPU_24K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001562 c->writecombine = _CACHE_UNCACHED;
John Crispin42f3cae2013-01-11 22:44:10 +01001563 __cpu_name[cpu] = "MIPS 24KEc";
1564 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565 case PRID_IMP_25KF:
1566 c->cputype = CPU_25KF;
Markos Chandras4f12b912014-07-18 10:51:32 +01001567 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001568 __cpu_name[cpu] = "MIPS 25Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 break;
Ralf Baechlebbc7f222005-07-12 16:12:05 +00001570 case PRID_IMP_34K:
1571 c->cputype = CPU_34K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001572 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001573 __cpu_name[cpu] = "MIPS 34Kc";
Ralf Baechlebbc7f222005-07-12 16:12:05 +00001574 break;
Chris Dearmanc6209532006-05-02 14:08:46 +01001575 case PRID_IMP_74K:
1576 c->cputype = CPU_74K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001577 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001578 __cpu_name[cpu] = "MIPS 74Kc";
Chris Dearmanc6209532006-05-02 14:08:46 +01001579 break;
Steven J. Hill113c62d2012-07-06 23:56:00 +02001580 case PRID_IMP_M14KC:
1581 c->cputype = CPU_M14KC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001582 c->writecombine = _CACHE_UNCACHED;
Steven J. Hill113c62d2012-07-06 23:56:00 +02001583 __cpu_name[cpu] = "MIPS M14Kc";
1584 break;
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001585 case PRID_IMP_M14KEC:
1586 c->cputype = CPU_M14KEC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001587 c->writecombine = _CACHE_UNCACHED;
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001588 __cpu_name[cpu] = "MIPS M14KEc";
1589 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +01001590 case PRID_IMP_1004K:
1591 c->cputype = CPU_1004K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001592 c->writecombine = _CACHE_UNCACHED;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001593 __cpu_name[cpu] = "MIPS 1004Kc";
Ralf Baechle39b8d522008-04-28 17:14:26 +01001594 break;
Steven J. Hill006a8512012-06-26 04:11:03 +00001595 case PRID_IMP_1074K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001596 c->cputype = CPU_1074K;
Markos Chandras4f12b912014-07-18 10:51:32 +01001597 c->writecombine = _CACHE_UNCACHED;
Steven J. Hill006a8512012-06-26 04:11:03 +00001598 __cpu_name[cpu] = "MIPS 1074Kc";
1599 break;
Leonid Yegoshinb5f065e2013-11-20 10:46:02 +00001600 case PRID_IMP_INTERAPTIV_UP:
1601 c->cputype = CPU_INTERAPTIV;
1602 __cpu_name[cpu] = "MIPS interAptiv";
1603 break;
1604 case PRID_IMP_INTERAPTIV_MP:
1605 c->cputype = CPU_INTERAPTIV;
1606 __cpu_name[cpu] = "MIPS interAptiv (multi)";
1607 break;
Leonid Yegoshinb0d4d302013-11-14 16:12:28 +00001608 case PRID_IMP_PROAPTIV_UP:
1609 c->cputype = CPU_PROAPTIV;
1610 __cpu_name[cpu] = "MIPS proAptiv";
1611 break;
1612 case PRID_IMP_PROAPTIV_MP:
1613 c->cputype = CPU_PROAPTIV;
1614 __cpu_name[cpu] = "MIPS proAptiv (multi)";
1615 break;
James Hogan829dcc02014-01-22 16:19:39 +00001616 case PRID_IMP_P5600:
1617 c->cputype = CPU_P5600;
1618 __cpu_name[cpu] = "MIPS P5600";
1619 break;
Paul Burtoneba20a3a2016-02-03 03:26:39 +00001620 case PRID_IMP_P6600:
1621 c->cputype = CPU_P6600;
1622 __cpu_name[cpu] = "MIPS P6600";
1623 break;
Markos Chandrase57f9a22015-07-09 10:40:37 +01001624 case PRID_IMP_I6400:
1625 c->cputype = CPU_I6400;
1626 __cpu_name[cpu] = "MIPS I6400";
1627 break;
Leonid Yegoshin9943ed92014-03-04 13:34:44 +00001628 case PRID_IMP_M5150:
1629 c->cputype = CPU_M5150;
1630 __cpu_name[cpu] = "MIPS M5150";
1631 break;
Paul Burton43aff742016-02-03 16:17:30 +00001632 case PRID_IMP_M6250:
1633 c->cputype = CPU_M6250;
1634 __cpu_name[cpu] = "MIPS M6250";
1635 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 }
Chris Dearman0b6d4972007-09-13 12:32:02 +01001637
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001638 decode_configs(c);
1639
Chris Dearman0b6d4972007-09-13 12:32:02 +01001640 spram_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641}
1642
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001643static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644{
Ralf Baechle41943182005-05-05 16:45:59 +00001645 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001646 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647 case PRID_IMP_AU1_REV1:
1648 case PRID_IMP_AU1_REV2:
Manuel Lauss270717a2009-03-25 17:49:28 +01001649 c->cputype = CPU_ALCHEMY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650 switch ((c->processor_id >> 24) & 0xff) {
1651 case 0:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001652 __cpu_name[cpu] = "Au1000";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 break;
1654 case 1:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001655 __cpu_name[cpu] = "Au1500";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 break;
1657 case 2:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001658 __cpu_name[cpu] = "Au1100";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 break;
1660 case 3:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001661 __cpu_name[cpu] = "Au1550";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 break;
Pete Popove3ad1c22005-03-01 06:33:16 +00001663 case 4:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001664 __cpu_name[cpu] = "Au1200";
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001665 if ((c->processor_id & PRID_REV_MASK) == 2)
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001666 __cpu_name[cpu] = "Au1250";
Manuel Lauss237cfee2007-12-06 09:07:55 +01001667 break;
1668 case 5:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001669 __cpu_name[cpu] = "Au1210";
Pete Popove3ad1c22005-03-01 06:33:16 +00001670 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 default:
Manuel Lauss270717a2009-03-25 17:49:28 +01001672 __cpu_name[cpu] = "Au1xxx";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 break;
1674 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 break;
1676 }
1677}
1678
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001679static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680{
Ralf Baechle41943182005-05-05 16:45:59 +00001681 decode_configs(c);
Ralf Baechle02cf2112005-10-01 13:06:32 +01001682
Markos Chandras4f12b912014-07-18 10:51:32 +01001683 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001684 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 case PRID_IMP_SB1:
1686 c->cputype = CPU_SB1;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001687 __cpu_name[cpu] = "SiByte SB1";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688 /* FPU in pass1 is known to have issues. */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001689 if ((c->processor_id & PRID_REV_MASK) < 0x02)
Ralf Baechle010b8532006-01-29 18:42:08 +00001690 c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 break;
Andrew Isaacson93ce2f522005-10-19 23:56:20 -07001692 case PRID_IMP_SB1A:
1693 c->cputype = CPU_SB1A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001694 __cpu_name[cpu] = "SiByte SB1A";
Andrew Isaacson93ce2f522005-10-19 23:56:20 -07001695 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696 }
1697}
1698
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001699static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700{
Ralf Baechle41943182005-05-05 16:45:59 +00001701 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001702 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 case PRID_IMP_SR71000:
1704 c->cputype = CPU_SR71000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001705 __cpu_name[cpu] = "Sandcraft SR71000";
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706 c->scache.ways = 8;
1707 c->tlbsize = 64;
1708 break;
1709 }
1710}
1711
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001712static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
Pete Popovbdf21b12005-07-14 17:47:57 +00001713{
1714 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001715 switch (c->processor_id & PRID_IMP_MASK) {
Pete Popovbdf21b12005-07-14 17:47:57 +00001716 case PRID_IMP_PR4450:
1717 c->cputype = CPU_PR4450;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001718 __cpu_name[cpu] = "Philips PR4450";
Steven J. Hilla96102b2012-12-07 04:31:36 +00001719 set_isa(c, MIPS_CPU_ISA_M32R1);
Pete Popovbdf21b12005-07-14 17:47:57 +00001720 break;
Pete Popovbdf21b12005-07-14 17:47:57 +00001721 }
1722}
1723
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001724static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001725{
1726 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001727 switch (c->processor_id & PRID_IMP_MASK) {
Kevin Cernekee190fca32010-11-23 10:26:45 -08001728 case PRID_IMP_BMIPS32_REV4:
1729 case PRID_IMP_BMIPS32_REV8:
Kevin Cernekee602977b2010-10-16 14:22:30 -07001730 c->cputype = CPU_BMIPS32;
1731 __cpu_name[cpu] = "Broadcom BMIPS32";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001732 set_elf_platform(cpu, "bmips32");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001733 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001734 case PRID_IMP_BMIPS3300:
1735 case PRID_IMP_BMIPS3300_ALT:
1736 case PRID_IMP_BMIPS3300_BUG:
1737 c->cputype = CPU_BMIPS3300;
1738 __cpu_name[cpu] = "Broadcom BMIPS3300";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001739 set_elf_platform(cpu, "bmips3300");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001740 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001741 case PRID_IMP_BMIPS43XX: {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001742 int rev = c->processor_id & PRID_REV_MASK;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001743
1744 if (rev >= PRID_REV_BMIPS4380_LO &&
1745 rev <= PRID_REV_BMIPS4380_HI) {
1746 c->cputype = CPU_BMIPS4380;
1747 __cpu_name[cpu] = "Broadcom BMIPS4380";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001748 set_elf_platform(cpu, "bmips4380");
Florian Fainellib4720802016-02-09 12:55:53 -08001749 c->options |= MIPS_CPU_RIXI;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001750 } else {
1751 c->cputype = CPU_BMIPS4350;
1752 __cpu_name[cpu] = "Broadcom BMIPS4350";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001753 set_elf_platform(cpu, "bmips4350");
Maxime Bizon0de663e2009-08-18 13:23:37 +01001754 }
1755 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001756 }
Kevin Cernekee602977b2010-10-16 14:22:30 -07001757 case PRID_IMP_BMIPS5000:
Kevin Cernekee68e6a782014-10-20 21:28:01 -07001758 case PRID_IMP_BMIPS5200:
Kevin Cernekee602977b2010-10-16 14:22:30 -07001759 c->cputype = CPU_BMIPS5000;
Florian Fainelli37808d62016-04-04 10:55:38 -07001760 if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_BMIPS5200)
1761 __cpu_name[cpu] = "Broadcom BMIPS5200";
1762 else
1763 __cpu_name[cpu] = "Broadcom BMIPS5000";
Kevin Cernekee06785df2011-04-16 11:29:28 -07001764 set_elf_platform(cpu, "bmips5000");
Florian Fainellib4720802016-02-09 12:55:53 -08001765 c->options |= MIPS_CPU_ULRI | MIPS_CPU_RIXI;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001766 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -07001767 }
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001768}
1769
David Daney0dd47812008-12-11 15:33:26 -08001770static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
1771{
1772 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001773 switch (c->processor_id & PRID_IMP_MASK) {
David Daney0dd47812008-12-11 15:33:26 -08001774 case PRID_IMP_CAVIUM_CN38XX:
1775 case PRID_IMP_CAVIUM_CN31XX:
1776 case PRID_IMP_CAVIUM_CN30XX:
David Daney6f329462010-02-10 15:12:48 -08001777 c->cputype = CPU_CAVIUM_OCTEON;
1778 __cpu_name[cpu] = "Cavium Octeon";
1779 goto platform;
David Daney0dd47812008-12-11 15:33:26 -08001780 case PRID_IMP_CAVIUM_CN58XX:
1781 case PRID_IMP_CAVIUM_CN56XX:
1782 case PRID_IMP_CAVIUM_CN50XX:
1783 case PRID_IMP_CAVIUM_CN52XX:
David Daney6f329462010-02-10 15:12:48 -08001784 c->cputype = CPU_CAVIUM_OCTEON_PLUS;
1785 __cpu_name[cpu] = "Cavium Octeon+";
1786platform:
Robert Millanc094c992011-04-18 11:37:55 -07001787 set_elf_platform(cpu, "octeon");
David Daney0dd47812008-12-11 15:33:26 -08001788 break;
David Daneya1431b62011-09-24 02:29:54 +02001789 case PRID_IMP_CAVIUM_CN61XX:
David Daney0e56b382010-10-07 16:03:45 -07001790 case PRID_IMP_CAVIUM_CN63XX:
David Daneya1431b62011-09-24 02:29:54 +02001791 case PRID_IMP_CAVIUM_CN66XX:
1792 case PRID_IMP_CAVIUM_CN68XX:
David Daneyaf04bb82013-07-29 15:07:01 -07001793 case PRID_IMP_CAVIUM_CNF71XX:
David Daney0e56b382010-10-07 16:03:45 -07001794 c->cputype = CPU_CAVIUM_OCTEON2;
1795 __cpu_name[cpu] = "Cavium Octeon II";
Robert Millanc094c992011-04-18 11:37:55 -07001796 set_elf_platform(cpu, "octeon2");
David Daney0e56b382010-10-07 16:03:45 -07001797 break;
David Daneyaf04bb82013-07-29 15:07:01 -07001798 case PRID_IMP_CAVIUM_CN70XX:
David Daneyb8c8f662016-02-01 14:43:41 -08001799 case PRID_IMP_CAVIUM_CN73XX:
1800 case PRID_IMP_CAVIUM_CNF75XX:
David Daneyaf04bb82013-07-29 15:07:01 -07001801 case PRID_IMP_CAVIUM_CN78XX:
1802 c->cputype = CPU_CAVIUM_OCTEON3;
1803 __cpu_name[cpu] = "Cavium Octeon III";
1804 set_elf_platform(cpu, "octeon3");
1805 break;
David Daney0dd47812008-12-11 15:33:26 -08001806 default:
1807 printk(KERN_INFO "Unknown Octeon chip!\n");
1808 c->cputype = CPU_UNKNOWN;
1809 break;
1810 }
1811}
1812
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001813static inline void cpu_probe_loongson(struct cpuinfo_mips *c, unsigned int cpu)
1814{
1815 switch (c->processor_id & PRID_IMP_MASK) {
1816 case PRID_IMP_LOONGSON_64: /* Loongson-2/3 */
1817 switch (c->processor_id & PRID_REV_MASK) {
1818 case PRID_REV_LOONGSON3A_R2:
1819 c->cputype = CPU_LOONGSON3;
1820 __cpu_name[cpu] = "ICT Loongson-3";
1821 set_elf_platform(cpu, "loongson3a");
1822 set_isa(c, MIPS_CPU_ISA_M64R2);
1823 break;
1824 }
1825
1826 decode_configs(c);
Huacai Chen186fb3c2017-03-16 21:00:25 +08001827 c->options |= MIPS_CPU_FTLB | MIPS_CPU_TLBINV | MIPS_CPU_LDPTE;
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001828 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
1829 break;
1830 default:
1831 panic("Unknown Loongson Processor ID!");
1832 break;
1833 }
1834}
1835
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001836static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
1837{
1838 decode_configs(c);
1839 /* JZRISC does not implement the CP0 counter. */
1840 c->options &= ~MIPS_CPU_COUNTER;
Maciej W. Rozycki06947aa2014-04-06 21:31:29 +01001841 BUG_ON(!__builtin_constant_p(cpu_has_counter) || cpu_has_counter);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001842 switch (c->processor_id & PRID_IMP_MASK) {
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001843 case PRID_IMP_JZRISC:
1844 c->cputype = CPU_JZRISC;
Markos Chandras4f12b912014-07-18 10:51:32 +01001845 c->writecombine = _CACHE_UNCACHED_ACCELERATED;
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001846 __cpu_name[cpu] = "Ingenic JZRISC";
1847 break;
1848 default:
1849 panic("Unknown Ingenic Processor ID!");
1850 break;
1851 }
1852}
1853
Jayachandran Ca7117c62011-05-11 12:04:58 +05301854static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
1855{
1856 decode_configs(c);
1857
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001858 if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
Manuel Lauss809f36c2011-11-01 20:03:30 +01001859 c->cputype = CPU_ALCHEMY;
1860 __cpu_name[cpu] = "Au1300";
1861 /* following stuff is not for Alchemy */
1862 return;
1863 }
1864
Ralf Baechle70342282013-01-22 12:59:30 +01001865 c->options = (MIPS_CPU_TLB |
1866 MIPS_CPU_4KEX |
Jayachandran Ca7117c62011-05-11 12:04:58 +05301867 MIPS_CPU_COUNTER |
Ralf Baechle70342282013-01-22 12:59:30 +01001868 MIPS_CPU_DIVEC |
1869 MIPS_CPU_WATCH |
1870 MIPS_CPU_EJTAG |
Jayachandran Ca7117c62011-05-11 12:04:58 +05301871 MIPS_CPU_LLSC);
1872
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001873 switch (c->processor_id & PRID_IMP_MASK) {
Jayachandran C4ca86a22013-08-11 14:43:54 +05301874 case PRID_IMP_NETLOGIC_XLP2XX:
Jayachandran C8907c552013-12-21 16:52:20 +05301875 case PRID_IMP_NETLOGIC_XLP9XX:
Yonghong Song1c983982014-04-29 20:07:53 +05301876 case PRID_IMP_NETLOGIC_XLP5XX:
Jayachandran C4ca86a22013-08-11 14:43:54 +05301877 c->cputype = CPU_XLP;
1878 __cpu_name[cpu] = "Broadcom XLPII";
1879 break;
1880
Jayachandran C2aa54b22011-11-16 00:21:29 +00001881 case PRID_IMP_NETLOGIC_XLP8XX:
1882 case PRID_IMP_NETLOGIC_XLP3XX:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001883 c->cputype = CPU_XLP;
1884 __cpu_name[cpu] = "Netlogic XLP";
1885 break;
1886
Jayachandran Ca7117c62011-05-11 12:04:58 +05301887 case PRID_IMP_NETLOGIC_XLR732:
1888 case PRID_IMP_NETLOGIC_XLR716:
1889 case PRID_IMP_NETLOGIC_XLR532:
1890 case PRID_IMP_NETLOGIC_XLR308:
1891 case PRID_IMP_NETLOGIC_XLR532C:
1892 case PRID_IMP_NETLOGIC_XLR516C:
1893 case PRID_IMP_NETLOGIC_XLR508C:
1894 case PRID_IMP_NETLOGIC_XLR308C:
1895 c->cputype = CPU_XLR;
1896 __cpu_name[cpu] = "Netlogic XLR";
1897 break;
1898
1899 case PRID_IMP_NETLOGIC_XLS608:
1900 case PRID_IMP_NETLOGIC_XLS408:
1901 case PRID_IMP_NETLOGIC_XLS404:
1902 case PRID_IMP_NETLOGIC_XLS208:
1903 case PRID_IMP_NETLOGIC_XLS204:
1904 case PRID_IMP_NETLOGIC_XLS108:
1905 case PRID_IMP_NETLOGIC_XLS104:
1906 case PRID_IMP_NETLOGIC_XLS616B:
1907 case PRID_IMP_NETLOGIC_XLS608B:
1908 case PRID_IMP_NETLOGIC_XLS416B:
1909 case PRID_IMP_NETLOGIC_XLS412B:
1910 case PRID_IMP_NETLOGIC_XLS408B:
1911 case PRID_IMP_NETLOGIC_XLS404B:
1912 c->cputype = CPU_XLR;
1913 __cpu_name[cpu] = "Netlogic XLS";
1914 break;
1915
1916 default:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001917 pr_info("Unknown Netlogic chip id [%02x]!\n",
Jayachandran Ca7117c62011-05-11 12:04:58 +05301918 c->processor_id);
1919 c->cputype = CPU_XLR;
1920 break;
1921 }
1922
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001923 if (c->cputype == CPU_XLP) {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001924 set_isa(c, MIPS_CPU_ISA_M64R2);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001925 c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
1926 /* This will be updated again after all threads are woken up */
1927 c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
1928 } else {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001929 set_isa(c, MIPS_CPU_ISA_M64R1);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001930 c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
1931 }
Jayachandran C7777b932013-06-11 14:41:35 +00001932 c->kscratch_mask = 0xf;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301933}
1934
David Daney949e51b2010-10-14 11:32:33 -07001935#ifdef CONFIG_64BIT
1936/* For use by uaccess.h */
1937u64 __ua_limit;
1938EXPORT_SYMBOL(__ua_limit);
1939#endif
1940
Ralf Baechle9966db252007-10-11 23:46:17 +01001941const char *__cpu_name[NR_CPUS];
David Daney874fd3b2010-01-28 16:52:12 -08001942const char *__elf_platform;
Ralf Baechle9966db252007-10-11 23:46:17 +01001943
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001944void cpu_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945{
1946 struct cpuinfo_mips *c = &current_cpu_data;
Ralf Baechle9966db252007-10-11 23:46:17 +01001947 unsigned int cpu = smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948
Ralf Baechle70342282013-01-22 12:59:30 +01001949 c->processor_id = PRID_IMP_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 c->fpu_id = FPIR_IMP_NONE;
1951 c->cputype = CPU_UNKNOWN;
Markos Chandras4f12b912014-07-18 10:51:32 +01001952 c->writecombine = _CACHE_UNCACHED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953
Maciej W. Rozycki9b266162015-04-03 23:27:48 +01001954 c->fpu_csr31 = FPU_CSR_RN;
1955 c->fpu_msk31 = FPU_CSR_RSVD | FPU_CSR_ABS2008 | FPU_CSR_NAN2008;
1956
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957 c->processor_id = read_c0_prid();
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001958 switch (c->processor_id & PRID_COMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 case PRID_COMP_LEGACY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001960 cpu_probe_legacy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961 break;
1962 case PRID_COMP_MIPS:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001963 cpu_probe_mips(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964 break;
1965 case PRID_COMP_ALCHEMY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001966 cpu_probe_alchemy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967 break;
1968 case PRID_COMP_SIBYTE:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001969 cpu_probe_sibyte(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001971 case PRID_COMP_BROADCOM:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001972 cpu_probe_broadcom(c, cpu);
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001973 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974 case PRID_COMP_SANDCRAFT:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001975 cpu_probe_sandcraft(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976 break;
Daniel Lairda92b0582008-03-06 09:07:18 +00001977 case PRID_COMP_NXP:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001978 cpu_probe_nxp(c, cpu);
Ralf Baechlea3dddd52006-03-11 08:18:41 +00001979 break;
David Daney0dd47812008-12-11 15:33:26 -08001980 case PRID_COMP_CAVIUM:
1981 cpu_probe_cavium(c, cpu);
1982 break;
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001983 case PRID_COMP_LOONGSON:
1984 cpu_probe_loongson(c, cpu);
1985 break;
Paul Burton252617a2015-05-24 16:11:14 +01001986 case PRID_COMP_INGENIC_D0:
1987 case PRID_COMP_INGENIC_D1:
1988 case PRID_COMP_INGENIC_E1:
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001989 cpu_probe_ingenic(c, cpu);
1990 break;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301991 case PRID_COMP_NETLOGIC:
1992 cpu_probe_netlogic(c, cpu);
1993 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994 }
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001995
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001996 BUG_ON(!__cpu_name[cpu]);
1997 BUG_ON(c->cputype == CPU_UNKNOWN);
1998
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001999 /*
2000 * Platform code can force the cpu type to optimize code
2001 * generation. In that case be sure the cpu type is correctly
2002 * manually setup otherwise it could trigger some nasty bugs.
2003 */
2004 BUG_ON(current_cpu_type() != c->cputype);
2005
Florian Fainelli2e274762016-02-09 12:55:52 -08002006 if (cpu_has_rixi) {
2007 /* Enable the RIXI exceptions */
2008 set_c0_pagegrain(PG_IEC);
2009 back_to_back_c0_hazard();
2010 /* Verify the IEC bit is set */
2011 if (read_c0_pagegrain() & PG_IEC)
2012 c->options |= MIPS_CPU_RIXIEX;
2013 }
2014
Kevin Cernekee0103d232010-05-02 14:43:52 -07002015 if (mips_fpu_disabled)
2016 c->options &= ~MIPS_CPU_FPU;
2017
2018 if (mips_dsp_disabled)
Steven J. Hillee80f7c72012-08-03 10:26:04 -05002019 c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -07002020
Markos Chandras3d528b32014-07-14 12:46:13 +01002021 if (mips_htw_disabled) {
2022 c->options &= ~MIPS_CPU_HTW;
2023 write_c0_pwctl(read_c0_pwctl() &
2024 ~(1 << MIPS_PWCTL_PWEN_SHIFT));
2025 }
2026
Maciej W. Rozycki7aecd5c2015-04-03 23:27:54 +01002027 if (c->options & MIPS_CPU_FPU)
2028 cpu_set_fpu_opts(c);
2029 else
2030 cpu_set_nofpu_opts(c);
Ralf Baechle9966db252007-10-11 23:46:17 +01002031
Joshua Kinard8d5ded12015-06-02 18:21:33 -04002032 if (cpu_has_bp_ghist)
2033 write_c0_r10k_diag(read_c0_r10k_diag() |
2034 R10K_DIAG_E_GHIST);
2035
Leonid Yegoshin8b8aa632014-11-13 13:51:51 +00002036 if (cpu_has_mips_r2_r6) {
Ralf Baechlef6771db2007-11-08 18:02:29 +00002037 c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
Al Cooperda4b62c2012-07-13 16:44:51 -04002038 /* R2 has Performance Counter Interrupt indicator */
2039 c->options |= MIPS_CPU_PCI;
2040 }
Ralf Baechlef6771db2007-11-08 18:02:29 +00002041 else
2042 c->srsets = 1;
Guenter Roeck91dfc422010-02-02 08:52:20 -08002043
Paul Burton4c063032015-07-27 12:58:24 -07002044 if (cpu_has_mips_r6)
2045 elf_hwcap |= HWCAP_MIPS_R6;
2046
Paul Burtona8ad1362014-01-28 14:28:43 +00002047 if (cpu_has_msa) {
Paul Burtona5e9a692014-01-27 15:23:10 +00002048 c->msa_id = cpu_get_msa_id();
Paul Burtona8ad1362014-01-28 14:28:43 +00002049 WARN(c->msa_id & MSA_IR_WRPF,
2050 "Vector register partitioning unimplemented!");
Paul Burton3cc9fa72015-07-27 12:58:25 -07002051 elf_hwcap |= HWCAP_MIPS_MSA;
Paul Burtona8ad1362014-01-28 14:28:43 +00002052 }
Paul Burtona5e9a692014-01-27 15:23:10 +00002053
James Hogan6ad816e2016-05-11 15:50:30 +01002054 if (cpu_has_vz)
2055 cpu_probe_vz(c);
2056
Guenter Roeck91dfc422010-02-02 08:52:20 -08002057 cpu_probe_vmbits(c);
David Daney949e51b2010-10-14 11:32:33 -07002058
2059#ifdef CONFIG_64BIT
2060 if (cpu == 0)
2061 __ua_limit = ~((1ull << cpu_vmbits) - 1);
2062#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063}
2064
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002065void cpu_report(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066{
2067 struct cpuinfo_mips *c = &current_cpu_data;
2068
Leonid Yegoshind9f897c2013-10-07 10:43:32 +01002069 pr_info("CPU%d revision is: %08x (%s)\n",
2070 smp_processor_id(), c->processor_id, cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 if (c->options & MIPS_CPU_FPU)
Ralf Baechle9966db252007-10-11 23:46:17 +01002072 printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
Paul Burtona5e9a692014-01-27 15:23:10 +00002073 if (cpu_has_msa)
2074 pr_info("MSA revision is: %08x\n", c->msa_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075}