blob: 4f98ca0f9888e1e5c96826ae82d9ff1eade11ee7 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Felix Fietkau09d8e312013-11-18 20:14:43 +010020#include <linux/time.h>
Felix Fietkauc67ce332013-12-14 18:03:38 +010021#include <linux/bitops.h>
Felix Fietkau5ca06eb2014-10-25 17:19:35 +020022#include <linux/etherdevice.h>
Miaoqing Pan61b559d2015-04-01 10:19:57 +080023#include <linux/gpio.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024#include <asm/unaligned.h>
25
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070026#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040027#include "hw-ops.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040028#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053029#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053030#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070031#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Sujithcbe61d82009-02-09 13:27:12 +053033static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040035MODULE_AUTHOR("Atheros Communications");
36MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
37MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
38MODULE_LICENSE("Dual BSD/GPL");
39
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020040static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053041{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020042 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +020043 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020044 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053045
Felix Fietkau087b6ff2011-07-09 11:12:49 +070046 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
47 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
48 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020049 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020050 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020051 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020052 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
53 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
54 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040055 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020056 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
57
Michal Nazarewiczbeae4162013-11-29 18:06:46 +010058 if (chan) {
59 if (IS_CHAN_HT40(chan))
60 clockrate *= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020061 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070062 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020063 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070064 clockrate /= 4;
65 }
66
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020067 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053068}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070069
Sujithcbe61d82009-02-09 13:27:12 +053070static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053071{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020072 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +053073
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020074 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053075}
76
Sujith0caa7b12009-02-16 13:23:20 +053077bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070078{
79 int i;
80
Sujith0caa7b12009-02-16 13:23:20 +053081 BUG_ON(timeout < AH_TIME_QUANTUM);
82
83 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070084 if ((REG_READ(ah, reg) & mask) == val)
85 return true;
86
87 udelay(AH_TIME_QUANTUM);
88 }
Sujith04bd46382008-11-28 22:18:05 +053089
Joe Perchesd2182b62011-12-15 14:55:53 -080090 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -080091 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
92 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +053093
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070094 return false;
95}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040096EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070097
Felix Fietkau7c5adc82012-04-19 21:18:26 +020098void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
99 int hw_delay)
100{
Felix Fietkau1a5e6322013-10-11 23:30:54 +0200101 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200102
103 if (IS_CHAN_HALF_RATE(chan))
104 hw_delay *= 2;
105 else if (IS_CHAN_QUARTER_RATE(chan))
106 hw_delay *= 4;
107
108 udelay(hw_delay + BASE_ACTIVATE_DELAY);
109}
110
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100111void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100112 int column, unsigned int *writecnt)
113{
114 int r;
115
116 ENABLE_REGWRITE_BUFFER(ah);
117 for (r = 0; r < array->ia_rows; r++) {
118 REG_WRITE(ah, INI_RA(array, r, 0),
119 INI_RA(array, r, column));
120 DO_DELAY(*writecnt);
121 }
122 REGWRITE_BUFFER_FLUSH(ah);
123}
124
Oleksij Rempela57cb452015-03-22 19:29:51 +0100125void ath9k_hw_read_array(struct ath_hw *ah, u32 array[][2], int size)
126{
127 u32 *tmp_reg_list, *tmp_data;
128 int i;
129
130 tmp_reg_list = kmalloc(size * sizeof(u32), GFP_KERNEL);
131 if (!tmp_reg_list) {
132 dev_err(ah->dev, "%s: tmp_reg_list: alloc filed\n", __func__);
133 return;
134 }
135
136 tmp_data = kmalloc(size * sizeof(u32), GFP_KERNEL);
137 if (!tmp_data) {
138 dev_err(ah->dev, "%s tmp_data: alloc filed\n", __func__);
139 goto error_tmp_data;
140 }
141
142 for (i = 0; i < size; i++)
143 tmp_reg_list[i] = array[i][0];
144
145 REG_READ_MULTI(ah, tmp_reg_list, tmp_data, size);
146
147 for (i = 0; i < size; i++)
148 array[i][1] = tmp_data[i];
149
150 kfree(tmp_data);
151error_tmp_data:
152 kfree(tmp_reg_list);
153}
154
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700155u32 ath9k_hw_reverse_bits(u32 val, u32 n)
156{
157 u32 retval;
158 int i;
159
160 for (i = 0, retval = 0; i < n; i++) {
161 retval = (retval << 1) | (val & 1);
162 val >>= 1;
163 }
164 return retval;
165}
166
Sujithcbe61d82009-02-09 13:27:12 +0530167u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100168 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530169 u32 frameLen, u16 rateix,
170 bool shortPreamble)
171{
172 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530173
174 if (kbps == 0)
175 return 0;
176
Felix Fietkau545750d2009-11-23 22:21:01 +0100177 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530178 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530179 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100180 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530181 phyTime >>= 1;
182 numBits = frameLen << 3;
183 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
184 break;
Sujith46d14a52008-11-18 09:08:13 +0530185 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530186 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530187 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
188 numBits = OFDM_PLCP_BITS + (frameLen << 3);
189 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
190 txTime = OFDM_SIFS_TIME_QUARTER
191 + OFDM_PREAMBLE_TIME_QUARTER
192 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530193 } else if (ah->curchan &&
194 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530195 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
196 numBits = OFDM_PLCP_BITS + (frameLen << 3);
197 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
198 txTime = OFDM_SIFS_TIME_HALF +
199 OFDM_PREAMBLE_TIME_HALF
200 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
201 } else {
202 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
203 numBits = OFDM_PLCP_BITS + (frameLen << 3);
204 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
205 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
206 + (numSymbols * OFDM_SYMBOL_TIME);
207 }
208 break;
209 default:
Joe Perches38002762010-12-02 19:12:36 -0800210 ath_err(ath9k_hw_common(ah),
211 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530212 txTime = 0;
213 break;
214 }
215
216 return txTime;
217}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400218EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530219
Sujithcbe61d82009-02-09 13:27:12 +0530220void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530221 struct ath9k_channel *chan,
222 struct chan_centers *centers)
223{
224 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530225
226 if (!IS_CHAN_HT40(chan)) {
227 centers->ctl_center = centers->ext_center =
228 centers->synth_center = chan->channel;
229 return;
230 }
231
Felix Fietkau88969342013-10-11 23:30:53 +0200232 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530233 centers->synth_center =
234 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
235 extoff = 1;
236 } else {
237 centers->synth_center =
238 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
239 extoff = -1;
240 }
241
242 centers->ctl_center =
243 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700244 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530245 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700246 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530247}
248
249/******************/
250/* Chip Revisions */
251/******************/
252
Sujithcbe61d82009-02-09 13:27:12 +0530253static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530254{
255 u32 val;
256
Felix Fietkau09c74f72014-09-27 22:49:43 +0200257 if (ah->get_mac_revision)
258 ah->hw_version.macRev = ah->get_mac_revision();
259
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530260 switch (ah->hw_version.devid) {
261 case AR5416_AR9100_DEVID:
262 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
263 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200264 case AR9300_DEVID_AR9330:
265 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
Felix Fietkau09c74f72014-09-27 22:49:43 +0200266 if (!ah->get_mac_revision) {
Gabor Juhos37625612011-06-21 11:23:23 +0200267 val = REG_READ(ah, AR_SREV);
268 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
269 }
270 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530271 case AR9300_DEVID_AR9340:
272 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530273 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200274 case AR9300_DEVID_QCA955X:
275 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
276 return;
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530277 case AR9300_DEVID_AR953X:
278 ah->hw_version.macVersion = AR_SREV_VERSION_9531;
279 return;
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530280 case AR9300_DEVID_QCA956X:
281 ah->hw_version.macVersion = AR_SREV_VERSION_9561;
Felix Fietkau78655982015-06-21 19:47:46 +0200282 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530283 }
284
Sujithf1dc5602008-10-29 10:16:30 +0530285 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
286
287 if (val == 0xFF) {
288 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530289 ah->hw_version.macVersion =
290 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
291 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530292
Sujith Manoharan77fac462012-09-11 20:09:18 +0530293 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530294 ah->is_pciexpress = true;
295 else
296 ah->is_pciexpress = (val &
297 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530298 } else {
299 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530300 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530301
Sujithd535a422009-02-09 13:27:06 +0530302 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530303
Sujithd535a422009-02-09 13:27:06 +0530304 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530305 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530306 }
307}
308
Sujithf1dc5602008-10-29 10:16:30 +0530309/************************************/
310/* HW Attach, Detach, Init Routines */
311/************************************/
312
Sujithcbe61d82009-02-09 13:27:12 +0530313static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530314{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100315 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530316 return;
317
318 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
319 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
320 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
321 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
322 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
323 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
324 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
325 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
326 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
327
328 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
329}
330
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400331/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530332static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530333{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700334 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400335 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530336 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800337 static const u32 patternData[4] = {
338 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
339 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400340 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530341
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400342 if (!AR_SREV_9300_20_OR_LATER(ah)) {
343 loop_max = 2;
344 regAddr[1] = AR_PHY_BASE + (8 << 2);
345 } else
346 loop_max = 1;
347
348 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530349 u32 addr = regAddr[i];
350 u32 wrData, rdData;
351
352 regHold[i] = REG_READ(ah, addr);
353 for (j = 0; j < 0x100; j++) {
354 wrData = (j << 16) | j;
355 REG_WRITE(ah, addr, wrData);
356 rdData = REG_READ(ah, addr);
357 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800358 ath_err(common,
359 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
360 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530361 return false;
362 }
363 }
364 for (j = 0; j < 4; j++) {
365 wrData = patternData[j];
366 REG_WRITE(ah, addr, wrData);
367 rdData = REG_READ(ah, addr);
368 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800369 ath_err(common,
370 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
371 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530372 return false;
373 }
374 }
375 REG_WRITE(ah, regAddr[i], regHold[i]);
376 }
377 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530378
Sujithf1dc5602008-10-29 10:16:30 +0530379 return true;
380}
381
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700382static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700383{
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530384 struct ath_common *common = ath9k_hw_common(ah);
385
Felix Fietkau689e7562012-04-12 22:35:56 +0200386 ah->config.dma_beacon_response_time = 1;
387 ah->config.sw_beacon_response_time = 6;
Viresh Kumar621a5f72015-09-26 15:04:07 -0700388 ah->config.cwm_ignore_extcca = false;
Sujith2660b812009-02-09 13:27:26 +0530389 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700390
Sujith0ce024c2009-12-14 14:57:00 +0530391 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400392
Sujith Manoharana64e1a42014-01-23 08:20:30 +0530393 if (AR_SREV_9300_20_OR_LATER(ah)) {
394 ah->config.rimt_last = 500;
395 ah->config.rimt_first = 2000;
396 } else {
397 ah->config.rimt_last = 250;
398 ah->config.rimt_first = 700;
399 }
400
Sujith Manoharan656cd752015-03-09 14:20:08 +0530401 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
402 ah->config.pll_pwrsave = 7;
403
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400404 /*
405 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
406 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
407 * This means we use it for all AR5416 devices, and the few
408 * minor PCI AR9280 devices out there.
409 *
410 * Serialization is required because these devices do not handle
411 * well the case of two concurrent reads/writes due to the latency
412 * involved. During one read/write another read/write can be issued
413 * on another CPU while the previous read/write may still be working
414 * on our hardware, if we hit this case the hardware poops in a loop.
415 * We prevent this by serializing reads and writes.
416 *
417 * This issue is not present on PCI-Express devices or pre-AR5416
418 * devices (legacy, 802.11abg).
419 */
420 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700421 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530422
423 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
424 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
425 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
426 !ah->is_pciexpress)) {
427 ah->config.serialize_regmode = SER_REG_MODE_ON;
428 } else {
429 ah->config.serialize_regmode = SER_REG_MODE_OFF;
430 }
431 }
432
433 ath_dbg(common, RESET, "serialize_regmode is %d\n",
434 ah->config.serialize_regmode);
435
436 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
437 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
438 else
439 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700440}
441
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700442static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700443{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700444 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
445
446 regulatory->country_code = CTRY_DEFAULT;
447 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700448
Sujithd535a422009-02-09 13:27:06 +0530449 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530450 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700451
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530452 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
453 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100454 if (AR_SREV_9100(ah))
455 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530456
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530457 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530458 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200459 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100460 ah->htc_reset_init = true;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530461
Felix Fietkauc09396e2015-03-15 08:07:04 +0100462 ah->tpc_enabled = false;
Lorenzo Bianconia9abe302014-12-19 00:18:12 +0100463
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530464 ah->ani_function = ATH9K_ANI_ALL;
465 if (!AR_SREV_9300_20_OR_LATER(ah))
466 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
467
468 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
469 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
470 else
471 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700472}
473
Sujithcbe61d82009-02-09 13:27:12 +0530474static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700475{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700476 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700477 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530478 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800479 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700480
Sujithf1dc5602008-10-29 10:16:30 +0530481 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400482 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700483 common->macaddr[2 * i] = eeval >> 8;
484 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700485 }
Felix Fietkau5ca06eb2014-10-25 17:19:35 +0200486 if (!is_valid_ether_addr(common->macaddr)) {
487 ath_err(common,
488 "eeprom contains invalid mac address: %pM\n",
489 common->macaddr);
490
491 random_ether_addr(common->macaddr);
492 ath_err(common,
493 "random mac address will be used: %pM\n",
494 common->macaddr);
495 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700496
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700497 return 0;
498}
499
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700500static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700501{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530502 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700503 int ecode;
504
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530505 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530506 if (!ath9k_hw_chip_test(ah))
507 return -ENODEV;
508 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700509
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400510 if (!AR_SREV_9300_20_OR_LATER(ah)) {
511 ecode = ar9002_hw_rf_claim(ah);
512 if (ecode != 0)
513 return ecode;
514 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700515
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700516 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700517 if (ecode != 0)
518 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530519
Joe Perchesd2182b62011-12-15 14:55:53 -0800520 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800521 ah->eep_ops->get_eeprom_ver(ah),
522 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530523
Sujith Manoharane3233002013-06-03 09:19:26 +0530524 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530525
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530526 /*
527 * EEPROM needs to be initialized before we do this.
528 * This is required for regulatory compliance.
529 */
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530530 if (AR_SREV_9300_20_OR_LATER(ah)) {
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530531 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
532 if ((regdmn & 0xF0) == CTL_FCC) {
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530533 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
534 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530535 }
536 }
537
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700538 return 0;
539}
540
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100541static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700542{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100543 if (!AR_SREV_9300_20_OR_LATER(ah))
544 return ar9002_hw_attach_ops(ah);
545
546 ar9003_hw_attach_ops(ah);
547 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700548}
549
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400550/* Called for all hardware families */
551static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700552{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700553 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700554 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700555
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530556 ath9k_hw_read_revisions(ah);
557
Sujith Manoharande825822013-12-28 09:47:11 +0530558 switch (ah->hw_version.macVersion) {
559 case AR_SREV_VERSION_5416_PCI:
560 case AR_SREV_VERSION_5416_PCIE:
561 case AR_SREV_VERSION_9160:
562 case AR_SREV_VERSION_9100:
563 case AR_SREV_VERSION_9280:
564 case AR_SREV_VERSION_9285:
565 case AR_SREV_VERSION_9287:
566 case AR_SREV_VERSION_9271:
567 case AR_SREV_VERSION_9300:
568 case AR_SREV_VERSION_9330:
569 case AR_SREV_VERSION_9485:
570 case AR_SREV_VERSION_9340:
571 case AR_SREV_VERSION_9462:
572 case AR_SREV_VERSION_9550:
573 case AR_SREV_VERSION_9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530574 case AR_SREV_VERSION_9531:
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530575 case AR_SREV_VERSION_9561:
Sujith Manoharande825822013-12-28 09:47:11 +0530576 break;
577 default:
578 ath_err(common,
579 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
580 ah->hw_version.macVersion, ah->hw_version.macRev);
581 return -EOPNOTSUPP;
582 }
583
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530584 /*
585 * Read back AR_WA into a permanent copy and set bits 14 and 17.
586 * We need to do this to avoid RMW of this register. We cannot
587 * read the reg when chip is asleep.
588 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530589 if (AR_SREV_9300_20_OR_LATER(ah)) {
590 ah->WARegVal = REG_READ(ah, AR_WA);
591 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
592 AR_WA_ASPM_TIMER_BASED_DISABLE);
593 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530594
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700595 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800596 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700597 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700598 }
599
Sujith Manoharana4a29542012-09-10 09:20:03 +0530600 if (AR_SREV_9565(ah)) {
601 ah->WARegVal |= AR_WA_BIT22;
602 REG_WRITE(ah, AR_WA, ah->WARegVal);
603 }
604
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400605 ath9k_hw_init_defaults(ah);
606 ath9k_hw_init_config(ah);
607
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100608 r = ath9k_hw_attach_ops(ah);
609 if (r)
610 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400611
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700612 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800613 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700614 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700615 }
616
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200617 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200618 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400619 ah->is_pciexpress = false;
620
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700621 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700622 ath9k_hw_init_cal_settings(ah);
623
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200624 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700625 ath9k_hw_disablepcie(ah);
626
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700627 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700628 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700629 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700630
631 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100632 r = ath9k_hw_fill_cap_info(ah);
633 if (r)
634 return r;
635
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700636 r = ath9k_hw_init_macaddr(ah);
637 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800638 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700639 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700640 }
641
Sujith Manoharan45987022013-12-24 10:44:18 +0530642 ath9k_hw_init_hang_checks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700643
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400644 common->state = ATH_HW_INITIALIZED;
645
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700646 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700647}
648
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400649int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530650{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400651 int ret;
652 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530653
Sujith Manoharan77fac462012-09-11 20:09:18 +0530654 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400655 switch (ah->hw_version.devid) {
656 case AR5416_DEVID_PCI:
657 case AR5416_DEVID_PCIE:
658 case AR5416_AR9100_DEVID:
659 case AR9160_DEVID_PCI:
660 case AR9280_DEVID_PCI:
661 case AR9280_DEVID_PCIE:
662 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400663 case AR9287_DEVID_PCI:
664 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400665 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400666 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800667 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200668 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530669 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200670 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700671 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530672 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530673 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530674 case AR9300_DEVID_AR9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530675 case AR9300_DEVID_AR953X:
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530676 case AR9300_DEVID_QCA956X:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400677 break;
678 default:
679 if (common->bus_ops->ath_bus_type == ATH_USB)
680 break;
Joe Perches38002762010-12-02 19:12:36 -0800681 ath_err(common, "Hardware device ID 0x%04x not supported\n",
682 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400683 return -EOPNOTSUPP;
684 }
Sujithf1dc5602008-10-29 10:16:30 +0530685
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400686 ret = __ath9k_hw_init(ah);
687 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800688 ath_err(common,
689 "Unable to initialize hardware; initialization status: %d\n",
690 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400691 return ret;
692 }
Sujithf1dc5602008-10-29 10:16:30 +0530693
Lorenzo Bianconic774d572014-09-16 02:13:09 +0200694 ath_dynack_init(ah);
695
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400696 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530697}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400698EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530699
Sujithcbe61d82009-02-09 13:27:12 +0530700static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530701{
Sujith7d0d0df2010-04-16 11:53:57 +0530702 ENABLE_REGWRITE_BUFFER(ah);
703
Sujithf1dc5602008-10-29 10:16:30 +0530704 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
705 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
706
707 REG_WRITE(ah, AR_QOS_NO_ACK,
708 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
709 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
710 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
711
712 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
713 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
714 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
715 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
716 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530717
718 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530719}
720
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530721u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530722{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530723 struct ath_common *common = ath9k_hw_common(ah);
724 int i = 0;
725
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100726 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
727 udelay(100);
728 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
729
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530730 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
731
Vivek Natarajanb1415812011-01-27 14:45:07 +0530732 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530733
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530734 if (WARN_ON_ONCE(i >= 100)) {
735 ath_err(common, "PLL4 meaurement not done\n");
736 break;
737 }
738
739 i++;
740 }
741
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100742 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530743}
744EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
745
Sujithcbe61d82009-02-09 13:27:12 +0530746static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530747 struct ath9k_channel *chan)
748{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800749 u32 pll;
750
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200751 pll = ath9k_hw_compute_pll_control(ah, chan);
752
Sujith Manoharana4a29542012-09-10 09:20:03 +0530753 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530754 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
755 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
756 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
757 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
758 AR_CH0_DPLL2_KD, 0x40);
759 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
760 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530761
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530762 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
763 AR_CH0_BB_DPLL1_REFDIV, 0x5);
764 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
765 AR_CH0_BB_DPLL1_NINI, 0x58);
766 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
767 AR_CH0_BB_DPLL1_NFRAC, 0x0);
768
769 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
770 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
771 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
772 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
773 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
774 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
775
776 /* program BB PLL phase_shift to 0x6 */
777 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
778 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
779
780 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
781 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530782 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200783 } else if (AR_SREV_9330(ah)) {
784 u32 ddr_dpll2, pll_control2, kd;
785
786 if (ah->is_clk_25mhz) {
787 ddr_dpll2 = 0x18e82f01;
788 pll_control2 = 0xe04a3d;
789 kd = 0x1d;
790 } else {
791 ddr_dpll2 = 0x19e82f01;
792 pll_control2 = 0x886666;
793 kd = 0x3d;
794 }
795
796 /* program DDR PLL ki and kd value */
797 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
798
799 /* program DDR PLL phase_shift */
800 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
801 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
802
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200803 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
804 pll | AR_RTC_9300_PLL_BYPASS);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200805 udelay(1000);
806
807 /* program refdiv, nint, frac to RTC register */
808 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
809
810 /* program BB PLL kd and ki value */
811 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
812 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
813
814 /* program BB PLL phase_shift */
815 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
816 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530817 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
818 AR_SREV_9561(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530819 u32 regval, pll2_divint, pll2_divfrac, refdiv;
820
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200821 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
822 pll | AR_RTC_9300_SOC_PLL_BYPASS);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530823 udelay(1000);
824
825 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
826 udelay(100);
827
828 if (ah->is_clk_25mhz) {
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530829 if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530830 pll2_divint = 0x1c;
831 pll2_divfrac = 0xa3d2;
832 refdiv = 1;
833 } else {
834 pll2_divint = 0x54;
835 pll2_divfrac = 0x1eb85;
836 refdiv = 3;
837 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530838 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200839 if (AR_SREV_9340(ah)) {
840 pll2_divint = 88;
841 pll2_divfrac = 0;
842 refdiv = 5;
843 } else {
844 pll2_divint = 0x11;
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530845 pll2_divfrac = (AR_SREV_9531(ah) ||
846 AR_SREV_9561(ah)) ?
847 0x26665 : 0x26666;
Gabor Juhosfc05a312012-07-03 19:13:31 +0200848 refdiv = 1;
849 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530850 }
851
852 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530853 if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530854 regval |= (0x1 << 22);
855 else
856 regval |= (0x1 << 16);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530857 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
858 udelay(100);
859
860 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
861 (pll2_divint << 18) | pll2_divfrac);
862 udelay(100);
863
864 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200865 if (AR_SREV_9340(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530866 regval = (regval & 0x80071fff) |
867 (0x1 << 30) |
868 (0x1 << 13) |
869 (0x4 << 26) |
870 (0x18 << 19);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530871 else if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530872 regval = (regval & 0x01c00fff) |
873 (0x1 << 31) |
874 (0x2 << 29) |
875 (0xa << 25) |
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530876 (0x1 << 19);
877
878 if (AR_SREV_9531(ah))
879 regval |= (0x6 << 12);
880 } else
Sujith Manoharan2c323052013-12-31 08:12:02 +0530881 regval = (regval & 0x80071fff) |
882 (0x3 << 30) |
883 (0x1 << 13) |
884 (0x4 << 26) |
885 (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530886 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530887
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530888 if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530889 REG_WRITE(ah, AR_PHY_PLL_MODE,
890 REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
891 else
892 REG_WRITE(ah, AR_PHY_PLL_MODE,
893 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
894
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530895 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530896 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800897
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530898 if (AR_SREV_9565(ah))
899 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100900 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530901
Gabor Juhosfc05a312012-07-03 19:13:31 +0200902 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
903 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530904 udelay(1000);
905
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400906 /* Switch the core clock for ar9271 to 117Mhz */
907 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530908 udelay(500);
909 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400910 }
911
Sujithf1dc5602008-10-29 10:16:30 +0530912 udelay(RTC_PLL_SETTLE_DELAY);
913
914 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
915}
916
Sujithcbe61d82009-02-09 13:27:12 +0530917static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800918 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530919{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530920 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400921 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530922 AR_IMR_TXURN |
923 AR_IMR_RXERR |
924 AR_IMR_RXORN |
925 AR_IMR_BCNMISC;
926
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530927 if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
928 AR_SREV_9561(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530929 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
930
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400931 if (AR_SREV_9300_20_OR_LATER(ah)) {
932 imr_reg |= AR_IMR_RXOK_HP;
933 if (ah->config.rx_intr_mitigation)
934 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
935 else
936 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530937
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400938 } else {
939 if (ah->config.rx_intr_mitigation)
940 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
941 else
942 imr_reg |= AR_IMR_RXOK;
943 }
944
945 if (ah->config.tx_intr_mitigation)
946 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
947 else
948 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530949
Sujith7d0d0df2010-04-16 11:53:57 +0530950 ENABLE_REGWRITE_BUFFER(ah);
951
Pavel Roskin152d5302010-03-31 18:05:37 -0400952 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500953 ah->imrs2_reg |= AR_IMR_S2_GTT;
954 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530955
956 if (!AR_SREV_9100(ah)) {
957 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530958 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530959 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
960 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400961
Sujith7d0d0df2010-04-16 11:53:57 +0530962 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530963
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400964 if (AR_SREV_9300_20_OR_LATER(ah)) {
965 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
966 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
967 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
968 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
969 }
Sujithf1dc5602008-10-29 10:16:30 +0530970}
971
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700972static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
973{
974 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
975 val = min(val, (u32) 0xFFFF);
976 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
977}
978
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200979void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530980{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100981 u32 val = ath9k_hw_mac_to_clks(ah, us);
982 val = min(val, (u32) 0xFFFF);
983 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530984}
985
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200986void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530987{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100988 u32 val = ath9k_hw_mac_to_clks(ah, us);
989 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
990 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
991}
992
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200993void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Felix Fietkau0005baf2010-01-15 02:33:40 +0100994{
995 u32 val = ath9k_hw_mac_to_clks(ah, us);
996 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
997 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530998}
999
Sujithcbe61d82009-02-09 13:27:12 +05301000static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301001{
Sujithf1dc5602008-10-29 10:16:30 +05301002 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001003 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1004 tu);
Sujith2660b812009-02-09 13:27:26 +05301005 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301006 return false;
1007 } else {
1008 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301009 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301010 return true;
1011 }
1012}
1013
Felix Fietkau0005baf2010-01-15 02:33:40 +01001014void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301015{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001016 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001017 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001018 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001019 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001020 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001021 int rx_lat = 0, tx_lat = 0, eifs = 0;
1022 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001023
Joe Perchesd2182b62011-12-15 14:55:53 -08001024 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001025 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301026
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001027 if (!chan)
1028 return;
1029
Sujith2660b812009-02-09 13:27:26 +05301030 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001031 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001032
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301033 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1034 rx_lat = 41;
1035 else
1036 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001037 tx_lat = 54;
1038
Felix Fietkaue88e4862012-04-19 21:18:22 +02001039 if (IS_CHAN_5GHZ(chan))
1040 sifstime = 16;
1041 else
1042 sifstime = 10;
1043
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001044 if (IS_CHAN_HALF_RATE(chan)) {
1045 eifs = 175;
1046 rx_lat *= 2;
1047 tx_lat *= 2;
1048 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1049 tx_lat += 11;
1050
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001051 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001052 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001053 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001054 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1055 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301056 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001057 tx_lat *= 4;
1058 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1059 tx_lat += 22;
1060
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001061 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001062 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001063 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001064 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301065 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1066 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1067 reg = AR_USEC_ASYNC_FIFO;
1068 } else {
1069 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1070 common->clockrate;
1071 reg = REG_READ(ah, AR_USEC);
1072 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001073 rx_lat = MS(reg, AR_USEC_RX_LAT);
1074 tx_lat = MS(reg, AR_USEC_TX_LAT);
1075
1076 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001077 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001078
Felix Fietkaue239d852010-01-15 02:34:58 +01001079 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001080 slottime += 3 * ah->coverage_class;
1081 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001082 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001083
1084 /*
1085 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001086 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001087 * This was initially only meant to work around an issue with delayed
1088 * BA frames in some implementations, but it has been found to fix ACK
1089 * timeout issues in other cases as well.
1090 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001091 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001092 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001093 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001094 ctstimeout += 48 - sifstime - ah->slottime;
1095 }
1096
Lorenzo Bianconi7aefa8a2014-09-16 02:13:11 +02001097 if (ah->dynack.enabled) {
1098 acktimeout = ah->dynack.ackto;
1099 ctstimeout = acktimeout;
1100 slottime = (acktimeout - 3) / 2;
1101 } else {
1102 ah->dynack.ackto = acktimeout;
1103 }
1104
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001105 ath9k_hw_set_sifs_time(ah, sifstime);
1106 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001107 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001108 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301109 if (ah->globaltxtimeout != (u32) -1)
1110 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001111
1112 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1113 REG_RMW(ah, AR_USEC,
1114 (common->clockrate - 1) |
1115 SM(rx_lat, AR_USEC_RX_LAT) |
1116 SM(tx_lat, AR_USEC_TX_LAT),
1117 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1118
Sujithf1dc5602008-10-29 10:16:30 +05301119}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001120EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301121
Sujith285f2dd2010-01-08 10:36:07 +05301122void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001123{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001124 struct ath_common *common = ath9k_hw_common(ah);
1125
Sujith736b3a22010-03-17 14:25:24 +05301126 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001127 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001128
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001129 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001130}
Sujith285f2dd2010-01-08 10:36:07 +05301131EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001132
Sujithf1dc5602008-10-29 10:16:30 +05301133/*******/
1134/* INI */
1135/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001136
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001137u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001138{
1139 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1140
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001141 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001142 ctl |= CTL_11G;
1143 else
1144 ctl |= CTL_11A;
1145
1146 return ctl;
1147}
1148
Sujithf1dc5602008-10-29 10:16:30 +05301149/****************************************/
1150/* Reset and Channel Switching Routines */
1151/****************************************/
1152
Sujithcbe61d82009-02-09 13:27:12 +05301153static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301154{
Felix Fietkau57b32222010-04-15 17:39:22 -04001155 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001156 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301157
Sujith7d0d0df2010-04-16 11:53:57 +05301158 ENABLE_REGWRITE_BUFFER(ah);
1159
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001160 /*
1161 * set AHB_MODE not to do cacheline prefetches
1162 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001163 if (!AR_SREV_9300_20_OR_LATER(ah))
1164 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301165
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001166 /*
1167 * let mac dma reads be in 128 byte chunks
1168 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001169 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301170
Sujith7d0d0df2010-04-16 11:53:57 +05301171 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301172
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001173 /*
1174 * Restore TX Trigger Level to its pre-reset value.
1175 * The initial value depends on whether aggregation is enabled, and is
1176 * adjusted whenever underruns are detected.
1177 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001178 if (!AR_SREV_9300_20_OR_LATER(ah))
1179 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301180
Sujith7d0d0df2010-04-16 11:53:57 +05301181 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301182
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001183 /*
1184 * let mac dma writes be in 128 byte chunks
1185 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001186 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301187
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001188 /*
1189 * Setup receive FIFO threshold to hold off TX activities
1190 */
Sujithf1dc5602008-10-29 10:16:30 +05301191 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1192
Felix Fietkau57b32222010-04-15 17:39:22 -04001193 if (AR_SREV_9300_20_OR_LATER(ah)) {
1194 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1195 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1196
1197 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1198 ah->caps.rx_status_len);
1199 }
1200
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001201 /*
1202 * reduce the number of usable entries in PCU TXBUF to avoid
1203 * wrap around issues.
1204 */
Sujithf1dc5602008-10-29 10:16:30 +05301205 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001206 /* For AR9285 the number of Fifos are reduced to half.
1207 * So set the usable tx buf size also to half to
1208 * avoid data/delimiter underruns
1209 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001210 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1211 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1212 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1213 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1214 } else {
1215 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301216 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001217
Felix Fietkau86c157b2013-05-23 12:20:56 +02001218 if (!AR_SREV_9271(ah))
1219 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1220
Sujith7d0d0df2010-04-16 11:53:57 +05301221 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301222
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001223 if (AR_SREV_9300_20_OR_LATER(ah))
1224 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301225}
1226
Sujithcbe61d82009-02-09 13:27:12 +05301227static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301228{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001229 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1230 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301231
Oleksij Rempel7b37e0d2015-03-22 19:29:57 +01001232 ENABLE_REG_RMW_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301233 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001234 case NL80211_IFTYPE_ADHOC:
Felix Fietkau83322eb2014-09-27 22:49:44 +02001235 if (!AR_SREV_9340_13(ah)) {
1236 set |= AR_STA_ID1_ADHOC;
1237 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1238 break;
1239 }
1240 /* fall through */
Jan Kaisrlik862a3362015-09-17 14:03:46 +02001241 case NL80211_IFTYPE_OCB:
Thomas Pedersen2664d662013-05-08 10:16:48 -07001242 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001243 case NL80211_IFTYPE_AP:
1244 set |= AR_STA_ID1_STA_AP;
1245 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001246 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001247 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301248 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301249 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001250 if (!ah->is_monitoring)
1251 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301252 break;
Sujithf1dc5602008-10-29 10:16:30 +05301253 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001254 REG_RMW(ah, AR_STA_ID1, set, mask);
Oleksij Rempel7b37e0d2015-03-22 19:29:57 +01001255 REG_RMW_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301256}
1257
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001258void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1259 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001260{
1261 u32 coef_exp, coef_man;
1262
1263 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1264 if ((coef_scaled >> coef_exp) & 0x1)
1265 break;
1266
1267 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1268
1269 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1270
1271 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1272 *coef_exponent = coef_exp - 16;
1273}
1274
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301275/* AR9330 WAR:
1276 * call external reset function to reset WMAC if:
1277 * - doing a cold reset
1278 * - we have pending frames in the TX queues.
1279 */
1280static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
1281{
1282 int i, npend = 0;
1283
1284 for (i = 0; i < AR_NUM_QCU; i++) {
1285 npend = ath9k_hw_numtxpending(ah, i);
1286 if (npend)
1287 break;
1288 }
1289
1290 if (ah->external_reset &&
1291 (npend || type == ATH9K_RESET_COLD)) {
1292 int reset_err = 0;
1293
1294 ath_dbg(ath9k_hw_common(ah), RESET,
1295 "reset MAC via external reset\n");
1296
1297 reset_err = ah->external_reset();
1298 if (reset_err) {
1299 ath_err(ath9k_hw_common(ah),
1300 "External reset failed, err=%d\n",
1301 reset_err);
1302 return false;
1303 }
1304
1305 REG_WRITE(ah, AR_RTC_RESET, 1);
1306 }
1307
1308 return true;
1309}
1310
Sujithcbe61d82009-02-09 13:27:12 +05301311static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301312{
1313 u32 rst_flags;
1314 u32 tmpReg;
1315
Sujith70768492009-02-16 13:23:12 +05301316 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001317 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1318 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301319 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1320 }
1321
Sujith7d0d0df2010-04-16 11:53:57 +05301322 ENABLE_REGWRITE_BUFFER(ah);
1323
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001324 if (AR_SREV_9300_20_OR_LATER(ah)) {
1325 REG_WRITE(ah, AR_WA, ah->WARegVal);
1326 udelay(10);
1327 }
1328
Sujithf1dc5602008-10-29 10:16:30 +05301329 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1330 AR_RTC_FORCE_WAKE_ON_INT);
1331
1332 if (AR_SREV_9100(ah)) {
1333 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1334 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1335 } else {
1336 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001337 if (AR_SREV_9340(ah))
1338 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1339 else
1340 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1341 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1342
1343 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001344 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301345 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001346
1347 val = AR_RC_HOSTIF;
1348 if (!AR_SREV_9300_20_OR_LATER(ah))
1349 val |= AR_RC_AHB;
1350 REG_WRITE(ah, AR_RC, val);
1351
1352 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301353 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301354
1355 rst_flags = AR_RTC_RC_MAC_WARM;
1356 if (type == ATH9K_RESET_COLD)
1357 rst_flags |= AR_RTC_RC_MAC_COLD;
1358 }
1359
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001360 if (AR_SREV_9330(ah)) {
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301361 if (!ath9k_hw_ar9330_reset_war(ah, type))
1362 return false;
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001363 }
1364
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301365 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301366 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301367
Miaoqing Pan466b0f02016-01-18 09:33:50 +08001368 /* DMA HALT added to resolve ar9300 and ar9580 bus error during
1369 * RTC_RC reg read
1370 */
1371 if (AR_SREV_9300(ah) || AR_SREV_9580(ah)) {
1372 REG_SET_BIT(ah, AR_CFG, AR_CFG_HALT_REQ);
1373 ath9k_hw_wait(ah, AR_CFG, AR_CFG_HALT_ACK, AR_CFG_HALT_ACK,
1374 20 * AH_WAIT_TIMEOUT);
1375 REG_CLR_BIT(ah, AR_CFG, AR_CFG_HALT_REQ);
1376 }
1377
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001378 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301379
1380 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301381
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301382 if (AR_SREV_9300_20_OR_LATER(ah))
1383 udelay(50);
1384 else if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05301385 mdelay(10);
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301386 else
1387 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301388
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001389 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301390 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001391 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301392 return false;
1393 }
1394
1395 if (!AR_SREV_9100(ah))
1396 REG_WRITE(ah, AR_RC, 0);
1397
Sujithf1dc5602008-10-29 10:16:30 +05301398 if (AR_SREV_9100(ah))
1399 udelay(50);
1400
1401 return true;
1402}
1403
Sujithcbe61d82009-02-09 13:27:12 +05301404static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301405{
Sujith7d0d0df2010-04-16 11:53:57 +05301406 ENABLE_REGWRITE_BUFFER(ah);
1407
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001408 if (AR_SREV_9300_20_OR_LATER(ah)) {
1409 REG_WRITE(ah, AR_WA, ah->WARegVal);
1410 udelay(10);
1411 }
1412
Sujithf1dc5602008-10-29 10:16:30 +05301413 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1414 AR_RTC_FORCE_WAKE_ON_INT);
1415
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001416 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301417 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1418
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001419 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301420
Sujith7d0d0df2010-04-16 11:53:57 +05301421 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301422
Sujith Manoharanafe36532013-12-18 09:53:25 +05301423 udelay(2);
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001424
1425 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301426 REG_WRITE(ah, AR_RC, 0);
1427
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001428 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301429
1430 if (!ath9k_hw_wait(ah,
1431 AR_RTC_STATUS,
1432 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301433 AR_RTC_STATUS_ON,
1434 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001435 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301436 return false;
1437 }
1438
Sujithf1dc5602008-10-29 10:16:30 +05301439 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1440}
1441
Sujithcbe61d82009-02-09 13:27:12 +05301442static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301443{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301444 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301445
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001446 if (AR_SREV_9300_20_OR_LATER(ah)) {
1447 REG_WRITE(ah, AR_WA, ah->WARegVal);
1448 udelay(10);
1449 }
1450
Sujithf1dc5602008-10-29 10:16:30 +05301451 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1452 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1453
Felix Fietkauceb26a62012-10-03 21:07:51 +02001454 if (!ah->reset_power_on)
1455 type = ATH9K_RESET_POWER_ON;
1456
Sujithf1dc5602008-10-29 10:16:30 +05301457 switch (type) {
1458 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301459 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301460 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001461 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301462 break;
Sujithf1dc5602008-10-29 10:16:30 +05301463 case ATH9K_RESET_WARM:
1464 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301465 ret = ath9k_hw_set_reset(ah, type);
1466 break;
Sujithf1dc5602008-10-29 10:16:30 +05301467 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301468 break;
Sujithf1dc5602008-10-29 10:16:30 +05301469 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301470
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301471 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301472}
1473
Sujithcbe61d82009-02-09 13:27:12 +05301474static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301475 struct ath9k_channel *chan)
1476{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001477 int reset_type = ATH9K_RESET_WARM;
1478
1479 if (AR_SREV_9280(ah)) {
1480 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1481 reset_type = ATH9K_RESET_POWER_ON;
1482 else
1483 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001484 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1485 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1486 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001487
1488 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301489 return false;
1490
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001491 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301492 return false;
1493
Sujith2660b812009-02-09 13:27:26 +05301494 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001495
1496 if (AR_SREV_9330(ah))
1497 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301498 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301499
1500 return true;
1501}
1502
Sujithcbe61d82009-02-09 13:27:12 +05301503static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001504 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301505{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001506 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301507 struct ath9k_hw_capabilities *pCap = &ah->caps;
1508 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301509 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001510 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001511 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301512
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301513 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001514 u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
1515 band_switch = !!(flags_diff & CHANNEL_5GHZ);
1516 mode_diff = !!(flags_diff & ~CHANNEL_HT);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301517 }
Sujithf1dc5602008-10-29 10:16:30 +05301518
1519 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1520 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001521 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001522 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301523 return false;
1524 }
1525 }
1526
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001527 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001528 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301529 return false;
1530 }
1531
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301532 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301533 ath9k_hw_mark_phy_inactive(ah);
1534 udelay(5);
1535
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301536 if (band_switch)
1537 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301538
1539 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1540 ath_err(common, "Failed to do fast channel change\n");
1541 return false;
1542 }
1543 }
1544
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001545 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301546
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001547 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001548 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001549 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001550 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301551 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001552 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001553 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301554
Felix Fietkau81c507a2013-10-11 23:30:55 +02001555 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001556 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301557
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301558 if (band_switch || ini_reloaded)
1559 ah->eep_ops->set_board_values(ah, chan);
1560
1561 ath9k_hw_init_bb(ah, chan);
1562 ath9k_hw_rfbus_done(ah);
1563
1564 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301565 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301566 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301567 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301568 }
1569
Sujithf1dc5602008-10-29 10:16:30 +05301570 return true;
1571}
1572
Felix Fietkau691680b2011-03-19 13:55:38 +01001573static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1574{
1575 u32 gpio_mask = ah->gpio_mask;
1576 int i;
1577
1578 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1579 if (!(gpio_mask & 1))
1580 continue;
1581
Miaoqing Panb2d70d42016-03-07 10:38:15 +08001582 ath9k_hw_gpio_request_out(ah, i, NULL,
1583 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
Felix Fietkau691680b2011-03-19 13:55:38 +01001584 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
Miaoqing Pandb222192016-03-07 10:38:16 +08001585 ath9k_hw_gpio_free(ah, i);
Felix Fietkau691680b2011-03-19 13:55:38 +01001586 }
1587}
1588
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301589void ath9k_hw_check_nav(struct ath_hw *ah)
1590{
1591 struct ath_common *common = ath9k_hw_common(ah);
1592 u32 val;
1593
1594 val = REG_READ(ah, AR_NAV);
1595 if (val != 0xdeadbeef && val > 0x7fff) {
1596 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1597 REG_WRITE(ah, AR_NAV, 0);
1598 }
1599}
1600EXPORT_SYMBOL(ath9k_hw_check_nav);
1601
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001602bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301603{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001604 int count = 50;
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001605 u32 reg, last_val;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301606
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301607 if (AR_SREV_9300(ah))
1608 return !ath9k_hw_detect_mac_hang(ah);
1609
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001610 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001611 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301612
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001613 last_val = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001614 do {
1615 reg = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001616 if (reg != last_val)
1617 return true;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001618
Felix Fietkau105ff412014-03-09 09:51:16 +01001619 udelay(1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001620 last_val = reg;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001621 if ((reg & 0x7E7FFFEF) == 0x00702400)
1622 continue;
1623
1624 switch (reg & 0x7E000B00) {
1625 case 0x1E000000:
1626 case 0x52000B00:
1627 case 0x18000B00:
1628 continue;
1629 default:
1630 return true;
1631 }
1632 } while (count-- > 0);
1633
1634 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301635}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001636EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301637
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301638static void ath9k_hw_init_mfp(struct ath_hw *ah)
1639{
1640 /* Setup MFP options for CCMP */
1641 if (AR_SREV_9280_20_OR_LATER(ah)) {
1642 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1643 * frames when constructing CCMP AAD. */
1644 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1645 0xc7ff);
Chun-Yeow Yeoh60fc4962014-11-16 03:05:41 +08001646 if (AR_SREV_9271(ah) || AR_DEVID_7010(ah))
1647 ah->sw_mgmt_crypto_tx = true;
1648 else
1649 ah->sw_mgmt_crypto_tx = false;
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001650 ah->sw_mgmt_crypto_rx = false;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301651 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1652 /* Disable hardware crypto for management frames */
1653 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1654 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1655 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1656 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001657 ah->sw_mgmt_crypto_tx = true;
1658 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301659 } else {
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001660 ah->sw_mgmt_crypto_tx = true;
1661 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301662 }
1663}
1664
1665static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1666 u32 macStaId1, u32 saveDefAntenna)
1667{
1668 struct ath_common *common = ath9k_hw_common(ah);
1669
1670 ENABLE_REGWRITE_BUFFER(ah);
1671
Felix Fietkauecbbed32013-04-16 12:51:56 +02001672 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301673 | AR_STA_ID1_RTS_USE_DEF
Felix Fietkauecbbed32013-04-16 12:51:56 +02001674 | ah->sta_id1_defaults,
1675 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301676 ath_hw_setbssidmask(common);
1677 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1678 ath9k_hw_write_associd(ah);
1679 REG_WRITE(ah, AR_ISR, ~0);
1680 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1681
1682 REGWRITE_BUFFER_FLUSH(ah);
1683
1684 ath9k_hw_set_operating_mode(ah, ah->opmode);
1685}
1686
1687static void ath9k_hw_init_queues(struct ath_hw *ah)
1688{
1689 int i;
1690
1691 ENABLE_REGWRITE_BUFFER(ah);
1692
1693 for (i = 0; i < AR_NUM_DCU; i++)
1694 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1695
1696 REGWRITE_BUFFER_FLUSH(ah);
1697
1698 ah->intr_txqs = 0;
1699 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1700 ath9k_hw_resettxqueue(ah, i);
1701}
1702
1703/*
1704 * For big endian systems turn on swapping for descriptors
1705 */
1706static void ath9k_hw_init_desc(struct ath_hw *ah)
1707{
1708 struct ath_common *common = ath9k_hw_common(ah);
1709
1710 if (AR_SREV_9100(ah)) {
1711 u32 mask;
1712 mask = REG_READ(ah, AR_CFG);
1713 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1714 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1715 mask);
1716 } else {
1717 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1718 REG_WRITE(ah, AR_CFG, mask);
1719 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1720 REG_READ(ah, AR_CFG));
1721 }
1722 } else {
1723 if (common->bus_ops->ath_bus_type == ATH_USB) {
1724 /* Configure AR9271 target WLAN */
1725 if (AR_SREV_9271(ah))
1726 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1727 else
1728 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1729 }
1730#ifdef __BIG_ENDIAN
1731 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
Miaoqing Panede6a5e2014-12-19 06:33:59 +05301732 AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
1733 AR_SREV_9561(ah))
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301734 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1735 else
1736 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1737#endif
1738 }
1739}
1740
Sujith Manoharancaed6572012-03-14 14:40:46 +05301741/*
1742 * Fast channel change:
1743 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301744 */
1745static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1746{
1747 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301748 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301749 int ret;
1750
1751 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1752 goto fail;
1753
1754 if (ah->chip_fullsleep)
1755 goto fail;
1756
1757 if (!ah->curchan)
1758 goto fail;
1759
1760 if (chan->channel == ah->curchan->channel)
1761 goto fail;
1762
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001763 if ((ah->curchan->channelFlags | chan->channelFlags) &
1764 (CHANNEL_HALF | CHANNEL_QUARTER))
1765 goto fail;
1766
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301767 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001768 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301769 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001770 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001771 ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001772 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301773
1774 if (!ath9k_hw_check_alive(ah))
1775 goto fail;
1776
1777 /*
1778 * For AR9462, make sure that calibration data for
1779 * re-using are present.
1780 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301781 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301782 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1783 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1784 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301785 goto fail;
1786
1787 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1788 ah->curchan->channel, chan->channel);
1789
1790 ret = ath9k_hw_channel_change(ah, chan);
1791 if (!ret)
1792 goto fail;
1793
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301794 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301795 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301796
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301797 ath9k_hw_loadnf(ah, ah->curchan);
1798 ath9k_hw_start_nfcal(ah, true);
1799
Sujith Manoharancaed6572012-03-14 14:40:46 +05301800 if (AR_SREV_9271(ah))
1801 ar9002_hw_load_ani_reg(ah, chan);
1802
1803 return 0;
1804fail:
1805 return -EINVAL;
1806}
1807
Felix Fietkau8d7e09d2014-06-11 16:18:01 +05301808u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur)
1809{
1810 struct timespec ts;
1811 s64 usec;
1812
1813 if (!cur) {
1814 getrawmonotonic(&ts);
1815 cur = &ts;
1816 }
1817
1818 usec = cur->tv_sec * 1000000ULL + cur->tv_nsec / 1000;
1819 usec -= last->tv_sec * 1000000ULL + last->tv_nsec / 1000;
1820
1821 return (u32) usec;
1822}
1823EXPORT_SYMBOL(ath9k_hw_get_tsf_offset);
1824
Sujithcbe61d82009-02-09 13:27:12 +05301825int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301826 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001827{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001828 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001829 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001830 u32 saveDefAntenna;
1831 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301832 u64 tsf = 0;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001833 s64 usec = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301834 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301835 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301836 bool save_fullsleep = ah->chip_fullsleep;
1837
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301838 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301839 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1840 if (start_mci_reset)
1841 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301842 }
1843
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001844 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001845 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001846
Sujith Manoharancaed6572012-03-14 14:40:46 +05301847 if (ah->curchan && !ah->chip_fullsleep)
1848 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001849
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001850 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301851 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001852 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001853 /* Operating channel changed, reset channel calibration data */
1854 memset(caldata, 0, sizeof(*caldata));
1855 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001856 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301857 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001858 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001859 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001860
Sujith Manoharancaed6572012-03-14 14:40:46 +05301861 if (fastcc) {
1862 r = ath9k_hw_do_fastcc(ah, chan);
1863 if (!r)
1864 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001865 }
1866
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301867 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301868 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301869
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001870 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1871 if (saveDefAntenna == 0)
1872 saveDefAntenna = 1;
1873
1874 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1875
Felix Fietkau09d8e312013-11-18 20:14:43 +01001876 /* Save TSF before chip reset, a cold reset clears it */
1877 tsf = ath9k_hw_gettsf64(ah);
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001878 usec = ktime_to_us(ktime_get_raw());
Sujith46fe7822009-09-17 09:25:25 +05301879
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001880 saveLedState = REG_READ(ah, AR_CFG_LED) &
1881 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1882 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1883
1884 ath9k_hw_mark_phy_inactive(ah);
1885
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001886 ah->paprd_table_write_done = false;
1887
Sujith05020d22010-03-17 14:25:23 +05301888 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001889 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1890 REG_WRITE(ah,
1891 AR9271_RESET_POWER_DOWN_CONTROL,
1892 AR9271_RADIO_RF_RST);
1893 udelay(50);
1894 }
1895
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001896 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001897 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001898 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001899 }
1900
Sujith05020d22010-03-17 14:25:23 +05301901 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001902 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1903 ah->htc_reset_init = false;
1904 REG_WRITE(ah,
1905 AR9271_RESET_POWER_DOWN_CONTROL,
1906 AR9271_GATE_MAC_CTL);
1907 udelay(50);
1908 }
1909
Sujith46fe7822009-09-17 09:25:25 +05301910 /* Restore TSF */
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001911 usec = ktime_to_us(ktime_get_raw()) - usec;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001912 ath9k_hw_settsf64(ah, tsf + usec);
Sujith46fe7822009-09-17 09:25:25 +05301913
Felix Fietkau7a370812010-09-22 12:34:52 +02001914 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301915 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001916
Sujithe9141f72010-06-01 15:14:10 +05301917 if (!AR_SREV_9300_20_OR_LATER(ah))
1918 ar9002_hw_enable_async_fifo(ah);
1919
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001920 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001921 if (r)
1922 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001923
Lorenzo Bianconi935d00c2013-12-12 18:10:16 +01001924 ath9k_hw_set_rfmode(ah, chan);
1925
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301926 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301927 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1928
Felix Fietkauf860d522010-06-30 02:07:48 +02001929 /*
1930 * Some AR91xx SoC devices frequently fail to accept TSF writes
1931 * right after the chip reset. When that happens, write a new
1932 * value after the initvals have been applied, with an offset
1933 * based on measured time difference
1934 */
1935 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1936 tsf += 1500;
1937 ath9k_hw_settsf64(ah, tsf);
1938 }
1939
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301940 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001941
Felix Fietkau81c507a2013-10-11 23:30:55 +02001942 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001943 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301944 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001945
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301946 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301947
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001948 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001949 if (r)
1950 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001951
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001952 ath9k_hw_set_clockrate(ah);
1953
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301954 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301955 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001956 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001957 ath9k_hw_init_qos(ah);
1958
Sujith2660b812009-02-09 13:27:26 +05301959 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Miaoqing Panb2d70d42016-03-07 10:38:15 +08001960 ath9k_hw_gpio_request_in(ah, ah->rfkill_gpio, "ath9k-rfkill");
Johannes Berg3b319aa2009-06-13 14:50:26 +05301961
Felix Fietkau0005baf2010-01-15 02:33:40 +01001962 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001963
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001964 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1965 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1966 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1967 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1968 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1969 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1970 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301971 }
1972
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001973 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001974
1975 ath9k_hw_set_dma(ah);
1976
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301977 if (!ath9k_hw_mci_is_enabled(ah))
1978 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001979
Oleksij Rempel7b37e0d2015-03-22 19:29:57 +01001980 ENABLE_REG_RMW_BUFFER(ah);
Sujith0ce024c2009-12-14 14:57:00 +05301981 if (ah->config.rx_intr_mitigation) {
Sujith Manoharana64e1a42014-01-23 08:20:30 +05301982 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
1983 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001984 }
1985
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001986 if (ah->config.tx_intr_mitigation) {
1987 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1988 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1989 }
Oleksij Rempel7b37e0d2015-03-22 19:29:57 +01001990 REG_RMW_BUFFER_FLUSH(ah);
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001991
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001992 ath9k_hw_init_bb(ah, chan);
1993
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301994 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301995 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
1996 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301997 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001998 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001999 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002000
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302001 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302002 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302003
Sujith7d0d0df2010-04-16 11:53:57 +05302004 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002005
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04002006 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002007 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2008
Sujith7d0d0df2010-04-16 11:53:57 +05302009 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302010
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302011 ath9k_hw_gen_timer_start_tsf2(ah);
2012
Sujith Manoharan15d2b582013-03-04 12:42:53 +05302013 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002014
Sujith Manoharandbccdd12012-02-22 17:55:47 +05302015 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302016 ath9k_hw_btcoex_enable(ah);
2017
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302018 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302019 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302020
Felix Fietkau7b89fcc2014-10-25 17:19:32 +02002021 if (AR_SREV_9300_20_OR_LATER(ah)) {
2022 ath9k_hw_loadnf(ah, chan);
2023 ath9k_hw_start_nfcal(ah, true);
2024 }
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302025
Sujith Manoharana7abaf72013-12-24 10:44:21 +05302026 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002027 ar9003_hw_bb_watchdog_config(ah);
Sujith Manoharana7abaf72013-12-24 10:44:21 +05302028
2029 if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302030 ar9003_hw_disable_phy_restart(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302031
Felix Fietkau691680b2011-03-19 13:55:38 +01002032 ath9k_hw_apply_gpio_override(ah);
2033
Sujith Manoharan7bdea962013-08-04 14:22:00 +05302034 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05302035 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
2036
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02002037 if (ah->hw->conf.radar_enabled) {
2038 /* set HW specific DFS configuration */
Lorenzo Bianconi7a0a2602014-09-16 16:43:42 +02002039 ah->radar_conf.ext_channel = IS_CHAN_HT40(chan);
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02002040 ath9k_hw_set_radar_params(ah);
2041 }
2042
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002043 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002044}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002045EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002046
Sujithf1dc5602008-10-29 10:16:30 +05302047/******************************/
2048/* Power Management (Chipset) */
2049/******************************/
2050
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002051/*
2052 * Notify Power Mgt is disabled in self-generated frames.
2053 * If requested, force chip to sleep.
2054 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302055static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302056{
2057 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302058
Sujith Manoharana4a29542012-09-10 09:20:03 +05302059 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302060 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2061 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2062 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302063 /* xxx Required for WLAN only case ? */
2064 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2065 udelay(100);
2066 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302067
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302068 /*
2069 * Clear the RTC force wake bit to allow the
2070 * mac to go to sleep.
2071 */
2072 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302073
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302074 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302075 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302076
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302077 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2078 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2079
2080 /* Shutdown chip. Active low */
2081 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2082 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2083 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302084 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002085
2086 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002087 if (AR_SREV_9300_20_OR_LATER(ah))
2088 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002089}
2090
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002091/*
2092 * Notify Power Management is enabled in self-generating
2093 * frames. If request, set power mode of chip to
2094 * auto/normal. Duration in units of 128us (1/8 TU).
2095 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302096static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002097{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302098 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302099
Sujithf1dc5602008-10-29 10:16:30 +05302100 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002101
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302102 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2103 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2104 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2105 AR_RTC_FORCE_WAKE_ON_INT);
2106 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302107
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302108 /* When chip goes into network sleep, it could be waken
2109 * up by MCI_INT interrupt caused by BT's HW messages
2110 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2111 * rate (~100us). This will cause chip to leave and
2112 * re-enter network sleep mode frequently, which in
2113 * consequence will have WLAN MCI HW to generate lots of
2114 * SYS_WAKING and SYS_SLEEPING messages which will make
2115 * BT CPU to busy to process.
2116 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302117 if (ath9k_hw_mci_is_enabled(ah))
2118 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2119 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302120 /*
2121 * Clear the RTC force wake bit to allow the
2122 * mac to go to sleep.
2123 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302124 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302125
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302126 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302127 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302128 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002129
2130 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2131 if (AR_SREV_9300_20_OR_LATER(ah))
2132 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302133}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002134
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302135static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302136{
2137 u32 val;
2138 int i;
2139
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002140 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2141 if (AR_SREV_9300_20_OR_LATER(ah)) {
2142 REG_WRITE(ah, AR_WA, ah->WARegVal);
2143 udelay(10);
2144 }
2145
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302146 if ((REG_READ(ah, AR_RTC_STATUS) &
2147 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2148 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302149 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002150 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302151 if (!AR_SREV_9300_20_OR_LATER(ah))
2152 ath9k_hw_init_pll(ah, NULL);
2153 }
2154 if (AR_SREV_9100(ah))
2155 REG_SET_BIT(ah, AR_RTC_RESET,
2156 AR_RTC_RESET_EN);
2157
2158 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2159 AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302160 if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05302161 mdelay(10);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302162 else
2163 udelay(50);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302164
2165 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2166 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2167 if (val == AR_RTC_STATUS_ON)
2168 break;
2169 udelay(50);
2170 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2171 AR_RTC_FORCE_WAKE_EN);
2172 }
2173 if (i == 0) {
2174 ath_err(ath9k_hw_common(ah),
2175 "Failed to wakeup in %uus\n",
2176 POWER_UP_TIME / 20);
2177 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002178 }
2179
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302180 if (ath9k_hw_mci_is_enabled(ah))
2181 ar9003_mci_set_power_awake(ah);
2182
Sujithf1dc5602008-10-29 10:16:30 +05302183 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2184
2185 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002186}
2187
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002188bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302189{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002190 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302191 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302192 static const char *modes[] = {
2193 "AWAKE",
2194 "FULL-SLEEP",
2195 "NETWORK SLEEP",
2196 "UNDEFINED"
2197 };
Sujithf1dc5602008-10-29 10:16:30 +05302198
Gabor Juhoscbdec972009-07-24 17:27:22 +02002199 if (ah->power_mode == mode)
2200 return status;
2201
Joe Perchesd2182b62011-12-15 14:55:53 -08002202 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002203 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302204
2205 switch (mode) {
2206 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302207 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302208 break;
2209 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302210 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302211 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302212
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302213 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302214 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302215 break;
2216 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302217 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302218 break;
2219 default:
Joe Perches38002762010-12-02 19:12:36 -08002220 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302221 return false;
2222 }
Sujith2660b812009-02-09 13:27:26 +05302223 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302224
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002225 /*
2226 * XXX: If this warning never comes up after a while then
2227 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2228 * ath9k_hw_setpower() return type void.
2229 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302230
2231 if (!(ah->ah_flags & AH_UNPLUGGED))
2232 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002233
Sujithf1dc5602008-10-29 10:16:30 +05302234 return status;
2235}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002236EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302237
Sujithf1dc5602008-10-29 10:16:30 +05302238/*******************/
2239/* Beacon Handling */
2240/*******************/
2241
Sujithcbe61d82009-02-09 13:27:12 +05302242void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002243{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002244 int flags = 0;
2245
Sujith7d0d0df2010-04-16 11:53:57 +05302246 ENABLE_REGWRITE_BUFFER(ah);
2247
Sujith2660b812009-02-09 13:27:26 +05302248 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002249 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002250 REG_SET_BIT(ah, AR_TXCFG,
2251 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Thomas Pedersen2664d662013-05-08 10:16:48 -07002252 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002253 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002254 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2255 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2256 TU_TO_USEC(ah->config.dma_beacon_response_time));
2257 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2258 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002259 flags |=
2260 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2261 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002262 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002263 ath_dbg(ath9k_hw_common(ah), BEACON,
2264 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002265 return;
2266 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002267 }
2268
Felix Fietkaudd347f22011-03-22 21:54:17 +01002269 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2270 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2271 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002272
Sujith7d0d0df2010-04-16 11:53:57 +05302273 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302274
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002275 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2276}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002277EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002278
Sujithcbe61d82009-02-09 13:27:12 +05302279void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302280 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002281{
2282 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302283 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002284 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002285
Sujith7d0d0df2010-04-16 11:53:57 +05302286 ENABLE_REGWRITE_BUFFER(ah);
2287
Felix Fietkau4ed15762013-12-14 18:03:44 +01002288 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
2289 REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
2290 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002291
Sujith7d0d0df2010-04-16 11:53:57 +05302292 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302293
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002294 REG_RMW_FIELD(ah, AR_RSSI_THR,
2295 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2296
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302297 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002298
2299 if (bs->bs_sleepduration > beaconintval)
2300 beaconintval = bs->bs_sleepduration;
2301
2302 dtimperiod = bs->bs_dtimperiod;
2303 if (bs->bs_sleepduration > dtimperiod)
2304 dtimperiod = bs->bs_sleepduration;
2305
2306 if (beaconintval == dtimperiod)
2307 nextTbtt = bs->bs_nextdtim;
2308 else
2309 nextTbtt = bs->bs_nexttbtt;
2310
Janusz Dziedzic58bb9ca842015-11-27 09:37:06 +01002311 ath_dbg(common, BEACON, "next DTIM %u\n", bs->bs_nextdtim);
2312 ath_dbg(common, BEACON, "next beacon %u\n", nextTbtt);
2313 ath_dbg(common, BEACON, "beacon period %u\n", beaconintval);
2314 ath_dbg(common, BEACON, "DTIM period %u\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002315
Sujith7d0d0df2010-04-16 11:53:57 +05302316 ENABLE_REGWRITE_BUFFER(ah);
2317
Felix Fietkau4ed15762013-12-14 18:03:44 +01002318 REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
2319 REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002320
2321 REG_WRITE(ah, AR_SLEEP1,
2322 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2323 | AR_SLEEP1_ASSUME_DTIM);
2324
Sujith60b67f52008-08-07 10:52:38 +05302325 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002326 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2327 else
2328 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2329
2330 REG_WRITE(ah, AR_SLEEP2,
2331 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2332
Felix Fietkau4ed15762013-12-14 18:03:44 +01002333 REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
2334 REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002335
Sujith7d0d0df2010-04-16 11:53:57 +05302336 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302337
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002338 REG_SET_BIT(ah, AR_TIMER_MODE,
2339 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2340 AR_DTIM_TIMER_EN);
2341
Sujith4af9cf42009-02-12 10:06:47 +05302342 /* TSF Out of Range Threshold */
2343 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002344}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002345EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002346
Sujithf1dc5602008-10-29 10:16:30 +05302347/*******************/
2348/* HW Capabilities */
2349/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002350
Felix Fietkau60540692011-07-19 08:46:44 +02002351static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2352{
2353 eeprom_chainmask &= chip_chainmask;
2354 if (eeprom_chainmask)
2355 return eeprom_chainmask;
2356 else
2357 return chip_chainmask;
2358}
2359
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002360/**
2361 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2362 * @ah: the atheros hardware data structure
2363 *
2364 * We enable DFS support upstream on chipsets which have passed a series
2365 * of tests. The testing requirements are going to be documented. Desired
2366 * test requirements are documented at:
2367 *
2368 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2369 *
2370 * Once a new chipset gets properly tested an individual commit can be used
2371 * to document the testing for DFS for that chipset.
2372 */
2373static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2374{
2375
2376 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002377 /* for temporary testing DFS with 9280 */
2378 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002379 /* AR9580 will likely be our first target to get testing on */
2380 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002381 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002382 default:
2383 return false;
2384 }
2385}
2386
Miaoqing Pana01ab812016-03-07 10:38:14 +08002387static void ath9k_gpio_cap_init(struct ath_hw *ah)
2388{
2389 struct ath9k_hw_capabilities *pCap = &ah->caps;
2390
2391 if (AR_SREV_9271(ah)) {
2392 pCap->num_gpio_pins = AR9271_NUM_GPIO;
2393 pCap->gpio_mask = AR9271_GPIO_MASK;
2394 } else if (AR_DEVID_7010(ah)) {
2395 pCap->num_gpio_pins = AR7010_NUM_GPIO;
2396 pCap->gpio_mask = AR7010_GPIO_MASK;
2397 } else if (AR_SREV_9287(ah)) {
2398 pCap->num_gpio_pins = AR9287_NUM_GPIO;
2399 pCap->gpio_mask = AR9287_GPIO_MASK;
2400 } else if (AR_SREV_9285(ah)) {
2401 pCap->num_gpio_pins = AR9285_NUM_GPIO;
2402 pCap->gpio_mask = AR9285_GPIO_MASK;
2403 } else if (AR_SREV_9280(ah)) {
2404 pCap->num_gpio_pins = AR9280_NUM_GPIO;
2405 pCap->gpio_mask = AR9280_GPIO_MASK;
2406 } else if (AR_SREV_9300(ah)) {
2407 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2408 pCap->gpio_mask = AR9300_GPIO_MASK;
2409 } else if (AR_SREV_9330(ah)) {
2410 pCap->num_gpio_pins = AR9330_NUM_GPIO;
2411 pCap->gpio_mask = AR9330_GPIO_MASK;
2412 } else if (AR_SREV_9340(ah)) {
2413 pCap->num_gpio_pins = AR9340_NUM_GPIO;
2414 pCap->gpio_mask = AR9340_GPIO_MASK;
2415 } else if (AR_SREV_9462(ah)) {
2416 pCap->num_gpio_pins = AR9462_NUM_GPIO;
2417 pCap->gpio_mask = AR9462_GPIO_MASK;
2418 } else if (AR_SREV_9485(ah)) {
2419 pCap->num_gpio_pins = AR9485_NUM_GPIO;
2420 pCap->gpio_mask = AR9485_GPIO_MASK;
2421 } else if (AR_SREV_9531(ah)) {
2422 pCap->num_gpio_pins = AR9531_NUM_GPIO;
2423 pCap->gpio_mask = AR9531_GPIO_MASK;
2424 } else if (AR_SREV_9550(ah)) {
2425 pCap->num_gpio_pins = AR9550_NUM_GPIO;
2426 pCap->gpio_mask = AR9550_GPIO_MASK;
2427 } else if (AR_SREV_9561(ah)) {
2428 pCap->num_gpio_pins = AR9561_NUM_GPIO;
2429 pCap->gpio_mask = AR9561_GPIO_MASK;
2430 } else if (AR_SREV_9565(ah)) {
2431 pCap->num_gpio_pins = AR9565_NUM_GPIO;
2432 pCap->gpio_mask = AR9565_GPIO_MASK;
2433 } else if (AR_SREV_9580(ah)) {
2434 pCap->num_gpio_pins = AR9580_NUM_GPIO;
2435 pCap->gpio_mask = AR9580_GPIO_MASK;
2436 } else {
2437 pCap->num_gpio_pins = AR_NUM_GPIO;
2438 pCap->gpio_mask = AR_GPIO_MASK;
2439 }
2440}
2441
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002442int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002443{
Sujith2660b812009-02-09 13:27:26 +05302444 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002445 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002446 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002447
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302448 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002449 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002450
Sujithf74df6f2009-02-09 13:27:24 +05302451 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002452 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302453
Sujith2660b812009-02-09 13:27:26 +05302454 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302455 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002456 if (regulatory->current_rd == 0x64 ||
2457 regulatory->current_rd == 0x65)
2458 regulatory->current_rd += 5;
2459 else if (regulatory->current_rd == 0x41)
2460 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002461 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2462 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002463 }
Sujithdc2222a2008-08-14 13:26:55 +05302464
Sujithf74df6f2009-02-09 13:27:24 +05302465 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Felix Fietkau34689682014-10-25 17:19:34 +02002466
2467 if (eeval & AR5416_OPFLAGS_11A) {
2468 if (ah->disable_5ghz)
2469 ath_warn(common, "disabling 5GHz band\n");
2470 else
2471 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002472 }
2473
Felix Fietkau34689682014-10-25 17:19:34 +02002474 if (eeval & AR5416_OPFLAGS_11G) {
2475 if (ah->disable_2ghz)
2476 ath_warn(common, "disabling 2GHz band\n");
2477 else
2478 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
2479 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002480
Felix Fietkau34689682014-10-25 17:19:34 +02002481 if ((pCap->hw_caps & (ATH9K_HW_CAP_2GHZ | ATH9K_HW_CAP_5GHZ)) == 0) {
2482 ath_err(common, "both bands are disabled\n");
2483 return -EINVAL;
2484 }
Sujithf1dc5602008-10-29 10:16:30 +05302485
Sujith Manoharane41db612012-09-10 09:20:12 +05302486 if (AR_SREV_9485(ah) ||
2487 AR_SREV_9285(ah) ||
2488 AR_SREV_9330(ah) ||
2489 AR_SREV_9565(ah))
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302490 pCap->chip_chainmask = 1;
Felix Fietkau60540692011-07-19 08:46:44 +02002491 else if (!AR_SREV_9280_20_OR_LATER(ah))
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302492 pCap->chip_chainmask = 7;
2493 else if (!AR_SREV_9300_20_OR_LATER(ah) ||
2494 AR_SREV_9340(ah) ||
2495 AR_SREV_9462(ah) ||
2496 AR_SREV_9531(ah))
2497 pCap->chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002498 else
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302499 pCap->chip_chainmask = 7;
Felix Fietkau60540692011-07-19 08:46:44 +02002500
Sujithf74df6f2009-02-09 13:27:24 +05302501 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002502 /*
2503 * For AR9271 we will temporarilly uses the rx chainmax as read from
2504 * the EEPROM.
2505 */
Sujith8147f5d2009-02-20 15:13:23 +05302506 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002507 !(eeval & AR5416_OPFLAGS_11A) &&
2508 !(AR_SREV_9271(ah)))
2509 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302510 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002511 else if (AR_SREV_9100(ah))
2512 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302513 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002514 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302515 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302516
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302517 pCap->tx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->tx_chainmask);
2518 pCap->rx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002519 ah->txchainmask = pCap->tx_chainmask;
2520 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002521
Felix Fietkau7a370812010-09-22 12:34:52 +02002522 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302523
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002524 /* enable key search for every frame in an aggregate */
2525 if (AR_SREV_9300_20_OR_LATER(ah))
2526 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2527
Bruno Randolfce2220d2010-09-17 11:36:25 +09002528 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2529
Felix Fietkau0db156e2011-03-23 20:57:29 +01002530 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302531 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2532 else
2533 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2534
Miaoqing Pana01ab812016-03-07 10:38:14 +08002535 ath9k_gpio_cap_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302536
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302537 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302538 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302539 else
Sujithf1dc5602008-10-29 10:16:30 +05302540 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302541
Johannes Berg74e13062013-07-03 20:55:38 +02002542#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302543 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2544 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2545 ah->rfkill_gpio =
2546 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2547 ah->rfkill_polarity =
2548 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302549
2550 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2551 }
2552#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002553 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302554 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2555 else
2556 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302557
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302558 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302559 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2560 else
2561 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2562
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002563 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002564 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Miaoqing Panede6a5e2014-12-19 06:33:59 +05302565 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) &&
2566 !AR_SREV_9561(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002567 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2568
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002569 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2570 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2571 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002572 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002573 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002574 } else {
2575 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002576 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002577 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002578 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002579
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002580 if (AR_SREV_9300_20_OR_LATER(ah))
2581 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2582
Miaoqing Panede6a5e2014-12-19 06:33:59 +05302583 if (AR_SREV_9561(ah))
2584 ah->ent_mode = 0x3BDA000;
2585 else if (AR_SREV_9300_20_OR_LATER(ah))
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002586 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2587
Felix Fietkaua42acef2010-09-22 12:34:54 +02002588 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002589 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2590
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302591 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002592 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2593 ant_div_ctl1 =
2594 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302595 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002596 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302597 ath_info(common, "Enable LNA combining\n");
2598 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002599 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302600 }
2601
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302602 if (AR_SREV_9300_20_OR_LATER(ah)) {
2603 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2604 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2605 }
2606
Sujith Manoharan06236e52012-09-16 08:07:12 +05302607 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302608 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302609 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302610 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302611 ath_info(common, "Enable LNA combining\n");
2612 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302613 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002614
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002615 if (ath9k_hw_dfs_tested(ah))
2616 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2617
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002618 tx_chainmask = pCap->tx_chainmask;
2619 rx_chainmask = pCap->rx_chainmask;
2620 while (tx_chainmask || rx_chainmask) {
2621 if (tx_chainmask & BIT(0))
2622 pCap->max_txchains++;
2623 if (rx_chainmask & BIT(0))
2624 pCap->max_rxchains++;
2625
2626 tx_chainmask >>= 1;
2627 rx_chainmask >>= 1;
2628 }
2629
Sujith Manoharana4a29542012-09-10 09:20:03 +05302630 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302631 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2632 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2633
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302634 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302635 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302636 }
2637
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302638 if (AR_SREV_9300_20_OR_LATER(ah) &&
2639 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2640 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2641
Sujith Manoharan12a44422015-01-30 19:05:33 +05302642#ifdef CONFIG_ATH9K_WOW
2643 if (AR_SREV_9462_20_OR_LATER(ah) || AR_SREV_9565_11_OR_LATER(ah))
2644 ah->wow.max_patterns = MAX_NUM_PATTERN;
2645 else
2646 ah->wow.max_patterns = MAX_NUM_PATTERN_LEGACY;
2647#endif
2648
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002649 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002650}
2651
Sujithf1dc5602008-10-29 10:16:30 +05302652/****************************/
2653/* GPIO / RFKILL / Antennae */
2654/****************************/
2655
Miaoqing Panb2d70d42016-03-07 10:38:15 +08002656static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah, u32 gpio, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05302657{
2658 int addr;
2659 u32 gpio_shift, tmp;
2660
2661 if (gpio > 11)
2662 addr = AR_GPIO_OUTPUT_MUX3;
2663 else if (gpio > 5)
2664 addr = AR_GPIO_OUTPUT_MUX2;
2665 else
2666 addr = AR_GPIO_OUTPUT_MUX1;
2667
2668 gpio_shift = (gpio % 6) * 5;
2669
Miaoqing Panb2d70d42016-03-07 10:38:15 +08002670 if (AR_SREV_9280_20_OR_LATER(ah) ||
2671 (addr != AR_GPIO_OUTPUT_MUX1)) {
Sujithf1dc5602008-10-29 10:16:30 +05302672 REG_RMW(ah, addr, (type << gpio_shift),
2673 (0x1f << gpio_shift));
2674 } else {
2675 tmp = REG_READ(ah, addr);
2676 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2677 tmp &= ~(0x1f << gpio_shift);
2678 tmp |= (type << gpio_shift);
2679 REG_WRITE(ah, addr, tmp);
2680 }
2681}
2682
Miaoqing Panb2d70d42016-03-07 10:38:15 +08002683/* BSP should set the corresponding MUX register correctly.
2684 */
2685static void ath9k_hw_gpio_cfg_soc(struct ath_hw *ah, u32 gpio, bool out,
2686 const char *label)
Sujithf1dc5602008-10-29 10:16:30 +05302687{
Miaoqing Panb2d70d42016-03-07 10:38:15 +08002688 if (ah->caps.gpio_requested & BIT(gpio))
2689 return;
Sujithf1dc5602008-10-29 10:16:30 +05302690
Miaoqing Panb2d70d42016-03-07 10:38:15 +08002691 /* may be requested by BSP, free anyway */
2692 gpio_free(gpio);
2693
2694 if (gpio_request_one(gpio, out ? GPIOF_OUT_INIT_LOW : GPIOF_IN, label))
2695 return;
2696
2697 ah->caps.gpio_requested |= BIT(gpio);
2698}
2699
2700static void ath9k_hw_gpio_cfg_wmac(struct ath_hw *ah, u32 gpio, bool out,
2701 u32 ah_signal_type)
2702{
2703 u32 gpio_set, gpio_shift = gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302704
Sujith88c1f4f2010-06-30 14:46:31 +05302705 if (AR_DEVID_7010(ah)) {
Miaoqing Panb2d70d42016-03-07 10:38:15 +08002706 gpio_set = out ?
2707 AR7010_GPIO_OE_AS_OUTPUT : AR7010_GPIO_OE_AS_INPUT;
2708 REG_RMW(ah, AR7010_GPIO_OE, gpio_set << gpio_shift,
2709 AR7010_GPIO_OE_MASK << gpio_shift);
2710 } else if (AR_SREV_SOC(ah)) {
2711 gpio_set = out ? 1 : 0;
2712 REG_RMW(ah, AR_GPIO_OE_OUT, gpio_set << gpio_shift,
2713 gpio_set << gpio_shift);
2714 } else {
2715 gpio_shift = gpio << 1;
2716 gpio_set = out ?
2717 AR_GPIO_OE_OUT_DRV_ALL : AR_GPIO_OE_OUT_DRV_NO;
2718 REG_RMW(ah, AR_GPIO_OE_OUT, gpio_set << gpio_shift,
2719 AR_GPIO_OE_OUT_DRV << gpio_shift);
Sujithf1dc5602008-10-29 10:16:30 +05302720
Miaoqing Panb2d70d42016-03-07 10:38:15 +08002721 if (out)
2722 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
2723 }
Sujithf1dc5602008-10-29 10:16:30 +05302724}
Miaoqing Panb2d70d42016-03-07 10:38:15 +08002725
2726static void ath9k_hw_gpio_request(struct ath_hw *ah, u32 gpio, bool out,
2727 const char *label, u32 ah_signal_type)
2728{
2729 WARN_ON(gpio >= ah->caps.num_gpio_pins);
2730
2731 if (BIT(gpio) & ah->caps.gpio_mask)
2732 ath9k_hw_gpio_cfg_wmac(ah, gpio, out, ah_signal_type);
2733 else if (AR_SREV_SOC(ah))
2734 ath9k_hw_gpio_cfg_soc(ah, gpio, out, label);
2735 else
2736 WARN_ON(1);
2737}
2738
2739void ath9k_hw_gpio_request_in(struct ath_hw *ah, u32 gpio, const char *label)
2740{
2741 ath9k_hw_gpio_request(ah, gpio, false, label, 0);
2742}
2743EXPORT_SYMBOL(ath9k_hw_gpio_request_in);
2744
2745void ath9k_hw_gpio_request_out(struct ath_hw *ah, u32 gpio, const char *label,
2746 u32 ah_signal_type)
2747{
2748 ath9k_hw_gpio_request(ah, gpio, true, label, ah_signal_type);
2749}
2750EXPORT_SYMBOL(ath9k_hw_gpio_request_out);
2751
2752void ath9k_hw_gpio_free(struct ath_hw *ah, u32 gpio)
2753{
2754 if (!AR_SREV_SOC(ah))
2755 return;
2756
2757 WARN_ON(gpio >= ah->caps.num_gpio_pins);
2758
2759 if (ah->caps.gpio_requested & BIT(gpio)) {
2760 gpio_free(gpio);
2761 ah->caps.gpio_requested &= ~BIT(gpio);
2762 }
2763}
2764EXPORT_SYMBOL(ath9k_hw_gpio_free);
Sujithf1dc5602008-10-29 10:16:30 +05302765
Sujithcbe61d82009-02-09 13:27:12 +05302766u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302767{
Miaoqing Panb2d70d42016-03-07 10:38:15 +08002768 u32 val = 0xffffffff;
2769
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302770#define MS_REG_READ(x, y) \
Miaoqing Panb2d70d42016-03-07 10:38:15 +08002771 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & BIT(y))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302772
Miaoqing Panb2d70d42016-03-07 10:38:15 +08002773 WARN_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302774
Miaoqing Panb2d70d42016-03-07 10:38:15 +08002775 if (BIT(gpio) & ah->caps.gpio_mask) {
2776 if (AR_SREV_9271(ah))
2777 val = MS_REG_READ(AR9271, gpio);
2778 else if (AR_SREV_9287(ah))
2779 val = MS_REG_READ(AR9287, gpio);
2780 else if (AR_SREV_9285(ah))
2781 val = MS_REG_READ(AR9285, gpio);
2782 else if (AR_SREV_9280(ah))
2783 val = MS_REG_READ(AR928X, gpio);
2784 else if (AR_DEVID_7010(ah))
2785 val = REG_READ(ah, AR7010_GPIO_IN) & BIT(gpio);
2786 else if (AR_SREV_9300_20_OR_LATER(ah))
2787 val = REG_READ(ah, AR_GPIO_IN) & BIT(gpio);
2788 else
2789 val = MS_REG_READ(AR, gpio);
2790 } else if (BIT(gpio) & ah->caps.gpio_requested) {
2791 val = gpio_get_value(gpio) & BIT(gpio);
2792 } else {
2793 WARN_ON(1);
2794 }
2795
2796 return val;
Sujithf1dc5602008-10-29 10:16:30 +05302797}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002798EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302799
Sujithcbe61d82009-02-09 13:27:12 +05302800void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302801{
Miaoqing Panb2d70d42016-03-07 10:38:15 +08002802 WARN_ON(gpio >= ah->caps.num_gpio_pins);
Sujith88c1f4f2010-06-30 14:46:31 +05302803
Miaoqing Panb2d70d42016-03-07 10:38:15 +08002804 if (AR_DEVID_7010(ah) || AR_SREV_9271(ah))
2805 val = !val;
Miaoqing Pan61b559d2015-04-01 10:19:57 +08002806 else
Miaoqing Panb2d70d42016-03-07 10:38:15 +08002807 val = !!val;
2808
2809 if (BIT(gpio) & ah->caps.gpio_mask) {
2810 u32 out_addr = AR_DEVID_7010(ah) ?
2811 AR7010_GPIO_OUT : AR_GPIO_IN_OUT;
2812
2813 REG_RMW(ah, out_addr, val << gpio, BIT(gpio));
2814 } else if (BIT(gpio) & ah->caps.gpio_requested) {
2815 gpio_set_value(gpio, val);
2816 } else {
2817 WARN_ON(1);
2818 }
Sujithf1dc5602008-10-29 10:16:30 +05302819}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002820EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302821
Sujithcbe61d82009-02-09 13:27:12 +05302822void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302823{
2824 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2825}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002826EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302827
Sujithf1dc5602008-10-29 10:16:30 +05302828/*********************/
2829/* General Operation */
2830/*********************/
2831
Sujithcbe61d82009-02-09 13:27:12 +05302832u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302833{
2834 u32 bits = REG_READ(ah, AR_RX_FILTER);
2835 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2836
2837 if (phybits & AR_PHY_ERR_RADAR)
2838 bits |= ATH9K_RX_FILTER_PHYRADAR;
2839 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2840 bits |= ATH9K_RX_FILTER_PHYERR;
2841
2842 return bits;
2843}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002844EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302845
Sujithcbe61d82009-02-09 13:27:12 +05302846void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302847{
2848 u32 phybits;
2849
Sujith7d0d0df2010-04-16 11:53:57 +05302850 ENABLE_REGWRITE_BUFFER(ah);
2851
Sujith7ea310b2009-09-03 12:08:43 +05302852 REG_WRITE(ah, AR_RX_FILTER, bits);
2853
Sujithf1dc5602008-10-29 10:16:30 +05302854 phybits = 0;
2855 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2856 phybits |= AR_PHY_ERR_RADAR;
2857 if (bits & ATH9K_RX_FILTER_PHYERR)
2858 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2859 REG_WRITE(ah, AR_PHY_ERR, phybits);
2860
2861 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002862 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302863 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002864 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302865
2866 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302867}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002868EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302869
Sujithcbe61d82009-02-09 13:27:12 +05302870bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302871{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302872 if (ath9k_hw_mci_is_enabled(ah))
2873 ar9003_mci_bt_gain_ctrl(ah);
2874
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302875 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2876 return false;
2877
2878 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002879 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302880 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302881}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002882EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302883
Sujithcbe61d82009-02-09 13:27:12 +05302884bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302885{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002886 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302887 return false;
2888
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302889 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2890 return false;
2891
2892 ath9k_hw_init_pll(ah, NULL);
2893 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302894}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002895EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302896
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002897static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302898{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002899 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002900
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002901 if (IS_CHAN_2GHZ(chan))
2902 gain_param = EEP_ANTENNA_GAIN_2G;
2903 else
2904 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302905
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002906 return ah->eep_ops->get_eeprom(ah, gain_param);
2907}
2908
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002909void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2910 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002911{
2912 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2913 struct ieee80211_channel *channel;
Zefir Kurtisi71f51372016-04-01 11:37:08 +02002914 int chan_pwr, new_pwr;
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002915
2916 if (!chan)
2917 return;
2918
2919 channel = chan->chan;
2920 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2921 new_pwr = min_t(int, chan_pwr, reg->power_limit);
Sujithf1dc5602008-10-29 10:16:30 +05302922
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002923 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002924 ath9k_regd_get_ctl(reg, chan),
Zefir Kurtisi71f51372016-04-01 11:37:08 +02002925 get_antenna_gain(ah, chan), new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002926}
2927
2928void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2929{
2930 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2931 struct ath9k_channel *chan = ah->curchan;
2932 struct ieee80211_channel *channel = chan->chan;
2933
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002934 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002935 if (test)
2936 channel->max_power = MAX_RATE_POWER / 2;
2937
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002938 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002939
2940 if (test)
2941 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302942}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002943EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302944
Sujithcbe61d82009-02-09 13:27:12 +05302945void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302946{
Sujith2660b812009-02-09 13:27:26 +05302947 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302948}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002949EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302950
Sujithcbe61d82009-02-09 13:27:12 +05302951void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302952{
2953 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2954 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2955}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002956EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302957
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002958void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302959{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002960 struct ath_common *common = ath9k_hw_common(ah);
2961
2962 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2963 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2964 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302965}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002966EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302967
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002968#define ATH9K_MAX_TSF_READ 10
2969
Sujithcbe61d82009-02-09 13:27:12 +05302970u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302971{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002972 u32 tsf_lower, tsf_upper1, tsf_upper2;
2973 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302974
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002975 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2976 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2977 tsf_lower = REG_READ(ah, AR_TSF_L32);
2978 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2979 if (tsf_upper2 == tsf_upper1)
2980 break;
2981 tsf_upper1 = tsf_upper2;
2982 }
Sujithf1dc5602008-10-29 10:16:30 +05302983
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002984 WARN_ON( i == ATH9K_MAX_TSF_READ );
2985
2986 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302987}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002988EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302989
Sujithcbe61d82009-02-09 13:27:12 +05302990void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002991{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002992 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002993 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002994}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002995EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002996
Sujithcbe61d82009-02-09 13:27:12 +05302997void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302998{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002999 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
3000 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08003001 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08003002 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02003003
Sujithf1dc5602008-10-29 10:16:30 +05303004 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003005}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003006EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003007
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05303008void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003009{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05303010 if (set)
Sujith2660b812009-02-09 13:27:26 +05303011 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003012 else
Sujith2660b812009-02-09 13:27:26 +05303013 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003014}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003015EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003016
Felix Fietkaue4744ec2013-10-11 23:31:01 +02003017void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003018{
Sujithf1dc5602008-10-29 10:16:30 +05303019 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003020
Felix Fietkaue4744ec2013-10-11 23:31:01 +02003021 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05303022 macmode = AR_2040_JOINED_RX_CLEAR;
3023 else
3024 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003025
Sujithf1dc5602008-10-29 10:16:30 +05303026 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003027}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303028
3029/* HW Generic timers configuration */
3030
3031static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
3032{
3033 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
3034 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
3035 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
3036 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
3037 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
3038 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
3039 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
3040 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
3041 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
3042 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
3043 AR_NDP2_TIMER_MODE, 0x0002},
3044 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
3045 AR_NDP2_TIMER_MODE, 0x0004},
3046 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
3047 AR_NDP2_TIMER_MODE, 0x0008},
3048 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
3049 AR_NDP2_TIMER_MODE, 0x0010},
3050 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
3051 AR_NDP2_TIMER_MODE, 0x0020},
3052 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
3053 AR_NDP2_TIMER_MODE, 0x0040},
3054 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
3055 AR_NDP2_TIMER_MODE, 0x0080}
3056};
3057
3058/* HW generic timer primitives */
3059
Felix Fietkaudd347f22011-03-22 21:54:17 +01003060u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303061{
3062 return REG_READ(ah, AR_TSF_L32);
3063}
Felix Fietkaudd347f22011-03-22 21:54:17 +01003064EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303065
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05303066void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah)
3067{
3068 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3069
3070 if (timer_table->tsf2_enabled) {
3071 REG_SET_BIT(ah, AR_DIRECT_CONNECT, AR_DC_AP_STA_EN);
3072 REG_SET_BIT(ah, AR_RESET_TSF, AR_RESET_TSF2_ONCE);
3073 }
3074}
3075
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303076struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
3077 void (*trigger)(void *),
3078 void (*overflow)(void *),
3079 void *arg,
3080 u8 timer_index)
3081{
3082 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3083 struct ath_gen_timer *timer;
3084
Felix Fietkauc67ce332013-12-14 18:03:38 +01003085 if ((timer_index < AR_FIRST_NDP_TIMER) ||
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05303086 (timer_index >= ATH_MAX_GEN_TIMER))
3087 return NULL;
3088
3089 if ((timer_index > AR_FIRST_NDP_TIMER) &&
3090 !AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkauc67ce332013-12-14 18:03:38 +01003091 return NULL;
3092
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303093 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00003094 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303095 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303096
3097 /* allocate a hardware generic timer slot */
3098 timer_table->timers[timer_index] = timer;
3099 timer->index = timer_index;
3100 timer->trigger = trigger;
3101 timer->overflow = overflow;
3102 timer->arg = arg;
3103
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05303104 if ((timer_index > AR_FIRST_NDP_TIMER) && !timer_table->tsf2_enabled) {
3105 timer_table->tsf2_enabled = true;
3106 ath9k_hw_gen_timer_start_tsf2(ah);
3107 }
3108
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303109 return timer;
3110}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003111EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303112
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003113void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3114 struct ath_gen_timer *timer,
Felix Fietkauc67ce332013-12-14 18:03:38 +01003115 u32 timer_next,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003116 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303117{
3118 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003119 u32 mask = 0;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303120
Felix Fietkauc67ce332013-12-14 18:03:38 +01003121 timer_table->timer_mask |= BIT(timer->index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303122
3123 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303124 * Program generic timer registers
3125 */
3126 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3127 timer_next);
3128 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3129 timer_period);
3130 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3131 gen_tmr_configuration[timer->index].mode_mask);
3132
Sujith Manoharana4a29542012-09-10 09:20:03 +05303133 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303134 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303135 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303136 * to use. But we still follow the old rule, 0 - 7 use tsf and
3137 * 8 - 15 use tsf2.
3138 */
3139 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3140 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3141 (1 << timer->index));
3142 else
3143 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3144 (1 << timer->index));
3145 }
3146
Felix Fietkauc67ce332013-12-14 18:03:38 +01003147 if (timer->trigger)
3148 mask |= SM(AR_GENTMR_BIT(timer->index),
3149 AR_IMR_S5_GENTIMER_TRIG);
3150 if (timer->overflow)
3151 mask |= SM(AR_GENTMR_BIT(timer->index),
3152 AR_IMR_S5_GENTIMER_THRESH);
3153
3154 REG_SET_BIT(ah, AR_IMR_S5, mask);
3155
3156 if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
3157 ah->imask |= ATH9K_INT_GENTIMER;
3158 ath9k_hw_set_interrupts(ah);
3159 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303160}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003161EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303162
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003163void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303164{
3165 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3166
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303167 /* Clear generic timer enable bits. */
3168 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3169 gen_tmr_configuration[timer->index].mode_mask);
3170
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303171 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3172 /*
3173 * Need to switch back to TSF if it was using TSF2.
3174 */
3175 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3176 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3177 (1 << timer->index));
3178 }
3179 }
3180
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303181 /* Disable both trigger and thresh interrupt masks */
3182 REG_CLR_BIT(ah, AR_IMR_S5,
3183 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3184 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3185
Felix Fietkauc67ce332013-12-14 18:03:38 +01003186 timer_table->timer_mask &= ~BIT(timer->index);
3187
3188 if (timer_table->timer_mask == 0) {
3189 ah->imask &= ~ATH9K_INT_GENTIMER;
3190 ath9k_hw_set_interrupts(ah);
3191 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303192}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003193EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303194
3195void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3196{
3197 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3198
3199 /* free the hardware generic timer slot */
3200 timer_table->timers[timer->index] = NULL;
3201 kfree(timer);
3202}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003203EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303204
3205/*
3206 * Generic Timer Interrupts handling
3207 */
3208void ath_gen_timer_isr(struct ath_hw *ah)
3209{
3210 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3211 struct ath_gen_timer *timer;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003212 unsigned long trigger_mask, thresh_mask;
3213 unsigned int index;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303214
3215 /* get hardware generic timer interrupt status */
3216 trigger_mask = ah->intr_gen_timer_trigger;
3217 thresh_mask = ah->intr_gen_timer_thresh;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003218 trigger_mask &= timer_table->timer_mask;
3219 thresh_mask &= timer_table->timer_mask;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303220
Felix Fietkauc67ce332013-12-14 18:03:38 +01003221 for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303222 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003223 if (!timer)
3224 continue;
3225 if (!timer->overflow)
3226 continue;
Felix Fietkaua6a172b2013-12-20 16:18:45 +01003227
3228 trigger_mask &= ~BIT(index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303229 timer->overflow(timer->arg);
3230 }
3231
Felix Fietkauc67ce332013-12-14 18:03:38 +01003232 for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303233 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003234 if (!timer)
3235 continue;
3236 if (!timer->trigger)
3237 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303238 timer->trigger(timer->arg);
3239 }
3240}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003241EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003242
Sujith05020d22010-03-17 14:25:23 +05303243/********/
3244/* HTC */
3245/********/
3246
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003247static struct {
3248 u32 version;
3249 const char * name;
3250} ath_mac_bb_names[] = {
3251 /* Devices with external radios */
3252 { AR_SREV_VERSION_5416_PCI, "5416" },
3253 { AR_SREV_VERSION_5416_PCIE, "5418" },
3254 { AR_SREV_VERSION_9100, "9100" },
3255 { AR_SREV_VERSION_9160, "9160" },
3256 /* Single-chip solutions */
3257 { AR_SREV_VERSION_9280, "9280" },
3258 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003259 { AR_SREV_VERSION_9287, "9287" },
3260 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003261 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003262 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003263 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303264 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303265 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003266 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303267 { AR_SREV_VERSION_9565, "9565" },
Sujith Manoharanc08148b2014-03-17 15:02:46 +05303268 { AR_SREV_VERSION_9531, "9531" },
Miaoqing Pan1165dd92015-08-12 14:20:46 +08003269 { AR_SREV_VERSION_9561, "9561" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003270};
3271
3272/* For devices with external radios */
3273static struct {
3274 u16 version;
3275 const char * name;
3276} ath_rf_names[] = {
3277 { 0, "5133" },
3278 { AR_RAD5133_SREV_MAJOR, "5133" },
3279 { AR_RAD5122_SREV_MAJOR, "5122" },
3280 { AR_RAD2133_SREV_MAJOR, "2133" },
3281 { AR_RAD2122_SREV_MAJOR, "2122" }
3282};
3283
3284/*
3285 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3286 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003287static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003288{
3289 int i;
3290
3291 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3292 if (ath_mac_bb_names[i].version == mac_bb_version) {
3293 return ath_mac_bb_names[i].name;
3294 }
3295 }
3296
3297 return "????";
3298}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003299
3300/*
3301 * Return the RF name. "????" is returned if the RF is unknown.
3302 * Used for devices with external radios.
3303 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003304static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003305{
3306 int i;
3307
3308 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3309 if (ath_rf_names[i].version == rf_version) {
3310 return ath_rf_names[i].name;
3311 }
3312 }
3313
3314 return "????";
3315}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003316
3317void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3318{
3319 int used;
3320
3321 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003322 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003323 used = scnprintf(hw_name, len,
3324 "Atheros AR%s Rev:%x",
3325 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3326 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003327 }
3328 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003329 used = scnprintf(hw_name, len,
3330 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3331 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3332 ah->hw_version.macRev,
3333 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3334 & AR_RADIO_SREV_MAJOR)),
3335 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003336 }
3337
3338 hw_name[used] = '\0';
3339}
3340EXPORT_SYMBOL(ath9k_hw_name);