blob: 8d0de1b790b7dfbb674a27269b2878c6da8bc306 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002 * Copyright (C) 2009 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * Some code and ideas taken from drivers/video/omap/ driver
6 * by Imre Deak.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License version 2 as published by
10 * the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#define DSS_SUBSYS_NAME "DISPC"
22
23#include <linux/kernel.h>
24#include <linux/dma-mapping.h>
25#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040026#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020027#include <linux/clk.h>
28#include <linux/io.h>
29#include <linux/jiffies.h>
30#include <linux/seq_file.h>
31#include <linux/delay.h>
32#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030033#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030034#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030035#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030036#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000037#include <linux/mfd/syscon.h>
38#include <linux/regmap.h>
39#include <linux/of.h>
Laurent Pinchart7a143a42017-08-05 01:43:55 +030040#include <linux/of_device.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030041#include <linux/component.h>
Laurent Pinchart7a143a42017-08-05 01:43:55 +030042#include <linux/sys_soc.h>
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +030043#include <drm/drm_fourcc.h>
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +030044#include <drm/drm_blend.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
Peter Ujfalusi32043da2016-05-27 14:40:49 +030046#include "omapdss.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020047#include "dss.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053048#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049
50/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000051#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030053enum omap_burst_size {
54 BURST_SIZE_X2 = 0,
55 BURST_SIZE_X4 = 1,
56 BURST_SIZE_X8 = 2,
57};
58
Tomi Valkeinen80c39712009-11-12 11:41:42 +020059#define REG_GET(idx, start, end) \
60 FLD_GET(dispc_read_reg(idx), start, end)
61
62#define REG_FLD_MOD(idx, val, start, end) \
63 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
64
Laurent Pinchart1ac0c892017-08-05 01:44:14 +030065/* DISPC has feature id */
66enum dispc_feature_id {
67 FEAT_LCDENABLEPOL,
68 FEAT_LCDENABLESIGNAL,
69 FEAT_PCKFREEENABLE,
70 FEAT_FUNCGATED,
71 FEAT_MGR_LCD2,
72 FEAT_MGR_LCD3,
73 FEAT_LINEBUFFERSPLIT,
74 FEAT_ROWREPEATENABLE,
75 FEAT_RESIZECONF,
76 /* Independent core clk divider */
77 FEAT_CORE_CLK_DIV,
78 FEAT_HANDLE_UV_SEPARATE,
79 FEAT_ATTR2,
80 FEAT_CPR,
81 FEAT_PRELOAD,
82 FEAT_FIR_COEF_V,
83 FEAT_ALPHA_FIXED_ZORDER,
84 FEAT_ALPHA_FREE_ZORDER,
85 FEAT_FIFO_MERGE,
86 /* An unknown HW bug causing the normal FIFO thresholds not to work */
87 FEAT_OMAP3_DSI_FIFO_BUG,
88 FEAT_BURST_2D,
89 FEAT_MFLAG,
90};
91
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053092struct dispc_features {
93 u8 sw_start;
94 u8 fp_start;
95 u8 bp_start;
96 u16 sw_max;
97 u16 vp_max;
98 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053099 u8 mgr_width_start;
100 u8 mgr_height_start;
101 u16 mgr_width_max;
102 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +0530103 unsigned long max_lcd_pclk;
104 unsigned long max_tv_pclk;
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +0300105 unsigned int max_downscale;
106 unsigned int max_line_width;
107 unsigned int min_pcd;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +0300108 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300109 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530110 u16 width, u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +0300111 u32 fourcc, bool *five_taps,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530112 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +0530113 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +0300114 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +0530115 u16 width, u16 height, u16 out_width, u16 out_height,
116 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300117 u8 num_fifos;
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300118 const enum dispc_feature_id *features;
119 unsigned int num_features;
Laurent Pinchart38dc0702017-08-05 01:44:08 +0300120 const struct dss_reg_field *reg_fields;
121 const unsigned int num_reg_fields;
Laurent Pinchartfcd41882017-08-05 01:44:05 +0300122 const enum omap_overlay_caps *overlay_caps;
Laurent Pinchart94f96ad2017-08-05 01:44:04 +0300123 const u32 **supported_color_modes;
Laurent Pinchartacf591c2017-08-05 01:44:06 +0300124 unsigned int num_mgrs;
125 unsigned int num_ovls;
Laurent Pinchart28550472017-08-05 01:44:03 +0300126 unsigned int buffer_size_unit;
127 unsigned int burst_size_unit;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +0300128
129 /* swap GFX & WB fifos */
130 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200131
132 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
133 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +0530134
135 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
136 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +0530137
138 bool set_max_preload:1;
Tomi Valkeinenf2aee312015-04-10 12:48:34 +0300139
140 /* PIXEL_INC is not added to the last pixel of a line */
141 bool last_pixel_inc_missing:1;
Tomi Valkeinene5f80912015-10-21 13:08:59 +0300142
143 /* POL_FREQ has ALIGN bit */
144 bool supports_sync_align:1;
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200145
146 bool has_writeback:1;
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +0200147
148 bool supports_double_pixel:1;
Tomi Valkeinenb7536d62016-01-13 18:41:36 +0200149
150 /*
151 * Field order for VENC is different than HDMI. We should handle this in
152 * some intelligent manner, but as the SoCs have either HDMI or VENC,
153 * never both, we can just use this flag for now.
154 */
155 bool reverse_ilace_field_order:1;
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300156
157 bool has_gamma_table:1;
Jyri Sarhafbff0102016-06-07 15:09:16 +0300158
159 bool has_gamma_i734_bug:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530160};
161
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300162#define DISPC_MAX_NR_FIFOS 5
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300163#define DISPC_MAX_CHANNEL_GAMMA 4
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300164
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200165static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000166 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200167 void __iomem *base;
Laurent Pinchart3cc62aa2018-02-13 14:00:25 +0200168 struct dss_device *dss;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300169
archit tanejaaffe3602011-02-23 08:41:03 +0000170 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300171 irq_handler_t user_handler;
172 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200173
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200174 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300175 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200176
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300177 u32 fifo_size[DISPC_MAX_NR_FIFOS];
178 /* maps which plane is using a fifo. fifo-id -> plane-id */
179 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200180
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300181 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200182 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200183
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300184 u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA];
185
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530186 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300187
188 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000189
190 struct regmap *syscon_pol;
191 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200192
193 /* DISPC_CONTROL & DISPC_CONFIG lock*/
194 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200195} dispc;
196
Amber Jain0d66cbb2011-05-19 19:47:54 +0530197enum omap_color_component {
198 /* used for all color formats for OMAP3 and earlier
199 * and for RGB and Y color component on OMAP4
200 */
201 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
202 /* used for UV component for
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300203 * DRM_FORMAT_YUYV, DRM_FORMAT_UYVY, DRM_FORMAT_NV12
Amber Jain0d66cbb2011-05-19 19:47:54 +0530204 * color formats on OMAP4
205 */
206 DISPC_COLOR_COMPONENT_UV = 1 << 1,
207};
208
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530209enum mgr_reg_fields {
210 DISPC_MGR_FLD_ENABLE,
211 DISPC_MGR_FLD_STNTFT,
212 DISPC_MGR_FLD_GO,
213 DISPC_MGR_FLD_TFTDATALINES,
214 DISPC_MGR_FLD_STALLMODE,
215 DISPC_MGR_FLD_TCKENABLE,
216 DISPC_MGR_FLD_TCKSELECTION,
217 DISPC_MGR_FLD_CPR,
218 DISPC_MGR_FLD_FIFOHANDCHECK,
219 /* used to maintain a count of the above fields */
220 DISPC_MGR_FLD_NUM,
221};
222
Laurent Pinchart38dc0702017-08-05 01:44:08 +0300223/* DISPC register field id */
224enum dispc_feat_reg_field {
225 FEAT_REG_FIRHINC,
226 FEAT_REG_FIRVINC,
227 FEAT_REG_FIFOHIGHTHRESHOLD,
228 FEAT_REG_FIFOLOWTHRESHOLD,
229 FEAT_REG_FIFOSIZE,
230 FEAT_REG_HORIZONTALACCU,
231 FEAT_REG_VERTICALACCU,
232};
233
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300234struct dispc_reg_field {
235 u16 reg;
236 u8 high;
237 u8 low;
238};
239
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300240struct dispc_gamma_desc {
241 u32 len;
242 u32 bits;
243 u16 reg;
244 bool has_index;
245};
246
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530247static const struct {
248 const char *name;
249 u32 vsync_irq;
250 u32 framedone_irq;
251 u32 sync_lost_irq;
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300252 struct dispc_gamma_desc gamma;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300253 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530254} mgr_desc[] = {
255 [OMAP_DSS_CHANNEL_LCD] = {
256 .name = "LCD",
257 .vsync_irq = DISPC_IRQ_VSYNC,
258 .framedone_irq = DISPC_IRQ_FRAMEDONE,
259 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300260 .gamma = {
261 .len = 256,
262 .bits = 8,
263 .reg = DISPC_GAMMA_TABLE0,
264 .has_index = true,
265 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530266 .reg_desc = {
267 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
268 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
269 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
270 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
271 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
272 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
273 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
274 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
275 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
276 },
277 },
278 [OMAP_DSS_CHANNEL_DIGIT] = {
279 .name = "DIGIT",
280 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200281 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530282 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300283 .gamma = {
284 .len = 1024,
285 .bits = 10,
286 .reg = DISPC_GAMMA_TABLE2,
287 .has_index = false,
288 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530289 .reg_desc = {
290 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
291 [DISPC_MGR_FLD_STNTFT] = { },
292 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
293 [DISPC_MGR_FLD_TFTDATALINES] = { },
294 [DISPC_MGR_FLD_STALLMODE] = { },
295 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
296 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
297 [DISPC_MGR_FLD_CPR] = { },
298 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
299 },
300 },
301 [OMAP_DSS_CHANNEL_LCD2] = {
302 .name = "LCD2",
303 .vsync_irq = DISPC_IRQ_VSYNC2,
304 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
305 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300306 .gamma = {
307 .len = 256,
308 .bits = 8,
309 .reg = DISPC_GAMMA_TABLE1,
310 .has_index = true,
311 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530312 .reg_desc = {
313 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
314 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
315 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
316 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
317 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
318 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
319 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
320 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
321 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
322 },
323 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530324 [OMAP_DSS_CHANNEL_LCD3] = {
325 .name = "LCD3",
326 .vsync_irq = DISPC_IRQ_VSYNC3,
327 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
328 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300329 .gamma = {
330 .len = 256,
331 .bits = 8,
332 .reg = DISPC_GAMMA_TABLE3,
333 .has_index = true,
334 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530335 .reg_desc = {
336 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
337 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
338 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
339 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
340 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
341 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
342 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
343 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
344 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
345 },
346 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530347};
348
Archit Taneja6e5264b2012-09-11 12:04:47 +0530349struct color_conv_coef {
350 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
351 int full_range;
352};
353
Tomi Valkeinen65904152015-11-04 17:10:57 +0200354static unsigned long dispc_fclk_rate(void);
355static unsigned long dispc_core_clk_rate(void);
356static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
357static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
358
Jyri Sarha864050c2017-03-24 16:47:52 +0200359static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane);
360static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200361
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200362static void dispc_clear_irqstatus(u32 mask);
363static bool dispc_mgr_is_enabled(enum omap_channel channel);
364static void dispc_clear_irqstatus(u32 mask);
365
Archit Taneja55978cc2011-05-06 11:45:51 +0530366static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200367{
Archit Taneja55978cc2011-05-06 11:45:51 +0530368 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200369}
370
Archit Taneja55978cc2011-05-06 11:45:51 +0530371static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200372{
Archit Taneja55978cc2011-05-06 11:45:51 +0530373 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200374}
375
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530376static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
377{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300378 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530379 return REG_GET(rfld.reg, rfld.high, rfld.low);
380}
381
382static void mgr_fld_write(enum omap_channel channel,
383 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300384 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200385 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
386 unsigned long flags;
387
388 if (need_lock)
389 spin_lock_irqsave(&dispc.control_lock, flags);
390
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530391 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200392
393 if (need_lock)
394 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530395}
396
Laurent Pinchartacf591c2017-08-05 01:44:06 +0300397static int dispc_get_num_ovls(void)
398{
399 return dispc.feat->num_ovls;
400}
401
402static int dispc_get_num_mgrs(void)
403{
404 return dispc.feat->num_mgrs;
405}
406
Laurent Pinchart38dc0702017-08-05 01:44:08 +0300407static void dispc_get_reg_field(enum dispc_feat_reg_field id,
408 u8 *start, u8 *end)
409{
410 if (id >= dispc.feat->num_reg_fields)
411 BUG();
412
413 *start = dispc.feat->reg_fields[id].start;
414 *end = dispc.feat->reg_fields[id].end;
415}
416
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300417static bool dispc_has_feature(enum dispc_feature_id id)
418{
419 unsigned int i;
420
421 for (i = 0; i < dispc.feat->num_features; i++) {
422 if (dispc.feat->features[i] == id)
423 return true;
424 }
425
426 return false;
427}
428
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200429#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530430 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200431#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530432 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200433
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300434static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200435{
Archit Tanejac6104b82011-08-05 19:06:02 +0530436 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200437
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300438 DSSDBG("dispc_save_context\n");
439
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200440 SR(IRQENABLE);
441 SR(CONTROL);
442 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200443 SR(LINE_NUMBER);
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300444 if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
445 dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300446 SR(GLOBAL_ALPHA);
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300447 if (dispc_has_feature(FEAT_MGR_LCD2)) {
Sumit Semwal2a205f32010-12-02 11:27:12 +0000448 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000449 SR(CONFIG2);
450 }
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300451 if (dispc_has_feature(FEAT_MGR_LCD3)) {
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530452 SR(CONTROL3);
453 SR(CONFIG3);
454 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200455
Laurent Pinchartacf591c2017-08-05 01:44:06 +0300456 for (i = 0; i < dispc_get_num_mgrs(); i++) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530457 SR(DEFAULT_COLOR(i));
458 SR(TRANS_COLOR(i));
459 SR(SIZE_MGR(i));
460 if (i == OMAP_DSS_CHANNEL_DIGIT)
461 continue;
462 SR(TIMING_H(i));
463 SR(TIMING_V(i));
464 SR(POL_FREQ(i));
465 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200466
Archit Tanejac6104b82011-08-05 19:06:02 +0530467 SR(DATA_CYCLE1(i));
468 SR(DATA_CYCLE2(i));
469 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200470
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300471 if (dispc_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530472 SR(CPR_COEF_R(i));
473 SR(CPR_COEF_G(i));
474 SR(CPR_COEF_B(i));
475 }
476 }
477
Laurent Pinchartacf591c2017-08-05 01:44:06 +0300478 for (i = 0; i < dispc_get_num_ovls(); i++) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530479 SR(OVL_BA0(i));
480 SR(OVL_BA1(i));
481 SR(OVL_POSITION(i));
482 SR(OVL_SIZE(i));
483 SR(OVL_ATTRIBUTES(i));
484 SR(OVL_FIFO_THRESHOLD(i));
485 SR(OVL_ROW_INC(i));
486 SR(OVL_PIXEL_INC(i));
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300487 if (dispc_has_feature(FEAT_PRELOAD))
Archit Tanejac6104b82011-08-05 19:06:02 +0530488 SR(OVL_PRELOAD(i));
489 if (i == OMAP_DSS_GFX) {
490 SR(OVL_WINDOW_SKIP(i));
491 SR(OVL_TABLE_BA(i));
492 continue;
493 }
494 SR(OVL_FIR(i));
495 SR(OVL_PICTURE_SIZE(i));
496 SR(OVL_ACCU0(i));
497 SR(OVL_ACCU1(i));
498
499 for (j = 0; j < 8; j++)
500 SR(OVL_FIR_COEF_H(i, j));
501
502 for (j = 0; j < 8; j++)
503 SR(OVL_FIR_COEF_HV(i, j));
504
505 for (j = 0; j < 5; j++)
506 SR(OVL_CONV_COEF(i, j));
507
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300508 if (dispc_has_feature(FEAT_FIR_COEF_V)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530509 for (j = 0; j < 8; j++)
510 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300511 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000512
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300513 if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530514 SR(OVL_BA0_UV(i));
515 SR(OVL_BA1_UV(i));
516 SR(OVL_FIR2(i));
517 SR(OVL_ACCU2_0(i));
518 SR(OVL_ACCU2_1(i));
519
520 for (j = 0; j < 8; j++)
521 SR(OVL_FIR_COEF_H2(i, j));
522
523 for (j = 0; j < 8; j++)
524 SR(OVL_FIR_COEF_HV2(i, j));
525
526 for (j = 0; j < 8; j++)
527 SR(OVL_FIR_COEF_V2(i, j));
528 }
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300529 if (dispc_has_feature(FEAT_ATTR2))
Archit Tanejac6104b82011-08-05 19:06:02 +0530530 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000531 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200532
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300533 if (dispc_has_feature(FEAT_CORE_CLK_DIV))
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600534 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300535
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300536 dispc.ctx_valid = true;
537
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200538 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200539}
540
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300541static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200542{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200543 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300544
545 DSSDBG("dispc_restore_context\n");
546
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300547 if (!dispc.ctx_valid)
548 return;
549
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200550 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200551 /*RR(CONTROL);*/
552 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200553 RR(LINE_NUMBER);
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300554 if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
555 dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300556 RR(GLOBAL_ALPHA);
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300557 if (dispc_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000558 RR(CONFIG2);
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300559 if (dispc_has_feature(FEAT_MGR_LCD3))
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530560 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200561
Laurent Pinchartacf591c2017-08-05 01:44:06 +0300562 for (i = 0; i < dispc_get_num_mgrs(); i++) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530563 RR(DEFAULT_COLOR(i));
564 RR(TRANS_COLOR(i));
565 RR(SIZE_MGR(i));
566 if (i == OMAP_DSS_CHANNEL_DIGIT)
567 continue;
568 RR(TIMING_H(i));
569 RR(TIMING_V(i));
570 RR(POL_FREQ(i));
571 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530572
Archit Tanejac6104b82011-08-05 19:06:02 +0530573 RR(DATA_CYCLE1(i));
574 RR(DATA_CYCLE2(i));
575 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000576
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300577 if (dispc_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530578 RR(CPR_COEF_R(i));
579 RR(CPR_COEF_G(i));
580 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300581 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000582 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200583
Laurent Pinchartacf591c2017-08-05 01:44:06 +0300584 for (i = 0; i < dispc_get_num_ovls(); i++) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530585 RR(OVL_BA0(i));
586 RR(OVL_BA1(i));
587 RR(OVL_POSITION(i));
588 RR(OVL_SIZE(i));
589 RR(OVL_ATTRIBUTES(i));
590 RR(OVL_FIFO_THRESHOLD(i));
591 RR(OVL_ROW_INC(i));
592 RR(OVL_PIXEL_INC(i));
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300593 if (dispc_has_feature(FEAT_PRELOAD))
Archit Tanejac6104b82011-08-05 19:06:02 +0530594 RR(OVL_PRELOAD(i));
595 if (i == OMAP_DSS_GFX) {
596 RR(OVL_WINDOW_SKIP(i));
597 RR(OVL_TABLE_BA(i));
598 continue;
599 }
600 RR(OVL_FIR(i));
601 RR(OVL_PICTURE_SIZE(i));
602 RR(OVL_ACCU0(i));
603 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200604
Archit Tanejac6104b82011-08-05 19:06:02 +0530605 for (j = 0; j < 8; j++)
606 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200607
Archit Tanejac6104b82011-08-05 19:06:02 +0530608 for (j = 0; j < 8; j++)
609 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200610
Archit Tanejac6104b82011-08-05 19:06:02 +0530611 for (j = 0; j < 5; j++)
612 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200613
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300614 if (dispc_has_feature(FEAT_FIR_COEF_V)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530615 for (j = 0; j < 8; j++)
616 RR(OVL_FIR_COEF_V(i, j));
617 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200618
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300619 if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530620 RR(OVL_BA0_UV(i));
621 RR(OVL_BA1_UV(i));
622 RR(OVL_FIR2(i));
623 RR(OVL_ACCU2_0(i));
624 RR(OVL_ACCU2_1(i));
625
626 for (j = 0; j < 8; j++)
627 RR(OVL_FIR_COEF_H2(i, j));
628
629 for (j = 0; j < 8; j++)
630 RR(OVL_FIR_COEF_HV2(i, j));
631
632 for (j = 0; j < 8; j++)
633 RR(OVL_FIR_COEF_V2(i, j));
634 }
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300635 if (dispc_has_feature(FEAT_ATTR2))
Archit Tanejac6104b82011-08-05 19:06:02 +0530636 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300637 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200638
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300639 if (dispc_has_feature(FEAT_CORE_CLK_DIV))
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600640 RR(DIVISOR);
641
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200642 /* enable last, because LCD & DIGIT enable are here */
643 RR(CONTROL);
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300644 if (dispc_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000645 RR(CONTROL2);
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300646 if (dispc_has_feature(FEAT_MGR_LCD3))
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530647 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200648 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300649 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200650
651 /*
652 * enable last so IRQs won't trigger before
653 * the context is fully restored
654 */
655 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300656
657 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200658}
659
660#undef SR
661#undef RR
662
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300663int dispc_runtime_get(void)
664{
665 int r;
666
667 DSSDBG("dispc_runtime_get\n");
668
669 r = pm_runtime_get_sync(&dispc.pdev->dev);
670 WARN_ON(r < 0);
671 return r < 0 ? r : 0;
672}
673
674void dispc_runtime_put(void)
675{
676 int r;
677
678 DSSDBG("dispc_runtime_put\n");
679
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200680 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300681 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300682}
683
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200684static u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200685{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530686 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200687}
688
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200689static u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200690{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200691 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
692 return 0;
693
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530694 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200695}
696
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200697static u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
Tomi Valkeinencb699202012-10-17 10:38:52 +0300698{
699 return mgr_desc[channel].sync_lost_irq;
700}
701
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530702u32 dispc_wb_get_framedone_irq(void)
703{
704 return DISPC_IRQ_FRAMEDONEWB;
705}
706
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200707static void dispc_mgr_enable(enum omap_channel channel, bool enable)
Laurent Pinchart03af8152016-04-18 03:09:48 +0300708{
709 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
710 /* flush posted write */
711 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
712}
Laurent Pinchart03af8152016-04-18 03:09:48 +0300713
714static bool dispc_mgr_is_enabled(enum omap_channel channel)
715{
716 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
717}
718
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200719static bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200720{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530721 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200722}
723
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200724static void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200725{
Luis de Bethencourt0bcfdba2015-10-15 13:29:38 +0100726 WARN_ON(!dispc_mgr_is_enabled(channel));
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300727 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200728
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530729 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530731 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732}
733
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530734bool dispc_wb_go_busy(void)
735{
736 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
737}
738
739void dispc_wb_go(void)
740{
Jyri Sarha864050c2017-03-24 16:47:52 +0200741 enum omap_plane_id plane = OMAP_DSS_WB;
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530742 bool enable, go;
743
744 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
745
746 if (!enable)
747 return;
748
749 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
750 if (go) {
751 DSSERR("GO bit not down for WB\n");
752 return;
753 }
754
755 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
756}
757
Jyri Sarha864050c2017-03-24 16:47:52 +0200758static void dispc_ovl_write_firh_reg(enum omap_plane_id plane, int reg,
759 u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200760{
Archit Taneja9b372c22011-05-06 11:45:49 +0530761 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200762}
763
Jyri Sarha864050c2017-03-24 16:47:52 +0200764static void dispc_ovl_write_firhv_reg(enum omap_plane_id plane, int reg,
765 u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200766{
Archit Taneja9b372c22011-05-06 11:45:49 +0530767 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200768}
769
Jyri Sarha864050c2017-03-24 16:47:52 +0200770static void dispc_ovl_write_firv_reg(enum omap_plane_id plane, int reg,
771 u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200772{
Archit Taneja9b372c22011-05-06 11:45:49 +0530773 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200774}
775
Jyri Sarha864050c2017-03-24 16:47:52 +0200776static void dispc_ovl_write_firh2_reg(enum omap_plane_id plane, int reg,
777 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530778{
779 BUG_ON(plane == OMAP_DSS_GFX);
780
781 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
782}
783
Jyri Sarha864050c2017-03-24 16:47:52 +0200784static void dispc_ovl_write_firhv2_reg(enum omap_plane_id plane, int reg,
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300785 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530786{
787 BUG_ON(plane == OMAP_DSS_GFX);
788
789 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
790}
791
Jyri Sarha864050c2017-03-24 16:47:52 +0200792static void dispc_ovl_write_firv2_reg(enum omap_plane_id plane, int reg,
793 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530794{
795 BUG_ON(plane == OMAP_DSS_GFX);
796
797 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
798}
799
Jyri Sarha864050c2017-03-24 16:47:52 +0200800static void dispc_ovl_set_scale_coef(enum omap_plane_id plane, int fir_hinc,
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530801 int fir_vinc, int five_taps,
802 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200803{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530804 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200805 int i;
806
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530807 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
808 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200809
810 for (i = 0; i < 8; i++) {
811 u32 h, hv;
812
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530813 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
814 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
815 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
816 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
817 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
818 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
819 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
820 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200821
Amber Jain0d66cbb2011-05-19 19:47:54 +0530822 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300823 dispc_ovl_write_firh_reg(plane, i, h);
824 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530825 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300826 dispc_ovl_write_firh2_reg(plane, i, h);
827 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530828 }
829
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200830 }
831
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200832 if (five_taps) {
833 for (i = 0; i < 8; i++) {
834 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530835 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
836 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530837 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300838 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530839 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300840 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200841 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200842 }
843}
844
Archit Taneja6e5264b2012-09-11 12:04:47 +0530845
Jyri Sarha864050c2017-03-24 16:47:52 +0200846static void dispc_ovl_write_color_conv_coef(enum omap_plane_id plane,
Archit Taneja6e5264b2012-09-11 12:04:47 +0530847 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200848{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200849#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
850
Archit Taneja6e5264b2012-09-11 12:04:47 +0530851 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
852 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
853 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
854 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
855 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200856
Archit Taneja6e5264b2012-09-11 12:04:47 +0530857 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200858
859#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200860}
861
Archit Taneja6e5264b2012-09-11 12:04:47 +0530862static void dispc_setup_color_conv_coef(void)
863{
864 int i;
Laurent Pinchartacf591c2017-08-05 01:44:06 +0300865 int num_ovl = dispc_get_num_ovls();
Archit Taneja6e5264b2012-09-11 12:04:47 +0530866 const struct color_conv_coef ctbl_bt601_5_ovl = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200867 /* YUV -> RGB */
Archit Taneja6e5264b2012-09-11 12:04:47 +0530868 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
869 };
870 const struct color_conv_coef ctbl_bt601_5_wb = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200871 /* RGB -> YUV */
872 66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
Archit Taneja6e5264b2012-09-11 12:04:47 +0530873 };
874
875 for (i = 1; i < num_ovl; i++)
876 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
877
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200878 if (dispc.feat->has_writeback)
879 dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
Archit Taneja6e5264b2012-09-11 12:04:47 +0530880}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200881
Jyri Sarha864050c2017-03-24 16:47:52 +0200882static void dispc_ovl_set_ba0(enum omap_plane_id plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200883{
Archit Taneja9b372c22011-05-06 11:45:49 +0530884 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200885}
886
Jyri Sarha864050c2017-03-24 16:47:52 +0200887static void dispc_ovl_set_ba1(enum omap_plane_id plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200888{
Archit Taneja9b372c22011-05-06 11:45:49 +0530889 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200890}
891
Jyri Sarha864050c2017-03-24 16:47:52 +0200892static void dispc_ovl_set_ba0_uv(enum omap_plane_id plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530893{
894 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
895}
896
Jyri Sarha864050c2017-03-24 16:47:52 +0200897static void dispc_ovl_set_ba1_uv(enum omap_plane_id plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530898{
899 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
900}
901
Jyri Sarha864050c2017-03-24 16:47:52 +0200902static void dispc_ovl_set_pos(enum omap_plane_id plane,
Archit Tanejad79db852012-09-22 12:30:17 +0530903 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200904{
Archit Tanejad79db852012-09-22 12:30:17 +0530905 u32 val;
906
907 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
908 return;
909
910 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530911
912 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200913}
914
Jyri Sarha864050c2017-03-24 16:47:52 +0200915static void dispc_ovl_set_input_size(enum omap_plane_id plane, int width,
Archit Taneja78b687f2012-09-21 14:51:49 +0530916 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200917{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200918 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530919
Archit Taneja36d87d92012-07-28 22:59:03 +0530920 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530921 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
922 else
923 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200924}
925
Jyri Sarha864050c2017-03-24 16:47:52 +0200926static void dispc_ovl_set_output_size(enum omap_plane_id plane, int width,
Archit Taneja78b687f2012-09-21 14:51:49 +0530927 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200928{
929 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200930
931 BUG_ON(plane == OMAP_DSS_GFX);
932
933 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530934
Archit Taneja36d87d92012-07-28 22:59:03 +0530935 if (plane == OMAP_DSS_WB)
936 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
937 else
938 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200939}
940
Jyri Sarha864050c2017-03-24 16:47:52 +0200941static void dispc_ovl_set_zorder(enum omap_plane_id plane,
Archit Taneja5b54ed32012-09-26 16:55:27 +0530942 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530943{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530944 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530945 return;
946
947 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
948}
949
950static void dispc_ovl_enable_zorder_planes(void)
951{
952 int i;
953
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300954 if (!dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
Archit Taneja54128702011-09-08 11:29:17 +0530955 return;
956
Laurent Pinchartacf591c2017-08-05 01:44:06 +0300957 for (i = 0; i < dispc_get_num_ovls(); i++)
Archit Taneja54128702011-09-08 11:29:17 +0530958 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
959}
960
Jyri Sarha864050c2017-03-24 16:47:52 +0200961static void dispc_ovl_set_pre_mult_alpha(enum omap_plane_id plane,
Archit Taneja5b54ed32012-09-26 16:55:27 +0530962 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100963{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530964 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100965 return;
966
Archit Taneja9b372c22011-05-06 11:45:49 +0530967 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100968}
969
Jyri Sarha864050c2017-03-24 16:47:52 +0200970static void dispc_ovl_setup_global_alpha(enum omap_plane_id plane,
Archit Taneja5b54ed32012-09-26 16:55:27 +0530971 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200972{
Laurent Pinchartd11e5c82018-02-11 15:07:34 +0200973 static const unsigned int shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300974 int shift;
975
Archit Taneja5b54ed32012-09-26 16:55:27 +0530976 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100977 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530978
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300979 shift = shifts[plane];
980 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200981}
982
Jyri Sarha864050c2017-03-24 16:47:52 +0200983static void dispc_ovl_set_pix_inc(enum omap_plane_id plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200984{
Archit Taneja9b372c22011-05-06 11:45:49 +0530985 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200986}
987
Jyri Sarha864050c2017-03-24 16:47:52 +0200988static void dispc_ovl_set_row_inc(enum omap_plane_id plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200989{
Archit Taneja9b372c22011-05-06 11:45:49 +0530990 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200991}
992
Tomi Valkeinen41aff422017-05-04 11:31:56 +0300993static void dispc_ovl_set_color_mode(enum omap_plane_id plane, u32 fourcc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200994{
995 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530996 if (plane != OMAP_DSS_GFX) {
Tomi Valkeinen41aff422017-05-04 11:31:56 +0300997 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300998 case DRM_FORMAT_NV12:
Amber Jainf20e4222011-05-19 19:47:50 +0530999 m = 0x0; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001000 case DRM_FORMAT_XRGB4444:
Amber Jainf20e4222011-05-19 19:47:50 +05301001 m = 0x1; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001002 case DRM_FORMAT_RGBA4444:
Amber Jainf20e4222011-05-19 19:47:50 +05301003 m = 0x2; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001004 case DRM_FORMAT_RGBX4444:
Amber Jainf20e4222011-05-19 19:47:50 +05301005 m = 0x4; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001006 case DRM_FORMAT_ARGB4444:
Amber Jainf20e4222011-05-19 19:47:50 +05301007 m = 0x5; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001008 case DRM_FORMAT_RGB565:
Amber Jainf20e4222011-05-19 19:47:50 +05301009 m = 0x6; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001010 case DRM_FORMAT_ARGB1555:
Amber Jainf20e4222011-05-19 19:47:50 +05301011 m = 0x7; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001012 case DRM_FORMAT_XRGB8888:
Amber Jainf20e4222011-05-19 19:47:50 +05301013 m = 0x8; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001014 case DRM_FORMAT_RGB888:
Amber Jainf20e4222011-05-19 19:47:50 +05301015 m = 0x9; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001016 case DRM_FORMAT_YUYV:
Amber Jainf20e4222011-05-19 19:47:50 +05301017 m = 0xa; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001018 case DRM_FORMAT_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301019 m = 0xb; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001020 case DRM_FORMAT_ARGB8888:
Amber Jainf20e4222011-05-19 19:47:50 +05301021 m = 0xc; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001022 case DRM_FORMAT_RGBA8888:
Amber Jainf20e4222011-05-19 19:47:50 +05301023 m = 0xd; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001024 case DRM_FORMAT_RGBX8888:
Amber Jainf20e4222011-05-19 19:47:50 +05301025 m = 0xe; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001026 case DRM_FORMAT_XRGB1555:
Amber Jainf20e4222011-05-19 19:47:50 +05301027 m = 0xf; break;
1028 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001029 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +05301030 }
1031 } else {
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001032 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001033 case DRM_FORMAT_RGBX4444:
Amber Jainf20e4222011-05-19 19:47:50 +05301034 m = 0x4; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001035 case DRM_FORMAT_ARGB4444:
Amber Jainf20e4222011-05-19 19:47:50 +05301036 m = 0x5; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001037 case DRM_FORMAT_RGB565:
Amber Jainf20e4222011-05-19 19:47:50 +05301038 m = 0x6; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001039 case DRM_FORMAT_ARGB1555:
Amber Jainf20e4222011-05-19 19:47:50 +05301040 m = 0x7; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001041 case DRM_FORMAT_XRGB8888:
Amber Jainf20e4222011-05-19 19:47:50 +05301042 m = 0x8; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001043 case DRM_FORMAT_RGB888:
Amber Jainf20e4222011-05-19 19:47:50 +05301044 m = 0x9; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001045 case DRM_FORMAT_XRGB4444:
Amber Jainf20e4222011-05-19 19:47:50 +05301046 m = 0xa; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001047 case DRM_FORMAT_RGBA4444:
Amber Jainf20e4222011-05-19 19:47:50 +05301048 m = 0xb; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001049 case DRM_FORMAT_ARGB8888:
Amber Jainf20e4222011-05-19 19:47:50 +05301050 m = 0xc; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001051 case DRM_FORMAT_RGBA8888:
Amber Jainf20e4222011-05-19 19:47:50 +05301052 m = 0xd; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001053 case DRM_FORMAT_RGBX8888:
Amber Jainf20e4222011-05-19 19:47:50 +05301054 m = 0xe; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001055 case DRM_FORMAT_XRGB1555:
Amber Jainf20e4222011-05-19 19:47:50 +05301056 m = 0xf; break;
1057 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001058 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +05301059 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001060 }
1061
Archit Taneja9b372c22011-05-06 11:45:49 +05301062 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001063}
1064
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001065static bool format_is_yuv(u32 fourcc)
Tomi Valkeinen5edec142017-05-04 09:13:32 +03001066{
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001067 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001068 case DRM_FORMAT_YUYV:
1069 case DRM_FORMAT_UYVY:
1070 case DRM_FORMAT_NV12:
Tomi Valkeinen5edec142017-05-04 09:13:32 +03001071 return true;
1072 default:
1073 return false;
1074 }
1075}
1076
Jyri Sarha864050c2017-03-24 16:47:52 +02001077static void dispc_ovl_configure_burst_type(enum omap_plane_id plane,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301078 enum omap_dss_rotation_type rotation_type)
1079{
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03001080 if (dispc_has_feature(FEAT_BURST_2D) == 0)
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301081 return;
1082
1083 if (rotation_type == OMAP_DSS_ROT_TILER)
1084 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
1085 else
1086 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
1087}
1088
Jyri Sarha864050c2017-03-24 16:47:52 +02001089static void dispc_ovl_set_channel_out(enum omap_plane_id plane,
1090 enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001091{
1092 int shift;
1093 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001094 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001095
1096 switch (plane) {
1097 case OMAP_DSS_GFX:
1098 shift = 8;
1099 break;
1100 case OMAP_DSS_VIDEO1:
1101 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +05301102 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001103 shift = 16;
1104 break;
1105 default:
1106 BUG();
1107 return;
1108 }
1109
Archit Taneja9b372c22011-05-06 11:45:49 +05301110 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03001111 if (dispc_has_feature(FEAT_MGR_LCD2)) {
Sumit Semwal2a205f32010-12-02 11:27:12 +00001112 switch (channel) {
1113 case OMAP_DSS_CHANNEL_LCD:
1114 chan = 0;
1115 chan2 = 0;
1116 break;
1117 case OMAP_DSS_CHANNEL_DIGIT:
1118 chan = 1;
1119 chan2 = 0;
1120 break;
1121 case OMAP_DSS_CHANNEL_LCD2:
1122 chan = 0;
1123 chan2 = 1;
1124 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05301125 case OMAP_DSS_CHANNEL_LCD3:
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03001126 if (dispc_has_feature(FEAT_MGR_LCD3)) {
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05301127 chan = 0;
1128 chan2 = 2;
1129 } else {
1130 BUG();
1131 return;
1132 }
1133 break;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001134 case OMAP_DSS_CHANNEL_WB:
1135 chan = 0;
1136 chan2 = 3;
1137 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001138 default:
1139 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001140 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001141 }
1142
1143 val = FLD_MOD(val, chan, shift, shift);
1144 val = FLD_MOD(val, chan2, 31, 30);
1145 } else {
1146 val = FLD_MOD(val, channel, shift, shift);
1147 }
Archit Taneja9b372c22011-05-06 11:45:49 +05301148 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001149}
1150
Jyri Sarha864050c2017-03-24 16:47:52 +02001151static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane_id plane)
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001152{
1153 int shift;
1154 u32 val;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001155
1156 switch (plane) {
1157 case OMAP_DSS_GFX:
1158 shift = 8;
1159 break;
1160 case OMAP_DSS_VIDEO1:
1161 case OMAP_DSS_VIDEO2:
1162 case OMAP_DSS_VIDEO3:
1163 shift = 16;
1164 break;
1165 default:
1166 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001167 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001168 }
1169
1170 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1171
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001172 if (FLD_GET(val, shift, shift) == 1)
1173 return OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001174
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03001175 if (!dispc_has_feature(FEAT_MGR_LCD2))
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001176 return OMAP_DSS_CHANNEL_LCD;
1177
1178 switch (FLD_GET(val, 31, 30)) {
1179 case 0:
1180 default:
1181 return OMAP_DSS_CHANNEL_LCD;
1182 case 1:
1183 return OMAP_DSS_CHANNEL_LCD2;
1184 case 2:
1185 return OMAP_DSS_CHANNEL_LCD3;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001186 case 3:
1187 return OMAP_DSS_CHANNEL_WB;
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001188 }
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001189}
1190
Archit Tanejad9ac7732012-09-22 12:38:19 +05301191void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1192{
Jyri Sarha864050c2017-03-24 16:47:52 +02001193 enum omap_plane_id plane = OMAP_DSS_WB;
Archit Tanejad9ac7732012-09-22 12:38:19 +05301194
1195 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1196}
1197
Jyri Sarha864050c2017-03-24 16:47:52 +02001198static void dispc_ovl_set_burst_size(enum omap_plane_id plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001199 enum omap_burst_size burst_size)
1200{
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02001201 static const unsigned int shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001202 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001203
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001204 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001205 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001206}
1207
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001208static void dispc_configure_burst_sizes(void)
1209{
1210 int i;
1211 const int burst_size = BURST_SIZE_X8;
1212
1213 /* Configure burst size always to maximum size */
Laurent Pinchartacf591c2017-08-05 01:44:06 +03001214 for (i = 0; i < dispc_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001215 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5b354af2015-11-04 17:10:48 +02001216 if (dispc.feat->has_writeback)
1217 dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001218}
1219
Jyri Sarha864050c2017-03-24 16:47:52 +02001220static u32 dispc_ovl_get_burst_size(enum omap_plane_id plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001221{
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001222 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
Laurent Pinchart28550472017-08-05 01:44:03 +03001223 return dispc.feat->burst_size_unit * 8;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001224}
1225
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03001226static bool dispc_ovl_color_mode_supported(enum omap_plane_id plane, u32 fourcc)
1227{
1228 const u32 *modes;
1229 unsigned int i;
1230
1231 modes = dispc.feat->supported_color_modes[plane];
1232
1233 for (i = 0; modes[i]; ++i) {
1234 if (modes[i] == fourcc)
1235 return true;
1236 }
1237
1238 return false;
1239}
1240
Tomi Valkeinen9c39d172017-05-04 11:19:12 +03001241static const u32 *dispc_ovl_get_color_modes(enum omap_plane_id plane)
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001242{
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03001243 return dispc.feat->supported_color_modes[plane];
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001244}
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001245
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001246static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001247{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301248 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001249 return;
1250
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301251 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001252}
1253
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001254static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001255 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001256{
1257 u32 coef_r, coef_g, coef_b;
1258
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301259 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001260 return;
1261
1262 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1263 FLD_VAL(coefs->rb, 9, 0);
1264 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1265 FLD_VAL(coefs->gb, 9, 0);
1266 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1267 FLD_VAL(coefs->bb, 9, 0);
1268
1269 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1270 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1271 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1272}
1273
Jyri Sarha864050c2017-03-24 16:47:52 +02001274static void dispc_ovl_set_vid_color_conv(enum omap_plane_id plane,
1275 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001276{
1277 u32 val;
1278
1279 BUG_ON(plane == OMAP_DSS_GFX);
1280
Archit Taneja9b372c22011-05-06 11:45:49 +05301281 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001282 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301283 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001284}
1285
Jyri Sarha864050c2017-03-24 16:47:52 +02001286static void dispc_ovl_enable_replication(enum omap_plane_id plane,
Archit Tanejad79db852012-09-22 12:30:17 +05301287 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001288{
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02001289 static const unsigned int shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001290 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001291
Archit Tanejad79db852012-09-22 12:30:17 +05301292 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1293 return;
1294
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001295 shift = shifts[plane];
1296 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001297}
1298
Archit Taneja8f366162012-04-16 12:53:44 +05301299static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301300 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001301{
1302 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301303
Archit Taneja33b89922012-11-14 13:50:15 +05301304 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1305 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1306
Archit Taneja702d1442011-05-06 11:45:50 +05301307 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001308}
1309
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001310static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001311{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001312 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001313 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301314 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001315 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001316 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001317
Laurent Pinchart28550472017-08-05 01:44:03 +03001318 unit = dispc.feat->buffer_size_unit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001319
Laurent Pinchart38dc0702017-08-05 01:44:08 +03001320 dispc_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001321
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001322 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1323 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001324 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001325 dispc.fifo_size[fifo] = size;
1326
1327 /*
1328 * By default fifos are mapped directly to overlays, fifo 0 to
1329 * ovl 0, fifo 1 to ovl 1, etc.
1330 */
1331 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001332 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001333
1334 /*
1335 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1336 * causes problems with certain use cases, like using the tiler in 2D
1337 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1338 * giving GFX plane a larger fifo. WB but should work fine with a
1339 * smaller fifo.
1340 */
1341 if (dispc.feat->gfx_fifo_workaround) {
1342 u32 v;
1343
1344 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1345
1346 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1347 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1348 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1349 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1350
1351 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1352
1353 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1354 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1355 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001356
1357 /*
1358 * Setup default fifo thresholds.
1359 */
Laurent Pinchartacf591c2017-08-05 01:44:06 +03001360 for (i = 0; i < dispc_get_num_ovls(); ++i) {
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001361 u32 low, high;
1362 const bool use_fifomerge = false;
1363 const bool manual_update = false;
1364
1365 dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1366 use_fifomerge, manual_update);
1367
1368 dispc_ovl_set_fifo_threshold(i, low, high);
1369 }
Tomi Valkeinen65e116e2015-11-04 17:10:49 +02001370
1371 if (dispc.feat->has_writeback) {
1372 u32 low, high;
1373 const bool use_fifomerge = false;
1374 const bool manual_update = false;
1375
1376 dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
1377 use_fifomerge, manual_update);
1378
1379 dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
1380 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001381}
1382
Jyri Sarha864050c2017-03-24 16:47:52 +02001383static u32 dispc_ovl_get_fifo_size(enum omap_plane_id plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001384{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001385 int fifo;
1386 u32 size = 0;
1387
1388 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1389 if (dispc.fifo_assignment[fifo] == plane)
1390 size += dispc.fifo_size[fifo];
1391 }
1392
1393 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001394}
1395
Jyri Sarha864050c2017-03-24 16:47:52 +02001396void dispc_ovl_set_fifo_threshold(enum omap_plane_id plane, u32 low,
1397 u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001398{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301399 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001400 u32 unit;
1401
Laurent Pinchart28550472017-08-05 01:44:03 +03001402 unit = dispc.feat->buffer_size_unit;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001403
1404 WARN_ON(low % unit != 0);
1405 WARN_ON(high % unit != 0);
1406
1407 low /= unit;
1408 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301409
Laurent Pinchart38dc0702017-08-05 01:44:08 +03001410 dispc_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1411 dispc_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
Archit Taneja9b372c22011-05-06 11:45:49 +05301412
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001413 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001414 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301415 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001416 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301417 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001418 hi_start, hi_end) * unit,
1419 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001420
Archit Taneja9b372c22011-05-06 11:45:49 +05301421 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301422 FLD_VAL(high, hi_start, hi_end) |
1423 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301424
1425 /*
1426 * configure the preload to the pipeline's high threhold, if HT it's too
1427 * large for the preload field, set the threshold to the maximum value
1428 * that can be held by the preload register
1429 */
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03001430 if (dispc_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
Archit Taneja8bc65552013-12-17 16:40:21 +05301431 plane != OMAP_DSS_WB)
1432 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001433}
1434
1435void dispc_enable_fifomerge(bool enable)
1436{
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03001437 if (!dispc_has_feature(FEAT_FIFO_MERGE)) {
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001438 WARN_ON(enable);
1439 return;
1440 }
1441
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001442 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1443 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001444}
1445
Jyri Sarha864050c2017-03-24 16:47:52 +02001446void dispc_ovl_compute_fifo_thresholds(enum omap_plane_id plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001447 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1448 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001449{
1450 /*
1451 * All sizes are in bytes. Both the buffer and burst are made of
1452 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1453 */
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02001454 unsigned int buf_unit = dispc.feat->buffer_size_unit;
1455 unsigned int ovl_fifo_size, total_fifo_size, burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001456 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001457
1458 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001459 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001460
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001461 if (use_fifomerge) {
1462 total_fifo_size = 0;
Laurent Pinchartacf591c2017-08-05 01:44:06 +03001463 for (i = 0; i < dispc_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001464 total_fifo_size += dispc_ovl_get_fifo_size(i);
1465 } else {
1466 total_fifo_size = ovl_fifo_size;
1467 }
1468
1469 /*
1470 * We use the same low threshold for both fifomerge and non-fifomerge
1471 * cases, but for fifomerge we calculate the high threshold using the
1472 * combined fifo size
1473 */
1474
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03001475 if (manual_update && dispc_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001476 *fifo_low = ovl_fifo_size - burst_size * 2;
1477 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301478 } else if (plane == OMAP_DSS_WB) {
1479 /*
1480 * Most optimal configuration for writeback is to push out data
1481 * to the interconnect the moment writeback pushes enough pixels
1482 * in the FIFO to form a burst
1483 */
1484 *fifo_low = 0;
1485 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001486 } else {
1487 *fifo_low = ovl_fifo_size - burst_size;
1488 *fifo_high = total_fifo_size - buf_unit;
1489 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001490}
1491
Jyri Sarha864050c2017-03-24 16:47:52 +02001492static void dispc_ovl_set_mflag(enum omap_plane_id plane, bool enable)
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001493{
1494 int bit;
1495
1496 if (plane == OMAP_DSS_GFX)
1497 bit = 14;
1498 else
1499 bit = 23;
1500
1501 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1502}
1503
Jyri Sarha864050c2017-03-24 16:47:52 +02001504static void dispc_ovl_set_mflag_threshold(enum omap_plane_id plane,
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001505 int low, int high)
1506{
1507 dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
1508 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
1509}
1510
1511static void dispc_init_mflag(void)
1512{
1513 int i;
1514
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001515 /*
1516 * HACK: NV12 color format and MFLAG seem to have problems working
1517 * together: using two displays, and having an NV12 overlay on one of
1518 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1519 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1520 * remove the errors, but there doesn't seem to be a clear logic on
1521 * which values work and which not.
1522 *
1523 * As a work-around, set force MFLAG to always on.
1524 */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001525 dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001526 (1 << 0) | /* MFLAG_CTRL = force always on */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001527 (0 << 2)); /* MFLAG_START = disable */
1528
Laurent Pinchartacf591c2017-08-05 01:44:06 +03001529 for (i = 0; i < dispc_get_num_ovls(); ++i) {
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001530 u32 size = dispc_ovl_get_fifo_size(i);
Laurent Pinchart28550472017-08-05 01:44:03 +03001531 u32 unit = dispc.feat->buffer_size_unit;
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001532 u32 low, high;
1533
1534 dispc_ovl_set_mflag(i, true);
1535
1536 /*
1537 * Simulation team suggests below thesholds:
1538 * HT = fifosize * 5 / 8;
1539 * LT = fifosize * 4 / 8;
1540 */
1541
1542 low = size * 4 / 8 / unit;
1543 high = size * 5 / 8 / unit;
1544
1545 dispc_ovl_set_mflag_threshold(i, low, high);
1546 }
Tomi Valkeinenecb0b362015-11-04 17:10:50 +02001547
1548 if (dispc.feat->has_writeback) {
1549 u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
Laurent Pinchart28550472017-08-05 01:44:03 +03001550 u32 unit = dispc.feat->buffer_size_unit;
Tomi Valkeinenecb0b362015-11-04 17:10:50 +02001551 u32 low, high;
1552
1553 dispc_ovl_set_mflag(OMAP_DSS_WB, true);
1554
1555 /*
1556 * Simulation team suggests below thesholds:
1557 * HT = fifosize * 5 / 8;
1558 * LT = fifosize * 4 / 8;
1559 */
1560
1561 low = size * 4 / 8 / unit;
1562 high = size * 5 / 8 / unit;
1563
1564 dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
1565 }
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001566}
1567
Jyri Sarha864050c2017-03-24 16:47:52 +02001568static void dispc_ovl_set_fir(enum omap_plane_id plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301569 int hinc, int vinc,
1570 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001571{
1572 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001573
Amber Jain0d66cbb2011-05-19 19:47:54 +05301574 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1575 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301576
Laurent Pinchart38dc0702017-08-05 01:44:08 +03001577 dispc_get_reg_field(FEAT_REG_FIRHINC, &hinc_start, &hinc_end);
1578 dispc_get_reg_field(FEAT_REG_FIRVINC, &vinc_start, &vinc_end);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301579 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1580 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301581
Amber Jain0d66cbb2011-05-19 19:47:54 +05301582 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1583 } else {
1584 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1585 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1586 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001587}
1588
Jyri Sarha864050c2017-03-24 16:47:52 +02001589static void dispc_ovl_set_vid_accu0(enum omap_plane_id plane, int haccu,
1590 int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001591{
1592 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301593 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001594
Laurent Pinchart38dc0702017-08-05 01:44:08 +03001595 dispc_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1596 dispc_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
Archit Taneja87a74842011-03-02 11:19:50 +05301597
1598 val = FLD_VAL(vaccu, vert_start, vert_end) |
1599 FLD_VAL(haccu, hor_start, hor_end);
1600
Archit Taneja9b372c22011-05-06 11:45:49 +05301601 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001602}
1603
Jyri Sarha864050c2017-03-24 16:47:52 +02001604static void dispc_ovl_set_vid_accu1(enum omap_plane_id plane, int haccu,
1605 int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001606{
1607 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301608 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001609
Laurent Pinchart38dc0702017-08-05 01:44:08 +03001610 dispc_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1611 dispc_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
Archit Taneja87a74842011-03-02 11:19:50 +05301612
1613 val = FLD_VAL(vaccu, vert_start, vert_end) |
1614 FLD_VAL(haccu, hor_start, hor_end);
1615
Archit Taneja9b372c22011-05-06 11:45:49 +05301616 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001617}
1618
Jyri Sarha864050c2017-03-24 16:47:52 +02001619static void dispc_ovl_set_vid_accu2_0(enum omap_plane_id plane, int haccu,
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001620 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301621{
1622 u32 val;
1623
1624 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1625 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1626}
1627
Jyri Sarha864050c2017-03-24 16:47:52 +02001628static void dispc_ovl_set_vid_accu2_1(enum omap_plane_id plane, int haccu,
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001629 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301630{
1631 u32 val;
1632
1633 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1634 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1635}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001636
Jyri Sarha864050c2017-03-24 16:47:52 +02001637static void dispc_ovl_set_scale_param(enum omap_plane_id plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001638 u16 orig_width, u16 orig_height,
1639 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301640 bool five_taps, u8 rotation,
1641 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001642{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301643 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001644
Amber Jained14a3c2011-05-19 19:47:51 +05301645 fir_hinc = 1024 * orig_width / out_width;
1646 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001647
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301648 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1649 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001650 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301651}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001652
Jyri Sarha864050c2017-03-24 16:47:52 +02001653static void dispc_ovl_set_accu_uv(enum omap_plane_id plane,
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301654 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001655 bool ilace, u32 fourcc, u8 rotation)
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301656{
1657 int h_accu2_0, h_accu2_1;
1658 int v_accu2_0, v_accu2_1;
1659 int chroma_hinc, chroma_vinc;
1660 int idx;
1661
1662 struct accu {
1663 s8 h0_m, h0_n;
1664 s8 h1_m, h1_n;
1665 s8 v0_m, v0_n;
1666 s8 v1_m, v1_n;
1667 };
1668
1669 const struct accu *accu_table;
1670 const struct accu *accu_val;
1671
1672 static const struct accu accu_nv12[4] = {
1673 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1674 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1675 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1676 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1677 };
1678
1679 static const struct accu accu_nv12_ilace[4] = {
1680 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1681 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1682 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1683 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1684 };
1685
1686 static const struct accu accu_yuv[4] = {
1687 { 0, 1, 0, 1, 0, 1, 0, 1 },
1688 { 0, 1, 0, 1, 0, 1, 0, 1 },
1689 { -1, 1, 0, 1, 0, 1, 0, 1 },
1690 { 0, 1, 0, 1, -1, 1, 0, 1 },
1691 };
1692
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001693 /* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
1694 switch (rotation & DRM_MODE_ROTATE_MASK) {
1695 default:
1696 case DRM_MODE_ROTATE_0:
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301697 idx = 0;
1698 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001699 case DRM_MODE_ROTATE_90:
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301700 idx = 3;
1701 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001702 case DRM_MODE_ROTATE_180:
1703 idx = 2;
1704 break;
1705 case DRM_MODE_ROTATE_270:
1706 idx = 1;
1707 break;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301708 }
1709
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001710 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001711 case DRM_FORMAT_NV12:
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301712 if (ilace)
1713 accu_table = accu_nv12_ilace;
1714 else
1715 accu_table = accu_nv12;
1716 break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001717 case DRM_FORMAT_YUYV:
1718 case DRM_FORMAT_UYVY:
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301719 accu_table = accu_yuv;
1720 break;
1721 default:
1722 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001723 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301724 }
1725
1726 accu_val = &accu_table[idx];
1727
1728 chroma_hinc = 1024 * orig_width / out_width;
1729 chroma_vinc = 1024 * orig_height / out_height;
1730
1731 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1732 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1733 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1734 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1735
1736 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1737 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1738}
1739
Jyri Sarha864050c2017-03-24 16:47:52 +02001740static void dispc_ovl_set_scaling_common(enum omap_plane_id plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301741 u16 orig_width, u16 orig_height,
1742 u16 out_width, u16 out_height,
1743 bool ilace, bool five_taps,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001744 bool fieldmode, u32 fourcc,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301745 u8 rotation)
1746{
1747 int accu0 = 0;
1748 int accu1 = 0;
1749 u32 l;
1750
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001751 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301752 out_width, out_height, five_taps,
1753 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301754 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001755
Archit Taneja87a74842011-03-02 11:19:50 +05301756 /* RESIZEENABLE and VERTICALTAPS */
1757 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301758 l |= (orig_width != out_width) ? (1 << 5) : 0;
1759 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001760 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301761
1762 /* VRESIZECONF and HRESIZECONF */
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03001763 if (dispc_has_feature(FEAT_RESIZECONF)) {
Archit Taneja87a74842011-03-02 11:19:50 +05301764 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301765 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1766 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301767 }
1768
1769 /* LINEBUFFERSPLIT */
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03001770 if (dispc_has_feature(FEAT_LINEBUFFERSPLIT)) {
Archit Taneja87a74842011-03-02 11:19:50 +05301771 l &= ~(0x1 << 22);
1772 l |= five_taps ? (1 << 22) : 0;
1773 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001774
Archit Taneja9b372c22011-05-06 11:45:49 +05301775 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001776
1777 /*
1778 * field 0 = even field = bottom field
1779 * field 1 = odd field = top field
1780 */
1781 if (ilace && !fieldmode) {
1782 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301783 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001784 if (accu0 >= 1024/2) {
1785 accu1 = 1024/2;
1786 accu0 -= accu1;
1787 }
1788 }
1789
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001790 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1791 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001792}
1793
Jyri Sarha864050c2017-03-24 16:47:52 +02001794static void dispc_ovl_set_scaling_uv(enum omap_plane_id plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301795 u16 orig_width, u16 orig_height,
1796 u16 out_width, u16 out_height,
1797 bool ilace, bool five_taps,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001798 bool fieldmode, u32 fourcc,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301799 u8 rotation)
1800{
1801 int scale_x = out_width != orig_width;
1802 int scale_y = out_height != orig_height;
Andrew F. Davis0cac5b62016-07-01 09:27:21 -05001803 bool chroma_upscale = plane != OMAP_DSS_WB;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301804
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03001805 if (!dispc_has_feature(FEAT_HANDLE_UV_SEPARATE))
Amber Jain0d66cbb2011-05-19 19:47:54 +05301806 return;
Tomi Valkeinen5edec142017-05-04 09:13:32 +03001807
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001808 if (!format_is_yuv(fourcc)) {
Amber Jain0d66cbb2011-05-19 19:47:54 +05301809 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301810 if (plane != OMAP_DSS_WB)
1811 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301812 return;
1813 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001814
1815 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001816 out_height, ilace, fourcc, rotation);
Tomi Valkeinen36377352012-05-15 15:54:15 +03001817
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001818 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001819 case DRM_FORMAT_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301820 if (chroma_upscale) {
1821 /* UV is subsampled by 2 horizontally and vertically */
1822 orig_height >>= 1;
1823 orig_width >>= 1;
1824 } else {
1825 /* UV is downsampled by 2 horizontally and vertically */
1826 orig_height <<= 1;
1827 orig_width <<= 1;
1828 }
1829
Amber Jain0d66cbb2011-05-19 19:47:54 +05301830 break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001831 case DRM_FORMAT_YUYV:
1832 case DRM_FORMAT_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301833 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001834 if (!drm_rotation_90_or_270(rotation)) {
Archit Taneja20fbb502012-08-22 17:04:48 +05301835 if (chroma_upscale)
1836 /* UV is subsampled by 2 horizontally */
1837 orig_width >>= 1;
1838 else
1839 /* UV is downsampled by 2 horizontally */
1840 orig_width <<= 1;
1841 }
1842
Amber Jain0d66cbb2011-05-19 19:47:54 +05301843 /* must use FIR for YUV422 if rotated */
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001844 if ((rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0)
Amber Jain0d66cbb2011-05-19 19:47:54 +05301845 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301846
Amber Jain0d66cbb2011-05-19 19:47:54 +05301847 break;
1848 default:
1849 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001850 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301851 }
1852
1853 if (out_width != orig_width)
1854 scale_x = true;
1855 if (out_height != orig_height)
1856 scale_y = true;
1857
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001858 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301859 out_width, out_height, five_taps,
1860 rotation, DISPC_COLOR_COMPONENT_UV);
1861
Archit Taneja2a5561b2012-07-16 16:37:45 +05301862 if (plane != OMAP_DSS_WB)
1863 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1864 (scale_x || scale_y) ? 1 : 0, 8, 8);
1865
Amber Jain0d66cbb2011-05-19 19:47:54 +05301866 /* set H scaling */
1867 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1868 /* set V scaling */
1869 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301870}
1871
Jyri Sarha864050c2017-03-24 16:47:52 +02001872static void dispc_ovl_set_scaling(enum omap_plane_id plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301873 u16 orig_width, u16 orig_height,
1874 u16 out_width, u16 out_height,
1875 bool ilace, bool five_taps,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001876 bool fieldmode, u32 fourcc,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301877 u8 rotation)
1878{
1879 BUG_ON(plane == OMAP_DSS_GFX);
1880
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001881 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301882 orig_width, orig_height,
1883 out_width, out_height,
1884 ilace, five_taps,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001885 fieldmode, fourcc,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301886 rotation);
1887
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001888 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301889 orig_width, orig_height,
1890 out_width, out_height,
1891 ilace, five_taps,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001892 fieldmode, fourcc,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301893 rotation);
1894}
1895
Jyri Sarha273ffea2017-03-24 16:47:53 +02001896static void dispc_ovl_set_rotation_attrs(enum omap_plane_id plane, u8 rotation,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03001897 enum omap_dss_rotation_type rotation_type, u32 fourcc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001898{
Archit Taneja87a74842011-03-02 11:19:50 +05301899 bool row_repeat = false;
1900 int vidrot = 0;
1901
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001902 /* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001903 if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001904
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03001905 if (rotation & DRM_MODE_REFLECT_X) {
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001906 switch (rotation & DRM_MODE_ROTATE_MASK) {
1907 case DRM_MODE_ROTATE_0:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001908 vidrot = 2;
1909 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001910 case DRM_MODE_ROTATE_90:
Tomi Valkeinen2add8d132017-05-16 15:25:45 +03001911 vidrot = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001912 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001913 case DRM_MODE_ROTATE_180:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001914 vidrot = 0;
1915 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001916 case DRM_MODE_ROTATE_270:
Tomi Valkeinen2add8d132017-05-16 15:25:45 +03001917 vidrot = 3;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001918 break;
1919 }
1920 } else {
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001921 switch (rotation & DRM_MODE_ROTATE_MASK) {
1922 case DRM_MODE_ROTATE_0:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001923 vidrot = 0;
1924 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001925 case DRM_MODE_ROTATE_90:
1926 vidrot = 3;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001927 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001928 case DRM_MODE_ROTATE_180:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001929 vidrot = 2;
1930 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001931 case DRM_MODE_ROTATE_270:
1932 vidrot = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001933 break;
1934 }
1935 }
1936
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001937 if (drm_rotation_90_or_270(rotation))
Archit Taneja87a74842011-03-02 11:19:50 +05301938 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001939 else
Archit Taneja87a74842011-03-02 11:19:50 +05301940 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001941 }
Archit Taneja87a74842011-03-02 11:19:50 +05301942
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001943 /*
1944 * OMAP4/5 Errata i631:
1945 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
1946 * rows beyond the framebuffer, which may cause OCP error.
1947 */
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001948 if (fourcc == DRM_FORMAT_NV12 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001949 vidrot = 1;
1950
Archit Taneja9b372c22011-05-06 11:45:49 +05301951 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03001952 if (dispc_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301953 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1954 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301955
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03001956 if (dispc_ovl_color_mode_supported(plane, DRM_FORMAT_NV12)) {
Tomi Valkeinen6d862782016-08-29 11:15:49 +03001957 bool doublestride =
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001958 fourcc == DRM_FORMAT_NV12 &&
Tomi Valkeinen6d862782016-08-29 11:15:49 +03001959 rotation_type == OMAP_DSS_ROT_TILER &&
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001960 !drm_rotation_90_or_270(rotation);
Tomi Valkeinen6d862782016-08-29 11:15:49 +03001961
Archit Tanejac35eeb22013-03-26 19:15:24 +05301962 /* DOUBLESTRIDE */
1963 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1964 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001965}
1966
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001967static int color_mode_to_bpp(u32 fourcc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001968{
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001969 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001970 case DRM_FORMAT_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001971 return 8;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001972 case DRM_FORMAT_RGBX4444:
1973 case DRM_FORMAT_RGB565:
1974 case DRM_FORMAT_ARGB4444:
1975 case DRM_FORMAT_YUYV:
1976 case DRM_FORMAT_UYVY:
1977 case DRM_FORMAT_RGBA4444:
1978 case DRM_FORMAT_XRGB4444:
1979 case DRM_FORMAT_ARGB1555:
1980 case DRM_FORMAT_XRGB1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001981 return 16;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001982 case DRM_FORMAT_RGB888:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001983 return 24;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001984 case DRM_FORMAT_XRGB8888:
1985 case DRM_FORMAT_ARGB8888:
1986 case DRM_FORMAT_RGBA8888:
1987 case DRM_FORMAT_RGBX8888:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001988 return 32;
1989 default:
1990 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001991 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001992 }
1993}
1994
1995static s32 pixinc(int pixels, u8 ps)
1996{
1997 if (pixels == 1)
1998 return 1;
1999 else if (pixels > 1)
2000 return 1 + (pixels - 1) * ps;
2001 else if (pixels < 0)
2002 return 1 - (-pixels + 1) * ps;
2003 else
2004 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002005 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002006}
2007
Tomi Valkeinen517a8a952017-05-03 14:14:27 +03002008static void calc_offset(u16 screen_width, u16 width,
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02002009 u32 fourcc, bool fieldmode, unsigned int field_offset,
2010 unsigned int *offset0, unsigned int *offset1,
Tomi Valkeinenc4df6e42017-05-15 11:09:25 +03002011 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim,
2012 enum omap_dss_rotation_type rotation_type, u8 rotation)
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302013{
2014 u8 ps;
2015
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002016 ps = color_mode_to_bpp(fourcc) / 8;
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302017
2018 DSSDBG("scrw %d, width %d\n", screen_width, width);
2019
Tomi Valkeinenc4df6e42017-05-15 11:09:25 +03002020 if (rotation_type == OMAP_DSS_ROT_TILER &&
2021 (fourcc == DRM_FORMAT_UYVY || fourcc == DRM_FORMAT_YUYV) &&
2022 drm_rotation_90_or_270(rotation)) {
2023 /*
2024 * HACK: ROW_INC needs to be calculated with TILER units.
2025 * We get such 'screen_width' that multiplying it with the
2026 * YUV422 pixel size gives the correct TILER container width.
2027 * However, 'width' is in pixels and multiplying it with YUV422
2028 * pixel size gives incorrect result. We thus multiply it here
2029 * with 2 to match the 32 bit TILER unit size.
2030 */
2031 width *= 2;
2032 }
2033
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302034 /*
2035 * field 0 = even field = bottom field
2036 * field 1 = odd field = top field
2037 */
Tomi Valkeinen185e23e2017-05-03 15:01:10 +03002038 *offset0 = field_offset * screen_width * ps;
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302039 *offset1 = 0;
Tomi Valkeinen185e23e2017-05-03 15:01:10 +03002040
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302041 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2042 (fieldmode ? screen_width : 0), ps);
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002043 if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY)
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302044 *pix_inc = pixinc(x_predecim, 2 * ps);
2045 else
2046 *pix_inc = pixinc(x_predecim, ps);
2047}
2048
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302049/*
2050 * This function is used to avoid synclosts in OMAP3, because of some
2051 * undocumented horizontal position and timing related limitations.
2052 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002053static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002054 const struct videomode *vm, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002055 u16 width, u16 height, u16 out_width, u16 out_height,
2056 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302057{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002058 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302059 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302060 static const u8 limits[3] = { 8, 10, 20 };
2061 u64 val, blank;
2062 int i;
2063
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002064 nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len +
2065 vm->hback_porch - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302066
2067 i = 0;
2068 if (out_height < height)
2069 i++;
2070 if (out_width < width)
2071 i++;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002072 blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) *
Peter Ujfalusi0a30e152016-09-22 14:06:49 +03002073 lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302074 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2075 if (blank <= limits[i])
2076 return -EINVAL;
2077
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002078 /* FIXME add checks for 3-tap filter once the limitations are known */
2079 if (!five_taps)
2080 return 0;
2081
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302082 /*
2083 * Pixel data should be prepared before visible display point starts.
2084 * So, atleast DS-2 lines must have already been fetched by DISPC
2085 * during nonactive - pos_x period.
2086 */
2087 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2088 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002089 val, max(0, ds - 2) * width);
2090 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302091 return -EINVAL;
2092
2093 /*
2094 * All lines need to be refilled during the nonactive period of which
2095 * only one line can be loaded during the active period. So, atleast
2096 * DS - 1 lines should be loaded during nonactive period.
2097 */
2098 val = div_u64((u64)nonactive * lclk, pclk);
2099 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002100 val, max(0, ds - 1) * width);
2101 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302102 return -EINVAL;
2103
2104 return 0;
2105}
2106
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002107static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002108 const struct videomode *vm, u16 width,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302109 u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002110 u32 fourcc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002111{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302112 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302113 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002114
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302115 if (height <= out_height && width <= out_width)
2116 return (unsigned long) pclk;
2117
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002118 if (height > out_height) {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002119 unsigned int ppl = vm->hactive;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002120
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002121 tmp = (u64)pclk * height * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002122 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302123 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002124
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002125 if (height > 2 * out_height) {
2126 if (ppl == out_width)
2127 return 0;
2128
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002129 tmp = (u64)pclk * (height - 2 * out_height) * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002130 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302131 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002132 }
2133 }
2134
2135 if (width > out_width) {
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002136 tmp = (u64)pclk * width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002137 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302138 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002139
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002140 if (fourcc == DRM_FORMAT_XRGB8888)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302141 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002142 }
2143
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302144 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002145}
2146
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002147static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302148 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302149{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302150 if (height > out_height && width > out_width)
2151 return pclk * 4;
2152 else
2153 return pclk * 2;
2154}
2155
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002156static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302157 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002158{
2159 unsigned int hf, vf;
2160
2161 /*
2162 * FIXME how to determine the 'A' factor
2163 * for the no downscaling case ?
2164 */
2165
2166 if (width > 3 * out_width)
2167 hf = 4;
2168 else if (width > 2 * out_width)
2169 hf = 3;
2170 else if (width > out_width)
2171 hf = 2;
2172 else
2173 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002174 if (height > out_height)
2175 vf = 2;
2176 else
2177 vf = 1;
2178
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302179 return pclk * vf * hf;
2180}
2181
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002182static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302183 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302184{
Archit Taneja8ba85302012-09-26 17:00:37 +05302185 /*
2186 * If the overlay/writeback is in mem to mem mode, there are no
2187 * downscaling limitations with respect to pixel clock, return 1 as
2188 * required core clock to represent that we have sufficient enough
2189 * core clock to do maximum downscaling
2190 */
2191 if (mem_to_mem)
2192 return 1;
2193
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302194 if (width > out_width)
2195 return DIV_ROUND_UP(pclk, out_width) * width;
2196 else
2197 return pclk;
2198}
2199
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002200static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002201 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302202 u16 width, u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002203 u32 fourcc, bool *five_taps,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302204 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302205 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302206{
2207 int error;
2208 u16 in_width, in_height;
2209 int min_factor = min(*decim_x, *decim_y);
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03002210 const int maxsinglelinewidth = dispc.feat->max_line_width;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302211
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302212 *five_taps = false;
2213
2214 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002215 in_height = height / *decim_y;
2216 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002217 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302218 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302219 error = (in_width > maxsinglelinewidth || !*core_clk ||
2220 *core_clk > dispc_core_clk_rate());
2221 if (error) {
2222 if (*decim_x == *decim_y) {
2223 *decim_x = min_factor;
2224 ++*decim_y;
2225 } else {
2226 swap(*decim_x, *decim_y);
2227 if (*decim_x < *decim_y)
2228 ++*decim_x;
2229 }
2230 }
2231 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2232
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002233 if (error) {
2234 DSSERR("failed to find scaling settings\n");
2235 return -EINVAL;
2236 }
2237
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302238 if (in_width > maxsinglelinewidth) {
2239 DSSERR("Cannot scale max input width exceeded");
2240 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302241 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302242 return 0;
2243}
2244
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002245static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002246 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302247 u16 width, u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002248 u32 fourcc, bool *five_taps,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302249 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302250 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302251{
2252 int error;
2253 u16 in_width, in_height;
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03002254 const int maxsinglelinewidth = dispc.feat->max_line_width;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302255
2256 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002257 in_height = height / *decim_y;
2258 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002259 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302260
2261 if (in_width > maxsinglelinewidth)
2262 if (in_height > out_height &&
2263 in_height < out_height * 2)
2264 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002265again:
2266 if (*five_taps)
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002267 *core_clk = calc_core_clk_five_taps(pclk, vm,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002268 in_width, in_height, out_width,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002269 out_height, fourcc);
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002270 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002271 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302272 in_height, out_width, out_height,
2273 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302274
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002275 error = check_horiz_timing_omap3(pclk, lclk, vm,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002276 pos_x, in_width, in_height, out_width,
2277 out_height, *five_taps);
2278 if (error && *five_taps) {
2279 *five_taps = false;
2280 goto again;
2281 }
2282
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302283 error = (error || in_width > maxsinglelinewidth * 2 ||
2284 (in_width > maxsinglelinewidth && *five_taps) ||
2285 !*core_clk || *core_clk > dispc_core_clk_rate());
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002286
2287 if (!error) {
2288 /* verify that we're inside the limits of scaler */
2289 if (in_width / 4 > out_width)
2290 error = 1;
2291
2292 if (*five_taps) {
2293 if (in_height / 4 > out_height)
2294 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302295 } else {
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002296 if (in_height / 2 > out_height)
2297 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302298 }
2299 }
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002300
Tomi Valkeinen7059e3d2015-04-10 12:48:38 +03002301 if (error)
2302 ++*decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302303 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2304
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002305 if (error) {
2306 DSSERR("failed to find scaling settings\n");
2307 return -EINVAL;
2308 }
2309
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002310 if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width,
Tomi Valkeinenf5a73482015-03-17 15:31:09 +02002311 in_height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302312 DSSERR("horizontal timing too tight\n");
2313 return -EINVAL;
2314 }
2315
2316 if (in_width > (maxsinglelinewidth * 2)) {
2317 DSSERR("Cannot setup scaling");
2318 DSSERR("width exceeds maximum width possible");
2319 return -EINVAL;
2320 }
2321
2322 if (in_width > maxsinglelinewidth && *five_taps) {
2323 DSSERR("cannot setup scaling with five taps");
2324 return -EINVAL;
2325 }
2326 return 0;
2327}
2328
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002329static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002330 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302331 u16 width, u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002332 u32 fourcc, bool *five_taps,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302333 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302334 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302335{
2336 u16 in_width, in_width_max;
2337 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002338 u16 in_height = height / *decim_y;
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03002339 const int maxsinglelinewidth = dispc.feat->max_line_width;
2340 const int maxdownscale = dispc.feat->max_downscale;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302341
Archit Taneja5d501082012-11-07 11:45:02 +05302342 if (mem_to_mem) {
2343 in_width_max = out_width * maxdownscale;
2344 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302345 in_width_max = dispc_core_clk_rate() /
2346 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302347 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302348
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302349 *decim_x = DIV_ROUND_UP(width, in_width_max);
2350
2351 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2352 if (*decim_x > *x_predecim)
2353 return -EINVAL;
2354
2355 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002356 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302357 } while (*decim_x <= *x_predecim &&
2358 in_width > maxsinglelinewidth && ++*decim_x);
2359
2360 if (in_width > maxsinglelinewidth) {
2361 DSSERR("Cannot scale width exceeds max line width");
2362 return -EINVAL;
2363 }
2364
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002365 if (*decim_x > 4 && fourcc != DRM_FORMAT_NV12) {
Jyri Sarha1b30ab02017-02-08 16:08:06 +02002366 /*
2367 * Let's disable all scaling that requires horizontal
2368 * decimation with higher factor than 4, until we have
2369 * better estimates of what we can and can not
2370 * do. However, NV12 color format appears to work Ok
2371 * with all decimation factors.
2372 *
2373 * When decimating horizontally by more that 4 the dss
2374 * is not able to fetch the data in burst mode. When
2375 * this happens it is hard to tell if there enough
2376 * bandwidth. Despite what theory says this appears to
2377 * be true also for 16-bit color formats.
2378 */
2379 DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x);
2380
2381 return -EINVAL;
2382 }
2383
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002384 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302385 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302386 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002387}
2388
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002389#define DIV_FRAC(dividend, divisor) \
2390 ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
2391
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002392static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302393 enum omap_overlay_caps caps,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002394 const struct videomode *vm,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302395 u16 width, u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002396 u32 fourcc, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302397 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302398 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302399{
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03002400 const int maxdownscale = dispc.feat->max_downscale;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302401 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302402 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302403 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302404
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002405 if (width == out_width && height == out_height)
2406 return 0;
2407
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002408 if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) {
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002409 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2410 return -EINVAL;
2411 }
2412
Archit Taneja5b54ed32012-09-26 16:55:27 +05302413 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002414 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302415
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002416 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302417 *x_predecim = *y_predecim = 1;
2418 } else {
2419 *x_predecim = max_decim_limit;
2420 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03002421 dispc_has_feature(FEAT_BURST_2D)) ?
Archit Taneja1c031442012-11-07 11:45:03 +05302422 2 : max_decim_limit;
2423 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302424
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302425 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2426 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2427
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302428 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302429 return -EINVAL;
2430
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302431 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302432 return -EINVAL;
2433
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002434 ret = dispc.feat->calc_scaling(pclk, lclk, vm, width, height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002435 out_width, out_height, fourcc, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302436 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2437 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302438 if (ret)
2439 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302440
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002441 DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
2442 width, height,
2443 out_width, out_height,
2444 out_width / width, DIV_FRAC(out_width, width),
2445 out_height / height, DIV_FRAC(out_height, height),
2446
2447 decim_x, decim_y,
2448 width / decim_x, height / decim_y,
2449 out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
2450 out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
2451
2452 *five_taps ? 5 : 3,
2453 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302454
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302455 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302456 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302457 "required core clk rate = %lu Hz, "
2458 "current core clk rate = %lu Hz\n",
2459 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302460 return -EINVAL;
2461 }
2462
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302463 *x_predecim = decim_x;
2464 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302465 return 0;
2466}
2467
Jyri Sarha864050c2017-03-24 16:47:52 +02002468static int dispc_ovl_setup_common(enum omap_plane_id plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302469 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2470 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002471 u16 out_width, u16 out_height, u32 fourcc,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002472 u8 rotation, u8 zorder, u8 pre_mult_alpha,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302473 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002474 bool replication, const struct videomode *vm,
Archit Taneja8ba85302012-09-26 17:00:37 +05302475 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002476{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302477 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002478 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302479 int r, cconv = 0;
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02002480 unsigned int offset0, offset1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002481 s32 row_inc;
2482 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302483 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002484 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302485 u16 in_height = height;
2486 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302487 int x_predecim = 1, y_predecim = 1;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002488 bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED);
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002489 unsigned long pclk = dispc_plane_pclk_rate(plane);
2490 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002491
Tomi Valkeinene5666582014-11-28 14:34:15 +02002492 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002493 return -EINVAL;
2494
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002495 if (format_is_yuv(fourcc) && (in_width & 1)) {
Tomi Valkeinen5edec142017-05-04 09:13:32 +03002496 DSSERR("input width %d is not even for YUV format\n", in_width);
2497 return -EINVAL;
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002498 }
2499
Archit Taneja84a880f2012-09-26 16:57:37 +05302500 out_width = out_width == 0 ? width : out_width;
2501 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002502
Archit Taneja84a880f2012-09-26 16:57:37 +05302503 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002504 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002505
2506 if (ilace) {
2507 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302508 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302509 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302510 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002511
2512 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302513 "out_height %d\n", in_height, pos_y,
2514 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002515 }
2516
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03002517 if (!dispc_ovl_color_mode_supported(plane, fourcc))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302518 return -EINVAL;
2519
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002520 r = dispc_ovl_calc_scaling(pclk, lclk, caps, vm, in_width,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002521 in_height, out_width, out_height, fourcc,
Archit Taneja84a880f2012-09-26 16:57:37 +05302522 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302523 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302524 if (r)
2525 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002526
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002527 in_width = in_width / x_predecim;
2528 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302529
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002530 if (x_predecim > 1 || y_predecim > 1)
2531 DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2532 x_predecim, y_predecim, in_width, in_height);
2533
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002534 if (format_is_yuv(fourcc) && (in_width & 1)) {
Tomi Valkeinen5edec142017-05-04 09:13:32 +03002535 DSSDBG("predecimated input width is not even for YUV format\n");
2536 DSSDBG("adjusting input width %d -> %d\n",
2537 in_width, in_width & ~1);
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002538
Tomi Valkeinen5edec142017-05-04 09:13:32 +03002539 in_width &= ~1;
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002540 }
2541
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002542 if (format_is_yuv(fourcc))
Archit Taneja79ad75f2011-09-08 13:15:11 +05302543 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002544
2545 if (ilace && !fieldmode) {
2546 /*
2547 * when downscaling the bottom field may have to start several
2548 * source lines below the top field. Unfortunately ACCUI
2549 * registers will only hold the fractional part of the offset
2550 * so the integer part must be added to the base address of the
2551 * bottom field.
2552 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302553 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002554 field_offset = 0;
2555 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302556 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002557 }
2558
2559 /* Fields are independent but interleaved in memory. */
2560 if (fieldmode)
2561 field_offset = 1;
2562
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002563 offset0 = 0;
2564 offset1 = 0;
2565 row_inc = 0;
2566 pix_inc = 0;
2567
Archit Taneja6be0d732012-11-07 11:45:04 +05302568 if (plane == OMAP_DSS_WB) {
2569 frame_width = out_width;
2570 frame_height = out_height;
2571 } else {
2572 frame_width = in_width;
2573 frame_height = height;
2574 }
2575
Tomi Valkeinen517a8a952017-05-03 14:14:27 +03002576 calc_offset(screen_width, frame_width,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002577 fourcc, fieldmode, field_offset,
Tomi Valkeinen517a8a952017-05-03 14:14:27 +03002578 &offset0, &offset1, &row_inc, &pix_inc,
Tomi Valkeinenc4df6e42017-05-15 11:09:25 +03002579 x_predecim, y_predecim,
2580 rotation_type, rotation);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002581
2582 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2583 offset0, offset1, row_inc, pix_inc);
2584
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002585 dispc_ovl_set_color_mode(plane, fourcc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002586
Archit Taneja84a880f2012-09-26 16:57:37 +05302587 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302588
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02002589 if (dispc.feat->reverse_ilace_field_order)
2590 swap(offset0, offset1);
2591
Archit Taneja84a880f2012-09-26 16:57:37 +05302592 dispc_ovl_set_ba0(plane, paddr + offset0);
2593 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002594
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002595 if (fourcc == DRM_FORMAT_NV12) {
Archit Taneja84a880f2012-09-26 16:57:37 +05302596 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2597 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302598 }
2599
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03002600 if (dispc.feat->last_pixel_inc_missing)
2601 row_inc += pix_inc - 1;
2602
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002603 dispc_ovl_set_row_inc(plane, row_inc);
2604 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002605
Archit Taneja84a880f2012-09-26 16:57:37 +05302606 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302607 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002608
Archit Taneja84a880f2012-09-26 16:57:37 +05302609 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002610
Archit Taneja78b687f2012-09-21 14:51:49 +05302611 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002612
Archit Taneja5b54ed32012-09-26 16:55:27 +05302613 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302614 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2615 out_height, ilace, five_taps, fieldmode,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002616 fourcc, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302617 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002618 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002619 }
2620
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002621 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, fourcc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002622
Archit Taneja84a880f2012-09-26 16:57:37 +05302623 dispc_ovl_set_zorder(plane, caps, zorder);
2624 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2625 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002626
Archit Tanejad79db852012-09-22 12:30:17 +05302627 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302628
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002629 return 0;
2630}
2631
Jyri Sarha864050c2017-03-24 16:47:52 +02002632static int dispc_ovl_setup(enum omap_plane_id plane,
Jyri Sarha273ffea2017-03-24 16:47:53 +02002633 const struct omap_overlay_info *oi,
Tomi Valkeinen49a30572017-02-17 12:30:07 +02002634 const struct videomode *vm, bool mem_to_mem,
2635 enum omap_channel channel)
Archit Taneja84a880f2012-09-26 16:57:37 +05302636{
2637 int r;
Laurent Pinchartfcd41882017-08-05 01:44:05 +03002638 enum omap_overlay_caps caps = dispc.feat->overlay_caps[plane];
Tomi Valkeinenbe2d68c2016-08-29 13:15:02 +03002639 const bool replication = true;
Archit Taneja84a880f2012-09-26 16:57:37 +05302640
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002641 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002642 " %dx%d, cmode %x, rot %d, chan %d repl %d\n",
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002643 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302644 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002645 oi->fourcc, oi->rotation, channel, replication);
Archit Taneja84a880f2012-09-26 16:57:37 +05302646
Tomi Valkeinen49a30572017-02-17 12:30:07 +02002647 dispc_ovl_set_channel_out(plane, channel);
2648
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002649 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302650 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002651 oi->out_width, oi->out_height, oi->fourcc, oi->rotation,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002652 oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002653 oi->rotation_type, replication, vm, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302654
2655 return r;
2656}
2657
Archit Taneja749feff2012-08-31 12:32:52 +05302658int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002659 bool mem_to_mem, const struct videomode *vm)
Archit Taneja749feff2012-08-31 12:32:52 +05302660{
2661 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302662 u32 l;
Jyri Sarha864050c2017-03-24 16:47:52 +02002663 enum omap_plane_id plane = OMAP_DSS_WB;
Archit Taneja749feff2012-08-31 12:32:52 +05302664 const int pos_x = 0, pos_y = 0;
2665 const u8 zorder = 0, global_alpha = 0;
Tomi Valkeinenbe2d68c2016-08-29 13:15:02 +03002666 const bool replication = true;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302667 bool truncation;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002668 int in_width = vm->hactive;
2669 int in_height = vm->vactive;
Archit Taneja749feff2012-08-31 12:32:52 +05302670 enum omap_overlay_caps caps =
2671 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2672
2673 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002674 "rot %d\n", wi->paddr, wi->p_uv_addr, in_width,
2675 in_height, wi->width, wi->height, wi->fourcc, wi->rotation);
Archit Taneja749feff2012-08-31 12:32:52 +05302676
2677 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2678 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002679 wi->height, wi->fourcc, wi->rotation, zorder,
Archit Taneja749feff2012-08-31 12:32:52 +05302680 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002681 replication, vm, mem_to_mem);
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302682
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002683 switch (wi->fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03002684 case DRM_FORMAT_RGB565:
2685 case DRM_FORMAT_RGB888:
2686 case DRM_FORMAT_ARGB4444:
2687 case DRM_FORMAT_RGBA4444:
2688 case DRM_FORMAT_RGBX4444:
2689 case DRM_FORMAT_ARGB1555:
2690 case DRM_FORMAT_XRGB1555:
2691 case DRM_FORMAT_XRGB4444:
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302692 truncation = true;
2693 break;
2694 default:
2695 truncation = false;
2696 break;
2697 }
2698
2699 /* setup extra DISPC_WB_ATTRIBUTES */
2700 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2701 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2702 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
Tomi Valkeinen4c055ce2015-11-04 17:10:53 +02002703 if (mem_to_mem)
2704 l = FLD_MOD(l, 1, 26, 24); /* CAPTUREMODE */
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002705 else
2706 l = FLD_MOD(l, 0, 26, 24); /* CAPTUREMODE */
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302707 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302708
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002709 if (mem_to_mem) {
2710 /* WBDELAYCOUNT */
2711 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
2712 } else {
2713 int wbdelay;
2714
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002715 wbdelay = min(vm->vfront_porch +
2716 vm->vsync_len + vm->vback_porch, (u32)255);
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002717
2718 /* WBDELAYCOUNT */
2719 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
2720 }
2721
Archit Taneja749feff2012-08-31 12:32:52 +05302722 return r;
2723}
2724
Jyri Sarha864050c2017-03-24 16:47:52 +02002725static int dispc_ovl_enable(enum omap_plane_id plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002726{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002727 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2728
Archit Taneja9b372c22011-05-06 11:45:49 +05302729 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002730
2731 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002732}
2733
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002734static enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel)
Tomi Valkeinen7b9cb5e2015-11-04 15:11:25 +02002735{
Laurent Pinchart51919572017-08-05 01:44:18 +03002736 return dss_get_supported_outputs(channel);
Tomi Valkeinen7b9cb5e2015-11-04 15:11:25 +02002737}
Tomi Valkeinen7b9cb5e2015-11-04 15:11:25 +02002738
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002739static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002740{
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03002741 if (!dispc_has_feature(FEAT_LCDENABLEPOL))
Archit Taneja6ced40b2010-12-02 11:27:13 +00002742 return;
2743
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002744 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002745}
2746
2747void dispc_lcd_enable_signal(bool enable)
2748{
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03002749 if (!dispc_has_feature(FEAT_LCDENABLESIGNAL))
Archit Taneja6ced40b2010-12-02 11:27:13 +00002750 return;
2751
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002752 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002753}
2754
2755void dispc_pck_free_enable(bool enable)
2756{
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03002757 if (!dispc_has_feature(FEAT_PCKFREEENABLE))
Archit Taneja6ced40b2010-12-02 11:27:13 +00002758 return;
2759
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002760 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002761}
2762
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002763static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002764{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302765 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002766}
2767
2768
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002769static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002770{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302771 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002772}
2773
Tomi Valkeinen65904152015-11-04 17:10:57 +02002774static void dispc_set_loadmode(enum omap_dss_load_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002775{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002776 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002777}
2778
2779
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002780static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002781{
Sumit Semwal8613b002010-12-02 11:27:09 +00002782 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002783}
2784
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002785static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002786 enum omap_dss_trans_key_type type,
2787 u32 trans_key)
2788{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302789 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002790
Sumit Semwal8613b002010-12-02 11:27:09 +00002791 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002792}
2793
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002794static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002795{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302796 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002797}
Archit Taneja11354dd2011-09-26 11:47:29 +05302798
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002799static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2800 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002801{
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03002802 if (!dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002803 return;
2804
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002805 if (ch == OMAP_DSS_CHANNEL_LCD)
2806 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002807 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002808 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002809}
Archit Taneja11354dd2011-09-26 11:47:29 +05302810
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002811static void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002812 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002813{
2814 dispc_mgr_set_default_color(channel, info->default_color);
2815 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2816 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2817 dispc_mgr_enable_alpha_fixed_zorder(channel,
2818 info->partial_alpha_enabled);
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03002819 if (dispc_has_feature(FEAT_CPR)) {
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002820 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2821 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2822 }
2823}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002824
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002825static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002826{
2827 int code;
2828
2829 switch (data_lines) {
2830 case 12:
2831 code = 0;
2832 break;
2833 case 16:
2834 code = 1;
2835 break;
2836 case 18:
2837 code = 2;
2838 break;
2839 case 24:
2840 code = 3;
2841 break;
2842 default:
2843 BUG();
2844 return;
2845 }
2846
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302847 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002848}
2849
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002850static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002851{
2852 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302853 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002854
2855 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302856 case DSS_IO_PAD_MODE_RESET:
2857 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002858 gpout1 = 0;
2859 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302860 case DSS_IO_PAD_MODE_RFBI:
2861 gpout0 = 1;
2862 gpout1 = 0;
2863 break;
2864 case DSS_IO_PAD_MODE_BYPASS:
2865 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002866 gpout1 = 1;
2867 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002868 default:
2869 BUG();
2870 return;
2871 }
2872
Archit Taneja569969d2011-08-22 17:41:57 +05302873 l = dispc_read_reg(DISPC_CONTROL);
2874 l = FLD_MOD(l, gpout0, 15, 15);
2875 l = FLD_MOD(l, gpout1, 16, 16);
2876 dispc_write_reg(DISPC_CONTROL, l);
2877}
2878
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002879static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05302880{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302881 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002882}
2883
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002884static void dispc_mgr_set_lcd_config(enum omap_channel channel,
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002885 const struct dss_lcd_mgr_config *config)
2886{
2887 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
2888
2889 dispc_mgr_enable_stallmode(channel, config->stallmode);
2890 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
2891
2892 dispc_mgr_set_clock_div(channel, &config->clock_info);
2893
2894 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
2895
2896 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
2897
2898 dispc_mgr_set_lcd_type_tft(channel);
2899}
2900
Archit Taneja8f366162012-04-16 12:53:44 +05302901static bool _dispc_mgr_size_ok(u16 width, u16 height)
2902{
Archit Taneja33b89922012-11-14 13:50:15 +05302903 return width <= dispc.feat->mgr_width_max &&
2904 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05302905}
2906
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03002907static bool _dispc_lcd_timings_ok(int hsync_len, int hfp, int hbp,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002908 int vsw, int vfp, int vbp)
2909{
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03002910 if (hsync_len < 1 || hsync_len > dispc.feat->sw_max ||
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302911 hfp < 1 || hfp > dispc.feat->hp_max ||
2912 hbp < 1 || hbp > dispc.feat->hp_max ||
2913 vsw < 1 || vsw > dispc.feat->sw_max ||
2914 vfp < 0 || vfp > dispc.feat->vp_max ||
2915 vbp < 0 || vbp > dispc.feat->vp_max)
2916 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002917 return true;
2918}
2919
Archit Tanejaca5ca692013-03-26 19:15:22 +05302920static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
2921 unsigned long pclk)
2922{
2923 if (dss_mgr_is_lcd(channel))
Andrew F. Davis0cac5b62016-07-01 09:27:21 -05002924 return pclk <= dispc.feat->max_lcd_pclk;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302925 else
Andrew F. Davis0cac5b62016-07-01 09:27:21 -05002926 return pclk <= dispc.feat->max_tv_pclk;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302927}
2928
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002929bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002930{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002931 if (!_dispc_mgr_size_ok(vm->hactive, vm->vactive))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002932 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05302933
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002934 if (!_dispc_mgr_pclk_ok(channel, vm->pixelclock))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002935 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302936
2937 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03002938 /* TODO: OMAP4+ supports interlace for LCD outputs */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002939 if (vm->flags & DISPLAY_FLAGS_INTERLACED)
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002940 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03002941
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002942 if (!_dispc_lcd_timings_ok(vm->hsync_len,
2943 vm->hfront_porch, vm->hback_porch,
2944 vm->vsync_len, vm->vfront_porch,
2945 vm->vback_porch))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002946 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302947 }
Archit Taneja8f366162012-04-16 12:53:44 +05302948
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002949 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002950}
2951
Peter Ujfalusi3b592932016-09-22 14:06:56 +03002952static void _dispc_mgr_set_lcd_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002953 const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002954{
Archit Taneja655e2942012-06-21 10:37:43 +05302955 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00002956 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002957
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002958 timing_h = FLD_VAL(vm->hsync_len - 1, dispc.feat->sw_start, 0) |
2959 FLD_VAL(vm->hfront_porch - 1, dispc.feat->fp_start, 8) |
2960 FLD_VAL(vm->hback_porch - 1, dispc.feat->bp_start, 20);
2961 timing_v = FLD_VAL(vm->vsync_len - 1, dispc.feat->sw_start, 0) |
2962 FLD_VAL(vm->vfront_porch, dispc.feat->fp_start, 8) |
2963 FLD_VAL(vm->vback_porch, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002964
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002965 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2966 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302967
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002968 if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00002969 vs = false;
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03002970 else
2971 vs = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00002972
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002973 if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00002974 hs = false;
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03002975 else
2976 hs = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00002977
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002978 if (vm->flags & DISPLAY_FLAGS_DE_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00002979 de = false;
Peter Ujfalusi3fa3ab42016-09-22 14:06:58 +03002980 else
2981 de = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00002982
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002983 if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
Archit Taneja655e2942012-06-21 10:37:43 +05302984 ipc = false;
Peter Ujfalusif149e172016-09-22 14:07:00 +03002985 else
Archit Taneja655e2942012-06-21 10:37:43 +05302986 ipc = true;
Archit Taneja655e2942012-06-21 10:37:43 +05302987
Tomi Valkeinen7a163602014-10-02 17:58:48 +00002988 /* always use the 'rf' setting */
2989 onoff = true;
2990
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002991 if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE)
Archit Taneja655e2942012-06-21 10:37:43 +05302992 rf = true;
Peter Ujfalusid34afb72016-09-22 14:07:01 +03002993 else
2994 rf = false;
Archit Taneja655e2942012-06-21 10:37:43 +05302995
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03002996 l = FLD_VAL(onoff, 17, 17) |
2997 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00002998 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03002999 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003000 FLD_VAL(hs, 13, 13) |
3001 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003002
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003003 /* always set ALIGN bit when available */
3004 if (dispc.feat->supports_sync_align)
3005 l |= (1 << 18);
3006
Archit Taneja655e2942012-06-21 10:37:43 +05303007 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003008
3009 if (dispc.syscon_pol) {
3010 const int shifts[] = {
3011 [OMAP_DSS_CHANNEL_LCD] = 0,
3012 [OMAP_DSS_CHANNEL_LCD2] = 1,
3013 [OMAP_DSS_CHANNEL_LCD3] = 2,
3014 };
3015
3016 u32 mask, val;
3017
3018 mask = (1 << 0) | (1 << 3) | (1 << 6);
3019 val = (rf << 0) | (ipc << 3) | (onoff << 6);
3020
3021 mask <<= 16 + shifts[channel];
3022 val <<= 16 + shifts[channel];
3023
3024 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
3025 mask, val);
3026 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003027}
3028
Tomi Valkeinen956d4f92016-11-23 13:23:42 +02003029static int vm_flag_to_int(enum display_flags flags, enum display_flags high,
3030 enum display_flags low)
3031{
3032 if (flags & high)
3033 return 1;
3034 if (flags & low)
3035 return -1;
3036 return 0;
3037}
3038
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003039/* change name to mode? */
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003040static void dispc_mgr_set_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003041 const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003042{
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02003043 unsigned int xtot, ytot;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003044 unsigned long ht, vt;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003045 struct videomode t = *vm;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003046
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03003047 DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive);
Archit Tanejac51d9212012-04-16 12:53:43 +05303048
Archit Taneja2aefad42012-05-18 14:36:54 +05303049 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303050 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003051 return;
3052 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303053
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303054 if (dss_mgr_is_lcd(channel)) {
Peter Ujfalusi3b592932016-09-22 14:06:56 +03003055 _dispc_mgr_set_lcd_timings(channel, &t);
Archit Tanejac51d9212012-04-16 12:53:43 +05303056
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03003057 xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch;
Peter Ujfalusi458540c2016-09-22 14:06:53 +03003058 ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch;
Archit Tanejac51d9212012-04-16 12:53:43 +05303059
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003060 ht = vm->pixelclock / xtot;
3061 vt = vm->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05303062
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003063 DSSDBG("pck %lu\n", vm->pixelclock);
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03003064 DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03003065 t.hsync_len, t.hfront_porch, t.hback_porch,
Peter Ujfalusi458540c2016-09-22 14:06:53 +03003066 t.vsync_len, t.vfront_porch, t.vback_porch);
Archit Taneja655e2942012-06-21 10:37:43 +05303067 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
Tomi Valkeinen956d4f92016-11-23 13:23:42 +02003068 vm_flag_to_int(t.flags, DISPLAY_FLAGS_VSYNC_HIGH, DISPLAY_FLAGS_VSYNC_LOW),
3069 vm_flag_to_int(t.flags, DISPLAY_FLAGS_HSYNC_HIGH, DISPLAY_FLAGS_HSYNC_LOW),
3070 vm_flag_to_int(t.flags, DISPLAY_FLAGS_PIXDATA_POSEDGE, DISPLAY_FLAGS_PIXDATA_NEGEDGE),
3071 vm_flag_to_int(t.flags, DISPLAY_FLAGS_DE_HIGH, DISPLAY_FLAGS_DE_LOW),
3072 vm_flag_to_int(t.flags, DISPLAY_FLAGS_SYNC_POSEDGE, DISPLAY_FLAGS_SYNC_NEGEDGE));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003073
Archit Tanejac51d9212012-04-16 12:53:43 +05303074 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303075 } else {
Peter Ujfalusi53058292016-09-22 14:06:55 +03003076 if (t.flags & DISPLAY_FLAGS_INTERLACED)
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03003077 t.vactive /= 2;
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02003078
3079 if (dispc.feat->supports_double_pixel)
Peter Ujfalusi531efb32016-09-22 14:06:59 +03003080 REG_FLD_MOD(DISPC_CONTROL,
3081 !!(t.flags & DISPLAY_FLAGS_DOUBLECLK),
3082 19, 17);
Archit Tanejac51d9212012-04-16 12:53:43 +05303083 }
Archit Taneja8f366162012-04-16 12:53:44 +05303084
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03003085 dispc_mgr_set_size(channel, t.hactive, t.vactive);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003086}
3087
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003088static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003089 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003090{
3091 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003092 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003093
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003094 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003095 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003096
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003097 if (!dispc_has_feature(FEAT_CORE_CLK_DIV) &&
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003098 channel == OMAP_DSS_CHANNEL_LCD)
3099 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003100}
3101
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003102static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003103 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003104{
3105 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003106 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003107 *lck_div = FLD_GET(l, 23, 16);
3108 *pck_div = FLD_GET(l, 7, 0);
3109}
3110
Tomi Valkeinen65904152015-11-04 17:10:57 +02003111static unsigned long dispc_fclk_rate(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003112{
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003113 unsigned long r;
3114 enum dss_clk_source src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003115
Laurent Pinchart3cc62aa2018-02-13 14:00:25 +02003116 src = dss_get_dispc_clk_source(dispc.dss);
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003117
3118 if (src == DSS_CLK_SRC_FCK) {
Laurent Pinchart60f9c592018-02-13 14:00:26 +02003119 r = dss_get_dispc_clk_rate(dispc.dss);
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003120 } else {
3121 struct dss_pll *pll;
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02003122 unsigned int clkout_idx;
Tomi Valkeinen93550922014-12-31 11:25:48 +02003123
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003124 pll = dss_pll_find_by_src(src);
3125 clkout_idx = dss_pll_get_clkout_idx_for_src(src);
Tomi Valkeinen93550922014-12-31 11:25:48 +02003126
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003127 r = pll->cinfo.clkout[clkout_idx];
Taneja, Archit66534e82011-03-08 05:50:34 -06003128 }
3129
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003130 return r;
3131}
3132
Tomi Valkeinen65904152015-11-04 17:10:57 +02003133static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003134{
3135 int lcd;
3136 unsigned long r;
Tomi Valkeinen01575772016-05-17 16:08:34 +03003137 enum dss_clk_source src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003138
Tomi Valkeinen01575772016-05-17 16:08:34 +03003139 /* for TV, LCLK rate is the FCLK rate */
3140 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003141 return dispc_fclk_rate();
Tomi Valkeinen01575772016-05-17 16:08:34 +03003142
Laurent Pinchart3cc62aa2018-02-13 14:00:25 +02003143 src = dss_get_lcd_clk_source(dispc.dss, channel);
Tomi Valkeinen01575772016-05-17 16:08:34 +03003144
3145 if (src == DSS_CLK_SRC_FCK) {
Laurent Pinchart60f9c592018-02-13 14:00:26 +02003146 r = dss_get_dispc_clk_rate(dispc.dss);
Tomi Valkeinen01575772016-05-17 16:08:34 +03003147 } else {
3148 struct dss_pll *pll;
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02003149 unsigned int clkout_idx;
Tomi Valkeinen01575772016-05-17 16:08:34 +03003150
3151 pll = dss_pll_find_by_src(src);
3152 clkout_idx = dss_pll_get_clkout_idx_for_src(src);
3153
3154 r = pll->cinfo.clkout[clkout_idx];
Taneja, Architea751592011-03-08 05:50:35 -06003155 }
Tomi Valkeinen01575772016-05-17 16:08:34 +03003156
3157 lcd = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3158
3159 return r / lcd;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003160}
3161
Tomi Valkeinen65904152015-11-04 17:10:57 +02003162static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003163{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003164 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003165
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303166 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303167 int pcd;
3168 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003169
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303170 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003171
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303172 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003173
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303174 r = dispc_mgr_lclk_rate(channel);
3175
3176 return r / pcd;
3177 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003178 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303179 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003180}
3181
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003182void dispc_set_tv_pclk(unsigned long pclk)
3183{
3184 dispc.tv_pclk_rate = pclk;
3185}
3186
Tomi Valkeinen65904152015-11-04 17:10:57 +02003187static unsigned long dispc_core_clk_rate(void)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303188{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003189 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303190}
3191
Jyri Sarha864050c2017-03-24 16:47:52 +02003192static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane)
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303193{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003194 enum omap_channel channel;
3195
3196 if (plane == OMAP_DSS_WB)
3197 return 0;
3198
3199 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303200
3201 return dispc_mgr_pclk_rate(channel);
3202}
3203
Jyri Sarha864050c2017-03-24 16:47:52 +02003204static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane)
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303205{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003206 enum omap_channel channel;
3207
3208 if (plane == OMAP_DSS_WB)
3209 return 0;
3210
3211 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303212
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003213 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303214}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003215
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303216static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003217{
3218 int lcd, pcd;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03003219 enum dss_clk_source lcd_clk_src;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303220
3221 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3222
Laurent Pinchart3cc62aa2018-02-13 14:00:25 +02003223 lcd_clk_src = dss_get_lcd_clk_source(dispc.dss, channel);
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303224
Tomi Valkeinen557a1542016-05-17 13:49:18 +03003225 seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
Tomi Valkeinen407bd562016-05-17 13:50:55 +03003226 dss_get_clk_source_name(lcd_clk_src));
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303227
3228 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3229
3230 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3231 dispc_mgr_lclk_rate(channel), lcd);
3232 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3233 dispc_mgr_pclk_rate(channel), pcd);
3234}
3235
3236void dispc_dump_clocks(struct seq_file *s)
3237{
3238 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003239 u32 l;
Laurent Pinchart3cc62aa2018-02-13 14:00:25 +02003240 enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source(dispc.dss);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003241
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003242 if (dispc_runtime_get())
3243 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003244
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003245 seq_printf(s, "- DISPC -\n");
3246
Tomi Valkeinen557a1542016-05-17 13:49:18 +03003247 seq_printf(s, "dispc fclk source = %s\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03003248 dss_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003249
3250 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003251
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003252 if (dispc_has_feature(FEAT_CORE_CLK_DIV)) {
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003253 seq_printf(s, "- DISPC-CORE-CLK -\n");
3254 l = dispc_read_reg(DISPC_DIVISOR);
3255 lcd = FLD_GET(l, 23, 16);
3256
3257 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3258 (dispc_fclk_rate()/lcd), lcd);
3259 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003260
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303261 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003262
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003263 if (dispc_has_feature(FEAT_MGR_LCD2))
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303264 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003265 if (dispc_has_feature(FEAT_MGR_LCD3))
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303266 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003267
3268 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003269}
3270
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003271static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003272{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303273 int i, j;
3274 const char *mgr_names[] = {
3275 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3276 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3277 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303278 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303279 };
3280 const char *ovl_names[] = {
3281 [OMAP_DSS_GFX] = "GFX",
3282 [OMAP_DSS_VIDEO1] = "VID1",
3283 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303284 [OMAP_DSS_VIDEO3] = "VID3",
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003285 [OMAP_DSS_WB] = "WB",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303286 };
3287 const char **p_names;
3288
Archit Taneja9b372c22011-05-06 11:45:49 +05303289#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003290
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003291 if (dispc_runtime_get())
3292 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003293
Archit Taneja5010be82011-08-05 19:06:00 +05303294 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003295 DUMPREG(DISPC_REVISION);
3296 DUMPREG(DISPC_SYSCONFIG);
3297 DUMPREG(DISPC_SYSSTATUS);
3298 DUMPREG(DISPC_IRQSTATUS);
3299 DUMPREG(DISPC_IRQENABLE);
3300 DUMPREG(DISPC_CONTROL);
3301 DUMPREG(DISPC_CONFIG);
3302 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003303 DUMPREG(DISPC_LINE_STATUS);
3304 DUMPREG(DISPC_LINE_NUMBER);
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003305 if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3306 dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003307 DUMPREG(DISPC_GLOBAL_ALPHA);
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003308 if (dispc_has_feature(FEAT_MGR_LCD2)) {
Sumit Semwal2a205f32010-12-02 11:27:12 +00003309 DUMPREG(DISPC_CONTROL2);
3310 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003311 }
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003312 if (dispc_has_feature(FEAT_MGR_LCD3)) {
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303313 DUMPREG(DISPC_CONTROL3);
3314 DUMPREG(DISPC_CONFIG3);
3315 }
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003316 if (dispc_has_feature(FEAT_MFLAG))
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003317 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003318
Archit Taneja5010be82011-08-05 19:06:00 +05303319#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003320
Archit Taneja5010be82011-08-05 19:06:00 +05303321#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303322#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003323 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303324 dispc_read_reg(DISPC_REG(i, r)))
3325
Archit Taneja4dd2da12011-08-05 19:06:01 +05303326 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303327
Archit Taneja4dd2da12011-08-05 19:06:01 +05303328 /* DISPC channel specific registers */
Laurent Pinchartacf591c2017-08-05 01:44:06 +03003329 for (i = 0; i < dispc_get_num_mgrs(); i++) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303330 DUMPREG(i, DISPC_DEFAULT_COLOR);
3331 DUMPREG(i, DISPC_TRANS_COLOR);
3332 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003333
Archit Taneja4dd2da12011-08-05 19:06:01 +05303334 if (i == OMAP_DSS_CHANNEL_DIGIT)
3335 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303336
Archit Taneja4dd2da12011-08-05 19:06:01 +05303337 DUMPREG(i, DISPC_TIMING_H);
3338 DUMPREG(i, DISPC_TIMING_V);
3339 DUMPREG(i, DISPC_POL_FREQ);
3340 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303341
Archit Taneja4dd2da12011-08-05 19:06:01 +05303342 DUMPREG(i, DISPC_DATA_CYCLE1);
3343 DUMPREG(i, DISPC_DATA_CYCLE2);
3344 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003345
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003346 if (dispc_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303347 DUMPREG(i, DISPC_CPR_COEF_R);
3348 DUMPREG(i, DISPC_CPR_COEF_G);
3349 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003350 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003351 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003352
Archit Taneja4dd2da12011-08-05 19:06:01 +05303353 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003354
Laurent Pinchartacf591c2017-08-05 01:44:06 +03003355 for (i = 0; i < dispc_get_num_ovls(); i++) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303356 DUMPREG(i, DISPC_OVL_BA0);
3357 DUMPREG(i, DISPC_OVL_BA1);
3358 DUMPREG(i, DISPC_OVL_POSITION);
3359 DUMPREG(i, DISPC_OVL_SIZE);
3360 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3361 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3362 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3363 DUMPREG(i, DISPC_OVL_ROW_INC);
3364 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003365
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003366 if (dispc_has_feature(FEAT_PRELOAD))
Archit Taneja4dd2da12011-08-05 19:06:01 +05303367 DUMPREG(i, DISPC_OVL_PRELOAD);
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003368 if (dispc_has_feature(FEAT_MFLAG))
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003369 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003370
Archit Taneja4dd2da12011-08-05 19:06:01 +05303371 if (i == OMAP_DSS_GFX) {
3372 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3373 DUMPREG(i, DISPC_OVL_TABLE_BA);
3374 continue;
3375 }
3376
3377 DUMPREG(i, DISPC_OVL_FIR);
3378 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3379 DUMPREG(i, DISPC_OVL_ACCU0);
3380 DUMPREG(i, DISPC_OVL_ACCU1);
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003381 if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303382 DUMPREG(i, DISPC_OVL_BA0_UV);
3383 DUMPREG(i, DISPC_OVL_BA1_UV);
3384 DUMPREG(i, DISPC_OVL_FIR2);
3385 DUMPREG(i, DISPC_OVL_ACCU2_0);
3386 DUMPREG(i, DISPC_OVL_ACCU2_1);
3387 }
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003388 if (dispc_has_feature(FEAT_ATTR2))
Archit Taneja4dd2da12011-08-05 19:06:01 +05303389 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303390 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003391
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003392 if (dispc.feat->has_writeback) {
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003393 i = OMAP_DSS_WB;
3394 DUMPREG(i, DISPC_OVL_BA0);
3395 DUMPREG(i, DISPC_OVL_BA1);
3396 DUMPREG(i, DISPC_OVL_SIZE);
3397 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3398 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3399 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3400 DUMPREG(i, DISPC_OVL_ROW_INC);
3401 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3402
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003403 if (dispc_has_feature(FEAT_MFLAG))
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003404 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3405
3406 DUMPREG(i, DISPC_OVL_FIR);
3407 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3408 DUMPREG(i, DISPC_OVL_ACCU0);
3409 DUMPREG(i, DISPC_OVL_ACCU1);
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003410 if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003411 DUMPREG(i, DISPC_OVL_BA0_UV);
3412 DUMPREG(i, DISPC_OVL_BA1_UV);
3413 DUMPREG(i, DISPC_OVL_FIR2);
3414 DUMPREG(i, DISPC_OVL_ACCU2_0);
3415 DUMPREG(i, DISPC_OVL_ACCU2_1);
3416 }
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003417 if (dispc_has_feature(FEAT_ATTR2))
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003418 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3419 }
3420
Archit Taneja5010be82011-08-05 19:06:00 +05303421#undef DISPC_REG
3422#undef DUMPREG
3423
3424#define DISPC_REG(plane, name, i) name(plane, i)
3425#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303426 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003427 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303428 dispc_read_reg(DISPC_REG(plane, name, i)))
3429
Archit Taneja4dd2da12011-08-05 19:06:01 +05303430 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303431
Archit Taneja4dd2da12011-08-05 19:06:01 +05303432 /* start from OMAP_DSS_VIDEO1 */
Laurent Pinchartacf591c2017-08-05 01:44:06 +03003433 for (i = 1; i < dispc_get_num_ovls(); i++) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303434 for (j = 0; j < 8; j++)
3435 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303436
Archit Taneja4dd2da12011-08-05 19:06:01 +05303437 for (j = 0; j < 8; j++)
3438 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303439
Archit Taneja4dd2da12011-08-05 19:06:01 +05303440 for (j = 0; j < 5; j++)
3441 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003442
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003443 if (dispc_has_feature(FEAT_FIR_COEF_V)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303444 for (j = 0; j < 8; j++)
3445 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3446 }
Amber Jainab5ca072011-05-19 19:47:53 +05303447
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003448 if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303449 for (j = 0; j < 8; j++)
3450 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303451
Archit Taneja4dd2da12011-08-05 19:06:01 +05303452 for (j = 0; j < 8; j++)
3453 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303454
Archit Taneja4dd2da12011-08-05 19:06:01 +05303455 for (j = 0; j < 8; j++)
3456 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3457 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003458 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003459
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003460 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303461
3462#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003463#undef DUMPREG
3464}
3465
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003466/* calculate clock rates using dividers in cinfo */
3467int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3468 struct dispc_clock_info *cinfo)
3469{
3470 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3471 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003472 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003473 return -EINVAL;
3474
3475 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3476 cinfo->pck = cinfo->lck / cinfo->pck_div;
3477
3478 return 0;
3479}
3480
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03003481bool dispc_div_calc(unsigned long dispc_freq,
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003482 unsigned long pck_min, unsigned long pck_max,
3483 dispc_div_calc_func func, void *data)
3484{
3485 int lckd, lckd_start, lckd_stop;
3486 int pckd, pckd_start, pckd_stop;
3487 unsigned long pck, lck;
3488 unsigned long lck_max;
3489 unsigned long pckd_hw_min, pckd_hw_max;
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02003490 unsigned int min_fck_per_pck;
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003491 unsigned long fck;
3492
3493#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3494 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3495#else
3496 min_fck_per_pck = 0;
3497#endif
3498
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03003499 pckd_hw_min = dispc.feat->min_pcd;
3500 pckd_hw_max = 255;
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003501
Laurent Pinchart60f9c592018-02-13 14:00:26 +02003502 lck_max = dss_get_max_fck_rate(dispc.dss);
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003503
3504 pck_min = pck_min ? pck_min : 1;
3505 pck_max = pck_max ? pck_max : ULONG_MAX;
3506
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03003507 lckd_start = max(DIV_ROUND_UP(dispc_freq, lck_max), 1ul);
3508 lckd_stop = min(dispc_freq / pck_min, 255ul);
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003509
3510 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03003511 lck = dispc_freq / lckd;
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003512
3513 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3514 pckd_stop = min(lck / pck_min, pckd_hw_max);
3515
3516 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3517 pck = lck / pckd;
3518
3519 /*
3520 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3521 * clock, which means we're configuring DISPC fclk here
3522 * also. Thus we need to use the calculated lck. For
3523 * OMAP4+ the DISPC fclk is a separate clock.
3524 */
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003525 if (dispc_has_feature(FEAT_CORE_CLK_DIV))
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003526 fck = dispc_core_clk_rate();
3527 else
3528 fck = lck;
3529
3530 if (fck < pck * min_fck_per_pck)
3531 continue;
3532
3533 if (func(lckd, pckd, lck, pck, data))
3534 return true;
3535 }
3536 }
3537
3538 return false;
3539}
3540
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303541void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003542 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003543{
3544 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3545 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3546
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003547 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003548}
3549
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003550int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003551 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003552{
3553 unsigned long fck;
3554
3555 fck = dispc_fclk_rate();
3556
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003557 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3558 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003559
3560 cinfo->lck = fck / cinfo->lck_div;
3561 cinfo->pck = cinfo->lck / cinfo->pck_div;
3562
3563 return 0;
3564}
3565
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003566static u32 dispc_read_irqstatus(void)
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003567{
3568 return dispc_read_reg(DISPC_IRQSTATUS);
3569}
3570
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003571static void dispc_clear_irqstatus(u32 mask)
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003572{
3573 dispc_write_reg(DISPC_IRQSTATUS, mask);
3574}
3575
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003576static void dispc_write_irqenable(u32 mask)
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003577{
3578 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3579
3580 /* clear the irqstatus for newly enabled irqs */
3581 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3582
3583 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen2e953d82017-02-20 13:18:38 +02003584
3585 /* flush posted write */
3586 dispc_read_reg(DISPC_IRQENABLE);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003587}
3588
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003589void dispc_enable_sidle(void)
3590{
3591 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3592}
3593
3594void dispc_disable_sidle(void)
3595{
3596 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3597}
3598
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003599static u32 dispc_mgr_gamma_size(enum omap_channel channel)
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003600{
3601 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3602
3603 if (!dispc.feat->has_gamma_table)
3604 return 0;
3605
3606 return gdesc->len;
3607}
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003608
3609static void dispc_mgr_write_gamma_table(enum omap_channel channel)
3610{
3611 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3612 u32 *table = dispc.gamma_table[channel];
3613 unsigned int i;
3614
3615 DSSDBG("%s: channel %d\n", __func__, channel);
3616
3617 for (i = 0; i < gdesc->len; ++i) {
3618 u32 v = table[i];
3619
3620 if (gdesc->has_index)
3621 v |= i << 24;
3622 else if (i == 0)
3623 v |= 1 << 31;
3624
3625 dispc_write_reg(gdesc->reg, v);
3626 }
3627}
3628
3629static void dispc_restore_gamma_tables(void)
3630{
3631 DSSDBG("%s()\n", __func__);
3632
3633 if (!dispc.feat->has_gamma_table)
3634 return;
3635
3636 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD);
3637
3638 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_DIGIT);
3639
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003640 if (dispc_has_feature(FEAT_MGR_LCD2))
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003641 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD2);
3642
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003643 if (dispc_has_feature(FEAT_MGR_LCD3))
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003644 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD3);
3645}
3646
3647static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = {
3648 { .red = 0, .green = 0, .blue = 0, },
3649 { .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
3650};
3651
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003652static void dispc_mgr_set_gamma(enum omap_channel channel,
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003653 const struct drm_color_lut *lut,
3654 unsigned int length)
3655{
3656 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3657 u32 *table = dispc.gamma_table[channel];
3658 uint i;
3659
3660 DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__,
3661 channel, length, gdesc->len);
3662
3663 if (!dispc.feat->has_gamma_table)
3664 return;
3665
3666 if (lut == NULL || length < 2) {
3667 lut = dispc_mgr_gamma_default_lut;
3668 length = ARRAY_SIZE(dispc_mgr_gamma_default_lut);
3669 }
3670
3671 for (i = 0; i < length - 1; ++i) {
3672 uint first = i * (gdesc->len - 1) / (length - 1);
3673 uint last = (i + 1) * (gdesc->len - 1) / (length - 1);
3674 uint w = last - first;
3675 u16 r, g, b;
3676 uint j;
3677
3678 if (w == 0)
3679 continue;
3680
3681 for (j = 0; j <= w; j++) {
3682 r = (lut[i].red * (w - j) + lut[i+1].red * j) / w;
3683 g = (lut[i].green * (w - j) + lut[i+1].green * j) / w;
3684 b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w;
3685
3686 r >>= 16 - gdesc->bits;
3687 g >>= 16 - gdesc->bits;
3688 b >>= 16 - gdesc->bits;
3689
3690 table[first + j] = (r << (gdesc->bits * 2)) |
3691 (g << gdesc->bits) | b;
3692 }
3693 }
3694
3695 if (dispc.is_enabled)
3696 dispc_mgr_write_gamma_table(channel);
3697}
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003698
3699static int dispc_init_gamma_tables(void)
3700{
3701 int channel;
3702
3703 if (!dispc.feat->has_gamma_table)
3704 return 0;
3705
3706 for (channel = 0; channel < ARRAY_SIZE(dispc.gamma_table); channel++) {
3707 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3708 u32 *gt;
3709
3710 if (channel == OMAP_DSS_CHANNEL_LCD2 &&
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003711 !dispc_has_feature(FEAT_MGR_LCD2))
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003712 continue;
3713
3714 if (channel == OMAP_DSS_CHANNEL_LCD3 &&
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003715 !dispc_has_feature(FEAT_MGR_LCD3))
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003716 continue;
3717
3718 gt = devm_kmalloc_array(&dispc.pdev->dev, gdesc->len,
3719 sizeof(u32), GFP_KERNEL);
3720 if (!gt)
3721 return -ENOMEM;
3722
3723 dispc.gamma_table[channel] = gt;
3724
3725 dispc_mgr_set_gamma(channel, NULL, 0);
3726 }
3727 return 0;
3728}
3729
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003730static void _omap_dispc_initial_config(void)
3731{
3732 u32 l;
3733
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003734 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003735 if (dispc_has_feature(FEAT_CORE_CLK_DIV)) {
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003736 l = dispc_read_reg(DISPC_DIVISOR);
3737 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3738 l = FLD_MOD(l, 1, 0, 0);
3739 l = FLD_MOD(l, 1, 23, 16);
3740 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003741
3742 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003743 }
3744
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003745 /* Use gamma table mode, instead of palette mode */
3746 if (dispc.feat->has_gamma_table)
3747 REG_FLD_MOD(DISPC_CONFIG, 1, 3, 3);
3748
3749 /* For older DSS versions (FEAT_FUNCGATED) this enables
3750 * func-clock auto-gating. For newer versions
3751 * (dispc.feat->has_gamma_table) this enables tv-out gamma tables.
3752 */
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003753 if (dispc_has_feature(FEAT_FUNCGATED) || dispc.feat->has_gamma_table)
Archit Taneja6ced40b2010-12-02 11:27:13 +00003754 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003755
Archit Taneja6e5264b2012-09-11 12:04:47 +05303756 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003757
3758 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3759
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003760 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003761
3762 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303763
3764 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303765
3766 if (dispc.feat->mstandby_workaround)
3767 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003768
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003769 if (dispc_has_feature(FEAT_MFLAG))
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003770 dispc_init_mflag();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003771}
3772
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003773static const enum dispc_feature_id omap2_dispc_features_list[] = {
3774 FEAT_LCDENABLEPOL,
3775 FEAT_LCDENABLESIGNAL,
3776 FEAT_PCKFREEENABLE,
3777 FEAT_FUNCGATED,
3778 FEAT_ROWREPEATENABLE,
3779 FEAT_RESIZECONF,
3780};
3781
3782static const enum dispc_feature_id omap3_dispc_features_list[] = {
3783 FEAT_LCDENABLEPOL,
3784 FEAT_LCDENABLESIGNAL,
3785 FEAT_PCKFREEENABLE,
3786 FEAT_FUNCGATED,
3787 FEAT_LINEBUFFERSPLIT,
3788 FEAT_ROWREPEATENABLE,
3789 FEAT_RESIZECONF,
3790 FEAT_CPR,
3791 FEAT_PRELOAD,
3792 FEAT_FIR_COEF_V,
3793 FEAT_ALPHA_FIXED_ZORDER,
3794 FEAT_FIFO_MERGE,
3795 FEAT_OMAP3_DSI_FIFO_BUG,
3796};
3797
3798static const enum dispc_feature_id am43xx_dispc_features_list[] = {
3799 FEAT_LCDENABLEPOL,
3800 FEAT_LCDENABLESIGNAL,
3801 FEAT_PCKFREEENABLE,
3802 FEAT_FUNCGATED,
3803 FEAT_LINEBUFFERSPLIT,
3804 FEAT_ROWREPEATENABLE,
3805 FEAT_RESIZECONF,
3806 FEAT_CPR,
3807 FEAT_PRELOAD,
3808 FEAT_FIR_COEF_V,
3809 FEAT_ALPHA_FIXED_ZORDER,
3810 FEAT_FIFO_MERGE,
3811};
3812
3813static const enum dispc_feature_id omap4_dispc_features_list[] = {
3814 FEAT_MGR_LCD2,
3815 FEAT_CORE_CLK_DIV,
3816 FEAT_HANDLE_UV_SEPARATE,
3817 FEAT_ATTR2,
3818 FEAT_CPR,
3819 FEAT_PRELOAD,
3820 FEAT_FIR_COEF_V,
3821 FEAT_ALPHA_FREE_ZORDER,
3822 FEAT_FIFO_MERGE,
3823 FEAT_BURST_2D,
3824};
3825
3826static const enum dispc_feature_id omap5_dispc_features_list[] = {
3827 FEAT_MGR_LCD2,
3828 FEAT_MGR_LCD3,
3829 FEAT_CORE_CLK_DIV,
3830 FEAT_HANDLE_UV_SEPARATE,
3831 FEAT_ATTR2,
3832 FEAT_CPR,
3833 FEAT_PRELOAD,
3834 FEAT_FIR_COEF_V,
3835 FEAT_ALPHA_FREE_ZORDER,
3836 FEAT_FIFO_MERGE,
3837 FEAT_BURST_2D,
3838 FEAT_MFLAG,
3839};
3840
Laurent Pinchart38dc0702017-08-05 01:44:08 +03003841static const struct dss_reg_field omap2_dispc_reg_fields[] = {
3842 [FEAT_REG_FIRHINC] = { 11, 0 },
3843 [FEAT_REG_FIRVINC] = { 27, 16 },
3844 [FEAT_REG_FIFOLOWTHRESHOLD] = { 8, 0 },
3845 [FEAT_REG_FIFOHIGHTHRESHOLD] = { 24, 16 },
3846 [FEAT_REG_FIFOSIZE] = { 8, 0 },
3847 [FEAT_REG_HORIZONTALACCU] = { 9, 0 },
3848 [FEAT_REG_VERTICALACCU] = { 25, 16 },
3849};
3850
3851static const struct dss_reg_field omap3_dispc_reg_fields[] = {
3852 [FEAT_REG_FIRHINC] = { 12, 0 },
3853 [FEAT_REG_FIRVINC] = { 28, 16 },
3854 [FEAT_REG_FIFOLOWTHRESHOLD] = { 11, 0 },
3855 [FEAT_REG_FIFOHIGHTHRESHOLD] = { 27, 16 },
3856 [FEAT_REG_FIFOSIZE] = { 10, 0 },
3857 [FEAT_REG_HORIZONTALACCU] = { 9, 0 },
3858 [FEAT_REG_VERTICALACCU] = { 25, 16 },
3859};
3860
3861static const struct dss_reg_field omap4_dispc_reg_fields[] = {
3862 [FEAT_REG_FIRHINC] = { 12, 0 },
3863 [FEAT_REG_FIRVINC] = { 28, 16 },
3864 [FEAT_REG_FIFOLOWTHRESHOLD] = { 15, 0 },
3865 [FEAT_REG_FIFOHIGHTHRESHOLD] = { 31, 16 },
3866 [FEAT_REG_FIFOSIZE] = { 15, 0 },
3867 [FEAT_REG_HORIZONTALACCU] = { 10, 0 },
3868 [FEAT_REG_VERTICALACCU] = { 26, 16 },
3869};
3870
Laurent Pinchartfcd41882017-08-05 01:44:05 +03003871static const enum omap_overlay_caps omap2_dispc_overlay_caps[] = {
3872 /* OMAP_DSS_GFX */
3873 OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
3874
3875 /* OMAP_DSS_VIDEO1 */
3876 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
3877 OMAP_DSS_OVL_CAP_REPLICATION,
3878
3879 /* OMAP_DSS_VIDEO2 */
3880 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
3881 OMAP_DSS_OVL_CAP_REPLICATION,
3882};
3883
3884static const enum omap_overlay_caps omap3430_dispc_overlay_caps[] = {
3885 /* OMAP_DSS_GFX */
3886 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_POS |
3887 OMAP_DSS_OVL_CAP_REPLICATION,
3888
3889 /* OMAP_DSS_VIDEO1 */
3890 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
3891 OMAP_DSS_OVL_CAP_REPLICATION,
3892
3893 /* OMAP_DSS_VIDEO2 */
3894 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
3895 OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
3896};
3897
3898static const enum omap_overlay_caps omap3630_dispc_overlay_caps[] = {
3899 /* OMAP_DSS_GFX */
3900 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
3901 OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
3902
3903 /* OMAP_DSS_VIDEO1 */
3904 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
3905 OMAP_DSS_OVL_CAP_REPLICATION,
3906
3907 /* OMAP_DSS_VIDEO2 */
3908 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
3909 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_POS |
3910 OMAP_DSS_OVL_CAP_REPLICATION,
3911};
3912
3913static const enum omap_overlay_caps omap4_dispc_overlay_caps[] = {
3914 /* OMAP_DSS_GFX */
3915 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
3916 OMAP_DSS_OVL_CAP_ZORDER | OMAP_DSS_OVL_CAP_POS |
3917 OMAP_DSS_OVL_CAP_REPLICATION,
3918
3919 /* OMAP_DSS_VIDEO1 */
3920 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
3921 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
3922 OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
3923
3924 /* OMAP_DSS_VIDEO2 */
3925 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
3926 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
3927 OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
3928
3929 /* OMAP_DSS_VIDEO3 */
3930 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
3931 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
3932 OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
3933};
3934
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03003935#define COLOR_ARRAY(arr...) (const u32[]) { arr, 0 }
3936
3937static const u32 *omap2_dispc_supported_color_modes[] = {
3938
3939 /* OMAP_DSS_GFX */
3940 COLOR_ARRAY(
3941 DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
3942 DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888),
3943
3944 /* OMAP_DSS_VIDEO1 */
3945 COLOR_ARRAY(
3946 DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
3947 DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
3948 DRM_FORMAT_UYVY),
3949
3950 /* OMAP_DSS_VIDEO2 */
3951 COLOR_ARRAY(
3952 DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
3953 DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
3954 DRM_FORMAT_UYVY),
3955};
3956
3957static const u32 *omap3_dispc_supported_color_modes[] = {
3958 /* OMAP_DSS_GFX */
3959 COLOR_ARRAY(
3960 DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
3961 DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
3962 DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
3963 DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),
3964
3965 /* OMAP_DSS_VIDEO1 */
3966 COLOR_ARRAY(
3967 DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888,
3968 DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
3969 DRM_FORMAT_YUYV, DRM_FORMAT_UYVY),
3970
3971 /* OMAP_DSS_VIDEO2 */
3972 COLOR_ARRAY(
3973 DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
3974 DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
3975 DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
3976 DRM_FORMAT_UYVY, DRM_FORMAT_ARGB8888,
3977 DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),
3978};
3979
3980static const u32 *omap4_dispc_supported_color_modes[] = {
3981 /* OMAP_DSS_GFX */
3982 COLOR_ARRAY(
3983 DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
3984 DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
3985 DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
3986 DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888,
3987 DRM_FORMAT_ARGB1555, DRM_FORMAT_XRGB4444,
3988 DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB1555),
3989
3990 /* OMAP_DSS_VIDEO1 */
3991 COLOR_ARRAY(
3992 DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
3993 DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
3994 DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
3995 DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
3996 DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
3997 DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
3998 DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
3999 DRM_FORMAT_RGBX8888),
4000
4001 /* OMAP_DSS_VIDEO2 */
4002 COLOR_ARRAY(
4003 DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
4004 DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
4005 DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
4006 DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
4007 DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
4008 DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
4009 DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
4010 DRM_FORMAT_RGBX8888),
4011
4012 /* OMAP_DSS_VIDEO3 */
4013 COLOR_ARRAY(
4014 DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
4015 DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
4016 DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
4017 DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
4018 DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
4019 DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
4020 DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
4021 DRM_FORMAT_RGBX8888),
4022
4023 /* OMAP_DSS_WB */
4024 COLOR_ARRAY(
4025 DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
4026 DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
4027 DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
4028 DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
4029 DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
4030 DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
4031 DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
4032 DRM_FORMAT_RGBX8888),
4033};
4034
Tomi Valkeinenede92692015-06-04 14:12:16 +03004035static const struct dispc_features omap24xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304036 .sw_start = 5,
4037 .fp_start = 15,
4038 .bp_start = 27,
4039 .sw_max = 64,
4040 .vp_max = 255,
4041 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05304042 .mgr_width_start = 10,
4043 .mgr_height_start = 26,
4044 .mgr_width_max = 2048,
4045 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304046 .max_lcd_pclk = 66500000,
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03004047 .max_downscale = 2,
4048 /*
4049 * Assume the line width buffer to be 768 pixels as OMAP2 DISPC scaler
4050 * cannot scale an image width larger than 768.
4051 */
4052 .max_line_width = 768,
4053 .min_pcd = 2,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304054 .calc_scaling = dispc_ovl_calc_scaling_24xx,
4055 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004056 .num_fifos = 3,
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03004057 .features = omap2_dispc_features_list,
4058 .num_features = ARRAY_SIZE(omap2_dispc_features_list),
Laurent Pinchart38dc0702017-08-05 01:44:08 +03004059 .reg_fields = omap2_dispc_reg_fields,
4060 .num_reg_fields = ARRAY_SIZE(omap2_dispc_reg_fields),
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004061 .overlay_caps = omap2_dispc_overlay_caps,
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03004062 .supported_color_modes = omap2_dispc_supported_color_modes,
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004063 .num_mgrs = 2,
4064 .num_ovls = 3,
Laurent Pinchart28550472017-08-05 01:44:03 +03004065 .buffer_size_unit = 1,
4066 .burst_size_unit = 8,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02004067 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304068 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03004069 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304070};
4071
Tomi Valkeinenede92692015-06-04 14:12:16 +03004072static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304073 .sw_start = 5,
4074 .fp_start = 15,
4075 .bp_start = 27,
4076 .sw_max = 64,
4077 .vp_max = 255,
4078 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05304079 .mgr_width_start = 10,
4080 .mgr_height_start = 26,
4081 .mgr_width_max = 2048,
4082 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304083 .max_lcd_pclk = 173000000,
4084 .max_tv_pclk = 59000000,
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03004085 .max_downscale = 4,
4086 .max_line_width = 1024,
4087 .min_pcd = 1,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304088 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4089 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004090 .num_fifos = 3,
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03004091 .features = omap3_dispc_features_list,
4092 .num_features = ARRAY_SIZE(omap3_dispc_features_list),
Laurent Pinchart38dc0702017-08-05 01:44:08 +03004093 .reg_fields = omap3_dispc_reg_fields,
4094 .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields),
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004095 .overlay_caps = omap3430_dispc_overlay_caps,
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03004096 .supported_color_modes = omap3_dispc_supported_color_modes,
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004097 .num_mgrs = 2,
4098 .num_ovls = 3,
Laurent Pinchart28550472017-08-05 01:44:03 +03004099 .buffer_size_unit = 1,
4100 .burst_size_unit = 8,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02004101 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304102 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03004103 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304104};
4105
Tomi Valkeinenede92692015-06-04 14:12:16 +03004106static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304107 .sw_start = 7,
4108 .fp_start = 19,
4109 .bp_start = 31,
4110 .sw_max = 256,
4111 .vp_max = 4095,
4112 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05304113 .mgr_width_start = 10,
4114 .mgr_height_start = 26,
4115 .mgr_width_max = 2048,
4116 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304117 .max_lcd_pclk = 173000000,
4118 .max_tv_pclk = 59000000,
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03004119 .max_downscale = 4,
4120 .max_line_width = 1024,
4121 .min_pcd = 1,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304122 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4123 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004124 .num_fifos = 3,
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03004125 .features = omap3_dispc_features_list,
4126 .num_features = ARRAY_SIZE(omap3_dispc_features_list),
Laurent Pinchart38dc0702017-08-05 01:44:08 +03004127 .reg_fields = omap3_dispc_reg_fields,
4128 .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields),
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004129 .overlay_caps = omap3430_dispc_overlay_caps,
4130 .supported_color_modes = omap3_dispc_supported_color_modes,
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004131 .num_mgrs = 2,
4132 .num_ovls = 3,
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004133 .buffer_size_unit = 1,
4134 .burst_size_unit = 8,
4135 .no_framedone_tv = true,
4136 .set_max_preload = false,
4137 .last_pixel_inc_missing = true,
4138};
4139
4140static const struct dispc_features omap36xx_dispc_feats = {
4141 .sw_start = 7,
4142 .fp_start = 19,
4143 .bp_start = 31,
4144 .sw_max = 256,
4145 .vp_max = 4095,
4146 .hp_max = 4096,
4147 .mgr_width_start = 10,
4148 .mgr_height_start = 26,
4149 .mgr_width_max = 2048,
4150 .mgr_height_max = 2048,
4151 .max_lcd_pclk = 173000000,
4152 .max_tv_pclk = 59000000,
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03004153 .max_downscale = 4,
4154 .max_line_width = 1024,
4155 .min_pcd = 1,
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004156 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4157 .calc_core_clk = calc_core_clk_34xx,
4158 .num_fifos = 3,
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03004159 .features = omap3_dispc_features_list,
4160 .num_features = ARRAY_SIZE(omap3_dispc_features_list),
Laurent Pinchart38dc0702017-08-05 01:44:08 +03004161 .reg_fields = omap3_dispc_reg_fields,
4162 .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields),
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004163 .overlay_caps = omap3630_dispc_overlay_caps,
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03004164 .supported_color_modes = omap3_dispc_supported_color_modes,
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004165 .num_mgrs = 2,
4166 .num_ovls = 3,
4167 .buffer_size_unit = 1,
4168 .burst_size_unit = 8,
4169 .no_framedone_tv = true,
4170 .set_max_preload = false,
4171 .last_pixel_inc_missing = true,
4172};
4173
4174static const struct dispc_features am43xx_dispc_feats = {
4175 .sw_start = 7,
4176 .fp_start = 19,
4177 .bp_start = 31,
4178 .sw_max = 256,
4179 .vp_max = 4095,
4180 .hp_max = 4096,
4181 .mgr_width_start = 10,
4182 .mgr_height_start = 26,
4183 .mgr_width_max = 2048,
4184 .mgr_height_max = 2048,
4185 .max_lcd_pclk = 173000000,
4186 .max_tv_pclk = 59000000,
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03004187 .max_downscale = 4,
4188 .max_line_width = 1024,
4189 .min_pcd = 1,
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004190 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4191 .calc_core_clk = calc_core_clk_34xx,
4192 .num_fifos = 3,
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03004193 .features = am43xx_dispc_features_list,
4194 .num_features = ARRAY_SIZE(am43xx_dispc_features_list),
Laurent Pinchart38dc0702017-08-05 01:44:08 +03004195 .reg_fields = omap3_dispc_reg_fields,
4196 .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields),
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004197 .overlay_caps = omap3430_dispc_overlay_caps,
4198 .supported_color_modes = omap3_dispc_supported_color_modes,
4199 .num_mgrs = 1,
4200 .num_ovls = 3,
Laurent Pinchart28550472017-08-05 01:44:03 +03004201 .buffer_size_unit = 1,
4202 .burst_size_unit = 8,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02004203 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304204 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03004205 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304206};
4207
Tomi Valkeinenede92692015-06-04 14:12:16 +03004208static const struct dispc_features omap44xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304209 .sw_start = 7,
4210 .fp_start = 19,
4211 .bp_start = 31,
4212 .sw_max = 256,
4213 .vp_max = 4095,
4214 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05304215 .mgr_width_start = 10,
4216 .mgr_height_start = 26,
4217 .mgr_width_max = 2048,
4218 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304219 .max_lcd_pclk = 170000000,
4220 .max_tv_pclk = 185625000,
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03004221 .max_downscale = 4,
4222 .max_line_width = 2048,
4223 .min_pcd = 1,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304224 .calc_scaling = dispc_ovl_calc_scaling_44xx,
4225 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004226 .num_fifos = 5,
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03004227 .features = omap4_dispc_features_list,
4228 .num_features = ARRAY_SIZE(omap4_dispc_features_list),
Laurent Pinchart38dc0702017-08-05 01:44:08 +03004229 .reg_fields = omap4_dispc_reg_fields,
4230 .num_reg_fields = ARRAY_SIZE(omap4_dispc_reg_fields),
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004231 .overlay_caps = omap4_dispc_overlay_caps,
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03004232 .supported_color_modes = omap4_dispc_supported_color_modes,
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004233 .num_mgrs = 3,
4234 .num_ovls = 4,
Laurent Pinchart28550472017-08-05 01:44:03 +03004235 .buffer_size_unit = 16,
4236 .burst_size_unit = 16,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03004237 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304238 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03004239 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02004240 .has_writeback = true,
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02004241 .supports_double_pixel = true,
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02004242 .reverse_ilace_field_order = true,
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004243 .has_gamma_table = true,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004244 .has_gamma_i734_bug = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304245};
4246
Tomi Valkeinenede92692015-06-04 14:12:16 +03004247static const struct dispc_features omap54xx_dispc_feats = {
Archit Taneja264236f2012-11-14 13:50:16 +05304248 .sw_start = 7,
4249 .fp_start = 19,
4250 .bp_start = 31,
4251 .sw_max = 256,
4252 .vp_max = 4095,
4253 .hp_max = 4096,
4254 .mgr_width_start = 11,
4255 .mgr_height_start = 27,
4256 .mgr_width_max = 4096,
4257 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304258 .max_lcd_pclk = 170000000,
4259 .max_tv_pclk = 186000000,
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03004260 .max_downscale = 4,
4261 .max_line_width = 2048,
4262 .min_pcd = 1,
Archit Taneja264236f2012-11-14 13:50:16 +05304263 .calc_scaling = dispc_ovl_calc_scaling_44xx,
4264 .calc_core_clk = calc_core_clk_44xx,
4265 .num_fifos = 5,
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03004266 .features = omap5_dispc_features_list,
4267 .num_features = ARRAY_SIZE(omap5_dispc_features_list),
Laurent Pinchart38dc0702017-08-05 01:44:08 +03004268 .reg_fields = omap4_dispc_reg_fields,
4269 .num_reg_fields = ARRAY_SIZE(omap4_dispc_reg_fields),
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004270 .overlay_caps = omap4_dispc_overlay_caps,
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03004271 .supported_color_modes = omap4_dispc_supported_color_modes,
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004272 .num_mgrs = 4,
4273 .num_ovls = 4,
Laurent Pinchart28550472017-08-05 01:44:03 +03004274 .buffer_size_unit = 16,
4275 .burst_size_unit = 16,
Archit Taneja264236f2012-11-14 13:50:16 +05304276 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05304277 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304278 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03004279 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02004280 .has_writeback = true,
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02004281 .supports_double_pixel = true,
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02004282 .reverse_ilace_field_order = true,
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004283 .has_gamma_table = true,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004284 .has_gamma_i734_bug = true,
Archit Taneja264236f2012-11-14 13:50:16 +05304285};
4286
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004287static irqreturn_t dispc_irq_handler(int irq, void *arg)
4288{
4289 if (!dispc.is_enabled)
4290 return IRQ_NONE;
4291
4292 return dispc.user_handler(irq, dispc.user_data);
4293}
4294
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02004295static int dispc_request_irq(irq_handler_t handler, void *dev_id)
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004296{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004297 int r;
4298
4299 if (dispc.user_handler != NULL)
4300 return -EBUSY;
4301
4302 dispc.user_handler = handler;
4303 dispc.user_data = dev_id;
4304
4305 /* ensure the dispc_irq_handler sees the values above */
4306 smp_wmb();
4307
4308 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
4309 IRQF_SHARED, "OMAP DISPC", &dispc);
4310 if (r) {
4311 dispc.user_handler = NULL;
4312 dispc.user_data = NULL;
4313 }
4314
4315 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004316}
4317
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02004318static void dispc_free_irq(void *dev_id)
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004319{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004320 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
4321
4322 dispc.user_handler = NULL;
4323 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004324}
4325
Peter Ujfalusi867d7e02017-11-30 14:12:36 +02004326static u32 dispc_get_memory_bandwidth_limit(void)
4327{
4328 u32 limit = 0;
4329
4330 /* Optional maximum memory bandwidth */
4331 of_property_read_u32(dispc.pdev->dev.of_node, "max-memory-bandwidth",
4332 &limit);
4333
4334 return limit;
4335}
4336
Jyri Sarhafbff0102016-06-07 15:09:16 +03004337/*
4338 * Workaround for errata i734 in DSS dispc
4339 * - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled
4340 *
4341 * For gamma tables to work on LCD1 the GFX plane has to be used at
4342 * least once after DSS HW has come out of reset. The workaround
4343 * sets up a minimal LCD setup with GFX plane and waits for one
4344 * vertical sync irq before disabling the setup and continuing with
4345 * the context restore. The physical outputs are gated during the
4346 * operation. This workaround requires that gamma table's LOADMODE
4347 * is set to 0x2 in DISPC_CONTROL1 register.
4348 *
4349 * For details see:
4350 * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata
4351 * Literature Number: SWPZ037E
4352 * Or some other relevant errata document for the DSS IP version.
4353 */
4354
4355static const struct dispc_errata_i734_data {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004356 struct videomode vm;
Jyri Sarhafbff0102016-06-07 15:09:16 +03004357 struct omap_overlay_info ovli;
4358 struct omap_overlay_manager_info mgri;
4359 struct dss_lcd_mgr_config lcd_conf;
4360} i734 = {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004361 .vm = {
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03004362 .hactive = 8, .vactive = 1,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004363 .pixelclock = 16000000,
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004364 .hsync_len = 8, .hfront_porch = 4, .hback_porch = 4,
Peter Ujfalusi458540c2016-09-22 14:06:53 +03004365 .vsync_len = 1, .vfront_porch = 1, .vback_porch = 1,
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03004366
Peter Ujfalusi3fa3ab42016-09-22 14:06:58 +03004367 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
Peter Ujfalusid34afb72016-09-22 14:07:01 +03004368 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
4369 DISPLAY_FLAGS_PIXDATA_POSEDGE,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004370 },
4371 .ovli = {
4372 .screen_width = 1,
4373 .width = 1, .height = 1,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03004374 .fourcc = DRM_FORMAT_XRGB8888,
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03004375 .rotation = DRM_MODE_ROTATE_0,
Tomi Valkeinen517a8a952017-05-03 14:14:27 +03004376 .rotation_type = OMAP_DSS_ROT_NONE,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004377 .pos_x = 0, .pos_y = 0,
4378 .out_width = 0, .out_height = 0,
4379 .global_alpha = 0xff,
4380 .pre_mult_alpha = 0,
4381 .zorder = 0,
4382 },
4383 .mgri = {
4384 .default_color = 0,
4385 .trans_enabled = false,
4386 .partial_alpha_enabled = false,
4387 .cpr_enable = false,
4388 },
4389 .lcd_conf = {
4390 .io_pad_mode = DSS_IO_PAD_MODE_BYPASS,
4391 .stallmode = false,
4392 .fifohandcheck = false,
4393 .clock_info = {
4394 .lck_div = 1,
4395 .pck_div = 2,
4396 },
4397 .video_port_width = 24,
4398 .lcden_sig_polarity = 0,
4399 },
4400};
4401
4402static struct i734_buf {
4403 size_t size;
4404 dma_addr_t paddr;
4405 void *vaddr;
4406} i734_buf;
4407
4408static int dispc_errata_i734_wa_init(void)
4409{
4410 if (!dispc.feat->has_gamma_i734_bug)
4411 return 0;
4412
4413 i734_buf.size = i734.ovli.width * i734.ovli.height *
Tomi Valkeinen41aff422017-05-04 11:31:56 +03004414 color_mode_to_bpp(i734.ovli.fourcc) / 8;
Jyri Sarhafbff0102016-06-07 15:09:16 +03004415
4416 i734_buf.vaddr = dma_alloc_writecombine(&dispc.pdev->dev, i734_buf.size,
4417 &i734_buf.paddr, GFP_KERNEL);
4418 if (!i734_buf.vaddr) {
4419 dev_err(&dispc.pdev->dev, "%s: dma_alloc_writecombine failed",
4420 __func__);
4421 return -ENOMEM;
4422 }
4423
4424 return 0;
4425}
4426
4427static void dispc_errata_i734_wa_fini(void)
4428{
4429 if (!dispc.feat->has_gamma_i734_bug)
4430 return;
4431
4432 dma_free_writecombine(&dispc.pdev->dev, i734_buf.size, i734_buf.vaddr,
4433 i734_buf.paddr);
4434}
4435
4436static void dispc_errata_i734_wa(void)
4437{
4438 u32 framedone_irq = dispc_mgr_get_framedone_irq(OMAP_DSS_CHANNEL_LCD);
4439 struct omap_overlay_info ovli;
4440 struct dss_lcd_mgr_config lcd_conf;
4441 u32 gatestate;
4442 unsigned int count;
4443
4444 if (!dispc.feat->has_gamma_i734_bug)
4445 return;
4446
4447 gatestate = REG_GET(DISPC_CONFIG, 8, 4);
4448
4449 ovli = i734.ovli;
4450 ovli.paddr = i734_buf.paddr;
4451 lcd_conf = i734.lcd_conf;
4452
4453 /* Gate all LCD1 outputs */
4454 REG_FLD_MOD(DISPC_CONFIG, 0x1f, 8, 4);
4455
4456 /* Setup and enable GFX plane */
Tomi Valkeinen49a30572017-02-17 12:30:07 +02004457 dispc_ovl_setup(OMAP_DSS_GFX, &ovli, &i734.vm, false,
4458 OMAP_DSS_CHANNEL_LCD);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004459 dispc_ovl_enable(OMAP_DSS_GFX, true);
4460
4461 /* Set up and enable display manager for LCD1 */
4462 dispc_mgr_setup(OMAP_DSS_CHANNEL_LCD, &i734.mgri);
Laurent Pinchart60f9c592018-02-13 14:00:26 +02004463 dispc_calc_clock_rates(dss_get_dispc_clk_rate(dispc.dss),
Jyri Sarhafbff0102016-06-07 15:09:16 +03004464 &lcd_conf.clock_info);
4465 dispc_mgr_set_lcd_config(OMAP_DSS_CHANNEL_LCD, &lcd_conf);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004466 dispc_mgr_set_timings(OMAP_DSS_CHANNEL_LCD, &i734.vm);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004467
4468 dispc_clear_irqstatus(framedone_irq);
4469
4470 /* Enable and shut the channel to produce just one frame */
4471 dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, true);
4472 dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, false);
4473
4474 /* Busy wait for framedone. We can't fiddle with irq handlers
4475 * in PM resume. Typically the loop runs less than 5 times and
4476 * waits less than a micro second.
4477 */
4478 count = 0;
4479 while (!(dispc_read_irqstatus() & framedone_irq)) {
4480 if (count++ > 10000) {
4481 dev_err(&dispc.pdev->dev, "%s: framedone timeout\n",
4482 __func__);
4483 break;
4484 }
4485 }
4486 dispc_ovl_enable(OMAP_DSS_GFX, false);
4487
4488 /* Clear all irq bits before continuing */
4489 dispc_clear_irqstatus(0xffffffff);
4490
4491 /* Restore the original state to LCD1 output gates */
4492 REG_FLD_MOD(DISPC_CONFIG, gatestate, 8, 4);
4493}
4494
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004495static const struct dispc_ops dispc_ops = {
4496 .read_irqstatus = dispc_read_irqstatus,
4497 .clear_irqstatus = dispc_clear_irqstatus,
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004498 .write_irqenable = dispc_write_irqenable,
4499
4500 .request_irq = dispc_request_irq,
4501 .free_irq = dispc_free_irq,
4502
4503 .runtime_get = dispc_runtime_get,
4504 .runtime_put = dispc_runtime_put,
4505
4506 .get_num_ovls = dispc_get_num_ovls,
4507 .get_num_mgrs = dispc_get_num_mgrs,
4508
Peter Ujfalusi867d7e02017-11-30 14:12:36 +02004509 .get_memory_bandwidth_limit = dispc_get_memory_bandwidth_limit,
4510
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004511 .mgr_enable = dispc_mgr_enable,
4512 .mgr_is_enabled = dispc_mgr_is_enabled,
4513 .mgr_get_vsync_irq = dispc_mgr_get_vsync_irq,
4514 .mgr_get_framedone_irq = dispc_mgr_get_framedone_irq,
4515 .mgr_get_sync_lost_irq = dispc_mgr_get_sync_lost_irq,
4516 .mgr_go_busy = dispc_mgr_go_busy,
4517 .mgr_go = dispc_mgr_go,
4518 .mgr_set_lcd_config = dispc_mgr_set_lcd_config,
4519 .mgr_set_timings = dispc_mgr_set_timings,
4520 .mgr_setup = dispc_mgr_setup,
4521 .mgr_get_supported_outputs = dispc_mgr_get_supported_outputs,
4522 .mgr_gamma_size = dispc_mgr_gamma_size,
4523 .mgr_set_gamma = dispc_mgr_set_gamma,
4524
4525 .ovl_enable = dispc_ovl_enable,
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004526 .ovl_setup = dispc_ovl_setup,
4527 .ovl_get_color_modes = dispc_ovl_get_color_modes,
4528};
4529
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004530/* DISPC HW IP initialisation */
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004531static const struct of_device_id dispc_of_match[] = {
4532 { .compatible = "ti,omap2-dispc", .data = &omap24xx_dispc_feats },
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004533 { .compatible = "ti,omap3-dispc", .data = &omap36xx_dispc_feats },
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004534 { .compatible = "ti,omap4-dispc", .data = &omap44xx_dispc_feats },
4535 { .compatible = "ti,omap5-dispc", .data = &omap54xx_dispc_feats },
4536 { .compatible = "ti,dra7-dispc", .data = &omap54xx_dispc_feats },
4537 {},
4538};
4539
4540static const struct soc_device_attribute dispc_soc_devices[] = {
4541 { .machine = "OMAP3[45]*",
4542 .revision = "ES[12].?", .data = &omap34xx_rev1_0_dispc_feats },
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004543 { .machine = "OMAP3[45]*", .data = &omap34xx_rev3_0_dispc_feats },
4544 { .machine = "AM35*", .data = &omap34xx_rev3_0_dispc_feats },
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004545 { .machine = "AM43*", .data = &am43xx_dispc_feats },
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004546 { /* sentinel */ }
4547};
4548
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004549static int dispc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004550{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004551 struct platform_device *pdev = to_platform_device(dev);
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004552 const struct soc_device_attribute *soc;
Laurent Pinchart3cc62aa2018-02-13 14:00:25 +02004553 struct dss_device *dss = dss_get_device(master);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004554 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004555 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004556 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004557 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004558
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004559 dispc.pdev = pdev;
Laurent Pinchart3cc62aa2018-02-13 14:00:25 +02004560 dispc.dss = dss;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004561
Tomi Valkeinend49cd152014-11-10 12:23:00 +02004562 spin_lock_init(&dispc.control_lock);
4563
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004564 /*
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004565 * The OMAP3-based models can't be told apart using the compatible
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004566 * string, use SoC device matching.
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004567 */
4568 soc = soc_device_match(dispc_soc_devices);
4569 if (soc)
4570 dispc.feat = soc->data;
4571 else
4572 dispc.feat = of_match_device(dispc_of_match, &pdev->dev)->data;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304573
Jyri Sarhafbff0102016-06-07 15:09:16 +03004574 r = dispc_errata_i734_wa_init();
4575 if (r)
4576 return r;
4577
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004578 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
Laurent Pinchartb22622f2017-05-07 00:29:09 +03004579 dispc.base = devm_ioremap_resource(&pdev->dev, dispc_mem);
4580 if (IS_ERR(dispc.base))
4581 return PTR_ERR(dispc.base);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004582
archit tanejaaffe3602011-02-23 08:41:03 +00004583 dispc.irq = platform_get_irq(dispc.pdev, 0);
4584 if (dispc.irq < 0) {
4585 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004586 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004587 }
4588
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004589 if (np && of_property_read_bool(np, "syscon-pol")) {
4590 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
4591 if (IS_ERR(dispc.syscon_pol)) {
4592 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
4593 return PTR_ERR(dispc.syscon_pol);
4594 }
4595
4596 if (of_property_read_u32_index(np, "syscon-pol", 1,
4597 &dispc.syscon_pol_offset)) {
4598 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
4599 return -EINVAL;
4600 }
4601 }
4602
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004603 r = dispc_init_gamma_tables();
4604 if (r)
4605 return r;
4606
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004607 pm_runtime_enable(&pdev->dev);
4608
4609 r = dispc_runtime_get();
4610 if (r)
4611 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004612
4613 _omap_dispc_initial_config();
4614
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004615 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004616 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004617 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4618
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004619 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004620
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004621 dispc_set_ops(&dispc_ops);
4622
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004623 dss_debugfs_create_file("dispc", dispc_dump_regs);
4624
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004625 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004626
4627err_runtime_get:
4628 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00004629 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004630}
4631
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004632static void dispc_unbind(struct device *dev, struct device *master,
4633 void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004634{
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004635 dispc_set_ops(NULL);
4636
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004637 pm_runtime_disable(dev);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004638
4639 dispc_errata_i734_wa_fini();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004640}
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004641
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004642static const struct component_ops dispc_component_ops = {
4643 .bind = dispc_bind,
4644 .unbind = dispc_unbind,
4645};
4646
4647static int dispc_probe(struct platform_device *pdev)
4648{
4649 return component_add(&pdev->dev, &dispc_component_ops);
4650}
4651
4652static int dispc_remove(struct platform_device *pdev)
4653{
4654 component_del(&pdev->dev, &dispc_component_ops);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004655 return 0;
4656}
4657
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004658static int dispc_runtime_suspend(struct device *dev)
4659{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004660 dispc.is_enabled = false;
4661 /* ensure the dispc_irq_handler sees the is_enabled value */
4662 smp_wmb();
4663 /* wait for current handler to finish before turning the DISPC off */
4664 synchronize_irq(dispc.irq);
4665
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004666 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004667
4668 return 0;
4669}
4670
4671static int dispc_runtime_resume(struct device *dev)
4672{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004673 /*
4674 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4675 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4676 * _omap_dispc_initial_config(). We can thus use it to detect if
4677 * we have lost register context.
4678 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004679 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4680 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004681
Jyri Sarhafbff0102016-06-07 15:09:16 +03004682 dispc_errata_i734_wa();
4683
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004684 dispc_restore_context();
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004685
4686 dispc_restore_gamma_tables();
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004687 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02004688
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004689 dispc.is_enabled = true;
4690 /* ensure the dispc_irq_handler sees the is_enabled value */
4691 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004692
4693 return 0;
4694}
4695
4696static const struct dev_pm_ops dispc_pm_ops = {
4697 .runtime_suspend = dispc_runtime_suspend,
4698 .runtime_resume = dispc_runtime_resume,
4699};
4700
Andrew F. Davisd66c36a2017-12-05 14:29:32 -06004701struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004702 .probe = dispc_probe,
4703 .remove = dispc_remove,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004704 .driver = {
4705 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004706 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004707 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03004708 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004709 },
4710};