blob: 99a308446283d09c6d4574da82a637684c942629 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
41#include <linux/of.h>
Laurent Pinchart7a143a42017-08-05 01:43:55 +030042#include <linux/of_device.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030043#include <linux/component.h>
Laurent Pinchart7a143a42017-08-05 01:43:55 +030044#include <linux/sys_soc.h>
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +030045#include <drm/drm_fourcc.h>
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +030046#include <drm/drm_blend.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020047
Peter Ujfalusi32043da2016-05-27 14:40:49 +030048#include "omapdss.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053050#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053051#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052
53/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000054#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020055
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030056enum omap_burst_size {
57 BURST_SIZE_X2 = 0,
58 BURST_SIZE_X4 = 1,
59 BURST_SIZE_X8 = 2,
60};
61
Tomi Valkeinen80c39712009-11-12 11:41:42 +020062#define REG_GET(idx, start, end) \
63 FLD_GET(dispc_read_reg(idx), start, end)
64
65#define REG_FLD_MOD(idx, val, start, end) \
66 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
67
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053068struct dispc_features {
69 u8 sw_start;
70 u8 fp_start;
71 u8 bp_start;
72 u16 sw_max;
73 u16 vp_max;
74 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053075 u8 mgr_width_start;
76 u8 mgr_height_start;
77 u16 mgr_width_max;
78 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053079 unsigned long max_lcd_pclk;
80 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030081 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030082 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053083 u16 width, u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +030084 u32 fourcc, bool *five_taps,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053085 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053086 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030087 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053088 u16 width, u16 height, u16 out_width, u16 out_height,
89 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030090 u8 num_fifos;
Laurent Pinchart28550472017-08-05 01:44:03 +030091 unsigned int buffer_size_unit;
92 unsigned int burst_size_unit;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030093
94 /* swap GFX & WB fifos */
95 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020096
97 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
98 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053099
100 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
101 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +0530102
103 bool set_max_preload:1;
Tomi Valkeinenf2aee312015-04-10 12:48:34 +0300104
105 /* PIXEL_INC is not added to the last pixel of a line */
106 bool last_pixel_inc_missing:1;
Tomi Valkeinene5f80912015-10-21 13:08:59 +0300107
108 /* POL_FREQ has ALIGN bit */
109 bool supports_sync_align:1;
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200110
111 bool has_writeback:1;
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +0200112
113 bool supports_double_pixel:1;
Tomi Valkeinenb7536d62016-01-13 18:41:36 +0200114
115 /*
116 * Field order for VENC is different than HDMI. We should handle this in
117 * some intelligent manner, but as the SoCs have either HDMI or VENC,
118 * never both, we can just use this flag for now.
119 */
120 bool reverse_ilace_field_order:1;
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300121
122 bool has_gamma_table:1;
Jyri Sarhafbff0102016-06-07 15:09:16 +0300123
124 bool has_gamma_i734_bug:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530125};
126
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300127#define DISPC_MAX_NR_FIFOS 5
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300128#define DISPC_MAX_CHANNEL_GAMMA 4
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300129
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200130static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000131 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200132 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300133
archit tanejaaffe3602011-02-23 08:41:03 +0000134 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300135 irq_handler_t user_handler;
136 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200137
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200138 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300139 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200140
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300141 u32 fifo_size[DISPC_MAX_NR_FIFOS];
142 /* maps which plane is using a fifo. fifo-id -> plane-id */
143 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200144
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300145 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200146 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200147
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300148 u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA];
149
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530150 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300151
152 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000153
154 struct regmap *syscon_pol;
155 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200156
157 /* DISPC_CONTROL & DISPC_CONFIG lock*/
158 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200159} dispc;
160
Amber Jain0d66cbb2011-05-19 19:47:54 +0530161enum omap_color_component {
162 /* used for all color formats for OMAP3 and earlier
163 * and for RGB and Y color component on OMAP4
164 */
165 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
166 /* used for UV component for
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300167 * DRM_FORMAT_YUYV, DRM_FORMAT_UYVY, DRM_FORMAT_NV12
Amber Jain0d66cbb2011-05-19 19:47:54 +0530168 * color formats on OMAP4
169 */
170 DISPC_COLOR_COMPONENT_UV = 1 << 1,
171};
172
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530173enum mgr_reg_fields {
174 DISPC_MGR_FLD_ENABLE,
175 DISPC_MGR_FLD_STNTFT,
176 DISPC_MGR_FLD_GO,
177 DISPC_MGR_FLD_TFTDATALINES,
178 DISPC_MGR_FLD_STALLMODE,
179 DISPC_MGR_FLD_TCKENABLE,
180 DISPC_MGR_FLD_TCKSELECTION,
181 DISPC_MGR_FLD_CPR,
182 DISPC_MGR_FLD_FIFOHANDCHECK,
183 /* used to maintain a count of the above fields */
184 DISPC_MGR_FLD_NUM,
185};
186
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300187struct dispc_reg_field {
188 u16 reg;
189 u8 high;
190 u8 low;
191};
192
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300193struct dispc_gamma_desc {
194 u32 len;
195 u32 bits;
196 u16 reg;
197 bool has_index;
198};
199
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530200static const struct {
201 const char *name;
202 u32 vsync_irq;
203 u32 framedone_irq;
204 u32 sync_lost_irq;
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300205 struct dispc_gamma_desc gamma;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300206 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530207} mgr_desc[] = {
208 [OMAP_DSS_CHANNEL_LCD] = {
209 .name = "LCD",
210 .vsync_irq = DISPC_IRQ_VSYNC,
211 .framedone_irq = DISPC_IRQ_FRAMEDONE,
212 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300213 .gamma = {
214 .len = 256,
215 .bits = 8,
216 .reg = DISPC_GAMMA_TABLE0,
217 .has_index = true,
218 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530219 .reg_desc = {
220 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
221 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
222 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
223 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
224 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
225 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
226 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
227 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
228 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
229 },
230 },
231 [OMAP_DSS_CHANNEL_DIGIT] = {
232 .name = "DIGIT",
233 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200234 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530235 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300236 .gamma = {
237 .len = 1024,
238 .bits = 10,
239 .reg = DISPC_GAMMA_TABLE2,
240 .has_index = false,
241 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530242 .reg_desc = {
243 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
244 [DISPC_MGR_FLD_STNTFT] = { },
245 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
246 [DISPC_MGR_FLD_TFTDATALINES] = { },
247 [DISPC_MGR_FLD_STALLMODE] = { },
248 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
249 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
250 [DISPC_MGR_FLD_CPR] = { },
251 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
252 },
253 },
254 [OMAP_DSS_CHANNEL_LCD2] = {
255 .name = "LCD2",
256 .vsync_irq = DISPC_IRQ_VSYNC2,
257 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
258 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300259 .gamma = {
260 .len = 256,
261 .bits = 8,
262 .reg = DISPC_GAMMA_TABLE1,
263 .has_index = true,
264 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530265 .reg_desc = {
266 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
267 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
268 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
269 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
270 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
271 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
272 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
273 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
274 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
275 },
276 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530277 [OMAP_DSS_CHANNEL_LCD3] = {
278 .name = "LCD3",
279 .vsync_irq = DISPC_IRQ_VSYNC3,
280 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
281 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300282 .gamma = {
283 .len = 256,
284 .bits = 8,
285 .reg = DISPC_GAMMA_TABLE3,
286 .has_index = true,
287 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530288 .reg_desc = {
289 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
290 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
291 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
292 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
293 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
294 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
295 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
296 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
297 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
298 },
299 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530300};
301
Archit Taneja6e5264b2012-09-11 12:04:47 +0530302struct color_conv_coef {
303 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
304 int full_range;
305};
306
Tomi Valkeinen65904152015-11-04 17:10:57 +0200307static unsigned long dispc_fclk_rate(void);
308static unsigned long dispc_core_clk_rate(void);
309static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
310static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
311
Jyri Sarha864050c2017-03-24 16:47:52 +0200312static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane);
313static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200314
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200315static void dispc_clear_irqstatus(u32 mask);
316static bool dispc_mgr_is_enabled(enum omap_channel channel);
317static void dispc_clear_irqstatus(u32 mask);
318
Archit Taneja55978cc2011-05-06 11:45:51 +0530319static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200320{
Archit Taneja55978cc2011-05-06 11:45:51 +0530321 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200322}
323
Archit Taneja55978cc2011-05-06 11:45:51 +0530324static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200325{
Archit Taneja55978cc2011-05-06 11:45:51 +0530326 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200327}
328
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530329static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
330{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300331 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530332 return REG_GET(rfld.reg, rfld.high, rfld.low);
333}
334
335static void mgr_fld_write(enum omap_channel channel,
336 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300337 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200338 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
339 unsigned long flags;
340
341 if (need_lock)
342 spin_lock_irqsave(&dispc.control_lock, flags);
343
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530344 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200345
346 if (need_lock)
347 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530348}
349
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200350#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530351 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200352#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530353 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200354
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300355static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200356{
Archit Tanejac6104b82011-08-05 19:06:02 +0530357 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200358
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300359 DSSDBG("dispc_save_context\n");
360
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200361 SR(IRQENABLE);
362 SR(CONTROL);
363 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200364 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530365 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
366 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300367 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000368 if (dss_has_feature(FEAT_MGR_LCD2)) {
369 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000370 SR(CONFIG2);
371 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530372 if (dss_has_feature(FEAT_MGR_LCD3)) {
373 SR(CONTROL3);
374 SR(CONFIG3);
375 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200376
Archit Tanejac6104b82011-08-05 19:06:02 +0530377 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
378 SR(DEFAULT_COLOR(i));
379 SR(TRANS_COLOR(i));
380 SR(SIZE_MGR(i));
381 if (i == OMAP_DSS_CHANNEL_DIGIT)
382 continue;
383 SR(TIMING_H(i));
384 SR(TIMING_V(i));
385 SR(POL_FREQ(i));
386 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200387
Archit Tanejac6104b82011-08-05 19:06:02 +0530388 SR(DATA_CYCLE1(i));
389 SR(DATA_CYCLE2(i));
390 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200391
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300392 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530393 SR(CPR_COEF_R(i));
394 SR(CPR_COEF_G(i));
395 SR(CPR_COEF_B(i));
396 }
397 }
398
399 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
400 SR(OVL_BA0(i));
401 SR(OVL_BA1(i));
402 SR(OVL_POSITION(i));
403 SR(OVL_SIZE(i));
404 SR(OVL_ATTRIBUTES(i));
405 SR(OVL_FIFO_THRESHOLD(i));
406 SR(OVL_ROW_INC(i));
407 SR(OVL_PIXEL_INC(i));
408 if (dss_has_feature(FEAT_PRELOAD))
409 SR(OVL_PRELOAD(i));
410 if (i == OMAP_DSS_GFX) {
411 SR(OVL_WINDOW_SKIP(i));
412 SR(OVL_TABLE_BA(i));
413 continue;
414 }
415 SR(OVL_FIR(i));
416 SR(OVL_PICTURE_SIZE(i));
417 SR(OVL_ACCU0(i));
418 SR(OVL_ACCU1(i));
419
420 for (j = 0; j < 8; j++)
421 SR(OVL_FIR_COEF_H(i, j));
422
423 for (j = 0; j < 8; j++)
424 SR(OVL_FIR_COEF_HV(i, j));
425
426 for (j = 0; j < 5; j++)
427 SR(OVL_CONV_COEF(i, j));
428
429 if (dss_has_feature(FEAT_FIR_COEF_V)) {
430 for (j = 0; j < 8; j++)
431 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300432 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000433
Archit Tanejac6104b82011-08-05 19:06:02 +0530434 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
435 SR(OVL_BA0_UV(i));
436 SR(OVL_BA1_UV(i));
437 SR(OVL_FIR2(i));
438 SR(OVL_ACCU2_0(i));
439 SR(OVL_ACCU2_1(i));
440
441 for (j = 0; j < 8; j++)
442 SR(OVL_FIR_COEF_H2(i, j));
443
444 for (j = 0; j < 8; j++)
445 SR(OVL_FIR_COEF_HV2(i, j));
446
447 for (j = 0; j < 8; j++)
448 SR(OVL_FIR_COEF_V2(i, j));
449 }
450 if (dss_has_feature(FEAT_ATTR2))
451 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000452 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200453
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600454 if (dss_has_feature(FEAT_CORE_CLK_DIV))
455 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300456
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300457 dispc.ctx_valid = true;
458
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200459 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200460}
461
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300462static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200464 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300465
466 DSSDBG("dispc_restore_context\n");
467
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300468 if (!dispc.ctx_valid)
469 return;
470
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200471 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200472 /*RR(CONTROL);*/
473 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200474 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530475 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
476 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300477 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530478 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000479 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530480 if (dss_has_feature(FEAT_MGR_LCD3))
481 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200482
Archit Tanejac6104b82011-08-05 19:06:02 +0530483 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
484 RR(DEFAULT_COLOR(i));
485 RR(TRANS_COLOR(i));
486 RR(SIZE_MGR(i));
487 if (i == OMAP_DSS_CHANNEL_DIGIT)
488 continue;
489 RR(TIMING_H(i));
490 RR(TIMING_V(i));
491 RR(POL_FREQ(i));
492 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530493
Archit Tanejac6104b82011-08-05 19:06:02 +0530494 RR(DATA_CYCLE1(i));
495 RR(DATA_CYCLE2(i));
496 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000497
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300498 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530499 RR(CPR_COEF_R(i));
500 RR(CPR_COEF_G(i));
501 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300502 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000503 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200504
Archit Tanejac6104b82011-08-05 19:06:02 +0530505 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
506 RR(OVL_BA0(i));
507 RR(OVL_BA1(i));
508 RR(OVL_POSITION(i));
509 RR(OVL_SIZE(i));
510 RR(OVL_ATTRIBUTES(i));
511 RR(OVL_FIFO_THRESHOLD(i));
512 RR(OVL_ROW_INC(i));
513 RR(OVL_PIXEL_INC(i));
514 if (dss_has_feature(FEAT_PRELOAD))
515 RR(OVL_PRELOAD(i));
516 if (i == OMAP_DSS_GFX) {
517 RR(OVL_WINDOW_SKIP(i));
518 RR(OVL_TABLE_BA(i));
519 continue;
520 }
521 RR(OVL_FIR(i));
522 RR(OVL_PICTURE_SIZE(i));
523 RR(OVL_ACCU0(i));
524 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200525
Archit Tanejac6104b82011-08-05 19:06:02 +0530526 for (j = 0; j < 8; j++)
527 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200528
Archit Tanejac6104b82011-08-05 19:06:02 +0530529 for (j = 0; j < 8; j++)
530 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200531
Archit Tanejac6104b82011-08-05 19:06:02 +0530532 for (j = 0; j < 5; j++)
533 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200534
Archit Tanejac6104b82011-08-05 19:06:02 +0530535 if (dss_has_feature(FEAT_FIR_COEF_V)) {
536 for (j = 0; j < 8; j++)
537 RR(OVL_FIR_COEF_V(i, j));
538 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200539
Archit Tanejac6104b82011-08-05 19:06:02 +0530540 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
541 RR(OVL_BA0_UV(i));
542 RR(OVL_BA1_UV(i));
543 RR(OVL_FIR2(i));
544 RR(OVL_ACCU2_0(i));
545 RR(OVL_ACCU2_1(i));
546
547 for (j = 0; j < 8; j++)
548 RR(OVL_FIR_COEF_H2(i, j));
549
550 for (j = 0; j < 8; j++)
551 RR(OVL_FIR_COEF_HV2(i, j));
552
553 for (j = 0; j < 8; j++)
554 RR(OVL_FIR_COEF_V2(i, j));
555 }
556 if (dss_has_feature(FEAT_ATTR2))
557 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300558 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200559
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600560 if (dss_has_feature(FEAT_CORE_CLK_DIV))
561 RR(DIVISOR);
562
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200563 /* enable last, because LCD & DIGIT enable are here */
564 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000565 if (dss_has_feature(FEAT_MGR_LCD2))
566 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530567 if (dss_has_feature(FEAT_MGR_LCD3))
568 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200569 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300570 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200571
572 /*
573 * enable last so IRQs won't trigger before
574 * the context is fully restored
575 */
576 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300577
578 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200579}
580
581#undef SR
582#undef RR
583
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300584int dispc_runtime_get(void)
585{
586 int r;
587
588 DSSDBG("dispc_runtime_get\n");
589
590 r = pm_runtime_get_sync(&dispc.pdev->dev);
591 WARN_ON(r < 0);
592 return r < 0 ? r : 0;
593}
594
595void dispc_runtime_put(void)
596{
597 int r;
598
599 DSSDBG("dispc_runtime_put\n");
600
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200601 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300602 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300603}
604
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200605static u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200606{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530607 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200608}
609
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200610static u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200611{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200612 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
613 return 0;
614
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530615 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200616}
617
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200618static u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
Tomi Valkeinencb699202012-10-17 10:38:52 +0300619{
620 return mgr_desc[channel].sync_lost_irq;
621}
622
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530623u32 dispc_wb_get_framedone_irq(void)
624{
625 return DISPC_IRQ_FRAMEDONEWB;
626}
627
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200628static void dispc_mgr_enable(enum omap_channel channel, bool enable)
Laurent Pinchart03af8152016-04-18 03:09:48 +0300629{
630 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
631 /* flush posted write */
632 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
633}
Laurent Pinchart03af8152016-04-18 03:09:48 +0300634
635static bool dispc_mgr_is_enabled(enum omap_channel channel)
636{
637 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
638}
639
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200640static bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200641{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530642 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200643}
644
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200645static void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200646{
Luis de Bethencourt0bcfdba2015-10-15 13:29:38 +0100647 WARN_ON(!dispc_mgr_is_enabled(channel));
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300648 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200649
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530650 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200651
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530652 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200653}
654
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530655bool dispc_wb_go_busy(void)
656{
657 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
658}
659
660void dispc_wb_go(void)
661{
Jyri Sarha864050c2017-03-24 16:47:52 +0200662 enum omap_plane_id plane = OMAP_DSS_WB;
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530663 bool enable, go;
664
665 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
666
667 if (!enable)
668 return;
669
670 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
671 if (go) {
672 DSSERR("GO bit not down for WB\n");
673 return;
674 }
675
676 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
677}
678
Jyri Sarha864050c2017-03-24 16:47:52 +0200679static void dispc_ovl_write_firh_reg(enum omap_plane_id plane, int reg,
680 u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200681{
Archit Taneja9b372c22011-05-06 11:45:49 +0530682 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200683}
684
Jyri Sarha864050c2017-03-24 16:47:52 +0200685static void dispc_ovl_write_firhv_reg(enum omap_plane_id plane, int reg,
686 u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200687{
Archit Taneja9b372c22011-05-06 11:45:49 +0530688 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200689}
690
Jyri Sarha864050c2017-03-24 16:47:52 +0200691static void dispc_ovl_write_firv_reg(enum omap_plane_id plane, int reg,
692 u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200693{
Archit Taneja9b372c22011-05-06 11:45:49 +0530694 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200695}
696
Jyri Sarha864050c2017-03-24 16:47:52 +0200697static void dispc_ovl_write_firh2_reg(enum omap_plane_id plane, int reg,
698 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530699{
700 BUG_ON(plane == OMAP_DSS_GFX);
701
702 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
703}
704
Jyri Sarha864050c2017-03-24 16:47:52 +0200705static void dispc_ovl_write_firhv2_reg(enum omap_plane_id plane, int reg,
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300706 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530707{
708 BUG_ON(plane == OMAP_DSS_GFX);
709
710 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
711}
712
Jyri Sarha864050c2017-03-24 16:47:52 +0200713static void dispc_ovl_write_firv2_reg(enum omap_plane_id plane, int reg,
714 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530715{
716 BUG_ON(plane == OMAP_DSS_GFX);
717
718 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
719}
720
Jyri Sarha864050c2017-03-24 16:47:52 +0200721static void dispc_ovl_set_scale_coef(enum omap_plane_id plane, int fir_hinc,
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530722 int fir_vinc, int five_taps,
723 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200724{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530725 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200726 int i;
727
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530728 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
729 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730
731 for (i = 0; i < 8; i++) {
732 u32 h, hv;
733
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530734 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
735 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
736 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
737 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
738 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
739 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
740 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
741 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200742
Amber Jain0d66cbb2011-05-19 19:47:54 +0530743 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300744 dispc_ovl_write_firh_reg(plane, i, h);
745 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530746 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300747 dispc_ovl_write_firh2_reg(plane, i, h);
748 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530749 }
750
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200751 }
752
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200753 if (five_taps) {
754 for (i = 0; i < 8; i++) {
755 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530756 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
757 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530758 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300759 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530760 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300761 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200762 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200763 }
764}
765
Archit Taneja6e5264b2012-09-11 12:04:47 +0530766
Jyri Sarha864050c2017-03-24 16:47:52 +0200767static void dispc_ovl_write_color_conv_coef(enum omap_plane_id plane,
Archit Taneja6e5264b2012-09-11 12:04:47 +0530768 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200769{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200770#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
771
Archit Taneja6e5264b2012-09-11 12:04:47 +0530772 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
773 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
774 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
775 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
776 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200777
Archit Taneja6e5264b2012-09-11 12:04:47 +0530778 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200779
780#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200781}
782
Archit Taneja6e5264b2012-09-11 12:04:47 +0530783static void dispc_setup_color_conv_coef(void)
784{
785 int i;
786 int num_ovl = dss_feat_get_num_ovls();
Archit Taneja6e5264b2012-09-11 12:04:47 +0530787 const struct color_conv_coef ctbl_bt601_5_ovl = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200788 /* YUV -> RGB */
Archit Taneja6e5264b2012-09-11 12:04:47 +0530789 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
790 };
791 const struct color_conv_coef ctbl_bt601_5_wb = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200792 /* RGB -> YUV */
793 66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
Archit Taneja6e5264b2012-09-11 12:04:47 +0530794 };
795
796 for (i = 1; i < num_ovl; i++)
797 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
798
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200799 if (dispc.feat->has_writeback)
800 dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
Archit Taneja6e5264b2012-09-11 12:04:47 +0530801}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200802
Jyri Sarha864050c2017-03-24 16:47:52 +0200803static void dispc_ovl_set_ba0(enum omap_plane_id plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200804{
Archit Taneja9b372c22011-05-06 11:45:49 +0530805 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200806}
807
Jyri Sarha864050c2017-03-24 16:47:52 +0200808static void dispc_ovl_set_ba1(enum omap_plane_id plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200809{
Archit Taneja9b372c22011-05-06 11:45:49 +0530810 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200811}
812
Jyri Sarha864050c2017-03-24 16:47:52 +0200813static void dispc_ovl_set_ba0_uv(enum omap_plane_id plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530814{
815 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
816}
817
Jyri Sarha864050c2017-03-24 16:47:52 +0200818static void dispc_ovl_set_ba1_uv(enum omap_plane_id plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530819{
820 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
821}
822
Jyri Sarha864050c2017-03-24 16:47:52 +0200823static void dispc_ovl_set_pos(enum omap_plane_id plane,
Archit Tanejad79db852012-09-22 12:30:17 +0530824 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200825{
Archit Tanejad79db852012-09-22 12:30:17 +0530826 u32 val;
827
828 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
829 return;
830
831 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530832
833 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200834}
835
Jyri Sarha864050c2017-03-24 16:47:52 +0200836static void dispc_ovl_set_input_size(enum omap_plane_id plane, int width,
Archit Taneja78b687f2012-09-21 14:51:49 +0530837 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200838{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200839 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530840
Archit Taneja36d87d92012-07-28 22:59:03 +0530841 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530842 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
843 else
844 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200845}
846
Jyri Sarha864050c2017-03-24 16:47:52 +0200847static void dispc_ovl_set_output_size(enum omap_plane_id plane, int width,
Archit Taneja78b687f2012-09-21 14:51:49 +0530848 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200849{
850 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200851
852 BUG_ON(plane == OMAP_DSS_GFX);
853
854 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530855
Archit Taneja36d87d92012-07-28 22:59:03 +0530856 if (plane == OMAP_DSS_WB)
857 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
858 else
859 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200860}
861
Jyri Sarha864050c2017-03-24 16:47:52 +0200862static void dispc_ovl_set_zorder(enum omap_plane_id plane,
Archit Taneja5b54ed32012-09-26 16:55:27 +0530863 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530864{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530865 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530866 return;
867
868 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
869}
870
871static void dispc_ovl_enable_zorder_planes(void)
872{
873 int i;
874
875 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
876 return;
877
878 for (i = 0; i < dss_feat_get_num_ovls(); i++)
879 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
880}
881
Jyri Sarha864050c2017-03-24 16:47:52 +0200882static void dispc_ovl_set_pre_mult_alpha(enum omap_plane_id plane,
Archit Taneja5b54ed32012-09-26 16:55:27 +0530883 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100884{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530885 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100886 return;
887
Archit Taneja9b372c22011-05-06 11:45:49 +0530888 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100889}
890
Jyri Sarha864050c2017-03-24 16:47:52 +0200891static void dispc_ovl_setup_global_alpha(enum omap_plane_id plane,
Archit Taneja5b54ed32012-09-26 16:55:27 +0530892 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200893{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530894 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300895 int shift;
896
Archit Taneja5b54ed32012-09-26 16:55:27 +0530897 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100898 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530899
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300900 shift = shifts[plane];
901 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200902}
903
Jyri Sarha864050c2017-03-24 16:47:52 +0200904static void dispc_ovl_set_pix_inc(enum omap_plane_id plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200905{
Archit Taneja9b372c22011-05-06 11:45:49 +0530906 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200907}
908
Jyri Sarha864050c2017-03-24 16:47:52 +0200909static void dispc_ovl_set_row_inc(enum omap_plane_id plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200910{
Archit Taneja9b372c22011-05-06 11:45:49 +0530911 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200912}
913
Tomi Valkeinen41aff422017-05-04 11:31:56 +0300914static void dispc_ovl_set_color_mode(enum omap_plane_id plane, u32 fourcc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200915{
916 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530917 if (plane != OMAP_DSS_GFX) {
Tomi Valkeinen41aff422017-05-04 11:31:56 +0300918 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300919 case DRM_FORMAT_NV12:
Amber Jainf20e4222011-05-19 19:47:50 +0530920 m = 0x0; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300921 case DRM_FORMAT_XRGB4444:
Amber Jainf20e4222011-05-19 19:47:50 +0530922 m = 0x1; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300923 case DRM_FORMAT_RGBA4444:
Amber Jainf20e4222011-05-19 19:47:50 +0530924 m = 0x2; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300925 case DRM_FORMAT_RGBX4444:
Amber Jainf20e4222011-05-19 19:47:50 +0530926 m = 0x4; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300927 case DRM_FORMAT_ARGB4444:
Amber Jainf20e4222011-05-19 19:47:50 +0530928 m = 0x5; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300929 case DRM_FORMAT_RGB565:
Amber Jainf20e4222011-05-19 19:47:50 +0530930 m = 0x6; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300931 case DRM_FORMAT_ARGB1555:
Amber Jainf20e4222011-05-19 19:47:50 +0530932 m = 0x7; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300933 case DRM_FORMAT_XRGB8888:
Amber Jainf20e4222011-05-19 19:47:50 +0530934 m = 0x8; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300935 case DRM_FORMAT_RGB888:
Amber Jainf20e4222011-05-19 19:47:50 +0530936 m = 0x9; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300937 case DRM_FORMAT_YUYV:
Amber Jainf20e4222011-05-19 19:47:50 +0530938 m = 0xa; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300939 case DRM_FORMAT_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +0530940 m = 0xb; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300941 case DRM_FORMAT_ARGB8888:
Amber Jainf20e4222011-05-19 19:47:50 +0530942 m = 0xc; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300943 case DRM_FORMAT_RGBA8888:
Amber Jainf20e4222011-05-19 19:47:50 +0530944 m = 0xd; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300945 case DRM_FORMAT_RGBX8888:
Amber Jainf20e4222011-05-19 19:47:50 +0530946 m = 0xe; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300947 case DRM_FORMAT_XRGB1555:
Amber Jainf20e4222011-05-19 19:47:50 +0530948 m = 0xf; break;
949 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300950 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530951 }
952 } else {
Tomi Valkeinen41aff422017-05-04 11:31:56 +0300953 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300954 case DRM_FORMAT_RGBX4444:
Amber Jainf20e4222011-05-19 19:47:50 +0530955 m = 0x4; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300956 case DRM_FORMAT_ARGB4444:
Amber Jainf20e4222011-05-19 19:47:50 +0530957 m = 0x5; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300958 case DRM_FORMAT_RGB565:
Amber Jainf20e4222011-05-19 19:47:50 +0530959 m = 0x6; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300960 case DRM_FORMAT_ARGB1555:
Amber Jainf20e4222011-05-19 19:47:50 +0530961 m = 0x7; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300962 case DRM_FORMAT_XRGB8888:
Amber Jainf20e4222011-05-19 19:47:50 +0530963 m = 0x8; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300964 case DRM_FORMAT_RGB888:
Amber Jainf20e4222011-05-19 19:47:50 +0530965 m = 0x9; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300966 case DRM_FORMAT_XRGB4444:
Amber Jainf20e4222011-05-19 19:47:50 +0530967 m = 0xa; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300968 case DRM_FORMAT_RGBA4444:
Amber Jainf20e4222011-05-19 19:47:50 +0530969 m = 0xb; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300970 case DRM_FORMAT_ARGB8888:
Amber Jainf20e4222011-05-19 19:47:50 +0530971 m = 0xc; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300972 case DRM_FORMAT_RGBA8888:
Amber Jainf20e4222011-05-19 19:47:50 +0530973 m = 0xd; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300974 case DRM_FORMAT_RGBX8888:
Amber Jainf20e4222011-05-19 19:47:50 +0530975 m = 0xe; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300976 case DRM_FORMAT_XRGB1555:
Amber Jainf20e4222011-05-19 19:47:50 +0530977 m = 0xf; break;
978 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300979 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530980 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200981 }
982
Archit Taneja9b372c22011-05-06 11:45:49 +0530983 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200984}
985
Tomi Valkeinen41aff422017-05-04 11:31:56 +0300986static bool format_is_yuv(u32 fourcc)
Tomi Valkeinen5edec142017-05-04 09:13:32 +0300987{
Tomi Valkeinen41aff422017-05-04 11:31:56 +0300988 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300989 case DRM_FORMAT_YUYV:
990 case DRM_FORMAT_UYVY:
991 case DRM_FORMAT_NV12:
Tomi Valkeinen5edec142017-05-04 09:13:32 +0300992 return true;
993 default:
994 return false;
995 }
996}
997
Jyri Sarha864050c2017-03-24 16:47:52 +0200998static void dispc_ovl_configure_burst_type(enum omap_plane_id plane,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530999 enum omap_dss_rotation_type rotation_type)
1000{
1001 if (dss_has_feature(FEAT_BURST_2D) == 0)
1002 return;
1003
1004 if (rotation_type == OMAP_DSS_ROT_TILER)
1005 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
1006 else
1007 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
1008}
1009
Jyri Sarha864050c2017-03-24 16:47:52 +02001010static void dispc_ovl_set_channel_out(enum omap_plane_id plane,
1011 enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001012{
1013 int shift;
1014 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001015 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001016
1017 switch (plane) {
1018 case OMAP_DSS_GFX:
1019 shift = 8;
1020 break;
1021 case OMAP_DSS_VIDEO1:
1022 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +05301023 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001024 shift = 16;
1025 break;
1026 default:
1027 BUG();
1028 return;
1029 }
1030
Archit Taneja9b372c22011-05-06 11:45:49 +05301031 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +00001032 if (dss_has_feature(FEAT_MGR_LCD2)) {
1033 switch (channel) {
1034 case OMAP_DSS_CHANNEL_LCD:
1035 chan = 0;
1036 chan2 = 0;
1037 break;
1038 case OMAP_DSS_CHANNEL_DIGIT:
1039 chan = 1;
1040 chan2 = 0;
1041 break;
1042 case OMAP_DSS_CHANNEL_LCD2:
1043 chan = 0;
1044 chan2 = 1;
1045 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05301046 case OMAP_DSS_CHANNEL_LCD3:
1047 if (dss_has_feature(FEAT_MGR_LCD3)) {
1048 chan = 0;
1049 chan2 = 2;
1050 } else {
1051 BUG();
1052 return;
1053 }
1054 break;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001055 case OMAP_DSS_CHANNEL_WB:
1056 chan = 0;
1057 chan2 = 3;
1058 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001059 default:
1060 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001061 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001062 }
1063
1064 val = FLD_MOD(val, chan, shift, shift);
1065 val = FLD_MOD(val, chan2, 31, 30);
1066 } else {
1067 val = FLD_MOD(val, channel, shift, shift);
1068 }
Archit Taneja9b372c22011-05-06 11:45:49 +05301069 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001070}
1071
Jyri Sarha864050c2017-03-24 16:47:52 +02001072static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane_id plane)
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001073{
1074 int shift;
1075 u32 val;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001076
1077 switch (plane) {
1078 case OMAP_DSS_GFX:
1079 shift = 8;
1080 break;
1081 case OMAP_DSS_VIDEO1:
1082 case OMAP_DSS_VIDEO2:
1083 case OMAP_DSS_VIDEO3:
1084 shift = 16;
1085 break;
1086 default:
1087 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001088 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001089 }
1090
1091 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1092
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001093 if (FLD_GET(val, shift, shift) == 1)
1094 return OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001095
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001096 if (!dss_has_feature(FEAT_MGR_LCD2))
1097 return OMAP_DSS_CHANNEL_LCD;
1098
1099 switch (FLD_GET(val, 31, 30)) {
1100 case 0:
1101 default:
1102 return OMAP_DSS_CHANNEL_LCD;
1103 case 1:
1104 return OMAP_DSS_CHANNEL_LCD2;
1105 case 2:
1106 return OMAP_DSS_CHANNEL_LCD3;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001107 case 3:
1108 return OMAP_DSS_CHANNEL_WB;
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001109 }
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001110}
1111
Archit Tanejad9ac7732012-09-22 12:38:19 +05301112void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1113{
Jyri Sarha864050c2017-03-24 16:47:52 +02001114 enum omap_plane_id plane = OMAP_DSS_WB;
Archit Tanejad9ac7732012-09-22 12:38:19 +05301115
1116 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1117}
1118
Jyri Sarha864050c2017-03-24 16:47:52 +02001119static void dispc_ovl_set_burst_size(enum omap_plane_id plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001120 enum omap_burst_size burst_size)
1121{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301122 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001123 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001124
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001125 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001126 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001127}
1128
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001129static void dispc_configure_burst_sizes(void)
1130{
1131 int i;
1132 const int burst_size = BURST_SIZE_X8;
1133
1134 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001135 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001136 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5b354af2015-11-04 17:10:48 +02001137 if (dispc.feat->has_writeback)
1138 dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001139}
1140
Jyri Sarha864050c2017-03-24 16:47:52 +02001141static u32 dispc_ovl_get_burst_size(enum omap_plane_id plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001142{
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001143 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
Laurent Pinchart28550472017-08-05 01:44:03 +03001144 return dispc.feat->burst_size_unit * 8;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001145}
1146
Tomi Valkeinen9c39d172017-05-04 11:19:12 +03001147static const u32 *dispc_ovl_get_color_modes(enum omap_plane_id plane)
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001148{
1149 return dss_feat_get_supported_color_modes(plane);
1150}
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001151
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02001152static int dispc_get_num_ovls(void)
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001153{
1154 return dss_feat_get_num_ovls();
1155}
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001156
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001157static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001158{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301159 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001160 return;
1161
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301162 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001163}
1164
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001165static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001166 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001167{
1168 u32 coef_r, coef_g, coef_b;
1169
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301170 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001171 return;
1172
1173 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1174 FLD_VAL(coefs->rb, 9, 0);
1175 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1176 FLD_VAL(coefs->gb, 9, 0);
1177 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1178 FLD_VAL(coefs->bb, 9, 0);
1179
1180 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1181 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1182 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1183}
1184
Jyri Sarha864050c2017-03-24 16:47:52 +02001185static void dispc_ovl_set_vid_color_conv(enum omap_plane_id plane,
1186 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001187{
1188 u32 val;
1189
1190 BUG_ON(plane == OMAP_DSS_GFX);
1191
Archit Taneja9b372c22011-05-06 11:45:49 +05301192 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001193 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301194 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001195}
1196
Jyri Sarha864050c2017-03-24 16:47:52 +02001197static void dispc_ovl_enable_replication(enum omap_plane_id plane,
Archit Tanejad79db852012-09-22 12:30:17 +05301198 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001199{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301200 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001201 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001202
Archit Tanejad79db852012-09-22 12:30:17 +05301203 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1204 return;
1205
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001206 shift = shifts[plane];
1207 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001208}
1209
Archit Taneja8f366162012-04-16 12:53:44 +05301210static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301211 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001212{
1213 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301214
Archit Taneja33b89922012-11-14 13:50:15 +05301215 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1216 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1217
Archit Taneja702d1442011-05-06 11:45:50 +05301218 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001219}
1220
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001221static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001222{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001223 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001224 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301225 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001226 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001227 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001228
Laurent Pinchart28550472017-08-05 01:44:03 +03001229 unit = dispc.feat->buffer_size_unit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001230
Archit Tanejaa0acb552010-09-15 19:20:00 +05301231 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001232
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001233 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1234 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001235 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001236 dispc.fifo_size[fifo] = size;
1237
1238 /*
1239 * By default fifos are mapped directly to overlays, fifo 0 to
1240 * ovl 0, fifo 1 to ovl 1, etc.
1241 */
1242 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001243 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001244
1245 /*
1246 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1247 * causes problems with certain use cases, like using the tiler in 2D
1248 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1249 * giving GFX plane a larger fifo. WB but should work fine with a
1250 * smaller fifo.
1251 */
1252 if (dispc.feat->gfx_fifo_workaround) {
1253 u32 v;
1254
1255 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1256
1257 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1258 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1259 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1260 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1261
1262 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1263
1264 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1265 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1266 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001267
1268 /*
1269 * Setup default fifo thresholds.
1270 */
1271 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1272 u32 low, high;
1273 const bool use_fifomerge = false;
1274 const bool manual_update = false;
1275
1276 dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1277 use_fifomerge, manual_update);
1278
1279 dispc_ovl_set_fifo_threshold(i, low, high);
1280 }
Tomi Valkeinen65e116e2015-11-04 17:10:49 +02001281
1282 if (dispc.feat->has_writeback) {
1283 u32 low, high;
1284 const bool use_fifomerge = false;
1285 const bool manual_update = false;
1286
1287 dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
1288 use_fifomerge, manual_update);
1289
1290 dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
1291 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001292}
1293
Jyri Sarha864050c2017-03-24 16:47:52 +02001294static u32 dispc_ovl_get_fifo_size(enum omap_plane_id plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001295{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001296 int fifo;
1297 u32 size = 0;
1298
1299 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1300 if (dispc.fifo_assignment[fifo] == plane)
1301 size += dispc.fifo_size[fifo];
1302 }
1303
1304 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001305}
1306
Jyri Sarha864050c2017-03-24 16:47:52 +02001307void dispc_ovl_set_fifo_threshold(enum omap_plane_id plane, u32 low,
1308 u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001309{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301310 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001311 u32 unit;
1312
Laurent Pinchart28550472017-08-05 01:44:03 +03001313 unit = dispc.feat->buffer_size_unit;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001314
1315 WARN_ON(low % unit != 0);
1316 WARN_ON(high % unit != 0);
1317
1318 low /= unit;
1319 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301320
Archit Taneja9b372c22011-05-06 11:45:49 +05301321 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1322 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1323
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001324 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001325 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301326 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001327 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301328 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001329 hi_start, hi_end) * unit,
1330 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001331
Archit Taneja9b372c22011-05-06 11:45:49 +05301332 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301333 FLD_VAL(high, hi_start, hi_end) |
1334 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301335
1336 /*
1337 * configure the preload to the pipeline's high threhold, if HT it's too
1338 * large for the preload field, set the threshold to the maximum value
1339 * that can be held by the preload register
1340 */
1341 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1342 plane != OMAP_DSS_WB)
1343 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001344}
1345
1346void dispc_enable_fifomerge(bool enable)
1347{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001348 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1349 WARN_ON(enable);
1350 return;
1351 }
1352
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001353 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1354 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001355}
1356
Jyri Sarha864050c2017-03-24 16:47:52 +02001357void dispc_ovl_compute_fifo_thresholds(enum omap_plane_id plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001358 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1359 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001360{
1361 /*
1362 * All sizes are in bytes. Both the buffer and burst are made of
1363 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1364 */
1365
Laurent Pinchart28550472017-08-05 01:44:03 +03001366 unsigned buf_unit = dispc.feat->buffer_size_unit;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001367 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1368 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001369
1370 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001371 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001372
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001373 if (use_fifomerge) {
1374 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001375 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001376 total_fifo_size += dispc_ovl_get_fifo_size(i);
1377 } else {
1378 total_fifo_size = ovl_fifo_size;
1379 }
1380
1381 /*
1382 * We use the same low threshold for both fifomerge and non-fifomerge
1383 * cases, but for fifomerge we calculate the high threshold using the
1384 * combined fifo size
1385 */
1386
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001387 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001388 *fifo_low = ovl_fifo_size - burst_size * 2;
1389 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301390 } else if (plane == OMAP_DSS_WB) {
1391 /*
1392 * Most optimal configuration for writeback is to push out data
1393 * to the interconnect the moment writeback pushes enough pixels
1394 * in the FIFO to form a burst
1395 */
1396 *fifo_low = 0;
1397 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001398 } else {
1399 *fifo_low = ovl_fifo_size - burst_size;
1400 *fifo_high = total_fifo_size - buf_unit;
1401 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001402}
1403
Jyri Sarha864050c2017-03-24 16:47:52 +02001404static void dispc_ovl_set_mflag(enum omap_plane_id plane, bool enable)
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001405{
1406 int bit;
1407
1408 if (plane == OMAP_DSS_GFX)
1409 bit = 14;
1410 else
1411 bit = 23;
1412
1413 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1414}
1415
Jyri Sarha864050c2017-03-24 16:47:52 +02001416static void dispc_ovl_set_mflag_threshold(enum omap_plane_id plane,
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001417 int low, int high)
1418{
1419 dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
1420 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
1421}
1422
1423static void dispc_init_mflag(void)
1424{
1425 int i;
1426
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001427 /*
1428 * HACK: NV12 color format and MFLAG seem to have problems working
1429 * together: using two displays, and having an NV12 overlay on one of
1430 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1431 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1432 * remove the errors, but there doesn't seem to be a clear logic on
1433 * which values work and which not.
1434 *
1435 * As a work-around, set force MFLAG to always on.
1436 */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001437 dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001438 (1 << 0) | /* MFLAG_CTRL = force always on */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001439 (0 << 2)); /* MFLAG_START = disable */
1440
1441 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1442 u32 size = dispc_ovl_get_fifo_size(i);
Laurent Pinchart28550472017-08-05 01:44:03 +03001443 u32 unit = dispc.feat->buffer_size_unit;
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001444 u32 low, high;
1445
1446 dispc_ovl_set_mflag(i, true);
1447
1448 /*
1449 * Simulation team suggests below thesholds:
1450 * HT = fifosize * 5 / 8;
1451 * LT = fifosize * 4 / 8;
1452 */
1453
1454 low = size * 4 / 8 / unit;
1455 high = size * 5 / 8 / unit;
1456
1457 dispc_ovl_set_mflag_threshold(i, low, high);
1458 }
Tomi Valkeinenecb0b362015-11-04 17:10:50 +02001459
1460 if (dispc.feat->has_writeback) {
1461 u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
Laurent Pinchart28550472017-08-05 01:44:03 +03001462 u32 unit = dispc.feat->buffer_size_unit;
Tomi Valkeinenecb0b362015-11-04 17:10:50 +02001463 u32 low, high;
1464
1465 dispc_ovl_set_mflag(OMAP_DSS_WB, true);
1466
1467 /*
1468 * Simulation team suggests below thesholds:
1469 * HT = fifosize * 5 / 8;
1470 * LT = fifosize * 4 / 8;
1471 */
1472
1473 low = size * 4 / 8 / unit;
1474 high = size * 5 / 8 / unit;
1475
1476 dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
1477 }
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001478}
1479
Jyri Sarha864050c2017-03-24 16:47:52 +02001480static void dispc_ovl_set_fir(enum omap_plane_id plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301481 int hinc, int vinc,
1482 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001483{
1484 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001485
Amber Jain0d66cbb2011-05-19 19:47:54 +05301486 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1487 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301488
Amber Jain0d66cbb2011-05-19 19:47:54 +05301489 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1490 &hinc_start, &hinc_end);
1491 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1492 &vinc_start, &vinc_end);
1493 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1494 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301495
Amber Jain0d66cbb2011-05-19 19:47:54 +05301496 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1497 } else {
1498 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1499 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1500 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001501}
1502
Jyri Sarha864050c2017-03-24 16:47:52 +02001503static void dispc_ovl_set_vid_accu0(enum omap_plane_id plane, int haccu,
1504 int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001505{
1506 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301507 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001508
Archit Taneja87a74842011-03-02 11:19:50 +05301509 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1510 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1511
1512 val = FLD_VAL(vaccu, vert_start, vert_end) |
1513 FLD_VAL(haccu, hor_start, hor_end);
1514
Archit Taneja9b372c22011-05-06 11:45:49 +05301515 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001516}
1517
Jyri Sarha864050c2017-03-24 16:47:52 +02001518static void dispc_ovl_set_vid_accu1(enum omap_plane_id plane, int haccu,
1519 int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001520{
1521 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301522 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001523
Archit Taneja87a74842011-03-02 11:19:50 +05301524 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1525 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1526
1527 val = FLD_VAL(vaccu, vert_start, vert_end) |
1528 FLD_VAL(haccu, hor_start, hor_end);
1529
Archit Taneja9b372c22011-05-06 11:45:49 +05301530 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001531}
1532
Jyri Sarha864050c2017-03-24 16:47:52 +02001533static void dispc_ovl_set_vid_accu2_0(enum omap_plane_id plane, int haccu,
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001534 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301535{
1536 u32 val;
1537
1538 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1539 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1540}
1541
Jyri Sarha864050c2017-03-24 16:47:52 +02001542static void dispc_ovl_set_vid_accu2_1(enum omap_plane_id plane, int haccu,
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001543 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301544{
1545 u32 val;
1546
1547 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1548 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1549}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001550
Jyri Sarha864050c2017-03-24 16:47:52 +02001551static void dispc_ovl_set_scale_param(enum omap_plane_id plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001552 u16 orig_width, u16 orig_height,
1553 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301554 bool five_taps, u8 rotation,
1555 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001556{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301557 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001558
Amber Jained14a3c2011-05-19 19:47:51 +05301559 fir_hinc = 1024 * orig_width / out_width;
1560 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001561
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301562 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1563 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001564 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301565}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001566
Jyri Sarha864050c2017-03-24 16:47:52 +02001567static void dispc_ovl_set_accu_uv(enum omap_plane_id plane,
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301568 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001569 bool ilace, u32 fourcc, u8 rotation)
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301570{
1571 int h_accu2_0, h_accu2_1;
1572 int v_accu2_0, v_accu2_1;
1573 int chroma_hinc, chroma_vinc;
1574 int idx;
1575
1576 struct accu {
1577 s8 h0_m, h0_n;
1578 s8 h1_m, h1_n;
1579 s8 v0_m, v0_n;
1580 s8 v1_m, v1_n;
1581 };
1582
1583 const struct accu *accu_table;
1584 const struct accu *accu_val;
1585
1586 static const struct accu accu_nv12[4] = {
1587 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1588 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1589 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1590 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1591 };
1592
1593 static const struct accu accu_nv12_ilace[4] = {
1594 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1595 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1596 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1597 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1598 };
1599
1600 static const struct accu accu_yuv[4] = {
1601 { 0, 1, 0, 1, 0, 1, 0, 1 },
1602 { 0, 1, 0, 1, 0, 1, 0, 1 },
1603 { -1, 1, 0, 1, 0, 1, 0, 1 },
1604 { 0, 1, 0, 1, -1, 1, 0, 1 },
1605 };
1606
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001607 /* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
1608 switch (rotation & DRM_MODE_ROTATE_MASK) {
1609 default:
1610 case DRM_MODE_ROTATE_0:
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301611 idx = 0;
1612 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001613 case DRM_MODE_ROTATE_90:
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301614 idx = 3;
1615 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001616 case DRM_MODE_ROTATE_180:
1617 idx = 2;
1618 break;
1619 case DRM_MODE_ROTATE_270:
1620 idx = 1;
1621 break;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301622 }
1623
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001624 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001625 case DRM_FORMAT_NV12:
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301626 if (ilace)
1627 accu_table = accu_nv12_ilace;
1628 else
1629 accu_table = accu_nv12;
1630 break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001631 case DRM_FORMAT_YUYV:
1632 case DRM_FORMAT_UYVY:
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301633 accu_table = accu_yuv;
1634 break;
1635 default:
1636 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001637 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301638 }
1639
1640 accu_val = &accu_table[idx];
1641
1642 chroma_hinc = 1024 * orig_width / out_width;
1643 chroma_vinc = 1024 * orig_height / out_height;
1644
1645 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1646 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1647 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1648 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1649
1650 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1651 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1652}
1653
Jyri Sarha864050c2017-03-24 16:47:52 +02001654static void dispc_ovl_set_scaling_common(enum omap_plane_id plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301655 u16 orig_width, u16 orig_height,
1656 u16 out_width, u16 out_height,
1657 bool ilace, bool five_taps,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001658 bool fieldmode, u32 fourcc,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301659 u8 rotation)
1660{
1661 int accu0 = 0;
1662 int accu1 = 0;
1663 u32 l;
1664
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001665 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301666 out_width, out_height, five_taps,
1667 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301668 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001669
Archit Taneja87a74842011-03-02 11:19:50 +05301670 /* RESIZEENABLE and VERTICALTAPS */
1671 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301672 l |= (orig_width != out_width) ? (1 << 5) : 0;
1673 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001674 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301675
1676 /* VRESIZECONF and HRESIZECONF */
1677 if (dss_has_feature(FEAT_RESIZECONF)) {
1678 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301679 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1680 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301681 }
1682
1683 /* LINEBUFFERSPLIT */
1684 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1685 l &= ~(0x1 << 22);
1686 l |= five_taps ? (1 << 22) : 0;
1687 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001688
Archit Taneja9b372c22011-05-06 11:45:49 +05301689 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001690
1691 /*
1692 * field 0 = even field = bottom field
1693 * field 1 = odd field = top field
1694 */
1695 if (ilace && !fieldmode) {
1696 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301697 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001698 if (accu0 >= 1024/2) {
1699 accu1 = 1024/2;
1700 accu0 -= accu1;
1701 }
1702 }
1703
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001704 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1705 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001706}
1707
Jyri Sarha864050c2017-03-24 16:47:52 +02001708static void dispc_ovl_set_scaling_uv(enum omap_plane_id plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301709 u16 orig_width, u16 orig_height,
1710 u16 out_width, u16 out_height,
1711 bool ilace, bool five_taps,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001712 bool fieldmode, u32 fourcc,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301713 u8 rotation)
1714{
1715 int scale_x = out_width != orig_width;
1716 int scale_y = out_height != orig_height;
Andrew F. Davis0cac5b62016-07-01 09:27:21 -05001717 bool chroma_upscale = plane != OMAP_DSS_WB;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301718
1719 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1720 return;
Tomi Valkeinen5edec142017-05-04 09:13:32 +03001721
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001722 if (!format_is_yuv(fourcc)) {
Amber Jain0d66cbb2011-05-19 19:47:54 +05301723 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301724 if (plane != OMAP_DSS_WB)
1725 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301726 return;
1727 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001728
1729 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001730 out_height, ilace, fourcc, rotation);
Tomi Valkeinen36377352012-05-15 15:54:15 +03001731
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001732 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001733 case DRM_FORMAT_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301734 if (chroma_upscale) {
1735 /* UV is subsampled by 2 horizontally and vertically */
1736 orig_height >>= 1;
1737 orig_width >>= 1;
1738 } else {
1739 /* UV is downsampled by 2 horizontally and vertically */
1740 orig_height <<= 1;
1741 orig_width <<= 1;
1742 }
1743
Amber Jain0d66cbb2011-05-19 19:47:54 +05301744 break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001745 case DRM_FORMAT_YUYV:
1746 case DRM_FORMAT_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301747 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001748 if (!drm_rotation_90_or_270(rotation)) {
Archit Taneja20fbb502012-08-22 17:04:48 +05301749 if (chroma_upscale)
1750 /* UV is subsampled by 2 horizontally */
1751 orig_width >>= 1;
1752 else
1753 /* UV is downsampled by 2 horizontally */
1754 orig_width <<= 1;
1755 }
1756
Amber Jain0d66cbb2011-05-19 19:47:54 +05301757 /* must use FIR for YUV422 if rotated */
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001758 if ((rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0)
Amber Jain0d66cbb2011-05-19 19:47:54 +05301759 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301760
Amber Jain0d66cbb2011-05-19 19:47:54 +05301761 break;
1762 default:
1763 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001764 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301765 }
1766
1767 if (out_width != orig_width)
1768 scale_x = true;
1769 if (out_height != orig_height)
1770 scale_y = true;
1771
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001772 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301773 out_width, out_height, five_taps,
1774 rotation, DISPC_COLOR_COMPONENT_UV);
1775
Archit Taneja2a5561b2012-07-16 16:37:45 +05301776 if (plane != OMAP_DSS_WB)
1777 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1778 (scale_x || scale_y) ? 1 : 0, 8, 8);
1779
Amber Jain0d66cbb2011-05-19 19:47:54 +05301780 /* set H scaling */
1781 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1782 /* set V scaling */
1783 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301784}
1785
Jyri Sarha864050c2017-03-24 16:47:52 +02001786static void dispc_ovl_set_scaling(enum omap_plane_id plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301787 u16 orig_width, u16 orig_height,
1788 u16 out_width, u16 out_height,
1789 bool ilace, bool five_taps,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001790 bool fieldmode, u32 fourcc,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301791 u8 rotation)
1792{
1793 BUG_ON(plane == OMAP_DSS_GFX);
1794
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001795 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301796 orig_width, orig_height,
1797 out_width, out_height,
1798 ilace, five_taps,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001799 fieldmode, fourcc,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301800 rotation);
1801
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001802 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301803 orig_width, orig_height,
1804 out_width, out_height,
1805 ilace, five_taps,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001806 fieldmode, fourcc,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301807 rotation);
1808}
1809
Jyri Sarha273ffea2017-03-24 16:47:53 +02001810static void dispc_ovl_set_rotation_attrs(enum omap_plane_id plane, u8 rotation,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03001811 enum omap_dss_rotation_type rotation_type, u32 fourcc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001812{
Archit Taneja87a74842011-03-02 11:19:50 +05301813 bool row_repeat = false;
1814 int vidrot = 0;
1815
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001816 /* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001817 if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001818
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03001819 if (rotation & DRM_MODE_REFLECT_X) {
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001820 switch (rotation & DRM_MODE_ROTATE_MASK) {
1821 case DRM_MODE_ROTATE_0:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001822 vidrot = 2;
1823 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001824 case DRM_MODE_ROTATE_90:
Tomi Valkeinen2add8d132017-05-16 15:25:45 +03001825 vidrot = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001826 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001827 case DRM_MODE_ROTATE_180:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001828 vidrot = 0;
1829 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001830 case DRM_MODE_ROTATE_270:
Tomi Valkeinen2add8d132017-05-16 15:25:45 +03001831 vidrot = 3;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001832 break;
1833 }
1834 } else {
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001835 switch (rotation & DRM_MODE_ROTATE_MASK) {
1836 case DRM_MODE_ROTATE_0:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001837 vidrot = 0;
1838 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001839 case DRM_MODE_ROTATE_90:
1840 vidrot = 3;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001841 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001842 case DRM_MODE_ROTATE_180:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001843 vidrot = 2;
1844 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001845 case DRM_MODE_ROTATE_270:
1846 vidrot = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001847 break;
1848 }
1849 }
1850
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001851 if (drm_rotation_90_or_270(rotation))
Archit Taneja87a74842011-03-02 11:19:50 +05301852 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001853 else
Archit Taneja87a74842011-03-02 11:19:50 +05301854 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001855 }
Archit Taneja87a74842011-03-02 11:19:50 +05301856
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001857 /*
1858 * OMAP4/5 Errata i631:
1859 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
1860 * rows beyond the framebuffer, which may cause OCP error.
1861 */
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001862 if (fourcc == DRM_FORMAT_NV12 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001863 vidrot = 1;
1864
Archit Taneja9b372c22011-05-06 11:45:49 +05301865 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301866 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301867 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1868 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301869
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001870 if (dss_feat_color_mode_supported(plane, DRM_FORMAT_NV12)) {
Tomi Valkeinen6d862782016-08-29 11:15:49 +03001871 bool doublestride =
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001872 fourcc == DRM_FORMAT_NV12 &&
Tomi Valkeinen6d862782016-08-29 11:15:49 +03001873 rotation_type == OMAP_DSS_ROT_TILER &&
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001874 !drm_rotation_90_or_270(rotation);
Tomi Valkeinen6d862782016-08-29 11:15:49 +03001875
Archit Tanejac35eeb22013-03-26 19:15:24 +05301876 /* DOUBLESTRIDE */
1877 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1878 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001879}
1880
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001881static int color_mode_to_bpp(u32 fourcc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001882{
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001883 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001884 case DRM_FORMAT_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001885 return 8;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001886 case DRM_FORMAT_RGBX4444:
1887 case DRM_FORMAT_RGB565:
1888 case DRM_FORMAT_ARGB4444:
1889 case DRM_FORMAT_YUYV:
1890 case DRM_FORMAT_UYVY:
1891 case DRM_FORMAT_RGBA4444:
1892 case DRM_FORMAT_XRGB4444:
1893 case DRM_FORMAT_ARGB1555:
1894 case DRM_FORMAT_XRGB1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001895 return 16;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001896 case DRM_FORMAT_RGB888:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001897 return 24;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001898 case DRM_FORMAT_XRGB8888:
1899 case DRM_FORMAT_ARGB8888:
1900 case DRM_FORMAT_RGBA8888:
1901 case DRM_FORMAT_RGBX8888:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001902 return 32;
1903 default:
1904 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001905 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001906 }
1907}
1908
1909static s32 pixinc(int pixels, u8 ps)
1910{
1911 if (pixels == 1)
1912 return 1;
1913 else if (pixels > 1)
1914 return 1 + (pixels - 1) * ps;
1915 else if (pixels < 0)
1916 return 1 - (-pixels + 1) * ps;
1917 else
1918 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001919 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001920}
1921
Tomi Valkeinen517a8a952017-05-03 14:14:27 +03001922static void calc_offset(u16 screen_width, u16 width,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001923 u32 fourcc, bool fieldmode,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301924 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
Tomi Valkeinenc4df6e42017-05-15 11:09:25 +03001925 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim,
1926 enum omap_dss_rotation_type rotation_type, u8 rotation)
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301927{
1928 u8 ps;
1929
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001930 ps = color_mode_to_bpp(fourcc) / 8;
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301931
1932 DSSDBG("scrw %d, width %d\n", screen_width, width);
1933
Tomi Valkeinenc4df6e42017-05-15 11:09:25 +03001934 if (rotation_type == OMAP_DSS_ROT_TILER &&
1935 (fourcc == DRM_FORMAT_UYVY || fourcc == DRM_FORMAT_YUYV) &&
1936 drm_rotation_90_or_270(rotation)) {
1937 /*
1938 * HACK: ROW_INC needs to be calculated with TILER units.
1939 * We get such 'screen_width' that multiplying it with the
1940 * YUV422 pixel size gives the correct TILER container width.
1941 * However, 'width' is in pixels and multiplying it with YUV422
1942 * pixel size gives incorrect result. We thus multiply it here
1943 * with 2 to match the 32 bit TILER unit size.
1944 */
1945 width *= 2;
1946 }
1947
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301948 /*
1949 * field 0 = even field = bottom field
1950 * field 1 = odd field = top field
1951 */
Tomi Valkeinen185e23e2017-05-03 15:01:10 +03001952 *offset0 = field_offset * screen_width * ps;
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301953 *offset1 = 0;
Tomi Valkeinen185e23e2017-05-03 15:01:10 +03001954
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301955 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1956 (fieldmode ? screen_width : 0), ps);
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001957 if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY)
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301958 *pix_inc = pixinc(x_predecim, 2 * ps);
1959 else
1960 *pix_inc = pixinc(x_predecim, ps);
1961}
1962
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301963/*
1964 * This function is used to avoid synclosts in OMAP3, because of some
1965 * undocumented horizontal position and timing related limitations.
1966 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03001967static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03001968 const struct videomode *vm, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02001969 u16 width, u16 height, u16 out_width, u16 out_height,
1970 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301971{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02001972 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301973 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301974 static const u8 limits[3] = { 8, 10, 20 };
1975 u64 val, blank;
1976 int i;
1977
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03001978 nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len +
1979 vm->hback_porch - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301980
1981 i = 0;
1982 if (out_height < height)
1983 i++;
1984 if (out_width < width)
1985 i++;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03001986 blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) *
Peter Ujfalusi0a30e152016-09-22 14:06:49 +03001987 lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301988 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
1989 if (blank <= limits[i])
1990 return -EINVAL;
1991
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02001992 /* FIXME add checks for 3-tap filter once the limitations are known */
1993 if (!five_taps)
1994 return 0;
1995
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301996 /*
1997 * Pixel data should be prepared before visible display point starts.
1998 * So, atleast DS-2 lines must have already been fetched by DISPC
1999 * during nonactive - pos_x period.
2000 */
2001 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2002 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002003 val, max(0, ds - 2) * width);
2004 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302005 return -EINVAL;
2006
2007 /*
2008 * All lines need to be refilled during the nonactive period of which
2009 * only one line can be loaded during the active period. So, atleast
2010 * DS - 1 lines should be loaded during nonactive period.
2011 */
2012 val = div_u64((u64)nonactive * lclk, pclk);
2013 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002014 val, max(0, ds - 1) * width);
2015 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302016 return -EINVAL;
2017
2018 return 0;
2019}
2020
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002021static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002022 const struct videomode *vm, u16 width,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302023 u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002024 u32 fourcc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002025{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302026 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302027 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002028
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302029 if (height <= out_height && width <= out_width)
2030 return (unsigned long) pclk;
2031
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002032 if (height > out_height) {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002033 unsigned int ppl = vm->hactive;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002034
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002035 tmp = (u64)pclk * height * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002036 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302037 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002038
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002039 if (height > 2 * out_height) {
2040 if (ppl == out_width)
2041 return 0;
2042
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002043 tmp = (u64)pclk * (height - 2 * out_height) * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002044 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302045 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002046 }
2047 }
2048
2049 if (width > out_width) {
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002050 tmp = (u64)pclk * width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002051 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302052 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002053
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002054 if (fourcc == DRM_FORMAT_XRGB8888)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302055 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002056 }
2057
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302058 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002059}
2060
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002061static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302062 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302063{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302064 if (height > out_height && width > out_width)
2065 return pclk * 4;
2066 else
2067 return pclk * 2;
2068}
2069
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002070static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302071 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002072{
2073 unsigned int hf, vf;
2074
2075 /*
2076 * FIXME how to determine the 'A' factor
2077 * for the no downscaling case ?
2078 */
2079
2080 if (width > 3 * out_width)
2081 hf = 4;
2082 else if (width > 2 * out_width)
2083 hf = 3;
2084 else if (width > out_width)
2085 hf = 2;
2086 else
2087 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002088 if (height > out_height)
2089 vf = 2;
2090 else
2091 vf = 1;
2092
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302093 return pclk * vf * hf;
2094}
2095
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002096static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302097 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302098{
Archit Taneja8ba85302012-09-26 17:00:37 +05302099 /*
2100 * If the overlay/writeback is in mem to mem mode, there are no
2101 * downscaling limitations with respect to pixel clock, return 1 as
2102 * required core clock to represent that we have sufficient enough
2103 * core clock to do maximum downscaling
2104 */
2105 if (mem_to_mem)
2106 return 1;
2107
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302108 if (width > out_width)
2109 return DIV_ROUND_UP(pclk, out_width) * width;
2110 else
2111 return pclk;
2112}
2113
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002114static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002115 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302116 u16 width, u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002117 u32 fourcc, bool *five_taps,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302118 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302119 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302120{
2121 int error;
2122 u16 in_width, in_height;
2123 int min_factor = min(*decim_x, *decim_y);
2124 const int maxsinglelinewidth =
2125 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302126
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302127 *five_taps = false;
2128
2129 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002130 in_height = height / *decim_y;
2131 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002132 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302133 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302134 error = (in_width > maxsinglelinewidth || !*core_clk ||
2135 *core_clk > dispc_core_clk_rate());
2136 if (error) {
2137 if (*decim_x == *decim_y) {
2138 *decim_x = min_factor;
2139 ++*decim_y;
2140 } else {
2141 swap(*decim_x, *decim_y);
2142 if (*decim_x < *decim_y)
2143 ++*decim_x;
2144 }
2145 }
2146 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2147
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002148 if (error) {
2149 DSSERR("failed to find scaling settings\n");
2150 return -EINVAL;
2151 }
2152
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302153 if (in_width > maxsinglelinewidth) {
2154 DSSERR("Cannot scale max input width exceeded");
2155 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302156 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302157 return 0;
2158}
2159
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002160static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002161 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302162 u16 width, u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002163 u32 fourcc, bool *five_taps,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302164 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302165 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302166{
2167 int error;
2168 u16 in_width, in_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302169 const int maxsinglelinewidth =
2170 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2171
2172 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002173 in_height = height / *decim_y;
2174 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002175 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302176
2177 if (in_width > maxsinglelinewidth)
2178 if (in_height > out_height &&
2179 in_height < out_height * 2)
2180 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002181again:
2182 if (*five_taps)
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002183 *core_clk = calc_core_clk_five_taps(pclk, vm,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002184 in_width, in_height, out_width,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002185 out_height, fourcc);
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002186 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002187 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302188 in_height, out_width, out_height,
2189 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302190
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002191 error = check_horiz_timing_omap3(pclk, lclk, vm,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002192 pos_x, in_width, in_height, out_width,
2193 out_height, *five_taps);
2194 if (error && *five_taps) {
2195 *five_taps = false;
2196 goto again;
2197 }
2198
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302199 error = (error || in_width > maxsinglelinewidth * 2 ||
2200 (in_width > maxsinglelinewidth && *five_taps) ||
2201 !*core_clk || *core_clk > dispc_core_clk_rate());
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002202
2203 if (!error) {
2204 /* verify that we're inside the limits of scaler */
2205 if (in_width / 4 > out_width)
2206 error = 1;
2207
2208 if (*five_taps) {
2209 if (in_height / 4 > out_height)
2210 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302211 } else {
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002212 if (in_height / 2 > out_height)
2213 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302214 }
2215 }
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002216
Tomi Valkeinen7059e3d2015-04-10 12:48:38 +03002217 if (error)
2218 ++*decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302219 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2220
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002221 if (error) {
2222 DSSERR("failed to find scaling settings\n");
2223 return -EINVAL;
2224 }
2225
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002226 if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width,
Tomi Valkeinenf5a73482015-03-17 15:31:09 +02002227 in_height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302228 DSSERR("horizontal timing too tight\n");
2229 return -EINVAL;
2230 }
2231
2232 if (in_width > (maxsinglelinewidth * 2)) {
2233 DSSERR("Cannot setup scaling");
2234 DSSERR("width exceeds maximum width possible");
2235 return -EINVAL;
2236 }
2237
2238 if (in_width > maxsinglelinewidth && *five_taps) {
2239 DSSERR("cannot setup scaling with five taps");
2240 return -EINVAL;
2241 }
2242 return 0;
2243}
2244
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002245static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002246 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302247 u16 width, u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002248 u32 fourcc, bool *five_taps,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302249 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302250 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302251{
2252 u16 in_width, in_width_max;
2253 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002254 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302255 const int maxsinglelinewidth =
2256 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302257 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302258
Archit Taneja5d501082012-11-07 11:45:02 +05302259 if (mem_to_mem) {
2260 in_width_max = out_width * maxdownscale;
2261 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302262 in_width_max = dispc_core_clk_rate() /
2263 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302264 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302265
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302266 *decim_x = DIV_ROUND_UP(width, in_width_max);
2267
2268 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2269 if (*decim_x > *x_predecim)
2270 return -EINVAL;
2271
2272 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002273 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302274 } while (*decim_x <= *x_predecim &&
2275 in_width > maxsinglelinewidth && ++*decim_x);
2276
2277 if (in_width > maxsinglelinewidth) {
2278 DSSERR("Cannot scale width exceeds max line width");
2279 return -EINVAL;
2280 }
2281
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002282 if (*decim_x > 4 && fourcc != DRM_FORMAT_NV12) {
Jyri Sarha1b30ab02017-02-08 16:08:06 +02002283 /*
2284 * Let's disable all scaling that requires horizontal
2285 * decimation with higher factor than 4, until we have
2286 * better estimates of what we can and can not
2287 * do. However, NV12 color format appears to work Ok
2288 * with all decimation factors.
2289 *
2290 * When decimating horizontally by more that 4 the dss
2291 * is not able to fetch the data in burst mode. When
2292 * this happens it is hard to tell if there enough
2293 * bandwidth. Despite what theory says this appears to
2294 * be true also for 16-bit color formats.
2295 */
2296 DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x);
2297
2298 return -EINVAL;
2299 }
2300
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002301 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302302 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302303 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002304}
2305
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002306#define DIV_FRAC(dividend, divisor) \
2307 ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
2308
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002309static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302310 enum omap_overlay_caps caps,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002311 const struct videomode *vm,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302312 u16 width, u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002313 u32 fourcc, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302314 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302315 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302316{
Archit Taneja0373cac2011-09-08 13:25:17 +05302317 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302318 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302319 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302320 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302321
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002322 if (width == out_width && height == out_height)
2323 return 0;
2324
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002325 if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) {
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002326 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2327 return -EINVAL;
2328 }
2329
Archit Taneja5b54ed32012-09-26 16:55:27 +05302330 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002331 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302332
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002333 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302334 *x_predecim = *y_predecim = 1;
2335 } else {
2336 *x_predecim = max_decim_limit;
2337 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2338 dss_has_feature(FEAT_BURST_2D)) ?
2339 2 : max_decim_limit;
2340 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302341
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302342 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2343 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2344
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302345 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302346 return -EINVAL;
2347
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302348 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302349 return -EINVAL;
2350
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002351 ret = dispc.feat->calc_scaling(pclk, lclk, vm, width, height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002352 out_width, out_height, fourcc, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302353 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2354 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302355 if (ret)
2356 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302357
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002358 DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
2359 width, height,
2360 out_width, out_height,
2361 out_width / width, DIV_FRAC(out_width, width),
2362 out_height / height, DIV_FRAC(out_height, height),
2363
2364 decim_x, decim_y,
2365 width / decim_x, height / decim_y,
2366 out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
2367 out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
2368
2369 *five_taps ? 5 : 3,
2370 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302371
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302372 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302373 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302374 "required core clk rate = %lu Hz, "
2375 "current core clk rate = %lu Hz\n",
2376 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302377 return -EINVAL;
2378 }
2379
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302380 *x_predecim = decim_x;
2381 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302382 return 0;
2383}
2384
Jyri Sarha864050c2017-03-24 16:47:52 +02002385static int dispc_ovl_setup_common(enum omap_plane_id plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302386 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2387 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002388 u16 out_width, u16 out_height, u32 fourcc,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002389 u8 rotation, u8 zorder, u8 pre_mult_alpha,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302390 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002391 bool replication, const struct videomode *vm,
Archit Taneja8ba85302012-09-26 17:00:37 +05302392 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002393{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302394 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002395 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302396 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002397 unsigned offset0, offset1;
2398 s32 row_inc;
2399 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302400 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002401 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302402 u16 in_height = height;
2403 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302404 int x_predecim = 1, y_predecim = 1;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002405 bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED);
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002406 unsigned long pclk = dispc_plane_pclk_rate(plane);
2407 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002408
Tomi Valkeinene5666582014-11-28 14:34:15 +02002409 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002410 return -EINVAL;
2411
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002412 if (format_is_yuv(fourcc) && (in_width & 1)) {
Tomi Valkeinen5edec142017-05-04 09:13:32 +03002413 DSSERR("input width %d is not even for YUV format\n", in_width);
2414 return -EINVAL;
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002415 }
2416
Archit Taneja84a880f2012-09-26 16:57:37 +05302417 out_width = out_width == 0 ? width : out_width;
2418 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002419
Archit Taneja84a880f2012-09-26 16:57:37 +05302420 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002421 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002422
2423 if (ilace) {
2424 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302425 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302426 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302427 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002428
2429 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302430 "out_height %d\n", in_height, pos_y,
2431 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002432 }
2433
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002434 if (!dss_feat_color_mode_supported(plane, fourcc))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302435 return -EINVAL;
2436
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002437 r = dispc_ovl_calc_scaling(pclk, lclk, caps, vm, in_width,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002438 in_height, out_width, out_height, fourcc,
Archit Taneja84a880f2012-09-26 16:57:37 +05302439 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302440 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302441 if (r)
2442 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002443
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002444 in_width = in_width / x_predecim;
2445 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302446
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002447 if (x_predecim > 1 || y_predecim > 1)
2448 DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2449 x_predecim, y_predecim, in_width, in_height);
2450
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002451 if (format_is_yuv(fourcc) && (in_width & 1)) {
Tomi Valkeinen5edec142017-05-04 09:13:32 +03002452 DSSDBG("predecimated input width is not even for YUV format\n");
2453 DSSDBG("adjusting input width %d -> %d\n",
2454 in_width, in_width & ~1);
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002455
Tomi Valkeinen5edec142017-05-04 09:13:32 +03002456 in_width &= ~1;
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002457 }
2458
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002459 if (format_is_yuv(fourcc))
Archit Taneja79ad75f2011-09-08 13:15:11 +05302460 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002461
2462 if (ilace && !fieldmode) {
2463 /*
2464 * when downscaling the bottom field may have to start several
2465 * source lines below the top field. Unfortunately ACCUI
2466 * registers will only hold the fractional part of the offset
2467 * so the integer part must be added to the base address of the
2468 * bottom field.
2469 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302470 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002471 field_offset = 0;
2472 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302473 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002474 }
2475
2476 /* Fields are independent but interleaved in memory. */
2477 if (fieldmode)
2478 field_offset = 1;
2479
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002480 offset0 = 0;
2481 offset1 = 0;
2482 row_inc = 0;
2483 pix_inc = 0;
2484
Archit Taneja6be0d732012-11-07 11:45:04 +05302485 if (plane == OMAP_DSS_WB) {
2486 frame_width = out_width;
2487 frame_height = out_height;
2488 } else {
2489 frame_width = in_width;
2490 frame_height = height;
2491 }
2492
Tomi Valkeinen517a8a952017-05-03 14:14:27 +03002493 calc_offset(screen_width, frame_width,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002494 fourcc, fieldmode, field_offset,
Tomi Valkeinen517a8a952017-05-03 14:14:27 +03002495 &offset0, &offset1, &row_inc, &pix_inc,
Tomi Valkeinenc4df6e42017-05-15 11:09:25 +03002496 x_predecim, y_predecim,
2497 rotation_type, rotation);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002498
2499 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2500 offset0, offset1, row_inc, pix_inc);
2501
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002502 dispc_ovl_set_color_mode(plane, fourcc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002503
Archit Taneja84a880f2012-09-26 16:57:37 +05302504 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302505
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02002506 if (dispc.feat->reverse_ilace_field_order)
2507 swap(offset0, offset1);
2508
Archit Taneja84a880f2012-09-26 16:57:37 +05302509 dispc_ovl_set_ba0(plane, paddr + offset0);
2510 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002511
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002512 if (fourcc == DRM_FORMAT_NV12) {
Archit Taneja84a880f2012-09-26 16:57:37 +05302513 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2514 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302515 }
2516
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03002517 if (dispc.feat->last_pixel_inc_missing)
2518 row_inc += pix_inc - 1;
2519
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002520 dispc_ovl_set_row_inc(plane, row_inc);
2521 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002522
Archit Taneja84a880f2012-09-26 16:57:37 +05302523 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302524 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002525
Archit Taneja84a880f2012-09-26 16:57:37 +05302526 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002527
Archit Taneja78b687f2012-09-21 14:51:49 +05302528 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002529
Archit Taneja5b54ed32012-09-26 16:55:27 +05302530 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302531 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2532 out_height, ilace, five_taps, fieldmode,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002533 fourcc, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302534 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002535 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002536 }
2537
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002538 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, fourcc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002539
Archit Taneja84a880f2012-09-26 16:57:37 +05302540 dispc_ovl_set_zorder(plane, caps, zorder);
2541 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2542 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002543
Archit Tanejad79db852012-09-22 12:30:17 +05302544 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302545
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002546 return 0;
2547}
2548
Jyri Sarha864050c2017-03-24 16:47:52 +02002549static int dispc_ovl_setup(enum omap_plane_id plane,
Jyri Sarha273ffea2017-03-24 16:47:53 +02002550 const struct omap_overlay_info *oi,
Tomi Valkeinen49a30572017-02-17 12:30:07 +02002551 const struct videomode *vm, bool mem_to_mem,
2552 enum omap_channel channel)
Archit Taneja84a880f2012-09-26 16:57:37 +05302553{
2554 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002555 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Tomi Valkeinenbe2d68c2016-08-29 13:15:02 +03002556 const bool replication = true;
Archit Taneja84a880f2012-09-26 16:57:37 +05302557
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002558 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002559 " %dx%d, cmode %x, rot %d, chan %d repl %d\n",
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002560 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302561 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002562 oi->fourcc, oi->rotation, channel, replication);
Archit Taneja84a880f2012-09-26 16:57:37 +05302563
Tomi Valkeinen49a30572017-02-17 12:30:07 +02002564 dispc_ovl_set_channel_out(plane, channel);
2565
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002566 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302567 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002568 oi->out_width, oi->out_height, oi->fourcc, oi->rotation,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002569 oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002570 oi->rotation_type, replication, vm, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302571
2572 return r;
2573}
2574
Archit Taneja749feff2012-08-31 12:32:52 +05302575int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002576 bool mem_to_mem, const struct videomode *vm)
Archit Taneja749feff2012-08-31 12:32:52 +05302577{
2578 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302579 u32 l;
Jyri Sarha864050c2017-03-24 16:47:52 +02002580 enum omap_plane_id plane = OMAP_DSS_WB;
Archit Taneja749feff2012-08-31 12:32:52 +05302581 const int pos_x = 0, pos_y = 0;
2582 const u8 zorder = 0, global_alpha = 0;
Tomi Valkeinenbe2d68c2016-08-29 13:15:02 +03002583 const bool replication = true;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302584 bool truncation;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002585 int in_width = vm->hactive;
2586 int in_height = vm->vactive;
Archit Taneja749feff2012-08-31 12:32:52 +05302587 enum omap_overlay_caps caps =
2588 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2589
2590 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002591 "rot %d\n", wi->paddr, wi->p_uv_addr, in_width,
2592 in_height, wi->width, wi->height, wi->fourcc, wi->rotation);
Archit Taneja749feff2012-08-31 12:32:52 +05302593
2594 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2595 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002596 wi->height, wi->fourcc, wi->rotation, zorder,
Archit Taneja749feff2012-08-31 12:32:52 +05302597 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002598 replication, vm, mem_to_mem);
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302599
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002600 switch (wi->fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03002601 case DRM_FORMAT_RGB565:
2602 case DRM_FORMAT_RGB888:
2603 case DRM_FORMAT_ARGB4444:
2604 case DRM_FORMAT_RGBA4444:
2605 case DRM_FORMAT_RGBX4444:
2606 case DRM_FORMAT_ARGB1555:
2607 case DRM_FORMAT_XRGB1555:
2608 case DRM_FORMAT_XRGB4444:
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302609 truncation = true;
2610 break;
2611 default:
2612 truncation = false;
2613 break;
2614 }
2615
2616 /* setup extra DISPC_WB_ATTRIBUTES */
2617 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2618 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2619 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
Tomi Valkeinen4c055ce2015-11-04 17:10:53 +02002620 if (mem_to_mem)
2621 l = FLD_MOD(l, 1, 26, 24); /* CAPTUREMODE */
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002622 else
2623 l = FLD_MOD(l, 0, 26, 24); /* CAPTUREMODE */
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302624 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302625
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002626 if (mem_to_mem) {
2627 /* WBDELAYCOUNT */
2628 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
2629 } else {
2630 int wbdelay;
2631
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002632 wbdelay = min(vm->vfront_porch +
2633 vm->vsync_len + vm->vback_porch, (u32)255);
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002634
2635 /* WBDELAYCOUNT */
2636 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
2637 }
2638
Archit Taneja749feff2012-08-31 12:32:52 +05302639 return r;
2640}
2641
Jyri Sarha864050c2017-03-24 16:47:52 +02002642static int dispc_ovl_enable(enum omap_plane_id plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002643{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002644 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2645
Archit Taneja9b372c22011-05-06 11:45:49 +05302646 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002647
2648 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002649}
2650
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002651static enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel)
Tomi Valkeinen7b9cb5e2015-11-04 15:11:25 +02002652{
2653 return dss_feat_get_supported_outputs(channel);
2654}
Tomi Valkeinen7b9cb5e2015-11-04 15:11:25 +02002655
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002656static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002657{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002658 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2659 return;
2660
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002661 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002662}
2663
2664void dispc_lcd_enable_signal(bool enable)
2665{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002666 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2667 return;
2668
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002669 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002670}
2671
2672void dispc_pck_free_enable(bool enable)
2673{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002674 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2675 return;
2676
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002677 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002678}
2679
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002680static int dispc_get_num_mgrs(void)
Tomi Valkeinenc2834002015-11-05 19:54:33 +02002681{
2682 return dss_feat_get_num_mgrs();
2683}
Tomi Valkeinenc2834002015-11-05 19:54:33 +02002684
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002685static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002686{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302687 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002688}
2689
2690
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002691static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002692{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302693 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002694}
2695
Tomi Valkeinen65904152015-11-04 17:10:57 +02002696static void dispc_set_loadmode(enum omap_dss_load_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002697{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002698 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002699}
2700
2701
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002702static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002703{
Sumit Semwal8613b002010-12-02 11:27:09 +00002704 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002705}
2706
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002707static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002708 enum omap_dss_trans_key_type type,
2709 u32 trans_key)
2710{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302711 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002712
Sumit Semwal8613b002010-12-02 11:27:09 +00002713 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002714}
2715
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002716static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002717{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302718 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002719}
Archit Taneja11354dd2011-09-26 11:47:29 +05302720
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002721static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2722 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002723{
Archit Taneja11354dd2011-09-26 11:47:29 +05302724 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002725 return;
2726
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002727 if (ch == OMAP_DSS_CHANNEL_LCD)
2728 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002729 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002730 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002731}
Archit Taneja11354dd2011-09-26 11:47:29 +05302732
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002733static void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002734 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002735{
2736 dispc_mgr_set_default_color(channel, info->default_color);
2737 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2738 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2739 dispc_mgr_enable_alpha_fixed_zorder(channel,
2740 info->partial_alpha_enabled);
2741 if (dss_has_feature(FEAT_CPR)) {
2742 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2743 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2744 }
2745}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002746
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002747static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002748{
2749 int code;
2750
2751 switch (data_lines) {
2752 case 12:
2753 code = 0;
2754 break;
2755 case 16:
2756 code = 1;
2757 break;
2758 case 18:
2759 code = 2;
2760 break;
2761 case 24:
2762 code = 3;
2763 break;
2764 default:
2765 BUG();
2766 return;
2767 }
2768
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302769 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002770}
2771
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002772static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002773{
2774 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302775 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002776
2777 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302778 case DSS_IO_PAD_MODE_RESET:
2779 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002780 gpout1 = 0;
2781 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302782 case DSS_IO_PAD_MODE_RFBI:
2783 gpout0 = 1;
2784 gpout1 = 0;
2785 break;
2786 case DSS_IO_PAD_MODE_BYPASS:
2787 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002788 gpout1 = 1;
2789 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002790 default:
2791 BUG();
2792 return;
2793 }
2794
Archit Taneja569969d2011-08-22 17:41:57 +05302795 l = dispc_read_reg(DISPC_CONTROL);
2796 l = FLD_MOD(l, gpout0, 15, 15);
2797 l = FLD_MOD(l, gpout1, 16, 16);
2798 dispc_write_reg(DISPC_CONTROL, l);
2799}
2800
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002801static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05302802{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302803 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002804}
2805
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002806static void dispc_mgr_set_lcd_config(enum omap_channel channel,
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002807 const struct dss_lcd_mgr_config *config)
2808{
2809 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
2810
2811 dispc_mgr_enable_stallmode(channel, config->stallmode);
2812 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
2813
2814 dispc_mgr_set_clock_div(channel, &config->clock_info);
2815
2816 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
2817
2818 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
2819
2820 dispc_mgr_set_lcd_type_tft(channel);
2821}
2822
Archit Taneja8f366162012-04-16 12:53:44 +05302823static bool _dispc_mgr_size_ok(u16 width, u16 height)
2824{
Archit Taneja33b89922012-11-14 13:50:15 +05302825 return width <= dispc.feat->mgr_width_max &&
2826 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05302827}
2828
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03002829static bool _dispc_lcd_timings_ok(int hsync_len, int hfp, int hbp,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002830 int vsw, int vfp, int vbp)
2831{
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03002832 if (hsync_len < 1 || hsync_len > dispc.feat->sw_max ||
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302833 hfp < 1 || hfp > dispc.feat->hp_max ||
2834 hbp < 1 || hbp > dispc.feat->hp_max ||
2835 vsw < 1 || vsw > dispc.feat->sw_max ||
2836 vfp < 0 || vfp > dispc.feat->vp_max ||
2837 vbp < 0 || vbp > dispc.feat->vp_max)
2838 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002839 return true;
2840}
2841
Archit Tanejaca5ca692013-03-26 19:15:22 +05302842static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
2843 unsigned long pclk)
2844{
2845 if (dss_mgr_is_lcd(channel))
Andrew F. Davis0cac5b62016-07-01 09:27:21 -05002846 return pclk <= dispc.feat->max_lcd_pclk;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302847 else
Andrew F. Davis0cac5b62016-07-01 09:27:21 -05002848 return pclk <= dispc.feat->max_tv_pclk;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302849}
2850
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002851bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002852{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002853 if (!_dispc_mgr_size_ok(vm->hactive, vm->vactive))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002854 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05302855
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002856 if (!_dispc_mgr_pclk_ok(channel, vm->pixelclock))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002857 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302858
2859 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03002860 /* TODO: OMAP4+ supports interlace for LCD outputs */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002861 if (vm->flags & DISPLAY_FLAGS_INTERLACED)
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002862 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03002863
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002864 if (!_dispc_lcd_timings_ok(vm->hsync_len,
2865 vm->hfront_porch, vm->hback_porch,
2866 vm->vsync_len, vm->vfront_porch,
2867 vm->vback_porch))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002868 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302869 }
Archit Taneja8f366162012-04-16 12:53:44 +05302870
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002871 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002872}
2873
Peter Ujfalusi3b592932016-09-22 14:06:56 +03002874static void _dispc_mgr_set_lcd_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002875 const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002876{
Archit Taneja655e2942012-06-21 10:37:43 +05302877 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00002878 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002879
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002880 timing_h = FLD_VAL(vm->hsync_len - 1, dispc.feat->sw_start, 0) |
2881 FLD_VAL(vm->hfront_porch - 1, dispc.feat->fp_start, 8) |
2882 FLD_VAL(vm->hback_porch - 1, dispc.feat->bp_start, 20);
2883 timing_v = FLD_VAL(vm->vsync_len - 1, dispc.feat->sw_start, 0) |
2884 FLD_VAL(vm->vfront_porch, dispc.feat->fp_start, 8) |
2885 FLD_VAL(vm->vback_porch, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002886
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002887 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2888 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302889
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002890 if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00002891 vs = false;
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03002892 else
2893 vs = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00002894
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002895 if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00002896 hs = false;
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03002897 else
2898 hs = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00002899
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002900 if (vm->flags & DISPLAY_FLAGS_DE_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00002901 de = false;
Peter Ujfalusi3fa3ab42016-09-22 14:06:58 +03002902 else
2903 de = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00002904
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002905 if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
Archit Taneja655e2942012-06-21 10:37:43 +05302906 ipc = false;
Peter Ujfalusif149e172016-09-22 14:07:00 +03002907 else
Archit Taneja655e2942012-06-21 10:37:43 +05302908 ipc = true;
Archit Taneja655e2942012-06-21 10:37:43 +05302909
Tomi Valkeinen7a163602014-10-02 17:58:48 +00002910 /* always use the 'rf' setting */
2911 onoff = true;
2912
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002913 if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE)
Archit Taneja655e2942012-06-21 10:37:43 +05302914 rf = true;
Peter Ujfalusid34afb72016-09-22 14:07:01 +03002915 else
2916 rf = false;
Archit Taneja655e2942012-06-21 10:37:43 +05302917
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03002918 l = FLD_VAL(onoff, 17, 17) |
2919 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00002920 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03002921 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00002922 FLD_VAL(hs, 13, 13) |
2923 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03002924
Tomi Valkeinene5f80912015-10-21 13:08:59 +03002925 /* always set ALIGN bit when available */
2926 if (dispc.feat->supports_sync_align)
2927 l |= (1 << 18);
2928
Archit Taneja655e2942012-06-21 10:37:43 +05302929 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00002930
2931 if (dispc.syscon_pol) {
2932 const int shifts[] = {
2933 [OMAP_DSS_CHANNEL_LCD] = 0,
2934 [OMAP_DSS_CHANNEL_LCD2] = 1,
2935 [OMAP_DSS_CHANNEL_LCD3] = 2,
2936 };
2937
2938 u32 mask, val;
2939
2940 mask = (1 << 0) | (1 << 3) | (1 << 6);
2941 val = (rf << 0) | (ipc << 3) | (onoff << 6);
2942
2943 mask <<= 16 + shifts[channel];
2944 val <<= 16 + shifts[channel];
2945
2946 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
2947 mask, val);
2948 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002949}
2950
Tomi Valkeinen956d4f92016-11-23 13:23:42 +02002951static int vm_flag_to_int(enum display_flags flags, enum display_flags high,
2952 enum display_flags low)
2953{
2954 if (flags & high)
2955 return 1;
2956 if (flags & low)
2957 return -1;
2958 return 0;
2959}
2960
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002961/* change name to mode? */
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002962static void dispc_mgr_set_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002963 const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002964{
2965 unsigned xtot, ytot;
2966 unsigned long ht, vt;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002967 struct videomode t = *vm;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002968
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03002969 DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive);
Archit Tanejac51d9212012-04-16 12:53:43 +05302970
Archit Taneja2aefad42012-05-18 14:36:54 +05302971 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05302972 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002973 return;
2974 }
Archit Tanejac51d9212012-04-16 12:53:43 +05302975
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302976 if (dss_mgr_is_lcd(channel)) {
Peter Ujfalusi3b592932016-09-22 14:06:56 +03002977 _dispc_mgr_set_lcd_timings(channel, &t);
Archit Tanejac51d9212012-04-16 12:53:43 +05302978
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03002979 xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch;
Peter Ujfalusi458540c2016-09-22 14:06:53 +03002980 ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch;
Archit Tanejac51d9212012-04-16 12:53:43 +05302981
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002982 ht = vm->pixelclock / xtot;
2983 vt = vm->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05302984
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002985 DSSDBG("pck %lu\n", vm->pixelclock);
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03002986 DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03002987 t.hsync_len, t.hfront_porch, t.hback_porch,
Peter Ujfalusi458540c2016-09-22 14:06:53 +03002988 t.vsync_len, t.vfront_porch, t.vback_porch);
Archit Taneja655e2942012-06-21 10:37:43 +05302989 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
Tomi Valkeinen956d4f92016-11-23 13:23:42 +02002990 vm_flag_to_int(t.flags, DISPLAY_FLAGS_VSYNC_HIGH, DISPLAY_FLAGS_VSYNC_LOW),
2991 vm_flag_to_int(t.flags, DISPLAY_FLAGS_HSYNC_HIGH, DISPLAY_FLAGS_HSYNC_LOW),
2992 vm_flag_to_int(t.flags, DISPLAY_FLAGS_PIXDATA_POSEDGE, DISPLAY_FLAGS_PIXDATA_NEGEDGE),
2993 vm_flag_to_int(t.flags, DISPLAY_FLAGS_DE_HIGH, DISPLAY_FLAGS_DE_LOW),
2994 vm_flag_to_int(t.flags, DISPLAY_FLAGS_SYNC_POSEDGE, DISPLAY_FLAGS_SYNC_NEGEDGE));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002995
Archit Tanejac51d9212012-04-16 12:53:43 +05302996 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05302997 } else {
Peter Ujfalusi53058292016-09-22 14:06:55 +03002998 if (t.flags & DISPLAY_FLAGS_INTERLACED)
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03002999 t.vactive /= 2;
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02003000
3001 if (dispc.feat->supports_double_pixel)
Peter Ujfalusi531efb32016-09-22 14:06:59 +03003002 REG_FLD_MOD(DISPC_CONTROL,
3003 !!(t.flags & DISPLAY_FLAGS_DOUBLECLK),
3004 19, 17);
Archit Tanejac51d9212012-04-16 12:53:43 +05303005 }
Archit Taneja8f366162012-04-16 12:53:44 +05303006
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03003007 dispc_mgr_set_size(channel, t.hactive, t.vactive);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003008}
3009
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003010static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003011 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003012{
3013 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003014 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003015
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003016 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003017 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003018
Luis de Bethencourt0bcfdba2015-10-15 13:29:38 +01003019 if (!dss_has_feature(FEAT_CORE_CLK_DIV) &&
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003020 channel == OMAP_DSS_CHANNEL_LCD)
3021 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003022}
3023
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003024static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003025 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003026{
3027 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003028 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003029 *lck_div = FLD_GET(l, 23, 16);
3030 *pck_div = FLD_GET(l, 7, 0);
3031}
3032
Tomi Valkeinen65904152015-11-04 17:10:57 +02003033static unsigned long dispc_fclk_rate(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003034{
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003035 unsigned long r;
3036 enum dss_clk_source src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003037
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003038 src = dss_get_dispc_clk_source();
3039
3040 if (src == DSS_CLK_SRC_FCK) {
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003041 r = dss_get_dispc_clk_rate();
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003042 } else {
3043 struct dss_pll *pll;
3044 unsigned clkout_idx;
Tomi Valkeinen93550922014-12-31 11:25:48 +02003045
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003046 pll = dss_pll_find_by_src(src);
3047 clkout_idx = dss_pll_get_clkout_idx_for_src(src);
Tomi Valkeinen93550922014-12-31 11:25:48 +02003048
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003049 r = pll->cinfo.clkout[clkout_idx];
Taneja, Archit66534e82011-03-08 05:50:34 -06003050 }
3051
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003052 return r;
3053}
3054
Tomi Valkeinen65904152015-11-04 17:10:57 +02003055static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003056{
3057 int lcd;
3058 unsigned long r;
Tomi Valkeinen01575772016-05-17 16:08:34 +03003059 enum dss_clk_source src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003060
Tomi Valkeinen01575772016-05-17 16:08:34 +03003061 /* for TV, LCLK rate is the FCLK rate */
3062 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003063 return dispc_fclk_rate();
Tomi Valkeinen01575772016-05-17 16:08:34 +03003064
3065 src = dss_get_lcd_clk_source(channel);
3066
3067 if (src == DSS_CLK_SRC_FCK) {
3068 r = dss_get_dispc_clk_rate();
3069 } else {
3070 struct dss_pll *pll;
3071 unsigned clkout_idx;
3072
3073 pll = dss_pll_find_by_src(src);
3074 clkout_idx = dss_pll_get_clkout_idx_for_src(src);
3075
3076 r = pll->cinfo.clkout[clkout_idx];
Taneja, Architea751592011-03-08 05:50:35 -06003077 }
Tomi Valkeinen01575772016-05-17 16:08:34 +03003078
3079 lcd = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3080
3081 return r / lcd;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003082}
3083
Tomi Valkeinen65904152015-11-04 17:10:57 +02003084static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003085{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003086 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003087
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303088 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303089 int pcd;
3090 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003091
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303092 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003093
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303094 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003095
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303096 r = dispc_mgr_lclk_rate(channel);
3097
3098 return r / pcd;
3099 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003100 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303101 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003102}
3103
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003104void dispc_set_tv_pclk(unsigned long pclk)
3105{
3106 dispc.tv_pclk_rate = pclk;
3107}
3108
Tomi Valkeinen65904152015-11-04 17:10:57 +02003109static unsigned long dispc_core_clk_rate(void)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303110{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003111 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303112}
3113
Jyri Sarha864050c2017-03-24 16:47:52 +02003114static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane)
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303115{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003116 enum omap_channel channel;
3117
3118 if (plane == OMAP_DSS_WB)
3119 return 0;
3120
3121 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303122
3123 return dispc_mgr_pclk_rate(channel);
3124}
3125
Jyri Sarha864050c2017-03-24 16:47:52 +02003126static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane)
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303127{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003128 enum omap_channel channel;
3129
3130 if (plane == OMAP_DSS_WB)
3131 return 0;
3132
3133 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303134
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003135 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303136}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003137
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303138static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003139{
3140 int lcd, pcd;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03003141 enum dss_clk_source lcd_clk_src;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303142
3143 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3144
3145 lcd_clk_src = dss_get_lcd_clk_source(channel);
3146
Tomi Valkeinen557a1542016-05-17 13:49:18 +03003147 seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
Tomi Valkeinen407bd562016-05-17 13:50:55 +03003148 dss_get_clk_source_name(lcd_clk_src));
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303149
3150 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3151
3152 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3153 dispc_mgr_lclk_rate(channel), lcd);
3154 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3155 dispc_mgr_pclk_rate(channel), pcd);
3156}
3157
3158void dispc_dump_clocks(struct seq_file *s)
3159{
3160 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003161 u32 l;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03003162 enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003163
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003164 if (dispc_runtime_get())
3165 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003166
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003167 seq_printf(s, "- DISPC -\n");
3168
Tomi Valkeinen557a1542016-05-17 13:49:18 +03003169 seq_printf(s, "dispc fclk source = %s\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03003170 dss_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003171
3172 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003173
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003174 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3175 seq_printf(s, "- DISPC-CORE-CLK -\n");
3176 l = dispc_read_reg(DISPC_DIVISOR);
3177 lcd = FLD_GET(l, 23, 16);
3178
3179 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3180 (dispc_fclk_rate()/lcd), lcd);
3181 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003182
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303183 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003184
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303185 if (dss_has_feature(FEAT_MGR_LCD2))
3186 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3187 if (dss_has_feature(FEAT_MGR_LCD3))
3188 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003189
3190 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003191}
3192
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003193static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003194{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303195 int i, j;
3196 const char *mgr_names[] = {
3197 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3198 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3199 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303200 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303201 };
3202 const char *ovl_names[] = {
3203 [OMAP_DSS_GFX] = "GFX",
3204 [OMAP_DSS_VIDEO1] = "VID1",
3205 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303206 [OMAP_DSS_VIDEO3] = "VID3",
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003207 [OMAP_DSS_WB] = "WB",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303208 };
3209 const char **p_names;
3210
Archit Taneja9b372c22011-05-06 11:45:49 +05303211#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003212
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003213 if (dispc_runtime_get())
3214 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003215
Archit Taneja5010be82011-08-05 19:06:00 +05303216 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003217 DUMPREG(DISPC_REVISION);
3218 DUMPREG(DISPC_SYSCONFIG);
3219 DUMPREG(DISPC_SYSSTATUS);
3220 DUMPREG(DISPC_IRQSTATUS);
3221 DUMPREG(DISPC_IRQENABLE);
3222 DUMPREG(DISPC_CONTROL);
3223 DUMPREG(DISPC_CONFIG);
3224 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003225 DUMPREG(DISPC_LINE_STATUS);
3226 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303227 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3228 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003229 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003230 if (dss_has_feature(FEAT_MGR_LCD2)) {
3231 DUMPREG(DISPC_CONTROL2);
3232 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003233 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303234 if (dss_has_feature(FEAT_MGR_LCD3)) {
3235 DUMPREG(DISPC_CONTROL3);
3236 DUMPREG(DISPC_CONFIG3);
3237 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003238 if (dss_has_feature(FEAT_MFLAG))
3239 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003240
Archit Taneja5010be82011-08-05 19:06:00 +05303241#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003242
Archit Taneja5010be82011-08-05 19:06:00 +05303243#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303244#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003245 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303246 dispc_read_reg(DISPC_REG(i, r)))
3247
Archit Taneja4dd2da12011-08-05 19:06:01 +05303248 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303249
Archit Taneja4dd2da12011-08-05 19:06:01 +05303250 /* DISPC channel specific registers */
3251 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3252 DUMPREG(i, DISPC_DEFAULT_COLOR);
3253 DUMPREG(i, DISPC_TRANS_COLOR);
3254 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003255
Archit Taneja4dd2da12011-08-05 19:06:01 +05303256 if (i == OMAP_DSS_CHANNEL_DIGIT)
3257 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303258
Archit Taneja4dd2da12011-08-05 19:06:01 +05303259 DUMPREG(i, DISPC_TIMING_H);
3260 DUMPREG(i, DISPC_TIMING_V);
3261 DUMPREG(i, DISPC_POL_FREQ);
3262 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303263
Archit Taneja4dd2da12011-08-05 19:06:01 +05303264 DUMPREG(i, DISPC_DATA_CYCLE1);
3265 DUMPREG(i, DISPC_DATA_CYCLE2);
3266 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003267
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003268 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303269 DUMPREG(i, DISPC_CPR_COEF_R);
3270 DUMPREG(i, DISPC_CPR_COEF_G);
3271 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003272 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003273 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003274
Archit Taneja4dd2da12011-08-05 19:06:01 +05303275 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003276
Archit Taneja4dd2da12011-08-05 19:06:01 +05303277 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3278 DUMPREG(i, DISPC_OVL_BA0);
3279 DUMPREG(i, DISPC_OVL_BA1);
3280 DUMPREG(i, DISPC_OVL_POSITION);
3281 DUMPREG(i, DISPC_OVL_SIZE);
3282 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3283 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3284 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3285 DUMPREG(i, DISPC_OVL_ROW_INC);
3286 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003287
Archit Taneja4dd2da12011-08-05 19:06:01 +05303288 if (dss_has_feature(FEAT_PRELOAD))
3289 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003290 if (dss_has_feature(FEAT_MFLAG))
3291 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003292
Archit Taneja4dd2da12011-08-05 19:06:01 +05303293 if (i == OMAP_DSS_GFX) {
3294 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3295 DUMPREG(i, DISPC_OVL_TABLE_BA);
3296 continue;
3297 }
3298
3299 DUMPREG(i, DISPC_OVL_FIR);
3300 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3301 DUMPREG(i, DISPC_OVL_ACCU0);
3302 DUMPREG(i, DISPC_OVL_ACCU1);
3303 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3304 DUMPREG(i, DISPC_OVL_BA0_UV);
3305 DUMPREG(i, DISPC_OVL_BA1_UV);
3306 DUMPREG(i, DISPC_OVL_FIR2);
3307 DUMPREG(i, DISPC_OVL_ACCU2_0);
3308 DUMPREG(i, DISPC_OVL_ACCU2_1);
3309 }
3310 if (dss_has_feature(FEAT_ATTR2))
3311 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303312 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003313
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003314 if (dispc.feat->has_writeback) {
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003315 i = OMAP_DSS_WB;
3316 DUMPREG(i, DISPC_OVL_BA0);
3317 DUMPREG(i, DISPC_OVL_BA1);
3318 DUMPREG(i, DISPC_OVL_SIZE);
3319 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3320 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3321 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3322 DUMPREG(i, DISPC_OVL_ROW_INC);
3323 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3324
3325 if (dss_has_feature(FEAT_MFLAG))
3326 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3327
3328 DUMPREG(i, DISPC_OVL_FIR);
3329 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3330 DUMPREG(i, DISPC_OVL_ACCU0);
3331 DUMPREG(i, DISPC_OVL_ACCU1);
3332 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3333 DUMPREG(i, DISPC_OVL_BA0_UV);
3334 DUMPREG(i, DISPC_OVL_BA1_UV);
3335 DUMPREG(i, DISPC_OVL_FIR2);
3336 DUMPREG(i, DISPC_OVL_ACCU2_0);
3337 DUMPREG(i, DISPC_OVL_ACCU2_1);
3338 }
3339 if (dss_has_feature(FEAT_ATTR2))
3340 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3341 }
3342
Archit Taneja5010be82011-08-05 19:06:00 +05303343#undef DISPC_REG
3344#undef DUMPREG
3345
3346#define DISPC_REG(plane, name, i) name(plane, i)
3347#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303348 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003349 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303350 dispc_read_reg(DISPC_REG(plane, name, i)))
3351
Archit Taneja4dd2da12011-08-05 19:06:01 +05303352 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303353
Archit Taneja4dd2da12011-08-05 19:06:01 +05303354 /* start from OMAP_DSS_VIDEO1 */
3355 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3356 for (j = 0; j < 8; j++)
3357 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303358
Archit Taneja4dd2da12011-08-05 19:06:01 +05303359 for (j = 0; j < 8; j++)
3360 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303361
Archit Taneja4dd2da12011-08-05 19:06:01 +05303362 for (j = 0; j < 5; j++)
3363 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003364
Archit Taneja4dd2da12011-08-05 19:06:01 +05303365 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3366 for (j = 0; j < 8; j++)
3367 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3368 }
Amber Jainab5ca072011-05-19 19:47:53 +05303369
Archit Taneja4dd2da12011-08-05 19:06:01 +05303370 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3371 for (j = 0; j < 8; j++)
3372 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303373
Archit Taneja4dd2da12011-08-05 19:06:01 +05303374 for (j = 0; j < 8; j++)
3375 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303376
Archit Taneja4dd2da12011-08-05 19:06:01 +05303377 for (j = 0; j < 8; j++)
3378 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3379 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003380 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003381
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003382 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303383
3384#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003385#undef DUMPREG
3386}
3387
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003388/* calculate clock rates using dividers in cinfo */
3389int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3390 struct dispc_clock_info *cinfo)
3391{
3392 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3393 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003394 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003395 return -EINVAL;
3396
3397 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3398 cinfo->pck = cinfo->lck / cinfo->pck_div;
3399
3400 return 0;
3401}
3402
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003403bool dispc_div_calc(unsigned long dispc,
3404 unsigned long pck_min, unsigned long pck_max,
3405 dispc_div_calc_func func, void *data)
3406{
3407 int lckd, lckd_start, lckd_stop;
3408 int pckd, pckd_start, pckd_stop;
3409 unsigned long pck, lck;
3410 unsigned long lck_max;
3411 unsigned long pckd_hw_min, pckd_hw_max;
3412 unsigned min_fck_per_pck;
3413 unsigned long fck;
3414
3415#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3416 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3417#else
3418 min_fck_per_pck = 0;
3419#endif
3420
3421 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3422 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3423
3424 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3425
3426 pck_min = pck_min ? pck_min : 1;
3427 pck_max = pck_max ? pck_max : ULONG_MAX;
3428
3429 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3430 lckd_stop = min(dispc / pck_min, 255ul);
3431
3432 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3433 lck = dispc / lckd;
3434
3435 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3436 pckd_stop = min(lck / pck_min, pckd_hw_max);
3437
3438 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3439 pck = lck / pckd;
3440
3441 /*
3442 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3443 * clock, which means we're configuring DISPC fclk here
3444 * also. Thus we need to use the calculated lck. For
3445 * OMAP4+ the DISPC fclk is a separate clock.
3446 */
3447 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3448 fck = dispc_core_clk_rate();
3449 else
3450 fck = lck;
3451
3452 if (fck < pck * min_fck_per_pck)
3453 continue;
3454
3455 if (func(lckd, pckd, lck, pck, data))
3456 return true;
3457 }
3458 }
3459
3460 return false;
3461}
3462
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303463void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003464 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003465{
3466 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3467 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3468
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003469 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003470}
3471
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003472int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003473 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003474{
3475 unsigned long fck;
3476
3477 fck = dispc_fclk_rate();
3478
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003479 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3480 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003481
3482 cinfo->lck = fck / cinfo->lck_div;
3483 cinfo->pck = cinfo->lck / cinfo->pck_div;
3484
3485 return 0;
3486}
3487
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003488static u32 dispc_read_irqstatus(void)
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003489{
3490 return dispc_read_reg(DISPC_IRQSTATUS);
3491}
3492
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003493static void dispc_clear_irqstatus(u32 mask)
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003494{
3495 dispc_write_reg(DISPC_IRQSTATUS, mask);
3496}
3497
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003498static void dispc_write_irqenable(u32 mask)
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003499{
3500 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3501
3502 /* clear the irqstatus for newly enabled irqs */
3503 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3504
3505 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen2e953d82017-02-20 13:18:38 +02003506
3507 /* flush posted write */
3508 dispc_read_reg(DISPC_IRQENABLE);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003509}
3510
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003511void dispc_enable_sidle(void)
3512{
3513 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3514}
3515
3516void dispc_disable_sidle(void)
3517{
3518 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3519}
3520
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003521static u32 dispc_mgr_gamma_size(enum omap_channel channel)
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003522{
3523 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3524
3525 if (!dispc.feat->has_gamma_table)
3526 return 0;
3527
3528 return gdesc->len;
3529}
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003530
3531static void dispc_mgr_write_gamma_table(enum omap_channel channel)
3532{
3533 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3534 u32 *table = dispc.gamma_table[channel];
3535 unsigned int i;
3536
3537 DSSDBG("%s: channel %d\n", __func__, channel);
3538
3539 for (i = 0; i < gdesc->len; ++i) {
3540 u32 v = table[i];
3541
3542 if (gdesc->has_index)
3543 v |= i << 24;
3544 else if (i == 0)
3545 v |= 1 << 31;
3546
3547 dispc_write_reg(gdesc->reg, v);
3548 }
3549}
3550
3551static void dispc_restore_gamma_tables(void)
3552{
3553 DSSDBG("%s()\n", __func__);
3554
3555 if (!dispc.feat->has_gamma_table)
3556 return;
3557
3558 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD);
3559
3560 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_DIGIT);
3561
3562 if (dss_has_feature(FEAT_MGR_LCD2))
3563 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD2);
3564
3565 if (dss_has_feature(FEAT_MGR_LCD3))
3566 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD3);
3567}
3568
3569static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = {
3570 { .red = 0, .green = 0, .blue = 0, },
3571 { .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
3572};
3573
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003574static void dispc_mgr_set_gamma(enum omap_channel channel,
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003575 const struct drm_color_lut *lut,
3576 unsigned int length)
3577{
3578 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3579 u32 *table = dispc.gamma_table[channel];
3580 uint i;
3581
3582 DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__,
3583 channel, length, gdesc->len);
3584
3585 if (!dispc.feat->has_gamma_table)
3586 return;
3587
3588 if (lut == NULL || length < 2) {
3589 lut = dispc_mgr_gamma_default_lut;
3590 length = ARRAY_SIZE(dispc_mgr_gamma_default_lut);
3591 }
3592
3593 for (i = 0; i < length - 1; ++i) {
3594 uint first = i * (gdesc->len - 1) / (length - 1);
3595 uint last = (i + 1) * (gdesc->len - 1) / (length - 1);
3596 uint w = last - first;
3597 u16 r, g, b;
3598 uint j;
3599
3600 if (w == 0)
3601 continue;
3602
3603 for (j = 0; j <= w; j++) {
3604 r = (lut[i].red * (w - j) + lut[i+1].red * j) / w;
3605 g = (lut[i].green * (w - j) + lut[i+1].green * j) / w;
3606 b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w;
3607
3608 r >>= 16 - gdesc->bits;
3609 g >>= 16 - gdesc->bits;
3610 b >>= 16 - gdesc->bits;
3611
3612 table[first + j] = (r << (gdesc->bits * 2)) |
3613 (g << gdesc->bits) | b;
3614 }
3615 }
3616
3617 if (dispc.is_enabled)
3618 dispc_mgr_write_gamma_table(channel);
3619}
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003620
3621static int dispc_init_gamma_tables(void)
3622{
3623 int channel;
3624
3625 if (!dispc.feat->has_gamma_table)
3626 return 0;
3627
3628 for (channel = 0; channel < ARRAY_SIZE(dispc.gamma_table); channel++) {
3629 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3630 u32 *gt;
3631
3632 if (channel == OMAP_DSS_CHANNEL_LCD2 &&
3633 !dss_has_feature(FEAT_MGR_LCD2))
3634 continue;
3635
3636 if (channel == OMAP_DSS_CHANNEL_LCD3 &&
3637 !dss_has_feature(FEAT_MGR_LCD3))
3638 continue;
3639
3640 gt = devm_kmalloc_array(&dispc.pdev->dev, gdesc->len,
3641 sizeof(u32), GFP_KERNEL);
3642 if (!gt)
3643 return -ENOMEM;
3644
3645 dispc.gamma_table[channel] = gt;
3646
3647 dispc_mgr_set_gamma(channel, NULL, 0);
3648 }
3649 return 0;
3650}
3651
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003652static void _omap_dispc_initial_config(void)
3653{
3654 u32 l;
3655
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003656 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3657 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3658 l = dispc_read_reg(DISPC_DIVISOR);
3659 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3660 l = FLD_MOD(l, 1, 0, 0);
3661 l = FLD_MOD(l, 1, 23, 16);
3662 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003663
3664 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003665 }
3666
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003667 /* Use gamma table mode, instead of palette mode */
3668 if (dispc.feat->has_gamma_table)
3669 REG_FLD_MOD(DISPC_CONFIG, 1, 3, 3);
3670
3671 /* For older DSS versions (FEAT_FUNCGATED) this enables
3672 * func-clock auto-gating. For newer versions
3673 * (dispc.feat->has_gamma_table) this enables tv-out gamma tables.
3674 */
3675 if (dss_has_feature(FEAT_FUNCGATED) || dispc.feat->has_gamma_table)
Archit Taneja6ced40b2010-12-02 11:27:13 +00003676 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003677
Archit Taneja6e5264b2012-09-11 12:04:47 +05303678 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003679
3680 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3681
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003682 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003683
3684 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303685
3686 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303687
3688 if (dispc.feat->mstandby_workaround)
3689 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003690
3691 if (dss_has_feature(FEAT_MFLAG))
3692 dispc_init_mflag();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003693}
3694
Tomi Valkeinenede92692015-06-04 14:12:16 +03003695static const struct dispc_features omap24xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303696 .sw_start = 5,
3697 .fp_start = 15,
3698 .bp_start = 27,
3699 .sw_max = 64,
3700 .vp_max = 255,
3701 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303702 .mgr_width_start = 10,
3703 .mgr_height_start = 26,
3704 .mgr_width_max = 2048,
3705 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303706 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303707 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3708 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003709 .num_fifos = 3,
Laurent Pinchart28550472017-08-05 01:44:03 +03003710 .buffer_size_unit = 1,
3711 .burst_size_unit = 8,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003712 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303713 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003714 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303715};
3716
Tomi Valkeinenede92692015-06-04 14:12:16 +03003717static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303718 .sw_start = 5,
3719 .fp_start = 15,
3720 .bp_start = 27,
3721 .sw_max = 64,
3722 .vp_max = 255,
3723 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303724 .mgr_width_start = 10,
3725 .mgr_height_start = 26,
3726 .mgr_width_max = 2048,
3727 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303728 .max_lcd_pclk = 173000000,
3729 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303730 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3731 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003732 .num_fifos = 3,
Laurent Pinchart28550472017-08-05 01:44:03 +03003733 .buffer_size_unit = 1,
3734 .burst_size_unit = 8,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003735 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303736 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003737 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303738};
3739
Tomi Valkeinenede92692015-06-04 14:12:16 +03003740static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303741 .sw_start = 7,
3742 .fp_start = 19,
3743 .bp_start = 31,
3744 .sw_max = 256,
3745 .vp_max = 4095,
3746 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303747 .mgr_width_start = 10,
3748 .mgr_height_start = 26,
3749 .mgr_width_max = 2048,
3750 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303751 .max_lcd_pclk = 173000000,
3752 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303753 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3754 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003755 .num_fifos = 3,
Laurent Pinchart28550472017-08-05 01:44:03 +03003756 .buffer_size_unit = 1,
3757 .burst_size_unit = 8,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003758 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303759 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003760 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303761};
3762
Tomi Valkeinenede92692015-06-04 14:12:16 +03003763static const struct dispc_features omap44xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303764 .sw_start = 7,
3765 .fp_start = 19,
3766 .bp_start = 31,
3767 .sw_max = 256,
3768 .vp_max = 4095,
3769 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303770 .mgr_width_start = 10,
3771 .mgr_height_start = 26,
3772 .mgr_width_max = 2048,
3773 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303774 .max_lcd_pclk = 170000000,
3775 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303776 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3777 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003778 .num_fifos = 5,
Laurent Pinchart28550472017-08-05 01:44:03 +03003779 .buffer_size_unit = 16,
3780 .burst_size_unit = 16,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003781 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303782 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003783 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003784 .has_writeback = true,
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02003785 .supports_double_pixel = true,
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02003786 .reverse_ilace_field_order = true,
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003787 .has_gamma_table = true,
Jyri Sarhafbff0102016-06-07 15:09:16 +03003788 .has_gamma_i734_bug = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303789};
3790
Tomi Valkeinenede92692015-06-04 14:12:16 +03003791static const struct dispc_features omap54xx_dispc_feats = {
Archit Taneja264236f2012-11-14 13:50:16 +05303792 .sw_start = 7,
3793 .fp_start = 19,
3794 .bp_start = 31,
3795 .sw_max = 256,
3796 .vp_max = 4095,
3797 .hp_max = 4096,
3798 .mgr_width_start = 11,
3799 .mgr_height_start = 27,
3800 .mgr_width_max = 4096,
3801 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303802 .max_lcd_pclk = 170000000,
3803 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303804 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3805 .calc_core_clk = calc_core_clk_44xx,
3806 .num_fifos = 5,
Laurent Pinchart28550472017-08-05 01:44:03 +03003807 .buffer_size_unit = 16,
3808 .burst_size_unit = 16,
Archit Taneja264236f2012-11-14 13:50:16 +05303809 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303810 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303811 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003812 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003813 .has_writeback = true,
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02003814 .supports_double_pixel = true,
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02003815 .reverse_ilace_field_order = true,
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003816 .has_gamma_table = true,
Jyri Sarhafbff0102016-06-07 15:09:16 +03003817 .has_gamma_i734_bug = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303818};
3819
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003820static irqreturn_t dispc_irq_handler(int irq, void *arg)
3821{
3822 if (!dispc.is_enabled)
3823 return IRQ_NONE;
3824
3825 return dispc.user_handler(irq, dispc.user_data);
3826}
3827
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003828static int dispc_request_irq(irq_handler_t handler, void *dev_id)
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003829{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003830 int r;
3831
3832 if (dispc.user_handler != NULL)
3833 return -EBUSY;
3834
3835 dispc.user_handler = handler;
3836 dispc.user_data = dev_id;
3837
3838 /* ensure the dispc_irq_handler sees the values above */
3839 smp_wmb();
3840
3841 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
3842 IRQF_SHARED, "OMAP DISPC", &dispc);
3843 if (r) {
3844 dispc.user_handler = NULL;
3845 dispc.user_data = NULL;
3846 }
3847
3848 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003849}
3850
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003851static void dispc_free_irq(void *dev_id)
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003852{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003853 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
3854
3855 dispc.user_handler = NULL;
3856 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003857}
3858
Jyri Sarhafbff0102016-06-07 15:09:16 +03003859/*
3860 * Workaround for errata i734 in DSS dispc
3861 * - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled
3862 *
3863 * For gamma tables to work on LCD1 the GFX plane has to be used at
3864 * least once after DSS HW has come out of reset. The workaround
3865 * sets up a minimal LCD setup with GFX plane and waits for one
3866 * vertical sync irq before disabling the setup and continuing with
3867 * the context restore. The physical outputs are gated during the
3868 * operation. This workaround requires that gamma table's LOADMODE
3869 * is set to 0x2 in DISPC_CONTROL1 register.
3870 *
3871 * For details see:
3872 * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata
3873 * Literature Number: SWPZ037E
3874 * Or some other relevant errata document for the DSS IP version.
3875 */
3876
3877static const struct dispc_errata_i734_data {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003878 struct videomode vm;
Jyri Sarhafbff0102016-06-07 15:09:16 +03003879 struct omap_overlay_info ovli;
3880 struct omap_overlay_manager_info mgri;
3881 struct dss_lcd_mgr_config lcd_conf;
3882} i734 = {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003883 .vm = {
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03003884 .hactive = 8, .vactive = 1,
Jyri Sarhafbff0102016-06-07 15:09:16 +03003885 .pixelclock = 16000000,
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03003886 .hsync_len = 8, .hfront_porch = 4, .hback_porch = 4,
Peter Ujfalusi458540c2016-09-22 14:06:53 +03003887 .vsync_len = 1, .vfront_porch = 1, .vback_porch = 1,
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03003888
Peter Ujfalusi3fa3ab42016-09-22 14:06:58 +03003889 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
Peter Ujfalusid34afb72016-09-22 14:07:01 +03003890 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
3891 DISPLAY_FLAGS_PIXDATA_POSEDGE,
Jyri Sarhafbff0102016-06-07 15:09:16 +03003892 },
3893 .ovli = {
3894 .screen_width = 1,
3895 .width = 1, .height = 1,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03003896 .fourcc = DRM_FORMAT_XRGB8888,
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03003897 .rotation = DRM_MODE_ROTATE_0,
Tomi Valkeinen517a8a952017-05-03 14:14:27 +03003898 .rotation_type = OMAP_DSS_ROT_NONE,
Jyri Sarhafbff0102016-06-07 15:09:16 +03003899 .pos_x = 0, .pos_y = 0,
3900 .out_width = 0, .out_height = 0,
3901 .global_alpha = 0xff,
3902 .pre_mult_alpha = 0,
3903 .zorder = 0,
3904 },
3905 .mgri = {
3906 .default_color = 0,
3907 .trans_enabled = false,
3908 .partial_alpha_enabled = false,
3909 .cpr_enable = false,
3910 },
3911 .lcd_conf = {
3912 .io_pad_mode = DSS_IO_PAD_MODE_BYPASS,
3913 .stallmode = false,
3914 .fifohandcheck = false,
3915 .clock_info = {
3916 .lck_div = 1,
3917 .pck_div = 2,
3918 },
3919 .video_port_width = 24,
3920 .lcden_sig_polarity = 0,
3921 },
3922};
3923
3924static struct i734_buf {
3925 size_t size;
3926 dma_addr_t paddr;
3927 void *vaddr;
3928} i734_buf;
3929
3930static int dispc_errata_i734_wa_init(void)
3931{
3932 if (!dispc.feat->has_gamma_i734_bug)
3933 return 0;
3934
3935 i734_buf.size = i734.ovli.width * i734.ovli.height *
Tomi Valkeinen41aff422017-05-04 11:31:56 +03003936 color_mode_to_bpp(i734.ovli.fourcc) / 8;
Jyri Sarhafbff0102016-06-07 15:09:16 +03003937
3938 i734_buf.vaddr = dma_alloc_writecombine(&dispc.pdev->dev, i734_buf.size,
3939 &i734_buf.paddr, GFP_KERNEL);
3940 if (!i734_buf.vaddr) {
3941 dev_err(&dispc.pdev->dev, "%s: dma_alloc_writecombine failed",
3942 __func__);
3943 return -ENOMEM;
3944 }
3945
3946 return 0;
3947}
3948
3949static void dispc_errata_i734_wa_fini(void)
3950{
3951 if (!dispc.feat->has_gamma_i734_bug)
3952 return;
3953
3954 dma_free_writecombine(&dispc.pdev->dev, i734_buf.size, i734_buf.vaddr,
3955 i734_buf.paddr);
3956}
3957
3958static void dispc_errata_i734_wa(void)
3959{
3960 u32 framedone_irq = dispc_mgr_get_framedone_irq(OMAP_DSS_CHANNEL_LCD);
3961 struct omap_overlay_info ovli;
3962 struct dss_lcd_mgr_config lcd_conf;
3963 u32 gatestate;
3964 unsigned int count;
3965
3966 if (!dispc.feat->has_gamma_i734_bug)
3967 return;
3968
3969 gatestate = REG_GET(DISPC_CONFIG, 8, 4);
3970
3971 ovli = i734.ovli;
3972 ovli.paddr = i734_buf.paddr;
3973 lcd_conf = i734.lcd_conf;
3974
3975 /* Gate all LCD1 outputs */
3976 REG_FLD_MOD(DISPC_CONFIG, 0x1f, 8, 4);
3977
3978 /* Setup and enable GFX plane */
Tomi Valkeinen49a30572017-02-17 12:30:07 +02003979 dispc_ovl_setup(OMAP_DSS_GFX, &ovli, &i734.vm, false,
3980 OMAP_DSS_CHANNEL_LCD);
Jyri Sarhafbff0102016-06-07 15:09:16 +03003981 dispc_ovl_enable(OMAP_DSS_GFX, true);
3982
3983 /* Set up and enable display manager for LCD1 */
3984 dispc_mgr_setup(OMAP_DSS_CHANNEL_LCD, &i734.mgri);
3985 dispc_calc_clock_rates(dss_get_dispc_clk_rate(),
3986 &lcd_conf.clock_info);
3987 dispc_mgr_set_lcd_config(OMAP_DSS_CHANNEL_LCD, &lcd_conf);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003988 dispc_mgr_set_timings(OMAP_DSS_CHANNEL_LCD, &i734.vm);
Jyri Sarhafbff0102016-06-07 15:09:16 +03003989
3990 dispc_clear_irqstatus(framedone_irq);
3991
3992 /* Enable and shut the channel to produce just one frame */
3993 dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, true);
3994 dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, false);
3995
3996 /* Busy wait for framedone. We can't fiddle with irq handlers
3997 * in PM resume. Typically the loop runs less than 5 times and
3998 * waits less than a micro second.
3999 */
4000 count = 0;
4001 while (!(dispc_read_irqstatus() & framedone_irq)) {
4002 if (count++ > 10000) {
4003 dev_err(&dispc.pdev->dev, "%s: framedone timeout\n",
4004 __func__);
4005 break;
4006 }
4007 }
4008 dispc_ovl_enable(OMAP_DSS_GFX, false);
4009
4010 /* Clear all irq bits before continuing */
4011 dispc_clear_irqstatus(0xffffffff);
4012
4013 /* Restore the original state to LCD1 output gates */
4014 REG_FLD_MOD(DISPC_CONFIG, gatestate, 8, 4);
4015}
4016
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004017static const struct dispc_ops dispc_ops = {
4018 .read_irqstatus = dispc_read_irqstatus,
4019 .clear_irqstatus = dispc_clear_irqstatus,
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004020 .write_irqenable = dispc_write_irqenable,
4021
4022 .request_irq = dispc_request_irq,
4023 .free_irq = dispc_free_irq,
4024
4025 .runtime_get = dispc_runtime_get,
4026 .runtime_put = dispc_runtime_put,
4027
4028 .get_num_ovls = dispc_get_num_ovls,
4029 .get_num_mgrs = dispc_get_num_mgrs,
4030
4031 .mgr_enable = dispc_mgr_enable,
4032 .mgr_is_enabled = dispc_mgr_is_enabled,
4033 .mgr_get_vsync_irq = dispc_mgr_get_vsync_irq,
4034 .mgr_get_framedone_irq = dispc_mgr_get_framedone_irq,
4035 .mgr_get_sync_lost_irq = dispc_mgr_get_sync_lost_irq,
4036 .mgr_go_busy = dispc_mgr_go_busy,
4037 .mgr_go = dispc_mgr_go,
4038 .mgr_set_lcd_config = dispc_mgr_set_lcd_config,
4039 .mgr_set_timings = dispc_mgr_set_timings,
4040 .mgr_setup = dispc_mgr_setup,
4041 .mgr_get_supported_outputs = dispc_mgr_get_supported_outputs,
4042 .mgr_gamma_size = dispc_mgr_gamma_size,
4043 .mgr_set_gamma = dispc_mgr_set_gamma,
4044
4045 .ovl_enable = dispc_ovl_enable,
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004046 .ovl_setup = dispc_ovl_setup,
4047 .ovl_get_color_modes = dispc_ovl_get_color_modes,
4048};
4049
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004050/* DISPC HW IP initialisation */
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004051static const struct of_device_id dispc_of_match[] = {
4052 { .compatible = "ti,omap2-dispc", .data = &omap24xx_dispc_feats },
4053 { .compatible = "ti,omap3-dispc", .data = &omap34xx_rev3_0_dispc_feats },
4054 { .compatible = "ti,omap4-dispc", .data = &omap44xx_dispc_feats },
4055 { .compatible = "ti,omap5-dispc", .data = &omap54xx_dispc_feats },
4056 { .compatible = "ti,dra7-dispc", .data = &omap54xx_dispc_feats },
4057 {},
4058};
4059
4060static const struct soc_device_attribute dispc_soc_devices[] = {
4061 { .machine = "OMAP3[45]*",
4062 .revision = "ES[12].?", .data = &omap34xx_rev1_0_dispc_feats },
4063 { /* sentinel */ }
4064};
4065
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004066static int dispc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004067{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004068 struct platform_device *pdev = to_platform_device(dev);
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004069 const struct soc_device_attribute *soc;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004070 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004071 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004072 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004073 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004074
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004075 dispc.pdev = pdev;
4076
Tomi Valkeinend49cd152014-11-10 12:23:00 +02004077 spin_lock_init(&dispc.control_lock);
4078
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004079 /*
4080 * The OMAP34xx ES1.x and ES2.x can't be identified through the
4081 * compatible string, use SoC device matching.
4082 */
4083 soc = soc_device_match(dispc_soc_devices);
4084 if (soc)
4085 dispc.feat = soc->data;
4086 else
4087 dispc.feat = of_match_device(dispc_of_match, &pdev->dev)->data;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304088
Jyri Sarhafbff0102016-06-07 15:09:16 +03004089 r = dispc_errata_i734_wa_init();
4090 if (r)
4091 return r;
4092
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004093 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
Laurent Pinchartb22622f2017-05-07 00:29:09 +03004094 dispc.base = devm_ioremap_resource(&pdev->dev, dispc_mem);
4095 if (IS_ERR(dispc.base))
4096 return PTR_ERR(dispc.base);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004097
archit tanejaaffe3602011-02-23 08:41:03 +00004098 dispc.irq = platform_get_irq(dispc.pdev, 0);
4099 if (dispc.irq < 0) {
4100 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004101 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004102 }
4103
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004104 if (np && of_property_read_bool(np, "syscon-pol")) {
4105 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
4106 if (IS_ERR(dispc.syscon_pol)) {
4107 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
4108 return PTR_ERR(dispc.syscon_pol);
4109 }
4110
4111 if (of_property_read_u32_index(np, "syscon-pol", 1,
4112 &dispc.syscon_pol_offset)) {
4113 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
4114 return -EINVAL;
4115 }
4116 }
4117
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004118 r = dispc_init_gamma_tables();
4119 if (r)
4120 return r;
4121
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004122 pm_runtime_enable(&pdev->dev);
4123
4124 r = dispc_runtime_get();
4125 if (r)
4126 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004127
4128 _omap_dispc_initial_config();
4129
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004130 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004131 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004132 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4133
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004134 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004135
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004136 dispc_set_ops(&dispc_ops);
4137
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004138 dss_debugfs_create_file("dispc", dispc_dump_regs);
4139
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004140 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004141
4142err_runtime_get:
4143 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00004144 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004145}
4146
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004147static void dispc_unbind(struct device *dev, struct device *master,
4148 void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004149{
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004150 dispc_set_ops(NULL);
4151
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004152 pm_runtime_disable(dev);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004153
4154 dispc_errata_i734_wa_fini();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004155}
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004156
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004157static const struct component_ops dispc_component_ops = {
4158 .bind = dispc_bind,
4159 .unbind = dispc_unbind,
4160};
4161
4162static int dispc_probe(struct platform_device *pdev)
4163{
4164 return component_add(&pdev->dev, &dispc_component_ops);
4165}
4166
4167static int dispc_remove(struct platform_device *pdev)
4168{
4169 component_del(&pdev->dev, &dispc_component_ops);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004170 return 0;
4171}
4172
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004173static int dispc_runtime_suspend(struct device *dev)
4174{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004175 dispc.is_enabled = false;
4176 /* ensure the dispc_irq_handler sees the is_enabled value */
4177 smp_wmb();
4178 /* wait for current handler to finish before turning the DISPC off */
4179 synchronize_irq(dispc.irq);
4180
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004181 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004182
4183 return 0;
4184}
4185
4186static int dispc_runtime_resume(struct device *dev)
4187{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004188 /*
4189 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4190 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4191 * _omap_dispc_initial_config(). We can thus use it to detect if
4192 * we have lost register context.
4193 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004194 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4195 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004196
Jyri Sarhafbff0102016-06-07 15:09:16 +03004197 dispc_errata_i734_wa();
4198
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004199 dispc_restore_context();
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004200
4201 dispc_restore_gamma_tables();
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004202 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02004203
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004204 dispc.is_enabled = true;
4205 /* ensure the dispc_irq_handler sees the is_enabled value */
4206 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004207
4208 return 0;
4209}
4210
4211static const struct dev_pm_ops dispc_pm_ops = {
4212 .runtime_suspend = dispc_runtime_suspend,
4213 .runtime_resume = dispc_runtime_resume,
4214};
4215
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004216static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004217 .probe = dispc_probe,
4218 .remove = dispc_remove,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004219 .driver = {
4220 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004221 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004222 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03004223 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004224 },
4225};
4226
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004227int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004228{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004229 return platform_driver_register(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004230}
4231
Tomi Valkeinenede92692015-06-04 14:12:16 +03004232void dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004233{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004234 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004235}