blob: eff5548ec093161523f07d745471c323cca6021e [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
Chris Wilsonf3cd4742009-10-13 22:20:20 +010029#include <linux/debugfs.h>
Chris Wilsone637d2c2017-03-16 13:19:57 +000030#include <linux/sort.h>
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +010031#include <linux/sched/mm.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010032#include "intel_drv.h"
Sagar Arun Kamblea2695742017-11-16 19:02:41 +053033#include "intel_guc_submission.h"
Ben Gamari20172632009-02-17 20:08:50 -050034
David Weinehall36cdd012016-08-22 13:59:31 +030035static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
36{
37 return to_i915(node->minor->dev);
38}
39
Chris Wilson70d39fe2010-08-25 16:03:34 +010040static int i915_capabilities(struct seq_file *m, void *data)
41{
David Weinehall36cdd012016-08-22 13:59:31 +030042 struct drm_i915_private *dev_priv = node_to_i915(m->private);
43 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Michal Wajdeczkoa8c9b842017-12-19 11:43:44 +000044 struct drm_printer p = drm_seq_file_printer(m);
Chris Wilson70d39fe2010-08-25 16:03:34 +010045
David Weinehall36cdd012016-08-22 13:59:31 +030046 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
Jani Nikula2e0d26f2016-12-01 14:49:55 +020047 seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
David Weinehall36cdd012016-08-22 13:59:31 +030048 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Chris Wilson418e3cd2017-02-06 21:36:08 +000049
Michal Wajdeczkoa8c9b842017-12-19 11:43:44 +000050 intel_device_info_dump_flags(info, &p);
Michal Wajdeczko5fbbe8d2017-12-21 21:57:34 +000051 intel_device_info_dump_runtime(info, &p);
Chris Wilson3fed1802018-02-07 21:05:43 +000052 intel_driver_caps_print(&dev_priv->caps, &p);
Chris Wilson70d39fe2010-08-25 16:03:34 +010053
Chris Wilson418e3cd2017-02-06 21:36:08 +000054 kernel_param_lock(THIS_MODULE);
Michal Wajdeczkoacfb9972017-12-19 11:43:46 +000055 i915_params_dump(&i915_modparams, &p);
Chris Wilson418e3cd2017-02-06 21:36:08 +000056 kernel_param_unlock(THIS_MODULE);
57
Chris Wilson70d39fe2010-08-25 16:03:34 +010058 return 0;
59}
Ben Gamari433e12f2009-02-17 20:08:51 -050060
Imre Deaka7363de2016-05-12 16:18:52 +030061static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000062{
Chris Wilson573adb32016-08-04 16:32:39 +010063 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000064}
65
Imre Deaka7363de2016-05-12 16:18:52 +030066static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010067{
Chris Wilsonbd3d2252017-10-13 21:26:14 +010068 return obj->pin_global ? 'p' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010069}
70
Imre Deaka7363de2016-05-12 16:18:52 +030071static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000072{
Chris Wilson3e510a82016-08-05 10:14:23 +010073 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010075 case I915_TILING_NONE: return ' ';
76 case I915_TILING_X: return 'X';
77 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -040078 }
Chris Wilsona6172a82009-02-11 14:26:38 +000079}
80
Imre Deaka7363de2016-05-12 16:18:52 +030081static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -070082{
Chris Wilsona65adaf2017-10-09 09:43:57 +010083 return obj->userfault_count ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010084}
85
Imre Deaka7363de2016-05-12 16:18:52 +030086static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010087{
Chris Wilsona4f5ea62016-10-28 13:58:35 +010088 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -070089}
90
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +010091static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
92{
93 u64 size = 0;
94 struct i915_vma *vma;
95
Chris Wilsone2189dd2017-12-07 21:14:07 +000096 for_each_ggtt_vma(vma, obj) {
97 if (drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +010098 size += vma->node.size;
99 }
100
101 return size;
102}
103
Matthew Auld7393b7e2017-10-06 23:18:28 +0100104static const char *
105stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
106{
107 size_t x = 0;
108
109 switch (page_sizes) {
110 case 0:
111 return "";
112 case I915_GTT_PAGE_SIZE_4K:
113 return "4K";
114 case I915_GTT_PAGE_SIZE_64K:
115 return "64K";
116 case I915_GTT_PAGE_SIZE_2M:
117 return "2M";
118 default:
119 if (!buf)
120 return "M";
121
122 if (page_sizes & I915_GTT_PAGE_SIZE_2M)
123 x += snprintf(buf + x, len - x, "2M, ");
124 if (page_sizes & I915_GTT_PAGE_SIZE_64K)
125 x += snprintf(buf + x, len - x, "64K, ");
126 if (page_sizes & I915_GTT_PAGE_SIZE_4K)
127 x += snprintf(buf + x, len - x, "4K, ");
128 buf[x-2] = '\0';
129
130 return buf;
131 }
132}
133
Chris Wilson37811fc2010-08-25 22:45:57 +0100134static void
135describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
136{
Chris Wilsonb4716182015-04-27 13:41:17 +0100137 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000138 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700139 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100140 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800141 int pin_count = 0;
142
Chris Wilson188c1ab2016-04-03 14:14:20 +0100143 lockdep_assert_held(&obj->base.dev->struct_mutex);
144
Chris Wilsond07f0e52016-10-28 13:58:44 +0100145 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100146 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100147 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100148 get_pin_flag(obj),
149 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700150 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100151 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800152 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100153 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100154 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300155 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100156 obj->mm.dirty ? " dirty" : "",
157 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100158 if (obj->base.name)
159 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000160 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100161 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800162 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300163 }
164 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100165 if (obj->pin_global)
166 seq_printf(m, " (global)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100168 if (!drm_mm_node_allocated(&vma->node))
169 continue;
170
Matthew Auld7393b7e2017-10-06 23:18:28 +0100171 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
Chris Wilson3272db52016-08-04 16:32:32 +0100172 i915_vma_is_ggtt(vma) ? "g" : "pp",
Matthew Auld7393b7e2017-10-06 23:18:28 +0100173 vma->node.start, vma->node.size,
174 stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
Chris Wilson21976852017-01-12 11:21:08 +0000175 if (i915_vma_is_ggtt(vma)) {
176 switch (vma->ggtt_view.type) {
177 case I915_GGTT_VIEW_NORMAL:
178 seq_puts(m, ", normal");
179 break;
180
181 case I915_GGTT_VIEW_PARTIAL:
182 seq_printf(m, ", partial [%08llx+%x]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000183 vma->ggtt_view.partial.offset << PAGE_SHIFT,
184 vma->ggtt_view.partial.size << PAGE_SHIFT);
Chris Wilson21976852017-01-12 11:21:08 +0000185 break;
186
187 case I915_GGTT_VIEW_ROTATED:
188 seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000189 vma->ggtt_view.rotated.plane[0].width,
190 vma->ggtt_view.rotated.plane[0].height,
191 vma->ggtt_view.rotated.plane[0].stride,
192 vma->ggtt_view.rotated.plane[0].offset,
193 vma->ggtt_view.rotated.plane[1].width,
194 vma->ggtt_view.rotated.plane[1].height,
195 vma->ggtt_view.rotated.plane[1].stride,
196 vma->ggtt_view.rotated.plane[1].offset);
Chris Wilson21976852017-01-12 11:21:08 +0000197 break;
198
199 default:
200 MISSING_CASE(vma->ggtt_view.type);
201 break;
202 }
203 }
Chris Wilson49ef5292016-08-18 17:17:00 +0100204 if (vma->fence)
205 seq_printf(m, " , fence: %d%s",
206 vma->fence->id,
207 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000208 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700209 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000210 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100211 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100212
Chris Wilsond07f0e52016-10-28 13:58:44 +0100213 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100214 if (engine)
215 seq_printf(m, " (%s)", engine->name);
216
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100217 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
218 if (frontbuffer_bits)
219 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100220}
221
Chris Wilsone637d2c2017-03-16 13:19:57 +0000222static int obj_rank_by_stolen(const void *A, const void *B)
Chris Wilson6d2b88852013-08-07 18:30:54 +0100223{
Chris Wilsone637d2c2017-03-16 13:19:57 +0000224 const struct drm_i915_gem_object *a =
225 *(const struct drm_i915_gem_object **)A;
226 const struct drm_i915_gem_object *b =
227 *(const struct drm_i915_gem_object **)B;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100228
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200229 if (a->stolen->start < b->stolen->start)
230 return -1;
231 if (a->stolen->start > b->stolen->start)
232 return 1;
233 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100234}
235
236static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
237{
David Weinehall36cdd012016-08-22 13:59:31 +0300238 struct drm_i915_private *dev_priv = node_to_i915(m->private);
239 struct drm_device *dev = &dev_priv->drm;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000240 struct drm_i915_gem_object **objects;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100241 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300242 u64 total_obj_size, total_gtt_size;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000243 unsigned long total, count, n;
244 int ret;
245
246 total = READ_ONCE(dev_priv->mm.object_count);
Michal Hocko20981052017-05-17 14:23:12 +0200247 objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000248 if (!objects)
249 return -ENOMEM;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100250
251 ret = mutex_lock_interruptible(&dev->struct_mutex);
252 if (ret)
Chris Wilsone637d2c2017-03-16 13:19:57 +0000253 goto out;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100254
255 total_obj_size = total_gtt_size = count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100256
257 spin_lock(&dev_priv->mm.obj_lock);
258 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000259 if (count == total)
260 break;
261
Chris Wilson6d2b88852013-08-07 18:30:54 +0100262 if (obj->stolen == NULL)
263 continue;
264
Chris Wilsone637d2c2017-03-16 13:19:57 +0000265 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100266 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100267 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000268
Chris Wilson6d2b88852013-08-07 18:30:54 +0100269 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100270 list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000271 if (count == total)
272 break;
273
Chris Wilson6d2b88852013-08-07 18:30:54 +0100274 if (obj->stolen == NULL)
275 continue;
276
Chris Wilsone637d2c2017-03-16 13:19:57 +0000277 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100278 total_obj_size += obj->base.size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100279 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100280 spin_unlock(&dev_priv->mm.obj_lock);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100281
Chris Wilsone637d2c2017-03-16 13:19:57 +0000282 sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);
283
284 seq_puts(m, "Stolen:\n");
285 for (n = 0; n < count; n++) {
286 seq_puts(m, " ");
287 describe_obj(m, objects[n]);
288 seq_putc(m, '\n');
289 }
290 seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100291 count, total_obj_size, total_gtt_size);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000292
293 mutex_unlock(&dev->struct_mutex);
294out:
Michal Hocko20981052017-05-17 14:23:12 +0200295 kvfree(objects);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000296 return ret;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100297}
298
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100299struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000300 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300301 unsigned long count;
302 u64 total, unbound;
303 u64 global, shared;
304 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100305};
306
307static int per_file_stats(int id, void *ptr, void *data)
308{
309 struct drm_i915_gem_object *obj = ptr;
310 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000311 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100312
Chris Wilson0caf81b2017-06-17 12:57:44 +0100313 lockdep_assert_held(&obj->base.dev->struct_mutex);
314
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100315 stats->count++;
316 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100317 if (!obj->bind_count)
318 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000319 if (obj->base.name || obj->base.dma_buf)
320 stats->shared += obj->base.size;
321
Chris Wilson894eeec2016-08-04 07:52:20 +0100322 list_for_each_entry(vma, &obj->vma_list, obj_link) {
323 if (!drm_mm_node_allocated(&vma->node))
324 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000325
Chris Wilson3272db52016-08-04 16:32:32 +0100326 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100327 stats->global += vma->node.size;
328 } else {
329 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000330
Chris Wilson2bfa9962016-08-04 07:52:25 +0100331 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000332 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000333 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100334
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100335 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100336 stats->active += vma->node.size;
337 else
338 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100339 }
340
341 return 0;
342}
343
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100344#define print_file_stats(m, name, stats) do { \
345 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300346 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100347 name, \
348 stats.count, \
349 stats.total, \
350 stats.active, \
351 stats.inactive, \
352 stats.global, \
353 stats.shared, \
354 stats.unbound); \
355} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800356
357static void print_batch_pool_stats(struct seq_file *m,
358 struct drm_i915_private *dev_priv)
359{
360 struct drm_i915_gem_object *obj;
361 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000362 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530363 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000364 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800365
366 memset(&stats, 0, sizeof(stats));
367
Akash Goel3b3f1652016-10-13 22:44:48 +0530368 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000369 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100370 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000371 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100372 batch_pool_link)
373 per_file_stats(0, obj, &stats);
374 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100375 }
Brad Volkin493018d2014-12-11 12:13:08 -0800376
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100377 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800378}
379
Chris Wilson15da9562016-05-24 14:53:43 +0100380static int per_file_ctx_stats(int id, void *ptr, void *data)
381{
382 struct i915_gem_context *ctx = ptr;
383 int n;
384
385 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
386 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100387 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100388 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100389 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100390 }
391
392 return 0;
393}
394
395static void print_context_stats(struct seq_file *m,
396 struct drm_i915_private *dev_priv)
397{
David Weinehall36cdd012016-08-22 13:59:31 +0300398 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100399 struct file_stats stats;
400 struct drm_file *file;
401
402 memset(&stats, 0, sizeof(stats));
403
David Weinehall36cdd012016-08-22 13:59:31 +0300404 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100405 if (dev_priv->kernel_context)
406 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
407
David Weinehall36cdd012016-08-22 13:59:31 +0300408 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100409 struct drm_i915_file_private *fpriv = file->driver_priv;
410 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
411 }
David Weinehall36cdd012016-08-22 13:59:31 +0300412 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100413
414 print_file_stats(m, "[k]contexts", stats);
415}
416
David Weinehall36cdd012016-08-22 13:59:31 +0300417static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100418{
David Weinehall36cdd012016-08-22 13:59:31 +0300419 struct drm_i915_private *dev_priv = node_to_i915(m->private);
420 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300421 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100422 u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
423 u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000424 struct drm_i915_gem_object *obj;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100425 unsigned int page_sizes = 0;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100426 struct drm_file *file;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100427 char buf[80];
Chris Wilson73aa8082010-09-30 11:46:12 +0100428 int ret;
429
430 ret = mutex_lock_interruptible(&dev->struct_mutex);
431 if (ret)
432 return ret;
433
Chris Wilson3ef7f222016-10-18 13:02:48 +0100434 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000435 dev_priv->mm.object_count,
436 dev_priv->mm.object_memory);
437
Chris Wilson1544c422016-08-15 13:18:16 +0100438 size = count = 0;
439 mapped_size = mapped_count = 0;
440 purgeable_size = purgeable_count = 0;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100441 huge_size = huge_count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100442
443 spin_lock(&dev_priv->mm.obj_lock);
444 list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100445 size += obj->base.size;
446 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200447
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100448 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200449 purgeable_size += obj->base.size;
450 ++purgeable_count;
451 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100452
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100453 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100454 mapped_count++;
455 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100456 }
Matthew Auld7393b7e2017-10-06 23:18:28 +0100457
458 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
459 huge_count++;
460 huge_size += obj->base.size;
461 page_sizes |= obj->mm.page_sizes.sg;
462 }
Chris Wilson6299f992010-11-24 12:23:44 +0000463 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100464 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
465
466 size = count = dpy_size = dpy_count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100467 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100468 size += obj->base.size;
469 ++count;
470
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100471 if (obj->pin_global) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100472 dpy_size += obj->base.size;
473 ++dpy_count;
474 }
475
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100476 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100477 purgeable_size += obj->base.size;
478 ++purgeable_count;
479 }
480
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100481 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100482 mapped_count++;
483 mapped_size += obj->base.size;
484 }
Matthew Auld7393b7e2017-10-06 23:18:28 +0100485
486 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
487 huge_count++;
488 huge_size += obj->base.size;
489 page_sizes |= obj->mm.page_sizes.sg;
490 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100491 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100492 spin_unlock(&dev_priv->mm.obj_lock);
493
Chris Wilson2bd160a2016-08-15 10:48:45 +0100494 seq_printf(m, "%u bound objects, %llu bytes\n",
495 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300496 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200497 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100498 seq_printf(m, "%u mapped objects, %llu bytes\n",
499 mapped_count, mapped_size);
Matthew Auld7393b7e2017-10-06 23:18:28 +0100500 seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
501 huge_count,
502 stringify_page_sizes(page_sizes, buf, sizeof(buf)),
503 huge_size);
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100504 seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
Chris Wilson2bd160a2016-08-15 10:48:45 +0100505 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000506
Matthew Auldb7128ef2017-12-11 15:18:22 +0000507 seq_printf(m, "%llu [%pa] gtt total\n",
508 ggtt->base.total, &ggtt->mappable_end);
Matthew Auld7393b7e2017-10-06 23:18:28 +0100509 seq_printf(m, "Supported page sizes: %s\n",
510 stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
511 buf, sizeof(buf)));
Chris Wilson73aa8082010-09-30 11:46:12 +0100512
Damien Lespiau267f0c92013-06-24 22:59:48 +0100513 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800514 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200515 mutex_unlock(&dev->struct_mutex);
516
517 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100518 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100519 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
520 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100521 struct drm_i915_file_private *file_priv = file->driver_priv;
522 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900523 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100524
Chris Wilson0caf81b2017-06-17 12:57:44 +0100525 mutex_lock(&dev->struct_mutex);
526
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100527 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000528 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100529 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100530 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100531 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900532 /*
533 * Although we have a valid reference on file->pid, that does
534 * not guarantee that the task_struct who called get_pid() is
535 * still alive (e.g. get_pid(current) => fork() => exit()).
536 * Therefore, we need to protect this ->comm access using RCU.
537 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100538 request = list_first_entry_or_null(&file_priv->mm.request_list,
539 struct drm_i915_gem_request,
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000540 client_link);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900541 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100542 task = pid_task(request && request->ctx->pid ?
543 request->ctx->pid : file->pid,
544 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800545 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900546 rcu_read_unlock();
Chris Wilson0caf81b2017-06-17 12:57:44 +0100547
Chris Wilsonc84455b2016-08-15 10:49:08 +0100548 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100549 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200550 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100551
552 return 0;
553}
554
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100555static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000556{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100557 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300558 struct drm_i915_private *dev_priv = node_to_i915(node);
559 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonf2123812017-10-16 12:40:37 +0100560 struct drm_i915_gem_object **objects;
Chris Wilson08c18322011-01-10 00:00:24 +0000561 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300562 u64 total_obj_size, total_gtt_size;
Chris Wilsonf2123812017-10-16 12:40:37 +0100563 unsigned long nobject, n;
Chris Wilson08c18322011-01-10 00:00:24 +0000564 int count, ret;
565
Chris Wilsonf2123812017-10-16 12:40:37 +0100566 nobject = READ_ONCE(dev_priv->mm.object_count);
567 objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
568 if (!objects)
569 return -ENOMEM;
570
Chris Wilson08c18322011-01-10 00:00:24 +0000571 ret = mutex_lock_interruptible(&dev->struct_mutex);
572 if (ret)
573 return ret;
574
Chris Wilsonf2123812017-10-16 12:40:37 +0100575 count = 0;
576 spin_lock(&dev_priv->mm.obj_lock);
577 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
578 objects[count++] = obj;
579 if (count == nobject)
580 break;
581 }
582 spin_unlock(&dev_priv->mm.obj_lock);
583
584 total_obj_size = total_gtt_size = 0;
585 for (n = 0; n < count; n++) {
586 obj = objects[n];
587
Damien Lespiau267f0c92013-06-24 22:59:48 +0100588 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000589 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100590 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000591 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100592 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000593 }
594
595 mutex_unlock(&dev->struct_mutex);
596
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300597 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000598 count, total_obj_size, total_gtt_size);
Chris Wilsonf2123812017-10-16 12:40:37 +0100599 kvfree(objects);
Chris Wilson08c18322011-01-10 00:00:24 +0000600
601 return 0;
602}
603
Brad Volkin493018d2014-12-11 12:13:08 -0800604static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
605{
David Weinehall36cdd012016-08-22 13:59:31 +0300606 struct drm_i915_private *dev_priv = node_to_i915(m->private);
607 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800608 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000609 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530610 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100611 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000612 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800613
614 ret = mutex_lock_interruptible(&dev->struct_mutex);
615 if (ret)
616 return ret;
617
Akash Goel3b3f1652016-10-13 22:44:48 +0530618 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000619 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100620 int count;
621
622 count = 0;
623 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000624 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100625 batch_pool_link)
626 count++;
627 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000628 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100629
630 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000631 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100632 batch_pool_link) {
633 seq_puts(m, " ");
634 describe_obj(m, obj);
635 seq_putc(m, '\n');
636 }
637
638 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100639 }
Brad Volkin493018d2014-12-11 12:13:08 -0800640 }
641
Chris Wilson8d9d5742015-04-07 16:20:38 +0100642 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800643
644 mutex_unlock(&dev->struct_mutex);
645
646 return 0;
647}
648
Ben Gamari20172632009-02-17 20:08:50 -0500649static int i915_interrupt_info(struct seq_file *m, void *data)
650{
David Weinehall36cdd012016-08-22 13:59:31 +0300651 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000652 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530653 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100654 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100655
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200656 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500657
David Weinehall36cdd012016-08-22 13:59:31 +0300658 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300659 seq_printf(m, "Master Interrupt Control:\t%08x\n",
660 I915_READ(GEN8_MASTER_IRQ));
661
662 seq_printf(m, "Display IER:\t%08x\n",
663 I915_READ(VLV_IER));
664 seq_printf(m, "Display IIR:\t%08x\n",
665 I915_READ(VLV_IIR));
666 seq_printf(m, "Display IIR_RW:\t%08x\n",
667 I915_READ(VLV_IIR_RW));
668 seq_printf(m, "Display IMR:\t%08x\n",
669 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100670 for_each_pipe(dev_priv, pipe) {
671 enum intel_display_power_domain power_domain;
672
673 power_domain = POWER_DOMAIN_PIPE(pipe);
674 if (!intel_display_power_get_if_enabled(dev_priv,
675 power_domain)) {
676 seq_printf(m, "Pipe %c power disabled\n",
677 pipe_name(pipe));
678 continue;
679 }
680
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300681 seq_printf(m, "Pipe %c stat:\t%08x\n",
682 pipe_name(pipe),
683 I915_READ(PIPESTAT(pipe)));
684
Chris Wilson9c870d02016-10-24 13:42:15 +0100685 intel_display_power_put(dev_priv, power_domain);
686 }
687
688 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300689 seq_printf(m, "Port hotplug:\t%08x\n",
690 I915_READ(PORT_HOTPLUG_EN));
691 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
692 I915_READ(VLV_DPFLIPSTAT));
693 seq_printf(m, "DPINVGTT:\t%08x\n",
694 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100695 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300696
697 for (i = 0; i < 4; i++) {
698 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
699 i, I915_READ(GEN8_GT_IMR(i)));
700 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
701 i, I915_READ(GEN8_GT_IIR(i)));
702 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
703 i, I915_READ(GEN8_GT_IER(i)));
704 }
705
706 seq_printf(m, "PCU interrupt mask:\t%08x\n",
707 I915_READ(GEN8_PCU_IMR));
708 seq_printf(m, "PCU interrupt identity:\t%08x\n",
709 I915_READ(GEN8_PCU_IIR));
710 seq_printf(m, "PCU interrupt enable:\t%08x\n",
711 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300712 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700713 seq_printf(m, "Master Interrupt Control:\t%08x\n",
714 I915_READ(GEN8_MASTER_IRQ));
715
716 for (i = 0; i < 4; i++) {
717 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
718 i, I915_READ(GEN8_GT_IMR(i)));
719 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
720 i, I915_READ(GEN8_GT_IIR(i)));
721 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
722 i, I915_READ(GEN8_GT_IER(i)));
723 }
724
Damien Lespiau055e3932014-08-18 13:49:10 +0100725 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200726 enum intel_display_power_domain power_domain;
727
728 power_domain = POWER_DOMAIN_PIPE(pipe);
729 if (!intel_display_power_get_if_enabled(dev_priv,
730 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300731 seq_printf(m, "Pipe %c power disabled\n",
732 pipe_name(pipe));
733 continue;
734 }
Ben Widawskya123f152013-11-02 21:07:10 -0700735 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000736 pipe_name(pipe),
737 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700738 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000739 pipe_name(pipe),
740 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700741 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000742 pipe_name(pipe),
743 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200744
745 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700746 }
747
748 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
749 I915_READ(GEN8_DE_PORT_IMR));
750 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
751 I915_READ(GEN8_DE_PORT_IIR));
752 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
753 I915_READ(GEN8_DE_PORT_IER));
754
755 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
756 I915_READ(GEN8_DE_MISC_IMR));
757 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
758 I915_READ(GEN8_DE_MISC_IIR));
759 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
760 I915_READ(GEN8_DE_MISC_IER));
761
762 seq_printf(m, "PCU interrupt mask:\t%08x\n",
763 I915_READ(GEN8_PCU_IMR));
764 seq_printf(m, "PCU interrupt identity:\t%08x\n",
765 I915_READ(GEN8_PCU_IIR));
766 seq_printf(m, "PCU interrupt enable:\t%08x\n",
767 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300768 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700769 seq_printf(m, "Display IER:\t%08x\n",
770 I915_READ(VLV_IER));
771 seq_printf(m, "Display IIR:\t%08x\n",
772 I915_READ(VLV_IIR));
773 seq_printf(m, "Display IIR_RW:\t%08x\n",
774 I915_READ(VLV_IIR_RW));
775 seq_printf(m, "Display IMR:\t%08x\n",
776 I915_READ(VLV_IMR));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000777 for_each_pipe(dev_priv, pipe) {
778 enum intel_display_power_domain power_domain;
779
780 power_domain = POWER_DOMAIN_PIPE(pipe);
781 if (!intel_display_power_get_if_enabled(dev_priv,
782 power_domain)) {
783 seq_printf(m, "Pipe %c power disabled\n",
784 pipe_name(pipe));
785 continue;
786 }
787
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700788 seq_printf(m, "Pipe %c stat:\t%08x\n",
789 pipe_name(pipe),
790 I915_READ(PIPESTAT(pipe)));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000791 intel_display_power_put(dev_priv, power_domain);
792 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700793
794 seq_printf(m, "Master IER:\t%08x\n",
795 I915_READ(VLV_MASTER_IER));
796
797 seq_printf(m, "Render IER:\t%08x\n",
798 I915_READ(GTIER));
799 seq_printf(m, "Render IIR:\t%08x\n",
800 I915_READ(GTIIR));
801 seq_printf(m, "Render IMR:\t%08x\n",
802 I915_READ(GTIMR));
803
804 seq_printf(m, "PM IER:\t\t%08x\n",
805 I915_READ(GEN6_PMIER));
806 seq_printf(m, "PM IIR:\t\t%08x\n",
807 I915_READ(GEN6_PMIIR));
808 seq_printf(m, "PM IMR:\t\t%08x\n",
809 I915_READ(GEN6_PMIMR));
810
811 seq_printf(m, "Port hotplug:\t%08x\n",
812 I915_READ(PORT_HOTPLUG_EN));
813 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
814 I915_READ(VLV_DPFLIPSTAT));
815 seq_printf(m, "DPINVGTT:\t%08x\n",
816 I915_READ(DPINVGTT));
817
David Weinehall36cdd012016-08-22 13:59:31 +0300818 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800819 seq_printf(m, "Interrupt enable: %08x\n",
820 I915_READ(IER));
821 seq_printf(m, "Interrupt identity: %08x\n",
822 I915_READ(IIR));
823 seq_printf(m, "Interrupt mask: %08x\n",
824 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100825 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800826 seq_printf(m, "Pipe %c stat: %08x\n",
827 pipe_name(pipe),
828 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800829 } else {
830 seq_printf(m, "North Display Interrupt enable: %08x\n",
831 I915_READ(DEIER));
832 seq_printf(m, "North Display Interrupt identity: %08x\n",
833 I915_READ(DEIIR));
834 seq_printf(m, "North Display Interrupt mask: %08x\n",
835 I915_READ(DEIMR));
836 seq_printf(m, "South Display Interrupt enable: %08x\n",
837 I915_READ(SDEIER));
838 seq_printf(m, "South Display Interrupt identity: %08x\n",
839 I915_READ(SDEIIR));
840 seq_printf(m, "South Display Interrupt mask: %08x\n",
841 I915_READ(SDEIMR));
842 seq_printf(m, "Graphics Interrupt enable: %08x\n",
843 I915_READ(GTIER));
844 seq_printf(m, "Graphics Interrupt identity: %08x\n",
845 I915_READ(GTIIR));
846 seq_printf(m, "Graphics Interrupt mask: %08x\n",
847 I915_READ(GTIMR));
848 }
Chris Wilsond5acadf2017-12-09 10:44:18 +0000849 if (INTEL_GEN(dev_priv) >= 6) {
850 for_each_engine(engine, dev_priv, id) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100851 seq_printf(m,
852 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000853 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000854 }
Chris Wilson9862e602011-01-04 22:22:17 +0000855 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200856 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100857
Ben Gamari20172632009-02-17 20:08:50 -0500858 return 0;
859}
860
Chris Wilsona6172a82009-02-11 14:26:38 +0000861static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
862{
David Weinehall36cdd012016-08-22 13:59:31 +0300863 struct drm_i915_private *dev_priv = node_to_i915(m->private);
864 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100865 int i, ret;
866
867 ret = mutex_lock_interruptible(&dev->struct_mutex);
868 if (ret)
869 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000870
Chris Wilsona6172a82009-02-11 14:26:38 +0000871 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
872 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100873 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000874
Chris Wilson6c085a72012-08-20 11:40:46 +0200875 seq_printf(m, "Fence %d, pin count = %d, object = ",
876 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100877 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100878 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100879 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100880 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100881 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000882 }
883
Chris Wilson05394f32010-11-08 19:18:58 +0000884 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000885 return 0;
886}
887
Chris Wilson98a2f412016-10-12 10:05:18 +0100888#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000889static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
890 size_t count, loff_t *pos)
891{
892 struct i915_gpu_state *error = file->private_data;
893 struct drm_i915_error_state_buf str;
894 ssize_t ret;
895 loff_t tmp;
896
897 if (!error)
898 return 0;
899
900 ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
901 if (ret)
902 return ret;
903
904 ret = i915_error_state_to_str(&str, error);
905 if (ret)
906 goto out;
907
908 tmp = 0;
909 ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
910 if (ret < 0)
911 goto out;
912
913 *pos = str.start + ret;
914out:
915 i915_error_state_buf_release(&str);
916 return ret;
917}
918
919static int gpu_state_release(struct inode *inode, struct file *file)
920{
921 i915_gpu_state_put(file->private_data);
922 return 0;
923}
924
925static int i915_gpu_info_open(struct inode *inode, struct file *file)
926{
Chris Wilson090e5fe2017-03-28 14:14:07 +0100927 struct drm_i915_private *i915 = inode->i_private;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000928 struct i915_gpu_state *gpu;
929
Chris Wilson090e5fe2017-03-28 14:14:07 +0100930 intel_runtime_pm_get(i915);
931 gpu = i915_capture_gpu_state(i915);
932 intel_runtime_pm_put(i915);
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000933 if (!gpu)
934 return -ENOMEM;
935
936 file->private_data = gpu;
937 return 0;
938}
939
940static const struct file_operations i915_gpu_info_fops = {
941 .owner = THIS_MODULE,
942 .open = i915_gpu_info_open,
943 .read = gpu_state_read,
944 .llseek = default_llseek,
945 .release = gpu_state_release,
946};
Chris Wilson98a2f412016-10-12 10:05:18 +0100947
Daniel Vetterd5442302012-04-27 15:17:40 +0200948static ssize_t
949i915_error_state_write(struct file *filp,
950 const char __user *ubuf,
951 size_t cnt,
952 loff_t *ppos)
953{
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000954 struct i915_gpu_state *error = filp->private_data;
955
956 if (!error)
957 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200958
959 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000960 i915_reset_error_state(error->i915);
Daniel Vetterd5442302012-04-27 15:17:40 +0200961
962 return cnt;
963}
964
965static int i915_error_state_open(struct inode *inode, struct file *file)
966{
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000967 file->private_data = i915_first_error_state(inode->i_private);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300968 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200969}
970
Daniel Vetterd5442302012-04-27 15:17:40 +0200971static const struct file_operations i915_error_state_fops = {
972 .owner = THIS_MODULE,
973 .open = i915_error_state_open,
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000974 .read = gpu_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200975 .write = i915_error_state_write,
976 .llseek = default_llseek,
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000977 .release = gpu_state_release,
Daniel Vetterd5442302012-04-27 15:17:40 +0200978};
Chris Wilson98a2f412016-10-12 10:05:18 +0100979#endif
980
Kees Cook647416f2013-03-10 14:10:06 -0700981static int
Kees Cook647416f2013-03-10 14:10:06 -0700982i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200983{
David Weinehall36cdd012016-08-22 13:59:31 +0300984 struct drm_i915_private *dev_priv = data;
985 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +0200986 int ret;
987
Mika Kuoppala40633212012-12-04 15:12:00 +0200988 ret = mutex_lock_interruptible(&dev->struct_mutex);
989 if (ret)
990 return ret;
991
Chris Wilson65c475c2018-01-02 15:12:31 +0000992 intel_runtime_pm_get(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100993 ret = i915_gem_set_global_seqno(dev, val);
Chris Wilson65c475c2018-01-02 15:12:31 +0000994 intel_runtime_pm_put(dev_priv);
995
Mika Kuoppala40633212012-12-04 15:12:00 +0200996 mutex_unlock(&dev->struct_mutex);
997
Kees Cook647416f2013-03-10 14:10:06 -0700998 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200999}
1000
Kees Cook647416f2013-03-10 14:10:06 -07001001DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
Chris Wilson9b6586a2017-02-23 07:44:08 +00001002 NULL, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001003 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001004
Deepak Sadb4bd12014-03-31 11:30:02 +05301005static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001006{
David Weinehall36cdd012016-08-22 13:59:31 +03001007 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001008 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001009 int ret = 0;
1010
1011 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001012
David Weinehall36cdd012016-08-22 13:59:31 +03001013 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001014 u16 rgvswctl = I915_READ16(MEMSWCTL);
1015 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1016
1017 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1018 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1019 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1020 MEMSTAT_VID_SHIFT);
1021 seq_printf(m, "Current P-state: %d\n",
1022 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001023 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001024 u32 rpmodectl, freq_sts;
Wayne Boyer666a4532015-12-09 12:29:35 -08001025
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001026 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001027
1028 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1029 seq_printf(m, "Video Turbo Mode: %s\n",
1030 yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
1031 seq_printf(m, "HW control enabled: %s\n",
1032 yesno(rpmodectl & GEN6_RP_ENABLE));
1033 seq_printf(m, "SW control enabled: %s\n",
1034 yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
1035 GEN6_RP_MEDIA_SW_MODE));
1036
Wayne Boyer666a4532015-12-09 12:29:35 -08001037 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1038 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1039 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1040
1041 seq_printf(m, "actual GPU freq: %d MHz\n",
1042 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1043
1044 seq_printf(m, "current GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001045 intel_gpu_freq(dev_priv, rps->cur_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001046
1047 seq_printf(m, "max GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001048 intel_gpu_freq(dev_priv, rps->max_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001049
1050 seq_printf(m, "min GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001051 intel_gpu_freq(dev_priv, rps->min_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001052
1053 seq_printf(m, "idle GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001054 intel_gpu_freq(dev_priv, rps->idle_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001055
1056 seq_printf(m,
1057 "efficient (RPe) frequency: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001058 intel_gpu_freq(dev_priv, rps->efficient_freq));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001059 mutex_unlock(&dev_priv->pcu_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001060 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001061 u32 rp_state_limits;
1062 u32 gt_perf_status;
1063 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001064 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001065 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001066 u32 rpupei, rpcurup, rpprevup;
1067 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001068 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001069 int max_freq;
1070
Bob Paauwe35040562015-06-25 14:54:07 -07001071 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001072 if (IS_GEN9_LP(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001073 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1074 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1075 } else {
1076 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1077 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1078 }
1079
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001080 /* RPSTAT1 is in the GT power well */
Mika Kuoppala59bad942015-01-16 11:34:40 +02001081 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001082
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001083 reqf = I915_READ(GEN6_RPNSWREQ);
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001084 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel60260a52015-03-06 11:07:21 +05301085 reqf >>= 23;
1086 else {
1087 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001088 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301089 reqf >>= 24;
1090 else
1091 reqf >>= 25;
1092 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001093 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001094
Chris Wilson0d8f9492014-03-27 09:06:14 +00001095 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1096 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1097 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1098
Jesse Barnesccab5c82011-01-18 15:49:25 -08001099 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301100 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1101 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1102 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1103 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1104 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1105 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00001106 cagf = intel_gpu_freq(dev_priv,
1107 intel_get_cagf(dev_priv, rpstat));
Jesse Barnesccab5c82011-01-18 15:49:25 -08001108
Mika Kuoppala59bad942015-01-16 11:34:40 +02001109 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001110
David Weinehall36cdd012016-08-22 13:59:31 +03001111 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001112 pm_ier = I915_READ(GEN6_PMIER);
1113 pm_imr = I915_READ(GEN6_PMIMR);
1114 pm_isr = I915_READ(GEN6_PMISR);
1115 pm_iir = I915_READ(GEN6_PMIIR);
1116 pm_mask = I915_READ(GEN6_PMINTRMSK);
1117 } else {
1118 pm_ier = I915_READ(GEN8_GT_IER(2));
1119 pm_imr = I915_READ(GEN8_GT_IMR(2));
1120 pm_isr = I915_READ(GEN8_GT_ISR(2));
1121 pm_iir = I915_READ(GEN8_GT_IIR(2));
1122 pm_mask = I915_READ(GEN6_PMINTRMSK);
1123 }
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01001124 seq_printf(m, "Video Turbo Mode: %s\n",
1125 yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
1126 seq_printf(m, "HW control enabled: %s\n",
1127 yesno(rpmodectl & GEN6_RP_ENABLE));
1128 seq_printf(m, "SW control enabled: %s\n",
1129 yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
1130 GEN6_RP_MEDIA_SW_MODE));
Chris Wilson0d8f9492014-03-27 09:06:14 +00001131 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001132 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05301133 seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001134 rps->pm_intrmsk_mbz);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001135 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001136 seq_printf(m, "Render p-state ratio: %d\n",
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001137 (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001138 seq_printf(m, "Render p-state VID: %d\n",
1139 gt_perf_status & 0xff);
1140 seq_printf(m, "Render p-state limit: %d\n",
1141 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001142 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1143 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1144 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1145 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001146 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001147 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301148 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1149 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1150 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1151 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1152 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1153 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001154 seq_printf(m, "Up threshold: %d%%\n", rps->up_threshold);
Chris Wilsond86ed342015-04-27 13:41:19 +01001155
Akash Goeld6cda9c2016-04-23 00:05:46 +05301156 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1157 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1158 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1159 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1160 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1161 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001162 seq_printf(m, "Down threshold: %d%%\n", rps->down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001163
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001164 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001165 rp_state_cap >> 16) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001166 max_freq *= (IS_GEN9_BC(dev_priv) ||
1167 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001168 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001169 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001170
1171 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001172 max_freq *= (IS_GEN9_BC(dev_priv) ||
1173 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001174 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001175 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001176
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001177 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001178 rp_state_cap >> 0) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001179 max_freq *= (IS_GEN9_BC(dev_priv) ||
1180 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001181 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001182 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001183 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001184 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001185
Chris Wilsond86ed342015-04-27 13:41:19 +01001186 seq_printf(m, "Current freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001187 intel_gpu_freq(dev_priv, rps->cur_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001188 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001189 seq_printf(m, "Idle freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001190 intel_gpu_freq(dev_priv, rps->idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001191 seq_printf(m, "Min freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001192 intel_gpu_freq(dev_priv, rps->min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001193 seq_printf(m, "Boost freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001194 intel_gpu_freq(dev_priv, rps->boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001195 seq_printf(m, "Max freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001196 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001197 seq_printf(m,
1198 "efficient (RPe) frequency: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001199 intel_gpu_freq(dev_priv, rps->efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001200 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001201 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001202 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001203
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001204 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
Mika Kahola1170f282015-09-25 14:00:32 +03001205 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1206 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1207
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001208 intel_runtime_pm_put(dev_priv);
1209 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001210}
1211
Ben Widawskyd6369512016-09-20 16:54:32 +03001212static void i915_instdone_info(struct drm_i915_private *dev_priv,
1213 struct seq_file *m,
1214 struct intel_instdone *instdone)
1215{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001216 int slice;
1217 int subslice;
1218
Ben Widawskyd6369512016-09-20 16:54:32 +03001219 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1220 instdone->instdone);
1221
1222 if (INTEL_GEN(dev_priv) <= 3)
1223 return;
1224
1225 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1226 instdone->slice_common);
1227
1228 if (INTEL_GEN(dev_priv) <= 6)
1229 return;
1230
Ben Widawskyf9e61372016-09-20 16:54:33 +03001231 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1232 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1233 slice, subslice, instdone->sampler[slice][subslice]);
1234
1235 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1236 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1237 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001238}
1239
Chris Wilsonf6544492015-01-26 18:03:04 +02001240static int i915_hangcheck_info(struct seq_file *m, void *unused)
1241{
David Weinehall36cdd012016-08-22 13:59:31 +03001242 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001243 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001244 u64 acthd[I915_NUM_ENGINES];
1245 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001246 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001247 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001248
Chris Wilson8af29b02016-09-09 14:11:47 +01001249 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001250 seq_puts(m, "Wedged\n");
1251 if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
1252 seq_puts(m, "Reset in progress: struct_mutex backoff\n");
1253 if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
1254 seq_puts(m, "Reset in progress: reset handoff to waiter\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001255 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001256 seq_puts(m, "Waiter holding struct mutex\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001257 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001258 seq_puts(m, "struct_mutex blocked for reset\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001259
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001260 if (!i915_modparams.enable_hangcheck) {
Chris Wilson8c185ec2017-03-16 17:13:02 +00001261 seq_puts(m, "Hangcheck disabled\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001262 return 0;
1263 }
1264
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001265 intel_runtime_pm_get(dev_priv);
1266
Akash Goel3b3f1652016-10-13 22:44:48 +05301267 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001268 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001269 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001270 }
1271
Akash Goel3b3f1652016-10-13 22:44:48 +05301272 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001273
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001274 intel_runtime_pm_put(dev_priv);
1275
Chris Wilson8352aea2017-03-03 09:00:56 +00001276 if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
1277 seq_printf(m, "Hangcheck active, timer fires in %dms\n",
Chris Wilsonf6544492015-01-26 18:03:04 +02001278 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1279 jiffies));
Chris Wilson8352aea2017-03-03 09:00:56 +00001280 else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
1281 seq_puts(m, "Hangcheck active, work pending\n");
1282 else
1283 seq_puts(m, "Hangcheck inactive\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001284
Chris Wilsonf73b5672017-03-02 15:03:56 +00001285 seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));
1286
Akash Goel3b3f1652016-10-13 22:44:48 +05301287 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001288 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1289 struct rb_node *rb;
1290
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001291 seq_printf(m, "%s:\n", engine->name);
Chris Wilsonf73b5672017-03-02 15:03:56 +00001292 seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001293 engine->hangcheck.seqno, seqno[id],
Chris Wilsonf73b5672017-03-02 15:03:56 +00001294 intel_engine_last_submit(engine),
1295 engine->timeline->inflight_seqnos);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001296 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
Chris Wilson83348ba2016-08-09 17:47:51 +01001297 yesno(intel_engine_has_waiter(engine)),
1298 yesno(test_bit(engine->id,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001299 &dev_priv->gpu_error.missed_irq_rings)),
1300 yesno(engine->hangcheck.stalled));
1301
Chris Wilson61d3dc72017-03-03 19:08:24 +00001302 spin_lock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001303 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08001304 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson33f53712016-10-04 21:11:32 +01001305
1306 seq_printf(m, "\t%s [%d] waiting for %x\n",
1307 w->tsk->comm, w->tsk->pid, w->seqno);
1308 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001309 spin_unlock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001310
Chris Wilsonf6544492015-01-26 18:03:04 +02001311 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001312 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001313 (long long)acthd[id]);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001314 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1315 hangcheck_action_to_str(engine->hangcheck.action),
1316 engine->hangcheck.action,
1317 jiffies_to_msecs(jiffies -
1318 engine->hangcheck.action_timestamp));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001319
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001320 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001321 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001322
Ben Widawskyd6369512016-09-20 16:54:32 +03001323 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001324
Ben Widawskyd6369512016-09-20 16:54:32 +03001325 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001326
Ben Widawskyd6369512016-09-20 16:54:32 +03001327 i915_instdone_info(dev_priv, m,
1328 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001329 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001330 }
1331
1332 return 0;
1333}
1334
Michel Thierry061d06a2017-06-20 10:57:49 +01001335static int i915_reset_info(struct seq_file *m, void *unused)
1336{
1337 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1338 struct i915_gpu_error *error = &dev_priv->gpu_error;
1339 struct intel_engine_cs *engine;
1340 enum intel_engine_id id;
1341
1342 seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));
1343
1344 for_each_engine(engine, dev_priv, id) {
1345 seq_printf(m, "%s = %u\n", engine->name,
1346 i915_reset_engine_count(error, engine));
1347 }
1348
1349 return 0;
1350}
1351
Ben Widawsky4d855292011-12-12 19:34:16 -08001352static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001353{
David Weinehall36cdd012016-08-22 13:59:31 +03001354 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001355 u32 rgvmodectl, rstdbyctl;
1356 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001357
Ben Widawsky616fdb52011-10-05 11:44:54 -07001358 rgvmodectl = I915_READ(MEMMODECTL);
1359 rstdbyctl = I915_READ(RSTDBYCTL);
1360 crstandvid = I915_READ16(CRSTANDVID);
1361
Jani Nikula742f4912015-09-03 11:16:09 +03001362 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001363 seq_printf(m, "Boost freq: %d\n",
1364 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1365 MEMMODE_BOOST_FREQ_SHIFT);
1366 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001367 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001368 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001369 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001370 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001371 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001372 seq_printf(m, "Starting frequency: P%d\n",
1373 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001374 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001375 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001376 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1377 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1378 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1379 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001380 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001381 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001382 switch (rstdbyctl & RSX_STATUS_MASK) {
1383 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001384 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001385 break;
1386 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001387 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001388 break;
1389 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001390 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001391 break;
1392 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001393 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001394 break;
1395 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001396 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001397 break;
1398 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001399 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001400 break;
1401 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001402 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001403 break;
1404 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001405
1406 return 0;
1407}
1408
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001409static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001410{
Chris Wilson233ebf52017-03-23 10:19:44 +00001411 struct drm_i915_private *i915 = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001412 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsond2dc94b2017-03-23 10:19:41 +00001413 unsigned int tmp;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001414
Chris Wilsond7a133d2017-09-07 14:44:41 +01001415 seq_printf(m, "user.bypass_count = %u\n",
1416 i915->uncore.user_forcewake.count);
1417
Chris Wilson233ebf52017-03-23 10:19:44 +00001418 for_each_fw_domain(fw_domain, i915, tmp)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001419 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001420 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilson233ebf52017-03-23 10:19:44 +00001421 READ_ONCE(fw_domain->wake_count));
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001422
1423 return 0;
1424}
1425
Mika Kuoppala13628772017-03-15 17:43:02 +02001426static void print_rc6_res(struct seq_file *m,
1427 const char *title,
1428 const i915_reg_t reg)
1429{
1430 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1431
1432 seq_printf(m, "%s %u (%llu us)\n",
1433 title, I915_READ(reg),
1434 intel_rc6_residency_us(dev_priv, reg));
1435}
1436
Deepak S669ab5a2014-01-10 15:18:26 +05301437static int vlv_drpc_info(struct seq_file *m)
1438{
David Weinehall36cdd012016-08-22 13:59:31 +03001439 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001440 u32 rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301441
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001442 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301443 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1444
Deepak S669ab5a2014-01-10 15:18:26 +05301445 seq_printf(m, "RC6 Enabled: %s\n",
1446 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1447 GEN6_RC_CTL_EI_MODE(1))));
1448 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001449 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301450 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001451 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301452
Mika Kuoppala13628772017-03-15 17:43:02 +02001453 print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
1454 print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
Imre Deak9cc19be2014-04-14 20:24:24 +03001455
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001456 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301457}
1458
Ben Widawsky4d855292011-12-12 19:34:16 -08001459static int gen6_drpc_info(struct seq_file *m)
1460{
David Weinehall36cdd012016-08-22 13:59:31 +03001461 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01001462 u32 gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301463 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Ben Widawsky4d855292011-12-12 19:34:16 -08001464
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001465 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001466 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001467
Ben Widawsky4d855292011-12-12 19:34:16 -08001468 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001469 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301470 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1471 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1472 }
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001473
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001474 mutex_lock(&dev_priv->pcu_lock);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001475 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001476 mutex_unlock(&dev_priv->pcu_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001477
Eric Anholtfff24e22012-01-23 16:14:05 -08001478 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001479 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1480 seq_printf(m, "RC6 Enabled: %s\n",
1481 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001482 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301483 seq_printf(m, "Render Well Gating Enabled: %s\n",
1484 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1485 seq_printf(m, "Media Well Gating Enabled: %s\n",
1486 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1487 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001488 seq_printf(m, "Deep RC6 Enabled: %s\n",
1489 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1490 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1491 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001492 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001493 switch (gt_core_status & GEN6_RCn_MASK) {
1494 case GEN6_RC0:
1495 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001496 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001497 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001498 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001499 break;
1500 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001501 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001502 break;
1503 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001504 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001505 break;
1506 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001507 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001508 break;
1509 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001510 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001511 break;
1512 }
1513
1514 seq_printf(m, "Core Power Down: %s\n",
1515 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001516 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301517 seq_printf(m, "Render Power Well: %s\n",
1518 (gen9_powergate_status &
1519 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1520 seq_printf(m, "Media Power Well: %s\n",
1521 (gen9_powergate_status &
1522 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1523 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001524
1525 /* Not exactly sure what this is */
Mika Kuoppala13628772017-03-15 17:43:02 +02001526 print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
1527 GEN6_GT_GFX_RC6_LOCKED);
1528 print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
1529 print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
1530 print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
Ben Widawskycce66a22012-03-27 18:59:38 -07001531
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001532 seq_printf(m, "RC6 voltage: %dmV\n",
1533 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1534 seq_printf(m, "RC6+ voltage: %dmV\n",
1535 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1536 seq_printf(m, "RC6++ voltage: %dmV\n",
1537 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301538 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001539}
1540
1541static int i915_drpc_info(struct seq_file *m, void *unused)
1542{
David Weinehall36cdd012016-08-22 13:59:31 +03001543 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001544 int err;
1545
1546 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001547
David Weinehall36cdd012016-08-22 13:59:31 +03001548 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001549 err = vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001550 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001551 err = gen6_drpc_info(m);
Ben Widawsky4d855292011-12-12 19:34:16 -08001552 else
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001553 err = ironlake_drpc_info(m);
1554
1555 intel_runtime_pm_put(dev_priv);
1556
1557 return err;
Ben Widawsky4d855292011-12-12 19:34:16 -08001558}
1559
Daniel Vetter9a851782015-06-18 10:30:22 +02001560static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1561{
David Weinehall36cdd012016-08-22 13:59:31 +03001562 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001563
1564 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1565 dev_priv->fb_tracking.busy_bits);
1566
1567 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1568 dev_priv->fb_tracking.flip_bits);
1569
1570 return 0;
1571}
1572
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001573static int i915_fbc_status(struct seq_file *m, void *unused)
1574{
David Weinehall36cdd012016-08-22 13:59:31 +03001575 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson31388722017-12-20 20:58:48 +00001576 struct intel_fbc *fbc = &dev_priv->fbc;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001577
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00001578 if (!HAS_FBC(dev_priv))
1579 return -ENODEV;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001580
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001581 intel_runtime_pm_get(dev_priv);
Chris Wilson31388722017-12-20 20:58:48 +00001582 mutex_lock(&fbc->lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001583
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001584 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001585 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001586 else
Chris Wilson31388722017-12-20 20:58:48 +00001587 seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);
1588
1589 if (fbc->work.scheduled)
1590 seq_printf(m, "FBC worker scheduled on vblank %u, now %llu\n",
1591 fbc->work.scheduled_vblank,
1592 drm_crtc_vblank_count(&fbc->crtc->base));
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001593
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03001594 if (intel_fbc_is_active(dev_priv)) {
1595 u32 mask;
1596
1597 if (INTEL_GEN(dev_priv) >= 8)
1598 mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
1599 else if (INTEL_GEN(dev_priv) >= 7)
1600 mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
1601 else if (INTEL_GEN(dev_priv) >= 5)
1602 mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
1603 else if (IS_G4X(dev_priv))
1604 mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
1605 else
1606 mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
1607 FBC_STAT_COMPRESSED);
1608
1609 seq_printf(m, "Compressing: %s\n", yesno(mask));
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001610 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001611
Chris Wilson31388722017-12-20 20:58:48 +00001612 mutex_unlock(&fbc->lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001613 intel_runtime_pm_put(dev_priv);
1614
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001615 return 0;
1616}
1617
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001618static int i915_fbc_false_color_get(void *data, u64 *val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001619{
David Weinehall36cdd012016-08-22 13:59:31 +03001620 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001621
David Weinehall36cdd012016-08-22 13:59:31 +03001622 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001623 return -ENODEV;
1624
Rodrigo Vivida46f932014-08-01 02:04:45 -07001625 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001626
1627 return 0;
1628}
1629
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001630static int i915_fbc_false_color_set(void *data, u64 val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001631{
David Weinehall36cdd012016-08-22 13:59:31 +03001632 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001633 u32 reg;
1634
David Weinehall36cdd012016-08-22 13:59:31 +03001635 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001636 return -ENODEV;
1637
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001638 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001639
1640 reg = I915_READ(ILK_DPFC_CONTROL);
1641 dev_priv->fbc.false_color = val;
1642
1643 I915_WRITE(ILK_DPFC_CONTROL, val ?
1644 (reg | FBC_CTL_FALSE_COLOR) :
1645 (reg & ~FBC_CTL_FALSE_COLOR));
1646
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001647 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001648 return 0;
1649}
1650
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001651DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
1652 i915_fbc_false_color_get, i915_fbc_false_color_set,
Rodrigo Vivida46f932014-08-01 02:04:45 -07001653 "%llu\n");
1654
Paulo Zanoni92d44622013-05-31 16:33:24 -03001655static int i915_ips_status(struct seq_file *m, void *unused)
1656{
David Weinehall36cdd012016-08-22 13:59:31 +03001657 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001658
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00001659 if (!HAS_IPS(dev_priv))
1660 return -ENODEV;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001661
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001662 intel_runtime_pm_get(dev_priv);
1663
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001664 seq_printf(m, "Enabled by kernel parameter: %s\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001665 yesno(i915_modparams.enable_ips));
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001666
David Weinehall36cdd012016-08-22 13:59:31 +03001667 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001668 seq_puts(m, "Currently: unknown\n");
1669 } else {
1670 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1671 seq_puts(m, "Currently: enabled\n");
1672 else
1673 seq_puts(m, "Currently: disabled\n");
1674 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001675
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001676 intel_runtime_pm_put(dev_priv);
1677
Paulo Zanoni92d44622013-05-31 16:33:24 -03001678 return 0;
1679}
1680
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001681static int i915_sr_status(struct seq_file *m, void *unused)
1682{
David Weinehall36cdd012016-08-22 13:59:31 +03001683 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001684 bool sr_enabled = false;
1685
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001686 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001687 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001688
Chris Wilson7342a722017-03-09 14:20:49 +00001689 if (INTEL_GEN(dev_priv) >= 9)
1690 /* no global SR status; inspect per-plane WM */;
1691 else if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001692 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Jani Nikulac0f86832016-12-07 12:13:04 +02001693 else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
David Weinehall36cdd012016-08-22 13:59:31 +03001694 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001695 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001696 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001697 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001698 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001699 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001700 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001701 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001702
Chris Wilson9c870d02016-10-24 13:42:15 +01001703 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001704 intel_runtime_pm_put(dev_priv);
1705
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001706 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001707
1708 return 0;
1709}
1710
Jesse Barnes7648fa92010-05-20 14:28:11 -07001711static int i915_emon_status(struct seq_file *m, void *unused)
1712{
David Weinehall36cdd012016-08-22 13:59:31 +03001713 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1714 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001715 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001716 int ret;
1717
David Weinehall36cdd012016-08-22 13:59:31 +03001718 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001719 return -ENODEV;
1720
Chris Wilsonde227ef2010-07-03 07:58:38 +01001721 ret = mutex_lock_interruptible(&dev->struct_mutex);
1722 if (ret)
1723 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001724
1725 temp = i915_mch_val(dev_priv);
1726 chipset = i915_chipset_val(dev_priv);
1727 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001728 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001729
1730 seq_printf(m, "GMCH temp: %ld\n", temp);
1731 seq_printf(m, "Chipset power: %ld\n", chipset);
1732 seq_printf(m, "GFX power: %ld\n", gfx);
1733 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1734
1735 return 0;
1736}
1737
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001738static int i915_ring_freq_table(struct seq_file *m, void *unused)
1739{
David Weinehall36cdd012016-08-22 13:59:31 +03001740 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001741 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001742 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001743 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301744 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001745
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00001746 if (!HAS_LLC(dev_priv))
1747 return -ENODEV;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001748
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001749 intel_runtime_pm_get(dev_priv);
1750
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001751 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001752 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001753 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001754
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001755 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301756 /* Convert GT frequency to 50 HZ units */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001757 min_gpu_freq = rps->min_freq_softlimit / GEN9_FREQ_SCALER;
1758 max_gpu_freq = rps->max_freq_softlimit / GEN9_FREQ_SCALER;
Akash Goelf936ec32015-06-29 14:50:22 +05301759 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001760 min_gpu_freq = rps->min_freq_softlimit;
1761 max_gpu_freq = rps->max_freq_softlimit;
Akash Goelf936ec32015-06-29 14:50:22 +05301762 }
1763
Damien Lespiau267f0c92013-06-24 22:59:48 +01001764 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001765
Akash Goelf936ec32015-06-29 14:50:22 +05301766 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001767 ia_freq = gpu_freq;
1768 sandybridge_pcode_read(dev_priv,
1769 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1770 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001771 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301772 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001773 (IS_GEN9_BC(dev_priv) ||
1774 IS_CANNONLAKE(dev_priv) ?
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001775 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001776 ((ia_freq >> 0) & 0xff) * 100,
1777 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001778 }
1779
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001780 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001781
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001782out:
1783 intel_runtime_pm_put(dev_priv);
1784 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001785}
1786
Chris Wilson44834a62010-08-19 16:09:23 +01001787static int i915_opregion(struct seq_file *m, void *unused)
1788{
David Weinehall36cdd012016-08-22 13:59:31 +03001789 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1790 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001791 struct intel_opregion *opregion = &dev_priv->opregion;
1792 int ret;
1793
1794 ret = mutex_lock_interruptible(&dev->struct_mutex);
1795 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001796 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001797
Jani Nikula2455a8e2015-12-14 12:50:53 +02001798 if (opregion->header)
1799 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001800
1801 mutex_unlock(&dev->struct_mutex);
1802
Daniel Vetter0d38f002012-04-21 22:49:10 +02001803out:
Chris Wilson44834a62010-08-19 16:09:23 +01001804 return 0;
1805}
1806
Jani Nikulaada8f952015-12-15 13:17:12 +02001807static int i915_vbt(struct seq_file *m, void *unused)
1808{
David Weinehall36cdd012016-08-22 13:59:31 +03001809 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001810
1811 if (opregion->vbt)
1812 seq_write(m, opregion->vbt, opregion->vbt_size);
1813
1814 return 0;
1815}
1816
Chris Wilson37811fc2010-08-25 22:45:57 +01001817static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1818{
David Weinehall36cdd012016-08-22 13:59:31 +03001819 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1820 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301821 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001822 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001823 int ret;
1824
1825 ret = mutex_lock_interruptible(&dev->struct_mutex);
1826 if (ret)
1827 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001828
Daniel Vetter06957262015-08-10 13:34:08 +02001829#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter346fb4e2017-07-06 15:00:20 +02001830 if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
David Weinehall36cdd012016-08-22 13:59:31 +03001831 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001832
Chris Wilson25bcce92016-07-02 15:36:00 +01001833 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1834 fbdev_fb->base.width,
1835 fbdev_fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001836 fbdev_fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001837 fbdev_fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001838 fbdev_fb->base.modifier,
Chris Wilson25bcce92016-07-02 15:36:00 +01001839 drm_framebuffer_read_refcount(&fbdev_fb->base));
1840 describe_obj(m, fbdev_fb->obj);
1841 seq_putc(m, '\n');
1842 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001843#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001844
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001845 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001846 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301847 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1848 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001849 continue;
1850
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001851 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001852 fb->base.width,
1853 fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001854 fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001855 fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001856 fb->base.modifier,
Dave Airlie747a5982016-04-15 15:10:35 +10001857 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001858 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001859 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001860 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001861 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001862 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001863
1864 return 0;
1865}
1866
Chris Wilson7e37f882016-08-02 22:50:21 +01001867static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001868{
Chris Wilsonfe085f12017-03-21 10:25:52 +00001869 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
1870 ring->space, ring->head, ring->tail);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001871}
1872
Ben Widawskye76d3632011-03-19 18:14:29 -07001873static int i915_context_status(struct seq_file *m, void *unused)
1874{
David Weinehall36cdd012016-08-22 13:59:31 +03001875 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1876 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001877 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001878 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301879 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001880 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001881
Daniel Vetterf3d28872014-05-29 23:23:08 +02001882 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001883 if (ret)
1884 return ret;
1885
Chris Wilson829a0af2017-06-20 12:05:45 +01001886 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001887 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001888 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001889 struct task_struct *task;
1890
Chris Wilsonc84455b2016-08-15 10:49:08 +01001891 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001892 if (task) {
1893 seq_printf(m, "(%s [%d]) ",
1894 task->comm, task->pid);
1895 put_task_struct(task);
1896 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001897 } else if (IS_ERR(ctx->file_priv)) {
1898 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001899 } else {
1900 seq_puts(m, "(kernel) ");
1901 }
1902
Chris Wilsonbca44d82016-05-24 14:53:41 +01001903 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1904 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001905
Akash Goel3b3f1652016-10-13 22:44:48 +05301906 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01001907 struct intel_context *ce = &ctx->engine[engine->id];
1908
1909 seq_printf(m, "%s: ", engine->name);
Chris Wilsonbca44d82016-05-24 14:53:41 +01001910 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001911 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001912 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01001913 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001914 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001915 }
1916
Ben Widawskya33afea2013-09-17 21:12:45 -07001917 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001918 }
1919
Daniel Vetterf3d28872014-05-29 23:23:08 +02001920 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001921
1922 return 0;
1923}
1924
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001925static const char *swizzle_string(unsigned swizzle)
1926{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001927 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001928 case I915_BIT_6_SWIZZLE_NONE:
1929 return "none";
1930 case I915_BIT_6_SWIZZLE_9:
1931 return "bit9";
1932 case I915_BIT_6_SWIZZLE_9_10:
1933 return "bit9/bit10";
1934 case I915_BIT_6_SWIZZLE_9_11:
1935 return "bit9/bit11";
1936 case I915_BIT_6_SWIZZLE_9_10_11:
1937 return "bit9/bit10/bit11";
1938 case I915_BIT_6_SWIZZLE_9_17:
1939 return "bit9/bit17";
1940 case I915_BIT_6_SWIZZLE_9_10_17:
1941 return "bit9/bit10/bit17";
1942 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001943 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001944 }
1945
1946 return "bug";
1947}
1948
1949static int i915_swizzle_info(struct seq_file *m, void *data)
1950{
David Weinehall36cdd012016-08-22 13:59:31 +03001951 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001952
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001953 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001954
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001955 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1956 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1957 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1958 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1959
David Weinehall36cdd012016-08-22 13:59:31 +03001960 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001961 seq_printf(m, "DDC = 0x%08x\n",
1962 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01001963 seq_printf(m, "DDC2 = 0x%08x\n",
1964 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001965 seq_printf(m, "C0DRB3 = 0x%04x\n",
1966 I915_READ16(C0DRB3));
1967 seq_printf(m, "C1DRB3 = 0x%04x\n",
1968 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03001969 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001970 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1971 I915_READ(MAD_DIMM_C0));
1972 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1973 I915_READ(MAD_DIMM_C1));
1974 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1975 I915_READ(MAD_DIMM_C2));
1976 seq_printf(m, "TILECTL = 0x%08x\n",
1977 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03001978 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001979 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1980 I915_READ(GAMTARBMODE));
1981 else
1982 seq_printf(m, "ARB_MODE = 0x%08x\n",
1983 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001984 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1985 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001986 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01001987
1988 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
1989 seq_puts(m, "L-shaped memory detected\n");
1990
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001991 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001992
1993 return 0;
1994}
1995
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001996static int per_file_ctx(int id, void *ptr, void *data)
1997{
Chris Wilsone2efd132016-05-24 14:53:34 +01001998 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001999 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002000 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2001
2002 if (!ppgtt) {
2003 seq_printf(m, " no ppgtt for context %d\n",
2004 ctx->user_handle);
2005 return 0;
2006 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002007
Oscar Mateof83d6512014-05-22 14:13:38 +01002008 if (i915_gem_context_is_default(ctx))
2009 seq_puts(m, " default context:\n");
2010 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002011 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002012 ppgtt->debug_dump(ppgtt, m);
2013
2014 return 0;
2015}
2016
David Weinehall36cdd012016-08-22 13:59:31 +03002017static void gen8_ppgtt_info(struct seq_file *m,
2018 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002019{
Ben Widawsky77df6772013-11-02 21:07:30 -07002020 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302021 struct intel_engine_cs *engine;
2022 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002023 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002024
Ben Widawsky77df6772013-11-02 21:07:30 -07002025 if (!ppgtt)
2026 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002027
Akash Goel3b3f1652016-10-13 22:44:48 +05302028 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002029 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002030 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002031 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002032 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002033 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002034 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002035 }
2036 }
2037}
2038
David Weinehall36cdd012016-08-22 13:59:31 +03002039static void gen6_ppgtt_info(struct seq_file *m,
2040 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002041{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002042 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302043 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002044
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002045 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002046 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2047
Akash Goel3b3f1652016-10-13 22:44:48 +05302048 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002049 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002050 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002051 seq_printf(m, "GFX_MODE: 0x%08x\n",
2052 I915_READ(RING_MODE_GEN7(engine)));
2053 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2054 I915_READ(RING_PP_DIR_BASE(engine)));
2055 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2056 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2057 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2058 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002059 }
2060 if (dev_priv->mm.aliasing_ppgtt) {
2061 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2062
Damien Lespiau267f0c92013-06-24 22:59:48 +01002063 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002064 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002065
Ben Widawsky87d60b62013-12-06 14:11:29 -08002066 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002067 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002068
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002069 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002070}
2071
2072static int i915_ppgtt_info(struct seq_file *m, void *data)
2073{
David Weinehall36cdd012016-08-22 13:59:31 +03002074 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2075 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002076 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002077 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002078
Chris Wilson637ee292016-08-22 14:28:20 +01002079 mutex_lock(&dev->filelist_mutex);
2080 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002081 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002082 goto out_unlock;
2083
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002084 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002085
David Weinehall36cdd012016-08-22 13:59:31 +03002086 if (INTEL_GEN(dev_priv) >= 8)
2087 gen8_ppgtt_info(m, dev_priv);
2088 else if (INTEL_GEN(dev_priv) >= 6)
2089 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002090
Michel Thierryea91e402015-07-29 17:23:57 +01002091 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2092 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002093 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002094
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002095 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002096 if (!task) {
2097 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002098 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002099 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002100 seq_printf(m, "\nproc: %s\n", task->comm);
2101 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002102 idr_for_each(&file_priv->context_idr, per_file_ctx,
2103 (void *)(unsigned long)m);
2104 }
2105
Chris Wilson637ee292016-08-22 14:28:20 +01002106out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002107 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002108 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002109out_unlock:
2110 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002111 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002112}
2113
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002114static int count_irq_waiters(struct drm_i915_private *i915)
2115{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002116 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302117 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002118 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002119
Akash Goel3b3f1652016-10-13 22:44:48 +05302120 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002121 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002122
2123 return count;
2124}
2125
Chris Wilson7466c292016-08-15 09:49:33 +01002126static const char *rps_power_to_str(unsigned int power)
2127{
2128 static const char * const strings[] = {
2129 [LOW_POWER] = "low power",
2130 [BETWEEN] = "mixed",
2131 [HIGH_POWER] = "high power",
2132 };
2133
2134 if (power >= ARRAY_SIZE(strings) || !strings[power])
2135 return "unknown";
2136
2137 return strings[power];
2138}
2139
Chris Wilson1854d5c2015-04-07 16:20:32 +01002140static int i915_rps_boost_info(struct seq_file *m, void *data)
2141{
David Weinehall36cdd012016-08-22 13:59:31 +03002142 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2143 struct drm_device *dev = &dev_priv->drm;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002144 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002145 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002146
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002147 seq_printf(m, "RPS enabled? %d\n", rps->enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002148 seq_printf(m, "GPU busy? %s [%d requests]\n",
2149 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002150 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002151 seq_printf(m, "Boosts outstanding? %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002152 atomic_read(&rps->num_waiters));
Chris Wilson7466c292016-08-15 09:49:33 +01002153 seq_printf(m, "Frequency requested %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002154 intel_gpu_freq(dev_priv, rps->cur_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002155 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002156 intel_gpu_freq(dev_priv, rps->min_freq),
2157 intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
2158 intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
2159 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002160 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002161 intel_gpu_freq(dev_priv, rps->idle_freq),
2162 intel_gpu_freq(dev_priv, rps->efficient_freq),
2163 intel_gpu_freq(dev_priv, rps->boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002164
2165 mutex_lock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002166 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2167 struct drm_i915_file_private *file_priv = file->driver_priv;
2168 struct task_struct *task;
2169
2170 rcu_read_lock();
2171 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002172 seq_printf(m, "%s [%d]: %d boosts\n",
Chris Wilson1854d5c2015-04-07 16:20:32 +01002173 task ? task->comm : "<unknown>",
2174 task ? task->pid : -1,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002175 atomic_read(&file_priv->rps_client.boosts));
Chris Wilson1854d5c2015-04-07 16:20:32 +01002176 rcu_read_unlock();
2177 }
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002178 seq_printf(m, "Kernel (anonymous) boosts: %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002179 atomic_read(&rps->boosts));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002180 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002181
Chris Wilson7466c292016-08-15 09:49:33 +01002182 if (INTEL_GEN(dev_priv) >= 6 &&
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002183 rps->enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002184 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002185 u32 rpup, rpupei;
2186 u32 rpdown, rpdownei;
2187
2188 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2189 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2190 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2191 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2192 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2193 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2194
2195 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002196 rps_power_to_str(rps->power));
Chris Wilson7466c292016-08-15 09:49:33 +01002197 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002198 rpup && rpupei ? 100 * rpup / rpupei : 0,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002199 rps->up_threshold);
Chris Wilson7466c292016-08-15 09:49:33 +01002200 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002201 rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002202 rps->down_threshold);
Chris Wilson7466c292016-08-15 09:49:33 +01002203 } else {
2204 seq_puts(m, "\nRPS Autotuning inactive\n");
2205 }
2206
Chris Wilson8d3afd72015-05-21 21:01:47 +01002207 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002208}
2209
Ben Widawsky63573eb2013-07-04 11:02:07 -07002210static int i915_llc(struct seq_file *m, void *data)
2211{
David Weinehall36cdd012016-08-22 13:59:31 +03002212 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002213 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002214
David Weinehall36cdd012016-08-22 13:59:31 +03002215 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002216 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2217 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002218
2219 return 0;
2220}
2221
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002222static int i915_huc_load_status_info(struct seq_file *m, void *data)
2223{
2224 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002225 struct drm_printer p;
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002226
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002227 if (!HAS_HUC(dev_priv))
2228 return -ENODEV;
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002229
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002230 p = drm_seq_file_printer(m);
2231 intel_uc_fw_dump(&dev_priv->huc.fw, &p);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002232
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302233 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002234 seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302235 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002236
2237 return 0;
2238}
2239
Alex Daifdf5d352015-08-12 15:43:37 +01002240static int i915_guc_load_status_info(struct seq_file *m, void *data)
2241{
David Weinehall36cdd012016-08-22 13:59:31 +03002242 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002243 struct drm_printer p;
Alex Daifdf5d352015-08-12 15:43:37 +01002244 u32 tmp, i;
2245
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002246 if (!HAS_GUC(dev_priv))
2247 return -ENODEV;
Alex Daifdf5d352015-08-12 15:43:37 +01002248
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002249 p = drm_seq_file_printer(m);
2250 intel_uc_fw_dump(&dev_priv->guc.fw, &p);
Alex Daifdf5d352015-08-12 15:43:37 +01002251
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302252 intel_runtime_pm_get(dev_priv);
2253
Alex Daifdf5d352015-08-12 15:43:37 +01002254 tmp = I915_READ(GUC_STATUS);
2255
2256 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2257 seq_printf(m, "\tBootrom status = 0x%x\n",
2258 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2259 seq_printf(m, "\tuKernel status = 0x%x\n",
2260 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2261 seq_printf(m, "\tMIA Core status = 0x%x\n",
2262 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2263 seq_puts(m, "\nScratch registers:\n");
2264 for (i = 0; i < 16; i++)
2265 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2266
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302267 intel_runtime_pm_put(dev_priv);
2268
Alex Daifdf5d352015-08-12 15:43:37 +01002269 return 0;
2270}
2271
Akash Goel5aa1ee42016-10-12 21:54:36 +05302272static void i915_guc_log_info(struct seq_file *m,
2273 struct drm_i915_private *dev_priv)
2274{
2275 struct intel_guc *guc = &dev_priv->guc;
2276
2277 seq_puts(m, "\nGuC logging stats:\n");
2278
2279 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2280 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2281 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2282
2283 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2284 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2285 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2286
2287 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2288 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2289 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2290
2291 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2292 guc->log.flush_interrupt_count);
2293
2294 seq_printf(m, "\tCapture miss count: %u\n",
2295 guc->log.capture_miss_count);
2296}
2297
Dave Gordon8b417c22015-08-12 15:43:44 +01002298static void i915_guc_client_info(struct seq_file *m,
2299 struct drm_i915_private *dev_priv,
Sagar Arun Kamble5afc8b42017-11-16 19:02:40 +05302300 struct intel_guc_client *client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002301{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002302 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002303 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002304 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002305
Oscar Mateob09935a2017-03-22 10:39:53 -07002306 seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
2307 client->priority, client->stage_id, client->proc_desc_offset);
Michał Winiarski59db36c2017-09-14 12:51:23 +02002308 seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
2309 client->doorbell_id, client->doorbell_offset);
Dave Gordon8b417c22015-08-12 15:43:44 +01002310
Akash Goel3b3f1652016-10-13 22:44:48 +05302311 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002312 u64 submissions = client->submissions[id];
2313 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002314 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002315 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002316 }
2317 seq_printf(m, "\tTotal: %llu\n", tot);
2318}
2319
2320static int i915_guc_info(struct seq_file *m, void *data)
2321{
David Weinehall36cdd012016-08-22 13:59:31 +03002322 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson334636c2016-11-29 12:10:20 +00002323 const struct intel_guc *guc = &dev_priv->guc;
Dave Gordon8b417c22015-08-12 15:43:44 +01002324
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002325 if (!USES_GUC_SUBMISSION(dev_priv))
2326 return -ENODEV;
2327
2328 GEM_BUG_ON(!guc->execbuf_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002329
Dave Gordon9636f6d2016-06-13 17:57:28 +01002330 seq_printf(m, "Doorbell map:\n");
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07002331 seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
Chris Wilson334636c2016-11-29 12:10:20 +00002332 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
Dave Gordon9636f6d2016-06-13 17:57:28 +01002333
Chris Wilson334636c2016-11-29 12:10:20 +00002334 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
2335 i915_guc_client_info(m, dev_priv, guc->execbuf_client);
Chris Wilsone78c9172018-02-07 21:05:42 +00002336 if (guc->preempt_client) {
2337 seq_printf(m, "\nGuC preempt client @ %p:\n",
2338 guc->preempt_client);
2339 i915_guc_client_info(m, dev_priv, guc->preempt_client);
2340 }
Dave Gordon8b417c22015-08-12 15:43:44 +01002341
Akash Goel5aa1ee42016-10-12 21:54:36 +05302342 i915_guc_log_info(m, dev_priv);
2343
Dave Gordon8b417c22015-08-12 15:43:44 +01002344 /* Add more as required ... */
2345
2346 return 0;
2347}
2348
Oscar Mateoa8b93702017-05-10 15:04:51 +00002349static int i915_guc_stage_pool(struct seq_file *m, void *data)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002350{
David Weinehall36cdd012016-08-22 13:59:31 +03002351 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Oscar Mateoa8b93702017-05-10 15:04:51 +00002352 const struct intel_guc *guc = &dev_priv->guc;
2353 struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
Sagar Arun Kamble5afc8b42017-11-16 19:02:40 +05302354 struct intel_guc_client *client = guc->execbuf_client;
Oscar Mateoa8b93702017-05-10 15:04:51 +00002355 unsigned int tmp;
2356 int index;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002357
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002358 if (!USES_GUC_SUBMISSION(dev_priv))
2359 return -ENODEV;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002360
Oscar Mateoa8b93702017-05-10 15:04:51 +00002361 for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
2362 struct intel_engine_cs *engine;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002363
Oscar Mateoa8b93702017-05-10 15:04:51 +00002364 if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
2365 continue;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002366
Oscar Mateoa8b93702017-05-10 15:04:51 +00002367 seq_printf(m, "GuC stage descriptor %u:\n", index);
2368 seq_printf(m, "\tIndex: %u\n", desc->stage_id);
2369 seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
2370 seq_printf(m, "\tPriority: %d\n", desc->priority);
2371 seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
2372 seq_printf(m, "\tEngines used: 0x%x\n",
2373 desc->engines_used);
2374 seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
2375 desc->db_trigger_phy,
2376 desc->db_trigger_cpu,
2377 desc->db_trigger_uk);
2378 seq_printf(m, "\tProcess descriptor: 0x%x\n",
2379 desc->process_desc);
Colin Ian King9a094852017-05-16 10:22:35 +01002380 seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
Oscar Mateoa8b93702017-05-10 15:04:51 +00002381 desc->wq_addr, desc->wq_size);
2382 seq_putc(m, '\n');
2383
2384 for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
2385 u32 guc_engine_id = engine->guc_id;
2386 struct guc_execlist_context *lrc =
2387 &desc->lrc[guc_engine_id];
2388
2389 seq_printf(m, "\t%s LRC:\n", engine->name);
2390 seq_printf(m, "\t\tContext desc: 0x%x\n",
2391 lrc->context_desc);
2392 seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
2393 seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
2394 seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
2395 seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
2396 seq_putc(m, '\n');
2397 }
Alex Dai4c7e77f2015-08-12 15:43:40 +01002398 }
2399
Oscar Mateoa8b93702017-05-10 15:04:51 +00002400 return 0;
2401}
2402
Alex Dai4c7e77f2015-08-12 15:43:40 +01002403static int i915_guc_log_dump(struct seq_file *m, void *data)
2404{
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002405 struct drm_info_node *node = m->private;
2406 struct drm_i915_private *dev_priv = node_to_i915(node);
2407 bool dump_load_err = !!node->info_ent->data;
2408 struct drm_i915_gem_object *obj = NULL;
2409 u32 *log;
2410 int i = 0;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002411
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002412 if (!HAS_GUC(dev_priv))
2413 return -ENODEV;
2414
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002415 if (dump_load_err)
2416 obj = dev_priv->guc.load_err_log;
2417 else if (dev_priv->guc.log.vma)
2418 obj = dev_priv->guc.log.vma->obj;
2419
2420 if (!obj)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002421 return 0;
2422
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002423 log = i915_gem_object_pin_map(obj, I915_MAP_WC);
2424 if (IS_ERR(log)) {
2425 DRM_DEBUG("Failed to pin object\n");
2426 seq_puts(m, "(log data unaccessible)\n");
2427 return PTR_ERR(log);
Alex Dai4c7e77f2015-08-12 15:43:40 +01002428 }
2429
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002430 for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
2431 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2432 *(log + i), *(log + i + 1),
2433 *(log + i + 2), *(log + i + 3));
2434
Alex Dai4c7e77f2015-08-12 15:43:40 +01002435 seq_putc(m, '\n');
2436
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002437 i915_gem_object_unpin_map(obj);
2438
Alex Dai4c7e77f2015-08-12 15:43:40 +01002439 return 0;
2440}
2441
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302442static int i915_guc_log_control_get(void *data, u64 *val)
2443{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002444 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302445
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002446 if (!HAS_GUC(dev_priv))
2447 return -ENODEV;
2448
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302449 if (!dev_priv->guc.log.vma)
2450 return -EINVAL;
2451
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002452 *val = i915_modparams.guc_log_level;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302453
2454 return 0;
2455}
2456
2457static int i915_guc_log_control_set(void *data, u64 val)
2458{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002459 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302460
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002461 if (!HAS_GUC(dev_priv))
2462 return -ENODEV;
2463
Sagar Arun Kamble065dd5a2018-01-24 21:16:59 +05302464 return intel_guc_log_control(&dev_priv->guc, val);
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302465}
2466
2467DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2468 i915_guc_log_control_get, i915_guc_log_control_set,
2469 "%lld\n");
2470
Chris Wilsonb86bef202017-01-16 13:06:21 +00002471static const char *psr2_live_status(u32 val)
2472{
2473 static const char * const live_status[] = {
2474 "IDLE",
2475 "CAPTURE",
2476 "CAPTURE_FS",
2477 "SLEEP",
2478 "BUFON_FW",
2479 "ML_UP",
2480 "SU_STANDBY",
2481 "FAST_SLEEP",
2482 "DEEP_SLEEP",
2483 "BUF_ON",
2484 "TG_ON"
2485 };
2486
2487 val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
2488 if (val < ARRAY_SIZE(live_status))
2489 return live_status[val];
2490
2491 return "unknown";
2492}
2493
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002494static int i915_edp_psr_status(struct seq_file *m, void *data)
2495{
David Weinehall36cdd012016-08-22 13:59:31 +03002496 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002497 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002498 u32 stat[3];
2499 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002500 bool enabled = false;
Dhinakaran Pandiyanc9ef2912018-01-03 13:38:24 -08002501 bool sink_support;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002502
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002503 if (!HAS_PSR(dev_priv))
2504 return -ENODEV;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002505
Dhinakaran Pandiyanc9ef2912018-01-03 13:38:24 -08002506 sink_support = dev_priv->psr.sink_support;
2507 seq_printf(m, "Sink_Support: %s\n", yesno(sink_support));
2508 if (!sink_support)
2509 return 0;
2510
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002511 intel_runtime_pm_get(dev_priv);
2512
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002513 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter2807cf62014-07-11 10:30:11 -07002514 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002515 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002516 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2517 dev_priv->psr.busy_frontbuffer_bits);
2518 seq_printf(m, "Re-enable work scheduled: %s\n",
2519 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002520
Nagaraju, Vathsala7e3eb592016-12-09 23:42:09 +05302521 if (HAS_DDI(dev_priv)) {
2522 if (dev_priv->psr.psr2_support)
2523 enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
2524 else
2525 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2526 } else {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002527 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002528 enum transcoder cpu_transcoder =
2529 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2530 enum intel_display_power_domain power_domain;
2531
2532 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2533 if (!intel_display_power_get_if_enabled(dev_priv,
2534 power_domain))
2535 continue;
2536
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002537 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2538 VLV_EDP_PSR_CURR_STATE_MASK;
2539 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2540 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2541 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002542
2543 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002544 }
2545 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002546
2547 seq_printf(m, "Main link in standby mode: %s\n",
2548 yesno(dev_priv->psr.link_standby));
2549
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002550 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002551
David Weinehall36cdd012016-08-22 13:59:31 +03002552 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002553 for_each_pipe(dev_priv, pipe) {
2554 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2555 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2556 seq_printf(m, " pipe %c", pipe_name(pipe));
2557 }
2558 seq_puts(m, "\n");
2559
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002560 /*
2561 * VLV/CHV PSR has no kind of performance counter
2562 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2563 */
David Weinehall36cdd012016-08-22 13:59:31 +03002564 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002565 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002566 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002567
2568 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2569 }
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302570 if (dev_priv->psr.psr2_support) {
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08002571 u32 psr2 = I915_READ(EDP_PSR2_STATUS);
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302572
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08002573 seq_printf(m, "EDP_PSR2_STATUS: %x [%s]\n",
Chris Wilsonb86bef202017-01-16 13:06:21 +00002574 psr2, psr2_live_status(psr2));
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302575 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002576 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002577
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002578 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002579 return 0;
2580}
2581
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002582static int i915_sink_crc(struct seq_file *m, void *data)
2583{
David Weinehall36cdd012016-08-22 13:59:31 +03002584 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2585 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002586 struct intel_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002587 struct drm_connector_list_iter conn_iter;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002588 struct intel_dp *intel_dp = NULL;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002589 struct drm_modeset_acquire_ctx ctx;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002590 int ret;
2591 u8 crc[6];
2592
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002593 drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
2594
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002595 drm_connector_list_iter_begin(dev, &conn_iter);
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002596
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002597 for_each_intel_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002598 struct drm_crtc *crtc;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002599 struct drm_connector_state *state;
Maarten Lankhorst93313532017-11-10 12:34:59 +01002600 struct intel_crtc_state *crtc_state;
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002601
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002602 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002603 continue;
2604
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002605retry:
2606 ret = drm_modeset_lock(&dev->mode_config.connection_mutex, &ctx);
2607 if (ret)
2608 goto err;
2609
2610 state = connector->base.state;
2611 if (!state->best_encoder)
2612 continue;
2613
2614 crtc = state->crtc;
2615 ret = drm_modeset_lock(&crtc->mutex, &ctx);
2616 if (ret)
2617 goto err;
2618
Maarten Lankhorst93313532017-11-10 12:34:59 +01002619 crtc_state = to_intel_crtc_state(crtc->state);
2620 if (!crtc_state->base.active)
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002621 continue;
2622
Maarten Lankhorst93313532017-11-10 12:34:59 +01002623 /*
2624 * We need to wait for all crtc updates to complete, to make
2625 * sure any pending modesets and plane updates are completed.
2626 */
2627 if (crtc_state->base.commit) {
2628 ret = wait_for_completion_interruptible(&crtc_state->base.commit->hw_done);
2629
2630 if (ret)
2631 goto err;
2632 }
2633
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002634 intel_dp = enc_to_intel_dp(state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002635
Maarten Lankhorst93313532017-11-10 12:34:59 +01002636 ret = intel_dp_sink_crc(intel_dp, crtc_state, crc);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002637 if (ret)
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002638 goto err;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002639
2640 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2641 crc[0], crc[1], crc[2],
2642 crc[3], crc[4], crc[5]);
2643 goto out;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002644
2645err:
2646 if (ret == -EDEADLK) {
2647 ret = drm_modeset_backoff(&ctx);
2648 if (!ret)
2649 goto retry;
2650 }
2651 goto out;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002652 }
2653 ret = -ENODEV;
2654out:
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002655 drm_connector_list_iter_end(&conn_iter);
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002656 drm_modeset_drop_locks(&ctx);
2657 drm_modeset_acquire_fini(&ctx);
2658
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002659 return ret;
2660}
2661
Jesse Barnesec013e72013-08-20 10:29:23 +01002662static int i915_energy_uJ(struct seq_file *m, void *data)
2663{
David Weinehall36cdd012016-08-22 13:59:31 +03002664 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002665 unsigned long long power;
Jesse Barnesec013e72013-08-20 10:29:23 +01002666 u32 units;
2667
David Weinehall36cdd012016-08-22 13:59:31 +03002668 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002669 return -ENODEV;
2670
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002671 intel_runtime_pm_get(dev_priv);
2672
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002673 if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
2674 intel_runtime_pm_put(dev_priv);
2675 return -ENODEV;
2676 }
2677
2678 units = (power & 0x1f00) >> 8;
Jesse Barnesec013e72013-08-20 10:29:23 +01002679 power = I915_READ(MCH_SECP_NRG_STTS);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002680 power = (1000000 * power) >> units; /* convert to uJ */
Jesse Barnesec013e72013-08-20 10:29:23 +01002681
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002682 intel_runtime_pm_put(dev_priv);
2683
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002684 seq_printf(m, "%llu", power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002685
2686 return 0;
2687}
2688
Damien Lespiau6455c872015-06-04 18:23:57 +01002689static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002690{
David Weinehall36cdd012016-08-22 13:59:31 +03002691 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002692 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002693
Chris Wilsona156e642016-04-03 14:14:21 +01002694 if (!HAS_RUNTIME_PM(dev_priv))
2695 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002696
Chris Wilson6f561032018-01-24 11:36:07 +00002697 seq_printf(m, "GPU idle: %s (epoch %u)\n",
2698 yesno(!dev_priv->gt.awake), dev_priv->gt.epoch);
Paulo Zanoni371db662013-08-19 13:18:10 -03002699 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002700 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002701#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002702 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002703 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002704#else
2705 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2706#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002707 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002708 pci_power_name(pdev->current_state),
2709 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002710
Jesse Barnesec013e72013-08-20 10:29:23 +01002711 return 0;
2712}
2713
Imre Deak1da51582013-11-25 17:15:35 +02002714static int i915_power_domain_info(struct seq_file *m, void *unused)
2715{
David Weinehall36cdd012016-08-22 13:59:31 +03002716 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002717 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2718 int i;
2719
2720 mutex_lock(&power_domains->lock);
2721
2722 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2723 for (i = 0; i < power_domains->power_well_count; i++) {
2724 struct i915_power_well *power_well;
2725 enum intel_display_power_domain power_domain;
2726
2727 power_well = &power_domains->power_wells[i];
2728 seq_printf(m, "%-25s %d\n", power_well->name,
2729 power_well->count);
2730
Joonas Lahtinen8385c2e2017-02-08 15:12:10 +02002731 for_each_power_domain(power_domain, power_well->domains)
Imre Deak1da51582013-11-25 17:15:35 +02002732 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002733 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002734 power_domains->domain_use_count[power_domain]);
Imre Deak1da51582013-11-25 17:15:35 +02002735 }
2736
2737 mutex_unlock(&power_domains->lock);
2738
2739 return 0;
2740}
2741
Damien Lespiaub7cec662015-10-27 14:47:01 +02002742static int i915_dmc_info(struct seq_file *m, void *unused)
2743{
David Weinehall36cdd012016-08-22 13:59:31 +03002744 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002745 struct intel_csr *csr;
2746
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002747 if (!HAS_CSR(dev_priv))
2748 return -ENODEV;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002749
2750 csr = &dev_priv->csr;
2751
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002752 intel_runtime_pm_get(dev_priv);
2753
Damien Lespiaub7cec662015-10-27 14:47:01 +02002754 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2755 seq_printf(m, "path: %s\n", csr->fw_path);
2756
2757 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002758 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002759
2760 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2761 CSR_VERSION_MINOR(csr->version));
2762
Mika Kuoppala48de5682017-05-09 13:05:22 +03002763 if (IS_KABYLAKE(dev_priv) ||
2764 (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
Damien Lespiau83372062015-10-30 17:53:32 +02002765 seq_printf(m, "DC3 -> DC5 count: %d\n",
2766 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2767 seq_printf(m, "DC5 -> DC6 count: %d\n",
2768 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002769 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002770 seq_printf(m, "DC3 -> DC5 count: %d\n",
2771 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002772 }
2773
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002774out:
2775 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2776 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2777 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2778
Damien Lespiau83372062015-10-30 17:53:32 +02002779 intel_runtime_pm_put(dev_priv);
2780
Damien Lespiaub7cec662015-10-27 14:47:01 +02002781 return 0;
2782}
2783
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002784static void intel_seq_print_mode(struct seq_file *m, int tabs,
2785 struct drm_display_mode *mode)
2786{
2787 int i;
2788
2789 for (i = 0; i < tabs; i++)
2790 seq_putc(m, '\t');
2791
2792 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2793 mode->base.id, mode->name,
2794 mode->vrefresh, mode->clock,
2795 mode->hdisplay, mode->hsync_start,
2796 mode->hsync_end, mode->htotal,
2797 mode->vdisplay, mode->vsync_start,
2798 mode->vsync_end, mode->vtotal,
2799 mode->type, mode->flags);
2800}
2801
2802static void intel_encoder_info(struct seq_file *m,
2803 struct intel_crtc *intel_crtc,
2804 struct intel_encoder *intel_encoder)
2805{
David Weinehall36cdd012016-08-22 13:59:31 +03002806 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2807 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002808 struct drm_crtc *crtc = &intel_crtc->base;
2809 struct intel_connector *intel_connector;
2810 struct drm_encoder *encoder;
2811
2812 encoder = &intel_encoder->base;
2813 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002814 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002815 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2816 struct drm_connector *connector = &intel_connector->base;
2817 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2818 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002819 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002820 drm_get_connector_status_name(connector->status));
2821 if (connector->status == connector_status_connected) {
2822 struct drm_display_mode *mode = &crtc->mode;
2823 seq_printf(m, ", mode:\n");
2824 intel_seq_print_mode(m, 2, mode);
2825 } else {
2826 seq_putc(m, '\n');
2827 }
2828 }
2829}
2830
2831static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2832{
David Weinehall36cdd012016-08-22 13:59:31 +03002833 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2834 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002835 struct drm_crtc *crtc = &intel_crtc->base;
2836 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002837 struct drm_plane_state *plane_state = crtc->primary->state;
2838 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002839
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002840 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002841 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002842 fb->base.id, plane_state->src_x >> 16,
2843 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002844 else
2845 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002846 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2847 intel_encoder_info(m, intel_crtc, intel_encoder);
2848}
2849
2850static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2851{
2852 struct drm_display_mode *mode = panel->fixed_mode;
2853
2854 seq_printf(m, "\tfixed mode:\n");
2855 intel_seq_print_mode(m, 2, mode);
2856}
2857
2858static void intel_dp_info(struct seq_file *m,
2859 struct intel_connector *intel_connector)
2860{
2861 struct intel_encoder *intel_encoder = intel_connector->encoder;
2862 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2863
2864 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002865 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002866 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002867 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002868
2869 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2870 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002871}
2872
Libin Yang9a148a92016-11-28 20:07:05 +08002873static void intel_dp_mst_info(struct seq_file *m,
2874 struct intel_connector *intel_connector)
2875{
2876 struct intel_encoder *intel_encoder = intel_connector->encoder;
2877 struct intel_dp_mst_encoder *intel_mst =
2878 enc_to_mst(&intel_encoder->base);
2879 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2880 struct intel_dp *intel_dp = &intel_dig_port->dp;
2881 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2882 intel_connector->port);
2883
2884 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2885}
2886
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002887static void intel_hdmi_info(struct seq_file *m,
2888 struct intel_connector *intel_connector)
2889{
2890 struct intel_encoder *intel_encoder = intel_connector->encoder;
2891 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2892
Jani Nikula742f4912015-09-03 11:16:09 +03002893 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002894}
2895
2896static void intel_lvds_info(struct seq_file *m,
2897 struct intel_connector *intel_connector)
2898{
2899 intel_panel_info(m, &intel_connector->panel);
2900}
2901
2902static void intel_connector_info(struct seq_file *m,
2903 struct drm_connector *connector)
2904{
2905 struct intel_connector *intel_connector = to_intel_connector(connector);
2906 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002907 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002908
2909 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002910 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002911 drm_get_connector_status_name(connector->status));
2912 if (connector->status == connector_status_connected) {
2913 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2914 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2915 connector->display_info.width_mm,
2916 connector->display_info.height_mm);
2917 seq_printf(m, "\tsubpixel order: %s\n",
2918 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2919 seq_printf(m, "\tCEA rev: %d\n",
2920 connector->display_info.cea_rev);
2921 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002922
Maarten Lankhorst77d1f612017-06-26 10:33:49 +02002923 if (!intel_encoder)
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002924 return;
2925
2926 switch (connector->connector_type) {
2927 case DRM_MODE_CONNECTOR_DisplayPort:
2928 case DRM_MODE_CONNECTOR_eDP:
Libin Yang9a148a92016-11-28 20:07:05 +08002929 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
2930 intel_dp_mst_info(m, intel_connector);
2931 else
2932 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002933 break;
2934 case DRM_MODE_CONNECTOR_LVDS:
2935 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10002936 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002937 break;
2938 case DRM_MODE_CONNECTOR_HDMIA:
2939 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
Ville Syrjälä7e732ca2017-10-27 22:31:24 +03002940 intel_encoder->type == INTEL_OUTPUT_DDI)
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002941 intel_hdmi_info(m, intel_connector);
2942 break;
2943 default:
2944 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10002945 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002946
Jesse Barnesf103fc72014-02-20 12:39:57 -08002947 seq_printf(m, "\tmodes:\n");
2948 list_for_each_entry(mode, &connector->modes, head)
2949 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002950}
2951
Robert Fekete3abc4e02015-10-27 16:58:32 +01002952static const char *plane_type(enum drm_plane_type type)
2953{
2954 switch (type) {
2955 case DRM_PLANE_TYPE_OVERLAY:
2956 return "OVL";
2957 case DRM_PLANE_TYPE_PRIMARY:
2958 return "PRI";
2959 case DRM_PLANE_TYPE_CURSOR:
2960 return "CUR";
2961 /*
2962 * Deliberately omitting default: to generate compiler warnings
2963 * when a new drm_plane_type gets added.
2964 */
2965 }
2966
2967 return "unknown";
2968}
2969
2970static const char *plane_rotation(unsigned int rotation)
2971{
2972 static char buf[48];
2973 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04002974 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
Robert Fekete3abc4e02015-10-27 16:58:32 +01002975 * will print them all to visualize if the values are misused
2976 */
2977 snprintf(buf, sizeof(buf),
2978 "%s%s%s%s%s%s(0x%08x)",
Robert Fossc2c446a2017-05-19 16:50:17 -04002979 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
2980 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
2981 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
2982 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
2983 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
2984 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01002985 rotation);
2986
2987 return buf;
2988}
2989
2990static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2991{
David Weinehall36cdd012016-08-22 13:59:31 +03002992 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2993 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01002994 struct intel_plane *intel_plane;
2995
2996 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
2997 struct drm_plane_state *state;
2998 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00002999 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003000
3001 if (!plane->state) {
3002 seq_puts(m, "plane->state is NULL!\n");
3003 continue;
3004 }
3005
3006 state = plane->state;
3007
Eric Engestrom90844f02016-08-15 01:02:38 +01003008 if (state->fb) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003009 drm_get_format_name(state->fb->format->format,
3010 &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003011 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003012 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003013 }
3014
Robert Fekete3abc4e02015-10-27 16:58:32 +01003015 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3016 plane->base.id,
3017 plane_type(intel_plane->base.type),
3018 state->crtc_x, state->crtc_y,
3019 state->crtc_w, state->crtc_h,
3020 (state->src_x >> 16),
3021 ((state->src_x & 0xffff) * 15625) >> 10,
3022 (state->src_y >> 16),
3023 ((state->src_y & 0xffff) * 15625) >> 10,
3024 (state->src_w >> 16),
3025 ((state->src_w & 0xffff) * 15625) >> 10,
3026 (state->src_h >> 16),
3027 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003028 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003029 plane_rotation(state->rotation));
3030 }
3031}
3032
3033static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3034{
3035 struct intel_crtc_state *pipe_config;
3036 int num_scalers = intel_crtc->num_scalers;
3037 int i;
3038
3039 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3040
3041 /* Not all platformas have a scaler */
3042 if (num_scalers) {
3043 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3044 num_scalers,
3045 pipe_config->scaler_state.scaler_users,
3046 pipe_config->scaler_state.scaler_id);
3047
A.Sunil Kamath58415912016-11-20 23:20:26 +05303048 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003049 struct intel_scaler *sc =
3050 &pipe_config->scaler_state.scalers[i];
3051
3052 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3053 i, yesno(sc->in_use), sc->mode);
3054 }
3055 seq_puts(m, "\n");
3056 } else {
3057 seq_puts(m, "\tNo scalers available on this platform\n");
3058 }
3059}
3060
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003061static int i915_display_info(struct seq_file *m, void *unused)
3062{
David Weinehall36cdd012016-08-22 13:59:31 +03003063 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3064 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003065 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003066 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003067 struct drm_connector_list_iter conn_iter;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003068
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003069 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003070 seq_printf(m, "CRTC info\n");
3071 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003072 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003073 struct intel_crtc_state *pipe_config;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003074
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003075 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003076 pipe_config = to_intel_crtc_state(crtc->base.state);
3077
Robert Fekete3abc4e02015-10-27 16:58:32 +01003078 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003079 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003080 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003081 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3082 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3083
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003084 if (pipe_config->base.active) {
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003085 struct intel_plane *cursor =
3086 to_intel_plane(crtc->base.cursor);
3087
Chris Wilson065f2ec2014-03-12 09:13:13 +00003088 intel_crtc_info(m, crtc);
3089
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003090 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
3091 yesno(cursor->base.state->visible),
3092 cursor->base.state->crtc_x,
3093 cursor->base.state->crtc_y,
3094 cursor->base.state->crtc_w,
3095 cursor->base.state->crtc_h,
3096 cursor->cursor.base);
Robert Fekete3abc4e02015-10-27 16:58:32 +01003097 intel_scaler_info(m, crtc);
3098 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003099 }
Daniel Vettercace8412014-05-22 17:56:31 +02003100
3101 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3102 yesno(!crtc->cpu_fifo_underrun_disabled),
3103 yesno(!crtc->pch_fifo_underrun_disabled));
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003104 drm_modeset_unlock(&crtc->base.mutex);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003105 }
3106
3107 seq_printf(m, "\n");
3108 seq_printf(m, "Connector info\n");
3109 seq_printf(m, "--------------\n");
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003110 mutex_lock(&dev->mode_config.mutex);
3111 drm_connector_list_iter_begin(dev, &conn_iter);
3112 drm_for_each_connector_iter(connector, &conn_iter)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003113 intel_connector_info(m, connector);
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003114 drm_connector_list_iter_end(&conn_iter);
3115 mutex_unlock(&dev->mode_config.mutex);
3116
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003117 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003118
3119 return 0;
3120}
3121
Chris Wilson1b365952016-10-04 21:11:31 +01003122static int i915_engine_info(struct seq_file *m, void *unused)
3123{
3124 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3125 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303126 enum intel_engine_id id;
Chris Wilsonf636edb2017-10-09 12:02:57 +01003127 struct drm_printer p;
Chris Wilson1b365952016-10-04 21:11:31 +01003128
Chris Wilson9c870d02016-10-24 13:42:15 +01003129 intel_runtime_pm_get(dev_priv);
3130
Chris Wilson6f561032018-01-24 11:36:07 +00003131 seq_printf(m, "GT awake? %s (epoch %u)\n",
3132 yesno(dev_priv->gt.awake), dev_priv->gt.epoch);
Chris Wilsonf73b5672017-03-02 15:03:56 +00003133 seq_printf(m, "Global active requests: %d\n",
3134 dev_priv->gt.active_requests);
Lionel Landwerlinf577a032017-11-13 23:34:53 +00003135 seq_printf(m, "CS timestamp frequency: %u kHz\n",
3136 dev_priv->info.cs_timestamp_frequency_khz);
Chris Wilsonf73b5672017-03-02 15:03:56 +00003137
Chris Wilsonf636edb2017-10-09 12:02:57 +01003138 p = drm_seq_file_printer(m);
3139 for_each_engine(engine, dev_priv, id)
Chris Wilson0db18b12017-12-08 01:23:00 +00003140 intel_engine_dump(engine, &p, "%s\n", engine->name);
Chris Wilson1b365952016-10-04 21:11:31 +01003141
Chris Wilson9c870d02016-10-24 13:42:15 +01003142 intel_runtime_pm_put(dev_priv);
3143
Chris Wilson1b365952016-10-04 21:11:31 +01003144 return 0;
3145}
3146
Chris Wilsonc5418a82017-10-13 21:26:19 +01003147static int i915_shrinker_info(struct seq_file *m, void *unused)
3148{
3149 struct drm_i915_private *i915 = node_to_i915(m->private);
3150
3151 seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
3152 seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);
3153
3154 return 0;
3155}
3156
Daniel Vetter728e29d2014-06-25 22:01:53 +03003157static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3158{
David Weinehall36cdd012016-08-22 13:59:31 +03003159 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3160 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003161 int i;
3162
3163 drm_modeset_lock_all(dev);
3164 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3165 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3166
3167 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003168 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003169 pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003170 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003171 seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003172 seq_printf(m, " dpll_md: 0x%08x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003173 pll->state.hw_state.dpll_md);
3174 seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
3175 seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
3176 seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003177 }
3178 drm_modeset_unlock_all(dev);
3179
3180 return 0;
3181}
3182
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003183static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003184{
3185 int i;
3186 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003187 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003188 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3189 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003190 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003191 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003192
Arun Siluvery888b5992014-08-26 14:44:51 +01003193 ret = mutex_lock_interruptible(&dev->struct_mutex);
3194 if (ret)
3195 return ret;
3196
3197 intel_runtime_pm_get(dev_priv);
3198
Arun Siluvery33136b02016-01-21 21:43:47 +00003199 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303200 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003201 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003202 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003203 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003204 i915_reg_t addr;
3205 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003206 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003207
Arun Siluvery33136b02016-01-21 21:43:47 +00003208 addr = workarounds->reg[i].addr;
3209 mask = workarounds->reg[i].mask;
3210 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003211 read = I915_READ(addr);
3212 ok = (value & mask) == (read & mask);
3213 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003214 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003215 }
3216
3217 intel_runtime_pm_put(dev_priv);
3218 mutex_unlock(&dev->struct_mutex);
3219
3220 return 0;
3221}
3222
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05303223static int i915_ipc_status_show(struct seq_file *m, void *data)
3224{
3225 struct drm_i915_private *dev_priv = m->private;
3226
3227 seq_printf(m, "Isochronous Priority Control: %s\n",
3228 yesno(dev_priv->ipc_enabled));
3229 return 0;
3230}
3231
3232static int i915_ipc_status_open(struct inode *inode, struct file *file)
3233{
3234 struct drm_i915_private *dev_priv = inode->i_private;
3235
3236 if (!HAS_IPC(dev_priv))
3237 return -ENODEV;
3238
3239 return single_open(file, i915_ipc_status_show, dev_priv);
3240}
3241
3242static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
3243 size_t len, loff_t *offp)
3244{
3245 struct seq_file *m = file->private_data;
3246 struct drm_i915_private *dev_priv = m->private;
3247 int ret;
3248 bool enable;
3249
3250 ret = kstrtobool_from_user(ubuf, len, &enable);
3251 if (ret < 0)
3252 return ret;
3253
3254 intel_runtime_pm_get(dev_priv);
3255 if (!dev_priv->ipc_enabled && enable)
3256 DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
3257 dev_priv->wm.distrust_bios_wm = true;
3258 dev_priv->ipc_enabled = enable;
3259 intel_enable_ipc(dev_priv);
3260 intel_runtime_pm_put(dev_priv);
3261
3262 return len;
3263}
3264
3265static const struct file_operations i915_ipc_status_fops = {
3266 .owner = THIS_MODULE,
3267 .open = i915_ipc_status_open,
3268 .read = seq_read,
3269 .llseek = seq_lseek,
3270 .release = single_release,
3271 .write = i915_ipc_status_write
3272};
3273
Damien Lespiauc5511e42014-11-04 17:06:51 +00003274static int i915_ddb_info(struct seq_file *m, void *unused)
3275{
David Weinehall36cdd012016-08-22 13:59:31 +03003276 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3277 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003278 struct skl_ddb_allocation *ddb;
3279 struct skl_ddb_entry *entry;
3280 enum pipe pipe;
3281 int plane;
3282
David Weinehall36cdd012016-08-22 13:59:31 +03003283 if (INTEL_GEN(dev_priv) < 9)
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00003284 return -ENODEV;
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003285
Damien Lespiauc5511e42014-11-04 17:06:51 +00003286 drm_modeset_lock_all(dev);
3287
3288 ddb = &dev_priv->wm.skl_hw.ddb;
3289
3290 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3291
3292 for_each_pipe(dev_priv, pipe) {
3293 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3294
Matt Roper8b364b42016-10-26 15:51:28 -07003295 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003296 entry = &ddb->plane[pipe][plane];
3297 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3298 entry->start, entry->end,
3299 skl_ddb_entry_size(entry));
3300 }
3301
Matt Roper4969d332015-09-24 15:53:10 -07003302 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003303 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3304 entry->end, skl_ddb_entry_size(entry));
3305 }
3306
3307 drm_modeset_unlock_all(dev);
3308
3309 return 0;
3310}
3311
Vandana Kannana54746e2015-03-03 20:53:10 +05303312static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003313 struct drm_device *dev,
3314 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303315{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003316 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303317 struct i915_drrs *drrs = &dev_priv->drrs;
3318 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003319 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003320 struct drm_connector_list_iter conn_iter;
Vandana Kannana54746e2015-03-03 20:53:10 +05303321
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003322 drm_connector_list_iter_begin(dev, &conn_iter);
3323 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003324 if (connector->state->crtc != &intel_crtc->base)
3325 continue;
3326
3327 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303328 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003329 drm_connector_list_iter_end(&conn_iter);
Vandana Kannana54746e2015-03-03 20:53:10 +05303330
3331 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3332 seq_puts(m, "\tVBT: DRRS_type: Static");
3333 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3334 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3335 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3336 seq_puts(m, "\tVBT: DRRS_type: None");
3337 else
3338 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3339
3340 seq_puts(m, "\n\n");
3341
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003342 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303343 struct intel_panel *panel;
3344
3345 mutex_lock(&drrs->mutex);
3346 /* DRRS Supported */
3347 seq_puts(m, "\tDRRS Supported: Yes\n");
3348
3349 /* disable_drrs() will make drrs->dp NULL */
3350 if (!drrs->dp) {
C, Ramalingamce6e2132017-11-20 09:53:47 +05303351 seq_puts(m, "Idleness DRRS: Disabled\n");
3352 if (dev_priv->psr.enabled)
3353 seq_puts(m,
3354 "\tAs PSR is enabled, DRRS is not enabled\n");
Vandana Kannana54746e2015-03-03 20:53:10 +05303355 mutex_unlock(&drrs->mutex);
3356 return;
3357 }
3358
3359 panel = &drrs->dp->attached_connector->panel;
3360 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3361 drrs->busy_frontbuffer_bits);
3362
3363 seq_puts(m, "\n\t\t");
3364 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3365 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3366 vrefresh = panel->fixed_mode->vrefresh;
3367 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3368 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3369 vrefresh = panel->downclock_mode->vrefresh;
3370 } else {
3371 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3372 drrs->refresh_rate_type);
3373 mutex_unlock(&drrs->mutex);
3374 return;
3375 }
3376 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3377
3378 seq_puts(m, "\n\t\t");
3379 mutex_unlock(&drrs->mutex);
3380 } else {
3381 /* DRRS not supported. Print the VBT parameter*/
3382 seq_puts(m, "\tDRRS Supported : No");
3383 }
3384 seq_puts(m, "\n");
3385}
3386
3387static int i915_drrs_status(struct seq_file *m, void *unused)
3388{
David Weinehall36cdd012016-08-22 13:59:31 +03003389 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3390 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303391 struct intel_crtc *intel_crtc;
3392 int active_crtc_cnt = 0;
3393
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003394 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303395 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003396 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303397 active_crtc_cnt++;
3398 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3399
3400 drrs_status_per_crtc(m, dev, intel_crtc);
3401 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303402 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003403 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303404
3405 if (!active_crtc_cnt)
3406 seq_puts(m, "No active crtc found\n");
3407
3408 return 0;
3409}
3410
Dave Airlie11bed952014-05-12 15:22:27 +10003411static int i915_dp_mst_info(struct seq_file *m, void *unused)
3412{
David Weinehall36cdd012016-08-22 13:59:31 +03003413 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3414 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003415 struct intel_encoder *intel_encoder;
3416 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003417 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003418 struct drm_connector_list_iter conn_iter;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003419
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003420 drm_connector_list_iter_begin(dev, &conn_iter);
3421 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003422 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003423 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003424
3425 intel_encoder = intel_attached_encoder(connector);
3426 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3427 continue;
3428
3429 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003430 if (!intel_dig_port->dp.can_mst)
3431 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003432
Jim Bride40ae80c2016-04-14 10:18:37 -07003433 seq_printf(m, "MST Source Port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003434 port_name(intel_dig_port->base.port));
Dave Airlie11bed952014-05-12 15:22:27 +10003435 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3436 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003437 drm_connector_list_iter_end(&conn_iter);
3438
Dave Airlie11bed952014-05-12 15:22:27 +10003439 return 0;
3440}
3441
Todd Previteeb3394fa2015-04-18 00:04:19 -07003442static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03003443 const char __user *ubuf,
3444 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003445{
3446 char *input_buffer;
3447 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003448 struct drm_device *dev;
3449 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003450 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003451 struct intel_dp *intel_dp;
3452 int val = 0;
3453
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05303454 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003455
Todd Previteeb3394fa2015-04-18 00:04:19 -07003456 if (len == 0)
3457 return 0;
3458
Geliang Tang261aeba2017-05-06 23:40:17 +08003459 input_buffer = memdup_user_nul(ubuf, len);
3460 if (IS_ERR(input_buffer))
3461 return PTR_ERR(input_buffer);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003462
Todd Previteeb3394fa2015-04-18 00:04:19 -07003463 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
3464
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003465 drm_connector_list_iter_begin(dev, &conn_iter);
3466 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003467 struct intel_encoder *encoder;
3468
Todd Previteeb3394fa2015-04-18 00:04:19 -07003469 if (connector->connector_type !=
3470 DRM_MODE_CONNECTOR_DisplayPort)
3471 continue;
3472
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003473 encoder = to_intel_encoder(connector->encoder);
3474 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3475 continue;
3476
3477 if (encoder && connector->status == connector_status_connected) {
3478 intel_dp = enc_to_intel_dp(&encoder->base);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003479 status = kstrtoint(input_buffer, 10, &val);
3480 if (status < 0)
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003481 break;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003482 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
3483 /* To prevent erroneous activation of the compliance
3484 * testing code, only accept an actual value of 1 here
3485 */
3486 if (val == 1)
Manasi Navarec1617ab2016-12-09 16:22:50 -08003487 intel_dp->compliance.test_active = 1;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003488 else
Manasi Navarec1617ab2016-12-09 16:22:50 -08003489 intel_dp->compliance.test_active = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003490 }
3491 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003492 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003493 kfree(input_buffer);
3494 if (status < 0)
3495 return status;
3496
3497 *offp += len;
3498 return len;
3499}
3500
3501static int i915_displayport_test_active_show(struct seq_file *m, void *data)
3502{
3503 struct drm_device *dev = m->private;
3504 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003505 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003506 struct intel_dp *intel_dp;
3507
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003508 drm_connector_list_iter_begin(dev, &conn_iter);
3509 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003510 struct intel_encoder *encoder;
3511
Todd Previteeb3394fa2015-04-18 00:04:19 -07003512 if (connector->connector_type !=
3513 DRM_MODE_CONNECTOR_DisplayPort)
3514 continue;
3515
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003516 encoder = to_intel_encoder(connector->encoder);
3517 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3518 continue;
3519
3520 if (encoder && connector->status == connector_status_connected) {
3521 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003522 if (intel_dp->compliance.test_active)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003523 seq_puts(m, "1");
3524 else
3525 seq_puts(m, "0");
3526 } else
3527 seq_puts(m, "0");
3528 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003529 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003530
3531 return 0;
3532}
3533
3534static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003535 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003536{
David Weinehall36cdd012016-08-22 13:59:31 +03003537 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003538
David Weinehall36cdd012016-08-22 13:59:31 +03003539 return single_open(file, i915_displayport_test_active_show,
3540 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003541}
3542
3543static const struct file_operations i915_displayport_test_active_fops = {
3544 .owner = THIS_MODULE,
3545 .open = i915_displayport_test_active_open,
3546 .read = seq_read,
3547 .llseek = seq_lseek,
3548 .release = single_release,
3549 .write = i915_displayport_test_active_write
3550};
3551
3552static int i915_displayport_test_data_show(struct seq_file *m, void *data)
3553{
3554 struct drm_device *dev = m->private;
3555 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003556 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003557 struct intel_dp *intel_dp;
3558
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003559 drm_connector_list_iter_begin(dev, &conn_iter);
3560 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003561 struct intel_encoder *encoder;
3562
Todd Previteeb3394fa2015-04-18 00:04:19 -07003563 if (connector->connector_type !=
3564 DRM_MODE_CONNECTOR_DisplayPort)
3565 continue;
3566
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003567 encoder = to_intel_encoder(connector->encoder);
3568 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3569 continue;
3570
3571 if (encoder && connector->status == connector_status_connected) {
3572 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navareb48a5ba2017-01-20 19:09:28 -08003573 if (intel_dp->compliance.test_type ==
3574 DP_TEST_LINK_EDID_READ)
3575 seq_printf(m, "%lx",
3576 intel_dp->compliance.test_data.edid);
Manasi Navare611032b2017-01-24 08:21:49 -08003577 else if (intel_dp->compliance.test_type ==
3578 DP_TEST_LINK_VIDEO_PATTERN) {
3579 seq_printf(m, "hdisplay: %d\n",
3580 intel_dp->compliance.test_data.hdisplay);
3581 seq_printf(m, "vdisplay: %d\n",
3582 intel_dp->compliance.test_data.vdisplay);
3583 seq_printf(m, "bpc: %u\n",
3584 intel_dp->compliance.test_data.bpc);
3585 }
Todd Previteeb3394fa2015-04-18 00:04:19 -07003586 } else
3587 seq_puts(m, "0");
3588 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003589 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003590
3591 return 0;
3592}
3593static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003594 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003595{
David Weinehall36cdd012016-08-22 13:59:31 +03003596 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003597
David Weinehall36cdd012016-08-22 13:59:31 +03003598 return single_open(file, i915_displayport_test_data_show,
3599 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003600}
3601
3602static const struct file_operations i915_displayport_test_data_fops = {
3603 .owner = THIS_MODULE,
3604 .open = i915_displayport_test_data_open,
3605 .read = seq_read,
3606 .llseek = seq_lseek,
3607 .release = single_release
3608};
3609
3610static int i915_displayport_test_type_show(struct seq_file *m, void *data)
3611{
3612 struct drm_device *dev = m->private;
3613 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003614 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003615 struct intel_dp *intel_dp;
3616
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003617 drm_connector_list_iter_begin(dev, &conn_iter);
3618 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003619 struct intel_encoder *encoder;
3620
Todd Previteeb3394fa2015-04-18 00:04:19 -07003621 if (connector->connector_type !=
3622 DRM_MODE_CONNECTOR_DisplayPort)
3623 continue;
3624
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003625 encoder = to_intel_encoder(connector->encoder);
3626 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3627 continue;
3628
3629 if (encoder && connector->status == connector_status_connected) {
3630 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003631 seq_printf(m, "%02lx", intel_dp->compliance.test_type);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003632 } else
3633 seq_puts(m, "0");
3634 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003635 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003636
3637 return 0;
3638}
3639
3640static int i915_displayport_test_type_open(struct inode *inode,
3641 struct file *file)
3642{
David Weinehall36cdd012016-08-22 13:59:31 +03003643 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003644
David Weinehall36cdd012016-08-22 13:59:31 +03003645 return single_open(file, i915_displayport_test_type_show,
3646 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003647}
3648
3649static const struct file_operations i915_displayport_test_type_fops = {
3650 .owner = THIS_MODULE,
3651 .open = i915_displayport_test_type_open,
3652 .read = seq_read,
3653 .llseek = seq_lseek,
3654 .release = single_release
3655};
3656
Damien Lespiau97e94b22014-11-04 17:06:50 +00003657static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003658{
David Weinehall36cdd012016-08-22 13:59:31 +03003659 struct drm_i915_private *dev_priv = m->private;
3660 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003661 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003662 int num_levels;
3663
David Weinehall36cdd012016-08-22 13:59:31 +03003664 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003665 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003666 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003667 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003668 else if (IS_G4X(dev_priv))
3669 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003670 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003671 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003672
3673 drm_modeset_lock_all(dev);
3674
3675 for (level = 0; level < num_levels; level++) {
3676 unsigned int latency = wm[level];
3677
Damien Lespiau97e94b22014-11-04 17:06:50 +00003678 /*
3679 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03003680 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00003681 */
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003682 if (INTEL_GEN(dev_priv) >= 9 ||
3683 IS_VALLEYVIEW(dev_priv) ||
3684 IS_CHERRYVIEW(dev_priv) ||
3685 IS_G4X(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00003686 latency *= 10;
3687 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003688 latency *= 5;
3689
3690 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003691 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003692 }
3693
3694 drm_modeset_unlock_all(dev);
3695}
3696
3697static int pri_wm_latency_show(struct seq_file *m, void *data)
3698{
David Weinehall36cdd012016-08-22 13:59:31 +03003699 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003700 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003701
David Weinehall36cdd012016-08-22 13:59:31 +03003702 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003703 latencies = dev_priv->wm.skl_latency;
3704 else
David Weinehall36cdd012016-08-22 13:59:31 +03003705 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003706
3707 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003708
3709 return 0;
3710}
3711
3712static int spr_wm_latency_show(struct seq_file *m, void *data)
3713{
David Weinehall36cdd012016-08-22 13:59:31 +03003714 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003715 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003716
David Weinehall36cdd012016-08-22 13:59:31 +03003717 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003718 latencies = dev_priv->wm.skl_latency;
3719 else
David Weinehall36cdd012016-08-22 13:59:31 +03003720 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003721
3722 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003723
3724 return 0;
3725}
3726
3727static int cur_wm_latency_show(struct seq_file *m, void *data)
3728{
David Weinehall36cdd012016-08-22 13:59:31 +03003729 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003730 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003731
David Weinehall36cdd012016-08-22 13:59:31 +03003732 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003733 latencies = dev_priv->wm.skl_latency;
3734 else
David Weinehall36cdd012016-08-22 13:59:31 +03003735 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003736
3737 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003738
3739 return 0;
3740}
3741
3742static int pri_wm_latency_open(struct inode *inode, struct file *file)
3743{
David Weinehall36cdd012016-08-22 13:59:31 +03003744 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003745
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003746 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003747 return -ENODEV;
3748
David Weinehall36cdd012016-08-22 13:59:31 +03003749 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003750}
3751
3752static int spr_wm_latency_open(struct inode *inode, struct file *file)
3753{
David Weinehall36cdd012016-08-22 13:59:31 +03003754 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003755
David Weinehall36cdd012016-08-22 13:59:31 +03003756 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003757 return -ENODEV;
3758
David Weinehall36cdd012016-08-22 13:59:31 +03003759 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003760}
3761
3762static int cur_wm_latency_open(struct inode *inode, struct file *file)
3763{
David Weinehall36cdd012016-08-22 13:59:31 +03003764 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003765
David Weinehall36cdd012016-08-22 13:59:31 +03003766 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003767 return -ENODEV;
3768
David Weinehall36cdd012016-08-22 13:59:31 +03003769 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003770}
3771
3772static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00003773 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003774{
3775 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003776 struct drm_i915_private *dev_priv = m->private;
3777 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003778 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03003779 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003780 int level;
3781 int ret;
3782 char tmp[32];
3783
David Weinehall36cdd012016-08-22 13:59:31 +03003784 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003785 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003786 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003787 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003788 else if (IS_G4X(dev_priv))
3789 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003790 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003791 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003792
Ville Syrjälä369a1342014-01-22 14:36:08 +02003793 if (len >= sizeof(tmp))
3794 return -EINVAL;
3795
3796 if (copy_from_user(tmp, ubuf, len))
3797 return -EFAULT;
3798
3799 tmp[len] = '\0';
3800
Damien Lespiau97e94b22014-11-04 17:06:50 +00003801 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
3802 &new[0], &new[1], &new[2], &new[3],
3803 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003804 if (ret != num_levels)
3805 return -EINVAL;
3806
3807 drm_modeset_lock_all(dev);
3808
3809 for (level = 0; level < num_levels; level++)
3810 wm[level] = new[level];
3811
3812 drm_modeset_unlock_all(dev);
3813
3814 return len;
3815}
3816
3817
3818static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3819 size_t len, loff_t *offp)
3820{
3821 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003822 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003823 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003824
David Weinehall36cdd012016-08-22 13:59:31 +03003825 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003826 latencies = dev_priv->wm.skl_latency;
3827 else
David Weinehall36cdd012016-08-22 13:59:31 +03003828 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003829
3830 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003831}
3832
3833static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3834 size_t len, loff_t *offp)
3835{
3836 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003837 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003838 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003839
David Weinehall36cdd012016-08-22 13:59:31 +03003840 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003841 latencies = dev_priv->wm.skl_latency;
3842 else
David Weinehall36cdd012016-08-22 13:59:31 +03003843 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003844
3845 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003846}
3847
3848static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3849 size_t len, loff_t *offp)
3850{
3851 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003852 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003853 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003854
David Weinehall36cdd012016-08-22 13:59:31 +03003855 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003856 latencies = dev_priv->wm.skl_latency;
3857 else
David Weinehall36cdd012016-08-22 13:59:31 +03003858 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003859
3860 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003861}
3862
3863static const struct file_operations i915_pri_wm_latency_fops = {
3864 .owner = THIS_MODULE,
3865 .open = pri_wm_latency_open,
3866 .read = seq_read,
3867 .llseek = seq_lseek,
3868 .release = single_release,
3869 .write = pri_wm_latency_write
3870};
3871
3872static const struct file_operations i915_spr_wm_latency_fops = {
3873 .owner = THIS_MODULE,
3874 .open = spr_wm_latency_open,
3875 .read = seq_read,
3876 .llseek = seq_lseek,
3877 .release = single_release,
3878 .write = spr_wm_latency_write
3879};
3880
3881static const struct file_operations i915_cur_wm_latency_fops = {
3882 .owner = THIS_MODULE,
3883 .open = cur_wm_latency_open,
3884 .read = seq_read,
3885 .llseek = seq_lseek,
3886 .release = single_release,
3887 .write = cur_wm_latency_write
3888};
3889
Kees Cook647416f2013-03-10 14:10:06 -07003890static int
3891i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003892{
David Weinehall36cdd012016-08-22 13:59:31 +03003893 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003894
Chris Wilsond98c52c2016-04-13 17:35:05 +01003895 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003896
Kees Cook647416f2013-03-10 14:10:06 -07003897 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003898}
3899
Kees Cook647416f2013-03-10 14:10:06 -07003900static int
3901i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003902{
Chris Wilson598b6b52017-03-25 13:47:35 +00003903 struct drm_i915_private *i915 = data;
3904 struct intel_engine_cs *engine;
3905 unsigned int tmp;
Imre Deakd46c0512014-04-14 20:24:27 +03003906
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02003907 /*
3908 * There is no safeguard against this debugfs entry colliding
3909 * with the hangcheck calling same i915_handle_error() in
3910 * parallel, causing an explosion. For now we assume that the
3911 * test harness is responsible enough not to inject gpu hangs
3912 * while it is writing to 'i915_wedged'
3913 */
3914
Chris Wilson598b6b52017-03-25 13:47:35 +00003915 if (i915_reset_backoff(&i915->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02003916 return -EAGAIN;
3917
Chris Wilson598b6b52017-03-25 13:47:35 +00003918 for_each_engine_masked(engine, i915, val, tmp) {
3919 engine->hangcheck.seqno = intel_engine_get_seqno(engine);
3920 engine->hangcheck.stalled = true;
3921 }
Imre Deakd46c0512014-04-14 20:24:27 +03003922
Chris Wilson598b6b52017-03-25 13:47:35 +00003923 i915_handle_error(i915, val, "Manually setting wedged to %llu", val);
3924
3925 wait_on_bit(&i915->gpu_error.flags,
Chris Wilsond3df42b2017-03-16 17:13:05 +00003926 I915_RESET_HANDOFF,
3927 TASK_UNINTERRUPTIBLE);
3928
Kees Cook647416f2013-03-10 14:10:06 -07003929 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003930}
3931
Kees Cook647416f2013-03-10 14:10:06 -07003932DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3933 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003934 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003935
Kees Cook647416f2013-03-10 14:10:06 -07003936static int
Chris Wilson64486ae2017-03-07 15:59:08 +00003937fault_irq_set(struct drm_i915_private *i915,
3938 unsigned long *irq,
3939 unsigned long val)
3940{
3941 int err;
3942
3943 err = mutex_lock_interruptible(&i915->drm.struct_mutex);
3944 if (err)
3945 return err;
3946
3947 err = i915_gem_wait_for_idle(i915,
3948 I915_WAIT_LOCKED |
3949 I915_WAIT_INTERRUPTIBLE);
3950 if (err)
3951 goto err_unlock;
3952
Chris Wilson64486ae2017-03-07 15:59:08 +00003953 *irq = val;
3954 mutex_unlock(&i915->drm.struct_mutex);
3955
3956 /* Flush idle worker to disarm irq */
Chris Wilson7c262402017-10-06 11:40:38 +01003957 drain_delayed_work(&i915->gt.idle_work);
Chris Wilson64486ae2017-03-07 15:59:08 +00003958
3959 return 0;
3960
3961err_unlock:
3962 mutex_unlock(&i915->drm.struct_mutex);
3963 return err;
3964}
3965
3966static int
Chris Wilson094f9a52013-09-25 17:34:55 +01003967i915_ring_missed_irq_get(void *data, u64 *val)
3968{
David Weinehall36cdd012016-08-22 13:59:31 +03003969 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01003970
3971 *val = dev_priv->gpu_error.missed_irq_rings;
3972 return 0;
3973}
3974
3975static int
3976i915_ring_missed_irq_set(void *data, u64 val)
3977{
Chris Wilson64486ae2017-03-07 15:59:08 +00003978 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01003979
Chris Wilson64486ae2017-03-07 15:59:08 +00003980 return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01003981}
3982
3983DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3984 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3985 "0x%08llx\n");
3986
3987static int
3988i915_ring_test_irq_get(void *data, u64 *val)
3989{
David Weinehall36cdd012016-08-22 13:59:31 +03003990 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01003991
3992 *val = dev_priv->gpu_error.test_irq_rings;
3993
3994 return 0;
3995}
3996
3997static int
3998i915_ring_test_irq_set(void *data, u64 val)
3999{
Chris Wilson64486ae2017-03-07 15:59:08 +00004000 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004001
Chris Wilson64486ae2017-03-07 15:59:08 +00004002 val &= INTEL_INFO(i915)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004003 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004004
Chris Wilson64486ae2017-03-07 15:59:08 +00004005 return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004006}
4007
4008DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4009 i915_ring_test_irq_get, i915_ring_test_irq_set,
4010 "0x%08llx\n");
4011
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004012#define DROP_UNBOUND BIT(0)
4013#define DROP_BOUND BIT(1)
4014#define DROP_RETIRE BIT(2)
4015#define DROP_ACTIVE BIT(3)
4016#define DROP_FREED BIT(4)
4017#define DROP_SHRINK_ALL BIT(5)
4018#define DROP_IDLE BIT(6)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004019#define DROP_ALL (DROP_UNBOUND | \
4020 DROP_BOUND | \
4021 DROP_RETIRE | \
4022 DROP_ACTIVE | \
Chris Wilson8eadc192017-03-08 14:46:22 +00004023 DROP_FREED | \
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004024 DROP_SHRINK_ALL |\
4025 DROP_IDLE)
Kees Cook647416f2013-03-10 14:10:06 -07004026static int
4027i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004028{
Kees Cook647416f2013-03-10 14:10:06 -07004029 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004030
Kees Cook647416f2013-03-10 14:10:06 -07004031 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004032}
4033
Kees Cook647416f2013-03-10 14:10:06 -07004034static int
4035i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004036{
David Weinehall36cdd012016-08-22 13:59:31 +03004037 struct drm_i915_private *dev_priv = data;
4038 struct drm_device *dev = &dev_priv->drm;
Chris Wilson00c26cf2017-05-24 17:26:53 +01004039 int ret = 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004040
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004041 DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
4042 val, val & DROP_ALL);
Chris Wilsondd624af2013-01-15 12:39:35 +00004043
4044 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4045 * on ioctls on -EAGAIN. */
Chris Wilson00c26cf2017-05-24 17:26:53 +01004046 if (val & (DROP_ACTIVE | DROP_RETIRE)) {
4047 ret = mutex_lock_interruptible(&dev->struct_mutex);
Chris Wilsondd624af2013-01-15 12:39:35 +00004048 if (ret)
Chris Wilson00c26cf2017-05-24 17:26:53 +01004049 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004050
Chris Wilson00c26cf2017-05-24 17:26:53 +01004051 if (val & DROP_ACTIVE)
4052 ret = i915_gem_wait_for_idle(dev_priv,
4053 I915_WAIT_INTERRUPTIBLE |
4054 I915_WAIT_LOCKED);
4055
4056 if (val & DROP_RETIRE)
4057 i915_gem_retire_requests(dev_priv);
4058
4059 mutex_unlock(&dev->struct_mutex);
4060 }
Chris Wilsondd624af2013-01-15 12:39:35 +00004061
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004062 fs_reclaim_acquire(GFP_KERNEL);
Chris Wilson21ab4e72014-09-09 11:16:08 +01004063 if (val & DROP_BOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004064 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004065
Chris Wilson21ab4e72014-09-09 11:16:08 +01004066 if (val & DROP_UNBOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004067 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004068
Chris Wilson8eadc192017-03-08 14:46:22 +00004069 if (val & DROP_SHRINK_ALL)
4070 i915_gem_shrink_all(dev_priv);
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004071 fs_reclaim_release(GFP_KERNEL);
Chris Wilson8eadc192017-03-08 14:46:22 +00004072
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004073 if (val & DROP_IDLE)
4074 drain_delayed_work(&dev_priv->gt.idle_work);
4075
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004076 if (val & DROP_FREED) {
4077 synchronize_rcu();
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004078 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004079 }
4080
Kees Cook647416f2013-03-10 14:10:06 -07004081 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004082}
4083
Kees Cook647416f2013-03-10 14:10:06 -07004084DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4085 i915_drop_caches_get, i915_drop_caches_set,
4086 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004087
Kees Cook647416f2013-03-10 14:10:06 -07004088static int
4089i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004090{
David Weinehall36cdd012016-08-22 13:59:31 +03004091 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004092
David Weinehall36cdd012016-08-22 13:59:31 +03004093 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004094 return -ENODEV;
4095
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004096 *val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004097 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004098}
4099
Kees Cook647416f2013-03-10 14:10:06 -07004100static int
4101i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004102{
David Weinehall36cdd012016-08-22 13:59:31 +03004103 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004104 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304105 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004106 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004107
David Weinehall36cdd012016-08-22 13:59:31 +03004108 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004109 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004110
Kees Cook647416f2013-03-10 14:10:06 -07004111 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004112
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004113 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004114 if (ret)
4115 return ret;
4116
Jesse Barnes358733e2011-07-27 11:53:01 -07004117 /*
4118 * Turbo will still be enabled, but won't go above the set value.
4119 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304120 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004121
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004122 hw_max = rps->max_freq;
4123 hw_min = rps->min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004124
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004125 if (val < hw_min || val > hw_max || val < rps->min_freq_softlimit) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004126 mutex_unlock(&dev_priv->pcu_lock);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004127 return -EINVAL;
4128 }
4129
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004130 rps->max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004131
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004132 if (intel_set_rps(dev_priv, val))
4133 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004134
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004135 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004136
Kees Cook647416f2013-03-10 14:10:06 -07004137 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004138}
4139
Kees Cook647416f2013-03-10 14:10:06 -07004140DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4141 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004142 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004143
Kees Cook647416f2013-03-10 14:10:06 -07004144static int
4145i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004146{
David Weinehall36cdd012016-08-22 13:59:31 +03004147 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004148
Chris Wilson62e1baa2016-07-13 09:10:36 +01004149 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004150 return -ENODEV;
4151
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004152 *val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004153 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004154}
4155
Kees Cook647416f2013-03-10 14:10:06 -07004156static int
4157i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004158{
David Weinehall36cdd012016-08-22 13:59:31 +03004159 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004160 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304161 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004162 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004163
Chris Wilson62e1baa2016-07-13 09:10:36 +01004164 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004165 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004166
Kees Cook647416f2013-03-10 14:10:06 -07004167 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004168
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004169 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004170 if (ret)
4171 return ret;
4172
Jesse Barnes1523c312012-05-25 12:34:54 -07004173 /*
4174 * Turbo will still be enabled, but won't go below the set value.
4175 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304176 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004177
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004178 hw_max = rps->max_freq;
4179 hw_min = rps->min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004180
David Weinehall36cdd012016-08-22 13:59:31 +03004181 if (val < hw_min ||
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004182 val > hw_max || val > rps->max_freq_softlimit) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004183 mutex_unlock(&dev_priv->pcu_lock);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004184 return -EINVAL;
4185 }
4186
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004187 rps->min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004188
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004189 if (intel_set_rps(dev_priv, val))
4190 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004191
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004192 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004193
Kees Cook647416f2013-03-10 14:10:06 -07004194 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004195}
4196
Kees Cook647416f2013-03-10 14:10:06 -07004197DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4198 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004199 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004200
Kees Cook647416f2013-03-10 14:10:06 -07004201static int
4202i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004203{
David Weinehall36cdd012016-08-22 13:59:31 +03004204 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004205 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004206
David Weinehall36cdd012016-08-22 13:59:31 +03004207 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004208 return -ENODEV;
4209
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004210 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004211
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004212 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004213
4214 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004215
Kees Cook647416f2013-03-10 14:10:06 -07004216 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004217
Kees Cook647416f2013-03-10 14:10:06 -07004218 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004219}
4220
Kees Cook647416f2013-03-10 14:10:06 -07004221static int
4222i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004223{
David Weinehall36cdd012016-08-22 13:59:31 +03004224 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004225 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004226
David Weinehall36cdd012016-08-22 13:59:31 +03004227 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004228 return -ENODEV;
4229
Kees Cook647416f2013-03-10 14:10:06 -07004230 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004231 return -EINVAL;
4232
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004233 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004234 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004235
4236 /* Update the cache sharing policy here as well */
4237 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4238 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4239 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4240 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4241
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004242 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004243 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004244}
4245
Kees Cook647416f2013-03-10 14:10:06 -07004246DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4247 i915_cache_sharing_get, i915_cache_sharing_set,
4248 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004249
David Weinehall36cdd012016-08-22 13:59:31 +03004250static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004251 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004252{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03004253 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07004254 int ss;
4255 u32 sig1[ss_max], sig2[ss_max];
4256
4257 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4258 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4259 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4260 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4261
4262 for (ss = 0; ss < ss_max; ss++) {
4263 unsigned int eu_cnt;
4264
4265 if (sig1[ss] & CHV_SS_PG_ENABLE)
4266 /* skip disabled subslice */
4267 continue;
4268
Imre Deakf08a0c92016-08-31 19:13:04 +03004269 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03004270 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07004271 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4272 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4273 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4274 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03004275 sseu->eu_total += eu_cnt;
4276 sseu->eu_per_subslice = max_t(unsigned int,
4277 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004278 }
Jeff McGee5d395252015-04-03 18:13:17 -07004279}
4280
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004281static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
4282 struct sseu_dev_info *sseu)
4283{
4284 const struct intel_device_info *info = INTEL_INFO(dev_priv);
4285 int s_max = 6, ss_max = 4;
4286 int s, ss;
4287 u32 s_reg[s_max], eu_reg[2 * s_max], eu_mask[2];
4288
4289 for (s = 0; s < s_max; s++) {
4290 /*
4291 * FIXME: Valid SS Mask respects the spec and read
4292 * only valid bits for those registers, excluding reserverd
4293 * although this seems wrong because it would leave many
4294 * subslices without ACK.
4295 */
4296 s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
4297 GEN10_PGCTL_VALID_SS_MASK(s);
4298 eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
4299 eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
4300 }
4301
4302 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4303 GEN9_PGCTL_SSA_EU19_ACK |
4304 GEN9_PGCTL_SSA_EU210_ACK |
4305 GEN9_PGCTL_SSA_EU311_ACK;
4306 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4307 GEN9_PGCTL_SSB_EU19_ACK |
4308 GEN9_PGCTL_SSB_EU210_ACK |
4309 GEN9_PGCTL_SSB_EU311_ACK;
4310
4311 for (s = 0; s < s_max; s++) {
4312 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4313 /* skip disabled slice */
4314 continue;
4315
4316 sseu->slice_mask |= BIT(s);
4317 sseu->subslice_mask = info->sseu.subslice_mask;
4318
4319 for (ss = 0; ss < ss_max; ss++) {
4320 unsigned int eu_cnt;
4321
4322 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4323 /* skip disabled subslice */
4324 continue;
4325
4326 eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
4327 eu_mask[ss % 2]);
4328 sseu->eu_total += eu_cnt;
4329 sseu->eu_per_subslice = max_t(unsigned int,
4330 sseu->eu_per_subslice,
4331 eu_cnt);
4332 }
4333 }
4334}
4335
David Weinehall36cdd012016-08-22 13:59:31 +03004336static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004337 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004338{
Jeff McGee1c046bc2015-04-03 18:13:18 -07004339 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004340 int s, ss;
4341 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4342
Jeff McGee1c046bc2015-04-03 18:13:18 -07004343 /* BXT has a single slice and at most 3 subslices. */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004344 if (IS_GEN9_LP(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004345 s_max = 1;
4346 ss_max = 3;
4347 }
4348
4349 for (s = 0; s < s_max; s++) {
4350 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4351 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4352 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4353 }
4354
Jeff McGee5d395252015-04-03 18:13:17 -07004355 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4356 GEN9_PGCTL_SSA_EU19_ACK |
4357 GEN9_PGCTL_SSA_EU210_ACK |
4358 GEN9_PGCTL_SSA_EU311_ACK;
4359 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4360 GEN9_PGCTL_SSB_EU19_ACK |
4361 GEN9_PGCTL_SSB_EU210_ACK |
4362 GEN9_PGCTL_SSB_EU311_ACK;
4363
4364 for (s = 0; s < s_max; s++) {
4365 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4366 /* skip disabled slice */
4367 continue;
4368
Imre Deakf08a0c92016-08-31 19:13:04 +03004369 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004370
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004371 if (IS_GEN9_BC(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03004372 sseu->subslice_mask =
4373 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004374
Jeff McGee5d395252015-04-03 18:13:17 -07004375 for (ss = 0; ss < ss_max; ss++) {
4376 unsigned int eu_cnt;
4377
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004378 if (IS_GEN9_LP(dev_priv)) {
Imre Deak57ec1712016-08-31 19:13:05 +03004379 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4380 /* skip disabled subslice */
4381 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004382
Imre Deak57ec1712016-08-31 19:13:05 +03004383 sseu->subslice_mask |= BIT(ss);
4384 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004385
Jeff McGee5d395252015-04-03 18:13:17 -07004386 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4387 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03004388 sseu->eu_total += eu_cnt;
4389 sseu->eu_per_subslice = max_t(unsigned int,
4390 sseu->eu_per_subslice,
4391 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004392 }
4393 }
4394}
4395
David Weinehall36cdd012016-08-22 13:59:31 +03004396static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004397 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004398{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004399 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03004400 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004401
Imre Deakf08a0c92016-08-31 19:13:04 +03004402 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004403
Imre Deakf08a0c92016-08-31 19:13:04 +03004404 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03004405 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03004406 sseu->eu_per_subslice =
4407 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03004408 sseu->eu_total = sseu->eu_per_subslice *
4409 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004410
4411 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03004412 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03004413 u8 subslice_7eu =
4414 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004415
Imre Deak915490d2016-08-31 19:13:01 +03004416 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004417 }
4418 }
4419}
4420
Imre Deak615d8902016-08-31 19:13:03 +03004421static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
4422 const struct sseu_dev_info *sseu)
4423{
4424 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4425 const char *type = is_available_info ? "Available" : "Enabled";
4426
Imre Deakc67ba532016-08-31 19:13:06 +03004427 seq_printf(m, " %s Slice Mask: %04x\n", type,
4428 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004429 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03004430 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004431 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004432 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03004433 seq_printf(m, " %s Subslice Mask: %04x\n", type,
4434 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004435 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004436 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004437 seq_printf(m, " %s EU Total: %u\n", type,
4438 sseu->eu_total);
4439 seq_printf(m, " %s EU Per Subslice: %u\n", type,
4440 sseu->eu_per_subslice);
4441
4442 if (!is_available_info)
4443 return;
4444
4445 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
4446 if (HAS_POOLED_EU(dev_priv))
4447 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
4448
4449 seq_printf(m, " Has Slice Power Gating: %s\n",
4450 yesno(sseu->has_slice_pg));
4451 seq_printf(m, " Has Subslice Power Gating: %s\n",
4452 yesno(sseu->has_subslice_pg));
4453 seq_printf(m, " Has EU Power Gating: %s\n",
4454 yesno(sseu->has_eu_pg));
4455}
4456
Jeff McGee38732182015-02-13 10:27:54 -06004457static int i915_sseu_status(struct seq_file *m, void *unused)
4458{
David Weinehall36cdd012016-08-22 13:59:31 +03004459 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03004460 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06004461
David Weinehall36cdd012016-08-22 13:59:31 +03004462 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06004463 return -ENODEV;
4464
4465 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03004466 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06004467
Jeff McGee7f992ab2015-02-13 10:27:55 -06004468 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03004469 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03004470
4471 intel_runtime_pm_get(dev_priv);
4472
David Weinehall36cdd012016-08-22 13:59:31 +03004473 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004474 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004475 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004476 broadwell_sseu_device_status(dev_priv, &sseu);
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004477 } else if (IS_GEN9(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004478 gen9_sseu_device_status(dev_priv, &sseu);
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004479 } else if (INTEL_GEN(dev_priv) >= 10) {
4480 gen10_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004481 }
David Weinehall238010e2016-08-01 17:33:27 +03004482
4483 intel_runtime_pm_put(dev_priv);
4484
Imre Deak615d8902016-08-31 19:13:03 +03004485 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004486
Jeff McGee38732182015-02-13 10:27:54 -06004487 return 0;
4488}
4489
Ben Widawsky6d794d42011-04-25 11:25:56 -07004490static int i915_forcewake_open(struct inode *inode, struct file *file)
4491{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004492 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004493
Chris Wilsond7a133d2017-09-07 14:44:41 +01004494 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004495 return 0;
4496
Chris Wilsond7a133d2017-09-07 14:44:41 +01004497 intel_runtime_pm_get(i915);
4498 intel_uncore_forcewake_user_get(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004499
4500 return 0;
4501}
4502
Ben Widawskyc43b5632012-04-16 14:07:40 -07004503static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004504{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004505 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004506
Chris Wilsond7a133d2017-09-07 14:44:41 +01004507 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004508 return 0;
4509
Chris Wilsond7a133d2017-09-07 14:44:41 +01004510 intel_uncore_forcewake_user_put(i915);
4511 intel_runtime_pm_put(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004512
4513 return 0;
4514}
4515
4516static const struct file_operations i915_forcewake_fops = {
4517 .owner = THIS_MODULE,
4518 .open = i915_forcewake_open,
4519 .release = i915_forcewake_release,
4520};
4521
Lyude317eaa92017-02-03 21:18:25 -05004522static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
4523{
4524 struct drm_i915_private *dev_priv = m->private;
4525 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4526
4527 seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
4528 seq_printf(m, "Detected: %s\n",
4529 yesno(delayed_work_pending(&hotplug->reenable_work)));
4530
4531 return 0;
4532}
4533
4534static ssize_t i915_hpd_storm_ctl_write(struct file *file,
4535 const char __user *ubuf, size_t len,
4536 loff_t *offp)
4537{
4538 struct seq_file *m = file->private_data;
4539 struct drm_i915_private *dev_priv = m->private;
4540 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4541 unsigned int new_threshold;
4542 int i;
4543 char *newline;
4544 char tmp[16];
4545
4546 if (len >= sizeof(tmp))
4547 return -EINVAL;
4548
4549 if (copy_from_user(tmp, ubuf, len))
4550 return -EFAULT;
4551
4552 tmp[len] = '\0';
4553
4554 /* Strip newline, if any */
4555 newline = strchr(tmp, '\n');
4556 if (newline)
4557 *newline = '\0';
4558
4559 if (strcmp(tmp, "reset") == 0)
4560 new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4561 else if (kstrtouint(tmp, 10, &new_threshold) != 0)
4562 return -EINVAL;
4563
4564 if (new_threshold > 0)
4565 DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
4566 new_threshold);
4567 else
4568 DRM_DEBUG_KMS("Disabling HPD storm detection\n");
4569
4570 spin_lock_irq(&dev_priv->irq_lock);
4571 hotplug->hpd_storm_threshold = new_threshold;
4572 /* Reset the HPD storm stats so we don't accidentally trigger a storm */
4573 for_each_hpd_pin(i)
4574 hotplug->stats[i].count = 0;
4575 spin_unlock_irq(&dev_priv->irq_lock);
4576
4577 /* Re-enable hpd immediately if we were in an irq storm */
4578 flush_delayed_work(&dev_priv->hotplug.reenable_work);
4579
4580 return len;
4581}
4582
4583static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
4584{
4585 return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
4586}
4587
4588static const struct file_operations i915_hpd_storm_ctl_fops = {
4589 .owner = THIS_MODULE,
4590 .open = i915_hpd_storm_ctl_open,
4591 .read = seq_read,
4592 .llseek = seq_lseek,
4593 .release = single_release,
4594 .write = i915_hpd_storm_ctl_write
4595};
4596
C, Ramalingam35954e82017-11-08 00:08:23 +05304597static int i915_drrs_ctl_set(void *data, u64 val)
4598{
4599 struct drm_i915_private *dev_priv = data;
4600 struct drm_device *dev = &dev_priv->drm;
4601 struct intel_crtc *intel_crtc;
4602 struct intel_encoder *encoder;
4603 struct intel_dp *intel_dp;
4604
4605 if (INTEL_GEN(dev_priv) < 7)
4606 return -ENODEV;
4607
4608 drm_modeset_lock_all(dev);
4609 for_each_intel_crtc(dev, intel_crtc) {
4610 if (!intel_crtc->base.state->active ||
4611 !intel_crtc->config->has_drrs)
4612 continue;
4613
4614 for_each_encoder_on_crtc(dev, &intel_crtc->base, encoder) {
4615 if (encoder->type != INTEL_OUTPUT_EDP)
4616 continue;
4617
4618 DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
4619 val ? "en" : "dis", val);
4620
4621 intel_dp = enc_to_intel_dp(&encoder->base);
4622 if (val)
4623 intel_edp_drrs_enable(intel_dp,
4624 intel_crtc->config);
4625 else
4626 intel_edp_drrs_disable(intel_dp,
4627 intel_crtc->config);
4628 }
4629 }
4630 drm_modeset_unlock_all(dev);
4631
4632 return 0;
4633}
4634
4635DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");
4636
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004637static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004638 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004639 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004640 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004641 {"i915_gem_stolen", i915_gem_stolen_list_info },
Chris Wilsona6172a82009-02-11 14:26:38 +00004642 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004643 {"i915_gem_interrupt", i915_interrupt_info, 0},
Brad Volkin493018d2014-12-11 12:13:08 -08004644 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01004645 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01004646 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01004647 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07004648 {"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
Oscar Mateoa8b93702017-05-10 15:04:51 +00004649 {"i915_guc_stage_pool", i915_guc_stage_pool, 0},
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08004650 {"i915_huc_load_status", i915_huc_load_status_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304651 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02004652 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Michel Thierry061d06a2017-06-20 10:57:49 +01004653 {"i915_reset_info", i915_reset_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004654 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004655 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004656 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02004657 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004658 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004659 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004660 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004661 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02004662 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004663 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004664 {"i915_context_status", i915_context_status, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02004665 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004666 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004667 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004668 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004669 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004670 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004671 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01004672 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004673 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02004674 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004675 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01004676 {"i915_engine_info", i915_engine_info, 0},
Chris Wilsonc5418a82017-10-13 21:26:19 +01004677 {"i915_shrinker_info", i915_shrinker_info, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004678 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004679 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004680 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004681 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06004682 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05304683 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01004684 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004685};
Ben Gamari27c202a2009-07-01 22:26:52 -04004686#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004687
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004688static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004689 const char *name;
4690 const struct file_operations *fops;
4691} i915_debugfs_files[] = {
4692 {"i915_wedged", &i915_wedged_fops},
4693 {"i915_max_freq", &i915_max_freq_fops},
4694 {"i915_min_freq", &i915_min_freq_fops},
4695 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004696 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4697 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004698 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004699#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02004700 {"i915_error_state", &i915_error_state_fops},
Chris Wilson5a4c6f12017-02-14 16:46:11 +00004701 {"i915_gpu_info", &i915_gpu_info_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004702#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02004703 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004704 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004705 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4706 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4707 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Ville Syrjälä4127dc42017-06-06 15:44:12 +03004708 {"i915_fbc_false_color", &i915_fbc_false_color_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07004709 {"i915_dp_test_data", &i915_displayport_test_data_fops},
4710 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05304711 {"i915_dp_test_active", &i915_displayport_test_active_fops},
Lyude317eaa92017-02-03 21:18:25 -05004712 {"i915_guc_log_control", &i915_guc_log_control_fops},
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05304713 {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
C, Ramalingam35954e82017-11-08 00:08:23 +05304714 {"i915_ipc_status", &i915_ipc_status_fops},
4715 {"i915_drrs_ctl", &i915_drrs_ctl_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02004716};
4717
Chris Wilson1dac8912016-06-24 14:00:17 +01004718int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004719{
Chris Wilson91c8a322016-07-05 10:40:23 +01004720 struct drm_minor *minor = dev_priv->drm.primary;
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004721 struct dentry *ent;
Daniel Vetter34b96742013-07-04 20:49:44 +02004722 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004723
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004724 ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
4725 minor->debugfs_root, to_i915(minor->dev),
4726 &i915_forcewake_fops);
4727 if (!ent)
4728 return -ENOMEM;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004729
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004730 ret = intel_pipe_crc_create(minor);
4731 if (ret)
4732 return ret;
Damien Lespiau07144422013-10-15 18:55:40 +01004733
Daniel Vetter34b96742013-07-04 20:49:44 +02004734 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004735 ent = debugfs_create_file(i915_debugfs_files[i].name,
4736 S_IRUGO | S_IWUSR,
4737 minor->debugfs_root,
4738 to_i915(minor->dev),
Daniel Vetter34b96742013-07-04 20:49:44 +02004739 i915_debugfs_files[i].fops);
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004740 if (!ent)
4741 return -ENOMEM;
Daniel Vetter34b96742013-07-04 20:49:44 +02004742 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004743
Ben Gamari27c202a2009-07-01 22:26:52 -04004744 return drm_debugfs_create_files(i915_debugfs_list,
4745 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004746 minor->debugfs_root, minor);
4747}
4748
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004749struct dpcd_block {
4750 /* DPCD dump start address. */
4751 unsigned int offset;
4752 /* DPCD dump end address, inclusive. If unset, .size will be used. */
4753 unsigned int end;
4754 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
4755 size_t size;
4756 /* Only valid for eDP. */
4757 bool edp;
4758};
4759
4760static const struct dpcd_block i915_dpcd_debug[] = {
4761 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
4762 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
4763 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
4764 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
4765 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
4766 { .offset = DP_SET_POWER },
4767 { .offset = DP_EDP_DPCD_REV },
4768 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
4769 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
4770 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
4771};
4772
4773static int i915_dpcd_show(struct seq_file *m, void *data)
4774{
4775 struct drm_connector *connector = m->private;
4776 struct intel_dp *intel_dp =
4777 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4778 uint8_t buf[16];
4779 ssize_t err;
4780 int i;
4781
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03004782 if (connector->status != connector_status_connected)
4783 return -ENODEV;
4784
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004785 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
4786 const struct dpcd_block *b = &i915_dpcd_debug[i];
4787 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
4788
4789 if (b->edp &&
4790 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
4791 continue;
4792
4793 /* low tech for now */
4794 if (WARN_ON(size > sizeof(buf)))
4795 continue;
4796
4797 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4798 if (err <= 0) {
4799 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
4800 size, b->offset, err);
4801 continue;
4802 }
4803
4804 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08004805 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004806
4807 return 0;
4808}
4809
4810static int i915_dpcd_open(struct inode *inode, struct file *file)
4811{
4812 return single_open(file, i915_dpcd_show, inode->i_private);
4813}
4814
4815static const struct file_operations i915_dpcd_fops = {
4816 .owner = THIS_MODULE,
4817 .open = i915_dpcd_open,
4818 .read = seq_read,
4819 .llseek = seq_lseek,
4820 .release = single_release,
4821};
4822
David Weinehallecbd6782016-08-23 12:23:56 +03004823static int i915_panel_show(struct seq_file *m, void *data)
4824{
4825 struct drm_connector *connector = m->private;
4826 struct intel_dp *intel_dp =
4827 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4828
4829 if (connector->status != connector_status_connected)
4830 return -ENODEV;
4831
4832 seq_printf(m, "Panel power up delay: %d\n",
4833 intel_dp->panel_power_up_delay);
4834 seq_printf(m, "Panel power down delay: %d\n",
4835 intel_dp->panel_power_down_delay);
4836 seq_printf(m, "Backlight on delay: %d\n",
4837 intel_dp->backlight_on_delay);
4838 seq_printf(m, "Backlight off delay: %d\n",
4839 intel_dp->backlight_off_delay);
4840
4841 return 0;
4842}
4843
4844static int i915_panel_open(struct inode *inode, struct file *file)
4845{
4846 return single_open(file, i915_panel_show, inode->i_private);
4847}
4848
4849static const struct file_operations i915_panel_fops = {
4850 .owner = THIS_MODULE,
4851 .open = i915_panel_open,
4852 .read = seq_read,
4853 .llseek = seq_lseek,
4854 .release = single_release,
4855};
4856
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004857/**
4858 * i915_debugfs_connector_add - add i915 specific connector debugfs files
4859 * @connector: pointer to a registered drm_connector
4860 *
4861 * Cleanup will be done by drm_connector_unregister() through a call to
4862 * drm_debugfs_connector_remove().
4863 *
4864 * Returns 0 on success, negative error codes on error.
4865 */
4866int i915_debugfs_connector_add(struct drm_connector *connector)
4867{
4868 struct dentry *root = connector->debugfs_entry;
4869
4870 /* The connector must have been registered beforehands. */
4871 if (!root)
4872 return -ENODEV;
4873
4874 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4875 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03004876 debugfs_create_file("i915_dpcd", S_IRUGO, root,
4877 connector, &i915_dpcd_fops);
4878
4879 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4880 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
4881 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004882
4883 return 0;
4884}