blob: 5b236640cceaf3f76d90493671337762a51ebf10 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volam40263822014-02-12 16:09:07 +05302 * Copyright (C) 2005 - 2014 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000022static struct be_cmd_priv_map cmd_priv_map[] = {
23 {
24 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
25 CMD_SUBSYSTEM_ETH,
26 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
27 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
28 },
29 {
30 OPCODE_COMMON_GET_FLOW_CONTROL,
31 CMD_SUBSYSTEM_COMMON,
32 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
33 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
34 },
35 {
36 OPCODE_COMMON_SET_FLOW_CONTROL,
37 CMD_SUBSYSTEM_COMMON,
38 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
39 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
40 },
41 {
42 OPCODE_ETH_GET_PPORT_STATS,
43 CMD_SUBSYSTEM_ETH,
44 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
45 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
46 },
47 {
48 OPCODE_COMMON_GET_PHY_DETAILS,
49 CMD_SUBSYSTEM_COMMON,
50 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
51 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
52 }
53};
54
Sathya Perlaa2cc4e02014-05-09 13:29:14 +053055static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000056{
57 int i;
58 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
59 u32 cmd_privileges = adapter->cmd_privileges;
60
61 for (i = 0; i < num_entries; i++)
62 if (opcode == cmd_priv_map[i].opcode &&
63 subsystem == cmd_priv_map[i].subsystem)
64 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
65 return false;
66
67 return true;
68}
69
Somnath Kotur3de09452011-09-30 07:25:05 +000070static inline void *embedded_payload(struct be_mcc_wrb *wrb)
71{
72 return wrb->payload.embedded_payload;
73}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000074
Sathya Perla8788fdc2009-07-27 22:52:03 +000075static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000076{
Sathya Perla8788fdc2009-07-27 22:52:03 +000077 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000078 u32 val = 0;
79
Sathya Perla6589ade2011-11-10 19:18:00 +000080 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000081 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000082
Sathya Perla5fb379e2009-06-18 00:02:59 +000083 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
84 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000085
86 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000087 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000088}
89
90/* To check if valid bit is set, check the entire word as we don't know
91 * the endianness of the data (old entry is host endian while a new entry is
92 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000093static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000094{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000095 u32 flags;
96
Sathya Perla5fb379e2009-06-18 00:02:59 +000097 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000098 flags = le32_to_cpu(compl->flags);
99 if (flags & CQE_FLAGS_VALID_MASK) {
100 compl->flags = flags;
101 return true;
102 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000103 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000104 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000105}
106
107/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000108static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000109{
110 compl->flags = 0;
111}
112
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000113static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
114{
115 unsigned long addr;
116
117 addr = tag1;
118 addr = ((addr << 16) << 16) | tag0;
119 return (void *)addr;
120}
121
Sathya Perla8788fdc2009-07-27 22:52:03 +0000122static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000123 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000124{
125 u16 compl_status, extd_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000126 struct be_cmd_resp_hdr *resp_hdr;
127 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000128
129 /* Just swap the status to host endian; mcc tag is opaquely copied
130 * from mcc_wrb */
131 be_dws_le_to_cpu(compl, 4);
132
133 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
134 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700135
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000136 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
137
138 if (resp_hdr) {
139 opcode = resp_hdr->opcode;
140 subsystem = resp_hdr->subsystem;
141 }
142
Suresh Reddy5eeff632014-01-06 13:02:24 +0530143 if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
144 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
145 complete(&adapter->et_cmd_compl);
146 return 0;
147 }
148
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000149 if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
150 (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
151 (subsystem == CMD_SUBSYSTEM_COMMON)) {
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700152 adapter->flash_status = compl_status;
Suresh Reddy5eeff632014-01-06 13:02:24 +0530153 complete(&adapter->et_cmd_compl);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700154 }
155
Sathya Perlab31c50a2009-09-17 10:30:13 -0700156 if (compl_status == MCC_STATUS_SUCCESS) {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000157 if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
158 (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
159 (subsystem == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000160 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000161 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700162 }
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000163 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
164 subsystem == CMD_SUBSYSTEM_COMMON) {
Somnath Kotur3de09452011-09-30 07:25:05 +0000165 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000166 (void *)resp_hdr;
Somnath Kotur3de09452011-09-30 07:25:05 +0000167 adapter->drv_stats.be_on_die_temperature =
168 resp->on_die_temperature;
169 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000170 } else {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000171 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000172 adapter->be_get_temp_freq = 0;
Somnath Kotur3de09452011-09-30 07:25:05 +0000173
Sathya Perla2b3f2912011-06-29 23:32:56 +0000174 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
175 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
176 goto done;
177
178 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000179 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000180 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000181 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000182 } else {
183 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
184 CQE_STATUS_EXTD_MASK;
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000185 dev_err(&adapter->pdev->dev,
186 "opcode %d-%d failed:status %d-%d\n",
187 opcode, subsystem, compl_status, extd_status);
Ajit Khaparded9d604f2013-09-27 15:17:58 -0500188
189 if (extd_status == MCC_ADDL_STS_INSUFFICIENT_RESOURCES)
190 return extd_status;
Sathya Perla2b3f2912011-06-29 23:32:56 +0000191 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000192 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000193done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700194 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000195}
196
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000197/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000198static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530199 struct be_async_event_link_state *evt)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000200{
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000201 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000202 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000203
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530204 /* On BEx the FW does not send a separate link status
205 * notification for physical and logical link.
206 * On other chips just process the logical link
207 * status notification
208 */
209 if (!BEx_chip(adapter) &&
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000210 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
211 return;
212
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000213 /* For the initial link status do not rely on the ASYNC event as
214 * it may not be received in some cases.
215 */
216 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530217 be_link_status_update(adapter,
218 evt->port_link_status & LINK_STATUS_MASK);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000219}
220
Somnath Koturcc4ce022010-10-21 07:11:14 -0700221/* Grp5 CoS Priority evt */
222static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530223 struct
224 be_async_event_grp5_cos_priority
225 *evt)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700226{
227 if (evt->valid) {
228 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000229 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700230 adapter->recommended_prio =
231 evt->reco_default_priority << VLAN_PRIO_SHIFT;
232 }
233}
234
Sathya Perla323ff712012-09-28 04:39:43 +0000235/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700236static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530237 struct
238 be_async_event_grp5_qos_link_speed
239 *evt)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700240{
Sathya Perla323ff712012-09-28 04:39:43 +0000241 if (adapter->phy.link_speed >= 0 &&
242 evt->physical_port == adapter->port_num)
243 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700244}
245
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000246/*Grp5 PVID evt*/
247static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530248 struct
249 be_async_event_grp5_pvid_state
250 *evt)
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000251{
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530252 if (evt->enabled) {
Somnath Kotur939cf302011-08-18 21:51:49 -0700253 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530254 dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
255 } else {
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000256 adapter->pvid = 0;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530257 }
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000258}
259
Somnath Koturcc4ce022010-10-21 07:11:14 -0700260static void be_async_grp5_evt_process(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530261 u32 trailer, struct be_mcc_compl *evt)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700262{
263 u8 event_type = 0;
264
265 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
266 ASYNC_TRAILER_EVENT_TYPE_MASK;
267
268 switch (event_type) {
269 case ASYNC_EVENT_COS_PRIORITY:
270 be_async_grp5_cos_priority_process(adapter,
271 (struct be_async_event_grp5_cos_priority *)evt);
272 break;
273 case ASYNC_EVENT_QOS_SPEED:
274 be_async_grp5_qos_speed_process(adapter,
275 (struct be_async_event_grp5_qos_link_speed *)evt);
276 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000277 case ASYNC_EVENT_PVID_STATE:
278 be_async_grp5_pvid_state_process(adapter,
279 (struct be_async_event_grp5_pvid_state *)evt);
280 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700281 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530282 dev_warn(&adapter->pdev->dev, "Unknown grp5 event 0x%x!\n",
283 event_type);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700284 break;
285 }
286}
287
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000288static void be_async_dbg_evt_process(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530289 u32 trailer, struct be_mcc_compl *cmp)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000290{
291 u8 event_type = 0;
292 struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
293
294 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
295 ASYNC_TRAILER_EVENT_TYPE_MASK;
296
297 switch (event_type) {
298 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
299 if (evt->valid)
300 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
301 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
302 break;
303 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530304 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
305 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000306 break;
307 }
308}
309
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000310static inline bool is_link_state_evt(u32 trailer)
311{
Eric Dumazet807540b2010-09-23 05:40:09 +0000312 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000313 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000314 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000315}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000316
Somnath Koturcc4ce022010-10-21 07:11:14 -0700317static inline bool is_grp5_evt(u32 trailer)
318{
319 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
320 ASYNC_TRAILER_EVENT_CODE_MASK) ==
321 ASYNC_EVENT_CODE_GRP_5);
322}
323
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000324static inline bool is_dbg_evt(u32 trailer)
325{
326 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
327 ASYNC_TRAILER_EVENT_CODE_MASK) ==
328 ASYNC_EVENT_CODE_QNQ);
329}
330
Sathya Perlaefd2e402009-07-27 22:53:10 +0000331static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000332{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000333 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000334 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000335
336 if (be_mcc_compl_is_new(compl)) {
337 queue_tail_inc(mcc_cq);
338 return compl;
339 }
340 return NULL;
341}
342
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000343void be_async_mcc_enable(struct be_adapter *adapter)
344{
345 spin_lock_bh(&adapter->mcc_cq_lock);
346
347 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
348 adapter->mcc_obj.rearm_cq = true;
349
350 spin_unlock_bh(&adapter->mcc_cq_lock);
351}
352
353void be_async_mcc_disable(struct be_adapter *adapter)
354{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000355 spin_lock_bh(&adapter->mcc_cq_lock);
356
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000357 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000358 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
359
360 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000361}
362
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000363int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000364{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000365 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000366 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000367 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000368
Amerigo Wang072a9c42012-08-24 21:41:11 +0000369 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000370 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000371 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
372 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000373 if (is_link_state_evt(compl->flags))
374 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000375 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700376 else if (is_grp5_evt(compl->flags))
377 be_async_grp5_evt_process(adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530378 compl->flags, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000379 else if (is_dbg_evt(compl->flags))
380 be_async_dbg_evt_process(adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530381 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700382 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000383 status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000384 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000385 }
386 be_mcc_compl_use(compl);
387 num++;
388 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700389
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000390 if (num)
391 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
392
Amerigo Wang072a9c42012-08-24 21:41:11 +0000393 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000394 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000395}
396
Sathya Perla6ac7b682009-06-18 00:05:54 +0000397/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700398static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000399{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700400#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000401 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800402 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700403
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800404 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000405 if (be_error(adapter))
406 return -EIO;
407
Amerigo Wang072a9c42012-08-24 21:41:11 +0000408 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000409 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000410 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800411
412 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000413 break;
414 udelay(100);
415 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700416 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000417 dev_err(&adapter->pdev->dev, "FW not responding\n");
418 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000419 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700420 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800421 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000422}
423
424/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700425static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000426{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000427 int status;
428 struct be_mcc_wrb *wrb;
429 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
430 u16 index = mcc_obj->q.head;
431 struct be_cmd_resp_hdr *resp;
432
433 index_dec(&index, mcc_obj->q.len);
434 wrb = queue_index_node(&mcc_obj->q, index);
435
436 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
437
Sathya Perla8788fdc2009-07-27 22:52:03 +0000438 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000439
440 status = be_mcc_wait_compl(adapter);
441 if (status == -EIO)
442 goto out;
443
444 status = resp->status;
445out:
446 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000447}
448
Sathya Perla5f0b8492009-07-27 22:52:56 +0000449static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700450{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000451 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700452 u32 ready;
453
454 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000455 if (be_error(adapter))
456 return -EIO;
457
Sathya Perlacf588472010-02-14 21:22:01 +0000458 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000459 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000460 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000461
462 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700463 if (ready)
464 break;
465
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000466 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000467 dev_err(&adapter->pdev->dev, "FW not responding\n");
468 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000469 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700470 return -1;
471 }
472
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000473 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000474 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700475 } while (true);
476
477 return 0;
478}
479
480/*
481 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000482 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700483 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700484static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700485{
486 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700487 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000488 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
489 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700490 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000491 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700492
Sathya Perlacf588472010-02-14 21:22:01 +0000493 /* wait for ready to be set */
494 status = be_mbox_db_ready_wait(adapter, db);
495 if (status != 0)
496 return status;
497
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700498 val |= MPU_MAILBOX_DB_HI_MASK;
499 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
500 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
501 iowrite32(val, db);
502
503 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000504 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700505 if (status != 0)
506 return status;
507
508 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700509 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
510 val |= (u32)(mbox_mem->dma >> 4) << 2;
511 iowrite32(val, db);
512
Sathya Perla5f0b8492009-07-27 22:52:56 +0000513 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700514 if (status != 0)
515 return status;
516
Sathya Perla5fb379e2009-06-18 00:02:59 +0000517 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000518 if (be_mcc_compl_is_new(compl)) {
519 status = be_mcc_compl_process(adapter, &mbox->compl);
520 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000521 if (status)
522 return status;
523 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000524 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700525 return -1;
526 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000527 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700528}
529
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000530static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700531{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000532 u32 sem;
533
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000534 if (BEx_chip(adapter))
535 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700536 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000537 pci_read_config_dword(adapter->pdev,
538 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
539
540 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700541}
542
Gavin Shan87f20c22013-10-29 17:30:57 +0800543static int lancer_wait_ready(struct be_adapter *adapter)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000544{
545#define SLIPORT_READY_TIMEOUT 30
546 u32 sliport_status;
547 int status = 0, i;
548
549 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
550 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
551 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
552 break;
553
554 msleep(1000);
555 }
556
557 if (i == SLIPORT_READY_TIMEOUT)
558 status = -1;
559
560 return status;
561}
562
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000563static bool lancer_provisioning_error(struct be_adapter *adapter)
564{
565 u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
566 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
567 if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530568 sliport_err1 = ioread32(adapter->db + SLIPORT_ERROR1_OFFSET);
569 sliport_err2 = ioread32(adapter->db + SLIPORT_ERROR2_OFFSET);
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000570
571 if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
572 sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
573 return true;
574 }
575 return false;
576}
577
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000578int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
579{
580 int status;
581 u32 sliport_status, err, reset_needed;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000582 bool resource_error;
583
584 resource_error = lancer_provisioning_error(adapter);
585 if (resource_error)
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000586 return -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000587
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000588 status = lancer_wait_ready(adapter);
589 if (!status) {
590 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
591 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
592 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
593 if (err && reset_needed) {
594 iowrite32(SLI_PORT_CONTROL_IP_MASK,
595 adapter->db + SLIPORT_CONTROL_OFFSET);
596
597 /* check adapter has corrected the error */
598 status = lancer_wait_ready(adapter);
599 sliport_status = ioread32(adapter->db +
600 SLIPORT_STATUS_OFFSET);
601 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
602 SLIPORT_STATUS_RN_MASK);
603 if (status || sliport_status)
604 status = -1;
605 } else if (err || reset_needed) {
606 status = -1;
607 }
608 }
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000609 /* Stop error recovery if error is not recoverable.
610 * No resource error is temporary errors and will go away
611 * when PF provisions resources.
612 */
613 resource_error = lancer_provisioning_error(adapter);
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000614 if (resource_error)
615 status = -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000616
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000617 return status;
618}
619
620int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700621{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000622 u16 stage;
623 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000624 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700625
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000626 if (lancer_chip(adapter)) {
627 status = lancer_wait_ready(adapter);
628 return status;
629 }
630
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000631 do {
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000632 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000633 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000634 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000635
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530636 dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000637 if (msleep_interruptible(2000)) {
638 dev_err(dev, "Waiting for POST aborted\n");
639 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000640 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000641 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000642 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700643
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000644 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000645 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700646}
647
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700648
649static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
650{
651 return &wrb->payload.sgl[0];
652}
653
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530654static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
Sathya Perlabea50982013-08-27 16:57:33 +0530655{
656 wrb->tag0 = addr & 0xFFFFFFFF;
657 wrb->tag1 = upper_32_bits(addr);
658}
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700659
660/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000661/* mem will be NULL for embedded commands */
662static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530663 u8 subsystem, u8 opcode, int cmd_len,
664 struct be_mcc_wrb *wrb,
665 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700666{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000667 struct be_sge *sge;
668
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700669 req_hdr->opcode = opcode;
670 req_hdr->subsystem = subsystem;
671 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000672 req_hdr->version = 0;
Sathya Perlabea50982013-08-27 16:57:33 +0530673 fill_wrb_tags(wrb, (ulong) req_hdr);
Somnath Kotur106df1e2011-10-27 07:12:13 +0000674 wrb->payload_length = cmd_len;
675 if (mem) {
676 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
677 MCC_WRB_SGE_CNT_SHIFT;
678 sge = nonembedded_sgl(wrb);
679 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
680 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
681 sge->len = cpu_to_le32(mem->size);
682 } else
683 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
684 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700685}
686
687static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530688 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700689{
690 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
691 u64 dma = (u64)mem->dma;
692
693 for (i = 0; i < buf_pages; i++) {
694 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
695 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
696 dma += PAGE_SIZE_4K;
697 }
698}
699
Sathya Perlab31c50a2009-09-17 10:30:13 -0700700static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700701{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700702 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
703 struct be_mcc_wrb *wrb
704 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
705 memset(wrb, 0, sizeof(*wrb));
706 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700707}
708
Sathya Perlab31c50a2009-09-17 10:30:13 -0700709static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000710{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700711 struct be_queue_info *mccq = &adapter->mcc_obj.q;
712 struct be_mcc_wrb *wrb;
713
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000714 if (!mccq->created)
715 return NULL;
716
Vasundhara Volam4d277122013-04-21 23:28:15 +0000717 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000718 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000719
Sathya Perlab31c50a2009-09-17 10:30:13 -0700720 wrb = queue_head_node(mccq);
721 queue_head_inc(mccq);
722 atomic_inc(&mccq->used);
723 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000724 return wrb;
725}
726
Sathya Perlabea50982013-08-27 16:57:33 +0530727static bool use_mcc(struct be_adapter *adapter)
728{
729 return adapter->mcc_obj.q.created;
730}
731
732/* Must be used only in process context */
733static int be_cmd_lock(struct be_adapter *adapter)
734{
735 if (use_mcc(adapter)) {
736 spin_lock_bh(&adapter->mcc_lock);
737 return 0;
738 } else {
739 return mutex_lock_interruptible(&adapter->mbox_lock);
740 }
741}
742
743/* Must be used only in process context */
744static void be_cmd_unlock(struct be_adapter *adapter)
745{
746 if (use_mcc(adapter))
747 spin_unlock_bh(&adapter->mcc_lock);
748 else
749 return mutex_unlock(&adapter->mbox_lock);
750}
751
752static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
753 struct be_mcc_wrb *wrb)
754{
755 struct be_mcc_wrb *dest_wrb;
756
757 if (use_mcc(adapter)) {
758 dest_wrb = wrb_from_mccq(adapter);
759 if (!dest_wrb)
760 return NULL;
761 } else {
762 dest_wrb = wrb_from_mbox(adapter);
763 }
764
765 memcpy(dest_wrb, wrb, sizeof(*wrb));
766 if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
767 fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
768
769 return dest_wrb;
770}
771
772/* Must be used only in process context */
773static int be_cmd_notify_wait(struct be_adapter *adapter,
774 struct be_mcc_wrb *wrb)
775{
776 struct be_mcc_wrb *dest_wrb;
777 int status;
778
779 status = be_cmd_lock(adapter);
780 if (status)
781 return status;
782
783 dest_wrb = be_cmd_copy(adapter, wrb);
784 if (!dest_wrb)
785 return -EBUSY;
786
787 if (use_mcc(adapter))
788 status = be_mcc_notify_wait(adapter);
789 else
790 status = be_mbox_notify_wait(adapter);
791
792 if (!status)
793 memcpy(wrb, dest_wrb, sizeof(*wrb));
794
795 be_cmd_unlock(adapter);
796 return status;
797}
798
Sathya Perla2243e2e2009-11-22 22:02:03 +0000799/* Tell fw we're about to start firing cmds by writing a
800 * special pattern across the wrb hdr; uses mbox
801 */
802int be_cmd_fw_init(struct be_adapter *adapter)
803{
804 u8 *wrb;
805 int status;
806
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000807 if (lancer_chip(adapter))
808 return 0;
809
Ivan Vecera29849612010-12-14 05:43:19 +0000810 if (mutex_lock_interruptible(&adapter->mbox_lock))
811 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000812
813 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000814 *wrb++ = 0xFF;
815 *wrb++ = 0x12;
816 *wrb++ = 0x34;
817 *wrb++ = 0xFF;
818 *wrb++ = 0xFF;
819 *wrb++ = 0x56;
820 *wrb++ = 0x78;
821 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000822
823 status = be_mbox_notify_wait(adapter);
824
Ivan Vecera29849612010-12-14 05:43:19 +0000825 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000826 return status;
827}
828
829/* Tell fw we're done with firing cmds by writing a
830 * special pattern across the wrb hdr; uses mbox
831 */
832int be_cmd_fw_clean(struct be_adapter *adapter)
833{
834 u8 *wrb;
835 int status;
836
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000837 if (lancer_chip(adapter))
838 return 0;
839
Ivan Vecera29849612010-12-14 05:43:19 +0000840 if (mutex_lock_interruptible(&adapter->mbox_lock))
841 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000842
843 wrb = (u8 *)wrb_from_mbox(adapter);
844 *wrb++ = 0xFF;
845 *wrb++ = 0xAA;
846 *wrb++ = 0xBB;
847 *wrb++ = 0xFF;
848 *wrb++ = 0xFF;
849 *wrb++ = 0xCC;
850 *wrb++ = 0xDD;
851 *wrb = 0xFF;
852
853 status = be_mbox_notify_wait(adapter);
854
Ivan Vecera29849612010-12-14 05:43:19 +0000855 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000856 return status;
857}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000858
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530859int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700860{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700861 struct be_mcc_wrb *wrb;
862 struct be_cmd_req_eq_create *req;
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530863 struct be_dma_mem *q_mem = &eqo->q.dma_mem;
864 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700865
Ivan Vecera29849612010-12-14 05:43:19 +0000866 if (mutex_lock_interruptible(&adapter->mbox_lock))
867 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700868
869 wrb = wrb_from_mbox(adapter);
870 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700871
Somnath Kotur106df1e2011-10-27 07:12:13 +0000872 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530873 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
874 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700875
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530876 /* Support for EQ_CREATEv2 available only SH-R onwards */
877 if (!(BEx_chip(adapter) || lancer_chip(adapter)))
878 ver = 2;
879
880 req->hdr.version = ver;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700881 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
882
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700883 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
884 /* 4byte eqe*/
885 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
886 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530887 __ilog2_u32(eqo->q.len / 256));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700888 be_dws_cpu_to_le(req->context, sizeof(req->context));
889
890 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
891
Sathya Perlab31c50a2009-09-17 10:30:13 -0700892 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700893 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700894 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530895 eqo->q.id = le16_to_cpu(resp->eq_id);
896 eqo->msix_idx =
897 (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
898 eqo->q.created = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700899 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700900
Ivan Vecera29849612010-12-14 05:43:19 +0000901 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700902 return status;
903}
904
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000905/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000906int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000907 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700908{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700909 struct be_mcc_wrb *wrb;
910 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700911 int status;
912
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000913 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700914
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000915 wrb = wrb_from_mccq(adapter);
916 if (!wrb) {
917 status = -EBUSY;
918 goto err;
919 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700920 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700921
Somnath Kotur106df1e2011-10-27 07:12:13 +0000922 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530923 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
924 NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000925 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700926 if (permanent) {
927 req->permanent = 1;
928 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700929 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000930 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700931 req->permanent = 0;
932 }
933
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000934 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700935 if (!status) {
936 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700937 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700938 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700939
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000940err:
941 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700942 return status;
943}
944
Sathya Perlab31c50a2009-09-17 10:30:13 -0700945/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000946int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530947 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700948{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700949 struct be_mcc_wrb *wrb;
950 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700951 int status;
952
Sathya Perlab31c50a2009-09-17 10:30:13 -0700953 spin_lock_bh(&adapter->mcc_lock);
954
955 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000956 if (!wrb) {
957 status = -EBUSY;
958 goto err;
959 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700960 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700961
Somnath Kotur106df1e2011-10-27 07:12:13 +0000962 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530963 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
964 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700965
Ajit Khapardef8617e02011-02-11 13:36:37 +0000966 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700967 req->if_id = cpu_to_le32(if_id);
968 memcpy(req->mac_address, mac_addr, ETH_ALEN);
969
Sathya Perlab31c50a2009-09-17 10:30:13 -0700970 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700971 if (!status) {
972 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
973 *pmac_id = le32_to_cpu(resp->pmac_id);
974 }
975
Sathya Perla713d03942009-11-22 22:02:45 +0000976err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700977 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +0000978
979 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
980 status = -EPERM;
981
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700982 return status;
983}
984
Sathya Perlab31c50a2009-09-17 10:30:13 -0700985/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +0000986int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700987{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700988 struct be_mcc_wrb *wrb;
989 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700990 int status;
991
Sathya Perla30128032011-11-10 19:17:57 +0000992 if (pmac_id == -1)
993 return 0;
994
Sathya Perlab31c50a2009-09-17 10:30:13 -0700995 spin_lock_bh(&adapter->mcc_lock);
996
997 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000998 if (!wrb) {
999 status = -EBUSY;
1000 goto err;
1001 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001002 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001003
Somnath Kotur106df1e2011-10-27 07:12:13 +00001004 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1005 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001006
Ajit Khapardef8617e02011-02-11 13:36:37 +00001007 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001008 req->if_id = cpu_to_le32(if_id);
1009 req->pmac_id = cpu_to_le32(pmac_id);
1010
Sathya Perlab31c50a2009-09-17 10:30:13 -07001011 status = be_mcc_notify_wait(adapter);
1012
Sathya Perla713d03942009-11-22 22:02:45 +00001013err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001014 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001015 return status;
1016}
1017
Sathya Perlab31c50a2009-09-17 10:30:13 -07001018/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001019int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301020 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001021{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001022 struct be_mcc_wrb *wrb;
1023 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001024 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001025 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001026 int status;
1027
Ivan Vecera29849612010-12-14 05:43:19 +00001028 if (mutex_lock_interruptible(&adapter->mbox_lock))
1029 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001030
1031 wrb = wrb_from_mbox(adapter);
1032 req = embedded_payload(wrb);
1033 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001034
Somnath Kotur106df1e2011-10-27 07:12:13 +00001035 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301036 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
1037 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001038
1039 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001040
1041 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001042 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301043 coalesce_wm);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001044 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301045 ctxt, no_delay);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001046 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301047 __ilog2_u32(cq->len / 256));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001048 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001049 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
1050 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001051 } else {
1052 req->hdr.version = 2;
1053 req->page_size = 1; /* 1 for 4K */
Ajit Khaparde09e83a92013-11-22 12:51:20 -06001054
1055 /* coalesce-wm field in this cmd is not relevant to Lancer.
1056 * Lancer uses COMMON_MODIFY_CQ to set this field
1057 */
1058 if (!lancer_chip(adapter))
1059 AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
1060 ctxt, coalesce_wm);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001061 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301062 no_delay);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001063 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301064 __ilog2_u32(cq->len / 256));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001065 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301066 AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
1067 AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001068 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001069
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001070 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1071
1072 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1073
Sathya Perlab31c50a2009-09-17 10:30:13 -07001074 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001075 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -07001076 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001077 cq->id = le16_to_cpu(resp->cq_id);
1078 cq->created = true;
1079 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001080
Ivan Vecera29849612010-12-14 05:43:19 +00001081 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001082
1083 return status;
1084}
1085
1086static u32 be_encoded_q_len(int q_len)
1087{
1088 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
1089 if (len_encoded == 16)
1090 len_encoded = 0;
1091 return len_encoded;
1092}
1093
Jingoo Han4188e7d2013-08-05 18:02:02 +09001094static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301095 struct be_queue_info *mccq,
1096 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001097{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001098 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001099 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001100 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001101 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001102 int status;
1103
Ivan Vecera29849612010-12-14 05:43:19 +00001104 if (mutex_lock_interruptible(&adapter->mbox_lock))
1105 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001106
1107 wrb = wrb_from_mbox(adapter);
1108 req = embedded_payload(wrb);
1109 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001110
Somnath Kotur106df1e2011-10-27 07:12:13 +00001111 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301112 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
1113 NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001114
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001115 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301116 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001117 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1118 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301119 be_encoded_q_len(mccq->len));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001120 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301121 } else {
1122 req->hdr.version = 1;
1123 req->cq_id = cpu_to_le16(cq->id);
1124
1125 AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
1126 be_encoded_q_len(mccq->len));
1127 AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
1128 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
1129 ctxt, cq->id);
1130 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
1131 ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001132 }
1133
Somnath Koturcc4ce022010-10-21 07:11:14 -07001134 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001135 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Ajit Khapardebc0c3402013-04-24 11:52:50 +00001136 req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001137 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1138
1139 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1140
Sathya Perlab31c50a2009-09-17 10:30:13 -07001141 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001142 if (!status) {
1143 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1144 mccq->id = le16_to_cpu(resp->id);
1145 mccq->created = true;
1146 }
Ivan Vecera29849612010-12-14 05:43:19 +00001147 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001148
1149 return status;
1150}
1151
Jingoo Han4188e7d2013-08-05 18:02:02 +09001152static int be_cmd_mccq_org_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301153 struct be_queue_info *mccq,
1154 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001155{
1156 struct be_mcc_wrb *wrb;
1157 struct be_cmd_req_mcc_create *req;
1158 struct be_dma_mem *q_mem = &mccq->dma_mem;
1159 void *ctxt;
1160 int status;
1161
1162 if (mutex_lock_interruptible(&adapter->mbox_lock))
1163 return -1;
1164
1165 wrb = wrb_from_mbox(adapter);
1166 req = embedded_payload(wrb);
1167 ctxt = &req->context;
1168
Somnath Kotur106df1e2011-10-27 07:12:13 +00001169 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301170 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
1171 NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001172
1173 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1174
1175 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1176 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301177 be_encoded_q_len(mccq->len));
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001178 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1179
1180 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1181
1182 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1183
1184 status = be_mbox_notify_wait(adapter);
1185 if (!status) {
1186 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1187 mccq->id = le16_to_cpu(resp->id);
1188 mccq->created = true;
1189 }
1190
1191 mutex_unlock(&adapter->mbox_lock);
1192 return status;
1193}
1194
1195int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301196 struct be_queue_info *mccq, struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001197{
1198 int status;
1199
1200 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301201 if (status && BEx_chip(adapter)) {
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001202 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1203 "or newer to avoid conflicting priorities between NIC "
1204 "and FCoE traffic");
1205 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1206 }
1207 return status;
1208}
1209
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001210int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001211{
Sathya Perla77071332013-08-27 16:57:34 +05301212 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001213 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001214 struct be_queue_info *txq = &txo->q;
1215 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001216 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001217 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001218
Sathya Perla77071332013-08-27 16:57:34 +05301219 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001220 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301221 OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001222
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001223 if (lancer_chip(adapter)) {
1224 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001225 } else if (BEx_chip(adapter)) {
1226 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1227 req->hdr.version = 2;
1228 } else { /* For SH */
1229 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001230 }
1231
Vasundhara Volam81b02652013-10-01 15:59:57 +05301232 if (req->hdr.version > 0)
1233 req->if_id = cpu_to_le16(adapter->if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001234 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1235 req->ulp_num = BE_ULP1_NUM;
1236 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001237 req->cq_id = cpu_to_le16(cq->id);
1238 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001239 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001240 ver = req->hdr.version;
1241
Sathya Perla77071332013-08-27 16:57:34 +05301242 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001243 if (!status) {
Sathya Perla77071332013-08-27 16:57:34 +05301244 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001245 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001246 if (ver == 2)
1247 txo->db_offset = le32_to_cpu(resp->db_offset);
1248 else
1249 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001250 txq->created = true;
1251 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001252
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001253 return status;
1254}
1255
Sathya Perla482c9e72011-06-29 23:33:17 +00001256/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001257int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301258 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
1259 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001260{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001261 struct be_mcc_wrb *wrb;
1262 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001263 struct be_dma_mem *q_mem = &rxq->dma_mem;
1264 int status;
1265
Sathya Perla482c9e72011-06-29 23:33:17 +00001266 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001267
Sathya Perla482c9e72011-06-29 23:33:17 +00001268 wrb = wrb_from_mccq(adapter);
1269 if (!wrb) {
1270 status = -EBUSY;
1271 goto err;
1272 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001273 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001274
Somnath Kotur106df1e2011-10-27 07:12:13 +00001275 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301276 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001277
1278 req->cq_id = cpu_to_le16(cq_id);
1279 req->frag_size = fls(frag_size) - 1;
1280 req->num_pages = 2;
1281 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1282 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001283 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001284 req->rss_queue = cpu_to_le32(rss);
1285
Sathya Perla482c9e72011-06-29 23:33:17 +00001286 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001287 if (!status) {
1288 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1289 rxq->id = le16_to_cpu(resp->id);
1290 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001291 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001292 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001293
Sathya Perla482c9e72011-06-29 23:33:17 +00001294err:
1295 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001296 return status;
1297}
1298
Sathya Perlab31c50a2009-09-17 10:30:13 -07001299/* Generic destroyer function for all types of queues
1300 * Uses Mbox
1301 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001302int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301303 int queue_type)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001304{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001305 struct be_mcc_wrb *wrb;
1306 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001307 u8 subsys = 0, opcode = 0;
1308 int status;
1309
Ivan Vecera29849612010-12-14 05:43:19 +00001310 if (mutex_lock_interruptible(&adapter->mbox_lock))
1311 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001312
Sathya Perlab31c50a2009-09-17 10:30:13 -07001313 wrb = wrb_from_mbox(adapter);
1314 req = embedded_payload(wrb);
1315
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001316 switch (queue_type) {
1317 case QTYPE_EQ:
1318 subsys = CMD_SUBSYSTEM_COMMON;
1319 opcode = OPCODE_COMMON_EQ_DESTROY;
1320 break;
1321 case QTYPE_CQ:
1322 subsys = CMD_SUBSYSTEM_COMMON;
1323 opcode = OPCODE_COMMON_CQ_DESTROY;
1324 break;
1325 case QTYPE_TXQ:
1326 subsys = CMD_SUBSYSTEM_ETH;
1327 opcode = OPCODE_ETH_TX_DESTROY;
1328 break;
1329 case QTYPE_RXQ:
1330 subsys = CMD_SUBSYSTEM_ETH;
1331 opcode = OPCODE_ETH_RX_DESTROY;
1332 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001333 case QTYPE_MCCQ:
1334 subsys = CMD_SUBSYSTEM_COMMON;
1335 opcode = OPCODE_COMMON_MCC_DESTROY;
1336 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001337 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001338 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001339 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001340
Somnath Kotur106df1e2011-10-27 07:12:13 +00001341 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301342 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001343 req->id = cpu_to_le16(q->id);
1344
Sathya Perlab31c50a2009-09-17 10:30:13 -07001345 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001346 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001347
Ivan Vecera29849612010-12-14 05:43:19 +00001348 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001349 return status;
1350}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001351
Sathya Perla482c9e72011-06-29 23:33:17 +00001352/* Uses MCC */
1353int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1354{
1355 struct be_mcc_wrb *wrb;
1356 struct be_cmd_req_q_destroy *req;
1357 int status;
1358
1359 spin_lock_bh(&adapter->mcc_lock);
1360
1361 wrb = wrb_from_mccq(adapter);
1362 if (!wrb) {
1363 status = -EBUSY;
1364 goto err;
1365 }
1366 req = embedded_payload(wrb);
1367
Somnath Kotur106df1e2011-10-27 07:12:13 +00001368 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301369 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001370 req->id = cpu_to_le16(q->id);
1371
1372 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001373 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001374
1375err:
1376 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001377 return status;
1378}
1379
Sathya Perlab31c50a2009-09-17 10:30:13 -07001380/* Create an rx filtering policy configuration on an i/f
Sathya Perlabea50982013-08-27 16:57:33 +05301381 * Will use MBOX only if MCCQ has not been created.
Sathya Perlab31c50a2009-09-17 10:30:13 -07001382 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001383int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001384 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001385{
Sathya Perlabea50982013-08-27 16:57:33 +05301386 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001387 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001388 int status;
1389
Sathya Perlabea50982013-08-27 16:57:33 +05301390 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001391 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301392 OPCODE_COMMON_NTWK_INTERFACE_CREATE,
1393 sizeof(*req), &wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001394 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001395 req->capability_flags = cpu_to_le32(cap_flags);
1396 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001397 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001398
Sathya Perlabea50982013-08-27 16:57:33 +05301399 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001400 if (!status) {
Sathya Perlabea50982013-08-27 16:57:33 +05301401 struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001402 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301403
1404 /* Hack to retrieve VF's pmac-id on BE3 */
1405 if (BE3_chip(adapter) && !be_physfn(adapter))
1406 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001407 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001408 return status;
1409}
1410
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001411/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001412int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001413{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001414 struct be_mcc_wrb *wrb;
1415 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001416 int status;
1417
Sathya Perla30128032011-11-10 19:17:57 +00001418 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001419 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001420
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001421 spin_lock_bh(&adapter->mcc_lock);
1422
1423 wrb = wrb_from_mccq(adapter);
1424 if (!wrb) {
1425 status = -EBUSY;
1426 goto err;
1427 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001428 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001429
Somnath Kotur106df1e2011-10-27 07:12:13 +00001430 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301431 OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
1432 sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001433 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001434 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001435
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001436 status = be_mcc_notify_wait(adapter);
1437err:
1438 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001439 return status;
1440}
1441
1442/* Get stats is a non embedded command: the request is not embedded inside
1443 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001444 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001445 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001446int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001447{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001448 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001449 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001450 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001451
Sathya Perlab31c50a2009-09-17 10:30:13 -07001452 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001453
Sathya Perlab31c50a2009-09-17 10:30:13 -07001454 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001455 if (!wrb) {
1456 status = -EBUSY;
1457 goto err;
1458 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001459 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001460
Somnath Kotur106df1e2011-10-27 07:12:13 +00001461 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301462 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
1463 nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001464
Sathya Perlaca34fe32012-11-06 17:48:56 +00001465 /* version 1 of the cmd is not supported only by BE2 */
Ajit Khaparde61000862013-10-03 16:16:33 -05001466 if (BE2_chip(adapter))
1467 hdr->version = 0;
1468 if (BE3_chip(adapter) || lancer_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001469 hdr->version = 1;
Ajit Khaparde61000862013-10-03 16:16:33 -05001470 else
1471 hdr->version = 2;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001472
Sathya Perlab31c50a2009-09-17 10:30:13 -07001473 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001474 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001475
Sathya Perla713d03942009-11-22 22:02:45 +00001476err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001477 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001478 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001479}
1480
Selvin Xavier005d5692011-05-16 07:36:35 +00001481/* Lancer Stats */
1482int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301483 struct be_dma_mem *nonemb_cmd)
Selvin Xavier005d5692011-05-16 07:36:35 +00001484{
1485
1486 struct be_mcc_wrb *wrb;
1487 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001488 int status = 0;
1489
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001490 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1491 CMD_SUBSYSTEM_ETH))
1492 return -EPERM;
1493
Selvin Xavier005d5692011-05-16 07:36:35 +00001494 spin_lock_bh(&adapter->mcc_lock);
1495
1496 wrb = wrb_from_mccq(adapter);
1497 if (!wrb) {
1498 status = -EBUSY;
1499 goto err;
1500 }
1501 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001502
Somnath Kotur106df1e2011-10-27 07:12:13 +00001503 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301504 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
1505 wrb, nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001506
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001507 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001508 req->cmd_params.params.reset_stats = 0;
1509
Selvin Xavier005d5692011-05-16 07:36:35 +00001510 be_mcc_notify(adapter);
1511 adapter->stats_cmd_sent = true;
1512
1513err:
1514 spin_unlock_bh(&adapter->mcc_lock);
1515 return status;
1516}
1517
Sathya Perla323ff712012-09-28 04:39:43 +00001518static int be_mac_to_link_speed(int mac_speed)
1519{
1520 switch (mac_speed) {
1521 case PHY_LINK_SPEED_ZERO:
1522 return 0;
1523 case PHY_LINK_SPEED_10MBPS:
1524 return 10;
1525 case PHY_LINK_SPEED_100MBPS:
1526 return 100;
1527 case PHY_LINK_SPEED_1GBPS:
1528 return 1000;
1529 case PHY_LINK_SPEED_10GBPS:
1530 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301531 case PHY_LINK_SPEED_20GBPS:
1532 return 20000;
1533 case PHY_LINK_SPEED_25GBPS:
1534 return 25000;
1535 case PHY_LINK_SPEED_40GBPS:
1536 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001537 }
1538 return 0;
1539}
1540
1541/* Uses synchronous mcc
1542 * Returns link_speed in Mbps
1543 */
1544int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1545 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001546{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001547 struct be_mcc_wrb *wrb;
1548 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001549 int status;
1550
Sathya Perlab31c50a2009-09-17 10:30:13 -07001551 spin_lock_bh(&adapter->mcc_lock);
1552
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001553 if (link_status)
1554 *link_status = LINK_DOWN;
1555
Sathya Perlab31c50a2009-09-17 10:30:13 -07001556 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001557 if (!wrb) {
1558 status = -EBUSY;
1559 goto err;
1560 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001561 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001562
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001563 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301564 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
1565 sizeof(*req), wrb, NULL);
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001566
Sathya Perlaca34fe32012-11-06 17:48:56 +00001567 /* version 1 of the cmd is not supported only by BE2 */
1568 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001569 req->hdr.version = 1;
1570
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001571 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001572
Sathya Perlab31c50a2009-09-17 10:30:13 -07001573 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001574 if (!status) {
1575 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sathya Perla323ff712012-09-28 04:39:43 +00001576 if (link_speed) {
1577 *link_speed = resp->link_speed ?
1578 le16_to_cpu(resp->link_speed) * 10 :
1579 be_mac_to_link_speed(resp->mac_speed);
1580
1581 if (!resp->logical_link_status)
1582 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001583 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001584 if (link_status)
1585 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001586 }
1587
Sathya Perla713d03942009-11-22 22:02:45 +00001588err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001589 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001590 return status;
1591}
1592
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001593/* Uses synchronous mcc */
1594int be_cmd_get_die_temperature(struct be_adapter *adapter)
1595{
1596 struct be_mcc_wrb *wrb;
1597 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301598 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001599
1600 spin_lock_bh(&adapter->mcc_lock);
1601
1602 wrb = wrb_from_mccq(adapter);
1603 if (!wrb) {
1604 status = -EBUSY;
1605 goto err;
1606 }
1607 req = embedded_payload(wrb);
1608
Somnath Kotur106df1e2011-10-27 07:12:13 +00001609 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301610 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
1611 sizeof(*req), wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001612
Somnath Kotur3de09452011-09-30 07:25:05 +00001613 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001614
1615err:
1616 spin_unlock_bh(&adapter->mcc_lock);
1617 return status;
1618}
1619
Somnath Kotur311fddc2011-03-16 21:22:43 +00001620/* Uses synchronous mcc */
1621int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1622{
1623 struct be_mcc_wrb *wrb;
1624 struct be_cmd_req_get_fat *req;
1625 int status;
1626
1627 spin_lock_bh(&adapter->mcc_lock);
1628
1629 wrb = wrb_from_mccq(adapter);
1630 if (!wrb) {
1631 status = -EBUSY;
1632 goto err;
1633 }
1634 req = embedded_payload(wrb);
1635
Somnath Kotur106df1e2011-10-27 07:12:13 +00001636 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301637 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
1638 NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001639 req->fat_operation = cpu_to_le32(QUERY_FAT);
1640 status = be_mcc_notify_wait(adapter);
1641 if (!status) {
1642 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1643 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001644 *log_size = le32_to_cpu(resp->log_size) -
1645 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001646 }
1647err:
1648 spin_unlock_bh(&adapter->mcc_lock);
1649 return status;
1650}
1651
1652void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1653{
1654 struct be_dma_mem get_fat_cmd;
1655 struct be_mcc_wrb *wrb;
1656 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001657 u32 offset = 0, total_size, buf_size,
1658 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001659 int status;
1660
1661 if (buf_len == 0)
1662 return;
1663
1664 total_size = buf_len;
1665
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001666 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1667 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301668 get_fat_cmd.size,
1669 &get_fat_cmd.dma);
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001670 if (!get_fat_cmd.va) {
1671 status = -ENOMEM;
1672 dev_err(&adapter->pdev->dev,
1673 "Memory allocation failure while retrieving FAT data\n");
1674 return;
1675 }
1676
Somnath Kotur311fddc2011-03-16 21:22:43 +00001677 spin_lock_bh(&adapter->mcc_lock);
1678
Somnath Kotur311fddc2011-03-16 21:22:43 +00001679 while (total_size) {
1680 buf_size = min(total_size, (u32)60*1024);
1681 total_size -= buf_size;
1682
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001683 wrb = wrb_from_mccq(adapter);
1684 if (!wrb) {
1685 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001686 goto err;
1687 }
1688 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001689
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001690 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001691 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301692 OPCODE_COMMON_MANAGE_FAT, payload_len,
1693 wrb, &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001694
1695 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1696 req->read_log_offset = cpu_to_le32(log_offset);
1697 req->read_log_length = cpu_to_le32(buf_size);
1698 req->data_buffer_size = cpu_to_le32(buf_size);
1699
1700 status = be_mcc_notify_wait(adapter);
1701 if (!status) {
1702 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1703 memcpy(buf + offset,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301704 resp->data_buffer,
1705 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001706 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001707 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001708 goto err;
1709 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001710 offset += buf_size;
1711 log_offset += buf_size;
1712 }
1713err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001714 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301715 get_fat_cmd.va, get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001716 spin_unlock_bh(&adapter->mcc_lock);
1717}
1718
Sathya Perla04b71172011-09-27 13:30:27 -04001719/* Uses synchronous mcc */
1720int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301721 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001722{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001723 struct be_mcc_wrb *wrb;
1724 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001725 int status;
1726
Sathya Perla04b71172011-09-27 13:30:27 -04001727 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001728
Sathya Perla04b71172011-09-27 13:30:27 -04001729 wrb = wrb_from_mccq(adapter);
1730 if (!wrb) {
1731 status = -EBUSY;
1732 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001733 }
1734
Sathya Perla04b71172011-09-27 13:30:27 -04001735 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001736
Somnath Kotur106df1e2011-10-27 07:12:13 +00001737 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301738 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
1739 NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001740 status = be_mcc_notify_wait(adapter);
1741 if (!status) {
1742 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1743 strcpy(fw_ver, resp->firmware_version_string);
1744 if (fw_on_flash)
1745 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1746 }
1747err:
1748 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001749 return status;
1750}
1751
Sathya Perlab31c50a2009-09-17 10:30:13 -07001752/* set the EQ delay interval of an EQ to specified value
1753 * Uses async mcc
1754 */
Sathya Perla2632baf2013-10-01 16:00:00 +05301755int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
1756 int num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001757{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001758 struct be_mcc_wrb *wrb;
1759 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla2632baf2013-10-01 16:00:00 +05301760 int status = 0, i;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001761
Sathya Perlab31c50a2009-09-17 10:30:13 -07001762 spin_lock_bh(&adapter->mcc_lock);
1763
1764 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001765 if (!wrb) {
1766 status = -EBUSY;
1767 goto err;
1768 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001769 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001770
Somnath Kotur106df1e2011-10-27 07:12:13 +00001771 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301772 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
1773 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001774
Sathya Perla2632baf2013-10-01 16:00:00 +05301775 req->num_eq = cpu_to_le32(num);
1776 for (i = 0; i < num; i++) {
1777 req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
1778 req->set_eqd[i].phase = 0;
1779 req->set_eqd[i].delay_multiplier =
1780 cpu_to_le32(set_eqd[i].delay_multiplier);
1781 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001782
Sathya Perlab31c50a2009-09-17 10:30:13 -07001783 be_mcc_notify(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001784err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001785 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001786 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001787}
1788
Sathya Perlab31c50a2009-09-17 10:30:13 -07001789/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001790int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Kalesh AP4d567d92014-05-09 13:29:17 +05301791 u32 num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001792{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001793 struct be_mcc_wrb *wrb;
1794 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001795 int status;
1796
Sathya Perlab31c50a2009-09-17 10:30:13 -07001797 spin_lock_bh(&adapter->mcc_lock);
1798
1799 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001800 if (!wrb) {
1801 status = -EBUSY;
1802 goto err;
1803 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001804 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001805
Somnath Kotur106df1e2011-10-27 07:12:13 +00001806 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301807 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
1808 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001809
1810 req->interface_id = if_id;
Ajit Khaparde012bd382013-11-18 10:44:24 -06001811 req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001812 req->num_vlan = num;
Kalesh AP4d567d92014-05-09 13:29:17 +05301813 memcpy(req->normal_vlan, vtag_array,
1814 req->num_vlan * sizeof(vtag_array[0]));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001815
Sathya Perlab31c50a2009-09-17 10:30:13 -07001816 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001817err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001818 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001819 return status;
1820}
1821
Sathya Perla5b8821b2011-08-02 19:57:44 +00001822int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001823{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001824 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001825 struct be_dma_mem *mem = &adapter->rx_filter;
1826 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001827 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001828
Sathya Perla8788fdc2009-07-27 22:52:03 +00001829 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001830
Sathya Perlab31c50a2009-09-17 10:30:13 -07001831 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001832 if (!wrb) {
1833 status = -EBUSY;
1834 goto err;
1835 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001836 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001837 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301838 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1839 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001840
Sathya Perla5b8821b2011-08-02 19:57:44 +00001841 req->if_id = cpu_to_le32(adapter->if_handle);
1842 if (flags & IFF_PROMISC) {
1843 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301844 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1845 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001846 if (value == ON)
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301847 req->if_flags =
1848 cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1849 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1850 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001851 } else if (flags & IFF_ALLMULTI) {
1852 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001853 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Ajit Khaparded9d604f2013-09-27 15:17:58 -05001854 } else if (flags & BE_FLAGS_VLAN_PROMISC) {
1855 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
1856
1857 if (value == ON)
1858 req->if_flags =
1859 cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001860 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001861 struct netdev_hw_addr *ha;
1862 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001863
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001864 req->if_flags_mask = req->if_flags =
1865 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001866
1867 /* Reset mcast promisc mode if already set by setting mask
1868 * and not setting flags field
1869 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001870 req->if_flags_mask |=
1871 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
Sathya Perla92bf14a2013-08-27 16:57:32 +05301872 be_if_cap_flags(adapter));
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001873 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001874 netdev_for_each_mc_addr(ha, adapter->netdev)
1875 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1876 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001877
Ajit Khaparde012bd382013-11-18 10:44:24 -06001878 if ((req->if_flags_mask & cpu_to_le32(be_if_cap_flags(adapter))) !=
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301879 req->if_flags_mask) {
Ajit Khaparde012bd382013-11-18 10:44:24 -06001880 dev_warn(&adapter->pdev->dev,
1881 "Cannot set rx filter flags 0x%x\n",
1882 req->if_flags_mask);
1883 dev_warn(&adapter->pdev->dev,
1884 "Interface is capable of 0x%x flags only\n",
1885 be_if_cap_flags(adapter));
1886 }
1887 req->if_flags_mask &= cpu_to_le32(be_if_cap_flags(adapter));
1888
Sathya Perla0d1d5872011-08-03 05:19:27 -07001889 status = be_mcc_notify_wait(adapter);
Ajit Khaparde012bd382013-11-18 10:44:24 -06001890
Sathya Perla713d03942009-11-22 22:02:45 +00001891err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001892 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001893 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001894}
1895
Sathya Perlab31c50a2009-09-17 10:30:13 -07001896/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001897int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001898{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001899 struct be_mcc_wrb *wrb;
1900 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001901 int status;
1902
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001903 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1904 CMD_SUBSYSTEM_COMMON))
1905 return -EPERM;
1906
Sathya Perlab31c50a2009-09-17 10:30:13 -07001907 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001908
Sathya Perlab31c50a2009-09-17 10:30:13 -07001909 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001910 if (!wrb) {
1911 status = -EBUSY;
1912 goto err;
1913 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001914 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001915
Somnath Kotur106df1e2011-10-27 07:12:13 +00001916 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301917 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
1918 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001919
1920 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1921 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1922
Sathya Perlab31c50a2009-09-17 10:30:13 -07001923 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001924
Sathya Perla713d03942009-11-22 22:02:45 +00001925err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001926 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001927 return status;
1928}
1929
Sathya Perlab31c50a2009-09-17 10:30:13 -07001930/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001931int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001932{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001933 struct be_mcc_wrb *wrb;
1934 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001935 int status;
1936
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001937 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
1938 CMD_SUBSYSTEM_COMMON))
1939 return -EPERM;
1940
Sathya Perlab31c50a2009-09-17 10:30:13 -07001941 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001942
Sathya Perlab31c50a2009-09-17 10:30:13 -07001943 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001944 if (!wrb) {
1945 status = -EBUSY;
1946 goto err;
1947 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001948 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001949
Somnath Kotur106df1e2011-10-27 07:12:13 +00001950 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301951 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
1952 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001953
Sathya Perlab31c50a2009-09-17 10:30:13 -07001954 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001955 if (!status) {
1956 struct be_cmd_resp_get_flow_control *resp =
1957 embedded_payload(wrb);
1958 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1959 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1960 }
1961
Sathya Perla713d03942009-11-22 22:02:45 +00001962err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001963 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001964 return status;
1965}
1966
Sathya Perlab31c50a2009-09-17 10:30:13 -07001967/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001968int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001969 u32 *mode, u32 *caps, u16 *asic_rev)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001970{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001971 struct be_mcc_wrb *wrb;
1972 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001973 int status;
1974
Ivan Vecera29849612010-12-14 05:43:19 +00001975 if (mutex_lock_interruptible(&adapter->mbox_lock))
1976 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001977
Sathya Perlab31c50a2009-09-17 10:30:13 -07001978 wrb = wrb_from_mbox(adapter);
1979 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001980
Somnath Kotur106df1e2011-10-27 07:12:13 +00001981 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301982 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
1983 sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001984
Sathya Perlab31c50a2009-09-17 10:30:13 -07001985 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001986 if (!status) {
1987 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1988 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001989 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001990 *caps = le32_to_cpu(resp->function_caps);
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001991 *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001992 }
1993
Ivan Vecera29849612010-12-14 05:43:19 +00001994 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001995 return status;
1996}
sarveshwarb14074ea2009-08-05 13:05:24 -07001997
Sathya Perlab31c50a2009-09-17 10:30:13 -07001998/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001999int be_cmd_reset_function(struct be_adapter *adapter)
2000{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002001 struct be_mcc_wrb *wrb;
2002 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07002003 int status;
2004
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002005 if (lancer_chip(adapter)) {
2006 status = lancer_wait_ready(adapter);
2007 if (!status) {
2008 iowrite32(SLI_PORT_CONTROL_IP_MASK,
2009 adapter->db + SLIPORT_CONTROL_OFFSET);
2010 status = lancer_test_and_set_rdy_state(adapter);
2011 }
2012 if (status) {
2013 dev_err(&adapter->pdev->dev,
2014 "Adapter in non recoverable error\n");
2015 }
2016 return status;
2017 }
2018
Ivan Vecera29849612010-12-14 05:43:19 +00002019 if (mutex_lock_interruptible(&adapter->mbox_lock))
2020 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07002021
Sathya Perlab31c50a2009-09-17 10:30:13 -07002022 wrb = wrb_from_mbox(adapter);
2023 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07002024
Somnath Kotur106df1e2011-10-27 07:12:13 +00002025 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302026 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
2027 NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07002028
Sathya Perlab31c50a2009-09-17 10:30:13 -07002029 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07002030
Ivan Vecera29849612010-12-14 05:43:19 +00002031 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07002032 return status;
2033}
Ajit Khaparde84517482009-09-04 03:12:16 +00002034
Suresh Reddy594ad542013-04-25 23:03:20 +00002035int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302036 u32 rss_hash_opts, u16 table_size, u8 *rss_hkey)
Sathya Perla3abcded2010-10-03 22:12:27 -07002037{
2038 struct be_mcc_wrb *wrb;
2039 struct be_cmd_req_rss_config *req;
Sathya Perla3abcded2010-10-03 22:12:27 -07002040 int status;
2041
Vasundhara Volamda1388d2014-01-06 13:02:23 +05302042 if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
2043 return 0;
2044
Ivan Vecera29849612010-12-14 05:43:19 +00002045 if (mutex_lock_interruptible(&adapter->mbox_lock))
2046 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07002047
2048 wrb = wrb_from_mbox(adapter);
2049 req = embedded_payload(wrb);
2050
Somnath Kotur106df1e2011-10-27 07:12:13 +00002051 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302052 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07002053
2054 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00002055 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07002056 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00002057
2058 if (lancer_chip(adapter) || skyhawk_chip(adapter))
2059 req->hdr.version = 1;
2060
Sathya Perla3abcded2010-10-03 22:12:27 -07002061 memcpy(req->cpu_table, rsstable, table_size);
Venkata Duvvurue2557872014-04-21 15:38:00 +05302062 memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
Sathya Perla3abcded2010-10-03 22:12:27 -07002063 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
2064
2065 status = be_mbox_notify_wait(adapter);
2066
Ivan Vecera29849612010-12-14 05:43:19 +00002067 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002068 return status;
2069}
2070
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002071/* Uses sync mcc */
2072int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302073 u8 bcn, u8 sts, u8 state)
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002074{
2075 struct be_mcc_wrb *wrb;
2076 struct be_cmd_req_enable_disable_beacon *req;
2077 int status;
2078
2079 spin_lock_bh(&adapter->mcc_lock);
2080
2081 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002082 if (!wrb) {
2083 status = -EBUSY;
2084 goto err;
2085 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002086 req = embedded_payload(wrb);
2087
Somnath Kotur106df1e2011-10-27 07:12:13 +00002088 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302089 OPCODE_COMMON_ENABLE_DISABLE_BEACON,
2090 sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002091
2092 req->port_num = port_num;
2093 req->beacon_state = state;
2094 req->beacon_duration = bcn;
2095 req->status_duration = sts;
2096
2097 status = be_mcc_notify_wait(adapter);
2098
Sathya Perla713d03942009-11-22 22:02:45 +00002099err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002100 spin_unlock_bh(&adapter->mcc_lock);
2101 return status;
2102}
2103
2104/* Uses sync mcc */
2105int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2106{
2107 struct be_mcc_wrb *wrb;
2108 struct be_cmd_req_get_beacon_state *req;
2109 int status;
2110
2111 spin_lock_bh(&adapter->mcc_lock);
2112
2113 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002114 if (!wrb) {
2115 status = -EBUSY;
2116 goto err;
2117 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002118 req = embedded_payload(wrb);
2119
Somnath Kotur106df1e2011-10-27 07:12:13 +00002120 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302121 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
2122 wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002123
2124 req->port_num = port_num;
2125
2126 status = be_mcc_notify_wait(adapter);
2127 if (!status) {
2128 struct be_cmd_resp_get_beacon_state *resp =
2129 embedded_payload(wrb);
2130 *state = resp->beacon_state;
2131 }
2132
Sathya Perla713d03942009-11-22 22:02:45 +00002133err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002134 spin_unlock_bh(&adapter->mcc_lock);
2135 return status;
2136}
2137
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002138int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002139 u32 data_size, u32 data_offset,
2140 const char *obj_name, u32 *data_written,
2141 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002142{
2143 struct be_mcc_wrb *wrb;
2144 struct lancer_cmd_req_write_object *req;
2145 struct lancer_cmd_resp_write_object *resp;
2146 void *ctxt = NULL;
2147 int status;
2148
2149 spin_lock_bh(&adapter->mcc_lock);
2150 adapter->flash_status = 0;
2151
2152 wrb = wrb_from_mccq(adapter);
2153 if (!wrb) {
2154 status = -EBUSY;
2155 goto err_unlock;
2156 }
2157
2158 req = embedded_payload(wrb);
2159
Somnath Kotur106df1e2011-10-27 07:12:13 +00002160 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302161 OPCODE_COMMON_WRITE_OBJECT,
2162 sizeof(struct lancer_cmd_req_write_object), wrb,
2163 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002164
2165 ctxt = &req->context;
2166 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302167 write_length, ctxt, data_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002168
2169 if (data_size == 0)
2170 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302171 eof, ctxt, 1);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002172 else
2173 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302174 eof, ctxt, 0);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002175
2176 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2177 req->write_offset = cpu_to_le32(data_offset);
2178 strcpy(req->object_name, obj_name);
2179 req->descriptor_count = cpu_to_le32(1);
2180 req->buf_len = cpu_to_le32(data_size);
2181 req->addr_low = cpu_to_le32((cmd->dma +
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302182 sizeof(struct lancer_cmd_req_write_object))
2183 & 0xFFFFFFFF);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002184 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2185 sizeof(struct lancer_cmd_req_write_object)));
2186
2187 be_mcc_notify(adapter);
2188 spin_unlock_bh(&adapter->mcc_lock);
2189
Suresh Reddy5eeff632014-01-06 13:02:24 +05302190 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002191 msecs_to_jiffies(60000)))
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002192 status = -1;
2193 else
2194 status = adapter->flash_status;
2195
2196 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002197 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002198 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002199 *change_status = resp->change_status;
2200 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002201 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002202 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002203
2204 return status;
2205
2206err_unlock:
2207 spin_unlock_bh(&adapter->mcc_lock);
2208 return status;
2209}
2210
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002211int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302212 u32 data_size, u32 data_offset, const char *obj_name,
2213 u32 *data_read, u32 *eof, u8 *addn_status)
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002214{
2215 struct be_mcc_wrb *wrb;
2216 struct lancer_cmd_req_read_object *req;
2217 struct lancer_cmd_resp_read_object *resp;
2218 int status;
2219
2220 spin_lock_bh(&adapter->mcc_lock);
2221
2222 wrb = wrb_from_mccq(adapter);
2223 if (!wrb) {
2224 status = -EBUSY;
2225 goto err_unlock;
2226 }
2227
2228 req = embedded_payload(wrb);
2229
2230 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302231 OPCODE_COMMON_READ_OBJECT,
2232 sizeof(struct lancer_cmd_req_read_object), wrb,
2233 NULL);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002234
2235 req->desired_read_len = cpu_to_le32(data_size);
2236 req->read_offset = cpu_to_le32(data_offset);
2237 strcpy(req->object_name, obj_name);
2238 req->descriptor_count = cpu_to_le32(1);
2239 req->buf_len = cpu_to_le32(data_size);
2240 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2241 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2242
2243 status = be_mcc_notify_wait(adapter);
2244
2245 resp = embedded_payload(wrb);
2246 if (!status) {
2247 *data_read = le32_to_cpu(resp->actual_read_len);
2248 *eof = le32_to_cpu(resp->eof);
2249 } else {
2250 *addn_status = resp->additional_status;
2251 }
2252
2253err_unlock:
2254 spin_unlock_bh(&adapter->mcc_lock);
2255 return status;
2256}
2257
Ajit Khaparde84517482009-09-04 03:12:16 +00002258int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302259 u32 flash_type, u32 flash_opcode, u32 buf_size)
Ajit Khaparde84517482009-09-04 03:12:16 +00002260{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002261 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002262 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002263 int status;
2264
Sathya Perlab31c50a2009-09-17 10:30:13 -07002265 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002266 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002267
2268 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002269 if (!wrb) {
2270 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002271 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002272 }
2273 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002274
Somnath Kotur106df1e2011-10-27 07:12:13 +00002275 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302276 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
2277 cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002278
2279 req->params.op_type = cpu_to_le32(flash_type);
2280 req->params.op_code = cpu_to_le32(flash_opcode);
2281 req->params.data_buf_size = cpu_to_le32(buf_size);
2282
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002283 be_mcc_notify(adapter);
2284 spin_unlock_bh(&adapter->mcc_lock);
2285
Suresh Reddy5eeff632014-01-06 13:02:24 +05302286 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2287 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002288 status = -1;
2289 else
2290 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002291
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002292 return status;
2293
2294err_unlock:
2295 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002296 return status;
2297}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002298
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002299int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2300 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002301{
2302 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002303 struct be_cmd_read_flash_crc *req;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002304 int status;
2305
2306 spin_lock_bh(&adapter->mcc_lock);
2307
2308 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002309 if (!wrb) {
2310 status = -EBUSY;
2311 goto err;
2312 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002313 req = embedded_payload(wrb);
2314
Somnath Kotur106df1e2011-10-27 07:12:13 +00002315 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002316 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2317 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002318
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +00002319 req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002320 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002321 req->params.offset = cpu_to_le32(offset);
2322 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002323
2324 status = be_mcc_notify_wait(adapter);
2325 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002326 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002327
Sathya Perla713d03942009-11-22 22:02:45 +00002328err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002329 spin_unlock_bh(&adapter->mcc_lock);
2330 return status;
2331}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002332
Dan Carpenterc196b022010-05-26 04:47:39 +00002333int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302334 struct be_dma_mem *nonemb_cmd)
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002335{
2336 struct be_mcc_wrb *wrb;
2337 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002338 int status;
2339
2340 spin_lock_bh(&adapter->mcc_lock);
2341
2342 wrb = wrb_from_mccq(adapter);
2343 if (!wrb) {
2344 status = -EBUSY;
2345 goto err;
2346 }
2347 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002348
Somnath Kotur106df1e2011-10-27 07:12:13 +00002349 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302350 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
2351 wrb, nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002352 memcpy(req->magic_mac, mac, ETH_ALEN);
2353
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002354 status = be_mcc_notify_wait(adapter);
2355
2356err:
2357 spin_unlock_bh(&adapter->mcc_lock);
2358 return status;
2359}
Suresh Rff33a6e2009-12-03 16:15:52 -08002360
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002361int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2362 u8 loopback_type, u8 enable)
2363{
2364 struct be_mcc_wrb *wrb;
2365 struct be_cmd_req_set_lmode *req;
2366 int status;
2367
2368 spin_lock_bh(&adapter->mcc_lock);
2369
2370 wrb = wrb_from_mccq(adapter);
2371 if (!wrb) {
2372 status = -EBUSY;
2373 goto err;
2374 }
2375
2376 req = embedded_payload(wrb);
2377
Somnath Kotur106df1e2011-10-27 07:12:13 +00002378 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302379 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
2380 wrb, NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002381
2382 req->src_port = port_num;
2383 req->dest_port = port_num;
2384 req->loopback_type = loopback_type;
2385 req->loopback_state = enable;
2386
2387 status = be_mcc_notify_wait(adapter);
2388err:
2389 spin_unlock_bh(&adapter->mcc_lock);
2390 return status;
2391}
2392
Suresh Rff33a6e2009-12-03 16:15:52 -08002393int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302394 u32 loopback_type, u32 pkt_size, u32 num_pkts,
2395 u64 pattern)
Suresh Rff33a6e2009-12-03 16:15:52 -08002396{
2397 struct be_mcc_wrb *wrb;
2398 struct be_cmd_req_loopback_test *req;
Suresh Reddy5eeff632014-01-06 13:02:24 +05302399 struct be_cmd_resp_loopback_test *resp;
Suresh Rff33a6e2009-12-03 16:15:52 -08002400 int status;
2401
2402 spin_lock_bh(&adapter->mcc_lock);
2403
2404 wrb = wrb_from_mccq(adapter);
2405 if (!wrb) {
2406 status = -EBUSY;
2407 goto err;
2408 }
2409
2410 req = embedded_payload(wrb);
2411
Somnath Kotur106df1e2011-10-27 07:12:13 +00002412 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302413 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
2414 NULL);
Suresh Rff33a6e2009-12-03 16:15:52 -08002415
Suresh Reddy5eeff632014-01-06 13:02:24 +05302416 req->hdr.timeout = cpu_to_le32(15);
Suresh Rff33a6e2009-12-03 16:15:52 -08002417 req->pattern = cpu_to_le64(pattern);
2418 req->src_port = cpu_to_le32(port_num);
2419 req->dest_port = cpu_to_le32(port_num);
2420 req->pkt_size = cpu_to_le32(pkt_size);
2421 req->num_pkts = cpu_to_le32(num_pkts);
2422 req->loopback_type = cpu_to_le32(loopback_type);
2423
Suresh Reddy5eeff632014-01-06 13:02:24 +05302424 be_mcc_notify(adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08002425
Suresh Reddy5eeff632014-01-06 13:02:24 +05302426 spin_unlock_bh(&adapter->mcc_lock);
2427
2428 wait_for_completion(&adapter->et_cmd_compl);
2429 resp = embedded_payload(wrb);
2430 status = le32_to_cpu(resp->status);
2431
2432 return status;
Suresh Rff33a6e2009-12-03 16:15:52 -08002433err:
2434 spin_unlock_bh(&adapter->mcc_lock);
2435 return status;
2436}
2437
2438int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302439 u32 byte_cnt, struct be_dma_mem *cmd)
Suresh Rff33a6e2009-12-03 16:15:52 -08002440{
2441 struct be_mcc_wrb *wrb;
2442 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002443 int status;
2444 int i, j = 0;
2445
2446 spin_lock_bh(&adapter->mcc_lock);
2447
2448 wrb = wrb_from_mccq(adapter);
2449 if (!wrb) {
2450 status = -EBUSY;
2451 goto err;
2452 }
2453 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002454 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302455 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
2456 cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002457
2458 req->pattern = cpu_to_le64(pattern);
2459 req->byte_count = cpu_to_le32(byte_cnt);
2460 for (i = 0; i < byte_cnt; i++) {
2461 req->snd_buff[i] = (u8)(pattern >> (j*8));
2462 j++;
2463 if (j > 7)
2464 j = 0;
2465 }
2466
2467 status = be_mcc_notify_wait(adapter);
2468
2469 if (!status) {
2470 struct be_cmd_resp_ddrdma_test *resp;
2471 resp = cmd->va;
2472 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2473 resp->snd_err) {
2474 status = -1;
2475 }
2476 }
2477
2478err:
2479 spin_unlock_bh(&adapter->mcc_lock);
2480 return status;
2481}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002482
Dan Carpenterc196b022010-05-26 04:47:39 +00002483int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302484 struct be_dma_mem *nonemb_cmd)
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002485{
2486 struct be_mcc_wrb *wrb;
2487 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002488 int status;
2489
2490 spin_lock_bh(&adapter->mcc_lock);
2491
2492 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002493 if (!wrb) {
2494 status = -EBUSY;
2495 goto err;
2496 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002497 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002498
Somnath Kotur106df1e2011-10-27 07:12:13 +00002499 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302500 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2501 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002502
2503 status = be_mcc_notify_wait(adapter);
2504
Ajit Khapardee45ff012011-02-04 17:18:28 +00002505err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002506 spin_unlock_bh(&adapter->mcc_lock);
2507 return status;
2508}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002509
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002510int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002511{
2512 struct be_mcc_wrb *wrb;
2513 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002514 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002515 int status;
2516
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002517 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2518 CMD_SUBSYSTEM_COMMON))
2519 return -EPERM;
2520
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002521 spin_lock_bh(&adapter->mcc_lock);
2522
2523 wrb = wrb_from_mccq(adapter);
2524 if (!wrb) {
2525 status = -EBUSY;
2526 goto err;
2527 }
Sathya Perla306f1342011-08-02 19:57:45 +00002528 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302529 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Sathya Perla306f1342011-08-02 19:57:45 +00002530 if (!cmd.va) {
2531 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2532 status = -ENOMEM;
2533 goto err;
2534 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002535
Sathya Perla306f1342011-08-02 19:57:45 +00002536 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002537
Somnath Kotur106df1e2011-10-27 07:12:13 +00002538 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302539 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2540 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002541
2542 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002543 if (!status) {
2544 struct be_phy_info *resp_phy_info =
2545 cmd.va + sizeof(struct be_cmd_req_hdr);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002546 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2547 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002548 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002549 adapter->phy.auto_speeds_supported =
2550 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2551 adapter->phy.fixed_speeds_supported =
2552 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2553 adapter->phy.misc_params =
2554 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05302555
2556 if (BE2_chip(adapter)) {
2557 adapter->phy.fixed_speeds_supported =
2558 BE_SUPPORTED_SPEED_10GBPS |
2559 BE_SUPPORTED_SPEED_1GBPS;
2560 }
Sathya Perla306f1342011-08-02 19:57:45 +00002561 }
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302562 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002563err:
2564 spin_unlock_bh(&adapter->mcc_lock);
2565 return status;
2566}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002567
2568int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2569{
2570 struct be_mcc_wrb *wrb;
2571 struct be_cmd_req_set_qos *req;
2572 int status;
2573
2574 spin_lock_bh(&adapter->mcc_lock);
2575
2576 wrb = wrb_from_mccq(adapter);
2577 if (!wrb) {
2578 status = -EBUSY;
2579 goto err;
2580 }
2581
2582 req = embedded_payload(wrb);
2583
Somnath Kotur106df1e2011-10-27 07:12:13 +00002584 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302585 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002586
2587 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002588 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2589 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002590
2591 status = be_mcc_notify_wait(adapter);
2592
2593err:
2594 spin_unlock_bh(&adapter->mcc_lock);
2595 return status;
2596}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002597
2598int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2599{
2600 struct be_mcc_wrb *wrb;
2601 struct be_cmd_req_cntl_attribs *req;
2602 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002603 int status;
2604 int payload_len = max(sizeof(*req), sizeof(*resp));
2605 struct mgmt_controller_attrib *attribs;
2606 struct be_dma_mem attribs_cmd;
2607
Suresh Reddyd98ef502013-04-25 00:56:55 +00002608 if (mutex_lock_interruptible(&adapter->mbox_lock))
2609 return -1;
2610
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002611 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2612 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2613 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302614 &attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002615 if (!attribs_cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302616 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002617 status = -ENOMEM;
2618 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002619 }
2620
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002621 wrb = wrb_from_mbox(adapter);
2622 if (!wrb) {
2623 status = -EBUSY;
2624 goto err;
2625 }
2626 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002627
Somnath Kotur106df1e2011-10-27 07:12:13 +00002628 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302629 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
2630 wrb, &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002631
2632 status = be_mbox_notify_wait(adapter);
2633 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002634 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002635 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2636 }
2637
2638err:
2639 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002640 if (attribs_cmd.va)
2641 pci_free_consistent(adapter->pdev, attribs_cmd.size,
2642 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002643 return status;
2644}
Sathya Perla2e588f82011-03-11 02:49:26 +00002645
2646/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002647int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002648{
2649 struct be_mcc_wrb *wrb;
2650 struct be_cmd_req_set_func_cap *req;
2651 int status;
2652
2653 if (mutex_lock_interruptible(&adapter->mbox_lock))
2654 return -1;
2655
2656 wrb = wrb_from_mbox(adapter);
2657 if (!wrb) {
2658 status = -EBUSY;
2659 goto err;
2660 }
2661
2662 req = embedded_payload(wrb);
2663
Somnath Kotur106df1e2011-10-27 07:12:13 +00002664 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302665 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
2666 sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002667
2668 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2669 CAPABILITY_BE3_NATIVE_ERX_API);
2670 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2671
2672 status = be_mbox_notify_wait(adapter);
2673 if (!status) {
2674 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2675 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2676 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002677 if (!adapter->be3_native)
2678 dev_warn(&adapter->pdev->dev,
2679 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002680 }
2681err:
2682 mutex_unlock(&adapter->mbox_lock);
2683 return status;
2684}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002685
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002686/* Get privilege(s) for a function */
2687int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2688 u32 domain)
2689{
2690 struct be_mcc_wrb *wrb;
2691 struct be_cmd_req_get_fn_privileges *req;
2692 int status;
2693
2694 spin_lock_bh(&adapter->mcc_lock);
2695
2696 wrb = wrb_from_mccq(adapter);
2697 if (!wrb) {
2698 status = -EBUSY;
2699 goto err;
2700 }
2701
2702 req = embedded_payload(wrb);
2703
2704 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2705 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2706 wrb, NULL);
2707
2708 req->hdr.domain = domain;
2709
2710 status = be_mcc_notify_wait(adapter);
2711 if (!status) {
2712 struct be_cmd_resp_get_fn_privileges *resp =
2713 embedded_payload(wrb);
2714 *privilege = le32_to_cpu(resp->privilege_mask);
Suresh Reddy02308d72014-01-15 13:23:36 +05302715
2716 /* In UMC mode FW does not return right privileges.
2717 * Override with correct privilege equivalent to PF.
2718 */
2719 if (BEx_chip(adapter) && be_is_mc(adapter) &&
2720 be_physfn(adapter))
2721 *privilege = MAX_PRIVILEGES;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002722 }
2723
2724err:
2725 spin_unlock_bh(&adapter->mcc_lock);
2726 return status;
2727}
2728
Sathya Perla04a06022013-07-23 15:25:00 +05302729/* Set privilege(s) for a function */
2730int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2731 u32 domain)
2732{
2733 struct be_mcc_wrb *wrb;
2734 struct be_cmd_req_set_fn_privileges *req;
2735 int status;
2736
2737 spin_lock_bh(&adapter->mcc_lock);
2738
2739 wrb = wrb_from_mccq(adapter);
2740 if (!wrb) {
2741 status = -EBUSY;
2742 goto err;
2743 }
2744
2745 req = embedded_payload(wrb);
2746 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2747 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
2748 wrb, NULL);
2749 req->hdr.domain = domain;
2750 if (lancer_chip(adapter))
2751 req->privileges_lancer = cpu_to_le32(privileges);
2752 else
2753 req->privileges = cpu_to_le32(privileges);
2754
2755 status = be_mcc_notify_wait(adapter);
2756err:
2757 spin_unlock_bh(&adapter->mcc_lock);
2758 return status;
2759}
2760
Sathya Perla5a712c12013-07-23 15:24:59 +05302761/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
2762 * pmac_id_valid: false => pmac_id or MAC address is requested.
2763 * If pmac_id is returned, pmac_id_valid is returned as true
2764 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002765int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05302766 bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
2767 u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002768{
2769 struct be_mcc_wrb *wrb;
2770 struct be_cmd_req_get_mac_list *req;
2771 int status;
2772 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002773 struct be_dma_mem get_mac_list_cmd;
2774 int i;
2775
2776 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2777 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2778 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302779 get_mac_list_cmd.size,
2780 &get_mac_list_cmd.dma);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002781
2782 if (!get_mac_list_cmd.va) {
2783 dev_err(&adapter->pdev->dev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302784 "Memory allocation failure during GET_MAC_LIST\n");
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002785 return -ENOMEM;
2786 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002787
2788 spin_lock_bh(&adapter->mcc_lock);
2789
2790 wrb = wrb_from_mccq(adapter);
2791 if (!wrb) {
2792 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002793 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002794 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002795
2796 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002797
2798 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00002799 OPCODE_COMMON_GET_MAC_LIST,
2800 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002801 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002802 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05302803 if (*pmac_id_valid) {
2804 req->mac_id = cpu_to_le32(*pmac_id);
Suresh Reddyb188f092014-01-15 13:23:39 +05302805 req->iface_id = cpu_to_le16(if_handle);
Sathya Perla5a712c12013-07-23 15:24:59 +05302806 req->perm_override = 0;
2807 } else {
2808 req->perm_override = 1;
2809 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002810
2811 status = be_mcc_notify_wait(adapter);
2812 if (!status) {
2813 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002814 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05302815
2816 if (*pmac_id_valid) {
2817 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
2818 ETH_ALEN);
2819 goto out;
2820 }
2821
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002822 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
2823 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002824 * or one or more true or pseudo permanant mac addresses.
2825 * If an active mac_id is present, return first active mac_id
2826 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002827 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002828 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002829 struct get_list_macaddr *mac_entry;
2830 u16 mac_addr_size;
2831 u32 mac_id;
2832
2833 mac_entry = &resp->macaddr_list[i];
2834 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
2835 /* mac_id is a 32 bit value and mac_addr size
2836 * is 6 bytes
2837 */
2838 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05302839 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002840 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
2841 *pmac_id = le32_to_cpu(mac_id);
2842 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002843 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002844 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002845 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05302846 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002847 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302848 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002849 }
2850
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002851out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002852 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002853 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302854 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002855 return status;
2856}
2857
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302858int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
2859 u8 *mac, u32 if_handle, bool active, u32 domain)
Sathya Perla5a712c12013-07-23 15:24:59 +05302860{
Sathya Perla5a712c12013-07-23 15:24:59 +05302861
Suresh Reddyb188f092014-01-15 13:23:39 +05302862 if (!active)
2863 be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
2864 if_handle, domain);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302865 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05302866 return be_cmd_mac_addr_query(adapter, mac, false,
Suresh Reddyb188f092014-01-15 13:23:39 +05302867 if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302868 else
2869 /* Fetch the MAC address using pmac_id */
2870 return be_cmd_get_mac_from_list(adapter, mac, &active,
Suresh Reddyb188f092014-01-15 13:23:39 +05302871 &curr_pmac_id,
2872 if_handle, domain);
Sathya Perla5a712c12013-07-23 15:24:59 +05302873}
2874
Sathya Perla95046b92013-07-23 15:25:02 +05302875int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
2876{
2877 int status;
2878 bool pmac_valid = false;
2879
2880 memset(mac, 0, ETH_ALEN);
2881
Sathya Perla3175d8c2013-07-23 15:25:03 +05302882 if (BEx_chip(adapter)) {
2883 if (be_physfn(adapter))
2884 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
2885 0);
2886 else
2887 status = be_cmd_mac_addr_query(adapter, mac, false,
2888 adapter->if_handle, 0);
2889 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05302890 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
Suresh Reddyb188f092014-01-15 13:23:39 +05302891 NULL, adapter->if_handle, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302892 }
2893
Sathya Perla95046b92013-07-23 15:25:02 +05302894 return status;
2895}
2896
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002897/* Uses synchronous MCCQ */
2898int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2899 u8 mac_count, u32 domain)
2900{
2901 struct be_mcc_wrb *wrb;
2902 struct be_cmd_req_set_mac_list *req;
2903 int status;
2904 struct be_dma_mem cmd;
2905
2906 memset(&cmd, 0, sizeof(struct be_dma_mem));
2907 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2908 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302909 &cmd.dma, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00002910 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002911 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002912
2913 spin_lock_bh(&adapter->mcc_lock);
2914
2915 wrb = wrb_from_mccq(adapter);
2916 if (!wrb) {
2917 status = -EBUSY;
2918 goto err;
2919 }
2920
2921 req = cmd.va;
2922 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302923 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2924 wrb, &cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002925
2926 req->hdr.domain = domain;
2927 req->mac_count = mac_count;
2928 if (mac_count)
2929 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2930
2931 status = be_mcc_notify_wait(adapter);
2932
2933err:
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302934 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002935 spin_unlock_bh(&adapter->mcc_lock);
2936 return status;
2937}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002938
Sathya Perla3175d8c2013-07-23 15:25:03 +05302939/* Wrapper to delete any active MACs and provision the new mac.
2940 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
2941 * current list are active.
2942 */
2943int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
2944{
2945 bool active_mac = false;
2946 u8 old_mac[ETH_ALEN];
2947 u32 pmac_id;
2948 int status;
2949
2950 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05302951 &pmac_id, if_id, dom);
2952
Sathya Perla3175d8c2013-07-23 15:25:03 +05302953 if (!status && active_mac)
2954 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
2955
2956 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
2957}
2958
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002959int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002960 u32 domain, u16 intf_id, u16 hsw_mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002961{
2962 struct be_mcc_wrb *wrb;
2963 struct be_cmd_req_set_hsw_config *req;
2964 void *ctxt;
2965 int status;
2966
2967 spin_lock_bh(&adapter->mcc_lock);
2968
2969 wrb = wrb_from_mccq(adapter);
2970 if (!wrb) {
2971 status = -EBUSY;
2972 goto err;
2973 }
2974
2975 req = embedded_payload(wrb);
2976 ctxt = &req->context;
2977
2978 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302979 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
2980 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002981
2982 req->hdr.domain = domain;
2983 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
2984 if (pvid) {
2985 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
2986 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
2987 }
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002988 if (!BEx_chip(adapter) && hsw_mode) {
2989 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
2990 ctxt, adapter->hba_port_num);
2991 AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
2992 AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
2993 ctxt, hsw_mode);
2994 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002995
2996 be_dws_cpu_to_le(req->context, sizeof(req->context));
2997 status = be_mcc_notify_wait(adapter);
2998
2999err:
3000 spin_unlock_bh(&adapter->mcc_lock);
3001 return status;
3002}
3003
3004/* Get Hyper switch config */
3005int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003006 u32 domain, u16 intf_id, u8 *mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003007{
3008 struct be_mcc_wrb *wrb;
3009 struct be_cmd_req_get_hsw_config *req;
3010 void *ctxt;
3011 int status;
3012 u16 vid;
3013
3014 spin_lock_bh(&adapter->mcc_lock);
3015
3016 wrb = wrb_from_mccq(adapter);
3017 if (!wrb) {
3018 status = -EBUSY;
3019 goto err;
3020 }
3021
3022 req = embedded_payload(wrb);
3023 ctxt = &req->context;
3024
3025 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303026 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
3027 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003028
3029 req->hdr.domain = domain;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003030 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3031 ctxt, intf_id);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003032 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003033
Vasundhara Volam2c07c1d2014-01-15 13:23:32 +05303034 if (!BEx_chip(adapter) && mode) {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003035 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3036 ctxt, adapter->hba_port_num);
3037 AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
3038 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003039 be_dws_cpu_to_le(req->context, sizeof(req->context));
3040
3041 status = be_mcc_notify_wait(adapter);
3042 if (!status) {
3043 struct be_cmd_resp_get_hsw_config *resp =
3044 embedded_payload(wrb);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303045 be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003046 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303047 pvid, &resp->context);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003048 if (pvid)
3049 *pvid = le16_to_cpu(vid);
3050 if (mode)
3051 *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3052 port_fwd_type, &resp->context);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003053 }
3054
3055err:
3056 spin_unlock_bh(&adapter->mcc_lock);
3057 return status;
3058}
3059
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003060int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
3061{
3062 struct be_mcc_wrb *wrb;
3063 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303064 int status = 0;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003065 struct be_dma_mem cmd;
3066
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003067 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3068 CMD_SUBSYSTEM_ETH))
3069 return -EPERM;
3070
Suresh Reddy76a9e082014-01-15 13:23:40 +05303071 if (be_is_wol_excluded(adapter))
3072 return status;
3073
Suresh Reddyd98ef502013-04-25 00:56:55 +00003074 if (mutex_lock_interruptible(&adapter->mbox_lock))
3075 return -1;
3076
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003077 memset(&cmd, 0, sizeof(struct be_dma_mem));
3078 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303079 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003080 if (!cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303081 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003082 status = -ENOMEM;
3083 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003084 }
3085
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003086 wrb = wrb_from_mbox(adapter);
3087 if (!wrb) {
3088 status = -EBUSY;
3089 goto err;
3090 }
3091
3092 req = cmd.va;
3093
3094 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3095 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
Suresh Reddy76a9e082014-01-15 13:23:40 +05303096 sizeof(*req), wrb, &cmd);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003097
3098 req->hdr.version = 1;
3099 req->query_options = BE_GET_WOL_CAP;
3100
3101 status = be_mbox_notify_wait(adapter);
3102 if (!status) {
3103 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
3104 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
3105
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003106 adapter->wol_cap = resp->wol_settings;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303107 if (adapter->wol_cap & BE_WOL_CAP)
3108 adapter->wol_en = true;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003109 }
3110err:
3111 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003112 if (cmd.va)
3113 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003114 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00003115
3116}
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303117
3118int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
3119{
3120 struct be_dma_mem extfat_cmd;
3121 struct be_fat_conf_params *cfgs;
3122 int status;
3123 int i, j;
3124
3125 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3126 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3127 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3128 &extfat_cmd.dma);
3129 if (!extfat_cmd.va)
3130 return -ENOMEM;
3131
3132 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3133 if (status)
3134 goto err;
3135
3136 cfgs = (struct be_fat_conf_params *)
3137 (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
3138 for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
3139 u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
3140 for (j = 0; j < num_modes; j++) {
3141 if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
3142 cfgs->module[i].trace_lvl[j].dbg_lvl =
3143 cpu_to_le32(level);
3144 }
3145 }
3146
3147 status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
3148err:
3149 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3150 extfat_cmd.dma);
3151 return status;
3152}
3153
3154int be_cmd_get_fw_log_level(struct be_adapter *adapter)
3155{
3156 struct be_dma_mem extfat_cmd;
3157 struct be_fat_conf_params *cfgs;
3158 int status, j;
3159 int level = 0;
3160
3161 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3162 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3163 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3164 &extfat_cmd.dma);
3165
3166 if (!extfat_cmd.va) {
3167 dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
3168 __func__);
3169 goto err;
3170 }
3171
3172 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3173 if (!status) {
3174 cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
3175 sizeof(struct be_cmd_resp_hdr));
3176 for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
3177 if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
3178 level = cfgs->module[0].trace_lvl[j].dbg_lvl;
3179 }
3180 }
3181 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3182 extfat_cmd.dma);
3183err:
3184 return level;
3185}
3186
Somnath Kotur941a77d2012-05-17 22:59:03 +00003187int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
3188 struct be_dma_mem *cmd)
3189{
3190 struct be_mcc_wrb *wrb;
3191 struct be_cmd_req_get_ext_fat_caps *req;
3192 int status;
3193
3194 if (mutex_lock_interruptible(&adapter->mbox_lock))
3195 return -1;
3196
3197 wrb = wrb_from_mbox(adapter);
3198 if (!wrb) {
3199 status = -EBUSY;
3200 goto err;
3201 }
3202
3203 req = cmd->va;
3204 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3205 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
3206 cmd->size, wrb, cmd);
3207 req->parameter_type = cpu_to_le32(1);
3208
3209 status = be_mbox_notify_wait(adapter);
3210err:
3211 mutex_unlock(&adapter->mbox_lock);
3212 return status;
3213}
3214
3215int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
3216 struct be_dma_mem *cmd,
3217 struct be_fat_conf_params *configs)
3218{
3219 struct be_mcc_wrb *wrb;
3220 struct be_cmd_req_set_ext_fat_caps *req;
3221 int status;
3222
3223 spin_lock_bh(&adapter->mcc_lock);
3224
3225 wrb = wrb_from_mccq(adapter);
3226 if (!wrb) {
3227 status = -EBUSY;
3228 goto err;
3229 }
3230
3231 req = cmd->va;
3232 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
3233 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3234 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
3235 cmd->size, wrb, cmd);
3236
3237 status = be_mcc_notify_wait(adapter);
3238err:
3239 spin_unlock_bh(&adapter->mcc_lock);
3240 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003241}
Parav Pandit6a4ab662012-03-26 14:27:12 +00003242
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003243int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
3244{
3245 struct be_mcc_wrb *wrb;
3246 struct be_cmd_req_get_port_name *req;
3247 int status;
3248
3249 if (!lancer_chip(adapter)) {
3250 *port_name = adapter->hba_port_num + '0';
3251 return 0;
3252 }
3253
3254 spin_lock_bh(&adapter->mcc_lock);
3255
3256 wrb = wrb_from_mccq(adapter);
3257 if (!wrb) {
3258 status = -EBUSY;
3259 goto err;
3260 }
3261
3262 req = embedded_payload(wrb);
3263
3264 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3265 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3266 NULL);
3267 req->hdr.version = 1;
3268
3269 status = be_mcc_notify_wait(adapter);
3270 if (!status) {
3271 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
3272 *port_name = resp->port_name[adapter->hba_port_num];
3273 } else {
3274 *port_name = adapter->hba_port_num + '0';
3275 }
3276err:
3277 spin_unlock_bh(&adapter->mcc_lock);
3278 return status;
3279}
3280
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303281static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003282{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303283 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003284 int i;
3285
3286 for (i = 0; i < desc_count; i++) {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303287 if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
3288 hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
3289 return (struct be_nic_res_desc *)hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003290
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303291 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3292 hdr = (void *)hdr + hdr->desc_len;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003293 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303294 return NULL;
3295}
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003296
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303297static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
3298 u32 desc_count)
3299{
3300 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3301 struct be_pcie_res_desc *pcie;
3302 int i;
3303
3304 for (i = 0; i < desc_count; i++) {
3305 if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
3306 hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
3307 pcie = (struct be_pcie_res_desc *)hdr;
3308 if (pcie->pf_num == devfn)
3309 return pcie;
3310 }
3311
3312 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3313 hdr = (void *)hdr + hdr->desc_len;
3314 }
Wei Yang950e2952013-05-22 15:58:22 +00003315 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003316}
3317
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303318static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
3319{
3320 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3321 int i;
3322
3323 for (i = 0; i < desc_count; i++) {
3324 if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
3325 return (struct be_port_res_desc *)hdr;
3326
3327 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3328 hdr = (void *)hdr + hdr->desc_len;
3329 }
3330 return NULL;
3331}
3332
Sathya Perla92bf14a2013-08-27 16:57:32 +05303333static void be_copy_nic_desc(struct be_resources *res,
3334 struct be_nic_res_desc *desc)
3335{
3336 res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
3337 res->max_vlans = le16_to_cpu(desc->vlan_count);
3338 res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3339 res->max_tx_qs = le16_to_cpu(desc->txq_count);
3340 res->max_rss_qs = le16_to_cpu(desc->rssq_count);
3341 res->max_rx_qs = le16_to_cpu(desc->rq_count);
3342 res->max_evt_qs = le16_to_cpu(desc->eq_count);
3343 /* Clear flags that driver is not interested in */
3344 res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
3345 BE_IF_CAP_FLAGS_WANT;
3346 /* Need 1 RXQ as the default RXQ */
3347 if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
3348 res->max_rss_qs -= 1;
3349}
3350
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003351/* Uses Mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303352int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003353{
3354 struct be_mcc_wrb *wrb;
3355 struct be_cmd_req_get_func_config *req;
3356 int status;
3357 struct be_dma_mem cmd;
3358
Suresh Reddyd98ef502013-04-25 00:56:55 +00003359 if (mutex_lock_interruptible(&adapter->mbox_lock))
3360 return -1;
3361
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003362 memset(&cmd, 0, sizeof(struct be_dma_mem));
3363 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303364 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003365 if (!cmd.va) {
3366 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003367 status = -ENOMEM;
3368 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003369 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003370
3371 wrb = wrb_from_mbox(adapter);
3372 if (!wrb) {
3373 status = -EBUSY;
3374 goto err;
3375 }
3376
3377 req = cmd.va;
3378
3379 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3380 OPCODE_COMMON_GET_FUNC_CONFIG,
3381 cmd.size, wrb, &cmd);
3382
Kalesh AP28710c52013-04-28 22:21:13 +00003383 if (skyhawk_chip(adapter))
3384 req->hdr.version = 1;
3385
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003386 status = be_mbox_notify_wait(adapter);
3387 if (!status) {
3388 struct be_cmd_resp_get_func_config *resp = cmd.va;
3389 u32 desc_count = le32_to_cpu(resp->desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303390 struct be_nic_res_desc *desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003391
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303392 desc = be_get_nic_desc(resp->func_param, desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003393 if (!desc) {
3394 status = -EINVAL;
3395 goto err;
3396 }
3397
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003398 adapter->pf_number = desc->pf_num;
Sathya Perla92bf14a2013-08-27 16:57:32 +05303399 be_copy_nic_desc(res, desc);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003400 }
3401err:
3402 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003403 if (cmd.va)
3404 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003405 return status;
3406}
3407
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003408/* Uses mbox */
Jingoo Han4188e7d2013-08-05 18:02:02 +09003409static int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303410 u8 domain, struct be_dma_mem *cmd)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003411{
3412 struct be_mcc_wrb *wrb;
3413 struct be_cmd_req_get_profile_config *req;
3414 int status;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003415
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003416 if (mutex_lock_interruptible(&adapter->mbox_lock))
3417 return -1;
3418 wrb = wrb_from_mbox(adapter);
3419
3420 req = cmd->va;
3421 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3422 OPCODE_COMMON_GET_PROFILE_CONFIG,
3423 cmd->size, wrb, cmd);
3424
3425 req->type = ACTIVE_PROFILE_TYPE;
3426 req->hdr.domain = domain;
3427 if (!lancer_chip(adapter))
3428 req->hdr.version = 1;
3429
3430 status = be_mbox_notify_wait(adapter);
3431
3432 mutex_unlock(&adapter->mbox_lock);
3433 return status;
3434}
3435
3436/* Uses sync mcc */
Jingoo Han4188e7d2013-08-05 18:02:02 +09003437static int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303438 u8 domain, struct be_dma_mem *cmd)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003439{
3440 struct be_mcc_wrb *wrb;
3441 struct be_cmd_req_get_profile_config *req;
3442 int status;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003443
3444 spin_lock_bh(&adapter->mcc_lock);
3445
3446 wrb = wrb_from_mccq(adapter);
3447 if (!wrb) {
3448 status = -EBUSY;
3449 goto err;
3450 }
3451
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003452 req = cmd->va;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003453 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3454 OPCODE_COMMON_GET_PROFILE_CONFIG,
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003455 cmd->size, wrb, cmd);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003456
3457 req->type = ACTIVE_PROFILE_TYPE;
3458 req->hdr.domain = domain;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003459 if (!lancer_chip(adapter))
3460 req->hdr.version = 1;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003461
3462 status = be_mcc_notify_wait(adapter);
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003463
3464err:
3465 spin_unlock_bh(&adapter->mcc_lock);
3466 return status;
3467}
3468
3469/* Uses sync mcc, if MCCQ is already created otherwise mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303470int be_cmd_get_profile_config(struct be_adapter *adapter,
3471 struct be_resources *res, u8 domain)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003472{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303473 struct be_cmd_resp_get_profile_config *resp;
3474 struct be_pcie_res_desc *pcie;
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303475 struct be_port_res_desc *port;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303476 struct be_nic_res_desc *nic;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003477 struct be_queue_info *mccq = &adapter->mcc_obj.q;
3478 struct be_dma_mem cmd;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303479 u32 desc_count;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003480 int status;
3481
3482 memset(&cmd, 0, sizeof(struct be_dma_mem));
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303483 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3484 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3485 if (!cmd.va)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003486 return -ENOMEM;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003487
3488 if (!mccq->created)
3489 status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
3490 else
3491 status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303492 if (status)
3493 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003494
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303495 resp = cmd.va;
3496 desc_count = le32_to_cpu(resp->desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003497
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303498 pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
3499 desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303500 if (pcie)
Sathya Perla92bf14a2013-08-27 16:57:32 +05303501 res->max_vfs = le16_to_cpu(pcie->num_vfs);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303502
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303503 port = be_get_port_desc(resp->func_param, desc_count);
3504 if (port)
3505 adapter->mc_type = port->mc_type;
3506
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303507 nic = be_get_nic_desc(resp->func_param, desc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05303508 if (nic)
3509 be_copy_nic_desc(res, nic);
3510
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003511err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003512 if (cmd.va)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303513 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003514 return status;
3515}
3516
Sathya Perlaa4018012014-03-27 10:46:18 +05303517int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
3518 int size, u8 version, u8 domain)
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003519{
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003520 struct be_cmd_req_set_profile_config *req;
Sathya Perlaa4018012014-03-27 10:46:18 +05303521 struct be_mcc_wrb *wrb;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003522 int status;
3523
3524 spin_lock_bh(&adapter->mcc_lock);
3525
3526 wrb = wrb_from_mccq(adapter);
3527 if (!wrb) {
3528 status = -EBUSY;
3529 goto err;
3530 }
3531
3532 req = embedded_payload(wrb);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003533 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3534 OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
3535 wrb, NULL);
Sathya Perlaa4018012014-03-27 10:46:18 +05303536 req->hdr.version = version;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003537 req->hdr.domain = domain;
3538 req->desc_count = cpu_to_le32(1);
Sathya Perlaa4018012014-03-27 10:46:18 +05303539 memcpy(req->desc, desc, size);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003540
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003541 status = be_mcc_notify_wait(adapter);
3542err:
3543 spin_unlock_bh(&adapter->mcc_lock);
3544 return status;
3545}
3546
Sathya Perlaa4018012014-03-27 10:46:18 +05303547/* Mark all fields invalid */
3548void be_reset_nic_desc(struct be_nic_res_desc *nic)
3549{
3550 memset(nic, 0, sizeof(*nic));
3551 nic->unicast_mac_count = 0xFFFF;
3552 nic->mcc_count = 0xFFFF;
3553 nic->vlan_count = 0xFFFF;
3554 nic->mcast_mac_count = 0xFFFF;
3555 nic->txq_count = 0xFFFF;
3556 nic->rq_count = 0xFFFF;
3557 nic->rssq_count = 0xFFFF;
3558 nic->lro_count = 0xFFFF;
3559 nic->cq_count = 0xFFFF;
3560 nic->toe_conn_count = 0xFFFF;
3561 nic->eq_count = 0xFFFF;
3562 nic->link_param = 0xFF;
3563 nic->acpi_params = 0xFF;
3564 nic->wol_param = 0x0F;
3565 nic->bw_min = 0xFFFFFFFF;
3566 nic->bw_max = 0xFFFFFFFF;
3567}
3568
3569int be_cmd_config_qos(struct be_adapter *adapter, u32 bps, u8 domain)
3570{
3571 if (lancer_chip(adapter)) {
3572 struct be_nic_res_desc nic_desc;
3573
3574 be_reset_nic_desc(&nic_desc);
3575 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
3576 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
3577 nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
3578 (1 << NOSV_SHIFT);
3579 nic_desc.pf_num = adapter->pf_number;
3580 nic_desc.vf_num = domain;
3581 nic_desc.bw_max = cpu_to_le32(bps);
3582
3583 return be_cmd_set_profile_config(adapter, &nic_desc,
3584 RESOURCE_DESC_SIZE_V0,
3585 0, domain);
3586 } else {
3587 return be_cmd_set_qos(adapter, bps, domain);
3588 }
3589}
3590
3591int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
3592{
3593 struct be_mcc_wrb *wrb;
3594 struct be_cmd_req_manage_iface_filters *req;
3595 int status;
3596
3597 if (iface == 0xFFFFFFFF)
3598 return -1;
3599
3600 spin_lock_bh(&adapter->mcc_lock);
3601
3602 wrb = wrb_from_mccq(adapter);
3603 if (!wrb) {
3604 status = -EBUSY;
3605 goto err;
3606 }
3607 req = embedded_payload(wrb);
3608
3609 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3610 OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
3611 wrb, NULL);
3612 req->op = op;
3613 req->target_iface_id = cpu_to_le32(iface);
3614
3615 status = be_mcc_notify_wait(adapter);
3616err:
3617 spin_unlock_bh(&adapter->mcc_lock);
3618 return status;
3619}
3620
3621int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
3622{
3623 struct be_port_res_desc port_desc;
3624
3625 memset(&port_desc, 0, sizeof(port_desc));
3626 port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
3627 port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3628 port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3629 port_desc.link_num = adapter->hba_port_num;
3630 if (port) {
3631 port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
3632 (1 << RCVID_SHIFT);
3633 port_desc.nv_port = swab16(port);
3634 } else {
3635 port_desc.nv_flags = NV_TYPE_DISABLED;
3636 port_desc.nv_port = 0;
3637 }
3638
3639 return be_cmd_set_profile_config(adapter, &port_desc,
3640 RESOURCE_DESC_SIZE_V1, 1, 0);
3641}
3642
Sathya Perla4c876612013-02-03 20:30:11 +00003643int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
3644 int vf_num)
3645{
3646 struct be_mcc_wrb *wrb;
3647 struct be_cmd_req_get_iface_list *req;
3648 struct be_cmd_resp_get_iface_list *resp;
3649 int status;
3650
3651 spin_lock_bh(&adapter->mcc_lock);
3652
3653 wrb = wrb_from_mccq(adapter);
3654 if (!wrb) {
3655 status = -EBUSY;
3656 goto err;
3657 }
3658 req = embedded_payload(wrb);
3659
3660 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3661 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
3662 wrb, NULL);
3663 req->hdr.domain = vf_num + 1;
3664
3665 status = be_mcc_notify_wait(adapter);
3666 if (!status) {
3667 resp = (struct be_cmd_resp_get_iface_list *)req;
3668 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
3669 }
3670
3671err:
3672 spin_unlock_bh(&adapter->mcc_lock);
3673 return status;
3674}
3675
Somnath Kotur5c510812013-05-30 02:52:23 +00003676static int lancer_wait_idle(struct be_adapter *adapter)
3677{
3678#define SLIPORT_IDLE_TIMEOUT 30
3679 u32 reg_val;
3680 int status = 0, i;
3681
3682 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
3683 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
3684 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
3685 break;
3686
3687 ssleep(1);
3688 }
3689
3690 if (i == SLIPORT_IDLE_TIMEOUT)
3691 status = -1;
3692
3693 return status;
3694}
3695
3696int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
3697{
3698 int status = 0;
3699
3700 status = lancer_wait_idle(adapter);
3701 if (status)
3702 return status;
3703
3704 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
3705
3706 return status;
3707}
3708
3709/* Routine to check whether dump image is present or not */
3710bool dump_present(struct be_adapter *adapter)
3711{
3712 u32 sliport_status = 0;
3713
3714 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
3715 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
3716}
3717
3718int lancer_initiate_dump(struct be_adapter *adapter)
3719{
3720 int status;
3721
3722 /* give firmware reset and diagnostic dump */
3723 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
3724 PHYSDEV_CONTROL_DD_MASK);
3725 if (status < 0) {
3726 dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
3727 return status;
3728 }
3729
3730 status = lancer_wait_idle(adapter);
3731 if (status)
3732 return status;
3733
3734 if (!dump_present(adapter)) {
3735 dev_err(&adapter->pdev->dev, "Dump image not present\n");
3736 return -1;
3737 }
3738
3739 return 0;
3740}
3741
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003742/* Uses sync mcc */
3743int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
3744{
3745 struct be_mcc_wrb *wrb;
3746 struct be_cmd_enable_disable_vf *req;
3747 int status;
3748
Vasundhara Volam05998632013-10-01 15:59:59 +05303749 if (BEx_chip(adapter))
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003750 return 0;
3751
3752 spin_lock_bh(&adapter->mcc_lock);
3753
3754 wrb = wrb_from_mccq(adapter);
3755 if (!wrb) {
3756 status = -EBUSY;
3757 goto err;
3758 }
3759
3760 req = embedded_payload(wrb);
3761
3762 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3763 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
3764 wrb, NULL);
3765
3766 req->hdr.domain = domain;
3767 req->enable = 1;
3768 status = be_mcc_notify_wait(adapter);
3769err:
3770 spin_unlock_bh(&adapter->mcc_lock);
3771 return status;
3772}
3773
Somnath Kotur68c45a22013-03-14 02:42:07 +00003774int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
3775{
3776 struct be_mcc_wrb *wrb;
3777 struct be_cmd_req_intr_set *req;
3778 int status;
3779
3780 if (mutex_lock_interruptible(&adapter->mbox_lock))
3781 return -1;
3782
3783 wrb = wrb_from_mbox(adapter);
3784
3785 req = embedded_payload(wrb);
3786
3787 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3788 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
3789 wrb, NULL);
3790
3791 req->intr_enabled = intr_enable;
3792
3793 status = be_mbox_notify_wait(adapter);
3794
3795 mutex_unlock(&adapter->mbox_lock);
3796 return status;
3797}
3798
Vasundhara Volam542963b2014-01-15 13:23:33 +05303799/* Uses MBOX */
3800int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
3801{
3802 struct be_cmd_req_get_active_profile *req;
3803 struct be_mcc_wrb *wrb;
3804 int status;
3805
3806 if (mutex_lock_interruptible(&adapter->mbox_lock))
3807 return -1;
3808
3809 wrb = wrb_from_mbox(adapter);
3810 if (!wrb) {
3811 status = -EBUSY;
3812 goto err;
3813 }
3814
3815 req = embedded_payload(wrb);
3816
3817 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3818 OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
3819 wrb, NULL);
3820
3821 status = be_mbox_notify_wait(adapter);
3822 if (!status) {
3823 struct be_cmd_resp_get_active_profile *resp =
3824 embedded_payload(wrb);
3825 *profile_id = le16_to_cpu(resp->active_profile_id);
3826 }
3827
3828err:
3829 mutex_unlock(&adapter->mbox_lock);
3830 return status;
3831}
3832
Suresh Reddybdce2ad2014-03-11 18:53:04 +05303833int be_cmd_set_logical_link_config(struct be_adapter *adapter,
3834 int link_state, u8 domain)
3835{
3836 struct be_mcc_wrb *wrb;
3837 struct be_cmd_req_set_ll_link *req;
3838 int status;
3839
3840 if (BEx_chip(adapter) || lancer_chip(adapter))
3841 return 0;
3842
3843 spin_lock_bh(&adapter->mcc_lock);
3844
3845 wrb = wrb_from_mccq(adapter);
3846 if (!wrb) {
3847 status = -EBUSY;
3848 goto err;
3849 }
3850
3851 req = embedded_payload(wrb);
3852
3853 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3854 OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
3855 sizeof(*req), wrb, NULL);
3856
3857 req->hdr.version = 1;
3858 req->hdr.domain = domain;
3859
3860 if (link_state == IFLA_VF_LINK_STATE_ENABLE)
3861 req->link_config |= 1;
3862
3863 if (link_state == IFLA_VF_LINK_STATE_AUTO)
3864 req->link_config |= 1 << PLINK_TRACK_SHIFT;
3865
3866 status = be_mcc_notify_wait(adapter);
3867err:
3868 spin_unlock_bh(&adapter->mcc_lock);
3869 return status;
3870}
3871
Parav Pandit6a4ab662012-03-26 14:27:12 +00003872int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303873 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
Parav Pandit6a4ab662012-03-26 14:27:12 +00003874{
3875 struct be_adapter *adapter = netdev_priv(netdev_handle);
3876 struct be_mcc_wrb *wrb;
3877 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
3878 struct be_cmd_req_hdr *req;
3879 struct be_cmd_resp_hdr *resp;
3880 int status;
3881
3882 spin_lock_bh(&adapter->mcc_lock);
3883
3884 wrb = wrb_from_mccq(adapter);
3885 if (!wrb) {
3886 status = -EBUSY;
3887 goto err;
3888 }
3889 req = embedded_payload(wrb);
3890 resp = embedded_payload(wrb);
3891
3892 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
3893 hdr->opcode, wrb_payload_size, wrb, NULL);
3894 memcpy(req, wrb_payload, wrb_payload_size);
3895 be_dws_cpu_to_le(req, wrb_payload_size);
3896
3897 status = be_mcc_notify_wait(adapter);
3898 if (cmd_status)
3899 *cmd_status = (status & 0xffff);
3900 if (ext_status)
3901 *ext_status = 0;
3902 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
3903 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
3904err:
3905 spin_unlock_bh(&adapter->mcc_lock);
3906 return status;
3907}
3908EXPORT_SYMBOL(be_roce_mcc_cmd);