blob: 960302668649cd01e8130cac8450939f64aae759 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
Chris Wilsonf3cd4742009-10-13 22:20:20 +010029#include <linux/debugfs.h>
Chris Wilsone637d2c2017-03-16 13:19:57 +000030#include <linux/sort.h>
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +010031#include <linux/sched/mm.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010032#include "intel_drv.h"
Sagar Arun Kamblea2695742017-11-16 19:02:41 +053033#include "intel_guc_submission.h"
Ben Gamari20172632009-02-17 20:08:50 -050034
David Weinehall36cdd012016-08-22 13:59:31 +030035static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
36{
37 return to_i915(node->minor->dev);
38}
39
Chris Wilson70d39fe2010-08-25 16:03:34 +010040static int i915_capabilities(struct seq_file *m, void *data)
41{
David Weinehall36cdd012016-08-22 13:59:31 +030042 struct drm_i915_private *dev_priv = node_to_i915(m->private);
43 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Michal Wajdeczkoa8c9b842017-12-19 11:43:44 +000044 struct drm_printer p = drm_seq_file_printer(m);
Chris Wilson70d39fe2010-08-25 16:03:34 +010045
David Weinehall36cdd012016-08-22 13:59:31 +030046 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
Jani Nikula2e0d26f2016-12-01 14:49:55 +020047 seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
David Weinehall36cdd012016-08-22 13:59:31 +030048 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Chris Wilson418e3cd2017-02-06 21:36:08 +000049
Michal Wajdeczkoa8c9b842017-12-19 11:43:44 +000050 intel_device_info_dump_flags(info, &p);
Michal Wajdeczko5fbbe8d2017-12-21 21:57:34 +000051 intel_device_info_dump_runtime(info, &p);
Chris Wilson3fed1802018-02-07 21:05:43 +000052 intel_driver_caps_print(&dev_priv->caps, &p);
Chris Wilson70d39fe2010-08-25 16:03:34 +010053
Chris Wilson418e3cd2017-02-06 21:36:08 +000054 kernel_param_lock(THIS_MODULE);
Michal Wajdeczkoacfb9972017-12-19 11:43:46 +000055 i915_params_dump(&i915_modparams, &p);
Chris Wilson418e3cd2017-02-06 21:36:08 +000056 kernel_param_unlock(THIS_MODULE);
57
Chris Wilson70d39fe2010-08-25 16:03:34 +010058 return 0;
59}
Ben Gamari433e12f2009-02-17 20:08:51 -050060
Imre Deaka7363de2016-05-12 16:18:52 +030061static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000062{
Chris Wilson573adb32016-08-04 16:32:39 +010063 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000064}
65
Imre Deaka7363de2016-05-12 16:18:52 +030066static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010067{
Chris Wilsonbd3d2252017-10-13 21:26:14 +010068 return obj->pin_global ? 'p' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010069}
70
Imre Deaka7363de2016-05-12 16:18:52 +030071static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000072{
Chris Wilson3e510a82016-08-05 10:14:23 +010073 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010075 case I915_TILING_NONE: return ' ';
76 case I915_TILING_X: return 'X';
77 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -040078 }
Chris Wilsona6172a82009-02-11 14:26:38 +000079}
80
Imre Deaka7363de2016-05-12 16:18:52 +030081static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -070082{
Chris Wilsona65adaf2017-10-09 09:43:57 +010083 return obj->userfault_count ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010084}
85
Imre Deaka7363de2016-05-12 16:18:52 +030086static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010087{
Chris Wilsona4f5ea62016-10-28 13:58:35 +010088 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -070089}
90
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +010091static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
92{
93 u64 size = 0;
94 struct i915_vma *vma;
95
Chris Wilsone2189dd2017-12-07 21:14:07 +000096 for_each_ggtt_vma(vma, obj) {
97 if (drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +010098 size += vma->node.size;
99 }
100
101 return size;
102}
103
Matthew Auld7393b7e2017-10-06 23:18:28 +0100104static const char *
105stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
106{
107 size_t x = 0;
108
109 switch (page_sizes) {
110 case 0:
111 return "";
112 case I915_GTT_PAGE_SIZE_4K:
113 return "4K";
114 case I915_GTT_PAGE_SIZE_64K:
115 return "64K";
116 case I915_GTT_PAGE_SIZE_2M:
117 return "2M";
118 default:
119 if (!buf)
120 return "M";
121
122 if (page_sizes & I915_GTT_PAGE_SIZE_2M)
123 x += snprintf(buf + x, len - x, "2M, ");
124 if (page_sizes & I915_GTT_PAGE_SIZE_64K)
125 x += snprintf(buf + x, len - x, "64K, ");
126 if (page_sizes & I915_GTT_PAGE_SIZE_4K)
127 x += snprintf(buf + x, len - x, "4K, ");
128 buf[x-2] = '\0';
129
130 return buf;
131 }
132}
133
Chris Wilson37811fc2010-08-25 22:45:57 +0100134static void
135describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
136{
Chris Wilsonb4716182015-04-27 13:41:17 +0100137 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000138 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700139 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100140 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800141 int pin_count = 0;
142
Chris Wilson188c1ab2016-04-03 14:14:20 +0100143 lockdep_assert_held(&obj->base.dev->struct_mutex);
144
Chris Wilsond07f0e52016-10-28 13:58:44 +0100145 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100146 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100147 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100148 get_pin_flag(obj),
149 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700150 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100151 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800152 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100153 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100154 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300155 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100156 obj->mm.dirty ? " dirty" : "",
157 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100158 if (obj->base.name)
159 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000160 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100161 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800162 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300163 }
164 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100165 if (obj->pin_global)
166 seq_printf(m, " (global)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100168 if (!drm_mm_node_allocated(&vma->node))
169 continue;
170
Matthew Auld7393b7e2017-10-06 23:18:28 +0100171 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
Chris Wilson3272db52016-08-04 16:32:32 +0100172 i915_vma_is_ggtt(vma) ? "g" : "pp",
Matthew Auld7393b7e2017-10-06 23:18:28 +0100173 vma->node.start, vma->node.size,
174 stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
Chris Wilson21976852017-01-12 11:21:08 +0000175 if (i915_vma_is_ggtt(vma)) {
176 switch (vma->ggtt_view.type) {
177 case I915_GGTT_VIEW_NORMAL:
178 seq_puts(m, ", normal");
179 break;
180
181 case I915_GGTT_VIEW_PARTIAL:
182 seq_printf(m, ", partial [%08llx+%x]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000183 vma->ggtt_view.partial.offset << PAGE_SHIFT,
184 vma->ggtt_view.partial.size << PAGE_SHIFT);
Chris Wilson21976852017-01-12 11:21:08 +0000185 break;
186
187 case I915_GGTT_VIEW_ROTATED:
188 seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000189 vma->ggtt_view.rotated.plane[0].width,
190 vma->ggtt_view.rotated.plane[0].height,
191 vma->ggtt_view.rotated.plane[0].stride,
192 vma->ggtt_view.rotated.plane[0].offset,
193 vma->ggtt_view.rotated.plane[1].width,
194 vma->ggtt_view.rotated.plane[1].height,
195 vma->ggtt_view.rotated.plane[1].stride,
196 vma->ggtt_view.rotated.plane[1].offset);
Chris Wilson21976852017-01-12 11:21:08 +0000197 break;
198
199 default:
200 MISSING_CASE(vma->ggtt_view.type);
201 break;
202 }
203 }
Chris Wilson49ef5292016-08-18 17:17:00 +0100204 if (vma->fence)
205 seq_printf(m, " , fence: %d%s",
206 vma->fence->id,
207 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000208 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700209 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000210 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100211 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100212
Chris Wilsond07f0e52016-10-28 13:58:44 +0100213 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100214 if (engine)
215 seq_printf(m, " (%s)", engine->name);
216
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100217 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
218 if (frontbuffer_bits)
219 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100220}
221
Chris Wilsone637d2c2017-03-16 13:19:57 +0000222static int obj_rank_by_stolen(const void *A, const void *B)
Chris Wilson6d2b88852013-08-07 18:30:54 +0100223{
Chris Wilsone637d2c2017-03-16 13:19:57 +0000224 const struct drm_i915_gem_object *a =
225 *(const struct drm_i915_gem_object **)A;
226 const struct drm_i915_gem_object *b =
227 *(const struct drm_i915_gem_object **)B;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100228
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200229 if (a->stolen->start < b->stolen->start)
230 return -1;
231 if (a->stolen->start > b->stolen->start)
232 return 1;
233 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100234}
235
236static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
237{
David Weinehall36cdd012016-08-22 13:59:31 +0300238 struct drm_i915_private *dev_priv = node_to_i915(m->private);
239 struct drm_device *dev = &dev_priv->drm;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000240 struct drm_i915_gem_object **objects;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100241 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300242 u64 total_obj_size, total_gtt_size;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000243 unsigned long total, count, n;
244 int ret;
245
246 total = READ_ONCE(dev_priv->mm.object_count);
Michal Hocko20981052017-05-17 14:23:12 +0200247 objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000248 if (!objects)
249 return -ENOMEM;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100250
251 ret = mutex_lock_interruptible(&dev->struct_mutex);
252 if (ret)
Chris Wilsone637d2c2017-03-16 13:19:57 +0000253 goto out;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100254
255 total_obj_size = total_gtt_size = count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100256
257 spin_lock(&dev_priv->mm.obj_lock);
258 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000259 if (count == total)
260 break;
261
Chris Wilson6d2b88852013-08-07 18:30:54 +0100262 if (obj->stolen == NULL)
263 continue;
264
Chris Wilsone637d2c2017-03-16 13:19:57 +0000265 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100266 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100267 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000268
Chris Wilson6d2b88852013-08-07 18:30:54 +0100269 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100270 list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000271 if (count == total)
272 break;
273
Chris Wilson6d2b88852013-08-07 18:30:54 +0100274 if (obj->stolen == NULL)
275 continue;
276
Chris Wilsone637d2c2017-03-16 13:19:57 +0000277 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100278 total_obj_size += obj->base.size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100279 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100280 spin_unlock(&dev_priv->mm.obj_lock);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100281
Chris Wilsone637d2c2017-03-16 13:19:57 +0000282 sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);
283
284 seq_puts(m, "Stolen:\n");
285 for (n = 0; n < count; n++) {
286 seq_puts(m, " ");
287 describe_obj(m, objects[n]);
288 seq_putc(m, '\n');
289 }
290 seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100291 count, total_obj_size, total_gtt_size);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000292
293 mutex_unlock(&dev->struct_mutex);
294out:
Michal Hocko20981052017-05-17 14:23:12 +0200295 kvfree(objects);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000296 return ret;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100297}
298
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100299struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000300 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300301 unsigned long count;
302 u64 total, unbound;
303 u64 global, shared;
304 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100305};
306
307static int per_file_stats(int id, void *ptr, void *data)
308{
309 struct drm_i915_gem_object *obj = ptr;
310 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000311 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100312
Chris Wilson0caf81b2017-06-17 12:57:44 +0100313 lockdep_assert_held(&obj->base.dev->struct_mutex);
314
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100315 stats->count++;
316 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100317 if (!obj->bind_count)
318 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000319 if (obj->base.name || obj->base.dma_buf)
320 stats->shared += obj->base.size;
321
Chris Wilson894eeec2016-08-04 07:52:20 +0100322 list_for_each_entry(vma, &obj->vma_list, obj_link) {
323 if (!drm_mm_node_allocated(&vma->node))
324 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000325
Chris Wilson3272db52016-08-04 16:32:32 +0100326 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100327 stats->global += vma->node.size;
328 } else {
329 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000330
Chris Wilson2bfa9962016-08-04 07:52:25 +0100331 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000332 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000333 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100334
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100335 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100336 stats->active += vma->node.size;
337 else
338 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100339 }
340
341 return 0;
342}
343
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100344#define print_file_stats(m, name, stats) do { \
345 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300346 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100347 name, \
348 stats.count, \
349 stats.total, \
350 stats.active, \
351 stats.inactive, \
352 stats.global, \
353 stats.shared, \
354 stats.unbound); \
355} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800356
357static void print_batch_pool_stats(struct seq_file *m,
358 struct drm_i915_private *dev_priv)
359{
360 struct drm_i915_gem_object *obj;
361 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000362 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530363 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000364 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800365
366 memset(&stats, 0, sizeof(stats));
367
Akash Goel3b3f1652016-10-13 22:44:48 +0530368 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000369 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100370 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000371 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100372 batch_pool_link)
373 per_file_stats(0, obj, &stats);
374 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100375 }
Brad Volkin493018d2014-12-11 12:13:08 -0800376
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100377 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800378}
379
Chris Wilson15da9562016-05-24 14:53:43 +0100380static int per_file_ctx_stats(int id, void *ptr, void *data)
381{
382 struct i915_gem_context *ctx = ptr;
383 int n;
384
385 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
386 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100387 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100388 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100389 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100390 }
391
392 return 0;
393}
394
395static void print_context_stats(struct seq_file *m,
396 struct drm_i915_private *dev_priv)
397{
David Weinehall36cdd012016-08-22 13:59:31 +0300398 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100399 struct file_stats stats;
400 struct drm_file *file;
401
402 memset(&stats, 0, sizeof(stats));
403
David Weinehall36cdd012016-08-22 13:59:31 +0300404 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100405 if (dev_priv->kernel_context)
406 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
407
David Weinehall36cdd012016-08-22 13:59:31 +0300408 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100409 struct drm_i915_file_private *fpriv = file->driver_priv;
410 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
411 }
David Weinehall36cdd012016-08-22 13:59:31 +0300412 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100413
414 print_file_stats(m, "[k]contexts", stats);
415}
416
David Weinehall36cdd012016-08-22 13:59:31 +0300417static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100418{
David Weinehall36cdd012016-08-22 13:59:31 +0300419 struct drm_i915_private *dev_priv = node_to_i915(m->private);
420 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300421 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100422 u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
423 u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000424 struct drm_i915_gem_object *obj;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100425 unsigned int page_sizes = 0;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100426 struct drm_file *file;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100427 char buf[80];
Chris Wilson73aa8082010-09-30 11:46:12 +0100428 int ret;
429
430 ret = mutex_lock_interruptible(&dev->struct_mutex);
431 if (ret)
432 return ret;
433
Chris Wilson3ef7f222016-10-18 13:02:48 +0100434 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000435 dev_priv->mm.object_count,
436 dev_priv->mm.object_memory);
437
Chris Wilson1544c422016-08-15 13:18:16 +0100438 size = count = 0;
439 mapped_size = mapped_count = 0;
440 purgeable_size = purgeable_count = 0;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100441 huge_size = huge_count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100442
443 spin_lock(&dev_priv->mm.obj_lock);
444 list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100445 size += obj->base.size;
446 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200447
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100448 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200449 purgeable_size += obj->base.size;
450 ++purgeable_count;
451 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100452
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100453 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100454 mapped_count++;
455 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100456 }
Matthew Auld7393b7e2017-10-06 23:18:28 +0100457
458 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
459 huge_count++;
460 huge_size += obj->base.size;
461 page_sizes |= obj->mm.page_sizes.sg;
462 }
Chris Wilson6299f992010-11-24 12:23:44 +0000463 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100464 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
465
466 size = count = dpy_size = dpy_count = 0;
Chris Wilsonf2123812017-10-16 12:40:37 +0100467 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100468 size += obj->base.size;
469 ++count;
470
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100471 if (obj->pin_global) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100472 dpy_size += obj->base.size;
473 ++dpy_count;
474 }
475
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100476 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100477 purgeable_size += obj->base.size;
478 ++purgeable_count;
479 }
480
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100481 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100482 mapped_count++;
483 mapped_size += obj->base.size;
484 }
Matthew Auld7393b7e2017-10-06 23:18:28 +0100485
486 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
487 huge_count++;
488 huge_size += obj->base.size;
489 page_sizes |= obj->mm.page_sizes.sg;
490 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100491 }
Chris Wilsonf2123812017-10-16 12:40:37 +0100492 spin_unlock(&dev_priv->mm.obj_lock);
493
Chris Wilson2bd160a2016-08-15 10:48:45 +0100494 seq_printf(m, "%u bound objects, %llu bytes\n",
495 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300496 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200497 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100498 seq_printf(m, "%u mapped objects, %llu bytes\n",
499 mapped_count, mapped_size);
Matthew Auld7393b7e2017-10-06 23:18:28 +0100500 seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
501 huge_count,
502 stringify_page_sizes(page_sizes, buf, sizeof(buf)),
503 huge_size);
Chris Wilsonbd3d2252017-10-13 21:26:14 +0100504 seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
Chris Wilson2bd160a2016-08-15 10:48:45 +0100505 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000506
Matthew Auldb7128ef2017-12-11 15:18:22 +0000507 seq_printf(m, "%llu [%pa] gtt total\n",
508 ggtt->base.total, &ggtt->mappable_end);
Matthew Auld7393b7e2017-10-06 23:18:28 +0100509 seq_printf(m, "Supported page sizes: %s\n",
510 stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
511 buf, sizeof(buf)));
Chris Wilson73aa8082010-09-30 11:46:12 +0100512
Damien Lespiau267f0c92013-06-24 22:59:48 +0100513 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800514 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200515 mutex_unlock(&dev->struct_mutex);
516
517 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100518 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100519 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
520 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100521 struct drm_i915_file_private *file_priv = file->driver_priv;
522 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900523 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100524
Chris Wilson0caf81b2017-06-17 12:57:44 +0100525 mutex_lock(&dev->struct_mutex);
526
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100527 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000528 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100529 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100530 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100531 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900532 /*
533 * Although we have a valid reference on file->pid, that does
534 * not guarantee that the task_struct who called get_pid() is
535 * still alive (e.g. get_pid(current) => fork() => exit()).
536 * Therefore, we need to protect this ->comm access using RCU.
537 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100538 request = list_first_entry_or_null(&file_priv->mm.request_list,
539 struct drm_i915_gem_request,
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000540 client_link);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900541 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100542 task = pid_task(request && request->ctx->pid ?
543 request->ctx->pid : file->pid,
544 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800545 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900546 rcu_read_unlock();
Chris Wilson0caf81b2017-06-17 12:57:44 +0100547
Chris Wilsonc84455b2016-08-15 10:49:08 +0100548 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100549 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200550 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100551
552 return 0;
553}
554
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100555static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000556{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100557 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300558 struct drm_i915_private *dev_priv = node_to_i915(node);
559 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonf2123812017-10-16 12:40:37 +0100560 struct drm_i915_gem_object **objects;
Chris Wilson08c18322011-01-10 00:00:24 +0000561 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300562 u64 total_obj_size, total_gtt_size;
Chris Wilsonf2123812017-10-16 12:40:37 +0100563 unsigned long nobject, n;
Chris Wilson08c18322011-01-10 00:00:24 +0000564 int count, ret;
565
Chris Wilsonf2123812017-10-16 12:40:37 +0100566 nobject = READ_ONCE(dev_priv->mm.object_count);
567 objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
568 if (!objects)
569 return -ENOMEM;
570
Chris Wilson08c18322011-01-10 00:00:24 +0000571 ret = mutex_lock_interruptible(&dev->struct_mutex);
572 if (ret)
573 return ret;
574
Chris Wilsonf2123812017-10-16 12:40:37 +0100575 count = 0;
576 spin_lock(&dev_priv->mm.obj_lock);
577 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
578 objects[count++] = obj;
579 if (count == nobject)
580 break;
581 }
582 spin_unlock(&dev_priv->mm.obj_lock);
583
584 total_obj_size = total_gtt_size = 0;
585 for (n = 0; n < count; n++) {
586 obj = objects[n];
587
Damien Lespiau267f0c92013-06-24 22:59:48 +0100588 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000589 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100590 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000591 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100592 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000593 }
594
595 mutex_unlock(&dev->struct_mutex);
596
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300597 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000598 count, total_obj_size, total_gtt_size);
Chris Wilsonf2123812017-10-16 12:40:37 +0100599 kvfree(objects);
Chris Wilson08c18322011-01-10 00:00:24 +0000600
601 return 0;
602}
603
Brad Volkin493018d2014-12-11 12:13:08 -0800604static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
605{
David Weinehall36cdd012016-08-22 13:59:31 +0300606 struct drm_i915_private *dev_priv = node_to_i915(m->private);
607 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800608 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000609 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530610 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100611 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000612 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800613
614 ret = mutex_lock_interruptible(&dev->struct_mutex);
615 if (ret)
616 return ret;
617
Akash Goel3b3f1652016-10-13 22:44:48 +0530618 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000619 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100620 int count;
621
622 count = 0;
623 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000624 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100625 batch_pool_link)
626 count++;
627 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000628 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100629
630 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000631 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100632 batch_pool_link) {
633 seq_puts(m, " ");
634 describe_obj(m, obj);
635 seq_putc(m, '\n');
636 }
637
638 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100639 }
Brad Volkin493018d2014-12-11 12:13:08 -0800640 }
641
Chris Wilson8d9d5742015-04-07 16:20:38 +0100642 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800643
644 mutex_unlock(&dev->struct_mutex);
645
646 return 0;
647}
648
Ben Gamari20172632009-02-17 20:08:50 -0500649static int i915_interrupt_info(struct seq_file *m, void *data)
650{
David Weinehall36cdd012016-08-22 13:59:31 +0300651 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000652 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530653 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100654 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100655
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200656 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500657
David Weinehall36cdd012016-08-22 13:59:31 +0300658 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300659 seq_printf(m, "Master Interrupt Control:\t%08x\n",
660 I915_READ(GEN8_MASTER_IRQ));
661
662 seq_printf(m, "Display IER:\t%08x\n",
663 I915_READ(VLV_IER));
664 seq_printf(m, "Display IIR:\t%08x\n",
665 I915_READ(VLV_IIR));
666 seq_printf(m, "Display IIR_RW:\t%08x\n",
667 I915_READ(VLV_IIR_RW));
668 seq_printf(m, "Display IMR:\t%08x\n",
669 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100670 for_each_pipe(dev_priv, pipe) {
671 enum intel_display_power_domain power_domain;
672
673 power_domain = POWER_DOMAIN_PIPE(pipe);
674 if (!intel_display_power_get_if_enabled(dev_priv,
675 power_domain)) {
676 seq_printf(m, "Pipe %c power disabled\n",
677 pipe_name(pipe));
678 continue;
679 }
680
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300681 seq_printf(m, "Pipe %c stat:\t%08x\n",
682 pipe_name(pipe),
683 I915_READ(PIPESTAT(pipe)));
684
Chris Wilson9c870d02016-10-24 13:42:15 +0100685 intel_display_power_put(dev_priv, power_domain);
686 }
687
688 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300689 seq_printf(m, "Port hotplug:\t%08x\n",
690 I915_READ(PORT_HOTPLUG_EN));
691 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
692 I915_READ(VLV_DPFLIPSTAT));
693 seq_printf(m, "DPINVGTT:\t%08x\n",
694 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100695 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300696
697 for (i = 0; i < 4; i++) {
698 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
699 i, I915_READ(GEN8_GT_IMR(i)));
700 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
701 i, I915_READ(GEN8_GT_IIR(i)));
702 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
703 i, I915_READ(GEN8_GT_IER(i)));
704 }
705
706 seq_printf(m, "PCU interrupt mask:\t%08x\n",
707 I915_READ(GEN8_PCU_IMR));
708 seq_printf(m, "PCU interrupt identity:\t%08x\n",
709 I915_READ(GEN8_PCU_IIR));
710 seq_printf(m, "PCU interrupt enable:\t%08x\n",
711 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300712 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700713 seq_printf(m, "Master Interrupt Control:\t%08x\n",
714 I915_READ(GEN8_MASTER_IRQ));
715
716 for (i = 0; i < 4; i++) {
717 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
718 i, I915_READ(GEN8_GT_IMR(i)));
719 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
720 i, I915_READ(GEN8_GT_IIR(i)));
721 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
722 i, I915_READ(GEN8_GT_IER(i)));
723 }
724
Damien Lespiau055e3932014-08-18 13:49:10 +0100725 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200726 enum intel_display_power_domain power_domain;
727
728 power_domain = POWER_DOMAIN_PIPE(pipe);
729 if (!intel_display_power_get_if_enabled(dev_priv,
730 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300731 seq_printf(m, "Pipe %c power disabled\n",
732 pipe_name(pipe));
733 continue;
734 }
Ben Widawskya123f152013-11-02 21:07:10 -0700735 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000736 pipe_name(pipe),
737 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700738 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000739 pipe_name(pipe),
740 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700741 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000742 pipe_name(pipe),
743 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200744
745 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700746 }
747
748 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
749 I915_READ(GEN8_DE_PORT_IMR));
750 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
751 I915_READ(GEN8_DE_PORT_IIR));
752 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
753 I915_READ(GEN8_DE_PORT_IER));
754
755 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
756 I915_READ(GEN8_DE_MISC_IMR));
757 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
758 I915_READ(GEN8_DE_MISC_IIR));
759 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
760 I915_READ(GEN8_DE_MISC_IER));
761
762 seq_printf(m, "PCU interrupt mask:\t%08x\n",
763 I915_READ(GEN8_PCU_IMR));
764 seq_printf(m, "PCU interrupt identity:\t%08x\n",
765 I915_READ(GEN8_PCU_IIR));
766 seq_printf(m, "PCU interrupt enable:\t%08x\n",
767 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300768 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700769 seq_printf(m, "Display IER:\t%08x\n",
770 I915_READ(VLV_IER));
771 seq_printf(m, "Display IIR:\t%08x\n",
772 I915_READ(VLV_IIR));
773 seq_printf(m, "Display IIR_RW:\t%08x\n",
774 I915_READ(VLV_IIR_RW));
775 seq_printf(m, "Display IMR:\t%08x\n",
776 I915_READ(VLV_IMR));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000777 for_each_pipe(dev_priv, pipe) {
778 enum intel_display_power_domain power_domain;
779
780 power_domain = POWER_DOMAIN_PIPE(pipe);
781 if (!intel_display_power_get_if_enabled(dev_priv,
782 power_domain)) {
783 seq_printf(m, "Pipe %c power disabled\n",
784 pipe_name(pipe));
785 continue;
786 }
787
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700788 seq_printf(m, "Pipe %c stat:\t%08x\n",
789 pipe_name(pipe),
790 I915_READ(PIPESTAT(pipe)));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000791 intel_display_power_put(dev_priv, power_domain);
792 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700793
794 seq_printf(m, "Master IER:\t%08x\n",
795 I915_READ(VLV_MASTER_IER));
796
797 seq_printf(m, "Render IER:\t%08x\n",
798 I915_READ(GTIER));
799 seq_printf(m, "Render IIR:\t%08x\n",
800 I915_READ(GTIIR));
801 seq_printf(m, "Render IMR:\t%08x\n",
802 I915_READ(GTIMR));
803
804 seq_printf(m, "PM IER:\t\t%08x\n",
805 I915_READ(GEN6_PMIER));
806 seq_printf(m, "PM IIR:\t\t%08x\n",
807 I915_READ(GEN6_PMIIR));
808 seq_printf(m, "PM IMR:\t\t%08x\n",
809 I915_READ(GEN6_PMIMR));
810
811 seq_printf(m, "Port hotplug:\t%08x\n",
812 I915_READ(PORT_HOTPLUG_EN));
813 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
814 I915_READ(VLV_DPFLIPSTAT));
815 seq_printf(m, "DPINVGTT:\t%08x\n",
816 I915_READ(DPINVGTT));
817
David Weinehall36cdd012016-08-22 13:59:31 +0300818 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800819 seq_printf(m, "Interrupt enable: %08x\n",
820 I915_READ(IER));
821 seq_printf(m, "Interrupt identity: %08x\n",
822 I915_READ(IIR));
823 seq_printf(m, "Interrupt mask: %08x\n",
824 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100825 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800826 seq_printf(m, "Pipe %c stat: %08x\n",
827 pipe_name(pipe),
828 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800829 } else {
830 seq_printf(m, "North Display Interrupt enable: %08x\n",
831 I915_READ(DEIER));
832 seq_printf(m, "North Display Interrupt identity: %08x\n",
833 I915_READ(DEIIR));
834 seq_printf(m, "North Display Interrupt mask: %08x\n",
835 I915_READ(DEIMR));
836 seq_printf(m, "South Display Interrupt enable: %08x\n",
837 I915_READ(SDEIER));
838 seq_printf(m, "South Display Interrupt identity: %08x\n",
839 I915_READ(SDEIIR));
840 seq_printf(m, "South Display Interrupt mask: %08x\n",
841 I915_READ(SDEIMR));
842 seq_printf(m, "Graphics Interrupt enable: %08x\n",
843 I915_READ(GTIER));
844 seq_printf(m, "Graphics Interrupt identity: %08x\n",
845 I915_READ(GTIIR));
846 seq_printf(m, "Graphics Interrupt mask: %08x\n",
847 I915_READ(GTIMR));
848 }
Chris Wilsond5acadf2017-12-09 10:44:18 +0000849 if (INTEL_GEN(dev_priv) >= 6) {
850 for_each_engine(engine, dev_priv, id) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100851 seq_printf(m,
852 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000853 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000854 }
Chris Wilson9862e602011-01-04 22:22:17 +0000855 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200856 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100857
Ben Gamari20172632009-02-17 20:08:50 -0500858 return 0;
859}
860
Chris Wilsona6172a82009-02-11 14:26:38 +0000861static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
862{
David Weinehall36cdd012016-08-22 13:59:31 +0300863 struct drm_i915_private *dev_priv = node_to_i915(m->private);
864 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100865 int i, ret;
866
867 ret = mutex_lock_interruptible(&dev->struct_mutex);
868 if (ret)
869 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000870
Chris Wilsona6172a82009-02-11 14:26:38 +0000871 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
872 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100873 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000874
Chris Wilson6c085a72012-08-20 11:40:46 +0200875 seq_printf(m, "Fence %d, pin count = %d, object = ",
876 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100877 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100878 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100879 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100880 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100881 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000882 }
883
Chris Wilson05394f32010-11-08 19:18:58 +0000884 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000885 return 0;
886}
887
Chris Wilson98a2f412016-10-12 10:05:18 +0100888#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000889static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
890 size_t count, loff_t *pos)
891{
892 struct i915_gpu_state *error = file->private_data;
893 struct drm_i915_error_state_buf str;
894 ssize_t ret;
895 loff_t tmp;
896
897 if (!error)
898 return 0;
899
900 ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
901 if (ret)
902 return ret;
903
904 ret = i915_error_state_to_str(&str, error);
905 if (ret)
906 goto out;
907
908 tmp = 0;
909 ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
910 if (ret < 0)
911 goto out;
912
913 *pos = str.start + ret;
914out:
915 i915_error_state_buf_release(&str);
916 return ret;
917}
918
919static int gpu_state_release(struct inode *inode, struct file *file)
920{
921 i915_gpu_state_put(file->private_data);
922 return 0;
923}
924
925static int i915_gpu_info_open(struct inode *inode, struct file *file)
926{
Chris Wilson090e5fe2017-03-28 14:14:07 +0100927 struct drm_i915_private *i915 = inode->i_private;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000928 struct i915_gpu_state *gpu;
929
Chris Wilson090e5fe2017-03-28 14:14:07 +0100930 intel_runtime_pm_get(i915);
931 gpu = i915_capture_gpu_state(i915);
932 intel_runtime_pm_put(i915);
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000933 if (!gpu)
934 return -ENOMEM;
935
936 file->private_data = gpu;
937 return 0;
938}
939
940static const struct file_operations i915_gpu_info_fops = {
941 .owner = THIS_MODULE,
942 .open = i915_gpu_info_open,
943 .read = gpu_state_read,
944 .llseek = default_llseek,
945 .release = gpu_state_release,
946};
Chris Wilson98a2f412016-10-12 10:05:18 +0100947
Daniel Vetterd5442302012-04-27 15:17:40 +0200948static ssize_t
949i915_error_state_write(struct file *filp,
950 const char __user *ubuf,
951 size_t cnt,
952 loff_t *ppos)
953{
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000954 struct i915_gpu_state *error = filp->private_data;
955
956 if (!error)
957 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200958
959 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000960 i915_reset_error_state(error->i915);
Daniel Vetterd5442302012-04-27 15:17:40 +0200961
962 return cnt;
963}
964
965static int i915_error_state_open(struct inode *inode, struct file *file)
966{
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000967 file->private_data = i915_first_error_state(inode->i_private);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300968 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200969}
970
Daniel Vetterd5442302012-04-27 15:17:40 +0200971static const struct file_operations i915_error_state_fops = {
972 .owner = THIS_MODULE,
973 .open = i915_error_state_open,
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000974 .read = gpu_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200975 .write = i915_error_state_write,
976 .llseek = default_llseek,
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000977 .release = gpu_state_release,
Daniel Vetterd5442302012-04-27 15:17:40 +0200978};
Chris Wilson98a2f412016-10-12 10:05:18 +0100979#endif
980
Kees Cook647416f2013-03-10 14:10:06 -0700981static int
Kees Cook647416f2013-03-10 14:10:06 -0700982i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200983{
David Weinehall36cdd012016-08-22 13:59:31 +0300984 struct drm_i915_private *dev_priv = data;
985 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +0200986 int ret;
987
Mika Kuoppala40633212012-12-04 15:12:00 +0200988 ret = mutex_lock_interruptible(&dev->struct_mutex);
989 if (ret)
990 return ret;
991
Chris Wilson65c475c2018-01-02 15:12:31 +0000992 intel_runtime_pm_get(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100993 ret = i915_gem_set_global_seqno(dev, val);
Chris Wilson65c475c2018-01-02 15:12:31 +0000994 intel_runtime_pm_put(dev_priv);
995
Mika Kuoppala40633212012-12-04 15:12:00 +0200996 mutex_unlock(&dev->struct_mutex);
997
Kees Cook647416f2013-03-10 14:10:06 -0700998 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200999}
1000
Kees Cook647416f2013-03-10 14:10:06 -07001001DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
Chris Wilson9b6586a2017-02-23 07:44:08 +00001002 NULL, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001003 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001004
Deepak Sadb4bd12014-03-31 11:30:02 +05301005static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001006{
David Weinehall36cdd012016-08-22 13:59:31 +03001007 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001008 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001009 int ret = 0;
1010
1011 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001012
David Weinehall36cdd012016-08-22 13:59:31 +03001013 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001014 u16 rgvswctl = I915_READ16(MEMSWCTL);
1015 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1016
1017 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1018 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1019 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1020 MEMSTAT_VID_SHIFT);
1021 seq_printf(m, "Current P-state: %d\n",
1022 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001023 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001024 u32 rpmodectl, freq_sts;
Wayne Boyer666a4532015-12-09 12:29:35 -08001025
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001026 mutex_lock(&dev_priv->pcu_lock);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001027
1028 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1029 seq_printf(m, "Video Turbo Mode: %s\n",
1030 yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
1031 seq_printf(m, "HW control enabled: %s\n",
1032 yesno(rpmodectl & GEN6_RP_ENABLE));
1033 seq_printf(m, "SW control enabled: %s\n",
1034 yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
1035 GEN6_RP_MEDIA_SW_MODE));
1036
Wayne Boyer666a4532015-12-09 12:29:35 -08001037 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1038 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1039 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1040
1041 seq_printf(m, "actual GPU freq: %d MHz\n",
1042 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1043
1044 seq_printf(m, "current GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001045 intel_gpu_freq(dev_priv, rps->cur_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001046
1047 seq_printf(m, "max GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001048 intel_gpu_freq(dev_priv, rps->max_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001049
1050 seq_printf(m, "min GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001051 intel_gpu_freq(dev_priv, rps->min_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001052
1053 seq_printf(m, "idle GPU freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001054 intel_gpu_freq(dev_priv, rps->idle_freq));
Wayne Boyer666a4532015-12-09 12:29:35 -08001055
1056 seq_printf(m,
1057 "efficient (RPe) frequency: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001058 intel_gpu_freq(dev_priv, rps->efficient_freq));
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001059 mutex_unlock(&dev_priv->pcu_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001060 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001061 u32 rp_state_limits;
1062 u32 gt_perf_status;
1063 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001064 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001065 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001066 u32 rpupei, rpcurup, rpprevup;
1067 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001068 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001069 int max_freq;
1070
Bob Paauwe35040562015-06-25 14:54:07 -07001071 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001072 if (IS_GEN9_LP(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001073 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1074 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1075 } else {
1076 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1077 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1078 }
1079
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001080 /* RPSTAT1 is in the GT power well */
Mika Kuoppala59bad942015-01-16 11:34:40 +02001081 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001082
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001083 reqf = I915_READ(GEN6_RPNSWREQ);
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001084 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel60260a52015-03-06 11:07:21 +05301085 reqf >>= 23;
1086 else {
1087 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001088 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301089 reqf >>= 24;
1090 else
1091 reqf >>= 25;
1092 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001093 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001094
Chris Wilson0d8f9492014-03-27 09:06:14 +00001095 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1096 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1097 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1098
Jesse Barnesccab5c82011-01-18 15:49:25 -08001099 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301100 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1101 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1102 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1103 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1104 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1105 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00001106 cagf = intel_gpu_freq(dev_priv,
1107 intel_get_cagf(dev_priv, rpstat));
Jesse Barnesccab5c82011-01-18 15:49:25 -08001108
Mika Kuoppala59bad942015-01-16 11:34:40 +02001109 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001110
David Weinehall36cdd012016-08-22 13:59:31 +03001111 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001112 pm_ier = I915_READ(GEN6_PMIER);
1113 pm_imr = I915_READ(GEN6_PMIMR);
1114 pm_isr = I915_READ(GEN6_PMISR);
1115 pm_iir = I915_READ(GEN6_PMIIR);
1116 pm_mask = I915_READ(GEN6_PMINTRMSK);
1117 } else {
1118 pm_ier = I915_READ(GEN8_GT_IER(2));
1119 pm_imr = I915_READ(GEN8_GT_IMR(2));
1120 pm_isr = I915_READ(GEN8_GT_ISR(2));
1121 pm_iir = I915_READ(GEN8_GT_IIR(2));
1122 pm_mask = I915_READ(GEN6_PMINTRMSK);
1123 }
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01001124 seq_printf(m, "Video Turbo Mode: %s\n",
1125 yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
1126 seq_printf(m, "HW control enabled: %s\n",
1127 yesno(rpmodectl & GEN6_RP_ENABLE));
1128 seq_printf(m, "SW control enabled: %s\n",
1129 yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
1130 GEN6_RP_MEDIA_SW_MODE));
Chris Wilson0d8f9492014-03-27 09:06:14 +00001131 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001132 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05301133 seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001134 rps->pm_intrmsk_mbz);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001135 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001136 seq_printf(m, "Render p-state ratio: %d\n",
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001137 (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001138 seq_printf(m, "Render p-state VID: %d\n",
1139 gt_perf_status & 0xff);
1140 seq_printf(m, "Render p-state limit: %d\n",
1141 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001142 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1143 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1144 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1145 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001146 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001147 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301148 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1149 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1150 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1151 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1152 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1153 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001154 seq_printf(m, "Up threshold: %d%%\n", rps->up_threshold);
Chris Wilsond86ed342015-04-27 13:41:19 +01001155
Akash Goeld6cda9c2016-04-23 00:05:46 +05301156 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1157 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1158 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1159 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1160 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1161 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001162 seq_printf(m, "Down threshold: %d%%\n", rps->down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001163
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001164 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001165 rp_state_cap >> 16) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001166 max_freq *= (IS_GEN9_BC(dev_priv) ||
1167 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001168 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001169 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001170
1171 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001172 max_freq *= (IS_GEN9_BC(dev_priv) ||
1173 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001174 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001175 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001176
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001177 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001178 rp_state_cap >> 0) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001179 max_freq *= (IS_GEN9_BC(dev_priv) ||
1180 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001181 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001182 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001183 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001184 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001185
Chris Wilsond86ed342015-04-27 13:41:19 +01001186 seq_printf(m, "Current freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001187 intel_gpu_freq(dev_priv, rps->cur_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001188 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001189 seq_printf(m, "Idle freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001190 intel_gpu_freq(dev_priv, rps->idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001191 seq_printf(m, "Min freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001192 intel_gpu_freq(dev_priv, rps->min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001193 seq_printf(m, "Boost freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001194 intel_gpu_freq(dev_priv, rps->boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001195 seq_printf(m, "Max freq: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001196 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001197 seq_printf(m,
1198 "efficient (RPe) frequency: %d MHz\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001199 intel_gpu_freq(dev_priv, rps->efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001200 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001201 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001202 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001203
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001204 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
Mika Kahola1170f282015-09-25 14:00:32 +03001205 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1206 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1207
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001208 intel_runtime_pm_put(dev_priv);
1209 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001210}
1211
Ben Widawskyd6369512016-09-20 16:54:32 +03001212static void i915_instdone_info(struct drm_i915_private *dev_priv,
1213 struct seq_file *m,
1214 struct intel_instdone *instdone)
1215{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001216 int slice;
1217 int subslice;
1218
Ben Widawskyd6369512016-09-20 16:54:32 +03001219 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1220 instdone->instdone);
1221
1222 if (INTEL_GEN(dev_priv) <= 3)
1223 return;
1224
1225 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1226 instdone->slice_common);
1227
1228 if (INTEL_GEN(dev_priv) <= 6)
1229 return;
1230
Ben Widawskyf9e61372016-09-20 16:54:33 +03001231 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1232 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1233 slice, subslice, instdone->sampler[slice][subslice]);
1234
1235 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1236 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1237 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001238}
1239
Chris Wilsonf6544492015-01-26 18:03:04 +02001240static int i915_hangcheck_info(struct seq_file *m, void *unused)
1241{
David Weinehall36cdd012016-08-22 13:59:31 +03001242 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001243 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001244 u64 acthd[I915_NUM_ENGINES];
1245 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001246 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001247 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001248
Chris Wilson8af29b02016-09-09 14:11:47 +01001249 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001250 seq_puts(m, "Wedged\n");
1251 if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
1252 seq_puts(m, "Reset in progress: struct_mutex backoff\n");
1253 if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
1254 seq_puts(m, "Reset in progress: reset handoff to waiter\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001255 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001256 seq_puts(m, "Waiter holding struct mutex\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001257 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001258 seq_puts(m, "struct_mutex blocked for reset\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001259
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001260 if (!i915_modparams.enable_hangcheck) {
Chris Wilson8c185ec2017-03-16 17:13:02 +00001261 seq_puts(m, "Hangcheck disabled\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001262 return 0;
1263 }
1264
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001265 intel_runtime_pm_get(dev_priv);
1266
Akash Goel3b3f1652016-10-13 22:44:48 +05301267 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001268 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001269 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001270 }
1271
Akash Goel3b3f1652016-10-13 22:44:48 +05301272 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001273
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001274 intel_runtime_pm_put(dev_priv);
1275
Chris Wilson8352aea2017-03-03 09:00:56 +00001276 if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
1277 seq_printf(m, "Hangcheck active, timer fires in %dms\n",
Chris Wilsonf6544492015-01-26 18:03:04 +02001278 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1279 jiffies));
Chris Wilson8352aea2017-03-03 09:00:56 +00001280 else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
1281 seq_puts(m, "Hangcheck active, work pending\n");
1282 else
1283 seq_puts(m, "Hangcheck inactive\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001284
Chris Wilsonf73b5672017-03-02 15:03:56 +00001285 seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));
1286
Akash Goel3b3f1652016-10-13 22:44:48 +05301287 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001288 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1289 struct rb_node *rb;
1290
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001291 seq_printf(m, "%s:\n", engine->name);
Chris Wilsonf73b5672017-03-02 15:03:56 +00001292 seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001293 engine->hangcheck.seqno, seqno[id],
Chris Wilsonf73b5672017-03-02 15:03:56 +00001294 intel_engine_last_submit(engine),
1295 engine->timeline->inflight_seqnos);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001296 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
Chris Wilson83348ba2016-08-09 17:47:51 +01001297 yesno(intel_engine_has_waiter(engine)),
1298 yesno(test_bit(engine->id,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001299 &dev_priv->gpu_error.missed_irq_rings)),
1300 yesno(engine->hangcheck.stalled));
1301
Chris Wilson61d3dc72017-03-03 19:08:24 +00001302 spin_lock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001303 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08001304 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson33f53712016-10-04 21:11:32 +01001305
1306 seq_printf(m, "\t%s [%d] waiting for %x\n",
1307 w->tsk->comm, w->tsk->pid, w->seqno);
1308 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001309 spin_unlock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001310
Chris Wilsonf6544492015-01-26 18:03:04 +02001311 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001312 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001313 (long long)acthd[id]);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001314 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1315 hangcheck_action_to_str(engine->hangcheck.action),
1316 engine->hangcheck.action,
1317 jiffies_to_msecs(jiffies -
1318 engine->hangcheck.action_timestamp));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001319
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001320 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001321 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001322
Ben Widawskyd6369512016-09-20 16:54:32 +03001323 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001324
Ben Widawskyd6369512016-09-20 16:54:32 +03001325 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001326
Ben Widawskyd6369512016-09-20 16:54:32 +03001327 i915_instdone_info(dev_priv, m,
1328 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001329 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001330 }
1331
1332 return 0;
1333}
1334
Michel Thierry061d06a2017-06-20 10:57:49 +01001335static int i915_reset_info(struct seq_file *m, void *unused)
1336{
1337 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1338 struct i915_gpu_error *error = &dev_priv->gpu_error;
1339 struct intel_engine_cs *engine;
1340 enum intel_engine_id id;
1341
1342 seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));
1343
1344 for_each_engine(engine, dev_priv, id) {
1345 seq_printf(m, "%s = %u\n", engine->name,
1346 i915_reset_engine_count(error, engine));
1347 }
1348
1349 return 0;
1350}
1351
Ben Widawsky4d855292011-12-12 19:34:16 -08001352static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001353{
David Weinehall36cdd012016-08-22 13:59:31 +03001354 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001355 u32 rgvmodectl, rstdbyctl;
1356 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001357
Ben Widawsky616fdb52011-10-05 11:44:54 -07001358 rgvmodectl = I915_READ(MEMMODECTL);
1359 rstdbyctl = I915_READ(RSTDBYCTL);
1360 crstandvid = I915_READ16(CRSTANDVID);
1361
Jani Nikula742f4912015-09-03 11:16:09 +03001362 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001363 seq_printf(m, "Boost freq: %d\n",
1364 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1365 MEMMODE_BOOST_FREQ_SHIFT);
1366 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001367 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001368 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001369 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001370 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001371 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001372 seq_printf(m, "Starting frequency: P%d\n",
1373 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001374 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001375 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001376 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1377 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1378 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1379 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001380 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001381 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001382 switch (rstdbyctl & RSX_STATUS_MASK) {
1383 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001384 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001385 break;
1386 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001387 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001388 break;
1389 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001390 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001391 break;
1392 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001393 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001394 break;
1395 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001396 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001397 break;
1398 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001399 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001400 break;
1401 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001402 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001403 break;
1404 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001405
1406 return 0;
1407}
1408
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001409static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001410{
Chris Wilson233ebf52017-03-23 10:19:44 +00001411 struct drm_i915_private *i915 = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001412 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsond2dc94b2017-03-23 10:19:41 +00001413 unsigned int tmp;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001414
Chris Wilsond7a133d2017-09-07 14:44:41 +01001415 seq_printf(m, "user.bypass_count = %u\n",
1416 i915->uncore.user_forcewake.count);
1417
Chris Wilson233ebf52017-03-23 10:19:44 +00001418 for_each_fw_domain(fw_domain, i915, tmp)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001419 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001420 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilson233ebf52017-03-23 10:19:44 +00001421 READ_ONCE(fw_domain->wake_count));
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001422
1423 return 0;
1424}
1425
Mika Kuoppala13628772017-03-15 17:43:02 +02001426static void print_rc6_res(struct seq_file *m,
1427 const char *title,
1428 const i915_reg_t reg)
1429{
1430 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1431
1432 seq_printf(m, "%s %u (%llu us)\n",
1433 title, I915_READ(reg),
1434 intel_rc6_residency_us(dev_priv, reg));
1435}
1436
Deepak S669ab5a2014-01-10 15:18:26 +05301437static int vlv_drpc_info(struct seq_file *m)
1438{
David Weinehall36cdd012016-08-22 13:59:31 +03001439 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble0d6fc922017-10-10 22:30:02 +01001440 u32 rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301441
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001442 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301443 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1444
Deepak S669ab5a2014-01-10 15:18:26 +05301445 seq_printf(m, "RC6 Enabled: %s\n",
1446 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1447 GEN6_RC_CTL_EI_MODE(1))));
1448 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001449 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301450 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001451 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301452
Mika Kuoppala13628772017-03-15 17:43:02 +02001453 print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
1454 print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
Imre Deak9cc19be2014-04-14 20:24:24 +03001455
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001456 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301457}
1458
Ben Widawsky4d855292011-12-12 19:34:16 -08001459static int gen6_drpc_info(struct seq_file *m)
1460{
David Weinehall36cdd012016-08-22 13:59:31 +03001461 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble960e5462017-10-10 22:29:59 +01001462 u32 gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301463 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Ben Widawsky4d855292011-12-12 19:34:16 -08001464
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001465 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001466 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001467
Ben Widawsky4d855292011-12-12 19:34:16 -08001468 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001469 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301470 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1471 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1472 }
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001473
Imre Deak51cc9ad2018-02-08 19:41:02 +02001474 if (INTEL_GEN(dev_priv) <= 7) {
1475 mutex_lock(&dev_priv->pcu_lock);
1476 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
1477 &rc6vids);
1478 mutex_unlock(&dev_priv->pcu_lock);
1479 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001480
Eric Anholtfff24e22012-01-23 16:14:05 -08001481 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001482 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1483 seq_printf(m, "RC6 Enabled: %s\n",
1484 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001485 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301486 seq_printf(m, "Render Well Gating Enabled: %s\n",
1487 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1488 seq_printf(m, "Media Well Gating Enabled: %s\n",
1489 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1490 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001491 seq_printf(m, "Deep RC6 Enabled: %s\n",
1492 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1493 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1494 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001495 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001496 switch (gt_core_status & GEN6_RCn_MASK) {
1497 case GEN6_RC0:
1498 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001499 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001500 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001501 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001502 break;
1503 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001504 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001505 break;
1506 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001507 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001508 break;
1509 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001510 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001511 break;
1512 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001513 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001514 break;
1515 }
1516
1517 seq_printf(m, "Core Power Down: %s\n",
1518 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001519 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301520 seq_printf(m, "Render Power Well: %s\n",
1521 (gen9_powergate_status &
1522 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1523 seq_printf(m, "Media Power Well: %s\n",
1524 (gen9_powergate_status &
1525 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1526 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001527
1528 /* Not exactly sure what this is */
Mika Kuoppala13628772017-03-15 17:43:02 +02001529 print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
1530 GEN6_GT_GFX_RC6_LOCKED);
1531 print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
1532 print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
1533 print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
Ben Widawskycce66a22012-03-27 18:59:38 -07001534
Imre Deak51cc9ad2018-02-08 19:41:02 +02001535 if (INTEL_GEN(dev_priv) <= 7) {
1536 seq_printf(m, "RC6 voltage: %dmV\n",
1537 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1538 seq_printf(m, "RC6+ voltage: %dmV\n",
1539 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1540 seq_printf(m, "RC6++ voltage: %dmV\n",
1541 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1542 }
1543
Akash Goelf2dd7572016-06-27 20:10:01 +05301544 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001545}
1546
1547static int i915_drpc_info(struct seq_file *m, void *unused)
1548{
David Weinehall36cdd012016-08-22 13:59:31 +03001549 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001550 int err;
1551
1552 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001553
David Weinehall36cdd012016-08-22 13:59:31 +03001554 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001555 err = vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001556 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001557 err = gen6_drpc_info(m);
Ben Widawsky4d855292011-12-12 19:34:16 -08001558 else
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001559 err = ironlake_drpc_info(m);
1560
1561 intel_runtime_pm_put(dev_priv);
1562
1563 return err;
Ben Widawsky4d855292011-12-12 19:34:16 -08001564}
1565
Daniel Vetter9a851782015-06-18 10:30:22 +02001566static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1567{
David Weinehall36cdd012016-08-22 13:59:31 +03001568 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001569
1570 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1571 dev_priv->fb_tracking.busy_bits);
1572
1573 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1574 dev_priv->fb_tracking.flip_bits);
1575
1576 return 0;
1577}
1578
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001579static int i915_fbc_status(struct seq_file *m, void *unused)
1580{
David Weinehall36cdd012016-08-22 13:59:31 +03001581 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson31388722017-12-20 20:58:48 +00001582 struct intel_fbc *fbc = &dev_priv->fbc;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001583
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00001584 if (!HAS_FBC(dev_priv))
1585 return -ENODEV;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001586
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001587 intel_runtime_pm_get(dev_priv);
Chris Wilson31388722017-12-20 20:58:48 +00001588 mutex_lock(&fbc->lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001589
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001590 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001591 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001592 else
Chris Wilson31388722017-12-20 20:58:48 +00001593 seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);
1594
1595 if (fbc->work.scheduled)
1596 seq_printf(m, "FBC worker scheduled on vblank %u, now %llu\n",
1597 fbc->work.scheduled_vblank,
1598 drm_crtc_vblank_count(&fbc->crtc->base));
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001599
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03001600 if (intel_fbc_is_active(dev_priv)) {
1601 u32 mask;
1602
1603 if (INTEL_GEN(dev_priv) >= 8)
1604 mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
1605 else if (INTEL_GEN(dev_priv) >= 7)
1606 mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
1607 else if (INTEL_GEN(dev_priv) >= 5)
1608 mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
1609 else if (IS_G4X(dev_priv))
1610 mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
1611 else
1612 mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
1613 FBC_STAT_COMPRESSED);
1614
1615 seq_printf(m, "Compressing: %s\n", yesno(mask));
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001616 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001617
Chris Wilson31388722017-12-20 20:58:48 +00001618 mutex_unlock(&fbc->lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001619 intel_runtime_pm_put(dev_priv);
1620
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001621 return 0;
1622}
1623
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001624static int i915_fbc_false_color_get(void *data, u64 *val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001625{
David Weinehall36cdd012016-08-22 13:59:31 +03001626 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001627
David Weinehall36cdd012016-08-22 13:59:31 +03001628 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001629 return -ENODEV;
1630
Rodrigo Vivida46f932014-08-01 02:04:45 -07001631 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001632
1633 return 0;
1634}
1635
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001636static int i915_fbc_false_color_set(void *data, u64 val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001637{
David Weinehall36cdd012016-08-22 13:59:31 +03001638 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001639 u32 reg;
1640
David Weinehall36cdd012016-08-22 13:59:31 +03001641 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001642 return -ENODEV;
1643
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001644 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001645
1646 reg = I915_READ(ILK_DPFC_CONTROL);
1647 dev_priv->fbc.false_color = val;
1648
1649 I915_WRITE(ILK_DPFC_CONTROL, val ?
1650 (reg | FBC_CTL_FALSE_COLOR) :
1651 (reg & ~FBC_CTL_FALSE_COLOR));
1652
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001653 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001654 return 0;
1655}
1656
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001657DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
1658 i915_fbc_false_color_get, i915_fbc_false_color_set,
Rodrigo Vivida46f932014-08-01 02:04:45 -07001659 "%llu\n");
1660
Paulo Zanoni92d44622013-05-31 16:33:24 -03001661static int i915_ips_status(struct seq_file *m, void *unused)
1662{
David Weinehall36cdd012016-08-22 13:59:31 +03001663 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001664
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00001665 if (!HAS_IPS(dev_priv))
1666 return -ENODEV;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001667
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001668 intel_runtime_pm_get(dev_priv);
1669
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001670 seq_printf(m, "Enabled by kernel parameter: %s\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001671 yesno(i915_modparams.enable_ips));
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001672
David Weinehall36cdd012016-08-22 13:59:31 +03001673 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001674 seq_puts(m, "Currently: unknown\n");
1675 } else {
1676 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1677 seq_puts(m, "Currently: enabled\n");
1678 else
1679 seq_puts(m, "Currently: disabled\n");
1680 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001681
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001682 intel_runtime_pm_put(dev_priv);
1683
Paulo Zanoni92d44622013-05-31 16:33:24 -03001684 return 0;
1685}
1686
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001687static int i915_sr_status(struct seq_file *m, void *unused)
1688{
David Weinehall36cdd012016-08-22 13:59:31 +03001689 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001690 bool sr_enabled = false;
1691
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001692 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001693 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001694
Chris Wilson7342a722017-03-09 14:20:49 +00001695 if (INTEL_GEN(dev_priv) >= 9)
1696 /* no global SR status; inspect per-plane WM */;
1697 else if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001698 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Jani Nikulac0f86832016-12-07 12:13:04 +02001699 else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
David Weinehall36cdd012016-08-22 13:59:31 +03001700 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001701 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001702 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001703 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001704 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001705 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001706 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001707 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001708
Chris Wilson9c870d02016-10-24 13:42:15 +01001709 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001710 intel_runtime_pm_put(dev_priv);
1711
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001712 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001713
1714 return 0;
1715}
1716
Jesse Barnes7648fa92010-05-20 14:28:11 -07001717static int i915_emon_status(struct seq_file *m, void *unused)
1718{
David Weinehall36cdd012016-08-22 13:59:31 +03001719 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1720 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001721 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001722 int ret;
1723
David Weinehall36cdd012016-08-22 13:59:31 +03001724 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001725 return -ENODEV;
1726
Chris Wilsonde227ef2010-07-03 07:58:38 +01001727 ret = mutex_lock_interruptible(&dev->struct_mutex);
1728 if (ret)
1729 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001730
1731 temp = i915_mch_val(dev_priv);
1732 chipset = i915_chipset_val(dev_priv);
1733 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001734 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001735
1736 seq_printf(m, "GMCH temp: %ld\n", temp);
1737 seq_printf(m, "Chipset power: %ld\n", chipset);
1738 seq_printf(m, "GFX power: %ld\n", gfx);
1739 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1740
1741 return 0;
1742}
1743
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001744static int i915_ring_freq_table(struct seq_file *m, void *unused)
1745{
David Weinehall36cdd012016-08-22 13:59:31 +03001746 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001747 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001748 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001749 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301750 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001751
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00001752 if (!HAS_LLC(dev_priv))
1753 return -ENODEV;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001754
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001755 intel_runtime_pm_get(dev_priv);
1756
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001757 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001758 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001759 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001760
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001761 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301762 /* Convert GT frequency to 50 HZ units */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001763 min_gpu_freq = rps->min_freq_softlimit / GEN9_FREQ_SCALER;
1764 max_gpu_freq = rps->max_freq_softlimit / GEN9_FREQ_SCALER;
Akash Goelf936ec32015-06-29 14:50:22 +05301765 } else {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001766 min_gpu_freq = rps->min_freq_softlimit;
1767 max_gpu_freq = rps->max_freq_softlimit;
Akash Goelf936ec32015-06-29 14:50:22 +05301768 }
1769
Damien Lespiau267f0c92013-06-24 22:59:48 +01001770 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001771
Akash Goelf936ec32015-06-29 14:50:22 +05301772 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001773 ia_freq = gpu_freq;
1774 sandybridge_pcode_read(dev_priv,
1775 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1776 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001777 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301778 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001779 (IS_GEN9_BC(dev_priv) ||
1780 IS_CANNONLAKE(dev_priv) ?
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001781 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001782 ((ia_freq >> 0) & 0xff) * 100,
1783 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001784 }
1785
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001786 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001787
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001788out:
1789 intel_runtime_pm_put(dev_priv);
1790 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001791}
1792
Chris Wilson44834a62010-08-19 16:09:23 +01001793static int i915_opregion(struct seq_file *m, void *unused)
1794{
David Weinehall36cdd012016-08-22 13:59:31 +03001795 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1796 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001797 struct intel_opregion *opregion = &dev_priv->opregion;
1798 int ret;
1799
1800 ret = mutex_lock_interruptible(&dev->struct_mutex);
1801 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001802 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001803
Jani Nikula2455a8e2015-12-14 12:50:53 +02001804 if (opregion->header)
1805 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001806
1807 mutex_unlock(&dev->struct_mutex);
1808
Daniel Vetter0d38f002012-04-21 22:49:10 +02001809out:
Chris Wilson44834a62010-08-19 16:09:23 +01001810 return 0;
1811}
1812
Jani Nikulaada8f952015-12-15 13:17:12 +02001813static int i915_vbt(struct seq_file *m, void *unused)
1814{
David Weinehall36cdd012016-08-22 13:59:31 +03001815 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001816
1817 if (opregion->vbt)
1818 seq_write(m, opregion->vbt, opregion->vbt_size);
1819
1820 return 0;
1821}
1822
Chris Wilson37811fc2010-08-25 22:45:57 +01001823static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1824{
David Weinehall36cdd012016-08-22 13:59:31 +03001825 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1826 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301827 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001828 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001829 int ret;
1830
1831 ret = mutex_lock_interruptible(&dev->struct_mutex);
1832 if (ret)
1833 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001834
Daniel Vetter06957262015-08-10 13:34:08 +02001835#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter346fb4e2017-07-06 15:00:20 +02001836 if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
David Weinehall36cdd012016-08-22 13:59:31 +03001837 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001838
Chris Wilson25bcce92016-07-02 15:36:00 +01001839 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1840 fbdev_fb->base.width,
1841 fbdev_fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001842 fbdev_fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001843 fbdev_fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001844 fbdev_fb->base.modifier,
Chris Wilson25bcce92016-07-02 15:36:00 +01001845 drm_framebuffer_read_refcount(&fbdev_fb->base));
1846 describe_obj(m, fbdev_fb->obj);
1847 seq_putc(m, '\n');
1848 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001849#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001850
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001851 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001852 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301853 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1854 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001855 continue;
1856
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001857 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001858 fb->base.width,
1859 fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001860 fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001861 fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001862 fb->base.modifier,
Dave Airlie747a5982016-04-15 15:10:35 +10001863 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001864 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001865 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001866 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001867 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001868 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001869
1870 return 0;
1871}
1872
Chris Wilson7e37f882016-08-02 22:50:21 +01001873static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001874{
Chris Wilsonfe085f12017-03-21 10:25:52 +00001875 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
1876 ring->space, ring->head, ring->tail);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001877}
1878
Ben Widawskye76d3632011-03-19 18:14:29 -07001879static int i915_context_status(struct seq_file *m, void *unused)
1880{
David Weinehall36cdd012016-08-22 13:59:31 +03001881 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1882 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001883 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001884 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301885 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001886 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001887
Daniel Vetterf3d28872014-05-29 23:23:08 +02001888 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001889 if (ret)
1890 return ret;
1891
Chris Wilson829a0af2017-06-20 12:05:45 +01001892 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001893 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001894 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001895 struct task_struct *task;
1896
Chris Wilsonc84455b2016-08-15 10:49:08 +01001897 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001898 if (task) {
1899 seq_printf(m, "(%s [%d]) ",
1900 task->comm, task->pid);
1901 put_task_struct(task);
1902 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001903 } else if (IS_ERR(ctx->file_priv)) {
1904 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001905 } else {
1906 seq_puts(m, "(kernel) ");
1907 }
1908
Chris Wilsonbca44d82016-05-24 14:53:41 +01001909 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1910 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001911
Akash Goel3b3f1652016-10-13 22:44:48 +05301912 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01001913 struct intel_context *ce = &ctx->engine[engine->id];
1914
1915 seq_printf(m, "%s: ", engine->name);
Chris Wilsonbca44d82016-05-24 14:53:41 +01001916 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001917 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001918 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01001919 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001920 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001921 }
1922
Ben Widawskya33afea2013-09-17 21:12:45 -07001923 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001924 }
1925
Daniel Vetterf3d28872014-05-29 23:23:08 +02001926 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001927
1928 return 0;
1929}
1930
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001931static const char *swizzle_string(unsigned swizzle)
1932{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001933 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001934 case I915_BIT_6_SWIZZLE_NONE:
1935 return "none";
1936 case I915_BIT_6_SWIZZLE_9:
1937 return "bit9";
1938 case I915_BIT_6_SWIZZLE_9_10:
1939 return "bit9/bit10";
1940 case I915_BIT_6_SWIZZLE_9_11:
1941 return "bit9/bit11";
1942 case I915_BIT_6_SWIZZLE_9_10_11:
1943 return "bit9/bit10/bit11";
1944 case I915_BIT_6_SWIZZLE_9_17:
1945 return "bit9/bit17";
1946 case I915_BIT_6_SWIZZLE_9_10_17:
1947 return "bit9/bit10/bit17";
1948 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001949 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001950 }
1951
1952 return "bug";
1953}
1954
1955static int i915_swizzle_info(struct seq_file *m, void *data)
1956{
David Weinehall36cdd012016-08-22 13:59:31 +03001957 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001958
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001959 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001960
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001961 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1962 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1963 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1964 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1965
David Weinehall36cdd012016-08-22 13:59:31 +03001966 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001967 seq_printf(m, "DDC = 0x%08x\n",
1968 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01001969 seq_printf(m, "DDC2 = 0x%08x\n",
1970 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001971 seq_printf(m, "C0DRB3 = 0x%04x\n",
1972 I915_READ16(C0DRB3));
1973 seq_printf(m, "C1DRB3 = 0x%04x\n",
1974 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03001975 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001976 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1977 I915_READ(MAD_DIMM_C0));
1978 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1979 I915_READ(MAD_DIMM_C1));
1980 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1981 I915_READ(MAD_DIMM_C2));
1982 seq_printf(m, "TILECTL = 0x%08x\n",
1983 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03001984 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001985 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1986 I915_READ(GAMTARBMODE));
1987 else
1988 seq_printf(m, "ARB_MODE = 0x%08x\n",
1989 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001990 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1991 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001992 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01001993
1994 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
1995 seq_puts(m, "L-shaped memory detected\n");
1996
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001997 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001998
1999 return 0;
2000}
2001
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002002static int per_file_ctx(int id, void *ptr, void *data)
2003{
Chris Wilsone2efd132016-05-24 14:53:34 +01002004 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002005 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002006 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2007
2008 if (!ppgtt) {
2009 seq_printf(m, " no ppgtt for context %d\n",
2010 ctx->user_handle);
2011 return 0;
2012 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002013
Oscar Mateof83d6512014-05-22 14:13:38 +01002014 if (i915_gem_context_is_default(ctx))
2015 seq_puts(m, " default context:\n");
2016 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002017 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002018 ppgtt->debug_dump(ppgtt, m);
2019
2020 return 0;
2021}
2022
David Weinehall36cdd012016-08-22 13:59:31 +03002023static void gen8_ppgtt_info(struct seq_file *m,
2024 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002025{
Ben Widawsky77df6772013-11-02 21:07:30 -07002026 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302027 struct intel_engine_cs *engine;
2028 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002029 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002030
Ben Widawsky77df6772013-11-02 21:07:30 -07002031 if (!ppgtt)
2032 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002033
Akash Goel3b3f1652016-10-13 22:44:48 +05302034 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002035 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002036 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002037 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002038 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002039 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002040 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002041 }
2042 }
2043}
2044
David Weinehall36cdd012016-08-22 13:59:31 +03002045static void gen6_ppgtt_info(struct seq_file *m,
2046 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002047{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002048 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302049 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002050
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002051 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002052 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2053
Akash Goel3b3f1652016-10-13 22:44:48 +05302054 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002055 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002056 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002057 seq_printf(m, "GFX_MODE: 0x%08x\n",
2058 I915_READ(RING_MODE_GEN7(engine)));
2059 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2060 I915_READ(RING_PP_DIR_BASE(engine)));
2061 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2062 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2063 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2064 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002065 }
2066 if (dev_priv->mm.aliasing_ppgtt) {
2067 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2068
Damien Lespiau267f0c92013-06-24 22:59:48 +01002069 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002070 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002071
Ben Widawsky87d60b62013-12-06 14:11:29 -08002072 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002073 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002074
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002075 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002076}
2077
2078static int i915_ppgtt_info(struct seq_file *m, void *data)
2079{
David Weinehall36cdd012016-08-22 13:59:31 +03002080 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2081 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002082 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002083 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002084
Chris Wilson637ee292016-08-22 14:28:20 +01002085 mutex_lock(&dev->filelist_mutex);
2086 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002087 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002088 goto out_unlock;
2089
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002090 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002091
David Weinehall36cdd012016-08-22 13:59:31 +03002092 if (INTEL_GEN(dev_priv) >= 8)
2093 gen8_ppgtt_info(m, dev_priv);
2094 else if (INTEL_GEN(dev_priv) >= 6)
2095 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002096
Michel Thierryea91e402015-07-29 17:23:57 +01002097 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2098 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002099 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002100
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002101 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002102 if (!task) {
2103 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002104 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002105 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002106 seq_printf(m, "\nproc: %s\n", task->comm);
2107 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002108 idr_for_each(&file_priv->context_idr, per_file_ctx,
2109 (void *)(unsigned long)m);
2110 }
2111
Chris Wilson637ee292016-08-22 14:28:20 +01002112out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002113 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002114 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002115out_unlock:
2116 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002117 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002118}
2119
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002120static int count_irq_waiters(struct drm_i915_private *i915)
2121{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002122 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302123 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002124 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002125
Akash Goel3b3f1652016-10-13 22:44:48 +05302126 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002127 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002128
2129 return count;
2130}
2131
Chris Wilson7466c292016-08-15 09:49:33 +01002132static const char *rps_power_to_str(unsigned int power)
2133{
2134 static const char * const strings[] = {
2135 [LOW_POWER] = "low power",
2136 [BETWEEN] = "mixed",
2137 [HIGH_POWER] = "high power",
2138 };
2139
2140 if (power >= ARRAY_SIZE(strings) || !strings[power])
2141 return "unknown";
2142
2143 return strings[power];
2144}
2145
Chris Wilson1854d5c2015-04-07 16:20:32 +01002146static int i915_rps_boost_info(struct seq_file *m, void *data)
2147{
David Weinehall36cdd012016-08-22 13:59:31 +03002148 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2149 struct drm_device *dev = &dev_priv->drm;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002150 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002151 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002152
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002153 seq_printf(m, "RPS enabled? %d\n", rps->enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002154 seq_printf(m, "GPU busy? %s [%d requests]\n",
2155 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002156 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002157 seq_printf(m, "Boosts outstanding? %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002158 atomic_read(&rps->num_waiters));
Chris Wilson7466c292016-08-15 09:49:33 +01002159 seq_printf(m, "Frequency requested %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002160 intel_gpu_freq(dev_priv, rps->cur_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002161 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002162 intel_gpu_freq(dev_priv, rps->min_freq),
2163 intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
2164 intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
2165 intel_gpu_freq(dev_priv, rps->max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002166 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002167 intel_gpu_freq(dev_priv, rps->idle_freq),
2168 intel_gpu_freq(dev_priv, rps->efficient_freq),
2169 intel_gpu_freq(dev_priv, rps->boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002170
2171 mutex_lock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002172 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2173 struct drm_i915_file_private *file_priv = file->driver_priv;
2174 struct task_struct *task;
2175
2176 rcu_read_lock();
2177 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002178 seq_printf(m, "%s [%d]: %d boosts\n",
Chris Wilson1854d5c2015-04-07 16:20:32 +01002179 task ? task->comm : "<unknown>",
2180 task ? task->pid : -1,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002181 atomic_read(&file_priv->rps_client.boosts));
Chris Wilson1854d5c2015-04-07 16:20:32 +01002182 rcu_read_unlock();
2183 }
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002184 seq_printf(m, "Kernel (anonymous) boosts: %d\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002185 atomic_read(&rps->boosts));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002186 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002187
Chris Wilson7466c292016-08-15 09:49:33 +01002188 if (INTEL_GEN(dev_priv) >= 6 &&
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002189 rps->enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002190 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002191 u32 rpup, rpupei;
2192 u32 rpdown, rpdownei;
2193
2194 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2195 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2196 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2197 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2198 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2199 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2200
2201 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002202 rps_power_to_str(rps->power));
Chris Wilson7466c292016-08-15 09:49:33 +01002203 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002204 rpup && rpupei ? 100 * rpup / rpupei : 0,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002205 rps->up_threshold);
Chris Wilson7466c292016-08-15 09:49:33 +01002206 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002207 rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002208 rps->down_threshold);
Chris Wilson7466c292016-08-15 09:49:33 +01002209 } else {
2210 seq_puts(m, "\nRPS Autotuning inactive\n");
2211 }
2212
Chris Wilson8d3afd72015-05-21 21:01:47 +01002213 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002214}
2215
Ben Widawsky63573eb2013-07-04 11:02:07 -07002216static int i915_llc(struct seq_file *m, void *data)
2217{
David Weinehall36cdd012016-08-22 13:59:31 +03002218 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002219 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002220
David Weinehall36cdd012016-08-22 13:59:31 +03002221 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002222 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2223 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002224
2225 return 0;
2226}
2227
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002228static int i915_huc_load_status_info(struct seq_file *m, void *data)
2229{
2230 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002231 struct drm_printer p;
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002232
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002233 if (!HAS_HUC(dev_priv))
2234 return -ENODEV;
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002235
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002236 p = drm_seq_file_printer(m);
2237 intel_uc_fw_dump(&dev_priv->huc.fw, &p);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002238
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302239 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002240 seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302241 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002242
2243 return 0;
2244}
2245
Alex Daifdf5d352015-08-12 15:43:37 +01002246static int i915_guc_load_status_info(struct seq_file *m, void *data)
2247{
David Weinehall36cdd012016-08-22 13:59:31 +03002248 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002249 struct drm_printer p;
Alex Daifdf5d352015-08-12 15:43:37 +01002250 u32 tmp, i;
2251
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002252 if (!HAS_GUC(dev_priv))
2253 return -ENODEV;
Alex Daifdf5d352015-08-12 15:43:37 +01002254
Michal Wajdeczko56ffc742017-10-17 09:44:49 +00002255 p = drm_seq_file_printer(m);
2256 intel_uc_fw_dump(&dev_priv->guc.fw, &p);
Alex Daifdf5d352015-08-12 15:43:37 +01002257
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302258 intel_runtime_pm_get(dev_priv);
2259
Alex Daifdf5d352015-08-12 15:43:37 +01002260 tmp = I915_READ(GUC_STATUS);
2261
2262 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2263 seq_printf(m, "\tBootrom status = 0x%x\n",
2264 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2265 seq_printf(m, "\tuKernel status = 0x%x\n",
2266 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2267 seq_printf(m, "\tMIA Core status = 0x%x\n",
2268 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2269 seq_puts(m, "\nScratch registers:\n");
2270 for (i = 0; i < 16; i++)
2271 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2272
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302273 intel_runtime_pm_put(dev_priv);
2274
Alex Daifdf5d352015-08-12 15:43:37 +01002275 return 0;
2276}
2277
Akash Goel5aa1ee42016-10-12 21:54:36 +05302278static void i915_guc_log_info(struct seq_file *m,
2279 struct drm_i915_private *dev_priv)
2280{
2281 struct intel_guc *guc = &dev_priv->guc;
2282
2283 seq_puts(m, "\nGuC logging stats:\n");
2284
2285 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2286 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2287 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2288
2289 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2290 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2291 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2292
2293 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2294 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2295 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2296
2297 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2298 guc->log.flush_interrupt_count);
2299
2300 seq_printf(m, "\tCapture miss count: %u\n",
2301 guc->log.capture_miss_count);
2302}
2303
Dave Gordon8b417c22015-08-12 15:43:44 +01002304static void i915_guc_client_info(struct seq_file *m,
2305 struct drm_i915_private *dev_priv,
Sagar Arun Kamble5afc8b42017-11-16 19:02:40 +05302306 struct intel_guc_client *client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002307{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002308 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002309 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002310 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002311
Oscar Mateob09935a2017-03-22 10:39:53 -07002312 seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
2313 client->priority, client->stage_id, client->proc_desc_offset);
Michał Winiarski59db36c2017-09-14 12:51:23 +02002314 seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
2315 client->doorbell_id, client->doorbell_offset);
Dave Gordon8b417c22015-08-12 15:43:44 +01002316
Akash Goel3b3f1652016-10-13 22:44:48 +05302317 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002318 u64 submissions = client->submissions[id];
2319 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002320 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002321 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002322 }
2323 seq_printf(m, "\tTotal: %llu\n", tot);
2324}
2325
2326static int i915_guc_info(struct seq_file *m, void *data)
2327{
David Weinehall36cdd012016-08-22 13:59:31 +03002328 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson334636c2016-11-29 12:10:20 +00002329 const struct intel_guc *guc = &dev_priv->guc;
Dave Gordon8b417c22015-08-12 15:43:44 +01002330
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002331 if (!USES_GUC_SUBMISSION(dev_priv))
2332 return -ENODEV;
2333
2334 GEM_BUG_ON(!guc->execbuf_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002335
Dave Gordon9636f6d2016-06-13 17:57:28 +01002336 seq_printf(m, "Doorbell map:\n");
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07002337 seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
Chris Wilson334636c2016-11-29 12:10:20 +00002338 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
Dave Gordon9636f6d2016-06-13 17:57:28 +01002339
Chris Wilson334636c2016-11-29 12:10:20 +00002340 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
2341 i915_guc_client_info(m, dev_priv, guc->execbuf_client);
Chris Wilsone78c9172018-02-07 21:05:42 +00002342 if (guc->preempt_client) {
2343 seq_printf(m, "\nGuC preempt client @ %p:\n",
2344 guc->preempt_client);
2345 i915_guc_client_info(m, dev_priv, guc->preempt_client);
2346 }
Dave Gordon8b417c22015-08-12 15:43:44 +01002347
Akash Goel5aa1ee42016-10-12 21:54:36 +05302348 i915_guc_log_info(m, dev_priv);
2349
Dave Gordon8b417c22015-08-12 15:43:44 +01002350 /* Add more as required ... */
2351
2352 return 0;
2353}
2354
Oscar Mateoa8b93702017-05-10 15:04:51 +00002355static int i915_guc_stage_pool(struct seq_file *m, void *data)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002356{
David Weinehall36cdd012016-08-22 13:59:31 +03002357 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Oscar Mateoa8b93702017-05-10 15:04:51 +00002358 const struct intel_guc *guc = &dev_priv->guc;
2359 struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
Sagar Arun Kamble5afc8b42017-11-16 19:02:40 +05302360 struct intel_guc_client *client = guc->execbuf_client;
Oscar Mateoa8b93702017-05-10 15:04:51 +00002361 unsigned int tmp;
2362 int index;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002363
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002364 if (!USES_GUC_SUBMISSION(dev_priv))
2365 return -ENODEV;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002366
Oscar Mateoa8b93702017-05-10 15:04:51 +00002367 for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
2368 struct intel_engine_cs *engine;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002369
Oscar Mateoa8b93702017-05-10 15:04:51 +00002370 if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
2371 continue;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002372
Oscar Mateoa8b93702017-05-10 15:04:51 +00002373 seq_printf(m, "GuC stage descriptor %u:\n", index);
2374 seq_printf(m, "\tIndex: %u\n", desc->stage_id);
2375 seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
2376 seq_printf(m, "\tPriority: %d\n", desc->priority);
2377 seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
2378 seq_printf(m, "\tEngines used: 0x%x\n",
2379 desc->engines_used);
2380 seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
2381 desc->db_trigger_phy,
2382 desc->db_trigger_cpu,
2383 desc->db_trigger_uk);
2384 seq_printf(m, "\tProcess descriptor: 0x%x\n",
2385 desc->process_desc);
Colin Ian King9a094852017-05-16 10:22:35 +01002386 seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
Oscar Mateoa8b93702017-05-10 15:04:51 +00002387 desc->wq_addr, desc->wq_size);
2388 seq_putc(m, '\n');
2389
2390 for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
2391 u32 guc_engine_id = engine->guc_id;
2392 struct guc_execlist_context *lrc =
2393 &desc->lrc[guc_engine_id];
2394
2395 seq_printf(m, "\t%s LRC:\n", engine->name);
2396 seq_printf(m, "\t\tContext desc: 0x%x\n",
2397 lrc->context_desc);
2398 seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
2399 seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
2400 seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
2401 seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
2402 seq_putc(m, '\n');
2403 }
Alex Dai4c7e77f2015-08-12 15:43:40 +01002404 }
2405
Oscar Mateoa8b93702017-05-10 15:04:51 +00002406 return 0;
2407}
2408
Alex Dai4c7e77f2015-08-12 15:43:40 +01002409static int i915_guc_log_dump(struct seq_file *m, void *data)
2410{
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002411 struct drm_info_node *node = m->private;
2412 struct drm_i915_private *dev_priv = node_to_i915(node);
2413 bool dump_load_err = !!node->info_ent->data;
2414 struct drm_i915_gem_object *obj = NULL;
2415 u32 *log;
2416 int i = 0;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002417
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002418 if (!HAS_GUC(dev_priv))
2419 return -ENODEV;
2420
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002421 if (dump_load_err)
2422 obj = dev_priv->guc.load_err_log;
2423 else if (dev_priv->guc.log.vma)
2424 obj = dev_priv->guc.log.vma->obj;
2425
2426 if (!obj)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002427 return 0;
2428
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002429 log = i915_gem_object_pin_map(obj, I915_MAP_WC);
2430 if (IS_ERR(log)) {
2431 DRM_DEBUG("Failed to pin object\n");
2432 seq_puts(m, "(log data unaccessible)\n");
2433 return PTR_ERR(log);
Alex Dai4c7e77f2015-08-12 15:43:40 +01002434 }
2435
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002436 for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
2437 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2438 *(log + i), *(log + i + 1),
2439 *(log + i + 2), *(log + i + 3));
2440
Alex Dai4c7e77f2015-08-12 15:43:40 +01002441 seq_putc(m, '\n');
2442
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002443 i915_gem_object_unpin_map(obj);
2444
Alex Dai4c7e77f2015-08-12 15:43:40 +01002445 return 0;
2446}
2447
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302448static int i915_guc_log_control_get(void *data, u64 *val)
2449{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002450 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302451
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002452 if (!HAS_GUC(dev_priv))
2453 return -ENODEV;
2454
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302455 if (!dev_priv->guc.log.vma)
2456 return -EINVAL;
2457
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002458 *val = i915_modparams.guc_log_level;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302459
2460 return 0;
2461}
2462
2463static int i915_guc_log_control_set(void *data, u64 val)
2464{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002465 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302466
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002467 if (!HAS_GUC(dev_priv))
2468 return -ENODEV;
2469
Sagar Arun Kamble065dd5a2018-01-24 21:16:59 +05302470 return intel_guc_log_control(&dev_priv->guc, val);
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302471}
2472
2473DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2474 i915_guc_log_control_get, i915_guc_log_control_set,
2475 "%lld\n");
2476
Chris Wilsonb86bef202017-01-16 13:06:21 +00002477static const char *psr2_live_status(u32 val)
2478{
2479 static const char * const live_status[] = {
2480 "IDLE",
2481 "CAPTURE",
2482 "CAPTURE_FS",
2483 "SLEEP",
2484 "BUFON_FW",
2485 "ML_UP",
2486 "SU_STANDBY",
2487 "FAST_SLEEP",
2488 "DEEP_SLEEP",
2489 "BUF_ON",
2490 "TG_ON"
2491 };
2492
2493 val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
2494 if (val < ARRAY_SIZE(live_status))
2495 return live_status[val];
2496
2497 return "unknown";
2498}
2499
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002500static int i915_edp_psr_status(struct seq_file *m, void *data)
2501{
David Weinehall36cdd012016-08-22 13:59:31 +03002502 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002503 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002504 u32 stat[3];
2505 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002506 bool enabled = false;
Dhinakaran Pandiyanc9ef2912018-01-03 13:38:24 -08002507 bool sink_support;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002508
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002509 if (!HAS_PSR(dev_priv))
2510 return -ENODEV;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002511
Dhinakaran Pandiyanc9ef2912018-01-03 13:38:24 -08002512 sink_support = dev_priv->psr.sink_support;
2513 seq_printf(m, "Sink_Support: %s\n", yesno(sink_support));
2514 if (!sink_support)
2515 return 0;
2516
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002517 intel_runtime_pm_get(dev_priv);
2518
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002519 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter2807cf62014-07-11 10:30:11 -07002520 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002521 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002522 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2523 dev_priv->psr.busy_frontbuffer_bits);
2524 seq_printf(m, "Re-enable work scheduled: %s\n",
2525 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002526
Nagaraju, Vathsala7e3eb592016-12-09 23:42:09 +05302527 if (HAS_DDI(dev_priv)) {
2528 if (dev_priv->psr.psr2_support)
2529 enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
2530 else
2531 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2532 } else {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002533 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002534 enum transcoder cpu_transcoder =
2535 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2536 enum intel_display_power_domain power_domain;
2537
2538 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2539 if (!intel_display_power_get_if_enabled(dev_priv,
2540 power_domain))
2541 continue;
2542
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002543 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2544 VLV_EDP_PSR_CURR_STATE_MASK;
2545 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2546 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2547 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002548
2549 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002550 }
2551 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002552
2553 seq_printf(m, "Main link in standby mode: %s\n",
2554 yesno(dev_priv->psr.link_standby));
2555
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002556 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002557
David Weinehall36cdd012016-08-22 13:59:31 +03002558 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002559 for_each_pipe(dev_priv, pipe) {
2560 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2561 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2562 seq_printf(m, " pipe %c", pipe_name(pipe));
2563 }
2564 seq_puts(m, "\n");
2565
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002566 /*
2567 * VLV/CHV PSR has no kind of performance counter
2568 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2569 */
David Weinehall36cdd012016-08-22 13:59:31 +03002570 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002571 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002572 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002573
2574 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2575 }
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302576 if (dev_priv->psr.psr2_support) {
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08002577 u32 psr2 = I915_READ(EDP_PSR2_STATUS);
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302578
Dhinakaran Pandiyan861023e2017-12-20 12:10:21 -08002579 seq_printf(m, "EDP_PSR2_STATUS: %x [%s]\n",
Chris Wilsonb86bef202017-01-16 13:06:21 +00002580 psr2, psr2_live_status(psr2));
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302581 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002582 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002583
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002584 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002585 return 0;
2586}
2587
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002588static int i915_sink_crc(struct seq_file *m, void *data)
2589{
David Weinehall36cdd012016-08-22 13:59:31 +03002590 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2591 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002592 struct intel_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002593 struct drm_connector_list_iter conn_iter;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002594 struct intel_dp *intel_dp = NULL;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002595 struct drm_modeset_acquire_ctx ctx;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002596 int ret;
2597 u8 crc[6];
2598
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002599 drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
2600
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002601 drm_connector_list_iter_begin(dev, &conn_iter);
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002602
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002603 for_each_intel_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002604 struct drm_crtc *crtc;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002605 struct drm_connector_state *state;
Maarten Lankhorst93313532017-11-10 12:34:59 +01002606 struct intel_crtc_state *crtc_state;
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002607
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002608 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002609 continue;
2610
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002611retry:
2612 ret = drm_modeset_lock(&dev->mode_config.connection_mutex, &ctx);
2613 if (ret)
2614 goto err;
2615
2616 state = connector->base.state;
2617 if (!state->best_encoder)
2618 continue;
2619
2620 crtc = state->crtc;
2621 ret = drm_modeset_lock(&crtc->mutex, &ctx);
2622 if (ret)
2623 goto err;
2624
Maarten Lankhorst93313532017-11-10 12:34:59 +01002625 crtc_state = to_intel_crtc_state(crtc->state);
2626 if (!crtc_state->base.active)
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002627 continue;
2628
Maarten Lankhorst93313532017-11-10 12:34:59 +01002629 /*
2630 * We need to wait for all crtc updates to complete, to make
2631 * sure any pending modesets and plane updates are completed.
2632 */
2633 if (crtc_state->base.commit) {
2634 ret = wait_for_completion_interruptible(&crtc_state->base.commit->hw_done);
2635
2636 if (ret)
2637 goto err;
2638 }
2639
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002640 intel_dp = enc_to_intel_dp(state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002641
Maarten Lankhorst93313532017-11-10 12:34:59 +01002642 ret = intel_dp_sink_crc(intel_dp, crtc_state, crc);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002643 if (ret)
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002644 goto err;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002645
2646 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2647 crc[0], crc[1], crc[2],
2648 crc[3], crc[4], crc[5]);
2649 goto out;
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002650
2651err:
2652 if (ret == -EDEADLK) {
2653 ret = drm_modeset_backoff(&ctx);
2654 if (!ret)
2655 goto retry;
2656 }
2657 goto out;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002658 }
2659 ret = -ENODEV;
2660out:
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002661 drm_connector_list_iter_end(&conn_iter);
Maarten Lankhorst10bf0a32017-11-10 12:34:58 +01002662 drm_modeset_drop_locks(&ctx);
2663 drm_modeset_acquire_fini(&ctx);
2664
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002665 return ret;
2666}
2667
Jesse Barnesec013e72013-08-20 10:29:23 +01002668static int i915_energy_uJ(struct seq_file *m, void *data)
2669{
David Weinehall36cdd012016-08-22 13:59:31 +03002670 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002671 unsigned long long power;
Jesse Barnesec013e72013-08-20 10:29:23 +01002672 u32 units;
2673
David Weinehall36cdd012016-08-22 13:59:31 +03002674 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002675 return -ENODEV;
2676
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002677 intel_runtime_pm_get(dev_priv);
2678
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002679 if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
2680 intel_runtime_pm_put(dev_priv);
2681 return -ENODEV;
2682 }
2683
2684 units = (power & 0x1f00) >> 8;
Jesse Barnesec013e72013-08-20 10:29:23 +01002685 power = I915_READ(MCH_SECP_NRG_STTS);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002686 power = (1000000 * power) >> units; /* convert to uJ */
Jesse Barnesec013e72013-08-20 10:29:23 +01002687
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002688 intel_runtime_pm_put(dev_priv);
2689
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002690 seq_printf(m, "%llu", power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002691
2692 return 0;
2693}
2694
Damien Lespiau6455c872015-06-04 18:23:57 +01002695static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002696{
David Weinehall36cdd012016-08-22 13:59:31 +03002697 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002698 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002699
Chris Wilsona156e642016-04-03 14:14:21 +01002700 if (!HAS_RUNTIME_PM(dev_priv))
2701 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002702
Chris Wilson6f561032018-01-24 11:36:07 +00002703 seq_printf(m, "GPU idle: %s (epoch %u)\n",
2704 yesno(!dev_priv->gt.awake), dev_priv->gt.epoch);
Paulo Zanoni371db662013-08-19 13:18:10 -03002705 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002706 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002707#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002708 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002709 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002710#else
2711 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2712#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002713 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002714 pci_power_name(pdev->current_state),
2715 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002716
Jesse Barnesec013e72013-08-20 10:29:23 +01002717 return 0;
2718}
2719
Imre Deak1da51582013-11-25 17:15:35 +02002720static int i915_power_domain_info(struct seq_file *m, void *unused)
2721{
David Weinehall36cdd012016-08-22 13:59:31 +03002722 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002723 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2724 int i;
2725
2726 mutex_lock(&power_domains->lock);
2727
2728 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2729 for (i = 0; i < power_domains->power_well_count; i++) {
2730 struct i915_power_well *power_well;
2731 enum intel_display_power_domain power_domain;
2732
2733 power_well = &power_domains->power_wells[i];
2734 seq_printf(m, "%-25s %d\n", power_well->name,
2735 power_well->count);
2736
Joonas Lahtinen8385c2e2017-02-08 15:12:10 +02002737 for_each_power_domain(power_domain, power_well->domains)
Imre Deak1da51582013-11-25 17:15:35 +02002738 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002739 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002740 power_domains->domain_use_count[power_domain]);
Imre Deak1da51582013-11-25 17:15:35 +02002741 }
2742
2743 mutex_unlock(&power_domains->lock);
2744
2745 return 0;
2746}
2747
Damien Lespiaub7cec662015-10-27 14:47:01 +02002748static int i915_dmc_info(struct seq_file *m, void *unused)
2749{
David Weinehall36cdd012016-08-22 13:59:31 +03002750 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002751 struct intel_csr *csr;
2752
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00002753 if (!HAS_CSR(dev_priv))
2754 return -ENODEV;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002755
2756 csr = &dev_priv->csr;
2757
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002758 intel_runtime_pm_get(dev_priv);
2759
Damien Lespiaub7cec662015-10-27 14:47:01 +02002760 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2761 seq_printf(m, "path: %s\n", csr->fw_path);
2762
2763 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002764 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002765
2766 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2767 CSR_VERSION_MINOR(csr->version));
2768
Mika Kuoppala48de5682017-05-09 13:05:22 +03002769 if (IS_KABYLAKE(dev_priv) ||
2770 (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
Damien Lespiau83372062015-10-30 17:53:32 +02002771 seq_printf(m, "DC3 -> DC5 count: %d\n",
2772 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2773 seq_printf(m, "DC5 -> DC6 count: %d\n",
2774 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002775 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002776 seq_printf(m, "DC3 -> DC5 count: %d\n",
2777 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002778 }
2779
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002780out:
2781 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2782 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2783 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2784
Damien Lespiau83372062015-10-30 17:53:32 +02002785 intel_runtime_pm_put(dev_priv);
2786
Damien Lespiaub7cec662015-10-27 14:47:01 +02002787 return 0;
2788}
2789
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002790static void intel_seq_print_mode(struct seq_file *m, int tabs,
2791 struct drm_display_mode *mode)
2792{
2793 int i;
2794
2795 for (i = 0; i < tabs; i++)
2796 seq_putc(m, '\t');
2797
2798 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2799 mode->base.id, mode->name,
2800 mode->vrefresh, mode->clock,
2801 mode->hdisplay, mode->hsync_start,
2802 mode->hsync_end, mode->htotal,
2803 mode->vdisplay, mode->vsync_start,
2804 mode->vsync_end, mode->vtotal,
2805 mode->type, mode->flags);
2806}
2807
2808static void intel_encoder_info(struct seq_file *m,
2809 struct intel_crtc *intel_crtc,
2810 struct intel_encoder *intel_encoder)
2811{
David Weinehall36cdd012016-08-22 13:59:31 +03002812 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2813 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002814 struct drm_crtc *crtc = &intel_crtc->base;
2815 struct intel_connector *intel_connector;
2816 struct drm_encoder *encoder;
2817
2818 encoder = &intel_encoder->base;
2819 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002820 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002821 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2822 struct drm_connector *connector = &intel_connector->base;
2823 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2824 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002825 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002826 drm_get_connector_status_name(connector->status));
2827 if (connector->status == connector_status_connected) {
2828 struct drm_display_mode *mode = &crtc->mode;
2829 seq_printf(m, ", mode:\n");
2830 intel_seq_print_mode(m, 2, mode);
2831 } else {
2832 seq_putc(m, '\n');
2833 }
2834 }
2835}
2836
2837static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2838{
David Weinehall36cdd012016-08-22 13:59:31 +03002839 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2840 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002841 struct drm_crtc *crtc = &intel_crtc->base;
2842 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002843 struct drm_plane_state *plane_state = crtc->primary->state;
2844 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002845
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002846 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002847 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002848 fb->base.id, plane_state->src_x >> 16,
2849 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002850 else
2851 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002852 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2853 intel_encoder_info(m, intel_crtc, intel_encoder);
2854}
2855
2856static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2857{
2858 struct drm_display_mode *mode = panel->fixed_mode;
2859
2860 seq_printf(m, "\tfixed mode:\n");
2861 intel_seq_print_mode(m, 2, mode);
2862}
2863
2864static void intel_dp_info(struct seq_file *m,
2865 struct intel_connector *intel_connector)
2866{
2867 struct intel_encoder *intel_encoder = intel_connector->encoder;
2868 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2869
2870 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002871 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002872 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002873 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002874
2875 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2876 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002877}
2878
Libin Yang9a148a92016-11-28 20:07:05 +08002879static void intel_dp_mst_info(struct seq_file *m,
2880 struct intel_connector *intel_connector)
2881{
2882 struct intel_encoder *intel_encoder = intel_connector->encoder;
2883 struct intel_dp_mst_encoder *intel_mst =
2884 enc_to_mst(&intel_encoder->base);
2885 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2886 struct intel_dp *intel_dp = &intel_dig_port->dp;
2887 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2888 intel_connector->port);
2889
2890 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2891}
2892
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002893static void intel_hdmi_info(struct seq_file *m,
2894 struct intel_connector *intel_connector)
2895{
2896 struct intel_encoder *intel_encoder = intel_connector->encoder;
2897 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2898
Jani Nikula742f4912015-09-03 11:16:09 +03002899 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002900}
2901
2902static void intel_lvds_info(struct seq_file *m,
2903 struct intel_connector *intel_connector)
2904{
2905 intel_panel_info(m, &intel_connector->panel);
2906}
2907
2908static void intel_connector_info(struct seq_file *m,
2909 struct drm_connector *connector)
2910{
2911 struct intel_connector *intel_connector = to_intel_connector(connector);
2912 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002913 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002914
2915 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002916 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002917 drm_get_connector_status_name(connector->status));
2918 if (connector->status == connector_status_connected) {
2919 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2920 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2921 connector->display_info.width_mm,
2922 connector->display_info.height_mm);
2923 seq_printf(m, "\tsubpixel order: %s\n",
2924 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2925 seq_printf(m, "\tCEA rev: %d\n",
2926 connector->display_info.cea_rev);
2927 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002928
Maarten Lankhorst77d1f612017-06-26 10:33:49 +02002929 if (!intel_encoder)
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002930 return;
2931
2932 switch (connector->connector_type) {
2933 case DRM_MODE_CONNECTOR_DisplayPort:
2934 case DRM_MODE_CONNECTOR_eDP:
Libin Yang9a148a92016-11-28 20:07:05 +08002935 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
2936 intel_dp_mst_info(m, intel_connector);
2937 else
2938 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002939 break;
2940 case DRM_MODE_CONNECTOR_LVDS:
2941 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10002942 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002943 break;
2944 case DRM_MODE_CONNECTOR_HDMIA:
2945 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
Ville Syrjälä7e732ca2017-10-27 22:31:24 +03002946 intel_encoder->type == INTEL_OUTPUT_DDI)
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002947 intel_hdmi_info(m, intel_connector);
2948 break;
2949 default:
2950 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10002951 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002952
Jesse Barnesf103fc72014-02-20 12:39:57 -08002953 seq_printf(m, "\tmodes:\n");
2954 list_for_each_entry(mode, &connector->modes, head)
2955 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002956}
2957
Robert Fekete3abc4e02015-10-27 16:58:32 +01002958static const char *plane_type(enum drm_plane_type type)
2959{
2960 switch (type) {
2961 case DRM_PLANE_TYPE_OVERLAY:
2962 return "OVL";
2963 case DRM_PLANE_TYPE_PRIMARY:
2964 return "PRI";
2965 case DRM_PLANE_TYPE_CURSOR:
2966 return "CUR";
2967 /*
2968 * Deliberately omitting default: to generate compiler warnings
2969 * when a new drm_plane_type gets added.
2970 */
2971 }
2972
2973 return "unknown";
2974}
2975
2976static const char *plane_rotation(unsigned int rotation)
2977{
2978 static char buf[48];
2979 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04002980 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
Robert Fekete3abc4e02015-10-27 16:58:32 +01002981 * will print them all to visualize if the values are misused
2982 */
2983 snprintf(buf, sizeof(buf),
2984 "%s%s%s%s%s%s(0x%08x)",
Robert Fossc2c446a2017-05-19 16:50:17 -04002985 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
2986 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
2987 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
2988 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
2989 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
2990 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01002991 rotation);
2992
2993 return buf;
2994}
2995
2996static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2997{
David Weinehall36cdd012016-08-22 13:59:31 +03002998 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2999 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003000 struct intel_plane *intel_plane;
3001
3002 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3003 struct drm_plane_state *state;
3004 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003005 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003006
3007 if (!plane->state) {
3008 seq_puts(m, "plane->state is NULL!\n");
3009 continue;
3010 }
3011
3012 state = plane->state;
3013
Eric Engestrom90844f02016-08-15 01:02:38 +01003014 if (state->fb) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003015 drm_get_format_name(state->fb->format->format,
3016 &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003017 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003018 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003019 }
3020
Robert Fekete3abc4e02015-10-27 16:58:32 +01003021 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3022 plane->base.id,
3023 plane_type(intel_plane->base.type),
3024 state->crtc_x, state->crtc_y,
3025 state->crtc_w, state->crtc_h,
3026 (state->src_x >> 16),
3027 ((state->src_x & 0xffff) * 15625) >> 10,
3028 (state->src_y >> 16),
3029 ((state->src_y & 0xffff) * 15625) >> 10,
3030 (state->src_w >> 16),
3031 ((state->src_w & 0xffff) * 15625) >> 10,
3032 (state->src_h >> 16),
3033 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003034 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003035 plane_rotation(state->rotation));
3036 }
3037}
3038
3039static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3040{
3041 struct intel_crtc_state *pipe_config;
3042 int num_scalers = intel_crtc->num_scalers;
3043 int i;
3044
3045 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3046
3047 /* Not all platformas have a scaler */
3048 if (num_scalers) {
3049 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3050 num_scalers,
3051 pipe_config->scaler_state.scaler_users,
3052 pipe_config->scaler_state.scaler_id);
3053
A.Sunil Kamath58415912016-11-20 23:20:26 +05303054 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003055 struct intel_scaler *sc =
3056 &pipe_config->scaler_state.scalers[i];
3057
3058 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3059 i, yesno(sc->in_use), sc->mode);
3060 }
3061 seq_puts(m, "\n");
3062 } else {
3063 seq_puts(m, "\tNo scalers available on this platform\n");
3064 }
3065}
3066
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003067static int i915_display_info(struct seq_file *m, void *unused)
3068{
David Weinehall36cdd012016-08-22 13:59:31 +03003069 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3070 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003071 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003072 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003073 struct drm_connector_list_iter conn_iter;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003074
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003075 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003076 seq_printf(m, "CRTC info\n");
3077 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003078 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003079 struct intel_crtc_state *pipe_config;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003080
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003081 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003082 pipe_config = to_intel_crtc_state(crtc->base.state);
3083
Robert Fekete3abc4e02015-10-27 16:58:32 +01003084 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003085 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003086 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003087 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3088 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3089
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003090 if (pipe_config->base.active) {
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003091 struct intel_plane *cursor =
3092 to_intel_plane(crtc->base.cursor);
3093
Chris Wilson065f2ec2014-03-12 09:13:13 +00003094 intel_crtc_info(m, crtc);
3095
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003096 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
3097 yesno(cursor->base.state->visible),
3098 cursor->base.state->crtc_x,
3099 cursor->base.state->crtc_y,
3100 cursor->base.state->crtc_w,
3101 cursor->base.state->crtc_h,
3102 cursor->cursor.base);
Robert Fekete3abc4e02015-10-27 16:58:32 +01003103 intel_scaler_info(m, crtc);
3104 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003105 }
Daniel Vettercace8412014-05-22 17:56:31 +02003106
3107 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3108 yesno(!crtc->cpu_fifo_underrun_disabled),
3109 yesno(!crtc->pch_fifo_underrun_disabled));
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003110 drm_modeset_unlock(&crtc->base.mutex);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003111 }
3112
3113 seq_printf(m, "\n");
3114 seq_printf(m, "Connector info\n");
3115 seq_printf(m, "--------------\n");
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003116 mutex_lock(&dev->mode_config.mutex);
3117 drm_connector_list_iter_begin(dev, &conn_iter);
3118 drm_for_each_connector_iter(connector, &conn_iter)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003119 intel_connector_info(m, connector);
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003120 drm_connector_list_iter_end(&conn_iter);
3121 mutex_unlock(&dev->mode_config.mutex);
3122
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003123 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003124
3125 return 0;
3126}
3127
Chris Wilson1b365952016-10-04 21:11:31 +01003128static int i915_engine_info(struct seq_file *m, void *unused)
3129{
3130 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3131 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303132 enum intel_engine_id id;
Chris Wilsonf636edb2017-10-09 12:02:57 +01003133 struct drm_printer p;
Chris Wilson1b365952016-10-04 21:11:31 +01003134
Chris Wilson9c870d02016-10-24 13:42:15 +01003135 intel_runtime_pm_get(dev_priv);
3136
Chris Wilson6f561032018-01-24 11:36:07 +00003137 seq_printf(m, "GT awake? %s (epoch %u)\n",
3138 yesno(dev_priv->gt.awake), dev_priv->gt.epoch);
Chris Wilsonf73b5672017-03-02 15:03:56 +00003139 seq_printf(m, "Global active requests: %d\n",
3140 dev_priv->gt.active_requests);
Lionel Landwerlinf577a032017-11-13 23:34:53 +00003141 seq_printf(m, "CS timestamp frequency: %u kHz\n",
3142 dev_priv->info.cs_timestamp_frequency_khz);
Chris Wilsonf73b5672017-03-02 15:03:56 +00003143
Chris Wilsonf636edb2017-10-09 12:02:57 +01003144 p = drm_seq_file_printer(m);
3145 for_each_engine(engine, dev_priv, id)
Chris Wilson0db18b12017-12-08 01:23:00 +00003146 intel_engine_dump(engine, &p, "%s\n", engine->name);
Chris Wilson1b365952016-10-04 21:11:31 +01003147
Chris Wilson9c870d02016-10-24 13:42:15 +01003148 intel_runtime_pm_put(dev_priv);
3149
Chris Wilson1b365952016-10-04 21:11:31 +01003150 return 0;
3151}
3152
Chris Wilsonc5418a82017-10-13 21:26:19 +01003153static int i915_shrinker_info(struct seq_file *m, void *unused)
3154{
3155 struct drm_i915_private *i915 = node_to_i915(m->private);
3156
3157 seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
3158 seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);
3159
3160 return 0;
3161}
3162
Daniel Vetter728e29d2014-06-25 22:01:53 +03003163static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3164{
David Weinehall36cdd012016-08-22 13:59:31 +03003165 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3166 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003167 int i;
3168
3169 drm_modeset_lock_all(dev);
3170 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3171 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3172
3173 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003174 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003175 pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003176 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003177 seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003178 seq_printf(m, " dpll_md: 0x%08x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003179 pll->state.hw_state.dpll_md);
3180 seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
3181 seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
3182 seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003183 }
3184 drm_modeset_unlock_all(dev);
3185
3186 return 0;
3187}
3188
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003189static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003190{
3191 int i;
3192 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003193 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003194 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3195 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003196 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003197 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003198
Arun Siluvery888b5992014-08-26 14:44:51 +01003199 ret = mutex_lock_interruptible(&dev->struct_mutex);
3200 if (ret)
3201 return ret;
3202
3203 intel_runtime_pm_get(dev_priv);
3204
Arun Siluvery33136b02016-01-21 21:43:47 +00003205 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303206 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003207 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003208 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003209 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003210 i915_reg_t addr;
3211 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003212 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003213
Arun Siluvery33136b02016-01-21 21:43:47 +00003214 addr = workarounds->reg[i].addr;
3215 mask = workarounds->reg[i].mask;
3216 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003217 read = I915_READ(addr);
3218 ok = (value & mask) == (read & mask);
3219 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003220 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003221 }
3222
3223 intel_runtime_pm_put(dev_priv);
3224 mutex_unlock(&dev->struct_mutex);
3225
3226 return 0;
3227}
3228
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05303229static int i915_ipc_status_show(struct seq_file *m, void *data)
3230{
3231 struct drm_i915_private *dev_priv = m->private;
3232
3233 seq_printf(m, "Isochronous Priority Control: %s\n",
3234 yesno(dev_priv->ipc_enabled));
3235 return 0;
3236}
3237
3238static int i915_ipc_status_open(struct inode *inode, struct file *file)
3239{
3240 struct drm_i915_private *dev_priv = inode->i_private;
3241
3242 if (!HAS_IPC(dev_priv))
3243 return -ENODEV;
3244
3245 return single_open(file, i915_ipc_status_show, dev_priv);
3246}
3247
3248static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
3249 size_t len, loff_t *offp)
3250{
3251 struct seq_file *m = file->private_data;
3252 struct drm_i915_private *dev_priv = m->private;
3253 int ret;
3254 bool enable;
3255
3256 ret = kstrtobool_from_user(ubuf, len, &enable);
3257 if (ret < 0)
3258 return ret;
3259
3260 intel_runtime_pm_get(dev_priv);
3261 if (!dev_priv->ipc_enabled && enable)
3262 DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
3263 dev_priv->wm.distrust_bios_wm = true;
3264 dev_priv->ipc_enabled = enable;
3265 intel_enable_ipc(dev_priv);
3266 intel_runtime_pm_put(dev_priv);
3267
3268 return len;
3269}
3270
3271static const struct file_operations i915_ipc_status_fops = {
3272 .owner = THIS_MODULE,
3273 .open = i915_ipc_status_open,
3274 .read = seq_read,
3275 .llseek = seq_lseek,
3276 .release = single_release,
3277 .write = i915_ipc_status_write
3278};
3279
Damien Lespiauc5511e42014-11-04 17:06:51 +00003280static int i915_ddb_info(struct seq_file *m, void *unused)
3281{
David Weinehall36cdd012016-08-22 13:59:31 +03003282 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3283 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003284 struct skl_ddb_allocation *ddb;
3285 struct skl_ddb_entry *entry;
3286 enum pipe pipe;
3287 int plane;
3288
David Weinehall36cdd012016-08-22 13:59:31 +03003289 if (INTEL_GEN(dev_priv) < 9)
Michal Wajdeczkoab309a62017-12-15 14:36:35 +00003290 return -ENODEV;
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003291
Damien Lespiauc5511e42014-11-04 17:06:51 +00003292 drm_modeset_lock_all(dev);
3293
3294 ddb = &dev_priv->wm.skl_hw.ddb;
3295
3296 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3297
3298 for_each_pipe(dev_priv, pipe) {
3299 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3300
Matt Roper8b364b42016-10-26 15:51:28 -07003301 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003302 entry = &ddb->plane[pipe][plane];
3303 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3304 entry->start, entry->end,
3305 skl_ddb_entry_size(entry));
3306 }
3307
Matt Roper4969d332015-09-24 15:53:10 -07003308 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003309 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3310 entry->end, skl_ddb_entry_size(entry));
3311 }
3312
3313 drm_modeset_unlock_all(dev);
3314
3315 return 0;
3316}
3317
Vandana Kannana54746e2015-03-03 20:53:10 +05303318static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003319 struct drm_device *dev,
3320 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303321{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003322 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303323 struct i915_drrs *drrs = &dev_priv->drrs;
3324 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003325 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003326 struct drm_connector_list_iter conn_iter;
Vandana Kannana54746e2015-03-03 20:53:10 +05303327
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003328 drm_connector_list_iter_begin(dev, &conn_iter);
3329 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003330 if (connector->state->crtc != &intel_crtc->base)
3331 continue;
3332
3333 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303334 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003335 drm_connector_list_iter_end(&conn_iter);
Vandana Kannana54746e2015-03-03 20:53:10 +05303336
3337 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3338 seq_puts(m, "\tVBT: DRRS_type: Static");
3339 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3340 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3341 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3342 seq_puts(m, "\tVBT: DRRS_type: None");
3343 else
3344 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3345
3346 seq_puts(m, "\n\n");
3347
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003348 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303349 struct intel_panel *panel;
3350
3351 mutex_lock(&drrs->mutex);
3352 /* DRRS Supported */
3353 seq_puts(m, "\tDRRS Supported: Yes\n");
3354
3355 /* disable_drrs() will make drrs->dp NULL */
3356 if (!drrs->dp) {
C, Ramalingamce6e2132017-11-20 09:53:47 +05303357 seq_puts(m, "Idleness DRRS: Disabled\n");
3358 if (dev_priv->psr.enabled)
3359 seq_puts(m,
3360 "\tAs PSR is enabled, DRRS is not enabled\n");
Vandana Kannana54746e2015-03-03 20:53:10 +05303361 mutex_unlock(&drrs->mutex);
3362 return;
3363 }
3364
3365 panel = &drrs->dp->attached_connector->panel;
3366 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3367 drrs->busy_frontbuffer_bits);
3368
3369 seq_puts(m, "\n\t\t");
3370 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3371 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3372 vrefresh = panel->fixed_mode->vrefresh;
3373 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3374 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3375 vrefresh = panel->downclock_mode->vrefresh;
3376 } else {
3377 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3378 drrs->refresh_rate_type);
3379 mutex_unlock(&drrs->mutex);
3380 return;
3381 }
3382 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3383
3384 seq_puts(m, "\n\t\t");
3385 mutex_unlock(&drrs->mutex);
3386 } else {
3387 /* DRRS not supported. Print the VBT parameter*/
3388 seq_puts(m, "\tDRRS Supported : No");
3389 }
3390 seq_puts(m, "\n");
3391}
3392
3393static int i915_drrs_status(struct seq_file *m, void *unused)
3394{
David Weinehall36cdd012016-08-22 13:59:31 +03003395 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3396 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303397 struct intel_crtc *intel_crtc;
3398 int active_crtc_cnt = 0;
3399
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003400 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303401 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003402 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303403 active_crtc_cnt++;
3404 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3405
3406 drrs_status_per_crtc(m, dev, intel_crtc);
3407 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303408 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003409 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303410
3411 if (!active_crtc_cnt)
3412 seq_puts(m, "No active crtc found\n");
3413
3414 return 0;
3415}
3416
Dave Airlie11bed952014-05-12 15:22:27 +10003417static int i915_dp_mst_info(struct seq_file *m, void *unused)
3418{
David Weinehall36cdd012016-08-22 13:59:31 +03003419 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3420 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003421 struct intel_encoder *intel_encoder;
3422 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003423 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003424 struct drm_connector_list_iter conn_iter;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003425
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003426 drm_connector_list_iter_begin(dev, &conn_iter);
3427 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003428 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003429 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003430
3431 intel_encoder = intel_attached_encoder(connector);
3432 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3433 continue;
3434
3435 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003436 if (!intel_dig_port->dp.can_mst)
3437 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003438
Jim Bride40ae80c2016-04-14 10:18:37 -07003439 seq_printf(m, "MST Source Port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003440 port_name(intel_dig_port->base.port));
Dave Airlie11bed952014-05-12 15:22:27 +10003441 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3442 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003443 drm_connector_list_iter_end(&conn_iter);
3444
Dave Airlie11bed952014-05-12 15:22:27 +10003445 return 0;
3446}
3447
Todd Previteeb3394fa2015-04-18 00:04:19 -07003448static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03003449 const char __user *ubuf,
3450 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003451{
3452 char *input_buffer;
3453 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003454 struct drm_device *dev;
3455 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003456 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003457 struct intel_dp *intel_dp;
3458 int val = 0;
3459
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05303460 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003461
Todd Previteeb3394fa2015-04-18 00:04:19 -07003462 if (len == 0)
3463 return 0;
3464
Geliang Tang261aeba2017-05-06 23:40:17 +08003465 input_buffer = memdup_user_nul(ubuf, len);
3466 if (IS_ERR(input_buffer))
3467 return PTR_ERR(input_buffer);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003468
Todd Previteeb3394fa2015-04-18 00:04:19 -07003469 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
3470
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003471 drm_connector_list_iter_begin(dev, &conn_iter);
3472 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003473 struct intel_encoder *encoder;
3474
Todd Previteeb3394fa2015-04-18 00:04:19 -07003475 if (connector->connector_type !=
3476 DRM_MODE_CONNECTOR_DisplayPort)
3477 continue;
3478
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003479 encoder = to_intel_encoder(connector->encoder);
3480 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3481 continue;
3482
3483 if (encoder && connector->status == connector_status_connected) {
3484 intel_dp = enc_to_intel_dp(&encoder->base);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003485 status = kstrtoint(input_buffer, 10, &val);
3486 if (status < 0)
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003487 break;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003488 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
3489 /* To prevent erroneous activation of the compliance
3490 * testing code, only accept an actual value of 1 here
3491 */
3492 if (val == 1)
Manasi Navarec1617ab2016-12-09 16:22:50 -08003493 intel_dp->compliance.test_active = 1;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003494 else
Manasi Navarec1617ab2016-12-09 16:22:50 -08003495 intel_dp->compliance.test_active = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003496 }
3497 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003498 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003499 kfree(input_buffer);
3500 if (status < 0)
3501 return status;
3502
3503 *offp += len;
3504 return len;
3505}
3506
3507static int i915_displayport_test_active_show(struct seq_file *m, void *data)
3508{
3509 struct drm_device *dev = m->private;
3510 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003511 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003512 struct intel_dp *intel_dp;
3513
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003514 drm_connector_list_iter_begin(dev, &conn_iter);
3515 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003516 struct intel_encoder *encoder;
3517
Todd Previteeb3394fa2015-04-18 00:04:19 -07003518 if (connector->connector_type !=
3519 DRM_MODE_CONNECTOR_DisplayPort)
3520 continue;
3521
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003522 encoder = to_intel_encoder(connector->encoder);
3523 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3524 continue;
3525
3526 if (encoder && connector->status == connector_status_connected) {
3527 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003528 if (intel_dp->compliance.test_active)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003529 seq_puts(m, "1");
3530 else
3531 seq_puts(m, "0");
3532 } else
3533 seq_puts(m, "0");
3534 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003535 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003536
3537 return 0;
3538}
3539
3540static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003541 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003542{
David Weinehall36cdd012016-08-22 13:59:31 +03003543 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003544
David Weinehall36cdd012016-08-22 13:59:31 +03003545 return single_open(file, i915_displayport_test_active_show,
3546 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003547}
3548
3549static const struct file_operations i915_displayport_test_active_fops = {
3550 .owner = THIS_MODULE,
3551 .open = i915_displayport_test_active_open,
3552 .read = seq_read,
3553 .llseek = seq_lseek,
3554 .release = single_release,
3555 .write = i915_displayport_test_active_write
3556};
3557
3558static int i915_displayport_test_data_show(struct seq_file *m, void *data)
3559{
3560 struct drm_device *dev = m->private;
3561 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003562 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003563 struct intel_dp *intel_dp;
3564
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003565 drm_connector_list_iter_begin(dev, &conn_iter);
3566 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003567 struct intel_encoder *encoder;
3568
Todd Previteeb3394fa2015-04-18 00:04:19 -07003569 if (connector->connector_type !=
3570 DRM_MODE_CONNECTOR_DisplayPort)
3571 continue;
3572
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003573 encoder = to_intel_encoder(connector->encoder);
3574 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3575 continue;
3576
3577 if (encoder && connector->status == connector_status_connected) {
3578 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navareb48a5ba2017-01-20 19:09:28 -08003579 if (intel_dp->compliance.test_type ==
3580 DP_TEST_LINK_EDID_READ)
3581 seq_printf(m, "%lx",
3582 intel_dp->compliance.test_data.edid);
Manasi Navare611032b2017-01-24 08:21:49 -08003583 else if (intel_dp->compliance.test_type ==
3584 DP_TEST_LINK_VIDEO_PATTERN) {
3585 seq_printf(m, "hdisplay: %d\n",
3586 intel_dp->compliance.test_data.hdisplay);
3587 seq_printf(m, "vdisplay: %d\n",
3588 intel_dp->compliance.test_data.vdisplay);
3589 seq_printf(m, "bpc: %u\n",
3590 intel_dp->compliance.test_data.bpc);
3591 }
Todd Previteeb3394fa2015-04-18 00:04:19 -07003592 } else
3593 seq_puts(m, "0");
3594 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003595 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003596
3597 return 0;
3598}
3599static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003600 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003601{
David Weinehall36cdd012016-08-22 13:59:31 +03003602 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003603
David Weinehall36cdd012016-08-22 13:59:31 +03003604 return single_open(file, i915_displayport_test_data_show,
3605 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003606}
3607
3608static const struct file_operations i915_displayport_test_data_fops = {
3609 .owner = THIS_MODULE,
3610 .open = i915_displayport_test_data_open,
3611 .read = seq_read,
3612 .llseek = seq_lseek,
3613 .release = single_release
3614};
3615
3616static int i915_displayport_test_type_show(struct seq_file *m, void *data)
3617{
3618 struct drm_device *dev = m->private;
3619 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003620 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003621 struct intel_dp *intel_dp;
3622
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003623 drm_connector_list_iter_begin(dev, &conn_iter);
3624 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003625 struct intel_encoder *encoder;
3626
Todd Previteeb3394fa2015-04-18 00:04:19 -07003627 if (connector->connector_type !=
3628 DRM_MODE_CONNECTOR_DisplayPort)
3629 continue;
3630
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003631 encoder = to_intel_encoder(connector->encoder);
3632 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3633 continue;
3634
3635 if (encoder && connector->status == connector_status_connected) {
3636 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003637 seq_printf(m, "%02lx", intel_dp->compliance.test_type);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003638 } else
3639 seq_puts(m, "0");
3640 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003641 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003642
3643 return 0;
3644}
3645
3646static int i915_displayport_test_type_open(struct inode *inode,
3647 struct file *file)
3648{
David Weinehall36cdd012016-08-22 13:59:31 +03003649 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003650
David Weinehall36cdd012016-08-22 13:59:31 +03003651 return single_open(file, i915_displayport_test_type_show,
3652 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003653}
3654
3655static const struct file_operations i915_displayport_test_type_fops = {
3656 .owner = THIS_MODULE,
3657 .open = i915_displayport_test_type_open,
3658 .read = seq_read,
3659 .llseek = seq_lseek,
3660 .release = single_release
3661};
3662
Damien Lespiau97e94b22014-11-04 17:06:50 +00003663static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003664{
David Weinehall36cdd012016-08-22 13:59:31 +03003665 struct drm_i915_private *dev_priv = m->private;
3666 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003667 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003668 int num_levels;
3669
David Weinehall36cdd012016-08-22 13:59:31 +03003670 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003671 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003672 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003673 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003674 else if (IS_G4X(dev_priv))
3675 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003676 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003677 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003678
3679 drm_modeset_lock_all(dev);
3680
3681 for (level = 0; level < num_levels; level++) {
3682 unsigned int latency = wm[level];
3683
Damien Lespiau97e94b22014-11-04 17:06:50 +00003684 /*
3685 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03003686 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00003687 */
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003688 if (INTEL_GEN(dev_priv) >= 9 ||
3689 IS_VALLEYVIEW(dev_priv) ||
3690 IS_CHERRYVIEW(dev_priv) ||
3691 IS_G4X(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00003692 latency *= 10;
3693 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003694 latency *= 5;
3695
3696 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003697 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003698 }
3699
3700 drm_modeset_unlock_all(dev);
3701}
3702
3703static int pri_wm_latency_show(struct seq_file *m, void *data)
3704{
David Weinehall36cdd012016-08-22 13:59:31 +03003705 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003706 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003707
David Weinehall36cdd012016-08-22 13:59:31 +03003708 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003709 latencies = dev_priv->wm.skl_latency;
3710 else
David Weinehall36cdd012016-08-22 13:59:31 +03003711 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003712
3713 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003714
3715 return 0;
3716}
3717
3718static int spr_wm_latency_show(struct seq_file *m, void *data)
3719{
David Weinehall36cdd012016-08-22 13:59:31 +03003720 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003721 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003722
David Weinehall36cdd012016-08-22 13:59:31 +03003723 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003724 latencies = dev_priv->wm.skl_latency;
3725 else
David Weinehall36cdd012016-08-22 13:59:31 +03003726 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003727
3728 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003729
3730 return 0;
3731}
3732
3733static int cur_wm_latency_show(struct seq_file *m, void *data)
3734{
David Weinehall36cdd012016-08-22 13:59:31 +03003735 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003736 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003737
David Weinehall36cdd012016-08-22 13:59:31 +03003738 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003739 latencies = dev_priv->wm.skl_latency;
3740 else
David Weinehall36cdd012016-08-22 13:59:31 +03003741 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003742
3743 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003744
3745 return 0;
3746}
3747
3748static int pri_wm_latency_open(struct inode *inode, struct file *file)
3749{
David Weinehall36cdd012016-08-22 13:59:31 +03003750 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003751
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003752 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003753 return -ENODEV;
3754
David Weinehall36cdd012016-08-22 13:59:31 +03003755 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003756}
3757
3758static int spr_wm_latency_open(struct inode *inode, struct file *file)
3759{
David Weinehall36cdd012016-08-22 13:59:31 +03003760 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003761
David Weinehall36cdd012016-08-22 13:59:31 +03003762 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003763 return -ENODEV;
3764
David Weinehall36cdd012016-08-22 13:59:31 +03003765 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003766}
3767
3768static int cur_wm_latency_open(struct inode *inode, struct file *file)
3769{
David Weinehall36cdd012016-08-22 13:59:31 +03003770 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003771
David Weinehall36cdd012016-08-22 13:59:31 +03003772 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003773 return -ENODEV;
3774
David Weinehall36cdd012016-08-22 13:59:31 +03003775 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003776}
3777
3778static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00003779 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003780{
3781 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003782 struct drm_i915_private *dev_priv = m->private;
3783 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003784 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03003785 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003786 int level;
3787 int ret;
3788 char tmp[32];
3789
David Weinehall36cdd012016-08-22 13:59:31 +03003790 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003791 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003792 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003793 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003794 else if (IS_G4X(dev_priv))
3795 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003796 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003797 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003798
Ville Syrjälä369a1342014-01-22 14:36:08 +02003799 if (len >= sizeof(tmp))
3800 return -EINVAL;
3801
3802 if (copy_from_user(tmp, ubuf, len))
3803 return -EFAULT;
3804
3805 tmp[len] = '\0';
3806
Damien Lespiau97e94b22014-11-04 17:06:50 +00003807 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
3808 &new[0], &new[1], &new[2], &new[3],
3809 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003810 if (ret != num_levels)
3811 return -EINVAL;
3812
3813 drm_modeset_lock_all(dev);
3814
3815 for (level = 0; level < num_levels; level++)
3816 wm[level] = new[level];
3817
3818 drm_modeset_unlock_all(dev);
3819
3820 return len;
3821}
3822
3823
3824static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3825 size_t len, loff_t *offp)
3826{
3827 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003828 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003829 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003830
David Weinehall36cdd012016-08-22 13:59:31 +03003831 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003832 latencies = dev_priv->wm.skl_latency;
3833 else
David Weinehall36cdd012016-08-22 13:59:31 +03003834 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003835
3836 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003837}
3838
3839static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3840 size_t len, loff_t *offp)
3841{
3842 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003843 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003844 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003845
David Weinehall36cdd012016-08-22 13:59:31 +03003846 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003847 latencies = dev_priv->wm.skl_latency;
3848 else
David Weinehall36cdd012016-08-22 13:59:31 +03003849 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003850
3851 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003852}
3853
3854static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3855 size_t len, loff_t *offp)
3856{
3857 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003858 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003859 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003860
David Weinehall36cdd012016-08-22 13:59:31 +03003861 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003862 latencies = dev_priv->wm.skl_latency;
3863 else
David Weinehall36cdd012016-08-22 13:59:31 +03003864 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003865
3866 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003867}
3868
3869static const struct file_operations i915_pri_wm_latency_fops = {
3870 .owner = THIS_MODULE,
3871 .open = pri_wm_latency_open,
3872 .read = seq_read,
3873 .llseek = seq_lseek,
3874 .release = single_release,
3875 .write = pri_wm_latency_write
3876};
3877
3878static const struct file_operations i915_spr_wm_latency_fops = {
3879 .owner = THIS_MODULE,
3880 .open = spr_wm_latency_open,
3881 .read = seq_read,
3882 .llseek = seq_lseek,
3883 .release = single_release,
3884 .write = spr_wm_latency_write
3885};
3886
3887static const struct file_operations i915_cur_wm_latency_fops = {
3888 .owner = THIS_MODULE,
3889 .open = cur_wm_latency_open,
3890 .read = seq_read,
3891 .llseek = seq_lseek,
3892 .release = single_release,
3893 .write = cur_wm_latency_write
3894};
3895
Kees Cook647416f2013-03-10 14:10:06 -07003896static int
3897i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003898{
David Weinehall36cdd012016-08-22 13:59:31 +03003899 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003900
Chris Wilsond98c52c2016-04-13 17:35:05 +01003901 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003902
Kees Cook647416f2013-03-10 14:10:06 -07003903 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003904}
3905
Kees Cook647416f2013-03-10 14:10:06 -07003906static int
3907i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003908{
Chris Wilson598b6b52017-03-25 13:47:35 +00003909 struct drm_i915_private *i915 = data;
3910 struct intel_engine_cs *engine;
3911 unsigned int tmp;
Imre Deakd46c0512014-04-14 20:24:27 +03003912
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02003913 /*
3914 * There is no safeguard against this debugfs entry colliding
3915 * with the hangcheck calling same i915_handle_error() in
3916 * parallel, causing an explosion. For now we assume that the
3917 * test harness is responsible enough not to inject gpu hangs
3918 * while it is writing to 'i915_wedged'
3919 */
3920
Chris Wilson598b6b52017-03-25 13:47:35 +00003921 if (i915_reset_backoff(&i915->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02003922 return -EAGAIN;
3923
Chris Wilson598b6b52017-03-25 13:47:35 +00003924 for_each_engine_masked(engine, i915, val, tmp) {
3925 engine->hangcheck.seqno = intel_engine_get_seqno(engine);
3926 engine->hangcheck.stalled = true;
3927 }
Imre Deakd46c0512014-04-14 20:24:27 +03003928
Chris Wilson598b6b52017-03-25 13:47:35 +00003929 i915_handle_error(i915, val, "Manually setting wedged to %llu", val);
3930
3931 wait_on_bit(&i915->gpu_error.flags,
Chris Wilsond3df42b2017-03-16 17:13:05 +00003932 I915_RESET_HANDOFF,
3933 TASK_UNINTERRUPTIBLE);
3934
Kees Cook647416f2013-03-10 14:10:06 -07003935 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003936}
3937
Kees Cook647416f2013-03-10 14:10:06 -07003938DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3939 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003940 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003941
Kees Cook647416f2013-03-10 14:10:06 -07003942static int
Chris Wilson64486ae2017-03-07 15:59:08 +00003943fault_irq_set(struct drm_i915_private *i915,
3944 unsigned long *irq,
3945 unsigned long val)
3946{
3947 int err;
3948
3949 err = mutex_lock_interruptible(&i915->drm.struct_mutex);
3950 if (err)
3951 return err;
3952
3953 err = i915_gem_wait_for_idle(i915,
3954 I915_WAIT_LOCKED |
3955 I915_WAIT_INTERRUPTIBLE);
3956 if (err)
3957 goto err_unlock;
3958
Chris Wilson64486ae2017-03-07 15:59:08 +00003959 *irq = val;
3960 mutex_unlock(&i915->drm.struct_mutex);
3961
3962 /* Flush idle worker to disarm irq */
Chris Wilson7c262402017-10-06 11:40:38 +01003963 drain_delayed_work(&i915->gt.idle_work);
Chris Wilson64486ae2017-03-07 15:59:08 +00003964
3965 return 0;
3966
3967err_unlock:
3968 mutex_unlock(&i915->drm.struct_mutex);
3969 return err;
3970}
3971
3972static int
Chris Wilson094f9a52013-09-25 17:34:55 +01003973i915_ring_missed_irq_get(void *data, u64 *val)
3974{
David Weinehall36cdd012016-08-22 13:59:31 +03003975 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01003976
3977 *val = dev_priv->gpu_error.missed_irq_rings;
3978 return 0;
3979}
3980
3981static int
3982i915_ring_missed_irq_set(void *data, u64 val)
3983{
Chris Wilson64486ae2017-03-07 15:59:08 +00003984 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01003985
Chris Wilson64486ae2017-03-07 15:59:08 +00003986 return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01003987}
3988
3989DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3990 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3991 "0x%08llx\n");
3992
3993static int
3994i915_ring_test_irq_get(void *data, u64 *val)
3995{
David Weinehall36cdd012016-08-22 13:59:31 +03003996 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01003997
3998 *val = dev_priv->gpu_error.test_irq_rings;
3999
4000 return 0;
4001}
4002
4003static int
4004i915_ring_test_irq_set(void *data, u64 val)
4005{
Chris Wilson64486ae2017-03-07 15:59:08 +00004006 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004007
Chris Wilson64486ae2017-03-07 15:59:08 +00004008 val &= INTEL_INFO(i915)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004009 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004010
Chris Wilson64486ae2017-03-07 15:59:08 +00004011 return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004012}
4013
4014DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4015 i915_ring_test_irq_get, i915_ring_test_irq_set,
4016 "0x%08llx\n");
4017
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004018#define DROP_UNBOUND BIT(0)
4019#define DROP_BOUND BIT(1)
4020#define DROP_RETIRE BIT(2)
4021#define DROP_ACTIVE BIT(3)
4022#define DROP_FREED BIT(4)
4023#define DROP_SHRINK_ALL BIT(5)
4024#define DROP_IDLE BIT(6)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004025#define DROP_ALL (DROP_UNBOUND | \
4026 DROP_BOUND | \
4027 DROP_RETIRE | \
4028 DROP_ACTIVE | \
Chris Wilson8eadc192017-03-08 14:46:22 +00004029 DROP_FREED | \
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004030 DROP_SHRINK_ALL |\
4031 DROP_IDLE)
Kees Cook647416f2013-03-10 14:10:06 -07004032static int
4033i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004034{
Kees Cook647416f2013-03-10 14:10:06 -07004035 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004036
Kees Cook647416f2013-03-10 14:10:06 -07004037 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004038}
4039
Kees Cook647416f2013-03-10 14:10:06 -07004040static int
4041i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004042{
David Weinehall36cdd012016-08-22 13:59:31 +03004043 struct drm_i915_private *dev_priv = data;
4044 struct drm_device *dev = &dev_priv->drm;
Chris Wilson00c26cf2017-05-24 17:26:53 +01004045 int ret = 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004046
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004047 DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
4048 val, val & DROP_ALL);
Chris Wilsondd624af2013-01-15 12:39:35 +00004049
4050 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4051 * on ioctls on -EAGAIN. */
Chris Wilson00c26cf2017-05-24 17:26:53 +01004052 if (val & (DROP_ACTIVE | DROP_RETIRE)) {
4053 ret = mutex_lock_interruptible(&dev->struct_mutex);
Chris Wilsondd624af2013-01-15 12:39:35 +00004054 if (ret)
Chris Wilson00c26cf2017-05-24 17:26:53 +01004055 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004056
Chris Wilson00c26cf2017-05-24 17:26:53 +01004057 if (val & DROP_ACTIVE)
4058 ret = i915_gem_wait_for_idle(dev_priv,
4059 I915_WAIT_INTERRUPTIBLE |
4060 I915_WAIT_LOCKED);
4061
4062 if (val & DROP_RETIRE)
4063 i915_gem_retire_requests(dev_priv);
4064
4065 mutex_unlock(&dev->struct_mutex);
4066 }
Chris Wilsondd624af2013-01-15 12:39:35 +00004067
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004068 fs_reclaim_acquire(GFP_KERNEL);
Chris Wilson21ab4e72014-09-09 11:16:08 +01004069 if (val & DROP_BOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004070 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004071
Chris Wilson21ab4e72014-09-09 11:16:08 +01004072 if (val & DROP_UNBOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004073 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004074
Chris Wilson8eadc192017-03-08 14:46:22 +00004075 if (val & DROP_SHRINK_ALL)
4076 i915_gem_shrink_all(dev_priv);
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004077 fs_reclaim_release(GFP_KERNEL);
Chris Wilson8eadc192017-03-08 14:46:22 +00004078
Chris Wilsonb4a0b322017-10-18 13:16:21 +01004079 if (val & DROP_IDLE)
4080 drain_delayed_work(&dev_priv->gt.idle_work);
4081
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004082 if (val & DROP_FREED) {
4083 synchronize_rcu();
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004084 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004085 }
4086
Kees Cook647416f2013-03-10 14:10:06 -07004087 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004088}
4089
Kees Cook647416f2013-03-10 14:10:06 -07004090DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4091 i915_drop_caches_get, i915_drop_caches_set,
4092 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004093
Kees Cook647416f2013-03-10 14:10:06 -07004094static int
4095i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004096{
David Weinehall36cdd012016-08-22 13:59:31 +03004097 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004098
David Weinehall36cdd012016-08-22 13:59:31 +03004099 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004100 return -ENODEV;
4101
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004102 *val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004103 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004104}
4105
Kees Cook647416f2013-03-10 14:10:06 -07004106static int
4107i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004108{
David Weinehall36cdd012016-08-22 13:59:31 +03004109 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004110 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304111 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004112 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004113
David Weinehall36cdd012016-08-22 13:59:31 +03004114 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004115 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004116
Kees Cook647416f2013-03-10 14:10:06 -07004117 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004118
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004119 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004120 if (ret)
4121 return ret;
4122
Jesse Barnes358733e2011-07-27 11:53:01 -07004123 /*
4124 * Turbo will still be enabled, but won't go above the set value.
4125 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304126 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004127
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004128 hw_max = rps->max_freq;
4129 hw_min = rps->min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004130
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004131 if (val < hw_min || val > hw_max || val < rps->min_freq_softlimit) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004132 mutex_unlock(&dev_priv->pcu_lock);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004133 return -EINVAL;
4134 }
4135
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004136 rps->max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004137
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004138 if (intel_set_rps(dev_priv, val))
4139 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004140
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004141 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004142
Kees Cook647416f2013-03-10 14:10:06 -07004143 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004144}
4145
Kees Cook647416f2013-03-10 14:10:06 -07004146DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4147 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004148 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004149
Kees Cook647416f2013-03-10 14:10:06 -07004150static int
4151i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004152{
David Weinehall36cdd012016-08-22 13:59:31 +03004153 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004154
Chris Wilson62e1baa2016-07-13 09:10:36 +01004155 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004156 return -ENODEV;
4157
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004158 *val = intel_gpu_freq(dev_priv, dev_priv->gt_pm.rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004159 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004160}
4161
Kees Cook647416f2013-03-10 14:10:06 -07004162static int
4163i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004164{
David Weinehall36cdd012016-08-22 13:59:31 +03004165 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004166 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304167 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004168 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004169
Chris Wilson62e1baa2016-07-13 09:10:36 +01004170 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004171 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004172
Kees Cook647416f2013-03-10 14:10:06 -07004173 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004174
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004175 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004176 if (ret)
4177 return ret;
4178
Jesse Barnes1523c312012-05-25 12:34:54 -07004179 /*
4180 * Turbo will still be enabled, but won't go below the set value.
4181 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304182 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004183
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004184 hw_max = rps->max_freq;
4185 hw_min = rps->min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004186
David Weinehall36cdd012016-08-22 13:59:31 +03004187 if (val < hw_min ||
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004188 val > hw_max || val > rps->max_freq_softlimit) {
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004189 mutex_unlock(&dev_priv->pcu_lock);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004190 return -EINVAL;
4191 }
4192
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004193 rps->min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004194
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004195 if (intel_set_rps(dev_priv, val))
4196 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004197
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01004198 mutex_unlock(&dev_priv->pcu_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004199
Kees Cook647416f2013-03-10 14:10:06 -07004200 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004201}
4202
Kees Cook647416f2013-03-10 14:10:06 -07004203DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4204 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004205 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004206
Kees Cook647416f2013-03-10 14:10:06 -07004207static int
4208i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004209{
David Weinehall36cdd012016-08-22 13:59:31 +03004210 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004211 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004212
David Weinehall36cdd012016-08-22 13:59:31 +03004213 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004214 return -ENODEV;
4215
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004216 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004217
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004218 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004219
4220 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004221
Kees Cook647416f2013-03-10 14:10:06 -07004222 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004223
Kees Cook647416f2013-03-10 14:10:06 -07004224 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004225}
4226
Kees Cook647416f2013-03-10 14:10:06 -07004227static int
4228i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004229{
David Weinehall36cdd012016-08-22 13:59:31 +03004230 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004231 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004232
David Weinehall36cdd012016-08-22 13:59:31 +03004233 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004234 return -ENODEV;
4235
Kees Cook647416f2013-03-10 14:10:06 -07004236 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004237 return -EINVAL;
4238
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004239 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004240 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004241
4242 /* Update the cache sharing policy here as well */
4243 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4244 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4245 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4246 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4247
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004248 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004249 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004250}
4251
Kees Cook647416f2013-03-10 14:10:06 -07004252DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4253 i915_cache_sharing_get, i915_cache_sharing_set,
4254 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004255
David Weinehall36cdd012016-08-22 13:59:31 +03004256static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004257 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004258{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03004259 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07004260 int ss;
4261 u32 sig1[ss_max], sig2[ss_max];
4262
4263 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4264 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4265 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4266 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4267
4268 for (ss = 0; ss < ss_max; ss++) {
4269 unsigned int eu_cnt;
4270
4271 if (sig1[ss] & CHV_SS_PG_ENABLE)
4272 /* skip disabled subslice */
4273 continue;
4274
Imre Deakf08a0c92016-08-31 19:13:04 +03004275 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03004276 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07004277 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4278 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4279 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4280 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03004281 sseu->eu_total += eu_cnt;
4282 sseu->eu_per_subslice = max_t(unsigned int,
4283 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004284 }
Jeff McGee5d395252015-04-03 18:13:17 -07004285}
4286
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004287static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
4288 struct sseu_dev_info *sseu)
4289{
4290 const struct intel_device_info *info = INTEL_INFO(dev_priv);
4291 int s_max = 6, ss_max = 4;
4292 int s, ss;
4293 u32 s_reg[s_max], eu_reg[2 * s_max], eu_mask[2];
4294
4295 for (s = 0; s < s_max; s++) {
4296 /*
4297 * FIXME: Valid SS Mask respects the spec and read
4298 * only valid bits for those registers, excluding reserverd
4299 * although this seems wrong because it would leave many
4300 * subslices without ACK.
4301 */
4302 s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
4303 GEN10_PGCTL_VALID_SS_MASK(s);
4304 eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
4305 eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
4306 }
4307
4308 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4309 GEN9_PGCTL_SSA_EU19_ACK |
4310 GEN9_PGCTL_SSA_EU210_ACK |
4311 GEN9_PGCTL_SSA_EU311_ACK;
4312 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4313 GEN9_PGCTL_SSB_EU19_ACK |
4314 GEN9_PGCTL_SSB_EU210_ACK |
4315 GEN9_PGCTL_SSB_EU311_ACK;
4316
4317 for (s = 0; s < s_max; s++) {
4318 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4319 /* skip disabled slice */
4320 continue;
4321
4322 sseu->slice_mask |= BIT(s);
4323 sseu->subslice_mask = info->sseu.subslice_mask;
4324
4325 for (ss = 0; ss < ss_max; ss++) {
4326 unsigned int eu_cnt;
4327
4328 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4329 /* skip disabled subslice */
4330 continue;
4331
4332 eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
4333 eu_mask[ss % 2]);
4334 sseu->eu_total += eu_cnt;
4335 sseu->eu_per_subslice = max_t(unsigned int,
4336 sseu->eu_per_subslice,
4337 eu_cnt);
4338 }
4339 }
4340}
4341
David Weinehall36cdd012016-08-22 13:59:31 +03004342static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004343 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004344{
Jeff McGee1c046bc2015-04-03 18:13:18 -07004345 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004346 int s, ss;
4347 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4348
Jeff McGee1c046bc2015-04-03 18:13:18 -07004349 /* BXT has a single slice and at most 3 subslices. */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004350 if (IS_GEN9_LP(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004351 s_max = 1;
4352 ss_max = 3;
4353 }
4354
4355 for (s = 0; s < s_max; s++) {
4356 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4357 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4358 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4359 }
4360
Jeff McGee5d395252015-04-03 18:13:17 -07004361 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4362 GEN9_PGCTL_SSA_EU19_ACK |
4363 GEN9_PGCTL_SSA_EU210_ACK |
4364 GEN9_PGCTL_SSA_EU311_ACK;
4365 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4366 GEN9_PGCTL_SSB_EU19_ACK |
4367 GEN9_PGCTL_SSB_EU210_ACK |
4368 GEN9_PGCTL_SSB_EU311_ACK;
4369
4370 for (s = 0; s < s_max; s++) {
4371 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4372 /* skip disabled slice */
4373 continue;
4374
Imre Deakf08a0c92016-08-31 19:13:04 +03004375 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004376
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004377 if (IS_GEN9_BC(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03004378 sseu->subslice_mask =
4379 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004380
Jeff McGee5d395252015-04-03 18:13:17 -07004381 for (ss = 0; ss < ss_max; ss++) {
4382 unsigned int eu_cnt;
4383
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004384 if (IS_GEN9_LP(dev_priv)) {
Imre Deak57ec1712016-08-31 19:13:05 +03004385 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4386 /* skip disabled subslice */
4387 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004388
Imre Deak57ec1712016-08-31 19:13:05 +03004389 sseu->subslice_mask |= BIT(ss);
4390 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004391
Jeff McGee5d395252015-04-03 18:13:17 -07004392 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4393 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03004394 sseu->eu_total += eu_cnt;
4395 sseu->eu_per_subslice = max_t(unsigned int,
4396 sseu->eu_per_subslice,
4397 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004398 }
4399 }
4400}
4401
David Weinehall36cdd012016-08-22 13:59:31 +03004402static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004403 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004404{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004405 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03004406 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004407
Imre Deakf08a0c92016-08-31 19:13:04 +03004408 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004409
Imre Deakf08a0c92016-08-31 19:13:04 +03004410 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03004411 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03004412 sseu->eu_per_subslice =
4413 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03004414 sseu->eu_total = sseu->eu_per_subslice *
4415 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004416
4417 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03004418 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03004419 u8 subslice_7eu =
4420 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004421
Imre Deak915490d2016-08-31 19:13:01 +03004422 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004423 }
4424 }
4425}
4426
Imre Deak615d8902016-08-31 19:13:03 +03004427static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
4428 const struct sseu_dev_info *sseu)
4429{
4430 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4431 const char *type = is_available_info ? "Available" : "Enabled";
4432
Imre Deakc67ba532016-08-31 19:13:06 +03004433 seq_printf(m, " %s Slice Mask: %04x\n", type,
4434 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004435 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03004436 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004437 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004438 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03004439 seq_printf(m, " %s Subslice Mask: %04x\n", type,
4440 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004441 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004442 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004443 seq_printf(m, " %s EU Total: %u\n", type,
4444 sseu->eu_total);
4445 seq_printf(m, " %s EU Per Subslice: %u\n", type,
4446 sseu->eu_per_subslice);
4447
4448 if (!is_available_info)
4449 return;
4450
4451 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
4452 if (HAS_POOLED_EU(dev_priv))
4453 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
4454
4455 seq_printf(m, " Has Slice Power Gating: %s\n",
4456 yesno(sseu->has_slice_pg));
4457 seq_printf(m, " Has Subslice Power Gating: %s\n",
4458 yesno(sseu->has_subslice_pg));
4459 seq_printf(m, " Has EU Power Gating: %s\n",
4460 yesno(sseu->has_eu_pg));
4461}
4462
Jeff McGee38732182015-02-13 10:27:54 -06004463static int i915_sseu_status(struct seq_file *m, void *unused)
4464{
David Weinehall36cdd012016-08-22 13:59:31 +03004465 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03004466 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06004467
David Weinehall36cdd012016-08-22 13:59:31 +03004468 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06004469 return -ENODEV;
4470
4471 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03004472 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06004473
Jeff McGee7f992ab2015-02-13 10:27:55 -06004474 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03004475 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03004476
4477 intel_runtime_pm_get(dev_priv);
4478
David Weinehall36cdd012016-08-22 13:59:31 +03004479 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004480 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004481 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004482 broadwell_sseu_device_status(dev_priv, &sseu);
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004483 } else if (IS_GEN9(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004484 gen9_sseu_device_status(dev_priv, &sseu);
Rodrigo Vivif8c3dcf2017-10-25 17:15:46 -07004485 } else if (INTEL_GEN(dev_priv) >= 10) {
4486 gen10_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004487 }
David Weinehall238010e2016-08-01 17:33:27 +03004488
4489 intel_runtime_pm_put(dev_priv);
4490
Imre Deak615d8902016-08-31 19:13:03 +03004491 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004492
Jeff McGee38732182015-02-13 10:27:54 -06004493 return 0;
4494}
4495
Ben Widawsky6d794d42011-04-25 11:25:56 -07004496static int i915_forcewake_open(struct inode *inode, struct file *file)
4497{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004498 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004499
Chris Wilsond7a133d2017-09-07 14:44:41 +01004500 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004501 return 0;
4502
Chris Wilsond7a133d2017-09-07 14:44:41 +01004503 intel_runtime_pm_get(i915);
4504 intel_uncore_forcewake_user_get(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004505
4506 return 0;
4507}
4508
Ben Widawskyc43b5632012-04-16 14:07:40 -07004509static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004510{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004511 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004512
Chris Wilsond7a133d2017-09-07 14:44:41 +01004513 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004514 return 0;
4515
Chris Wilsond7a133d2017-09-07 14:44:41 +01004516 intel_uncore_forcewake_user_put(i915);
4517 intel_runtime_pm_put(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004518
4519 return 0;
4520}
4521
4522static const struct file_operations i915_forcewake_fops = {
4523 .owner = THIS_MODULE,
4524 .open = i915_forcewake_open,
4525 .release = i915_forcewake_release,
4526};
4527
Lyude317eaa92017-02-03 21:18:25 -05004528static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
4529{
4530 struct drm_i915_private *dev_priv = m->private;
4531 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4532
4533 seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
4534 seq_printf(m, "Detected: %s\n",
4535 yesno(delayed_work_pending(&hotplug->reenable_work)));
4536
4537 return 0;
4538}
4539
4540static ssize_t i915_hpd_storm_ctl_write(struct file *file,
4541 const char __user *ubuf, size_t len,
4542 loff_t *offp)
4543{
4544 struct seq_file *m = file->private_data;
4545 struct drm_i915_private *dev_priv = m->private;
4546 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4547 unsigned int new_threshold;
4548 int i;
4549 char *newline;
4550 char tmp[16];
4551
4552 if (len >= sizeof(tmp))
4553 return -EINVAL;
4554
4555 if (copy_from_user(tmp, ubuf, len))
4556 return -EFAULT;
4557
4558 tmp[len] = '\0';
4559
4560 /* Strip newline, if any */
4561 newline = strchr(tmp, '\n');
4562 if (newline)
4563 *newline = '\0';
4564
4565 if (strcmp(tmp, "reset") == 0)
4566 new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4567 else if (kstrtouint(tmp, 10, &new_threshold) != 0)
4568 return -EINVAL;
4569
4570 if (new_threshold > 0)
4571 DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
4572 new_threshold);
4573 else
4574 DRM_DEBUG_KMS("Disabling HPD storm detection\n");
4575
4576 spin_lock_irq(&dev_priv->irq_lock);
4577 hotplug->hpd_storm_threshold = new_threshold;
4578 /* Reset the HPD storm stats so we don't accidentally trigger a storm */
4579 for_each_hpd_pin(i)
4580 hotplug->stats[i].count = 0;
4581 spin_unlock_irq(&dev_priv->irq_lock);
4582
4583 /* Re-enable hpd immediately if we were in an irq storm */
4584 flush_delayed_work(&dev_priv->hotplug.reenable_work);
4585
4586 return len;
4587}
4588
4589static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
4590{
4591 return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
4592}
4593
4594static const struct file_operations i915_hpd_storm_ctl_fops = {
4595 .owner = THIS_MODULE,
4596 .open = i915_hpd_storm_ctl_open,
4597 .read = seq_read,
4598 .llseek = seq_lseek,
4599 .release = single_release,
4600 .write = i915_hpd_storm_ctl_write
4601};
4602
C, Ramalingam35954e82017-11-08 00:08:23 +05304603static int i915_drrs_ctl_set(void *data, u64 val)
4604{
4605 struct drm_i915_private *dev_priv = data;
4606 struct drm_device *dev = &dev_priv->drm;
4607 struct intel_crtc *intel_crtc;
4608 struct intel_encoder *encoder;
4609 struct intel_dp *intel_dp;
4610
4611 if (INTEL_GEN(dev_priv) < 7)
4612 return -ENODEV;
4613
4614 drm_modeset_lock_all(dev);
4615 for_each_intel_crtc(dev, intel_crtc) {
4616 if (!intel_crtc->base.state->active ||
4617 !intel_crtc->config->has_drrs)
4618 continue;
4619
4620 for_each_encoder_on_crtc(dev, &intel_crtc->base, encoder) {
4621 if (encoder->type != INTEL_OUTPUT_EDP)
4622 continue;
4623
4624 DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
4625 val ? "en" : "dis", val);
4626
4627 intel_dp = enc_to_intel_dp(&encoder->base);
4628 if (val)
4629 intel_edp_drrs_enable(intel_dp,
4630 intel_crtc->config);
4631 else
4632 intel_edp_drrs_disable(intel_dp,
4633 intel_crtc->config);
4634 }
4635 }
4636 drm_modeset_unlock_all(dev);
4637
4638 return 0;
4639}
4640
4641DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");
4642
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004643static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004644 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004645 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004646 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004647 {"i915_gem_stolen", i915_gem_stolen_list_info },
Chris Wilsona6172a82009-02-11 14:26:38 +00004648 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004649 {"i915_gem_interrupt", i915_interrupt_info, 0},
Brad Volkin493018d2014-12-11 12:13:08 -08004650 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01004651 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01004652 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01004653 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07004654 {"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
Oscar Mateoa8b93702017-05-10 15:04:51 +00004655 {"i915_guc_stage_pool", i915_guc_stage_pool, 0},
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08004656 {"i915_huc_load_status", i915_huc_load_status_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304657 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02004658 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Michel Thierry061d06a2017-06-20 10:57:49 +01004659 {"i915_reset_info", i915_reset_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004660 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004661 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004662 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02004663 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004664 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004665 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004666 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004667 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02004668 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004669 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004670 {"i915_context_status", i915_context_status, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02004671 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004672 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004673 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004674 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004675 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004676 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004677 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01004678 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004679 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02004680 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004681 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01004682 {"i915_engine_info", i915_engine_info, 0},
Chris Wilsonc5418a82017-10-13 21:26:19 +01004683 {"i915_shrinker_info", i915_shrinker_info, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004684 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004685 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004686 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004687 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06004688 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05304689 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01004690 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004691};
Ben Gamari27c202a2009-07-01 22:26:52 -04004692#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004693
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004694static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004695 const char *name;
4696 const struct file_operations *fops;
4697} i915_debugfs_files[] = {
4698 {"i915_wedged", &i915_wedged_fops},
4699 {"i915_max_freq", &i915_max_freq_fops},
4700 {"i915_min_freq", &i915_min_freq_fops},
4701 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004702 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4703 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004704 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004705#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02004706 {"i915_error_state", &i915_error_state_fops},
Chris Wilson5a4c6f12017-02-14 16:46:11 +00004707 {"i915_gpu_info", &i915_gpu_info_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004708#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02004709 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004710 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004711 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4712 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4713 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Ville Syrjälä4127dc42017-06-06 15:44:12 +03004714 {"i915_fbc_false_color", &i915_fbc_false_color_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07004715 {"i915_dp_test_data", &i915_displayport_test_data_fops},
4716 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05304717 {"i915_dp_test_active", &i915_displayport_test_active_fops},
Lyude317eaa92017-02-03 21:18:25 -05004718 {"i915_guc_log_control", &i915_guc_log_control_fops},
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05304719 {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
C, Ramalingam35954e82017-11-08 00:08:23 +05304720 {"i915_ipc_status", &i915_ipc_status_fops},
4721 {"i915_drrs_ctl", &i915_drrs_ctl_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02004722};
4723
Chris Wilson1dac8912016-06-24 14:00:17 +01004724int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004725{
Chris Wilson91c8a322016-07-05 10:40:23 +01004726 struct drm_minor *minor = dev_priv->drm.primary;
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004727 struct dentry *ent;
Daniel Vetter34b96742013-07-04 20:49:44 +02004728 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004729
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004730 ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
4731 minor->debugfs_root, to_i915(minor->dev),
4732 &i915_forcewake_fops);
4733 if (!ent)
4734 return -ENOMEM;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004735
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004736 ret = intel_pipe_crc_create(minor);
4737 if (ret)
4738 return ret;
Damien Lespiau07144422013-10-15 18:55:40 +01004739
Daniel Vetter34b96742013-07-04 20:49:44 +02004740 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004741 ent = debugfs_create_file(i915_debugfs_files[i].name,
4742 S_IRUGO | S_IWUSR,
4743 minor->debugfs_root,
4744 to_i915(minor->dev),
Daniel Vetter34b96742013-07-04 20:49:44 +02004745 i915_debugfs_files[i].fops);
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004746 if (!ent)
4747 return -ENOMEM;
Daniel Vetter34b96742013-07-04 20:49:44 +02004748 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004749
Ben Gamari27c202a2009-07-01 22:26:52 -04004750 return drm_debugfs_create_files(i915_debugfs_list,
4751 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004752 minor->debugfs_root, minor);
4753}
4754
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004755struct dpcd_block {
4756 /* DPCD dump start address. */
4757 unsigned int offset;
4758 /* DPCD dump end address, inclusive. If unset, .size will be used. */
4759 unsigned int end;
4760 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
4761 size_t size;
4762 /* Only valid for eDP. */
4763 bool edp;
4764};
4765
4766static const struct dpcd_block i915_dpcd_debug[] = {
4767 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
4768 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
4769 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
4770 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
4771 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
4772 { .offset = DP_SET_POWER },
4773 { .offset = DP_EDP_DPCD_REV },
4774 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
4775 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
4776 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
4777};
4778
4779static int i915_dpcd_show(struct seq_file *m, void *data)
4780{
4781 struct drm_connector *connector = m->private;
4782 struct intel_dp *intel_dp =
4783 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4784 uint8_t buf[16];
4785 ssize_t err;
4786 int i;
4787
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03004788 if (connector->status != connector_status_connected)
4789 return -ENODEV;
4790
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004791 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
4792 const struct dpcd_block *b = &i915_dpcd_debug[i];
4793 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
4794
4795 if (b->edp &&
4796 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
4797 continue;
4798
4799 /* low tech for now */
4800 if (WARN_ON(size > sizeof(buf)))
4801 continue;
4802
4803 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4804 if (err <= 0) {
4805 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
4806 size, b->offset, err);
4807 continue;
4808 }
4809
4810 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08004811 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004812
4813 return 0;
4814}
4815
4816static int i915_dpcd_open(struct inode *inode, struct file *file)
4817{
4818 return single_open(file, i915_dpcd_show, inode->i_private);
4819}
4820
4821static const struct file_operations i915_dpcd_fops = {
4822 .owner = THIS_MODULE,
4823 .open = i915_dpcd_open,
4824 .read = seq_read,
4825 .llseek = seq_lseek,
4826 .release = single_release,
4827};
4828
David Weinehallecbd6782016-08-23 12:23:56 +03004829static int i915_panel_show(struct seq_file *m, void *data)
4830{
4831 struct drm_connector *connector = m->private;
4832 struct intel_dp *intel_dp =
4833 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4834
4835 if (connector->status != connector_status_connected)
4836 return -ENODEV;
4837
4838 seq_printf(m, "Panel power up delay: %d\n",
4839 intel_dp->panel_power_up_delay);
4840 seq_printf(m, "Panel power down delay: %d\n",
4841 intel_dp->panel_power_down_delay);
4842 seq_printf(m, "Backlight on delay: %d\n",
4843 intel_dp->backlight_on_delay);
4844 seq_printf(m, "Backlight off delay: %d\n",
4845 intel_dp->backlight_off_delay);
4846
4847 return 0;
4848}
4849
4850static int i915_panel_open(struct inode *inode, struct file *file)
4851{
4852 return single_open(file, i915_panel_show, inode->i_private);
4853}
4854
4855static const struct file_operations i915_panel_fops = {
4856 .owner = THIS_MODULE,
4857 .open = i915_panel_open,
4858 .read = seq_read,
4859 .llseek = seq_lseek,
4860 .release = single_release,
4861};
4862
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004863/**
4864 * i915_debugfs_connector_add - add i915 specific connector debugfs files
4865 * @connector: pointer to a registered drm_connector
4866 *
4867 * Cleanup will be done by drm_connector_unregister() through a call to
4868 * drm_debugfs_connector_remove().
4869 *
4870 * Returns 0 on success, negative error codes on error.
4871 */
4872int i915_debugfs_connector_add(struct drm_connector *connector)
4873{
4874 struct dentry *root = connector->debugfs_entry;
4875
4876 /* The connector must have been registered beforehands. */
4877 if (!root)
4878 return -ENODEV;
4879
4880 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4881 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03004882 debugfs_create_file("i915_dpcd", S_IRUGO, root,
4883 connector, &i915_dpcd_fops);
4884
4885 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4886 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
4887 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004888
4889 return 0;
4890}