blob: 7053e3fdc9e2058ae6ff5c785ab3eb37bf641135 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
41#include <linux/of.h>
Laurent Pinchart7a143a42017-08-05 01:43:55 +030042#include <linux/of_device.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030043#include <linux/component.h>
Laurent Pinchart7a143a42017-08-05 01:43:55 +030044#include <linux/sys_soc.h>
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +030045#include <drm/drm_fourcc.h>
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +030046#include <drm/drm_blend.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020047
Peter Ujfalusi32043da2016-05-27 14:40:49 +030048#include "omapdss.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053050#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053051#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052
53/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000054#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020055
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030056enum omap_burst_size {
57 BURST_SIZE_X2 = 0,
58 BURST_SIZE_X4 = 1,
59 BURST_SIZE_X8 = 2,
60};
61
Tomi Valkeinen80c39712009-11-12 11:41:42 +020062#define REG_GET(idx, start, end) \
63 FLD_GET(dispc_read_reg(idx), start, end)
64
65#define REG_FLD_MOD(idx, val, start, end) \
66 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
67
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053068struct dispc_features {
69 u8 sw_start;
70 u8 fp_start;
71 u8 bp_start;
72 u16 sw_max;
73 u16 vp_max;
74 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053075 u8 mgr_width_start;
76 u8 mgr_height_start;
77 u16 mgr_width_max;
78 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053079 unsigned long max_lcd_pclk;
80 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030081 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030082 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053083 u16 width, u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +030084 u32 fourcc, bool *five_taps,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053085 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053086 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030087 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053088 u16 width, u16 height, u16 out_width, u16 out_height,
89 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030090 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030091
92 /* swap GFX & WB fifos */
93 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020094
95 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
96 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053097
98 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
99 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +0530100
101 bool set_max_preload:1;
Tomi Valkeinenf2aee312015-04-10 12:48:34 +0300102
103 /* PIXEL_INC is not added to the last pixel of a line */
104 bool last_pixel_inc_missing:1;
Tomi Valkeinene5f80912015-10-21 13:08:59 +0300105
106 /* POL_FREQ has ALIGN bit */
107 bool supports_sync_align:1;
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200108
109 bool has_writeback:1;
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +0200110
111 bool supports_double_pixel:1;
Tomi Valkeinenb7536d62016-01-13 18:41:36 +0200112
113 /*
114 * Field order for VENC is different than HDMI. We should handle this in
115 * some intelligent manner, but as the SoCs have either HDMI or VENC,
116 * never both, we can just use this flag for now.
117 */
118 bool reverse_ilace_field_order:1;
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300119
120 bool has_gamma_table:1;
Jyri Sarhafbff0102016-06-07 15:09:16 +0300121
122 bool has_gamma_i734_bug:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530123};
124
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300125#define DISPC_MAX_NR_FIFOS 5
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300126#define DISPC_MAX_CHANNEL_GAMMA 4
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300127
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200128static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000129 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200130 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300131
archit tanejaaffe3602011-02-23 08:41:03 +0000132 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300133 irq_handler_t user_handler;
134 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200135
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200136 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300137 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200138
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300139 u32 fifo_size[DISPC_MAX_NR_FIFOS];
140 /* maps which plane is using a fifo. fifo-id -> plane-id */
141 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200142
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300143 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200144 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200145
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300146 u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA];
147
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530148 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300149
150 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000151
152 struct regmap *syscon_pol;
153 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200154
155 /* DISPC_CONTROL & DISPC_CONFIG lock*/
156 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200157} dispc;
158
Amber Jain0d66cbb2011-05-19 19:47:54 +0530159enum omap_color_component {
160 /* used for all color formats for OMAP3 and earlier
161 * and for RGB and Y color component on OMAP4
162 */
163 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
164 /* used for UV component for
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300165 * DRM_FORMAT_YUYV, DRM_FORMAT_UYVY, DRM_FORMAT_NV12
Amber Jain0d66cbb2011-05-19 19:47:54 +0530166 * color formats on OMAP4
167 */
168 DISPC_COLOR_COMPONENT_UV = 1 << 1,
169};
170
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530171enum mgr_reg_fields {
172 DISPC_MGR_FLD_ENABLE,
173 DISPC_MGR_FLD_STNTFT,
174 DISPC_MGR_FLD_GO,
175 DISPC_MGR_FLD_TFTDATALINES,
176 DISPC_MGR_FLD_STALLMODE,
177 DISPC_MGR_FLD_TCKENABLE,
178 DISPC_MGR_FLD_TCKSELECTION,
179 DISPC_MGR_FLD_CPR,
180 DISPC_MGR_FLD_FIFOHANDCHECK,
181 /* used to maintain a count of the above fields */
182 DISPC_MGR_FLD_NUM,
183};
184
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300185struct dispc_reg_field {
186 u16 reg;
187 u8 high;
188 u8 low;
189};
190
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300191struct dispc_gamma_desc {
192 u32 len;
193 u32 bits;
194 u16 reg;
195 bool has_index;
196};
197
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530198static const struct {
199 const char *name;
200 u32 vsync_irq;
201 u32 framedone_irq;
202 u32 sync_lost_irq;
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300203 struct dispc_gamma_desc gamma;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300204 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530205} mgr_desc[] = {
206 [OMAP_DSS_CHANNEL_LCD] = {
207 .name = "LCD",
208 .vsync_irq = DISPC_IRQ_VSYNC,
209 .framedone_irq = DISPC_IRQ_FRAMEDONE,
210 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300211 .gamma = {
212 .len = 256,
213 .bits = 8,
214 .reg = DISPC_GAMMA_TABLE0,
215 .has_index = true,
216 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530217 .reg_desc = {
218 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
219 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
220 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
221 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
222 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
223 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
224 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
225 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
226 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
227 },
228 },
229 [OMAP_DSS_CHANNEL_DIGIT] = {
230 .name = "DIGIT",
231 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200232 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530233 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300234 .gamma = {
235 .len = 1024,
236 .bits = 10,
237 .reg = DISPC_GAMMA_TABLE2,
238 .has_index = false,
239 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530240 .reg_desc = {
241 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
242 [DISPC_MGR_FLD_STNTFT] = { },
243 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
244 [DISPC_MGR_FLD_TFTDATALINES] = { },
245 [DISPC_MGR_FLD_STALLMODE] = { },
246 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
247 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
248 [DISPC_MGR_FLD_CPR] = { },
249 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
250 },
251 },
252 [OMAP_DSS_CHANNEL_LCD2] = {
253 .name = "LCD2",
254 .vsync_irq = DISPC_IRQ_VSYNC2,
255 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
256 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300257 .gamma = {
258 .len = 256,
259 .bits = 8,
260 .reg = DISPC_GAMMA_TABLE1,
261 .has_index = true,
262 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530263 .reg_desc = {
264 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
265 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
266 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
267 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
268 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
269 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
270 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
271 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
272 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
273 },
274 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530275 [OMAP_DSS_CHANNEL_LCD3] = {
276 .name = "LCD3",
277 .vsync_irq = DISPC_IRQ_VSYNC3,
278 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
279 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300280 .gamma = {
281 .len = 256,
282 .bits = 8,
283 .reg = DISPC_GAMMA_TABLE3,
284 .has_index = true,
285 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530286 .reg_desc = {
287 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
288 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
289 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
290 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
291 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
292 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
293 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
294 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
295 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
296 },
297 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530298};
299
Archit Taneja6e5264b2012-09-11 12:04:47 +0530300struct color_conv_coef {
301 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
302 int full_range;
303};
304
Tomi Valkeinen65904152015-11-04 17:10:57 +0200305static unsigned long dispc_fclk_rate(void);
306static unsigned long dispc_core_clk_rate(void);
307static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
308static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
309
Jyri Sarha864050c2017-03-24 16:47:52 +0200310static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane);
311static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200312
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200313static void dispc_clear_irqstatus(u32 mask);
314static bool dispc_mgr_is_enabled(enum omap_channel channel);
315static void dispc_clear_irqstatus(u32 mask);
316
Archit Taneja55978cc2011-05-06 11:45:51 +0530317static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200318{
Archit Taneja55978cc2011-05-06 11:45:51 +0530319 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200320}
321
Archit Taneja55978cc2011-05-06 11:45:51 +0530322static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200323{
Archit Taneja55978cc2011-05-06 11:45:51 +0530324 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200325}
326
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530327static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
328{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300329 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530330 return REG_GET(rfld.reg, rfld.high, rfld.low);
331}
332
333static void mgr_fld_write(enum omap_channel channel,
334 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300335 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200336 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
337 unsigned long flags;
338
339 if (need_lock)
340 spin_lock_irqsave(&dispc.control_lock, flags);
341
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530342 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200343
344 if (need_lock)
345 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530346}
347
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200348#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530349 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200350#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530351 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200352
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300353static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200354{
Archit Tanejac6104b82011-08-05 19:06:02 +0530355 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200356
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300357 DSSDBG("dispc_save_context\n");
358
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200359 SR(IRQENABLE);
360 SR(CONTROL);
361 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200362 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530363 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
364 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300365 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000366 if (dss_has_feature(FEAT_MGR_LCD2)) {
367 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000368 SR(CONFIG2);
369 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530370 if (dss_has_feature(FEAT_MGR_LCD3)) {
371 SR(CONTROL3);
372 SR(CONFIG3);
373 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200374
Archit Tanejac6104b82011-08-05 19:06:02 +0530375 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
376 SR(DEFAULT_COLOR(i));
377 SR(TRANS_COLOR(i));
378 SR(SIZE_MGR(i));
379 if (i == OMAP_DSS_CHANNEL_DIGIT)
380 continue;
381 SR(TIMING_H(i));
382 SR(TIMING_V(i));
383 SR(POL_FREQ(i));
384 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200385
Archit Tanejac6104b82011-08-05 19:06:02 +0530386 SR(DATA_CYCLE1(i));
387 SR(DATA_CYCLE2(i));
388 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200389
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300390 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530391 SR(CPR_COEF_R(i));
392 SR(CPR_COEF_G(i));
393 SR(CPR_COEF_B(i));
394 }
395 }
396
397 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
398 SR(OVL_BA0(i));
399 SR(OVL_BA1(i));
400 SR(OVL_POSITION(i));
401 SR(OVL_SIZE(i));
402 SR(OVL_ATTRIBUTES(i));
403 SR(OVL_FIFO_THRESHOLD(i));
404 SR(OVL_ROW_INC(i));
405 SR(OVL_PIXEL_INC(i));
406 if (dss_has_feature(FEAT_PRELOAD))
407 SR(OVL_PRELOAD(i));
408 if (i == OMAP_DSS_GFX) {
409 SR(OVL_WINDOW_SKIP(i));
410 SR(OVL_TABLE_BA(i));
411 continue;
412 }
413 SR(OVL_FIR(i));
414 SR(OVL_PICTURE_SIZE(i));
415 SR(OVL_ACCU0(i));
416 SR(OVL_ACCU1(i));
417
418 for (j = 0; j < 8; j++)
419 SR(OVL_FIR_COEF_H(i, j));
420
421 for (j = 0; j < 8; j++)
422 SR(OVL_FIR_COEF_HV(i, j));
423
424 for (j = 0; j < 5; j++)
425 SR(OVL_CONV_COEF(i, j));
426
427 if (dss_has_feature(FEAT_FIR_COEF_V)) {
428 for (j = 0; j < 8; j++)
429 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300430 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000431
Archit Tanejac6104b82011-08-05 19:06:02 +0530432 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
433 SR(OVL_BA0_UV(i));
434 SR(OVL_BA1_UV(i));
435 SR(OVL_FIR2(i));
436 SR(OVL_ACCU2_0(i));
437 SR(OVL_ACCU2_1(i));
438
439 for (j = 0; j < 8; j++)
440 SR(OVL_FIR_COEF_H2(i, j));
441
442 for (j = 0; j < 8; j++)
443 SR(OVL_FIR_COEF_HV2(i, j));
444
445 for (j = 0; j < 8; j++)
446 SR(OVL_FIR_COEF_V2(i, j));
447 }
448 if (dss_has_feature(FEAT_ATTR2))
449 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000450 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200451
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600452 if (dss_has_feature(FEAT_CORE_CLK_DIV))
453 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300454
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300455 dispc.ctx_valid = true;
456
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200457 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200458}
459
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300460static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200461{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200462 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300463
464 DSSDBG("dispc_restore_context\n");
465
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300466 if (!dispc.ctx_valid)
467 return;
468
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200469 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200470 /*RR(CONTROL);*/
471 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200472 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530473 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
474 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300475 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530476 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000477 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530478 if (dss_has_feature(FEAT_MGR_LCD3))
479 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200480
Archit Tanejac6104b82011-08-05 19:06:02 +0530481 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
482 RR(DEFAULT_COLOR(i));
483 RR(TRANS_COLOR(i));
484 RR(SIZE_MGR(i));
485 if (i == OMAP_DSS_CHANNEL_DIGIT)
486 continue;
487 RR(TIMING_H(i));
488 RR(TIMING_V(i));
489 RR(POL_FREQ(i));
490 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530491
Archit Tanejac6104b82011-08-05 19:06:02 +0530492 RR(DATA_CYCLE1(i));
493 RR(DATA_CYCLE2(i));
494 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000495
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300496 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530497 RR(CPR_COEF_R(i));
498 RR(CPR_COEF_G(i));
499 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300500 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000501 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200502
Archit Tanejac6104b82011-08-05 19:06:02 +0530503 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
504 RR(OVL_BA0(i));
505 RR(OVL_BA1(i));
506 RR(OVL_POSITION(i));
507 RR(OVL_SIZE(i));
508 RR(OVL_ATTRIBUTES(i));
509 RR(OVL_FIFO_THRESHOLD(i));
510 RR(OVL_ROW_INC(i));
511 RR(OVL_PIXEL_INC(i));
512 if (dss_has_feature(FEAT_PRELOAD))
513 RR(OVL_PRELOAD(i));
514 if (i == OMAP_DSS_GFX) {
515 RR(OVL_WINDOW_SKIP(i));
516 RR(OVL_TABLE_BA(i));
517 continue;
518 }
519 RR(OVL_FIR(i));
520 RR(OVL_PICTURE_SIZE(i));
521 RR(OVL_ACCU0(i));
522 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200523
Archit Tanejac6104b82011-08-05 19:06:02 +0530524 for (j = 0; j < 8; j++)
525 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200526
Archit Tanejac6104b82011-08-05 19:06:02 +0530527 for (j = 0; j < 8; j++)
528 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200529
Archit Tanejac6104b82011-08-05 19:06:02 +0530530 for (j = 0; j < 5; j++)
531 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200532
Archit Tanejac6104b82011-08-05 19:06:02 +0530533 if (dss_has_feature(FEAT_FIR_COEF_V)) {
534 for (j = 0; j < 8; j++)
535 RR(OVL_FIR_COEF_V(i, j));
536 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200537
Archit Tanejac6104b82011-08-05 19:06:02 +0530538 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
539 RR(OVL_BA0_UV(i));
540 RR(OVL_BA1_UV(i));
541 RR(OVL_FIR2(i));
542 RR(OVL_ACCU2_0(i));
543 RR(OVL_ACCU2_1(i));
544
545 for (j = 0; j < 8; j++)
546 RR(OVL_FIR_COEF_H2(i, j));
547
548 for (j = 0; j < 8; j++)
549 RR(OVL_FIR_COEF_HV2(i, j));
550
551 for (j = 0; j < 8; j++)
552 RR(OVL_FIR_COEF_V2(i, j));
553 }
554 if (dss_has_feature(FEAT_ATTR2))
555 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300556 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200557
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600558 if (dss_has_feature(FEAT_CORE_CLK_DIV))
559 RR(DIVISOR);
560
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200561 /* enable last, because LCD & DIGIT enable are here */
562 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000563 if (dss_has_feature(FEAT_MGR_LCD2))
564 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530565 if (dss_has_feature(FEAT_MGR_LCD3))
566 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200567 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300568 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200569
570 /*
571 * enable last so IRQs won't trigger before
572 * the context is fully restored
573 */
574 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300575
576 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200577}
578
579#undef SR
580#undef RR
581
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300582int dispc_runtime_get(void)
583{
584 int r;
585
586 DSSDBG("dispc_runtime_get\n");
587
588 r = pm_runtime_get_sync(&dispc.pdev->dev);
589 WARN_ON(r < 0);
590 return r < 0 ? r : 0;
591}
592
593void dispc_runtime_put(void)
594{
595 int r;
596
597 DSSDBG("dispc_runtime_put\n");
598
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200599 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300600 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300601}
602
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200603static u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200604{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530605 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200606}
607
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200608static u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200609{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200610 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
611 return 0;
612
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530613 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200614}
615
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200616static u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
Tomi Valkeinencb699202012-10-17 10:38:52 +0300617{
618 return mgr_desc[channel].sync_lost_irq;
619}
620
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530621u32 dispc_wb_get_framedone_irq(void)
622{
623 return DISPC_IRQ_FRAMEDONEWB;
624}
625
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200626static void dispc_mgr_enable(enum omap_channel channel, bool enable)
Laurent Pinchart03af8152016-04-18 03:09:48 +0300627{
628 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
629 /* flush posted write */
630 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
631}
Laurent Pinchart03af8152016-04-18 03:09:48 +0300632
633static bool dispc_mgr_is_enabled(enum omap_channel channel)
634{
635 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
636}
637
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200638static bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200639{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530640 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200641}
642
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200643static void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200644{
Luis de Bethencourt0bcfdba2015-10-15 13:29:38 +0100645 WARN_ON(!dispc_mgr_is_enabled(channel));
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300646 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200647
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530648 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200649
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530650 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200651}
652
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530653bool dispc_wb_go_busy(void)
654{
655 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
656}
657
658void dispc_wb_go(void)
659{
Jyri Sarha864050c2017-03-24 16:47:52 +0200660 enum omap_plane_id plane = OMAP_DSS_WB;
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530661 bool enable, go;
662
663 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
664
665 if (!enable)
666 return;
667
668 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
669 if (go) {
670 DSSERR("GO bit not down for WB\n");
671 return;
672 }
673
674 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
675}
676
Jyri Sarha864050c2017-03-24 16:47:52 +0200677static void dispc_ovl_write_firh_reg(enum omap_plane_id plane, int reg,
678 u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200679{
Archit Taneja9b372c22011-05-06 11:45:49 +0530680 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200681}
682
Jyri Sarha864050c2017-03-24 16:47:52 +0200683static void dispc_ovl_write_firhv_reg(enum omap_plane_id plane, int reg,
684 u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200685{
Archit Taneja9b372c22011-05-06 11:45:49 +0530686 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200687}
688
Jyri Sarha864050c2017-03-24 16:47:52 +0200689static void dispc_ovl_write_firv_reg(enum omap_plane_id plane, int reg,
690 u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200691{
Archit Taneja9b372c22011-05-06 11:45:49 +0530692 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200693}
694
Jyri Sarha864050c2017-03-24 16:47:52 +0200695static void dispc_ovl_write_firh2_reg(enum omap_plane_id plane, int reg,
696 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530697{
698 BUG_ON(plane == OMAP_DSS_GFX);
699
700 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
701}
702
Jyri Sarha864050c2017-03-24 16:47:52 +0200703static void dispc_ovl_write_firhv2_reg(enum omap_plane_id plane, int reg,
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300704 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530705{
706 BUG_ON(plane == OMAP_DSS_GFX);
707
708 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
709}
710
Jyri Sarha864050c2017-03-24 16:47:52 +0200711static void dispc_ovl_write_firv2_reg(enum omap_plane_id plane, int reg,
712 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530713{
714 BUG_ON(plane == OMAP_DSS_GFX);
715
716 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
717}
718
Jyri Sarha864050c2017-03-24 16:47:52 +0200719static void dispc_ovl_set_scale_coef(enum omap_plane_id plane, int fir_hinc,
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530720 int fir_vinc, int five_taps,
721 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200722{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530723 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200724 int i;
725
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530726 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
727 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200728
729 for (i = 0; i < 8; i++) {
730 u32 h, hv;
731
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530732 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
733 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
734 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
735 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
736 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
737 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
738 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
739 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200740
Amber Jain0d66cbb2011-05-19 19:47:54 +0530741 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300742 dispc_ovl_write_firh_reg(plane, i, h);
743 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530744 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300745 dispc_ovl_write_firh2_reg(plane, i, h);
746 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530747 }
748
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200749 }
750
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200751 if (five_taps) {
752 for (i = 0; i < 8; i++) {
753 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530754 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
755 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530756 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300757 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530758 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300759 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200760 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200761 }
762}
763
Archit Taneja6e5264b2012-09-11 12:04:47 +0530764
Jyri Sarha864050c2017-03-24 16:47:52 +0200765static void dispc_ovl_write_color_conv_coef(enum omap_plane_id plane,
Archit Taneja6e5264b2012-09-11 12:04:47 +0530766 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200767{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200768#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
769
Archit Taneja6e5264b2012-09-11 12:04:47 +0530770 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
771 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
772 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
773 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
774 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200775
Archit Taneja6e5264b2012-09-11 12:04:47 +0530776 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200777
778#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200779}
780
Archit Taneja6e5264b2012-09-11 12:04:47 +0530781static void dispc_setup_color_conv_coef(void)
782{
783 int i;
784 int num_ovl = dss_feat_get_num_ovls();
Archit Taneja6e5264b2012-09-11 12:04:47 +0530785 const struct color_conv_coef ctbl_bt601_5_ovl = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200786 /* YUV -> RGB */
Archit Taneja6e5264b2012-09-11 12:04:47 +0530787 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
788 };
789 const struct color_conv_coef ctbl_bt601_5_wb = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200790 /* RGB -> YUV */
791 66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
Archit Taneja6e5264b2012-09-11 12:04:47 +0530792 };
793
794 for (i = 1; i < num_ovl; i++)
795 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
796
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200797 if (dispc.feat->has_writeback)
798 dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
Archit Taneja6e5264b2012-09-11 12:04:47 +0530799}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200800
Jyri Sarha864050c2017-03-24 16:47:52 +0200801static void dispc_ovl_set_ba0(enum omap_plane_id plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200802{
Archit Taneja9b372c22011-05-06 11:45:49 +0530803 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200804}
805
Jyri Sarha864050c2017-03-24 16:47:52 +0200806static void dispc_ovl_set_ba1(enum omap_plane_id plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200807{
Archit Taneja9b372c22011-05-06 11:45:49 +0530808 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200809}
810
Jyri Sarha864050c2017-03-24 16:47:52 +0200811static void dispc_ovl_set_ba0_uv(enum omap_plane_id plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530812{
813 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
814}
815
Jyri Sarha864050c2017-03-24 16:47:52 +0200816static void dispc_ovl_set_ba1_uv(enum omap_plane_id plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530817{
818 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
819}
820
Jyri Sarha864050c2017-03-24 16:47:52 +0200821static void dispc_ovl_set_pos(enum omap_plane_id plane,
Archit Tanejad79db852012-09-22 12:30:17 +0530822 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200823{
Archit Tanejad79db852012-09-22 12:30:17 +0530824 u32 val;
825
826 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
827 return;
828
829 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530830
831 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200832}
833
Jyri Sarha864050c2017-03-24 16:47:52 +0200834static void dispc_ovl_set_input_size(enum omap_plane_id plane, int width,
Archit Taneja78b687f2012-09-21 14:51:49 +0530835 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200836{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200837 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530838
Archit Taneja36d87d92012-07-28 22:59:03 +0530839 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530840 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
841 else
842 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200843}
844
Jyri Sarha864050c2017-03-24 16:47:52 +0200845static void dispc_ovl_set_output_size(enum omap_plane_id plane, int width,
Archit Taneja78b687f2012-09-21 14:51:49 +0530846 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200847{
848 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200849
850 BUG_ON(plane == OMAP_DSS_GFX);
851
852 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530853
Archit Taneja36d87d92012-07-28 22:59:03 +0530854 if (plane == OMAP_DSS_WB)
855 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
856 else
857 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200858}
859
Jyri Sarha864050c2017-03-24 16:47:52 +0200860static void dispc_ovl_set_zorder(enum omap_plane_id plane,
Archit Taneja5b54ed32012-09-26 16:55:27 +0530861 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530862{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530863 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530864 return;
865
866 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
867}
868
869static void dispc_ovl_enable_zorder_planes(void)
870{
871 int i;
872
873 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
874 return;
875
876 for (i = 0; i < dss_feat_get_num_ovls(); i++)
877 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
878}
879
Jyri Sarha864050c2017-03-24 16:47:52 +0200880static void dispc_ovl_set_pre_mult_alpha(enum omap_plane_id plane,
Archit Taneja5b54ed32012-09-26 16:55:27 +0530881 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100882{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530883 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100884 return;
885
Archit Taneja9b372c22011-05-06 11:45:49 +0530886 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100887}
888
Jyri Sarha864050c2017-03-24 16:47:52 +0200889static void dispc_ovl_setup_global_alpha(enum omap_plane_id plane,
Archit Taneja5b54ed32012-09-26 16:55:27 +0530890 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200891{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530892 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300893 int shift;
894
Archit Taneja5b54ed32012-09-26 16:55:27 +0530895 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100896 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530897
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300898 shift = shifts[plane];
899 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200900}
901
Jyri Sarha864050c2017-03-24 16:47:52 +0200902static void dispc_ovl_set_pix_inc(enum omap_plane_id plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200903{
Archit Taneja9b372c22011-05-06 11:45:49 +0530904 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200905}
906
Jyri Sarha864050c2017-03-24 16:47:52 +0200907static void dispc_ovl_set_row_inc(enum omap_plane_id plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200908{
Archit Taneja9b372c22011-05-06 11:45:49 +0530909 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200910}
911
Tomi Valkeinen41aff422017-05-04 11:31:56 +0300912static void dispc_ovl_set_color_mode(enum omap_plane_id plane, u32 fourcc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200913{
914 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530915 if (plane != OMAP_DSS_GFX) {
Tomi Valkeinen41aff422017-05-04 11:31:56 +0300916 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300917 case DRM_FORMAT_NV12:
Amber Jainf20e4222011-05-19 19:47:50 +0530918 m = 0x0; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300919 case DRM_FORMAT_XRGB4444:
Amber Jainf20e4222011-05-19 19:47:50 +0530920 m = 0x1; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300921 case DRM_FORMAT_RGBA4444:
Amber Jainf20e4222011-05-19 19:47:50 +0530922 m = 0x2; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300923 case DRM_FORMAT_RGBX4444:
Amber Jainf20e4222011-05-19 19:47:50 +0530924 m = 0x4; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300925 case DRM_FORMAT_ARGB4444:
Amber Jainf20e4222011-05-19 19:47:50 +0530926 m = 0x5; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300927 case DRM_FORMAT_RGB565:
Amber Jainf20e4222011-05-19 19:47:50 +0530928 m = 0x6; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300929 case DRM_FORMAT_ARGB1555:
Amber Jainf20e4222011-05-19 19:47:50 +0530930 m = 0x7; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300931 case DRM_FORMAT_XRGB8888:
Amber Jainf20e4222011-05-19 19:47:50 +0530932 m = 0x8; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300933 case DRM_FORMAT_RGB888:
Amber Jainf20e4222011-05-19 19:47:50 +0530934 m = 0x9; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300935 case DRM_FORMAT_YUYV:
Amber Jainf20e4222011-05-19 19:47:50 +0530936 m = 0xa; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300937 case DRM_FORMAT_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +0530938 m = 0xb; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300939 case DRM_FORMAT_ARGB8888:
Amber Jainf20e4222011-05-19 19:47:50 +0530940 m = 0xc; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300941 case DRM_FORMAT_RGBA8888:
Amber Jainf20e4222011-05-19 19:47:50 +0530942 m = 0xd; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300943 case DRM_FORMAT_RGBX8888:
Amber Jainf20e4222011-05-19 19:47:50 +0530944 m = 0xe; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300945 case DRM_FORMAT_XRGB1555:
Amber Jainf20e4222011-05-19 19:47:50 +0530946 m = 0xf; break;
947 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300948 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530949 }
950 } else {
Tomi Valkeinen41aff422017-05-04 11:31:56 +0300951 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300952 case DRM_FORMAT_RGBX4444:
Amber Jainf20e4222011-05-19 19:47:50 +0530953 m = 0x4; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300954 case DRM_FORMAT_ARGB4444:
Amber Jainf20e4222011-05-19 19:47:50 +0530955 m = 0x5; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300956 case DRM_FORMAT_RGB565:
Amber Jainf20e4222011-05-19 19:47:50 +0530957 m = 0x6; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300958 case DRM_FORMAT_ARGB1555:
Amber Jainf20e4222011-05-19 19:47:50 +0530959 m = 0x7; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300960 case DRM_FORMAT_XRGB8888:
Amber Jainf20e4222011-05-19 19:47:50 +0530961 m = 0x8; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300962 case DRM_FORMAT_RGB888:
Amber Jainf20e4222011-05-19 19:47:50 +0530963 m = 0x9; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300964 case DRM_FORMAT_XRGB4444:
Amber Jainf20e4222011-05-19 19:47:50 +0530965 m = 0xa; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300966 case DRM_FORMAT_RGBA4444:
Amber Jainf20e4222011-05-19 19:47:50 +0530967 m = 0xb; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300968 case DRM_FORMAT_ARGB8888:
Amber Jainf20e4222011-05-19 19:47:50 +0530969 m = 0xc; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300970 case DRM_FORMAT_RGBA8888:
Amber Jainf20e4222011-05-19 19:47:50 +0530971 m = 0xd; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300972 case DRM_FORMAT_RGBX8888:
Amber Jainf20e4222011-05-19 19:47:50 +0530973 m = 0xe; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300974 case DRM_FORMAT_XRGB1555:
Amber Jainf20e4222011-05-19 19:47:50 +0530975 m = 0xf; break;
976 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300977 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530978 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200979 }
980
Archit Taneja9b372c22011-05-06 11:45:49 +0530981 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200982}
983
Tomi Valkeinen41aff422017-05-04 11:31:56 +0300984static bool format_is_yuv(u32 fourcc)
Tomi Valkeinen5edec142017-05-04 09:13:32 +0300985{
Tomi Valkeinen41aff422017-05-04 11:31:56 +0300986 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300987 case DRM_FORMAT_YUYV:
988 case DRM_FORMAT_UYVY:
989 case DRM_FORMAT_NV12:
Tomi Valkeinen5edec142017-05-04 09:13:32 +0300990 return true;
991 default:
992 return false;
993 }
994}
995
Jyri Sarha864050c2017-03-24 16:47:52 +0200996static void dispc_ovl_configure_burst_type(enum omap_plane_id plane,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530997 enum omap_dss_rotation_type rotation_type)
998{
999 if (dss_has_feature(FEAT_BURST_2D) == 0)
1000 return;
1001
1002 if (rotation_type == OMAP_DSS_ROT_TILER)
1003 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
1004 else
1005 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
1006}
1007
Jyri Sarha864050c2017-03-24 16:47:52 +02001008static void dispc_ovl_set_channel_out(enum omap_plane_id plane,
1009 enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001010{
1011 int shift;
1012 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001013 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001014
1015 switch (plane) {
1016 case OMAP_DSS_GFX:
1017 shift = 8;
1018 break;
1019 case OMAP_DSS_VIDEO1:
1020 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +05301021 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001022 shift = 16;
1023 break;
1024 default:
1025 BUG();
1026 return;
1027 }
1028
Archit Taneja9b372c22011-05-06 11:45:49 +05301029 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +00001030 if (dss_has_feature(FEAT_MGR_LCD2)) {
1031 switch (channel) {
1032 case OMAP_DSS_CHANNEL_LCD:
1033 chan = 0;
1034 chan2 = 0;
1035 break;
1036 case OMAP_DSS_CHANNEL_DIGIT:
1037 chan = 1;
1038 chan2 = 0;
1039 break;
1040 case OMAP_DSS_CHANNEL_LCD2:
1041 chan = 0;
1042 chan2 = 1;
1043 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05301044 case OMAP_DSS_CHANNEL_LCD3:
1045 if (dss_has_feature(FEAT_MGR_LCD3)) {
1046 chan = 0;
1047 chan2 = 2;
1048 } else {
1049 BUG();
1050 return;
1051 }
1052 break;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001053 case OMAP_DSS_CHANNEL_WB:
1054 chan = 0;
1055 chan2 = 3;
1056 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001057 default:
1058 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001059 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001060 }
1061
1062 val = FLD_MOD(val, chan, shift, shift);
1063 val = FLD_MOD(val, chan2, 31, 30);
1064 } else {
1065 val = FLD_MOD(val, channel, shift, shift);
1066 }
Archit Taneja9b372c22011-05-06 11:45:49 +05301067 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001068}
1069
Jyri Sarha864050c2017-03-24 16:47:52 +02001070static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane_id plane)
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001071{
1072 int shift;
1073 u32 val;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001074
1075 switch (plane) {
1076 case OMAP_DSS_GFX:
1077 shift = 8;
1078 break;
1079 case OMAP_DSS_VIDEO1:
1080 case OMAP_DSS_VIDEO2:
1081 case OMAP_DSS_VIDEO3:
1082 shift = 16;
1083 break;
1084 default:
1085 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001086 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001087 }
1088
1089 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1090
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001091 if (FLD_GET(val, shift, shift) == 1)
1092 return OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001093
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001094 if (!dss_has_feature(FEAT_MGR_LCD2))
1095 return OMAP_DSS_CHANNEL_LCD;
1096
1097 switch (FLD_GET(val, 31, 30)) {
1098 case 0:
1099 default:
1100 return OMAP_DSS_CHANNEL_LCD;
1101 case 1:
1102 return OMAP_DSS_CHANNEL_LCD2;
1103 case 2:
1104 return OMAP_DSS_CHANNEL_LCD3;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001105 case 3:
1106 return OMAP_DSS_CHANNEL_WB;
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001107 }
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001108}
1109
Archit Tanejad9ac7732012-09-22 12:38:19 +05301110void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1111{
Jyri Sarha864050c2017-03-24 16:47:52 +02001112 enum omap_plane_id plane = OMAP_DSS_WB;
Archit Tanejad9ac7732012-09-22 12:38:19 +05301113
1114 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1115}
1116
Jyri Sarha864050c2017-03-24 16:47:52 +02001117static void dispc_ovl_set_burst_size(enum omap_plane_id plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001118 enum omap_burst_size burst_size)
1119{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301120 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001121 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001122
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001123 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001124 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001125}
1126
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001127static void dispc_configure_burst_sizes(void)
1128{
1129 int i;
1130 const int burst_size = BURST_SIZE_X8;
1131
1132 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001133 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001134 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5b354af2015-11-04 17:10:48 +02001135 if (dispc.feat->has_writeback)
1136 dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001137}
1138
Jyri Sarha864050c2017-03-24 16:47:52 +02001139static u32 dispc_ovl_get_burst_size(enum omap_plane_id plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001140{
1141 unsigned unit = dss_feat_get_burst_size_unit();
1142 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1143 return unit * 8;
1144}
1145
Tomi Valkeinen9c39d172017-05-04 11:19:12 +03001146static const u32 *dispc_ovl_get_color_modes(enum omap_plane_id plane)
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001147{
1148 return dss_feat_get_supported_color_modes(plane);
1149}
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001150
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02001151static int dispc_get_num_ovls(void)
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001152{
1153 return dss_feat_get_num_ovls();
1154}
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001155
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001156static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001157{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301158 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001159 return;
1160
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301161 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001162}
1163
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001164static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001165 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001166{
1167 u32 coef_r, coef_g, coef_b;
1168
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301169 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001170 return;
1171
1172 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1173 FLD_VAL(coefs->rb, 9, 0);
1174 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1175 FLD_VAL(coefs->gb, 9, 0);
1176 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1177 FLD_VAL(coefs->bb, 9, 0);
1178
1179 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1180 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1181 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1182}
1183
Jyri Sarha864050c2017-03-24 16:47:52 +02001184static void dispc_ovl_set_vid_color_conv(enum omap_plane_id plane,
1185 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001186{
1187 u32 val;
1188
1189 BUG_ON(plane == OMAP_DSS_GFX);
1190
Archit Taneja9b372c22011-05-06 11:45:49 +05301191 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001192 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301193 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001194}
1195
Jyri Sarha864050c2017-03-24 16:47:52 +02001196static void dispc_ovl_enable_replication(enum omap_plane_id plane,
Archit Tanejad79db852012-09-22 12:30:17 +05301197 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001198{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301199 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001200 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001201
Archit Tanejad79db852012-09-22 12:30:17 +05301202 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1203 return;
1204
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001205 shift = shifts[plane];
1206 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001207}
1208
Archit Taneja8f366162012-04-16 12:53:44 +05301209static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301210 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001211{
1212 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301213
Archit Taneja33b89922012-11-14 13:50:15 +05301214 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1215 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1216
Archit Taneja702d1442011-05-06 11:45:50 +05301217 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001218}
1219
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001220static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001221{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001222 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001223 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301224 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001225 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001226 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001227
1228 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001229
Archit Tanejaa0acb552010-09-15 19:20:00 +05301230 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001231
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001232 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1233 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001234 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001235 dispc.fifo_size[fifo] = size;
1236
1237 /*
1238 * By default fifos are mapped directly to overlays, fifo 0 to
1239 * ovl 0, fifo 1 to ovl 1, etc.
1240 */
1241 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001242 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001243
1244 /*
1245 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1246 * causes problems with certain use cases, like using the tiler in 2D
1247 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1248 * giving GFX plane a larger fifo. WB but should work fine with a
1249 * smaller fifo.
1250 */
1251 if (dispc.feat->gfx_fifo_workaround) {
1252 u32 v;
1253
1254 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1255
1256 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1257 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1258 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1259 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1260
1261 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1262
1263 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1264 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1265 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001266
1267 /*
1268 * Setup default fifo thresholds.
1269 */
1270 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1271 u32 low, high;
1272 const bool use_fifomerge = false;
1273 const bool manual_update = false;
1274
1275 dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1276 use_fifomerge, manual_update);
1277
1278 dispc_ovl_set_fifo_threshold(i, low, high);
1279 }
Tomi Valkeinen65e116e2015-11-04 17:10:49 +02001280
1281 if (dispc.feat->has_writeback) {
1282 u32 low, high;
1283 const bool use_fifomerge = false;
1284 const bool manual_update = false;
1285
1286 dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
1287 use_fifomerge, manual_update);
1288
1289 dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
1290 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001291}
1292
Jyri Sarha864050c2017-03-24 16:47:52 +02001293static u32 dispc_ovl_get_fifo_size(enum omap_plane_id plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001294{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001295 int fifo;
1296 u32 size = 0;
1297
1298 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1299 if (dispc.fifo_assignment[fifo] == plane)
1300 size += dispc.fifo_size[fifo];
1301 }
1302
1303 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001304}
1305
Jyri Sarha864050c2017-03-24 16:47:52 +02001306void dispc_ovl_set_fifo_threshold(enum omap_plane_id plane, u32 low,
1307 u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001308{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301309 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001310 u32 unit;
1311
1312 unit = dss_feat_get_buffer_size_unit();
1313
1314 WARN_ON(low % unit != 0);
1315 WARN_ON(high % unit != 0);
1316
1317 low /= unit;
1318 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301319
Archit Taneja9b372c22011-05-06 11:45:49 +05301320 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1321 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1322
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001323 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001324 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301325 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001326 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301327 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001328 hi_start, hi_end) * unit,
1329 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001330
Archit Taneja9b372c22011-05-06 11:45:49 +05301331 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301332 FLD_VAL(high, hi_start, hi_end) |
1333 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301334
1335 /*
1336 * configure the preload to the pipeline's high threhold, if HT it's too
1337 * large for the preload field, set the threshold to the maximum value
1338 * that can be held by the preload register
1339 */
1340 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1341 plane != OMAP_DSS_WB)
1342 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001343}
1344
1345void dispc_enable_fifomerge(bool enable)
1346{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001347 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1348 WARN_ON(enable);
1349 return;
1350 }
1351
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001352 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1353 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001354}
1355
Jyri Sarha864050c2017-03-24 16:47:52 +02001356void dispc_ovl_compute_fifo_thresholds(enum omap_plane_id plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001357 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1358 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001359{
1360 /*
1361 * All sizes are in bytes. Both the buffer and burst are made of
1362 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1363 */
1364
1365 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001366 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1367 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001368
1369 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001370 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001371
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001372 if (use_fifomerge) {
1373 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001374 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001375 total_fifo_size += dispc_ovl_get_fifo_size(i);
1376 } else {
1377 total_fifo_size = ovl_fifo_size;
1378 }
1379
1380 /*
1381 * We use the same low threshold for both fifomerge and non-fifomerge
1382 * cases, but for fifomerge we calculate the high threshold using the
1383 * combined fifo size
1384 */
1385
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001386 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001387 *fifo_low = ovl_fifo_size - burst_size * 2;
1388 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301389 } else if (plane == OMAP_DSS_WB) {
1390 /*
1391 * Most optimal configuration for writeback is to push out data
1392 * to the interconnect the moment writeback pushes enough pixels
1393 * in the FIFO to form a burst
1394 */
1395 *fifo_low = 0;
1396 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001397 } else {
1398 *fifo_low = ovl_fifo_size - burst_size;
1399 *fifo_high = total_fifo_size - buf_unit;
1400 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001401}
1402
Jyri Sarha864050c2017-03-24 16:47:52 +02001403static void dispc_ovl_set_mflag(enum omap_plane_id plane, bool enable)
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001404{
1405 int bit;
1406
1407 if (plane == OMAP_DSS_GFX)
1408 bit = 14;
1409 else
1410 bit = 23;
1411
1412 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1413}
1414
Jyri Sarha864050c2017-03-24 16:47:52 +02001415static void dispc_ovl_set_mflag_threshold(enum omap_plane_id plane,
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001416 int low, int high)
1417{
1418 dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
1419 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
1420}
1421
1422static void dispc_init_mflag(void)
1423{
1424 int i;
1425
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001426 /*
1427 * HACK: NV12 color format and MFLAG seem to have problems working
1428 * together: using two displays, and having an NV12 overlay on one of
1429 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1430 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1431 * remove the errors, but there doesn't seem to be a clear logic on
1432 * which values work and which not.
1433 *
1434 * As a work-around, set force MFLAG to always on.
1435 */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001436 dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001437 (1 << 0) | /* MFLAG_CTRL = force always on */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001438 (0 << 2)); /* MFLAG_START = disable */
1439
1440 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1441 u32 size = dispc_ovl_get_fifo_size(i);
1442 u32 unit = dss_feat_get_buffer_size_unit();
1443 u32 low, high;
1444
1445 dispc_ovl_set_mflag(i, true);
1446
1447 /*
1448 * Simulation team suggests below thesholds:
1449 * HT = fifosize * 5 / 8;
1450 * LT = fifosize * 4 / 8;
1451 */
1452
1453 low = size * 4 / 8 / unit;
1454 high = size * 5 / 8 / unit;
1455
1456 dispc_ovl_set_mflag_threshold(i, low, high);
1457 }
Tomi Valkeinenecb0b362015-11-04 17:10:50 +02001458
1459 if (dispc.feat->has_writeback) {
1460 u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
1461 u32 unit = dss_feat_get_buffer_size_unit();
1462 u32 low, high;
1463
1464 dispc_ovl_set_mflag(OMAP_DSS_WB, true);
1465
1466 /*
1467 * Simulation team suggests below thesholds:
1468 * HT = fifosize * 5 / 8;
1469 * LT = fifosize * 4 / 8;
1470 */
1471
1472 low = size * 4 / 8 / unit;
1473 high = size * 5 / 8 / unit;
1474
1475 dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
1476 }
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001477}
1478
Jyri Sarha864050c2017-03-24 16:47:52 +02001479static void dispc_ovl_set_fir(enum omap_plane_id plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301480 int hinc, int vinc,
1481 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001482{
1483 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001484
Amber Jain0d66cbb2011-05-19 19:47:54 +05301485 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1486 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301487
Amber Jain0d66cbb2011-05-19 19:47:54 +05301488 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1489 &hinc_start, &hinc_end);
1490 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1491 &vinc_start, &vinc_end);
1492 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1493 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301494
Amber Jain0d66cbb2011-05-19 19:47:54 +05301495 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1496 } else {
1497 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1498 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1499 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001500}
1501
Jyri Sarha864050c2017-03-24 16:47:52 +02001502static void dispc_ovl_set_vid_accu0(enum omap_plane_id plane, int haccu,
1503 int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001504{
1505 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301506 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001507
Archit Taneja87a74842011-03-02 11:19:50 +05301508 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1509 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1510
1511 val = FLD_VAL(vaccu, vert_start, vert_end) |
1512 FLD_VAL(haccu, hor_start, hor_end);
1513
Archit Taneja9b372c22011-05-06 11:45:49 +05301514 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001515}
1516
Jyri Sarha864050c2017-03-24 16:47:52 +02001517static void dispc_ovl_set_vid_accu1(enum omap_plane_id plane, int haccu,
1518 int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001519{
1520 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301521 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001522
Archit Taneja87a74842011-03-02 11:19:50 +05301523 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1524 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1525
1526 val = FLD_VAL(vaccu, vert_start, vert_end) |
1527 FLD_VAL(haccu, hor_start, hor_end);
1528
Archit Taneja9b372c22011-05-06 11:45:49 +05301529 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001530}
1531
Jyri Sarha864050c2017-03-24 16:47:52 +02001532static void dispc_ovl_set_vid_accu2_0(enum omap_plane_id plane, int haccu,
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001533 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301534{
1535 u32 val;
1536
1537 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1538 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1539}
1540
Jyri Sarha864050c2017-03-24 16:47:52 +02001541static void dispc_ovl_set_vid_accu2_1(enum omap_plane_id plane, int haccu,
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001542 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301543{
1544 u32 val;
1545
1546 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1547 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1548}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001549
Jyri Sarha864050c2017-03-24 16:47:52 +02001550static void dispc_ovl_set_scale_param(enum omap_plane_id plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001551 u16 orig_width, u16 orig_height,
1552 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301553 bool five_taps, u8 rotation,
1554 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001555{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301556 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001557
Amber Jained14a3c2011-05-19 19:47:51 +05301558 fir_hinc = 1024 * orig_width / out_width;
1559 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001560
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301561 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1562 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001563 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301564}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001565
Jyri Sarha864050c2017-03-24 16:47:52 +02001566static void dispc_ovl_set_accu_uv(enum omap_plane_id plane,
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301567 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001568 bool ilace, u32 fourcc, u8 rotation)
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301569{
1570 int h_accu2_0, h_accu2_1;
1571 int v_accu2_0, v_accu2_1;
1572 int chroma_hinc, chroma_vinc;
1573 int idx;
1574
1575 struct accu {
1576 s8 h0_m, h0_n;
1577 s8 h1_m, h1_n;
1578 s8 v0_m, v0_n;
1579 s8 v1_m, v1_n;
1580 };
1581
1582 const struct accu *accu_table;
1583 const struct accu *accu_val;
1584
1585 static const struct accu accu_nv12[4] = {
1586 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1587 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1588 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1589 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1590 };
1591
1592 static const struct accu accu_nv12_ilace[4] = {
1593 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1594 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1595 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1596 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1597 };
1598
1599 static const struct accu accu_yuv[4] = {
1600 { 0, 1, 0, 1, 0, 1, 0, 1 },
1601 { 0, 1, 0, 1, 0, 1, 0, 1 },
1602 { -1, 1, 0, 1, 0, 1, 0, 1 },
1603 { 0, 1, 0, 1, -1, 1, 0, 1 },
1604 };
1605
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001606 /* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
1607 switch (rotation & DRM_MODE_ROTATE_MASK) {
1608 default:
1609 case DRM_MODE_ROTATE_0:
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301610 idx = 0;
1611 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001612 case DRM_MODE_ROTATE_90:
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301613 idx = 3;
1614 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001615 case DRM_MODE_ROTATE_180:
1616 idx = 2;
1617 break;
1618 case DRM_MODE_ROTATE_270:
1619 idx = 1;
1620 break;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301621 }
1622
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001623 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001624 case DRM_FORMAT_NV12:
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301625 if (ilace)
1626 accu_table = accu_nv12_ilace;
1627 else
1628 accu_table = accu_nv12;
1629 break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001630 case DRM_FORMAT_YUYV:
1631 case DRM_FORMAT_UYVY:
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301632 accu_table = accu_yuv;
1633 break;
1634 default:
1635 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001636 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301637 }
1638
1639 accu_val = &accu_table[idx];
1640
1641 chroma_hinc = 1024 * orig_width / out_width;
1642 chroma_vinc = 1024 * orig_height / out_height;
1643
1644 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1645 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1646 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1647 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1648
1649 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1650 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1651}
1652
Jyri Sarha864050c2017-03-24 16:47:52 +02001653static void dispc_ovl_set_scaling_common(enum omap_plane_id plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301654 u16 orig_width, u16 orig_height,
1655 u16 out_width, u16 out_height,
1656 bool ilace, bool five_taps,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001657 bool fieldmode, u32 fourcc,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301658 u8 rotation)
1659{
1660 int accu0 = 0;
1661 int accu1 = 0;
1662 u32 l;
1663
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001664 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301665 out_width, out_height, five_taps,
1666 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301667 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001668
Archit Taneja87a74842011-03-02 11:19:50 +05301669 /* RESIZEENABLE and VERTICALTAPS */
1670 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301671 l |= (orig_width != out_width) ? (1 << 5) : 0;
1672 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001673 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301674
1675 /* VRESIZECONF and HRESIZECONF */
1676 if (dss_has_feature(FEAT_RESIZECONF)) {
1677 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301678 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1679 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301680 }
1681
1682 /* LINEBUFFERSPLIT */
1683 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1684 l &= ~(0x1 << 22);
1685 l |= five_taps ? (1 << 22) : 0;
1686 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001687
Archit Taneja9b372c22011-05-06 11:45:49 +05301688 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001689
1690 /*
1691 * field 0 = even field = bottom field
1692 * field 1 = odd field = top field
1693 */
1694 if (ilace && !fieldmode) {
1695 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301696 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001697 if (accu0 >= 1024/2) {
1698 accu1 = 1024/2;
1699 accu0 -= accu1;
1700 }
1701 }
1702
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001703 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1704 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001705}
1706
Jyri Sarha864050c2017-03-24 16:47:52 +02001707static void dispc_ovl_set_scaling_uv(enum omap_plane_id plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301708 u16 orig_width, u16 orig_height,
1709 u16 out_width, u16 out_height,
1710 bool ilace, bool five_taps,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001711 bool fieldmode, u32 fourcc,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301712 u8 rotation)
1713{
1714 int scale_x = out_width != orig_width;
1715 int scale_y = out_height != orig_height;
Andrew F. Davis0cac5b62016-07-01 09:27:21 -05001716 bool chroma_upscale = plane != OMAP_DSS_WB;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301717
1718 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1719 return;
Tomi Valkeinen5edec142017-05-04 09:13:32 +03001720
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001721 if (!format_is_yuv(fourcc)) {
Amber Jain0d66cbb2011-05-19 19:47:54 +05301722 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301723 if (plane != OMAP_DSS_WB)
1724 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301725 return;
1726 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001727
1728 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001729 out_height, ilace, fourcc, rotation);
Tomi Valkeinen36377352012-05-15 15:54:15 +03001730
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001731 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001732 case DRM_FORMAT_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301733 if (chroma_upscale) {
1734 /* UV is subsampled by 2 horizontally and vertically */
1735 orig_height >>= 1;
1736 orig_width >>= 1;
1737 } else {
1738 /* UV is downsampled by 2 horizontally and vertically */
1739 orig_height <<= 1;
1740 orig_width <<= 1;
1741 }
1742
Amber Jain0d66cbb2011-05-19 19:47:54 +05301743 break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001744 case DRM_FORMAT_YUYV:
1745 case DRM_FORMAT_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301746 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001747 if (!drm_rotation_90_or_270(rotation)) {
Archit Taneja20fbb502012-08-22 17:04:48 +05301748 if (chroma_upscale)
1749 /* UV is subsampled by 2 horizontally */
1750 orig_width >>= 1;
1751 else
1752 /* UV is downsampled by 2 horizontally */
1753 orig_width <<= 1;
1754 }
1755
Amber Jain0d66cbb2011-05-19 19:47:54 +05301756 /* must use FIR for YUV422 if rotated */
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001757 if ((rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0)
Amber Jain0d66cbb2011-05-19 19:47:54 +05301758 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301759
Amber Jain0d66cbb2011-05-19 19:47:54 +05301760 break;
1761 default:
1762 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001763 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301764 }
1765
1766 if (out_width != orig_width)
1767 scale_x = true;
1768 if (out_height != orig_height)
1769 scale_y = true;
1770
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001771 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301772 out_width, out_height, five_taps,
1773 rotation, DISPC_COLOR_COMPONENT_UV);
1774
Archit Taneja2a5561b2012-07-16 16:37:45 +05301775 if (plane != OMAP_DSS_WB)
1776 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1777 (scale_x || scale_y) ? 1 : 0, 8, 8);
1778
Amber Jain0d66cbb2011-05-19 19:47:54 +05301779 /* set H scaling */
1780 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1781 /* set V scaling */
1782 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301783}
1784
Jyri Sarha864050c2017-03-24 16:47:52 +02001785static void dispc_ovl_set_scaling(enum omap_plane_id plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301786 u16 orig_width, u16 orig_height,
1787 u16 out_width, u16 out_height,
1788 bool ilace, bool five_taps,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001789 bool fieldmode, u32 fourcc,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301790 u8 rotation)
1791{
1792 BUG_ON(plane == OMAP_DSS_GFX);
1793
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001794 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301795 orig_width, orig_height,
1796 out_width, out_height,
1797 ilace, five_taps,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001798 fieldmode, fourcc,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301799 rotation);
1800
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001801 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301802 orig_width, orig_height,
1803 out_width, out_height,
1804 ilace, five_taps,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001805 fieldmode, fourcc,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301806 rotation);
1807}
1808
Jyri Sarha273ffea2017-03-24 16:47:53 +02001809static void dispc_ovl_set_rotation_attrs(enum omap_plane_id plane, u8 rotation,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03001810 enum omap_dss_rotation_type rotation_type, u32 fourcc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001811{
Archit Taneja87a74842011-03-02 11:19:50 +05301812 bool row_repeat = false;
1813 int vidrot = 0;
1814
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001815 /* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001816 if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001817
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03001818 if (rotation & DRM_MODE_REFLECT_X) {
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001819 switch (rotation & DRM_MODE_ROTATE_MASK) {
1820 case DRM_MODE_ROTATE_0:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001821 vidrot = 2;
1822 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001823 case DRM_MODE_ROTATE_90:
Tomi Valkeinen2add8d132017-05-16 15:25:45 +03001824 vidrot = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001825 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001826 case DRM_MODE_ROTATE_180:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001827 vidrot = 0;
1828 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001829 case DRM_MODE_ROTATE_270:
Tomi Valkeinen2add8d132017-05-16 15:25:45 +03001830 vidrot = 3;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001831 break;
1832 }
1833 } else {
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001834 switch (rotation & DRM_MODE_ROTATE_MASK) {
1835 case DRM_MODE_ROTATE_0:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001836 vidrot = 0;
1837 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001838 case DRM_MODE_ROTATE_90:
1839 vidrot = 3;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001840 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001841 case DRM_MODE_ROTATE_180:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001842 vidrot = 2;
1843 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001844 case DRM_MODE_ROTATE_270:
1845 vidrot = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001846 break;
1847 }
1848 }
1849
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001850 if (drm_rotation_90_or_270(rotation))
Archit Taneja87a74842011-03-02 11:19:50 +05301851 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001852 else
Archit Taneja87a74842011-03-02 11:19:50 +05301853 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001854 }
Archit Taneja87a74842011-03-02 11:19:50 +05301855
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001856 /*
1857 * OMAP4/5 Errata i631:
1858 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
1859 * rows beyond the framebuffer, which may cause OCP error.
1860 */
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001861 if (fourcc == DRM_FORMAT_NV12 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001862 vidrot = 1;
1863
Archit Taneja9b372c22011-05-06 11:45:49 +05301864 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301865 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301866 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1867 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301868
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001869 if (dss_feat_color_mode_supported(plane, DRM_FORMAT_NV12)) {
Tomi Valkeinen6d862782016-08-29 11:15:49 +03001870 bool doublestride =
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001871 fourcc == DRM_FORMAT_NV12 &&
Tomi Valkeinen6d862782016-08-29 11:15:49 +03001872 rotation_type == OMAP_DSS_ROT_TILER &&
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001873 !drm_rotation_90_or_270(rotation);
Tomi Valkeinen6d862782016-08-29 11:15:49 +03001874
Archit Tanejac35eeb22013-03-26 19:15:24 +05301875 /* DOUBLESTRIDE */
1876 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1877 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001878}
1879
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001880static int color_mode_to_bpp(u32 fourcc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001881{
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001882 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001883 case DRM_FORMAT_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001884 return 8;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001885 case DRM_FORMAT_RGBX4444:
1886 case DRM_FORMAT_RGB565:
1887 case DRM_FORMAT_ARGB4444:
1888 case DRM_FORMAT_YUYV:
1889 case DRM_FORMAT_UYVY:
1890 case DRM_FORMAT_RGBA4444:
1891 case DRM_FORMAT_XRGB4444:
1892 case DRM_FORMAT_ARGB1555:
1893 case DRM_FORMAT_XRGB1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001894 return 16;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001895 case DRM_FORMAT_RGB888:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001896 return 24;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001897 case DRM_FORMAT_XRGB8888:
1898 case DRM_FORMAT_ARGB8888:
1899 case DRM_FORMAT_RGBA8888:
1900 case DRM_FORMAT_RGBX8888:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001901 return 32;
1902 default:
1903 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001904 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001905 }
1906}
1907
1908static s32 pixinc(int pixels, u8 ps)
1909{
1910 if (pixels == 1)
1911 return 1;
1912 else if (pixels > 1)
1913 return 1 + (pixels - 1) * ps;
1914 else if (pixels < 0)
1915 return 1 - (-pixels + 1) * ps;
1916 else
1917 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001918 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001919}
1920
Tomi Valkeinen517a8a952017-05-03 14:14:27 +03001921static void calc_offset(u16 screen_width, u16 width,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001922 u32 fourcc, bool fieldmode,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301923 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
Tomi Valkeinenc4df6e42017-05-15 11:09:25 +03001924 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim,
1925 enum omap_dss_rotation_type rotation_type, u8 rotation)
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301926{
1927 u8 ps;
1928
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001929 ps = color_mode_to_bpp(fourcc) / 8;
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301930
1931 DSSDBG("scrw %d, width %d\n", screen_width, width);
1932
Tomi Valkeinenc4df6e42017-05-15 11:09:25 +03001933 if (rotation_type == OMAP_DSS_ROT_TILER &&
1934 (fourcc == DRM_FORMAT_UYVY || fourcc == DRM_FORMAT_YUYV) &&
1935 drm_rotation_90_or_270(rotation)) {
1936 /*
1937 * HACK: ROW_INC needs to be calculated with TILER units.
1938 * We get such 'screen_width' that multiplying it with the
1939 * YUV422 pixel size gives the correct TILER container width.
1940 * However, 'width' is in pixels and multiplying it with YUV422
1941 * pixel size gives incorrect result. We thus multiply it here
1942 * with 2 to match the 32 bit TILER unit size.
1943 */
1944 width *= 2;
1945 }
1946
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301947 /*
1948 * field 0 = even field = bottom field
1949 * field 1 = odd field = top field
1950 */
Tomi Valkeinen185e23e2017-05-03 15:01:10 +03001951 *offset0 = field_offset * screen_width * ps;
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301952 *offset1 = 0;
Tomi Valkeinen185e23e2017-05-03 15:01:10 +03001953
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301954 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1955 (fieldmode ? screen_width : 0), ps);
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001956 if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY)
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301957 *pix_inc = pixinc(x_predecim, 2 * ps);
1958 else
1959 *pix_inc = pixinc(x_predecim, ps);
1960}
1961
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301962/*
1963 * This function is used to avoid synclosts in OMAP3, because of some
1964 * undocumented horizontal position and timing related limitations.
1965 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03001966static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03001967 const struct videomode *vm, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02001968 u16 width, u16 height, u16 out_width, u16 out_height,
1969 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301970{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02001971 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301972 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301973 static const u8 limits[3] = { 8, 10, 20 };
1974 u64 val, blank;
1975 int i;
1976
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03001977 nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len +
1978 vm->hback_porch - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301979
1980 i = 0;
1981 if (out_height < height)
1982 i++;
1983 if (out_width < width)
1984 i++;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03001985 blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) *
Peter Ujfalusi0a30e152016-09-22 14:06:49 +03001986 lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301987 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
1988 if (blank <= limits[i])
1989 return -EINVAL;
1990
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02001991 /* FIXME add checks for 3-tap filter once the limitations are known */
1992 if (!five_taps)
1993 return 0;
1994
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301995 /*
1996 * Pixel data should be prepared before visible display point starts.
1997 * So, atleast DS-2 lines must have already been fetched by DISPC
1998 * during nonactive - pos_x period.
1999 */
2000 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2001 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002002 val, max(0, ds - 2) * width);
2003 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302004 return -EINVAL;
2005
2006 /*
2007 * All lines need to be refilled during the nonactive period of which
2008 * only one line can be loaded during the active period. So, atleast
2009 * DS - 1 lines should be loaded during nonactive period.
2010 */
2011 val = div_u64((u64)nonactive * lclk, pclk);
2012 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002013 val, max(0, ds - 1) * width);
2014 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302015 return -EINVAL;
2016
2017 return 0;
2018}
2019
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002020static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002021 const struct videomode *vm, u16 width,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302022 u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002023 u32 fourcc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002024{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302025 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302026 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002027
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302028 if (height <= out_height && width <= out_width)
2029 return (unsigned long) pclk;
2030
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002031 if (height > out_height) {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002032 unsigned int ppl = vm->hactive;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002033
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002034 tmp = (u64)pclk * height * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002035 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302036 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002037
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002038 if (height > 2 * out_height) {
2039 if (ppl == out_width)
2040 return 0;
2041
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002042 tmp = (u64)pclk * (height - 2 * out_height) * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002043 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302044 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002045 }
2046 }
2047
2048 if (width > out_width) {
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002049 tmp = (u64)pclk * width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002050 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302051 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002052
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002053 if (fourcc == DRM_FORMAT_XRGB8888)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302054 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002055 }
2056
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302057 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002058}
2059
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002060static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302061 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302062{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302063 if (height > out_height && width > out_width)
2064 return pclk * 4;
2065 else
2066 return pclk * 2;
2067}
2068
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002069static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302070 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002071{
2072 unsigned int hf, vf;
2073
2074 /*
2075 * FIXME how to determine the 'A' factor
2076 * for the no downscaling case ?
2077 */
2078
2079 if (width > 3 * out_width)
2080 hf = 4;
2081 else if (width > 2 * out_width)
2082 hf = 3;
2083 else if (width > out_width)
2084 hf = 2;
2085 else
2086 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002087 if (height > out_height)
2088 vf = 2;
2089 else
2090 vf = 1;
2091
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302092 return pclk * vf * hf;
2093}
2094
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002095static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302096 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302097{
Archit Taneja8ba85302012-09-26 17:00:37 +05302098 /*
2099 * If the overlay/writeback is in mem to mem mode, there are no
2100 * downscaling limitations with respect to pixel clock, return 1 as
2101 * required core clock to represent that we have sufficient enough
2102 * core clock to do maximum downscaling
2103 */
2104 if (mem_to_mem)
2105 return 1;
2106
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302107 if (width > out_width)
2108 return DIV_ROUND_UP(pclk, out_width) * width;
2109 else
2110 return pclk;
2111}
2112
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002113static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002114 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302115 u16 width, u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002116 u32 fourcc, bool *five_taps,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302117 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302118 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302119{
2120 int error;
2121 u16 in_width, in_height;
2122 int min_factor = min(*decim_x, *decim_y);
2123 const int maxsinglelinewidth =
2124 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302125
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302126 *five_taps = false;
2127
2128 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002129 in_height = height / *decim_y;
2130 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002131 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302132 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302133 error = (in_width > maxsinglelinewidth || !*core_clk ||
2134 *core_clk > dispc_core_clk_rate());
2135 if (error) {
2136 if (*decim_x == *decim_y) {
2137 *decim_x = min_factor;
2138 ++*decim_y;
2139 } else {
2140 swap(*decim_x, *decim_y);
2141 if (*decim_x < *decim_y)
2142 ++*decim_x;
2143 }
2144 }
2145 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2146
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002147 if (error) {
2148 DSSERR("failed to find scaling settings\n");
2149 return -EINVAL;
2150 }
2151
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302152 if (in_width > maxsinglelinewidth) {
2153 DSSERR("Cannot scale max input width exceeded");
2154 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302155 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302156 return 0;
2157}
2158
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002159static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002160 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302161 u16 width, u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002162 u32 fourcc, bool *five_taps,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302163 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302164 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302165{
2166 int error;
2167 u16 in_width, in_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302168 const int maxsinglelinewidth =
2169 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2170
2171 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002172 in_height = height / *decim_y;
2173 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002174 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302175
2176 if (in_width > maxsinglelinewidth)
2177 if (in_height > out_height &&
2178 in_height < out_height * 2)
2179 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002180again:
2181 if (*five_taps)
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002182 *core_clk = calc_core_clk_five_taps(pclk, vm,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002183 in_width, in_height, out_width,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002184 out_height, fourcc);
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002185 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002186 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302187 in_height, out_width, out_height,
2188 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302189
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002190 error = check_horiz_timing_omap3(pclk, lclk, vm,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002191 pos_x, in_width, in_height, out_width,
2192 out_height, *five_taps);
2193 if (error && *five_taps) {
2194 *five_taps = false;
2195 goto again;
2196 }
2197
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302198 error = (error || in_width > maxsinglelinewidth * 2 ||
2199 (in_width > maxsinglelinewidth && *five_taps) ||
2200 !*core_clk || *core_clk > dispc_core_clk_rate());
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002201
2202 if (!error) {
2203 /* verify that we're inside the limits of scaler */
2204 if (in_width / 4 > out_width)
2205 error = 1;
2206
2207 if (*five_taps) {
2208 if (in_height / 4 > out_height)
2209 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302210 } else {
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002211 if (in_height / 2 > out_height)
2212 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302213 }
2214 }
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002215
Tomi Valkeinen7059e3d2015-04-10 12:48:38 +03002216 if (error)
2217 ++*decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302218 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2219
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002220 if (error) {
2221 DSSERR("failed to find scaling settings\n");
2222 return -EINVAL;
2223 }
2224
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002225 if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width,
Tomi Valkeinenf5a73482015-03-17 15:31:09 +02002226 in_height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302227 DSSERR("horizontal timing too tight\n");
2228 return -EINVAL;
2229 }
2230
2231 if (in_width > (maxsinglelinewidth * 2)) {
2232 DSSERR("Cannot setup scaling");
2233 DSSERR("width exceeds maximum width possible");
2234 return -EINVAL;
2235 }
2236
2237 if (in_width > maxsinglelinewidth && *five_taps) {
2238 DSSERR("cannot setup scaling with five taps");
2239 return -EINVAL;
2240 }
2241 return 0;
2242}
2243
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002244static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002245 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302246 u16 width, u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002247 u32 fourcc, bool *five_taps,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302248 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302249 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302250{
2251 u16 in_width, in_width_max;
2252 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002253 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302254 const int maxsinglelinewidth =
2255 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302256 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302257
Archit Taneja5d501082012-11-07 11:45:02 +05302258 if (mem_to_mem) {
2259 in_width_max = out_width * maxdownscale;
2260 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302261 in_width_max = dispc_core_clk_rate() /
2262 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302263 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302264
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302265 *decim_x = DIV_ROUND_UP(width, in_width_max);
2266
2267 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2268 if (*decim_x > *x_predecim)
2269 return -EINVAL;
2270
2271 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002272 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302273 } while (*decim_x <= *x_predecim &&
2274 in_width > maxsinglelinewidth && ++*decim_x);
2275
2276 if (in_width > maxsinglelinewidth) {
2277 DSSERR("Cannot scale width exceeds max line width");
2278 return -EINVAL;
2279 }
2280
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002281 if (*decim_x > 4 && fourcc != DRM_FORMAT_NV12) {
Jyri Sarha1b30ab02017-02-08 16:08:06 +02002282 /*
2283 * Let's disable all scaling that requires horizontal
2284 * decimation with higher factor than 4, until we have
2285 * better estimates of what we can and can not
2286 * do. However, NV12 color format appears to work Ok
2287 * with all decimation factors.
2288 *
2289 * When decimating horizontally by more that 4 the dss
2290 * is not able to fetch the data in burst mode. When
2291 * this happens it is hard to tell if there enough
2292 * bandwidth. Despite what theory says this appears to
2293 * be true also for 16-bit color formats.
2294 */
2295 DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x);
2296
2297 return -EINVAL;
2298 }
2299
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002300 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302301 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302302 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002303}
2304
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002305#define DIV_FRAC(dividend, divisor) \
2306 ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
2307
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002308static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302309 enum omap_overlay_caps caps,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002310 const struct videomode *vm,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302311 u16 width, u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002312 u32 fourcc, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302313 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302314 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302315{
Archit Taneja0373cac2011-09-08 13:25:17 +05302316 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302317 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302318 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302319 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302320
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002321 if (width == out_width && height == out_height)
2322 return 0;
2323
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002324 if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) {
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002325 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2326 return -EINVAL;
2327 }
2328
Archit Taneja5b54ed32012-09-26 16:55:27 +05302329 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002330 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302331
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002332 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302333 *x_predecim = *y_predecim = 1;
2334 } else {
2335 *x_predecim = max_decim_limit;
2336 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2337 dss_has_feature(FEAT_BURST_2D)) ?
2338 2 : max_decim_limit;
2339 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302340
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302341 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2342 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2343
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302344 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302345 return -EINVAL;
2346
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302347 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302348 return -EINVAL;
2349
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002350 ret = dispc.feat->calc_scaling(pclk, lclk, vm, width, height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002351 out_width, out_height, fourcc, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302352 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2353 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302354 if (ret)
2355 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302356
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002357 DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
2358 width, height,
2359 out_width, out_height,
2360 out_width / width, DIV_FRAC(out_width, width),
2361 out_height / height, DIV_FRAC(out_height, height),
2362
2363 decim_x, decim_y,
2364 width / decim_x, height / decim_y,
2365 out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
2366 out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
2367
2368 *five_taps ? 5 : 3,
2369 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302370
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302371 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302372 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302373 "required core clk rate = %lu Hz, "
2374 "current core clk rate = %lu Hz\n",
2375 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302376 return -EINVAL;
2377 }
2378
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302379 *x_predecim = decim_x;
2380 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302381 return 0;
2382}
2383
Jyri Sarha864050c2017-03-24 16:47:52 +02002384static int dispc_ovl_setup_common(enum omap_plane_id plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302385 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2386 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002387 u16 out_width, u16 out_height, u32 fourcc,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002388 u8 rotation, u8 zorder, u8 pre_mult_alpha,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302389 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002390 bool replication, const struct videomode *vm,
Archit Taneja8ba85302012-09-26 17:00:37 +05302391 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002392{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302393 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002394 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302395 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002396 unsigned offset0, offset1;
2397 s32 row_inc;
2398 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302399 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002400 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302401 u16 in_height = height;
2402 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302403 int x_predecim = 1, y_predecim = 1;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002404 bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED);
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002405 unsigned long pclk = dispc_plane_pclk_rate(plane);
2406 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002407
Tomi Valkeinene5666582014-11-28 14:34:15 +02002408 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002409 return -EINVAL;
2410
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002411 if (format_is_yuv(fourcc) && (in_width & 1)) {
Tomi Valkeinen5edec142017-05-04 09:13:32 +03002412 DSSERR("input width %d is not even for YUV format\n", in_width);
2413 return -EINVAL;
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002414 }
2415
Archit Taneja84a880f2012-09-26 16:57:37 +05302416 out_width = out_width == 0 ? width : out_width;
2417 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002418
Archit Taneja84a880f2012-09-26 16:57:37 +05302419 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002420 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002421
2422 if (ilace) {
2423 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302424 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302425 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302426 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002427
2428 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302429 "out_height %d\n", in_height, pos_y,
2430 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002431 }
2432
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002433 if (!dss_feat_color_mode_supported(plane, fourcc))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302434 return -EINVAL;
2435
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002436 r = dispc_ovl_calc_scaling(pclk, lclk, caps, vm, in_width,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002437 in_height, out_width, out_height, fourcc,
Archit Taneja84a880f2012-09-26 16:57:37 +05302438 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302439 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302440 if (r)
2441 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002442
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002443 in_width = in_width / x_predecim;
2444 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302445
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002446 if (x_predecim > 1 || y_predecim > 1)
2447 DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2448 x_predecim, y_predecim, in_width, in_height);
2449
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002450 if (format_is_yuv(fourcc) && (in_width & 1)) {
Tomi Valkeinen5edec142017-05-04 09:13:32 +03002451 DSSDBG("predecimated input width is not even for YUV format\n");
2452 DSSDBG("adjusting input width %d -> %d\n",
2453 in_width, in_width & ~1);
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002454
Tomi Valkeinen5edec142017-05-04 09:13:32 +03002455 in_width &= ~1;
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002456 }
2457
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002458 if (format_is_yuv(fourcc))
Archit Taneja79ad75f2011-09-08 13:15:11 +05302459 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002460
2461 if (ilace && !fieldmode) {
2462 /*
2463 * when downscaling the bottom field may have to start several
2464 * source lines below the top field. Unfortunately ACCUI
2465 * registers will only hold the fractional part of the offset
2466 * so the integer part must be added to the base address of the
2467 * bottom field.
2468 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302469 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002470 field_offset = 0;
2471 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302472 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002473 }
2474
2475 /* Fields are independent but interleaved in memory. */
2476 if (fieldmode)
2477 field_offset = 1;
2478
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002479 offset0 = 0;
2480 offset1 = 0;
2481 row_inc = 0;
2482 pix_inc = 0;
2483
Archit Taneja6be0d732012-11-07 11:45:04 +05302484 if (plane == OMAP_DSS_WB) {
2485 frame_width = out_width;
2486 frame_height = out_height;
2487 } else {
2488 frame_width = in_width;
2489 frame_height = height;
2490 }
2491
Tomi Valkeinen517a8a952017-05-03 14:14:27 +03002492 calc_offset(screen_width, frame_width,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002493 fourcc, fieldmode, field_offset,
Tomi Valkeinen517a8a952017-05-03 14:14:27 +03002494 &offset0, &offset1, &row_inc, &pix_inc,
Tomi Valkeinenc4df6e42017-05-15 11:09:25 +03002495 x_predecim, y_predecim,
2496 rotation_type, rotation);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002497
2498 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2499 offset0, offset1, row_inc, pix_inc);
2500
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002501 dispc_ovl_set_color_mode(plane, fourcc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002502
Archit Taneja84a880f2012-09-26 16:57:37 +05302503 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302504
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02002505 if (dispc.feat->reverse_ilace_field_order)
2506 swap(offset0, offset1);
2507
Archit Taneja84a880f2012-09-26 16:57:37 +05302508 dispc_ovl_set_ba0(plane, paddr + offset0);
2509 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002510
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002511 if (fourcc == DRM_FORMAT_NV12) {
Archit Taneja84a880f2012-09-26 16:57:37 +05302512 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2513 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302514 }
2515
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03002516 if (dispc.feat->last_pixel_inc_missing)
2517 row_inc += pix_inc - 1;
2518
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002519 dispc_ovl_set_row_inc(plane, row_inc);
2520 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002521
Archit Taneja84a880f2012-09-26 16:57:37 +05302522 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302523 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002524
Archit Taneja84a880f2012-09-26 16:57:37 +05302525 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002526
Archit Taneja78b687f2012-09-21 14:51:49 +05302527 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002528
Archit Taneja5b54ed32012-09-26 16:55:27 +05302529 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302530 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2531 out_height, ilace, five_taps, fieldmode,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002532 fourcc, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302533 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002534 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002535 }
2536
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002537 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, fourcc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002538
Archit Taneja84a880f2012-09-26 16:57:37 +05302539 dispc_ovl_set_zorder(plane, caps, zorder);
2540 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2541 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002542
Archit Tanejad79db852012-09-22 12:30:17 +05302543 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302544
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002545 return 0;
2546}
2547
Jyri Sarha864050c2017-03-24 16:47:52 +02002548static int dispc_ovl_setup(enum omap_plane_id plane,
Jyri Sarha273ffea2017-03-24 16:47:53 +02002549 const struct omap_overlay_info *oi,
Tomi Valkeinen49a30572017-02-17 12:30:07 +02002550 const struct videomode *vm, bool mem_to_mem,
2551 enum omap_channel channel)
Archit Taneja84a880f2012-09-26 16:57:37 +05302552{
2553 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002554 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Tomi Valkeinenbe2d68c2016-08-29 13:15:02 +03002555 const bool replication = true;
Archit Taneja84a880f2012-09-26 16:57:37 +05302556
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002557 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002558 " %dx%d, cmode %x, rot %d, chan %d repl %d\n",
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002559 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302560 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002561 oi->fourcc, oi->rotation, channel, replication);
Archit Taneja84a880f2012-09-26 16:57:37 +05302562
Tomi Valkeinen49a30572017-02-17 12:30:07 +02002563 dispc_ovl_set_channel_out(plane, channel);
2564
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002565 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302566 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002567 oi->out_width, oi->out_height, oi->fourcc, oi->rotation,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002568 oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002569 oi->rotation_type, replication, vm, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302570
2571 return r;
2572}
2573
Archit Taneja749feff2012-08-31 12:32:52 +05302574int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002575 bool mem_to_mem, const struct videomode *vm)
Archit Taneja749feff2012-08-31 12:32:52 +05302576{
2577 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302578 u32 l;
Jyri Sarha864050c2017-03-24 16:47:52 +02002579 enum omap_plane_id plane = OMAP_DSS_WB;
Archit Taneja749feff2012-08-31 12:32:52 +05302580 const int pos_x = 0, pos_y = 0;
2581 const u8 zorder = 0, global_alpha = 0;
Tomi Valkeinenbe2d68c2016-08-29 13:15:02 +03002582 const bool replication = true;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302583 bool truncation;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002584 int in_width = vm->hactive;
2585 int in_height = vm->vactive;
Archit Taneja749feff2012-08-31 12:32:52 +05302586 enum omap_overlay_caps caps =
2587 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2588
2589 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002590 "rot %d\n", wi->paddr, wi->p_uv_addr, in_width,
2591 in_height, wi->width, wi->height, wi->fourcc, wi->rotation);
Archit Taneja749feff2012-08-31 12:32:52 +05302592
2593 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2594 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002595 wi->height, wi->fourcc, wi->rotation, zorder,
Archit Taneja749feff2012-08-31 12:32:52 +05302596 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002597 replication, vm, mem_to_mem);
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302598
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002599 switch (wi->fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03002600 case DRM_FORMAT_RGB565:
2601 case DRM_FORMAT_RGB888:
2602 case DRM_FORMAT_ARGB4444:
2603 case DRM_FORMAT_RGBA4444:
2604 case DRM_FORMAT_RGBX4444:
2605 case DRM_FORMAT_ARGB1555:
2606 case DRM_FORMAT_XRGB1555:
2607 case DRM_FORMAT_XRGB4444:
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302608 truncation = true;
2609 break;
2610 default:
2611 truncation = false;
2612 break;
2613 }
2614
2615 /* setup extra DISPC_WB_ATTRIBUTES */
2616 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2617 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2618 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
Tomi Valkeinen4c055ce2015-11-04 17:10:53 +02002619 if (mem_to_mem)
2620 l = FLD_MOD(l, 1, 26, 24); /* CAPTUREMODE */
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002621 else
2622 l = FLD_MOD(l, 0, 26, 24); /* CAPTUREMODE */
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302623 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302624
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002625 if (mem_to_mem) {
2626 /* WBDELAYCOUNT */
2627 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
2628 } else {
2629 int wbdelay;
2630
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002631 wbdelay = min(vm->vfront_porch +
2632 vm->vsync_len + vm->vback_porch, (u32)255);
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002633
2634 /* WBDELAYCOUNT */
2635 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
2636 }
2637
Archit Taneja749feff2012-08-31 12:32:52 +05302638 return r;
2639}
2640
Jyri Sarha864050c2017-03-24 16:47:52 +02002641static int dispc_ovl_enable(enum omap_plane_id plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002642{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002643 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2644
Archit Taneja9b372c22011-05-06 11:45:49 +05302645 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002646
2647 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002648}
2649
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002650static enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel)
Tomi Valkeinen7b9cb5e2015-11-04 15:11:25 +02002651{
2652 return dss_feat_get_supported_outputs(channel);
2653}
Tomi Valkeinen7b9cb5e2015-11-04 15:11:25 +02002654
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002655static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002656{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002657 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2658 return;
2659
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002660 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002661}
2662
2663void dispc_lcd_enable_signal(bool enable)
2664{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002665 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2666 return;
2667
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002668 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002669}
2670
2671void dispc_pck_free_enable(bool enable)
2672{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002673 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2674 return;
2675
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002676 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002677}
2678
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002679static int dispc_get_num_mgrs(void)
Tomi Valkeinenc2834002015-11-05 19:54:33 +02002680{
2681 return dss_feat_get_num_mgrs();
2682}
Tomi Valkeinenc2834002015-11-05 19:54:33 +02002683
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002684static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002685{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302686 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002687}
2688
2689
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002690static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002691{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302692 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002693}
2694
Tomi Valkeinen65904152015-11-04 17:10:57 +02002695static void dispc_set_loadmode(enum omap_dss_load_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002696{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002697 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002698}
2699
2700
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002701static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002702{
Sumit Semwal8613b002010-12-02 11:27:09 +00002703 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002704}
2705
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002706static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002707 enum omap_dss_trans_key_type type,
2708 u32 trans_key)
2709{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302710 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002711
Sumit Semwal8613b002010-12-02 11:27:09 +00002712 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002713}
2714
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002715static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002716{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302717 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002718}
Archit Taneja11354dd2011-09-26 11:47:29 +05302719
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002720static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2721 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002722{
Archit Taneja11354dd2011-09-26 11:47:29 +05302723 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002724 return;
2725
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002726 if (ch == OMAP_DSS_CHANNEL_LCD)
2727 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002728 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002729 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002730}
Archit Taneja11354dd2011-09-26 11:47:29 +05302731
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002732static void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002733 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002734{
2735 dispc_mgr_set_default_color(channel, info->default_color);
2736 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2737 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2738 dispc_mgr_enable_alpha_fixed_zorder(channel,
2739 info->partial_alpha_enabled);
2740 if (dss_has_feature(FEAT_CPR)) {
2741 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2742 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2743 }
2744}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002745
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002746static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002747{
2748 int code;
2749
2750 switch (data_lines) {
2751 case 12:
2752 code = 0;
2753 break;
2754 case 16:
2755 code = 1;
2756 break;
2757 case 18:
2758 code = 2;
2759 break;
2760 case 24:
2761 code = 3;
2762 break;
2763 default:
2764 BUG();
2765 return;
2766 }
2767
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302768 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002769}
2770
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002771static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002772{
2773 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302774 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002775
2776 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302777 case DSS_IO_PAD_MODE_RESET:
2778 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002779 gpout1 = 0;
2780 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302781 case DSS_IO_PAD_MODE_RFBI:
2782 gpout0 = 1;
2783 gpout1 = 0;
2784 break;
2785 case DSS_IO_PAD_MODE_BYPASS:
2786 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002787 gpout1 = 1;
2788 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002789 default:
2790 BUG();
2791 return;
2792 }
2793
Archit Taneja569969d2011-08-22 17:41:57 +05302794 l = dispc_read_reg(DISPC_CONTROL);
2795 l = FLD_MOD(l, gpout0, 15, 15);
2796 l = FLD_MOD(l, gpout1, 16, 16);
2797 dispc_write_reg(DISPC_CONTROL, l);
2798}
2799
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002800static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05302801{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302802 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002803}
2804
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002805static void dispc_mgr_set_lcd_config(enum omap_channel channel,
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002806 const struct dss_lcd_mgr_config *config)
2807{
2808 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
2809
2810 dispc_mgr_enable_stallmode(channel, config->stallmode);
2811 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
2812
2813 dispc_mgr_set_clock_div(channel, &config->clock_info);
2814
2815 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
2816
2817 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
2818
2819 dispc_mgr_set_lcd_type_tft(channel);
2820}
2821
Archit Taneja8f366162012-04-16 12:53:44 +05302822static bool _dispc_mgr_size_ok(u16 width, u16 height)
2823{
Archit Taneja33b89922012-11-14 13:50:15 +05302824 return width <= dispc.feat->mgr_width_max &&
2825 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05302826}
2827
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03002828static bool _dispc_lcd_timings_ok(int hsync_len, int hfp, int hbp,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002829 int vsw, int vfp, int vbp)
2830{
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03002831 if (hsync_len < 1 || hsync_len > dispc.feat->sw_max ||
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302832 hfp < 1 || hfp > dispc.feat->hp_max ||
2833 hbp < 1 || hbp > dispc.feat->hp_max ||
2834 vsw < 1 || vsw > dispc.feat->sw_max ||
2835 vfp < 0 || vfp > dispc.feat->vp_max ||
2836 vbp < 0 || vbp > dispc.feat->vp_max)
2837 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002838 return true;
2839}
2840
Archit Tanejaca5ca692013-03-26 19:15:22 +05302841static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
2842 unsigned long pclk)
2843{
2844 if (dss_mgr_is_lcd(channel))
Andrew F. Davis0cac5b62016-07-01 09:27:21 -05002845 return pclk <= dispc.feat->max_lcd_pclk;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302846 else
Andrew F. Davis0cac5b62016-07-01 09:27:21 -05002847 return pclk <= dispc.feat->max_tv_pclk;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302848}
2849
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002850bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002851{
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002852 if (!_dispc_mgr_size_ok(vm->hactive, vm->vactive))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002853 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05302854
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002855 if (!_dispc_mgr_pclk_ok(channel, vm->pixelclock))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002856 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302857
2858 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03002859 /* TODO: OMAP4+ supports interlace for LCD outputs */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002860 if (vm->flags & DISPLAY_FLAGS_INTERLACED)
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002861 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03002862
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002863 if (!_dispc_lcd_timings_ok(vm->hsync_len,
2864 vm->hfront_porch, vm->hback_porch,
2865 vm->vsync_len, vm->vfront_porch,
2866 vm->vback_porch))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002867 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05302868 }
Archit Taneja8f366162012-04-16 12:53:44 +05302869
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03002870 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002871}
2872
Peter Ujfalusi3b592932016-09-22 14:06:56 +03002873static void _dispc_mgr_set_lcd_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002874 const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002875{
Archit Taneja655e2942012-06-21 10:37:43 +05302876 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00002877 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002878
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002879 timing_h = FLD_VAL(vm->hsync_len - 1, dispc.feat->sw_start, 0) |
2880 FLD_VAL(vm->hfront_porch - 1, dispc.feat->fp_start, 8) |
2881 FLD_VAL(vm->hback_porch - 1, dispc.feat->bp_start, 20);
2882 timing_v = FLD_VAL(vm->vsync_len - 1, dispc.feat->sw_start, 0) |
2883 FLD_VAL(vm->vfront_porch, dispc.feat->fp_start, 8) |
2884 FLD_VAL(vm->vback_porch, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002885
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002886 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2887 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302888
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002889 if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00002890 vs = false;
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03002891 else
2892 vs = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00002893
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002894 if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00002895 hs = false;
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03002896 else
2897 hs = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00002898
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002899 if (vm->flags & DISPLAY_FLAGS_DE_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00002900 de = false;
Peter Ujfalusi3fa3ab42016-09-22 14:06:58 +03002901 else
2902 de = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00002903
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002904 if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
Archit Taneja655e2942012-06-21 10:37:43 +05302905 ipc = false;
Peter Ujfalusif149e172016-09-22 14:07:00 +03002906 else
Archit Taneja655e2942012-06-21 10:37:43 +05302907 ipc = true;
Archit Taneja655e2942012-06-21 10:37:43 +05302908
Tomi Valkeinen7a163602014-10-02 17:58:48 +00002909 /* always use the 'rf' setting */
2910 onoff = true;
2911
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002912 if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE)
Archit Taneja655e2942012-06-21 10:37:43 +05302913 rf = true;
Peter Ujfalusid34afb72016-09-22 14:07:01 +03002914 else
2915 rf = false;
Archit Taneja655e2942012-06-21 10:37:43 +05302916
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03002917 l = FLD_VAL(onoff, 17, 17) |
2918 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00002919 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03002920 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00002921 FLD_VAL(hs, 13, 13) |
2922 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03002923
Tomi Valkeinene5f80912015-10-21 13:08:59 +03002924 /* always set ALIGN bit when available */
2925 if (dispc.feat->supports_sync_align)
2926 l |= (1 << 18);
2927
Archit Taneja655e2942012-06-21 10:37:43 +05302928 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00002929
2930 if (dispc.syscon_pol) {
2931 const int shifts[] = {
2932 [OMAP_DSS_CHANNEL_LCD] = 0,
2933 [OMAP_DSS_CHANNEL_LCD2] = 1,
2934 [OMAP_DSS_CHANNEL_LCD3] = 2,
2935 };
2936
2937 u32 mask, val;
2938
2939 mask = (1 << 0) | (1 << 3) | (1 << 6);
2940 val = (rf << 0) | (ipc << 3) | (onoff << 6);
2941
2942 mask <<= 16 + shifts[channel];
2943 val <<= 16 + shifts[channel];
2944
2945 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
2946 mask, val);
2947 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002948}
2949
Tomi Valkeinen956d4f92016-11-23 13:23:42 +02002950static int vm_flag_to_int(enum display_flags flags, enum display_flags high,
2951 enum display_flags low)
2952{
2953 if (flags & high)
2954 return 1;
2955 if (flags & low)
2956 return -1;
2957 return 0;
2958}
2959
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002960/* change name to mode? */
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02002961static void dispc_mgr_set_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002962 const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002963{
2964 unsigned xtot, ytot;
2965 unsigned long ht, vt;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002966 struct videomode t = *vm;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002967
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03002968 DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive);
Archit Tanejac51d9212012-04-16 12:53:43 +05302969
Archit Taneja2aefad42012-05-18 14:36:54 +05302970 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05302971 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002972 return;
2973 }
Archit Tanejac51d9212012-04-16 12:53:43 +05302974
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302975 if (dss_mgr_is_lcd(channel)) {
Peter Ujfalusi3b592932016-09-22 14:06:56 +03002976 _dispc_mgr_set_lcd_timings(channel, &t);
Archit Tanejac51d9212012-04-16 12:53:43 +05302977
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03002978 xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch;
Peter Ujfalusi458540c2016-09-22 14:06:53 +03002979 ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch;
Archit Tanejac51d9212012-04-16 12:53:43 +05302980
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002981 ht = vm->pixelclock / xtot;
2982 vt = vm->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05302983
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002984 DSSDBG("pck %lu\n", vm->pixelclock);
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03002985 DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03002986 t.hsync_len, t.hfront_porch, t.hback_porch,
Peter Ujfalusi458540c2016-09-22 14:06:53 +03002987 t.vsync_len, t.vfront_porch, t.vback_porch);
Archit Taneja655e2942012-06-21 10:37:43 +05302988 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
Tomi Valkeinen956d4f92016-11-23 13:23:42 +02002989 vm_flag_to_int(t.flags, DISPLAY_FLAGS_VSYNC_HIGH, DISPLAY_FLAGS_VSYNC_LOW),
2990 vm_flag_to_int(t.flags, DISPLAY_FLAGS_HSYNC_HIGH, DISPLAY_FLAGS_HSYNC_LOW),
2991 vm_flag_to_int(t.flags, DISPLAY_FLAGS_PIXDATA_POSEDGE, DISPLAY_FLAGS_PIXDATA_NEGEDGE),
2992 vm_flag_to_int(t.flags, DISPLAY_FLAGS_DE_HIGH, DISPLAY_FLAGS_DE_LOW),
2993 vm_flag_to_int(t.flags, DISPLAY_FLAGS_SYNC_POSEDGE, DISPLAY_FLAGS_SYNC_NEGEDGE));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002994
Archit Tanejac51d9212012-04-16 12:53:43 +05302995 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05302996 } else {
Peter Ujfalusi53058292016-09-22 14:06:55 +03002997 if (t.flags & DISPLAY_FLAGS_INTERLACED)
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03002998 t.vactive /= 2;
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02002999
3000 if (dispc.feat->supports_double_pixel)
Peter Ujfalusi531efb32016-09-22 14:06:59 +03003001 REG_FLD_MOD(DISPC_CONTROL,
3002 !!(t.flags & DISPLAY_FLAGS_DOUBLECLK),
3003 19, 17);
Archit Tanejac51d9212012-04-16 12:53:43 +05303004 }
Archit Taneja8f366162012-04-16 12:53:44 +05303005
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03003006 dispc_mgr_set_size(channel, t.hactive, t.vactive);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003007}
3008
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003009static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003010 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003011{
3012 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003013 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003014
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003015 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003016 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003017
Luis de Bethencourt0bcfdba2015-10-15 13:29:38 +01003018 if (!dss_has_feature(FEAT_CORE_CLK_DIV) &&
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003019 channel == OMAP_DSS_CHANNEL_LCD)
3020 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003021}
3022
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003023static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003024 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003025{
3026 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003027 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003028 *lck_div = FLD_GET(l, 23, 16);
3029 *pck_div = FLD_GET(l, 7, 0);
3030}
3031
Tomi Valkeinen65904152015-11-04 17:10:57 +02003032static unsigned long dispc_fclk_rate(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003033{
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003034 unsigned long r;
3035 enum dss_clk_source src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003036
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003037 src = dss_get_dispc_clk_source();
3038
3039 if (src == DSS_CLK_SRC_FCK) {
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003040 r = dss_get_dispc_clk_rate();
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003041 } else {
3042 struct dss_pll *pll;
3043 unsigned clkout_idx;
Tomi Valkeinen93550922014-12-31 11:25:48 +02003044
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003045 pll = dss_pll_find_by_src(src);
3046 clkout_idx = dss_pll_get_clkout_idx_for_src(src);
Tomi Valkeinen93550922014-12-31 11:25:48 +02003047
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003048 r = pll->cinfo.clkout[clkout_idx];
Taneja, Archit66534e82011-03-08 05:50:34 -06003049 }
3050
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003051 return r;
3052}
3053
Tomi Valkeinen65904152015-11-04 17:10:57 +02003054static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003055{
3056 int lcd;
3057 unsigned long r;
Tomi Valkeinen01575772016-05-17 16:08:34 +03003058 enum dss_clk_source src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003059
Tomi Valkeinen01575772016-05-17 16:08:34 +03003060 /* for TV, LCLK rate is the FCLK rate */
3061 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003062 return dispc_fclk_rate();
Tomi Valkeinen01575772016-05-17 16:08:34 +03003063
3064 src = dss_get_lcd_clk_source(channel);
3065
3066 if (src == DSS_CLK_SRC_FCK) {
3067 r = dss_get_dispc_clk_rate();
3068 } else {
3069 struct dss_pll *pll;
3070 unsigned clkout_idx;
3071
3072 pll = dss_pll_find_by_src(src);
3073 clkout_idx = dss_pll_get_clkout_idx_for_src(src);
3074
3075 r = pll->cinfo.clkout[clkout_idx];
Taneja, Architea751592011-03-08 05:50:35 -06003076 }
Tomi Valkeinen01575772016-05-17 16:08:34 +03003077
3078 lcd = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3079
3080 return r / lcd;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003081}
3082
Tomi Valkeinen65904152015-11-04 17:10:57 +02003083static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003084{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003085 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003086
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303087 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303088 int pcd;
3089 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003090
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303091 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003092
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303093 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003094
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303095 r = dispc_mgr_lclk_rate(channel);
3096
3097 return r / pcd;
3098 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003099 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303100 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003101}
3102
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003103void dispc_set_tv_pclk(unsigned long pclk)
3104{
3105 dispc.tv_pclk_rate = pclk;
3106}
3107
Tomi Valkeinen65904152015-11-04 17:10:57 +02003108static unsigned long dispc_core_clk_rate(void)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303109{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003110 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303111}
3112
Jyri Sarha864050c2017-03-24 16:47:52 +02003113static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane)
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303114{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003115 enum omap_channel channel;
3116
3117 if (plane == OMAP_DSS_WB)
3118 return 0;
3119
3120 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303121
3122 return dispc_mgr_pclk_rate(channel);
3123}
3124
Jyri Sarha864050c2017-03-24 16:47:52 +02003125static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane)
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303126{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003127 enum omap_channel channel;
3128
3129 if (plane == OMAP_DSS_WB)
3130 return 0;
3131
3132 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303133
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003134 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303135}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003136
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303137static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003138{
3139 int lcd, pcd;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03003140 enum dss_clk_source lcd_clk_src;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303141
3142 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3143
3144 lcd_clk_src = dss_get_lcd_clk_source(channel);
3145
Tomi Valkeinen557a1542016-05-17 13:49:18 +03003146 seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
Tomi Valkeinen407bd562016-05-17 13:50:55 +03003147 dss_get_clk_source_name(lcd_clk_src));
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303148
3149 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3150
3151 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3152 dispc_mgr_lclk_rate(channel), lcd);
3153 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3154 dispc_mgr_pclk_rate(channel), pcd);
3155}
3156
3157void dispc_dump_clocks(struct seq_file *s)
3158{
3159 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003160 u32 l;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03003161 enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003162
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003163 if (dispc_runtime_get())
3164 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003165
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003166 seq_printf(s, "- DISPC -\n");
3167
Tomi Valkeinen557a1542016-05-17 13:49:18 +03003168 seq_printf(s, "dispc fclk source = %s\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03003169 dss_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003170
3171 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003172
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003173 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3174 seq_printf(s, "- DISPC-CORE-CLK -\n");
3175 l = dispc_read_reg(DISPC_DIVISOR);
3176 lcd = FLD_GET(l, 23, 16);
3177
3178 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3179 (dispc_fclk_rate()/lcd), lcd);
3180 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003181
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303182 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003183
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303184 if (dss_has_feature(FEAT_MGR_LCD2))
3185 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3186 if (dss_has_feature(FEAT_MGR_LCD3))
3187 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003188
3189 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003190}
3191
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003192static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003193{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303194 int i, j;
3195 const char *mgr_names[] = {
3196 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3197 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3198 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303199 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303200 };
3201 const char *ovl_names[] = {
3202 [OMAP_DSS_GFX] = "GFX",
3203 [OMAP_DSS_VIDEO1] = "VID1",
3204 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303205 [OMAP_DSS_VIDEO3] = "VID3",
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003206 [OMAP_DSS_WB] = "WB",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303207 };
3208 const char **p_names;
3209
Archit Taneja9b372c22011-05-06 11:45:49 +05303210#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003211
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003212 if (dispc_runtime_get())
3213 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003214
Archit Taneja5010be82011-08-05 19:06:00 +05303215 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003216 DUMPREG(DISPC_REVISION);
3217 DUMPREG(DISPC_SYSCONFIG);
3218 DUMPREG(DISPC_SYSSTATUS);
3219 DUMPREG(DISPC_IRQSTATUS);
3220 DUMPREG(DISPC_IRQENABLE);
3221 DUMPREG(DISPC_CONTROL);
3222 DUMPREG(DISPC_CONFIG);
3223 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003224 DUMPREG(DISPC_LINE_STATUS);
3225 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303226 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3227 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003228 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003229 if (dss_has_feature(FEAT_MGR_LCD2)) {
3230 DUMPREG(DISPC_CONTROL2);
3231 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003232 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303233 if (dss_has_feature(FEAT_MGR_LCD3)) {
3234 DUMPREG(DISPC_CONTROL3);
3235 DUMPREG(DISPC_CONFIG3);
3236 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003237 if (dss_has_feature(FEAT_MFLAG))
3238 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003239
Archit Taneja5010be82011-08-05 19:06:00 +05303240#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003241
Archit Taneja5010be82011-08-05 19:06:00 +05303242#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303243#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003244 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303245 dispc_read_reg(DISPC_REG(i, r)))
3246
Archit Taneja4dd2da12011-08-05 19:06:01 +05303247 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303248
Archit Taneja4dd2da12011-08-05 19:06:01 +05303249 /* DISPC channel specific registers */
3250 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3251 DUMPREG(i, DISPC_DEFAULT_COLOR);
3252 DUMPREG(i, DISPC_TRANS_COLOR);
3253 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003254
Archit Taneja4dd2da12011-08-05 19:06:01 +05303255 if (i == OMAP_DSS_CHANNEL_DIGIT)
3256 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303257
Archit Taneja4dd2da12011-08-05 19:06:01 +05303258 DUMPREG(i, DISPC_TIMING_H);
3259 DUMPREG(i, DISPC_TIMING_V);
3260 DUMPREG(i, DISPC_POL_FREQ);
3261 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303262
Archit Taneja4dd2da12011-08-05 19:06:01 +05303263 DUMPREG(i, DISPC_DATA_CYCLE1);
3264 DUMPREG(i, DISPC_DATA_CYCLE2);
3265 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003266
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003267 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303268 DUMPREG(i, DISPC_CPR_COEF_R);
3269 DUMPREG(i, DISPC_CPR_COEF_G);
3270 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003271 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003272 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003273
Archit Taneja4dd2da12011-08-05 19:06:01 +05303274 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003275
Archit Taneja4dd2da12011-08-05 19:06:01 +05303276 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3277 DUMPREG(i, DISPC_OVL_BA0);
3278 DUMPREG(i, DISPC_OVL_BA1);
3279 DUMPREG(i, DISPC_OVL_POSITION);
3280 DUMPREG(i, DISPC_OVL_SIZE);
3281 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3282 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3283 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3284 DUMPREG(i, DISPC_OVL_ROW_INC);
3285 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003286
Archit Taneja4dd2da12011-08-05 19:06:01 +05303287 if (dss_has_feature(FEAT_PRELOAD))
3288 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003289 if (dss_has_feature(FEAT_MFLAG))
3290 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003291
Archit Taneja4dd2da12011-08-05 19:06:01 +05303292 if (i == OMAP_DSS_GFX) {
3293 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3294 DUMPREG(i, DISPC_OVL_TABLE_BA);
3295 continue;
3296 }
3297
3298 DUMPREG(i, DISPC_OVL_FIR);
3299 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3300 DUMPREG(i, DISPC_OVL_ACCU0);
3301 DUMPREG(i, DISPC_OVL_ACCU1);
3302 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3303 DUMPREG(i, DISPC_OVL_BA0_UV);
3304 DUMPREG(i, DISPC_OVL_BA1_UV);
3305 DUMPREG(i, DISPC_OVL_FIR2);
3306 DUMPREG(i, DISPC_OVL_ACCU2_0);
3307 DUMPREG(i, DISPC_OVL_ACCU2_1);
3308 }
3309 if (dss_has_feature(FEAT_ATTR2))
3310 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303311 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003312
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003313 if (dispc.feat->has_writeback) {
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003314 i = OMAP_DSS_WB;
3315 DUMPREG(i, DISPC_OVL_BA0);
3316 DUMPREG(i, DISPC_OVL_BA1);
3317 DUMPREG(i, DISPC_OVL_SIZE);
3318 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3319 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3320 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3321 DUMPREG(i, DISPC_OVL_ROW_INC);
3322 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3323
3324 if (dss_has_feature(FEAT_MFLAG))
3325 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3326
3327 DUMPREG(i, DISPC_OVL_FIR);
3328 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3329 DUMPREG(i, DISPC_OVL_ACCU0);
3330 DUMPREG(i, DISPC_OVL_ACCU1);
3331 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3332 DUMPREG(i, DISPC_OVL_BA0_UV);
3333 DUMPREG(i, DISPC_OVL_BA1_UV);
3334 DUMPREG(i, DISPC_OVL_FIR2);
3335 DUMPREG(i, DISPC_OVL_ACCU2_0);
3336 DUMPREG(i, DISPC_OVL_ACCU2_1);
3337 }
3338 if (dss_has_feature(FEAT_ATTR2))
3339 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3340 }
3341
Archit Taneja5010be82011-08-05 19:06:00 +05303342#undef DISPC_REG
3343#undef DUMPREG
3344
3345#define DISPC_REG(plane, name, i) name(plane, i)
3346#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303347 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003348 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303349 dispc_read_reg(DISPC_REG(plane, name, i)))
3350
Archit Taneja4dd2da12011-08-05 19:06:01 +05303351 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303352
Archit Taneja4dd2da12011-08-05 19:06:01 +05303353 /* start from OMAP_DSS_VIDEO1 */
3354 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3355 for (j = 0; j < 8; j++)
3356 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303357
Archit Taneja4dd2da12011-08-05 19:06:01 +05303358 for (j = 0; j < 8; j++)
3359 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303360
Archit Taneja4dd2da12011-08-05 19:06:01 +05303361 for (j = 0; j < 5; j++)
3362 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003363
Archit Taneja4dd2da12011-08-05 19:06:01 +05303364 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3365 for (j = 0; j < 8; j++)
3366 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3367 }
Amber Jainab5ca072011-05-19 19:47:53 +05303368
Archit Taneja4dd2da12011-08-05 19:06:01 +05303369 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3370 for (j = 0; j < 8; j++)
3371 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303372
Archit Taneja4dd2da12011-08-05 19:06:01 +05303373 for (j = 0; j < 8; j++)
3374 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303375
Archit Taneja4dd2da12011-08-05 19:06:01 +05303376 for (j = 0; j < 8; j++)
3377 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3378 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003379 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003380
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003381 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303382
3383#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003384#undef DUMPREG
3385}
3386
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003387/* calculate clock rates using dividers in cinfo */
3388int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3389 struct dispc_clock_info *cinfo)
3390{
3391 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3392 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003393 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003394 return -EINVAL;
3395
3396 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3397 cinfo->pck = cinfo->lck / cinfo->pck_div;
3398
3399 return 0;
3400}
3401
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003402bool dispc_div_calc(unsigned long dispc,
3403 unsigned long pck_min, unsigned long pck_max,
3404 dispc_div_calc_func func, void *data)
3405{
3406 int lckd, lckd_start, lckd_stop;
3407 int pckd, pckd_start, pckd_stop;
3408 unsigned long pck, lck;
3409 unsigned long lck_max;
3410 unsigned long pckd_hw_min, pckd_hw_max;
3411 unsigned min_fck_per_pck;
3412 unsigned long fck;
3413
3414#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3415 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3416#else
3417 min_fck_per_pck = 0;
3418#endif
3419
3420 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3421 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3422
3423 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3424
3425 pck_min = pck_min ? pck_min : 1;
3426 pck_max = pck_max ? pck_max : ULONG_MAX;
3427
3428 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3429 lckd_stop = min(dispc / pck_min, 255ul);
3430
3431 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3432 lck = dispc / lckd;
3433
3434 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3435 pckd_stop = min(lck / pck_min, pckd_hw_max);
3436
3437 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3438 pck = lck / pckd;
3439
3440 /*
3441 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3442 * clock, which means we're configuring DISPC fclk here
3443 * also. Thus we need to use the calculated lck. For
3444 * OMAP4+ the DISPC fclk is a separate clock.
3445 */
3446 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3447 fck = dispc_core_clk_rate();
3448 else
3449 fck = lck;
3450
3451 if (fck < pck * min_fck_per_pck)
3452 continue;
3453
3454 if (func(lckd, pckd, lck, pck, data))
3455 return true;
3456 }
3457 }
3458
3459 return false;
3460}
3461
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303462void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003463 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003464{
3465 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3466 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3467
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003468 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003469}
3470
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003471int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003472 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003473{
3474 unsigned long fck;
3475
3476 fck = dispc_fclk_rate();
3477
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003478 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3479 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003480
3481 cinfo->lck = fck / cinfo->lck_div;
3482 cinfo->pck = cinfo->lck / cinfo->pck_div;
3483
3484 return 0;
3485}
3486
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003487static u32 dispc_read_irqstatus(void)
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003488{
3489 return dispc_read_reg(DISPC_IRQSTATUS);
3490}
3491
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003492static void dispc_clear_irqstatus(u32 mask)
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003493{
3494 dispc_write_reg(DISPC_IRQSTATUS, mask);
3495}
3496
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003497static void dispc_write_irqenable(u32 mask)
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003498{
3499 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3500
3501 /* clear the irqstatus for newly enabled irqs */
3502 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3503
3504 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen2e953d82017-02-20 13:18:38 +02003505
3506 /* flush posted write */
3507 dispc_read_reg(DISPC_IRQENABLE);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003508}
3509
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003510void dispc_enable_sidle(void)
3511{
3512 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3513}
3514
3515void dispc_disable_sidle(void)
3516{
3517 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3518}
3519
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003520static u32 dispc_mgr_gamma_size(enum omap_channel channel)
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003521{
3522 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3523
3524 if (!dispc.feat->has_gamma_table)
3525 return 0;
3526
3527 return gdesc->len;
3528}
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003529
3530static void dispc_mgr_write_gamma_table(enum omap_channel channel)
3531{
3532 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3533 u32 *table = dispc.gamma_table[channel];
3534 unsigned int i;
3535
3536 DSSDBG("%s: channel %d\n", __func__, channel);
3537
3538 for (i = 0; i < gdesc->len; ++i) {
3539 u32 v = table[i];
3540
3541 if (gdesc->has_index)
3542 v |= i << 24;
3543 else if (i == 0)
3544 v |= 1 << 31;
3545
3546 dispc_write_reg(gdesc->reg, v);
3547 }
3548}
3549
3550static void dispc_restore_gamma_tables(void)
3551{
3552 DSSDBG("%s()\n", __func__);
3553
3554 if (!dispc.feat->has_gamma_table)
3555 return;
3556
3557 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD);
3558
3559 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_DIGIT);
3560
3561 if (dss_has_feature(FEAT_MGR_LCD2))
3562 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD2);
3563
3564 if (dss_has_feature(FEAT_MGR_LCD3))
3565 dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD3);
3566}
3567
3568static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = {
3569 { .red = 0, .green = 0, .blue = 0, },
3570 { .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
3571};
3572
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003573static void dispc_mgr_set_gamma(enum omap_channel channel,
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003574 const struct drm_color_lut *lut,
3575 unsigned int length)
3576{
3577 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3578 u32 *table = dispc.gamma_table[channel];
3579 uint i;
3580
3581 DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__,
3582 channel, length, gdesc->len);
3583
3584 if (!dispc.feat->has_gamma_table)
3585 return;
3586
3587 if (lut == NULL || length < 2) {
3588 lut = dispc_mgr_gamma_default_lut;
3589 length = ARRAY_SIZE(dispc_mgr_gamma_default_lut);
3590 }
3591
3592 for (i = 0; i < length - 1; ++i) {
3593 uint first = i * (gdesc->len - 1) / (length - 1);
3594 uint last = (i + 1) * (gdesc->len - 1) / (length - 1);
3595 uint w = last - first;
3596 u16 r, g, b;
3597 uint j;
3598
3599 if (w == 0)
3600 continue;
3601
3602 for (j = 0; j <= w; j++) {
3603 r = (lut[i].red * (w - j) + lut[i+1].red * j) / w;
3604 g = (lut[i].green * (w - j) + lut[i+1].green * j) / w;
3605 b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w;
3606
3607 r >>= 16 - gdesc->bits;
3608 g >>= 16 - gdesc->bits;
3609 b >>= 16 - gdesc->bits;
3610
3611 table[first + j] = (r << (gdesc->bits * 2)) |
3612 (g << gdesc->bits) | b;
3613 }
3614 }
3615
3616 if (dispc.is_enabled)
3617 dispc_mgr_write_gamma_table(channel);
3618}
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003619
3620static int dispc_init_gamma_tables(void)
3621{
3622 int channel;
3623
3624 if (!dispc.feat->has_gamma_table)
3625 return 0;
3626
3627 for (channel = 0; channel < ARRAY_SIZE(dispc.gamma_table); channel++) {
3628 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3629 u32 *gt;
3630
3631 if (channel == OMAP_DSS_CHANNEL_LCD2 &&
3632 !dss_has_feature(FEAT_MGR_LCD2))
3633 continue;
3634
3635 if (channel == OMAP_DSS_CHANNEL_LCD3 &&
3636 !dss_has_feature(FEAT_MGR_LCD3))
3637 continue;
3638
3639 gt = devm_kmalloc_array(&dispc.pdev->dev, gdesc->len,
3640 sizeof(u32), GFP_KERNEL);
3641 if (!gt)
3642 return -ENOMEM;
3643
3644 dispc.gamma_table[channel] = gt;
3645
3646 dispc_mgr_set_gamma(channel, NULL, 0);
3647 }
3648 return 0;
3649}
3650
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003651static void _omap_dispc_initial_config(void)
3652{
3653 u32 l;
3654
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003655 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3656 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3657 l = dispc_read_reg(DISPC_DIVISOR);
3658 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3659 l = FLD_MOD(l, 1, 0, 0);
3660 l = FLD_MOD(l, 1, 23, 16);
3661 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003662
3663 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003664 }
3665
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003666 /* Use gamma table mode, instead of palette mode */
3667 if (dispc.feat->has_gamma_table)
3668 REG_FLD_MOD(DISPC_CONFIG, 1, 3, 3);
3669
3670 /* For older DSS versions (FEAT_FUNCGATED) this enables
3671 * func-clock auto-gating. For newer versions
3672 * (dispc.feat->has_gamma_table) this enables tv-out gamma tables.
3673 */
3674 if (dss_has_feature(FEAT_FUNCGATED) || dispc.feat->has_gamma_table)
Archit Taneja6ced40b2010-12-02 11:27:13 +00003675 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003676
Archit Taneja6e5264b2012-09-11 12:04:47 +05303677 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003678
3679 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3680
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003681 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003682
3683 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303684
3685 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303686
3687 if (dispc.feat->mstandby_workaround)
3688 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003689
3690 if (dss_has_feature(FEAT_MFLAG))
3691 dispc_init_mflag();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003692}
3693
Tomi Valkeinenede92692015-06-04 14:12:16 +03003694static const struct dispc_features omap24xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303695 .sw_start = 5,
3696 .fp_start = 15,
3697 .bp_start = 27,
3698 .sw_max = 64,
3699 .vp_max = 255,
3700 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303701 .mgr_width_start = 10,
3702 .mgr_height_start = 26,
3703 .mgr_width_max = 2048,
3704 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303705 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303706 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3707 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003708 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003709 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303710 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003711 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303712};
3713
Tomi Valkeinenede92692015-06-04 14:12:16 +03003714static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303715 .sw_start = 5,
3716 .fp_start = 15,
3717 .bp_start = 27,
3718 .sw_max = 64,
3719 .vp_max = 255,
3720 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303721 .mgr_width_start = 10,
3722 .mgr_height_start = 26,
3723 .mgr_width_max = 2048,
3724 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303725 .max_lcd_pclk = 173000000,
3726 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303727 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3728 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003729 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003730 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303731 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003732 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303733};
3734
Tomi Valkeinenede92692015-06-04 14:12:16 +03003735static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303736 .sw_start = 7,
3737 .fp_start = 19,
3738 .bp_start = 31,
3739 .sw_max = 256,
3740 .vp_max = 4095,
3741 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303742 .mgr_width_start = 10,
3743 .mgr_height_start = 26,
3744 .mgr_width_max = 2048,
3745 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303746 .max_lcd_pclk = 173000000,
3747 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303748 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3749 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003750 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003751 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303752 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003753 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303754};
3755
Tomi Valkeinenede92692015-06-04 14:12:16 +03003756static const struct dispc_features omap44xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303757 .sw_start = 7,
3758 .fp_start = 19,
3759 .bp_start = 31,
3760 .sw_max = 256,
3761 .vp_max = 4095,
3762 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303763 .mgr_width_start = 10,
3764 .mgr_height_start = 26,
3765 .mgr_width_max = 2048,
3766 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303767 .max_lcd_pclk = 170000000,
3768 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303769 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3770 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003771 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003772 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303773 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003774 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003775 .has_writeback = true,
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02003776 .supports_double_pixel = true,
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02003777 .reverse_ilace_field_order = true,
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003778 .has_gamma_table = true,
Jyri Sarhafbff0102016-06-07 15:09:16 +03003779 .has_gamma_i734_bug = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303780};
3781
Tomi Valkeinenede92692015-06-04 14:12:16 +03003782static const struct dispc_features omap54xx_dispc_feats = {
Archit Taneja264236f2012-11-14 13:50:16 +05303783 .sw_start = 7,
3784 .fp_start = 19,
3785 .bp_start = 31,
3786 .sw_max = 256,
3787 .vp_max = 4095,
3788 .hp_max = 4096,
3789 .mgr_width_start = 11,
3790 .mgr_height_start = 27,
3791 .mgr_width_max = 4096,
3792 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303793 .max_lcd_pclk = 170000000,
3794 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303795 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3796 .calc_core_clk = calc_core_clk_44xx,
3797 .num_fifos = 5,
3798 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303799 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303800 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003801 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003802 .has_writeback = true,
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02003803 .supports_double_pixel = true,
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02003804 .reverse_ilace_field_order = true,
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003805 .has_gamma_table = true,
Jyri Sarhafbff0102016-06-07 15:09:16 +03003806 .has_gamma_i734_bug = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303807};
3808
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003809static irqreturn_t dispc_irq_handler(int irq, void *arg)
3810{
3811 if (!dispc.is_enabled)
3812 return IRQ_NONE;
3813
3814 return dispc.user_handler(irq, dispc.user_data);
3815}
3816
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003817static int dispc_request_irq(irq_handler_t handler, void *dev_id)
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003818{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003819 int r;
3820
3821 if (dispc.user_handler != NULL)
3822 return -EBUSY;
3823
3824 dispc.user_handler = handler;
3825 dispc.user_data = dev_id;
3826
3827 /* ensure the dispc_irq_handler sees the values above */
3828 smp_wmb();
3829
3830 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
3831 IRQF_SHARED, "OMAP DISPC", &dispc);
3832 if (r) {
3833 dispc.user_handler = NULL;
3834 dispc.user_data = NULL;
3835 }
3836
3837 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003838}
3839
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +02003840static void dispc_free_irq(void *dev_id)
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003841{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003842 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
3843
3844 dispc.user_handler = NULL;
3845 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003846}
3847
Jyri Sarhafbff0102016-06-07 15:09:16 +03003848/*
3849 * Workaround for errata i734 in DSS dispc
3850 * - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled
3851 *
3852 * For gamma tables to work on LCD1 the GFX plane has to be used at
3853 * least once after DSS HW has come out of reset. The workaround
3854 * sets up a minimal LCD setup with GFX plane and waits for one
3855 * vertical sync irq before disabling the setup and continuing with
3856 * the context restore. The physical outputs are gated during the
3857 * operation. This workaround requires that gamma table's LOADMODE
3858 * is set to 0x2 in DISPC_CONTROL1 register.
3859 *
3860 * For details see:
3861 * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata
3862 * Literature Number: SWPZ037E
3863 * Or some other relevant errata document for the DSS IP version.
3864 */
3865
3866static const struct dispc_errata_i734_data {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003867 struct videomode vm;
Jyri Sarhafbff0102016-06-07 15:09:16 +03003868 struct omap_overlay_info ovli;
3869 struct omap_overlay_manager_info mgri;
3870 struct dss_lcd_mgr_config lcd_conf;
3871} i734 = {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003872 .vm = {
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03003873 .hactive = 8, .vactive = 1,
Jyri Sarhafbff0102016-06-07 15:09:16 +03003874 .pixelclock = 16000000,
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03003875 .hsync_len = 8, .hfront_porch = 4, .hback_porch = 4,
Peter Ujfalusi458540c2016-09-22 14:06:53 +03003876 .vsync_len = 1, .vfront_porch = 1, .vback_porch = 1,
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03003877
Peter Ujfalusi3fa3ab42016-09-22 14:06:58 +03003878 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
Peter Ujfalusid34afb72016-09-22 14:07:01 +03003879 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
3880 DISPLAY_FLAGS_PIXDATA_POSEDGE,
Jyri Sarhafbff0102016-06-07 15:09:16 +03003881 },
3882 .ovli = {
3883 .screen_width = 1,
3884 .width = 1, .height = 1,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03003885 .fourcc = DRM_FORMAT_XRGB8888,
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03003886 .rotation = DRM_MODE_ROTATE_0,
Tomi Valkeinen517a8a952017-05-03 14:14:27 +03003887 .rotation_type = OMAP_DSS_ROT_NONE,
Jyri Sarhafbff0102016-06-07 15:09:16 +03003888 .pos_x = 0, .pos_y = 0,
3889 .out_width = 0, .out_height = 0,
3890 .global_alpha = 0xff,
3891 .pre_mult_alpha = 0,
3892 .zorder = 0,
3893 },
3894 .mgri = {
3895 .default_color = 0,
3896 .trans_enabled = false,
3897 .partial_alpha_enabled = false,
3898 .cpr_enable = false,
3899 },
3900 .lcd_conf = {
3901 .io_pad_mode = DSS_IO_PAD_MODE_BYPASS,
3902 .stallmode = false,
3903 .fifohandcheck = false,
3904 .clock_info = {
3905 .lck_div = 1,
3906 .pck_div = 2,
3907 },
3908 .video_port_width = 24,
3909 .lcden_sig_polarity = 0,
3910 },
3911};
3912
3913static struct i734_buf {
3914 size_t size;
3915 dma_addr_t paddr;
3916 void *vaddr;
3917} i734_buf;
3918
3919static int dispc_errata_i734_wa_init(void)
3920{
3921 if (!dispc.feat->has_gamma_i734_bug)
3922 return 0;
3923
3924 i734_buf.size = i734.ovli.width * i734.ovli.height *
Tomi Valkeinen41aff422017-05-04 11:31:56 +03003925 color_mode_to_bpp(i734.ovli.fourcc) / 8;
Jyri Sarhafbff0102016-06-07 15:09:16 +03003926
3927 i734_buf.vaddr = dma_alloc_writecombine(&dispc.pdev->dev, i734_buf.size,
3928 &i734_buf.paddr, GFP_KERNEL);
3929 if (!i734_buf.vaddr) {
3930 dev_err(&dispc.pdev->dev, "%s: dma_alloc_writecombine failed",
3931 __func__);
3932 return -ENOMEM;
3933 }
3934
3935 return 0;
3936}
3937
3938static void dispc_errata_i734_wa_fini(void)
3939{
3940 if (!dispc.feat->has_gamma_i734_bug)
3941 return;
3942
3943 dma_free_writecombine(&dispc.pdev->dev, i734_buf.size, i734_buf.vaddr,
3944 i734_buf.paddr);
3945}
3946
3947static void dispc_errata_i734_wa(void)
3948{
3949 u32 framedone_irq = dispc_mgr_get_framedone_irq(OMAP_DSS_CHANNEL_LCD);
3950 struct omap_overlay_info ovli;
3951 struct dss_lcd_mgr_config lcd_conf;
3952 u32 gatestate;
3953 unsigned int count;
3954
3955 if (!dispc.feat->has_gamma_i734_bug)
3956 return;
3957
3958 gatestate = REG_GET(DISPC_CONFIG, 8, 4);
3959
3960 ovli = i734.ovli;
3961 ovli.paddr = i734_buf.paddr;
3962 lcd_conf = i734.lcd_conf;
3963
3964 /* Gate all LCD1 outputs */
3965 REG_FLD_MOD(DISPC_CONFIG, 0x1f, 8, 4);
3966
3967 /* Setup and enable GFX plane */
Tomi Valkeinen49a30572017-02-17 12:30:07 +02003968 dispc_ovl_setup(OMAP_DSS_GFX, &ovli, &i734.vm, false,
3969 OMAP_DSS_CHANNEL_LCD);
Jyri Sarhafbff0102016-06-07 15:09:16 +03003970 dispc_ovl_enable(OMAP_DSS_GFX, true);
3971
3972 /* Set up and enable display manager for LCD1 */
3973 dispc_mgr_setup(OMAP_DSS_CHANNEL_LCD, &i734.mgri);
3974 dispc_calc_clock_rates(dss_get_dispc_clk_rate(),
3975 &lcd_conf.clock_info);
3976 dispc_mgr_set_lcd_config(OMAP_DSS_CHANNEL_LCD, &lcd_conf);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003977 dispc_mgr_set_timings(OMAP_DSS_CHANNEL_LCD, &i734.vm);
Jyri Sarhafbff0102016-06-07 15:09:16 +03003978
3979 dispc_clear_irqstatus(framedone_irq);
3980
3981 /* Enable and shut the channel to produce just one frame */
3982 dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, true);
3983 dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, false);
3984
3985 /* Busy wait for framedone. We can't fiddle with irq handlers
3986 * in PM resume. Typically the loop runs less than 5 times and
3987 * waits less than a micro second.
3988 */
3989 count = 0;
3990 while (!(dispc_read_irqstatus() & framedone_irq)) {
3991 if (count++ > 10000) {
3992 dev_err(&dispc.pdev->dev, "%s: framedone timeout\n",
3993 __func__);
3994 break;
3995 }
3996 }
3997 dispc_ovl_enable(OMAP_DSS_GFX, false);
3998
3999 /* Clear all irq bits before continuing */
4000 dispc_clear_irqstatus(0xffffffff);
4001
4002 /* Restore the original state to LCD1 output gates */
4003 REG_FLD_MOD(DISPC_CONFIG, gatestate, 8, 4);
4004}
4005
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004006static const struct dispc_ops dispc_ops = {
4007 .read_irqstatus = dispc_read_irqstatus,
4008 .clear_irqstatus = dispc_clear_irqstatus,
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004009 .write_irqenable = dispc_write_irqenable,
4010
4011 .request_irq = dispc_request_irq,
4012 .free_irq = dispc_free_irq,
4013
4014 .runtime_get = dispc_runtime_get,
4015 .runtime_put = dispc_runtime_put,
4016
4017 .get_num_ovls = dispc_get_num_ovls,
4018 .get_num_mgrs = dispc_get_num_mgrs,
4019
4020 .mgr_enable = dispc_mgr_enable,
4021 .mgr_is_enabled = dispc_mgr_is_enabled,
4022 .mgr_get_vsync_irq = dispc_mgr_get_vsync_irq,
4023 .mgr_get_framedone_irq = dispc_mgr_get_framedone_irq,
4024 .mgr_get_sync_lost_irq = dispc_mgr_get_sync_lost_irq,
4025 .mgr_go_busy = dispc_mgr_go_busy,
4026 .mgr_go = dispc_mgr_go,
4027 .mgr_set_lcd_config = dispc_mgr_set_lcd_config,
4028 .mgr_set_timings = dispc_mgr_set_timings,
4029 .mgr_setup = dispc_mgr_setup,
4030 .mgr_get_supported_outputs = dispc_mgr_get_supported_outputs,
4031 .mgr_gamma_size = dispc_mgr_gamma_size,
4032 .mgr_set_gamma = dispc_mgr_set_gamma,
4033
4034 .ovl_enable = dispc_ovl_enable,
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004035 .ovl_setup = dispc_ovl_setup,
4036 .ovl_get_color_modes = dispc_ovl_get_color_modes,
4037};
4038
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004039/* DISPC HW IP initialisation */
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004040static const struct of_device_id dispc_of_match[] = {
4041 { .compatible = "ti,omap2-dispc", .data = &omap24xx_dispc_feats },
4042 { .compatible = "ti,omap3-dispc", .data = &omap34xx_rev3_0_dispc_feats },
4043 { .compatible = "ti,omap4-dispc", .data = &omap44xx_dispc_feats },
4044 { .compatible = "ti,omap5-dispc", .data = &omap54xx_dispc_feats },
4045 { .compatible = "ti,dra7-dispc", .data = &omap54xx_dispc_feats },
4046 {},
4047};
4048
4049static const struct soc_device_attribute dispc_soc_devices[] = {
4050 { .machine = "OMAP3[45]*",
4051 .revision = "ES[12].?", .data = &omap34xx_rev1_0_dispc_feats },
4052 { /* sentinel */ }
4053};
4054
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004055static int dispc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004056{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004057 struct platform_device *pdev = to_platform_device(dev);
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004058 const struct soc_device_attribute *soc;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004059 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004060 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004061 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004062 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004063
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004064 dispc.pdev = pdev;
4065
Tomi Valkeinend49cd152014-11-10 12:23:00 +02004066 spin_lock_init(&dispc.control_lock);
4067
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004068 /*
4069 * The OMAP34xx ES1.x and ES2.x can't be identified through the
4070 * compatible string, use SoC device matching.
4071 */
4072 soc = soc_device_match(dispc_soc_devices);
4073 if (soc)
4074 dispc.feat = soc->data;
4075 else
4076 dispc.feat = of_match_device(dispc_of_match, &pdev->dev)->data;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304077
Jyri Sarhafbff0102016-06-07 15:09:16 +03004078 r = dispc_errata_i734_wa_init();
4079 if (r)
4080 return r;
4081
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004082 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
Laurent Pinchartb22622f2017-05-07 00:29:09 +03004083 dispc.base = devm_ioremap_resource(&pdev->dev, dispc_mem);
4084 if (IS_ERR(dispc.base))
4085 return PTR_ERR(dispc.base);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004086
archit tanejaaffe3602011-02-23 08:41:03 +00004087 dispc.irq = platform_get_irq(dispc.pdev, 0);
4088 if (dispc.irq < 0) {
4089 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004090 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004091 }
4092
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004093 if (np && of_property_read_bool(np, "syscon-pol")) {
4094 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
4095 if (IS_ERR(dispc.syscon_pol)) {
4096 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
4097 return PTR_ERR(dispc.syscon_pol);
4098 }
4099
4100 if (of_property_read_u32_index(np, "syscon-pol", 1,
4101 &dispc.syscon_pol_offset)) {
4102 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
4103 return -EINVAL;
4104 }
4105 }
4106
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004107 r = dispc_init_gamma_tables();
4108 if (r)
4109 return r;
4110
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004111 pm_runtime_enable(&pdev->dev);
4112
4113 r = dispc_runtime_get();
4114 if (r)
4115 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004116
4117 _omap_dispc_initial_config();
4118
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004119 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004120 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004121 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4122
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004123 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004124
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004125 dispc_set_ops(&dispc_ops);
4126
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004127 dss_debugfs_create_file("dispc", dispc_dump_regs);
4128
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004129 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004130
4131err_runtime_get:
4132 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00004133 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004134}
4135
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004136static void dispc_unbind(struct device *dev, struct device *master,
4137 void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004138{
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004139 dispc_set_ops(NULL);
4140
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004141 pm_runtime_disable(dev);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004142
4143 dispc_errata_i734_wa_fini();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004144}
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004145
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004146static const struct component_ops dispc_component_ops = {
4147 .bind = dispc_bind,
4148 .unbind = dispc_unbind,
4149};
4150
4151static int dispc_probe(struct platform_device *pdev)
4152{
4153 return component_add(&pdev->dev, &dispc_component_ops);
4154}
4155
4156static int dispc_remove(struct platform_device *pdev)
4157{
4158 component_del(&pdev->dev, &dispc_component_ops);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004159 return 0;
4160}
4161
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004162static int dispc_runtime_suspend(struct device *dev)
4163{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004164 dispc.is_enabled = false;
4165 /* ensure the dispc_irq_handler sees the is_enabled value */
4166 smp_wmb();
4167 /* wait for current handler to finish before turning the DISPC off */
4168 synchronize_irq(dispc.irq);
4169
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004170 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004171
4172 return 0;
4173}
4174
4175static int dispc_runtime_resume(struct device *dev)
4176{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004177 /*
4178 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4179 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4180 * _omap_dispc_initial_config(). We can thus use it to detect if
4181 * we have lost register context.
4182 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004183 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4184 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004185
Jyri Sarhafbff0102016-06-07 15:09:16 +03004186 dispc_errata_i734_wa();
4187
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004188 dispc_restore_context();
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004189
4190 dispc_restore_gamma_tables();
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004191 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02004192
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004193 dispc.is_enabled = true;
4194 /* ensure the dispc_irq_handler sees the is_enabled value */
4195 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004196
4197 return 0;
4198}
4199
4200static const struct dev_pm_ops dispc_pm_ops = {
4201 .runtime_suspend = dispc_runtime_suspend,
4202 .runtime_resume = dispc_runtime_resume,
4203};
4204
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004205static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004206 .probe = dispc_probe,
4207 .remove = dispc_remove,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004208 .driver = {
4209 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004210 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004211 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03004212 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004213 },
4214};
4215
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004216int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004217{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004218 return platform_driver_register(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004219}
4220
Tomi Valkeinenede92692015-06-04 14:12:16 +03004221void dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004222{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004223 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004224}