blob: ee786c58502670a36efd2f508cc9960cd3048cdb [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080054static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010058
Jesse Barnes79e53942008-11-07 14:24:08 -080059typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_range_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int dot_limit;
65 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080066} intel_p2_t;
67
Ma Lingd4906092009-03-18 20:13:27 +080068typedef struct intel_limit intel_limit_t;
69struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040070 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080072};
Jesse Barnes79e53942008-11-07 14:24:08 -080073
Daniel Vetterd2acd212012-10-20 20:57:43 +020074int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
Chris Wilson021357a2010-09-07 20:54:59 +010084static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
Chris Wilson8b99e682010-10-13 09:59:17 +010087 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010092}
93
Daniel Vetter5d536e22013-07-06 12:52:06 +020094static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020096 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020097 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700105};
106
Daniel Vetter5d536e22013-07-06 12:52:06 +0200107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200109 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200110 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
Keith Packarde4b36692009-06-05 19:22:17 -0700120static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200122 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200123 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
Eric Anholt273e27c2011-03-30 13:01:10 -0700132
Keith Packarde4b36692009-06-05 19:22:17 -0700133static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Eric Anholt273e27c2011-03-30 13:01:10 -0700159
Keith Packarde4b36692009-06-05 19:22:17 -0700160static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800172 },
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800199 },
Keith Packarde4b36692009-06-05 19:22:17 -0700200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800213 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500216static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700229};
230
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500231static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700242};
243
Eric Anholt273e27c2011-03-30 13:01:10 -0700244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800249static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700260};
261
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800262static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286};
287
Eric Anholt273e27c2011-03-30 13:01:10 -0700288/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800313};
314
Ville Syrjälädc730512013-09-24 21:26:30 +0300315static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300327 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700329};
330
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300339}
340
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
Chris Wilson1b894b52010-12-14 20:04:54 +0000356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800358{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800359 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100363 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200374 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800376
377 return limit;
378}
379
Ma Ling044c7c42009-03-18 20:13:23 +0800380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100386 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 else
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700392 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700394 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800395 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700396 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800397
398 return limit;
399}
400
Chris Wilson1b894b52010-12-14 20:04:54 +0000401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
Eric Anholtbad720f2009-10-22 16:11:14 -0700406 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000407 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800408 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800409 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500410 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500412 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800413 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700415 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300416 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800442}
443
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200449static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800450{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200451 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800457}
458
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
Chris Wilson1b894b52010-12-14 20:04:54 +0000465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400490 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400495 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800496
497 return true;
498}
499
Ma Lingd4906092009-03-18 20:13:27 +0800500static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800504{
505 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 int err = target;
508
Daniel Vettera210b022012-11-26 17:22:08 +0100509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800510 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800527
Zhao Yakui42158662009-11-20 11:24:18 +0800528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200532 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 int this_err;
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
Ma Lingd4906092009-03-18 20:13:27 +0800561static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200565{
566 struct drm_device *dev = crtc->dev;
567 intel_clock_t clock;
568 int err = target;
569
570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
571 /*
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
575 */
576 if (intel_is_dual_link_lvds(dev))
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
587 memset(best_clock, 0, sizeof(*best_clock));
588
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
597 int this_err;
598
599 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
602 continue;
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
Ma Lingd4906092009-03-18 20:13:27 +0800620static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800624{
625 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800626 intel_clock_t clock;
627 int max_n;
628 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100634 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200647 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200649 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200658 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800661 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000662
663 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674 return found;
675}
Ma Lingd4906092009-03-18 20:13:27 +0800676
Zhenyu Wang2c072452009-06-05 15:38:42 +0800677static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700681{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300682 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300683 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300684 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300687 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700688
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700692
693 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300698 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700699 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300701 unsigned int ppm, diff;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300705
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300706 vlv_clock(refclk, &clock);
707
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 continue;
711
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300718 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300719 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720
Ville Syrjäläc6861222013-09-24 21:26:21 +0300721 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300722 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300723 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300724 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700725 }
726 }
727 }
728 }
729 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700730
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300731 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700732}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100741 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300742 * as Haswell has gained clock readout/fastboot support.
743 *
744 * We can ditch the crtc->fb check as soon as we can
745 * properly reconstruct framebuffers.
746 */
747 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100748 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300749}
750
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
Daniel Vetter3b117c82013-04-17 20:15:07 +0200757 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200758}
759
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
768 DRM_DEBUG_KMS("vblank wait timed out\n");
769}
770
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800780{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 return;
787 }
788
Chris Wilson300387c2010-09-05 20:25:43 +0100789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200855 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700856
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200860 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200864 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700865 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800866}
867
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
Damien Lespiauc36346e2012-12-13 16:09:03 +0000880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800933
Jani Nikula23538ef2013-08-27 15:12:22 +0300934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
Daniel Vetter55607e82013-06-16 21:42:39 +0200952struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800954{
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200958 return NULL;
959
Daniel Vettera43f6e02013-06-07 23:10:32 +0200960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200961}
962
Jesse Barnesb24e7172011-01-04 15:09:30 -0800963/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800967{
Jesse Barnes040484a2011-01-03 12:14:26 -0800968 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200969 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800970
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
Chris Wilson92b27b02012-05-20 18:10:50 +0100976 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200977 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100978 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100979
Daniel Vetter53589012013-06-05 13:34:16 +0200980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800984}
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300998 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001037 return;
1038
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001040 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001041 return;
1042
Jesse Barnes040484a2011-01-03 12:14:26 -08001043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001050{
1051 int reg;
1052 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001053 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001061}
1062
Jesse Barnesea0760c2011-01-04 15:09:32 -08001063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001069 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001089 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001090}
1091
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
1098 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1099 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1100 else if (IS_845G(dev) || IS_I865G(dev))
1101 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1102 else
1103 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114{
1115 int reg;
1116 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001117 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120
Daniel Vetter8e636782012-01-22 01:36:48 +01001121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
Imre Deakda7e29b2014-02-18 00:02:02 +02001125 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001136 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137}
1138
Chris Wilson931872f2012-01-16 23:01:13 +00001139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
1142 int reg;
1143 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001144 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152}
1153
Chris Wilson931872f2012-01-16 23:01:13 +00001154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001160 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
Ville Syrjälä653e1022013-06-04 13:49:05 +03001165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
1169 WARN((val & DISPLAY_PLANE_ENABLE),
1170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001172 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001173 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001174
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001176 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001184 }
1185}
1186
Jesse Barnes19332d72013-03-28 09:55:38 -07001187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001190 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001191 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001192 u32 val;
1193
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001194 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001197 val = I915_READ(reg);
1198 WARN((val & SP_ENABLE),
1199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001200 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001204 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001205 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
1210 val = I915_READ(reg);
1211 WARN((val & DVS_ENABLE),
1212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001214 }
1215}
1216
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001218{
1219 u32 val;
1220 bool enabled;
1221
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
Imre Deake5cbfbf2014-01-09 17:08:16 +02001380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
Imre Deak404faab2014-01-09 17:08:15 +02001384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001385 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
Daniel Vetter426115c2013-07-11 22:13:42 +02001401static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001402{
Daniel Vetter426115c2013-07-11 22:13:42 +02001403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407
Daniel Vetter426115c2013-07-11 22:13:42 +02001408 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001409
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001410 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001415 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Daniel Vetter426115c2013-07-11 22:13:42 +02001417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001426
1427 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001434 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001439static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001440{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001445
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001446 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001447
1448 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450
1451 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472
1473 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001480 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001486 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001495{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
Daniel Vetter50b44a42013-06-05 13:34:33 +02001503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001505}
1506
Jesse Barnesf6071162013-10-01 10:41:38 -07001507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
Imre Deake5cbfbf2014-01-09 17:08:16 +02001514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001518 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001526{
1527 u32 port_mask;
1528
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 switch (dport->port) {
1530 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001534 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001535 break;
1536 default:
1537 BUG();
1538 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001542 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001543}
1544
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001546 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001554{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001558
Chris Wilson48da64a2012-05-13 20:16:12 +01001559 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001560 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001561 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566
Daniel Vetter46edb022013-06-05 13:34:12 +02001567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001569 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001570
Daniel Vettercdbd2312013-06-05 13:34:03 +02001571 if (pll->active++) {
1572 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001573 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574 return;
1575 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001576 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577
Daniel Vetter46edb022013-06-05 13:34:12 +02001578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001579 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001581}
1582
Daniel Vettere2b78262013-06-07 23:10:03 +02001583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001584{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001588
Jesse Barnes92f25842011-01-04 15:09:34 -08001589 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001590 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001591 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001592 return;
1593
Chris Wilson48da64a2012-05-13 20:16:12 +01001594 if (WARN_ON(pll->refcount == 0))
1595 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001596
Daniel Vetter46edb022013-06-05 13:34:12 +02001597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001599 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600
Chris Wilson48da64a2012-05-13 20:16:12 +01001601 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001602 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001603 return;
1604 }
1605
Daniel Vettere9d69442013-06-05 13:34:15 +02001606 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001607 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001608 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610
Daniel Vetter46edb022013-06-05 13:34:12 +02001611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001612 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001613 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001614}
1615
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001618{
Daniel Vetter23670b322012-11-01 09:15:30 +01001619 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001622 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001623
1624 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001625 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001626
1627 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001628 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001629 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
Daniel Vetter23670b322012-11-01 09:15:30 +01001635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001642 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001643
Daniel Vetterab9412b2013-05-03 11:49:46 +02001644 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001645 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001646 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001655 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001664 else
1665 val |= TRANS_PROGRESSIVE;
1666
Jesse Barnes040484a2011-01-03 12:14:26 -08001667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001670}
1671
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001673 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001674{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001675 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
1677 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001679
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001683
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001689 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001691
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001694 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001695 else
1696 val |= TRANS_PROGRESSIVE;
1697
Daniel Vetterab9412b2013-05-03 11:49:46 +02001698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001700 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001701}
1702
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001705{
Daniel Vetter23670b322012-11-01 09:15:30 +01001706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
Jesse Barnes291906f2011-02-02 12:28:03 -08001713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
Daniel Vetterab9412b2013-05-03 11:49:46 +02001716 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001731}
1732
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 u32 val;
1736
Daniel Vetterab9412b2013-05-03 11:49:46 +02001737 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001738 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001739 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001742 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001747 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001748}
1749
1750/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001751 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001752 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001753 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001754 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001756 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001757static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001758{
Paulo Zanoni03722642014-01-17 13:51:09 -02001759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001764 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001768 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001769 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001770 assert_sprites_disabled(dev_priv, pipe);
1771
Paulo Zanoni681e5812012-12-06 11:12:38 -02001772 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001788 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001789 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001797 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001802 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001803 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001806 POSTING_READ(reg);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001807
1808 /*
1809 * There's no guarantee the pipe will really start running now. It
1810 * depends on the Gen, the output type and the relative order between
1811 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1812 * necessary.
1813 * TODO: audit the previous gens.
1814 */
1815 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanoni851855d2013-12-19 19:12:29 -02001816 intel_wait_for_vblank(dev_priv->dev, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001817}
1818
1819/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001820 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1823 *
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1826 *
1827 * @pipe should be %PIPE_A or %PIPE_B.
1828 *
1829 * Will wait until the pipe has shut down before returning.
1830 */
1831static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
1833{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1835 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001836 int reg;
1837 u32 val;
1838
1839 /*
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1842 */
1843 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001844 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001845 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001846
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1849 return;
1850
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001851 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001853 if ((val & PIPECONF_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001857 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1858}
1859
Keith Packardd74362c2011-07-28 14:47:14 -07001860/*
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1863 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001864void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001866{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001867 struct drm_device *dev = dev_priv->dev;
1868 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001869
1870 I915_WRITE(reg, I915_READ(reg));
1871 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001872}
1873
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001875 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1879 *
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1881 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001882static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1883 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001887 int reg;
1888 u32 val;
1889
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv, pipe);
1892
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001893 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001894
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001895 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001896
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897 reg = DSPCNTR(plane);
1898 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001899 if (val & DISPLAY_PLANE_ENABLE)
1900 return;
1901
1902 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001903 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001904 intel_wait_for_vblank(dev_priv->dev, pipe);
1905}
1906
Jesse Barnesb24e7172011-01-04 15:09:30 -08001907/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001908 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1912 *
1913 * Disable @plane; should be an independent operation.
1914 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001915static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1916 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001917{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001918 struct intel_crtc *intel_crtc =
1919 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001920 int reg;
1921 u32 val;
1922
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001923 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001924
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001925 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001926
Jesse Barnesb24e7172011-01-04 15:09:30 -08001927 reg = DSPCNTR(plane);
1928 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001929 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1930 return;
1931
1932 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001933 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934 intel_wait_for_vblank(dev_priv->dev, pipe);
1935}
1936
Chris Wilson693db182013-03-05 14:52:39 +00001937static bool need_vtd_wa(struct drm_device *dev)
1938{
1939#ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1941 return true;
1942#endif
1943 return false;
1944}
1945
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001946static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1947{
1948 int tile_height;
1949
1950 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1951 return ALIGN(height, tile_height);
1952}
1953
Chris Wilson127bd2a2010-07-23 23:32:05 +01001954int
Chris Wilson48b956c2010-09-14 12:50:34 +01001955intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001956 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001957 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001958{
Chris Wilsonce453d82011-02-21 14:43:56 +00001959 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001960 u32 alignment;
1961 int ret;
1962
Chris Wilson05394f32010-11-08 19:18:58 +00001963 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001964 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001965 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1966 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001967 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001968 alignment = 4 * 1024;
1969 else
1970 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001971 break;
1972 case I915_TILING_X:
1973 /* pin() will align the object as required by fence */
1974 alignment = 0;
1975 break;
1976 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
Chris Wilson693db182013-03-05 14:52:39 +00001983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1986 * the VT-d warning.
1987 */
1988 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1989 alignment = 256 * 1024;
1990
Chris Wilsonce453d82011-02-21 14:43:56 +00001991 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001992 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001993 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001994 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001995
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2000 */
Chris Wilson06d98132012-04-17 15:31:24 +01002001 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002002 if (ret)
2003 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002004
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002005 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002006
Chris Wilsonce453d82011-02-21 14:43:56 +00002007 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002008 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002009
2010err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002011 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002012err_interruptible:
2013 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002014 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002015}
2016
Chris Wilson1690e1e2011-12-14 13:57:08 +01002017void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2018{
2019 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002020 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002021}
2022
Daniel Vetterc2c75132012-07-05 12:17:30 +02002023/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002025unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2026 unsigned int tiling_mode,
2027 unsigned int cpp,
2028 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002029{
Chris Wilsonbc752862013-02-21 20:04:31 +00002030 if (tiling_mode != I915_TILING_NONE) {
2031 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002032
Chris Wilsonbc752862013-02-21 20:04:31 +00002033 tile_rows = *y / 8;
2034 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002035
Chris Wilsonbc752862013-02-21 20:04:31 +00002036 tiles = *x / (512/cpp);
2037 *x %= 512/cpp;
2038
2039 return tile_rows * pitch * 8 + tiles * 4096;
2040 } else {
2041 unsigned int offset;
2042
2043 offset = *y * pitch + *x * cpp;
2044 *y = 0;
2045 *x = (offset & 4095) / cpp;
2046 return offset & -4096;
2047 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002048}
2049
Jesse Barnes17638cd2011-06-24 12:19:23 -07002050static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2051 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002052{
2053 struct drm_device *dev = crtc->dev;
2054 struct drm_i915_private *dev_priv = dev->dev_private;
2055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2056 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002057 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002058 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002059 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002060 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002061 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002062
2063 switch (plane) {
2064 case 0:
2065 case 1:
2066 break;
2067 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002068 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002069 return -EINVAL;
2070 }
2071
2072 intel_fb = to_intel_framebuffer(fb);
2073 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002074
Chris Wilson5eddb702010-09-11 13:48:45 +01002075 reg = DSPCNTR(plane);
2076 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002077 /* Mask out pixel format bits in case we change it */
2078 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002079 switch (fb->pixel_format) {
2080 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002081 dspcntr |= DISPPLANE_8BPP;
2082 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002083 case DRM_FORMAT_XRGB1555:
2084 case DRM_FORMAT_ARGB1555:
2085 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002086 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002087 case DRM_FORMAT_RGB565:
2088 dspcntr |= DISPPLANE_BGRX565;
2089 break;
2090 case DRM_FORMAT_XRGB8888:
2091 case DRM_FORMAT_ARGB8888:
2092 dspcntr |= DISPPLANE_BGRX888;
2093 break;
2094 case DRM_FORMAT_XBGR8888:
2095 case DRM_FORMAT_ABGR8888:
2096 dspcntr |= DISPPLANE_RGBX888;
2097 break;
2098 case DRM_FORMAT_XRGB2101010:
2099 case DRM_FORMAT_ARGB2101010:
2100 dspcntr |= DISPPLANE_BGRX101010;
2101 break;
2102 case DRM_FORMAT_XBGR2101010:
2103 case DRM_FORMAT_ABGR2101010:
2104 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002105 break;
2106 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002107 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002108 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002109
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002110 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002111 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002112 dspcntr |= DISPPLANE_TILED;
2113 else
2114 dspcntr &= ~DISPPLANE_TILED;
2115 }
2116
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002117 if (IS_G4X(dev))
2118 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2119
Chris Wilson5eddb702010-09-11 13:48:45 +01002120 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002121
Daniel Vettere506a0c2012-07-05 12:17:29 +02002122 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002123
Daniel Vetterc2c75132012-07-05 12:17:30 +02002124 if (INTEL_INFO(dev)->gen >= 4) {
2125 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002126 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2127 fb->bits_per_pixel / 8,
2128 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002129 linear_offset -= intel_crtc->dspaddr_offset;
2130 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002131 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002132 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002133
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002134 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2135 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2136 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002137 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002138 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002139 I915_WRITE(DSPSURF(plane),
2140 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002141 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002142 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002143 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002144 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002145 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002146
Jesse Barnes17638cd2011-06-24 12:19:23 -07002147 return 0;
2148}
2149
2150static int ironlake_update_plane(struct drm_crtc *crtc,
2151 struct drm_framebuffer *fb, int x, int y)
2152{
2153 struct drm_device *dev = crtc->dev;
2154 struct drm_i915_private *dev_priv = dev->dev_private;
2155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2156 struct intel_framebuffer *intel_fb;
2157 struct drm_i915_gem_object *obj;
2158 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002159 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002160 u32 dspcntr;
2161 u32 reg;
2162
2163 switch (plane) {
2164 case 0:
2165 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002166 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002167 break;
2168 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002169 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002170 return -EINVAL;
2171 }
2172
2173 intel_fb = to_intel_framebuffer(fb);
2174 obj = intel_fb->obj;
2175
2176 reg = DSPCNTR(plane);
2177 dspcntr = I915_READ(reg);
2178 /* Mask out pixel format bits in case we change it */
2179 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002180 switch (fb->pixel_format) {
2181 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002182 dspcntr |= DISPPLANE_8BPP;
2183 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002184 case DRM_FORMAT_RGB565:
2185 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002186 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002187 case DRM_FORMAT_XRGB8888:
2188 case DRM_FORMAT_ARGB8888:
2189 dspcntr |= DISPPLANE_BGRX888;
2190 break;
2191 case DRM_FORMAT_XBGR8888:
2192 case DRM_FORMAT_ABGR8888:
2193 dspcntr |= DISPPLANE_RGBX888;
2194 break;
2195 case DRM_FORMAT_XRGB2101010:
2196 case DRM_FORMAT_ARGB2101010:
2197 dspcntr |= DISPPLANE_BGRX101010;
2198 break;
2199 case DRM_FORMAT_XBGR2101010:
2200 case DRM_FORMAT_ABGR2101010:
2201 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002202 break;
2203 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002204 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002205 }
2206
2207 if (obj->tiling_mode != I915_TILING_NONE)
2208 dspcntr |= DISPPLANE_TILED;
2209 else
2210 dspcntr &= ~DISPPLANE_TILED;
2211
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002212 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002213 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2214 else
2215 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002216
2217 I915_WRITE(reg, dspcntr);
2218
Daniel Vettere506a0c2012-07-05 12:17:29 +02002219 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002220 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002221 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2222 fb->bits_per_pixel / 8,
2223 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002224 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002225
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002226 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2227 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2228 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002229 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002230 I915_WRITE(DSPSURF(plane),
2231 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002232 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002233 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2234 } else {
2235 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2236 I915_WRITE(DSPLINOFF(plane), linear_offset);
2237 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002238 POSTING_READ(reg);
2239
2240 return 0;
2241}
2242
2243/* Assume fb object is pinned & idle & fenced and just update base pointers */
2244static int
2245intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2246 int x, int y, enum mode_set_atomic state)
2247{
2248 struct drm_device *dev = crtc->dev;
2249 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002250
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002251 if (dev_priv->display.disable_fbc)
2252 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002253 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002254
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002255 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002256}
2257
Ville Syrjälä96a02912013-02-18 19:08:49 +02002258void intel_display_handle_reset(struct drm_device *dev)
2259{
2260 struct drm_i915_private *dev_priv = dev->dev_private;
2261 struct drm_crtc *crtc;
2262
2263 /*
2264 * Flips in the rings have been nuked by the reset,
2265 * so complete all pending flips so that user space
2266 * will get its events and not get stuck.
2267 *
2268 * Also update the base address of all primary
2269 * planes to the the last fb to make sure we're
2270 * showing the correct fb after a reset.
2271 *
2272 * Need to make two loops over the crtcs so that we
2273 * don't try to grab a crtc mutex before the
2274 * pending_flip_queue really got woken up.
2275 */
2276
2277 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2279 enum plane plane = intel_crtc->plane;
2280
2281 intel_prepare_page_flip(dev, plane);
2282 intel_finish_page_flip_plane(dev, plane);
2283 }
2284
2285 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2287
2288 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002289 /*
2290 * FIXME: Once we have proper support for primary planes (and
2291 * disabling them without disabling the entire crtc) allow again
2292 * a NULL crtc->fb.
2293 */
2294 if (intel_crtc->active && crtc->fb)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002295 dev_priv->display.update_plane(crtc, crtc->fb,
2296 crtc->x, crtc->y);
2297 mutex_unlock(&crtc->mutex);
2298 }
2299}
2300
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002301static int
Chris Wilson14667a42012-04-03 17:58:35 +01002302intel_finish_fb(struct drm_framebuffer *old_fb)
2303{
2304 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2305 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2306 bool was_interruptible = dev_priv->mm.interruptible;
2307 int ret;
2308
Chris Wilson14667a42012-04-03 17:58:35 +01002309 /* Big Hammer, we also need to ensure that any pending
2310 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2311 * current scanout is retired before unpinning the old
2312 * framebuffer.
2313 *
2314 * This should only fail upon a hung GPU, in which case we
2315 * can safely continue.
2316 */
2317 dev_priv->mm.interruptible = false;
2318 ret = i915_gem_object_finish_gpu(obj);
2319 dev_priv->mm.interruptible = was_interruptible;
2320
2321 return ret;
2322}
2323
Chris Wilson7d5e3792014-03-04 13:15:08 +00002324static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2325{
2326 struct drm_device *dev = crtc->dev;
2327 struct drm_i915_private *dev_priv = dev->dev_private;
2328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2329 unsigned long flags;
2330 bool pending;
2331
2332 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2333 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2334 return false;
2335
2336 spin_lock_irqsave(&dev->event_lock, flags);
2337 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2338 spin_unlock_irqrestore(&dev->event_lock, flags);
2339
2340 return pending;
2341}
2342
Chris Wilson14667a42012-04-03 17:58:35 +01002343static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002344intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002345 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002346{
2347 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002348 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002350 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002351 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002352
Chris Wilson7d5e3792014-03-04 13:15:08 +00002353 if (intel_crtc_has_pending_flip(crtc)) {
2354 DRM_ERROR("pipe is still busy with an old pageflip\n");
2355 return -EBUSY;
2356 }
2357
Jesse Barnes79e53942008-11-07 14:24:08 -08002358 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002359 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002360 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002361 return 0;
2362 }
2363
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002364 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002365 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2366 plane_name(intel_crtc->plane),
2367 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002368 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002369 }
2370
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002371 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002372 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002373 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002374 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002375 if (ret != 0) {
2376 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002377 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002378 return ret;
2379 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002380
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002381 /*
2382 * Update pipe size and adjust fitter if needed: the reason for this is
2383 * that in compute_mode_changes we check the native mode (not the pfit
2384 * mode) to see if we can flip rather than do a full mode set. In the
2385 * fastboot case, we'll flip, but if we don't update the pipesrc and
2386 * pfit state, we'll end up with a big fb scanned out into the wrong
2387 * sized surface.
2388 *
2389 * To fix this properly, we need to hoist the checks up into
2390 * compute_mode_changes (or above), check the actual pfit state and
2391 * whether the platform allows pfit disable with pipe active, and only
2392 * then update the pipesrc and pfit state, even on the flip path.
2393 */
Jani Nikulad330a952014-01-21 11:24:25 +02002394 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002395 const struct drm_display_mode *adjusted_mode =
2396 &intel_crtc->config.adjusted_mode;
2397
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002398 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002399 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2400 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002401 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002402 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2403 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2404 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2405 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2406 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2407 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002408 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2409 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002410 }
2411
Daniel Vetter94352cf2012-07-05 22:51:56 +02002412 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002413 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002414 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002415 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002416 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002417 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002418 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002419
Daniel Vetter94352cf2012-07-05 22:51:56 +02002420 old_fb = crtc->fb;
2421 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002422 crtc->x = x;
2423 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002424
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002425 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002426 if (intel_crtc->active && old_fb != fb)
2427 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002428 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002429 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002430
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002431 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002432 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002433 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002434
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002435 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002436}
2437
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002438static void intel_fdi_normal_train(struct drm_crtc *crtc)
2439{
2440 struct drm_device *dev = crtc->dev;
2441 struct drm_i915_private *dev_priv = dev->dev_private;
2442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2443 int pipe = intel_crtc->pipe;
2444 u32 reg, temp;
2445
2446 /* enable normal train */
2447 reg = FDI_TX_CTL(pipe);
2448 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002449 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002450 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2451 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002452 } else {
2453 temp &= ~FDI_LINK_TRAIN_NONE;
2454 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002455 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002456 I915_WRITE(reg, temp);
2457
2458 reg = FDI_RX_CTL(pipe);
2459 temp = I915_READ(reg);
2460 if (HAS_PCH_CPT(dev)) {
2461 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2462 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2463 } else {
2464 temp &= ~FDI_LINK_TRAIN_NONE;
2465 temp |= FDI_LINK_TRAIN_NONE;
2466 }
2467 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2468
2469 /* wait one idle pattern time */
2470 POSTING_READ(reg);
2471 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002472
2473 /* IVB wants error correction enabled */
2474 if (IS_IVYBRIDGE(dev))
2475 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2476 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002477}
2478
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002479static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002480{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002481 return crtc->base.enabled && crtc->active &&
2482 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002483}
2484
Daniel Vetter01a415f2012-10-27 15:58:40 +02002485static void ivb_modeset_global_resources(struct drm_device *dev)
2486{
2487 struct drm_i915_private *dev_priv = dev->dev_private;
2488 struct intel_crtc *pipe_B_crtc =
2489 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2490 struct intel_crtc *pipe_C_crtc =
2491 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2492 uint32_t temp;
2493
Daniel Vetter1e833f42013-02-19 22:31:57 +01002494 /*
2495 * When everything is off disable fdi C so that we could enable fdi B
2496 * with all lanes. Note that we don't care about enabled pipes without
2497 * an enabled pch encoder.
2498 */
2499 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2500 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002501 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2502 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2503
2504 temp = I915_READ(SOUTH_CHICKEN1);
2505 temp &= ~FDI_BC_BIFURCATION_SELECT;
2506 DRM_DEBUG_KMS("disabling fdi C rx\n");
2507 I915_WRITE(SOUTH_CHICKEN1, temp);
2508 }
2509}
2510
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002511/* The FDI link training functions for ILK/Ibexpeak. */
2512static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2513{
2514 struct drm_device *dev = crtc->dev;
2515 struct drm_i915_private *dev_priv = dev->dev_private;
2516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2517 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002518 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002519 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002520
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002521 /* FDI needs bits from pipe & plane first */
2522 assert_pipe_enabled(dev_priv, pipe);
2523 assert_plane_enabled(dev_priv, plane);
2524
Adam Jacksone1a44742010-06-25 15:32:14 -04002525 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2526 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002527 reg = FDI_RX_IMR(pipe);
2528 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002529 temp &= ~FDI_RX_SYMBOL_LOCK;
2530 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002531 I915_WRITE(reg, temp);
2532 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002533 udelay(150);
2534
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002535 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002536 reg = FDI_TX_CTL(pipe);
2537 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002538 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2539 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002540 temp &= ~FDI_LINK_TRAIN_NONE;
2541 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002542 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543
Chris Wilson5eddb702010-09-11 13:48:45 +01002544 reg = FDI_RX_CTL(pipe);
2545 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546 temp &= ~FDI_LINK_TRAIN_NONE;
2547 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002548 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2549
2550 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002551 udelay(150);
2552
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002553 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002554 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2555 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2556 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002557
Chris Wilson5eddb702010-09-11 13:48:45 +01002558 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002559 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002561 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2562
2563 if ((temp & FDI_RX_BIT_LOCK)) {
2564 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002565 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002566 break;
2567 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002568 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002569 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002570 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002571
2572 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002573 reg = FDI_TX_CTL(pipe);
2574 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002575 temp &= ~FDI_LINK_TRAIN_NONE;
2576 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002577 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002578
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 reg = FDI_RX_CTL(pipe);
2580 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002581 temp &= ~FDI_LINK_TRAIN_NONE;
2582 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002583 I915_WRITE(reg, temp);
2584
2585 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002586 udelay(150);
2587
Chris Wilson5eddb702010-09-11 13:48:45 +01002588 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002589 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002590 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002591 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2592
2593 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002594 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595 DRM_DEBUG_KMS("FDI train 2 done.\n");
2596 break;
2597 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002598 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002599 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002600 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002601
2602 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002603
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002604}
2605
Akshay Joshi0206e352011-08-16 15:34:10 -04002606static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002607 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2608 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2609 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2610 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2611};
2612
2613/* The FDI link training functions for SNB/Cougarpoint. */
2614static void gen6_fdi_link_train(struct drm_crtc *crtc)
2615{
2616 struct drm_device *dev = crtc->dev;
2617 struct drm_i915_private *dev_priv = dev->dev_private;
2618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2619 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002620 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002621
Adam Jacksone1a44742010-06-25 15:32:14 -04002622 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2623 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002624 reg = FDI_RX_IMR(pipe);
2625 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002626 temp &= ~FDI_RX_SYMBOL_LOCK;
2627 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002628 I915_WRITE(reg, temp);
2629
2630 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002631 udelay(150);
2632
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002634 reg = FDI_TX_CTL(pipe);
2635 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002636 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2637 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002638 temp &= ~FDI_LINK_TRAIN_NONE;
2639 temp |= FDI_LINK_TRAIN_PATTERN_1;
2640 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2641 /* SNB-B */
2642 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002643 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002644
Daniel Vetterd74cf322012-10-26 10:58:13 +02002645 I915_WRITE(FDI_RX_MISC(pipe),
2646 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2647
Chris Wilson5eddb702010-09-11 13:48:45 +01002648 reg = FDI_RX_CTL(pipe);
2649 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002650 if (HAS_PCH_CPT(dev)) {
2651 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2652 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2653 } else {
2654 temp &= ~FDI_LINK_TRAIN_NONE;
2655 temp |= FDI_LINK_TRAIN_PATTERN_1;
2656 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002657 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2658
2659 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002660 udelay(150);
2661
Akshay Joshi0206e352011-08-16 15:34:10 -04002662 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002663 reg = FDI_TX_CTL(pipe);
2664 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2666 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002667 I915_WRITE(reg, temp);
2668
2669 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002670 udelay(500);
2671
Sean Paulfa37d392012-03-02 12:53:39 -05002672 for (retry = 0; retry < 5; retry++) {
2673 reg = FDI_RX_IIR(pipe);
2674 temp = I915_READ(reg);
2675 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2676 if (temp & FDI_RX_BIT_LOCK) {
2677 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2678 DRM_DEBUG_KMS("FDI train 1 done.\n");
2679 break;
2680 }
2681 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002682 }
Sean Paulfa37d392012-03-02 12:53:39 -05002683 if (retry < 5)
2684 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002685 }
2686 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002687 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002688
2689 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002690 reg = FDI_TX_CTL(pipe);
2691 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002692 temp &= ~FDI_LINK_TRAIN_NONE;
2693 temp |= FDI_LINK_TRAIN_PATTERN_2;
2694 if (IS_GEN6(dev)) {
2695 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2696 /* SNB-B */
2697 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2698 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002699 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002700
Chris Wilson5eddb702010-09-11 13:48:45 +01002701 reg = FDI_RX_CTL(pipe);
2702 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002703 if (HAS_PCH_CPT(dev)) {
2704 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2705 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2706 } else {
2707 temp &= ~FDI_LINK_TRAIN_NONE;
2708 temp |= FDI_LINK_TRAIN_PATTERN_2;
2709 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002710 I915_WRITE(reg, temp);
2711
2712 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002713 udelay(150);
2714
Akshay Joshi0206e352011-08-16 15:34:10 -04002715 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002716 reg = FDI_TX_CTL(pipe);
2717 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002718 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2719 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002720 I915_WRITE(reg, temp);
2721
2722 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002723 udelay(500);
2724
Sean Paulfa37d392012-03-02 12:53:39 -05002725 for (retry = 0; retry < 5; retry++) {
2726 reg = FDI_RX_IIR(pipe);
2727 temp = I915_READ(reg);
2728 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2729 if (temp & FDI_RX_SYMBOL_LOCK) {
2730 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2731 DRM_DEBUG_KMS("FDI train 2 done.\n");
2732 break;
2733 }
2734 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002735 }
Sean Paulfa37d392012-03-02 12:53:39 -05002736 if (retry < 5)
2737 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002738 }
2739 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002740 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002741
2742 DRM_DEBUG_KMS("FDI train done.\n");
2743}
2744
Jesse Barnes357555c2011-04-28 15:09:55 -07002745/* Manual link training for Ivy Bridge A0 parts */
2746static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2747{
2748 struct drm_device *dev = crtc->dev;
2749 struct drm_i915_private *dev_priv = dev->dev_private;
2750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2751 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002752 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002753
2754 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2755 for train result */
2756 reg = FDI_RX_IMR(pipe);
2757 temp = I915_READ(reg);
2758 temp &= ~FDI_RX_SYMBOL_LOCK;
2759 temp &= ~FDI_RX_BIT_LOCK;
2760 I915_WRITE(reg, temp);
2761
2762 POSTING_READ(reg);
2763 udelay(150);
2764
Daniel Vetter01a415f2012-10-27 15:58:40 +02002765 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2766 I915_READ(FDI_RX_IIR(pipe)));
2767
Jesse Barnes139ccd32013-08-19 11:04:55 -07002768 /* Try each vswing and preemphasis setting twice before moving on */
2769 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2770 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002771 reg = FDI_TX_CTL(pipe);
2772 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002773 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2774 temp &= ~FDI_TX_ENABLE;
2775 I915_WRITE(reg, temp);
2776
2777 reg = FDI_RX_CTL(pipe);
2778 temp = I915_READ(reg);
2779 temp &= ~FDI_LINK_TRAIN_AUTO;
2780 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2781 temp &= ~FDI_RX_ENABLE;
2782 I915_WRITE(reg, temp);
2783
2784 /* enable CPU FDI TX and PCH FDI RX */
2785 reg = FDI_TX_CTL(pipe);
2786 temp = I915_READ(reg);
2787 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2788 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2789 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002790 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002791 temp |= snb_b_fdi_train_param[j/2];
2792 temp |= FDI_COMPOSITE_SYNC;
2793 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2794
2795 I915_WRITE(FDI_RX_MISC(pipe),
2796 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2797
2798 reg = FDI_RX_CTL(pipe);
2799 temp = I915_READ(reg);
2800 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2801 temp |= FDI_COMPOSITE_SYNC;
2802 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2803
2804 POSTING_READ(reg);
2805 udelay(1); /* should be 0.5us */
2806
2807 for (i = 0; i < 4; i++) {
2808 reg = FDI_RX_IIR(pipe);
2809 temp = I915_READ(reg);
2810 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2811
2812 if (temp & FDI_RX_BIT_LOCK ||
2813 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2814 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2815 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2816 i);
2817 break;
2818 }
2819 udelay(1); /* should be 0.5us */
2820 }
2821 if (i == 4) {
2822 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2823 continue;
2824 }
2825
2826 /* Train 2 */
2827 reg = FDI_TX_CTL(pipe);
2828 temp = I915_READ(reg);
2829 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2830 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2831 I915_WRITE(reg, temp);
2832
2833 reg = FDI_RX_CTL(pipe);
2834 temp = I915_READ(reg);
2835 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2836 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002837 I915_WRITE(reg, temp);
2838
2839 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002840 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002841
Jesse Barnes139ccd32013-08-19 11:04:55 -07002842 for (i = 0; i < 4; i++) {
2843 reg = FDI_RX_IIR(pipe);
2844 temp = I915_READ(reg);
2845 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002846
Jesse Barnes139ccd32013-08-19 11:04:55 -07002847 if (temp & FDI_RX_SYMBOL_LOCK ||
2848 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2849 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2850 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2851 i);
2852 goto train_done;
2853 }
2854 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002855 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002856 if (i == 4)
2857 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002858 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002859
Jesse Barnes139ccd32013-08-19 11:04:55 -07002860train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002861 DRM_DEBUG_KMS("FDI train done.\n");
2862}
2863
Daniel Vetter88cefb62012-08-12 19:27:14 +02002864static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002865{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002866 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002867 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002868 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002869 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002870
Jesse Barnesc64e3112010-09-10 11:27:03 -07002871
Jesse Barnes0e23b992010-09-10 11:10:00 -07002872 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002873 reg = FDI_RX_CTL(pipe);
2874 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002875 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2876 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002877 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002878 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2879
2880 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002881 udelay(200);
2882
2883 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002884 temp = I915_READ(reg);
2885 I915_WRITE(reg, temp | FDI_PCDCLK);
2886
2887 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002888 udelay(200);
2889
Paulo Zanoni20749732012-11-23 15:30:38 -02002890 /* Enable CPU FDI TX PLL, always on for Ironlake */
2891 reg = FDI_TX_CTL(pipe);
2892 temp = I915_READ(reg);
2893 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2894 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002895
Paulo Zanoni20749732012-11-23 15:30:38 -02002896 POSTING_READ(reg);
2897 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002898 }
2899}
2900
Daniel Vetter88cefb62012-08-12 19:27:14 +02002901static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2902{
2903 struct drm_device *dev = intel_crtc->base.dev;
2904 struct drm_i915_private *dev_priv = dev->dev_private;
2905 int pipe = intel_crtc->pipe;
2906 u32 reg, temp;
2907
2908 /* Switch from PCDclk to Rawclk */
2909 reg = FDI_RX_CTL(pipe);
2910 temp = I915_READ(reg);
2911 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2912
2913 /* Disable CPU FDI TX PLL */
2914 reg = FDI_TX_CTL(pipe);
2915 temp = I915_READ(reg);
2916 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2917
2918 POSTING_READ(reg);
2919 udelay(100);
2920
2921 reg = FDI_RX_CTL(pipe);
2922 temp = I915_READ(reg);
2923 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2924
2925 /* Wait for the clocks to turn off. */
2926 POSTING_READ(reg);
2927 udelay(100);
2928}
2929
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002930static void ironlake_fdi_disable(struct drm_crtc *crtc)
2931{
2932 struct drm_device *dev = crtc->dev;
2933 struct drm_i915_private *dev_priv = dev->dev_private;
2934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2935 int pipe = intel_crtc->pipe;
2936 u32 reg, temp;
2937
2938 /* disable CPU FDI tx and PCH FDI rx */
2939 reg = FDI_TX_CTL(pipe);
2940 temp = I915_READ(reg);
2941 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2942 POSTING_READ(reg);
2943
2944 reg = FDI_RX_CTL(pipe);
2945 temp = I915_READ(reg);
2946 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002947 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002948 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2949
2950 POSTING_READ(reg);
2951 udelay(100);
2952
2953 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002954 if (HAS_PCH_IBX(dev)) {
2955 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002956 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002957
2958 /* still set train pattern 1 */
2959 reg = FDI_TX_CTL(pipe);
2960 temp = I915_READ(reg);
2961 temp &= ~FDI_LINK_TRAIN_NONE;
2962 temp |= FDI_LINK_TRAIN_PATTERN_1;
2963 I915_WRITE(reg, temp);
2964
2965 reg = FDI_RX_CTL(pipe);
2966 temp = I915_READ(reg);
2967 if (HAS_PCH_CPT(dev)) {
2968 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2969 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2970 } else {
2971 temp &= ~FDI_LINK_TRAIN_NONE;
2972 temp |= FDI_LINK_TRAIN_PATTERN_1;
2973 }
2974 /* BPC in FDI rx is consistent with that in PIPECONF */
2975 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002976 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002977 I915_WRITE(reg, temp);
2978
2979 POSTING_READ(reg);
2980 udelay(100);
2981}
2982
Chris Wilson5dce5b932014-01-20 10:17:36 +00002983bool intel_has_pending_fb_unpin(struct drm_device *dev)
2984{
2985 struct intel_crtc *crtc;
2986
2987 /* Note that we don't need to be called with mode_config.lock here
2988 * as our list of CRTC objects is static for the lifetime of the
2989 * device and so cannot disappear as we iterate. Similarly, we can
2990 * happily treat the predicates as racy, atomic checks as userspace
2991 * cannot claim and pin a new fb without at least acquring the
2992 * struct_mutex and so serialising with us.
2993 */
2994 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
2995 if (atomic_read(&crtc->unpin_work_count) == 0)
2996 continue;
2997
2998 if (crtc->unpin_work)
2999 intel_wait_for_vblank(dev, crtc->pipe);
3000
3001 return true;
3002 }
3003
3004 return false;
3005}
3006
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003007static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3008{
Chris Wilson0f911282012-04-17 10:05:38 +01003009 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003010 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003011
3012 if (crtc->fb == NULL)
3013 return;
3014
Daniel Vetter2c10d572012-12-20 21:24:07 +01003015 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3016
Chris Wilson5bb61642012-09-27 21:25:58 +01003017 wait_event(dev_priv->pending_flip_queue,
3018 !intel_crtc_has_pending_flip(crtc));
3019
Chris Wilson0f911282012-04-17 10:05:38 +01003020 mutex_lock(&dev->struct_mutex);
3021 intel_finish_fb(crtc->fb);
3022 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003023}
3024
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003025/* Program iCLKIP clock to the desired frequency */
3026static void lpt_program_iclkip(struct drm_crtc *crtc)
3027{
3028 struct drm_device *dev = crtc->dev;
3029 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003030 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003031 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3032 u32 temp;
3033
Daniel Vetter09153002012-12-12 14:06:44 +01003034 mutex_lock(&dev_priv->dpio_lock);
3035
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003036 /* It is necessary to ungate the pixclk gate prior to programming
3037 * the divisors, and gate it back when it is done.
3038 */
3039 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3040
3041 /* Disable SSCCTL */
3042 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003043 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3044 SBI_SSCCTL_DISABLE,
3045 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003046
3047 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003048 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003049 auxdiv = 1;
3050 divsel = 0x41;
3051 phaseinc = 0x20;
3052 } else {
3053 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003054 * but the adjusted_mode->crtc_clock in in KHz. To get the
3055 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003056 * convert the virtual clock precision to KHz here for higher
3057 * precision.
3058 */
3059 u32 iclk_virtual_root_freq = 172800 * 1000;
3060 u32 iclk_pi_range = 64;
3061 u32 desired_divisor, msb_divisor_value, pi_value;
3062
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003063 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003064 msb_divisor_value = desired_divisor / iclk_pi_range;
3065 pi_value = desired_divisor % iclk_pi_range;
3066
3067 auxdiv = 0;
3068 divsel = msb_divisor_value - 2;
3069 phaseinc = pi_value;
3070 }
3071
3072 /* This should not happen with any sane values */
3073 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3074 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3075 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3076 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3077
3078 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003079 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003080 auxdiv,
3081 divsel,
3082 phasedir,
3083 phaseinc);
3084
3085 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003086 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003087 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3088 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3089 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3090 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3091 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3092 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003093 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003094
3095 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003096 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003097 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3098 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003099 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003100
3101 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003102 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003103 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003104 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003105
3106 /* Wait for initialization time */
3107 udelay(24);
3108
3109 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003110
3111 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003112}
3113
Daniel Vetter275f01b22013-05-03 11:49:47 +02003114static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3115 enum pipe pch_transcoder)
3116{
3117 struct drm_device *dev = crtc->base.dev;
3118 struct drm_i915_private *dev_priv = dev->dev_private;
3119 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3120
3121 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3122 I915_READ(HTOTAL(cpu_transcoder)));
3123 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3124 I915_READ(HBLANK(cpu_transcoder)));
3125 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3126 I915_READ(HSYNC(cpu_transcoder)));
3127
3128 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3129 I915_READ(VTOTAL(cpu_transcoder)));
3130 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3131 I915_READ(VBLANK(cpu_transcoder)));
3132 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3133 I915_READ(VSYNC(cpu_transcoder)));
3134 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3135 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3136}
3137
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003138static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3139{
3140 struct drm_i915_private *dev_priv = dev->dev_private;
3141 uint32_t temp;
3142
3143 temp = I915_READ(SOUTH_CHICKEN1);
3144 if (temp & FDI_BC_BIFURCATION_SELECT)
3145 return;
3146
3147 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3148 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3149
3150 temp |= FDI_BC_BIFURCATION_SELECT;
3151 DRM_DEBUG_KMS("enabling fdi C rx\n");
3152 I915_WRITE(SOUTH_CHICKEN1, temp);
3153 POSTING_READ(SOUTH_CHICKEN1);
3154}
3155
3156static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3157{
3158 struct drm_device *dev = intel_crtc->base.dev;
3159 struct drm_i915_private *dev_priv = dev->dev_private;
3160
3161 switch (intel_crtc->pipe) {
3162 case PIPE_A:
3163 break;
3164 case PIPE_B:
3165 if (intel_crtc->config.fdi_lanes > 2)
3166 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3167 else
3168 cpt_enable_fdi_bc_bifurcation(dev);
3169
3170 break;
3171 case PIPE_C:
3172 cpt_enable_fdi_bc_bifurcation(dev);
3173
3174 break;
3175 default:
3176 BUG();
3177 }
3178}
3179
Jesse Barnesf67a5592011-01-05 10:31:48 -08003180/*
3181 * Enable PCH resources required for PCH ports:
3182 * - PCH PLLs
3183 * - FDI training & RX/TX
3184 * - update transcoder timings
3185 * - DP transcoding bits
3186 * - transcoder
3187 */
3188static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003189{
3190 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003191 struct drm_i915_private *dev_priv = dev->dev_private;
3192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3193 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003194 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003195
Daniel Vetterab9412b2013-05-03 11:49:46 +02003196 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003197
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003198 if (IS_IVYBRIDGE(dev))
3199 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3200
Daniel Vettercd986ab2012-10-26 10:58:12 +02003201 /* Write the TU size bits before fdi link training, so that error
3202 * detection works. */
3203 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3204 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3205
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003206 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003207 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003208
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003209 /* We need to program the right clock selection before writing the pixel
3210 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003211 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003212 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003213
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003214 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003215 temp |= TRANS_DPLL_ENABLE(pipe);
3216 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003217 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003218 temp |= sel;
3219 else
3220 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003221 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003222 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003223
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003224 /* XXX: pch pll's can be enabled any time before we enable the PCH
3225 * transcoder, and we actually should do this to not upset any PCH
3226 * transcoder that already use the clock when we share it.
3227 *
3228 * Note that enable_shared_dpll tries to do the right thing, but
3229 * get_shared_dpll unconditionally resets the pll - we need that to have
3230 * the right LVDS enable sequence. */
3231 ironlake_enable_shared_dpll(intel_crtc);
3232
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003233 /* set transcoder timing, panel must allow it */
3234 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003235 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003236
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003237 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003238
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003239 /* For PCH DP, enable TRANS_DP_CTL */
3240 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003241 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3242 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003243 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003244 reg = TRANS_DP_CTL(pipe);
3245 temp = I915_READ(reg);
3246 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003247 TRANS_DP_SYNC_MASK |
3248 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003249 temp |= (TRANS_DP_OUTPUT_ENABLE |
3250 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003251 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003252
3253 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003254 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003255 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003256 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003257
3258 switch (intel_trans_dp_port_sel(crtc)) {
3259 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003260 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003261 break;
3262 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003263 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003264 break;
3265 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003266 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003267 break;
3268 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003269 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003270 }
3271
Chris Wilson5eddb702010-09-11 13:48:45 +01003272 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003273 }
3274
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003275 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003276}
3277
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003278static void lpt_pch_enable(struct drm_crtc *crtc)
3279{
3280 struct drm_device *dev = crtc->dev;
3281 struct drm_i915_private *dev_priv = dev->dev_private;
3282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003283 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003284
Daniel Vetterab9412b2013-05-03 11:49:46 +02003285 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003286
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003287 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003288
Paulo Zanoni0540e482012-10-31 18:12:40 -02003289 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003290 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003291
Paulo Zanoni937bb612012-10-31 18:12:47 -02003292 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003293}
3294
Daniel Vettere2b78262013-06-07 23:10:03 +02003295static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003296{
Daniel Vettere2b78262013-06-07 23:10:03 +02003297 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003298
3299 if (pll == NULL)
3300 return;
3301
3302 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003303 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003304 return;
3305 }
3306
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003307 if (--pll->refcount == 0) {
3308 WARN_ON(pll->on);
3309 WARN_ON(pll->active);
3310 }
3311
Daniel Vettera43f6e02013-06-07 23:10:32 +02003312 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003313}
3314
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003315static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003316{
Daniel Vettere2b78262013-06-07 23:10:03 +02003317 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3318 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3319 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003320
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003321 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003322 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3323 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003324 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003325 }
3326
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003327 if (HAS_PCH_IBX(dev_priv->dev)) {
3328 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003329 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003330 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003331
Daniel Vetter46edb022013-06-05 13:34:12 +02003332 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3333 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003334
3335 goto found;
3336 }
3337
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003338 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3339 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003340
3341 /* Only want to check enabled timings first */
3342 if (pll->refcount == 0)
3343 continue;
3344
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003345 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3346 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003347 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003348 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003349 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003350
3351 goto found;
3352 }
3353 }
3354
3355 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003356 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3357 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003358 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003359 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3360 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003361 goto found;
3362 }
3363 }
3364
3365 return NULL;
3366
3367found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003368 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003369 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3370 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003371
Daniel Vettercdbd2312013-06-05 13:34:03 +02003372 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003373 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3374 sizeof(pll->hw_state));
3375
Daniel Vetter46edb022013-06-05 13:34:12 +02003376 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003377 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003378 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003379
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003380 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003381 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003382 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003383
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003384 return pll;
3385}
3386
Daniel Vettera1520312013-05-03 11:49:50 +02003387static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003388{
3389 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003390 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003391 u32 temp;
3392
3393 temp = I915_READ(dslreg);
3394 udelay(500);
3395 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003396 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003397 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003398 }
3399}
3400
Jesse Barnesb074cec2013-04-25 12:55:02 -07003401static void ironlake_pfit_enable(struct intel_crtc *crtc)
3402{
3403 struct drm_device *dev = crtc->base.dev;
3404 struct drm_i915_private *dev_priv = dev->dev_private;
3405 int pipe = crtc->pipe;
3406
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003407 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003408 /* Force use of hard-coded filter coefficients
3409 * as some pre-programmed values are broken,
3410 * e.g. x201.
3411 */
3412 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3413 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3414 PF_PIPE_SEL_IVB(pipe));
3415 else
3416 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3417 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3418 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003419 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003420}
3421
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003422static void intel_enable_planes(struct drm_crtc *crtc)
3423{
3424 struct drm_device *dev = crtc->dev;
3425 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3426 struct intel_plane *intel_plane;
3427
3428 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3429 if (intel_plane->pipe == pipe)
3430 intel_plane_restore(&intel_plane->base);
3431}
3432
3433static void intel_disable_planes(struct drm_crtc *crtc)
3434{
3435 struct drm_device *dev = crtc->dev;
3436 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3437 struct intel_plane *intel_plane;
3438
3439 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3440 if (intel_plane->pipe == pipe)
3441 intel_plane_disable(&intel_plane->base);
3442}
3443
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003444void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003445{
3446 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3447
3448 if (!crtc->config.ips_enabled)
3449 return;
3450
3451 /* We can only enable IPS after we enable a plane and wait for a vblank.
3452 * We guarantee that the plane is enabled by calling intel_enable_ips
3453 * only after intel_enable_plane. And intel_enable_plane already waits
3454 * for a vblank, so all we need to do here is to enable the IPS bit. */
3455 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003456 if (IS_BROADWELL(crtc->base.dev)) {
3457 mutex_lock(&dev_priv->rps.hw_lock);
3458 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3459 mutex_unlock(&dev_priv->rps.hw_lock);
3460 /* Quoting Art Runyan: "its not safe to expect any particular
3461 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003462 * mailbox." Moreover, the mailbox may return a bogus state,
3463 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003464 */
3465 } else {
3466 I915_WRITE(IPS_CTL, IPS_ENABLE);
3467 /* The bit only becomes 1 in the next vblank, so this wait here
3468 * is essentially intel_wait_for_vblank. If we don't have this
3469 * and don't wait for vblanks until the end of crtc_enable, then
3470 * the HW state readout code will complain that the expected
3471 * IPS_CTL value is not the one we read. */
3472 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3473 DRM_ERROR("Timed out waiting for IPS enable\n");
3474 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003475}
3476
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003477void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003478{
3479 struct drm_device *dev = crtc->base.dev;
3480 struct drm_i915_private *dev_priv = dev->dev_private;
3481
3482 if (!crtc->config.ips_enabled)
3483 return;
3484
3485 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003486 if (IS_BROADWELL(crtc->base.dev)) {
3487 mutex_lock(&dev_priv->rps.hw_lock);
3488 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3489 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnese59150d2014-01-07 13:30:45 -08003490 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003491 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003492 POSTING_READ(IPS_CTL);
3493 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003494
3495 /* We need to wait for a vblank before we can disable the plane. */
3496 intel_wait_for_vblank(dev, crtc->pipe);
3497}
3498
3499/** Loads the palette/gamma unit for the CRTC with the prepared values */
3500static void intel_crtc_load_lut(struct drm_crtc *crtc)
3501{
3502 struct drm_device *dev = crtc->dev;
3503 struct drm_i915_private *dev_priv = dev->dev_private;
3504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3505 enum pipe pipe = intel_crtc->pipe;
3506 int palreg = PALETTE(pipe);
3507 int i;
3508 bool reenable_ips = false;
3509
3510 /* The clocks have to be on to load the palette. */
3511 if (!crtc->enabled || !intel_crtc->active)
3512 return;
3513
3514 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3515 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3516 assert_dsi_pll_enabled(dev_priv);
3517 else
3518 assert_pll_enabled(dev_priv, pipe);
3519 }
3520
3521 /* use legacy palette for Ironlake */
3522 if (HAS_PCH_SPLIT(dev))
3523 palreg = LGC_PALETTE(pipe);
3524
3525 /* Workaround : Do not read or write the pipe palette/gamma data while
3526 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3527 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003528 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003529 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3530 GAMMA_MODE_MODE_SPLIT)) {
3531 hsw_disable_ips(intel_crtc);
3532 reenable_ips = true;
3533 }
3534
3535 for (i = 0; i < 256; i++) {
3536 I915_WRITE(palreg + 4 * i,
3537 (intel_crtc->lut_r[i] << 16) |
3538 (intel_crtc->lut_g[i] << 8) |
3539 intel_crtc->lut_b[i]);
3540 }
3541
3542 if (reenable_ips)
3543 hsw_enable_ips(intel_crtc);
3544}
3545
Jesse Barnesf67a5592011-01-05 10:31:48 -08003546static void ironlake_crtc_enable(struct drm_crtc *crtc)
3547{
3548 struct drm_device *dev = crtc->dev;
3549 struct drm_i915_private *dev_priv = dev->dev_private;
3550 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003551 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003552 int pipe = intel_crtc->pipe;
3553 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003554
Daniel Vetter08a48462012-07-02 11:43:47 +02003555 WARN_ON(!crtc->enabled);
3556
Jesse Barnesf67a5592011-01-05 10:31:48 -08003557 if (intel_crtc->active)
3558 return;
3559
3560 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003561
3562 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3563 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3564
Daniel Vetterf6736a12013-06-05 13:34:30 +02003565 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003566 if (encoder->pre_enable)
3567 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003568
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003569 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003570 /* Note: FDI PLL enabling _must_ be done before we enable the
3571 * cpu pipes, hence this is separate from all the other fdi/pch
3572 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003573 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003574 } else {
3575 assert_fdi_tx_disabled(dev_priv, pipe);
3576 assert_fdi_rx_disabled(dev_priv, pipe);
3577 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003578
Jesse Barnesb074cec2013-04-25 12:55:02 -07003579 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003580
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003581 /*
3582 * On ILK+ LUT must be loaded before the pipe is running but with
3583 * clocks enabled
3584 */
3585 intel_crtc_load_lut(crtc);
3586
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003587 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003588 intel_enable_pipe(intel_crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003589 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003590 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003591 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003592
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003593 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003594 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003595
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003596 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003597 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003598 mutex_unlock(&dev->struct_mutex);
3599
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003600 for_each_encoder_on_crtc(dev, crtc, encoder)
3601 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003602
3603 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003604 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003605
3606 /*
3607 * There seems to be a race in PCH platform hw (at least on some
3608 * outputs) where an enabled pipe still completes any pageflip right
3609 * away (as if the pipe is off) instead of waiting for vblank. As soon
3610 * as the first vblank happend, everything works as expected. Hence just
3611 * wait for one vblank before returning to avoid strange things
3612 * happening.
3613 */
3614 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003615}
3616
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003617/* IPS only exists on ULT machines and is tied to pipe A. */
3618static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3619{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003620 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003621}
3622
Ville Syrjälädda9a662013-09-19 17:00:37 -03003623static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3624{
3625 struct drm_device *dev = crtc->dev;
3626 struct drm_i915_private *dev_priv = dev->dev_private;
3627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3628 int pipe = intel_crtc->pipe;
3629 int plane = intel_crtc->plane;
3630
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003631 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003632 intel_enable_planes(crtc);
3633 intel_crtc_update_cursor(crtc, true);
3634
3635 hsw_enable_ips(intel_crtc);
3636
3637 mutex_lock(&dev->struct_mutex);
3638 intel_update_fbc(dev);
3639 mutex_unlock(&dev->struct_mutex);
3640}
3641
3642static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3643{
3644 struct drm_device *dev = crtc->dev;
3645 struct drm_i915_private *dev_priv = dev->dev_private;
3646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3647 int pipe = intel_crtc->pipe;
3648 int plane = intel_crtc->plane;
3649
3650 intel_crtc_wait_for_pending_flips(crtc);
3651 drm_vblank_off(dev, pipe);
3652
3653 /* FBC must be disabled before disabling the plane on HSW. */
3654 if (dev_priv->fbc.plane == plane)
3655 intel_disable_fbc(dev);
3656
3657 hsw_disable_ips(intel_crtc);
3658
3659 intel_crtc_update_cursor(crtc, false);
3660 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003661 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003662}
3663
Paulo Zanonie4916942013-09-20 16:21:19 -03003664/*
3665 * This implements the workaround described in the "notes" section of the mode
3666 * set sequence documentation. When going from no pipes or single pipe to
3667 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3668 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3669 */
3670static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3671{
3672 struct drm_device *dev = crtc->base.dev;
3673 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3674
3675 /* We want to get the other_active_crtc only if there's only 1 other
3676 * active crtc. */
3677 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3678 if (!crtc_it->active || crtc_it == crtc)
3679 continue;
3680
3681 if (other_active_crtc)
3682 return;
3683
3684 other_active_crtc = crtc_it;
3685 }
3686 if (!other_active_crtc)
3687 return;
3688
3689 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3690 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3691}
3692
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003693static void haswell_crtc_enable(struct drm_crtc *crtc)
3694{
3695 struct drm_device *dev = crtc->dev;
3696 struct drm_i915_private *dev_priv = dev->dev_private;
3697 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3698 struct intel_encoder *encoder;
3699 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003700
3701 WARN_ON(!crtc->enabled);
3702
3703 if (intel_crtc->active)
3704 return;
3705
3706 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003707
3708 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3709 if (intel_crtc->config.has_pch_encoder)
3710 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3711
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003712 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003713 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003714
3715 for_each_encoder_on_crtc(dev, crtc, encoder)
3716 if (encoder->pre_enable)
3717 encoder->pre_enable(encoder);
3718
Paulo Zanoni1f544382012-10-24 11:32:00 -02003719 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003720
Jesse Barnesb074cec2013-04-25 12:55:02 -07003721 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003722
3723 /*
3724 * On ILK+ LUT must be loaded before the pipe is running but with
3725 * clocks enabled
3726 */
3727 intel_crtc_load_lut(crtc);
3728
Paulo Zanoni1f544382012-10-24 11:32:00 -02003729 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003730 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003731
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003732 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003733 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003734
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003735 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003736 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003737
Jani Nikula8807e552013-08-30 19:40:32 +03003738 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003739 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003740 intel_opregion_notify_encoder(encoder, true);
3741 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003742
Paulo Zanonie4916942013-09-20 16:21:19 -03003743 /* If we change the relative order between pipe/planes enabling, we need
3744 * to change the workaround. */
3745 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003746 haswell_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003747}
3748
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003749static void ironlake_pfit_disable(struct intel_crtc *crtc)
3750{
3751 struct drm_device *dev = crtc->base.dev;
3752 struct drm_i915_private *dev_priv = dev->dev_private;
3753 int pipe = crtc->pipe;
3754
3755 /* To avoid upsetting the power well on haswell only disable the pfit if
3756 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003757 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003758 I915_WRITE(PF_CTL(pipe), 0);
3759 I915_WRITE(PF_WIN_POS(pipe), 0);
3760 I915_WRITE(PF_WIN_SZ(pipe), 0);
3761 }
3762}
3763
Jesse Barnes6be4a602010-09-10 10:26:01 -07003764static void ironlake_crtc_disable(struct drm_crtc *crtc)
3765{
3766 struct drm_device *dev = crtc->dev;
3767 struct drm_i915_private *dev_priv = dev->dev_private;
3768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003769 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003770 int pipe = intel_crtc->pipe;
3771 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003772 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003773
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003774
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003775 if (!intel_crtc->active)
3776 return;
3777
Daniel Vetterea9d7582012-07-10 10:42:52 +02003778 for_each_encoder_on_crtc(dev, crtc, encoder)
3779 encoder->disable(encoder);
3780
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003781 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003782 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003783
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003784 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003785 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003786
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003787 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003788 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003789 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003790
Daniel Vetterd925c592013-06-05 13:34:04 +02003791 if (intel_crtc->config.has_pch_encoder)
3792 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3793
Jesse Barnesb24e7172011-01-04 15:09:30 -08003794 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003795
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003796 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003797
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003798 for_each_encoder_on_crtc(dev, crtc, encoder)
3799 if (encoder->post_disable)
3800 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003801
Daniel Vetterd925c592013-06-05 13:34:04 +02003802 if (intel_crtc->config.has_pch_encoder) {
3803 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003804
Daniel Vetterd925c592013-06-05 13:34:04 +02003805 ironlake_disable_pch_transcoder(dev_priv, pipe);
3806 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003807
Daniel Vetterd925c592013-06-05 13:34:04 +02003808 if (HAS_PCH_CPT(dev)) {
3809 /* disable TRANS_DP_CTL */
3810 reg = TRANS_DP_CTL(pipe);
3811 temp = I915_READ(reg);
3812 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3813 TRANS_DP_PORT_SEL_MASK);
3814 temp |= TRANS_DP_PORT_SEL_NONE;
3815 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003816
Daniel Vetterd925c592013-06-05 13:34:04 +02003817 /* disable DPLL_SEL */
3818 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003819 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003820 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003821 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003822
3823 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003824 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003825
3826 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003827 }
3828
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003829 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003830 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003831
3832 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003833 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003834 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003835}
3836
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003837static void haswell_crtc_disable(struct drm_crtc *crtc)
3838{
3839 struct drm_device *dev = crtc->dev;
3840 struct drm_i915_private *dev_priv = dev->dev_private;
3841 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3842 struct intel_encoder *encoder;
3843 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003844 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003845
3846 if (!intel_crtc->active)
3847 return;
3848
Ville Syrjälädda9a662013-09-19 17:00:37 -03003849 haswell_crtc_disable_planes(crtc);
3850
Jani Nikula8807e552013-08-30 19:40:32 +03003851 for_each_encoder_on_crtc(dev, crtc, encoder) {
3852 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003853 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003854 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003855
Paulo Zanoni86642812013-04-12 17:57:57 -03003856 if (intel_crtc->config.has_pch_encoder)
3857 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003858 intel_disable_pipe(dev_priv, pipe);
3859
Paulo Zanoniad80a812012-10-24 16:06:19 -02003860 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003861
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003862 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003863
Paulo Zanoni1f544382012-10-24 11:32:00 -02003864 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003865
3866 for_each_encoder_on_crtc(dev, crtc, encoder)
3867 if (encoder->post_disable)
3868 encoder->post_disable(encoder);
3869
Daniel Vetter88adfff2013-03-28 10:42:01 +01003870 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003871 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003872 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003873 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003874 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003875
3876 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003877 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003878
3879 mutex_lock(&dev->struct_mutex);
3880 intel_update_fbc(dev);
3881 mutex_unlock(&dev->struct_mutex);
3882}
3883
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003884static void ironlake_crtc_off(struct drm_crtc *crtc)
3885{
3886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003887 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003888}
3889
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003890static void haswell_crtc_off(struct drm_crtc *crtc)
3891{
3892 intel_ddi_put_crtc_pll(crtc);
3893}
3894
Daniel Vetter02e792f2009-09-15 22:57:34 +02003895static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3896{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003897 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003898 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003899 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003900
Chris Wilson23f09ce2010-08-12 13:53:37 +01003901 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003902 dev_priv->mm.interruptible = false;
3903 (void) intel_overlay_switch_off(intel_crtc->overlay);
3904 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003905 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003906 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003907
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003908 /* Let userspace switch the overlay on again. In most cases userspace
3909 * has to recompute where to put it anyway.
3910 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003911}
3912
Egbert Eich61bc95c2013-03-04 09:24:38 -05003913/**
3914 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3915 * cursor plane briefly if not already running after enabling the display
3916 * plane.
3917 * This workaround avoids occasional blank screens when self refresh is
3918 * enabled.
3919 */
3920static void
3921g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3922{
3923 u32 cntl = I915_READ(CURCNTR(pipe));
3924
3925 if ((cntl & CURSOR_MODE) == 0) {
3926 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3927
3928 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3929 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3930 intel_wait_for_vblank(dev_priv->dev, pipe);
3931 I915_WRITE(CURCNTR(pipe), cntl);
3932 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3933 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3934 }
3935}
3936
Jesse Barnes2dd24552013-04-25 12:55:01 -07003937static void i9xx_pfit_enable(struct intel_crtc *crtc)
3938{
3939 struct drm_device *dev = crtc->base.dev;
3940 struct drm_i915_private *dev_priv = dev->dev_private;
3941 struct intel_crtc_config *pipe_config = &crtc->config;
3942
Daniel Vetter328d8e82013-05-08 10:36:31 +02003943 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003944 return;
3945
Daniel Vetterc0b03412013-05-28 12:05:54 +02003946 /*
3947 * The panel fitter should only be adjusted whilst the pipe is disabled,
3948 * according to register description and PRM.
3949 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003950 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3951 assert_pipe_disabled(dev_priv, crtc->pipe);
3952
Jesse Barnesb074cec2013-04-25 12:55:02 -07003953 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3954 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003955
3956 /* Border color in case we don't scale up to the full screen. Black by
3957 * default, change to something else for debugging. */
3958 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003959}
3960
Imre Deak77d22dc2014-03-05 16:20:52 +02003961#define for_each_power_domain(domain, mask) \
3962 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
3963 if ((1 << (domain)) & (mask))
3964
3965static unsigned long get_pipe_power_domains(struct drm_device *dev,
3966 enum pipe pipe, bool pfit_enabled)
3967{
3968 unsigned long mask;
3969 enum transcoder transcoder;
3970
3971 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
3972
3973 mask = BIT(POWER_DOMAIN_PIPE(pipe));
3974 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
3975 if (pfit_enabled)
3976 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
3977
3978 return mask;
3979}
3980
3981void intel_display_set_init_power(struct drm_i915_private *dev_priv,
3982 bool enable)
3983{
3984 if (dev_priv->power_domains.init_power_on == enable)
3985 return;
3986
3987 if (enable)
3988 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
3989 else
3990 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
3991
3992 dev_priv->power_domains.init_power_on = enable;
3993}
3994
3995static void modeset_update_crtc_power_domains(struct drm_device *dev)
3996{
3997 struct drm_i915_private *dev_priv = dev->dev_private;
3998 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
3999 struct intel_crtc *crtc;
4000
4001 /*
4002 * First get all needed power domains, then put all unneeded, to avoid
4003 * any unnecessary toggling of the power wells.
4004 */
4005 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4006 enum intel_display_power_domain domain;
4007
4008 if (!crtc->base.enabled)
4009 continue;
4010
4011 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
4012 crtc->pipe,
4013 crtc->config.pch_pfit.enabled);
4014
4015 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4016 intel_display_power_get(dev_priv, domain);
4017 }
4018
4019 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4020 enum intel_display_power_domain domain;
4021
4022 for_each_power_domain(domain, crtc->enabled_power_domains)
4023 intel_display_power_put(dev_priv, domain);
4024
4025 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4026 }
4027
4028 intel_display_set_init_power(dev_priv, false);
4029}
4030
Jesse Barnes586f49d2013-11-04 16:06:59 -08004031int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004032{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004033 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004034
Jesse Barnes586f49d2013-11-04 16:06:59 -08004035 /* Obtain SKU information */
4036 mutex_lock(&dev_priv->dpio_lock);
4037 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4038 CCK_FUSE_HPLL_FREQ_MASK;
4039 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004040
Jesse Barnes586f49d2013-11-04 16:06:59 -08004041 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004042}
4043
4044/* Adjust CDclk dividers to allow high res or save power if possible */
4045static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4046{
4047 struct drm_i915_private *dev_priv = dev->dev_private;
4048 u32 val, cmd;
4049
4050 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4051 cmd = 2;
4052 else if (cdclk == 266)
4053 cmd = 1;
4054 else
4055 cmd = 0;
4056
4057 mutex_lock(&dev_priv->rps.hw_lock);
4058 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4059 val &= ~DSPFREQGUAR_MASK;
4060 val |= (cmd << DSPFREQGUAR_SHIFT);
4061 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4062 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4063 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4064 50)) {
4065 DRM_ERROR("timed out waiting for CDclk change\n");
4066 }
4067 mutex_unlock(&dev_priv->rps.hw_lock);
4068
4069 if (cdclk == 400) {
4070 u32 divider, vco;
4071
4072 vco = valleyview_get_vco(dev_priv);
4073 divider = ((vco << 1) / cdclk) - 1;
4074
4075 mutex_lock(&dev_priv->dpio_lock);
4076 /* adjust cdclk divider */
4077 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4078 val &= ~0xf;
4079 val |= divider;
4080 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4081 mutex_unlock(&dev_priv->dpio_lock);
4082 }
4083
4084 mutex_lock(&dev_priv->dpio_lock);
4085 /* adjust self-refresh exit latency value */
4086 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4087 val &= ~0x7f;
4088
4089 /*
4090 * For high bandwidth configs, we set a higher latency in the bunit
4091 * so that the core display fetch happens in time to avoid underruns.
4092 */
4093 if (cdclk == 400)
4094 val |= 4500 / 250; /* 4.5 usec */
4095 else
4096 val |= 3000 / 250; /* 3.0 usec */
4097 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4098 mutex_unlock(&dev_priv->dpio_lock);
4099
4100 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4101 intel_i2c_reset(dev);
4102}
4103
4104static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4105{
4106 int cur_cdclk, vco;
4107 int divider;
4108
4109 vco = valleyview_get_vco(dev_priv);
4110
4111 mutex_lock(&dev_priv->dpio_lock);
4112 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4113 mutex_unlock(&dev_priv->dpio_lock);
4114
4115 divider &= 0xf;
4116
4117 cur_cdclk = (vco << 1) / (divider + 1);
4118
4119 return cur_cdclk;
4120}
4121
4122static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4123 int max_pixclk)
4124{
4125 int cur_cdclk;
4126
4127 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4128
4129 /*
4130 * Really only a few cases to deal with, as only 4 CDclks are supported:
4131 * 200MHz
4132 * 267MHz
4133 * 320MHz
4134 * 400MHz
4135 * So we check to see whether we're above 90% of the lower bin and
4136 * adjust if needed.
4137 */
4138 if (max_pixclk > 288000) {
4139 return 400;
4140 } else if (max_pixclk > 240000) {
4141 return 320;
4142 } else
4143 return 266;
4144 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4145}
4146
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004147/* compute the max pixel clock for new configuration */
4148static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004149{
4150 struct drm_device *dev = dev_priv->dev;
4151 struct intel_crtc *intel_crtc;
4152 int max_pixclk = 0;
4153
4154 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4155 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004156 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004157 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004158 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004159 }
4160
4161 return max_pixclk;
4162}
4163
4164static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004165 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004166{
4167 struct drm_i915_private *dev_priv = dev->dev_private;
4168 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004169 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004170 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4171
4172 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4173 return;
4174
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004175 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004176 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4177 base.head)
4178 if (intel_crtc->base.enabled)
4179 *prepare_pipes |= (1 << intel_crtc->pipe);
4180}
4181
4182static void valleyview_modeset_global_resources(struct drm_device *dev)
4183{
4184 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004185 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004186 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4187 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4188
4189 if (req_cdclk != cur_cdclk)
4190 valleyview_set_cdclk(dev, req_cdclk);
4191}
4192
Jesse Barnes89b667f2013-04-18 14:51:36 -07004193static void valleyview_crtc_enable(struct drm_crtc *crtc)
4194{
4195 struct drm_device *dev = crtc->dev;
4196 struct drm_i915_private *dev_priv = dev->dev_private;
4197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4198 struct intel_encoder *encoder;
4199 int pipe = intel_crtc->pipe;
4200 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004201 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004202
4203 WARN_ON(!crtc->enabled);
4204
4205 if (intel_crtc->active)
4206 return;
4207
4208 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004209
Jesse Barnes89b667f2013-04-18 14:51:36 -07004210 for_each_encoder_on_crtc(dev, crtc, encoder)
4211 if (encoder->pre_pll_enable)
4212 encoder->pre_pll_enable(encoder);
4213
Jani Nikula23538ef2013-08-27 15:12:22 +03004214 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4215
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004216 if (!is_dsi)
4217 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004218
4219 for_each_encoder_on_crtc(dev, crtc, encoder)
4220 if (encoder->pre_enable)
4221 encoder->pre_enable(encoder);
4222
Jesse Barnes2dd24552013-04-25 12:55:01 -07004223 i9xx_pfit_enable(intel_crtc);
4224
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004225 intel_crtc_load_lut(crtc);
4226
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004227 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004228 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004229 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004230 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004231 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004232 intel_crtc_update_cursor(crtc, true);
4233
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004234 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004235
4236 for_each_encoder_on_crtc(dev, crtc, encoder)
4237 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004238}
4239
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004240static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004241{
4242 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004243 struct drm_i915_private *dev_priv = dev->dev_private;
4244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004245 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004246 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004247 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004248
Daniel Vetter08a48462012-07-02 11:43:47 +02004249 WARN_ON(!crtc->enabled);
4250
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004251 if (intel_crtc->active)
4252 return;
4253
4254 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004255
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004256 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004257 if (encoder->pre_enable)
4258 encoder->pre_enable(encoder);
4259
Daniel Vetterf6736a12013-06-05 13:34:30 +02004260 i9xx_enable_pll(intel_crtc);
4261
Jesse Barnes2dd24552013-04-25 12:55:01 -07004262 i9xx_pfit_enable(intel_crtc);
4263
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004264 intel_crtc_load_lut(crtc);
4265
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004266 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004267 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004268 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004269 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004270 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004271 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004272 if (IS_G4X(dev))
4273 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004274 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004275
4276 /* Give the overlay scaler a chance to enable if it's on this pipe */
4277 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004278
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004279 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004280
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004281 for_each_encoder_on_crtc(dev, crtc, encoder)
4282 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004283}
4284
Daniel Vetter87476d62013-04-11 16:29:06 +02004285static void i9xx_pfit_disable(struct intel_crtc *crtc)
4286{
4287 struct drm_device *dev = crtc->base.dev;
4288 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004289
4290 if (!crtc->config.gmch_pfit.control)
4291 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004292
4293 assert_pipe_disabled(dev_priv, crtc->pipe);
4294
Daniel Vetter328d8e82013-05-08 10:36:31 +02004295 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4296 I915_READ(PFIT_CONTROL));
4297 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004298}
4299
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004300static void i9xx_crtc_disable(struct drm_crtc *crtc)
4301{
4302 struct drm_device *dev = crtc->dev;
4303 struct drm_i915_private *dev_priv = dev->dev_private;
4304 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004305 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004306 int pipe = intel_crtc->pipe;
4307 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004308
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004309 if (!intel_crtc->active)
4310 return;
4311
Daniel Vetterea9d7582012-07-10 10:42:52 +02004312 for_each_encoder_on_crtc(dev, crtc, encoder)
4313 encoder->disable(encoder);
4314
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004315 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004316 intel_crtc_wait_for_pending_flips(crtc);
4317 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004318
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004319 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004320 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004321
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004322 intel_crtc_dpms_overlay(intel_crtc, false);
4323 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004324 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004325 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004326
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004327 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004328 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004329
Daniel Vetter87476d62013-04-11 16:29:06 +02004330 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004331
Jesse Barnes89b667f2013-04-18 14:51:36 -07004332 for_each_encoder_on_crtc(dev, crtc, encoder)
4333 if (encoder->post_disable)
4334 encoder->post_disable(encoder);
4335
Jesse Barnesf6071162013-10-01 10:41:38 -07004336 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4337 vlv_disable_pll(dev_priv, pipe);
4338 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004339 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004340
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004341 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004342 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004343
Chris Wilson6b383a72010-09-13 13:54:26 +01004344 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004345}
4346
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004347static void i9xx_crtc_off(struct drm_crtc *crtc)
4348{
4349}
4350
Daniel Vetter976f8a22012-07-08 22:34:21 +02004351static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4352 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004353{
4354 struct drm_device *dev = crtc->dev;
4355 struct drm_i915_master_private *master_priv;
4356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4357 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004358
4359 if (!dev->primary->master)
4360 return;
4361
4362 master_priv = dev->primary->master->driver_priv;
4363 if (!master_priv->sarea_priv)
4364 return;
4365
Jesse Barnes79e53942008-11-07 14:24:08 -08004366 switch (pipe) {
4367 case 0:
4368 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4369 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4370 break;
4371 case 1:
4372 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4373 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4374 break;
4375 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004376 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004377 break;
4378 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004379}
4380
Daniel Vetter976f8a22012-07-08 22:34:21 +02004381/**
4382 * Sets the power management mode of the pipe and plane.
4383 */
4384void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004385{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004386 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004387 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004388 struct intel_encoder *intel_encoder;
4389 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004390
Daniel Vetter976f8a22012-07-08 22:34:21 +02004391 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4392 enable |= intel_encoder->connectors_active;
4393
4394 if (enable)
4395 dev_priv->display.crtc_enable(crtc);
4396 else
4397 dev_priv->display.crtc_disable(crtc);
4398
4399 intel_crtc_update_sarea(crtc, enable);
4400}
4401
Daniel Vetter976f8a22012-07-08 22:34:21 +02004402static void intel_crtc_disable(struct drm_crtc *crtc)
4403{
4404 struct drm_device *dev = crtc->dev;
4405 struct drm_connector *connector;
4406 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004408
4409 /* crtc should still be enabled when we disable it. */
4410 WARN_ON(!crtc->enabled);
4411
4412 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004413 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004414 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004415 dev_priv->display.off(crtc);
4416
Chris Wilson931872f2012-01-16 23:01:13 +00004417 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004418 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004419 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004420
4421 if (crtc->fb) {
4422 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004423 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004424 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004425 crtc->fb = NULL;
4426 }
4427
4428 /* Update computed state. */
4429 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4430 if (!connector->encoder || !connector->encoder->crtc)
4431 continue;
4432
4433 if (connector->encoder->crtc != crtc)
4434 continue;
4435
4436 connector->dpms = DRM_MODE_DPMS_OFF;
4437 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004438 }
4439}
4440
Chris Wilsonea5b2132010-08-04 13:50:23 +01004441void intel_encoder_destroy(struct drm_encoder *encoder)
4442{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004443 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004444
Chris Wilsonea5b2132010-08-04 13:50:23 +01004445 drm_encoder_cleanup(encoder);
4446 kfree(intel_encoder);
4447}
4448
Damien Lespiau92373292013-08-08 22:28:57 +01004449/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004450 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4451 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004452static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004453{
4454 if (mode == DRM_MODE_DPMS_ON) {
4455 encoder->connectors_active = true;
4456
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004457 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004458 } else {
4459 encoder->connectors_active = false;
4460
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004461 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004462 }
4463}
4464
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004465/* Cross check the actual hw state with our own modeset state tracking (and it's
4466 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004467static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004468{
4469 if (connector->get_hw_state(connector)) {
4470 struct intel_encoder *encoder = connector->encoder;
4471 struct drm_crtc *crtc;
4472 bool encoder_enabled;
4473 enum pipe pipe;
4474
4475 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4476 connector->base.base.id,
4477 drm_get_connector_name(&connector->base));
4478
4479 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4480 "wrong connector dpms state\n");
4481 WARN(connector->base.encoder != &encoder->base,
4482 "active connector not linked to encoder\n");
4483 WARN(!encoder->connectors_active,
4484 "encoder->connectors_active not set\n");
4485
4486 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4487 WARN(!encoder_enabled, "encoder not enabled\n");
4488 if (WARN_ON(!encoder->base.crtc))
4489 return;
4490
4491 crtc = encoder->base.crtc;
4492
4493 WARN(!crtc->enabled, "crtc not enabled\n");
4494 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4495 WARN(pipe != to_intel_crtc(crtc)->pipe,
4496 "encoder active on the wrong pipe\n");
4497 }
4498}
4499
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004500/* Even simpler default implementation, if there's really no special case to
4501 * consider. */
4502void intel_connector_dpms(struct drm_connector *connector, int mode)
4503{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004504 /* All the simple cases only support two dpms states. */
4505 if (mode != DRM_MODE_DPMS_ON)
4506 mode = DRM_MODE_DPMS_OFF;
4507
4508 if (mode == connector->dpms)
4509 return;
4510
4511 connector->dpms = mode;
4512
4513 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01004514 if (connector->encoder)
4515 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004516
Daniel Vetterb9805142012-08-31 17:37:33 +02004517 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004518}
4519
Daniel Vetterf0947c32012-07-02 13:10:34 +02004520/* Simple connector->get_hw_state implementation for encoders that support only
4521 * one connector and no cloning and hence the encoder state determines the state
4522 * of the connector. */
4523bool intel_connector_get_hw_state(struct intel_connector *connector)
4524{
Daniel Vetter24929352012-07-02 20:28:59 +02004525 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004526 struct intel_encoder *encoder = connector->encoder;
4527
4528 return encoder->get_hw_state(encoder, &pipe);
4529}
4530
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004531static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4532 struct intel_crtc_config *pipe_config)
4533{
4534 struct drm_i915_private *dev_priv = dev->dev_private;
4535 struct intel_crtc *pipe_B_crtc =
4536 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4537
4538 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4539 pipe_name(pipe), pipe_config->fdi_lanes);
4540 if (pipe_config->fdi_lanes > 4) {
4541 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4542 pipe_name(pipe), pipe_config->fdi_lanes);
4543 return false;
4544 }
4545
Paulo Zanonibafb6552013-11-02 21:07:44 -07004546 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004547 if (pipe_config->fdi_lanes > 2) {
4548 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4549 pipe_config->fdi_lanes);
4550 return false;
4551 } else {
4552 return true;
4553 }
4554 }
4555
4556 if (INTEL_INFO(dev)->num_pipes == 2)
4557 return true;
4558
4559 /* Ivybridge 3 pipe is really complicated */
4560 switch (pipe) {
4561 case PIPE_A:
4562 return true;
4563 case PIPE_B:
4564 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4565 pipe_config->fdi_lanes > 2) {
4566 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4567 pipe_name(pipe), pipe_config->fdi_lanes);
4568 return false;
4569 }
4570 return true;
4571 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004572 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004573 pipe_B_crtc->config.fdi_lanes <= 2) {
4574 if (pipe_config->fdi_lanes > 2) {
4575 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4576 pipe_name(pipe), pipe_config->fdi_lanes);
4577 return false;
4578 }
4579 } else {
4580 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4581 return false;
4582 }
4583 return true;
4584 default:
4585 BUG();
4586 }
4587}
4588
Daniel Vettere29c22c2013-02-21 00:00:16 +01004589#define RETRY 1
4590static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4591 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004592{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004593 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004594 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004595 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004596 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004597
Daniel Vettere29c22c2013-02-21 00:00:16 +01004598retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004599 /* FDI is a binary signal running at ~2.7GHz, encoding
4600 * each output octet as 10 bits. The actual frequency
4601 * is stored as a divider into a 100MHz clock, and the
4602 * mode pixel clock is stored in units of 1KHz.
4603 * Hence the bw of each lane in terms of the mode signal
4604 * is:
4605 */
4606 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4607
Damien Lespiau241bfc32013-09-25 16:45:37 +01004608 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004609
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004610 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004611 pipe_config->pipe_bpp);
4612
4613 pipe_config->fdi_lanes = lane;
4614
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004615 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004616 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004617
Daniel Vettere29c22c2013-02-21 00:00:16 +01004618 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4619 intel_crtc->pipe, pipe_config);
4620 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4621 pipe_config->pipe_bpp -= 2*3;
4622 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4623 pipe_config->pipe_bpp);
4624 needs_recompute = true;
4625 pipe_config->bw_constrained = true;
4626
4627 goto retry;
4628 }
4629
4630 if (needs_recompute)
4631 return RETRY;
4632
4633 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004634}
4635
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004636static void hsw_compute_ips_config(struct intel_crtc *crtc,
4637 struct intel_crtc_config *pipe_config)
4638{
Jani Nikulad330a952014-01-21 11:24:25 +02004639 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004640 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004641 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004642}
4643
Daniel Vettera43f6e02013-06-07 23:10:32 +02004644static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004645 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004646{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004647 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004648 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004649
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004650 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004651 if (INTEL_INFO(dev)->gen < 4) {
4652 struct drm_i915_private *dev_priv = dev->dev_private;
4653 int clock_limit =
4654 dev_priv->display.get_display_clock_speed(dev);
4655
4656 /*
4657 * Enable pixel doubling when the dot clock
4658 * is > 90% of the (display) core speed.
4659 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004660 * GDG double wide on either pipe,
4661 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004662 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004663 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004664 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004665 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004666 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004667 }
4668
Damien Lespiau241bfc32013-09-25 16:45:37 +01004669 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004670 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004671 }
Chris Wilson89749352010-09-12 18:25:19 +01004672
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004673 /*
4674 * Pipe horizontal size must be even in:
4675 * - DVO ganged mode
4676 * - LVDS dual channel mode
4677 * - Double wide pipe
4678 */
4679 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4680 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4681 pipe_config->pipe_src_w &= ~1;
4682
Damien Lespiau8693a822013-05-03 18:48:11 +01004683 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4684 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004685 */
4686 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4687 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004688 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004689
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004690 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004691 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004692 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004693 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4694 * for lvds. */
4695 pipe_config->pipe_bpp = 8*3;
4696 }
4697
Damien Lespiauf5adf942013-06-24 18:29:34 +01004698 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004699 hsw_compute_ips_config(crtc, pipe_config);
4700
4701 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4702 * clock survives for now. */
4703 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4704 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004705
Daniel Vetter877d48d2013-04-19 11:24:43 +02004706 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004707 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004708
Daniel Vettere29c22c2013-02-21 00:00:16 +01004709 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004710}
4711
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004712static int valleyview_get_display_clock_speed(struct drm_device *dev)
4713{
4714 return 400000; /* FIXME */
4715}
4716
Jesse Barnese70236a2009-09-21 10:42:27 -07004717static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004718{
Jesse Barnese70236a2009-09-21 10:42:27 -07004719 return 400000;
4720}
Jesse Barnes79e53942008-11-07 14:24:08 -08004721
Jesse Barnese70236a2009-09-21 10:42:27 -07004722static int i915_get_display_clock_speed(struct drm_device *dev)
4723{
4724 return 333000;
4725}
Jesse Barnes79e53942008-11-07 14:24:08 -08004726
Jesse Barnese70236a2009-09-21 10:42:27 -07004727static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4728{
4729 return 200000;
4730}
Jesse Barnes79e53942008-11-07 14:24:08 -08004731
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004732static int pnv_get_display_clock_speed(struct drm_device *dev)
4733{
4734 u16 gcfgc = 0;
4735
4736 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4737
4738 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4739 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4740 return 267000;
4741 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4742 return 333000;
4743 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4744 return 444000;
4745 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4746 return 200000;
4747 default:
4748 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4749 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4750 return 133000;
4751 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4752 return 167000;
4753 }
4754}
4755
Jesse Barnese70236a2009-09-21 10:42:27 -07004756static int i915gm_get_display_clock_speed(struct drm_device *dev)
4757{
4758 u16 gcfgc = 0;
4759
4760 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4761
4762 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004763 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004764 else {
4765 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4766 case GC_DISPLAY_CLOCK_333_MHZ:
4767 return 333000;
4768 default:
4769 case GC_DISPLAY_CLOCK_190_200_MHZ:
4770 return 190000;
4771 }
4772 }
4773}
Jesse Barnes79e53942008-11-07 14:24:08 -08004774
Jesse Barnese70236a2009-09-21 10:42:27 -07004775static int i865_get_display_clock_speed(struct drm_device *dev)
4776{
4777 return 266000;
4778}
4779
4780static int i855_get_display_clock_speed(struct drm_device *dev)
4781{
4782 u16 hpllcc = 0;
4783 /* Assume that the hardware is in the high speed state. This
4784 * should be the default.
4785 */
4786 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4787 case GC_CLOCK_133_200:
4788 case GC_CLOCK_100_200:
4789 return 200000;
4790 case GC_CLOCK_166_250:
4791 return 250000;
4792 case GC_CLOCK_100_133:
4793 return 133000;
4794 }
4795
4796 /* Shouldn't happen */
4797 return 0;
4798}
4799
4800static int i830_get_display_clock_speed(struct drm_device *dev)
4801{
4802 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004803}
4804
Zhenyu Wang2c072452009-06-05 15:38:42 +08004805static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004806intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004807{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004808 while (*num > DATA_LINK_M_N_MASK ||
4809 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004810 *num >>= 1;
4811 *den >>= 1;
4812 }
4813}
4814
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004815static void compute_m_n(unsigned int m, unsigned int n,
4816 uint32_t *ret_m, uint32_t *ret_n)
4817{
4818 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4819 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4820 intel_reduce_m_n_ratio(ret_m, ret_n);
4821}
4822
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004823void
4824intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4825 int pixel_clock, int link_clock,
4826 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004827{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004828 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004829
4830 compute_m_n(bits_per_pixel * pixel_clock,
4831 link_clock * nlanes * 8,
4832 &m_n->gmch_m, &m_n->gmch_n);
4833
4834 compute_m_n(pixel_clock, link_clock,
4835 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004836}
4837
Chris Wilsona7615032011-01-12 17:04:08 +00004838static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4839{
Jani Nikulad330a952014-01-21 11:24:25 +02004840 if (i915.panel_use_ssc >= 0)
4841 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004842 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004843 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004844}
4845
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004846static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4847{
4848 struct drm_device *dev = crtc->dev;
4849 struct drm_i915_private *dev_priv = dev->dev_private;
4850 int refclk;
4851
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004852 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004853 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004854 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004855 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004856 refclk = dev_priv->vbt.lvds_ssc_freq;
4857 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004858 } else if (!IS_GEN2(dev)) {
4859 refclk = 96000;
4860 } else {
4861 refclk = 48000;
4862 }
4863
4864 return refclk;
4865}
4866
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004867static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004868{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004869 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004870}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004871
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004872static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4873{
4874 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004875}
4876
Daniel Vetterf47709a2013-03-28 10:42:02 +01004877static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004878 intel_clock_t *reduced_clock)
4879{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004880 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004881 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004882 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004883 u32 fp, fp2 = 0;
4884
4885 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004886 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004887 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004888 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004889 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004890 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004891 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004892 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004893 }
4894
4895 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004896 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004897
Daniel Vetterf47709a2013-03-28 10:42:02 +01004898 crtc->lowfreq_avail = false;
4899 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02004900 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08004901 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004902 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004903 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004904 } else {
4905 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004906 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004907 }
4908}
4909
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004910static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4911 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004912{
4913 u32 reg_val;
4914
4915 /*
4916 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4917 * and set it to a reasonable value instead.
4918 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004919 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004920 reg_val &= 0xffffff00;
4921 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004922 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004923
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004924 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004925 reg_val &= 0x8cffffff;
4926 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004927 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004928
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004929 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004930 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004931 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004932
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004933 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004934 reg_val &= 0x00ffffff;
4935 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08004936 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004937}
4938
Daniel Vetterb5518422013-05-03 11:49:48 +02004939static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4940 struct intel_link_m_n *m_n)
4941{
4942 struct drm_device *dev = crtc->base.dev;
4943 struct drm_i915_private *dev_priv = dev->dev_private;
4944 int pipe = crtc->pipe;
4945
Daniel Vettere3b95f12013-05-03 11:49:49 +02004946 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4947 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4948 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4949 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004950}
4951
4952static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4953 struct intel_link_m_n *m_n)
4954{
4955 struct drm_device *dev = crtc->base.dev;
4956 struct drm_i915_private *dev_priv = dev->dev_private;
4957 int pipe = crtc->pipe;
4958 enum transcoder transcoder = crtc->config.cpu_transcoder;
4959
4960 if (INTEL_INFO(dev)->gen >= 5) {
4961 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4962 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4963 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4964 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4965 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004966 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4967 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4968 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4969 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004970 }
4971}
4972
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004973static void intel_dp_set_m_n(struct intel_crtc *crtc)
4974{
4975 if (crtc->config.has_pch_encoder)
4976 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4977 else
4978 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4979}
4980
Daniel Vetterf47709a2013-03-28 10:42:02 +01004981static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004982{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004983 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004984 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004985 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004986 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004987 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004988 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004989
Daniel Vetter09153002012-12-12 14:06:44 +01004990 mutex_lock(&dev_priv->dpio_lock);
4991
Daniel Vetterf47709a2013-03-28 10:42:02 +01004992 bestn = crtc->config.dpll.n;
4993 bestm1 = crtc->config.dpll.m1;
4994 bestm2 = crtc->config.dpll.m2;
4995 bestp1 = crtc->config.dpll.p1;
4996 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004997
Jesse Barnes89b667f2013-04-18 14:51:36 -07004998 /* See eDP HDMI DPIO driver vbios notes doc */
4999
5000 /* PLL B needs special handling */
5001 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005002 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005003
5004 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005005 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005006
5007 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005008 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005009 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005010 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005011
5012 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005013 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005014
5015 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005016 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5017 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5018 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005019 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005020
5021 /*
5022 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5023 * but we don't support that).
5024 * Note: don't use the DAC post divider as it seems unstable.
5025 */
5026 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005027 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005028
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005029 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005030 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005031
Jesse Barnes89b667f2013-04-18 14:51:36 -07005032 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005033 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005034 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005035 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005036 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005037 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005038 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005039 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005040 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005041
Jesse Barnes89b667f2013-04-18 14:51:36 -07005042 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5043 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5044 /* Use SSC source */
5045 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005046 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005047 0x0df40000);
5048 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005049 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005050 0x0df70000);
5051 } else { /* HDMI or VGA */
5052 /* Use bend source */
5053 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005054 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005055 0x0df70000);
5056 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005057 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005058 0x0df40000);
5059 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005060
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005061 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005062 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5063 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5064 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5065 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005066 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005067
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005068 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005069
Imre Deake5cbfbf2014-01-09 17:08:16 +02005070 /*
5071 * Enable DPIO clock input. We should never disable the reference
5072 * clock for pipe B, since VGA hotplug / manual detection depends
5073 * on it.
5074 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005075 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5076 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005077 /* We should never disable this, set it here for state tracking */
5078 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005079 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005080 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005081 crtc->config.dpll_hw_state.dpll = dpll;
5082
Daniel Vetteref1b4602013-06-01 17:17:04 +02005083 dpll_md = (crtc->config.pixel_multiplier - 1)
5084 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005085 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5086
Daniel Vetterf47709a2013-03-28 10:42:02 +01005087 if (crtc->config.has_dp_encoder)
5088 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305089
Daniel Vetter09153002012-12-12 14:06:44 +01005090 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005091}
5092
Daniel Vetterf47709a2013-03-28 10:42:02 +01005093static void i9xx_update_pll(struct intel_crtc *crtc,
5094 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005095 int num_connectors)
5096{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005097 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005098 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005099 u32 dpll;
5100 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005101 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005102
Daniel Vetterf47709a2013-03-28 10:42:02 +01005103 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305104
Daniel Vetterf47709a2013-03-28 10:42:02 +01005105 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5106 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005107
5108 dpll = DPLL_VGA_MODE_DIS;
5109
Daniel Vetterf47709a2013-03-28 10:42:02 +01005110 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005111 dpll |= DPLLB_MODE_LVDS;
5112 else
5113 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005114
Daniel Vetteref1b4602013-06-01 17:17:04 +02005115 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005116 dpll |= (crtc->config.pixel_multiplier - 1)
5117 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005118 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005119
5120 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005121 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005122
Daniel Vetterf47709a2013-03-28 10:42:02 +01005123 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005124 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005125
5126 /* compute bitmask from p1 value */
5127 if (IS_PINEVIEW(dev))
5128 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5129 else {
5130 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5131 if (IS_G4X(dev) && reduced_clock)
5132 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5133 }
5134 switch (clock->p2) {
5135 case 5:
5136 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5137 break;
5138 case 7:
5139 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5140 break;
5141 case 10:
5142 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5143 break;
5144 case 14:
5145 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5146 break;
5147 }
5148 if (INTEL_INFO(dev)->gen >= 4)
5149 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5150
Daniel Vetter09ede542013-04-30 14:01:45 +02005151 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005152 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005153 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005154 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5155 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5156 else
5157 dpll |= PLL_REF_INPUT_DREFCLK;
5158
5159 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005160 crtc->config.dpll_hw_state.dpll = dpll;
5161
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005162 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005163 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5164 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005165 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005166 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005167
5168 if (crtc->config.has_dp_encoder)
5169 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005170}
5171
Daniel Vetterf47709a2013-03-28 10:42:02 +01005172static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005173 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005174 int num_connectors)
5175{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005176 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005177 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005178 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005179 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005180
Daniel Vetterf47709a2013-03-28 10:42:02 +01005181 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305182
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005183 dpll = DPLL_VGA_MODE_DIS;
5184
Daniel Vetterf47709a2013-03-28 10:42:02 +01005185 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005186 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5187 } else {
5188 if (clock->p1 == 2)
5189 dpll |= PLL_P1_DIVIDE_BY_TWO;
5190 else
5191 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5192 if (clock->p2 == 4)
5193 dpll |= PLL_P2_DIVIDE_BY_4;
5194 }
5195
Daniel Vetter4a33e482013-07-06 12:52:05 +02005196 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5197 dpll |= DPLL_DVO_2X_MODE;
5198
Daniel Vetterf47709a2013-03-28 10:42:02 +01005199 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005200 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5201 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5202 else
5203 dpll |= PLL_REF_INPUT_DREFCLK;
5204
5205 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005206 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005207}
5208
Daniel Vetter8a654f32013-06-01 17:16:22 +02005209static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005210{
5211 struct drm_device *dev = intel_crtc->base.dev;
5212 struct drm_i915_private *dev_priv = dev->dev_private;
5213 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005214 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005215 struct drm_display_mode *adjusted_mode =
5216 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005217 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5218
5219 /* We need to be careful not to changed the adjusted mode, for otherwise
5220 * the hw state checker will get angry at the mismatch. */
5221 crtc_vtotal = adjusted_mode->crtc_vtotal;
5222 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005223
5224 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5225 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005226 crtc_vtotal -= 1;
5227 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005228 vsyncshift = adjusted_mode->crtc_hsync_start
5229 - adjusted_mode->crtc_htotal / 2;
5230 } else {
5231 vsyncshift = 0;
5232 }
5233
5234 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005235 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005236
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005237 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005238 (adjusted_mode->crtc_hdisplay - 1) |
5239 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005240 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005241 (adjusted_mode->crtc_hblank_start - 1) |
5242 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005243 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005244 (adjusted_mode->crtc_hsync_start - 1) |
5245 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5246
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005247 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005248 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005249 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005250 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005251 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005252 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005253 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005254 (adjusted_mode->crtc_vsync_start - 1) |
5255 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5256
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005257 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5258 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5259 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5260 * bits. */
5261 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5262 (pipe == PIPE_B || pipe == PIPE_C))
5263 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5264
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005265 /* pipesrc controls the size that is scaled from, which should
5266 * always be the user's requested size.
5267 */
5268 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005269 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5270 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005271}
5272
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005273static void intel_get_pipe_timings(struct intel_crtc *crtc,
5274 struct intel_crtc_config *pipe_config)
5275{
5276 struct drm_device *dev = crtc->base.dev;
5277 struct drm_i915_private *dev_priv = dev->dev_private;
5278 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5279 uint32_t tmp;
5280
5281 tmp = I915_READ(HTOTAL(cpu_transcoder));
5282 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5283 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5284 tmp = I915_READ(HBLANK(cpu_transcoder));
5285 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5286 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5287 tmp = I915_READ(HSYNC(cpu_transcoder));
5288 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5289 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5290
5291 tmp = I915_READ(VTOTAL(cpu_transcoder));
5292 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5293 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5294 tmp = I915_READ(VBLANK(cpu_transcoder));
5295 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5296 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5297 tmp = I915_READ(VSYNC(cpu_transcoder));
5298 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5299 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5300
5301 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5302 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5303 pipe_config->adjusted_mode.crtc_vtotal += 1;
5304 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5305 }
5306
5307 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005308 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5309 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5310
5311 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5312 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005313}
5314
Daniel Vetterf6a83282014-02-11 15:28:57 -08005315void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5316 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005317{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005318 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5319 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5320 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5321 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005322
Daniel Vetterf6a83282014-02-11 15:28:57 -08005323 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5324 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5325 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5326 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005327
Daniel Vetterf6a83282014-02-11 15:28:57 -08005328 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005329
Daniel Vetterf6a83282014-02-11 15:28:57 -08005330 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5331 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005332}
5333
Daniel Vetter84b046f2013-02-19 18:48:54 +01005334static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5335{
5336 struct drm_device *dev = intel_crtc->base.dev;
5337 struct drm_i915_private *dev_priv = dev->dev_private;
5338 uint32_t pipeconf;
5339
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005340 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005341
Daniel Vetter67c72a12013-09-24 11:46:14 +02005342 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5343 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5344 pipeconf |= PIPECONF_ENABLE;
5345
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005346 if (intel_crtc->config.double_wide)
5347 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005348
Daniel Vetterff9ce462013-04-24 14:57:17 +02005349 /* only g4x and later have fancy bpc/dither controls */
5350 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005351 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5352 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5353 pipeconf |= PIPECONF_DITHER_EN |
5354 PIPECONF_DITHER_TYPE_SP;
5355
5356 switch (intel_crtc->config.pipe_bpp) {
5357 case 18:
5358 pipeconf |= PIPECONF_6BPC;
5359 break;
5360 case 24:
5361 pipeconf |= PIPECONF_8BPC;
5362 break;
5363 case 30:
5364 pipeconf |= PIPECONF_10BPC;
5365 break;
5366 default:
5367 /* Case prevented by intel_choose_pipe_bpp_dither. */
5368 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005369 }
5370 }
5371
5372 if (HAS_PIPE_CXSR(dev)) {
5373 if (intel_crtc->lowfreq_avail) {
5374 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5375 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5376 } else {
5377 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005378 }
5379 }
5380
Daniel Vetter84b046f2013-02-19 18:48:54 +01005381 if (!IS_GEN2(dev) &&
5382 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5383 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5384 else
5385 pipeconf |= PIPECONF_PROGRESSIVE;
5386
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005387 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5388 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005389
Daniel Vetter84b046f2013-02-19 18:48:54 +01005390 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5391 POSTING_READ(PIPECONF(intel_crtc->pipe));
5392}
5393
Eric Anholtf564048e2011-03-30 13:01:02 -07005394static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005395 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005396 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005397{
5398 struct drm_device *dev = crtc->dev;
5399 struct drm_i915_private *dev_priv = dev->dev_private;
5400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5401 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005402 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005403 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005404 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005405 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02005406 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005407 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005408 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005409 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005410 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005411
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005412 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005413 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005414 case INTEL_OUTPUT_LVDS:
5415 is_lvds = true;
5416 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005417 case INTEL_OUTPUT_DSI:
5418 is_dsi = true;
5419 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005420 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005421
Eric Anholtc751ce42010-03-25 11:48:48 -07005422 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005423 }
5424
Jani Nikulaf2335332013-09-13 11:03:09 +03005425 if (is_dsi)
5426 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005427
Jani Nikulaf2335332013-09-13 11:03:09 +03005428 if (!intel_crtc->config.clock_set) {
5429 refclk = i9xx_get_refclk(crtc, num_connectors);
5430
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005431 /*
5432 * Returns a set of divisors for the desired target clock with
5433 * the given refclk, or FALSE. The returned values represent
5434 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5435 * 2) / p1 / p2.
5436 */
5437 limit = intel_limit(crtc, refclk);
5438 ok = dev_priv->display.find_dpll(limit, crtc,
5439 intel_crtc->config.port_clock,
5440 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005441 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005442 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5443 return -EINVAL;
5444 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005445
Jani Nikulaf2335332013-09-13 11:03:09 +03005446 if (is_lvds && dev_priv->lvds_downclock_avail) {
5447 /*
5448 * Ensure we match the reduced clock's P to the target
5449 * clock. If the clocks don't match, we can't switch
5450 * the display clock by using the FP0/FP1. In such case
5451 * we will disable the LVDS downclock feature.
5452 */
5453 has_reduced_clock =
5454 dev_priv->display.find_dpll(limit, crtc,
5455 dev_priv->lvds_downclock,
5456 refclk, &clock,
5457 &reduced_clock);
5458 }
5459 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005460 intel_crtc->config.dpll.n = clock.n;
5461 intel_crtc->config.dpll.m1 = clock.m1;
5462 intel_crtc->config.dpll.m2 = clock.m2;
5463 intel_crtc->config.dpll.p1 = clock.p1;
5464 intel_crtc->config.dpll.p2 = clock.p2;
5465 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005466
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005467 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005468 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305469 has_reduced_clock ? &reduced_clock : NULL,
5470 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005471 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005472 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005473 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005474 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005475 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005476 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005477 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005478
Jani Nikulaf2335332013-09-13 11:03:09 +03005479skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005480 /* Set up the display plane register */
5481 dspcntr = DISPPLANE_GAMMA_ENABLE;
5482
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005483 if (!IS_VALLEYVIEW(dev)) {
5484 if (pipe == 0)
5485 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5486 else
5487 dspcntr |= DISPPLANE_SEL_PIPE_B;
5488 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005489
Daniel Vetter8a654f32013-06-01 17:16:22 +02005490 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005491
5492 /* pipesrc and dspsize control the size that is scaled from,
5493 * which should always be the user's requested size.
5494 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005495 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005496 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5497 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005498 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005499
Daniel Vetter84b046f2013-02-19 18:48:54 +01005500 i9xx_set_pipeconf(intel_crtc);
5501
Eric Anholtf564048e2011-03-30 13:01:02 -07005502 I915_WRITE(DSPCNTR(plane), dspcntr);
5503 POSTING_READ(DSPCNTR(plane));
5504
Daniel Vetter94352cf2012-07-05 22:51:56 +02005505 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005506
Eric Anholtf564048e2011-03-30 13:01:02 -07005507 return ret;
5508}
5509
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005510static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5511 struct intel_crtc_config *pipe_config)
5512{
5513 struct drm_device *dev = crtc->base.dev;
5514 struct drm_i915_private *dev_priv = dev->dev_private;
5515 uint32_t tmp;
5516
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005517 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5518 return;
5519
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005520 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005521 if (!(tmp & PFIT_ENABLE))
5522 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005523
Daniel Vetter06922822013-07-11 13:35:40 +02005524 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005525 if (INTEL_INFO(dev)->gen < 4) {
5526 if (crtc->pipe != PIPE_B)
5527 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005528 } else {
5529 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5530 return;
5531 }
5532
Daniel Vetter06922822013-07-11 13:35:40 +02005533 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005534 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5535 if (INTEL_INFO(dev)->gen < 5)
5536 pipe_config->gmch_pfit.lvds_border_bits =
5537 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5538}
5539
Jesse Barnesacbec812013-09-20 11:29:32 -07005540static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5541 struct intel_crtc_config *pipe_config)
5542{
5543 struct drm_device *dev = crtc->base.dev;
5544 struct drm_i915_private *dev_priv = dev->dev_private;
5545 int pipe = pipe_config->cpu_transcoder;
5546 intel_clock_t clock;
5547 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005548 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005549
5550 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005551 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005552 mutex_unlock(&dev_priv->dpio_lock);
5553
5554 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5555 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5556 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5557 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5558 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5559
Ville Syrjäläf6466282013-10-14 14:50:31 +03005560 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005561
Ville Syrjäläf6466282013-10-14 14:50:31 +03005562 /* clock.dot is the fast clock */
5563 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005564}
5565
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005566static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5567 struct intel_crtc_config *pipe_config)
5568{
5569 struct drm_device *dev = crtc->base.dev;
5570 struct drm_i915_private *dev_priv = dev->dev_private;
5571 uint32_t tmp;
5572
Daniel Vettere143a212013-07-04 12:01:15 +02005573 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005574 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005575
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005576 tmp = I915_READ(PIPECONF(crtc->pipe));
5577 if (!(tmp & PIPECONF_ENABLE))
5578 return false;
5579
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005580 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5581 switch (tmp & PIPECONF_BPC_MASK) {
5582 case PIPECONF_6BPC:
5583 pipe_config->pipe_bpp = 18;
5584 break;
5585 case PIPECONF_8BPC:
5586 pipe_config->pipe_bpp = 24;
5587 break;
5588 case PIPECONF_10BPC:
5589 pipe_config->pipe_bpp = 30;
5590 break;
5591 default:
5592 break;
5593 }
5594 }
5595
Ville Syrjälä282740f2013-09-04 18:30:03 +03005596 if (INTEL_INFO(dev)->gen < 4)
5597 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5598
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005599 intel_get_pipe_timings(crtc, pipe_config);
5600
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005601 i9xx_get_pfit_config(crtc, pipe_config);
5602
Daniel Vetter6c49f242013-06-06 12:45:25 +02005603 if (INTEL_INFO(dev)->gen >= 4) {
5604 tmp = I915_READ(DPLL_MD(crtc->pipe));
5605 pipe_config->pixel_multiplier =
5606 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5607 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005608 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005609 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5610 tmp = I915_READ(DPLL(crtc->pipe));
5611 pipe_config->pixel_multiplier =
5612 ((tmp & SDVO_MULTIPLIER_MASK)
5613 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5614 } else {
5615 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5616 * port and will be fixed up in the encoder->get_config
5617 * function. */
5618 pipe_config->pixel_multiplier = 1;
5619 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005620 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5621 if (!IS_VALLEYVIEW(dev)) {
5622 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5623 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005624 } else {
5625 /* Mask out read-only status bits. */
5626 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5627 DPLL_PORTC_READY_MASK |
5628 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005629 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005630
Jesse Barnesacbec812013-09-20 11:29:32 -07005631 if (IS_VALLEYVIEW(dev))
5632 vlv_crtc_clock_get(crtc, pipe_config);
5633 else
5634 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005635
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005636 return true;
5637}
5638
Paulo Zanonidde86e22012-12-01 12:04:25 -02005639static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005640{
5641 struct drm_i915_private *dev_priv = dev->dev_private;
5642 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005643 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005644 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005645 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005646 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005647 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005648 bool has_ck505 = false;
5649 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005650
5651 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005652 list_for_each_entry(encoder, &mode_config->encoder_list,
5653 base.head) {
5654 switch (encoder->type) {
5655 case INTEL_OUTPUT_LVDS:
5656 has_panel = true;
5657 has_lvds = true;
5658 break;
5659 case INTEL_OUTPUT_EDP:
5660 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005661 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005662 has_cpu_edp = true;
5663 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005664 }
5665 }
5666
Keith Packard99eb6a02011-09-26 14:29:12 -07005667 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005668 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005669 can_ssc = has_ck505;
5670 } else {
5671 has_ck505 = false;
5672 can_ssc = true;
5673 }
5674
Imre Deak2de69052013-05-08 13:14:04 +03005675 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5676 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005677
5678 /* Ironlake: try to setup display ref clock before DPLL
5679 * enabling. This is only under driver's control after
5680 * PCH B stepping, previous chipset stepping should be
5681 * ignoring this setting.
5682 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005683 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005684
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005685 /* As we must carefully and slowly disable/enable each source in turn,
5686 * compute the final state we want first and check if we need to
5687 * make any changes at all.
5688 */
5689 final = val;
5690 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005691 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005692 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005693 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005694 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5695
5696 final &= ~DREF_SSC_SOURCE_MASK;
5697 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5698 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005699
Keith Packard199e5d72011-09-22 12:01:57 -07005700 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005701 final |= DREF_SSC_SOURCE_ENABLE;
5702
5703 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5704 final |= DREF_SSC1_ENABLE;
5705
5706 if (has_cpu_edp) {
5707 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5708 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5709 else
5710 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5711 } else
5712 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5713 } else {
5714 final |= DREF_SSC_SOURCE_DISABLE;
5715 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5716 }
5717
5718 if (final == val)
5719 return;
5720
5721 /* Always enable nonspread source */
5722 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5723
5724 if (has_ck505)
5725 val |= DREF_NONSPREAD_CK505_ENABLE;
5726 else
5727 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5728
5729 if (has_panel) {
5730 val &= ~DREF_SSC_SOURCE_MASK;
5731 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005732
Keith Packard199e5d72011-09-22 12:01:57 -07005733 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005734 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005735 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005736 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005737 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005738 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005739
5740 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005741 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005742 POSTING_READ(PCH_DREF_CONTROL);
5743 udelay(200);
5744
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005745 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005746
5747 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005748 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005749 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005750 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005751 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005752 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005753 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005754 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005755 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005756 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005757
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005758 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005759 POSTING_READ(PCH_DREF_CONTROL);
5760 udelay(200);
5761 } else {
5762 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5763
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005764 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005765
5766 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005767 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005768
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005769 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005770 POSTING_READ(PCH_DREF_CONTROL);
5771 udelay(200);
5772
5773 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005774 val &= ~DREF_SSC_SOURCE_MASK;
5775 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005776
5777 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005778 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005779
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005780 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005781 POSTING_READ(PCH_DREF_CONTROL);
5782 udelay(200);
5783 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005784
5785 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005786}
5787
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005788static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005789{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005790 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005791
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005792 tmp = I915_READ(SOUTH_CHICKEN2);
5793 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5794 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005795
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005796 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5797 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5798 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005799
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005800 tmp = I915_READ(SOUTH_CHICKEN2);
5801 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5802 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005803
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005804 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5805 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5806 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005807}
5808
5809/* WaMPhyProgramming:hsw */
5810static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5811{
5812 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005813
5814 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5815 tmp &= ~(0xFF << 24);
5816 tmp |= (0x12 << 24);
5817 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5818
Paulo Zanonidde86e22012-12-01 12:04:25 -02005819 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5820 tmp |= (1 << 11);
5821 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5822
5823 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5824 tmp |= (1 << 11);
5825 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5826
Paulo Zanonidde86e22012-12-01 12:04:25 -02005827 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5828 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5829 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5830
5831 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5832 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5833 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5834
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005835 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5836 tmp &= ~(7 << 13);
5837 tmp |= (5 << 13);
5838 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005839
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005840 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5841 tmp &= ~(7 << 13);
5842 tmp |= (5 << 13);
5843 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005844
5845 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5846 tmp &= ~0xFF;
5847 tmp |= 0x1C;
5848 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5849
5850 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5851 tmp &= ~0xFF;
5852 tmp |= 0x1C;
5853 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5854
5855 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5856 tmp &= ~(0xFF << 16);
5857 tmp |= (0x1C << 16);
5858 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5859
5860 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5861 tmp &= ~(0xFF << 16);
5862 tmp |= (0x1C << 16);
5863 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5864
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005865 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5866 tmp |= (1 << 27);
5867 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005868
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005869 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5870 tmp |= (1 << 27);
5871 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005872
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005873 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5874 tmp &= ~(0xF << 28);
5875 tmp |= (4 << 28);
5876 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005877
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005878 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5879 tmp &= ~(0xF << 28);
5880 tmp |= (4 << 28);
5881 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005882}
5883
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005884/* Implements 3 different sequences from BSpec chapter "Display iCLK
5885 * Programming" based on the parameters passed:
5886 * - Sequence to enable CLKOUT_DP
5887 * - Sequence to enable CLKOUT_DP without spread
5888 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5889 */
5890static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5891 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005892{
5893 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005894 uint32_t reg, tmp;
5895
5896 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5897 with_spread = true;
5898 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5899 with_fdi, "LP PCH doesn't have FDI\n"))
5900 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005901
5902 mutex_lock(&dev_priv->dpio_lock);
5903
5904 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5905 tmp &= ~SBI_SSCCTL_DISABLE;
5906 tmp |= SBI_SSCCTL_PATHALT;
5907 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5908
5909 udelay(24);
5910
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005911 if (with_spread) {
5912 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5913 tmp &= ~SBI_SSCCTL_PATHALT;
5914 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005915
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005916 if (with_fdi) {
5917 lpt_reset_fdi_mphy(dev_priv);
5918 lpt_program_fdi_mphy(dev_priv);
5919 }
5920 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005921
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005922 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5923 SBI_GEN0 : SBI_DBUFF0;
5924 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5925 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5926 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005927
5928 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005929}
5930
Paulo Zanoni47701c32013-07-23 11:19:25 -03005931/* Sequence to disable CLKOUT_DP */
5932static void lpt_disable_clkout_dp(struct drm_device *dev)
5933{
5934 struct drm_i915_private *dev_priv = dev->dev_private;
5935 uint32_t reg, tmp;
5936
5937 mutex_lock(&dev_priv->dpio_lock);
5938
5939 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5940 SBI_GEN0 : SBI_DBUFF0;
5941 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5942 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5943 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5944
5945 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5946 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5947 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5948 tmp |= SBI_SSCCTL_PATHALT;
5949 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5950 udelay(32);
5951 }
5952 tmp |= SBI_SSCCTL_DISABLE;
5953 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5954 }
5955
5956 mutex_unlock(&dev_priv->dpio_lock);
5957}
5958
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005959static void lpt_init_pch_refclk(struct drm_device *dev)
5960{
5961 struct drm_mode_config *mode_config = &dev->mode_config;
5962 struct intel_encoder *encoder;
5963 bool has_vga = false;
5964
5965 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5966 switch (encoder->type) {
5967 case INTEL_OUTPUT_ANALOG:
5968 has_vga = true;
5969 break;
5970 }
5971 }
5972
Paulo Zanoni47701c32013-07-23 11:19:25 -03005973 if (has_vga)
5974 lpt_enable_clkout_dp(dev, true, true);
5975 else
5976 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005977}
5978
Paulo Zanonidde86e22012-12-01 12:04:25 -02005979/*
5980 * Initialize reference clocks when the driver loads
5981 */
5982void intel_init_pch_refclk(struct drm_device *dev)
5983{
5984 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5985 ironlake_init_pch_refclk(dev);
5986 else if (HAS_PCH_LPT(dev))
5987 lpt_init_pch_refclk(dev);
5988}
5989
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005990static int ironlake_get_refclk(struct drm_crtc *crtc)
5991{
5992 struct drm_device *dev = crtc->dev;
5993 struct drm_i915_private *dev_priv = dev->dev_private;
5994 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005995 int num_connectors = 0;
5996 bool is_lvds = false;
5997
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005998 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005999 switch (encoder->type) {
6000 case INTEL_OUTPUT_LVDS:
6001 is_lvds = true;
6002 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006003 }
6004 num_connectors++;
6005 }
6006
6007 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006008 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006009 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006010 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006011 }
6012
6013 return 120000;
6014}
6015
Daniel Vetter6ff93602013-04-19 11:24:36 +02006016static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006017{
6018 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6020 int pipe = intel_crtc->pipe;
6021 uint32_t val;
6022
Daniel Vetter78114072013-06-13 00:54:57 +02006023 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006024
Daniel Vetter965e0c42013-03-27 00:44:57 +01006025 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006026 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006027 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006028 break;
6029 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006030 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006031 break;
6032 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006033 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006034 break;
6035 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006036 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006037 break;
6038 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006039 /* Case prevented by intel_choose_pipe_bpp_dither. */
6040 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006041 }
6042
Daniel Vetterd8b32242013-04-25 17:54:44 +02006043 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006044 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6045
Daniel Vetter6ff93602013-04-19 11:24:36 +02006046 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006047 val |= PIPECONF_INTERLACED_ILK;
6048 else
6049 val |= PIPECONF_PROGRESSIVE;
6050
Daniel Vetter50f3b012013-03-27 00:44:56 +01006051 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006052 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006053
Paulo Zanonic8203562012-09-12 10:06:29 -03006054 I915_WRITE(PIPECONF(pipe), val);
6055 POSTING_READ(PIPECONF(pipe));
6056}
6057
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006058/*
6059 * Set up the pipe CSC unit.
6060 *
6061 * Currently only full range RGB to limited range RGB conversion
6062 * is supported, but eventually this should handle various
6063 * RGB<->YCbCr scenarios as well.
6064 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006065static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006066{
6067 struct drm_device *dev = crtc->dev;
6068 struct drm_i915_private *dev_priv = dev->dev_private;
6069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6070 int pipe = intel_crtc->pipe;
6071 uint16_t coeff = 0x7800; /* 1.0 */
6072
6073 /*
6074 * TODO: Check what kind of values actually come out of the pipe
6075 * with these coeff/postoff values and adjust to get the best
6076 * accuracy. Perhaps we even need to take the bpc value into
6077 * consideration.
6078 */
6079
Daniel Vetter50f3b012013-03-27 00:44:56 +01006080 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006081 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6082
6083 /*
6084 * GY/GU and RY/RU should be the other way around according
6085 * to BSpec, but reality doesn't agree. Just set them up in
6086 * a way that results in the correct picture.
6087 */
6088 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6089 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6090
6091 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6092 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6093
6094 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6095 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6096
6097 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6098 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6099 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6100
6101 if (INTEL_INFO(dev)->gen > 6) {
6102 uint16_t postoff = 0;
6103
Daniel Vetter50f3b012013-03-27 00:44:56 +01006104 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006105 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006106
6107 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6108 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6109 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6110
6111 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6112 } else {
6113 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6114
Daniel Vetter50f3b012013-03-27 00:44:56 +01006115 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006116 mode |= CSC_BLACK_SCREEN_OFFSET;
6117
6118 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6119 }
6120}
6121
Daniel Vetter6ff93602013-04-19 11:24:36 +02006122static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006123{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006124 struct drm_device *dev = crtc->dev;
6125 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006126 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006127 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006128 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006129 uint32_t val;
6130
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006131 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006132
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006133 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006134 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6135
Daniel Vetter6ff93602013-04-19 11:24:36 +02006136 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006137 val |= PIPECONF_INTERLACED_ILK;
6138 else
6139 val |= PIPECONF_PROGRESSIVE;
6140
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006141 I915_WRITE(PIPECONF(cpu_transcoder), val);
6142 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006143
6144 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6145 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006146
6147 if (IS_BROADWELL(dev)) {
6148 val = 0;
6149
6150 switch (intel_crtc->config.pipe_bpp) {
6151 case 18:
6152 val |= PIPEMISC_DITHER_6_BPC;
6153 break;
6154 case 24:
6155 val |= PIPEMISC_DITHER_8_BPC;
6156 break;
6157 case 30:
6158 val |= PIPEMISC_DITHER_10_BPC;
6159 break;
6160 case 36:
6161 val |= PIPEMISC_DITHER_12_BPC;
6162 break;
6163 default:
6164 /* Case prevented by pipe_config_set_bpp. */
6165 BUG();
6166 }
6167
6168 if (intel_crtc->config.dither)
6169 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6170
6171 I915_WRITE(PIPEMISC(pipe), val);
6172 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006173}
6174
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006175static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006176 intel_clock_t *clock,
6177 bool *has_reduced_clock,
6178 intel_clock_t *reduced_clock)
6179{
6180 struct drm_device *dev = crtc->dev;
6181 struct drm_i915_private *dev_priv = dev->dev_private;
6182 struct intel_encoder *intel_encoder;
6183 int refclk;
6184 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006185 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006186
6187 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6188 switch (intel_encoder->type) {
6189 case INTEL_OUTPUT_LVDS:
6190 is_lvds = true;
6191 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006192 }
6193 }
6194
6195 refclk = ironlake_get_refclk(crtc);
6196
6197 /*
6198 * Returns a set of divisors for the desired target clock with the given
6199 * refclk, or FALSE. The returned values represent the clock equation:
6200 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6201 */
6202 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006203 ret = dev_priv->display.find_dpll(limit, crtc,
6204 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006205 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006206 if (!ret)
6207 return false;
6208
6209 if (is_lvds && dev_priv->lvds_downclock_avail) {
6210 /*
6211 * Ensure we match the reduced clock's P to the target clock.
6212 * If the clocks don't match, we can't switch the display clock
6213 * by using the FP0/FP1. In such case we will disable the LVDS
6214 * downclock feature.
6215 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006216 *has_reduced_clock =
6217 dev_priv->display.find_dpll(limit, crtc,
6218 dev_priv->lvds_downclock,
6219 refclk, clock,
6220 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006221 }
6222
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006223 return true;
6224}
6225
Paulo Zanonid4b19312012-11-29 11:29:32 -02006226int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6227{
6228 /*
6229 * Account for spread spectrum to avoid
6230 * oversubscribing the link. Max center spread
6231 * is 2.5%; use 5% for safety's sake.
6232 */
6233 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006234 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006235}
6236
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006237static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006238{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006239 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006240}
6241
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006242static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006243 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006244 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006245{
6246 struct drm_crtc *crtc = &intel_crtc->base;
6247 struct drm_device *dev = crtc->dev;
6248 struct drm_i915_private *dev_priv = dev->dev_private;
6249 struct intel_encoder *intel_encoder;
6250 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006251 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006252 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006253
6254 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6255 switch (intel_encoder->type) {
6256 case INTEL_OUTPUT_LVDS:
6257 is_lvds = true;
6258 break;
6259 case INTEL_OUTPUT_SDVO:
6260 case INTEL_OUTPUT_HDMI:
6261 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006262 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006263 }
6264
6265 num_connectors++;
6266 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006267
Chris Wilsonc1858122010-12-03 21:35:48 +00006268 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006269 factor = 21;
6270 if (is_lvds) {
6271 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006272 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006273 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006274 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006275 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006276 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006277
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006278 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006279 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006280
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006281 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6282 *fp2 |= FP_CB_TUNE;
6283
Chris Wilson5eddb702010-09-11 13:48:45 +01006284 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006285
Eric Anholta07d6782011-03-30 13:01:08 -07006286 if (is_lvds)
6287 dpll |= DPLLB_MODE_LVDS;
6288 else
6289 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006290
Daniel Vetteref1b4602013-06-01 17:17:04 +02006291 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6292 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006293
6294 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006295 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006296 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006297 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006298
Eric Anholta07d6782011-03-30 13:01:08 -07006299 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006300 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006301 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006302 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006303
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006304 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006305 case 5:
6306 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6307 break;
6308 case 7:
6309 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6310 break;
6311 case 10:
6312 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6313 break;
6314 case 14:
6315 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6316 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006317 }
6318
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006319 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006320 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006321 else
6322 dpll |= PLL_REF_INPUT_DREFCLK;
6323
Daniel Vetter959e16d2013-06-05 13:34:21 +02006324 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006325}
6326
Jesse Barnes79e53942008-11-07 14:24:08 -08006327static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006328 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006329 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006330{
6331 struct drm_device *dev = crtc->dev;
6332 struct drm_i915_private *dev_priv = dev->dev_private;
6333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6334 int pipe = intel_crtc->pipe;
6335 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006336 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006337 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006338 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006339 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006340 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006341 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006342 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006343 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006344
6345 for_each_encoder_on_crtc(dev, crtc, encoder) {
6346 switch (encoder->type) {
6347 case INTEL_OUTPUT_LVDS:
6348 is_lvds = true;
6349 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006350 }
6351
6352 num_connectors++;
6353 }
6354
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006355 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6356 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6357
Daniel Vetterff9a6752013-06-01 17:16:21 +02006358 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006359 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006360 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006361 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6362 return -EINVAL;
6363 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006364 /* Compat-code for transition, will disappear. */
6365 if (!intel_crtc->config.clock_set) {
6366 intel_crtc->config.dpll.n = clock.n;
6367 intel_crtc->config.dpll.m1 = clock.m1;
6368 intel_crtc->config.dpll.m2 = clock.m2;
6369 intel_crtc->config.dpll.p1 = clock.p1;
6370 intel_crtc->config.dpll.p2 = clock.p2;
6371 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006372
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006373 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006374 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006375 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006376 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006377 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006378
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006379 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006380 &fp, &reduced_clock,
6381 has_reduced_clock ? &fp2 : NULL);
6382
Daniel Vetter959e16d2013-06-05 13:34:21 +02006383 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006384 intel_crtc->config.dpll_hw_state.fp0 = fp;
6385 if (has_reduced_clock)
6386 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6387 else
6388 intel_crtc->config.dpll_hw_state.fp1 = fp;
6389
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006390 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006391 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006392 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6393 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006394 return -EINVAL;
6395 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006396 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006397 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006398
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006399 if (intel_crtc->config.has_dp_encoder)
6400 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006401
Jani Nikulad330a952014-01-21 11:24:25 +02006402 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006403 intel_crtc->lowfreq_avail = true;
6404 else
6405 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006406
Daniel Vetter8a654f32013-06-01 17:16:22 +02006407 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006408
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006409 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006410 intel_cpu_transcoder_set_m_n(intel_crtc,
6411 &intel_crtc->config.fdi_m_n);
6412 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006413
Daniel Vetter6ff93602013-04-19 11:24:36 +02006414 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006415
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006416 /* Set up the display plane register */
6417 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006418 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006419
Daniel Vetter94352cf2012-07-05 22:51:56 +02006420 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006421
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006422 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006423}
6424
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006425static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6426 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006427{
6428 struct drm_device *dev = crtc->base.dev;
6429 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006430 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006431
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006432 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6433 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6434 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6435 & ~TU_SIZE_MASK;
6436 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6437 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6438 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6439}
6440
6441static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6442 enum transcoder transcoder,
6443 struct intel_link_m_n *m_n)
6444{
6445 struct drm_device *dev = crtc->base.dev;
6446 struct drm_i915_private *dev_priv = dev->dev_private;
6447 enum pipe pipe = crtc->pipe;
6448
6449 if (INTEL_INFO(dev)->gen >= 5) {
6450 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6451 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6452 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6453 & ~TU_SIZE_MASK;
6454 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6455 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6456 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6457 } else {
6458 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6459 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6460 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6461 & ~TU_SIZE_MASK;
6462 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6463 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6464 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6465 }
6466}
6467
6468void intel_dp_get_m_n(struct intel_crtc *crtc,
6469 struct intel_crtc_config *pipe_config)
6470{
6471 if (crtc->config.has_pch_encoder)
6472 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6473 else
6474 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6475 &pipe_config->dp_m_n);
6476}
6477
Daniel Vetter72419202013-04-04 13:28:53 +02006478static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6479 struct intel_crtc_config *pipe_config)
6480{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006481 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6482 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006483}
6484
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006485static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6486 struct intel_crtc_config *pipe_config)
6487{
6488 struct drm_device *dev = crtc->base.dev;
6489 struct drm_i915_private *dev_priv = dev->dev_private;
6490 uint32_t tmp;
6491
6492 tmp = I915_READ(PF_CTL(crtc->pipe));
6493
6494 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006495 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006496 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6497 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006498
6499 /* We currently do not free assignements of panel fitters on
6500 * ivb/hsw (since we don't use the higher upscaling modes which
6501 * differentiates them) so just WARN about this case for now. */
6502 if (IS_GEN7(dev)) {
6503 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6504 PF_PIPE_SEL_IVB(crtc->pipe));
6505 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006506 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006507}
6508
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006509static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6510 struct intel_crtc_config *pipe_config)
6511{
6512 struct drm_device *dev = crtc->base.dev;
6513 struct drm_i915_private *dev_priv = dev->dev_private;
6514 uint32_t tmp;
6515
Daniel Vettere143a212013-07-04 12:01:15 +02006516 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006517 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006518
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006519 tmp = I915_READ(PIPECONF(crtc->pipe));
6520 if (!(tmp & PIPECONF_ENABLE))
6521 return false;
6522
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006523 switch (tmp & PIPECONF_BPC_MASK) {
6524 case PIPECONF_6BPC:
6525 pipe_config->pipe_bpp = 18;
6526 break;
6527 case PIPECONF_8BPC:
6528 pipe_config->pipe_bpp = 24;
6529 break;
6530 case PIPECONF_10BPC:
6531 pipe_config->pipe_bpp = 30;
6532 break;
6533 case PIPECONF_12BPC:
6534 pipe_config->pipe_bpp = 36;
6535 break;
6536 default:
6537 break;
6538 }
6539
Daniel Vetterab9412b2013-05-03 11:49:46 +02006540 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006541 struct intel_shared_dpll *pll;
6542
Daniel Vetter88adfff2013-03-28 10:42:01 +01006543 pipe_config->has_pch_encoder = true;
6544
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006545 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6546 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6547 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006548
6549 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006550
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006551 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006552 pipe_config->shared_dpll =
6553 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006554 } else {
6555 tmp = I915_READ(PCH_DPLL_SEL);
6556 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6557 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6558 else
6559 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6560 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006561
6562 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6563
6564 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6565 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006566
6567 tmp = pipe_config->dpll_hw_state.dpll;
6568 pipe_config->pixel_multiplier =
6569 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6570 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006571
6572 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006573 } else {
6574 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006575 }
6576
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006577 intel_get_pipe_timings(crtc, pipe_config);
6578
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006579 ironlake_get_pfit_config(crtc, pipe_config);
6580
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006581 return true;
6582}
6583
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006584static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6585{
6586 struct drm_device *dev = dev_priv->dev;
6587 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6588 struct intel_crtc *crtc;
6589 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006590 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006591
6592 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006593 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006594 pipe_name(crtc->pipe));
6595
6596 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6597 WARN(plls->spll_refcount, "SPLL enabled\n");
6598 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6599 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6600 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6601 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6602 "CPU PWM1 enabled\n");
6603 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6604 "CPU PWM2 enabled\n");
6605 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6606 "PCH PWM1 enabled\n");
6607 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6608 "Utility pin enabled\n");
6609 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6610
6611 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6612 val = I915_READ(DEIMR);
Paulo Zanoni6806e632013-11-21 13:47:24 -02006613 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006614 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6615 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006616 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006617 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6618 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6619}
6620
6621/*
6622 * This function implements pieces of two sequences from BSpec:
6623 * - Sequence for display software to disable LCPLL
6624 * - Sequence for display software to allow package C8+
6625 * The steps implemented here are just the steps that actually touch the LCPLL
6626 * register. Callers should take care of disabling all the display engine
6627 * functions, doing the mode unset, fixing interrupts, etc.
6628 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006629static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6630 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006631{
6632 uint32_t val;
6633
6634 assert_can_disable_lcpll(dev_priv);
6635
6636 val = I915_READ(LCPLL_CTL);
6637
6638 if (switch_to_fclk) {
6639 val |= LCPLL_CD_SOURCE_FCLK;
6640 I915_WRITE(LCPLL_CTL, val);
6641
6642 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6643 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6644 DRM_ERROR("Switching to FCLK failed\n");
6645
6646 val = I915_READ(LCPLL_CTL);
6647 }
6648
6649 val |= LCPLL_PLL_DISABLE;
6650 I915_WRITE(LCPLL_CTL, val);
6651 POSTING_READ(LCPLL_CTL);
6652
6653 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6654 DRM_ERROR("LCPLL still locked\n");
6655
6656 val = I915_READ(D_COMP);
6657 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006658 mutex_lock(&dev_priv->rps.hw_lock);
6659 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6660 DRM_ERROR("Failed to disable D_COMP\n");
6661 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006662 POSTING_READ(D_COMP);
6663 ndelay(100);
6664
6665 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6666 DRM_ERROR("D_COMP RCOMP still in progress\n");
6667
6668 if (allow_power_down) {
6669 val = I915_READ(LCPLL_CTL);
6670 val |= LCPLL_POWER_DOWN_ALLOW;
6671 I915_WRITE(LCPLL_CTL, val);
6672 POSTING_READ(LCPLL_CTL);
6673 }
6674}
6675
6676/*
6677 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6678 * source.
6679 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006680static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006681{
6682 uint32_t val;
6683
6684 val = I915_READ(LCPLL_CTL);
6685
6686 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6687 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6688 return;
6689
Paulo Zanoni215733f2013-08-19 13:18:07 -03006690 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6691 * we'll hang the machine! */
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006692 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006693
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006694 if (val & LCPLL_POWER_DOWN_ALLOW) {
6695 val &= ~LCPLL_POWER_DOWN_ALLOW;
6696 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006697 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006698 }
6699
6700 val = I915_READ(D_COMP);
6701 val |= D_COMP_COMP_FORCE;
6702 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006703 mutex_lock(&dev_priv->rps.hw_lock);
6704 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6705 DRM_ERROR("Failed to enable D_COMP\n");
6706 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006707 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006708
6709 val = I915_READ(LCPLL_CTL);
6710 val &= ~LCPLL_PLL_DISABLE;
6711 I915_WRITE(LCPLL_CTL, val);
6712
6713 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6714 DRM_ERROR("LCPLL not locked yet\n");
6715
6716 if (val & LCPLL_CD_SOURCE_FCLK) {
6717 val = I915_READ(LCPLL_CTL);
6718 val &= ~LCPLL_CD_SOURCE_FCLK;
6719 I915_WRITE(LCPLL_CTL, val);
6720
6721 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6722 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6723 DRM_ERROR("Switching back to LCPLL failed\n");
6724 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006725
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006726 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006727}
6728
Paulo Zanonic67a4702013-08-19 13:18:09 -03006729void hsw_enable_pc8_work(struct work_struct *__work)
6730{
6731 struct drm_i915_private *dev_priv =
6732 container_of(to_delayed_work(__work), struct drm_i915_private,
6733 pc8.enable_work);
6734 struct drm_device *dev = dev_priv->dev;
6735 uint32_t val;
6736
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006737 WARN_ON(!HAS_PC8(dev));
6738
Paulo Zanonic67a4702013-08-19 13:18:09 -03006739 if (dev_priv->pc8.enabled)
6740 return;
6741
6742 DRM_DEBUG_KMS("Enabling package C8+\n");
6743
6744 dev_priv->pc8.enabled = true;
6745
6746 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6747 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6748 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6749 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6750 }
6751
6752 lpt_disable_clkout_dp(dev);
6753 hsw_pc8_disable_interrupts(dev);
6754 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006755
6756 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006757}
6758
6759static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6760{
6761 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6762 WARN(dev_priv->pc8.disable_count < 1,
6763 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6764
6765 dev_priv->pc8.disable_count--;
6766 if (dev_priv->pc8.disable_count != 0)
6767 return;
6768
6769 schedule_delayed_work(&dev_priv->pc8.enable_work,
Jani Nikulad330a952014-01-21 11:24:25 +02006770 msecs_to_jiffies(i915.pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006771}
6772
6773static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6774{
6775 struct drm_device *dev = dev_priv->dev;
6776 uint32_t val;
6777
6778 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6779 WARN(dev_priv->pc8.disable_count < 0,
6780 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6781
6782 dev_priv->pc8.disable_count++;
6783 if (dev_priv->pc8.disable_count != 1)
6784 return;
6785
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006786 WARN_ON(!HAS_PC8(dev));
6787
Paulo Zanonic67a4702013-08-19 13:18:09 -03006788 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6789 if (!dev_priv->pc8.enabled)
6790 return;
6791
6792 DRM_DEBUG_KMS("Disabling package C8+\n");
6793
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006794 intel_runtime_pm_get(dev_priv);
6795
Paulo Zanonic67a4702013-08-19 13:18:09 -03006796 hsw_restore_lcpll(dev_priv);
6797 hsw_pc8_restore_interrupts(dev);
6798 lpt_init_pch_refclk(dev);
6799
6800 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6801 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6802 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6803 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6804 }
6805
6806 intel_prepare_ddi(dev);
6807 i915_gem_init_swizzling(dev);
6808 mutex_lock(&dev_priv->rps.hw_lock);
6809 gen6_update_ring_freq(dev);
6810 mutex_unlock(&dev_priv->rps.hw_lock);
6811 dev_priv->pc8.enabled = false;
6812}
6813
6814void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6815{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006816 if (!HAS_PC8(dev_priv->dev))
6817 return;
6818
Paulo Zanonic67a4702013-08-19 13:18:09 -03006819 mutex_lock(&dev_priv->pc8.lock);
6820 __hsw_enable_package_c8(dev_priv);
6821 mutex_unlock(&dev_priv->pc8.lock);
6822}
6823
6824void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6825{
Chris Wilson7c6c2652013-11-18 18:32:37 -08006826 if (!HAS_PC8(dev_priv->dev))
6827 return;
6828
Paulo Zanonic67a4702013-08-19 13:18:09 -03006829 mutex_lock(&dev_priv->pc8.lock);
6830 __hsw_disable_package_c8(dev_priv);
6831 mutex_unlock(&dev_priv->pc8.lock);
6832}
6833
6834static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6835{
6836 struct drm_device *dev = dev_priv->dev;
6837 struct intel_crtc *crtc;
6838 uint32_t val;
6839
6840 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6841 if (crtc->base.enabled)
6842 return false;
6843
6844 /* This case is still possible since we have the i915.disable_power_well
6845 * parameter and also the KVMr or something else might be requesting the
6846 * power well. */
6847 val = I915_READ(HSW_PWR_WELL_DRIVER);
6848 if (val != 0) {
6849 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6850 return false;
6851 }
6852
6853 return true;
6854}
6855
6856/* Since we're called from modeset_global_resources there's no way to
6857 * symmetrically increase and decrease the refcount, so we use
6858 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6859 * or not.
6860 */
6861static void hsw_update_package_c8(struct drm_device *dev)
6862{
6863 struct drm_i915_private *dev_priv = dev->dev_private;
6864 bool allow;
6865
Chris Wilson7c6c2652013-11-18 18:32:37 -08006866 if (!HAS_PC8(dev_priv->dev))
6867 return;
6868
Jani Nikulad330a952014-01-21 11:24:25 +02006869 if (!i915.enable_pc8)
Paulo Zanonic67a4702013-08-19 13:18:09 -03006870 return;
6871
6872 mutex_lock(&dev_priv->pc8.lock);
6873
6874 allow = hsw_can_enable_package_c8(dev_priv);
6875
6876 if (allow == dev_priv->pc8.requirements_met)
6877 goto done;
6878
6879 dev_priv->pc8.requirements_met = allow;
6880
6881 if (allow)
6882 __hsw_enable_package_c8(dev_priv);
6883 else
6884 __hsw_disable_package_c8(dev_priv);
6885
6886done:
6887 mutex_unlock(&dev_priv->pc8.lock);
6888}
6889
Imre Deak4f074122013-10-16 17:25:51 +03006890static void haswell_modeset_global_resources(struct drm_device *dev)
6891{
Paulo Zanonida723562013-12-19 11:54:51 -02006892 modeset_update_crtc_power_domains(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006893 hsw_update_package_c8(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02006894}
6895
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006896static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006897 int x, int y,
6898 struct drm_framebuffer *fb)
6899{
6900 struct drm_device *dev = crtc->dev;
6901 struct drm_i915_private *dev_priv = dev->dev_private;
6902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006903 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006904 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006905
Paulo Zanoni566b7342013-11-25 15:27:08 -02006906 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03006907 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02006908 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03006909
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006910 if (intel_crtc->config.has_dp_encoder)
6911 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006912
6913 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006914
Daniel Vetter8a654f32013-06-01 17:16:22 +02006915 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006916
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006917 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006918 intel_cpu_transcoder_set_m_n(intel_crtc,
6919 &intel_crtc->config.fdi_m_n);
6920 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006921
Daniel Vetter6ff93602013-04-19 11:24:36 +02006922 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006923
Daniel Vetter50f3b012013-03-27 00:44:56 +01006924 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006925
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006926 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006927 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006928 POSTING_READ(DSPCNTR(plane));
6929
6930 ret = intel_pipe_set_base(crtc, x, y, fb);
6931
Jesse Barnes79e53942008-11-07 14:24:08 -08006932 return ret;
6933}
6934
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006935static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6936 struct intel_crtc_config *pipe_config)
6937{
6938 struct drm_device *dev = crtc->base.dev;
6939 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006940 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006941 uint32_t tmp;
6942
Daniel Vettere143a212013-07-04 12:01:15 +02006943 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006944 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6945
Daniel Vettereccb1402013-05-22 00:50:22 +02006946 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6947 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6948 enum pipe trans_edp_pipe;
6949 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6950 default:
6951 WARN(1, "unknown pipe linked to edp transcoder\n");
6952 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6953 case TRANS_DDI_EDP_INPUT_A_ON:
6954 trans_edp_pipe = PIPE_A;
6955 break;
6956 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6957 trans_edp_pipe = PIPE_B;
6958 break;
6959 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6960 trans_edp_pipe = PIPE_C;
6961 break;
6962 }
6963
6964 if (trans_edp_pipe == crtc->pipe)
6965 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6966 }
6967
Imre Deakda7e29b2014-02-18 00:02:02 +02006968 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02006969 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03006970 return false;
6971
Daniel Vettereccb1402013-05-22 00:50:22 +02006972 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006973 if (!(tmp & PIPECONF_ENABLE))
6974 return false;
6975
Daniel Vetter88adfff2013-03-28 10:42:01 +01006976 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03006977 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01006978 * DDI E. So just check whether this pipe is wired to DDI E and whether
6979 * the PCH transcoder is on.
6980 */
Daniel Vettereccb1402013-05-22 00:50:22 +02006981 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01006982 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02006983 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01006984 pipe_config->has_pch_encoder = true;
6985
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006986 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6987 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6988 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006989
6990 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006991 }
6992
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006993 intel_get_pipe_timings(crtc, pipe_config);
6994
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006995 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02006996 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006997 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01006998
Jesse Barnese59150d2014-01-07 13:30:45 -08006999 if (IS_HASWELL(dev))
7000 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7001 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007002
Daniel Vetter6c49f242013-06-06 12:45:25 +02007003 pipe_config->pixel_multiplier = 1;
7004
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007005 return true;
7006}
7007
Eric Anholtf564048e2011-03-30 13:01:02 -07007008static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007009 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007010 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007011{
7012 struct drm_device *dev = crtc->dev;
7013 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007014 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007016 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007017 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007018 int ret;
7019
Eric Anholt0b701d22011-03-30 13:01:03 -07007020 drm_vblank_pre_modeset(dev, pipe);
7021
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007022 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7023
Jesse Barnes79e53942008-11-07 14:24:08 -08007024 drm_vblank_post_modeset(dev, pipe);
7025
Daniel Vetter9256aa12012-10-31 19:26:13 +01007026 if (ret != 0)
7027 return ret;
7028
7029 for_each_encoder_on_crtc(dev, crtc, encoder) {
7030 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7031 encoder->base.base.id,
7032 drm_get_encoder_name(&encoder->base),
7033 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007034 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007035 }
7036
7037 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007038}
7039
Jani Nikula1a915102013-10-16 12:34:48 +03007040static struct {
7041 int clock;
7042 u32 config;
7043} hdmi_audio_clock[] = {
7044 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7045 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7046 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7047 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7048 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7049 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7050 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7051 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7052 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7053 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7054};
7055
7056/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7057static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7058{
7059 int i;
7060
7061 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7062 if (mode->clock == hdmi_audio_clock[i].clock)
7063 break;
7064 }
7065
7066 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7067 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7068 i = 1;
7069 }
7070
7071 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7072 hdmi_audio_clock[i].clock,
7073 hdmi_audio_clock[i].config);
7074
7075 return hdmi_audio_clock[i].config;
7076}
7077
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007078static bool intel_eld_uptodate(struct drm_connector *connector,
7079 int reg_eldv, uint32_t bits_eldv,
7080 int reg_elda, uint32_t bits_elda,
7081 int reg_edid)
7082{
7083 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7084 uint8_t *eld = connector->eld;
7085 uint32_t i;
7086
7087 i = I915_READ(reg_eldv);
7088 i &= bits_eldv;
7089
7090 if (!eld[0])
7091 return !i;
7092
7093 if (!i)
7094 return false;
7095
7096 i = I915_READ(reg_elda);
7097 i &= ~bits_elda;
7098 I915_WRITE(reg_elda, i);
7099
7100 for (i = 0; i < eld[2]; i++)
7101 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7102 return false;
7103
7104 return true;
7105}
7106
Wu Fengguange0dac652011-09-05 14:25:34 +08007107static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007108 struct drm_crtc *crtc,
7109 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007110{
7111 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7112 uint8_t *eld = connector->eld;
7113 uint32_t eldv;
7114 uint32_t len;
7115 uint32_t i;
7116
7117 i = I915_READ(G4X_AUD_VID_DID);
7118
7119 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7120 eldv = G4X_ELDV_DEVCL_DEVBLC;
7121 else
7122 eldv = G4X_ELDV_DEVCTG;
7123
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007124 if (intel_eld_uptodate(connector,
7125 G4X_AUD_CNTL_ST, eldv,
7126 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7127 G4X_HDMIW_HDMIEDID))
7128 return;
7129
Wu Fengguange0dac652011-09-05 14:25:34 +08007130 i = I915_READ(G4X_AUD_CNTL_ST);
7131 i &= ~(eldv | G4X_ELD_ADDR);
7132 len = (i >> 9) & 0x1f; /* ELD buffer size */
7133 I915_WRITE(G4X_AUD_CNTL_ST, i);
7134
7135 if (!eld[0])
7136 return;
7137
7138 len = min_t(uint8_t, eld[2], len);
7139 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7140 for (i = 0; i < len; i++)
7141 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7142
7143 i = I915_READ(G4X_AUD_CNTL_ST);
7144 i |= eldv;
7145 I915_WRITE(G4X_AUD_CNTL_ST, i);
7146}
7147
Wang Xingchao83358c852012-08-16 22:43:37 +08007148static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007149 struct drm_crtc *crtc,
7150 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007151{
7152 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7153 uint8_t *eld = connector->eld;
7154 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007156 uint32_t eldv;
7157 uint32_t i;
7158 int len;
7159 int pipe = to_intel_crtc(crtc)->pipe;
7160 int tmp;
7161
7162 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7163 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7164 int aud_config = HSW_AUD_CFG(pipe);
7165 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7166
7167
7168 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7169
7170 /* Audio output enable */
7171 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7172 tmp = I915_READ(aud_cntrl_st2);
7173 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7174 I915_WRITE(aud_cntrl_st2, tmp);
7175
7176 /* Wait for 1 vertical blank */
7177 intel_wait_for_vblank(dev, pipe);
7178
7179 /* Set ELD valid state */
7180 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007181 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007182 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7183 I915_WRITE(aud_cntrl_st2, tmp);
7184 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007185 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007186
7187 /* Enable HDMI mode */
7188 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007189 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007190 /* clear N_programing_enable and N_value_index */
7191 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7192 I915_WRITE(aud_config, tmp);
7193
7194 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7195
7196 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007197 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007198
7199 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7200 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7201 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7202 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007203 } else {
7204 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7205 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007206
7207 if (intel_eld_uptodate(connector,
7208 aud_cntrl_st2, eldv,
7209 aud_cntl_st, IBX_ELD_ADDRESS,
7210 hdmiw_hdmiedid))
7211 return;
7212
7213 i = I915_READ(aud_cntrl_st2);
7214 i &= ~eldv;
7215 I915_WRITE(aud_cntrl_st2, i);
7216
7217 if (!eld[0])
7218 return;
7219
7220 i = I915_READ(aud_cntl_st);
7221 i &= ~IBX_ELD_ADDRESS;
7222 I915_WRITE(aud_cntl_st, i);
7223 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7224 DRM_DEBUG_DRIVER("port num:%d\n", i);
7225
7226 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7227 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7228 for (i = 0; i < len; i++)
7229 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7230
7231 i = I915_READ(aud_cntrl_st2);
7232 i |= eldv;
7233 I915_WRITE(aud_cntrl_st2, i);
7234
7235}
7236
Wu Fengguange0dac652011-09-05 14:25:34 +08007237static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007238 struct drm_crtc *crtc,
7239 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007240{
7241 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7242 uint8_t *eld = connector->eld;
7243 uint32_t eldv;
7244 uint32_t i;
7245 int len;
7246 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007247 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007248 int aud_cntl_st;
7249 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007250 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007251
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007252 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007253 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7254 aud_config = IBX_AUD_CFG(pipe);
7255 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007256 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007257 } else if (IS_VALLEYVIEW(connector->dev)) {
7258 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7259 aud_config = VLV_AUD_CFG(pipe);
7260 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7261 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007262 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007263 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7264 aud_config = CPT_AUD_CFG(pipe);
7265 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007266 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007267 }
7268
Wang Xingchao9b138a82012-08-09 16:52:18 +08007269 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007270
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007271 if (IS_VALLEYVIEW(connector->dev)) {
7272 struct intel_encoder *intel_encoder;
7273 struct intel_digital_port *intel_dig_port;
7274
7275 intel_encoder = intel_attached_encoder(connector);
7276 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7277 i = intel_dig_port->port;
7278 } else {
7279 i = I915_READ(aud_cntl_st);
7280 i = (i >> 29) & DIP_PORT_SEL_MASK;
7281 /* DIP_Port_Select, 0x1 = PortB */
7282 }
7283
Wu Fengguange0dac652011-09-05 14:25:34 +08007284 if (!i) {
7285 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7286 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007287 eldv = IBX_ELD_VALIDB;
7288 eldv |= IBX_ELD_VALIDB << 4;
7289 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007290 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007291 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007292 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007293 }
7294
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007295 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7296 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7297 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007298 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007299 } else {
7300 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7301 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007302
7303 if (intel_eld_uptodate(connector,
7304 aud_cntrl_st2, eldv,
7305 aud_cntl_st, IBX_ELD_ADDRESS,
7306 hdmiw_hdmiedid))
7307 return;
7308
Wu Fengguange0dac652011-09-05 14:25:34 +08007309 i = I915_READ(aud_cntrl_st2);
7310 i &= ~eldv;
7311 I915_WRITE(aud_cntrl_st2, i);
7312
7313 if (!eld[0])
7314 return;
7315
Wu Fengguange0dac652011-09-05 14:25:34 +08007316 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007317 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007318 I915_WRITE(aud_cntl_st, i);
7319
7320 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7321 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7322 for (i = 0; i < len; i++)
7323 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7324
7325 i = I915_READ(aud_cntrl_st2);
7326 i |= eldv;
7327 I915_WRITE(aud_cntrl_st2, i);
7328}
7329
7330void intel_write_eld(struct drm_encoder *encoder,
7331 struct drm_display_mode *mode)
7332{
7333 struct drm_crtc *crtc = encoder->crtc;
7334 struct drm_connector *connector;
7335 struct drm_device *dev = encoder->dev;
7336 struct drm_i915_private *dev_priv = dev->dev_private;
7337
7338 connector = drm_select_eld(encoder, mode);
7339 if (!connector)
7340 return;
7341
7342 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7343 connector->base.id,
7344 drm_get_connector_name(connector),
7345 connector->encoder->base.id,
7346 drm_get_encoder_name(connector->encoder));
7347
7348 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7349
7350 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007351 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007352}
7353
Chris Wilson560b85b2010-08-07 11:01:38 +01007354static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7355{
7356 struct drm_device *dev = crtc->dev;
7357 struct drm_i915_private *dev_priv = dev->dev_private;
7358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7359 bool visible = base != 0;
7360 u32 cntl;
7361
7362 if (intel_crtc->cursor_visible == visible)
7363 return;
7364
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007365 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007366 if (visible) {
7367 /* On these chipsets we can only modify the base whilst
7368 * the cursor is disabled.
7369 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007370 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007371
7372 cntl &= ~(CURSOR_FORMAT_MASK);
7373 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7374 cntl |= CURSOR_ENABLE |
7375 CURSOR_GAMMA_ENABLE |
7376 CURSOR_FORMAT_ARGB;
7377 } else
7378 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007379 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007380
7381 intel_crtc->cursor_visible = visible;
7382}
7383
7384static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7385{
7386 struct drm_device *dev = crtc->dev;
7387 struct drm_i915_private *dev_priv = dev->dev_private;
7388 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7389 int pipe = intel_crtc->pipe;
7390 bool visible = base != 0;
7391
7392 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007393 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007394 if (base) {
7395 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7396 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7397 cntl |= pipe << 28; /* Connect to correct pipe */
7398 } else {
7399 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7400 cntl |= CURSOR_MODE_DISABLE;
7401 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007402 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007403
7404 intel_crtc->cursor_visible = visible;
7405 }
7406 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007407 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007408 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007409 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007410}
7411
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007412static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7413{
7414 struct drm_device *dev = crtc->dev;
7415 struct drm_i915_private *dev_priv = dev->dev_private;
7416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7417 int pipe = intel_crtc->pipe;
7418 bool visible = base != 0;
7419
7420 if (intel_crtc->cursor_visible != visible) {
7421 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7422 if (base) {
7423 cntl &= ~CURSOR_MODE;
7424 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7425 } else {
7426 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7427 cntl |= CURSOR_MODE_DISABLE;
7428 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007429 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007430 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007431 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7432 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007433 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7434
7435 intel_crtc->cursor_visible = visible;
7436 }
7437 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007438 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007439 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007440 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007441}
7442
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007443/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007444static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7445 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007446{
7447 struct drm_device *dev = crtc->dev;
7448 struct drm_i915_private *dev_priv = dev->dev_private;
7449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7450 int pipe = intel_crtc->pipe;
7451 int x = intel_crtc->cursor_x;
7452 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007453 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007454 bool visible;
7455
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007456 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007457 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007458
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007459 if (x >= intel_crtc->config.pipe_src_w)
7460 base = 0;
7461
7462 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007463 base = 0;
7464
7465 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007466 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007467 base = 0;
7468
7469 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7470 x = -x;
7471 }
7472 pos |= x << CURSOR_X_SHIFT;
7473
7474 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007475 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007476 base = 0;
7477
7478 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7479 y = -y;
7480 }
7481 pos |= y << CURSOR_Y_SHIFT;
7482
7483 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007484 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007485 return;
7486
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007487 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007488 I915_WRITE(CURPOS_IVB(pipe), pos);
7489 ivb_update_cursor(crtc, base);
7490 } else {
7491 I915_WRITE(CURPOS(pipe), pos);
7492 if (IS_845G(dev) || IS_I865G(dev))
7493 i845_update_cursor(crtc, base);
7494 else
7495 i9xx_update_cursor(crtc, base);
7496 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007497}
7498
Jesse Barnes79e53942008-11-07 14:24:08 -08007499static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007500 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007501 uint32_t handle,
7502 uint32_t width, uint32_t height)
7503{
7504 struct drm_device *dev = crtc->dev;
7505 struct drm_i915_private *dev_priv = dev->dev_private;
7506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007507 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007508 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007509 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007510
Jesse Barnes79e53942008-11-07 14:24:08 -08007511 /* if we want to turn off the cursor ignore width and height */
7512 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007513 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007514 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007515 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007516 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007517 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007518 }
7519
7520 /* Currently we only support 64x64 cursors */
7521 if (width != 64 || height != 64) {
7522 DRM_ERROR("we currently only support 64x64 cursors\n");
7523 return -EINVAL;
7524 }
7525
Chris Wilson05394f32010-11-08 19:18:58 +00007526 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007527 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007528 return -ENOENT;
7529
Chris Wilson05394f32010-11-08 19:18:58 +00007530 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007531 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007532 ret = -ENOMEM;
7533 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007534 }
7535
Dave Airlie71acb5e2008-12-30 20:31:46 +10007536 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007537 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007538 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007539 unsigned alignment;
7540
Chris Wilsond9e86c02010-11-10 16:40:20 +00007541 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007542 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007543 ret = -EINVAL;
7544 goto fail_locked;
7545 }
7546
Chris Wilson693db182013-03-05 14:52:39 +00007547 /* Note that the w/a also requires 2 PTE of padding following
7548 * the bo. We currently fill all unused PTE with the shadow
7549 * page and so we should always have valid PTE following the
7550 * cursor preventing the VT-d warning.
7551 */
7552 alignment = 0;
7553 if (need_vtd_wa(dev))
7554 alignment = 64*1024;
7555
7556 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007557 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007558 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007559 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007560 }
7561
Chris Wilsond9e86c02010-11-10 16:40:20 +00007562 ret = i915_gem_object_put_fence(obj);
7563 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007564 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007565 goto fail_unpin;
7566 }
7567
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007568 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007569 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007570 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007571 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007572 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7573 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007574 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007575 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007576 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007577 }
Chris Wilson05394f32010-11-08 19:18:58 +00007578 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007579 }
7580
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007581 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04007582 I915_WRITE(CURSIZE, (height << 12) | width);
7583
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007584 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007585 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007586 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007587 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007588 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7589 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007590 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007591 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007592 }
Jesse Barnes80824002009-09-10 15:28:06 -07007593
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007594 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007595
7596 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007597 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007598 intel_crtc->cursor_width = width;
7599 intel_crtc->cursor_height = height;
7600
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007601 if (intel_crtc->active)
7602 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007603
Jesse Barnes79e53942008-11-07 14:24:08 -08007604 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007605fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007606 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007607fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007608 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007609fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007610 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007611 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007612}
7613
7614static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7615{
Jesse Barnes79e53942008-11-07 14:24:08 -08007616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007617
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007618 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7619 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007620
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007621 if (intel_crtc->active)
7622 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007623
7624 return 0;
7625}
7626
Jesse Barnes79e53942008-11-07 14:24:08 -08007627static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007628 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007629{
James Simmons72034252010-08-03 01:33:19 +01007630 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007632
James Simmons72034252010-08-03 01:33:19 +01007633 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007634 intel_crtc->lut_r[i] = red[i] >> 8;
7635 intel_crtc->lut_g[i] = green[i] >> 8;
7636 intel_crtc->lut_b[i] = blue[i] >> 8;
7637 }
7638
7639 intel_crtc_load_lut(crtc);
7640}
7641
Jesse Barnes79e53942008-11-07 14:24:08 -08007642/* VESA 640x480x72Hz mode to set on the pipe */
7643static struct drm_display_mode load_detect_mode = {
7644 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7645 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7646};
7647
Daniel Vettera8bb6812014-02-10 18:00:39 +01007648struct drm_framebuffer *
7649__intel_framebuffer_create(struct drm_device *dev,
7650 struct drm_mode_fb_cmd2 *mode_cmd,
7651 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007652{
7653 struct intel_framebuffer *intel_fb;
7654 int ret;
7655
7656 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7657 if (!intel_fb) {
7658 drm_gem_object_unreference_unlocked(&obj->base);
7659 return ERR_PTR(-ENOMEM);
7660 }
7661
7662 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007663 if (ret)
7664 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007665
7666 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007667err:
7668 drm_gem_object_unreference_unlocked(&obj->base);
7669 kfree(intel_fb);
7670
7671 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007672}
7673
Daniel Vetterb5ea6422014-03-02 21:18:00 +01007674static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01007675intel_framebuffer_create(struct drm_device *dev,
7676 struct drm_mode_fb_cmd2 *mode_cmd,
7677 struct drm_i915_gem_object *obj)
7678{
7679 struct drm_framebuffer *fb;
7680 int ret;
7681
7682 ret = i915_mutex_lock_interruptible(dev);
7683 if (ret)
7684 return ERR_PTR(ret);
7685 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7686 mutex_unlock(&dev->struct_mutex);
7687
7688 return fb;
7689}
7690
Chris Wilsond2dff872011-04-19 08:36:26 +01007691static u32
7692intel_framebuffer_pitch_for_width(int width, int bpp)
7693{
7694 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7695 return ALIGN(pitch, 64);
7696}
7697
7698static u32
7699intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7700{
7701 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7702 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7703}
7704
7705static struct drm_framebuffer *
7706intel_framebuffer_create_for_mode(struct drm_device *dev,
7707 struct drm_display_mode *mode,
7708 int depth, int bpp)
7709{
7710 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007711 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007712
7713 obj = i915_gem_alloc_object(dev,
7714 intel_framebuffer_size_for_mode(mode, bpp));
7715 if (obj == NULL)
7716 return ERR_PTR(-ENOMEM);
7717
7718 mode_cmd.width = mode->hdisplay;
7719 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007720 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7721 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007722 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007723
7724 return intel_framebuffer_create(dev, &mode_cmd, obj);
7725}
7726
7727static struct drm_framebuffer *
7728mode_fits_in_fbdev(struct drm_device *dev,
7729 struct drm_display_mode *mode)
7730{
Daniel Vetter4520f532013-10-09 09:18:51 +02007731#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007732 struct drm_i915_private *dev_priv = dev->dev_private;
7733 struct drm_i915_gem_object *obj;
7734 struct drm_framebuffer *fb;
7735
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007736 if (!dev_priv->fbdev)
7737 return NULL;
7738
7739 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01007740 return NULL;
7741
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007742 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007743 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01007744
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007745 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007746 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7747 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007748 return NULL;
7749
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007750 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007751 return NULL;
7752
7753 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007754#else
7755 return NULL;
7756#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007757}
7758
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007759bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007760 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007761 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007762{
7763 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007764 struct intel_encoder *intel_encoder =
7765 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007766 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007767 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007768 struct drm_crtc *crtc = NULL;
7769 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007770 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007771 int i = -1;
7772
Chris Wilsond2dff872011-04-19 08:36:26 +01007773 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7774 connector->base.id, drm_get_connector_name(connector),
7775 encoder->base.id, drm_get_encoder_name(encoder));
7776
Jesse Barnes79e53942008-11-07 14:24:08 -08007777 /*
7778 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007779 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007780 * - if the connector already has an assigned crtc, use it (but make
7781 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007782 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007783 * - try to find the first unused crtc that can drive this connector,
7784 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007785 */
7786
7787 /* See if we already have a CRTC for this connector */
7788 if (encoder->crtc) {
7789 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007790
Daniel Vetter7b240562012-12-12 00:35:33 +01007791 mutex_lock(&crtc->mutex);
7792
Daniel Vetter24218aa2012-08-12 19:27:11 +02007793 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007794 old->load_detect_temp = false;
7795
7796 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007797 if (connector->dpms != DRM_MODE_DPMS_ON)
7798 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007799
Chris Wilson71731882011-04-19 23:10:58 +01007800 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007801 }
7802
7803 /* Find an unused one (if possible) */
7804 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7805 i++;
7806 if (!(encoder->possible_crtcs & (1 << i)))
7807 continue;
7808 if (!possible_crtc->enabled) {
7809 crtc = possible_crtc;
7810 break;
7811 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007812 }
7813
7814 /*
7815 * If we didn't find an unused CRTC, don't use any.
7816 */
7817 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007818 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7819 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007820 }
7821
Daniel Vetter7b240562012-12-12 00:35:33 +01007822 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007823 intel_encoder->new_crtc = to_intel_crtc(crtc);
7824 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007825
7826 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007827 intel_crtc->new_enabled = true;
7828 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02007829 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007830 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007831 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007832
Chris Wilson64927112011-04-20 07:25:26 +01007833 if (!mode)
7834 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007835
Chris Wilsond2dff872011-04-19 08:36:26 +01007836 /* We need a framebuffer large enough to accommodate all accesses
7837 * that the plane may generate whilst we perform load detection.
7838 * We can not rely on the fbcon either being present (we get called
7839 * during its initialisation to detect all boot displays, or it may
7840 * not even exist) or that it is large enough to satisfy the
7841 * requested mode.
7842 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007843 fb = mode_fits_in_fbdev(dev, mode);
7844 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007845 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007846 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7847 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007848 } else
7849 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007850 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007851 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007852 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007853 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007854
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007855 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007856 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007857 if (old->release_fb)
7858 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007859 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007860 }
Chris Wilson71731882011-04-19 23:10:58 +01007861
Jesse Barnes79e53942008-11-07 14:24:08 -08007862 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007863 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007864 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007865
7866 fail:
7867 intel_crtc->new_enabled = crtc->enabled;
7868 if (intel_crtc->new_enabled)
7869 intel_crtc->new_config = &intel_crtc->config;
7870 else
7871 intel_crtc->new_config = NULL;
7872 mutex_unlock(&crtc->mutex);
7873 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007874}
7875
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007876void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007877 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007878{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007879 struct intel_encoder *intel_encoder =
7880 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007881 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007882 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007884
Chris Wilsond2dff872011-04-19 08:36:26 +01007885 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7886 connector->base.id, drm_get_connector_name(connector),
7887 encoder->base.id, drm_get_encoder_name(encoder));
7888
Chris Wilson8261b192011-04-19 23:18:09 +01007889 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007890 to_intel_connector(connector)->new_encoder = NULL;
7891 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02007892 intel_crtc->new_enabled = false;
7893 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02007894 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007895
Daniel Vetter36206362012-12-10 20:42:17 +01007896 if (old->release_fb) {
7897 drm_framebuffer_unregister_private(old->release_fb);
7898 drm_framebuffer_unreference(old->release_fb);
7899 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007900
Daniel Vetter67c96402013-01-23 16:25:09 +00007901 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007902 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007903 }
7904
Eric Anholtc751ce42010-03-25 11:48:48 -07007905 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007906 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7907 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007908
7909 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007910}
7911
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007912static int i9xx_pll_refclk(struct drm_device *dev,
7913 const struct intel_crtc_config *pipe_config)
7914{
7915 struct drm_i915_private *dev_priv = dev->dev_private;
7916 u32 dpll = pipe_config->dpll_hw_state.dpll;
7917
7918 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007919 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007920 else if (HAS_PCH_SPLIT(dev))
7921 return 120000;
7922 else if (!IS_GEN2(dev))
7923 return 96000;
7924 else
7925 return 48000;
7926}
7927
Jesse Barnes79e53942008-11-07 14:24:08 -08007928/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007929static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7930 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007931{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007932 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007933 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007934 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007935 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007936 u32 fp;
7937 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007938 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007939
7940 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007941 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007942 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007943 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007944
7945 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007946 if (IS_PINEVIEW(dev)) {
7947 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7948 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007949 } else {
7950 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7951 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7952 }
7953
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007954 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007955 if (IS_PINEVIEW(dev))
7956 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7957 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007958 else
7959 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007960 DPLL_FPA01_P1_POST_DIV_SHIFT);
7961
7962 switch (dpll & DPLL_MODE_MASK) {
7963 case DPLLB_MODE_DAC_SERIAL:
7964 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7965 5 : 10;
7966 break;
7967 case DPLLB_MODE_LVDS:
7968 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7969 7 : 14;
7970 break;
7971 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007972 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007973 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007974 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007975 }
7976
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007977 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007978 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007979 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007980 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007981 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02007982 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02007983 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08007984
7985 if (is_lvds) {
7986 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7987 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02007988
7989 if (lvds & LVDS_CLKB_POWER_UP)
7990 clock.p2 = 7;
7991 else
7992 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08007993 } else {
7994 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7995 clock.p1 = 2;
7996 else {
7997 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7998 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7999 }
8000 if (dpll & PLL_P2_DIVIDE_BY_4)
8001 clock.p2 = 4;
8002 else
8003 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008004 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008005
8006 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008007 }
8008
Ville Syrjälä18442d02013-09-13 16:00:08 +03008009 /*
8010 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008011 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008012 * encoder's get_config() function.
8013 */
8014 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008015}
8016
Ville Syrjälä6878da02013-09-13 15:59:11 +03008017int intel_dotclock_calculate(int link_freq,
8018 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008019{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008020 /*
8021 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008022 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008023 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008024 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008025 *
8026 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008027 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008028 */
8029
Ville Syrjälä6878da02013-09-13 15:59:11 +03008030 if (!m_n->link_n)
8031 return 0;
8032
8033 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8034}
8035
Ville Syrjälä18442d02013-09-13 16:00:08 +03008036static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8037 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008038{
8039 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008040
8041 /* read out port_clock from the DPLL */
8042 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008043
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008044 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008045 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008046 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008047 * agree once we know their relationship in the encoder's
8048 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008049 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008050 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008051 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8052 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008053}
8054
8055/** Returns the currently programmed mode of the given pipe. */
8056struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8057 struct drm_crtc *crtc)
8058{
Jesse Barnes548f2452011-02-17 10:40:53 -08008059 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008061 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008062 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008063 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008064 int htot = I915_READ(HTOTAL(cpu_transcoder));
8065 int hsync = I915_READ(HSYNC(cpu_transcoder));
8066 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8067 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008068 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008069
8070 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8071 if (!mode)
8072 return NULL;
8073
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008074 /*
8075 * Construct a pipe_config sufficient for getting the clock info
8076 * back out of crtc_clock_get.
8077 *
8078 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8079 * to use a real value here instead.
8080 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008081 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008082 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008083 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8084 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8085 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008086 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8087
Ville Syrjälä773ae032013-09-23 17:48:20 +03008088 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008089 mode->hdisplay = (htot & 0xffff) + 1;
8090 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8091 mode->hsync_start = (hsync & 0xffff) + 1;
8092 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8093 mode->vdisplay = (vtot & 0xffff) + 1;
8094 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8095 mode->vsync_start = (vsync & 0xffff) + 1;
8096 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8097
8098 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008099
8100 return mode;
8101}
8102
Daniel Vetter3dec0092010-08-20 21:40:52 +02008103static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008104{
8105 struct drm_device *dev = crtc->dev;
8106 drm_i915_private_t *dev_priv = dev->dev_private;
8107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8108 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008109 int dpll_reg = DPLL(pipe);
8110 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008111
Eric Anholtbad720f2009-10-22 16:11:14 -07008112 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008113 return;
8114
8115 if (!dev_priv->lvds_downclock_avail)
8116 return;
8117
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008118 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008119 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008120 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008121
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008122 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008123
8124 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8125 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008126 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008127
Jesse Barnes652c3932009-08-17 13:31:43 -07008128 dpll = I915_READ(dpll_reg);
8129 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008130 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008131 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008132}
8133
8134static void intel_decrease_pllclock(struct drm_crtc *crtc)
8135{
8136 struct drm_device *dev = crtc->dev;
8137 drm_i915_private_t *dev_priv = dev->dev_private;
8138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008139
Eric Anholtbad720f2009-10-22 16:11:14 -07008140 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008141 return;
8142
8143 if (!dev_priv->lvds_downclock_avail)
8144 return;
8145
8146 /*
8147 * Since this is called by a timer, we should never get here in
8148 * the manual case.
8149 */
8150 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008151 int pipe = intel_crtc->pipe;
8152 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008153 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008154
Zhao Yakui44d98a62009-10-09 11:39:40 +08008155 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008156
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008157 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008158
Chris Wilson074b5e12012-05-02 12:07:06 +01008159 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008160 dpll |= DISPLAY_RATE_SELECT_FPA1;
8161 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008162 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008163 dpll = I915_READ(dpll_reg);
8164 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008165 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008166 }
8167
8168}
8169
Chris Wilsonf047e392012-07-21 12:31:41 +01008170void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008171{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008172 struct drm_i915_private *dev_priv = dev->dev_private;
8173
Chris Wilsonf62a0072014-02-21 17:55:39 +00008174 if (dev_priv->mm.busy)
8175 return;
8176
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03008177 hsw_disable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008178 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008179 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008180}
8181
8182void intel_mark_idle(struct drm_device *dev)
8183{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008184 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008185 struct drm_crtc *crtc;
8186
Chris Wilsonf62a0072014-02-21 17:55:39 +00008187 if (!dev_priv->mm.busy)
8188 return;
8189
8190 dev_priv->mm.busy = false;
8191
Jani Nikulad330a952014-01-21 11:24:25 +02008192 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008193 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008194
8195 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8196 if (!crtc->fb)
8197 continue;
8198
8199 intel_decrease_pllclock(crtc);
8200 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008201
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008202 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008203 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008204
8205out:
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03008206 hsw_enable_package_c8(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008207}
8208
Chris Wilsonc65355b2013-06-06 16:53:41 -03008209void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8210 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008211{
8212 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008213 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008214
Jani Nikulad330a952014-01-21 11:24:25 +02008215 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008216 return;
8217
Jesse Barnes652c3932009-08-17 13:31:43 -07008218 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008219 if (!crtc->fb)
8220 continue;
8221
Chris Wilsonc65355b2013-06-06 16:53:41 -03008222 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8223 continue;
8224
8225 intel_increase_pllclock(crtc);
8226 if (ring && intel_fbc_enabled(dev))
8227 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008228 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008229}
8230
Jesse Barnes79e53942008-11-07 14:24:08 -08008231static void intel_crtc_destroy(struct drm_crtc *crtc)
8232{
8233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008234 struct drm_device *dev = crtc->dev;
8235 struct intel_unpin_work *work;
8236 unsigned long flags;
8237
8238 spin_lock_irqsave(&dev->event_lock, flags);
8239 work = intel_crtc->unpin_work;
8240 intel_crtc->unpin_work = NULL;
8241 spin_unlock_irqrestore(&dev->event_lock, flags);
8242
8243 if (work) {
8244 cancel_work_sync(&work->work);
8245 kfree(work);
8246 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008247
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008248 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8249
Jesse Barnes79e53942008-11-07 14:24:08 -08008250 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008251
Jesse Barnes79e53942008-11-07 14:24:08 -08008252 kfree(intel_crtc);
8253}
8254
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008255static void intel_unpin_work_fn(struct work_struct *__work)
8256{
8257 struct intel_unpin_work *work =
8258 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008259 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008260
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008261 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008262 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008263 drm_gem_object_unreference(&work->pending_flip_obj->base);
8264 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008265
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008266 intel_update_fbc(dev);
8267 mutex_unlock(&dev->struct_mutex);
8268
8269 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8270 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8271
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008272 kfree(work);
8273}
8274
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008275static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008276 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008277{
8278 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8280 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008281 unsigned long flags;
8282
8283 /* Ignore early vblank irqs */
8284 if (intel_crtc == NULL)
8285 return;
8286
8287 spin_lock_irqsave(&dev->event_lock, flags);
8288 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008289
8290 /* Ensure we don't miss a work->pending update ... */
8291 smp_rmb();
8292
8293 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008294 spin_unlock_irqrestore(&dev->event_lock, flags);
8295 return;
8296 }
8297
Chris Wilsone7d841c2012-12-03 11:36:30 +00008298 /* and that the unpin work is consistent wrt ->pending. */
8299 smp_rmb();
8300
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008301 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008302
Rob Clark45a066e2012-10-08 14:50:40 -05008303 if (work->event)
8304 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008305
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008306 drm_vblank_put(dev, intel_crtc->pipe);
8307
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008308 spin_unlock_irqrestore(&dev->event_lock, flags);
8309
Daniel Vetter2c10d572012-12-20 21:24:07 +01008310 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008311
8312 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008313
8314 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008315}
8316
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008317void intel_finish_page_flip(struct drm_device *dev, int pipe)
8318{
8319 drm_i915_private_t *dev_priv = dev->dev_private;
8320 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8321
Mario Kleiner49b14a52010-12-09 07:00:07 +01008322 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008323}
8324
8325void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8326{
8327 drm_i915_private_t *dev_priv = dev->dev_private;
8328 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8329
Mario Kleiner49b14a52010-12-09 07:00:07 +01008330 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008331}
8332
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008333void intel_prepare_page_flip(struct drm_device *dev, int plane)
8334{
8335 drm_i915_private_t *dev_priv = dev->dev_private;
8336 struct intel_crtc *intel_crtc =
8337 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8338 unsigned long flags;
8339
Chris Wilsone7d841c2012-12-03 11:36:30 +00008340 /* NB: An MMIO update of the plane base pointer will also
8341 * generate a page-flip completion irq, i.e. every modeset
8342 * is also accompanied by a spurious intel_prepare_page_flip().
8343 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008344 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008345 if (intel_crtc->unpin_work)
8346 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008347 spin_unlock_irqrestore(&dev->event_lock, flags);
8348}
8349
Chris Wilsone7d841c2012-12-03 11:36:30 +00008350inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8351{
8352 /* Ensure that the work item is consistent when activating it ... */
8353 smp_wmb();
8354 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8355 /* and that it is marked active as soon as the irq could fire. */
8356 smp_wmb();
8357}
8358
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008359static int intel_gen2_queue_flip(struct drm_device *dev,
8360 struct drm_crtc *crtc,
8361 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008362 struct drm_i915_gem_object *obj,
8363 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008364{
8365 struct drm_i915_private *dev_priv = dev->dev_private;
8366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008367 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008368 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008369 int ret;
8370
Daniel Vetter6d90c952012-04-26 23:28:05 +02008371 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008372 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008373 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008374
Daniel Vetter6d90c952012-04-26 23:28:05 +02008375 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008376 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008377 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008378
8379 /* Can't queue multiple flips, so wait for the previous
8380 * one to finish before executing the next.
8381 */
8382 if (intel_crtc->plane)
8383 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8384 else
8385 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008386 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8387 intel_ring_emit(ring, MI_NOOP);
8388 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8389 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8390 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008391 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008392 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008393
8394 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008395 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008396 return 0;
8397
8398err_unpin:
8399 intel_unpin_fb_obj(obj);
8400err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008401 return ret;
8402}
8403
8404static int intel_gen3_queue_flip(struct drm_device *dev,
8405 struct drm_crtc *crtc,
8406 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008407 struct drm_i915_gem_object *obj,
8408 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008409{
8410 struct drm_i915_private *dev_priv = dev->dev_private;
8411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008412 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008413 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008414 int ret;
8415
Daniel Vetter6d90c952012-04-26 23:28:05 +02008416 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008417 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008418 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008419
Daniel Vetter6d90c952012-04-26 23:28:05 +02008420 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008421 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008422 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008423
8424 if (intel_crtc->plane)
8425 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8426 else
8427 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008428 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8429 intel_ring_emit(ring, MI_NOOP);
8430 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8431 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8432 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008433 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008434 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008435
Chris Wilsone7d841c2012-12-03 11:36:30 +00008436 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008437 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008438 return 0;
8439
8440err_unpin:
8441 intel_unpin_fb_obj(obj);
8442err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008443 return ret;
8444}
8445
8446static int intel_gen4_queue_flip(struct drm_device *dev,
8447 struct drm_crtc *crtc,
8448 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008449 struct drm_i915_gem_object *obj,
8450 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008451{
8452 struct drm_i915_private *dev_priv = dev->dev_private;
8453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8454 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008455 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008456 int ret;
8457
Daniel Vetter6d90c952012-04-26 23:28:05 +02008458 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008459 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008460 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008461
Daniel Vetter6d90c952012-04-26 23:28:05 +02008462 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008463 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008464 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008465
8466 /* i965+ uses the linear or tiled offsets from the
8467 * Display Registers (which do not change across a page-flip)
8468 * so we need only reprogram the base address.
8469 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008470 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8471 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8472 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008473 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008474 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008475 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008476
8477 /* XXX Enabling the panel-fitter across page-flip is so far
8478 * untested on non-native modes, so ignore it for now.
8479 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8480 */
8481 pf = 0;
8482 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008483 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008484
8485 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008486 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008487 return 0;
8488
8489err_unpin:
8490 intel_unpin_fb_obj(obj);
8491err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008492 return ret;
8493}
8494
8495static int intel_gen6_queue_flip(struct drm_device *dev,
8496 struct drm_crtc *crtc,
8497 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008498 struct drm_i915_gem_object *obj,
8499 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008500{
8501 struct drm_i915_private *dev_priv = dev->dev_private;
8502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008503 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008504 uint32_t pf, pipesrc;
8505 int ret;
8506
Daniel Vetter6d90c952012-04-26 23:28:05 +02008507 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008508 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008509 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008510
Daniel Vetter6d90c952012-04-26 23:28:05 +02008511 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008512 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008513 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008514
Daniel Vetter6d90c952012-04-26 23:28:05 +02008515 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8516 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8517 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008518 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008519
Chris Wilson99d9acd2012-04-17 20:37:00 +01008520 /* Contrary to the suggestions in the documentation,
8521 * "Enable Panel Fitter" does not seem to be required when page
8522 * flipping with a non-native mode, and worse causes a normal
8523 * modeset to fail.
8524 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8525 */
8526 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008527 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008528 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008529
8530 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008531 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008532 return 0;
8533
8534err_unpin:
8535 intel_unpin_fb_obj(obj);
8536err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008537 return ret;
8538}
8539
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008540static int intel_gen7_queue_flip(struct drm_device *dev,
8541 struct drm_crtc *crtc,
8542 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008543 struct drm_i915_gem_object *obj,
8544 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008545{
8546 struct drm_i915_private *dev_priv = dev->dev_private;
8547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008548 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008549 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008550 int len, ret;
8551
8552 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008553 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008554 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008555
8556 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8557 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008558 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008559
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008560 switch(intel_crtc->plane) {
8561 case PLANE_A:
8562 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8563 break;
8564 case PLANE_B:
8565 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8566 break;
8567 case PLANE_C:
8568 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8569 break;
8570 default:
8571 WARN_ONCE(1, "unknown plane in flip command\n");
8572 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008573 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008574 }
8575
Chris Wilsonffe74d72013-08-26 20:58:12 +01008576 len = 4;
8577 if (ring->id == RCS)
8578 len += 6;
8579
8580 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008581 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008582 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008583
Chris Wilsonffe74d72013-08-26 20:58:12 +01008584 /* Unmask the flip-done completion message. Note that the bspec says that
8585 * we should do this for both the BCS and RCS, and that we must not unmask
8586 * more than one flip event at any time (or ensure that one flip message
8587 * can be sent by waiting for flip-done prior to queueing new flips).
8588 * Experimentation says that BCS works despite DERRMR masking all
8589 * flip-done completion events and that unmasking all planes at once
8590 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8591 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8592 */
8593 if (ring->id == RCS) {
8594 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8595 intel_ring_emit(ring, DERRMR);
8596 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8597 DERRMR_PIPEB_PRI_FLIP_DONE |
8598 DERRMR_PIPEC_PRI_FLIP_DONE));
Ville Syrjälä22613c92013-11-29 13:13:42 +02008599 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8600 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008601 intel_ring_emit(ring, DERRMR);
8602 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8603 }
8604
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008605 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008606 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008607 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008608 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008609
8610 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008611 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008612 return 0;
8613
8614err_unpin:
8615 intel_unpin_fb_obj(obj);
8616err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008617 return ret;
8618}
8619
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008620static int intel_default_queue_flip(struct drm_device *dev,
8621 struct drm_crtc *crtc,
8622 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008623 struct drm_i915_gem_object *obj,
8624 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008625{
8626 return -ENODEV;
8627}
8628
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008629static int intel_crtc_page_flip(struct drm_crtc *crtc,
8630 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008631 struct drm_pending_vblank_event *event,
8632 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008633{
8634 struct drm_device *dev = crtc->dev;
8635 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008636 struct drm_framebuffer *old_fb = crtc->fb;
8637 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008638 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8639 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008640 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008641 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008642
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008643 /* Can't change pixel format via MI display flips. */
8644 if (fb->pixel_format != crtc->fb->pixel_format)
8645 return -EINVAL;
8646
8647 /*
8648 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8649 * Note that pitch changes could also affect these register.
8650 */
8651 if (INTEL_INFO(dev)->gen > 3 &&
8652 (fb->offsets[0] != crtc->fb->offsets[0] ||
8653 fb->pitches[0] != crtc->fb->pitches[0]))
8654 return -EINVAL;
8655
Chris Wilsonf900db42014-02-20 09:26:13 +00008656 if (i915_terminally_wedged(&dev_priv->gpu_error))
8657 goto out_hang;
8658
Daniel Vetterb14c5672013-09-19 12:18:32 +02008659 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008660 if (work == NULL)
8661 return -ENOMEM;
8662
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008663 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008664 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008665 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008666 INIT_WORK(&work->work, intel_unpin_work_fn);
8667
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008668 ret = drm_vblank_get(dev, intel_crtc->pipe);
8669 if (ret)
8670 goto free_work;
8671
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008672 /* We borrow the event spin lock for protecting unpin_work */
8673 spin_lock_irqsave(&dev->event_lock, flags);
8674 if (intel_crtc->unpin_work) {
8675 spin_unlock_irqrestore(&dev->event_lock, flags);
8676 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008677 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008678
8679 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008680 return -EBUSY;
8681 }
8682 intel_crtc->unpin_work = work;
8683 spin_unlock_irqrestore(&dev->event_lock, flags);
8684
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008685 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8686 flush_workqueue(dev_priv->wq);
8687
Chris Wilson79158102012-05-23 11:13:58 +01008688 ret = i915_mutex_lock_interruptible(dev);
8689 if (ret)
8690 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008691
Jesse Barnes75dfca82010-02-10 15:09:44 -08008692 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008693 drm_gem_object_reference(&work->old_fb_obj->base);
8694 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008695
8696 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008697
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008698 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008699
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008700 work->enable_stall_check = true;
8701
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008702 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008703 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008704
Keith Packarded8d1972013-07-22 18:49:58 -07008705 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008706 if (ret)
8707 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008708
Chris Wilson7782de32011-07-08 12:22:41 +01008709 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008710 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008711 mutex_unlock(&dev->struct_mutex);
8712
Jesse Barnese5510fa2010-07-01 16:48:37 -07008713 trace_i915_flip_request(intel_crtc->plane, obj);
8714
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008715 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008716
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008717cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008718 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008719 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008720 drm_gem_object_unreference(&work->old_fb_obj->base);
8721 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008722 mutex_unlock(&dev->struct_mutex);
8723
Chris Wilson79158102012-05-23 11:13:58 +01008724cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008725 spin_lock_irqsave(&dev->event_lock, flags);
8726 intel_crtc->unpin_work = NULL;
8727 spin_unlock_irqrestore(&dev->event_lock, flags);
8728
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008729 drm_vblank_put(dev, intel_crtc->pipe);
8730free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008731 kfree(work);
8732
Chris Wilsonf900db42014-02-20 09:26:13 +00008733 if (ret == -EIO) {
8734out_hang:
8735 intel_crtc_wait_for_pending_flips(crtc);
8736 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
8737 if (ret == 0 && event)
8738 drm_send_vblank_event(dev, intel_crtc->pipe, event);
8739 }
Chris Wilson96b099f2010-06-07 14:03:04 +01008740 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008741}
8742
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008743static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008744 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8745 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008746};
8747
Daniel Vetter9a935852012-07-05 22:34:27 +02008748/**
8749 * intel_modeset_update_staged_output_state
8750 *
8751 * Updates the staged output configuration state, e.g. after we've read out the
8752 * current hw state.
8753 */
8754static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8755{
Ville Syrjälä76688512014-01-10 11:28:06 +02008756 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008757 struct intel_encoder *encoder;
8758 struct intel_connector *connector;
8759
8760 list_for_each_entry(connector, &dev->mode_config.connector_list,
8761 base.head) {
8762 connector->new_encoder =
8763 to_intel_encoder(connector->base.encoder);
8764 }
8765
8766 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8767 base.head) {
8768 encoder->new_crtc =
8769 to_intel_crtc(encoder->base.crtc);
8770 }
Ville Syrjälä76688512014-01-10 11:28:06 +02008771
8772 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8773 base.head) {
8774 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02008775
8776 if (crtc->new_enabled)
8777 crtc->new_config = &crtc->config;
8778 else
8779 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02008780 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008781}
8782
8783/**
8784 * intel_modeset_commit_output_state
8785 *
8786 * This function copies the stage display pipe configuration to the real one.
8787 */
8788static void intel_modeset_commit_output_state(struct drm_device *dev)
8789{
Ville Syrjälä76688512014-01-10 11:28:06 +02008790 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008791 struct intel_encoder *encoder;
8792 struct intel_connector *connector;
8793
8794 list_for_each_entry(connector, &dev->mode_config.connector_list,
8795 base.head) {
8796 connector->base.encoder = &connector->new_encoder->base;
8797 }
8798
8799 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8800 base.head) {
8801 encoder->base.crtc = &encoder->new_crtc->base;
8802 }
Ville Syrjälä76688512014-01-10 11:28:06 +02008803
8804 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8805 base.head) {
8806 crtc->base.enabled = crtc->new_enabled;
8807 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008808}
8809
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008810static void
8811connected_sink_compute_bpp(struct intel_connector * connector,
8812 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008813{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008814 int bpp = pipe_config->pipe_bpp;
8815
8816 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8817 connector->base.base.id,
8818 drm_get_connector_name(&connector->base));
8819
8820 /* Don't use an invalid EDID bpc value */
8821 if (connector->base.display_info.bpc &&
8822 connector->base.display_info.bpc * 3 < bpp) {
8823 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8824 bpp, connector->base.display_info.bpc*3);
8825 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8826 }
8827
8828 /* Clamp bpp to 8 on screens without EDID 1.4 */
8829 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8830 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8831 bpp);
8832 pipe_config->pipe_bpp = 24;
8833 }
8834}
8835
8836static int
8837compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8838 struct drm_framebuffer *fb,
8839 struct intel_crtc_config *pipe_config)
8840{
8841 struct drm_device *dev = crtc->base.dev;
8842 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008843 int bpp;
8844
Daniel Vetterd42264b2013-03-28 16:38:08 +01008845 switch (fb->pixel_format) {
8846 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008847 bpp = 8*3; /* since we go through a colormap */
8848 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008849 case DRM_FORMAT_XRGB1555:
8850 case DRM_FORMAT_ARGB1555:
8851 /* checked in intel_framebuffer_init already */
8852 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8853 return -EINVAL;
8854 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008855 bpp = 6*3; /* min is 18bpp */
8856 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008857 case DRM_FORMAT_XBGR8888:
8858 case DRM_FORMAT_ABGR8888:
8859 /* checked in intel_framebuffer_init already */
8860 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8861 return -EINVAL;
8862 case DRM_FORMAT_XRGB8888:
8863 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008864 bpp = 8*3;
8865 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008866 case DRM_FORMAT_XRGB2101010:
8867 case DRM_FORMAT_ARGB2101010:
8868 case DRM_FORMAT_XBGR2101010:
8869 case DRM_FORMAT_ABGR2101010:
8870 /* checked in intel_framebuffer_init already */
8871 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008872 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008873 bpp = 10*3;
8874 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008875 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008876 default:
8877 DRM_DEBUG_KMS("unsupported depth\n");
8878 return -EINVAL;
8879 }
8880
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008881 pipe_config->pipe_bpp = bpp;
8882
8883 /* Clamp display bpp to EDID value */
8884 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008885 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008886 if (!connector->new_encoder ||
8887 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008888 continue;
8889
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008890 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008891 }
8892
8893 return bpp;
8894}
8895
Daniel Vetter644db712013-09-19 14:53:58 +02008896static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8897{
8898 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8899 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008900 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008901 mode->crtc_hdisplay, mode->crtc_hsync_start,
8902 mode->crtc_hsync_end, mode->crtc_htotal,
8903 mode->crtc_vdisplay, mode->crtc_vsync_start,
8904 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8905}
8906
Daniel Vetterc0b03412013-05-28 12:05:54 +02008907static void intel_dump_pipe_config(struct intel_crtc *crtc,
8908 struct intel_crtc_config *pipe_config,
8909 const char *context)
8910{
8911 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8912 context, pipe_name(crtc->pipe));
8913
8914 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8915 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8916 pipe_config->pipe_bpp, pipe_config->dither);
8917 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8918 pipe_config->has_pch_encoder,
8919 pipe_config->fdi_lanes,
8920 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8921 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8922 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008923 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8924 pipe_config->has_dp_encoder,
8925 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8926 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8927 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008928 DRM_DEBUG_KMS("requested mode:\n");
8929 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8930 DRM_DEBUG_KMS("adjusted mode:\n");
8931 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008932 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008933 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008934 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8935 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008936 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8937 pipe_config->gmch_pfit.control,
8938 pipe_config->gmch_pfit.pgm_ratios,
8939 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008940 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008941 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008942 pipe_config->pch_pfit.size,
8943 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008944 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008945 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008946}
8947
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008948static bool check_encoder_cloning(struct drm_crtc *crtc)
8949{
8950 int num_encoders = 0;
8951 bool uncloneable_encoders = false;
8952 struct intel_encoder *encoder;
8953
8954 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8955 base.head) {
8956 if (&encoder->new_crtc->base != crtc)
8957 continue;
8958
8959 num_encoders++;
8960 if (!encoder->cloneable)
8961 uncloneable_encoders = true;
8962 }
8963
8964 return !(num_encoders > 1 && uncloneable_encoders);
8965}
8966
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008967static struct intel_crtc_config *
8968intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008969 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008970 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008971{
8972 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008973 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008974 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008975 int plane_bpp, ret = -EINVAL;
8976 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008977
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008978 if (!check_encoder_cloning(crtc)) {
8979 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8980 return ERR_PTR(-EINVAL);
8981 }
8982
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008983 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8984 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008985 return ERR_PTR(-ENOMEM);
8986
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008987 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8988 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008989
Daniel Vettere143a212013-07-04 12:01:15 +02008990 pipe_config->cpu_transcoder =
8991 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008992 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008993
Imre Deak2960bc92013-07-30 13:36:32 +03008994 /*
8995 * Sanitize sync polarity flags based on requested ones. If neither
8996 * positive or negative polarity is requested, treat this as meaning
8997 * negative polarity.
8998 */
8999 if (!(pipe_config->adjusted_mode.flags &
9000 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9001 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9002
9003 if (!(pipe_config->adjusted_mode.flags &
9004 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9005 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9006
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009007 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9008 * plane pixel format and any sink constraints into account. Returns the
9009 * source plane bpp so that dithering can be selected on mismatches
9010 * after encoders and crtc also have had their say. */
9011 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9012 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009013 if (plane_bpp < 0)
9014 goto fail;
9015
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009016 /*
9017 * Determine the real pipe dimensions. Note that stereo modes can
9018 * increase the actual pipe size due to the frame doubling and
9019 * insertion of additional space for blanks between the frame. This
9020 * is stored in the crtc timings. We use the requested mode to do this
9021 * computation to clearly distinguish it from the adjusted mode, which
9022 * can be changed by the connectors in the below retry loop.
9023 */
9024 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9025 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9026 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9027
Daniel Vettere29c22c2013-02-21 00:00:16 +01009028encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009029 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009030 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009031 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009032
Daniel Vetter135c81b2013-07-21 21:37:09 +02009033 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009034 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009035
Daniel Vetter7758a112012-07-08 19:40:39 +02009036 /* Pass our mode to the connectors and the CRTC to give them a chance to
9037 * adjust it according to limitations or connector properties, and also
9038 * a chance to reject the mode entirely.
9039 */
9040 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9041 base.head) {
9042
9043 if (&encoder->new_crtc->base != crtc)
9044 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009045
Daniel Vetterefea6e82013-07-21 21:36:59 +02009046 if (!(encoder->compute_config(encoder, pipe_config))) {
9047 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009048 goto fail;
9049 }
9050 }
9051
Daniel Vetterff9a6752013-06-01 17:16:21 +02009052 /* Set default port clock if not overwritten by the encoder. Needs to be
9053 * done afterwards in case the encoder adjusts the mode. */
9054 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009055 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9056 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009057
Daniel Vettera43f6e02013-06-07 23:10:32 +02009058 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009059 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009060 DRM_DEBUG_KMS("CRTC fixup failed\n");
9061 goto fail;
9062 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009063
9064 if (ret == RETRY) {
9065 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9066 ret = -EINVAL;
9067 goto fail;
9068 }
9069
9070 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9071 retry = false;
9072 goto encoder_retry;
9073 }
9074
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009075 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9076 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9077 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9078
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009079 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009080fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009081 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009082 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009083}
9084
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009085/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9086 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9087static void
9088intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9089 unsigned *prepare_pipes, unsigned *disable_pipes)
9090{
9091 struct intel_crtc *intel_crtc;
9092 struct drm_device *dev = crtc->dev;
9093 struct intel_encoder *encoder;
9094 struct intel_connector *connector;
9095 struct drm_crtc *tmp_crtc;
9096
9097 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9098
9099 /* Check which crtcs have changed outputs connected to them, these need
9100 * to be part of the prepare_pipes mask. We don't (yet) support global
9101 * modeset across multiple crtcs, so modeset_pipes will only have one
9102 * bit set at most. */
9103 list_for_each_entry(connector, &dev->mode_config.connector_list,
9104 base.head) {
9105 if (connector->base.encoder == &connector->new_encoder->base)
9106 continue;
9107
9108 if (connector->base.encoder) {
9109 tmp_crtc = connector->base.encoder->crtc;
9110
9111 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9112 }
9113
9114 if (connector->new_encoder)
9115 *prepare_pipes |=
9116 1 << connector->new_encoder->new_crtc->pipe;
9117 }
9118
9119 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9120 base.head) {
9121 if (encoder->base.crtc == &encoder->new_crtc->base)
9122 continue;
9123
9124 if (encoder->base.crtc) {
9125 tmp_crtc = encoder->base.crtc;
9126
9127 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9128 }
9129
9130 if (encoder->new_crtc)
9131 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9132 }
9133
Ville Syrjälä76688512014-01-10 11:28:06 +02009134 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009135 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9136 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009137 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009138 continue;
9139
Ville Syrjälä76688512014-01-10 11:28:06 +02009140 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009141 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009142 else
9143 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009144 }
9145
9146
9147 /* set_mode is also used to update properties on life display pipes. */
9148 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009149 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009150 *prepare_pipes |= 1 << intel_crtc->pipe;
9151
Daniel Vetterb6c51642013-04-12 18:48:43 +02009152 /*
9153 * For simplicity do a full modeset on any pipe where the output routing
9154 * changed. We could be more clever, but that would require us to be
9155 * more careful with calling the relevant encoder->mode_set functions.
9156 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009157 if (*prepare_pipes)
9158 *modeset_pipes = *prepare_pipes;
9159
9160 /* ... and mask these out. */
9161 *modeset_pipes &= ~(*disable_pipes);
9162 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009163
9164 /*
9165 * HACK: We don't (yet) fully support global modesets. intel_set_config
9166 * obies this rule, but the modeset restore mode of
9167 * intel_modeset_setup_hw_state does not.
9168 */
9169 *modeset_pipes &= 1 << intel_crtc->pipe;
9170 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009171
9172 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9173 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009174}
9175
Daniel Vetterea9d7582012-07-10 10:42:52 +02009176static bool intel_crtc_in_use(struct drm_crtc *crtc)
9177{
9178 struct drm_encoder *encoder;
9179 struct drm_device *dev = crtc->dev;
9180
9181 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9182 if (encoder->crtc == crtc)
9183 return true;
9184
9185 return false;
9186}
9187
9188static void
9189intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9190{
9191 struct intel_encoder *intel_encoder;
9192 struct intel_crtc *intel_crtc;
9193 struct drm_connector *connector;
9194
9195 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9196 base.head) {
9197 if (!intel_encoder->base.crtc)
9198 continue;
9199
9200 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9201
9202 if (prepare_pipes & (1 << intel_crtc->pipe))
9203 intel_encoder->connectors_active = false;
9204 }
9205
9206 intel_modeset_commit_output_state(dev);
9207
Ville Syrjälä76688512014-01-10 11:28:06 +02009208 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009209 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9210 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009211 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009212 WARN_ON(intel_crtc->new_config &&
9213 intel_crtc->new_config != &intel_crtc->config);
9214 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009215 }
9216
9217 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9218 if (!connector->encoder || !connector->encoder->crtc)
9219 continue;
9220
9221 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9222
9223 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009224 struct drm_property *dpms_property =
9225 dev->mode_config.dpms_property;
9226
Daniel Vetterea9d7582012-07-10 10:42:52 +02009227 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009228 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009229 dpms_property,
9230 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009231
9232 intel_encoder = to_intel_encoder(connector->encoder);
9233 intel_encoder->connectors_active = true;
9234 }
9235 }
9236
9237}
9238
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009239static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009240{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009241 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009242
9243 if (clock1 == clock2)
9244 return true;
9245
9246 if (!clock1 || !clock2)
9247 return false;
9248
9249 diff = abs(clock1 - clock2);
9250
9251 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9252 return true;
9253
9254 return false;
9255}
9256
Daniel Vetter25c5b262012-07-08 22:08:04 +02009257#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9258 list_for_each_entry((intel_crtc), \
9259 &(dev)->mode_config.crtc_list, \
9260 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009261 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009262
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009263static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009264intel_pipe_config_compare(struct drm_device *dev,
9265 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009266 struct intel_crtc_config *pipe_config)
9267{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009268#define PIPE_CONF_CHECK_X(name) \
9269 if (current_config->name != pipe_config->name) { \
9270 DRM_ERROR("mismatch in " #name " " \
9271 "(expected 0x%08x, found 0x%08x)\n", \
9272 current_config->name, \
9273 pipe_config->name); \
9274 return false; \
9275 }
9276
Daniel Vetter08a24032013-04-19 11:25:34 +02009277#define PIPE_CONF_CHECK_I(name) \
9278 if (current_config->name != pipe_config->name) { \
9279 DRM_ERROR("mismatch in " #name " " \
9280 "(expected %i, found %i)\n", \
9281 current_config->name, \
9282 pipe_config->name); \
9283 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009284 }
9285
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009286#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9287 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009288 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009289 "(expected %i, found %i)\n", \
9290 current_config->name & (mask), \
9291 pipe_config->name & (mask)); \
9292 return false; \
9293 }
9294
Ville Syrjälä5e550652013-09-06 23:29:07 +03009295#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9296 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9297 DRM_ERROR("mismatch in " #name " " \
9298 "(expected %i, found %i)\n", \
9299 current_config->name, \
9300 pipe_config->name); \
9301 return false; \
9302 }
9303
Daniel Vetterbb760062013-06-06 14:55:52 +02009304#define PIPE_CONF_QUIRK(quirk) \
9305 ((current_config->quirks | pipe_config->quirks) & (quirk))
9306
Daniel Vettereccb1402013-05-22 00:50:22 +02009307 PIPE_CONF_CHECK_I(cpu_transcoder);
9308
Daniel Vetter08a24032013-04-19 11:25:34 +02009309 PIPE_CONF_CHECK_I(has_pch_encoder);
9310 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009311 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9312 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9313 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9314 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9315 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009316
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009317 PIPE_CONF_CHECK_I(has_dp_encoder);
9318 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9319 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9320 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9321 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9322 PIPE_CONF_CHECK_I(dp_m_n.tu);
9323
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009324 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9325 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9326 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9327 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9328 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9329 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9330
9331 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9332 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9333 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9334 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9335 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9336 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9337
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009338 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009339
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009340 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9341 DRM_MODE_FLAG_INTERLACE);
9342
Daniel Vetterbb760062013-06-06 14:55:52 +02009343 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9344 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9345 DRM_MODE_FLAG_PHSYNC);
9346 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9347 DRM_MODE_FLAG_NHSYNC);
9348 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9349 DRM_MODE_FLAG_PVSYNC);
9350 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9351 DRM_MODE_FLAG_NVSYNC);
9352 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009353
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009354 PIPE_CONF_CHECK_I(pipe_src_w);
9355 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009356
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009357 PIPE_CONF_CHECK_I(gmch_pfit.control);
9358 /* pfit ratios are autocomputed by the hw on gen4+ */
9359 if (INTEL_INFO(dev)->gen < 4)
9360 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9361 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009362 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9363 if (current_config->pch_pfit.enabled) {
9364 PIPE_CONF_CHECK_I(pch_pfit.pos);
9365 PIPE_CONF_CHECK_I(pch_pfit.size);
9366 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009367
Jesse Barnese59150d2014-01-07 13:30:45 -08009368 /* BDW+ don't expose a synchronous way to read the state */
9369 if (IS_HASWELL(dev))
9370 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009371
Ville Syrjälä282740f2013-09-04 18:30:03 +03009372 PIPE_CONF_CHECK_I(double_wide);
9373
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009374 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009375 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009376 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009377 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9378 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009379
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009380 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9381 PIPE_CONF_CHECK_I(pipe_bpp);
9382
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009383 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9384 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009385
Daniel Vetter66e985c2013-06-05 13:34:20 +02009386#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009387#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009388#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009389#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009390#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009391
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009392 return true;
9393}
9394
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009395static void
9396check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009397{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009398 struct intel_connector *connector;
9399
9400 list_for_each_entry(connector, &dev->mode_config.connector_list,
9401 base.head) {
9402 /* This also checks the encoder/connector hw state with the
9403 * ->get_hw_state callbacks. */
9404 intel_connector_check_state(connector);
9405
9406 WARN(&connector->new_encoder->base != connector->base.encoder,
9407 "connector's staged encoder doesn't match current encoder\n");
9408 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009409}
9410
9411static void
9412check_encoder_state(struct drm_device *dev)
9413{
9414 struct intel_encoder *encoder;
9415 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009416
9417 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9418 base.head) {
9419 bool enabled = false;
9420 bool active = false;
9421 enum pipe pipe, tracked_pipe;
9422
9423 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9424 encoder->base.base.id,
9425 drm_get_encoder_name(&encoder->base));
9426
9427 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9428 "encoder's stage crtc doesn't match current crtc\n");
9429 WARN(encoder->connectors_active && !encoder->base.crtc,
9430 "encoder's active_connectors set, but no crtc\n");
9431
9432 list_for_each_entry(connector, &dev->mode_config.connector_list,
9433 base.head) {
9434 if (connector->base.encoder != &encoder->base)
9435 continue;
9436 enabled = true;
9437 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9438 active = true;
9439 }
9440 WARN(!!encoder->base.crtc != enabled,
9441 "encoder's enabled state mismatch "
9442 "(expected %i, found %i)\n",
9443 !!encoder->base.crtc, enabled);
9444 WARN(active && !encoder->base.crtc,
9445 "active encoder with no crtc\n");
9446
9447 WARN(encoder->connectors_active != active,
9448 "encoder's computed active state doesn't match tracked active state "
9449 "(expected %i, found %i)\n", active, encoder->connectors_active);
9450
9451 active = encoder->get_hw_state(encoder, &pipe);
9452 WARN(active != encoder->connectors_active,
9453 "encoder's hw state doesn't match sw tracking "
9454 "(expected %i, found %i)\n",
9455 encoder->connectors_active, active);
9456
9457 if (!encoder->base.crtc)
9458 continue;
9459
9460 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9461 WARN(active && pipe != tracked_pipe,
9462 "active encoder's pipe doesn't match"
9463 "(expected %i, found %i)\n",
9464 tracked_pipe, pipe);
9465
9466 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009467}
9468
9469static void
9470check_crtc_state(struct drm_device *dev)
9471{
9472 drm_i915_private_t *dev_priv = dev->dev_private;
9473 struct intel_crtc *crtc;
9474 struct intel_encoder *encoder;
9475 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009476
9477 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9478 base.head) {
9479 bool enabled = false;
9480 bool active = false;
9481
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009482 memset(&pipe_config, 0, sizeof(pipe_config));
9483
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009484 DRM_DEBUG_KMS("[CRTC:%d]\n",
9485 crtc->base.base.id);
9486
9487 WARN(crtc->active && !crtc->base.enabled,
9488 "active crtc, but not enabled in sw tracking\n");
9489
9490 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9491 base.head) {
9492 if (encoder->base.crtc != &crtc->base)
9493 continue;
9494 enabled = true;
9495 if (encoder->connectors_active)
9496 active = true;
9497 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009498
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009499 WARN(active != crtc->active,
9500 "crtc's computed active state doesn't match tracked active state "
9501 "(expected %i, found %i)\n", active, crtc->active);
9502 WARN(enabled != crtc->base.enabled,
9503 "crtc's computed enabled state doesn't match tracked enabled state "
9504 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9505
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009506 active = dev_priv->display.get_pipe_config(crtc,
9507 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009508
9509 /* hw state is inconsistent with the pipe A quirk */
9510 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9511 active = crtc->active;
9512
Daniel Vetter6c49f242013-06-06 12:45:25 +02009513 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9514 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009515 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009516 if (encoder->base.crtc != &crtc->base)
9517 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009518 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009519 encoder->get_config(encoder, &pipe_config);
9520 }
9521
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009522 WARN(crtc->active != active,
9523 "crtc active state doesn't match with hw state "
9524 "(expected %i, found %i)\n", crtc->active, active);
9525
Daniel Vetterc0b03412013-05-28 12:05:54 +02009526 if (active &&
9527 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9528 WARN(1, "pipe state doesn't match!\n");
9529 intel_dump_pipe_config(crtc, &pipe_config,
9530 "[hw state]");
9531 intel_dump_pipe_config(crtc, &crtc->config,
9532 "[sw state]");
9533 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009534 }
9535}
9536
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009537static void
9538check_shared_dpll_state(struct drm_device *dev)
9539{
9540 drm_i915_private_t *dev_priv = dev->dev_private;
9541 struct intel_crtc *crtc;
9542 struct intel_dpll_hw_state dpll_hw_state;
9543 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009544
9545 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9546 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9547 int enabled_crtcs = 0, active_crtcs = 0;
9548 bool active;
9549
9550 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9551
9552 DRM_DEBUG_KMS("%s\n", pll->name);
9553
9554 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9555
9556 WARN(pll->active > pll->refcount,
9557 "more active pll users than references: %i vs %i\n",
9558 pll->active, pll->refcount);
9559 WARN(pll->active && !pll->on,
9560 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009561 WARN(pll->on && !pll->active,
9562 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009563 WARN(pll->on != active,
9564 "pll on state mismatch (expected %i, found %i)\n",
9565 pll->on, active);
9566
9567 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9568 base.head) {
9569 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9570 enabled_crtcs++;
9571 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9572 active_crtcs++;
9573 }
9574 WARN(pll->active != active_crtcs,
9575 "pll active crtcs mismatch (expected %i, found %i)\n",
9576 pll->active, active_crtcs);
9577 WARN(pll->refcount != enabled_crtcs,
9578 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9579 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009580
9581 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9582 sizeof(dpll_hw_state)),
9583 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009584 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009585}
9586
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009587void
9588intel_modeset_check_state(struct drm_device *dev)
9589{
9590 check_connector_state(dev);
9591 check_encoder_state(dev);
9592 check_crtc_state(dev);
9593 check_shared_dpll_state(dev);
9594}
9595
Ville Syrjälä18442d02013-09-13 16:00:08 +03009596void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9597 int dotclock)
9598{
9599 /*
9600 * FDI already provided one idea for the dotclock.
9601 * Yell if the encoder disagrees.
9602 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009603 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009604 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009605 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009606}
9607
Daniel Vetterf30da182013-04-11 20:22:50 +02009608static int __intel_set_mode(struct drm_crtc *crtc,
9609 struct drm_display_mode *mode,
9610 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009611{
9612 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009613 drm_i915_private_t *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009614 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009615 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009616 struct intel_crtc *intel_crtc;
9617 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009618 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009619
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009620 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009621 if (!saved_mode)
9622 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009623
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009624 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009625 &prepare_pipes, &disable_pipes);
9626
Tim Gardner3ac18232012-12-07 07:54:26 -07009627 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009628
Daniel Vetter25c5b262012-07-08 22:08:04 +02009629 /* Hack: Because we don't (yet) support global modeset on multiple
9630 * crtcs, we don't keep track of the new mode for more than one crtc.
9631 * Hence simply check whether any bit is set in modeset_pipes in all the
9632 * pieces of code that are not yet converted to deal with mutliple crtcs
9633 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009634 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009635 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009636 if (IS_ERR(pipe_config)) {
9637 ret = PTR_ERR(pipe_config);
9638 pipe_config = NULL;
9639
Tim Gardner3ac18232012-12-07 07:54:26 -07009640 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009641 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009642 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9643 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009644 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009645 }
9646
Jesse Barnes30a970c2013-11-04 13:48:12 -08009647 /*
9648 * See if the config requires any additional preparation, e.g.
9649 * to adjust global state with pipes off. We need to do this
9650 * here so we can get the modeset_pipe updated config for the new
9651 * mode set on this crtc. For other crtcs we need to use the
9652 * adjusted_mode bits in the crtc directly.
9653 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009654 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009655 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009656
Ville Syrjäläc164f832013-11-05 22:34:12 +02009657 /* may have added more to prepare_pipes than we should */
9658 prepare_pipes &= ~disable_pipes;
9659 }
9660
Daniel Vetter460da9162013-03-27 00:44:51 +01009661 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9662 intel_crtc_disable(&intel_crtc->base);
9663
Daniel Vetterea9d7582012-07-10 10:42:52 +02009664 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9665 if (intel_crtc->base.enabled)
9666 dev_priv->display.crtc_disable(&intel_crtc->base);
9667 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009668
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009669 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9670 * to set it here already despite that we pass it down the callchain.
9671 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009672 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009673 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009674 /* mode_set/enable/disable functions rely on a correct pipe
9675 * config. */
9676 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009677 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009678
9679 /*
9680 * Calculate and store various constants which
9681 * are later needed by vblank and swap-completion
9682 * timestamping. They are derived from true hwmode.
9683 */
9684 drm_calc_timestamping_constants(crtc,
9685 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009686 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009687
Daniel Vetterea9d7582012-07-10 10:42:52 +02009688 /* Only after disabling all output pipelines that will be changed can we
9689 * update the the output configuration. */
9690 intel_modeset_update_state(dev, prepare_pipes);
9691
Daniel Vetter47fab732012-10-26 10:58:18 +02009692 if (dev_priv->display.modeset_global_resources)
9693 dev_priv->display.modeset_global_resources(dev);
9694
Daniel Vettera6778b32012-07-02 09:56:42 +02009695 /* Set up the DPLL and any encoders state that needs to adjust or depend
9696 * on the DPLL.
9697 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009698 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009699 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009700 x, y, fb);
9701 if (ret)
9702 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009703 }
9704
9705 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009706 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9707 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009708
Daniel Vettera6778b32012-07-02 09:56:42 +02009709 /* FIXME: add subpixel order */
9710done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009711 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009712 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009713
Tim Gardner3ac18232012-12-07 07:54:26 -07009714out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009715 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009716 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009717 return ret;
9718}
9719
Damien Lespiaue7457a92013-08-08 22:28:59 +01009720static int intel_set_mode(struct drm_crtc *crtc,
9721 struct drm_display_mode *mode,
9722 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009723{
9724 int ret;
9725
9726 ret = __intel_set_mode(crtc, mode, x, y, fb);
9727
9728 if (ret == 0)
9729 intel_modeset_check_state(crtc->dev);
9730
9731 return ret;
9732}
9733
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009734void intel_crtc_restore_mode(struct drm_crtc *crtc)
9735{
9736 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9737}
9738
Daniel Vetter25c5b262012-07-08 22:08:04 +02009739#undef for_each_intel_crtc_masked
9740
Daniel Vetterd9e55602012-07-04 22:16:09 +02009741static void intel_set_config_free(struct intel_set_config *config)
9742{
9743 if (!config)
9744 return;
9745
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009746 kfree(config->save_connector_encoders);
9747 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +02009748 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009749 kfree(config);
9750}
9751
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009752static int intel_set_config_save_state(struct drm_device *dev,
9753 struct intel_set_config *config)
9754{
Ville Syrjälä76688512014-01-10 11:28:06 +02009755 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009756 struct drm_encoder *encoder;
9757 struct drm_connector *connector;
9758 int count;
9759
Ville Syrjälä76688512014-01-10 11:28:06 +02009760 config->save_crtc_enabled =
9761 kcalloc(dev->mode_config.num_crtc,
9762 sizeof(bool), GFP_KERNEL);
9763 if (!config->save_crtc_enabled)
9764 return -ENOMEM;
9765
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009766 config->save_encoder_crtcs =
9767 kcalloc(dev->mode_config.num_encoder,
9768 sizeof(struct drm_crtc *), GFP_KERNEL);
9769 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009770 return -ENOMEM;
9771
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009772 config->save_connector_encoders =
9773 kcalloc(dev->mode_config.num_connector,
9774 sizeof(struct drm_encoder *), GFP_KERNEL);
9775 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009776 return -ENOMEM;
9777
9778 /* Copy data. Note that driver private data is not affected.
9779 * Should anything bad happen only the expected state is
9780 * restored, not the drivers personal bookkeeping.
9781 */
9782 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +02009783 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9784 config->save_crtc_enabled[count++] = crtc->enabled;
9785 }
9786
9787 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009788 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009789 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009790 }
9791
9792 count = 0;
9793 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009794 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009795 }
9796
9797 return 0;
9798}
9799
9800static void intel_set_config_restore_state(struct drm_device *dev,
9801 struct intel_set_config *config)
9802{
Ville Syrjälä76688512014-01-10 11:28:06 +02009803 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009804 struct intel_encoder *encoder;
9805 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009806 int count;
9807
9808 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +02009809 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9810 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009811
9812 if (crtc->new_enabled)
9813 crtc->new_config = &crtc->config;
9814 else
9815 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009816 }
9817
9818 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009819 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9820 encoder->new_crtc =
9821 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009822 }
9823
9824 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009825 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9826 connector->new_encoder =
9827 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009828 }
9829}
9830
Imre Deake3de42b2013-05-03 19:44:07 +02009831static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009832is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009833{
9834 int i;
9835
Chris Wilson2e57f472013-07-17 12:14:40 +01009836 if (set->num_connectors == 0)
9837 return false;
9838
9839 if (WARN_ON(set->connectors == NULL))
9840 return false;
9841
9842 for (i = 0; i < set->num_connectors; i++)
9843 if (set->connectors[i]->encoder &&
9844 set->connectors[i]->encoder->crtc == set->crtc &&
9845 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009846 return true;
9847
9848 return false;
9849}
9850
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009851static void
9852intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9853 struct intel_set_config *config)
9854{
9855
9856 /* We should be able to check here if the fb has the same properties
9857 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009858 if (is_crtc_connector_off(set)) {
9859 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009860 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009861 /* If we have no fb then treat it as a full mode set */
9862 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009863 struct intel_crtc *intel_crtc =
9864 to_intel_crtc(set->crtc);
9865
Jani Nikulad330a952014-01-21 11:24:25 +02009866 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009867 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9868 config->fb_changed = true;
9869 } else {
9870 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9871 config->mode_changed = true;
9872 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009873 } else if (set->fb == NULL) {
9874 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009875 } else if (set->fb->pixel_format !=
9876 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009877 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009878 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009879 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009880 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009881 }
9882
Daniel Vetter835c5872012-07-10 18:11:08 +02009883 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009884 config->fb_changed = true;
9885
9886 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9887 DRM_DEBUG_KMS("modes are different, full mode set\n");
9888 drm_mode_debug_printmodeline(&set->crtc->mode);
9889 drm_mode_debug_printmodeline(set->mode);
9890 config->mode_changed = true;
9891 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009892
9893 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9894 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009895}
9896
Daniel Vetter2e431052012-07-04 22:42:15 +02009897static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009898intel_modeset_stage_output_state(struct drm_device *dev,
9899 struct drm_mode_set *set,
9900 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009901{
Daniel Vetter9a935852012-07-05 22:34:27 +02009902 struct intel_connector *connector;
9903 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +02009904 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009905 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009906
Damien Lespiau9abdda72013-02-13 13:29:23 +00009907 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009908 * of connectors. For paranoia, double-check this. */
9909 WARN_ON(!set->fb && (set->num_connectors != 0));
9910 WARN_ON(set->fb && (set->num_connectors == 0));
9911
Daniel Vetter9a935852012-07-05 22:34:27 +02009912 list_for_each_entry(connector, &dev->mode_config.connector_list,
9913 base.head) {
9914 /* Otherwise traverse passed in connector list and get encoders
9915 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009916 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009917 if (set->connectors[ro] == &connector->base) {
9918 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009919 break;
9920 }
9921 }
9922
Daniel Vetter9a935852012-07-05 22:34:27 +02009923 /* If we disable the crtc, disable all its connectors. Also, if
9924 * the connector is on the changing crtc but not on the new
9925 * connector list, disable it. */
9926 if ((!set->fb || ro == set->num_connectors) &&
9927 connector->base.encoder &&
9928 connector->base.encoder->crtc == set->crtc) {
9929 connector->new_encoder = NULL;
9930
9931 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9932 connector->base.base.id,
9933 drm_get_connector_name(&connector->base));
9934 }
9935
9936
9937 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009938 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009939 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009940 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009941 }
9942 /* connector->new_encoder is now updated for all connectors. */
9943
9944 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009945 list_for_each_entry(connector, &dev->mode_config.connector_list,
9946 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009947 struct drm_crtc *new_crtc;
9948
Daniel Vetter9a935852012-07-05 22:34:27 +02009949 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009950 continue;
9951
Daniel Vetter9a935852012-07-05 22:34:27 +02009952 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009953
9954 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009955 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009956 new_crtc = set->crtc;
9957 }
9958
9959 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +01009960 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
9961 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009962 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009963 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009964 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9965
9966 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9967 connector->base.base.id,
9968 drm_get_connector_name(&connector->base),
9969 new_crtc->base.id);
9970 }
9971
9972 /* Check for any encoders that needs to be disabled. */
9973 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9974 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -02009975 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009976 list_for_each_entry(connector,
9977 &dev->mode_config.connector_list,
9978 base.head) {
9979 if (connector->new_encoder == encoder) {
9980 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -02009981 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +02009982 }
9983 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -02009984
9985 if (num_connectors == 0)
9986 encoder->new_crtc = NULL;
9987 else if (num_connectors > 1)
9988 return -EINVAL;
9989
Daniel Vetter9a935852012-07-05 22:34:27 +02009990 /* Only now check for crtc changes so we don't miss encoders
9991 * that will be disabled. */
9992 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009993 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009994 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009995 }
9996 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009997 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009998
Ville Syrjälä76688512014-01-10 11:28:06 +02009999 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10000 base.head) {
10001 crtc->new_enabled = false;
10002
10003 list_for_each_entry(encoder,
10004 &dev->mode_config.encoder_list,
10005 base.head) {
10006 if (encoder->new_crtc == crtc) {
10007 crtc->new_enabled = true;
10008 break;
10009 }
10010 }
10011
10012 if (crtc->new_enabled != crtc->base.enabled) {
10013 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10014 crtc->new_enabled ? "en" : "dis");
10015 config->mode_changed = true;
10016 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010017
10018 if (crtc->new_enabled)
10019 crtc->new_config = &crtc->config;
10020 else
10021 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010022 }
10023
Daniel Vetter2e431052012-07-04 22:42:15 +020010024 return 0;
10025}
10026
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010027static void disable_crtc_nofb(struct intel_crtc *crtc)
10028{
10029 struct drm_device *dev = crtc->base.dev;
10030 struct intel_encoder *encoder;
10031 struct intel_connector *connector;
10032
10033 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10034 pipe_name(crtc->pipe));
10035
10036 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10037 if (connector->new_encoder &&
10038 connector->new_encoder->new_crtc == crtc)
10039 connector->new_encoder = NULL;
10040 }
10041
10042 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10043 if (encoder->new_crtc == crtc)
10044 encoder->new_crtc = NULL;
10045 }
10046
10047 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010048 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010049}
10050
Daniel Vetter2e431052012-07-04 22:42:15 +020010051static int intel_crtc_set_config(struct drm_mode_set *set)
10052{
10053 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010054 struct drm_mode_set save_set;
10055 struct intel_set_config *config;
10056 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010057
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010058 BUG_ON(!set);
10059 BUG_ON(!set->crtc);
10060 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010061
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010062 /* Enforce sane interface api - has been abused by the fb helper. */
10063 BUG_ON(!set->mode && set->fb);
10064 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010065
Daniel Vetter2e431052012-07-04 22:42:15 +020010066 if (set->fb) {
10067 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10068 set->crtc->base.id, set->fb->base.id,
10069 (int)set->num_connectors, set->x, set->y);
10070 } else {
10071 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010072 }
10073
10074 dev = set->crtc->dev;
10075
10076 ret = -ENOMEM;
10077 config = kzalloc(sizeof(*config), GFP_KERNEL);
10078 if (!config)
10079 goto out_config;
10080
10081 ret = intel_set_config_save_state(dev, config);
10082 if (ret)
10083 goto out_config;
10084
10085 save_set.crtc = set->crtc;
10086 save_set.mode = &set->crtc->mode;
10087 save_set.x = set->crtc->x;
10088 save_set.y = set->crtc->y;
10089 save_set.fb = set->crtc->fb;
10090
10091 /* Compute whether we need a full modeset, only an fb base update or no
10092 * change at all. In the future we might also check whether only the
10093 * mode changed, e.g. for LVDS where we only change the panel fitter in
10094 * such cases. */
10095 intel_set_config_compute_mode_changes(set, config);
10096
Daniel Vetter9a935852012-07-05 22:34:27 +020010097 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010098 if (ret)
10099 goto fail;
10100
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010101 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010102 ret = intel_set_mode(set->crtc, set->mode,
10103 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010104 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010105 intel_crtc_wait_for_pending_flips(set->crtc);
10106
Daniel Vetter4f660f42012-07-02 09:47:37 +020010107 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010108 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010109 /*
10110 * In the fastboot case this may be our only check of the
10111 * state after boot. It would be better to only do it on
10112 * the first update, but we don't have a nice way of doing that
10113 * (and really, set_config isn't used much for high freq page
10114 * flipping, so increasing its cost here shouldn't be a big
10115 * deal).
10116 */
Jani Nikulad330a952014-01-21 11:24:25 +020010117 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010118 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010119 }
10120
Chris Wilson2d05eae2013-05-03 17:36:25 +010010121 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010122 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10123 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010124fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010125 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010126
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010127 /*
10128 * HACK: if the pipe was on, but we didn't have a framebuffer,
10129 * force the pipe off to avoid oopsing in the modeset code
10130 * due to fb==NULL. This should only happen during boot since
10131 * we don't yet reconstruct the FB from the hardware state.
10132 */
10133 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10134 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10135
Chris Wilson2d05eae2013-05-03 17:36:25 +010010136 /* Try to restore the config */
10137 if (config->mode_changed &&
10138 intel_set_mode(save_set.crtc, save_set.mode,
10139 save_set.x, save_set.y, save_set.fb))
10140 DRM_ERROR("failed to restore config after modeset failure\n");
10141 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010142
Daniel Vetterd9e55602012-07-04 22:16:09 +020010143out_config:
10144 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010145 return ret;
10146}
10147
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010148static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010149 .cursor_set = intel_crtc_cursor_set,
10150 .cursor_move = intel_crtc_cursor_move,
10151 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010152 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010153 .destroy = intel_crtc_destroy,
10154 .page_flip = intel_crtc_page_flip,
10155};
10156
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010157static void intel_cpu_pll_init(struct drm_device *dev)
10158{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010159 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010160 intel_ddi_pll_init(dev);
10161}
10162
Daniel Vetter53589012013-06-05 13:34:16 +020010163static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10164 struct intel_shared_dpll *pll,
10165 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010166{
Daniel Vetter53589012013-06-05 13:34:16 +020010167 uint32_t val;
10168
10169 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010170 hw_state->dpll = val;
10171 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10172 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010173
10174 return val & DPLL_VCO_ENABLE;
10175}
10176
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010177static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10178 struct intel_shared_dpll *pll)
10179{
10180 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10181 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10182}
10183
Daniel Vettere7b903d2013-06-05 13:34:14 +020010184static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10185 struct intel_shared_dpll *pll)
10186{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010187 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010188 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010189
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010190 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10191
10192 /* Wait for the clocks to stabilize. */
10193 POSTING_READ(PCH_DPLL(pll->id));
10194 udelay(150);
10195
10196 /* The pixel multiplier can only be updated once the
10197 * DPLL is enabled and the clocks are stable.
10198 *
10199 * So write it again.
10200 */
10201 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10202 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010203 udelay(200);
10204}
10205
10206static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10207 struct intel_shared_dpll *pll)
10208{
10209 struct drm_device *dev = dev_priv->dev;
10210 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010211
10212 /* Make sure no transcoder isn't still depending on us. */
10213 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10214 if (intel_crtc_to_shared_dpll(crtc) == pll)
10215 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10216 }
10217
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010218 I915_WRITE(PCH_DPLL(pll->id), 0);
10219 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010220 udelay(200);
10221}
10222
Daniel Vetter46edb022013-06-05 13:34:12 +020010223static char *ibx_pch_dpll_names[] = {
10224 "PCH DPLL A",
10225 "PCH DPLL B",
10226};
10227
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010228static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010229{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010230 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010231 int i;
10232
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010233 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010234
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010235 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010236 dev_priv->shared_dplls[i].id = i;
10237 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010238 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010239 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10240 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010241 dev_priv->shared_dplls[i].get_hw_state =
10242 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010243 }
10244}
10245
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010246static void intel_shared_dpll_init(struct drm_device *dev)
10247{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010248 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010249
10250 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10251 ibx_pch_dpll_init(dev);
10252 else
10253 dev_priv->num_shared_dpll = 0;
10254
10255 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010256}
10257
Hannes Ederb358d0a2008-12-18 21:18:47 +010010258static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010259{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010260 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010261 struct intel_crtc *intel_crtc;
10262 int i;
10263
Daniel Vetter955382f2013-09-19 14:05:45 +020010264 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010265 if (intel_crtc == NULL)
10266 return;
10267
10268 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10269
10270 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010271 for (i = 0; i < 256; i++) {
10272 intel_crtc->lut_r[i] = i;
10273 intel_crtc->lut_g[i] = i;
10274 intel_crtc->lut_b[i] = i;
10275 }
10276
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010277 /*
10278 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10279 * is hooked to plane B. Hence we want plane A feeding pipe B.
10280 */
Jesse Barnes80824002009-09-10 15:28:06 -070010281 intel_crtc->pipe = pipe;
10282 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010283 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010284 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010285 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010286 }
10287
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010288 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10289 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10290 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10291 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10292
Jesse Barnes79e53942008-11-07 14:24:08 -080010293 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010294}
10295
Jesse Barnes752aa882013-10-31 18:55:49 +020010296enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10297{
10298 struct drm_encoder *encoder = connector->base.encoder;
10299
10300 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10301
10302 if (!encoder)
10303 return INVALID_PIPE;
10304
10305 return to_intel_crtc(encoder->crtc)->pipe;
10306}
10307
Carl Worth08d7b3d2009-04-29 14:43:54 -070010308int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010309 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010310{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010311 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010312 struct drm_mode_object *drmmode_obj;
10313 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010314
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010315 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10316 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010317
Daniel Vetterc05422d2009-08-11 16:05:30 +020010318 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10319 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010320
Daniel Vetterc05422d2009-08-11 16:05:30 +020010321 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010322 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010323 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010324 }
10325
Daniel Vetterc05422d2009-08-11 16:05:30 +020010326 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10327 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010328
Daniel Vetterc05422d2009-08-11 16:05:30 +020010329 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010330}
10331
Daniel Vetter66a92782012-07-12 20:08:18 +020010332static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010333{
Daniel Vetter66a92782012-07-12 20:08:18 +020010334 struct drm_device *dev = encoder->base.dev;
10335 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010336 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010337 int entry = 0;
10338
Daniel Vetter66a92782012-07-12 20:08:18 +020010339 list_for_each_entry(source_encoder,
10340 &dev->mode_config.encoder_list, base.head) {
10341
10342 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010343 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +020010344
10345 /* Intel hw has only one MUX where enocoders could be cloned. */
10346 if (encoder->cloneable && source_encoder->cloneable)
10347 index_mask |= (1 << entry);
10348
Jesse Barnes79e53942008-11-07 14:24:08 -080010349 entry++;
10350 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010351
Jesse Barnes79e53942008-11-07 14:24:08 -080010352 return index_mask;
10353}
10354
Chris Wilson4d302442010-12-14 19:21:29 +000010355static bool has_edp_a(struct drm_device *dev)
10356{
10357 struct drm_i915_private *dev_priv = dev->dev_private;
10358
10359 if (!IS_MOBILE(dev))
10360 return false;
10361
10362 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10363 return false;
10364
Damien Lespiaue3589902014-02-07 19:12:50 +000010365 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010366 return false;
10367
10368 return true;
10369}
10370
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010371const char *intel_output_name(int output)
10372{
10373 static const char *names[] = {
10374 [INTEL_OUTPUT_UNUSED] = "Unused",
10375 [INTEL_OUTPUT_ANALOG] = "Analog",
10376 [INTEL_OUTPUT_DVO] = "DVO",
10377 [INTEL_OUTPUT_SDVO] = "SDVO",
10378 [INTEL_OUTPUT_LVDS] = "LVDS",
10379 [INTEL_OUTPUT_TVOUT] = "TV",
10380 [INTEL_OUTPUT_HDMI] = "HDMI",
10381 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10382 [INTEL_OUTPUT_EDP] = "eDP",
10383 [INTEL_OUTPUT_DSI] = "DSI",
10384 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10385 };
10386
10387 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10388 return "Invalid";
10389
10390 return names[output];
10391}
10392
Jesse Barnes79e53942008-11-07 14:24:08 -080010393static void intel_setup_outputs(struct drm_device *dev)
10394{
Eric Anholt725e30a2009-01-22 13:01:02 -080010395 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010396 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010397 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010398
Daniel Vetterc9093352013-06-06 22:22:47 +020010399 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010400
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010401 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010402 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010403
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010404 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010405 int found;
10406
10407 /* Haswell uses DDI functions to detect digital outputs */
10408 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10409 /* DDI A only supports eDP */
10410 if (found)
10411 intel_ddi_init(dev, PORT_A);
10412
10413 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10414 * register */
10415 found = I915_READ(SFUSE_STRAP);
10416
10417 if (found & SFUSE_STRAP_DDIB_DETECTED)
10418 intel_ddi_init(dev, PORT_B);
10419 if (found & SFUSE_STRAP_DDIC_DETECTED)
10420 intel_ddi_init(dev, PORT_C);
10421 if (found & SFUSE_STRAP_DDID_DETECTED)
10422 intel_ddi_init(dev, PORT_D);
10423 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010424 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010425 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010426
10427 if (has_edp_a(dev))
10428 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010429
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010430 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010431 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010432 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010433 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010434 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010435 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010436 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010437 }
10438
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010439 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010440 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010441
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010442 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010443 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010444
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010445 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010446 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010447
Daniel Vetter270b3042012-10-27 15:52:05 +020010448 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010449 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010450 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010451 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10452 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10453 PORT_B);
10454 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10455 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10456 }
10457
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010458 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10459 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10460 PORT_C);
10461 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010462 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010463 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010464
Jani Nikula3cfca972013-08-27 15:12:26 +030010465 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010466 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010467 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010468
Paulo Zanonie2debe92013-02-18 19:00:27 -030010469 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010470 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010471 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010472 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10473 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010474 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010475 }
Ma Ling27185ae2009-08-24 13:50:23 +080010476
Imre Deake7281ea2013-05-08 13:14:08 +030010477 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010478 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010479 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010480
10481 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010482
Paulo Zanonie2debe92013-02-18 19:00:27 -030010483 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010484 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010485 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010486 }
Ma Ling27185ae2009-08-24 13:50:23 +080010487
Paulo Zanonie2debe92013-02-18 19:00:27 -030010488 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010489
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010490 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10491 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010492 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010493 }
Imre Deake7281ea2013-05-08 13:14:08 +030010494 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010495 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010496 }
Ma Ling27185ae2009-08-24 13:50:23 +080010497
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010498 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010499 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010500 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010501 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010502 intel_dvo_init(dev);
10503
Zhenyu Wang103a1962009-11-27 11:44:36 +080010504 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010505 intel_tv_init(dev);
10506
Chris Wilson4ef69c72010-09-09 15:14:28 +010010507 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10508 encoder->base.possible_crtcs = encoder->crtc_mask;
10509 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010510 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010511 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010512
Paulo Zanonidde86e22012-12-01 12:04:25 -020010513 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010514
10515 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010516}
10517
10518static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10519{
10520 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010521
Daniel Vetteref2d6332014-02-10 18:00:38 +010010522 drm_framebuffer_cleanup(fb);
10523 WARN_ON(!intel_fb->obj->framebuffer_references--);
10524 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010525 kfree(intel_fb);
10526}
10527
10528static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010529 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010530 unsigned int *handle)
10531{
10532 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010533 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010534
Chris Wilson05394f32010-11-08 19:18:58 +000010535 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010536}
10537
10538static const struct drm_framebuffer_funcs intel_fb_funcs = {
10539 .destroy = intel_user_framebuffer_destroy,
10540 .create_handle = intel_user_framebuffer_create_handle,
10541};
10542
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010543static int intel_framebuffer_init(struct drm_device *dev,
10544 struct intel_framebuffer *intel_fb,
10545 struct drm_mode_fb_cmd2 *mode_cmd,
10546 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010547{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010548 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010549 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010550 int ret;
10551
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010552 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10553
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010554 if (obj->tiling_mode == I915_TILING_Y) {
10555 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010556 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010557 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010558
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010559 if (mode_cmd->pitches[0] & 63) {
10560 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10561 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010562 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010563 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010564
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010565 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10566 pitch_limit = 32*1024;
10567 } else if (INTEL_INFO(dev)->gen >= 4) {
10568 if (obj->tiling_mode)
10569 pitch_limit = 16*1024;
10570 else
10571 pitch_limit = 32*1024;
10572 } else if (INTEL_INFO(dev)->gen >= 3) {
10573 if (obj->tiling_mode)
10574 pitch_limit = 8*1024;
10575 else
10576 pitch_limit = 16*1024;
10577 } else
10578 /* XXX DSPC is limited to 4k tiled */
10579 pitch_limit = 8*1024;
10580
10581 if (mode_cmd->pitches[0] > pitch_limit) {
10582 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10583 obj->tiling_mode ? "tiled" : "linear",
10584 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010585 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010586 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010587
10588 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010589 mode_cmd->pitches[0] != obj->stride) {
10590 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10591 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010592 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010593 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010594
Ville Syrjälä57779d02012-10-31 17:50:14 +020010595 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010596 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010597 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010598 case DRM_FORMAT_RGB565:
10599 case DRM_FORMAT_XRGB8888:
10600 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010601 break;
10602 case DRM_FORMAT_XRGB1555:
10603 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010604 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010605 DRM_DEBUG("unsupported pixel format: %s\n",
10606 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010607 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010608 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010609 break;
10610 case DRM_FORMAT_XBGR8888:
10611 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010612 case DRM_FORMAT_XRGB2101010:
10613 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010614 case DRM_FORMAT_XBGR2101010:
10615 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010616 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010617 DRM_DEBUG("unsupported pixel format: %s\n",
10618 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010619 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010620 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010621 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010622 case DRM_FORMAT_YUYV:
10623 case DRM_FORMAT_UYVY:
10624 case DRM_FORMAT_YVYU:
10625 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010626 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010627 DRM_DEBUG("unsupported pixel format: %s\n",
10628 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010629 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010630 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010631 break;
10632 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010633 DRM_DEBUG("unsupported pixel format: %s\n",
10634 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010635 return -EINVAL;
10636 }
10637
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010638 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10639 if (mode_cmd->offsets[0] != 0)
10640 return -EINVAL;
10641
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010642 aligned_height = intel_align_height(dev, mode_cmd->height,
10643 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010644 /* FIXME drm helper for size checks (especially planar formats)? */
10645 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10646 return -EINVAL;
10647
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010648 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10649 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010650 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010651
Jesse Barnes79e53942008-11-07 14:24:08 -080010652 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10653 if (ret) {
10654 DRM_ERROR("framebuffer init failed %d\n", ret);
10655 return ret;
10656 }
10657
Jesse Barnes79e53942008-11-07 14:24:08 -080010658 return 0;
10659}
10660
Jesse Barnes79e53942008-11-07 14:24:08 -080010661static struct drm_framebuffer *
10662intel_user_framebuffer_create(struct drm_device *dev,
10663 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010664 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010665{
Chris Wilson05394f32010-11-08 19:18:58 +000010666 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010667
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010668 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10669 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010670 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010671 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010672
Chris Wilsond2dff872011-04-19 08:36:26 +010010673 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010674}
10675
Daniel Vetter4520f532013-10-09 09:18:51 +020010676#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010677static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010678{
10679}
10680#endif
10681
Jesse Barnes79e53942008-11-07 14:24:08 -080010682static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010683 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010684 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010685};
10686
Jesse Barnese70236a2009-09-21 10:42:27 -070010687/* Set up chip specific display functions */
10688static void intel_init_display(struct drm_device *dev)
10689{
10690 struct drm_i915_private *dev_priv = dev->dev_private;
10691
Daniel Vetteree9300b2013-06-03 22:40:22 +020010692 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10693 dev_priv->display.find_dpll = g4x_find_best_dpll;
10694 else if (IS_VALLEYVIEW(dev))
10695 dev_priv->display.find_dpll = vlv_find_best_dpll;
10696 else if (IS_PINEVIEW(dev))
10697 dev_priv->display.find_dpll = pnv_find_best_dpll;
10698 else
10699 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10700
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010701 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010702 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010703 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010704 dev_priv->display.crtc_enable = haswell_crtc_enable;
10705 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010706 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010707 dev_priv->display.update_plane = ironlake_update_plane;
10708 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010709 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010710 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010711 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10712 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010713 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010714 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010715 } else if (IS_VALLEYVIEW(dev)) {
10716 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10717 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10718 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10719 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10720 dev_priv->display.off = i9xx_crtc_off;
10721 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010722 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010723 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010724 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010725 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10726 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010727 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010728 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010729 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010730
Jesse Barnese70236a2009-09-21 10:42:27 -070010731 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010732 if (IS_VALLEYVIEW(dev))
10733 dev_priv->display.get_display_clock_speed =
10734 valleyview_get_display_clock_speed;
10735 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010736 dev_priv->display.get_display_clock_speed =
10737 i945_get_display_clock_speed;
10738 else if (IS_I915G(dev))
10739 dev_priv->display.get_display_clock_speed =
10740 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010741 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010742 dev_priv->display.get_display_clock_speed =
10743 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010744 else if (IS_PINEVIEW(dev))
10745 dev_priv->display.get_display_clock_speed =
10746 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010747 else if (IS_I915GM(dev))
10748 dev_priv->display.get_display_clock_speed =
10749 i915gm_get_display_clock_speed;
10750 else if (IS_I865G(dev))
10751 dev_priv->display.get_display_clock_speed =
10752 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010753 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010754 dev_priv->display.get_display_clock_speed =
10755 i855_get_display_clock_speed;
10756 else /* 852, 830 */
10757 dev_priv->display.get_display_clock_speed =
10758 i830_get_display_clock_speed;
10759
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010760 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010761 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010762 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010763 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010764 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010765 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010766 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010767 } else if (IS_IVYBRIDGE(dev)) {
10768 /* FIXME: detect B0+ stepping and use auto training */
10769 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010770 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010771 dev_priv->display.modeset_global_resources =
10772 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010773 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010774 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010775 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010776 dev_priv->display.modeset_global_resources =
10777 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010778 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010779 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010780 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080010781 } else if (IS_VALLEYVIEW(dev)) {
10782 dev_priv->display.modeset_global_resources =
10783 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040010784 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010785 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010786
10787 /* Default just returns -ENODEV to indicate unsupported */
10788 dev_priv->display.queue_flip = intel_default_queue_flip;
10789
10790 switch (INTEL_INFO(dev)->gen) {
10791 case 2:
10792 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10793 break;
10794
10795 case 3:
10796 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10797 break;
10798
10799 case 4:
10800 case 5:
10801 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10802 break;
10803
10804 case 6:
10805 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10806 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010807 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010808 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010809 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10810 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010811 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020010812
10813 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010814}
10815
Jesse Barnesb690e962010-07-19 13:53:12 -070010816/*
10817 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10818 * resume, or other times. This quirk makes sure that's the case for
10819 * affected systems.
10820 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010821static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010822{
10823 struct drm_i915_private *dev_priv = dev->dev_private;
10824
10825 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010826 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010827}
10828
Keith Packard435793d2011-07-12 14:56:22 -070010829/*
10830 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10831 */
10832static void quirk_ssc_force_disable(struct drm_device *dev)
10833{
10834 struct drm_i915_private *dev_priv = dev->dev_private;
10835 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010836 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010837}
10838
Carsten Emde4dca20e2012-03-15 15:56:26 +010010839/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010840 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10841 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010842 */
10843static void quirk_invert_brightness(struct drm_device *dev)
10844{
10845 struct drm_i915_private *dev_priv = dev->dev_private;
10846 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010847 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010848}
10849
10850struct intel_quirk {
10851 int device;
10852 int subsystem_vendor;
10853 int subsystem_device;
10854 void (*hook)(struct drm_device *dev);
10855};
10856
Egbert Eich5f85f172012-10-14 15:46:38 +020010857/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10858struct intel_dmi_quirk {
10859 void (*hook)(struct drm_device *dev);
10860 const struct dmi_system_id (*dmi_id_list)[];
10861};
10862
10863static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10864{
10865 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10866 return 1;
10867}
10868
10869static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10870 {
10871 .dmi_id_list = &(const struct dmi_system_id[]) {
10872 {
10873 .callback = intel_dmi_reverse_brightness,
10874 .ident = "NCR Corporation",
10875 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10876 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10877 },
10878 },
10879 { } /* terminating entry */
10880 },
10881 .hook = quirk_invert_brightness,
10882 },
10883};
10884
Ben Widawskyc43b5632012-04-16 14:07:40 -070010885static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010886 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010887 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010888
Jesse Barnesb690e962010-07-19 13:53:12 -070010889 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10890 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10891
Jesse Barnesb690e962010-07-19 13:53:12 -070010892 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10893 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10894
Chris Wilsona4945f92013-10-08 11:16:59 +010010895 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010896 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010897
10898 /* Lenovo U160 cannot use SSC on LVDS */
10899 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010900
10901 /* Sony Vaio Y cannot use SSC on LVDS */
10902 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010903
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010010904 /* Acer Aspire 5734Z must invert backlight brightness */
10905 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
10906
10907 /* Acer/eMachines G725 */
10908 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
10909
10910 /* Acer/eMachines e725 */
10911 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
10912
10913 /* Acer/Packard Bell NCL20 */
10914 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
10915
10916 /* Acer Aspire 4736Z */
10917 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020010918
10919 /* Acer Aspire 5336 */
10920 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070010921};
10922
10923static void intel_init_quirks(struct drm_device *dev)
10924{
10925 struct pci_dev *d = dev->pdev;
10926 int i;
10927
10928 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10929 struct intel_quirk *q = &intel_quirks[i];
10930
10931 if (d->device == q->device &&
10932 (d->subsystem_vendor == q->subsystem_vendor ||
10933 q->subsystem_vendor == PCI_ANY_ID) &&
10934 (d->subsystem_device == q->subsystem_device ||
10935 q->subsystem_device == PCI_ANY_ID))
10936 q->hook(dev);
10937 }
Egbert Eich5f85f172012-10-14 15:46:38 +020010938 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10939 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10940 intel_dmi_quirks[i].hook(dev);
10941 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010942}
10943
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010944/* Disable the VGA plane that we never use */
10945static void i915_disable_vga(struct drm_device *dev)
10946{
10947 struct drm_i915_private *dev_priv = dev->dev_private;
10948 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010949 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010950
Ville Syrjälä2b37c612014-01-22 21:32:38 +020010951 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010952 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010953 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010954 sr1 = inb(VGA_SR_DATA);
10955 outb(sr1 | 1<<5, VGA_SR_DATA);
10956 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10957 udelay(300);
10958
10959 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10960 POSTING_READ(vga_reg);
10961}
10962
Daniel Vetterf8175862012-04-10 15:50:11 +020010963void intel_modeset_init_hw(struct drm_device *dev)
10964{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010965 intel_prepare_ddi(dev);
10966
Daniel Vetterf8175862012-04-10 15:50:11 +020010967 intel_init_clock_gating(dev);
10968
Jesse Barnes5382f5f352013-12-16 16:34:24 -080010969 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070010970
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010971 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010972 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010973 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010974}
10975
Imre Deak7d708ee2013-04-17 14:04:50 +030010976void intel_modeset_suspend_hw(struct drm_device *dev)
10977{
10978 intel_suspend_hw(dev);
10979}
10980
Jesse Barnes79e53942008-11-07 14:24:08 -080010981void intel_modeset_init(struct drm_device *dev)
10982{
Jesse Barnes652c3932009-08-17 13:31:43 -070010983 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000010984 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000010985 enum pipe pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010986
10987 drm_mode_config_init(dev);
10988
10989 dev->mode_config.min_width = 0;
10990 dev->mode_config.min_height = 0;
10991
Dave Airlie019d96c2011-09-29 16:20:42 +010010992 dev->mode_config.preferred_depth = 24;
10993 dev->mode_config.prefer_shadow = 1;
10994
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010995 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010996
Jesse Barnesb690e962010-07-19 13:53:12 -070010997 intel_init_quirks(dev);
10998
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010999 intel_init_pm(dev);
11000
Ben Widawskye3c74752013-04-05 13:12:39 -070011001 if (INTEL_INFO(dev)->num_pipes == 0)
11002 return;
11003
Jesse Barnese70236a2009-09-21 10:42:27 -070011004 intel_init_display(dev);
11005
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011006 if (IS_GEN2(dev)) {
11007 dev->mode_config.max_width = 2048;
11008 dev->mode_config.max_height = 2048;
11009 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011010 dev->mode_config.max_width = 4096;
11011 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011012 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011013 dev->mode_config.max_width = 8192;
11014 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011015 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011016 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011017
Zhao Yakui28c97732009-10-09 11:39:41 +080011018 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011019 INTEL_INFO(dev)->num_pipes,
11020 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011021
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011022 for_each_pipe(pipe) {
11023 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011024 for_each_sprite(pipe, sprite) {
11025 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011026 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011027 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011028 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011029 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011030 }
11031
Jesse Barnesf42bb702013-12-16 16:34:23 -080011032 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011033 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011034
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011035 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011036 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011037
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011038 /* Just disable it once at startup */
11039 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011040 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011041
11042 /* Just in case the BIOS is doing something questionable. */
11043 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011044
Jesse Barnes8b687df2014-02-21 13:13:39 -080011045 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011046 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011047 mutex_unlock(&dev->mode_config.mutex);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011048}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011049
Daniel Vetter24929352012-07-02 20:28:59 +020011050static void
11051intel_connector_break_all_links(struct intel_connector *connector)
11052{
11053 connector->base.dpms = DRM_MODE_DPMS_OFF;
11054 connector->base.encoder = NULL;
11055 connector->encoder->connectors_active = false;
11056 connector->encoder->base.crtc = NULL;
11057}
11058
Daniel Vetter7fad7982012-07-04 17:51:47 +020011059static void intel_enable_pipe_a(struct drm_device *dev)
11060{
11061 struct intel_connector *connector;
11062 struct drm_connector *crt = NULL;
11063 struct intel_load_detect_pipe load_detect_temp;
11064
11065 /* We can't just switch on the pipe A, we need to set things up with a
11066 * proper mode and output configuration. As a gross hack, enable pipe A
11067 * by enabling the load detect pipe once. */
11068 list_for_each_entry(connector,
11069 &dev->mode_config.connector_list,
11070 base.head) {
11071 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11072 crt = &connector->base;
11073 break;
11074 }
11075 }
11076
11077 if (!crt)
11078 return;
11079
11080 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11081 intel_release_load_detect_pipe(crt, &load_detect_temp);
11082
11083
11084}
11085
Daniel Vetterfa555832012-10-10 23:14:00 +020011086static bool
11087intel_check_plane_mapping(struct intel_crtc *crtc)
11088{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011089 struct drm_device *dev = crtc->base.dev;
11090 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011091 u32 reg, val;
11092
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011093 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011094 return true;
11095
11096 reg = DSPCNTR(!crtc->plane);
11097 val = I915_READ(reg);
11098
11099 if ((val & DISPLAY_PLANE_ENABLE) &&
11100 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11101 return false;
11102
11103 return true;
11104}
11105
Daniel Vetter24929352012-07-02 20:28:59 +020011106static void intel_sanitize_crtc(struct intel_crtc *crtc)
11107{
11108 struct drm_device *dev = crtc->base.dev;
11109 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011110 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011111
Daniel Vetter24929352012-07-02 20:28:59 +020011112 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011113 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011114 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11115
11116 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011117 * disable the crtc (and hence change the state) if it is wrong. Note
11118 * that gen4+ has a fixed plane -> pipe mapping. */
11119 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011120 struct intel_connector *connector;
11121 bool plane;
11122
Daniel Vetter24929352012-07-02 20:28:59 +020011123 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11124 crtc->base.base.id);
11125
11126 /* Pipe has the wrong plane attached and the plane is active.
11127 * Temporarily change the plane mapping and disable everything
11128 * ... */
11129 plane = crtc->plane;
11130 crtc->plane = !plane;
11131 dev_priv->display.crtc_disable(&crtc->base);
11132 crtc->plane = plane;
11133
11134 /* ... and break all links. */
11135 list_for_each_entry(connector, &dev->mode_config.connector_list,
11136 base.head) {
11137 if (connector->encoder->base.crtc != &crtc->base)
11138 continue;
11139
11140 intel_connector_break_all_links(connector);
11141 }
11142
11143 WARN_ON(crtc->active);
11144 crtc->base.enabled = false;
11145 }
Daniel Vetter24929352012-07-02 20:28:59 +020011146
Daniel Vetter7fad7982012-07-04 17:51:47 +020011147 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11148 crtc->pipe == PIPE_A && !crtc->active) {
11149 /* BIOS forgot to enable pipe A, this mostly happens after
11150 * resume. Force-enable the pipe to fix this, the update_dpms
11151 * call below we restore the pipe to the right state, but leave
11152 * the required bits on. */
11153 intel_enable_pipe_a(dev);
11154 }
11155
Daniel Vetter24929352012-07-02 20:28:59 +020011156 /* Adjust the state of the output pipe according to whether we
11157 * have active connectors/encoders. */
11158 intel_crtc_update_dpms(&crtc->base);
11159
11160 if (crtc->active != crtc->base.enabled) {
11161 struct intel_encoder *encoder;
11162
11163 /* This can happen either due to bugs in the get_hw_state
11164 * functions or because the pipe is force-enabled due to the
11165 * pipe A quirk. */
11166 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11167 crtc->base.base.id,
11168 crtc->base.enabled ? "enabled" : "disabled",
11169 crtc->active ? "enabled" : "disabled");
11170
11171 crtc->base.enabled = crtc->active;
11172
11173 /* Because we only establish the connector -> encoder ->
11174 * crtc links if something is active, this means the
11175 * crtc is now deactivated. Break the links. connector
11176 * -> encoder links are only establish when things are
11177 * actually up, hence no need to break them. */
11178 WARN_ON(crtc->active);
11179
11180 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11181 WARN_ON(encoder->connectors_active);
11182 encoder->base.crtc = NULL;
11183 }
11184 }
11185}
11186
11187static void intel_sanitize_encoder(struct intel_encoder *encoder)
11188{
11189 struct intel_connector *connector;
11190 struct drm_device *dev = encoder->base.dev;
11191
11192 /* We need to check both for a crtc link (meaning that the
11193 * encoder is active and trying to read from a pipe) and the
11194 * pipe itself being active. */
11195 bool has_active_crtc = encoder->base.crtc &&
11196 to_intel_crtc(encoder->base.crtc)->active;
11197
11198 if (encoder->connectors_active && !has_active_crtc) {
11199 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11200 encoder->base.base.id,
11201 drm_get_encoder_name(&encoder->base));
11202
11203 /* Connector is active, but has no active pipe. This is
11204 * fallout from our resume register restoring. Disable
11205 * the encoder manually again. */
11206 if (encoder->base.crtc) {
11207 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11208 encoder->base.base.id,
11209 drm_get_encoder_name(&encoder->base));
11210 encoder->disable(encoder);
11211 }
11212
11213 /* Inconsistent output/port/pipe state happens presumably due to
11214 * a bug in one of the get_hw_state functions. Or someplace else
11215 * in our code, like the register restore mess on resume. Clamp
11216 * things to off as a safer default. */
11217 list_for_each_entry(connector,
11218 &dev->mode_config.connector_list,
11219 base.head) {
11220 if (connector->encoder != encoder)
11221 continue;
11222
11223 intel_connector_break_all_links(connector);
11224 }
11225 }
11226 /* Enabled encoders without active connectors will be fixed in
11227 * the crtc fixup. */
11228}
11229
Imre Deak04098752014-02-18 00:02:16 +020011230void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011231{
11232 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011233 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011234
Imre Deak04098752014-02-18 00:02:16 +020011235 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11236 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11237 i915_disable_vga(dev);
11238 }
11239}
11240
11241void i915_redisable_vga(struct drm_device *dev)
11242{
11243 struct drm_i915_private *dev_priv = dev->dev_private;
11244
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011245 /* This function can be called both from intel_modeset_setup_hw_state or
11246 * at a very early point in our resume sequence, where the power well
11247 * structures are not yet restored. Since this function is at a very
11248 * paranoid "someone might have enabled VGA while we were not looking"
11249 * level, just check if the power well is enabled instead of trying to
11250 * follow the "don't touch the power well if we don't need it" policy
11251 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011252 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011253 return;
11254
Imre Deak04098752014-02-18 00:02:16 +020011255 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011256}
11257
Daniel Vetter30e984d2013-06-05 13:34:17 +020011258static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011259{
11260 struct drm_i915_private *dev_priv = dev->dev_private;
11261 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011262 struct intel_crtc *crtc;
11263 struct intel_encoder *encoder;
11264 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011265 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011266
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011267 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11268 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011269 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011270
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011271 crtc->active = dev_priv->display.get_pipe_config(crtc,
11272 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011273
11274 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011275 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011276
11277 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11278 crtc->base.base.id,
11279 crtc->active ? "enabled" : "disabled");
11280 }
11281
Daniel Vetter53589012013-06-05 13:34:16 +020011282 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011283 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011284 intel_ddi_setup_hw_pll_state(dev);
11285
Daniel Vetter53589012013-06-05 13:34:16 +020011286 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11287 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11288
11289 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11290 pll->active = 0;
11291 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11292 base.head) {
11293 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11294 pll->active++;
11295 }
11296 pll->refcount = pll->active;
11297
Daniel Vetter35c95372013-07-17 06:55:04 +020011298 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11299 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011300 }
11301
Daniel Vetter24929352012-07-02 20:28:59 +020011302 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11303 base.head) {
11304 pipe = 0;
11305
11306 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011307 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11308 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011309 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011310 } else {
11311 encoder->base.crtc = NULL;
11312 }
11313
11314 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011315 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011316 encoder->base.base.id,
11317 drm_get_encoder_name(&encoder->base),
11318 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011319 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011320 }
11321
11322 list_for_each_entry(connector, &dev->mode_config.connector_list,
11323 base.head) {
11324 if (connector->get_hw_state(connector)) {
11325 connector->base.dpms = DRM_MODE_DPMS_ON;
11326 connector->encoder->connectors_active = true;
11327 connector->base.encoder = &connector->encoder->base;
11328 } else {
11329 connector->base.dpms = DRM_MODE_DPMS_OFF;
11330 connector->base.encoder = NULL;
11331 }
11332 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11333 connector->base.base.id,
11334 drm_get_connector_name(&connector->base),
11335 connector->base.encoder ? "enabled" : "disabled");
11336 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011337}
11338
11339/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11340 * and i915 state tracking structures. */
11341void intel_modeset_setup_hw_state(struct drm_device *dev,
11342 bool force_restore)
11343{
11344 struct drm_i915_private *dev_priv = dev->dev_private;
11345 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011346 struct intel_crtc *crtc;
11347 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011348 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011349
11350 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011351
Jesse Barnesbabea612013-06-26 18:57:38 +030011352 /*
11353 * Now that we have the config, copy it to each CRTC struct
11354 * Note that this could go away if we move to using crtc_config
11355 * checking everywhere.
11356 */
11357 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11358 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011359 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011360 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011361 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11362 crtc->base.base.id);
11363 drm_mode_debug_printmodeline(&crtc->base.mode);
11364 }
11365 }
11366
Daniel Vetter24929352012-07-02 20:28:59 +020011367 /* HW state is read out, now we need to sanitize this mess. */
11368 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11369 base.head) {
11370 intel_sanitize_encoder(encoder);
11371 }
11372
11373 for_each_pipe(pipe) {
11374 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11375 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011376 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011377 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011378
Daniel Vetter35c95372013-07-17 06:55:04 +020011379 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11380 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11381
11382 if (!pll->on || pll->active)
11383 continue;
11384
11385 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11386
11387 pll->disable(dev_priv, pll);
11388 pll->on = false;
11389 }
11390
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011391 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011392 ilk_wm_get_hw_state(dev);
11393
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011394 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011395 i915_redisable_vga(dev);
11396
Daniel Vetterf30da182013-04-11 20:22:50 +020011397 /*
11398 * We need to use raw interfaces for restoring state to avoid
11399 * checking (bogus) intermediate states.
11400 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011401 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011402 struct drm_crtc *crtc =
11403 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011404
11405 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11406 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011407 }
11408 } else {
11409 intel_modeset_update_staged_output_state(dev);
11410 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011411
11412 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011413}
11414
11415void intel_modeset_gem_init(struct drm_device *dev)
11416{
Chris Wilson1833b132012-05-09 11:56:28 +010011417 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011418
11419 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011420}
11421
Imre Deak4932e2c2014-02-11 17:12:48 +020011422void intel_connector_unregister(struct intel_connector *intel_connector)
11423{
11424 struct drm_connector *connector = &intel_connector->base;
11425
11426 intel_panel_destroy_backlight(connector);
11427 drm_sysfs_connector_remove(connector);
11428}
11429
Jesse Barnes79e53942008-11-07 14:24:08 -080011430void intel_modeset_cleanup(struct drm_device *dev)
11431{
Jesse Barnes652c3932009-08-17 13:31:43 -070011432 struct drm_i915_private *dev_priv = dev->dev_private;
11433 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011434 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011435
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011436 /*
11437 * Interrupts and polling as the first thing to avoid creating havoc.
11438 * Too much stuff here (turning of rps, connectors, ...) would
11439 * experience fancy races otherwise.
11440 */
11441 drm_irq_uninstall(dev);
11442 cancel_work_sync(&dev_priv->hotplug_work);
11443 /*
11444 * Due to the hpd irq storm handling the hotplug work can re-arm the
11445 * poll handlers. Hence disable polling after hpd handling is shut down.
11446 */
Keith Packardf87ea762010-10-03 19:36:26 -070011447 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011448
Jesse Barnes652c3932009-08-17 13:31:43 -070011449 mutex_lock(&dev->struct_mutex);
11450
Jesse Barnes723bfd72010-10-07 16:01:13 -070011451 intel_unregister_dsm_handler();
11452
Jesse Barnes652c3932009-08-17 13:31:43 -070011453 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11454 /* Skip inactive CRTCs */
11455 if (!crtc->fb)
11456 continue;
11457
Daniel Vetter3dec0092010-08-20 21:40:52 +020011458 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011459 }
11460
Chris Wilson973d04f2011-07-08 12:22:37 +010011461 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011462
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011463 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011464
Daniel Vetter930ebb42012-06-29 23:32:16 +020011465 ironlake_teardown_rc6(dev);
11466
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011467 mutex_unlock(&dev->struct_mutex);
11468
Chris Wilson1630fe72011-07-08 12:22:42 +010011469 /* flush any delayed tasks or pending work */
11470 flush_scheduled_work();
11471
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011472 /* destroy the backlight and sysfs files before encoders/connectors */
11473 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020011474 struct intel_connector *intel_connector;
11475
11476 intel_connector = to_intel_connector(connector);
11477 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011478 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011479
Jesse Barnes79e53942008-11-07 14:24:08 -080011480 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011481
11482 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011483}
11484
Dave Airlie28d52042009-09-21 14:33:58 +100011485/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011486 * Return which encoder is currently attached for connector.
11487 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011488struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011489{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011490 return &intel_attached_encoder(connector)->base;
11491}
Jesse Barnes79e53942008-11-07 14:24:08 -080011492
Chris Wilsondf0e9242010-09-09 16:20:55 +010011493void intel_connector_attach_encoder(struct intel_connector *connector,
11494 struct intel_encoder *encoder)
11495{
11496 connector->encoder = encoder;
11497 drm_mode_connector_attach_encoder(&connector->base,
11498 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011499}
Dave Airlie28d52042009-09-21 14:33:58 +100011500
11501/*
11502 * set vga decode state - true == enable VGA decode
11503 */
11504int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11505{
11506 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011507 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011508 u16 gmch_ctrl;
11509
Chris Wilson75fa0412014-02-07 18:37:02 -020011510 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11511 DRM_ERROR("failed to read control word\n");
11512 return -EIO;
11513 }
11514
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011515 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11516 return 0;
11517
Dave Airlie28d52042009-09-21 14:33:58 +100011518 if (state)
11519 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11520 else
11521 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011522
11523 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11524 DRM_ERROR("failed to write control word\n");
11525 return -EIO;
11526 }
11527
Dave Airlie28d52042009-09-21 14:33:58 +100011528 return 0;
11529}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011530
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011531struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011532
11533 u32 power_well_driver;
11534
Chris Wilson63b66e52013-08-08 15:12:06 +020011535 int num_transcoders;
11536
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011537 struct intel_cursor_error_state {
11538 u32 control;
11539 u32 position;
11540 u32 base;
11541 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011542 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011543
11544 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011545 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011546 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011547 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011548
11549 struct intel_plane_error_state {
11550 u32 control;
11551 u32 stride;
11552 u32 size;
11553 u32 pos;
11554 u32 addr;
11555 u32 surface;
11556 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011557 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011558
11559 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011560 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011561 enum transcoder cpu_transcoder;
11562
11563 u32 conf;
11564
11565 u32 htotal;
11566 u32 hblank;
11567 u32 hsync;
11568 u32 vtotal;
11569 u32 vblank;
11570 u32 vsync;
11571 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011572};
11573
11574struct intel_display_error_state *
11575intel_display_capture_error_state(struct drm_device *dev)
11576{
Akshay Joshi0206e352011-08-16 15:34:10 -040011577 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011578 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011579 int transcoders[] = {
11580 TRANSCODER_A,
11581 TRANSCODER_B,
11582 TRANSCODER_C,
11583 TRANSCODER_EDP,
11584 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011585 int i;
11586
Chris Wilson63b66e52013-08-08 15:12:06 +020011587 if (INTEL_INFO(dev)->num_pipes == 0)
11588 return NULL;
11589
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011590 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011591 if (error == NULL)
11592 return NULL;
11593
Imre Deak190be112013-11-25 17:15:31 +020011594 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011595 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11596
Damien Lespiau52331302012-08-15 19:23:25 +010011597 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011598 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011599 intel_display_power_enabled_sw(dev_priv,
11600 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020011601 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011602 continue;
11603
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011604 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11605 error->cursor[i].control = I915_READ(CURCNTR(i));
11606 error->cursor[i].position = I915_READ(CURPOS(i));
11607 error->cursor[i].base = I915_READ(CURBASE(i));
11608 } else {
11609 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11610 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11611 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11612 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011613
11614 error->plane[i].control = I915_READ(DSPCNTR(i));
11615 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011616 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011617 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011618 error->plane[i].pos = I915_READ(DSPPOS(i));
11619 }
Paulo Zanonica291362013-03-06 20:03:14 -030011620 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11621 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011622 if (INTEL_INFO(dev)->gen >= 4) {
11623 error->plane[i].surface = I915_READ(DSPSURF(i));
11624 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11625 }
11626
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011627 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011628 }
11629
11630 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11631 if (HAS_DDI(dev_priv->dev))
11632 error->num_transcoders++; /* Account for eDP. */
11633
11634 for (i = 0; i < error->num_transcoders; i++) {
11635 enum transcoder cpu_transcoder = transcoders[i];
11636
Imre Deakddf9c532013-11-27 22:02:02 +020011637 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011638 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011639 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011640 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011641 continue;
11642
Chris Wilson63b66e52013-08-08 15:12:06 +020011643 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11644
11645 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11646 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11647 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11648 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11649 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11650 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11651 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011652 }
11653
11654 return error;
11655}
11656
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011657#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11658
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011659void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011660intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011661 struct drm_device *dev,
11662 struct intel_display_error_state *error)
11663{
11664 int i;
11665
Chris Wilson63b66e52013-08-08 15:12:06 +020011666 if (!error)
11667 return;
11668
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011669 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020011670 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011671 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011672 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011673 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011674 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020011675 err_printf(m, " Power: %s\n",
11676 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011677 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011678
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011679 err_printf(m, "Plane [%d]:\n", i);
11680 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11681 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011682 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011683 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11684 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011685 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011686 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011687 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011688 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011689 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11690 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011691 }
11692
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011693 err_printf(m, "Cursor [%d]:\n", i);
11694 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11695 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11696 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011697 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011698
11699 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010011700 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020011701 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011702 err_printf(m, " Power: %s\n",
11703 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020011704 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11705 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11706 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11707 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11708 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11709 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11710 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11711 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011712}