blob: 1d33cea01a1b72e8dc517421e362945a88b996f4 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530173static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200174
Egbert Eich0706f172015-09-23 16:15:27 +0200175/* For display hotplug interrupt */
176static inline void
177i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
178 uint32_t mask,
179 uint32_t bits)
180{
181 uint32_t val;
182
Chris Wilson67520412017-03-02 13:28:01 +0000183 lockdep_assert_held(&dev_priv->irq_lock);
Egbert Eich0706f172015-09-23 16:15:27 +0200184 WARN_ON(bits & ~mask);
185
186 val = I915_READ(PORT_HOTPLUG_EN);
187 val &= ~mask;
188 val |= bits;
189 I915_WRITE(PORT_HOTPLUG_EN, val);
190}
191
192/**
193 * i915_hotplug_interrupt_update - update hotplug interrupt enable
194 * @dev_priv: driver private
195 * @mask: bits to update
196 * @bits: bits to enable
197 * NOTE: the HPD enable bits are modified both inside and outside
198 * of an interrupt context. To avoid that read-modify-write cycles
199 * interfer, these bits are protected by a spinlock. Since this
200 * function is usually not called from a context where the lock is
201 * held already, this function acquires the lock itself. A non-locking
202 * version is also available.
203 */
204void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
205 uint32_t mask,
206 uint32_t bits)
207{
208 spin_lock_irq(&dev_priv->irq_lock);
209 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
210 spin_unlock_irq(&dev_priv->irq_lock);
211}
212
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300213/**
214 * ilk_update_display_irq - update DEIMR
215 * @dev_priv: driver private
216 * @interrupt_mask: mask of interrupt bits to update
217 * @enabled_irq_mask: mask of interrupt bits to enable
218 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200219void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220 uint32_t interrupt_mask,
221 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800222{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300223 uint32_t new_val;
224
Chris Wilson67520412017-03-02 13:28:01 +0000225 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 WARN_ON(enabled_irq_mask & ~interrupt_mask);
228
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700229 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300231
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300232 new_val = dev_priv->irq_mask;
233 new_val &= ~interrupt_mask;
234 new_val |= (~enabled_irq_mask & interrupt_mask);
235
236 if (new_val != dev_priv->irq_mask) {
237 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000238 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000239 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800240 }
241}
242
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300243/**
244 * ilk_update_gt_irq - update GTIMR
245 * @dev_priv: driver private
246 * @interrupt_mask: mask of interrupt bits to update
247 * @enabled_irq_mask: mask of interrupt bits to enable
248 */
249static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
250 uint32_t interrupt_mask,
251 uint32_t enabled_irq_mask)
252{
Chris Wilson67520412017-03-02 13:28:01 +0000253 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300254
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100255 WARN_ON(enabled_irq_mask & ~interrupt_mask);
256
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300259
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300260 dev_priv->gt_irq_mask &= ~interrupt_mask;
261 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
262 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100268 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300269}
270
Daniel Vetter480c8032014-07-16 09:49:40 +0200271void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300272{
273 ilk_update_gt_irq(dev_priv, mask, 0);
274}
275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200276static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200277{
278 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279}
280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200281static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200282{
283 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284}
285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200286static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200287{
288 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289}
290
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300291/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200292 * snb_update_pm_irq - update GEN6_PMIMR
293 * @dev_priv: driver private
294 * @interrupt_mask: mask of interrupt bits to update
295 * @enabled_irq_mask: mask of interrupt bits to enable
296 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300297static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298 uint32_t interrupt_mask,
299 uint32_t enabled_irq_mask)
300{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300301 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300302
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100303 WARN_ON(enabled_irq_mask & ~interrupt_mask);
304
Chris Wilson67520412017-03-02 13:28:01 +0000305 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300306
Akash Goelf4e9af42016-10-12 21:54:30 +0530307 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300308 new_val &= ~interrupt_mask;
309 new_val |= (~enabled_irq_mask & interrupt_mask);
310
Akash Goelf4e9af42016-10-12 21:54:30 +0530311 if (new_val != dev_priv->pm_imr) {
312 dev_priv->pm_imr = new_val;
313 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200314 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300316}
317
Akash Goelf4e9af42016-10-12 21:54:30 +0530318void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300319{
Imre Deak9939fba2014-11-20 23:01:47 +0200320 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
321 return;
322
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323 snb_update_pm_irq(dev_priv, mask, mask);
324}
325
Akash Goelf4e9af42016-10-12 21:54:30 +0530326static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Akash Goelf4e9af42016-10-12 21:54:30 +0530331void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
Akash Goelf4e9af42016-10-12 21:54:30 +0530336 __gen6_mask_pm_irq(dev_priv, mask);
337}
338
339void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340{
341 i915_reg_t reg = gen6_pm_iir(dev_priv);
342
Chris Wilson67520412017-03-02 13:28:01 +0000343 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530344
345 I915_WRITE(reg, reset_mask);
346 I915_WRITE(reg, reset_mask);
347 POSTING_READ(reg);
348}
349
350void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351{
Chris Wilson67520412017-03-02 13:28:01 +0000352 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530353
354 dev_priv->pm_ier |= enable_mask;
355 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356 gen6_unmask_pm_irq(dev_priv, enable_mask);
357 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358}
359
360void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361{
Chris Wilson67520412017-03-02 13:28:01 +0000362 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530363
364 dev_priv->pm_ier &= ~disable_mask;
365 __gen6_mask_pm_irq(dev_priv, disable_mask);
366 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300368}
369
Chris Wilsondc979972016-05-10 14:10:04 +0100370void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200371{
Imre Deak3cc134e2014-11-19 15:30:03 +0200372 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530373 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Imre Deak096fad92015-03-23 19:11:35 +0200374 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200375 spin_unlock_irq(&dev_priv->irq_lock);
376}
377
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100378void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200379{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100380 if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381 return;
382
Imre Deakb900b942014-11-05 20:48:48 +0200383 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100384 WARN_ON_ONCE(dev_priv->rps.pm_iir);
385 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200386 dev_priv->rps.interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200387 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200388
Imre Deakb900b942014-11-05 20:48:48 +0200389 spin_unlock_irq(&dev_priv->irq_lock);
390}
391
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100392void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200393{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100394 if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
395 return;
396
Imre Deakd4d70aa2014-11-19 15:30:04 +0200397 spin_lock_irq(&dev_priv->irq_lock);
398 dev_priv->rps.interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200399
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100400 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200401
Akash Goelf4e9af42016-10-12 21:54:30 +0530402 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200403
404 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100405 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100406
407 /* Now that we will not be generating any more work, flush any
408 * outsanding tasks. As we are called on the RPS idle path,
409 * we will reset the GPU to minimum frequencies, so the current
410 * state of the worker can be discarded.
411 */
412 cancel_work_sync(&dev_priv->rps.work);
413 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200414}
415
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530416void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
417{
418 spin_lock_irq(&dev_priv->irq_lock);
419 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
420 spin_unlock_irq(&dev_priv->irq_lock);
421}
422
423void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
424{
425 spin_lock_irq(&dev_priv->irq_lock);
426 if (!dev_priv->guc.interrupts_enabled) {
427 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
428 dev_priv->pm_guc_events);
429 dev_priv->guc.interrupts_enabled = true;
430 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
431 }
432 spin_unlock_irq(&dev_priv->irq_lock);
433}
434
435void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
436{
437 spin_lock_irq(&dev_priv->irq_lock);
438 dev_priv->guc.interrupts_enabled = false;
439
440 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
441
442 spin_unlock_irq(&dev_priv->irq_lock);
443 synchronize_irq(dev_priv->drm.irq);
444
445 gen9_reset_guc_interrupts(dev_priv);
446}
447
Ben Widawsky09610212014-05-15 20:58:08 +0300448/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200449 * bdw_update_port_irq - update DE port interrupt
450 * @dev_priv: driver private
451 * @interrupt_mask: mask of interrupt bits to update
452 * @enabled_irq_mask: mask of interrupt bits to enable
453 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300454static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
455 uint32_t interrupt_mask,
456 uint32_t enabled_irq_mask)
457{
458 uint32_t new_val;
459 uint32_t old_val;
460
Chris Wilson67520412017-03-02 13:28:01 +0000461 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300462
463 WARN_ON(enabled_irq_mask & ~interrupt_mask);
464
465 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
466 return;
467
468 old_val = I915_READ(GEN8_DE_PORT_IMR);
469
470 new_val = old_val;
471 new_val &= ~interrupt_mask;
472 new_val |= (~enabled_irq_mask & interrupt_mask);
473
474 if (new_val != old_val) {
475 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
476 POSTING_READ(GEN8_DE_PORT_IMR);
477 }
478}
479
480/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200481 * bdw_update_pipe_irq - update DE pipe interrupt
482 * @dev_priv: driver private
483 * @pipe: pipe whose interrupt to update
484 * @interrupt_mask: mask of interrupt bits to update
485 * @enabled_irq_mask: mask of interrupt bits to enable
486 */
487void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
488 enum pipe pipe,
489 uint32_t interrupt_mask,
490 uint32_t enabled_irq_mask)
491{
492 uint32_t new_val;
493
Chris Wilson67520412017-03-02 13:28:01 +0000494 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä013d3752015-11-23 18:06:17 +0200495
496 WARN_ON(enabled_irq_mask & ~interrupt_mask);
497
498 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
499 return;
500
501 new_val = dev_priv->de_irq_mask[pipe];
502 new_val &= ~interrupt_mask;
503 new_val |= (~enabled_irq_mask & interrupt_mask);
504
505 if (new_val != dev_priv->de_irq_mask[pipe]) {
506 dev_priv->de_irq_mask[pipe] = new_val;
507 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
508 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
509 }
510}
511
512/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200513 * ibx_display_interrupt_update - update SDEIMR
514 * @dev_priv: driver private
515 * @interrupt_mask: mask of interrupt bits to update
516 * @enabled_irq_mask: mask of interrupt bits to enable
517 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200518void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
519 uint32_t interrupt_mask,
520 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200521{
522 uint32_t sdeimr = I915_READ(SDEIMR);
523 sdeimr &= ~interrupt_mask;
524 sdeimr |= (~enabled_irq_mask & interrupt_mask);
525
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100526 WARN_ON(enabled_irq_mask & ~interrupt_mask);
527
Chris Wilson67520412017-03-02 13:28:01 +0000528 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterfee884e2013-07-04 23:35:21 +0200529
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700530 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300531 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300532
Daniel Vetterfee884e2013-07-04 23:35:21 +0200533 I915_WRITE(SDEIMR, sdeimr);
534 POSTING_READ(SDEIMR);
535}
Paulo Zanoni86642812013-04-12 17:57:57 -0300536
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100537static void
Imre Deak755e9012014-02-10 18:42:47 +0200538__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
539 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800540{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200541 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200542 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800543
Chris Wilson67520412017-03-02 13:28:01 +0000544 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200545 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200546
Ville Syrjälä04feced2014-04-03 13:28:33 +0300547 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
548 status_mask & ~PIPESTAT_INT_STATUS_MASK,
549 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
550 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200551 return;
552
553 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200554 return;
555
Imre Deak91d181d2014-02-10 18:42:49 +0200556 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
557
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200558 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200559 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200560 I915_WRITE(reg, pipestat);
561 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800562}
563
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100564static void
Imre Deak755e9012014-02-10 18:42:47 +0200565__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
566 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800567{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200568 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200569 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800570
Chris Wilson67520412017-03-02 13:28:01 +0000571 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200572 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200573
Ville Syrjälä04feced2014-04-03 13:28:33 +0300574 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
575 status_mask & ~PIPESTAT_INT_STATUS_MASK,
576 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
577 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200578 return;
579
Imre Deak755e9012014-02-10 18:42:47 +0200580 if ((pipestat & enable_mask) == 0)
581 return;
582
Imre Deak91d181d2014-02-10 18:42:49 +0200583 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
584
Imre Deak755e9012014-02-10 18:42:47 +0200585 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200586 I915_WRITE(reg, pipestat);
587 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800588}
589
Imre Deak10c59c52014-02-10 18:42:48 +0200590static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
591{
592 u32 enable_mask = status_mask << 16;
593
594 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300595 * On pipe A we don't support the PSR interrupt yet,
596 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200597 */
598 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
599 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300600 /*
601 * On pipe B and C we don't support the PSR interrupt yet, on pipe
602 * A the same bit is for perf counters which we don't use either.
603 */
604 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
605 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200606
607 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
608 SPRITE0_FLIP_DONE_INT_EN_VLV |
609 SPRITE1_FLIP_DONE_INT_EN_VLV);
610 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
611 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
612 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
613 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
614
615 return enable_mask;
616}
617
Imre Deak755e9012014-02-10 18:42:47 +0200618void
619i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
620 u32 status_mask)
621{
622 u32 enable_mask;
623
Wayne Boyer666a4532015-12-09 12:29:35 -0800624 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100625 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200626 status_mask);
627 else
628 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200629 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
630}
631
632void
633i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
634 u32 status_mask)
635{
636 u32 enable_mask;
637
Wayne Boyer666a4532015-12-09 12:29:35 -0800638 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100639 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200640 status_mask);
641 else
642 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200643 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
644}
645
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000646/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300647 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100648 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000649 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100650static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000651{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100652 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300653 return;
654
Daniel Vetter13321782014-09-15 14:55:29 +0200655 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000656
Imre Deak755e9012014-02-10 18:42:47 +0200657 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100658 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200659 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200660 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000661
Daniel Vetter13321782014-09-15 14:55:29 +0200662 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000663}
664
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300665/*
666 * This timing diagram depicts the video signal in and
667 * around the vertical blanking period.
668 *
669 * Assumptions about the fictitious mode used in this example:
670 * vblank_start >= 3
671 * vsync_start = vblank_start + 1
672 * vsync_end = vblank_start + 2
673 * vtotal = vblank_start + 3
674 *
675 * start of vblank:
676 * latch double buffered registers
677 * increment frame counter (ctg+)
678 * generate start of vblank interrupt (gen4+)
679 * |
680 * | frame start:
681 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
682 * | may be shifted forward 1-3 extra lines via PIPECONF
683 * | |
684 * | | start of vsync:
685 * | | generate vsync interrupt
686 * | | |
687 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
688 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
689 * ----va---> <-----------------vb--------------------> <--------va-------------
690 * | | <----vs-----> |
691 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
692 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
693 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
694 * | | |
695 * last visible pixel first visible pixel
696 * | increment frame counter (gen3/4)
697 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
698 *
699 * x = horizontal active
700 * _ = horizontal blanking
701 * hs = horizontal sync
702 * va = vertical active
703 * vb = vertical blanking
704 * vs = vertical sync
705 * vbs = vblank_start (number)
706 *
707 * Summary:
708 * - most events happen at the start of horizontal sync
709 * - frame start happens at the start of horizontal blank, 1-4 lines
710 * (depending on PIPECONF settings) after the start of vblank
711 * - gen3/4 pixel and frame counter are synchronized with the start
712 * of horizontal active on the first line of vertical active
713 */
714
Keith Packard42f52ef2008-10-18 19:39:29 -0700715/* Called from drm generic code, passed a 'crtc', which
716 * we use as a pipe index
717 */
Thierry Reding88e72712015-09-24 18:35:31 +0200718static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700719{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100720 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200721 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300722 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200723 const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
Ville Syrjälä694e4092017-03-09 17:44:30 +0200724 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700725
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100726 htotal = mode->crtc_htotal;
727 hsync_start = mode->crtc_hsync_start;
728 vbl_start = mode->crtc_vblank_start;
729 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
730 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300731
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300732 /* Convert to pixel count */
733 vbl_start *= htotal;
734
735 /* Start of vblank event occurs at start of hsync */
736 vbl_start -= htotal - hsync_start;
737
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800738 high_frame = PIPEFRAME(pipe);
739 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100740
Ville Syrjälä694e4092017-03-09 17:44:30 +0200741 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
742
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700743 /*
744 * High & low register fields aren't synchronized, so make sure
745 * we get a low value that's stable across two reads of the high
746 * register.
747 */
748 do {
Ville Syrjälä694e4092017-03-09 17:44:30 +0200749 high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
750 low = I915_READ_FW(low_frame);
751 high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700752 } while (high1 != high2);
753
Ville Syrjälä694e4092017-03-09 17:44:30 +0200754 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
755
Chris Wilson5eddb702010-09-11 13:48:45 +0100756 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300757 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100758 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300759
760 /*
761 * The frame counter increments at beginning of active.
762 * Cook up a vblank counter by also checking the pixel
763 * counter against vblank start.
764 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200765 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700766}
767
Dave Airlie974e59b2015-10-30 09:45:33 +1000768static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800769{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100770 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800771
Ville Syrjälä649636e2015-09-22 19:50:01 +0300772 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800773}
774
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300775/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300776static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
777{
778 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100779 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200780 const struct drm_display_mode *mode;
781 struct drm_vblank_crtc *vblank;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300782 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300783 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300784
Ville Syrjälä72259532017-03-02 19:15:05 +0200785 if (!crtc->active)
786 return -1;
787
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200788 vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
789 mode = &vblank->hwmode;
790
Ville Syrjälä80715b22014-05-15 20:23:23 +0300791 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300792 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
793 vtotal /= 2;
794
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100795 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300796 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300797 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300798 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300799
800 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700801 * On HSW, the DSL reg (0x70000) appears to return 0 if we
802 * read it just before the start of vblank. So try it again
803 * so we don't accidentally end up spanning a vblank frame
804 * increment, causing the pipe_update_end() code to squak at us.
805 *
806 * The nature of this problem means we can't simply check the ISR
807 * bit and return the vblank start value; nor can we use the scanline
808 * debug register in the transcoder as it appears to have the same
809 * problem. We may need to extend this to include other platforms,
810 * but so far testing only shows the problem on HSW.
811 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100812 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700813 int i, temp;
814
815 for (i = 0; i < 100; i++) {
816 udelay(1);
Ville Syrjälä707bdd32017-03-09 17:44:31 +0200817 temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Jesse Barnes41b578f2015-09-22 12:15:54 -0700818 if (temp != position) {
819 position = temp;
820 break;
821 }
822 }
823 }
824
825 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300826 * See update_scanline_offset() for the details on the
827 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300828 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300829 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300830}
831
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200832static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
833 bool in_vblank_irq, int *vpos, int *hpos,
834 ktime_t *stime, ktime_t *etime,
835 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100836{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100837 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä98187832016-10-31 22:37:10 +0200838 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
839 pipe);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300840 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300841 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100842 bool in_vbl = true;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100843 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100844
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200845 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100846 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800847 "pipe %c\n", pipe_name(pipe));
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200848 return false;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100849 }
850
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300851 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300852 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300853 vtotal = mode->crtc_vtotal;
854 vbl_start = mode->crtc_vblank_start;
855 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100856
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200857 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
858 vbl_start = DIV_ROUND_UP(vbl_start, 2);
859 vbl_end /= 2;
860 vtotal /= 2;
861 }
862
Mario Kleinerad3543e2013-10-30 05:13:08 +0100863 /*
864 * Lock uncore.lock, as we will do multiple timing critical raw
865 * register reads, potentially with preemption disabled, so the
866 * following code must not block on uncore.lock.
867 */
868 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300869
Mario Kleinerad3543e2013-10-30 05:13:08 +0100870 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
871
872 /* Get optional system timestamp before query. */
873 if (stime)
874 *stime = ktime_get();
875
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100876 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100877 /* No obvious pixelcount register. Only query vertical
878 * scanout position from Display scan line register.
879 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300880 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100881 } else {
882 /* Have access to pixelcount since start of frame.
883 * We can split this into vertical and horizontal
884 * scanout position.
885 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300886 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100887
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300888 /* convert to pixel counts */
889 vbl_start *= htotal;
890 vbl_end *= htotal;
891 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300892
893 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300894 * In interlaced modes, the pixel counter counts all pixels,
895 * so one field will have htotal more pixels. In order to avoid
896 * the reported position from jumping backwards when the pixel
897 * counter is beyond the length of the shorter field, just
898 * clamp the position the length of the shorter field. This
899 * matches how the scanline counter based position works since
900 * the scanline counter doesn't count the two half lines.
901 */
902 if (position >= vtotal)
903 position = vtotal - 1;
904
905 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300906 * Start of vblank interrupt is triggered at start of hsync,
907 * just prior to the first active line of vblank. However we
908 * consider lines to start at the leading edge of horizontal
909 * active. So, should we get here before we've crossed into
910 * the horizontal active of the first line in vblank, we would
911 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
912 * always add htotal-hsync_start to the current pixel position.
913 */
914 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300915 }
916
Mario Kleinerad3543e2013-10-30 05:13:08 +0100917 /* Get optional system timestamp after query. */
918 if (etime)
919 *etime = ktime_get();
920
921 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
922
923 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
924
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300925 in_vbl = position >= vbl_start && position < vbl_end;
926
927 /*
928 * While in vblank, position will be negative
929 * counting up towards 0 at vbl_end. And outside
930 * vblank, position will be positive counting
931 * up since vbl_end.
932 */
933 if (position >= vbl_start)
934 position -= vbl_end;
935 else
936 position += vtotal - vbl_end;
937
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100938 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300939 *vpos = position;
940 *hpos = 0;
941 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100942 *vpos = position / htotal;
943 *hpos = position - (*vpos * htotal);
944 }
945
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200946 return true;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100947}
948
Ville Syrjäläa225f072014-04-29 13:35:45 +0300949int intel_get_crtc_scanline(struct intel_crtc *crtc)
950{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100951 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +0300952 unsigned long irqflags;
953 int position;
954
955 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
956 position = __intel_get_crtc_scanline(crtc);
957 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
958
959 return position;
960}
961
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100962static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800963{
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000964 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200965 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200966
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200967 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800968
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200969 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
970
Daniel Vetter20e4d402012-08-08 23:35:39 +0200971 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200972
Jesse Barnes7648fa92010-05-20 14:28:11 -0700973 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000974 busy_up = I915_READ(RCPREVBSYTUPAVG);
975 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800976 max_avg = I915_READ(RCBMAXAVG);
977 min_avg = I915_READ(RCBMINAVG);
978
979 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000980 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200981 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
982 new_delay = dev_priv->ips.cur_delay - 1;
983 if (new_delay < dev_priv->ips.max_delay)
984 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000985 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200986 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
987 new_delay = dev_priv->ips.cur_delay + 1;
988 if (new_delay > dev_priv->ips.min_delay)
989 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800990 }
991
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100992 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200993 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800994
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200995 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200996
Jesse Barnesf97108d2010-01-29 11:27:07 -0800997 return;
998}
999
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001000static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01001001{
Chris Wilson56299fb2017-02-27 20:58:48 +00001002 struct drm_i915_gem_request *rq = NULL;
1003 struct intel_wait *wait;
Tvrtko Ursulindffabc82017-02-21 09:13:48 +00001004
Chris Wilson2246bea2017-02-17 15:13:00 +00001005 atomic_inc(&engine->irq_count);
Chris Wilson538b2572017-01-24 15:18:05 +00001006 set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson56299fb2017-02-27 20:58:48 +00001007
Chris Wilson61d3dc72017-03-03 19:08:24 +00001008 spin_lock(&engine->breadcrumbs.irq_lock);
1009 wait = engine->breadcrumbs.irq_wait;
Chris Wilson56299fb2017-02-27 20:58:48 +00001010 if (wait) {
1011 /* We use a callback from the dma-fence to submit
1012 * requests after waiting on our own requests. To
1013 * ensure minimum delay in queuing the next request to
1014 * hardware, signal the fence now rather than wait for
1015 * the signaler to be woken up. We still wake up the
1016 * waiter in order to handle the irq-seqno coherency
1017 * issues (we may receive the interrupt before the
1018 * seqno is written, see __i915_request_irq_complete())
1019 * and to handle coalescing of multiple seqno updates
1020 * and many waiters.
1021 */
1022 if (i915_seqno_passed(intel_engine_get_seqno(engine),
Chris Wilsondb939912017-03-15 21:07:26 +00001023 wait->seqno) &&
1024 !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
1025 &wait->request->fence.flags))
Chris Wilson24754d72017-03-03 14:45:57 +00001026 rq = i915_gem_request_get(wait->request);
Chris Wilson56299fb2017-02-27 20:58:48 +00001027
1028 wake_up_process(wait->tsk);
Chris Wilson67b807a82017-02-27 20:58:50 +00001029 } else {
1030 __intel_engine_disarm_breadcrumbs(engine);
Chris Wilson56299fb2017-02-27 20:58:48 +00001031 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001032 spin_unlock(&engine->breadcrumbs.irq_lock);
Chris Wilson56299fb2017-02-27 20:58:48 +00001033
Chris Wilson24754d72017-03-03 14:45:57 +00001034 if (rq) {
Chris Wilson56299fb2017-02-27 20:58:48 +00001035 dma_fence_signal(&rq->fence);
Chris Wilson24754d72017-03-03 14:45:57 +00001036 i915_gem_request_put(rq);
1037 }
Chris Wilson56299fb2017-02-27 20:58:48 +00001038
1039 trace_intel_engine_notify(engine, wait);
Chris Wilson549f7362010-10-19 11:19:32 +01001040}
1041
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001042static void vlv_c0_read(struct drm_i915_private *dev_priv,
1043 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001044{
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001045 ei->ktime = ktime_get_raw();
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001046 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1047 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001048}
1049
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001050void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1051{
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001052 memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001053}
1054
1055static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1056{
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001057 const struct intel_rps_ei *prev = &dev_priv->rps.ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001058 struct intel_rps_ei now;
1059 u32 events = 0;
1060
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001061 if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001062 return 0;
1063
1064 vlv_c0_read(dev_priv, &now);
Deepak S31685c22014-07-03 17:33:01 -04001065
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001066 if (prev->ktime) {
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001067 u64 time, c0;
Chris Wilson569884e2017-03-09 21:12:31 +00001068 u32 render, media;
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001069
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001070 time = ktime_us_delta(now.ktime, prev->ktime);
Chris Wilson8f68d592017-03-13 17:06:17 +00001071
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001072 time *= dev_priv->czclk_freq;
1073
1074 /* Workload can be split between render + media,
1075 * e.g. SwapBuffers being blitted in X after being rendered in
1076 * mesa. To account for this we need to combine both engines
1077 * into our activity counter.
1078 */
Chris Wilson569884e2017-03-09 21:12:31 +00001079 render = now.render_c0 - prev->render_c0;
1080 media = now.media_c0 - prev->media_c0;
1081 c0 = max(render, media);
Mika Kuoppala6b7f6aa2017-03-15 18:12:59 +02001082 c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001083
1084 if (c0 > time * dev_priv->rps.up_threshold)
1085 events = GEN6_PM_RP_UP_THRESHOLD;
1086 else if (c0 < time * dev_priv->rps.down_threshold)
1087 events = GEN6_PM_RP_DOWN_THRESHOLD;
Deepak S31685c22014-07-03 17:33:01 -04001088 }
1089
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001090 dev_priv->rps.ei = now;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001091 return events;
Deepak S31685c22014-07-03 17:33:01 -04001092}
1093
Ben Widawsky4912d042011-04-25 11:25:20 -07001094static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001095{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001096 struct drm_i915_private *dev_priv =
1097 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001098 bool client_boost = false;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001099 int new_delay, adj, min, max;
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001100 u32 pm_iir = 0;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001101
Daniel Vetter59cdb632013-07-04 23:35:28 +02001102 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001103 if (dev_priv->rps.interrupts_enabled) {
1104 pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001105 client_boost = atomic_read(&dev_priv->rps.num_waiters);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001106 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001107 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001108
Paulo Zanoni60611c12013-08-15 11:50:01 -03001109 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301110 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001111 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001112 goto out;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001113
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001114 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001115
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001116 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1117
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001118 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001119 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001120 min = dev_priv->rps.min_freq_softlimit;
1121 max = dev_priv->rps.max_freq_softlimit;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001122 if (client_boost)
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001123 max = dev_priv->rps.max_freq;
1124 if (client_boost && new_delay < dev_priv->rps.boost_freq) {
1125 new_delay = dev_priv->rps.boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001126 adj = 0;
1127 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001128 if (adj > 0)
1129 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001130 else /* CHV needs even encode values */
1131 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301132
1133 if (new_delay >= dev_priv->rps.max_freq_softlimit)
1134 adj = 0;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001135 } else if (client_boost) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001136 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001137 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001138 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1139 new_delay = dev_priv->rps.efficient_freq;
Chris Wilson17136d52017-02-10 15:03:47 +00001140 else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
Ben Widawskyb39fb292014-03-19 18:31:11 -07001141 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001142 adj = 0;
1143 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1144 if (adj < 0)
1145 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001146 else /* CHV needs even encode values */
1147 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301148
1149 if (new_delay <= dev_priv->rps.min_freq_softlimit)
1150 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001151 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001152 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001153 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001154
Chris Wilsonedcf2842015-04-07 16:20:29 +01001155 dev_priv->rps.last_adj = adj;
1156
Ben Widawsky79249632012-09-07 19:43:42 -07001157 /* sysfs frequency interfaces may have snuck in while servicing the
1158 * interrupt
1159 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001160 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001161 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301162
Chris Wilson9fcee2f2017-01-26 10:19:19 +00001163 if (intel_set_rps(dev_priv, new_delay)) {
1164 DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1165 dev_priv->rps.last_adj = 0;
1166 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001167
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001168 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001169
1170out:
1171 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1172 spin_lock_irq(&dev_priv->irq_lock);
1173 if (dev_priv->rps.interrupts_enabled)
1174 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
1175 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001176}
1177
Ben Widawskye3689192012-05-25 16:56:22 -07001178
1179/**
1180 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1181 * occurred.
1182 * @work: workqueue struct
1183 *
1184 * Doesn't actually do anything except notify userspace. As a consequence of
1185 * this event, userspace should try to remap the bad rows since statistically
1186 * it is likely the same row is more likely to go bad again.
1187 */
1188static void ivybridge_parity_work(struct work_struct *work)
1189{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001190 struct drm_i915_private *dev_priv =
Joonas Lahtinencefcff82017-04-28 10:58:39 +03001191 container_of(work, typeof(*dev_priv), l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001192 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001193 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001194 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001195 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001196
1197 /* We must turn off DOP level clock gating to access the L3 registers.
1198 * In order to prevent a get/put style interface, acquire struct mutex
1199 * any time we access those registers.
1200 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001201 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001202
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001203 /* If we've screwed up tracking, just let the interrupt fire again */
1204 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1205 goto out;
1206
Ben Widawskye3689192012-05-25 16:56:22 -07001207 misccpctl = I915_READ(GEN7_MISCCPCTL);
1208 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1209 POSTING_READ(GEN7_MISCCPCTL);
1210
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001211 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001212 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001213
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001214 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001215 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001216 break;
1217
1218 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1219
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001220 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001221
1222 error_status = I915_READ(reg);
1223 row = GEN7_PARITY_ERROR_ROW(error_status);
1224 bank = GEN7_PARITY_ERROR_BANK(error_status);
1225 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1226
1227 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1228 POSTING_READ(reg);
1229
1230 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1231 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1232 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1233 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1234 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1235 parity_event[5] = NULL;
1236
Chris Wilson91c8a322016-07-05 10:40:23 +01001237 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001238 KOBJ_CHANGE, parity_event);
1239
1240 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1241 slice, row, bank, subbank);
1242
1243 kfree(parity_event[4]);
1244 kfree(parity_event[3]);
1245 kfree(parity_event[2]);
1246 kfree(parity_event[1]);
1247 }
Ben Widawskye3689192012-05-25 16:56:22 -07001248
1249 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1250
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001251out:
1252 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001253 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001254 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001255 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001256
Chris Wilson91c8a322016-07-05 10:40:23 +01001257 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001258}
1259
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001260static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1261 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001262{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001263 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001264 return;
1265
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001266 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001267 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001268 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001269
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001270 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001271 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1272 dev_priv->l3_parity.which_slice |= 1 << 1;
1273
1274 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1275 dev_priv->l3_parity.which_slice |= 1 << 0;
1276
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001277 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001278}
1279
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001280static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001281 u32 gt_iir)
1282{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001283 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301284 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001285 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301286 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001287}
1288
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001289static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001290 u32 gt_iir)
1291{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001292 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301293 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001294 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301295 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001296 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301297 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001298
Ben Widawskycc609d52013-05-28 19:22:29 -07001299 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1300 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001301 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1302 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001303
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001304 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1305 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001306}
1307
Chris Wilson5d3d69d2017-05-17 13:10:06 +01001308static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001309gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001310{
Chris Wilson31de7352017-03-16 12:56:18 +00001311 bool tasklet = false;
Chris Wilsonf7470262017-01-24 15:20:21 +00001312
1313 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
Chris Wilsona4b2b012017-05-17 13:10:01 +01001314 if (port_count(&engine->execlist_port[0])) {
Chris Wilson955a4b82017-05-17 13:10:07 +01001315 __set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilsona4b2b012017-05-17 13:10:01 +01001316 tasklet = true;
1317 }
Chris Wilsonf7470262017-01-24 15:20:21 +00001318 }
Chris Wilson31de7352017-03-16 12:56:18 +00001319
1320 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
1321 notify_ring(engine);
1322 tasklet |= i915.enable_guc_submission;
1323 }
1324
1325 if (tasklet)
1326 tasklet_hi_schedule(&engine->irq_tasklet);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001327}
1328
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001329static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1330 u32 master_ctl,
1331 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001332{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001333 irqreturn_t ret = IRQ_NONE;
1334
1335 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001336 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1337 if (gt_iir[0]) {
1338 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001339 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001340 } else
1341 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1342 }
1343
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001344 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001345 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1346 if (gt_iir[1]) {
1347 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001348 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001349 } else
1350 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1351 }
1352
Chris Wilson74cdb332015-04-07 16:21:05 +01001353 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001354 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1355 if (gt_iir[3]) {
1356 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001357 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001358 } else
1359 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1360 }
1361
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301362 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001363 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301364 if (gt_iir[2] & (dev_priv->pm_rps_events |
1365 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001366 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301367 gt_iir[2] & (dev_priv->pm_rps_events |
1368 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001369 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001370 } else
1371 DRM_ERROR("The master control interrupt lied (PM)!\n");
1372 }
1373
Ben Widawskyabd58f02013-11-02 21:07:09 -07001374 return ret;
1375}
1376
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001377static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1378 u32 gt_iir[4])
1379{
1380 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301381 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001382 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301383 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001384 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1385 }
1386
1387 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301388 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001389 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301390 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001391 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1392 }
1393
1394 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301395 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001396 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1397
1398 if (gt_iir[2] & dev_priv->pm_rps_events)
1399 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301400
1401 if (gt_iir[2] & dev_priv->pm_guc_events)
1402 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001403}
1404
Imre Deak63c88d22015-07-20 14:43:39 -07001405static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1406{
1407 switch (port) {
1408 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001409 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001410 case PORT_B:
1411 return val & PORTB_HOTPLUG_LONG_DETECT;
1412 case PORT_C:
1413 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001414 default:
1415 return false;
1416 }
1417}
1418
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001419static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1420{
1421 switch (port) {
1422 case PORT_E:
1423 return val & PORTE_HOTPLUG_LONG_DETECT;
1424 default:
1425 return false;
1426 }
1427}
1428
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001429static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1430{
1431 switch (port) {
1432 case PORT_A:
1433 return val & PORTA_HOTPLUG_LONG_DETECT;
1434 case PORT_B:
1435 return val & PORTB_HOTPLUG_LONG_DETECT;
1436 case PORT_C:
1437 return val & PORTC_HOTPLUG_LONG_DETECT;
1438 case PORT_D:
1439 return val & PORTD_HOTPLUG_LONG_DETECT;
1440 default:
1441 return false;
1442 }
1443}
1444
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001445static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1446{
1447 switch (port) {
1448 case PORT_A:
1449 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1450 default:
1451 return false;
1452 }
1453}
1454
Jani Nikula676574d2015-05-28 15:43:53 +03001455static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001456{
1457 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001458 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001459 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001460 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001461 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001462 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001463 return val & PORTD_HOTPLUG_LONG_DETECT;
1464 default:
1465 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001466 }
1467}
1468
Jani Nikula676574d2015-05-28 15:43:53 +03001469static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001470{
1471 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001472 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001473 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001474 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001475 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001476 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001477 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1478 default:
1479 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001480 }
1481}
1482
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001483/*
1484 * Get a bit mask of pins that have triggered, and which ones may be long.
1485 * This can be called multiple times with the same masks to accumulate
1486 * hotplug detection results from several registers.
1487 *
1488 * Note that the caller is expected to zero out the masks initially.
1489 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001490static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001491 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001492 const u32 hpd[HPD_NUM_PINS],
1493 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001494{
Jani Nikula8c841e52015-06-18 13:06:17 +03001495 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001496 int i;
1497
Jani Nikula676574d2015-05-28 15:43:53 +03001498 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001499 if ((hpd[i] & hotplug_trigger) == 0)
1500 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001501
Jani Nikula8c841e52015-06-18 13:06:17 +03001502 *pin_mask |= BIT(i);
1503
Imre Deakcc24fcd2015-07-21 15:32:45 -07001504 if (!intel_hpd_pin_to_port(i, &port))
1505 continue;
1506
Imre Deakfd63e2a2015-07-21 15:32:44 -07001507 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001508 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001509 }
1510
1511 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1512 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1513
1514}
1515
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001516static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001517{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001518 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001519}
1520
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001521static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001522{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001523 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001524}
1525
Shuang He8bf1e9f2013-10-15 18:55:27 +01001526#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001527static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1528 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001529 uint32_t crc0, uint32_t crc1,
1530 uint32_t crc2, uint32_t crc3,
1531 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001532{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001533 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1534 struct intel_pipe_crc_entry *entry;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001535 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1536 struct drm_driver *driver = dev_priv->drm.driver;
1537 uint32_t crcs[5];
Damien Lespiauac2300d2013-10-15 18:55:30 +01001538 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001539
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001540 spin_lock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001541 if (pipe_crc->source) {
1542 if (!pipe_crc->entries) {
1543 spin_unlock(&pipe_crc->lock);
1544 DRM_DEBUG_KMS("spurious interrupt\n");
1545 return;
1546 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001547
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001548 head = pipe_crc->head;
1549 tail = pipe_crc->tail;
1550
1551 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1552 spin_unlock(&pipe_crc->lock);
1553 DRM_ERROR("CRC buffer overflowing\n");
1554 return;
1555 }
1556
1557 entry = &pipe_crc->entries[head];
1558
1559 entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1560 entry->crc[0] = crc0;
1561 entry->crc[1] = crc1;
1562 entry->crc[2] = crc2;
1563 entry->crc[3] = crc3;
1564 entry->crc[4] = crc4;
1565
1566 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1567 pipe_crc->head = head;
1568
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001569 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001570
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001571 wake_up_interruptible(&pipe_crc->wq);
1572 } else {
1573 /*
1574 * For some not yet identified reason, the first CRC is
1575 * bonkers. So let's just wait for the next vblank and read
1576 * out the buggy result.
1577 *
1578 * On CHV sometimes the second CRC is bonkers as well, so
1579 * don't trust that one either.
1580 */
1581 if (pipe_crc->skipped == 0 ||
1582 (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
1583 pipe_crc->skipped++;
1584 spin_unlock(&pipe_crc->lock);
1585 return;
1586 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001587 spin_unlock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001588 crcs[0] = crc0;
1589 crcs[1] = crc1;
1590 crcs[2] = crc2;
1591 crcs[3] = crc3;
1592 crcs[4] = crc4;
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001593 drm_crtc_add_crc_entry(&crtc->base, true,
1594 drm_accurate_vblank_count(&crtc->base),
1595 crcs);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001596 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001597}
Daniel Vetter277de952013-10-18 16:37:07 +02001598#else
1599static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001600display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1601 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001602 uint32_t crc0, uint32_t crc1,
1603 uint32_t crc2, uint32_t crc3,
1604 uint32_t crc4) {}
1605#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001606
Daniel Vetter277de952013-10-18 16:37:07 +02001607
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001608static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1609 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001610{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001611 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001612 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1613 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001614}
1615
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001616static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001618{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001619 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001620 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1621 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1622 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1623 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1624 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001625}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001626
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001627static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1628 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001629{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001630 uint32_t res1, res2;
1631
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001632 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001633 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1634 else
1635 res1 = 0;
1636
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001637 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001638 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1639 else
1640 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001641
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001642 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001643 I915_READ(PIPE_CRC_RES_RED(pipe)),
1644 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1645 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1646 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001647}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001648
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001649/* The RPS events need forcewake, so we add them to a work queue and mask their
1650 * IMR bits until the work is done. Other interrupts can be processed without
1651 * the work queue. */
1652static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001653{
Deepak Sa6706b42014-03-15 20:23:22 +05301654 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001655 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301656 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001657 if (dev_priv->rps.interrupts_enabled) {
1658 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Chris Wilsonc33d2472016-07-04 08:08:36 +01001659 schedule_work(&dev_priv->rps.work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001660 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001661 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001662 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001663
Imre Deakc9a9a262014-11-05 20:48:37 +02001664 if (INTEL_INFO(dev_priv)->gen >= 8)
1665 return;
1666
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001667 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001668 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301669 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001670
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001671 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1672 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001673 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001674}
1675
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301676static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1677{
1678 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301679 /* Sample the log buffer flush related bits & clear them out now
1680 * itself from the message identity register to minimize the
1681 * probability of losing a flush interrupt, when there are back
1682 * to back flush interrupts.
1683 * There can be a new flush interrupt, for different log buffer
1684 * type (like for ISR), whilst Host is handling one (for DPC).
1685 * Since same bit is used in message register for ISR & DPC, it
1686 * could happen that GuC sets the bit for 2nd interrupt but Host
1687 * clears out the bit on handling the 1st interrupt.
1688 */
1689 u32 msg, flush;
1690
1691 msg = I915_READ(SOFT_SCRATCH(15));
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001692 flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1693 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301694 if (flush) {
1695 /* Clear the message bits that are handled */
1696 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1697
1698 /* Handle flush interrupt in bottom half */
Oscar Mateoe7465472017-03-22 10:39:48 -07001699 queue_work(dev_priv->guc.log.runtime.flush_wq,
1700 &dev_priv->guc.log.runtime.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301701
1702 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301703 } else {
1704 /* Not clearing of unhandled event bits won't result in
1705 * re-triggering of the interrupt.
1706 */
1707 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301708 }
1709}
1710
Daniel Vetter5a21b662016-05-24 17:13:53 +02001711static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001712 enum pipe pipe)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001713{
Daniel Vetter5a21b662016-05-24 17:13:53 +02001714 bool ret;
1715
Chris Wilson91c8a322016-07-05 10:40:23 +01001716 ret = drm_handle_vblank(&dev_priv->drm, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001717 if (ret)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001718 intel_finish_page_flip_mmio(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001719
1720 return ret;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001721}
1722
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001723static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1724 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001725{
Imre Deakc1874ed2014-02-04 21:35:46 +02001726 int pipe;
1727
Imre Deak58ead0d2014-02-04 21:35:47 +02001728 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001729
1730 if (!dev_priv->display_irqs_enabled) {
1731 spin_unlock(&dev_priv->irq_lock);
1732 return;
1733 }
1734
Damien Lespiau055e3932014-08-18 13:49:10 +01001735 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001736 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001737 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001738
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001739 /*
1740 * PIPESTAT bits get signalled even when the interrupt is
1741 * disabled with the mask bits, and some of the status bits do
1742 * not generate interrupts at all (like the underrun bit). Hence
1743 * we need to be careful that we only handle what we want to
1744 * handle.
1745 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001746
1747 /* fifo underruns are filterered in the underrun handler. */
1748 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001749
1750 switch (pipe) {
1751 case PIPE_A:
1752 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1753 break;
1754 case PIPE_B:
1755 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1756 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001757 case PIPE_C:
1758 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1759 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001760 }
1761 if (iir & iir_bit)
1762 mask |= dev_priv->pipestat_irq_mask[pipe];
1763
1764 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001765 continue;
1766
1767 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001768 mask |= PIPESTAT_INT_ENABLE_MASK;
1769 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001770
1771 /*
1772 * Clear the PIPE*STAT regs before the IIR
1773 */
Imre Deak91d181d2014-02-10 18:42:49 +02001774 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1775 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001776 I915_WRITE(reg, pipe_stats[pipe]);
1777 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001778 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001779}
1780
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001781static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001782 u32 pipe_stats[I915_MAX_PIPES])
1783{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001784 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001785
Damien Lespiau055e3932014-08-18 13:49:10 +01001786 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02001787 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1788 intel_pipe_handle_vblank(dev_priv, pipe))
1789 intel_check_page_flip(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001790
Maarten Lankhorst5251f042016-05-17 15:07:47 +02001791 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001792 intel_finish_page_flip_cs(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001793
1794 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001795 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001796
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001797 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1798 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001799 }
1800
1801 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001802 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001803}
1804
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001805static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001806{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001807 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001808
1809 if (hotplug_status)
1810 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1811
1812 return hotplug_status;
1813}
1814
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001815static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001816 u32 hotplug_status)
1817{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001818 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001819
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001820 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1821 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001822 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001823
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001824 if (hotplug_trigger) {
1825 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1826 hotplug_trigger, hpd_status_g4x,
1827 i9xx_port_hotplug_long_detect);
1828
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001829 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001830 }
Jani Nikula369712e2015-05-27 15:03:40 +03001831
1832 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001833 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001834 } else {
1835 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001836
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001837 if (hotplug_trigger) {
1838 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001839 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001840 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001841 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001842 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001843 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001844}
1845
Daniel Vetterff1f5252012-10-02 15:10:55 +02001846static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001847{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001848 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001849 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001850 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001851
Imre Deak2dd2a882015-02-24 11:14:30 +02001852 if (!intel_irqs_enabled(dev_priv))
1853 return IRQ_NONE;
1854
Imre Deak1f814da2015-12-16 02:52:19 +02001855 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1856 disable_rpm_wakeref_asserts(dev_priv);
1857
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001858 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001859 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001860 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001861 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001862 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001863
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001864 gt_iir = I915_READ(GTIIR);
1865 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001866 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001867
1868 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001869 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001870
1871 ret = IRQ_HANDLED;
1872
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001873 /*
1874 * Theory on interrupt generation, based on empirical evidence:
1875 *
1876 * x = ((VLV_IIR & VLV_IER) ||
1877 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1878 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1879 *
1880 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1881 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1882 * guarantee the CPU interrupt will be raised again even if we
1883 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1884 * bits this time around.
1885 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001886 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001887 ier = I915_READ(VLV_IER);
1888 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001889
1890 if (gt_iir)
1891 I915_WRITE(GTIIR, gt_iir);
1892 if (pm_iir)
1893 I915_WRITE(GEN6_PMIIR, pm_iir);
1894
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001895 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001896 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001897
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001898 /* Call regardless, as some status bits might not be
1899 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001900 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001901
Jerome Anandeef57322017-01-25 04:27:49 +05301902 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1903 I915_LPE_PIPE_B_INTERRUPT))
1904 intel_lpe_audio_irq_handler(dev_priv);
1905
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001906 /*
1907 * VLV_IIR is single buffered, and reflects the level
1908 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1909 */
1910 if (iir)
1911 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001912
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001913 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001914 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1915 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001916
Ville Syrjälä52894872016-04-13 21:19:56 +03001917 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001918 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001919 if (pm_iir)
1920 gen6_rps_irq_handler(dev_priv, pm_iir);
1921
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001922 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001923 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001924
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001925 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001926 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001927
Imre Deak1f814da2015-12-16 02:52:19 +02001928 enable_rpm_wakeref_asserts(dev_priv);
1929
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001930 return ret;
1931}
1932
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001933static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1934{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001935 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001936 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001937 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001938
Imre Deak2dd2a882015-02-24 11:14:30 +02001939 if (!intel_irqs_enabled(dev_priv))
1940 return IRQ_NONE;
1941
Imre Deak1f814da2015-12-16 02:52:19 +02001942 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1943 disable_rpm_wakeref_asserts(dev_priv);
1944
Chris Wilson579de732016-03-14 09:01:57 +00001945 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001946 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001947 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001948 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001949 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001950 u32 ier = 0;
1951
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001952 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1953 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001954
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001955 if (master_ctl == 0 && iir == 0)
1956 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001957
Oscar Mateo27b6c122014-06-16 16:11:00 +01001958 ret = IRQ_HANDLED;
1959
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001960 /*
1961 * Theory on interrupt generation, based on empirical evidence:
1962 *
1963 * x = ((VLV_IIR & VLV_IER) ||
1964 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1965 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1966 *
1967 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1968 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1969 * guarantee the CPU interrupt will be raised again even if we
1970 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1971 * bits this time around.
1972 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001973 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001974 ier = I915_READ(VLV_IER);
1975 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001976
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001977 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001978
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001979 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001980 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001981
Oscar Mateo27b6c122014-06-16 16:11:00 +01001982 /* Call regardless, as some status bits might not be
1983 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001984 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001985
Jerome Anandeef57322017-01-25 04:27:49 +05301986 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1987 I915_LPE_PIPE_B_INTERRUPT |
1988 I915_LPE_PIPE_C_INTERRUPT))
1989 intel_lpe_audio_irq_handler(dev_priv);
1990
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001991 /*
1992 * VLV_IIR is single buffered, and reflects the level
1993 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1994 */
1995 if (iir)
1996 I915_WRITE(VLV_IIR, iir);
1997
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001998 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03001999 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002000 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002001
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002002 gen8_gt_irq_handler(dev_priv, gt_iir);
2003
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002004 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002005 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002006
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002007 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00002008 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002009
Imre Deak1f814da2015-12-16 02:52:19 +02002010 enable_rpm_wakeref_asserts(dev_priv);
2011
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002012 return ret;
2013}
2014
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002015static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2016 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002017 const u32 hpd[HPD_NUM_PINS])
2018{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002019 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2020
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002021 /*
2022 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2023 * unless we touch the hotplug register, even if hotplug_trigger is
2024 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2025 * errors.
2026 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002027 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002028 if (!hotplug_trigger) {
2029 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2030 PORTD_HOTPLUG_STATUS_MASK |
2031 PORTC_HOTPLUG_STATUS_MASK |
2032 PORTB_HOTPLUG_STATUS_MASK;
2033 dig_hotplug_reg &= ~mask;
2034 }
2035
Ville Syrjälä40e56412015-08-27 23:56:10 +03002036 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002037 if (!hotplug_trigger)
2038 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002039
2040 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2041 dig_hotplug_reg, hpd,
2042 pch_port_hotplug_long_detect);
2043
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002044 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002045}
2046
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002047static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002048{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002049 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002050 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002051
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002052 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002053
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002054 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2055 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2056 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002057 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002058 port_name(port));
2059 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002060
Daniel Vetterce99c252012-12-01 13:53:47 +01002061 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002062 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002063
Jesse Barnes776ad802011-01-04 15:09:39 -08002064 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002065 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002066
2067 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2068 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2069
2070 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2071 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2072
2073 if (pch_iir & SDE_POISON)
2074 DRM_ERROR("PCH poison interrupt\n");
2075
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002076 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002077 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002078 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2079 pipe_name(pipe),
2080 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002081
2082 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2083 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2084
2085 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2086 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2087
Jesse Barnes776ad802011-01-04 15:09:39 -08002088 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002089 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002090
2091 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002092 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002093}
2094
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002095static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002096{
Paulo Zanoni86642812013-04-12 17:57:57 -03002097 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002098 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002099
Paulo Zanonide032bf2013-04-12 17:57:58 -03002100 if (err_int & ERR_INT_POISON)
2101 DRM_ERROR("Poison interrupt\n");
2102
Damien Lespiau055e3932014-08-18 13:49:10 +01002103 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002104 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2105 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002106
Daniel Vetter5a69b892013-10-16 22:55:52 +02002107 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002108 if (IS_IVYBRIDGE(dev_priv))
2109 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002110 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002111 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002112 }
2113 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002114
Paulo Zanoni86642812013-04-12 17:57:57 -03002115 I915_WRITE(GEN7_ERR_INT, err_int);
2116}
2117
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002118static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002119{
Paulo Zanoni86642812013-04-12 17:57:57 -03002120 u32 serr_int = I915_READ(SERR_INT);
2121
Paulo Zanonide032bf2013-04-12 17:57:58 -03002122 if (serr_int & SERR_INT_POISON)
2123 DRM_ERROR("PCH poison interrupt\n");
2124
Paulo Zanoni86642812013-04-12 17:57:57 -03002125 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002126 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002127
2128 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002129 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002130
2131 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002132 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002133
2134 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002135}
2136
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002137static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002138{
Adam Jackson23e81d62012-06-06 15:45:44 -04002139 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002140 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002141
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002142 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002143
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002144 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2145 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2146 SDE_AUDIO_POWER_SHIFT_CPT);
2147 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2148 port_name(port));
2149 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002150
2151 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002152 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002153
2154 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002155 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002156
2157 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2158 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2159
2160 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2161 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2162
2163 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002164 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002165 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2166 pipe_name(pipe),
2167 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002168
2169 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002170 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002171}
2172
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002173static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002174{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002175 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2176 ~SDE_PORTE_HOTPLUG_SPT;
2177 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2178 u32 pin_mask = 0, long_mask = 0;
2179
2180 if (hotplug_trigger) {
2181 u32 dig_hotplug_reg;
2182
2183 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2184 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2185
2186 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2187 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002188 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002189 }
2190
2191 if (hotplug2_trigger) {
2192 u32 dig_hotplug_reg;
2193
2194 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2195 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2196
2197 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2198 dig_hotplug_reg, hpd_spt,
2199 spt_port_hotplug2_long_detect);
2200 }
2201
2202 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002203 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002204
2205 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002206 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002207}
2208
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002209static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2210 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002211 const u32 hpd[HPD_NUM_PINS])
2212{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002213 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2214
2215 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2216 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2217
2218 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2219 dig_hotplug_reg, hpd,
2220 ilk_port_hotplug_long_detect);
2221
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002222 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002223}
2224
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002225static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2226 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002227{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002228 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002229 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2230
Ville Syrjälä40e56412015-08-27 23:56:10 +03002231 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002232 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002233
2234 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002235 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002236
2237 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002238 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002239
Paulo Zanonic008bc62013-07-12 16:35:10 -03002240 if (de_iir & DE_POISON)
2241 DRM_ERROR("Poison interrupt\n");
2242
Damien Lespiau055e3932014-08-18 13:49:10 +01002243 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002244 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2245 intel_pipe_handle_vblank(dev_priv, pipe))
2246 intel_check_page_flip(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002247
Daniel Vetter40da17c22013-10-21 18:04:36 +02002248 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002249 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002250
Daniel Vetter40da17c22013-10-21 18:04:36 +02002251 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002252 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002253
Daniel Vetter40da17c22013-10-21 18:04:36 +02002254 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002255 if (de_iir & DE_PLANE_FLIP_DONE(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002256 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002257 }
2258
2259 /* check event from PCH */
2260 if (de_iir & DE_PCH_EVENT) {
2261 u32 pch_iir = I915_READ(SDEIIR);
2262
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002263 if (HAS_PCH_CPT(dev_priv))
2264 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002265 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002266 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002267
2268 /* should clear PCH hotplug event before clear CPU irq */
2269 I915_WRITE(SDEIIR, pch_iir);
2270 }
2271
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002272 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2273 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002274}
2275
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002276static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2277 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002278{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002279 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002280 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2281
Ville Syrjälä40e56412015-08-27 23:56:10 +03002282 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002283 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002284
2285 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002286 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002287
2288 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002289 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002290
2291 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002292 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002293
Damien Lespiau055e3932014-08-18 13:49:10 +01002294 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002295 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2296 intel_pipe_handle_vblank(dev_priv, pipe))
2297 intel_check_page_flip(dev_priv, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002298
2299 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002300 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002301 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002302 }
2303
2304 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002305 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002306 u32 pch_iir = I915_READ(SDEIIR);
2307
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002308 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002309
2310 /* clear PCH hotplug event before clear CPU irq */
2311 I915_WRITE(SDEIIR, pch_iir);
2312 }
2313}
2314
Oscar Mateo72c90f62014-06-16 16:10:57 +01002315/*
2316 * To handle irqs with the minimum potential races with fresh interrupts, we:
2317 * 1 - Disable Master Interrupt Control.
2318 * 2 - Find the source(s) of the interrupt.
2319 * 3 - Clear the Interrupt Identity bits (IIR).
2320 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2321 * 5 - Re-enable Master Interrupt Control.
2322 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002323static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002324{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002325 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002326 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002327 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002328 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002329
Imre Deak2dd2a882015-02-24 11:14:30 +02002330 if (!intel_irqs_enabled(dev_priv))
2331 return IRQ_NONE;
2332
Imre Deak1f814da2015-12-16 02:52:19 +02002333 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2334 disable_rpm_wakeref_asserts(dev_priv);
2335
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002336 /* disable master interrupt before clearing iir */
2337 de_ier = I915_READ(DEIER);
2338 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002339 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002340
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002341 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2342 * interrupts will will be stored on its back queue, and then we'll be
2343 * able to process them after we restore SDEIER (as soon as we restore
2344 * it, we'll get an interrupt if SDEIIR still has something to process
2345 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002346 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002347 sde_ier = I915_READ(SDEIER);
2348 I915_WRITE(SDEIER, 0);
2349 POSTING_READ(SDEIER);
2350 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002351
Oscar Mateo72c90f62014-06-16 16:10:57 +01002352 /* Find, clear, then process each source of interrupt */
2353
Chris Wilson0e434062012-05-09 21:45:44 +01002354 gt_iir = I915_READ(GTIIR);
2355 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002356 I915_WRITE(GTIIR, gt_iir);
2357 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002358 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002359 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002360 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002361 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002362 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002363
2364 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002365 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002366 I915_WRITE(DEIIR, de_iir);
2367 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002368 if (INTEL_GEN(dev_priv) >= 7)
2369 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002370 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002371 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002372 }
2373
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002374 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002375 u32 pm_iir = I915_READ(GEN6_PMIIR);
2376 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002377 I915_WRITE(GEN6_PMIIR, pm_iir);
2378 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002379 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002380 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002381 }
2382
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002383 I915_WRITE(DEIER, de_ier);
2384 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002385 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002386 I915_WRITE(SDEIER, sde_ier);
2387 POSTING_READ(SDEIER);
2388 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002389
Imre Deak1f814da2015-12-16 02:52:19 +02002390 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2391 enable_rpm_wakeref_asserts(dev_priv);
2392
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002393 return ret;
2394}
2395
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002396static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2397 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002398 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302399{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002400 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302401
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002402 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2403 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302404
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002405 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002406 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002407 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002408
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002409 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302410}
2411
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002412static irqreturn_t
2413gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002414{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002415 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002416 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002417 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002418
Ben Widawskyabd58f02013-11-02 21:07:09 -07002419 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002420 iir = I915_READ(GEN8_DE_MISC_IIR);
2421 if (iir) {
2422 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002423 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002424 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002425 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002426 else
2427 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002428 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002429 else
2430 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002431 }
2432
Daniel Vetter6d766f02013-11-07 14:49:55 +01002433 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002434 iir = I915_READ(GEN8_DE_PORT_IIR);
2435 if (iir) {
2436 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302437 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002438
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002439 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002440 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002441
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002442 tmp_mask = GEN8_AUX_CHANNEL_A;
2443 if (INTEL_INFO(dev_priv)->gen >= 9)
2444 tmp_mask |= GEN9_AUX_CHANNEL_B |
2445 GEN9_AUX_CHANNEL_C |
2446 GEN9_AUX_CHANNEL_D;
2447
2448 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002449 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302450 found = true;
2451 }
2452
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002453 if (IS_GEN9_LP(dev_priv)) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002454 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2455 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002456 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2457 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002458 found = true;
2459 }
2460 } else if (IS_BROADWELL(dev_priv)) {
2461 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2462 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002463 ilk_hpd_irq_handler(dev_priv,
2464 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002465 found = true;
2466 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302467 }
2468
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002469 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002470 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302471 found = true;
2472 }
2473
Shashank Sharmad04a4922014-08-22 17:40:41 +05302474 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002475 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002476 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002477 else
2478 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002479 }
2480
Damien Lespiau055e3932014-08-18 13:49:10 +01002481 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002482 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002483
Daniel Vetterc42664c2013-11-07 11:05:40 +01002484 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2485 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002486
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002487 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2488 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002489 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002490 continue;
2491 }
2492
2493 ret = IRQ_HANDLED;
2494 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2495
Daniel Vetter5a21b662016-05-24 17:13:53 +02002496 if (iir & GEN8_PIPE_VBLANK &&
2497 intel_pipe_handle_vblank(dev_priv, pipe))
2498 intel_check_page_flip(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002499
2500 flip_done = iir;
2501 if (INTEL_INFO(dev_priv)->gen >= 9)
2502 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2503 else
2504 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2505
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002506 if (flip_done)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002507 intel_finish_page_flip_cs(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002508
2509 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002510 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002511
2512 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2513 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2514
2515 fault_errors = iir;
2516 if (INTEL_INFO(dev_priv)->gen >= 9)
2517 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2518 else
2519 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2520
2521 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002522 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002523 pipe_name(pipe),
2524 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002525 }
2526
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002527 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302528 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002529 /*
2530 * FIXME(BDW): Assume for now that the new interrupt handling
2531 * scheme also closed the SDE interrupt handling race we've seen
2532 * on older pch-split platforms. But this needs testing.
2533 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002534 iir = I915_READ(SDEIIR);
2535 if (iir) {
2536 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002537 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002538
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002539 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
2540 HAS_PCH_CNP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002541 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002542 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002543 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002544 } else {
2545 /*
2546 * Like on previous PCH there seems to be something
2547 * fishy going on with forwarding PCH interrupts.
2548 */
2549 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2550 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002551 }
2552
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002553 return ret;
2554}
2555
2556static irqreturn_t gen8_irq_handler(int irq, void *arg)
2557{
2558 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002559 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002560 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002561 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002562 irqreturn_t ret;
2563
2564 if (!intel_irqs_enabled(dev_priv))
2565 return IRQ_NONE;
2566
2567 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2568 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2569 if (!master_ctl)
2570 return IRQ_NONE;
2571
2572 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2573
2574 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2575 disable_rpm_wakeref_asserts(dev_priv);
2576
2577 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002578 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2579 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002580 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2581
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002582 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2583 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002584
Imre Deak1f814da2015-12-16 02:52:19 +02002585 enable_rpm_wakeref_asserts(dev_priv);
2586
Ben Widawskyabd58f02013-11-02 21:07:09 -07002587 return ret;
2588}
2589
Chris Wilson36703e72017-06-22 11:56:25 +01002590struct wedge_me {
2591 struct delayed_work work;
2592 struct drm_i915_private *i915;
2593 const char *name;
2594};
2595
2596static void wedge_me(struct work_struct *work)
2597{
2598 struct wedge_me *w = container_of(work, typeof(*w), work.work);
2599
2600 dev_err(w->i915->drm.dev,
2601 "%s timed out, cancelling all in-flight rendering.\n",
2602 w->name);
2603 i915_gem_set_wedged(w->i915);
2604}
2605
2606static void __init_wedge(struct wedge_me *w,
2607 struct drm_i915_private *i915,
2608 long timeout,
2609 const char *name)
2610{
2611 w->i915 = i915;
2612 w->name = name;
2613
2614 INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
2615 schedule_delayed_work(&w->work, timeout);
2616}
2617
2618static void __fini_wedge(struct wedge_me *w)
2619{
2620 cancel_delayed_work_sync(&w->work);
2621 destroy_delayed_work_on_stack(&w->work);
2622 w->i915 = NULL;
2623}
2624
2625#define i915_wedge_on_timeout(W, DEV, TIMEOUT) \
2626 for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \
2627 (W)->i915; \
2628 __fini_wedge((W)))
2629
Jesse Barnes8a905232009-07-11 16:48:03 -04002630/**
Chris Wilsond5367302017-06-20 10:57:43 +01002631 * i915_reset_device - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002632 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002633 *
2634 * Fire an error uevent so userspace can see that a hang or error
2635 * was detected.
2636 */
Chris Wilsond5367302017-06-20 10:57:43 +01002637static void i915_reset_device(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002638{
Chris Wilson91c8a322016-07-05 10:40:23 +01002639 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002640 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2641 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2642 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Chris Wilson36703e72017-06-22 11:56:25 +01002643 struct wedge_me w;
Jesse Barnes8a905232009-07-11 16:48:03 -04002644
Chris Wilsonc0336662016-05-06 15:40:21 +01002645 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002646
Chris Wilson8af29b02016-09-09 14:11:47 +01002647 DRM_DEBUG_DRIVER("resetting chip\n");
2648 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2649
Chris Wilson36703e72017-06-22 11:56:25 +01002650 /* Use a watchdog to ensure that our reset completes */
2651 i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
2652 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002653
Chris Wilson36703e72017-06-22 11:56:25 +01002654 /* Signal that locked waiters should reset the GPU */
2655 set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
2656 wake_up_all(&dev_priv->gpu_error.wait_queue);
Chris Wilson8c185ec2017-03-16 17:13:02 +00002657
Chris Wilson36703e72017-06-22 11:56:25 +01002658 /* Wait for anyone holding the lock to wakeup, without
2659 * blocking indefinitely on struct_mutex.
Chris Wilson780f2622016-09-09 14:11:52 +01002660 */
Chris Wilson36703e72017-06-22 11:56:25 +01002661 do {
2662 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2663 i915_reset(dev_priv);
2664 mutex_unlock(&dev_priv->drm.struct_mutex);
2665 }
2666 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2667 I915_RESET_HANDOFF,
2668 TASK_UNINTERRUPTIBLE,
2669 1));
Chris Wilson780f2622016-09-09 14:11:52 +01002670
Chris Wilson36703e72017-06-22 11:56:25 +01002671 intel_finish_reset(dev_priv);
2672 }
Daniel Vetter17e1df02013-09-08 21:57:13 +02002673
Chris Wilson780f2622016-09-09 14:11:52 +01002674 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002675 kobject_uevent_env(kobj,
2676 KOBJ_CHANGE, reset_done_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002677}
2678
Ben Widawskyd6369512016-09-20 16:54:32 +03002679static inline void
2680i915_err_print_instdone(struct drm_i915_private *dev_priv,
2681 struct intel_instdone *instdone)
2682{
Ben Widawskyf9e61372016-09-20 16:54:33 +03002683 int slice;
2684 int subslice;
2685
Ben Widawskyd6369512016-09-20 16:54:32 +03002686 pr_err(" INSTDONE: 0x%08x\n", instdone->instdone);
2687
2688 if (INTEL_GEN(dev_priv) <= 3)
2689 return;
2690
2691 pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2692
2693 if (INTEL_GEN(dev_priv) <= 6)
2694 return;
2695
Ben Widawskyf9e61372016-09-20 16:54:33 +03002696 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2697 pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2698 slice, subslice, instdone->sampler[slice][subslice]);
2699
2700 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2701 pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n",
2702 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03002703}
2704
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002705static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002706{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002707 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002708
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002709 if (!IS_GEN2(dev_priv))
2710 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002711
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002712 if (INTEL_GEN(dev_priv) < 4)
2713 I915_WRITE(IPEIR, I915_READ(IPEIR));
2714 else
2715 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002716
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002717 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002718 eir = I915_READ(EIR);
2719 if (eir) {
2720 /*
2721 * some errors might have become stuck,
2722 * mask them.
2723 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002724 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002725 I915_WRITE(EMR, I915_READ(EMR) | eir);
2726 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2727 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002728}
2729
2730/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002731 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002732 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002733 * @engine_mask: mask representing engines that are hung
Michel Thierry87c390b2017-01-11 20:18:08 -08002734 * @fmt: Error message format string
2735 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002736 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002737 * dump it to the syslog. Also call i915_capture_error_state() to make
2738 * sure we get a record and make it available in debugfs. Fire a uevent
2739 * so userspace knows something bad happened (should trigger collection
2740 * of a ring dump etc.).
2741 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002742void i915_handle_error(struct drm_i915_private *dev_priv,
2743 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002744 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002745{
Michel Thierry142bc7d2017-06-20 10:57:46 +01002746 struct intel_engine_cs *engine;
2747 unsigned int tmp;
Mika Kuoppala58174462014-02-25 17:11:26 +02002748 va_list args;
2749 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002750
Mika Kuoppala58174462014-02-25 17:11:26 +02002751 va_start(args, fmt);
2752 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2753 va_end(args);
2754
Chris Wilson1604a862017-03-14 17:18:40 +00002755 /*
2756 * In most cases it's guaranteed that we get here with an RPM
2757 * reference held, for example because there is a pending GPU
2758 * request that won't finish until the reset is done. This
2759 * isn't the case at least when we get here by doing a
2760 * simulated reset via debugfs, so get an RPM reference.
2761 */
2762 intel_runtime_pm_get(dev_priv);
2763
Chris Wilsonc0336662016-05-06 15:40:21 +01002764 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002765 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002766
Michel Thierry142bc7d2017-06-20 10:57:46 +01002767 /*
2768 * Try engine reset when available. We fall back to full reset if
2769 * single reset fails.
2770 */
2771 if (intel_has_reset_engine(dev_priv)) {
2772 for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
2773 BUILD_BUG_ON(I915_RESET_HANDOFF >= I915_RESET_ENGINE);
2774 if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2775 &dev_priv->gpu_error.flags))
2776 continue;
2777
2778 if (i915_reset_engine(engine) == 0)
2779 engine_mask &= ~intel_engine_flag(engine);
2780
2781 clear_bit(I915_RESET_ENGINE + engine->id,
2782 &dev_priv->gpu_error.flags);
2783 wake_up_bit(&dev_priv->gpu_error.flags,
2784 I915_RESET_ENGINE + engine->id);
2785 }
2786 }
2787
Chris Wilson8af29b02016-09-09 14:11:47 +01002788 if (!engine_mask)
Chris Wilson1604a862017-03-14 17:18:40 +00002789 goto out;
Ben Gamariba1234d2009-09-14 17:48:47 -04002790
Michel Thierry142bc7d2017-06-20 10:57:46 +01002791 /* Full reset needs the mutex, stop any other user trying to do so. */
Chris Wilsond5367302017-06-20 10:57:43 +01002792 if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
2793 wait_event(dev_priv->gpu_error.reset_queue,
2794 !test_bit(I915_RESET_BACKOFF,
2795 &dev_priv->gpu_error.flags));
Chris Wilson1604a862017-03-14 17:18:40 +00002796 goto out;
Chris Wilsond5367302017-06-20 10:57:43 +01002797 }
Chris Wilson8af29b02016-09-09 14:11:47 +01002798
Michel Thierry142bc7d2017-06-20 10:57:46 +01002799 /* Prevent any other reset-engine attempt. */
2800 for_each_engine(engine, dev_priv, tmp) {
2801 while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2802 &dev_priv->gpu_error.flags))
2803 wait_on_bit(&dev_priv->gpu_error.flags,
2804 I915_RESET_ENGINE + engine->id,
2805 TASK_UNINTERRUPTIBLE);
2806 }
2807
Chris Wilsond5367302017-06-20 10:57:43 +01002808 i915_reset_device(dev_priv);
2809
Michel Thierry142bc7d2017-06-20 10:57:46 +01002810 for_each_engine(engine, dev_priv, tmp) {
2811 clear_bit(I915_RESET_ENGINE + engine->id,
2812 &dev_priv->gpu_error.flags);
2813 }
2814
Chris Wilsond5367302017-06-20 10:57:43 +01002815 clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
2816 wake_up_all(&dev_priv->gpu_error.reset_queue);
Chris Wilson1604a862017-03-14 17:18:40 +00002817
2818out:
2819 intel_runtime_pm_put(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002820}
2821
Keith Packard42f52ef2008-10-18 19:39:29 -07002822/* Called from drm generic code, passed 'crtc' which
2823 * we use as a pipe index
2824 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002825static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002826{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002827 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002828 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002829
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002830 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002831 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2832 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2833
2834 return 0;
2835}
2836
2837static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2838{
2839 struct drm_i915_private *dev_priv = to_i915(dev);
2840 unsigned long irqflags;
2841
2842 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2843 i915_enable_pipestat(dev_priv, pipe,
2844 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002845 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002846
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002847 return 0;
2848}
2849
Thierry Reding88e72712015-09-24 18:35:31 +02002850static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002851{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002852 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002853 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002854 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002855 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002856
Jesse Barnesf796cf82011-04-07 13:58:17 -07002857 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002858 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002859 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2860
2861 return 0;
2862}
2863
Thierry Reding88e72712015-09-24 18:35:31 +02002864static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002865{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002866 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002867 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002868
Ben Widawskyabd58f02013-11-02 21:07:09 -07002869 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002870 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002871 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002872
Ben Widawskyabd58f02013-11-02 21:07:09 -07002873 return 0;
2874}
2875
Keith Packard42f52ef2008-10-18 19:39:29 -07002876/* Called from drm generic code, passed 'crtc' which
2877 * we use as a pipe index
2878 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002879static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2880{
2881 struct drm_i915_private *dev_priv = to_i915(dev);
2882 unsigned long irqflags;
2883
2884 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2885 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2886 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2887}
2888
2889static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002890{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002891 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002892 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002893
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002894 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002895 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002896 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002897 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2898}
2899
Thierry Reding88e72712015-09-24 18:35:31 +02002900static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002901{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002902 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002903 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002904 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002905 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002906
2907 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002908 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002909 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2910}
2911
Thierry Reding88e72712015-09-24 18:35:31 +02002912static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002913{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002914 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002915 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002916
Ben Widawskyabd58f02013-11-02 21:07:09 -07002917 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002918 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002919 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2920}
2921
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002922static void ibx_irq_reset(struct drm_i915_private *dev_priv)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002923{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002924 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03002925 return;
2926
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002927 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002928
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002929 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03002930 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002931}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002932
Paulo Zanoni622364b2014-04-01 15:37:22 -03002933/*
2934 * SDEIER is also touched by the interrupt handler to work around missed PCH
2935 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2936 * instead we unconditionally enable all PCH interrupt sources here, but then
2937 * only unmask them as needed with SDEIMR.
2938 *
2939 * This function needs to be called before interrupts are enabled.
2940 */
2941static void ibx_irq_pre_postinstall(struct drm_device *dev)
2942{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002943 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002944
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002945 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03002946 return;
2947
2948 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002949 I915_WRITE(SDEIER, 0xffffffff);
2950 POSTING_READ(SDEIER);
2951}
2952
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002953static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002954{
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002955 GEN5_IRQ_RESET(GT);
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002956 if (INTEL_GEN(dev_priv) >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002957 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002958}
2959
Ville Syrjälä70591a42014-10-30 19:42:58 +02002960static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2961{
2962 enum pipe pipe;
2963
Ville Syrjälä71b8b412016-04-11 16:56:31 +03002964 if (IS_CHERRYVIEW(dev_priv))
2965 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2966 else
2967 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2968
Ville Syrjäläad22d102016-04-12 18:56:14 +03002969 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02002970 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2971
Ville Syrjäläad22d102016-04-12 18:56:14 +03002972 for_each_pipe(dev_priv, pipe) {
2973 I915_WRITE(PIPESTAT(pipe),
2974 PIPE_FIFO_UNDERRUN_STATUS |
2975 PIPESTAT_INT_STATUS_MASK);
2976 dev_priv->pipestat_irq_mask[pipe] = 0;
2977 }
Ville Syrjälä70591a42014-10-30 19:42:58 +02002978
2979 GEN5_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03002980 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02002981}
2982
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002983static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
2984{
2985 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002986 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002987 enum pipe pipe;
2988
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002989 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
2990 PIPE_CRC_DONE_INTERRUPT_STATUS;
2991
2992 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
2993 for_each_pipe(dev_priv, pipe)
2994 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
2995
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002996 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
2997 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjäläebf5f922017-04-27 19:02:22 +03002998 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2999 I915_LPE_PIPE_A_INTERRUPT |
3000 I915_LPE_PIPE_B_INTERRUPT;
3001
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003002 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläebf5f922017-04-27 19:02:22 +03003003 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3004 I915_LPE_PIPE_C_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03003005
3006 WARN_ON(dev_priv->irq_mask != ~0);
3007
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003008 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003009
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003010 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003011}
3012
3013/* drm_dma.h hooks
3014*/
3015static void ironlake_irq_reset(struct drm_device *dev)
3016{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003017 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003018
3019 I915_WRITE(HWSTAM, 0xffffffff);
3020
3021 GEN5_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003022 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003023 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3024
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003025 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003026
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003027 ibx_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003028}
3029
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003030static void valleyview_irq_preinstall(struct drm_device *dev)
3031{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003032 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003033
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003034 I915_WRITE(VLV_MASTER_IER, 0);
3035 POSTING_READ(VLV_MASTER_IER);
3036
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003037 gen5_gt_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003038
Ville Syrjäläad22d102016-04-12 18:56:14 +03003039 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003040 if (dev_priv->display_irqs_enabled)
3041 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003042 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003043}
3044
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003045static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3046{
3047 GEN8_IRQ_RESET_NDX(GT, 0);
3048 GEN8_IRQ_RESET_NDX(GT, 1);
3049 GEN8_IRQ_RESET_NDX(GT, 2);
3050 GEN8_IRQ_RESET_NDX(GT, 3);
3051}
3052
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003053static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003054{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003055 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003056 int pipe;
3057
Ben Widawskyabd58f02013-11-02 21:07:09 -07003058 I915_WRITE(GEN8_MASTER_IRQ, 0);
3059 POSTING_READ(GEN8_MASTER_IRQ);
3060
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003061 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003062
Damien Lespiau055e3932014-08-18 13:49:10 +01003063 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003064 if (intel_display_power_is_enabled(dev_priv,
3065 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003066 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003067
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003068 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3069 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3070 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003071
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003072 if (HAS_PCH_SPLIT(dev_priv))
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003073 ibx_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003074}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003075
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003076void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3077 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003078{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003079 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003080 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003081
Daniel Vetter13321782014-09-15 14:55:29 +02003082 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003083 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3084 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3085 dev_priv->de_irq_mask[pipe],
3086 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003087 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003088}
3089
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003090void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3091 unsigned int pipe_mask)
3092{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003093 enum pipe pipe;
3094
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003095 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003096 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3097 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003098 spin_unlock_irq(&dev_priv->irq_lock);
3099
3100 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003101 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003102}
3103
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003104static void cherryview_irq_preinstall(struct drm_device *dev)
3105{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003106 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003107
3108 I915_WRITE(GEN8_MASTER_IRQ, 0);
3109 POSTING_READ(GEN8_MASTER_IRQ);
3110
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003111 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003112
3113 GEN5_IRQ_RESET(GEN8_PCU_);
3114
Ville Syrjäläad22d102016-04-12 18:56:14 +03003115 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003116 if (dev_priv->display_irqs_enabled)
3117 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003118 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003119}
3120
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003121static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003122 const u32 hpd[HPD_NUM_PINS])
3123{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003124 struct intel_encoder *encoder;
3125 u32 enabled_irqs = 0;
3126
Chris Wilson91c8a322016-07-05 10:40:23 +01003127 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003128 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3129 enabled_irqs |= hpd[encoder->hpd_pin];
3130
3131 return enabled_irqs;
3132}
3133
Imre Deak1a56b1a2017-01-27 11:39:21 +02003134static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3135{
3136 u32 hotplug;
3137
3138 /*
3139 * Enable digital hotplug on the PCH, and configure the DP short pulse
3140 * duration to 2ms (which is the minimum in the Display Port spec).
3141 * The pulse duration bits are reserved on LPT+.
3142 */
3143 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3144 hotplug &= ~(PORTB_PULSE_DURATION_MASK |
3145 PORTC_PULSE_DURATION_MASK |
3146 PORTD_PULSE_DURATION_MASK);
3147 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3148 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3149 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3150 /*
3151 * When CPU and PCH are on the same package, port A
3152 * HPD must be enabled in both north and south.
3153 */
3154 if (HAS_PCH_LPT_LP(dev_priv))
3155 hotplug |= PORTA_HOTPLUG_ENABLE;
3156 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3157}
3158
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003159static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003160{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003161 u32 hotplug_irqs, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003162
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003163 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003164 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003165 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003166 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003167 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003168 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003169 }
3170
Daniel Vetterfee884e2013-07-04 23:35:21 +02003171 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003172
Imre Deak1a56b1a2017-01-27 11:39:21 +02003173 ibx_hpd_detection_setup(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003174}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003175
Imre Deak2a57d9c2017-01-27 11:39:18 +02003176static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3177{
3178 u32 hotplug;
3179
3180 /* Enable digital hotplug on the PCH */
3181 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3182 hotplug |= PORTA_HOTPLUG_ENABLE |
3183 PORTB_HOTPLUG_ENABLE |
3184 PORTC_HOTPLUG_ENABLE |
3185 PORTD_HOTPLUG_ENABLE;
3186 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3187
3188 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3189 hotplug |= PORTE_HOTPLUG_ENABLE;
3190 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3191}
3192
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003193static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003194{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003195 u32 hotplug_irqs, enabled_irqs;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003196
3197 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003198 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003199
3200 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3201
Imre Deak2a57d9c2017-01-27 11:39:18 +02003202 spt_hpd_detection_setup(dev_priv);
Keith Packard7fe0b972011-09-19 13:31:02 -07003203}
3204
Imre Deak1a56b1a2017-01-27 11:39:21 +02003205static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
3206{
3207 u32 hotplug;
3208
3209 /*
3210 * Enable digital hotplug on the CPU, and configure the DP short pulse
3211 * duration to 2ms (which is the minimum in the Display Port spec)
3212 * The pulse duration bits are reserved on HSW+.
3213 */
3214 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3215 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3216 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
3217 DIGITAL_PORTA_PULSE_DURATION_2ms;
3218 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3219}
3220
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003221static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003222{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003223 u32 hotplug_irqs, enabled_irqs;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003224
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003225 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003226 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003227 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003228
3229 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003230 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003231 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003232 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003233
3234 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003235 } else {
3236 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003237 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003238
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003239 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3240 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003241
Imre Deak1a56b1a2017-01-27 11:39:21 +02003242 ilk_hpd_detection_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003243
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003244 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003245}
3246
Imre Deak2a57d9c2017-01-27 11:39:18 +02003247static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
3248 u32 enabled_irqs)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003249{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003250 u32 hotplug;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003251
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003252 hotplug = I915_READ(PCH_PORT_HOTPLUG);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003253 hotplug |= PORTA_HOTPLUG_ENABLE |
3254 PORTB_HOTPLUG_ENABLE |
3255 PORTC_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303256
3257 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3258 hotplug, enabled_irqs);
3259 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3260
3261 /*
3262 * For BXT invert bit has to be set based on AOB design
3263 * for HPD detection logic, update it based on VBT fields.
3264 */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303265 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3266 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3267 hotplug |= BXT_DDIA_HPD_INVERT;
3268 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3269 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3270 hotplug |= BXT_DDIB_HPD_INVERT;
3271 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3272 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3273 hotplug |= BXT_DDIC_HPD_INVERT;
3274
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003275 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003276}
3277
Imre Deak2a57d9c2017-01-27 11:39:18 +02003278static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3279{
3280 __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
3281}
3282
3283static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3284{
3285 u32 hotplug_irqs, enabled_irqs;
3286
3287 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3288 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3289
3290 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3291
3292 __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3293}
3294
Paulo Zanonid46da432013-02-08 17:35:15 -02003295static void ibx_irq_postinstall(struct drm_device *dev)
3296{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003297 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003298 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003299
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003300 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003301 return;
3302
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003303 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003304 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003305 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003306 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003307
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003308 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003309 I915_WRITE(SDEIMR, ~mask);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003310
3311 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
3312 HAS_PCH_LPT(dev_priv))
Imre Deak1a56b1a2017-01-27 11:39:21 +02003313 ibx_hpd_detection_setup(dev_priv);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003314 else
3315 spt_hpd_detection_setup(dev_priv);
Paulo Zanonid46da432013-02-08 17:35:15 -02003316}
3317
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003318static void gen5_gt_irq_postinstall(struct drm_device *dev)
3319{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003320 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003321 u32 pm_irqs, gt_irqs;
3322
3323 pm_irqs = gt_irqs = 0;
3324
3325 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003326 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003327 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003328 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3329 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003330 }
3331
3332 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003333 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003334 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003335 } else {
3336 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3337 }
3338
Paulo Zanoni35079892014-04-01 15:37:15 -03003339 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003340
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003341 if (INTEL_GEN(dev_priv) >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003342 /*
3343 * RPS interrupts will get enabled/disabled on demand when RPS
3344 * itself is enabled/disabled.
3345 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303346 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003347 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303348 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3349 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003350
Akash Goelf4e9af42016-10-12 21:54:30 +05303351 dev_priv->pm_imr = 0xffffffff;
3352 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003353 }
3354}
3355
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003356static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003357{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003358 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003359 u32 display_mask, extra_mask;
3360
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003361 if (INTEL_GEN(dev_priv) >= 7) {
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003362 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3363 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3364 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003365 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003366 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003367 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3368 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003369 } else {
3370 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3371 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003372 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003373 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3374 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003375 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3376 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3377 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003378 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003379
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003380 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003381
Paulo Zanoni0c841212014-04-01 15:37:27 -03003382 I915_WRITE(HWSTAM, 0xeffe);
3383
Paulo Zanoni622364b2014-04-01 15:37:22 -03003384 ibx_irq_pre_postinstall(dev);
3385
Paulo Zanoni35079892014-04-01 15:37:15 -03003386 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003387
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003388 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003389
Imre Deak1a56b1a2017-01-27 11:39:21 +02003390 ilk_hpd_detection_setup(dev_priv);
3391
Paulo Zanonid46da432013-02-08 17:35:15 -02003392 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003393
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003394 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003395 /* Enable PCU event interrupts
3396 *
3397 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003398 * setup is guaranteed to run in single-threaded context. But we
3399 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003400 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003401 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003402 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003403 }
3404
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003405 return 0;
3406}
3407
Imre Deakf8b79e52014-03-04 19:23:07 +02003408void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3409{
Chris Wilson67520412017-03-02 13:28:01 +00003410 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003411
3412 if (dev_priv->display_irqs_enabled)
3413 return;
3414
3415 dev_priv->display_irqs_enabled = true;
3416
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003417 if (intel_irqs_enabled(dev_priv)) {
3418 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003419 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003420 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003421}
3422
3423void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3424{
Chris Wilson67520412017-03-02 13:28:01 +00003425 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003426
3427 if (!dev_priv->display_irqs_enabled)
3428 return;
3429
3430 dev_priv->display_irqs_enabled = false;
3431
Imre Deak950eaba2014-09-08 15:21:09 +03003432 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003433 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003434}
3435
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003436
3437static int valleyview_irq_postinstall(struct drm_device *dev)
3438{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003439 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003440
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003441 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003442
Ville Syrjäläad22d102016-04-12 18:56:14 +03003443 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003444 if (dev_priv->display_irqs_enabled)
3445 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003446 spin_unlock_irq(&dev_priv->irq_lock);
3447
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003448 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003449 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003450
3451 return 0;
3452}
3453
Ben Widawskyabd58f02013-11-02 21:07:09 -07003454static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3455{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003456 /* These are interrupts we'll toggle with the ring mask register */
3457 uint32_t gt_interrupts[] = {
3458 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003459 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003460 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3461 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003462 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003463 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3464 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3465 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003466 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003467 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3468 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003469 };
3470
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003471 if (HAS_L3_DPF(dev_priv))
3472 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3473
Akash Goelf4e9af42016-10-12 21:54:30 +05303474 dev_priv->pm_ier = 0x0;
3475 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303476 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3477 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003478 /*
3479 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303480 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003481 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303482 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303483 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003484}
3485
3486static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3487{
Damien Lespiau770de832014-03-20 20:45:01 +00003488 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3489 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003490 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3491 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003492 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003493 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003494
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003495 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003496 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3497 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003498 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3499 GEN9_AUX_CHANNEL_D;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003500 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003501 de_port_masked |= BXT_DE_PORT_GMBUS;
3502 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003503 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3504 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003505 }
Damien Lespiau770de832014-03-20 20:45:01 +00003506
3507 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3508 GEN8_PIPE_FIFO_UNDERRUN;
3509
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003510 de_port_enables = de_port_masked;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003511 if (IS_GEN9_LP(dev_priv))
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003512 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3513 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003514 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3515
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003516 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3517 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3518 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003519
Damien Lespiau055e3932014-08-18 13:49:10 +01003520 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003521 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003522 POWER_DOMAIN_PIPE(pipe)))
3523 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3524 dev_priv->de_irq_mask[pipe],
3525 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003526
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003527 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ville Syrjälä11825b02016-05-19 12:14:43 +03003528 GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003529
3530 if (IS_GEN9_LP(dev_priv))
3531 bxt_hpd_detection_setup(dev_priv);
Imre Deak1a56b1a2017-01-27 11:39:21 +02003532 else if (IS_BROADWELL(dev_priv))
3533 ilk_hpd_detection_setup(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003534}
3535
3536static int gen8_irq_postinstall(struct drm_device *dev)
3537{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003538 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003539
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003540 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303541 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003542
Ben Widawskyabd58f02013-11-02 21:07:09 -07003543 gen8_gt_irq_postinstall(dev_priv);
3544 gen8_de_irq_postinstall(dev_priv);
3545
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003546 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303547 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003548
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003549 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003550 POSTING_READ(GEN8_MASTER_IRQ);
3551
3552 return 0;
3553}
3554
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003555static int cherryview_irq_postinstall(struct drm_device *dev)
3556{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003557 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003558
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003559 gen8_gt_irq_postinstall(dev_priv);
3560
Ville Syrjäläad22d102016-04-12 18:56:14 +03003561 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003562 if (dev_priv->display_irqs_enabled)
3563 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003564 spin_unlock_irq(&dev_priv->irq_lock);
3565
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003566 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003567 POSTING_READ(GEN8_MASTER_IRQ);
3568
3569 return 0;
3570}
3571
Ben Widawskyabd58f02013-11-02 21:07:09 -07003572static void gen8_irq_uninstall(struct drm_device *dev)
3573{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003574 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003575
3576 if (!dev_priv)
3577 return;
3578
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003579 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003580}
3581
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003582static void valleyview_irq_uninstall(struct drm_device *dev)
3583{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003584 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003585
3586 if (!dev_priv)
3587 return;
3588
Imre Deak843d0e72014-04-14 20:24:23 +03003589 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003590 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003591
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003592 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä893fce82014-10-30 19:42:56 +02003593
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003594 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003595
Ville Syrjäläad22d102016-04-12 18:56:14 +03003596 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003597 if (dev_priv->display_irqs_enabled)
3598 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003599 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003600}
3601
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003602static void cherryview_irq_uninstall(struct drm_device *dev)
3603{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003604 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003605
3606 if (!dev_priv)
3607 return;
3608
3609 I915_WRITE(GEN8_MASTER_IRQ, 0);
3610 POSTING_READ(GEN8_MASTER_IRQ);
3611
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003612 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003613
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003614 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003615
Ville Syrjäläad22d102016-04-12 18:56:14 +03003616 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003617 if (dev_priv->display_irqs_enabled)
3618 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003619 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003620}
3621
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003622static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003623{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003624 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46979952011-04-07 13:53:55 -07003625
3626 if (!dev_priv)
3627 return;
3628
Paulo Zanonibe30b292014-04-01 15:37:25 -03003629 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003630}
3631
Chris Wilsonc2798b12012-04-22 21:13:57 +01003632static void i8xx_irq_preinstall(struct drm_device * dev)
3633{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003634 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003635 int pipe;
3636
Damien Lespiau055e3932014-08-18 13:49:10 +01003637 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003638 I915_WRITE(PIPESTAT(pipe), 0);
3639 I915_WRITE16(IMR, 0xffff);
3640 I915_WRITE16(IER, 0x0);
3641 POSTING_READ16(IER);
3642}
3643
3644static int i8xx_irq_postinstall(struct drm_device *dev)
3645{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003646 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003647
Chris Wilsonc2798b12012-04-22 21:13:57 +01003648 I915_WRITE16(EMR,
3649 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3650
3651 /* Unmask the interrupts that we always want on. */
3652 dev_priv->irq_mask =
3653 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3654 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3655 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003656 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003657 I915_WRITE16(IMR, dev_priv->irq_mask);
3658
3659 I915_WRITE16(IER,
3660 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3661 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003662 I915_USER_INTERRUPT);
3663 POSTING_READ16(IER);
3664
Daniel Vetter379ef822013-10-16 22:55:56 +02003665 /* Interrupt setup is already guaranteed to be single-threaded, this is
3666 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003667 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003668 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3669 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003670 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003671
Chris Wilsonc2798b12012-04-22 21:13:57 +01003672 return 0;
3673}
3674
Daniel Vetter5a21b662016-05-24 17:13:53 +02003675/*
3676 * Returns true when a page flip has completed.
3677 */
3678static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3679 int plane, int pipe, u32 iir)
3680{
3681 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3682
3683 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3684 return false;
3685
3686 if ((iir & flip_pending) == 0)
3687 goto check_page_flip;
3688
3689 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3690 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3691 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3692 * the flip is completed (no longer pending). Since this doesn't raise
3693 * an interrupt per se, we watch for the change at vblank.
3694 */
3695 if (I915_READ16(ISR) & flip_pending)
3696 goto check_page_flip;
3697
3698 intel_finish_page_flip_cs(dev_priv, pipe);
3699 return true;
3700
3701check_page_flip:
3702 intel_check_page_flip(dev_priv, pipe);
3703 return false;
3704}
3705
Daniel Vetterff1f5252012-10-02 15:10:55 +02003706static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003707{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003708 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003709 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003710 u16 iir, new_iir;
3711 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003712 int pipe;
3713 u16 flip_mask =
3714 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3715 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02003716 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003717
Imre Deak2dd2a882015-02-24 11:14:30 +02003718 if (!intel_irqs_enabled(dev_priv))
3719 return IRQ_NONE;
3720
Imre Deak1f814da2015-12-16 02:52:19 +02003721 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3722 disable_rpm_wakeref_asserts(dev_priv);
3723
3724 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003725 iir = I915_READ16(IIR);
3726 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02003727 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003728
3729 while (iir & ~flip_mask) {
3730 /* Can't rely on pipestat interrupt bit in iir as it might
3731 * have been cleared after the pipestat interrupt was received.
3732 * It doesn't set the bit in iir again, but it still produces
3733 * interrupts (for non-MSI).
3734 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003735 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003736 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003737 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003738
Damien Lespiau055e3932014-08-18 13:49:10 +01003739 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003740 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003741 pipe_stats[pipe] = I915_READ(reg);
3742
3743 /*
3744 * Clear the PIPE*STAT regs before the IIR
3745 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003746 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003747 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003748 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003749 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003750
3751 I915_WRITE16(IIR, iir & ~flip_mask);
3752 new_iir = I915_READ16(IIR); /* Flush posted writes */
3753
Chris Wilsonc2798b12012-04-22 21:13:57 +01003754 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303755 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003756
Damien Lespiau055e3932014-08-18 13:49:10 +01003757 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003758 int plane = pipe;
3759 if (HAS_FBC(dev_priv))
3760 plane = !plane;
3761
3762 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3763 i8xx_handle_vblank(dev_priv, plane, pipe, iir))
3764 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003765
Daniel Vetter4356d582013-10-16 22:55:55 +02003766 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003767 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003768
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003769 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3770 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3771 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003772 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003773
3774 iir = new_iir;
3775 }
Imre Deak1f814da2015-12-16 02:52:19 +02003776 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003777
Imre Deak1f814da2015-12-16 02:52:19 +02003778out:
3779 enable_rpm_wakeref_asserts(dev_priv);
3780
3781 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003782}
3783
3784static void i8xx_irq_uninstall(struct drm_device * dev)
3785{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003786 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003787 int pipe;
3788
Damien Lespiau055e3932014-08-18 13:49:10 +01003789 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003790 /* Clear enable bits; then clear status bits */
3791 I915_WRITE(PIPESTAT(pipe), 0);
3792 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3793 }
3794 I915_WRITE16(IMR, 0xffff);
3795 I915_WRITE16(IER, 0x0);
3796 I915_WRITE16(IIR, I915_READ16(IIR));
3797}
3798
Chris Wilsona266c7d2012-04-24 22:59:44 +01003799static void i915_irq_preinstall(struct drm_device * dev)
3800{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003801 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003802 int pipe;
3803
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003804 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003805 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003806 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3807 }
3808
Chris Wilson00d98eb2012-04-24 22:59:48 +01003809 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003810 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003811 I915_WRITE(PIPESTAT(pipe), 0);
3812 I915_WRITE(IMR, 0xffffffff);
3813 I915_WRITE(IER, 0x0);
3814 POSTING_READ(IER);
3815}
3816
3817static int i915_irq_postinstall(struct drm_device *dev)
3818{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003819 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01003820 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003821
Chris Wilson38bde182012-04-24 22:59:50 +01003822 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3823
3824 /* Unmask the interrupts that we always want on. */
3825 dev_priv->irq_mask =
3826 ~(I915_ASLE_INTERRUPT |
3827 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3828 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3829 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003830 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003831
3832 enable_mask =
3833 I915_ASLE_INTERRUPT |
3834 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3835 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003836 I915_USER_INTERRUPT;
3837
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003838 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003839 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003840 POSTING_READ(PORT_HOTPLUG_EN);
3841
Chris Wilsona266c7d2012-04-24 22:59:44 +01003842 /* Enable in IER... */
3843 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3844 /* and unmask in IMR */
3845 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3846 }
3847
Chris Wilsona266c7d2012-04-24 22:59:44 +01003848 I915_WRITE(IMR, dev_priv->irq_mask);
3849 I915_WRITE(IER, enable_mask);
3850 POSTING_READ(IER);
3851
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003852 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003853
Daniel Vetter379ef822013-10-16 22:55:56 +02003854 /* Interrupt setup is already guaranteed to be single-threaded, this is
3855 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003856 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003857 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3858 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003859 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003860
Daniel Vetter20afbda2012-12-11 14:05:07 +01003861 return 0;
3862}
3863
Daniel Vetter5a21b662016-05-24 17:13:53 +02003864/*
3865 * Returns true when a page flip has completed.
3866 */
3867static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
3868 int plane, int pipe, u32 iir)
3869{
3870 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3871
3872 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3873 return false;
3874
3875 if ((iir & flip_pending) == 0)
3876 goto check_page_flip;
3877
3878 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3879 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3880 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3881 * the flip is completed (no longer pending). Since this doesn't raise
3882 * an interrupt per se, we watch for the change at vblank.
3883 */
3884 if (I915_READ(ISR) & flip_pending)
3885 goto check_page_flip;
3886
3887 intel_finish_page_flip_cs(dev_priv, pipe);
3888 return true;
3889
3890check_page_flip:
3891 intel_check_page_flip(dev_priv, pipe);
3892 return false;
3893}
3894
Daniel Vetterff1f5252012-10-02 15:10:55 +02003895static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003896{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003897 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003898 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003899 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003900 u32 flip_mask =
3901 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3902 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003903 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003904
Imre Deak2dd2a882015-02-24 11:14:30 +02003905 if (!intel_irqs_enabled(dev_priv))
3906 return IRQ_NONE;
3907
Imre Deak1f814da2015-12-16 02:52:19 +02003908 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3909 disable_rpm_wakeref_asserts(dev_priv);
3910
Chris Wilsona266c7d2012-04-24 22:59:44 +01003911 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003912 do {
3913 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003914 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003915
3916 /* Can't rely on pipestat interrupt bit in iir as it might
3917 * have been cleared after the pipestat interrupt was received.
3918 * It doesn't set the bit in iir again, but it still produces
3919 * interrupts (for non-MSI).
3920 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003921 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003922 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003923 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003924
Damien Lespiau055e3932014-08-18 13:49:10 +01003925 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003926 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003927 pipe_stats[pipe] = I915_READ(reg);
3928
Chris Wilson38bde182012-04-24 22:59:50 +01003929 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003930 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003931 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003932 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003933 }
3934 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003935 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003936
3937 if (!irq_received)
3938 break;
3939
Chris Wilsona266c7d2012-04-24 22:59:44 +01003940 /* Consume port. Then clear IIR or we'll miss events */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003941 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003942 iir & I915_DISPLAY_PORT_INTERRUPT) {
3943 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3944 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003945 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003946 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003947
Chris Wilson38bde182012-04-24 22:59:50 +01003948 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003949 new_iir = I915_READ(IIR); /* Flush posted writes */
3950
Chris Wilsona266c7d2012-04-24 22:59:44 +01003951 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303952 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003953
Damien Lespiau055e3932014-08-18 13:49:10 +01003954 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003955 int plane = pipe;
3956 if (HAS_FBC(dev_priv))
3957 plane = !plane;
3958
3959 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3960 i915_handle_vblank(dev_priv, plane, pipe, iir))
3961 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003962
3963 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3964 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003965
3966 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003967 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003968
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003969 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3970 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3971 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003972 }
3973
Chris Wilsona266c7d2012-04-24 22:59:44 +01003974 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003975 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003976
3977 /* With MSI, interrupts are only generated when iir
3978 * transitions from zero to nonzero. If another bit got
3979 * set while we were handling the existing iir bits, then
3980 * we would never get another interrupt.
3981 *
3982 * This is fine on non-MSI as well, as if we hit this path
3983 * we avoid exiting the interrupt handler only to generate
3984 * another one.
3985 *
3986 * Note that for MSI this could cause a stray interrupt report
3987 * if an interrupt landed in the time between writing IIR and
3988 * the posting read. This should be rare enough to never
3989 * trigger the 99% of 100,000 interrupts test for disabling
3990 * stray interrupts.
3991 */
Chris Wilson38bde182012-04-24 22:59:50 +01003992 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003993 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003994 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003995
Imre Deak1f814da2015-12-16 02:52:19 +02003996 enable_rpm_wakeref_asserts(dev_priv);
3997
Chris Wilsona266c7d2012-04-24 22:59:44 +01003998 return ret;
3999}
4000
4001static void i915_irq_uninstall(struct drm_device * dev)
4002{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004003 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004004 int pipe;
4005
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00004006 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004007 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004008 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4009 }
4010
Chris Wilson00d98eb2012-04-24 22:59:48 +01004011 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004012 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004013 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004014 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004015 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4016 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004017 I915_WRITE(IMR, 0xffffffff);
4018 I915_WRITE(IER, 0x0);
4019
Chris Wilsona266c7d2012-04-24 22:59:44 +01004020 I915_WRITE(IIR, I915_READ(IIR));
4021}
4022
4023static void i965_irq_preinstall(struct drm_device * dev)
4024{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004025 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004026 int pipe;
4027
Egbert Eich0706f172015-09-23 16:15:27 +02004028 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004029 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004030
4031 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004032 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004033 I915_WRITE(PIPESTAT(pipe), 0);
4034 I915_WRITE(IMR, 0xffffffff);
4035 I915_WRITE(IER, 0x0);
4036 POSTING_READ(IER);
4037}
4038
4039static int i965_irq_postinstall(struct drm_device *dev)
4040{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004041 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004042 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004043 u32 error_mask;
4044
Chris Wilsona266c7d2012-04-24 22:59:44 +01004045 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004046 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004047 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004048 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4049 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4050 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4051 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4052 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4053
4054 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004055 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4056 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004057 enable_mask |= I915_USER_INTERRUPT;
4058
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004059 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004060 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004061
Daniel Vetterb79480b2013-06-27 17:52:10 +02004062 /* Interrupt setup is already guaranteed to be single-threaded, this is
4063 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004064 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004065 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4066 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4067 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004068 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004069
Chris Wilsona266c7d2012-04-24 22:59:44 +01004070 /*
4071 * Enable some error detection, note the instruction error mask
4072 * bit is reserved, so we leave it masked.
4073 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004074 if (IS_G4X(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004075 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4076 GM45_ERROR_MEM_PRIV |
4077 GM45_ERROR_CP_PRIV |
4078 I915_ERROR_MEMORY_REFRESH);
4079 } else {
4080 error_mask = ~(I915_ERROR_PAGE_TABLE |
4081 I915_ERROR_MEMORY_REFRESH);
4082 }
4083 I915_WRITE(EMR, error_mask);
4084
4085 I915_WRITE(IMR, dev_priv->irq_mask);
4086 I915_WRITE(IER, enable_mask);
4087 POSTING_READ(IER);
4088
Egbert Eich0706f172015-09-23 16:15:27 +02004089 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004090 POSTING_READ(PORT_HOTPLUG_EN);
4091
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004092 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004093
4094 return 0;
4095}
4096
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004097static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004098{
Daniel Vetter20afbda2012-12-11 14:05:07 +01004099 u32 hotplug_en;
4100
Chris Wilson67520412017-03-02 13:28:01 +00004101 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004102
Ville Syrjälä778eb332015-01-09 14:21:13 +02004103 /* Note HDMI and DP share hotplug bits */
4104 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004105 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004106 /* Programming the CRT detection parameters tends
4107 to generate a spurious hotplug event about three
4108 seconds later. So just do it once.
4109 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004110 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02004111 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004112 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004113
Ville Syrjälä778eb332015-01-09 14:21:13 +02004114 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004115 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004116 HOTPLUG_INT_EN_MASK |
4117 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4118 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4119 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004120}
4121
Daniel Vetterff1f5252012-10-02 15:10:55 +02004122static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004123{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004124 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004125 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004126 u32 iir, new_iir;
4127 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004128 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004129 u32 flip_mask =
4130 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4131 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004132
Imre Deak2dd2a882015-02-24 11:14:30 +02004133 if (!intel_irqs_enabled(dev_priv))
4134 return IRQ_NONE;
4135
Imre Deak1f814da2015-12-16 02:52:19 +02004136 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4137 disable_rpm_wakeref_asserts(dev_priv);
4138
Chris Wilsona266c7d2012-04-24 22:59:44 +01004139 iir = I915_READ(IIR);
4140
Chris Wilsona266c7d2012-04-24 22:59:44 +01004141 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004142 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004143 bool blc_event = false;
4144
Chris Wilsona266c7d2012-04-24 22:59:44 +01004145 /* Can't rely on pipestat interrupt bit in iir as it might
4146 * have been cleared after the pipestat interrupt was received.
4147 * It doesn't set the bit in iir again, but it still produces
4148 * interrupts (for non-MSI).
4149 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004150 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004151 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004152 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004153
Damien Lespiau055e3932014-08-18 13:49:10 +01004154 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004155 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004156 pipe_stats[pipe] = I915_READ(reg);
4157
4158 /*
4159 * Clear the PIPE*STAT regs before the IIR
4160 */
4161 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004162 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004163 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004164 }
4165 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004166 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004167
4168 if (!irq_received)
4169 break;
4170
4171 ret = IRQ_HANDLED;
4172
4173 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004174 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4175 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4176 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004177 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004178 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004179
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004180 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004181 new_iir = I915_READ(IIR); /* Flush posted writes */
4182
Chris Wilsona266c7d2012-04-24 22:59:44 +01004183 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304184 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004185 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304186 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004187
Damien Lespiau055e3932014-08-18 13:49:10 +01004188 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02004189 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4190 i915_handle_vblank(dev_priv, pipe, pipe, iir))
4191 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004192
4193 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4194 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004195
4196 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004197 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004198
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004199 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4200 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004201 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004202
4203 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004204 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004205
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004206 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004207 gmbus_irq_handler(dev_priv);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004208
Chris Wilsona266c7d2012-04-24 22:59:44 +01004209 /* With MSI, interrupts are only generated when iir
4210 * transitions from zero to nonzero. If another bit got
4211 * set while we were handling the existing iir bits, then
4212 * we would never get another interrupt.
4213 *
4214 * This is fine on non-MSI as well, as if we hit this path
4215 * we avoid exiting the interrupt handler only to generate
4216 * another one.
4217 *
4218 * Note that for MSI this could cause a stray interrupt report
4219 * if an interrupt landed in the time between writing IIR and
4220 * the posting read. This should be rare enough to never
4221 * trigger the 99% of 100,000 interrupts test for disabling
4222 * stray interrupts.
4223 */
4224 iir = new_iir;
4225 }
4226
Imre Deak1f814da2015-12-16 02:52:19 +02004227 enable_rpm_wakeref_asserts(dev_priv);
4228
Chris Wilsona266c7d2012-04-24 22:59:44 +01004229 return ret;
4230}
4231
4232static void i965_irq_uninstall(struct drm_device * dev)
4233{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004234 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004235 int pipe;
4236
4237 if (!dev_priv)
4238 return;
4239
Egbert Eich0706f172015-09-23 16:15:27 +02004240 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004241 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004242
4243 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004244 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004245 I915_WRITE(PIPESTAT(pipe), 0);
4246 I915_WRITE(IMR, 0xffffffff);
4247 I915_WRITE(IER, 0x0);
4248
Damien Lespiau055e3932014-08-18 13:49:10 +01004249 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004250 I915_WRITE(PIPESTAT(pipe),
4251 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4252 I915_WRITE(IIR, I915_READ(IIR));
4253}
4254
Daniel Vetterfca52a52014-09-30 10:56:45 +02004255/**
4256 * intel_irq_init - initializes irq support
4257 * @dev_priv: i915 device instance
4258 *
4259 * This function initializes all the irq support including work items, timers
4260 * and all the vtables. It does not setup the interrupt itself though.
4261 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004262void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004263{
Chris Wilson91c8a322016-07-05 10:40:23 +01004264 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004265 int i;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004266
Jani Nikula77913b32015-06-18 13:06:16 +03004267 intel_hpd_init_work(dev_priv);
4268
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004269 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004270
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004271 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004272 for (i = 0; i < MAX_L3_SLICES; ++i)
4273 dev_priv->l3_parity.remap_info[i] = NULL;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004274
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00004275 if (HAS_GUC_SCHED(dev_priv))
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304276 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4277
Deepak Sa6706b42014-03-15 20:23:22 +05304278 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004279 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004280 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00004281 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004282 else
4283 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304284
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05304285 dev_priv->rps.pm_intrmsk_mbz = 0;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304286
4287 /*
Mika Kuoppalaacf2dc22017-04-13 14:15:27 +03004288 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304289 * if GEN6_PM_UP_EI_EXPIRED is masked.
4290 *
4291 * TODO: verify if this can be reproduced on VLV,CHV.
4292 */
Mika Kuoppalaacf2dc22017-04-13 14:15:27 +03004293 if (INTEL_INFO(dev_priv)->gen <= 7)
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05304294 dev_priv->rps.pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304295
4296 if (INTEL_INFO(dev_priv)->gen >= 8)
Chris Wilson655d49e2017-03-12 13:27:45 +00004297 dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304298
Daniel Vetterb9632912014-09-30 10:56:44 +02004299 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004300 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004301 dev->max_vblank_count = 0;
Daniel Vetterb9632912014-09-30 10:56:44 +02004302 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004303 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004304 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004305 } else {
4306 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4307 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004308 }
4309
Ville Syrjälä21da2702014-08-06 14:49:55 +03004310 /*
4311 * Opt out of the vblank disable timer on everything except gen2.
4312 * Gen2 doesn't have a hardware frame counter and so depends on
4313 * vblank interrupts to produce sane vblank seuquence numbers.
4314 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004315 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004316 dev->vblank_disable_immediate = true;
4317
Chris Wilson262fd482017-02-15 13:15:47 +00004318 /* Most platforms treat the display irq block as an always-on
4319 * power domain. vlv/chv can disable it at runtime and need
4320 * special care to avoid writing any of the display block registers
4321 * outside of the power domain. We defer setting up the display irqs
4322 * in this case to the runtime pm.
4323 */
4324 dev_priv->display_irqs_enabled = true;
4325 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4326 dev_priv->display_irqs_enabled = false;
4327
Lyude317eaa92017-02-03 21:18:25 -05004328 dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4329
Daniel Vetter1bf6ad62017-05-09 16:03:28 +02004330 dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004331 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004332
Daniel Vetterb9632912014-09-30 10:56:44 +02004333 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004334 dev->driver->irq_handler = cherryview_irq_handler;
4335 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4336 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4337 dev->driver->irq_uninstall = cherryview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004338 dev->driver->enable_vblank = i965_enable_vblank;
4339 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004340 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004341 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004342 dev->driver->irq_handler = valleyview_irq_handler;
4343 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4344 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4345 dev->driver->irq_uninstall = valleyview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004346 dev->driver->enable_vblank = i965_enable_vblank;
4347 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004348 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004349 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004350 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004351 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004352 dev->driver->irq_postinstall = gen8_irq_postinstall;
4353 dev->driver->irq_uninstall = gen8_irq_uninstall;
4354 dev->driver->enable_vblank = gen8_enable_vblank;
4355 dev->driver->disable_vblank = gen8_disable_vblank;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004356 if (IS_GEN9_LP(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004357 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07004358 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
4359 HAS_PCH_CNP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004360 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4361 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004362 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004363 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004364 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004365 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004366 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4367 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4368 dev->driver->enable_vblank = ironlake_enable_vblank;
4369 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004370 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004371 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004372 if (IS_GEN2(dev_priv)) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004373 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4374 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4375 dev->driver->irq_handler = i8xx_irq_handler;
4376 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004377 dev->driver->enable_vblank = i8xx_enable_vblank;
4378 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004379 } else if (IS_GEN3(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004380 dev->driver->irq_preinstall = i915_irq_preinstall;
4381 dev->driver->irq_postinstall = i915_irq_postinstall;
4382 dev->driver->irq_uninstall = i915_irq_uninstall;
4383 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004384 dev->driver->enable_vblank = i8xx_enable_vblank;
4385 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004386 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004387 dev->driver->irq_preinstall = i965_irq_preinstall;
4388 dev->driver->irq_postinstall = i965_irq_postinstall;
4389 dev->driver->irq_uninstall = i965_irq_uninstall;
4390 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004391 dev->driver->enable_vblank = i965_enable_vblank;
4392 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004393 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004394 if (I915_HAS_HOTPLUG(dev_priv))
4395 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004396 }
4397}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004398
Daniel Vetterfca52a52014-09-30 10:56:45 +02004399/**
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004400 * intel_irq_fini - deinitializes IRQ support
4401 * @i915: i915 device instance
4402 *
4403 * This function deinitializes all the IRQ support.
4404 */
4405void intel_irq_fini(struct drm_i915_private *i915)
4406{
4407 int i;
4408
4409 for (i = 0; i < MAX_L3_SLICES; ++i)
4410 kfree(i915->l3_parity.remap_info[i]);
4411}
4412
4413/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004414 * intel_irq_install - enables the hardware interrupt
4415 * @dev_priv: i915 device instance
4416 *
4417 * This function enables the hardware interrupt handling, but leaves the hotplug
4418 * handling still disabled. It is called after intel_irq_init().
4419 *
4420 * In the driver load and resume code we need working interrupts in a few places
4421 * but don't want to deal with the hassle of concurrent probe and hotplug
4422 * workers. Hence the split into this two-stage approach.
4423 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004424int intel_irq_install(struct drm_i915_private *dev_priv)
4425{
4426 /*
4427 * We enable some interrupt sources in our postinstall hooks, so mark
4428 * interrupts as enabled _before_ actually enabling them to avoid
4429 * special cases in our ordering checks.
4430 */
4431 dev_priv->pm.irqs_enabled = true;
4432
Chris Wilson91c8a322016-07-05 10:40:23 +01004433 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004434}
4435
Daniel Vetterfca52a52014-09-30 10:56:45 +02004436/**
4437 * intel_irq_uninstall - finilizes all irq handling
4438 * @dev_priv: i915 device instance
4439 *
4440 * This stops interrupt and hotplug handling and unregisters and frees all
4441 * resources acquired in the init functions.
4442 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004443void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4444{
Chris Wilson91c8a322016-07-05 10:40:23 +01004445 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004446 intel_hpd_cancel_work(dev_priv);
4447 dev_priv->pm.irqs_enabled = false;
4448}
4449
Daniel Vetterfca52a52014-09-30 10:56:45 +02004450/**
4451 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4452 * @dev_priv: i915 device instance
4453 *
4454 * This function is used to disable interrupts at runtime, both in the runtime
4455 * pm and the system suspend/resume code.
4456 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004457void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004458{
Chris Wilson91c8a322016-07-05 10:40:23 +01004459 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004460 dev_priv->pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004461 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004462}
4463
Daniel Vetterfca52a52014-09-30 10:56:45 +02004464/**
4465 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4466 * @dev_priv: i915 device instance
4467 *
4468 * This function is used to enable interrupts at runtime, both in the runtime
4469 * pm and the system suspend/resume code.
4470 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004471void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004472{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004473 dev_priv->pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004474 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4475 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004476}