blob: 39f37bb7a16a690b9424da4af7289500076b3bea [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Chon Ming Leeef9348c2014-04-09 13:28:18 +030044#define DIV_ROUND_CLOSEST_ULL(ll, d) \
45 ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
46
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Jesse Barnesf1f644d2013-06-27 00:39:25 +030050static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030052static void ironlake_pch_clock_get(struct intel_crtc *crtc,
53 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030054
Damien Lespiaue7457a92013-08-08 22:28:59 +010055static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
56 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080057static int intel_framebuffer_init(struct drm_device *dev,
58 struct intel_framebuffer *ifb,
59 struct drm_mode_fb_cmd2 *mode_cmd,
60 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020061static void intel_dp_set_m_n(struct intel_crtc *crtc);
62static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
63static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020064static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
65 struct intel_link_m_n *m_n);
66static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020067static void haswell_set_pipeconf(struct drm_crtc *crtc);
68static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +020069static void vlv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +010070
Jesse Barnes79e53942008-11-07 14:24:08 -080071typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040072 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080073} intel_range_t;
74
75typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040076 int dot_limit;
77 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080078} intel_p2_t;
79
Ma Lingd4906092009-03-18 20:13:27 +080080typedef struct intel_limit intel_limit_t;
81struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040082 intel_range_t dot, vco, n, m, m1, m2, p, p1;
83 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080084};
Jesse Barnes79e53942008-11-07 14:24:08 -080085
Daniel Vetterd2acd212012-10-20 20:57:43 +020086int
87intel_pch_rawclk(struct drm_device *dev)
88{
89 struct drm_i915_private *dev_priv = dev->dev_private;
90
91 WARN_ON(!HAS_PCH_SPLIT(dev));
92
93 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
94}
95
Chris Wilson021357a2010-09-07 20:54:59 +010096static inline u32 /* units of 100MHz */
97intel_fdi_link_freq(struct drm_device *dev)
98{
Chris Wilson8b99e682010-10-13 09:59:17 +010099 if (IS_GEN5(dev)) {
100 struct drm_i915_private *dev_priv = dev->dev_private;
101 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
102 } else
103 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100104}
105
Daniel Vetter5d536e22013-07-06 12:52:06 +0200106static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400107 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200108 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200109 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400110 .m = { .min = 96, .max = 140 },
111 .m1 = { .min = 18, .max = 26 },
112 .m2 = { .min = 6, .max = 16 },
113 .p = { .min = 4, .max = 128 },
114 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700115 .p2 = { .dot_limit = 165000,
116 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700117};
118
Daniel Vetter5d536e22013-07-06 12:52:06 +0200119static const intel_limit_t intel_limits_i8xx_dvo = {
120 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200121 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200122 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200123 .m = { .min = 96, .max = 140 },
124 .m1 = { .min = 18, .max = 26 },
125 .m2 = { .min = 6, .max = 16 },
126 .p = { .min = 4, .max = 128 },
127 .p1 = { .min = 2, .max = 33 },
128 .p2 = { .dot_limit = 165000,
129 .p2_slow = 4, .p2_fast = 4 },
130};
131
Keith Packarde4b36692009-06-05 19:22:17 -0700132static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200134 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200135 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400136 .m = { .min = 96, .max = 140 },
137 .m1 = { .min = 18, .max = 26 },
138 .m2 = { .min = 6, .max = 16 },
139 .p = { .min = 4, .max = 128 },
140 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700141 .p2 = { .dot_limit = 165000,
142 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700143};
Eric Anholt273e27c2011-03-30 13:01:10 -0700144
Keith Packarde4b36692009-06-05 19:22:17 -0700145static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400146 .dot = { .min = 20000, .max = 400000 },
147 .vco = { .min = 1400000, .max = 2800000 },
148 .n = { .min = 1, .max = 6 },
149 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100150 .m1 = { .min = 8, .max = 18 },
151 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .p = { .min = 5, .max = 80 },
153 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700154 .p2 = { .dot_limit = 200000,
155 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
158static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 .dot = { .min = 20000, .max = 400000 },
160 .vco = { .min = 1400000, .max = 2800000 },
161 .n = { .min = 1, .max = 6 },
162 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100163 .m1 = { .min = 8, .max = 18 },
164 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 .p = { .min = 7, .max = 98 },
166 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700167 .p2 = { .dot_limit = 112000,
168 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700169};
170
Eric Anholt273e27c2011-03-30 13:01:10 -0700171
Keith Packarde4b36692009-06-05 19:22:17 -0700172static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 25000, .max = 270000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 17, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 10, .max = 30 },
180 .p1 = { .min = 1, .max = 3},
181 .p2 = { .dot_limit = 270000,
182 .p2_slow = 10,
183 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800184 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
186
187static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700188 .dot = { .min = 22000, .max = 400000 },
189 .vco = { .min = 1750000, .max = 3500000},
190 .n = { .min = 1, .max = 4 },
191 .m = { .min = 104, .max = 138 },
192 .m1 = { .min = 16, .max = 23 },
193 .m2 = { .min = 5, .max = 11 },
194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8},
196 .p2 = { .dot_limit = 165000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700201 .dot = { .min = 20000, .max = 115000 },
202 .vco = { .min = 1750000, .max = 3500000 },
203 .n = { .min = 1, .max = 3 },
204 .m = { .min = 104, .max = 138 },
205 .m1 = { .min = 17, .max = 23 },
206 .m2 = { .min = 5, .max = 11 },
207 .p = { .min = 28, .max = 112 },
208 .p1 = { .min = 2, .max = 8 },
209 .p2 = { .dot_limit = 0,
210 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800211 },
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
214static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 80000, .max = 224000 },
216 .vco = { .min = 1750000, .max = 3500000 },
217 .n = { .min = 1, .max = 3 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 14, .max = 42 },
222 .p1 = { .min = 2, .max = 6 },
223 .p2 = { .dot_limit = 0,
224 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800225 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000},
230 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700231 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .n = { .min = 3, .max = 6 },
233 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700234 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400235 .m1 = { .min = 0, .max = 0 },
236 .m2 = { .min = 0, .max = 254 },
237 .p = { .min = 5, .max = 80 },
238 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 .p2 = { .dot_limit = 200000,
240 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .dot = { .min = 20000, .max = 400000 },
245 .vco = { .min = 1700000, .max = 3500000 },
246 .n = { .min = 3, .max = 6 },
247 .m = { .min = 2, .max = 256 },
248 .m1 = { .min = 0, .max = 0 },
249 .m2 = { .min = 0, .max = 254 },
250 .p = { .min = 7, .max = 112 },
251 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700252 .p2 = { .dot_limit = 112000,
253 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
Eric Anholt273e27c2011-03-30 13:01:10 -0700256/* Ironlake / Sandybridge
257 *
258 * We calculate clock using (register_value + 2) for N/M1/M2, so here
259 * the range value for them is (actual_value - 2).
260 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800261static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700262 .dot = { .min = 25000, .max = 350000 },
263 .vco = { .min = 1760000, .max = 3510000 },
264 .n = { .min = 1, .max = 5 },
265 .m = { .min = 79, .max = 127 },
266 .m1 = { .min = 12, .max = 22 },
267 .m2 = { .min = 5, .max = 9 },
268 .p = { .min = 5, .max = 80 },
269 .p1 = { .min = 1, .max = 8 },
270 .p2 = { .dot_limit = 225000,
271 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
273
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800274static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 .dot = { .min = 25000, .max = 350000 },
276 .vco = { .min = 1760000, .max = 3510000 },
277 .n = { .min = 1, .max = 3 },
278 .m = { .min = 79, .max = 118 },
279 .m1 = { .min = 12, .max = 22 },
280 .m2 = { .min = 5, .max = 9 },
281 .p = { .min = 28, .max = 112 },
282 .p1 = { .min = 2, .max = 8 },
283 .p2 = { .dot_limit = 225000,
284 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800285};
286
287static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700288 .dot = { .min = 25000, .max = 350000 },
289 .vco = { .min = 1760000, .max = 3510000 },
290 .n = { .min = 1, .max = 3 },
291 .m = { .min = 79, .max = 127 },
292 .m1 = { .min = 12, .max = 22 },
293 .m2 = { .min = 5, .max = 9 },
294 .p = { .min = 14, .max = 56 },
295 .p1 = { .min = 2, .max = 8 },
296 .p2 = { .dot_limit = 225000,
297 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800301static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 350000 },
303 .vco = { .min = 1760000, .max = 3510000 },
304 .n = { .min = 1, .max = 2 },
305 .m = { .min = 79, .max = 126 },
306 .m1 = { .min = 12, .max = 22 },
307 .m2 = { .min = 5, .max = 9 },
308 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700310 .p2 = { .dot_limit = 225000,
311 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800312};
313
314static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 3 },
318 .m = { .min = 79, .max = 126 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800325};
326
Ville Syrjälädc730512013-09-24 21:26:30 +0300327static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300328 /*
329 * These are the data rate limits (measured in fast clocks)
330 * since those are the strictest limits we have. The fast
331 * clock and actual rate limits are more relaxed, so checking
332 * them would make no difference.
333 */
334 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200335 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700336 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700337 .m1 = { .min = 2, .max = 3 },
338 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300339 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300340 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700341};
342
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300343static const intel_limit_t intel_limits_chv = {
344 /*
345 * These are the data rate limits (measured in fast clocks)
346 * since those are the strictest limits we have. The fast
347 * clock and actual rate limits are more relaxed, so checking
348 * them would make no difference.
349 */
350 .dot = { .min = 25000 * 5, .max = 540000 * 5},
351 .vco = { .min = 4860000, .max = 6700000 },
352 .n = { .min = 1, .max = 1 },
353 .m1 = { .min = 2, .max = 2 },
354 .m2 = { .min = 24 << 22, .max = 175 << 22 },
355 .p1 = { .min = 2, .max = 4 },
356 .p2 = { .p2_slow = 1, .p2_fast = 14 },
357};
358
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300359static void vlv_clock(int refclk, intel_clock_t *clock)
360{
361 clock->m = clock->m1 * clock->m2;
362 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200363 if (WARN_ON(clock->n == 0 || clock->p == 0))
364 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300365 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
366 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300367}
368
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300369/**
370 * Returns whether any output on the specified pipe is of the specified type
371 */
372static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
373{
374 struct drm_device *dev = crtc->dev;
375 struct intel_encoder *encoder;
376
377 for_each_encoder_on_crtc(dev, crtc, encoder)
378 if (encoder->type == type)
379 return true;
380
381 return false;
382}
383
Chris Wilson1b894b52010-12-14 20:04:54 +0000384static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
385 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800387 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800388 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800389
390 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100391 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000392 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800393 limit = &intel_limits_ironlake_dual_lvds_100m;
394 else
395 limit = &intel_limits_ironlake_dual_lvds;
396 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000397 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800398 limit = &intel_limits_ironlake_single_lvds_100m;
399 else
400 limit = &intel_limits_ironlake_single_lvds;
401 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200402 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800404
405 return limit;
406}
407
Ma Ling044c7c42009-03-18 20:13:23 +0800408static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
409{
410 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800411 const intel_limit_t *limit;
412
413 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100414 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700415 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800416 else
Keith Packarde4b36692009-06-05 19:22:17 -0700417 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800418 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
419 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700420 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800421 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700422 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800423 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800425
426 return limit;
427}
428
Chris Wilson1b894b52010-12-14 20:04:54 +0000429static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800430{
431 struct drm_device *dev = crtc->dev;
432 const intel_limit_t *limit;
433
Eric Anholtbad720f2009-10-22 16:11:14 -0700434 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000435 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800436 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800437 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500438 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800439 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500440 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800441 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500442 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300443 } else if (IS_CHERRYVIEW(dev)) {
444 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700445 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300446 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100447 } else if (!IS_GEN2(dev)) {
448 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
449 limit = &intel_limits_i9xx_lvds;
450 else
451 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 } else {
453 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700454 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200455 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700456 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200457 else
458 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800459 }
460 return limit;
461}
462
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500463/* m1 is reserved as 0 in Pineview, n is a ring counter */
464static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Shaohua Li21778322009-02-23 15:19:16 +0800466 clock->m = clock->m2 + 2;
467 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200468 if (WARN_ON(clock->n == 0 || clock->p == 0))
469 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300470 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
471 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800472}
473
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200474static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
475{
476 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
477}
478
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200479static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800480{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200481 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800482 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200483 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
484 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300485 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
486 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800487}
488
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300489static void chv_clock(int refclk, intel_clock_t *clock)
490{
491 clock->m = clock->m1 * clock->m2;
492 clock->p = clock->p1 * clock->p2;
493 if (WARN_ON(clock->n == 0 || clock->p == 0))
494 return;
495 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
496 clock->n << 22);
497 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
498}
499
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800500#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800501/**
502 * Returns whether the given set of divisors are valid for a given refclk with
503 * the given connectors.
504 */
505
Chris Wilson1b894b52010-12-14 20:04:54 +0000506static bool intel_PLL_is_valid(struct drm_device *dev,
507 const intel_limit_t *limit,
508 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800509{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300510 if (clock->n < limit->n.min || limit->n.max < clock->n)
511 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400513 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400515 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400517 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300518
519 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
520 if (clock->m1 <= clock->m2)
521 INTELPllInvalid("m1 <= m2\n");
522
523 if (!IS_VALLEYVIEW(dev)) {
524 if (clock->p < limit->p.min || limit->p.max < clock->p)
525 INTELPllInvalid("p out of range\n");
526 if (clock->m < limit->m.min || limit->m.max < clock->m)
527 INTELPllInvalid("m out of range\n");
528 }
529
Jesse Barnes79e53942008-11-07 14:24:08 -0800530 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400531 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800532 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
533 * connector, etc., rather than just a single range.
534 */
535 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400536 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800537
538 return true;
539}
540
Ma Lingd4906092009-03-18 20:13:27 +0800541static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200542i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800543 int target, int refclk, intel_clock_t *match_clock,
544 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800545{
546 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 int err = target;
549
Daniel Vettera210b022012-11-26 17:22:08 +0100550 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100552 * For LVDS just rely on its current settings for dual-channel.
553 * We haven't figured out how to reliably set up different
554 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100556 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 clock.p2 = limit->p2.p2_fast;
558 else
559 clock.p2 = limit->p2.p2_slow;
560 } else {
561 if (target < limit->p2.dot_limit)
562 clock.p2 = limit->p2.p2_slow;
563 else
564 clock.p2 = limit->p2.p2_fast;
565 }
566
Akshay Joshi0206e352011-08-16 15:34:10 -0400567 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800568
Zhao Yakui42158662009-11-20 11:24:18 +0800569 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
570 clock.m1++) {
571 for (clock.m2 = limit->m2.min;
572 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200573 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800574 break;
575 for (clock.n = limit->n.min;
576 clock.n <= limit->n.max; clock.n++) {
577 for (clock.p1 = limit->p1.min;
578 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800579 int this_err;
580
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200581 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000582 if (!intel_PLL_is_valid(dev, limit,
583 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800585 if (match_clock &&
586 clock.p != match_clock->p)
587 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800588
589 this_err = abs(clock.dot - target);
590 if (this_err < err) {
591 *best_clock = clock;
592 err = this_err;
593 }
594 }
595 }
596 }
597 }
598
599 return (err != target);
600}
601
Ma Lingd4906092009-03-18 20:13:27 +0800602static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200603pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
604 int target, int refclk, intel_clock_t *match_clock,
605 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200606{
607 struct drm_device *dev = crtc->dev;
608 intel_clock_t clock;
609 int err = target;
610
611 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
612 /*
613 * For LVDS just rely on its current settings for dual-channel.
614 * We haven't figured out how to reliably set up different
615 * single/dual channel state, if we even can.
616 */
617 if (intel_is_dual_link_lvds(dev))
618 clock.p2 = limit->p2.p2_fast;
619 else
620 clock.p2 = limit->p2.p2_slow;
621 } else {
622 if (target < limit->p2.dot_limit)
623 clock.p2 = limit->p2.p2_slow;
624 else
625 clock.p2 = limit->p2.p2_fast;
626 }
627
628 memset(best_clock, 0, sizeof(*best_clock));
629
630 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
631 clock.m1++) {
632 for (clock.m2 = limit->m2.min;
633 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200634 for (clock.n = limit->n.min;
635 clock.n <= limit->n.max; clock.n++) {
636 for (clock.p1 = limit->p1.min;
637 clock.p1 <= limit->p1.max; clock.p1++) {
638 int this_err;
639
640 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 if (!intel_PLL_is_valid(dev, limit,
642 &clock))
643 continue;
644 if (match_clock &&
645 clock.p != match_clock->p)
646 continue;
647
648 this_err = abs(clock.dot - target);
649 if (this_err < err) {
650 *best_clock = clock;
651 err = this_err;
652 }
653 }
654 }
655 }
656 }
657
658 return (err != target);
659}
660
Ma Lingd4906092009-03-18 20:13:27 +0800661static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200662g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
663 int target, int refclk, intel_clock_t *match_clock,
664 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800665{
666 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800667 intel_clock_t clock;
668 int max_n;
669 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400670 /* approximately equals target * 0.00585 */
671 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800672 found = false;
673
674 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100675 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800676 clock.p2 = limit->p2.p2_fast;
677 else
678 clock.p2 = limit->p2.p2_slow;
679 } else {
680 if (target < limit->p2.dot_limit)
681 clock.p2 = limit->p2.p2_slow;
682 else
683 clock.p2 = limit->p2.p2_fast;
684 }
685
686 memset(best_clock, 0, sizeof(*best_clock));
687 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200688 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800689 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200690 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800691 for (clock.m1 = limit->m1.max;
692 clock.m1 >= limit->m1.min; clock.m1--) {
693 for (clock.m2 = limit->m2.max;
694 clock.m2 >= limit->m2.min; clock.m2--) {
695 for (clock.p1 = limit->p1.max;
696 clock.p1 >= limit->p1.min; clock.p1--) {
697 int this_err;
698
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200699 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000700 if (!intel_PLL_is_valid(dev, limit,
701 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800702 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000703
704 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800705 if (this_err < err_most) {
706 *best_clock = clock;
707 err_most = this_err;
708 max_n = clock.n;
709 found = true;
710 }
711 }
712 }
713 }
714 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800715 return found;
716}
Ma Lingd4906092009-03-18 20:13:27 +0800717
Zhenyu Wang2c072452009-06-05 15:38:42 +0800718static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200719vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700722{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300723 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300724 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300725 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300726 /* min update 19.2 MHz */
727 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300728 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700729
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300730 target *= 5; /* fast clock */
731
732 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700733
734 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300735 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300736 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300737 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300738 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300739 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700740 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300741 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300742 unsigned int ppm, diff;
743
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300744 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
745 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300746
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300747 vlv_clock(refclk, &clock);
748
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300749 if (!intel_PLL_is_valid(dev, limit,
750 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300751 continue;
752
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300753 diff = abs(clock.dot - target);
754 ppm = div_u64(1000000ULL * diff, target);
755
756 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300757 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300758 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300759 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300760 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300761
Ville Syrjäläc6861222013-09-24 21:26:21 +0300762 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300763 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300764 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300765 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700766 }
767 }
768 }
769 }
770 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700771
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300772 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700773}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700774
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300775static bool
776chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
779{
780 struct drm_device *dev = crtc->dev;
781 intel_clock_t clock;
782 uint64_t m2;
783 int found = false;
784
785 memset(best_clock, 0, sizeof(*best_clock));
786
787 /*
788 * Based on hardware doc, the n always set to 1, and m1 always
789 * set to 2. If requires to support 200Mhz refclk, we need to
790 * revisit this because n may not 1 anymore.
791 */
792 clock.n = 1, clock.m1 = 2;
793 target *= 5; /* fast clock */
794
795 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
796 for (clock.p2 = limit->p2.p2_fast;
797 clock.p2 >= limit->p2.p2_slow;
798 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
799
800 clock.p = clock.p1 * clock.p2;
801
802 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
803 clock.n) << 22, refclk * clock.m1);
804
805 if (m2 > INT_MAX/clock.m1)
806 continue;
807
808 clock.m2 = m2;
809
810 chv_clock(refclk, &clock);
811
812 if (!intel_PLL_is_valid(dev, limit, &clock))
813 continue;
814
815 /* based on hardware requirement, prefer bigger p
816 */
817 if (clock.p > best_clock->p) {
818 *best_clock = clock;
819 found = true;
820 }
821 }
822 }
823
824 return found;
825}
826
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300827bool intel_crtc_active(struct drm_crtc *crtc)
828{
829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
830
831 /* Be paranoid as we can arrive here with only partial
832 * state retrieved from the hardware during setup.
833 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100834 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300835 * as Haswell has gained clock readout/fastboot support.
836 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000837 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300838 * properly reconstruct framebuffers.
839 */
Matt Roperf4510a22014-04-01 15:22:40 -0700840 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100841 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300842}
843
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200844enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
845 enum pipe pipe)
846{
847 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
849
Daniel Vetter3b117c82013-04-17 20:15:07 +0200850 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200851}
852
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200853static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300854{
855 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200856 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300857
858 frame = I915_READ(frame_reg);
859
860 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700861 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300862}
863
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700864/**
865 * intel_wait_for_vblank - wait for vblank on a given pipe
866 * @dev: drm device
867 * @pipe: pipe to wait for
868 *
869 * Wait for vblank to occur on a given pipe. Needed for various bits of
870 * mode setting code.
871 */
872void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800873{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700874 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800875 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700876
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200877 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
878 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300879 return;
880 }
881
Chris Wilson300387c2010-09-05 20:25:43 +0100882 /* Clear existing vblank status. Note this will clear any other
883 * sticky status fields as well.
884 *
885 * This races with i915_driver_irq_handler() with the result
886 * that either function could miss a vblank event. Here it is not
887 * fatal, as we will either wait upon the next vblank interrupt or
888 * timeout. Generally speaking intel_wait_for_vblank() is only
889 * called during modeset at which time the GPU should be idle and
890 * should *not* be performing page flips and thus not waiting on
891 * vblanks...
892 * Currently, the result of us stealing a vblank from the irq
893 * handler is that a single frame will be skipped during swapbuffers.
894 */
895 I915_WRITE(pipestat_reg,
896 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
897
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700898 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100899 if (wait_for(I915_READ(pipestat_reg) &
900 PIPE_VBLANK_INTERRUPT_STATUS,
901 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700902 DRM_DEBUG_KMS("vblank wait timed out\n");
903}
904
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300905static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
906{
907 struct drm_i915_private *dev_priv = dev->dev_private;
908 u32 reg = PIPEDSL(pipe);
909 u32 line1, line2;
910 u32 line_mask;
911
912 if (IS_GEN2(dev))
913 line_mask = DSL_LINEMASK_GEN2;
914 else
915 line_mask = DSL_LINEMASK_GEN3;
916
917 line1 = I915_READ(reg) & line_mask;
918 mdelay(5);
919 line2 = I915_READ(reg) & line_mask;
920
921 return line1 == line2;
922}
923
Keith Packardab7ad7f2010-10-03 00:33:06 -0700924/*
925 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700926 * @dev: drm device
927 * @pipe: pipe to wait for
928 *
929 * After disabling a pipe, we can't wait for vblank in the usual way,
930 * spinning on the vblank interrupt status bit, since we won't actually
931 * see an interrupt when the pipe is disabled.
932 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700933 * On Gen4 and above:
934 * wait for the pipe register state bit to turn off
935 *
936 * Otherwise:
937 * wait for the display line value to settle (it usually
938 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100939 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700940 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100941void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700942{
943 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200944 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
945 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700946
Keith Packardab7ad7f2010-10-03 00:33:06 -0700947 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200948 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700949
Keith Packardab7ad7f2010-10-03 00:33:06 -0700950 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100951 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
952 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200953 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700954 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300956 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200957 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700958 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800959}
960
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000961/*
962 * ibx_digital_port_connected - is the specified port connected?
963 * @dev_priv: i915 private structure
964 * @port: the port to test
965 *
966 * Returns true if @port is connected, false otherwise.
967 */
968bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
969 struct intel_digital_port *port)
970{
971 u32 bit;
972
Damien Lespiauc36346e2012-12-13 16:09:03 +0000973 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200974 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000975 case PORT_B:
976 bit = SDE_PORTB_HOTPLUG;
977 break;
978 case PORT_C:
979 bit = SDE_PORTC_HOTPLUG;
980 break;
981 case PORT_D:
982 bit = SDE_PORTD_HOTPLUG;
983 break;
984 default:
985 return true;
986 }
987 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200988 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000989 case PORT_B:
990 bit = SDE_PORTB_HOTPLUG_CPT;
991 break;
992 case PORT_C:
993 bit = SDE_PORTC_HOTPLUG_CPT;
994 break;
995 case PORT_D:
996 bit = SDE_PORTD_HOTPLUG_CPT;
997 break;
998 default:
999 return true;
1000 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001001 }
1002
1003 return I915_READ(SDEISR) & bit;
1004}
1005
Jesse Barnesb24e7172011-01-04 15:09:30 -08001006static const char *state_string(bool enabled)
1007{
1008 return enabled ? "on" : "off";
1009}
1010
1011/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001012void assert_pll(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
1019 reg = DPLL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & DPLL_VCO_ENABLE);
1022 WARN(cur_state != state,
1023 "PLL state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001026
Jani Nikula23538ef2013-08-27 15:12:22 +03001027/* XXX: the dsi pll is shared between MIPI DSI ports */
1028static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1029{
1030 u32 val;
1031 bool cur_state;
1032
1033 mutex_lock(&dev_priv->dpio_lock);
1034 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1035 mutex_unlock(&dev_priv->dpio_lock);
1036
1037 cur_state = val & DSI_PLL_VCO_EN;
1038 WARN(cur_state != state,
1039 "DSI PLL state assertion failure (expected %s, current %s)\n",
1040 state_string(state), state_string(cur_state));
1041}
1042#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1043#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1044
Daniel Vetter55607e82013-06-16 21:42:39 +02001045struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001046intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001047{
Daniel Vettere2b78262013-06-07 23:10:03 +02001048 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1049
Daniel Vettera43f6e02013-06-07 23:10:32 +02001050 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001051 return NULL;
1052
Daniel Vettera43f6e02013-06-07 23:10:32 +02001053 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001054}
1055
Jesse Barnesb24e7172011-01-04 15:09:30 -08001056/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001057void assert_shared_dpll(struct drm_i915_private *dev_priv,
1058 struct intel_shared_dpll *pll,
1059 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001060{
Jesse Barnes040484a2011-01-03 12:14:26 -08001061 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001062 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001063
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001064 if (HAS_PCH_LPT(dev_priv->dev)) {
1065 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1066 return;
1067 }
1068
Chris Wilson92b27b02012-05-20 18:10:50 +01001069 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001070 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001071 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001072
Daniel Vetter53589012013-06-05 13:34:16 +02001073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001074 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001077}
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001087
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001091 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001098 WARN(cur_state != state,
1099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001115 WARN(cur_state != state,
1116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001130 return;
1131
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001133 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 return;
1135
Jesse Barnes040484a2011-01-03 12:14:26 -08001136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1139}
1140
Daniel Vetter55607e82013-06-16 21:42:39 +02001141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001143{
1144 int reg;
1145 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001146 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1151 WARN(cur_state != state,
1152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001154}
1155
Jesse Barnesea0760c2011-01-04 15:09:32 -08001156static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
1158{
1159 int pp_reg, lvds_reg;
1160 u32 val;
1161 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001162 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163
1164 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1165 pp_reg = PCH_PP_CONTROL;
1166 lvds_reg = PCH_LVDS;
1167 } else {
1168 pp_reg = PP_CONTROL;
1169 lvds_reg = LVDS;
1170 }
1171
1172 val = I915_READ(pp_reg);
1173 if (!(val & PANEL_POWER_ON) ||
1174 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1175 locked = false;
1176
1177 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1178 panel_pipe = PIPE_B;
1179
1180 WARN(panel_pipe == pipe && locked,
1181 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001183}
1184
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001185static void assert_cursor(struct drm_i915_private *dev_priv,
1186 enum pipe pipe, bool state)
1187{
1188 struct drm_device *dev = dev_priv->dev;
1189 bool cur_state;
1190
Paulo Zanonid9d82082014-02-27 16:30:56 -03001191 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001192 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001193 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001194 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001195
1196 WARN(cur_state != state,
1197 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1198 pipe_name(pipe), state_string(state), state_string(cur_state));
1199}
1200#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1201#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1202
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001203void assert_pipe(struct drm_i915_private *dev_priv,
1204 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001205{
1206 int reg;
1207 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001208 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001209 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1210 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001211
Daniel Vetter8e636782012-01-22 01:36:48 +01001212 /* if we need the pipe A quirk it must be always on */
1213 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1214 state = true;
1215
Imre Deakda7e29b2014-02-18 00:02:02 +02001216 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001217 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001218 cur_state = false;
1219 } else {
1220 reg = PIPECONF(cpu_transcoder);
1221 val = I915_READ(reg);
1222 cur_state = !!(val & PIPECONF_ENABLE);
1223 }
1224
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001225 WARN(cur_state != state,
1226 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001227 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001228}
1229
Chris Wilson931872f2012-01-16 23:01:13 +00001230static void assert_plane(struct drm_i915_private *dev_priv,
1231 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001232{
1233 int reg;
1234 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001235 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001236
1237 reg = DSPCNTR(plane);
1238 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001239 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1240 WARN(cur_state != state,
1241 "plane %c assertion failure (expected %s, current %s)\n",
1242 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001243}
1244
Chris Wilson931872f2012-01-16 23:01:13 +00001245#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1246#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1247
Jesse Barnesb24e7172011-01-04 15:09:30 -08001248static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1249 enum pipe pipe)
1250{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001251 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001252 int reg, i;
1253 u32 val;
1254 int cur_pipe;
1255
Ville Syrjälä653e1022013-06-04 13:49:05 +03001256 /* Primary planes are fixed to pipes on gen4+ */
1257 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001258 reg = DSPCNTR(pipe);
1259 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001260 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001261 "plane %c assertion failure, should be disabled but not\n",
1262 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001263 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001264 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001265
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001267 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268 reg = DSPCNTR(i);
1269 val = I915_READ(reg);
1270 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1271 DISPPLANE_SEL_PIPE_SHIFT;
1272 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001273 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1274 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001275 }
1276}
1277
Jesse Barnes19332d72013-03-28 09:55:38 -07001278static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1279 enum pipe pipe)
1280{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001281 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001282 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001283 u32 val;
1284
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001285 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001286 for_each_sprite(pipe, sprite) {
1287 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001288 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001289 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001290 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001291 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001292 }
1293 } else if (INTEL_INFO(dev)->gen >= 7) {
1294 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001295 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001296 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001297 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001298 plane_name(pipe), pipe_name(pipe));
1299 } else if (INTEL_INFO(dev)->gen >= 5) {
1300 reg = DVSCNTR(pipe);
1301 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001302 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001303 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1304 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001305 }
1306}
1307
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001308static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001309{
1310 u32 val;
1311 bool enabled;
1312
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001313 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001314
Jesse Barnes92f25842011-01-04 15:09:34 -08001315 val = I915_READ(PCH_DREF_CONTROL);
1316 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1317 DREF_SUPERSPREAD_SOURCE_MASK));
1318 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1319}
1320
Daniel Vetterab9412b2013-05-03 11:49:46 +02001321static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1322 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001323{
1324 int reg;
1325 u32 val;
1326 bool enabled;
1327
Daniel Vetterab9412b2013-05-03 11:49:46 +02001328 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001329 val = I915_READ(reg);
1330 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001331 WARN(enabled,
1332 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1333 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001334}
1335
Keith Packard4e634382011-08-06 10:39:45 -07001336static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001338{
1339 if ((val & DP_PORT_EN) == 0)
1340 return false;
1341
1342 if (HAS_PCH_CPT(dev_priv->dev)) {
1343 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1344 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1345 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1346 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001347 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1348 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1349 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001350 } else {
1351 if ((val & DP_PIPE_MASK) != (pipe << 30))
1352 return false;
1353 }
1354 return true;
1355}
1356
Keith Packard1519b992011-08-06 10:35:34 -07001357static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1358 enum pipe pipe, u32 val)
1359{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001360 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001361 return false;
1362
1363 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001364 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001365 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001366 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1367 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1368 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001369 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001370 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001371 return false;
1372 }
1373 return true;
1374}
1375
1376static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1377 enum pipe pipe, u32 val)
1378{
1379 if ((val & LVDS_PORT_EN) == 0)
1380 return false;
1381
1382 if (HAS_PCH_CPT(dev_priv->dev)) {
1383 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1384 return false;
1385 } else {
1386 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1387 return false;
1388 }
1389 return true;
1390}
1391
1392static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1393 enum pipe pipe, u32 val)
1394{
1395 if ((val & ADPA_DAC_ENABLE) == 0)
1396 return false;
1397 if (HAS_PCH_CPT(dev_priv->dev)) {
1398 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1399 return false;
1400 } else {
1401 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1402 return false;
1403 }
1404 return true;
1405}
1406
Jesse Barnes291906f2011-02-02 12:28:03 -08001407static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001408 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001409{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001410 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001411 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001412 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001413 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001414
Daniel Vetter75c5da22012-09-10 21:58:29 +02001415 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1416 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001417 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001418}
1419
1420static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1421 enum pipe pipe, int reg)
1422{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001423 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001424 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001425 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001426 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001427
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001428 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001429 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001430 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001431}
1432
1433static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1434 enum pipe pipe)
1435{
1436 int reg;
1437 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001438
Keith Packardf0575e92011-07-25 22:12:43 -07001439 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1440 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1441 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001442
1443 reg = PCH_ADPA;
1444 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001445 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001446 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001447 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001448
1449 reg = PCH_LVDS;
1450 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001451 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001452 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001453 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001454
Paulo Zanonie2debe92013-02-18 19:00:27 -03001455 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1456 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1457 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001458}
1459
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001460static void intel_init_dpio(struct drm_device *dev)
1461{
1462 struct drm_i915_private *dev_priv = dev->dev_private;
1463
1464 if (!IS_VALLEYVIEW(dev))
1465 return;
1466
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001467 /*
1468 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1469 * CHV x1 PHY (DP/HDMI D)
1470 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1471 */
1472 if (IS_CHERRYVIEW(dev)) {
1473 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1474 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1475 } else {
1476 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1477 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001478}
1479
1480static void intel_reset_dpio(struct drm_device *dev)
1481{
1482 struct drm_i915_private *dev_priv = dev->dev_private;
1483
1484 if (!IS_VALLEYVIEW(dev))
1485 return;
1486
Imre Deake5cbfbf2014-01-09 17:08:16 +02001487 /*
1488 * Enable the CRI clock source so we can get at the display and the
1489 * reference clock for VGA hotplug / manual detection.
1490 */
Imre Deak404faab2014-01-09 17:08:15 +02001491 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001492 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001493 DPLL_INTEGRATED_CRI_CLK_VLV);
1494
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001495 if (IS_CHERRYVIEW(dev)) {
1496 enum dpio_phy phy;
1497 u32 val;
1498
1499 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1500 /* Poll for phypwrgood signal */
1501 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1502 PHY_POWERGOOD(phy), 1))
1503 DRM_ERROR("Display PHY %d is not power up\n", phy);
1504
1505 /*
1506 * Deassert common lane reset for PHY.
1507 *
1508 * This should only be done on init and resume from S3
1509 * with both PLLs disabled, or we risk losing DPIO and
1510 * PLL synchronization.
1511 */
1512 val = I915_READ(DISPLAY_PHY_CONTROL);
1513 I915_WRITE(DISPLAY_PHY_CONTROL,
1514 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1515 }
1516
1517 } else {
1518 /*
1519 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1520 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1521 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1522 * b. The other bits such as sfr settings / modesel may all
1523 * be set to 0.
1524 *
1525 * This should only be done on init and resume from S3 with
1526 * both PLLs disabled, or we risk losing DPIO and PLL
1527 * synchronization.
1528 */
1529 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1530 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001531}
1532
Daniel Vetter426115c2013-07-11 22:13:42 +02001533static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001534{
Daniel Vetter426115c2013-07-11 22:13:42 +02001535 struct drm_device *dev = crtc->base.dev;
1536 struct drm_i915_private *dev_priv = dev->dev_private;
1537 int reg = DPLL(crtc->pipe);
1538 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001539
Daniel Vetter426115c2013-07-11 22:13:42 +02001540 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001541
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001542 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001543 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1544
1545 /* PLL is protected by panel, make sure we can write it */
1546 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001547 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001548
Daniel Vetter426115c2013-07-11 22:13:42 +02001549 I915_WRITE(reg, dpll);
1550 POSTING_READ(reg);
1551 udelay(150);
1552
1553 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1554 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1555
1556 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1557 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001558
1559 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001560 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001561 POSTING_READ(reg);
1562 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001563 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001564 POSTING_READ(reg);
1565 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001566 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001567 POSTING_READ(reg);
1568 udelay(150); /* wait for warmup */
1569}
1570
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001571static void chv_enable_pll(struct intel_crtc *crtc)
1572{
1573 struct drm_device *dev = crtc->base.dev;
1574 struct drm_i915_private *dev_priv = dev->dev_private;
1575 int pipe = crtc->pipe;
1576 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001577 u32 tmp;
1578
1579 assert_pipe_disabled(dev_priv, crtc->pipe);
1580
1581 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1582
1583 mutex_lock(&dev_priv->dpio_lock);
1584
1585 /* Enable back the 10bit clock to display controller */
1586 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1587 tmp |= DPIO_DCLKP_EN;
1588 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1589
1590 /*
1591 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1592 */
1593 udelay(1);
1594
1595 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001596 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001597
1598 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001599 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001600 DRM_ERROR("PLL %d failed to lock\n", pipe);
1601
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001602 /* not sure when this should be written */
1603 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1604 POSTING_READ(DPLL_MD(pipe));
1605
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001606 mutex_unlock(&dev_priv->dpio_lock);
1607}
1608
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001609static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001610{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001611 struct drm_device *dev = crtc->base.dev;
1612 struct drm_i915_private *dev_priv = dev->dev_private;
1613 int reg = DPLL(crtc->pipe);
1614 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001615
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001616 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001617
1618 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001619 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001620
1621 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001622 if (IS_MOBILE(dev) && !IS_I830(dev))
1623 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001624
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001625 I915_WRITE(reg, dpll);
1626
1627 /* Wait for the clocks to stabilize. */
1628 POSTING_READ(reg);
1629 udelay(150);
1630
1631 if (INTEL_INFO(dev)->gen >= 4) {
1632 I915_WRITE(DPLL_MD(crtc->pipe),
1633 crtc->config.dpll_hw_state.dpll_md);
1634 } else {
1635 /* The pixel multiplier can only be updated once the
1636 * DPLL is enabled and the clocks are stable.
1637 *
1638 * So write it again.
1639 */
1640 I915_WRITE(reg, dpll);
1641 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001642
1643 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001644 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001645 POSTING_READ(reg);
1646 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001647 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001648 POSTING_READ(reg);
1649 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001650 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001651 POSTING_READ(reg);
1652 udelay(150); /* wait for warmup */
1653}
1654
1655/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001656 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001657 * @dev_priv: i915 private structure
1658 * @pipe: pipe PLL to disable
1659 *
1660 * Disable the PLL for @pipe, making sure the pipe is off first.
1661 *
1662 * Note! This is for pre-ILK only.
1663 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001664static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001666 /* Don't disable pipe A or pipe A PLLs if needed */
1667 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1668 return;
1669
1670 /* Make sure the pipe isn't still relying on us */
1671 assert_pipe_disabled(dev_priv, pipe);
1672
Daniel Vetter50b44a42013-06-05 13:34:33 +02001673 I915_WRITE(DPLL(pipe), 0);
1674 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001675}
1676
Jesse Barnesf6071162013-10-01 10:41:38 -07001677static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1678{
1679 u32 val = 0;
1680
1681 /* Make sure the pipe isn't still relying on us */
1682 assert_pipe_disabled(dev_priv, pipe);
1683
Imre Deake5cbfbf2014-01-09 17:08:16 +02001684 /*
1685 * Leave integrated clock source and reference clock enabled for pipe B.
1686 * The latter is needed for VGA hotplug / manual detection.
1687 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001688 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001689 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001690 I915_WRITE(DPLL(pipe), val);
1691 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001692
1693}
1694
1695static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1696{
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001697 u32 val;
1698
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001699 /* Make sure the pipe isn't still relying on us */
1700 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001701
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001702 /* Set PLL en = 0 */
1703 val = DPLL_SSC_REF_CLOCK_CHV;
1704 if (pipe != PIPE_A)
1705 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1706 I915_WRITE(DPLL(pipe), val);
1707 POSTING_READ(DPLL(pipe));
Jesse Barnesf6071162013-10-01 10:41:38 -07001708}
1709
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001710void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1711 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001712{
1713 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001714 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001715
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001716 switch (dport->port) {
1717 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001718 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001719 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001720 break;
1721 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001722 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001723 dpll_reg = DPLL(0);
1724 break;
1725 case PORT_D:
1726 port_mask = DPLL_PORTD_READY_MASK;
1727 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001728 break;
1729 default:
1730 BUG();
1731 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001732
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001733 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001734 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001735 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001736}
1737
Daniel Vetterb14b1052014-04-24 23:55:13 +02001738static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1739{
1740 struct drm_device *dev = crtc->base.dev;
1741 struct drm_i915_private *dev_priv = dev->dev_private;
1742 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1743
1744 WARN_ON(!pll->refcount);
1745 if (pll->active == 0) {
1746 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1747 WARN_ON(pll->on);
1748 assert_shared_dpll_disabled(dev_priv, pll);
1749
1750 pll->mode_set(dev_priv, pll);
1751 }
1752}
1753
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001755 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001756 * @dev_priv: i915 private structure
1757 * @pipe: pipe PLL to enable
1758 *
1759 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1760 * drives the transcoder clock.
1761 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001762static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001763{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001764 struct drm_device *dev = crtc->base.dev;
1765 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001766 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001767
Daniel Vetter87a875b2013-06-05 13:34:19 +02001768 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001769 return;
1770
1771 if (WARN_ON(pll->refcount == 0))
1772 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001773
Daniel Vetter46edb022013-06-05 13:34:12 +02001774 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1775 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001776 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001777
Daniel Vettercdbd2312013-06-05 13:34:03 +02001778 if (pll->active++) {
1779 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001780 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001781 return;
1782 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001783 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001784
Daniel Vetter46edb022013-06-05 13:34:12 +02001785 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001786 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001787 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001788}
1789
Daniel Vettere2b78262013-06-07 23:10:03 +02001790static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001791{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001792 struct drm_device *dev = crtc->base.dev;
1793 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001794 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001795
Jesse Barnes92f25842011-01-04 15:09:34 -08001796 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001797 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001798 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001799 return;
1800
Chris Wilson48da64a2012-05-13 20:16:12 +01001801 if (WARN_ON(pll->refcount == 0))
1802 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001803
Daniel Vetter46edb022013-06-05 13:34:12 +02001804 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1805 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001806 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001807
Chris Wilson48da64a2012-05-13 20:16:12 +01001808 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001809 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001810 return;
1811 }
1812
Daniel Vettere9d69442013-06-05 13:34:15 +02001813 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001814 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001815 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001816 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001817
Daniel Vetter46edb022013-06-05 13:34:12 +02001818 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001819 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001820 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001821}
1822
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001823static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1824 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001825{
Daniel Vetter23670b322012-11-01 09:15:30 +01001826 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001827 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001829 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001830
1831 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001832 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001833
1834 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001835 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001836 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001837
1838 /* FDI must be feeding us bits for PCH ports */
1839 assert_fdi_tx_enabled(dev_priv, pipe);
1840 assert_fdi_rx_enabled(dev_priv, pipe);
1841
Daniel Vetter23670b322012-11-01 09:15:30 +01001842 if (HAS_PCH_CPT(dev)) {
1843 /* Workaround: Set the timing override bit before enabling the
1844 * pch transcoder. */
1845 reg = TRANS_CHICKEN2(pipe);
1846 val = I915_READ(reg);
1847 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1848 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001849 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001850
Daniel Vetterab9412b2013-05-03 11:49:46 +02001851 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001852 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001853 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001854
1855 if (HAS_PCH_IBX(dev_priv->dev)) {
1856 /*
1857 * make the BPC in transcoder be consistent with
1858 * that in pipeconf reg.
1859 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001860 val &= ~PIPECONF_BPC_MASK;
1861 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001862 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001863
1864 val &= ~TRANS_INTERLACE_MASK;
1865 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001866 if (HAS_PCH_IBX(dev_priv->dev) &&
1867 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1868 val |= TRANS_LEGACY_INTERLACED_ILK;
1869 else
1870 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001871 else
1872 val |= TRANS_PROGRESSIVE;
1873
Jesse Barnes040484a2011-01-03 12:14:26 -08001874 I915_WRITE(reg, val | TRANS_ENABLE);
1875 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001876 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001877}
1878
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001879static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001880 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001881{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001882 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001883
1884 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001885 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001886
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001887 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001888 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001889 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001890
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001891 /* Workaround: set timing override bit. */
1892 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001893 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001894 I915_WRITE(_TRANSA_CHICKEN2, val);
1895
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001896 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001897 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001898
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001899 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1900 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001901 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001902 else
1903 val |= TRANS_PROGRESSIVE;
1904
Daniel Vetterab9412b2013-05-03 11:49:46 +02001905 I915_WRITE(LPT_TRANSCONF, val);
1906 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001907 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001908}
1909
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001910static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1911 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001912{
Daniel Vetter23670b322012-11-01 09:15:30 +01001913 struct drm_device *dev = dev_priv->dev;
1914 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001915
1916 /* FDI relies on the transcoder */
1917 assert_fdi_tx_disabled(dev_priv, pipe);
1918 assert_fdi_rx_disabled(dev_priv, pipe);
1919
Jesse Barnes291906f2011-02-02 12:28:03 -08001920 /* Ports must be off as well */
1921 assert_pch_ports_disabled(dev_priv, pipe);
1922
Daniel Vetterab9412b2013-05-03 11:49:46 +02001923 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001924 val = I915_READ(reg);
1925 val &= ~TRANS_ENABLE;
1926 I915_WRITE(reg, val);
1927 /* wait for PCH transcoder off, transcoder state */
1928 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001929 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001930
1931 if (!HAS_PCH_IBX(dev)) {
1932 /* Workaround: Clear the timing override chicken bit again. */
1933 reg = TRANS_CHICKEN2(pipe);
1934 val = I915_READ(reg);
1935 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1936 I915_WRITE(reg, val);
1937 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001938}
1939
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001940static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001941{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001942 u32 val;
1943
Daniel Vetterab9412b2013-05-03 11:49:46 +02001944 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001945 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001946 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001947 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001948 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001949 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001950
1951 /* Workaround: clear timing override bit. */
1952 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001953 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001954 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001955}
1956
1957/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001958 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001959 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001960 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001961 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001962 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001963 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001964static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965{
Paulo Zanoni03722642014-01-17 13:51:09 -02001966 struct drm_device *dev = crtc->base.dev;
1967 struct drm_i915_private *dev_priv = dev->dev_private;
1968 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001969 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1970 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001971 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001972 int reg;
1973 u32 val;
1974
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001975 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001976 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001977 assert_sprites_disabled(dev_priv, pipe);
1978
Paulo Zanoni681e5812012-12-06 11:12:38 -02001979 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001980 pch_transcoder = TRANSCODER_A;
1981 else
1982 pch_transcoder = pipe;
1983
Jesse Barnesb24e7172011-01-04 15:09:30 -08001984 /*
1985 * A pipe without a PLL won't actually be able to drive bits from
1986 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1987 * need the check.
1988 */
1989 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001990 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001991 assert_dsi_pll_enabled(dev_priv);
1992 else
1993 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001994 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001995 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001996 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001997 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001998 assert_fdi_tx_pll_enabled(dev_priv,
1999 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002000 }
2001 /* FIXME: assert CPU port conditions for SNB+ */
2002 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002003
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002004 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002006 if (val & PIPECONF_ENABLE) {
2007 WARN_ON(!(pipe == PIPE_A &&
2008 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00002009 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002010 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002011
2012 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002013 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014}
2015
2016/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002017 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002018 * @dev_priv: i915 private structure
2019 * @pipe: pipe to disable
2020 *
2021 * Disable @pipe, making sure that various hardware specific requirements
2022 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2023 *
2024 * @pipe should be %PIPE_A or %PIPE_B.
2025 *
2026 * Will wait until the pipe has shut down before returning.
2027 */
2028static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2029 enum pipe pipe)
2030{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002031 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2032 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002033 int reg;
2034 u32 val;
2035
2036 /*
2037 * Make sure planes won't keep trying to pump pixels to us,
2038 * or we might hang the display.
2039 */
2040 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002041 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002042 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002043
2044 /* Don't disable pipe A or pipe A PLLs if needed */
2045 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2046 return;
2047
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002048 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002049 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002050 if ((val & PIPECONF_ENABLE) == 0)
2051 return;
2052
2053 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2055}
2056
Keith Packardd74362c2011-07-28 14:47:14 -07002057/*
2058 * Plane regs are double buffered, going from enabled->disabled needs a
2059 * trigger in order to latch. The display address reg provides this.
2060 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002061void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2062 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002063{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002064 struct drm_device *dev = dev_priv->dev;
2065 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002066
2067 I915_WRITE(reg, I915_READ(reg));
2068 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002069}
2070
Jesse Barnesb24e7172011-01-04 15:09:30 -08002071/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002072 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 * @dev_priv: i915 private structure
2074 * @plane: plane to enable
2075 * @pipe: pipe being fed
2076 *
2077 * Enable @plane on @pipe, making sure that @pipe is running first.
2078 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002079static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2080 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002081{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002082 struct intel_crtc *intel_crtc =
2083 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002084 int reg;
2085 u32 val;
2086
2087 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2088 assert_pipe_enabled(dev_priv, pipe);
2089
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002090 if (intel_crtc->primary_enabled)
2091 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002092
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002093 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002094
Jesse Barnesb24e7172011-01-04 15:09:30 -08002095 reg = DSPCNTR(plane);
2096 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002097 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002098
2099 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002100 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002101 intel_wait_for_vblank(dev_priv->dev, pipe);
2102}
2103
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002105 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106 * @dev_priv: i915 private structure
2107 * @plane: plane to disable
2108 * @pipe: pipe consuming the data
2109 *
2110 * Disable @plane; should be an independent operation.
2111 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002112static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2113 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002115 struct intel_crtc *intel_crtc =
2116 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 int reg;
2118 u32 val;
2119
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002120 if (!intel_crtc->primary_enabled)
2121 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002122
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002123 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002124
Jesse Barnesb24e7172011-01-04 15:09:30 -08002125 reg = DSPCNTR(plane);
2126 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002127 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002128
2129 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002130 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002131 intel_wait_for_vblank(dev_priv->dev, pipe);
2132}
2133
Chris Wilson693db182013-03-05 14:52:39 +00002134static bool need_vtd_wa(struct drm_device *dev)
2135{
2136#ifdef CONFIG_INTEL_IOMMU
2137 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2138 return true;
2139#endif
2140 return false;
2141}
2142
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002143static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2144{
2145 int tile_height;
2146
2147 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2148 return ALIGN(height, tile_height);
2149}
2150
Chris Wilson127bd2a2010-07-23 23:32:05 +01002151int
Chris Wilson48b956c2010-09-14 12:50:34 +01002152intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002153 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002154 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002155{
Chris Wilsonce453d82011-02-21 14:43:56 +00002156 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002157 u32 alignment;
2158 int ret;
2159
Chris Wilson05394f32010-11-08 19:18:58 +00002160 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002161 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002162 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2163 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002164 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002165 alignment = 4 * 1024;
2166 else
2167 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002168 break;
2169 case I915_TILING_X:
2170 /* pin() will align the object as required by fence */
2171 alignment = 0;
2172 break;
2173 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002174 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002175 return -EINVAL;
2176 default:
2177 BUG();
2178 }
2179
Chris Wilson693db182013-03-05 14:52:39 +00002180 /* Note that the w/a also requires 64 PTE of padding following the
2181 * bo. We currently fill all unused PTE with the shadow page and so
2182 * we should always have valid PTE following the scanout preventing
2183 * the VT-d warning.
2184 */
2185 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2186 alignment = 256 * 1024;
2187
Chris Wilsonce453d82011-02-21 14:43:56 +00002188 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002189 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002190 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002191 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002192
2193 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2194 * fence, whereas 965+ only requires a fence if using
2195 * framebuffer compression. For simplicity, we always install
2196 * a fence as the cost is not that onerous.
2197 */
Chris Wilson06d98132012-04-17 15:31:24 +01002198 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002199 if (ret)
2200 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002201
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002202 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002203
Chris Wilsonce453d82011-02-21 14:43:56 +00002204 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002205 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002206
2207err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002208 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002209err_interruptible:
2210 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002211 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002212}
2213
Chris Wilson1690e1e2011-12-14 13:57:08 +01002214void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2215{
2216 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002217 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002218}
2219
Daniel Vetterc2c75132012-07-05 12:17:30 +02002220/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2221 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002222unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2223 unsigned int tiling_mode,
2224 unsigned int cpp,
2225 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002226{
Chris Wilsonbc752862013-02-21 20:04:31 +00002227 if (tiling_mode != I915_TILING_NONE) {
2228 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002229
Chris Wilsonbc752862013-02-21 20:04:31 +00002230 tile_rows = *y / 8;
2231 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002232
Chris Wilsonbc752862013-02-21 20:04:31 +00002233 tiles = *x / (512/cpp);
2234 *x %= 512/cpp;
2235
2236 return tile_rows * pitch * 8 + tiles * 4096;
2237 } else {
2238 unsigned int offset;
2239
2240 offset = *y * pitch + *x * cpp;
2241 *y = 0;
2242 *x = (offset & 4095) / cpp;
2243 return offset & -4096;
2244 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002245}
2246
Jesse Barnes46f297f2014-03-07 08:57:48 -08002247int intel_format_to_fourcc(int format)
2248{
2249 switch (format) {
2250 case DISPPLANE_8BPP:
2251 return DRM_FORMAT_C8;
2252 case DISPPLANE_BGRX555:
2253 return DRM_FORMAT_XRGB1555;
2254 case DISPPLANE_BGRX565:
2255 return DRM_FORMAT_RGB565;
2256 default:
2257 case DISPPLANE_BGRX888:
2258 return DRM_FORMAT_XRGB8888;
2259 case DISPPLANE_RGBX888:
2260 return DRM_FORMAT_XBGR8888;
2261 case DISPPLANE_BGRX101010:
2262 return DRM_FORMAT_XRGB2101010;
2263 case DISPPLANE_RGBX101010:
2264 return DRM_FORMAT_XBGR2101010;
2265 }
2266}
2267
Jesse Barnes484b41d2014-03-07 08:57:55 -08002268static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002269 struct intel_plane_config *plane_config)
2270{
2271 struct drm_device *dev = crtc->base.dev;
2272 struct drm_i915_gem_object *obj = NULL;
2273 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2274 u32 base = plane_config->base;
2275
Chris Wilsonff2652e2014-03-10 08:07:02 +00002276 if (plane_config->size == 0)
2277 return false;
2278
Jesse Barnes46f297f2014-03-07 08:57:48 -08002279 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2280 plane_config->size);
2281 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002282 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002283
2284 if (plane_config->tiled) {
2285 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002286 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002287 }
2288
Dave Airlie66e514c2014-04-03 07:51:54 +10002289 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2290 mode_cmd.width = crtc->base.primary->fb->width;
2291 mode_cmd.height = crtc->base.primary->fb->height;
2292 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002293
2294 mutex_lock(&dev->struct_mutex);
2295
Dave Airlie66e514c2014-04-03 07:51:54 +10002296 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002297 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002298 DRM_DEBUG_KMS("intel fb init failed\n");
2299 goto out_unref_obj;
2300 }
2301
2302 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002303
2304 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2305 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002306
2307out_unref_obj:
2308 drm_gem_object_unreference(&obj->base);
2309 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002310 return false;
2311}
2312
2313static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2314 struct intel_plane_config *plane_config)
2315{
2316 struct drm_device *dev = intel_crtc->base.dev;
2317 struct drm_crtc *c;
2318 struct intel_crtc *i;
2319 struct intel_framebuffer *fb;
2320
Dave Airlie66e514c2014-04-03 07:51:54 +10002321 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002322 return;
2323
2324 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2325 return;
2326
Dave Airlie66e514c2014-04-03 07:51:54 +10002327 kfree(intel_crtc->base.primary->fb);
2328 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002329
2330 /*
2331 * Failed to alloc the obj, check to see if we should share
2332 * an fb with another CRTC instead
2333 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002334 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002335 i = to_intel_crtc(c);
2336
2337 if (c == &intel_crtc->base)
2338 continue;
2339
Dave Airlie66e514c2014-04-03 07:51:54 +10002340 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002341 continue;
2342
Dave Airlie66e514c2014-04-03 07:51:54 +10002343 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002344 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002345 drm_framebuffer_reference(c->primary->fb);
2346 intel_crtc->base.primary->fb = c->primary->fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002347 break;
2348 }
2349 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002350}
2351
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002352static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2353 struct drm_framebuffer *fb,
2354 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002355{
2356 struct drm_device *dev = crtc->dev;
2357 struct drm_i915_private *dev_priv = dev->dev_private;
2358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2359 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002360 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002361 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002362 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002363 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002364 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002365
Jesse Barnes81255562010-08-02 12:07:50 -07002366 intel_fb = to_intel_framebuffer(fb);
2367 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002368
Chris Wilson5eddb702010-09-11 13:48:45 +01002369 reg = DSPCNTR(plane);
2370 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002371 /* Mask out pixel format bits in case we change it */
2372 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002373 switch (fb->pixel_format) {
2374 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002375 dspcntr |= DISPPLANE_8BPP;
2376 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002377 case DRM_FORMAT_XRGB1555:
2378 case DRM_FORMAT_ARGB1555:
2379 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002380 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002381 case DRM_FORMAT_RGB565:
2382 dspcntr |= DISPPLANE_BGRX565;
2383 break;
2384 case DRM_FORMAT_XRGB8888:
2385 case DRM_FORMAT_ARGB8888:
2386 dspcntr |= DISPPLANE_BGRX888;
2387 break;
2388 case DRM_FORMAT_XBGR8888:
2389 case DRM_FORMAT_ABGR8888:
2390 dspcntr |= DISPPLANE_RGBX888;
2391 break;
2392 case DRM_FORMAT_XRGB2101010:
2393 case DRM_FORMAT_ARGB2101010:
2394 dspcntr |= DISPPLANE_BGRX101010;
2395 break;
2396 case DRM_FORMAT_XBGR2101010:
2397 case DRM_FORMAT_ABGR2101010:
2398 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002399 break;
2400 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002401 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002402 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002403
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002404 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002405 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002406 dspcntr |= DISPPLANE_TILED;
2407 else
2408 dspcntr &= ~DISPPLANE_TILED;
2409 }
2410
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002411 if (IS_G4X(dev))
2412 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2413
Chris Wilson5eddb702010-09-11 13:48:45 +01002414 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002415
Daniel Vettere506a0c2012-07-05 12:17:29 +02002416 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002417
Daniel Vetterc2c75132012-07-05 12:17:30 +02002418 if (INTEL_INFO(dev)->gen >= 4) {
2419 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002420 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2421 fb->bits_per_pixel / 8,
2422 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002423 linear_offset -= intel_crtc->dspaddr_offset;
2424 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002425 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002426 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002427
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002428 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2429 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2430 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002431 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002432 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002433 I915_WRITE(DSPSURF(plane),
2434 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002435 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002436 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002437 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002438 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002440}
2441
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002442static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2443 struct drm_framebuffer *fb,
2444 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002445{
2446 struct drm_device *dev = crtc->dev;
2447 struct drm_i915_private *dev_priv = dev->dev_private;
2448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2449 struct intel_framebuffer *intel_fb;
2450 struct drm_i915_gem_object *obj;
2451 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002452 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002453 u32 dspcntr;
2454 u32 reg;
2455
Jesse Barnes17638cd2011-06-24 12:19:23 -07002456 intel_fb = to_intel_framebuffer(fb);
2457 obj = intel_fb->obj;
2458
2459 reg = DSPCNTR(plane);
2460 dspcntr = I915_READ(reg);
2461 /* Mask out pixel format bits in case we change it */
2462 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002463 switch (fb->pixel_format) {
2464 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002465 dspcntr |= DISPPLANE_8BPP;
2466 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002467 case DRM_FORMAT_RGB565:
2468 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002469 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002470 case DRM_FORMAT_XRGB8888:
2471 case DRM_FORMAT_ARGB8888:
2472 dspcntr |= DISPPLANE_BGRX888;
2473 break;
2474 case DRM_FORMAT_XBGR8888:
2475 case DRM_FORMAT_ABGR8888:
2476 dspcntr |= DISPPLANE_RGBX888;
2477 break;
2478 case DRM_FORMAT_XRGB2101010:
2479 case DRM_FORMAT_ARGB2101010:
2480 dspcntr |= DISPPLANE_BGRX101010;
2481 break;
2482 case DRM_FORMAT_XBGR2101010:
2483 case DRM_FORMAT_ABGR2101010:
2484 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002485 break;
2486 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002487 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002488 }
2489
2490 if (obj->tiling_mode != I915_TILING_NONE)
2491 dspcntr |= DISPPLANE_TILED;
2492 else
2493 dspcntr &= ~DISPPLANE_TILED;
2494
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002495 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002496 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2497 else
2498 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002499
2500 I915_WRITE(reg, dspcntr);
2501
Daniel Vettere506a0c2012-07-05 12:17:29 +02002502 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002503 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002504 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2505 fb->bits_per_pixel / 8,
2506 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002507 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002508
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002509 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2510 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2511 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002512 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002513 I915_WRITE(DSPSURF(plane),
2514 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002515 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002516 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2517 } else {
2518 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2519 I915_WRITE(DSPLINOFF(plane), linear_offset);
2520 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002521 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002522}
2523
2524/* Assume fb object is pinned & idle & fenced and just update base pointers */
2525static int
2526intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2527 int x, int y, enum mode_set_atomic state)
2528{
2529 struct drm_device *dev = crtc->dev;
2530 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002531
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002532 if (dev_priv->display.disable_fbc)
2533 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002534 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002535
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002536 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2537
2538 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002539}
2540
Ville Syrjälä96a02912013-02-18 19:08:49 +02002541void intel_display_handle_reset(struct drm_device *dev)
2542{
2543 struct drm_i915_private *dev_priv = dev->dev_private;
2544 struct drm_crtc *crtc;
2545
2546 /*
2547 * Flips in the rings have been nuked by the reset,
2548 * so complete all pending flips so that user space
2549 * will get its events and not get stuck.
2550 *
2551 * Also update the base address of all primary
2552 * planes to the the last fb to make sure we're
2553 * showing the correct fb after a reset.
2554 *
2555 * Need to make two loops over the crtcs so that we
2556 * don't try to grab a crtc mutex before the
2557 * pending_flip_queue really got woken up.
2558 */
2559
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002560 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002561 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2562 enum plane plane = intel_crtc->plane;
2563
2564 intel_prepare_page_flip(dev, plane);
2565 intel_finish_page_flip_plane(dev, plane);
2566 }
2567
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002568 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2570
2571 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002572 /*
2573 * FIXME: Once we have proper support for primary planes (and
2574 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002575 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002576 */
Matt Roperf4510a22014-04-01 15:22:40 -07002577 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002578 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002579 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002580 crtc->x,
2581 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002582 mutex_unlock(&crtc->mutex);
2583 }
2584}
2585
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002586static int
Chris Wilson14667a42012-04-03 17:58:35 +01002587intel_finish_fb(struct drm_framebuffer *old_fb)
2588{
2589 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2590 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2591 bool was_interruptible = dev_priv->mm.interruptible;
2592 int ret;
2593
Chris Wilson14667a42012-04-03 17:58:35 +01002594 /* Big Hammer, we also need to ensure that any pending
2595 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2596 * current scanout is retired before unpinning the old
2597 * framebuffer.
2598 *
2599 * This should only fail upon a hung GPU, in which case we
2600 * can safely continue.
2601 */
2602 dev_priv->mm.interruptible = false;
2603 ret = i915_gem_object_finish_gpu(obj);
2604 dev_priv->mm.interruptible = was_interruptible;
2605
2606 return ret;
2607}
2608
Chris Wilson7d5e3792014-03-04 13:15:08 +00002609static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2610{
2611 struct drm_device *dev = crtc->dev;
2612 struct drm_i915_private *dev_priv = dev->dev_private;
2613 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2614 unsigned long flags;
2615 bool pending;
2616
2617 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2618 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2619 return false;
2620
2621 spin_lock_irqsave(&dev->event_lock, flags);
2622 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2623 spin_unlock_irqrestore(&dev->event_lock, flags);
2624
2625 return pending;
2626}
2627
Chris Wilson14667a42012-04-03 17:58:35 +01002628static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002629intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002630 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002631{
2632 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002633 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002635 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002636 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002637
Chris Wilson7d5e3792014-03-04 13:15:08 +00002638 if (intel_crtc_has_pending_flip(crtc)) {
2639 DRM_ERROR("pipe is still busy with an old pageflip\n");
2640 return -EBUSY;
2641 }
2642
Jesse Barnes79e53942008-11-07 14:24:08 -08002643 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002644 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002645 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002646 return 0;
2647 }
2648
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002649 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002650 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2651 plane_name(intel_crtc->plane),
2652 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002653 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002654 }
2655
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002656 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002657 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002658 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002659 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002660 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002661 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002662 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002663 return ret;
2664 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002665
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002666 /*
2667 * Update pipe size and adjust fitter if needed: the reason for this is
2668 * that in compute_mode_changes we check the native mode (not the pfit
2669 * mode) to see if we can flip rather than do a full mode set. In the
2670 * fastboot case, we'll flip, but if we don't update the pipesrc and
2671 * pfit state, we'll end up with a big fb scanned out into the wrong
2672 * sized surface.
2673 *
2674 * To fix this properly, we need to hoist the checks up into
2675 * compute_mode_changes (or above), check the actual pfit state and
2676 * whether the platform allows pfit disable with pipe active, and only
2677 * then update the pipesrc and pfit state, even on the flip path.
2678 */
Jani Nikulad330a952014-01-21 11:24:25 +02002679 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002680 const struct drm_display_mode *adjusted_mode =
2681 &intel_crtc->config.adjusted_mode;
2682
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002683 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002684 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2685 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002686 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002687 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2688 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2689 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2690 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2691 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2692 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002693 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2694 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002695 }
2696
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002697 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002698
Matt Roperf4510a22014-04-01 15:22:40 -07002699 old_fb = crtc->primary->fb;
2700 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002701 crtc->x = x;
2702 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002703
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002704 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002705 if (intel_crtc->active && old_fb != fb)
2706 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002707 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002708 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002709 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002710 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002711
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002712 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002713 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002714 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002715 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002716
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002717 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002718}
2719
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002720static void intel_fdi_normal_train(struct drm_crtc *crtc)
2721{
2722 struct drm_device *dev = crtc->dev;
2723 struct drm_i915_private *dev_priv = dev->dev_private;
2724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2725 int pipe = intel_crtc->pipe;
2726 u32 reg, temp;
2727
2728 /* enable normal train */
2729 reg = FDI_TX_CTL(pipe);
2730 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002731 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002732 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2733 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002734 } else {
2735 temp &= ~FDI_LINK_TRAIN_NONE;
2736 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002737 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002738 I915_WRITE(reg, temp);
2739
2740 reg = FDI_RX_CTL(pipe);
2741 temp = I915_READ(reg);
2742 if (HAS_PCH_CPT(dev)) {
2743 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2744 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2745 } else {
2746 temp &= ~FDI_LINK_TRAIN_NONE;
2747 temp |= FDI_LINK_TRAIN_NONE;
2748 }
2749 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2750
2751 /* wait one idle pattern time */
2752 POSTING_READ(reg);
2753 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002754
2755 /* IVB wants error correction enabled */
2756 if (IS_IVYBRIDGE(dev))
2757 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2758 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002759}
2760
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002761static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002762{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002763 return crtc->base.enabled && crtc->active &&
2764 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002765}
2766
Daniel Vetter01a415f2012-10-27 15:58:40 +02002767static void ivb_modeset_global_resources(struct drm_device *dev)
2768{
2769 struct drm_i915_private *dev_priv = dev->dev_private;
2770 struct intel_crtc *pipe_B_crtc =
2771 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2772 struct intel_crtc *pipe_C_crtc =
2773 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2774 uint32_t temp;
2775
Daniel Vetter1e833f42013-02-19 22:31:57 +01002776 /*
2777 * When everything is off disable fdi C so that we could enable fdi B
2778 * with all lanes. Note that we don't care about enabled pipes without
2779 * an enabled pch encoder.
2780 */
2781 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2782 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002783 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2784 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2785
2786 temp = I915_READ(SOUTH_CHICKEN1);
2787 temp &= ~FDI_BC_BIFURCATION_SELECT;
2788 DRM_DEBUG_KMS("disabling fdi C rx\n");
2789 I915_WRITE(SOUTH_CHICKEN1, temp);
2790 }
2791}
2792
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002793/* The FDI link training functions for ILK/Ibexpeak. */
2794static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2795{
2796 struct drm_device *dev = crtc->dev;
2797 struct drm_i915_private *dev_priv = dev->dev_private;
2798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2799 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002800 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002801
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002802 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002803 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002804
Adam Jacksone1a44742010-06-25 15:32:14 -04002805 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2806 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002807 reg = FDI_RX_IMR(pipe);
2808 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002809 temp &= ~FDI_RX_SYMBOL_LOCK;
2810 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002811 I915_WRITE(reg, temp);
2812 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002813 udelay(150);
2814
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002815 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002816 reg = FDI_TX_CTL(pipe);
2817 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002818 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2819 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002820 temp &= ~FDI_LINK_TRAIN_NONE;
2821 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002822 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002823
Chris Wilson5eddb702010-09-11 13:48:45 +01002824 reg = FDI_RX_CTL(pipe);
2825 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002826 temp &= ~FDI_LINK_TRAIN_NONE;
2827 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002828 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2829
2830 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002831 udelay(150);
2832
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002833 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002834 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2835 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2836 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002837
Chris Wilson5eddb702010-09-11 13:48:45 +01002838 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002839 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002840 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002841 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2842
2843 if ((temp & FDI_RX_BIT_LOCK)) {
2844 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002845 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002846 break;
2847 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002848 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002849 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002850 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002851
2852 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002853 reg = FDI_TX_CTL(pipe);
2854 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002855 temp &= ~FDI_LINK_TRAIN_NONE;
2856 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002857 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002858
Chris Wilson5eddb702010-09-11 13:48:45 +01002859 reg = FDI_RX_CTL(pipe);
2860 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002861 temp &= ~FDI_LINK_TRAIN_NONE;
2862 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002863 I915_WRITE(reg, temp);
2864
2865 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002866 udelay(150);
2867
Chris Wilson5eddb702010-09-11 13:48:45 +01002868 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002869 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002870 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002871 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2872
2873 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002874 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002875 DRM_DEBUG_KMS("FDI train 2 done.\n");
2876 break;
2877 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002878 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002879 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002880 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002881
2882 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002883
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002884}
2885
Akshay Joshi0206e352011-08-16 15:34:10 -04002886static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002887 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2888 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2889 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2890 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2891};
2892
2893/* The FDI link training functions for SNB/Cougarpoint. */
2894static void gen6_fdi_link_train(struct drm_crtc *crtc)
2895{
2896 struct drm_device *dev = crtc->dev;
2897 struct drm_i915_private *dev_priv = dev->dev_private;
2898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2899 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002900 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002901
Adam Jacksone1a44742010-06-25 15:32:14 -04002902 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2903 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002904 reg = FDI_RX_IMR(pipe);
2905 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002906 temp &= ~FDI_RX_SYMBOL_LOCK;
2907 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002908 I915_WRITE(reg, temp);
2909
2910 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002911 udelay(150);
2912
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002913 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002914 reg = FDI_TX_CTL(pipe);
2915 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002916 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2917 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002918 temp &= ~FDI_LINK_TRAIN_NONE;
2919 temp |= FDI_LINK_TRAIN_PATTERN_1;
2920 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2921 /* SNB-B */
2922 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002923 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002924
Daniel Vetterd74cf322012-10-26 10:58:13 +02002925 I915_WRITE(FDI_RX_MISC(pipe),
2926 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2927
Chris Wilson5eddb702010-09-11 13:48:45 +01002928 reg = FDI_RX_CTL(pipe);
2929 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002930 if (HAS_PCH_CPT(dev)) {
2931 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2932 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2933 } else {
2934 temp &= ~FDI_LINK_TRAIN_NONE;
2935 temp |= FDI_LINK_TRAIN_PATTERN_1;
2936 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002937 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2938
2939 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002940 udelay(150);
2941
Akshay Joshi0206e352011-08-16 15:34:10 -04002942 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002943 reg = FDI_TX_CTL(pipe);
2944 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002945 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2946 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002947 I915_WRITE(reg, temp);
2948
2949 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002950 udelay(500);
2951
Sean Paulfa37d392012-03-02 12:53:39 -05002952 for (retry = 0; retry < 5; retry++) {
2953 reg = FDI_RX_IIR(pipe);
2954 temp = I915_READ(reg);
2955 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2956 if (temp & FDI_RX_BIT_LOCK) {
2957 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2958 DRM_DEBUG_KMS("FDI train 1 done.\n");
2959 break;
2960 }
2961 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002962 }
Sean Paulfa37d392012-03-02 12:53:39 -05002963 if (retry < 5)
2964 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002965 }
2966 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002967 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002968
2969 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002970 reg = FDI_TX_CTL(pipe);
2971 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002972 temp &= ~FDI_LINK_TRAIN_NONE;
2973 temp |= FDI_LINK_TRAIN_PATTERN_2;
2974 if (IS_GEN6(dev)) {
2975 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2976 /* SNB-B */
2977 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2978 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002979 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002980
Chris Wilson5eddb702010-09-11 13:48:45 +01002981 reg = FDI_RX_CTL(pipe);
2982 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002983 if (HAS_PCH_CPT(dev)) {
2984 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2985 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2986 } else {
2987 temp &= ~FDI_LINK_TRAIN_NONE;
2988 temp |= FDI_LINK_TRAIN_PATTERN_2;
2989 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002990 I915_WRITE(reg, temp);
2991
2992 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002993 udelay(150);
2994
Akshay Joshi0206e352011-08-16 15:34:10 -04002995 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002996 reg = FDI_TX_CTL(pipe);
2997 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002998 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2999 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003000 I915_WRITE(reg, temp);
3001
3002 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003003 udelay(500);
3004
Sean Paulfa37d392012-03-02 12:53:39 -05003005 for (retry = 0; retry < 5; retry++) {
3006 reg = FDI_RX_IIR(pipe);
3007 temp = I915_READ(reg);
3008 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3009 if (temp & FDI_RX_SYMBOL_LOCK) {
3010 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3011 DRM_DEBUG_KMS("FDI train 2 done.\n");
3012 break;
3013 }
3014 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003015 }
Sean Paulfa37d392012-03-02 12:53:39 -05003016 if (retry < 5)
3017 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003018 }
3019 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003020 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003021
3022 DRM_DEBUG_KMS("FDI train done.\n");
3023}
3024
Jesse Barnes357555c2011-04-28 15:09:55 -07003025/* Manual link training for Ivy Bridge A0 parts */
3026static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3027{
3028 struct drm_device *dev = crtc->dev;
3029 struct drm_i915_private *dev_priv = dev->dev_private;
3030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3031 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003032 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003033
3034 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3035 for train result */
3036 reg = FDI_RX_IMR(pipe);
3037 temp = I915_READ(reg);
3038 temp &= ~FDI_RX_SYMBOL_LOCK;
3039 temp &= ~FDI_RX_BIT_LOCK;
3040 I915_WRITE(reg, temp);
3041
3042 POSTING_READ(reg);
3043 udelay(150);
3044
Daniel Vetter01a415f2012-10-27 15:58:40 +02003045 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3046 I915_READ(FDI_RX_IIR(pipe)));
3047
Jesse Barnes139ccd32013-08-19 11:04:55 -07003048 /* Try each vswing and preemphasis setting twice before moving on */
3049 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3050 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003051 reg = FDI_TX_CTL(pipe);
3052 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003053 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3054 temp &= ~FDI_TX_ENABLE;
3055 I915_WRITE(reg, temp);
3056
3057 reg = FDI_RX_CTL(pipe);
3058 temp = I915_READ(reg);
3059 temp &= ~FDI_LINK_TRAIN_AUTO;
3060 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3061 temp &= ~FDI_RX_ENABLE;
3062 I915_WRITE(reg, temp);
3063
3064 /* enable CPU FDI TX and PCH FDI RX */
3065 reg = FDI_TX_CTL(pipe);
3066 temp = I915_READ(reg);
3067 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3068 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3069 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003070 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003071 temp |= snb_b_fdi_train_param[j/2];
3072 temp |= FDI_COMPOSITE_SYNC;
3073 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3074
3075 I915_WRITE(FDI_RX_MISC(pipe),
3076 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3077
3078 reg = FDI_RX_CTL(pipe);
3079 temp = I915_READ(reg);
3080 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3081 temp |= FDI_COMPOSITE_SYNC;
3082 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3083
3084 POSTING_READ(reg);
3085 udelay(1); /* should be 0.5us */
3086
3087 for (i = 0; i < 4; i++) {
3088 reg = FDI_RX_IIR(pipe);
3089 temp = I915_READ(reg);
3090 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3091
3092 if (temp & FDI_RX_BIT_LOCK ||
3093 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3094 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3095 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3096 i);
3097 break;
3098 }
3099 udelay(1); /* should be 0.5us */
3100 }
3101 if (i == 4) {
3102 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3103 continue;
3104 }
3105
3106 /* Train 2 */
3107 reg = FDI_TX_CTL(pipe);
3108 temp = I915_READ(reg);
3109 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3110 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3111 I915_WRITE(reg, temp);
3112
3113 reg = FDI_RX_CTL(pipe);
3114 temp = I915_READ(reg);
3115 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3116 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003117 I915_WRITE(reg, temp);
3118
3119 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003120 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003121
Jesse Barnes139ccd32013-08-19 11:04:55 -07003122 for (i = 0; i < 4; i++) {
3123 reg = FDI_RX_IIR(pipe);
3124 temp = I915_READ(reg);
3125 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003126
Jesse Barnes139ccd32013-08-19 11:04:55 -07003127 if (temp & FDI_RX_SYMBOL_LOCK ||
3128 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3129 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3130 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3131 i);
3132 goto train_done;
3133 }
3134 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003135 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003136 if (i == 4)
3137 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003138 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003139
Jesse Barnes139ccd32013-08-19 11:04:55 -07003140train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003141 DRM_DEBUG_KMS("FDI train done.\n");
3142}
3143
Daniel Vetter88cefb62012-08-12 19:27:14 +02003144static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003145{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003146 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003147 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003148 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003149 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003150
Jesse Barnesc64e3112010-09-10 11:27:03 -07003151
Jesse Barnes0e23b992010-09-10 11:10:00 -07003152 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003153 reg = FDI_RX_CTL(pipe);
3154 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003155 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3156 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003157 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003158 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3159
3160 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003161 udelay(200);
3162
3163 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003164 temp = I915_READ(reg);
3165 I915_WRITE(reg, temp | FDI_PCDCLK);
3166
3167 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003168 udelay(200);
3169
Paulo Zanoni20749732012-11-23 15:30:38 -02003170 /* Enable CPU FDI TX PLL, always on for Ironlake */
3171 reg = FDI_TX_CTL(pipe);
3172 temp = I915_READ(reg);
3173 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3174 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003175
Paulo Zanoni20749732012-11-23 15:30:38 -02003176 POSTING_READ(reg);
3177 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003178 }
3179}
3180
Daniel Vetter88cefb62012-08-12 19:27:14 +02003181static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3182{
3183 struct drm_device *dev = intel_crtc->base.dev;
3184 struct drm_i915_private *dev_priv = dev->dev_private;
3185 int pipe = intel_crtc->pipe;
3186 u32 reg, temp;
3187
3188 /* Switch from PCDclk to Rawclk */
3189 reg = FDI_RX_CTL(pipe);
3190 temp = I915_READ(reg);
3191 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3192
3193 /* Disable CPU FDI TX PLL */
3194 reg = FDI_TX_CTL(pipe);
3195 temp = I915_READ(reg);
3196 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3197
3198 POSTING_READ(reg);
3199 udelay(100);
3200
3201 reg = FDI_RX_CTL(pipe);
3202 temp = I915_READ(reg);
3203 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3204
3205 /* Wait for the clocks to turn off. */
3206 POSTING_READ(reg);
3207 udelay(100);
3208}
3209
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003210static void ironlake_fdi_disable(struct drm_crtc *crtc)
3211{
3212 struct drm_device *dev = crtc->dev;
3213 struct drm_i915_private *dev_priv = dev->dev_private;
3214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3215 int pipe = intel_crtc->pipe;
3216 u32 reg, temp;
3217
3218 /* disable CPU FDI tx and PCH FDI rx */
3219 reg = FDI_TX_CTL(pipe);
3220 temp = I915_READ(reg);
3221 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3222 POSTING_READ(reg);
3223
3224 reg = FDI_RX_CTL(pipe);
3225 temp = I915_READ(reg);
3226 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003227 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003228 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3229
3230 POSTING_READ(reg);
3231 udelay(100);
3232
3233 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003234 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003235 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003236
3237 /* still set train pattern 1 */
3238 reg = FDI_TX_CTL(pipe);
3239 temp = I915_READ(reg);
3240 temp &= ~FDI_LINK_TRAIN_NONE;
3241 temp |= FDI_LINK_TRAIN_PATTERN_1;
3242 I915_WRITE(reg, temp);
3243
3244 reg = FDI_RX_CTL(pipe);
3245 temp = I915_READ(reg);
3246 if (HAS_PCH_CPT(dev)) {
3247 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3248 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3249 } else {
3250 temp &= ~FDI_LINK_TRAIN_NONE;
3251 temp |= FDI_LINK_TRAIN_PATTERN_1;
3252 }
3253 /* BPC in FDI rx is consistent with that in PIPECONF */
3254 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003255 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003256 I915_WRITE(reg, temp);
3257
3258 POSTING_READ(reg);
3259 udelay(100);
3260}
3261
Chris Wilson5dce5b932014-01-20 10:17:36 +00003262bool intel_has_pending_fb_unpin(struct drm_device *dev)
3263{
3264 struct intel_crtc *crtc;
3265
3266 /* Note that we don't need to be called with mode_config.lock here
3267 * as our list of CRTC objects is static for the lifetime of the
3268 * device and so cannot disappear as we iterate. Similarly, we can
3269 * happily treat the predicates as racy, atomic checks as userspace
3270 * cannot claim and pin a new fb without at least acquring the
3271 * struct_mutex and so serialising with us.
3272 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003273 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003274 if (atomic_read(&crtc->unpin_work_count) == 0)
3275 continue;
3276
3277 if (crtc->unpin_work)
3278 intel_wait_for_vblank(dev, crtc->pipe);
3279
3280 return true;
3281 }
3282
3283 return false;
3284}
3285
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003286static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3287{
Chris Wilson0f911282012-04-17 10:05:38 +01003288 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003289 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003290
Matt Roperf4510a22014-04-01 15:22:40 -07003291 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003292 return;
3293
Daniel Vetter2c10d572012-12-20 21:24:07 +01003294 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3295
Daniel Vettereed6d672014-05-19 16:09:35 +02003296 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3297 !intel_crtc_has_pending_flip(crtc),
3298 60*HZ) == 0);
Chris Wilson5bb61642012-09-27 21:25:58 +01003299
Chris Wilson0f911282012-04-17 10:05:38 +01003300 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003301 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003302 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003303}
3304
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003305/* Program iCLKIP clock to the desired frequency */
3306static void lpt_program_iclkip(struct drm_crtc *crtc)
3307{
3308 struct drm_device *dev = crtc->dev;
3309 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003310 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003311 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3312 u32 temp;
3313
Daniel Vetter09153002012-12-12 14:06:44 +01003314 mutex_lock(&dev_priv->dpio_lock);
3315
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003316 /* It is necessary to ungate the pixclk gate prior to programming
3317 * the divisors, and gate it back when it is done.
3318 */
3319 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3320
3321 /* Disable SSCCTL */
3322 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003323 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3324 SBI_SSCCTL_DISABLE,
3325 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003326
3327 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003328 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003329 auxdiv = 1;
3330 divsel = 0x41;
3331 phaseinc = 0x20;
3332 } else {
3333 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003334 * but the adjusted_mode->crtc_clock in in KHz. To get the
3335 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003336 * convert the virtual clock precision to KHz here for higher
3337 * precision.
3338 */
3339 u32 iclk_virtual_root_freq = 172800 * 1000;
3340 u32 iclk_pi_range = 64;
3341 u32 desired_divisor, msb_divisor_value, pi_value;
3342
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003343 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003344 msb_divisor_value = desired_divisor / iclk_pi_range;
3345 pi_value = desired_divisor % iclk_pi_range;
3346
3347 auxdiv = 0;
3348 divsel = msb_divisor_value - 2;
3349 phaseinc = pi_value;
3350 }
3351
3352 /* This should not happen with any sane values */
3353 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3354 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3355 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3356 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3357
3358 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003359 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003360 auxdiv,
3361 divsel,
3362 phasedir,
3363 phaseinc);
3364
3365 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003366 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003367 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3368 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3369 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3370 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3371 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3372 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003373 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003374
3375 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003376 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003377 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3378 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003379 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003380
3381 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003382 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003383 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003384 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003385
3386 /* Wait for initialization time */
3387 udelay(24);
3388
3389 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003390
3391 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003392}
3393
Daniel Vetter275f01b22013-05-03 11:49:47 +02003394static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3395 enum pipe pch_transcoder)
3396{
3397 struct drm_device *dev = crtc->base.dev;
3398 struct drm_i915_private *dev_priv = dev->dev_private;
3399 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3400
3401 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3402 I915_READ(HTOTAL(cpu_transcoder)));
3403 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3404 I915_READ(HBLANK(cpu_transcoder)));
3405 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3406 I915_READ(HSYNC(cpu_transcoder)));
3407
3408 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3409 I915_READ(VTOTAL(cpu_transcoder)));
3410 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3411 I915_READ(VBLANK(cpu_transcoder)));
3412 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3413 I915_READ(VSYNC(cpu_transcoder)));
3414 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3415 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3416}
3417
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003418static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3419{
3420 struct drm_i915_private *dev_priv = dev->dev_private;
3421 uint32_t temp;
3422
3423 temp = I915_READ(SOUTH_CHICKEN1);
3424 if (temp & FDI_BC_BIFURCATION_SELECT)
3425 return;
3426
3427 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3428 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3429
3430 temp |= FDI_BC_BIFURCATION_SELECT;
3431 DRM_DEBUG_KMS("enabling fdi C rx\n");
3432 I915_WRITE(SOUTH_CHICKEN1, temp);
3433 POSTING_READ(SOUTH_CHICKEN1);
3434}
3435
3436static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3437{
3438 struct drm_device *dev = intel_crtc->base.dev;
3439 struct drm_i915_private *dev_priv = dev->dev_private;
3440
3441 switch (intel_crtc->pipe) {
3442 case PIPE_A:
3443 break;
3444 case PIPE_B:
3445 if (intel_crtc->config.fdi_lanes > 2)
3446 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3447 else
3448 cpt_enable_fdi_bc_bifurcation(dev);
3449
3450 break;
3451 case PIPE_C:
3452 cpt_enable_fdi_bc_bifurcation(dev);
3453
3454 break;
3455 default:
3456 BUG();
3457 }
3458}
3459
Jesse Barnesf67a5592011-01-05 10:31:48 -08003460/*
3461 * Enable PCH resources required for PCH ports:
3462 * - PCH PLLs
3463 * - FDI training & RX/TX
3464 * - update transcoder timings
3465 * - DP transcoding bits
3466 * - transcoder
3467 */
3468static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003469{
3470 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003471 struct drm_i915_private *dev_priv = dev->dev_private;
3472 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3473 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003474 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003475
Daniel Vetterab9412b2013-05-03 11:49:46 +02003476 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003477
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003478 if (IS_IVYBRIDGE(dev))
3479 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3480
Daniel Vettercd986ab2012-10-26 10:58:12 +02003481 /* Write the TU size bits before fdi link training, so that error
3482 * detection works. */
3483 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3484 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3485
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003486 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003487 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003488
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003489 /* We need to program the right clock selection before writing the pixel
3490 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003491 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003492 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003493
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003494 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003495 temp |= TRANS_DPLL_ENABLE(pipe);
3496 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003497 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003498 temp |= sel;
3499 else
3500 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003501 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003502 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003503
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003504 /* XXX: pch pll's can be enabled any time before we enable the PCH
3505 * transcoder, and we actually should do this to not upset any PCH
3506 * transcoder that already use the clock when we share it.
3507 *
3508 * Note that enable_shared_dpll tries to do the right thing, but
3509 * get_shared_dpll unconditionally resets the pll - we need that to have
3510 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003511 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003512
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003513 /* set transcoder timing, panel must allow it */
3514 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003515 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003516
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003517 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003518
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003519 /* For PCH DP, enable TRANS_DP_CTL */
3520 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003521 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3522 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003523 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003524 reg = TRANS_DP_CTL(pipe);
3525 temp = I915_READ(reg);
3526 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003527 TRANS_DP_SYNC_MASK |
3528 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003529 temp |= (TRANS_DP_OUTPUT_ENABLE |
3530 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003531 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003532
3533 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003534 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003535 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003536 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003537
3538 switch (intel_trans_dp_port_sel(crtc)) {
3539 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003540 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003541 break;
3542 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003543 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003544 break;
3545 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003546 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003547 break;
3548 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003549 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003550 }
3551
Chris Wilson5eddb702010-09-11 13:48:45 +01003552 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003553 }
3554
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003555 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003556}
3557
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003558static void lpt_pch_enable(struct drm_crtc *crtc)
3559{
3560 struct drm_device *dev = crtc->dev;
3561 struct drm_i915_private *dev_priv = dev->dev_private;
3562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003563 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003564
Daniel Vetterab9412b2013-05-03 11:49:46 +02003565 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003566
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003567 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003568
Paulo Zanoni0540e482012-10-31 18:12:40 -02003569 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003570 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003571
Paulo Zanoni937bb612012-10-31 18:12:47 -02003572 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003573}
3574
Daniel Vettere2b78262013-06-07 23:10:03 +02003575static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003576{
Daniel Vettere2b78262013-06-07 23:10:03 +02003577 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003578
3579 if (pll == NULL)
3580 return;
3581
3582 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003583 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003584 return;
3585 }
3586
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003587 if (--pll->refcount == 0) {
3588 WARN_ON(pll->on);
3589 WARN_ON(pll->active);
3590 }
3591
Daniel Vettera43f6e02013-06-07 23:10:32 +02003592 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003593}
3594
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003595static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003596{
Daniel Vettere2b78262013-06-07 23:10:03 +02003597 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3598 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3599 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003600
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003601 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003602 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3603 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003604 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003605 }
3606
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003607 if (HAS_PCH_IBX(dev_priv->dev)) {
3608 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003609 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003610 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003611
Daniel Vetter46edb022013-06-05 13:34:12 +02003612 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3613 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003614
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003615 WARN_ON(pll->refcount);
3616
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003617 goto found;
3618 }
3619
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003620 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3621 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003622
3623 /* Only want to check enabled timings first */
3624 if (pll->refcount == 0)
3625 continue;
3626
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003627 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3628 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003629 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003630 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003631 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003632
3633 goto found;
3634 }
3635 }
3636
3637 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003638 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3639 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003640 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003641 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3642 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003643 goto found;
3644 }
3645 }
3646
3647 return NULL;
3648
3649found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003650 if (pll->refcount == 0)
3651 pll->hw_state = crtc->config.dpll_hw_state;
3652
Daniel Vettera43f6e02013-06-07 23:10:32 +02003653 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003654 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3655 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003656
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003657 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003658
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003659 return pll;
3660}
3661
Daniel Vettera1520312013-05-03 11:49:50 +02003662static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003663{
3664 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003665 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003666 u32 temp;
3667
3668 temp = I915_READ(dslreg);
3669 udelay(500);
3670 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003671 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003672 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003673 }
3674}
3675
Jesse Barnesb074cec2013-04-25 12:55:02 -07003676static void ironlake_pfit_enable(struct intel_crtc *crtc)
3677{
3678 struct drm_device *dev = crtc->base.dev;
3679 struct drm_i915_private *dev_priv = dev->dev_private;
3680 int pipe = crtc->pipe;
3681
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003682 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003683 /* Force use of hard-coded filter coefficients
3684 * as some pre-programmed values are broken,
3685 * e.g. x201.
3686 */
3687 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3688 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3689 PF_PIPE_SEL_IVB(pipe));
3690 else
3691 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3692 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3693 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003694 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003695}
3696
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003697static void intel_enable_planes(struct drm_crtc *crtc)
3698{
3699 struct drm_device *dev = crtc->dev;
3700 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003701 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003702 struct intel_plane *intel_plane;
3703
Matt Roperaf2b6532014-04-01 15:22:32 -07003704 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3705 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003706 if (intel_plane->pipe == pipe)
3707 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003708 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003709}
3710
3711static void intel_disable_planes(struct drm_crtc *crtc)
3712{
3713 struct drm_device *dev = crtc->dev;
3714 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003715 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003716 struct intel_plane *intel_plane;
3717
Matt Roperaf2b6532014-04-01 15:22:32 -07003718 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3719 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003720 if (intel_plane->pipe == pipe)
3721 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003722 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003723}
3724
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003725void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003726{
3727 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3728
3729 if (!crtc->config.ips_enabled)
3730 return;
3731
3732 /* We can only enable IPS after we enable a plane and wait for a vblank.
3733 * We guarantee that the plane is enabled by calling intel_enable_ips
3734 * only after intel_enable_plane. And intel_enable_plane already waits
3735 * for a vblank, so all we need to do here is to enable the IPS bit. */
3736 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003737 if (IS_BROADWELL(crtc->base.dev)) {
3738 mutex_lock(&dev_priv->rps.hw_lock);
3739 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3740 mutex_unlock(&dev_priv->rps.hw_lock);
3741 /* Quoting Art Runyan: "its not safe to expect any particular
3742 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003743 * mailbox." Moreover, the mailbox may return a bogus state,
3744 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003745 */
3746 } else {
3747 I915_WRITE(IPS_CTL, IPS_ENABLE);
3748 /* The bit only becomes 1 in the next vblank, so this wait here
3749 * is essentially intel_wait_for_vblank. If we don't have this
3750 * and don't wait for vblanks until the end of crtc_enable, then
3751 * the HW state readout code will complain that the expected
3752 * IPS_CTL value is not the one we read. */
3753 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3754 DRM_ERROR("Timed out waiting for IPS enable\n");
3755 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003756}
3757
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003758void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003759{
3760 struct drm_device *dev = crtc->base.dev;
3761 struct drm_i915_private *dev_priv = dev->dev_private;
3762
3763 if (!crtc->config.ips_enabled)
3764 return;
3765
3766 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003767 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003768 mutex_lock(&dev_priv->rps.hw_lock);
3769 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3770 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003771 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3772 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3773 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003774 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003775 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003776 POSTING_READ(IPS_CTL);
3777 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003778
3779 /* We need to wait for a vblank before we can disable the plane. */
3780 intel_wait_for_vblank(dev, crtc->pipe);
3781}
3782
3783/** Loads the palette/gamma unit for the CRTC with the prepared values */
3784static void intel_crtc_load_lut(struct drm_crtc *crtc)
3785{
3786 struct drm_device *dev = crtc->dev;
3787 struct drm_i915_private *dev_priv = dev->dev_private;
3788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3789 enum pipe pipe = intel_crtc->pipe;
3790 int palreg = PALETTE(pipe);
3791 int i;
3792 bool reenable_ips = false;
3793
3794 /* The clocks have to be on to load the palette. */
3795 if (!crtc->enabled || !intel_crtc->active)
3796 return;
3797
3798 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3799 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3800 assert_dsi_pll_enabled(dev_priv);
3801 else
3802 assert_pll_enabled(dev_priv, pipe);
3803 }
3804
3805 /* use legacy palette for Ironlake */
3806 if (HAS_PCH_SPLIT(dev))
3807 palreg = LGC_PALETTE(pipe);
3808
3809 /* Workaround : Do not read or write the pipe palette/gamma data while
3810 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3811 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003812 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003813 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3814 GAMMA_MODE_MODE_SPLIT)) {
3815 hsw_disable_ips(intel_crtc);
3816 reenable_ips = true;
3817 }
3818
3819 for (i = 0; i < 256; i++) {
3820 I915_WRITE(palreg + 4 * i,
3821 (intel_crtc->lut_r[i] << 16) |
3822 (intel_crtc->lut_g[i] << 8) |
3823 intel_crtc->lut_b[i]);
3824 }
3825
3826 if (reenable_ips)
3827 hsw_enable_ips(intel_crtc);
3828}
3829
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003830static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3831{
3832 if (!enable && intel_crtc->overlay) {
3833 struct drm_device *dev = intel_crtc->base.dev;
3834 struct drm_i915_private *dev_priv = dev->dev_private;
3835
3836 mutex_lock(&dev->struct_mutex);
3837 dev_priv->mm.interruptible = false;
3838 (void) intel_overlay_switch_off(intel_crtc->overlay);
3839 dev_priv->mm.interruptible = true;
3840 mutex_unlock(&dev->struct_mutex);
3841 }
3842
3843 /* Let userspace switch the overlay on again. In most cases userspace
3844 * has to recompute where to put it anyway.
3845 */
3846}
3847
3848/**
3849 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3850 * cursor plane briefly if not already running after enabling the display
3851 * plane.
3852 * This workaround avoids occasional blank screens when self refresh is
3853 * enabled.
3854 */
3855static void
3856g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3857{
3858 u32 cntl = I915_READ(CURCNTR(pipe));
3859
3860 if ((cntl & CURSOR_MODE) == 0) {
3861 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3862
3863 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3864 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3865 intel_wait_for_vblank(dev_priv->dev, pipe);
3866 I915_WRITE(CURCNTR(pipe), cntl);
3867 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3868 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3869 }
3870}
3871
3872static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003873{
3874 struct drm_device *dev = crtc->dev;
3875 struct drm_i915_private *dev_priv = dev->dev_private;
3876 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3877 int pipe = intel_crtc->pipe;
3878 int plane = intel_crtc->plane;
3879
3880 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3881 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003882 /* The fixup needs to happen before cursor is enabled */
3883 if (IS_G4X(dev))
3884 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003885 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003886 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003887
3888 hsw_enable_ips(intel_crtc);
3889
3890 mutex_lock(&dev->struct_mutex);
3891 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02003892 intel_edp_psr_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003893 mutex_unlock(&dev->struct_mutex);
3894}
3895
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003896static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003897{
3898 struct drm_device *dev = crtc->dev;
3899 struct drm_i915_private *dev_priv = dev->dev_private;
3900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3901 int pipe = intel_crtc->pipe;
3902 int plane = intel_crtc->plane;
3903
3904 intel_crtc_wait_for_pending_flips(crtc);
3905 drm_vblank_off(dev, pipe);
3906
3907 if (dev_priv->fbc.plane == plane)
3908 intel_disable_fbc(dev);
3909
3910 hsw_disable_ips(intel_crtc);
3911
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003912 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003913 intel_crtc_update_cursor(crtc, false);
3914 intel_disable_planes(crtc);
3915 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3916}
3917
Jesse Barnesf67a5592011-01-05 10:31:48 -08003918static void ironlake_crtc_enable(struct drm_crtc *crtc)
3919{
3920 struct drm_device *dev = crtc->dev;
3921 struct drm_i915_private *dev_priv = dev->dev_private;
3922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003923 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003924 int pipe = intel_crtc->pipe;
Daniel Vetter29407aa2014-04-24 23:55:08 +02003925 enum plane plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003926
Daniel Vetter08a48462012-07-02 11:43:47 +02003927 WARN_ON(!crtc->enabled);
3928
Jesse Barnesf67a5592011-01-05 10:31:48 -08003929 if (intel_crtc->active)
3930 return;
3931
Daniel Vetterb14b1052014-04-24 23:55:13 +02003932 if (intel_crtc->config.has_pch_encoder)
3933 intel_prepare_shared_dpll(intel_crtc);
3934
Daniel Vetter29407aa2014-04-24 23:55:08 +02003935 if (intel_crtc->config.has_dp_encoder)
3936 intel_dp_set_m_n(intel_crtc);
3937
3938 intel_set_pipe_timings(intel_crtc);
3939
3940 if (intel_crtc->config.has_pch_encoder) {
3941 intel_cpu_transcoder_set_m_n(intel_crtc,
3942 &intel_crtc->config.fdi_m_n);
3943 }
3944
3945 ironlake_set_pipeconf(crtc);
3946
3947 /* Set up the display plane register */
3948 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
3949 POSTING_READ(DSPCNTR(plane));
3950
3951 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
3952 crtc->x, crtc->y);
3953
Jesse Barnesf67a5592011-01-05 10:31:48 -08003954 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003955
3956 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3957 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3958
Daniel Vetterf6736a12013-06-05 13:34:30 +02003959 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003960 if (encoder->pre_enable)
3961 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003962
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003963 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003964 /* Note: FDI PLL enabling _must_ be done before we enable the
3965 * cpu pipes, hence this is separate from all the other fdi/pch
3966 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003967 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003968 } else {
3969 assert_fdi_tx_disabled(dev_priv, pipe);
3970 assert_fdi_rx_disabled(dev_priv, pipe);
3971 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003972
Jesse Barnesb074cec2013-04-25 12:55:02 -07003973 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003974
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003975 /*
3976 * On ILK+ LUT must be loaded before the pipe is running but with
3977 * clocks enabled
3978 */
3979 intel_crtc_load_lut(crtc);
3980
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003981 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003982 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003983
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003984 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003985 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003986
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003987 for_each_encoder_on_crtc(dev, crtc, encoder)
3988 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003989
3990 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003991 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003992
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003993 intel_crtc_enable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003994
Daniel Vetter6ce94102012-10-04 19:20:03 +02003995 /*
3996 * There seems to be a race in PCH platform hw (at least on some
3997 * outputs) where an enabled pipe still completes any pageflip right
3998 * away (as if the pipe is off) instead of waiting for vblank. As soon
3999 * as the first vblank happend, everything works as expected. Hence just
4000 * wait for one vblank before returning to avoid strange things
4001 * happening.
4002 */
4003 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004004}
4005
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004006/* IPS only exists on ULT machines and is tied to pipe A. */
4007static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4008{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004009 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004010}
4011
Paulo Zanonie4916942013-09-20 16:21:19 -03004012/*
4013 * This implements the workaround described in the "notes" section of the mode
4014 * set sequence documentation. When going from no pipes or single pipe to
4015 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4016 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4017 */
4018static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4019{
4020 struct drm_device *dev = crtc->base.dev;
4021 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4022
4023 /* We want to get the other_active_crtc only if there's only 1 other
4024 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004025 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004026 if (!crtc_it->active || crtc_it == crtc)
4027 continue;
4028
4029 if (other_active_crtc)
4030 return;
4031
4032 other_active_crtc = crtc_it;
4033 }
4034 if (!other_active_crtc)
4035 return;
4036
4037 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4038 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4039}
4040
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004041static void haswell_crtc_enable(struct drm_crtc *crtc)
4042{
4043 struct drm_device *dev = crtc->dev;
4044 struct drm_i915_private *dev_priv = dev->dev_private;
4045 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4046 struct intel_encoder *encoder;
4047 int pipe = intel_crtc->pipe;
Daniel Vetter229fca92014-04-24 23:55:09 +02004048 enum plane plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004049
4050 WARN_ON(!crtc->enabled);
4051
4052 if (intel_crtc->active)
4053 return;
4054
Daniel Vetter229fca92014-04-24 23:55:09 +02004055 if (intel_crtc->config.has_dp_encoder)
4056 intel_dp_set_m_n(intel_crtc);
4057
4058 intel_set_pipe_timings(intel_crtc);
4059
4060 if (intel_crtc->config.has_pch_encoder) {
4061 intel_cpu_transcoder_set_m_n(intel_crtc,
4062 &intel_crtc->config.fdi_m_n);
4063 }
4064
4065 haswell_set_pipeconf(crtc);
4066
4067 intel_set_pipe_csc(crtc);
4068
4069 /* Set up the display plane register */
4070 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4071 POSTING_READ(DSPCNTR(plane));
4072
4073 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4074 crtc->x, crtc->y);
4075
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004076 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004077
4078 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4079 if (intel_crtc->config.has_pch_encoder)
4080 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4081
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004082 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02004083 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004084
4085 for_each_encoder_on_crtc(dev, crtc, encoder)
4086 if (encoder->pre_enable)
4087 encoder->pre_enable(encoder);
4088
Paulo Zanoni1f544382012-10-24 11:32:00 -02004089 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004090
Jesse Barnesb074cec2013-04-25 12:55:02 -07004091 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004092
4093 /*
4094 * On ILK+ LUT must be loaded before the pipe is running but with
4095 * clocks enabled
4096 */
4097 intel_crtc_load_lut(crtc);
4098
Paulo Zanoni1f544382012-10-24 11:32:00 -02004099 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004100 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004101
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004102 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004103 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004104
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004105 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004106 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004107
Jani Nikula8807e552013-08-30 19:40:32 +03004108 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004109 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004110 intel_opregion_notify_encoder(encoder, true);
4111 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004112
Paulo Zanonie4916942013-09-20 16:21:19 -03004113 /* If we change the relative order between pipe/planes enabling, we need
4114 * to change the workaround. */
4115 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004116 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004117}
4118
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004119static void ironlake_pfit_disable(struct intel_crtc *crtc)
4120{
4121 struct drm_device *dev = crtc->base.dev;
4122 struct drm_i915_private *dev_priv = dev->dev_private;
4123 int pipe = crtc->pipe;
4124
4125 /* To avoid upsetting the power well on haswell only disable the pfit if
4126 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004127 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004128 I915_WRITE(PF_CTL(pipe), 0);
4129 I915_WRITE(PF_WIN_POS(pipe), 0);
4130 I915_WRITE(PF_WIN_SZ(pipe), 0);
4131 }
4132}
4133
Jesse Barnes6be4a602010-09-10 10:26:01 -07004134static void ironlake_crtc_disable(struct drm_crtc *crtc)
4135{
4136 struct drm_device *dev = crtc->dev;
4137 struct drm_i915_private *dev_priv = dev->dev_private;
4138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004139 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004140 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004141 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004142
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004143 if (!intel_crtc->active)
4144 return;
4145
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004146 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004147
Daniel Vetterea9d7582012-07-10 10:42:52 +02004148 for_each_encoder_on_crtc(dev, crtc, encoder)
4149 encoder->disable(encoder);
4150
Daniel Vetterd925c592013-06-05 13:34:04 +02004151 if (intel_crtc->config.has_pch_encoder)
4152 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4153
Jesse Barnesb24e7172011-01-04 15:09:30 -08004154 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004155
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004156 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004157
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004158 for_each_encoder_on_crtc(dev, crtc, encoder)
4159 if (encoder->post_disable)
4160 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004161
Daniel Vetterd925c592013-06-05 13:34:04 +02004162 if (intel_crtc->config.has_pch_encoder) {
4163 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004164
Daniel Vetterd925c592013-06-05 13:34:04 +02004165 ironlake_disable_pch_transcoder(dev_priv, pipe);
4166 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004167
Daniel Vetterd925c592013-06-05 13:34:04 +02004168 if (HAS_PCH_CPT(dev)) {
4169 /* disable TRANS_DP_CTL */
4170 reg = TRANS_DP_CTL(pipe);
4171 temp = I915_READ(reg);
4172 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4173 TRANS_DP_PORT_SEL_MASK);
4174 temp |= TRANS_DP_PORT_SEL_NONE;
4175 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004176
Daniel Vetterd925c592013-06-05 13:34:04 +02004177 /* disable DPLL_SEL */
4178 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004179 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004180 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004181 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004182
4183 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004184 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004185
4186 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004187 }
4188
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004189 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004190 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004191
4192 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004193 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02004194 intel_edp_psr_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004195 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004196}
4197
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004198static void haswell_crtc_disable(struct drm_crtc *crtc)
4199{
4200 struct drm_device *dev = crtc->dev;
4201 struct drm_i915_private *dev_priv = dev->dev_private;
4202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4203 struct intel_encoder *encoder;
4204 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004205 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004206
4207 if (!intel_crtc->active)
4208 return;
4209
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004210 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004211
Jani Nikula8807e552013-08-30 19:40:32 +03004212 for_each_encoder_on_crtc(dev, crtc, encoder) {
4213 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004214 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004215 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004216
Paulo Zanoni86642812013-04-12 17:57:57 -03004217 if (intel_crtc->config.has_pch_encoder)
4218 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004219 intel_disable_pipe(dev_priv, pipe);
4220
Paulo Zanoniad80a812012-10-24 16:06:19 -02004221 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004222
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004223 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004224
Paulo Zanoni1f544382012-10-24 11:32:00 -02004225 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004226
4227 for_each_encoder_on_crtc(dev, crtc, encoder)
4228 if (encoder->post_disable)
4229 encoder->post_disable(encoder);
4230
Daniel Vetter88adfff2013-03-28 10:42:01 +01004231 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004232 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004233 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004234 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004235 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004236
4237 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004238 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004239
4240 mutex_lock(&dev->struct_mutex);
4241 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02004242 intel_edp_psr_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004243 mutex_unlock(&dev->struct_mutex);
4244}
4245
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004246static void ironlake_crtc_off(struct drm_crtc *crtc)
4247{
4248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004249 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004250}
4251
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004252static void haswell_crtc_off(struct drm_crtc *crtc)
4253{
4254 intel_ddi_put_crtc_pll(crtc);
4255}
4256
Jesse Barnes2dd24552013-04-25 12:55:01 -07004257static void i9xx_pfit_enable(struct intel_crtc *crtc)
4258{
4259 struct drm_device *dev = crtc->base.dev;
4260 struct drm_i915_private *dev_priv = dev->dev_private;
4261 struct intel_crtc_config *pipe_config = &crtc->config;
4262
Daniel Vetter328d8e82013-05-08 10:36:31 +02004263 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004264 return;
4265
Daniel Vetterc0b03412013-05-28 12:05:54 +02004266 /*
4267 * The panel fitter should only be adjusted whilst the pipe is disabled,
4268 * according to register description and PRM.
4269 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004270 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4271 assert_pipe_disabled(dev_priv, crtc->pipe);
4272
Jesse Barnesb074cec2013-04-25 12:55:02 -07004273 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4274 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004275
4276 /* Border color in case we don't scale up to the full screen. Black by
4277 * default, change to something else for debugging. */
4278 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004279}
4280
Imre Deak77d22dc2014-03-05 16:20:52 +02004281#define for_each_power_domain(domain, mask) \
4282 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4283 if ((1 << (domain)) & (mask))
4284
Imre Deak319be8a2014-03-04 19:22:57 +02004285enum intel_display_power_domain
4286intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004287{
Imre Deak319be8a2014-03-04 19:22:57 +02004288 struct drm_device *dev = intel_encoder->base.dev;
4289 struct intel_digital_port *intel_dig_port;
4290
4291 switch (intel_encoder->type) {
4292 case INTEL_OUTPUT_UNKNOWN:
4293 /* Only DDI platforms should ever use this output type */
4294 WARN_ON_ONCE(!HAS_DDI(dev));
4295 case INTEL_OUTPUT_DISPLAYPORT:
4296 case INTEL_OUTPUT_HDMI:
4297 case INTEL_OUTPUT_EDP:
4298 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4299 switch (intel_dig_port->port) {
4300 case PORT_A:
4301 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4302 case PORT_B:
4303 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4304 case PORT_C:
4305 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4306 case PORT_D:
4307 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4308 default:
4309 WARN_ON_ONCE(1);
4310 return POWER_DOMAIN_PORT_OTHER;
4311 }
4312 case INTEL_OUTPUT_ANALOG:
4313 return POWER_DOMAIN_PORT_CRT;
4314 case INTEL_OUTPUT_DSI:
4315 return POWER_DOMAIN_PORT_DSI;
4316 default:
4317 return POWER_DOMAIN_PORT_OTHER;
4318 }
4319}
4320
4321static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4322{
4323 struct drm_device *dev = crtc->dev;
4324 struct intel_encoder *intel_encoder;
4325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4326 enum pipe pipe = intel_crtc->pipe;
4327 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004328 unsigned long mask;
4329 enum transcoder transcoder;
4330
4331 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4332
4333 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4334 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4335 if (pfit_enabled)
4336 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4337
Imre Deak319be8a2014-03-04 19:22:57 +02004338 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4339 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4340
Imre Deak77d22dc2014-03-05 16:20:52 +02004341 return mask;
4342}
4343
4344void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4345 bool enable)
4346{
4347 if (dev_priv->power_domains.init_power_on == enable)
4348 return;
4349
4350 if (enable)
4351 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4352 else
4353 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4354
4355 dev_priv->power_domains.init_power_on = enable;
4356}
4357
4358static void modeset_update_crtc_power_domains(struct drm_device *dev)
4359{
4360 struct drm_i915_private *dev_priv = dev->dev_private;
4361 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4362 struct intel_crtc *crtc;
4363
4364 /*
4365 * First get all needed power domains, then put all unneeded, to avoid
4366 * any unnecessary toggling of the power wells.
4367 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004368 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004369 enum intel_display_power_domain domain;
4370
4371 if (!crtc->base.enabled)
4372 continue;
4373
Imre Deak319be8a2014-03-04 19:22:57 +02004374 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004375
4376 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4377 intel_display_power_get(dev_priv, domain);
4378 }
4379
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004380 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004381 enum intel_display_power_domain domain;
4382
4383 for_each_power_domain(domain, crtc->enabled_power_domains)
4384 intel_display_power_put(dev_priv, domain);
4385
4386 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4387 }
4388
4389 intel_display_set_init_power(dev_priv, false);
4390}
4391
Jesse Barnes586f49d2013-11-04 16:06:59 -08004392int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004393{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004394 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004395
Jesse Barnes586f49d2013-11-04 16:06:59 -08004396 /* Obtain SKU information */
4397 mutex_lock(&dev_priv->dpio_lock);
4398 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4399 CCK_FUSE_HPLL_FREQ_MASK;
4400 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004401
Jesse Barnes586f49d2013-11-04 16:06:59 -08004402 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004403}
4404
4405/* Adjust CDclk dividers to allow high res or save power if possible */
4406static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4407{
4408 struct drm_i915_private *dev_priv = dev->dev_private;
4409 u32 val, cmd;
4410
Imre Deakd60c4472014-03-27 17:45:10 +02004411 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4412 dev_priv->vlv_cdclk_freq = cdclk;
4413
Jesse Barnes30a970c2013-11-04 13:48:12 -08004414 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4415 cmd = 2;
4416 else if (cdclk == 266)
4417 cmd = 1;
4418 else
4419 cmd = 0;
4420
4421 mutex_lock(&dev_priv->rps.hw_lock);
4422 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4423 val &= ~DSPFREQGUAR_MASK;
4424 val |= (cmd << DSPFREQGUAR_SHIFT);
4425 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4426 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4427 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4428 50)) {
4429 DRM_ERROR("timed out waiting for CDclk change\n");
4430 }
4431 mutex_unlock(&dev_priv->rps.hw_lock);
4432
4433 if (cdclk == 400) {
4434 u32 divider, vco;
4435
4436 vco = valleyview_get_vco(dev_priv);
4437 divider = ((vco << 1) / cdclk) - 1;
4438
4439 mutex_lock(&dev_priv->dpio_lock);
4440 /* adjust cdclk divider */
4441 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4442 val &= ~0xf;
4443 val |= divider;
4444 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4445 mutex_unlock(&dev_priv->dpio_lock);
4446 }
4447
4448 mutex_lock(&dev_priv->dpio_lock);
4449 /* adjust self-refresh exit latency value */
4450 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4451 val &= ~0x7f;
4452
4453 /*
4454 * For high bandwidth configs, we set a higher latency in the bunit
4455 * so that the core display fetch happens in time to avoid underruns.
4456 */
4457 if (cdclk == 400)
4458 val |= 4500 / 250; /* 4.5 usec */
4459 else
4460 val |= 3000 / 250; /* 3.0 usec */
4461 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4462 mutex_unlock(&dev_priv->dpio_lock);
4463
4464 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4465 intel_i2c_reset(dev);
4466}
4467
Imre Deakd60c4472014-03-27 17:45:10 +02004468int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004469{
4470 int cur_cdclk, vco;
4471 int divider;
4472
4473 vco = valleyview_get_vco(dev_priv);
4474
4475 mutex_lock(&dev_priv->dpio_lock);
4476 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4477 mutex_unlock(&dev_priv->dpio_lock);
4478
4479 divider &= 0xf;
4480
4481 cur_cdclk = (vco << 1) / (divider + 1);
4482
4483 return cur_cdclk;
4484}
4485
4486static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4487 int max_pixclk)
4488{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004489 /*
4490 * Really only a few cases to deal with, as only 4 CDclks are supported:
4491 * 200MHz
4492 * 267MHz
4493 * 320MHz
4494 * 400MHz
4495 * So we check to see whether we're above 90% of the lower bin and
4496 * adjust if needed.
4497 */
4498 if (max_pixclk > 288000) {
4499 return 400;
4500 } else if (max_pixclk > 240000) {
4501 return 320;
4502 } else
4503 return 266;
4504 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4505}
4506
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004507/* compute the max pixel clock for new configuration */
4508static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004509{
4510 struct drm_device *dev = dev_priv->dev;
4511 struct intel_crtc *intel_crtc;
4512 int max_pixclk = 0;
4513
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004514 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004515 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004516 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004517 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004518 }
4519
4520 return max_pixclk;
4521}
4522
4523static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004524 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004525{
4526 struct drm_i915_private *dev_priv = dev->dev_private;
4527 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004528 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004529
Imre Deakd60c4472014-03-27 17:45:10 +02004530 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4531 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004532 return;
4533
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004534 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004535 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004536 if (intel_crtc->base.enabled)
4537 *prepare_pipes |= (1 << intel_crtc->pipe);
4538}
4539
4540static void valleyview_modeset_global_resources(struct drm_device *dev)
4541{
4542 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004543 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004544 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4545
Imre Deakd60c4472014-03-27 17:45:10 +02004546 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004547 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004548 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004549}
4550
Jesse Barnes89b667f2013-04-18 14:51:36 -07004551static void valleyview_crtc_enable(struct drm_crtc *crtc)
4552{
4553 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004554 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4556 struct intel_encoder *encoder;
4557 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004558 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004559 bool is_dsi;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004560 u32 dspcntr;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004561
4562 WARN_ON(!crtc->enabled);
4563
4564 if (intel_crtc->active)
4565 return;
4566
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02004567 vlv_prepare_pll(intel_crtc);
4568
Daniel Vetter5b18e572014-04-24 23:55:06 +02004569 /* Set up the display plane register */
4570 dspcntr = DISPPLANE_GAMMA_ENABLE;
4571
4572 if (intel_crtc->config.has_dp_encoder)
4573 intel_dp_set_m_n(intel_crtc);
4574
4575 intel_set_pipe_timings(intel_crtc);
4576
4577 /* pipesrc and dspsize control the size that is scaled from,
4578 * which should always be the user's requested size.
4579 */
4580 I915_WRITE(DSPSIZE(plane),
4581 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4582 (intel_crtc->config.pipe_src_w - 1));
4583 I915_WRITE(DSPPOS(plane), 0);
4584
4585 i9xx_set_pipeconf(intel_crtc);
4586
4587 I915_WRITE(DSPCNTR(plane), dspcntr);
4588 POSTING_READ(DSPCNTR(plane));
4589
4590 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4591 crtc->x, crtc->y);
4592
Jesse Barnes89b667f2013-04-18 14:51:36 -07004593 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004594
Jesse Barnes89b667f2013-04-18 14:51:36 -07004595 for_each_encoder_on_crtc(dev, crtc, encoder)
4596 if (encoder->pre_pll_enable)
4597 encoder->pre_pll_enable(encoder);
4598
Jani Nikula23538ef2013-08-27 15:12:22 +03004599 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4600
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004601 if (!is_dsi) {
4602 if (IS_CHERRYVIEW(dev))
4603 chv_enable_pll(intel_crtc);
4604 else
4605 vlv_enable_pll(intel_crtc);
4606 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004607
4608 for_each_encoder_on_crtc(dev, crtc, encoder)
4609 if (encoder->pre_enable)
4610 encoder->pre_enable(encoder);
4611
Jesse Barnes2dd24552013-04-25 12:55:01 -07004612 i9xx_pfit_enable(intel_crtc);
4613
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004614 intel_crtc_load_lut(crtc);
4615
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004616 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004617 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004618 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004619
Jani Nikula50049452013-07-30 12:20:32 +03004620 for_each_encoder_on_crtc(dev, crtc, encoder)
4621 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004622
4623 intel_crtc_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004624}
4625
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004626static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4627{
4628 struct drm_device *dev = crtc->base.dev;
4629 struct drm_i915_private *dev_priv = dev->dev_private;
4630
4631 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4632 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4633}
4634
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004635static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004636{
4637 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004638 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08004639 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004640 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004641 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004642 int plane = intel_crtc->plane;
4643 u32 dspcntr;
Jesse Barnes79e53942008-11-07 14:24:08 -08004644
Daniel Vetter08a48462012-07-02 11:43:47 +02004645 WARN_ON(!crtc->enabled);
4646
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004647 if (intel_crtc->active)
4648 return;
4649
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004650 i9xx_set_pll_dividers(intel_crtc);
4651
Daniel Vetter5b18e572014-04-24 23:55:06 +02004652 /* Set up the display plane register */
4653 dspcntr = DISPPLANE_GAMMA_ENABLE;
4654
4655 if (pipe == 0)
4656 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4657 else
4658 dspcntr |= DISPPLANE_SEL_PIPE_B;
4659
4660 if (intel_crtc->config.has_dp_encoder)
4661 intel_dp_set_m_n(intel_crtc);
4662
4663 intel_set_pipe_timings(intel_crtc);
4664
4665 /* pipesrc and dspsize control the size that is scaled from,
4666 * which should always be the user's requested size.
4667 */
4668 I915_WRITE(DSPSIZE(plane),
4669 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4670 (intel_crtc->config.pipe_src_w - 1));
4671 I915_WRITE(DSPPOS(plane), 0);
4672
4673 i9xx_set_pipeconf(intel_crtc);
4674
4675 I915_WRITE(DSPCNTR(plane), dspcntr);
4676 POSTING_READ(DSPCNTR(plane));
4677
4678 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4679 crtc->x, crtc->y);
4680
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004681 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004682
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004683 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004684 if (encoder->pre_enable)
4685 encoder->pre_enable(encoder);
4686
Daniel Vetterf6736a12013-06-05 13:34:30 +02004687 i9xx_enable_pll(intel_crtc);
4688
Jesse Barnes2dd24552013-04-25 12:55:01 -07004689 i9xx_pfit_enable(intel_crtc);
4690
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004691 intel_crtc_load_lut(crtc);
4692
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004693 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004694 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004695 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004696
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004697 for_each_encoder_on_crtc(dev, crtc, encoder)
4698 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004699
4700 intel_crtc_enable_planes(crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004701}
4702
Daniel Vetter87476d62013-04-11 16:29:06 +02004703static void i9xx_pfit_disable(struct intel_crtc *crtc)
4704{
4705 struct drm_device *dev = crtc->base.dev;
4706 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004707
4708 if (!crtc->config.gmch_pfit.control)
4709 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004710
4711 assert_pipe_disabled(dev_priv, crtc->pipe);
4712
Daniel Vetter328d8e82013-05-08 10:36:31 +02004713 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4714 I915_READ(PFIT_CONTROL));
4715 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004716}
4717
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004718static void i9xx_crtc_disable(struct drm_crtc *crtc)
4719{
4720 struct drm_device *dev = crtc->dev;
4721 struct drm_i915_private *dev_priv = dev->dev_private;
4722 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004723 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004724 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004725
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004726 if (!intel_crtc->active)
4727 return;
4728
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004729 intel_crtc_disable_planes(crtc);
4730
Daniel Vetterea9d7582012-07-10 10:42:52 +02004731 for_each_encoder_on_crtc(dev, crtc, encoder)
4732 encoder->disable(encoder);
4733
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004734 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004735 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004736
Daniel Vetter87476d62013-04-11 16:29:06 +02004737 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004738
Jesse Barnes89b667f2013-04-18 14:51:36 -07004739 for_each_encoder_on_crtc(dev, crtc, encoder)
4740 if (encoder->post_disable)
4741 encoder->post_disable(encoder);
4742
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004743 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4744 if (IS_CHERRYVIEW(dev))
4745 chv_disable_pll(dev_priv, pipe);
4746 else if (IS_VALLEYVIEW(dev))
4747 vlv_disable_pll(dev_priv, pipe);
4748 else
4749 i9xx_disable_pll(dev_priv, pipe);
4750 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004751
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004752 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004753 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004754
Daniel Vetterefa96242014-04-24 23:55:02 +02004755 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004756 intel_update_fbc(dev);
Daniel Vetter71b1c372014-04-24 23:55:03 +02004757 intel_edp_psr_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004758 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004759}
4760
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004761static void i9xx_crtc_off(struct drm_crtc *crtc)
4762{
4763}
4764
Daniel Vetter976f8a22012-07-08 22:34:21 +02004765static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4766 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004767{
4768 struct drm_device *dev = crtc->dev;
4769 struct drm_i915_master_private *master_priv;
4770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4771 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004772
4773 if (!dev->primary->master)
4774 return;
4775
4776 master_priv = dev->primary->master->driver_priv;
4777 if (!master_priv->sarea_priv)
4778 return;
4779
Jesse Barnes79e53942008-11-07 14:24:08 -08004780 switch (pipe) {
4781 case 0:
4782 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4783 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4784 break;
4785 case 1:
4786 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4787 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4788 break;
4789 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004790 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004791 break;
4792 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004793}
4794
Daniel Vetter976f8a22012-07-08 22:34:21 +02004795/**
4796 * Sets the power management mode of the pipe and plane.
4797 */
4798void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004799{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004800 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004801 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004802 struct intel_encoder *intel_encoder;
4803 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004804
Daniel Vetter976f8a22012-07-08 22:34:21 +02004805 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4806 enable |= intel_encoder->connectors_active;
4807
4808 if (enable)
4809 dev_priv->display.crtc_enable(crtc);
4810 else
4811 dev_priv->display.crtc_disable(crtc);
4812
4813 intel_crtc_update_sarea(crtc, enable);
4814}
4815
Daniel Vetter976f8a22012-07-08 22:34:21 +02004816static void intel_crtc_disable(struct drm_crtc *crtc)
4817{
4818 struct drm_device *dev = crtc->dev;
4819 struct drm_connector *connector;
4820 struct drm_i915_private *dev_priv = dev->dev_private;
4821
4822 /* crtc should still be enabled when we disable it. */
4823 WARN_ON(!crtc->enabled);
4824
4825 dev_priv->display.crtc_disable(crtc);
4826 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004827 dev_priv->display.off(crtc);
4828
Chris Wilson931872f2012-01-16 23:01:13 +00004829 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004830 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004831 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004832
Matt Roperf4510a22014-04-01 15:22:40 -07004833 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004834 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004835 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004836 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004837 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004838 }
4839
4840 /* Update computed state. */
4841 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4842 if (!connector->encoder || !connector->encoder->crtc)
4843 continue;
4844
4845 if (connector->encoder->crtc != crtc)
4846 continue;
4847
4848 connector->dpms = DRM_MODE_DPMS_OFF;
4849 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004850 }
4851}
4852
Chris Wilsonea5b2132010-08-04 13:50:23 +01004853void intel_encoder_destroy(struct drm_encoder *encoder)
4854{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004855 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004856
Chris Wilsonea5b2132010-08-04 13:50:23 +01004857 drm_encoder_cleanup(encoder);
4858 kfree(intel_encoder);
4859}
4860
Damien Lespiau92373292013-08-08 22:28:57 +01004861/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004862 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4863 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004864static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004865{
4866 if (mode == DRM_MODE_DPMS_ON) {
4867 encoder->connectors_active = true;
4868
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004869 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004870 } else {
4871 encoder->connectors_active = false;
4872
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004873 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004874 }
4875}
4876
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004877/* Cross check the actual hw state with our own modeset state tracking (and it's
4878 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004879static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004880{
4881 if (connector->get_hw_state(connector)) {
4882 struct intel_encoder *encoder = connector->encoder;
4883 struct drm_crtc *crtc;
4884 bool encoder_enabled;
4885 enum pipe pipe;
4886
4887 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4888 connector->base.base.id,
4889 drm_get_connector_name(&connector->base));
4890
4891 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4892 "wrong connector dpms state\n");
4893 WARN(connector->base.encoder != &encoder->base,
4894 "active connector not linked to encoder\n");
4895 WARN(!encoder->connectors_active,
4896 "encoder->connectors_active not set\n");
4897
4898 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4899 WARN(!encoder_enabled, "encoder not enabled\n");
4900 if (WARN_ON(!encoder->base.crtc))
4901 return;
4902
4903 crtc = encoder->base.crtc;
4904
4905 WARN(!crtc->enabled, "crtc not enabled\n");
4906 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4907 WARN(pipe != to_intel_crtc(crtc)->pipe,
4908 "encoder active on the wrong pipe\n");
4909 }
4910}
4911
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004912/* Even simpler default implementation, if there's really no special case to
4913 * consider. */
4914void intel_connector_dpms(struct drm_connector *connector, int mode)
4915{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004916 /* All the simple cases only support two dpms states. */
4917 if (mode != DRM_MODE_DPMS_ON)
4918 mode = DRM_MODE_DPMS_OFF;
4919
4920 if (mode == connector->dpms)
4921 return;
4922
4923 connector->dpms = mode;
4924
4925 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01004926 if (connector->encoder)
4927 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004928
Daniel Vetterb9805142012-08-31 17:37:33 +02004929 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004930}
4931
Daniel Vetterf0947c32012-07-02 13:10:34 +02004932/* Simple connector->get_hw_state implementation for encoders that support only
4933 * one connector and no cloning and hence the encoder state determines the state
4934 * of the connector. */
4935bool intel_connector_get_hw_state(struct intel_connector *connector)
4936{
Daniel Vetter24929352012-07-02 20:28:59 +02004937 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004938 struct intel_encoder *encoder = connector->encoder;
4939
4940 return encoder->get_hw_state(encoder, &pipe);
4941}
4942
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004943static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4944 struct intel_crtc_config *pipe_config)
4945{
4946 struct drm_i915_private *dev_priv = dev->dev_private;
4947 struct intel_crtc *pipe_B_crtc =
4948 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4949
4950 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4951 pipe_name(pipe), pipe_config->fdi_lanes);
4952 if (pipe_config->fdi_lanes > 4) {
4953 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4954 pipe_name(pipe), pipe_config->fdi_lanes);
4955 return false;
4956 }
4957
Paulo Zanonibafb6552013-11-02 21:07:44 -07004958 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004959 if (pipe_config->fdi_lanes > 2) {
4960 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4961 pipe_config->fdi_lanes);
4962 return false;
4963 } else {
4964 return true;
4965 }
4966 }
4967
4968 if (INTEL_INFO(dev)->num_pipes == 2)
4969 return true;
4970
4971 /* Ivybridge 3 pipe is really complicated */
4972 switch (pipe) {
4973 case PIPE_A:
4974 return true;
4975 case PIPE_B:
4976 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4977 pipe_config->fdi_lanes > 2) {
4978 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4979 pipe_name(pipe), pipe_config->fdi_lanes);
4980 return false;
4981 }
4982 return true;
4983 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004984 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004985 pipe_B_crtc->config.fdi_lanes <= 2) {
4986 if (pipe_config->fdi_lanes > 2) {
4987 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4988 pipe_name(pipe), pipe_config->fdi_lanes);
4989 return false;
4990 }
4991 } else {
4992 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4993 return false;
4994 }
4995 return true;
4996 default:
4997 BUG();
4998 }
4999}
5000
Daniel Vettere29c22c2013-02-21 00:00:16 +01005001#define RETRY 1
5002static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5003 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005004{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005005 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005006 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005007 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005008 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005009
Daniel Vettere29c22c2013-02-21 00:00:16 +01005010retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005011 /* FDI is a binary signal running at ~2.7GHz, encoding
5012 * each output octet as 10 bits. The actual frequency
5013 * is stored as a divider into a 100MHz clock, and the
5014 * mode pixel clock is stored in units of 1KHz.
5015 * Hence the bw of each lane in terms of the mode signal
5016 * is:
5017 */
5018 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5019
Damien Lespiau241bfc32013-09-25 16:45:37 +01005020 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005021
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005022 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005023 pipe_config->pipe_bpp);
5024
5025 pipe_config->fdi_lanes = lane;
5026
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005027 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005028 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005029
Daniel Vettere29c22c2013-02-21 00:00:16 +01005030 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5031 intel_crtc->pipe, pipe_config);
5032 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5033 pipe_config->pipe_bpp -= 2*3;
5034 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5035 pipe_config->pipe_bpp);
5036 needs_recompute = true;
5037 pipe_config->bw_constrained = true;
5038
5039 goto retry;
5040 }
5041
5042 if (needs_recompute)
5043 return RETRY;
5044
5045 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005046}
5047
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005048static void hsw_compute_ips_config(struct intel_crtc *crtc,
5049 struct intel_crtc_config *pipe_config)
5050{
Jani Nikulad330a952014-01-21 11:24:25 +02005051 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005052 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005053 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005054}
5055
Daniel Vettera43f6e02013-06-07 23:10:32 +02005056static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005057 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005058{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005059 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005060 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005061
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005062 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005063 if (INTEL_INFO(dev)->gen < 4) {
5064 struct drm_i915_private *dev_priv = dev->dev_private;
5065 int clock_limit =
5066 dev_priv->display.get_display_clock_speed(dev);
5067
5068 /*
5069 * Enable pixel doubling when the dot clock
5070 * is > 90% of the (display) core speed.
5071 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005072 * GDG double wide on either pipe,
5073 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005074 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005075 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005076 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005077 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005078 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005079 }
5080
Damien Lespiau241bfc32013-09-25 16:45:37 +01005081 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005082 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005083 }
Chris Wilson89749352010-09-12 18:25:19 +01005084
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005085 /*
5086 * Pipe horizontal size must be even in:
5087 * - DVO ganged mode
5088 * - LVDS dual channel mode
5089 * - Double wide pipe
5090 */
5091 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5092 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5093 pipe_config->pipe_src_w &= ~1;
5094
Damien Lespiau8693a822013-05-03 18:48:11 +01005095 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5096 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005097 */
5098 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5099 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005100 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005101
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005102 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005103 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005104 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005105 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5106 * for lvds. */
5107 pipe_config->pipe_bpp = 8*3;
5108 }
5109
Damien Lespiauf5adf942013-06-24 18:29:34 +01005110 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005111 hsw_compute_ips_config(crtc, pipe_config);
5112
5113 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
5114 * clock survives for now. */
5115 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5116 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005117
Daniel Vetter877d48d2013-04-19 11:24:43 +02005118 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005119 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005120
Daniel Vettere29c22c2013-02-21 00:00:16 +01005121 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005122}
5123
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005124static int valleyview_get_display_clock_speed(struct drm_device *dev)
5125{
5126 return 400000; /* FIXME */
5127}
5128
Jesse Barnese70236a2009-09-21 10:42:27 -07005129static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005130{
Jesse Barnese70236a2009-09-21 10:42:27 -07005131 return 400000;
5132}
Jesse Barnes79e53942008-11-07 14:24:08 -08005133
Jesse Barnese70236a2009-09-21 10:42:27 -07005134static int i915_get_display_clock_speed(struct drm_device *dev)
5135{
5136 return 333000;
5137}
Jesse Barnes79e53942008-11-07 14:24:08 -08005138
Jesse Barnese70236a2009-09-21 10:42:27 -07005139static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5140{
5141 return 200000;
5142}
Jesse Barnes79e53942008-11-07 14:24:08 -08005143
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005144static int pnv_get_display_clock_speed(struct drm_device *dev)
5145{
5146 u16 gcfgc = 0;
5147
5148 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5149
5150 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5151 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5152 return 267000;
5153 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5154 return 333000;
5155 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5156 return 444000;
5157 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5158 return 200000;
5159 default:
5160 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5161 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5162 return 133000;
5163 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5164 return 167000;
5165 }
5166}
5167
Jesse Barnese70236a2009-09-21 10:42:27 -07005168static int i915gm_get_display_clock_speed(struct drm_device *dev)
5169{
5170 u16 gcfgc = 0;
5171
5172 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5173
5174 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005175 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005176 else {
5177 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5178 case GC_DISPLAY_CLOCK_333_MHZ:
5179 return 333000;
5180 default:
5181 case GC_DISPLAY_CLOCK_190_200_MHZ:
5182 return 190000;
5183 }
5184 }
5185}
Jesse Barnes79e53942008-11-07 14:24:08 -08005186
Jesse Barnese70236a2009-09-21 10:42:27 -07005187static int i865_get_display_clock_speed(struct drm_device *dev)
5188{
5189 return 266000;
5190}
5191
5192static int i855_get_display_clock_speed(struct drm_device *dev)
5193{
5194 u16 hpllcc = 0;
5195 /* Assume that the hardware is in the high speed state. This
5196 * should be the default.
5197 */
5198 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5199 case GC_CLOCK_133_200:
5200 case GC_CLOCK_100_200:
5201 return 200000;
5202 case GC_CLOCK_166_250:
5203 return 250000;
5204 case GC_CLOCK_100_133:
5205 return 133000;
5206 }
5207
5208 /* Shouldn't happen */
5209 return 0;
5210}
5211
5212static int i830_get_display_clock_speed(struct drm_device *dev)
5213{
5214 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005215}
5216
Zhenyu Wang2c072452009-06-05 15:38:42 +08005217static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005218intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005219{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005220 while (*num > DATA_LINK_M_N_MASK ||
5221 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005222 *num >>= 1;
5223 *den >>= 1;
5224 }
5225}
5226
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005227static void compute_m_n(unsigned int m, unsigned int n,
5228 uint32_t *ret_m, uint32_t *ret_n)
5229{
5230 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5231 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5232 intel_reduce_m_n_ratio(ret_m, ret_n);
5233}
5234
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005235void
5236intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5237 int pixel_clock, int link_clock,
5238 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005239{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005240 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005241
5242 compute_m_n(bits_per_pixel * pixel_clock,
5243 link_clock * nlanes * 8,
5244 &m_n->gmch_m, &m_n->gmch_n);
5245
5246 compute_m_n(pixel_clock, link_clock,
5247 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005248}
5249
Chris Wilsona7615032011-01-12 17:04:08 +00005250static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5251{
Jani Nikulad330a952014-01-21 11:24:25 +02005252 if (i915.panel_use_ssc >= 0)
5253 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005254 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005255 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005256}
5257
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005258static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5259{
5260 struct drm_device *dev = crtc->dev;
5261 struct drm_i915_private *dev_priv = dev->dev_private;
5262 int refclk;
5263
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005264 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005265 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005266 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005267 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005268 refclk = dev_priv->vbt.lvds_ssc_freq;
5269 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005270 } else if (!IS_GEN2(dev)) {
5271 refclk = 96000;
5272 } else {
5273 refclk = 48000;
5274 }
5275
5276 return refclk;
5277}
5278
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005279static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005280{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005281 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005282}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005283
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005284static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5285{
5286 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005287}
5288
Daniel Vetterf47709a2013-03-28 10:42:02 +01005289static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005290 intel_clock_t *reduced_clock)
5291{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005292 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005293 u32 fp, fp2 = 0;
5294
5295 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005296 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005297 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005298 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005299 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005300 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005301 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005302 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005303 }
5304
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005305 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005306
Daniel Vetterf47709a2013-03-28 10:42:02 +01005307 crtc->lowfreq_avail = false;
5308 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005309 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005310 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005311 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005312 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005313 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005314 }
5315}
5316
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005317static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5318 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005319{
5320 u32 reg_val;
5321
5322 /*
5323 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5324 * and set it to a reasonable value instead.
5325 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005326 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005327 reg_val &= 0xffffff00;
5328 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005329 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005330
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005331 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005332 reg_val &= 0x8cffffff;
5333 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005334 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005335
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005336 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005337 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005338 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005339
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005340 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005341 reg_val &= 0x00ffffff;
5342 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005343 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005344}
5345
Daniel Vetterb5518422013-05-03 11:49:48 +02005346static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5347 struct intel_link_m_n *m_n)
5348{
5349 struct drm_device *dev = crtc->base.dev;
5350 struct drm_i915_private *dev_priv = dev->dev_private;
5351 int pipe = crtc->pipe;
5352
Daniel Vettere3b95f12013-05-03 11:49:49 +02005353 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5354 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5355 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5356 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005357}
5358
5359static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5360 struct intel_link_m_n *m_n)
5361{
5362 struct drm_device *dev = crtc->base.dev;
5363 struct drm_i915_private *dev_priv = dev->dev_private;
5364 int pipe = crtc->pipe;
5365 enum transcoder transcoder = crtc->config.cpu_transcoder;
5366
5367 if (INTEL_INFO(dev)->gen >= 5) {
5368 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5369 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5370 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5371 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5372 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005373 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5374 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5375 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5376 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005377 }
5378}
5379
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005380static void intel_dp_set_m_n(struct intel_crtc *crtc)
5381{
5382 if (crtc->config.has_pch_encoder)
5383 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5384 else
5385 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5386}
5387
Daniel Vetterf47709a2013-03-28 10:42:02 +01005388static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005389{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005390 u32 dpll, dpll_md;
5391
5392 /*
5393 * Enable DPIO clock input. We should never disable the reference
5394 * clock for pipe B, since VGA hotplug / manual detection depends
5395 * on it.
5396 */
5397 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5398 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5399 /* We should never disable this, set it here for state tracking */
5400 if (crtc->pipe == PIPE_B)
5401 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5402 dpll |= DPLL_VCO_ENABLE;
5403 crtc->config.dpll_hw_state.dpll = dpll;
5404
5405 dpll_md = (crtc->config.pixel_multiplier - 1)
5406 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5407 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5408}
5409
5410static void vlv_prepare_pll(struct intel_crtc *crtc)
5411{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005412 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005413 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005414 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005415 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005416 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005417 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005418
Daniel Vetter09153002012-12-12 14:06:44 +01005419 mutex_lock(&dev_priv->dpio_lock);
5420
Daniel Vetterf47709a2013-03-28 10:42:02 +01005421 bestn = crtc->config.dpll.n;
5422 bestm1 = crtc->config.dpll.m1;
5423 bestm2 = crtc->config.dpll.m2;
5424 bestp1 = crtc->config.dpll.p1;
5425 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005426
Jesse Barnes89b667f2013-04-18 14:51:36 -07005427 /* See eDP HDMI DPIO driver vbios notes doc */
5428
5429 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005430 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005431 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005432
5433 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005434 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005435
5436 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005437 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005438 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005439 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005440
5441 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005442 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005443
5444 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005445 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5446 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5447 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005448 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005449
5450 /*
5451 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5452 * but we don't support that).
5453 * Note: don't use the DAC post divider as it seems unstable.
5454 */
5455 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005456 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005457
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005458 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005459 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005460
Jesse Barnes89b667f2013-04-18 14:51:36 -07005461 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005462 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005463 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005464 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005465 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005466 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005467 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005468 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005469 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005470
Jesse Barnes89b667f2013-04-18 14:51:36 -07005471 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5472 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5473 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005474 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005475 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005476 0x0df40000);
5477 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005478 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005479 0x0df70000);
5480 } else { /* HDMI or VGA */
5481 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005482 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005483 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005484 0x0df70000);
5485 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005486 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005487 0x0df40000);
5488 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005489
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005490 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005491 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5492 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5493 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5494 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005495 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005496
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005497 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005498 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005499}
5500
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005501static void chv_update_pll(struct intel_crtc *crtc)
5502{
5503 struct drm_device *dev = crtc->base.dev;
5504 struct drm_i915_private *dev_priv = dev->dev_private;
5505 int pipe = crtc->pipe;
5506 int dpll_reg = DPLL(crtc->pipe);
5507 enum dpio_channel port = vlv_pipe_to_channel(pipe);
5508 u32 val, loopfilter, intcoeff;
5509 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5510 int refclk;
5511
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005512 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5513 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5514 DPLL_VCO_ENABLE;
5515 if (pipe != PIPE_A)
5516 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5517
5518 crtc->config.dpll_hw_state.dpll_md =
5519 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005520
5521 bestn = crtc->config.dpll.n;
5522 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5523 bestm1 = crtc->config.dpll.m1;
5524 bestm2 = crtc->config.dpll.m2 >> 22;
5525 bestp1 = crtc->config.dpll.p1;
5526 bestp2 = crtc->config.dpll.p2;
5527
5528 /*
5529 * Enable Refclk and SSC
5530 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005531 I915_WRITE(dpll_reg,
5532 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5533
5534 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005535
5536 /* Propagate soft reset to data lane reset */
5537 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
5538 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
5539 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), val);
5540
5541 /* Disable 10bit clock to display controller */
5542 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
5543 val &= ~DPIO_DCLKP_EN;
5544 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
5545
5546 /* p1 and p2 divider */
5547 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5548 5 << DPIO_CHV_S1_DIV_SHIFT |
5549 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5550 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5551 1 << DPIO_CHV_K_DIV_SHIFT);
5552
5553 /* Feedback post-divider - m2 */
5554 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5555
5556 /* Feedback refclk divider - n and m1 */
5557 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5558 DPIO_CHV_M1_DIV_BY_2 |
5559 1 << DPIO_CHV_N_DIV_SHIFT);
5560
5561 /* M2 fraction division */
5562 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5563
5564 /* M2 fraction division enable */
5565 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5566 DPIO_CHV_FRAC_DIV_EN |
5567 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5568
5569 /* Loop filter */
5570 refclk = i9xx_get_refclk(&crtc->base, 0);
5571 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5572 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5573 if (refclk == 100000)
5574 intcoeff = 11;
5575 else if (refclk == 38400)
5576 intcoeff = 10;
5577 else
5578 intcoeff = 9;
5579 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5580 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5581
5582 /* AFC Recal */
5583 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5584 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5585 DPIO_AFC_RECAL);
5586
5587 mutex_unlock(&dev_priv->dpio_lock);
5588}
5589
Daniel Vetterf47709a2013-03-28 10:42:02 +01005590static void i9xx_update_pll(struct intel_crtc *crtc,
5591 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005592 int num_connectors)
5593{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005594 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005595 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005596 u32 dpll;
5597 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005598 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005599
Daniel Vetterf47709a2013-03-28 10:42:02 +01005600 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305601
Daniel Vetterf47709a2013-03-28 10:42:02 +01005602 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5603 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005604
5605 dpll = DPLL_VGA_MODE_DIS;
5606
Daniel Vetterf47709a2013-03-28 10:42:02 +01005607 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005608 dpll |= DPLLB_MODE_LVDS;
5609 else
5610 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005611
Daniel Vetteref1b4602013-06-01 17:17:04 +02005612 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005613 dpll |= (crtc->config.pixel_multiplier - 1)
5614 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005615 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005616
5617 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005618 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005619
Daniel Vetterf47709a2013-03-28 10:42:02 +01005620 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005621 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005622
5623 /* compute bitmask from p1 value */
5624 if (IS_PINEVIEW(dev))
5625 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5626 else {
5627 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5628 if (IS_G4X(dev) && reduced_clock)
5629 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5630 }
5631 switch (clock->p2) {
5632 case 5:
5633 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5634 break;
5635 case 7:
5636 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5637 break;
5638 case 10:
5639 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5640 break;
5641 case 14:
5642 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5643 break;
5644 }
5645 if (INTEL_INFO(dev)->gen >= 4)
5646 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5647
Daniel Vetter09ede542013-04-30 14:01:45 +02005648 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005649 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005650 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005651 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5652 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5653 else
5654 dpll |= PLL_REF_INPUT_DREFCLK;
5655
5656 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005657 crtc->config.dpll_hw_state.dpll = dpll;
5658
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005659 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005660 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5661 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005662 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005663 }
5664}
5665
Daniel Vetterf47709a2013-03-28 10:42:02 +01005666static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005667 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005668 int num_connectors)
5669{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005670 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005671 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005672 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005673 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005674
Daniel Vetterf47709a2013-03-28 10:42:02 +01005675 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305676
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005677 dpll = DPLL_VGA_MODE_DIS;
5678
Daniel Vetterf47709a2013-03-28 10:42:02 +01005679 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005680 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5681 } else {
5682 if (clock->p1 == 2)
5683 dpll |= PLL_P1_DIVIDE_BY_TWO;
5684 else
5685 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5686 if (clock->p2 == 4)
5687 dpll |= PLL_P2_DIVIDE_BY_4;
5688 }
5689
Daniel Vetter4a33e482013-07-06 12:52:05 +02005690 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5691 dpll |= DPLL_DVO_2X_MODE;
5692
Daniel Vetterf47709a2013-03-28 10:42:02 +01005693 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005694 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5695 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5696 else
5697 dpll |= PLL_REF_INPUT_DREFCLK;
5698
5699 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005700 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005701}
5702
Daniel Vetter8a654f32013-06-01 17:16:22 +02005703static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005704{
5705 struct drm_device *dev = intel_crtc->base.dev;
5706 struct drm_i915_private *dev_priv = dev->dev_private;
5707 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005708 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005709 struct drm_display_mode *adjusted_mode =
5710 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005711 uint32_t crtc_vtotal, crtc_vblank_end;
5712 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005713
5714 /* We need to be careful not to changed the adjusted mode, for otherwise
5715 * the hw state checker will get angry at the mismatch. */
5716 crtc_vtotal = adjusted_mode->crtc_vtotal;
5717 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005718
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005719 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005720 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005721 crtc_vtotal -= 1;
5722 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005723
5724 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5725 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5726 else
5727 vsyncshift = adjusted_mode->crtc_hsync_start -
5728 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005729 if (vsyncshift < 0)
5730 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005731 }
5732
5733 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005734 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005735
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005736 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005737 (adjusted_mode->crtc_hdisplay - 1) |
5738 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005739 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005740 (adjusted_mode->crtc_hblank_start - 1) |
5741 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005742 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005743 (adjusted_mode->crtc_hsync_start - 1) |
5744 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5745
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005746 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005747 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005748 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005749 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005750 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005751 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005752 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005753 (adjusted_mode->crtc_vsync_start - 1) |
5754 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5755
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005756 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5757 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5758 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5759 * bits. */
5760 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5761 (pipe == PIPE_B || pipe == PIPE_C))
5762 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5763
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005764 /* pipesrc controls the size that is scaled from, which should
5765 * always be the user's requested size.
5766 */
5767 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005768 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5769 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005770}
5771
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005772static void intel_get_pipe_timings(struct intel_crtc *crtc,
5773 struct intel_crtc_config *pipe_config)
5774{
5775 struct drm_device *dev = crtc->base.dev;
5776 struct drm_i915_private *dev_priv = dev->dev_private;
5777 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5778 uint32_t tmp;
5779
5780 tmp = I915_READ(HTOTAL(cpu_transcoder));
5781 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5782 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5783 tmp = I915_READ(HBLANK(cpu_transcoder));
5784 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5785 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5786 tmp = I915_READ(HSYNC(cpu_transcoder));
5787 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5788 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5789
5790 tmp = I915_READ(VTOTAL(cpu_transcoder));
5791 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5792 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5793 tmp = I915_READ(VBLANK(cpu_transcoder));
5794 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5795 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5796 tmp = I915_READ(VSYNC(cpu_transcoder));
5797 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5798 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5799
5800 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5801 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5802 pipe_config->adjusted_mode.crtc_vtotal += 1;
5803 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5804 }
5805
5806 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005807 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5808 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5809
5810 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5811 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005812}
5813
Daniel Vetterf6a83282014-02-11 15:28:57 -08005814void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5815 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005816{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005817 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5818 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5819 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5820 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005821
Daniel Vetterf6a83282014-02-11 15:28:57 -08005822 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5823 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5824 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5825 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005826
Daniel Vetterf6a83282014-02-11 15:28:57 -08005827 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005828
Daniel Vetterf6a83282014-02-11 15:28:57 -08005829 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5830 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005831}
5832
Daniel Vetter84b046f2013-02-19 18:48:54 +01005833static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5834{
5835 struct drm_device *dev = intel_crtc->base.dev;
5836 struct drm_i915_private *dev_priv = dev->dev_private;
5837 uint32_t pipeconf;
5838
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005839 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005840
Daniel Vetter67c72a12013-09-24 11:46:14 +02005841 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5842 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5843 pipeconf |= PIPECONF_ENABLE;
5844
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005845 if (intel_crtc->config.double_wide)
5846 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005847
Daniel Vetterff9ce462013-04-24 14:57:17 +02005848 /* only g4x and later have fancy bpc/dither controls */
5849 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005850 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5851 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5852 pipeconf |= PIPECONF_DITHER_EN |
5853 PIPECONF_DITHER_TYPE_SP;
5854
5855 switch (intel_crtc->config.pipe_bpp) {
5856 case 18:
5857 pipeconf |= PIPECONF_6BPC;
5858 break;
5859 case 24:
5860 pipeconf |= PIPECONF_8BPC;
5861 break;
5862 case 30:
5863 pipeconf |= PIPECONF_10BPC;
5864 break;
5865 default:
5866 /* Case prevented by intel_choose_pipe_bpp_dither. */
5867 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005868 }
5869 }
5870
5871 if (HAS_PIPE_CXSR(dev)) {
5872 if (intel_crtc->lowfreq_avail) {
5873 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5874 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5875 } else {
5876 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005877 }
5878 }
5879
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005880 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5881 if (INTEL_INFO(dev)->gen < 4 ||
5882 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5883 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5884 else
5885 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5886 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005887 pipeconf |= PIPECONF_PROGRESSIVE;
5888
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005889 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5890 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005891
Daniel Vetter84b046f2013-02-19 18:48:54 +01005892 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5893 POSTING_READ(PIPECONF(intel_crtc->pipe));
5894}
5895
Eric Anholtf564048e2011-03-30 13:01:02 -07005896static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005897 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005898 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005899{
5900 struct drm_device *dev = crtc->dev;
5901 struct drm_i915_private *dev_priv = dev->dev_private;
5902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07005903 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005904 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02005905 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005906 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005907 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005908 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08005909
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005910 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005911 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005912 case INTEL_OUTPUT_LVDS:
5913 is_lvds = true;
5914 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005915 case INTEL_OUTPUT_DSI:
5916 is_dsi = true;
5917 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005918 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005919
Eric Anholtc751ce42010-03-25 11:48:48 -07005920 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005921 }
5922
Jani Nikulaf2335332013-09-13 11:03:09 +03005923 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02005924 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005925
Jani Nikulaf2335332013-09-13 11:03:09 +03005926 if (!intel_crtc->config.clock_set) {
5927 refclk = i9xx_get_refclk(crtc, num_connectors);
5928
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005929 /*
5930 * Returns a set of divisors for the desired target clock with
5931 * the given refclk, or FALSE. The returned values represent
5932 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5933 * 2) / p1 / p2.
5934 */
5935 limit = intel_limit(crtc, refclk);
5936 ok = dev_priv->display.find_dpll(limit, crtc,
5937 intel_crtc->config.port_clock,
5938 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005939 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005940 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5941 return -EINVAL;
5942 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005943
Jani Nikulaf2335332013-09-13 11:03:09 +03005944 if (is_lvds && dev_priv->lvds_downclock_avail) {
5945 /*
5946 * Ensure we match the reduced clock's P to the target
5947 * clock. If the clocks don't match, we can't switch
5948 * the display clock by using the FP0/FP1. In such case
5949 * we will disable the LVDS downclock feature.
5950 */
5951 has_reduced_clock =
5952 dev_priv->display.find_dpll(limit, crtc,
5953 dev_priv->lvds_downclock,
5954 refclk, &clock,
5955 &reduced_clock);
5956 }
5957 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005958 intel_crtc->config.dpll.n = clock.n;
5959 intel_crtc->config.dpll.m1 = clock.m1;
5960 intel_crtc->config.dpll.m2 = clock.m2;
5961 intel_crtc->config.dpll.p1 = clock.p1;
5962 intel_crtc->config.dpll.p2 = clock.p2;
5963 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005964
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005965 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005966 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305967 has_reduced_clock ? &reduced_clock : NULL,
5968 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005969 } else if (IS_CHERRYVIEW(dev)) {
5970 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005971 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005972 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005973 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005974 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005975 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02005976 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005977 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005978
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02005979 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07005980}
5981
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005982static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5983 struct intel_crtc_config *pipe_config)
5984{
5985 struct drm_device *dev = crtc->base.dev;
5986 struct drm_i915_private *dev_priv = dev->dev_private;
5987 uint32_t tmp;
5988
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005989 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5990 return;
5991
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005992 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005993 if (!(tmp & PFIT_ENABLE))
5994 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005995
Daniel Vetter06922822013-07-11 13:35:40 +02005996 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005997 if (INTEL_INFO(dev)->gen < 4) {
5998 if (crtc->pipe != PIPE_B)
5999 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006000 } else {
6001 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6002 return;
6003 }
6004
Daniel Vetter06922822013-07-11 13:35:40 +02006005 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006006 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6007 if (INTEL_INFO(dev)->gen < 5)
6008 pipe_config->gmch_pfit.lvds_border_bits =
6009 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6010}
6011
Jesse Barnesacbec812013-09-20 11:29:32 -07006012static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6013 struct intel_crtc_config *pipe_config)
6014{
6015 struct drm_device *dev = crtc->base.dev;
6016 struct drm_i915_private *dev_priv = dev->dev_private;
6017 int pipe = pipe_config->cpu_transcoder;
6018 intel_clock_t clock;
6019 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006020 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006021
6022 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006023 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006024 mutex_unlock(&dev_priv->dpio_lock);
6025
6026 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6027 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6028 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6029 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6030 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6031
Ville Syrjäläf6466282013-10-14 14:50:31 +03006032 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006033
Ville Syrjäläf6466282013-10-14 14:50:31 +03006034 /* clock.dot is the fast clock */
6035 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006036}
6037
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006038static void i9xx_get_plane_config(struct intel_crtc *crtc,
6039 struct intel_plane_config *plane_config)
6040{
6041 struct drm_device *dev = crtc->base.dev;
6042 struct drm_i915_private *dev_priv = dev->dev_private;
6043 u32 val, base, offset;
6044 int pipe = crtc->pipe, plane = crtc->plane;
6045 int fourcc, pixel_format;
6046 int aligned_height;
6047
Dave Airlie66e514c2014-04-03 07:51:54 +10006048 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6049 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006050 DRM_DEBUG_KMS("failed to alloc fb\n");
6051 return;
6052 }
6053
6054 val = I915_READ(DSPCNTR(plane));
6055
6056 if (INTEL_INFO(dev)->gen >= 4)
6057 if (val & DISPPLANE_TILED)
6058 plane_config->tiled = true;
6059
6060 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6061 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006062 crtc->base.primary->fb->pixel_format = fourcc;
6063 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006064 drm_format_plane_cpp(fourcc, 0) * 8;
6065
6066 if (INTEL_INFO(dev)->gen >= 4) {
6067 if (plane_config->tiled)
6068 offset = I915_READ(DSPTILEOFF(plane));
6069 else
6070 offset = I915_READ(DSPLINOFF(plane));
6071 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6072 } else {
6073 base = I915_READ(DSPADDR(plane));
6074 }
6075 plane_config->base = base;
6076
6077 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006078 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6079 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006080
6081 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006082 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006083
Dave Airlie66e514c2014-04-03 07:51:54 +10006084 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006085 plane_config->tiled);
6086
Dave Airlie66e514c2014-04-03 07:51:54 +10006087 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006088 aligned_height, PAGE_SIZE);
6089
6090 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006091 pipe, plane, crtc->base.primary->fb->width,
6092 crtc->base.primary->fb->height,
6093 crtc->base.primary->fb->bits_per_pixel, base,
6094 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006095 plane_config->size);
6096
6097}
6098
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006099static void chv_crtc_clock_get(struct intel_crtc *crtc,
6100 struct intel_crtc_config *pipe_config)
6101{
6102 struct drm_device *dev = crtc->base.dev;
6103 struct drm_i915_private *dev_priv = dev->dev_private;
6104 int pipe = pipe_config->cpu_transcoder;
6105 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6106 intel_clock_t clock;
6107 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6108 int refclk = 100000;
6109
6110 mutex_lock(&dev_priv->dpio_lock);
6111 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6112 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6113 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6114 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6115 mutex_unlock(&dev_priv->dpio_lock);
6116
6117 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6118 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6119 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6120 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6121 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6122
6123 chv_clock(refclk, &clock);
6124
6125 /* clock.dot is the fast clock */
6126 pipe_config->port_clock = clock.dot / 5;
6127}
6128
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006129static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6130 struct intel_crtc_config *pipe_config)
6131{
6132 struct drm_device *dev = crtc->base.dev;
6133 struct drm_i915_private *dev_priv = dev->dev_private;
6134 uint32_t tmp;
6135
Imre Deakb5482bd2014-03-05 16:20:55 +02006136 if (!intel_display_power_enabled(dev_priv,
6137 POWER_DOMAIN_PIPE(crtc->pipe)))
6138 return false;
6139
Daniel Vettere143a212013-07-04 12:01:15 +02006140 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006141 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006142
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006143 tmp = I915_READ(PIPECONF(crtc->pipe));
6144 if (!(tmp & PIPECONF_ENABLE))
6145 return false;
6146
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006147 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6148 switch (tmp & PIPECONF_BPC_MASK) {
6149 case PIPECONF_6BPC:
6150 pipe_config->pipe_bpp = 18;
6151 break;
6152 case PIPECONF_8BPC:
6153 pipe_config->pipe_bpp = 24;
6154 break;
6155 case PIPECONF_10BPC:
6156 pipe_config->pipe_bpp = 30;
6157 break;
6158 default:
6159 break;
6160 }
6161 }
6162
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006163 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6164 pipe_config->limited_color_range = true;
6165
Ville Syrjälä282740f2013-09-04 18:30:03 +03006166 if (INTEL_INFO(dev)->gen < 4)
6167 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6168
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006169 intel_get_pipe_timings(crtc, pipe_config);
6170
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006171 i9xx_get_pfit_config(crtc, pipe_config);
6172
Daniel Vetter6c49f242013-06-06 12:45:25 +02006173 if (INTEL_INFO(dev)->gen >= 4) {
6174 tmp = I915_READ(DPLL_MD(crtc->pipe));
6175 pipe_config->pixel_multiplier =
6176 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6177 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006178 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006179 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6180 tmp = I915_READ(DPLL(crtc->pipe));
6181 pipe_config->pixel_multiplier =
6182 ((tmp & SDVO_MULTIPLIER_MASK)
6183 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6184 } else {
6185 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6186 * port and will be fixed up in the encoder->get_config
6187 * function. */
6188 pipe_config->pixel_multiplier = 1;
6189 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006190 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6191 if (!IS_VALLEYVIEW(dev)) {
6192 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6193 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006194 } else {
6195 /* Mask out read-only status bits. */
6196 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6197 DPLL_PORTC_READY_MASK |
6198 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006199 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006200
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006201 if (IS_CHERRYVIEW(dev))
6202 chv_crtc_clock_get(crtc, pipe_config);
6203 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006204 vlv_crtc_clock_get(crtc, pipe_config);
6205 else
6206 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006207
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006208 return true;
6209}
6210
Paulo Zanonidde86e22012-12-01 12:04:25 -02006211static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006212{
6213 struct drm_i915_private *dev_priv = dev->dev_private;
6214 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006215 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006216 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006217 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006218 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006219 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006220 bool has_ck505 = false;
6221 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006222
6223 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006224 list_for_each_entry(encoder, &mode_config->encoder_list,
6225 base.head) {
6226 switch (encoder->type) {
6227 case INTEL_OUTPUT_LVDS:
6228 has_panel = true;
6229 has_lvds = true;
6230 break;
6231 case INTEL_OUTPUT_EDP:
6232 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006233 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006234 has_cpu_edp = true;
6235 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006236 }
6237 }
6238
Keith Packard99eb6a02011-09-26 14:29:12 -07006239 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006240 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006241 can_ssc = has_ck505;
6242 } else {
6243 has_ck505 = false;
6244 can_ssc = true;
6245 }
6246
Imre Deak2de69052013-05-08 13:14:04 +03006247 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6248 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006249
6250 /* Ironlake: try to setup display ref clock before DPLL
6251 * enabling. This is only under driver's control after
6252 * PCH B stepping, previous chipset stepping should be
6253 * ignoring this setting.
6254 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006255 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006256
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006257 /* As we must carefully and slowly disable/enable each source in turn,
6258 * compute the final state we want first and check if we need to
6259 * make any changes at all.
6260 */
6261 final = val;
6262 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006263 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006264 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006265 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006266 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6267
6268 final &= ~DREF_SSC_SOURCE_MASK;
6269 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6270 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006271
Keith Packard199e5d72011-09-22 12:01:57 -07006272 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006273 final |= DREF_SSC_SOURCE_ENABLE;
6274
6275 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6276 final |= DREF_SSC1_ENABLE;
6277
6278 if (has_cpu_edp) {
6279 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6280 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6281 else
6282 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6283 } else
6284 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6285 } else {
6286 final |= DREF_SSC_SOURCE_DISABLE;
6287 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6288 }
6289
6290 if (final == val)
6291 return;
6292
6293 /* Always enable nonspread source */
6294 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6295
6296 if (has_ck505)
6297 val |= DREF_NONSPREAD_CK505_ENABLE;
6298 else
6299 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6300
6301 if (has_panel) {
6302 val &= ~DREF_SSC_SOURCE_MASK;
6303 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006304
Keith Packard199e5d72011-09-22 12:01:57 -07006305 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006306 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006307 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006308 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006309 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006310 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006311
6312 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006313 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006314 POSTING_READ(PCH_DREF_CONTROL);
6315 udelay(200);
6316
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006317 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006318
6319 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006320 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006321 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006322 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006323 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006324 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006325 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006326 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006327 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006328
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006329 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006330 POSTING_READ(PCH_DREF_CONTROL);
6331 udelay(200);
6332 } else {
6333 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6334
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006335 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006336
6337 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006338 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006339
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006340 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006341 POSTING_READ(PCH_DREF_CONTROL);
6342 udelay(200);
6343
6344 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006345 val &= ~DREF_SSC_SOURCE_MASK;
6346 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006347
6348 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006349 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006350
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006351 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006352 POSTING_READ(PCH_DREF_CONTROL);
6353 udelay(200);
6354 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006355
6356 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006357}
6358
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006359static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006360{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006361 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006362
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006363 tmp = I915_READ(SOUTH_CHICKEN2);
6364 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6365 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006366
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006367 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6368 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6369 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006370
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006371 tmp = I915_READ(SOUTH_CHICKEN2);
6372 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6373 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006374
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006375 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6376 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6377 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006378}
6379
6380/* WaMPhyProgramming:hsw */
6381static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6382{
6383 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006384
6385 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6386 tmp &= ~(0xFF << 24);
6387 tmp |= (0x12 << 24);
6388 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6389
Paulo Zanonidde86e22012-12-01 12:04:25 -02006390 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6391 tmp |= (1 << 11);
6392 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6393
6394 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6395 tmp |= (1 << 11);
6396 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6397
Paulo Zanonidde86e22012-12-01 12:04:25 -02006398 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6399 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6400 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6401
6402 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6403 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6404 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6405
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006406 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6407 tmp &= ~(7 << 13);
6408 tmp |= (5 << 13);
6409 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006410
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006411 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6412 tmp &= ~(7 << 13);
6413 tmp |= (5 << 13);
6414 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006415
6416 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6417 tmp &= ~0xFF;
6418 tmp |= 0x1C;
6419 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6420
6421 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6422 tmp &= ~0xFF;
6423 tmp |= 0x1C;
6424 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6425
6426 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6427 tmp &= ~(0xFF << 16);
6428 tmp |= (0x1C << 16);
6429 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6430
6431 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6432 tmp &= ~(0xFF << 16);
6433 tmp |= (0x1C << 16);
6434 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6435
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006436 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6437 tmp |= (1 << 27);
6438 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006439
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006440 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6441 tmp |= (1 << 27);
6442 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006443
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006444 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6445 tmp &= ~(0xF << 28);
6446 tmp |= (4 << 28);
6447 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006448
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006449 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6450 tmp &= ~(0xF << 28);
6451 tmp |= (4 << 28);
6452 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006453}
6454
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006455/* Implements 3 different sequences from BSpec chapter "Display iCLK
6456 * Programming" based on the parameters passed:
6457 * - Sequence to enable CLKOUT_DP
6458 * - Sequence to enable CLKOUT_DP without spread
6459 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6460 */
6461static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6462 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006463{
6464 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006465 uint32_t reg, tmp;
6466
6467 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6468 with_spread = true;
6469 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6470 with_fdi, "LP PCH doesn't have FDI\n"))
6471 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006472
6473 mutex_lock(&dev_priv->dpio_lock);
6474
6475 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6476 tmp &= ~SBI_SSCCTL_DISABLE;
6477 tmp |= SBI_SSCCTL_PATHALT;
6478 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6479
6480 udelay(24);
6481
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006482 if (with_spread) {
6483 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6484 tmp &= ~SBI_SSCCTL_PATHALT;
6485 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006486
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006487 if (with_fdi) {
6488 lpt_reset_fdi_mphy(dev_priv);
6489 lpt_program_fdi_mphy(dev_priv);
6490 }
6491 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006492
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006493 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6494 SBI_GEN0 : SBI_DBUFF0;
6495 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6496 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6497 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006498
6499 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006500}
6501
Paulo Zanoni47701c32013-07-23 11:19:25 -03006502/* Sequence to disable CLKOUT_DP */
6503static void lpt_disable_clkout_dp(struct drm_device *dev)
6504{
6505 struct drm_i915_private *dev_priv = dev->dev_private;
6506 uint32_t reg, tmp;
6507
6508 mutex_lock(&dev_priv->dpio_lock);
6509
6510 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6511 SBI_GEN0 : SBI_DBUFF0;
6512 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6513 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6514 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6515
6516 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6517 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6518 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6519 tmp |= SBI_SSCCTL_PATHALT;
6520 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6521 udelay(32);
6522 }
6523 tmp |= SBI_SSCCTL_DISABLE;
6524 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6525 }
6526
6527 mutex_unlock(&dev_priv->dpio_lock);
6528}
6529
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006530static void lpt_init_pch_refclk(struct drm_device *dev)
6531{
6532 struct drm_mode_config *mode_config = &dev->mode_config;
6533 struct intel_encoder *encoder;
6534 bool has_vga = false;
6535
6536 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6537 switch (encoder->type) {
6538 case INTEL_OUTPUT_ANALOG:
6539 has_vga = true;
6540 break;
6541 }
6542 }
6543
Paulo Zanoni47701c32013-07-23 11:19:25 -03006544 if (has_vga)
6545 lpt_enable_clkout_dp(dev, true, true);
6546 else
6547 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006548}
6549
Paulo Zanonidde86e22012-12-01 12:04:25 -02006550/*
6551 * Initialize reference clocks when the driver loads
6552 */
6553void intel_init_pch_refclk(struct drm_device *dev)
6554{
6555 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6556 ironlake_init_pch_refclk(dev);
6557 else if (HAS_PCH_LPT(dev))
6558 lpt_init_pch_refclk(dev);
6559}
6560
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006561static int ironlake_get_refclk(struct drm_crtc *crtc)
6562{
6563 struct drm_device *dev = crtc->dev;
6564 struct drm_i915_private *dev_priv = dev->dev_private;
6565 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006566 int num_connectors = 0;
6567 bool is_lvds = false;
6568
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006569 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006570 switch (encoder->type) {
6571 case INTEL_OUTPUT_LVDS:
6572 is_lvds = true;
6573 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006574 }
6575 num_connectors++;
6576 }
6577
6578 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006579 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006580 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006581 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006582 }
6583
6584 return 120000;
6585}
6586
Daniel Vetter6ff93602013-04-19 11:24:36 +02006587static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006588{
6589 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6591 int pipe = intel_crtc->pipe;
6592 uint32_t val;
6593
Daniel Vetter78114072013-06-13 00:54:57 +02006594 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006595
Daniel Vetter965e0c42013-03-27 00:44:57 +01006596 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006597 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006598 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006599 break;
6600 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006601 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006602 break;
6603 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006604 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006605 break;
6606 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006607 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006608 break;
6609 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006610 /* Case prevented by intel_choose_pipe_bpp_dither. */
6611 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006612 }
6613
Daniel Vetterd8b32242013-04-25 17:54:44 +02006614 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006615 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6616
Daniel Vetter6ff93602013-04-19 11:24:36 +02006617 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006618 val |= PIPECONF_INTERLACED_ILK;
6619 else
6620 val |= PIPECONF_PROGRESSIVE;
6621
Daniel Vetter50f3b012013-03-27 00:44:56 +01006622 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006623 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006624
Paulo Zanonic8203562012-09-12 10:06:29 -03006625 I915_WRITE(PIPECONF(pipe), val);
6626 POSTING_READ(PIPECONF(pipe));
6627}
6628
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006629/*
6630 * Set up the pipe CSC unit.
6631 *
6632 * Currently only full range RGB to limited range RGB conversion
6633 * is supported, but eventually this should handle various
6634 * RGB<->YCbCr scenarios as well.
6635 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006636static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006637{
6638 struct drm_device *dev = crtc->dev;
6639 struct drm_i915_private *dev_priv = dev->dev_private;
6640 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6641 int pipe = intel_crtc->pipe;
6642 uint16_t coeff = 0x7800; /* 1.0 */
6643
6644 /*
6645 * TODO: Check what kind of values actually come out of the pipe
6646 * with these coeff/postoff values and adjust to get the best
6647 * accuracy. Perhaps we even need to take the bpc value into
6648 * consideration.
6649 */
6650
Daniel Vetter50f3b012013-03-27 00:44:56 +01006651 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006652 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6653
6654 /*
6655 * GY/GU and RY/RU should be the other way around according
6656 * to BSpec, but reality doesn't agree. Just set them up in
6657 * a way that results in the correct picture.
6658 */
6659 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6660 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6661
6662 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6663 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6664
6665 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6666 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6667
6668 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6669 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6670 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6671
6672 if (INTEL_INFO(dev)->gen > 6) {
6673 uint16_t postoff = 0;
6674
Daniel Vetter50f3b012013-03-27 00:44:56 +01006675 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006676 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006677
6678 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6679 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6680 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6681
6682 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6683 } else {
6684 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6685
Daniel Vetter50f3b012013-03-27 00:44:56 +01006686 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006687 mode |= CSC_BLACK_SCREEN_OFFSET;
6688
6689 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6690 }
6691}
6692
Daniel Vetter6ff93602013-04-19 11:24:36 +02006693static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006694{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006695 struct drm_device *dev = crtc->dev;
6696 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006697 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006698 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006699 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006700 uint32_t val;
6701
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006702 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006703
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006704 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006705 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6706
Daniel Vetter6ff93602013-04-19 11:24:36 +02006707 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006708 val |= PIPECONF_INTERLACED_ILK;
6709 else
6710 val |= PIPECONF_PROGRESSIVE;
6711
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006712 I915_WRITE(PIPECONF(cpu_transcoder), val);
6713 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006714
6715 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6716 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006717
6718 if (IS_BROADWELL(dev)) {
6719 val = 0;
6720
6721 switch (intel_crtc->config.pipe_bpp) {
6722 case 18:
6723 val |= PIPEMISC_DITHER_6_BPC;
6724 break;
6725 case 24:
6726 val |= PIPEMISC_DITHER_8_BPC;
6727 break;
6728 case 30:
6729 val |= PIPEMISC_DITHER_10_BPC;
6730 break;
6731 case 36:
6732 val |= PIPEMISC_DITHER_12_BPC;
6733 break;
6734 default:
6735 /* Case prevented by pipe_config_set_bpp. */
6736 BUG();
6737 }
6738
6739 if (intel_crtc->config.dither)
6740 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6741
6742 I915_WRITE(PIPEMISC(pipe), val);
6743 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006744}
6745
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006746static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006747 intel_clock_t *clock,
6748 bool *has_reduced_clock,
6749 intel_clock_t *reduced_clock)
6750{
6751 struct drm_device *dev = crtc->dev;
6752 struct drm_i915_private *dev_priv = dev->dev_private;
6753 struct intel_encoder *intel_encoder;
6754 int refclk;
6755 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006756 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006757
6758 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6759 switch (intel_encoder->type) {
6760 case INTEL_OUTPUT_LVDS:
6761 is_lvds = true;
6762 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006763 }
6764 }
6765
6766 refclk = ironlake_get_refclk(crtc);
6767
6768 /*
6769 * Returns a set of divisors for the desired target clock with the given
6770 * refclk, or FALSE. The returned values represent the clock equation:
6771 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6772 */
6773 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006774 ret = dev_priv->display.find_dpll(limit, crtc,
6775 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006776 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006777 if (!ret)
6778 return false;
6779
6780 if (is_lvds && dev_priv->lvds_downclock_avail) {
6781 /*
6782 * Ensure we match the reduced clock's P to the target clock.
6783 * If the clocks don't match, we can't switch the display clock
6784 * by using the FP0/FP1. In such case we will disable the LVDS
6785 * downclock feature.
6786 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006787 *has_reduced_clock =
6788 dev_priv->display.find_dpll(limit, crtc,
6789 dev_priv->lvds_downclock,
6790 refclk, clock,
6791 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006792 }
6793
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006794 return true;
6795}
6796
Paulo Zanonid4b19312012-11-29 11:29:32 -02006797int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6798{
6799 /*
6800 * Account for spread spectrum to avoid
6801 * oversubscribing the link. Max center spread
6802 * is 2.5%; use 5% for safety's sake.
6803 */
6804 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006805 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006806}
6807
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006808static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006809{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006810 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006811}
6812
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006813static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006814 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006815 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006816{
6817 struct drm_crtc *crtc = &intel_crtc->base;
6818 struct drm_device *dev = crtc->dev;
6819 struct drm_i915_private *dev_priv = dev->dev_private;
6820 struct intel_encoder *intel_encoder;
6821 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006822 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006823 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006824
6825 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6826 switch (intel_encoder->type) {
6827 case INTEL_OUTPUT_LVDS:
6828 is_lvds = true;
6829 break;
6830 case INTEL_OUTPUT_SDVO:
6831 case INTEL_OUTPUT_HDMI:
6832 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006833 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006834 }
6835
6836 num_connectors++;
6837 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006838
Chris Wilsonc1858122010-12-03 21:35:48 +00006839 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006840 factor = 21;
6841 if (is_lvds) {
6842 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006843 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006844 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006845 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006846 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006847 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006848
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006849 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006850 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006851
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006852 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6853 *fp2 |= FP_CB_TUNE;
6854
Chris Wilson5eddb702010-09-11 13:48:45 +01006855 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006856
Eric Anholta07d6782011-03-30 13:01:08 -07006857 if (is_lvds)
6858 dpll |= DPLLB_MODE_LVDS;
6859 else
6860 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006861
Daniel Vetteref1b4602013-06-01 17:17:04 +02006862 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6863 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006864
6865 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006866 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006867 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006868 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006869
Eric Anholta07d6782011-03-30 13:01:08 -07006870 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006871 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006872 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006873 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006874
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006875 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006876 case 5:
6877 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6878 break;
6879 case 7:
6880 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6881 break;
6882 case 10:
6883 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6884 break;
6885 case 14:
6886 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6887 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006888 }
6889
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006890 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006891 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006892 else
6893 dpll |= PLL_REF_INPUT_DREFCLK;
6894
Daniel Vetter959e16d2013-06-05 13:34:21 +02006895 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006896}
6897
Jesse Barnes79e53942008-11-07 14:24:08 -08006898static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006899 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006900 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006901{
6902 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006903 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006904 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006905 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006906 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006907 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006908 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006909 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006910 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08006911
6912 for_each_encoder_on_crtc(dev, crtc, encoder) {
6913 switch (encoder->type) {
6914 case INTEL_OUTPUT_LVDS:
6915 is_lvds = true;
6916 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006917 }
6918
6919 num_connectors++;
6920 }
6921
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006922 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6923 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6924
Daniel Vetterff9a6752013-06-01 17:16:21 +02006925 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006926 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006927 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006928 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6929 return -EINVAL;
6930 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006931 /* Compat-code for transition, will disappear. */
6932 if (!intel_crtc->config.clock_set) {
6933 intel_crtc->config.dpll.n = clock.n;
6934 intel_crtc->config.dpll.m1 = clock.m1;
6935 intel_crtc->config.dpll.m2 = clock.m2;
6936 intel_crtc->config.dpll.p1 = clock.p1;
6937 intel_crtc->config.dpll.p2 = clock.p2;
6938 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006939
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006940 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006941 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006942 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006943 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006944 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006945
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006946 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006947 &fp, &reduced_clock,
6948 has_reduced_clock ? &fp2 : NULL);
6949
Daniel Vetter959e16d2013-06-05 13:34:21 +02006950 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006951 intel_crtc->config.dpll_hw_state.fp0 = fp;
6952 if (has_reduced_clock)
6953 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6954 else
6955 intel_crtc->config.dpll_hw_state.fp1 = fp;
6956
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006957 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006958 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006959 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02006960 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006961 return -EINVAL;
6962 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006963 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006964 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006965
Jani Nikulad330a952014-01-21 11:24:25 +02006966 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006967 intel_crtc->lowfreq_avail = true;
6968 else
6969 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006970
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006971 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006972}
6973
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006974static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6975 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006976{
6977 struct drm_device *dev = crtc->base.dev;
6978 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006979 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006980
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006981 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6982 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6983 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6984 & ~TU_SIZE_MASK;
6985 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6986 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6987 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6988}
6989
6990static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6991 enum transcoder transcoder,
6992 struct intel_link_m_n *m_n)
6993{
6994 struct drm_device *dev = crtc->base.dev;
6995 struct drm_i915_private *dev_priv = dev->dev_private;
6996 enum pipe pipe = crtc->pipe;
6997
6998 if (INTEL_INFO(dev)->gen >= 5) {
6999 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7000 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7001 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7002 & ~TU_SIZE_MASK;
7003 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7004 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7005 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7006 } else {
7007 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7008 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7009 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7010 & ~TU_SIZE_MASK;
7011 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7012 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7013 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7014 }
7015}
7016
7017void intel_dp_get_m_n(struct intel_crtc *crtc,
7018 struct intel_crtc_config *pipe_config)
7019{
7020 if (crtc->config.has_pch_encoder)
7021 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7022 else
7023 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7024 &pipe_config->dp_m_n);
7025}
7026
Daniel Vetter72419202013-04-04 13:28:53 +02007027static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7028 struct intel_crtc_config *pipe_config)
7029{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007030 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7031 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02007032}
7033
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007034static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7035 struct intel_crtc_config *pipe_config)
7036{
7037 struct drm_device *dev = crtc->base.dev;
7038 struct drm_i915_private *dev_priv = dev->dev_private;
7039 uint32_t tmp;
7040
7041 tmp = I915_READ(PF_CTL(crtc->pipe));
7042
7043 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007044 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007045 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7046 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007047
7048 /* We currently do not free assignements of panel fitters on
7049 * ivb/hsw (since we don't use the higher upscaling modes which
7050 * differentiates them) so just WARN about this case for now. */
7051 if (IS_GEN7(dev)) {
7052 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7053 PF_PIPE_SEL_IVB(crtc->pipe));
7054 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007055 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007056}
7057
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007058static void ironlake_get_plane_config(struct intel_crtc *crtc,
7059 struct intel_plane_config *plane_config)
7060{
7061 struct drm_device *dev = crtc->base.dev;
7062 struct drm_i915_private *dev_priv = dev->dev_private;
7063 u32 val, base, offset;
7064 int pipe = crtc->pipe, plane = crtc->plane;
7065 int fourcc, pixel_format;
7066 int aligned_height;
7067
Dave Airlie66e514c2014-04-03 07:51:54 +10007068 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7069 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007070 DRM_DEBUG_KMS("failed to alloc fb\n");
7071 return;
7072 }
7073
7074 val = I915_READ(DSPCNTR(plane));
7075
7076 if (INTEL_INFO(dev)->gen >= 4)
7077 if (val & DISPPLANE_TILED)
7078 plane_config->tiled = true;
7079
7080 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7081 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007082 crtc->base.primary->fb->pixel_format = fourcc;
7083 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007084 drm_format_plane_cpp(fourcc, 0) * 8;
7085
7086 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7087 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7088 offset = I915_READ(DSPOFFSET(plane));
7089 } else {
7090 if (plane_config->tiled)
7091 offset = I915_READ(DSPTILEOFF(plane));
7092 else
7093 offset = I915_READ(DSPLINOFF(plane));
7094 }
7095 plane_config->base = base;
7096
7097 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007098 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7099 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007100
7101 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007102 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007103
Dave Airlie66e514c2014-04-03 07:51:54 +10007104 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007105 plane_config->tiled);
7106
Dave Airlie66e514c2014-04-03 07:51:54 +10007107 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007108 aligned_height, PAGE_SIZE);
7109
7110 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007111 pipe, plane, crtc->base.primary->fb->width,
7112 crtc->base.primary->fb->height,
7113 crtc->base.primary->fb->bits_per_pixel, base,
7114 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007115 plane_config->size);
7116}
7117
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007118static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7119 struct intel_crtc_config *pipe_config)
7120{
7121 struct drm_device *dev = crtc->base.dev;
7122 struct drm_i915_private *dev_priv = dev->dev_private;
7123 uint32_t tmp;
7124
Daniel Vettere143a212013-07-04 12:01:15 +02007125 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007126 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007127
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007128 tmp = I915_READ(PIPECONF(crtc->pipe));
7129 if (!(tmp & PIPECONF_ENABLE))
7130 return false;
7131
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007132 switch (tmp & PIPECONF_BPC_MASK) {
7133 case PIPECONF_6BPC:
7134 pipe_config->pipe_bpp = 18;
7135 break;
7136 case PIPECONF_8BPC:
7137 pipe_config->pipe_bpp = 24;
7138 break;
7139 case PIPECONF_10BPC:
7140 pipe_config->pipe_bpp = 30;
7141 break;
7142 case PIPECONF_12BPC:
7143 pipe_config->pipe_bpp = 36;
7144 break;
7145 default:
7146 break;
7147 }
7148
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007149 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7150 pipe_config->limited_color_range = true;
7151
Daniel Vetterab9412b2013-05-03 11:49:46 +02007152 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007153 struct intel_shared_dpll *pll;
7154
Daniel Vetter88adfff2013-03-28 10:42:01 +01007155 pipe_config->has_pch_encoder = true;
7156
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007157 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7158 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7159 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007160
7161 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007162
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007163 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007164 pipe_config->shared_dpll =
7165 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007166 } else {
7167 tmp = I915_READ(PCH_DPLL_SEL);
7168 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7169 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7170 else
7171 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7172 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007173
7174 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7175
7176 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7177 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007178
7179 tmp = pipe_config->dpll_hw_state.dpll;
7180 pipe_config->pixel_multiplier =
7181 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7182 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007183
7184 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007185 } else {
7186 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007187 }
7188
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007189 intel_get_pipe_timings(crtc, pipe_config);
7190
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007191 ironlake_get_pfit_config(crtc, pipe_config);
7192
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007193 return true;
7194}
7195
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007196static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7197{
7198 struct drm_device *dev = dev_priv->dev;
7199 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7200 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007201
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007202 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007203 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007204 pipe_name(crtc->pipe));
7205
7206 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7207 WARN(plls->spll_refcount, "SPLL enabled\n");
7208 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7209 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7210 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7211 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7212 "CPU PWM1 enabled\n");
7213 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7214 "CPU PWM2 enabled\n");
7215 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7216 "PCH PWM1 enabled\n");
7217 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7218 "Utility pin enabled\n");
7219 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7220
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007221 /*
7222 * In theory we can still leave IRQs enabled, as long as only the HPD
7223 * interrupts remain enabled. We used to check for that, but since it's
7224 * gen-specific and since we only disable LCPLL after we fully disable
7225 * the interrupts, the check below should be enough.
7226 */
7227 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007228}
7229
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007230static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7231{
7232 struct drm_device *dev = dev_priv->dev;
7233
7234 if (IS_HASWELL(dev)) {
7235 mutex_lock(&dev_priv->rps.hw_lock);
7236 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7237 val))
7238 DRM_ERROR("Failed to disable D_COMP\n");
7239 mutex_unlock(&dev_priv->rps.hw_lock);
7240 } else {
7241 I915_WRITE(D_COMP, val);
7242 }
7243 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007244}
7245
7246/*
7247 * This function implements pieces of two sequences from BSpec:
7248 * - Sequence for display software to disable LCPLL
7249 * - Sequence for display software to allow package C8+
7250 * The steps implemented here are just the steps that actually touch the LCPLL
7251 * register. Callers should take care of disabling all the display engine
7252 * functions, doing the mode unset, fixing interrupts, etc.
7253 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007254static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7255 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007256{
7257 uint32_t val;
7258
7259 assert_can_disable_lcpll(dev_priv);
7260
7261 val = I915_READ(LCPLL_CTL);
7262
7263 if (switch_to_fclk) {
7264 val |= LCPLL_CD_SOURCE_FCLK;
7265 I915_WRITE(LCPLL_CTL, val);
7266
7267 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7268 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7269 DRM_ERROR("Switching to FCLK failed\n");
7270
7271 val = I915_READ(LCPLL_CTL);
7272 }
7273
7274 val |= LCPLL_PLL_DISABLE;
7275 I915_WRITE(LCPLL_CTL, val);
7276 POSTING_READ(LCPLL_CTL);
7277
7278 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7279 DRM_ERROR("LCPLL still locked\n");
7280
7281 val = I915_READ(D_COMP);
7282 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007283 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007284 ndelay(100);
7285
7286 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7287 DRM_ERROR("D_COMP RCOMP still in progress\n");
7288
7289 if (allow_power_down) {
7290 val = I915_READ(LCPLL_CTL);
7291 val |= LCPLL_POWER_DOWN_ALLOW;
7292 I915_WRITE(LCPLL_CTL, val);
7293 POSTING_READ(LCPLL_CTL);
7294 }
7295}
7296
7297/*
7298 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7299 * source.
7300 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007301static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007302{
7303 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007304 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007305
7306 val = I915_READ(LCPLL_CTL);
7307
7308 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7309 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7310 return;
7311
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007312 /*
7313 * Make sure we're not on PC8 state before disabling PC8, otherwise
7314 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7315 *
7316 * The other problem is that hsw_restore_lcpll() is called as part of
7317 * the runtime PM resume sequence, so we can't just call
7318 * gen6_gt_force_wake_get() because that function calls
7319 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7320 * while we are on the resume sequence. So to solve this problem we have
7321 * to call special forcewake code that doesn't touch runtime PM and
7322 * doesn't enable the forcewake delayed work.
7323 */
7324 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7325 if (dev_priv->uncore.forcewake_count++ == 0)
7326 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7327 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007328
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007329 if (val & LCPLL_POWER_DOWN_ALLOW) {
7330 val &= ~LCPLL_POWER_DOWN_ALLOW;
7331 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007332 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007333 }
7334
7335 val = I915_READ(D_COMP);
7336 val |= D_COMP_COMP_FORCE;
7337 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007338 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007339
7340 val = I915_READ(LCPLL_CTL);
7341 val &= ~LCPLL_PLL_DISABLE;
7342 I915_WRITE(LCPLL_CTL, val);
7343
7344 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7345 DRM_ERROR("LCPLL not locked yet\n");
7346
7347 if (val & LCPLL_CD_SOURCE_FCLK) {
7348 val = I915_READ(LCPLL_CTL);
7349 val &= ~LCPLL_CD_SOURCE_FCLK;
7350 I915_WRITE(LCPLL_CTL, val);
7351
7352 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7353 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7354 DRM_ERROR("Switching back to LCPLL failed\n");
7355 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007356
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007357 /* See the big comment above. */
7358 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7359 if (--dev_priv->uncore.forcewake_count == 0)
7360 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7361 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007362}
7363
Paulo Zanoni765dab672014-03-07 20:08:18 -03007364/*
7365 * Package states C8 and deeper are really deep PC states that can only be
7366 * reached when all the devices on the system allow it, so even if the graphics
7367 * device allows PC8+, it doesn't mean the system will actually get to these
7368 * states. Our driver only allows PC8+ when going into runtime PM.
7369 *
7370 * The requirements for PC8+ are that all the outputs are disabled, the power
7371 * well is disabled and most interrupts are disabled, and these are also
7372 * requirements for runtime PM. When these conditions are met, we manually do
7373 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7374 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7375 * hang the machine.
7376 *
7377 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7378 * the state of some registers, so when we come back from PC8+ we need to
7379 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7380 * need to take care of the registers kept by RC6. Notice that this happens even
7381 * if we don't put the device in PCI D3 state (which is what currently happens
7382 * because of the runtime PM support).
7383 *
7384 * For more, read "Display Sequences for Package C8" on the hardware
7385 * documentation.
7386 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007387void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007388{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007389 struct drm_device *dev = dev_priv->dev;
7390 uint32_t val;
7391
Paulo Zanonic67a4702013-08-19 13:18:09 -03007392 DRM_DEBUG_KMS("Enabling package C8+\n");
7393
Paulo Zanonic67a4702013-08-19 13:18:09 -03007394 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7395 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7396 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7397 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7398 }
7399
7400 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007401 hsw_disable_lcpll(dev_priv, true, true);
7402}
7403
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007404void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007405{
7406 struct drm_device *dev = dev_priv->dev;
7407 uint32_t val;
7408
Paulo Zanonic67a4702013-08-19 13:18:09 -03007409 DRM_DEBUG_KMS("Disabling package C8+\n");
7410
7411 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007412 lpt_init_pch_refclk(dev);
7413
7414 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7415 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7416 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7417 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7418 }
7419
7420 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007421}
7422
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007423static void snb_modeset_global_resources(struct drm_device *dev)
7424{
7425 modeset_update_crtc_power_domains(dev);
7426}
7427
Imre Deak4f074122013-10-16 17:25:51 +03007428static void haswell_modeset_global_resources(struct drm_device *dev)
7429{
Paulo Zanonida723562013-12-19 11:54:51 -02007430 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007431}
7432
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007433static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007434 int x, int y,
7435 struct drm_framebuffer *fb)
7436{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007438
Paulo Zanoni566b7342013-11-25 15:27:08 -02007439 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007440 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007441 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007442
Daniel Vetter644cef32014-04-24 23:55:07 +02007443 intel_crtc->lowfreq_avail = false;
7444
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007445 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007446}
7447
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007448static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7449 struct intel_crtc_config *pipe_config)
7450{
7451 struct drm_device *dev = crtc->base.dev;
7452 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007453 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007454 uint32_t tmp;
7455
Imre Deakb5482bd2014-03-05 16:20:55 +02007456 if (!intel_display_power_enabled(dev_priv,
7457 POWER_DOMAIN_PIPE(crtc->pipe)))
7458 return false;
7459
Daniel Vettere143a212013-07-04 12:01:15 +02007460 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007461 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7462
Daniel Vettereccb1402013-05-22 00:50:22 +02007463 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7464 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7465 enum pipe trans_edp_pipe;
7466 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7467 default:
7468 WARN(1, "unknown pipe linked to edp transcoder\n");
7469 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7470 case TRANS_DDI_EDP_INPUT_A_ON:
7471 trans_edp_pipe = PIPE_A;
7472 break;
7473 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7474 trans_edp_pipe = PIPE_B;
7475 break;
7476 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7477 trans_edp_pipe = PIPE_C;
7478 break;
7479 }
7480
7481 if (trans_edp_pipe == crtc->pipe)
7482 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7483 }
7484
Imre Deakda7e29b2014-02-18 00:02:02 +02007485 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007486 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007487 return false;
7488
Daniel Vettereccb1402013-05-22 00:50:22 +02007489 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007490 if (!(tmp & PIPECONF_ENABLE))
7491 return false;
7492
Daniel Vetter88adfff2013-03-28 10:42:01 +01007493 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007494 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007495 * DDI E. So just check whether this pipe is wired to DDI E and whether
7496 * the PCH transcoder is on.
7497 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007498 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007499 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007500 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007501 pipe_config->has_pch_encoder = true;
7502
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007503 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7504 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7505 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007506
7507 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007508 }
7509
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007510 intel_get_pipe_timings(crtc, pipe_config);
7511
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007512 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007513 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007514 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007515
Jesse Barnese59150d2014-01-07 13:30:45 -08007516 if (IS_HASWELL(dev))
7517 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7518 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007519
Daniel Vetter6c49f242013-06-06 12:45:25 +02007520 pipe_config->pixel_multiplier = 1;
7521
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007522 return true;
7523}
7524
Jani Nikula1a915102013-10-16 12:34:48 +03007525static struct {
7526 int clock;
7527 u32 config;
7528} hdmi_audio_clock[] = {
7529 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7530 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7531 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7532 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7533 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7534 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7535 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7536 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7537 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7538 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7539};
7540
7541/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7542static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7543{
7544 int i;
7545
7546 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7547 if (mode->clock == hdmi_audio_clock[i].clock)
7548 break;
7549 }
7550
7551 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7552 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7553 i = 1;
7554 }
7555
7556 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7557 hdmi_audio_clock[i].clock,
7558 hdmi_audio_clock[i].config);
7559
7560 return hdmi_audio_clock[i].config;
7561}
7562
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007563static bool intel_eld_uptodate(struct drm_connector *connector,
7564 int reg_eldv, uint32_t bits_eldv,
7565 int reg_elda, uint32_t bits_elda,
7566 int reg_edid)
7567{
7568 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7569 uint8_t *eld = connector->eld;
7570 uint32_t i;
7571
7572 i = I915_READ(reg_eldv);
7573 i &= bits_eldv;
7574
7575 if (!eld[0])
7576 return !i;
7577
7578 if (!i)
7579 return false;
7580
7581 i = I915_READ(reg_elda);
7582 i &= ~bits_elda;
7583 I915_WRITE(reg_elda, i);
7584
7585 for (i = 0; i < eld[2]; i++)
7586 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7587 return false;
7588
7589 return true;
7590}
7591
Wu Fengguange0dac652011-09-05 14:25:34 +08007592static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007593 struct drm_crtc *crtc,
7594 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007595{
7596 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7597 uint8_t *eld = connector->eld;
7598 uint32_t eldv;
7599 uint32_t len;
7600 uint32_t i;
7601
7602 i = I915_READ(G4X_AUD_VID_DID);
7603
7604 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7605 eldv = G4X_ELDV_DEVCL_DEVBLC;
7606 else
7607 eldv = G4X_ELDV_DEVCTG;
7608
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007609 if (intel_eld_uptodate(connector,
7610 G4X_AUD_CNTL_ST, eldv,
7611 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7612 G4X_HDMIW_HDMIEDID))
7613 return;
7614
Wu Fengguange0dac652011-09-05 14:25:34 +08007615 i = I915_READ(G4X_AUD_CNTL_ST);
7616 i &= ~(eldv | G4X_ELD_ADDR);
7617 len = (i >> 9) & 0x1f; /* ELD buffer size */
7618 I915_WRITE(G4X_AUD_CNTL_ST, i);
7619
7620 if (!eld[0])
7621 return;
7622
7623 len = min_t(uint8_t, eld[2], len);
7624 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7625 for (i = 0; i < len; i++)
7626 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7627
7628 i = I915_READ(G4X_AUD_CNTL_ST);
7629 i |= eldv;
7630 I915_WRITE(G4X_AUD_CNTL_ST, i);
7631}
7632
Wang Xingchao83358c852012-08-16 22:43:37 +08007633static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007634 struct drm_crtc *crtc,
7635 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007636{
7637 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7638 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007639 uint32_t eldv;
7640 uint32_t i;
7641 int len;
7642 int pipe = to_intel_crtc(crtc)->pipe;
7643 int tmp;
7644
7645 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7646 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7647 int aud_config = HSW_AUD_CFG(pipe);
7648 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7649
Wang Xingchao83358c852012-08-16 22:43:37 +08007650 /* Audio output enable */
7651 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7652 tmp = I915_READ(aud_cntrl_st2);
7653 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7654 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007655 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007656
Daniel Vetterc7905792014-04-16 16:56:09 +02007657 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007658
7659 /* Set ELD valid state */
7660 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007661 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007662 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7663 I915_WRITE(aud_cntrl_st2, tmp);
7664 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007665 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007666
7667 /* Enable HDMI mode */
7668 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007669 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007670 /* clear N_programing_enable and N_value_index */
7671 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7672 I915_WRITE(aud_config, tmp);
7673
7674 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7675
7676 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7677
7678 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7679 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7680 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7681 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007682 } else {
7683 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7684 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007685
7686 if (intel_eld_uptodate(connector,
7687 aud_cntrl_st2, eldv,
7688 aud_cntl_st, IBX_ELD_ADDRESS,
7689 hdmiw_hdmiedid))
7690 return;
7691
7692 i = I915_READ(aud_cntrl_st2);
7693 i &= ~eldv;
7694 I915_WRITE(aud_cntrl_st2, i);
7695
7696 if (!eld[0])
7697 return;
7698
7699 i = I915_READ(aud_cntl_st);
7700 i &= ~IBX_ELD_ADDRESS;
7701 I915_WRITE(aud_cntl_st, i);
7702 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7703 DRM_DEBUG_DRIVER("port num:%d\n", i);
7704
7705 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7706 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7707 for (i = 0; i < len; i++)
7708 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7709
7710 i = I915_READ(aud_cntrl_st2);
7711 i |= eldv;
7712 I915_WRITE(aud_cntrl_st2, i);
7713
7714}
7715
Wu Fengguange0dac652011-09-05 14:25:34 +08007716static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007717 struct drm_crtc *crtc,
7718 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007719{
7720 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7721 uint8_t *eld = connector->eld;
7722 uint32_t eldv;
7723 uint32_t i;
7724 int len;
7725 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007726 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007727 int aud_cntl_st;
7728 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007729 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007730
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007731 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007732 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7733 aud_config = IBX_AUD_CFG(pipe);
7734 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007735 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007736 } else if (IS_VALLEYVIEW(connector->dev)) {
7737 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7738 aud_config = VLV_AUD_CFG(pipe);
7739 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7740 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007741 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007742 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7743 aud_config = CPT_AUD_CFG(pipe);
7744 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007745 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007746 }
7747
Wang Xingchao9b138a82012-08-09 16:52:18 +08007748 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007749
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007750 if (IS_VALLEYVIEW(connector->dev)) {
7751 struct intel_encoder *intel_encoder;
7752 struct intel_digital_port *intel_dig_port;
7753
7754 intel_encoder = intel_attached_encoder(connector);
7755 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7756 i = intel_dig_port->port;
7757 } else {
7758 i = I915_READ(aud_cntl_st);
7759 i = (i >> 29) & DIP_PORT_SEL_MASK;
7760 /* DIP_Port_Select, 0x1 = PortB */
7761 }
7762
Wu Fengguange0dac652011-09-05 14:25:34 +08007763 if (!i) {
7764 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7765 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007766 eldv = IBX_ELD_VALIDB;
7767 eldv |= IBX_ELD_VALIDB << 4;
7768 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007769 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007770 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007771 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007772 }
7773
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007774 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7775 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7776 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007777 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007778 } else {
7779 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7780 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007781
7782 if (intel_eld_uptodate(connector,
7783 aud_cntrl_st2, eldv,
7784 aud_cntl_st, IBX_ELD_ADDRESS,
7785 hdmiw_hdmiedid))
7786 return;
7787
Wu Fengguange0dac652011-09-05 14:25:34 +08007788 i = I915_READ(aud_cntrl_st2);
7789 i &= ~eldv;
7790 I915_WRITE(aud_cntrl_st2, i);
7791
7792 if (!eld[0])
7793 return;
7794
Wu Fengguange0dac652011-09-05 14:25:34 +08007795 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007796 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007797 I915_WRITE(aud_cntl_st, i);
7798
7799 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7800 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7801 for (i = 0; i < len; i++)
7802 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7803
7804 i = I915_READ(aud_cntrl_st2);
7805 i |= eldv;
7806 I915_WRITE(aud_cntrl_st2, i);
7807}
7808
7809void intel_write_eld(struct drm_encoder *encoder,
7810 struct drm_display_mode *mode)
7811{
7812 struct drm_crtc *crtc = encoder->crtc;
7813 struct drm_connector *connector;
7814 struct drm_device *dev = encoder->dev;
7815 struct drm_i915_private *dev_priv = dev->dev_private;
7816
7817 connector = drm_select_eld(encoder, mode);
7818 if (!connector)
7819 return;
7820
7821 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7822 connector->base.id,
7823 drm_get_connector_name(connector),
7824 connector->encoder->base.id,
7825 drm_get_encoder_name(connector->encoder));
7826
7827 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7828
7829 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007830 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007831}
7832
Chris Wilson560b85b2010-08-07 11:01:38 +01007833static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7834{
7835 struct drm_device *dev = crtc->dev;
7836 struct drm_i915_private *dev_priv = dev->dev_private;
7837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7838 bool visible = base != 0;
7839 u32 cntl;
7840
7841 if (intel_crtc->cursor_visible == visible)
7842 return;
7843
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007844 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007845 if (visible) {
7846 /* On these chipsets we can only modify the base whilst
7847 * the cursor is disabled.
7848 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007849 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007850
7851 cntl &= ~(CURSOR_FORMAT_MASK);
7852 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7853 cntl |= CURSOR_ENABLE |
7854 CURSOR_GAMMA_ENABLE |
7855 CURSOR_FORMAT_ARGB;
7856 } else
7857 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007858 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007859
7860 intel_crtc->cursor_visible = visible;
7861}
7862
7863static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7864{
7865 struct drm_device *dev = crtc->dev;
7866 struct drm_i915_private *dev_priv = dev->dev_private;
7867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7868 int pipe = intel_crtc->pipe;
7869 bool visible = base != 0;
7870
7871 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307872 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007873 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007874 if (base) {
7875 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307876 cntl |= MCURSOR_GAMMA_ENABLE;
7877
7878 switch (width) {
7879 case 64:
7880 cntl |= CURSOR_MODE_64_ARGB_AX;
7881 break;
7882 case 128:
7883 cntl |= CURSOR_MODE_128_ARGB_AX;
7884 break;
7885 case 256:
7886 cntl |= CURSOR_MODE_256_ARGB_AX;
7887 break;
7888 default:
7889 WARN_ON(1);
7890 return;
7891 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007892 cntl |= pipe << 28; /* Connect to correct pipe */
7893 } else {
7894 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7895 cntl |= CURSOR_MODE_DISABLE;
7896 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007897 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007898
7899 intel_crtc->cursor_visible = visible;
7900 }
7901 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007902 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007903 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007904 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007905}
7906
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007907static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7908{
7909 struct drm_device *dev = crtc->dev;
7910 struct drm_i915_private *dev_priv = dev->dev_private;
7911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7912 int pipe = intel_crtc->pipe;
7913 bool visible = base != 0;
7914
7915 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307916 int16_t width = intel_crtc->cursor_width;
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03007917 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007918 if (base) {
7919 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307920 cntl |= MCURSOR_GAMMA_ENABLE;
7921 switch (width) {
7922 case 64:
7923 cntl |= CURSOR_MODE_64_ARGB_AX;
7924 break;
7925 case 128:
7926 cntl |= CURSOR_MODE_128_ARGB_AX;
7927 break;
7928 case 256:
7929 cntl |= CURSOR_MODE_256_ARGB_AX;
7930 break;
7931 default:
7932 WARN_ON(1);
7933 return;
7934 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007935 } else {
7936 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7937 cntl |= CURSOR_MODE_DISABLE;
7938 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007939 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007940 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007941 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7942 }
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03007943 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007944
7945 intel_crtc->cursor_visible = visible;
7946 }
7947 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03007948 POSTING_READ(CURCNTR(pipe));
7949 I915_WRITE(CURBASE(pipe), base);
7950 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007951}
7952
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007953/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007954static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7955 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007956{
7957 struct drm_device *dev = crtc->dev;
7958 struct drm_i915_private *dev_priv = dev->dev_private;
7959 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7960 int pipe = intel_crtc->pipe;
7961 int x = intel_crtc->cursor_x;
7962 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007963 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007964 bool visible;
7965
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007966 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007967 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007968
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007969 if (x >= intel_crtc->config.pipe_src_w)
7970 base = 0;
7971
7972 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007973 base = 0;
7974
7975 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007976 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007977 base = 0;
7978
7979 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7980 x = -x;
7981 }
7982 pos |= x << CURSOR_X_SHIFT;
7983
7984 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007985 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007986 base = 0;
7987
7988 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7989 y = -y;
7990 }
7991 pos |= y << CURSOR_Y_SHIFT;
7992
7993 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007994 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007995 return;
7996
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03007997 I915_WRITE(CURPOS(pipe), pos);
7998
7999 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008000 ivb_update_cursor(crtc, base);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008001 else if (IS_845G(dev) || IS_I865G(dev))
8002 i845_update_cursor(crtc, base);
8003 else
8004 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008005}
8006
Jesse Barnes79e53942008-11-07 14:24:08 -08008007static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00008008 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008009 uint32_t handle,
8010 uint32_t width, uint32_t height)
8011{
8012 struct drm_device *dev = crtc->dev;
8013 struct drm_i915_private *dev_priv = dev->dev_private;
8014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00008015 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00008016 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008017 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008018 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008019
Jesse Barnes79e53942008-11-07 14:24:08 -08008020 /* if we want to turn off the cursor ignore width and height */
8021 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008022 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008023 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008024 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008025 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008026 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008027 }
8028
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308029 /* Check for which cursor types we support */
8030 if (!((width == 64 && height == 64) ||
8031 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8032 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8033 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008034 return -EINVAL;
8035 }
8036
Chris Wilson05394f32010-11-08 19:18:58 +00008037 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00008038 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08008039 return -ENOENT;
8040
Chris Wilson05394f32010-11-08 19:18:58 +00008041 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008042 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008043 ret = -ENOMEM;
8044 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008045 }
8046
Dave Airlie71acb5e2008-12-30 20:31:46 +10008047 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008048 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008049 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008050 unsigned alignment;
8051
Chris Wilsond9e86c02010-11-10 16:40:20 +00008052 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008053 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008054 ret = -EINVAL;
8055 goto fail_locked;
8056 }
8057
Chris Wilson693db182013-03-05 14:52:39 +00008058 /* Note that the w/a also requires 2 PTE of padding following
8059 * the bo. We currently fill all unused PTE with the shadow
8060 * page and so we should always have valid PTE following the
8061 * cursor preventing the VT-d warning.
8062 */
8063 alignment = 0;
8064 if (need_vtd_wa(dev))
8065 alignment = 64*1024;
8066
8067 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008068 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008069 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008070 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008071 }
8072
Chris Wilsond9e86c02010-11-10 16:40:20 +00008073 ret = i915_gem_object_put_fence(obj);
8074 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008075 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008076 goto fail_unpin;
8077 }
8078
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008079 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008080 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008081 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00008082 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008083 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
8084 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008085 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008086 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008087 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008088 }
Chris Wilson05394f32010-11-08 19:18:58 +00008089 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008090 }
8091
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008092 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04008093 I915_WRITE(CURSIZE, (height << 12) | width);
8094
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008095 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008096 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008097 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00008098 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10008099 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
8100 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01008101 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00008102 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008103 }
Jesse Barnes80824002009-09-10 15:28:06 -07008104
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008105 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008106
Chris Wilson64f962e2014-03-26 12:38:15 +00008107 old_width = intel_crtc->cursor_width;
8108
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008109 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008110 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008111 intel_crtc->cursor_width = width;
8112 intel_crtc->cursor_height = height;
8113
Chris Wilson64f962e2014-03-26 12:38:15 +00008114 if (intel_crtc->active) {
8115 if (old_width != width)
8116 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008117 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008118 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008119
Jesse Barnes79e53942008-11-07 14:24:08 -08008120 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008121fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008122 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008123fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008124 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008125fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008126 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008127 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008128}
8129
8130static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
8131{
Jesse Barnes79e53942008-11-07 14:24:08 -08008132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008133
Ville Syrjälä92e76c82013-10-21 19:01:58 +03008134 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
8135 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07008136
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008137 if (intel_crtc->active)
8138 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08008139
8140 return 0;
8141}
8142
Jesse Barnes79e53942008-11-07 14:24:08 -08008143static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008144 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008145{
James Simmons72034252010-08-03 01:33:19 +01008146 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008148
James Simmons72034252010-08-03 01:33:19 +01008149 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008150 intel_crtc->lut_r[i] = red[i] >> 8;
8151 intel_crtc->lut_g[i] = green[i] >> 8;
8152 intel_crtc->lut_b[i] = blue[i] >> 8;
8153 }
8154
8155 intel_crtc_load_lut(crtc);
8156}
8157
Jesse Barnes79e53942008-11-07 14:24:08 -08008158/* VESA 640x480x72Hz mode to set on the pipe */
8159static struct drm_display_mode load_detect_mode = {
8160 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8161 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8162};
8163
Daniel Vettera8bb6812014-02-10 18:00:39 +01008164struct drm_framebuffer *
8165__intel_framebuffer_create(struct drm_device *dev,
8166 struct drm_mode_fb_cmd2 *mode_cmd,
8167 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008168{
8169 struct intel_framebuffer *intel_fb;
8170 int ret;
8171
8172 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8173 if (!intel_fb) {
8174 drm_gem_object_unreference_unlocked(&obj->base);
8175 return ERR_PTR(-ENOMEM);
8176 }
8177
8178 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008179 if (ret)
8180 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008181
8182 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008183err:
8184 drm_gem_object_unreference_unlocked(&obj->base);
8185 kfree(intel_fb);
8186
8187 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008188}
8189
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008190static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008191intel_framebuffer_create(struct drm_device *dev,
8192 struct drm_mode_fb_cmd2 *mode_cmd,
8193 struct drm_i915_gem_object *obj)
8194{
8195 struct drm_framebuffer *fb;
8196 int ret;
8197
8198 ret = i915_mutex_lock_interruptible(dev);
8199 if (ret)
8200 return ERR_PTR(ret);
8201 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8202 mutex_unlock(&dev->struct_mutex);
8203
8204 return fb;
8205}
8206
Chris Wilsond2dff872011-04-19 08:36:26 +01008207static u32
8208intel_framebuffer_pitch_for_width(int width, int bpp)
8209{
8210 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8211 return ALIGN(pitch, 64);
8212}
8213
8214static u32
8215intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8216{
8217 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
8218 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
8219}
8220
8221static struct drm_framebuffer *
8222intel_framebuffer_create_for_mode(struct drm_device *dev,
8223 struct drm_display_mode *mode,
8224 int depth, int bpp)
8225{
8226 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008227 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008228
8229 obj = i915_gem_alloc_object(dev,
8230 intel_framebuffer_size_for_mode(mode, bpp));
8231 if (obj == NULL)
8232 return ERR_PTR(-ENOMEM);
8233
8234 mode_cmd.width = mode->hdisplay;
8235 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008236 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8237 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008238 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008239
8240 return intel_framebuffer_create(dev, &mode_cmd, obj);
8241}
8242
8243static struct drm_framebuffer *
8244mode_fits_in_fbdev(struct drm_device *dev,
8245 struct drm_display_mode *mode)
8246{
Daniel Vetter4520f532013-10-09 09:18:51 +02008247#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008248 struct drm_i915_private *dev_priv = dev->dev_private;
8249 struct drm_i915_gem_object *obj;
8250 struct drm_framebuffer *fb;
8251
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008252 if (!dev_priv->fbdev)
8253 return NULL;
8254
8255 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008256 return NULL;
8257
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008258 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008259 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008260
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008261 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008262 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8263 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008264 return NULL;
8265
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008266 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008267 return NULL;
8268
8269 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008270#else
8271 return NULL;
8272#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008273}
8274
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008275bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008276 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01008277 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008278{
8279 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008280 struct intel_encoder *intel_encoder =
8281 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008282 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008283 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008284 struct drm_crtc *crtc = NULL;
8285 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008286 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08008287 int i = -1;
8288
Chris Wilsond2dff872011-04-19 08:36:26 +01008289 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8290 connector->base.id, drm_get_connector_name(connector),
8291 encoder->base.id, drm_get_encoder_name(encoder));
8292
Jesse Barnes79e53942008-11-07 14:24:08 -08008293 /*
8294 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008295 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008296 * - if the connector already has an assigned crtc, use it (but make
8297 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008298 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008299 * - try to find the first unused crtc that can drive this connector,
8300 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008301 */
8302
8303 /* See if we already have a CRTC for this connector */
8304 if (encoder->crtc) {
8305 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008306
Daniel Vetter7b240562012-12-12 00:35:33 +01008307 mutex_lock(&crtc->mutex);
8308
Daniel Vetter24218aa2012-08-12 19:27:11 +02008309 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008310 old->load_detect_temp = false;
8311
8312 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008313 if (connector->dpms != DRM_MODE_DPMS_ON)
8314 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008315
Chris Wilson71731882011-04-19 23:10:58 +01008316 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008317 }
8318
8319 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008320 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008321 i++;
8322 if (!(encoder->possible_crtcs & (1 << i)))
8323 continue;
8324 if (!possible_crtc->enabled) {
8325 crtc = possible_crtc;
8326 break;
8327 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008328 }
8329
8330 /*
8331 * If we didn't find an unused CRTC, don't use any.
8332 */
8333 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008334 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8335 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008336 }
8337
Daniel Vetter7b240562012-12-12 00:35:33 +01008338 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008339 intel_encoder->new_crtc = to_intel_crtc(crtc);
8340 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008341
8342 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008343 intel_crtc->new_enabled = true;
8344 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008345 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008346 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008347 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008348
Chris Wilson64927112011-04-20 07:25:26 +01008349 if (!mode)
8350 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008351
Chris Wilsond2dff872011-04-19 08:36:26 +01008352 /* We need a framebuffer large enough to accommodate all accesses
8353 * that the plane may generate whilst we perform load detection.
8354 * We can not rely on the fbcon either being present (we get called
8355 * during its initialisation to detect all boot displays, or it may
8356 * not even exist) or that it is large enough to satisfy the
8357 * requested mode.
8358 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008359 fb = mode_fits_in_fbdev(dev, mode);
8360 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008361 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008362 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8363 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008364 } else
8365 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008366 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008367 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008368 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008369 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008370
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008371 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008372 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008373 if (old->release_fb)
8374 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008375 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008376 }
Chris Wilson71731882011-04-19 23:10:58 +01008377
Jesse Barnes79e53942008-11-07 14:24:08 -08008378 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008379 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008380 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008381
8382 fail:
8383 intel_crtc->new_enabled = crtc->enabled;
8384 if (intel_crtc->new_enabled)
8385 intel_crtc->new_config = &intel_crtc->config;
8386 else
8387 intel_crtc->new_config = NULL;
8388 mutex_unlock(&crtc->mutex);
8389 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008390}
8391
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008392void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008393 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008394{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008395 struct intel_encoder *intel_encoder =
8396 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008397 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008398 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008400
Chris Wilsond2dff872011-04-19 08:36:26 +01008401 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8402 connector->base.id, drm_get_connector_name(connector),
8403 encoder->base.id, drm_get_encoder_name(encoder));
8404
Chris Wilson8261b192011-04-19 23:18:09 +01008405 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008406 to_intel_connector(connector)->new_encoder = NULL;
8407 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008408 intel_crtc->new_enabled = false;
8409 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008410 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008411
Daniel Vetter36206362012-12-10 20:42:17 +01008412 if (old->release_fb) {
8413 drm_framebuffer_unregister_private(old->release_fb);
8414 drm_framebuffer_unreference(old->release_fb);
8415 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008416
Daniel Vetter67c96402013-01-23 16:25:09 +00008417 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008418 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008419 }
8420
Eric Anholtc751ce42010-03-25 11:48:48 -07008421 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008422 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8423 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008424
8425 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008426}
8427
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008428static int i9xx_pll_refclk(struct drm_device *dev,
8429 const struct intel_crtc_config *pipe_config)
8430{
8431 struct drm_i915_private *dev_priv = dev->dev_private;
8432 u32 dpll = pipe_config->dpll_hw_state.dpll;
8433
8434 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008435 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008436 else if (HAS_PCH_SPLIT(dev))
8437 return 120000;
8438 else if (!IS_GEN2(dev))
8439 return 96000;
8440 else
8441 return 48000;
8442}
8443
Jesse Barnes79e53942008-11-07 14:24:08 -08008444/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008445static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8446 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008447{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008448 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008449 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008450 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008451 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008452 u32 fp;
8453 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008454 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008455
8456 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008457 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008458 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008459 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008460
8461 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008462 if (IS_PINEVIEW(dev)) {
8463 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8464 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008465 } else {
8466 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8467 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8468 }
8469
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008470 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008471 if (IS_PINEVIEW(dev))
8472 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8473 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008474 else
8475 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008476 DPLL_FPA01_P1_POST_DIV_SHIFT);
8477
8478 switch (dpll & DPLL_MODE_MASK) {
8479 case DPLLB_MODE_DAC_SERIAL:
8480 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8481 5 : 10;
8482 break;
8483 case DPLLB_MODE_LVDS:
8484 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8485 7 : 14;
8486 break;
8487 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008488 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008489 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008490 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008491 }
8492
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008493 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008494 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008495 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008496 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008497 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008498 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008499 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008500
8501 if (is_lvds) {
8502 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8503 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008504
8505 if (lvds & LVDS_CLKB_POWER_UP)
8506 clock.p2 = 7;
8507 else
8508 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008509 } else {
8510 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8511 clock.p1 = 2;
8512 else {
8513 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8514 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8515 }
8516 if (dpll & PLL_P2_DIVIDE_BY_4)
8517 clock.p2 = 4;
8518 else
8519 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008520 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008521
8522 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008523 }
8524
Ville Syrjälä18442d02013-09-13 16:00:08 +03008525 /*
8526 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008527 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008528 * encoder's get_config() function.
8529 */
8530 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008531}
8532
Ville Syrjälä6878da02013-09-13 15:59:11 +03008533int intel_dotclock_calculate(int link_freq,
8534 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008535{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008536 /*
8537 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008538 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008539 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008540 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008541 *
8542 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008543 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008544 */
8545
Ville Syrjälä6878da02013-09-13 15:59:11 +03008546 if (!m_n->link_n)
8547 return 0;
8548
8549 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8550}
8551
Ville Syrjälä18442d02013-09-13 16:00:08 +03008552static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8553 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008554{
8555 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008556
8557 /* read out port_clock from the DPLL */
8558 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008559
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008560 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008561 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008562 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008563 * agree once we know their relationship in the encoder's
8564 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008565 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008566 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008567 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8568 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008569}
8570
8571/** Returns the currently programmed mode of the given pipe. */
8572struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8573 struct drm_crtc *crtc)
8574{
Jesse Barnes548f2452011-02-17 10:40:53 -08008575 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008576 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008577 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008578 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008579 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008580 int htot = I915_READ(HTOTAL(cpu_transcoder));
8581 int hsync = I915_READ(HSYNC(cpu_transcoder));
8582 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8583 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008584 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008585
8586 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8587 if (!mode)
8588 return NULL;
8589
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008590 /*
8591 * Construct a pipe_config sufficient for getting the clock info
8592 * back out of crtc_clock_get.
8593 *
8594 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8595 * to use a real value here instead.
8596 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008597 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008598 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008599 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8600 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8601 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008602 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8603
Ville Syrjälä773ae032013-09-23 17:48:20 +03008604 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008605 mode->hdisplay = (htot & 0xffff) + 1;
8606 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8607 mode->hsync_start = (hsync & 0xffff) + 1;
8608 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8609 mode->vdisplay = (vtot & 0xffff) + 1;
8610 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8611 mode->vsync_start = (vsync & 0xffff) + 1;
8612 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8613
8614 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008615
8616 return mode;
8617}
8618
Daniel Vetter3dec0092010-08-20 21:40:52 +02008619static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008620{
8621 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008622 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8624 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008625 int dpll_reg = DPLL(pipe);
8626 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008627
Eric Anholtbad720f2009-10-22 16:11:14 -07008628 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008629 return;
8630
8631 if (!dev_priv->lvds_downclock_avail)
8632 return;
8633
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008634 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008635 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008636 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008637
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008638 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008639
8640 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8641 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008642 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008643
Jesse Barnes652c3932009-08-17 13:31:43 -07008644 dpll = I915_READ(dpll_reg);
8645 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008646 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008647 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008648}
8649
8650static void intel_decrease_pllclock(struct drm_crtc *crtc)
8651{
8652 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008653 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008655
Eric Anholtbad720f2009-10-22 16:11:14 -07008656 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008657 return;
8658
8659 if (!dev_priv->lvds_downclock_avail)
8660 return;
8661
8662 /*
8663 * Since this is called by a timer, we should never get here in
8664 * the manual case.
8665 */
8666 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008667 int pipe = intel_crtc->pipe;
8668 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008669 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008670
Zhao Yakui44d98a62009-10-09 11:39:40 +08008671 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008672
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008673 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008674
Chris Wilson074b5e12012-05-02 12:07:06 +01008675 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008676 dpll |= DISPLAY_RATE_SELECT_FPA1;
8677 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008678 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008679 dpll = I915_READ(dpll_reg);
8680 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008681 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008682 }
8683
8684}
8685
Chris Wilsonf047e392012-07-21 12:31:41 +01008686void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008687{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008688 struct drm_i915_private *dev_priv = dev->dev_private;
8689
Chris Wilsonf62a0072014-02-21 17:55:39 +00008690 if (dev_priv->mm.busy)
8691 return;
8692
Paulo Zanoni43694d62014-03-07 20:08:08 -03008693 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008694 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008695 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008696}
8697
8698void intel_mark_idle(struct drm_device *dev)
8699{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008700 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008701 struct drm_crtc *crtc;
8702
Chris Wilsonf62a0072014-02-21 17:55:39 +00008703 if (!dev_priv->mm.busy)
8704 return;
8705
8706 dev_priv->mm.busy = false;
8707
Jani Nikulad330a952014-01-21 11:24:25 +02008708 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008709 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008710
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008711 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008712 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008713 continue;
8714
8715 intel_decrease_pllclock(crtc);
8716 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008717
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008718 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008719 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008720
8721out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008722 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008723}
8724
Chris Wilsonc65355b2013-06-06 16:53:41 -03008725void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8726 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008727{
8728 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008729 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008730
Jani Nikulad330a952014-01-21 11:24:25 +02008731 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008732 return;
8733
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008734 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008735 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -07008736 continue;
8737
Matt Roperf4510a22014-04-01 15:22:40 -07008738 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
Chris Wilsonc65355b2013-06-06 16:53:41 -03008739 continue;
8740
8741 intel_increase_pllclock(crtc);
8742 if (ring && intel_fbc_enabled(dev))
8743 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008744 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008745}
8746
Jesse Barnes79e53942008-11-07 14:24:08 -08008747static void intel_crtc_destroy(struct drm_crtc *crtc)
8748{
8749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008750 struct drm_device *dev = crtc->dev;
8751 struct intel_unpin_work *work;
8752 unsigned long flags;
8753
8754 spin_lock_irqsave(&dev->event_lock, flags);
8755 work = intel_crtc->unpin_work;
8756 intel_crtc->unpin_work = NULL;
8757 spin_unlock_irqrestore(&dev->event_lock, flags);
8758
8759 if (work) {
8760 cancel_work_sync(&work->work);
8761 kfree(work);
8762 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008763
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008764 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8765
Jesse Barnes79e53942008-11-07 14:24:08 -08008766 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008767
Jesse Barnes79e53942008-11-07 14:24:08 -08008768 kfree(intel_crtc);
8769}
8770
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008771static void intel_unpin_work_fn(struct work_struct *__work)
8772{
8773 struct intel_unpin_work *work =
8774 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008775 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008776
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008777 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008778 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008779 drm_gem_object_unreference(&work->pending_flip_obj->base);
8780 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008781
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008782 intel_update_fbc(dev);
8783 mutex_unlock(&dev->struct_mutex);
8784
8785 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8786 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8787
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008788 kfree(work);
8789}
8790
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008791static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008792 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008793{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008794 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008795 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8796 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008797 unsigned long flags;
8798
8799 /* Ignore early vblank irqs */
8800 if (intel_crtc == NULL)
8801 return;
8802
8803 spin_lock_irqsave(&dev->event_lock, flags);
8804 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008805
8806 /* Ensure we don't miss a work->pending update ... */
8807 smp_rmb();
8808
8809 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008810 spin_unlock_irqrestore(&dev->event_lock, flags);
8811 return;
8812 }
8813
Chris Wilsone7d841c2012-12-03 11:36:30 +00008814 /* and that the unpin work is consistent wrt ->pending. */
8815 smp_rmb();
8816
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008817 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008818
Rob Clark45a066e2012-10-08 14:50:40 -05008819 if (work->event)
8820 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008821
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008822 drm_vblank_put(dev, intel_crtc->pipe);
8823
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008824 spin_unlock_irqrestore(&dev->event_lock, flags);
8825
Daniel Vetter2c10d572012-12-20 21:24:07 +01008826 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008827
8828 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008829
8830 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008831}
8832
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008833void intel_finish_page_flip(struct drm_device *dev, int pipe)
8834{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008835 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008836 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8837
Mario Kleiner49b14a52010-12-09 07:00:07 +01008838 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008839}
8840
8841void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8842{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008843 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008844 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8845
Mario Kleiner49b14a52010-12-09 07:00:07 +01008846 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008847}
8848
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008849void intel_prepare_page_flip(struct drm_device *dev, int plane)
8850{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008851 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008852 struct intel_crtc *intel_crtc =
8853 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8854 unsigned long flags;
8855
Chris Wilsone7d841c2012-12-03 11:36:30 +00008856 /* NB: An MMIO update of the plane base pointer will also
8857 * generate a page-flip completion irq, i.e. every modeset
8858 * is also accompanied by a spurious intel_prepare_page_flip().
8859 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008860 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008861 if (intel_crtc->unpin_work)
8862 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008863 spin_unlock_irqrestore(&dev->event_lock, flags);
8864}
8865
Robin Schroereba905b2014-05-18 02:24:50 +02008866static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00008867{
8868 /* Ensure that the work item is consistent when activating it ... */
8869 smp_wmb();
8870 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8871 /* and that it is marked active as soon as the irq could fire. */
8872 smp_wmb();
8873}
8874
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008875static int intel_gen2_queue_flip(struct drm_device *dev,
8876 struct drm_crtc *crtc,
8877 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008878 struct drm_i915_gem_object *obj,
8879 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008880{
8881 struct drm_i915_private *dev_priv = dev->dev_private;
8882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008883 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008884 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008885 int ret;
8886
Daniel Vetter6d90c952012-04-26 23:28:05 +02008887 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008888 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008889 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008890
Daniel Vetter6d90c952012-04-26 23:28:05 +02008891 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008892 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008893 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008894
8895 /* Can't queue multiple flips, so wait for the previous
8896 * one to finish before executing the next.
8897 */
8898 if (intel_crtc->plane)
8899 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8900 else
8901 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008902 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8903 intel_ring_emit(ring, MI_NOOP);
8904 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8905 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8906 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008907 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008908 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008909
8910 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008911 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008912 return 0;
8913
8914err_unpin:
8915 intel_unpin_fb_obj(obj);
8916err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008917 return ret;
8918}
8919
8920static int intel_gen3_queue_flip(struct drm_device *dev,
8921 struct drm_crtc *crtc,
8922 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008923 struct drm_i915_gem_object *obj,
8924 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008925{
8926 struct drm_i915_private *dev_priv = dev->dev_private;
8927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008928 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008929 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008930 int ret;
8931
Daniel Vetter6d90c952012-04-26 23:28:05 +02008932 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008933 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008934 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008935
Daniel Vetter6d90c952012-04-26 23:28:05 +02008936 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008937 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008938 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008939
8940 if (intel_crtc->plane)
8941 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8942 else
8943 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008944 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8945 intel_ring_emit(ring, MI_NOOP);
8946 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8947 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8948 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008949 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008950 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008951
Chris Wilsone7d841c2012-12-03 11:36:30 +00008952 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008953 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008954 return 0;
8955
8956err_unpin:
8957 intel_unpin_fb_obj(obj);
8958err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008959 return ret;
8960}
8961
8962static int intel_gen4_queue_flip(struct drm_device *dev,
8963 struct drm_crtc *crtc,
8964 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008965 struct drm_i915_gem_object *obj,
8966 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008967{
8968 struct drm_i915_private *dev_priv = dev->dev_private;
8969 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8970 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008971 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008972 int ret;
8973
Daniel Vetter6d90c952012-04-26 23:28:05 +02008974 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008975 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008976 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008977
Daniel Vetter6d90c952012-04-26 23:28:05 +02008978 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008979 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008980 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008981
8982 /* i965+ uses the linear or tiled offsets from the
8983 * Display Registers (which do not change across a page-flip)
8984 * so we need only reprogram the base address.
8985 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008986 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8987 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8988 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008989 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008990 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008991 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008992
8993 /* XXX Enabling the panel-fitter across page-flip is so far
8994 * untested on non-native modes, so ignore it for now.
8995 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8996 */
8997 pf = 0;
8998 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008999 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009000
9001 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009002 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009003 return 0;
9004
9005err_unpin:
9006 intel_unpin_fb_obj(obj);
9007err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009008 return ret;
9009}
9010
9011static int intel_gen6_queue_flip(struct drm_device *dev,
9012 struct drm_crtc *crtc,
9013 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009014 struct drm_i915_gem_object *obj,
9015 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009016{
9017 struct drm_i915_private *dev_priv = dev->dev_private;
9018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009019 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009020 uint32_t pf, pipesrc;
9021 int ret;
9022
Daniel Vetter6d90c952012-04-26 23:28:05 +02009023 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009024 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009025 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009026
Daniel Vetter6d90c952012-04-26 23:28:05 +02009027 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009028 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009029 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009030
Daniel Vetter6d90c952012-04-26 23:28:05 +02009031 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9032 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9033 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07009034 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009035
Chris Wilson99d9acd2012-04-17 20:37:00 +01009036 /* Contrary to the suggestions in the documentation,
9037 * "Enable Panel Fitter" does not seem to be required when page
9038 * flipping with a non-native mode, and worse causes a normal
9039 * modeset to fail.
9040 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9041 */
9042 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009043 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009044 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009045
9046 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009047 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009048 return 0;
9049
9050err_unpin:
9051 intel_unpin_fb_obj(obj);
9052err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009053 return ret;
9054}
9055
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009056static int intel_gen7_queue_flip(struct drm_device *dev,
9057 struct drm_crtc *crtc,
9058 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009059 struct drm_i915_gem_object *obj,
9060 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009061{
9062 struct drm_i915_private *dev_priv = dev->dev_private;
9063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009064 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009065 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009066 int len, ret;
9067
9068 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01009069 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01009070 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009071
9072 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
9073 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009074 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009075
Robin Schroereba905b2014-05-18 02:24:50 +02009076 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009077 case PLANE_A:
9078 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9079 break;
9080 case PLANE_B:
9081 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9082 break;
9083 case PLANE_C:
9084 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9085 break;
9086 default:
9087 WARN_ONCE(1, "unknown plane in flip command\n");
9088 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03009089 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009090 }
9091
Chris Wilsonffe74d72013-08-26 20:58:12 +01009092 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009093 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009094 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009095 /*
9096 * On Gen 8, SRM is now taking an extra dword to accommodate
9097 * 48bits addresses, and we need a NOOP for the batch size to
9098 * stay even.
9099 */
9100 if (IS_GEN8(dev))
9101 len += 2;
9102 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009103
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009104 /*
9105 * BSpec MI_DISPLAY_FLIP for IVB:
9106 * "The full packet must be contained within the same cache line."
9107 *
9108 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9109 * cacheline, if we ever start emitting more commands before
9110 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9111 * then do the cacheline alignment, and finally emit the
9112 * MI_DISPLAY_FLIP.
9113 */
9114 ret = intel_ring_cacheline_align(ring);
9115 if (ret)
9116 goto err_unpin;
9117
Chris Wilsonffe74d72013-08-26 20:58:12 +01009118 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009119 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009120 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009121
Chris Wilsonffe74d72013-08-26 20:58:12 +01009122 /* Unmask the flip-done completion message. Note that the bspec says that
9123 * we should do this for both the BCS and RCS, and that we must not unmask
9124 * more than one flip event at any time (or ensure that one flip message
9125 * can be sent by waiting for flip-done prior to queueing new flips).
9126 * Experimentation says that BCS works despite DERRMR masking all
9127 * flip-done completion events and that unmasking all planes at once
9128 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9129 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9130 */
9131 if (ring->id == RCS) {
9132 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9133 intel_ring_emit(ring, DERRMR);
9134 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9135 DERRMR_PIPEB_PRI_FLIP_DONE |
9136 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009137 if (IS_GEN8(dev))
9138 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9139 MI_SRM_LRM_GLOBAL_GTT);
9140 else
9141 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9142 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009143 intel_ring_emit(ring, DERRMR);
9144 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009145 if (IS_GEN8(dev)) {
9146 intel_ring_emit(ring, 0);
9147 intel_ring_emit(ring, MI_NOOP);
9148 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009149 }
9150
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009151 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009152 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07009153 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009154 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009155
9156 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009157 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009158 return 0;
9159
9160err_unpin:
9161 intel_unpin_fb_obj(obj);
9162err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009163 return ret;
9164}
9165
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009166static int intel_default_queue_flip(struct drm_device *dev,
9167 struct drm_crtc *crtc,
9168 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009169 struct drm_i915_gem_object *obj,
9170 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009171{
9172 return -ENODEV;
9173}
9174
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009175static int intel_crtc_page_flip(struct drm_crtc *crtc,
9176 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009177 struct drm_pending_vblank_event *event,
9178 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009179{
9180 struct drm_device *dev = crtc->dev;
9181 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009182 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009183 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9185 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009186 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009187 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009188
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009189 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009190 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009191 return -EINVAL;
9192
9193 /*
9194 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9195 * Note that pitch changes could also affect these register.
9196 */
9197 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009198 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9199 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009200 return -EINVAL;
9201
Chris Wilsonf900db42014-02-20 09:26:13 +00009202 if (i915_terminally_wedged(&dev_priv->gpu_error))
9203 goto out_hang;
9204
Daniel Vetterb14c5672013-09-19 12:18:32 +02009205 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009206 if (work == NULL)
9207 return -ENOMEM;
9208
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009209 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009210 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009211 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009212 INIT_WORK(&work->work, intel_unpin_work_fn);
9213
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009214 ret = drm_vblank_get(dev, intel_crtc->pipe);
9215 if (ret)
9216 goto free_work;
9217
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009218 /* We borrow the event spin lock for protecting unpin_work */
9219 spin_lock_irqsave(&dev->event_lock, flags);
9220 if (intel_crtc->unpin_work) {
9221 spin_unlock_irqrestore(&dev->event_lock, flags);
9222 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009223 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01009224
9225 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009226 return -EBUSY;
9227 }
9228 intel_crtc->unpin_work = work;
9229 spin_unlock_irqrestore(&dev->event_lock, flags);
9230
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009231 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9232 flush_workqueue(dev_priv->wq);
9233
Chris Wilson79158102012-05-23 11:13:58 +01009234 ret = i915_mutex_lock_interruptible(dev);
9235 if (ret)
9236 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009237
Jesse Barnes75dfca82010-02-10 15:09:44 -08009238 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009239 drm_gem_object_reference(&work->old_fb_obj->base);
9240 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009241
Matt Roperf4510a22014-04-01 15:22:40 -07009242 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009243
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009244 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009245
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009246 work->enable_stall_check = true;
9247
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009248 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009249 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009250
Keith Packarded8d1972013-07-22 18:49:58 -07009251 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009252 if (ret)
9253 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009254
Chris Wilson7782de32011-07-08 12:22:41 +01009255 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03009256 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009257 mutex_unlock(&dev->struct_mutex);
9258
Jesse Barnese5510fa2010-07-01 16:48:37 -07009259 trace_i915_flip_request(intel_crtc->plane, obj);
9260
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009261 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009262
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009263cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009264 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009265 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009266 drm_gem_object_unreference(&work->old_fb_obj->base);
9267 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009268 mutex_unlock(&dev->struct_mutex);
9269
Chris Wilson79158102012-05-23 11:13:58 +01009270cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009271 spin_lock_irqsave(&dev->event_lock, flags);
9272 intel_crtc->unpin_work = NULL;
9273 spin_unlock_irqrestore(&dev->event_lock, flags);
9274
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009275 drm_vblank_put(dev, intel_crtc->pipe);
9276free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009277 kfree(work);
9278
Chris Wilsonf900db42014-02-20 09:26:13 +00009279 if (ret == -EIO) {
9280out_hang:
9281 intel_crtc_wait_for_pending_flips(crtc);
9282 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9283 if (ret == 0 && event)
9284 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9285 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009286 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009287}
9288
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009289static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009290 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9291 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009292};
9293
Daniel Vetter9a935852012-07-05 22:34:27 +02009294/**
9295 * intel_modeset_update_staged_output_state
9296 *
9297 * Updates the staged output configuration state, e.g. after we've read out the
9298 * current hw state.
9299 */
9300static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9301{
Ville Syrjälä76688512014-01-10 11:28:06 +02009302 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009303 struct intel_encoder *encoder;
9304 struct intel_connector *connector;
9305
9306 list_for_each_entry(connector, &dev->mode_config.connector_list,
9307 base.head) {
9308 connector->new_encoder =
9309 to_intel_encoder(connector->base.encoder);
9310 }
9311
9312 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9313 base.head) {
9314 encoder->new_crtc =
9315 to_intel_crtc(encoder->base.crtc);
9316 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009317
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009318 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009319 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009320
9321 if (crtc->new_enabled)
9322 crtc->new_config = &crtc->config;
9323 else
9324 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009325 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009326}
9327
9328/**
9329 * intel_modeset_commit_output_state
9330 *
9331 * This function copies the stage display pipe configuration to the real one.
9332 */
9333static void intel_modeset_commit_output_state(struct drm_device *dev)
9334{
Ville Syrjälä76688512014-01-10 11:28:06 +02009335 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009336 struct intel_encoder *encoder;
9337 struct intel_connector *connector;
9338
9339 list_for_each_entry(connector, &dev->mode_config.connector_list,
9340 base.head) {
9341 connector->base.encoder = &connector->new_encoder->base;
9342 }
9343
9344 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9345 base.head) {
9346 encoder->base.crtc = &encoder->new_crtc->base;
9347 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009348
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009349 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009350 crtc->base.enabled = crtc->new_enabled;
9351 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009352}
9353
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009354static void
Robin Schroereba905b2014-05-18 02:24:50 +02009355connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009356 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009357{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009358 int bpp = pipe_config->pipe_bpp;
9359
9360 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9361 connector->base.base.id,
9362 drm_get_connector_name(&connector->base));
9363
9364 /* Don't use an invalid EDID bpc value */
9365 if (connector->base.display_info.bpc &&
9366 connector->base.display_info.bpc * 3 < bpp) {
9367 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9368 bpp, connector->base.display_info.bpc*3);
9369 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9370 }
9371
9372 /* Clamp bpp to 8 on screens without EDID 1.4 */
9373 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9374 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9375 bpp);
9376 pipe_config->pipe_bpp = 24;
9377 }
9378}
9379
9380static int
9381compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9382 struct drm_framebuffer *fb,
9383 struct intel_crtc_config *pipe_config)
9384{
9385 struct drm_device *dev = crtc->base.dev;
9386 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009387 int bpp;
9388
Daniel Vetterd42264b2013-03-28 16:38:08 +01009389 switch (fb->pixel_format) {
9390 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009391 bpp = 8*3; /* since we go through a colormap */
9392 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009393 case DRM_FORMAT_XRGB1555:
9394 case DRM_FORMAT_ARGB1555:
9395 /* checked in intel_framebuffer_init already */
9396 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9397 return -EINVAL;
9398 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009399 bpp = 6*3; /* min is 18bpp */
9400 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009401 case DRM_FORMAT_XBGR8888:
9402 case DRM_FORMAT_ABGR8888:
9403 /* checked in intel_framebuffer_init already */
9404 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9405 return -EINVAL;
9406 case DRM_FORMAT_XRGB8888:
9407 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009408 bpp = 8*3;
9409 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009410 case DRM_FORMAT_XRGB2101010:
9411 case DRM_FORMAT_ARGB2101010:
9412 case DRM_FORMAT_XBGR2101010:
9413 case DRM_FORMAT_ABGR2101010:
9414 /* checked in intel_framebuffer_init already */
9415 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009416 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009417 bpp = 10*3;
9418 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009419 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009420 default:
9421 DRM_DEBUG_KMS("unsupported depth\n");
9422 return -EINVAL;
9423 }
9424
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009425 pipe_config->pipe_bpp = bpp;
9426
9427 /* Clamp display bpp to EDID value */
9428 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009429 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009430 if (!connector->new_encoder ||
9431 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009432 continue;
9433
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009434 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009435 }
9436
9437 return bpp;
9438}
9439
Daniel Vetter644db712013-09-19 14:53:58 +02009440static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9441{
9442 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9443 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009444 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009445 mode->crtc_hdisplay, mode->crtc_hsync_start,
9446 mode->crtc_hsync_end, mode->crtc_htotal,
9447 mode->crtc_vdisplay, mode->crtc_vsync_start,
9448 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9449}
9450
Daniel Vetterc0b03412013-05-28 12:05:54 +02009451static void intel_dump_pipe_config(struct intel_crtc *crtc,
9452 struct intel_crtc_config *pipe_config,
9453 const char *context)
9454{
9455 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9456 context, pipe_name(crtc->pipe));
9457
9458 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9459 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9460 pipe_config->pipe_bpp, pipe_config->dither);
9461 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9462 pipe_config->has_pch_encoder,
9463 pipe_config->fdi_lanes,
9464 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9465 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9466 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009467 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9468 pipe_config->has_dp_encoder,
9469 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9470 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9471 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009472 DRM_DEBUG_KMS("requested mode:\n");
9473 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9474 DRM_DEBUG_KMS("adjusted mode:\n");
9475 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009476 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009477 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009478 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9479 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009480 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9481 pipe_config->gmch_pfit.control,
9482 pipe_config->gmch_pfit.pgm_ratios,
9483 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009484 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009485 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009486 pipe_config->pch_pfit.size,
9487 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009488 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009489 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009490}
9491
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009492static bool encoders_cloneable(const struct intel_encoder *a,
9493 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009494{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009495 /* masks could be asymmetric, so check both ways */
9496 return a == b || (a->cloneable & (1 << b->type) &&
9497 b->cloneable & (1 << a->type));
9498}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009499
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009500static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9501 struct intel_encoder *encoder)
9502{
9503 struct drm_device *dev = crtc->base.dev;
9504 struct intel_encoder *source_encoder;
9505
9506 list_for_each_entry(source_encoder,
9507 &dev->mode_config.encoder_list, base.head) {
9508 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009509 continue;
9510
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009511 if (!encoders_cloneable(encoder, source_encoder))
9512 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009513 }
9514
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009515 return true;
9516}
9517
9518static bool check_encoder_cloning(struct intel_crtc *crtc)
9519{
9520 struct drm_device *dev = crtc->base.dev;
9521 struct intel_encoder *encoder;
9522
9523 list_for_each_entry(encoder,
9524 &dev->mode_config.encoder_list, base.head) {
9525 if (encoder->new_crtc != crtc)
9526 continue;
9527
9528 if (!check_single_encoder_cloning(crtc, encoder))
9529 return false;
9530 }
9531
9532 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009533}
9534
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009535static struct intel_crtc_config *
9536intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009537 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009538 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009539{
9540 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009541 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009542 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009543 int plane_bpp, ret = -EINVAL;
9544 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009545
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009546 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009547 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9548 return ERR_PTR(-EINVAL);
9549 }
9550
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009551 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9552 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009553 return ERR_PTR(-ENOMEM);
9554
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009555 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9556 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009557
Daniel Vettere143a212013-07-04 12:01:15 +02009558 pipe_config->cpu_transcoder =
9559 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009560 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009561
Imre Deak2960bc92013-07-30 13:36:32 +03009562 /*
9563 * Sanitize sync polarity flags based on requested ones. If neither
9564 * positive or negative polarity is requested, treat this as meaning
9565 * negative polarity.
9566 */
9567 if (!(pipe_config->adjusted_mode.flags &
9568 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9569 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9570
9571 if (!(pipe_config->adjusted_mode.flags &
9572 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9573 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9574
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009575 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9576 * plane pixel format and any sink constraints into account. Returns the
9577 * source plane bpp so that dithering can be selected on mismatches
9578 * after encoders and crtc also have had their say. */
9579 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9580 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009581 if (plane_bpp < 0)
9582 goto fail;
9583
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009584 /*
9585 * Determine the real pipe dimensions. Note that stereo modes can
9586 * increase the actual pipe size due to the frame doubling and
9587 * insertion of additional space for blanks between the frame. This
9588 * is stored in the crtc timings. We use the requested mode to do this
9589 * computation to clearly distinguish it from the adjusted mode, which
9590 * can be changed by the connectors in the below retry loop.
9591 */
9592 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9593 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9594 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9595
Daniel Vettere29c22c2013-02-21 00:00:16 +01009596encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009597 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009598 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009599 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009600
Daniel Vetter135c81b2013-07-21 21:37:09 +02009601 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009602 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009603
Daniel Vetter7758a112012-07-08 19:40:39 +02009604 /* Pass our mode to the connectors and the CRTC to give them a chance to
9605 * adjust it according to limitations or connector properties, and also
9606 * a chance to reject the mode entirely.
9607 */
9608 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9609 base.head) {
9610
9611 if (&encoder->new_crtc->base != crtc)
9612 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009613
Daniel Vetterefea6e82013-07-21 21:36:59 +02009614 if (!(encoder->compute_config(encoder, pipe_config))) {
9615 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009616 goto fail;
9617 }
9618 }
9619
Daniel Vetterff9a6752013-06-01 17:16:21 +02009620 /* Set default port clock if not overwritten by the encoder. Needs to be
9621 * done afterwards in case the encoder adjusts the mode. */
9622 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009623 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9624 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009625
Daniel Vettera43f6e02013-06-07 23:10:32 +02009626 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009627 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009628 DRM_DEBUG_KMS("CRTC fixup failed\n");
9629 goto fail;
9630 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009631
9632 if (ret == RETRY) {
9633 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9634 ret = -EINVAL;
9635 goto fail;
9636 }
9637
9638 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9639 retry = false;
9640 goto encoder_retry;
9641 }
9642
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009643 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9644 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9645 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9646
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009647 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009648fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009649 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009650 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009651}
9652
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009653/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9654 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9655static void
9656intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9657 unsigned *prepare_pipes, unsigned *disable_pipes)
9658{
9659 struct intel_crtc *intel_crtc;
9660 struct drm_device *dev = crtc->dev;
9661 struct intel_encoder *encoder;
9662 struct intel_connector *connector;
9663 struct drm_crtc *tmp_crtc;
9664
9665 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9666
9667 /* Check which crtcs have changed outputs connected to them, these need
9668 * to be part of the prepare_pipes mask. We don't (yet) support global
9669 * modeset across multiple crtcs, so modeset_pipes will only have one
9670 * bit set at most. */
9671 list_for_each_entry(connector, &dev->mode_config.connector_list,
9672 base.head) {
9673 if (connector->base.encoder == &connector->new_encoder->base)
9674 continue;
9675
9676 if (connector->base.encoder) {
9677 tmp_crtc = connector->base.encoder->crtc;
9678
9679 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9680 }
9681
9682 if (connector->new_encoder)
9683 *prepare_pipes |=
9684 1 << connector->new_encoder->new_crtc->pipe;
9685 }
9686
9687 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9688 base.head) {
9689 if (encoder->base.crtc == &encoder->new_crtc->base)
9690 continue;
9691
9692 if (encoder->base.crtc) {
9693 tmp_crtc = encoder->base.crtc;
9694
9695 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9696 }
9697
9698 if (encoder->new_crtc)
9699 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9700 }
9701
Ville Syrjälä76688512014-01-10 11:28:06 +02009702 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009703 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009704 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009705 continue;
9706
Ville Syrjälä76688512014-01-10 11:28:06 +02009707 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009708 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009709 else
9710 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009711 }
9712
9713
9714 /* set_mode is also used to update properties on life display pipes. */
9715 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009716 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009717 *prepare_pipes |= 1 << intel_crtc->pipe;
9718
Daniel Vetterb6c51642013-04-12 18:48:43 +02009719 /*
9720 * For simplicity do a full modeset on any pipe where the output routing
9721 * changed. We could be more clever, but that would require us to be
9722 * more careful with calling the relevant encoder->mode_set functions.
9723 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009724 if (*prepare_pipes)
9725 *modeset_pipes = *prepare_pipes;
9726
9727 /* ... and mask these out. */
9728 *modeset_pipes &= ~(*disable_pipes);
9729 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009730
9731 /*
9732 * HACK: We don't (yet) fully support global modesets. intel_set_config
9733 * obies this rule, but the modeset restore mode of
9734 * intel_modeset_setup_hw_state does not.
9735 */
9736 *modeset_pipes &= 1 << intel_crtc->pipe;
9737 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009738
9739 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9740 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009741}
9742
Daniel Vetterea9d7582012-07-10 10:42:52 +02009743static bool intel_crtc_in_use(struct drm_crtc *crtc)
9744{
9745 struct drm_encoder *encoder;
9746 struct drm_device *dev = crtc->dev;
9747
9748 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9749 if (encoder->crtc == crtc)
9750 return true;
9751
9752 return false;
9753}
9754
9755static void
9756intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9757{
9758 struct intel_encoder *intel_encoder;
9759 struct intel_crtc *intel_crtc;
9760 struct drm_connector *connector;
9761
9762 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9763 base.head) {
9764 if (!intel_encoder->base.crtc)
9765 continue;
9766
9767 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9768
9769 if (prepare_pipes & (1 << intel_crtc->pipe))
9770 intel_encoder->connectors_active = false;
9771 }
9772
9773 intel_modeset_commit_output_state(dev);
9774
Ville Syrjälä76688512014-01-10 11:28:06 +02009775 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009776 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009777 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009778 WARN_ON(intel_crtc->new_config &&
9779 intel_crtc->new_config != &intel_crtc->config);
9780 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009781 }
9782
9783 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9784 if (!connector->encoder || !connector->encoder->crtc)
9785 continue;
9786
9787 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9788
9789 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009790 struct drm_property *dpms_property =
9791 dev->mode_config.dpms_property;
9792
Daniel Vetterea9d7582012-07-10 10:42:52 +02009793 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009794 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009795 dpms_property,
9796 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009797
9798 intel_encoder = to_intel_encoder(connector->encoder);
9799 intel_encoder->connectors_active = true;
9800 }
9801 }
9802
9803}
9804
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009805static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009806{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009807 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009808
9809 if (clock1 == clock2)
9810 return true;
9811
9812 if (!clock1 || !clock2)
9813 return false;
9814
9815 diff = abs(clock1 - clock2);
9816
9817 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9818 return true;
9819
9820 return false;
9821}
9822
Daniel Vetter25c5b262012-07-08 22:08:04 +02009823#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9824 list_for_each_entry((intel_crtc), \
9825 &(dev)->mode_config.crtc_list, \
9826 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009827 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009828
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009829static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009830intel_pipe_config_compare(struct drm_device *dev,
9831 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009832 struct intel_crtc_config *pipe_config)
9833{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009834#define PIPE_CONF_CHECK_X(name) \
9835 if (current_config->name != pipe_config->name) { \
9836 DRM_ERROR("mismatch in " #name " " \
9837 "(expected 0x%08x, found 0x%08x)\n", \
9838 current_config->name, \
9839 pipe_config->name); \
9840 return false; \
9841 }
9842
Daniel Vetter08a24032013-04-19 11:25:34 +02009843#define PIPE_CONF_CHECK_I(name) \
9844 if (current_config->name != pipe_config->name) { \
9845 DRM_ERROR("mismatch in " #name " " \
9846 "(expected %i, found %i)\n", \
9847 current_config->name, \
9848 pipe_config->name); \
9849 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009850 }
9851
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009852#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9853 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009854 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009855 "(expected %i, found %i)\n", \
9856 current_config->name & (mask), \
9857 pipe_config->name & (mask)); \
9858 return false; \
9859 }
9860
Ville Syrjälä5e550652013-09-06 23:29:07 +03009861#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9862 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9863 DRM_ERROR("mismatch in " #name " " \
9864 "(expected %i, found %i)\n", \
9865 current_config->name, \
9866 pipe_config->name); \
9867 return false; \
9868 }
9869
Daniel Vetterbb760062013-06-06 14:55:52 +02009870#define PIPE_CONF_QUIRK(quirk) \
9871 ((current_config->quirks | pipe_config->quirks) & (quirk))
9872
Daniel Vettereccb1402013-05-22 00:50:22 +02009873 PIPE_CONF_CHECK_I(cpu_transcoder);
9874
Daniel Vetter08a24032013-04-19 11:25:34 +02009875 PIPE_CONF_CHECK_I(has_pch_encoder);
9876 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009877 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9878 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9879 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9880 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9881 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009882
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009883 PIPE_CONF_CHECK_I(has_dp_encoder);
9884 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9885 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9886 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9887 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9888 PIPE_CONF_CHECK_I(dp_m_n.tu);
9889
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009890 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9891 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9892 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9893 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9894 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9895 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9896
9897 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9898 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9899 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9900 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9901 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9902 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9903
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009904 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +02009905 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009906 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
9907 IS_VALLEYVIEW(dev))
9908 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009909
Daniel Vetter9ed109a2014-04-24 23:54:52 +02009910 PIPE_CONF_CHECK_I(has_audio);
9911
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009912 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9913 DRM_MODE_FLAG_INTERLACE);
9914
Daniel Vetterbb760062013-06-06 14:55:52 +02009915 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9916 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9917 DRM_MODE_FLAG_PHSYNC);
9918 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9919 DRM_MODE_FLAG_NHSYNC);
9920 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9921 DRM_MODE_FLAG_PVSYNC);
9922 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9923 DRM_MODE_FLAG_NVSYNC);
9924 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009925
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009926 PIPE_CONF_CHECK_I(pipe_src_w);
9927 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009928
Daniel Vetter99535992014-04-13 12:00:33 +02009929 /*
9930 * FIXME: BIOS likes to set up a cloned config with lvds+external
9931 * screen. Since we don't yet re-compute the pipe config when moving
9932 * just the lvds port away to another pipe the sw tracking won't match.
9933 *
9934 * Proper atomic modesets with recomputed global state will fix this.
9935 * Until then just don't check gmch state for inherited modes.
9936 */
9937 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9938 PIPE_CONF_CHECK_I(gmch_pfit.control);
9939 /* pfit ratios are autocomputed by the hw on gen4+ */
9940 if (INTEL_INFO(dev)->gen < 4)
9941 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9942 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9943 }
9944
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009945 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9946 if (current_config->pch_pfit.enabled) {
9947 PIPE_CONF_CHECK_I(pch_pfit.pos);
9948 PIPE_CONF_CHECK_I(pch_pfit.size);
9949 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009950
Jesse Barnese59150d2014-01-07 13:30:45 -08009951 /* BDW+ don't expose a synchronous way to read the state */
9952 if (IS_HASWELL(dev))
9953 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009954
Ville Syrjälä282740f2013-09-04 18:30:03 +03009955 PIPE_CONF_CHECK_I(double_wide);
9956
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009957 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009958 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009959 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009960 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9961 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009962
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009963 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9964 PIPE_CONF_CHECK_I(pipe_bpp);
9965
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009966 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9967 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009968
Daniel Vetter66e985c2013-06-05 13:34:20 +02009969#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009970#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009971#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009972#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009973#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009974
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009975 return true;
9976}
9977
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009978static void
9979check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009980{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009981 struct intel_connector *connector;
9982
9983 list_for_each_entry(connector, &dev->mode_config.connector_list,
9984 base.head) {
9985 /* This also checks the encoder/connector hw state with the
9986 * ->get_hw_state callbacks. */
9987 intel_connector_check_state(connector);
9988
9989 WARN(&connector->new_encoder->base != connector->base.encoder,
9990 "connector's staged encoder doesn't match current encoder\n");
9991 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009992}
9993
9994static void
9995check_encoder_state(struct drm_device *dev)
9996{
9997 struct intel_encoder *encoder;
9998 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009999
10000 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10001 base.head) {
10002 bool enabled = false;
10003 bool active = false;
10004 enum pipe pipe, tracked_pipe;
10005
10006 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10007 encoder->base.base.id,
10008 drm_get_encoder_name(&encoder->base));
10009
10010 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10011 "encoder's stage crtc doesn't match current crtc\n");
10012 WARN(encoder->connectors_active && !encoder->base.crtc,
10013 "encoder's active_connectors set, but no crtc\n");
10014
10015 list_for_each_entry(connector, &dev->mode_config.connector_list,
10016 base.head) {
10017 if (connector->base.encoder != &encoder->base)
10018 continue;
10019 enabled = true;
10020 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10021 active = true;
10022 }
10023 WARN(!!encoder->base.crtc != enabled,
10024 "encoder's enabled state mismatch "
10025 "(expected %i, found %i)\n",
10026 !!encoder->base.crtc, enabled);
10027 WARN(active && !encoder->base.crtc,
10028 "active encoder with no crtc\n");
10029
10030 WARN(encoder->connectors_active != active,
10031 "encoder's computed active state doesn't match tracked active state "
10032 "(expected %i, found %i)\n", active, encoder->connectors_active);
10033
10034 active = encoder->get_hw_state(encoder, &pipe);
10035 WARN(active != encoder->connectors_active,
10036 "encoder's hw state doesn't match sw tracking "
10037 "(expected %i, found %i)\n",
10038 encoder->connectors_active, active);
10039
10040 if (!encoder->base.crtc)
10041 continue;
10042
10043 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10044 WARN(active && pipe != tracked_pipe,
10045 "active encoder's pipe doesn't match"
10046 "(expected %i, found %i)\n",
10047 tracked_pipe, pipe);
10048
10049 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010050}
10051
10052static void
10053check_crtc_state(struct drm_device *dev)
10054{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010055 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010056 struct intel_crtc *crtc;
10057 struct intel_encoder *encoder;
10058 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010059
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010060 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010061 bool enabled = false;
10062 bool active = false;
10063
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010064 memset(&pipe_config, 0, sizeof(pipe_config));
10065
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010066 DRM_DEBUG_KMS("[CRTC:%d]\n",
10067 crtc->base.base.id);
10068
10069 WARN(crtc->active && !crtc->base.enabled,
10070 "active crtc, but not enabled in sw tracking\n");
10071
10072 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10073 base.head) {
10074 if (encoder->base.crtc != &crtc->base)
10075 continue;
10076 enabled = true;
10077 if (encoder->connectors_active)
10078 active = true;
10079 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010080
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010081 WARN(active != crtc->active,
10082 "crtc's computed active state doesn't match tracked active state "
10083 "(expected %i, found %i)\n", active, crtc->active);
10084 WARN(enabled != crtc->base.enabled,
10085 "crtc's computed enabled state doesn't match tracked enabled state "
10086 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10087
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010088 active = dev_priv->display.get_pipe_config(crtc,
10089 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010090
10091 /* hw state is inconsistent with the pipe A quirk */
10092 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10093 active = crtc->active;
10094
Daniel Vetter6c49f242013-06-06 12:45:25 +020010095 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10096 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010097 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010098 if (encoder->base.crtc != &crtc->base)
10099 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010100 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010101 encoder->get_config(encoder, &pipe_config);
10102 }
10103
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010104 WARN(crtc->active != active,
10105 "crtc active state doesn't match with hw state "
10106 "(expected %i, found %i)\n", crtc->active, active);
10107
Daniel Vetterc0b03412013-05-28 12:05:54 +020010108 if (active &&
10109 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10110 WARN(1, "pipe state doesn't match!\n");
10111 intel_dump_pipe_config(crtc, &pipe_config,
10112 "[hw state]");
10113 intel_dump_pipe_config(crtc, &crtc->config,
10114 "[sw state]");
10115 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010116 }
10117}
10118
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010119static void
10120check_shared_dpll_state(struct drm_device *dev)
10121{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010122 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010123 struct intel_crtc *crtc;
10124 struct intel_dpll_hw_state dpll_hw_state;
10125 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010126
10127 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10128 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10129 int enabled_crtcs = 0, active_crtcs = 0;
10130 bool active;
10131
10132 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10133
10134 DRM_DEBUG_KMS("%s\n", pll->name);
10135
10136 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10137
10138 WARN(pll->active > pll->refcount,
10139 "more active pll users than references: %i vs %i\n",
10140 pll->active, pll->refcount);
10141 WARN(pll->active && !pll->on,
10142 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010143 WARN(pll->on && !pll->active,
10144 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010145 WARN(pll->on != active,
10146 "pll on state mismatch (expected %i, found %i)\n",
10147 pll->on, active);
10148
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010149 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010150 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10151 enabled_crtcs++;
10152 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10153 active_crtcs++;
10154 }
10155 WARN(pll->active != active_crtcs,
10156 "pll active crtcs mismatch (expected %i, found %i)\n",
10157 pll->active, active_crtcs);
10158 WARN(pll->refcount != enabled_crtcs,
10159 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10160 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010161
10162 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10163 sizeof(dpll_hw_state)),
10164 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010165 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010166}
10167
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010168void
10169intel_modeset_check_state(struct drm_device *dev)
10170{
10171 check_connector_state(dev);
10172 check_encoder_state(dev);
10173 check_crtc_state(dev);
10174 check_shared_dpll_state(dev);
10175}
10176
Ville Syrjälä18442d02013-09-13 16:00:08 +030010177void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10178 int dotclock)
10179{
10180 /*
10181 * FDI already provided one idea for the dotclock.
10182 * Yell if the encoder disagrees.
10183 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010184 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010185 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010186 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010187}
10188
Daniel Vetterf30da182013-04-11 20:22:50 +020010189static int __intel_set_mode(struct drm_crtc *crtc,
10190 struct drm_display_mode *mode,
10191 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010192{
10193 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010194 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010195 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010196 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010197 struct intel_crtc *intel_crtc;
10198 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010199 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010200
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010201 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010202 if (!saved_mode)
10203 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010204
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010205 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010206 &prepare_pipes, &disable_pipes);
10207
Tim Gardner3ac18232012-12-07 07:54:26 -070010208 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010209
Daniel Vetter25c5b262012-07-08 22:08:04 +020010210 /* Hack: Because we don't (yet) support global modeset on multiple
10211 * crtcs, we don't keep track of the new mode for more than one crtc.
10212 * Hence simply check whether any bit is set in modeset_pipes in all the
10213 * pieces of code that are not yet converted to deal with mutliple crtcs
10214 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010215 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010216 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010217 if (IS_ERR(pipe_config)) {
10218 ret = PTR_ERR(pipe_config);
10219 pipe_config = NULL;
10220
Tim Gardner3ac18232012-12-07 07:54:26 -070010221 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010222 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010223 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10224 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010225 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010226 }
10227
Jesse Barnes30a970c2013-11-04 13:48:12 -080010228 /*
10229 * See if the config requires any additional preparation, e.g.
10230 * to adjust global state with pipes off. We need to do this
10231 * here so we can get the modeset_pipe updated config for the new
10232 * mode set on this crtc. For other crtcs we need to use the
10233 * adjusted_mode bits in the crtc directly.
10234 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010235 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010236 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010237
Ville Syrjäläc164f832013-11-05 22:34:12 +020010238 /* may have added more to prepare_pipes than we should */
10239 prepare_pipes &= ~disable_pipes;
10240 }
10241
Daniel Vetter460da9162013-03-27 00:44:51 +010010242 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10243 intel_crtc_disable(&intel_crtc->base);
10244
Daniel Vetterea9d7582012-07-10 10:42:52 +020010245 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10246 if (intel_crtc->base.enabled)
10247 dev_priv->display.crtc_disable(&intel_crtc->base);
10248 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010249
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010250 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10251 * to set it here already despite that we pass it down the callchain.
10252 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010253 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010254 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010255 /* mode_set/enable/disable functions rely on a correct pipe
10256 * config. */
10257 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010258 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010259
10260 /*
10261 * Calculate and store various constants which
10262 * are later needed by vblank and swap-completion
10263 * timestamping. They are derived from true hwmode.
10264 */
10265 drm_calc_timestamping_constants(crtc,
10266 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010267 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010268
Daniel Vetterea9d7582012-07-10 10:42:52 +020010269 /* Only after disabling all output pipelines that will be changed can we
10270 * update the the output configuration. */
10271 intel_modeset_update_state(dev, prepare_pipes);
10272
Daniel Vetter47fab732012-10-26 10:58:18 +020010273 if (dev_priv->display.modeset_global_resources)
10274 dev_priv->display.modeset_global_resources(dev);
10275
Daniel Vettera6778b32012-07-02 09:56:42 +020010276 /* Set up the DPLL and any encoders state that needs to adjust or depend
10277 * on the DPLL.
10278 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010279 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Daniel Vetter4c107942014-04-24 23:55:05 +020010280 struct drm_framebuffer *old_fb;
10281
10282 mutex_lock(&dev->struct_mutex);
10283 ret = intel_pin_and_fence_fb_obj(dev,
10284 to_intel_framebuffer(fb)->obj,
10285 NULL);
10286 if (ret != 0) {
10287 DRM_ERROR("pin & fence failed\n");
10288 mutex_unlock(&dev->struct_mutex);
10289 goto done;
10290 }
10291 old_fb = crtc->primary->fb;
10292 if (old_fb)
10293 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
10294 mutex_unlock(&dev->struct_mutex);
10295
10296 crtc->primary->fb = fb;
10297 crtc->x = x;
10298 crtc->y = y;
10299
Daniel Vetter4271b752014-04-24 23:55:00 +020010300 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10301 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010302 if (ret)
10303 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010304 }
10305
10306 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010307 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10308 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +020010309
Daniel Vettera6778b32012-07-02 09:56:42 +020010310 /* FIXME: add subpixel order */
10311done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010312 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010313 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010314
Tim Gardner3ac18232012-12-07 07:54:26 -070010315out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010316 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010317 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010318 return ret;
10319}
10320
Damien Lespiaue7457a92013-08-08 22:28:59 +010010321static int intel_set_mode(struct drm_crtc *crtc,
10322 struct drm_display_mode *mode,
10323 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010324{
10325 int ret;
10326
10327 ret = __intel_set_mode(crtc, mode, x, y, fb);
10328
10329 if (ret == 0)
10330 intel_modeset_check_state(crtc->dev);
10331
10332 return ret;
10333}
10334
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010335void intel_crtc_restore_mode(struct drm_crtc *crtc)
10336{
Matt Roperf4510a22014-04-01 15:22:40 -070010337 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010338}
10339
Daniel Vetter25c5b262012-07-08 22:08:04 +020010340#undef for_each_intel_crtc_masked
10341
Daniel Vetterd9e55602012-07-04 22:16:09 +020010342static void intel_set_config_free(struct intel_set_config *config)
10343{
10344 if (!config)
10345 return;
10346
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010347 kfree(config->save_connector_encoders);
10348 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010349 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010350 kfree(config);
10351}
10352
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010353static int intel_set_config_save_state(struct drm_device *dev,
10354 struct intel_set_config *config)
10355{
Ville Syrjälä76688512014-01-10 11:28:06 +020010356 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010357 struct drm_encoder *encoder;
10358 struct drm_connector *connector;
10359 int count;
10360
Ville Syrjälä76688512014-01-10 11:28:06 +020010361 config->save_crtc_enabled =
10362 kcalloc(dev->mode_config.num_crtc,
10363 sizeof(bool), GFP_KERNEL);
10364 if (!config->save_crtc_enabled)
10365 return -ENOMEM;
10366
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010367 config->save_encoder_crtcs =
10368 kcalloc(dev->mode_config.num_encoder,
10369 sizeof(struct drm_crtc *), GFP_KERNEL);
10370 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010371 return -ENOMEM;
10372
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010373 config->save_connector_encoders =
10374 kcalloc(dev->mode_config.num_connector,
10375 sizeof(struct drm_encoder *), GFP_KERNEL);
10376 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010377 return -ENOMEM;
10378
10379 /* Copy data. Note that driver private data is not affected.
10380 * Should anything bad happen only the expected state is
10381 * restored, not the drivers personal bookkeeping.
10382 */
10383 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010384 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010385 config->save_crtc_enabled[count++] = crtc->enabled;
10386 }
10387
10388 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010389 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010390 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010391 }
10392
10393 count = 0;
10394 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010395 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010396 }
10397
10398 return 0;
10399}
10400
10401static void intel_set_config_restore_state(struct drm_device *dev,
10402 struct intel_set_config *config)
10403{
Ville Syrjälä76688512014-01-10 11:28:06 +020010404 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010405 struct intel_encoder *encoder;
10406 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010407 int count;
10408
10409 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010410 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010411 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010412
10413 if (crtc->new_enabled)
10414 crtc->new_config = &crtc->config;
10415 else
10416 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010417 }
10418
10419 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010420 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10421 encoder->new_crtc =
10422 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010423 }
10424
10425 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010426 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10427 connector->new_encoder =
10428 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010429 }
10430}
10431
Imre Deake3de42b2013-05-03 19:44:07 +020010432static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010433is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010434{
10435 int i;
10436
Chris Wilson2e57f472013-07-17 12:14:40 +010010437 if (set->num_connectors == 0)
10438 return false;
10439
10440 if (WARN_ON(set->connectors == NULL))
10441 return false;
10442
10443 for (i = 0; i < set->num_connectors; i++)
10444 if (set->connectors[i]->encoder &&
10445 set->connectors[i]->encoder->crtc == set->crtc &&
10446 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010447 return true;
10448
10449 return false;
10450}
10451
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010452static void
10453intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10454 struct intel_set_config *config)
10455{
10456
10457 /* We should be able to check here if the fb has the same properties
10458 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010459 if (is_crtc_connector_off(set)) {
10460 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010461 } else if (set->crtc->primary->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010462 /* If we have no fb then treat it as a full mode set */
Matt Roperf4510a22014-04-01 15:22:40 -070010463 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010464 struct intel_crtc *intel_crtc =
10465 to_intel_crtc(set->crtc);
10466
Jani Nikulad330a952014-01-21 11:24:25 +020010467 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010468 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10469 config->fb_changed = true;
10470 } else {
10471 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10472 config->mode_changed = true;
10473 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010474 } else if (set->fb == NULL) {
10475 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010476 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010477 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010478 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010479 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010480 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010481 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010482 }
10483
Daniel Vetter835c5872012-07-10 18:11:08 +020010484 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010485 config->fb_changed = true;
10486
10487 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10488 DRM_DEBUG_KMS("modes are different, full mode set\n");
10489 drm_mode_debug_printmodeline(&set->crtc->mode);
10490 drm_mode_debug_printmodeline(set->mode);
10491 config->mode_changed = true;
10492 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010493
10494 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10495 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010496}
10497
Daniel Vetter2e431052012-07-04 22:42:15 +020010498static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010499intel_modeset_stage_output_state(struct drm_device *dev,
10500 struct drm_mode_set *set,
10501 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010502{
Daniel Vetter9a935852012-07-05 22:34:27 +020010503 struct intel_connector *connector;
10504 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010505 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010506 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010507
Damien Lespiau9abdda72013-02-13 13:29:23 +000010508 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010509 * of connectors. For paranoia, double-check this. */
10510 WARN_ON(!set->fb && (set->num_connectors != 0));
10511 WARN_ON(set->fb && (set->num_connectors == 0));
10512
Daniel Vetter9a935852012-07-05 22:34:27 +020010513 list_for_each_entry(connector, &dev->mode_config.connector_list,
10514 base.head) {
10515 /* Otherwise traverse passed in connector list and get encoders
10516 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010517 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010518 if (set->connectors[ro] == &connector->base) {
10519 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010520 break;
10521 }
10522 }
10523
Daniel Vetter9a935852012-07-05 22:34:27 +020010524 /* If we disable the crtc, disable all its connectors. Also, if
10525 * the connector is on the changing crtc but not on the new
10526 * connector list, disable it. */
10527 if ((!set->fb || ro == set->num_connectors) &&
10528 connector->base.encoder &&
10529 connector->base.encoder->crtc == set->crtc) {
10530 connector->new_encoder = NULL;
10531
10532 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10533 connector->base.base.id,
10534 drm_get_connector_name(&connector->base));
10535 }
10536
10537
10538 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010539 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010540 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010541 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010542 }
10543 /* connector->new_encoder is now updated for all connectors. */
10544
10545 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010546 list_for_each_entry(connector, &dev->mode_config.connector_list,
10547 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010548 struct drm_crtc *new_crtc;
10549
Daniel Vetter9a935852012-07-05 22:34:27 +020010550 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010551 continue;
10552
Daniel Vetter9a935852012-07-05 22:34:27 +020010553 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010554
10555 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010556 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010557 new_crtc = set->crtc;
10558 }
10559
10560 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010561 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10562 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010563 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010564 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010565 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10566
10567 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10568 connector->base.base.id,
10569 drm_get_connector_name(&connector->base),
10570 new_crtc->base.id);
10571 }
10572
10573 /* Check for any encoders that needs to be disabled. */
10574 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10575 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010576 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010577 list_for_each_entry(connector,
10578 &dev->mode_config.connector_list,
10579 base.head) {
10580 if (connector->new_encoder == encoder) {
10581 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010582 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010583 }
10584 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010585
10586 if (num_connectors == 0)
10587 encoder->new_crtc = NULL;
10588 else if (num_connectors > 1)
10589 return -EINVAL;
10590
Daniel Vetter9a935852012-07-05 22:34:27 +020010591 /* Only now check for crtc changes so we don't miss encoders
10592 * that will be disabled. */
10593 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010594 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010595 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010596 }
10597 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010598 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010599
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010600 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010601 crtc->new_enabled = false;
10602
10603 list_for_each_entry(encoder,
10604 &dev->mode_config.encoder_list,
10605 base.head) {
10606 if (encoder->new_crtc == crtc) {
10607 crtc->new_enabled = true;
10608 break;
10609 }
10610 }
10611
10612 if (crtc->new_enabled != crtc->base.enabled) {
10613 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10614 crtc->new_enabled ? "en" : "dis");
10615 config->mode_changed = true;
10616 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010617
10618 if (crtc->new_enabled)
10619 crtc->new_config = &crtc->config;
10620 else
10621 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010622 }
10623
Daniel Vetter2e431052012-07-04 22:42:15 +020010624 return 0;
10625}
10626
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010627static void disable_crtc_nofb(struct intel_crtc *crtc)
10628{
10629 struct drm_device *dev = crtc->base.dev;
10630 struct intel_encoder *encoder;
10631 struct intel_connector *connector;
10632
10633 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10634 pipe_name(crtc->pipe));
10635
10636 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10637 if (connector->new_encoder &&
10638 connector->new_encoder->new_crtc == crtc)
10639 connector->new_encoder = NULL;
10640 }
10641
10642 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10643 if (encoder->new_crtc == crtc)
10644 encoder->new_crtc = NULL;
10645 }
10646
10647 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010648 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010649}
10650
Daniel Vetter2e431052012-07-04 22:42:15 +020010651static int intel_crtc_set_config(struct drm_mode_set *set)
10652{
10653 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010654 struct drm_mode_set save_set;
10655 struct intel_set_config *config;
10656 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010657
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010658 BUG_ON(!set);
10659 BUG_ON(!set->crtc);
10660 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010661
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010662 /* Enforce sane interface api - has been abused by the fb helper. */
10663 BUG_ON(!set->mode && set->fb);
10664 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010665
Daniel Vetter2e431052012-07-04 22:42:15 +020010666 if (set->fb) {
10667 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10668 set->crtc->base.id, set->fb->base.id,
10669 (int)set->num_connectors, set->x, set->y);
10670 } else {
10671 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010672 }
10673
10674 dev = set->crtc->dev;
10675
10676 ret = -ENOMEM;
10677 config = kzalloc(sizeof(*config), GFP_KERNEL);
10678 if (!config)
10679 goto out_config;
10680
10681 ret = intel_set_config_save_state(dev, config);
10682 if (ret)
10683 goto out_config;
10684
10685 save_set.crtc = set->crtc;
10686 save_set.mode = &set->crtc->mode;
10687 save_set.x = set->crtc->x;
10688 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070010689 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020010690
10691 /* Compute whether we need a full modeset, only an fb base update or no
10692 * change at all. In the future we might also check whether only the
10693 * mode changed, e.g. for LVDS where we only change the panel fitter in
10694 * such cases. */
10695 intel_set_config_compute_mode_changes(set, config);
10696
Daniel Vetter9a935852012-07-05 22:34:27 +020010697 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010698 if (ret)
10699 goto fail;
10700
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010701 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010702 ret = intel_set_mode(set->crtc, set->mode,
10703 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010704 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010705 intel_crtc_wait_for_pending_flips(set->crtc);
10706
Daniel Vetter4f660f42012-07-02 09:47:37 +020010707 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010708 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010709 /*
10710 * In the fastboot case this may be our only check of the
10711 * state after boot. It would be better to only do it on
10712 * the first update, but we don't have a nice way of doing that
10713 * (and really, set_config isn't used much for high freq page
10714 * flipping, so increasing its cost here shouldn't be a big
10715 * deal).
10716 */
Jani Nikulad330a952014-01-21 11:24:25 +020010717 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010718 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010719 }
10720
Chris Wilson2d05eae2013-05-03 17:36:25 +010010721 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010722 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10723 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010724fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010725 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010726
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010727 /*
10728 * HACK: if the pipe was on, but we didn't have a framebuffer,
10729 * force the pipe off to avoid oopsing in the modeset code
10730 * due to fb==NULL. This should only happen during boot since
10731 * we don't yet reconstruct the FB from the hardware state.
10732 */
10733 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10734 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10735
Chris Wilson2d05eae2013-05-03 17:36:25 +010010736 /* Try to restore the config */
10737 if (config->mode_changed &&
10738 intel_set_mode(save_set.crtc, save_set.mode,
10739 save_set.x, save_set.y, save_set.fb))
10740 DRM_ERROR("failed to restore config after modeset failure\n");
10741 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010742
Daniel Vetterd9e55602012-07-04 22:16:09 +020010743out_config:
10744 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010745 return ret;
10746}
10747
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010748static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010749 .cursor_set = intel_crtc_cursor_set,
10750 .cursor_move = intel_crtc_cursor_move,
10751 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010752 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010753 .destroy = intel_crtc_destroy,
10754 .page_flip = intel_crtc_page_flip,
10755};
10756
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010757static void intel_cpu_pll_init(struct drm_device *dev)
10758{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010759 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010760 intel_ddi_pll_init(dev);
10761}
10762
Daniel Vetter53589012013-06-05 13:34:16 +020010763static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10764 struct intel_shared_dpll *pll,
10765 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010766{
Daniel Vetter53589012013-06-05 13:34:16 +020010767 uint32_t val;
10768
10769 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010770 hw_state->dpll = val;
10771 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10772 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010773
10774 return val & DPLL_VCO_ENABLE;
10775}
10776
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010777static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10778 struct intel_shared_dpll *pll)
10779{
10780 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10781 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10782}
10783
Daniel Vettere7b903d2013-06-05 13:34:14 +020010784static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10785 struct intel_shared_dpll *pll)
10786{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010787 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010788 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010789
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010790 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10791
10792 /* Wait for the clocks to stabilize. */
10793 POSTING_READ(PCH_DPLL(pll->id));
10794 udelay(150);
10795
10796 /* The pixel multiplier can only be updated once the
10797 * DPLL is enabled and the clocks are stable.
10798 *
10799 * So write it again.
10800 */
10801 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10802 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010803 udelay(200);
10804}
10805
10806static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10807 struct intel_shared_dpll *pll)
10808{
10809 struct drm_device *dev = dev_priv->dev;
10810 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010811
10812 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010813 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020010814 if (intel_crtc_to_shared_dpll(crtc) == pll)
10815 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10816 }
10817
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010818 I915_WRITE(PCH_DPLL(pll->id), 0);
10819 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010820 udelay(200);
10821}
10822
Daniel Vetter46edb022013-06-05 13:34:12 +020010823static char *ibx_pch_dpll_names[] = {
10824 "PCH DPLL A",
10825 "PCH DPLL B",
10826};
10827
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010828static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010829{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010830 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010831 int i;
10832
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010833 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010834
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010835 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010836 dev_priv->shared_dplls[i].id = i;
10837 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010838 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010839 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10840 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010841 dev_priv->shared_dplls[i].get_hw_state =
10842 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010843 }
10844}
10845
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010846static void intel_shared_dpll_init(struct drm_device *dev)
10847{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010848 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010849
10850 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10851 ibx_pch_dpll_init(dev);
10852 else
10853 dev_priv->num_shared_dpll = 0;
10854
10855 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010856}
10857
Hannes Ederb358d0a2008-12-18 21:18:47 +010010858static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010859{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010860 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010861 struct intel_crtc *intel_crtc;
10862 int i;
10863
Daniel Vetter955382f2013-09-19 14:05:45 +020010864 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010865 if (intel_crtc == NULL)
10866 return;
10867
10868 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10869
10870 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010871 for (i = 0; i < 256; i++) {
10872 intel_crtc->lut_r[i] = i;
10873 intel_crtc->lut_g[i] = i;
10874 intel_crtc->lut_b[i] = i;
10875 }
10876
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010877 /*
10878 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10879 * is hooked to plane B. Hence we want plane A feeding pipe B.
10880 */
Jesse Barnes80824002009-09-10 15:28:06 -070010881 intel_crtc->pipe = pipe;
10882 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010883 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010884 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010885 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010886 }
10887
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030010888 init_waitqueue_head(&intel_crtc->vbl_wait);
10889
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010890 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10891 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10892 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10893 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10894
Jesse Barnes79e53942008-11-07 14:24:08 -080010895 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010896}
10897
Jesse Barnes752aa882013-10-31 18:55:49 +020010898enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10899{
10900 struct drm_encoder *encoder = connector->base.encoder;
10901
10902 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10903
10904 if (!encoder)
10905 return INVALID_PIPE;
10906
10907 return to_intel_crtc(encoder->crtc)->pipe;
10908}
10909
Carl Worth08d7b3d2009-04-29 14:43:54 -070010910int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010911 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010912{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010913 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010914 struct drm_mode_object *drmmode_obj;
10915 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010916
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010917 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10918 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010919
Daniel Vetterc05422d2009-08-11 16:05:30 +020010920 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10921 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010922
Daniel Vetterc05422d2009-08-11 16:05:30 +020010923 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010924 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010925 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010926 }
10927
Daniel Vetterc05422d2009-08-11 16:05:30 +020010928 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10929 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010930
Daniel Vetterc05422d2009-08-11 16:05:30 +020010931 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010932}
10933
Daniel Vetter66a92782012-07-12 20:08:18 +020010934static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010935{
Daniel Vetter66a92782012-07-12 20:08:18 +020010936 struct drm_device *dev = encoder->base.dev;
10937 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010938 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010939 int entry = 0;
10940
Daniel Vetter66a92782012-07-12 20:08:18 +020010941 list_for_each_entry(source_encoder,
10942 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010943 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010944 index_mask |= (1 << entry);
10945
Jesse Barnes79e53942008-11-07 14:24:08 -080010946 entry++;
10947 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010948
Jesse Barnes79e53942008-11-07 14:24:08 -080010949 return index_mask;
10950}
10951
Chris Wilson4d302442010-12-14 19:21:29 +000010952static bool has_edp_a(struct drm_device *dev)
10953{
10954 struct drm_i915_private *dev_priv = dev->dev_private;
10955
10956 if (!IS_MOBILE(dev))
10957 return false;
10958
10959 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10960 return false;
10961
Damien Lespiaue3589902014-02-07 19:12:50 +000010962 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010963 return false;
10964
10965 return true;
10966}
10967
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010968const char *intel_output_name(int output)
10969{
10970 static const char *names[] = {
10971 [INTEL_OUTPUT_UNUSED] = "Unused",
10972 [INTEL_OUTPUT_ANALOG] = "Analog",
10973 [INTEL_OUTPUT_DVO] = "DVO",
10974 [INTEL_OUTPUT_SDVO] = "SDVO",
10975 [INTEL_OUTPUT_LVDS] = "LVDS",
10976 [INTEL_OUTPUT_TVOUT] = "TV",
10977 [INTEL_OUTPUT_HDMI] = "HDMI",
10978 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10979 [INTEL_OUTPUT_EDP] = "eDP",
10980 [INTEL_OUTPUT_DSI] = "DSI",
10981 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10982 };
10983
10984 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10985 return "Invalid";
10986
10987 return names[output];
10988}
10989
Jesse Barnes79e53942008-11-07 14:24:08 -080010990static void intel_setup_outputs(struct drm_device *dev)
10991{
Eric Anholt725e30a2009-01-22 13:01:02 -080010992 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010993 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010994 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010995
Daniel Vetterc9093352013-06-06 22:22:47 +020010996 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010997
Ville Syrjälä7895a812014-04-09 13:28:23 +030010998 if (!IS_ULT(dev) && !IS_CHERRYVIEW(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010999 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011000
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011001 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030011002 int found;
11003
11004 /* Haswell uses DDI functions to detect digital outputs */
11005 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
11006 /* DDI A only supports eDP */
11007 if (found)
11008 intel_ddi_init(dev, PORT_A);
11009
11010 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
11011 * register */
11012 found = I915_READ(SFUSE_STRAP);
11013
11014 if (found & SFUSE_STRAP_DDIB_DETECTED)
11015 intel_ddi_init(dev, PORT_B);
11016 if (found & SFUSE_STRAP_DDIC_DETECTED)
11017 intel_ddi_init(dev, PORT_C);
11018 if (found & SFUSE_STRAP_DDID_DETECTED)
11019 intel_ddi_init(dev, PORT_D);
11020 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011021 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011022 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020011023
11024 if (has_edp_a(dev))
11025 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011026
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011027 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080011028 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010011029 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011030 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011031 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011032 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011033 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011034 }
11035
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011036 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011037 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011038
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011039 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011040 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011041
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011042 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011043 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011044
Daniel Vetter270b3042012-10-27 15:52:05 +020011045 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011046 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070011047 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030011048 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11049 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11050 PORT_B);
11051 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11052 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11053 }
11054
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011055 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11056 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11057 PORT_C);
11058 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011059 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011060 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053011061
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030011062 if (IS_CHERRYVIEW(dev)) {
11063 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
11064 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
11065 PORT_D);
11066 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
11067 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
11068 }
11069 }
11070
Jani Nikula3cfca972013-08-27 15:12:26 +030011071 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080011072 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011073 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080011074
Paulo Zanonie2debe92013-02-18 19:00:27 -030011075 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011076 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011077 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011078 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11079 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011080 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011081 }
Ma Ling27185ae2009-08-24 13:50:23 +080011082
Imre Deake7281ea2013-05-08 13:14:08 +030011083 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011084 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011085 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011086
11087 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011088
Paulo Zanonie2debe92013-02-18 19:00:27 -030011089 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011090 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011091 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011092 }
Ma Ling27185ae2009-08-24 13:50:23 +080011093
Paulo Zanonie2debe92013-02-18 19:00:27 -030011094 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011095
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011096 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11097 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011098 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011099 }
Imre Deake7281ea2013-05-08 13:14:08 +030011100 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011101 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080011102 }
Ma Ling27185ae2009-08-24 13:50:23 +080011103
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011104 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030011105 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011106 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070011107 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011108 intel_dvo_init(dev);
11109
Zhenyu Wang103a1962009-11-27 11:44:36 +080011110 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011111 intel_tv_init(dev);
11112
Chris Wilson4ef69c72010-09-09 15:14:28 +010011113 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11114 encoder->base.possible_crtcs = encoder->crtc_mask;
11115 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020011116 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080011117 }
Chris Wilson47356eb2011-01-11 17:06:04 +000011118
Paulo Zanonidde86e22012-12-01 12:04:25 -020011119 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020011120
11121 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011122}
11123
11124static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11125{
11126 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080011127
Daniel Vetteref2d6332014-02-10 18:00:38 +010011128 drm_framebuffer_cleanup(fb);
11129 WARN_ON(!intel_fb->obj->framebuffer_references--);
11130 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011131 kfree(intel_fb);
11132}
11133
11134static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000011135 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080011136 unsigned int *handle)
11137{
11138 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011139 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011140
Chris Wilson05394f32010-11-08 19:18:58 +000011141 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080011142}
11143
11144static const struct drm_framebuffer_funcs intel_fb_funcs = {
11145 .destroy = intel_user_framebuffer_destroy,
11146 .create_handle = intel_user_framebuffer_create_handle,
11147};
11148
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011149static int intel_framebuffer_init(struct drm_device *dev,
11150 struct intel_framebuffer *intel_fb,
11151 struct drm_mode_fb_cmd2 *mode_cmd,
11152 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080011153{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011154 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011155 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080011156 int ret;
11157
Daniel Vetterdd4916c2013-10-09 21:23:51 +020011158 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
11159
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011160 if (obj->tiling_mode == I915_TILING_Y) {
11161 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010011162 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011163 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011164
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011165 if (mode_cmd->pitches[0] & 63) {
11166 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
11167 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010011168 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011169 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011170
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011171 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
11172 pitch_limit = 32*1024;
11173 } else if (INTEL_INFO(dev)->gen >= 4) {
11174 if (obj->tiling_mode)
11175 pitch_limit = 16*1024;
11176 else
11177 pitch_limit = 32*1024;
11178 } else if (INTEL_INFO(dev)->gen >= 3) {
11179 if (obj->tiling_mode)
11180 pitch_limit = 8*1024;
11181 else
11182 pitch_limit = 16*1024;
11183 } else
11184 /* XXX DSPC is limited to 4k tiled */
11185 pitch_limit = 8*1024;
11186
11187 if (mode_cmd->pitches[0] > pitch_limit) {
11188 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
11189 obj->tiling_mode ? "tiled" : "linear",
11190 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011191 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011192 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011193
11194 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011195 mode_cmd->pitches[0] != obj->stride) {
11196 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
11197 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011198 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011199 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011200
Ville Syrjälä57779d02012-10-31 17:50:14 +020011201 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011202 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020011203 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011204 case DRM_FORMAT_RGB565:
11205 case DRM_FORMAT_XRGB8888:
11206 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011207 break;
11208 case DRM_FORMAT_XRGB1555:
11209 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011210 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011211 DRM_DEBUG("unsupported pixel format: %s\n",
11212 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011213 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011214 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020011215 break;
11216 case DRM_FORMAT_XBGR8888:
11217 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011218 case DRM_FORMAT_XRGB2101010:
11219 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011220 case DRM_FORMAT_XBGR2101010:
11221 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011222 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011223 DRM_DEBUG("unsupported pixel format: %s\n",
11224 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011225 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011226 }
Jesse Barnesb5626742011-06-24 12:19:27 -070011227 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020011228 case DRM_FORMAT_YUYV:
11229 case DRM_FORMAT_UYVY:
11230 case DRM_FORMAT_YVYU:
11231 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011232 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011233 DRM_DEBUG("unsupported pixel format: %s\n",
11234 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011235 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011236 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011237 break;
11238 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011239 DRM_DEBUG("unsupported pixel format: %s\n",
11240 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010011241 return -EINVAL;
11242 }
11243
Ville Syrjälä90f9a332012-10-31 17:50:19 +020011244 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
11245 if (mode_cmd->offsets[0] != 0)
11246 return -EINVAL;
11247
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011248 aligned_height = intel_align_height(dev, mode_cmd->height,
11249 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020011250 /* FIXME drm helper for size checks (especially planar formats)? */
11251 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
11252 return -EINVAL;
11253
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011254 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
11255 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020011256 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011257
Jesse Barnes79e53942008-11-07 14:24:08 -080011258 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
11259 if (ret) {
11260 DRM_ERROR("framebuffer init failed %d\n", ret);
11261 return ret;
11262 }
11263
Jesse Barnes79e53942008-11-07 14:24:08 -080011264 return 0;
11265}
11266
Jesse Barnes79e53942008-11-07 14:24:08 -080011267static struct drm_framebuffer *
11268intel_user_framebuffer_create(struct drm_device *dev,
11269 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011270 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080011271{
Chris Wilson05394f32010-11-08 19:18:58 +000011272 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011273
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011274 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
11275 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000011276 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010011277 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080011278
Chris Wilsond2dff872011-04-19 08:36:26 +010011279 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080011280}
11281
Daniel Vetter4520f532013-10-09 09:18:51 +020011282#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020011283static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020011284{
11285}
11286#endif
11287
Jesse Barnes79e53942008-11-07 14:24:08 -080011288static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080011289 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020011290 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080011291};
11292
Jesse Barnese70236a2009-09-21 10:42:27 -070011293/* Set up chip specific display functions */
11294static void intel_init_display(struct drm_device *dev)
11295{
11296 struct drm_i915_private *dev_priv = dev->dev_private;
11297
Daniel Vetteree9300b2013-06-03 22:40:22 +020011298 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
11299 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030011300 else if (IS_CHERRYVIEW(dev))
11301 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020011302 else if (IS_VALLEYVIEW(dev))
11303 dev_priv->display.find_dpll = vlv_find_best_dpll;
11304 else if (IS_PINEVIEW(dev))
11305 dev_priv->display.find_dpll = pnv_find_best_dpll;
11306 else
11307 dev_priv->display.find_dpll = i9xx_find_best_dpll;
11308
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011309 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011310 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011311 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011312 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020011313 dev_priv->display.crtc_enable = haswell_crtc_enable;
11314 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011315 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011316 dev_priv->display.update_primary_plane =
11317 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011318 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011319 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011320 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011321 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011322 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11323 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011324 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011325 dev_priv->display.update_primary_plane =
11326 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011327 } else if (IS_VALLEYVIEW(dev)) {
11328 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011329 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011330 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11331 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11332 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11333 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011334 dev_priv->display.update_primary_plane =
11335 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011336 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011337 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011338 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011339 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011340 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11341 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011342 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011343 dev_priv->display.update_primary_plane =
11344 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011345 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011346
Jesse Barnese70236a2009-09-21 10:42:27 -070011347 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011348 if (IS_VALLEYVIEW(dev))
11349 dev_priv->display.get_display_clock_speed =
11350 valleyview_get_display_clock_speed;
11351 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011352 dev_priv->display.get_display_clock_speed =
11353 i945_get_display_clock_speed;
11354 else if (IS_I915G(dev))
11355 dev_priv->display.get_display_clock_speed =
11356 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011357 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011358 dev_priv->display.get_display_clock_speed =
11359 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011360 else if (IS_PINEVIEW(dev))
11361 dev_priv->display.get_display_clock_speed =
11362 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011363 else if (IS_I915GM(dev))
11364 dev_priv->display.get_display_clock_speed =
11365 i915gm_get_display_clock_speed;
11366 else if (IS_I865G(dev))
11367 dev_priv->display.get_display_clock_speed =
11368 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011369 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011370 dev_priv->display.get_display_clock_speed =
11371 i855_get_display_clock_speed;
11372 else /* 852, 830 */
11373 dev_priv->display.get_display_clock_speed =
11374 i830_get_display_clock_speed;
11375
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011376 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011377 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011378 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011379 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011380 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011381 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011382 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030011383 dev_priv->display.modeset_global_resources =
11384 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070011385 } else if (IS_IVYBRIDGE(dev)) {
11386 /* FIXME: detect B0+ stepping and use auto training */
11387 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011388 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011389 dev_priv->display.modeset_global_resources =
11390 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011391 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011392 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011393 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011394 dev_priv->display.modeset_global_resources =
11395 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011396 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011397 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011398 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011399 } else if (IS_VALLEYVIEW(dev)) {
11400 dev_priv->display.modeset_global_resources =
11401 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011402 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011403 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011404
11405 /* Default just returns -ENODEV to indicate unsupported */
11406 dev_priv->display.queue_flip = intel_default_queue_flip;
11407
11408 switch (INTEL_INFO(dev)->gen) {
11409 case 2:
11410 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11411 break;
11412
11413 case 3:
11414 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11415 break;
11416
11417 case 4:
11418 case 5:
11419 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11420 break;
11421
11422 case 6:
11423 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11424 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011425 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011426 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011427 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11428 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011429 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011430
11431 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011432}
11433
Jesse Barnesb690e962010-07-19 13:53:12 -070011434/*
11435 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11436 * resume, or other times. This quirk makes sure that's the case for
11437 * affected systems.
11438 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011439static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011440{
11441 struct drm_i915_private *dev_priv = dev->dev_private;
11442
11443 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011444 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011445}
11446
Keith Packard435793d2011-07-12 14:56:22 -070011447/*
11448 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11449 */
11450static void quirk_ssc_force_disable(struct drm_device *dev)
11451{
11452 struct drm_i915_private *dev_priv = dev->dev_private;
11453 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011454 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011455}
11456
Carsten Emde4dca20e2012-03-15 15:56:26 +010011457/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011458 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11459 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011460 */
11461static void quirk_invert_brightness(struct drm_device *dev)
11462{
11463 struct drm_i915_private *dev_priv = dev->dev_private;
11464 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011465 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011466}
11467
11468struct intel_quirk {
11469 int device;
11470 int subsystem_vendor;
11471 int subsystem_device;
11472 void (*hook)(struct drm_device *dev);
11473};
11474
Egbert Eich5f85f172012-10-14 15:46:38 +020011475/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11476struct intel_dmi_quirk {
11477 void (*hook)(struct drm_device *dev);
11478 const struct dmi_system_id (*dmi_id_list)[];
11479};
11480
11481static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11482{
11483 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11484 return 1;
11485}
11486
11487static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11488 {
11489 .dmi_id_list = &(const struct dmi_system_id[]) {
11490 {
11491 .callback = intel_dmi_reverse_brightness,
11492 .ident = "NCR Corporation",
11493 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11494 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11495 },
11496 },
11497 { } /* terminating entry */
11498 },
11499 .hook = quirk_invert_brightness,
11500 },
11501};
11502
Ben Widawskyc43b5632012-04-16 14:07:40 -070011503static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011504 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011505 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011506
Jesse Barnesb690e962010-07-19 13:53:12 -070011507 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11508 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11509
Jesse Barnesb690e962010-07-19 13:53:12 -070011510 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11511 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11512
Chris Wilsona4945f92013-10-08 11:16:59 +010011513 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011514 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011515
11516 /* Lenovo U160 cannot use SSC on LVDS */
11517 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011518
11519 /* Sony Vaio Y cannot use SSC on LVDS */
11520 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011521
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011522 /* Acer Aspire 5734Z must invert backlight brightness */
11523 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11524
11525 /* Acer/eMachines G725 */
11526 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11527
11528 /* Acer/eMachines e725 */
11529 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11530
11531 /* Acer/Packard Bell NCL20 */
11532 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11533
11534 /* Acer Aspire 4736Z */
11535 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011536
11537 /* Acer Aspire 5336 */
11538 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011539};
11540
11541static void intel_init_quirks(struct drm_device *dev)
11542{
11543 struct pci_dev *d = dev->pdev;
11544 int i;
11545
11546 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11547 struct intel_quirk *q = &intel_quirks[i];
11548
11549 if (d->device == q->device &&
11550 (d->subsystem_vendor == q->subsystem_vendor ||
11551 q->subsystem_vendor == PCI_ANY_ID) &&
11552 (d->subsystem_device == q->subsystem_device ||
11553 q->subsystem_device == PCI_ANY_ID))
11554 q->hook(dev);
11555 }
Egbert Eich5f85f172012-10-14 15:46:38 +020011556 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11557 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11558 intel_dmi_quirks[i].hook(dev);
11559 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011560}
11561
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011562/* Disable the VGA plane that we never use */
11563static void i915_disable_vga(struct drm_device *dev)
11564{
11565 struct drm_i915_private *dev_priv = dev->dev_private;
11566 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011567 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011568
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011569 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011570 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011571 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011572 sr1 = inb(VGA_SR_DATA);
11573 outb(sr1 | 1<<5, VGA_SR_DATA);
11574 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11575 udelay(300);
11576
11577 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11578 POSTING_READ(vga_reg);
11579}
11580
Daniel Vetterf8175862012-04-10 15:50:11 +020011581void intel_modeset_init_hw(struct drm_device *dev)
11582{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011583 intel_prepare_ddi(dev);
11584
Daniel Vetterf8175862012-04-10 15:50:11 +020011585 intel_init_clock_gating(dev);
11586
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011587 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011588
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011589 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020011590}
11591
Imre Deak7d708ee2013-04-17 14:04:50 +030011592void intel_modeset_suspend_hw(struct drm_device *dev)
11593{
11594 intel_suspend_hw(dev);
11595}
11596
Jesse Barnes79e53942008-11-07 14:24:08 -080011597void intel_modeset_init(struct drm_device *dev)
11598{
Jesse Barnes652c3932009-08-17 13:31:43 -070011599 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011600 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011601 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011602 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011603
11604 drm_mode_config_init(dev);
11605
11606 dev->mode_config.min_width = 0;
11607 dev->mode_config.min_height = 0;
11608
Dave Airlie019d96c2011-09-29 16:20:42 +010011609 dev->mode_config.preferred_depth = 24;
11610 dev->mode_config.prefer_shadow = 1;
11611
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011612 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011613
Jesse Barnesb690e962010-07-19 13:53:12 -070011614 intel_init_quirks(dev);
11615
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011616 intel_init_pm(dev);
11617
Ben Widawskye3c74752013-04-05 13:12:39 -070011618 if (INTEL_INFO(dev)->num_pipes == 0)
11619 return;
11620
Jesse Barnese70236a2009-09-21 10:42:27 -070011621 intel_init_display(dev);
11622
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011623 if (IS_GEN2(dev)) {
11624 dev->mode_config.max_width = 2048;
11625 dev->mode_config.max_height = 2048;
11626 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011627 dev->mode_config.max_width = 4096;
11628 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011629 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011630 dev->mode_config.max_width = 8192;
11631 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011632 }
Damien Lespiau068be562014-03-28 14:17:49 +000011633
11634 if (IS_GEN2(dev)) {
11635 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11636 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11637 } else {
11638 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11639 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11640 }
11641
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011642 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011643
Zhao Yakui28c97732009-10-09 11:39:41 +080011644 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011645 INTEL_INFO(dev)->num_pipes,
11646 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011647
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011648 for_each_pipe(pipe) {
11649 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011650 for_each_sprite(pipe, sprite) {
11651 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011652 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011653 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011654 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011655 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011656 }
11657
Jesse Barnesf42bb702013-12-16 16:34:23 -080011658 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011659 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011660
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011661 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011662 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011663
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011664 /* Just disable it once at startup */
11665 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011666 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011667
11668 /* Just in case the BIOS is doing something questionable. */
11669 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011670
Jesse Barnes8b687df2014-02-21 13:13:39 -080011671 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011672 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011673 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011674
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011675 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080011676 if (!crtc->active)
11677 continue;
11678
Jesse Barnes46f297f2014-03-07 08:57:48 -080011679 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011680 * Note that reserving the BIOS fb up front prevents us
11681 * from stuffing other stolen allocations like the ring
11682 * on top. This prevents some ugliness at boot time, and
11683 * can even allow for smooth boot transitions if the BIOS
11684 * fb is large enough for the active pipe configuration.
11685 */
11686 if (dev_priv->display.get_plane_config) {
11687 dev_priv->display.get_plane_config(crtc,
11688 &crtc->plane_config);
11689 /*
11690 * If the fb is shared between multiple heads, we'll
11691 * just get the first one.
11692 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011693 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011694 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011695 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011696}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011697
Daniel Vetter24929352012-07-02 20:28:59 +020011698static void
11699intel_connector_break_all_links(struct intel_connector *connector)
11700{
11701 connector->base.dpms = DRM_MODE_DPMS_OFF;
11702 connector->base.encoder = NULL;
11703 connector->encoder->connectors_active = false;
11704 connector->encoder->base.crtc = NULL;
11705}
11706
Daniel Vetter7fad7982012-07-04 17:51:47 +020011707static void intel_enable_pipe_a(struct drm_device *dev)
11708{
11709 struct intel_connector *connector;
11710 struct drm_connector *crt = NULL;
11711 struct intel_load_detect_pipe load_detect_temp;
11712
11713 /* We can't just switch on the pipe A, we need to set things up with a
11714 * proper mode and output configuration. As a gross hack, enable pipe A
11715 * by enabling the load detect pipe once. */
11716 list_for_each_entry(connector,
11717 &dev->mode_config.connector_list,
11718 base.head) {
11719 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11720 crt = &connector->base;
11721 break;
11722 }
11723 }
11724
11725 if (!crt)
11726 return;
11727
11728 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11729 intel_release_load_detect_pipe(crt, &load_detect_temp);
11730
11731
11732}
11733
Daniel Vetterfa555832012-10-10 23:14:00 +020011734static bool
11735intel_check_plane_mapping(struct intel_crtc *crtc)
11736{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011737 struct drm_device *dev = crtc->base.dev;
11738 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011739 u32 reg, val;
11740
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011741 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011742 return true;
11743
11744 reg = DSPCNTR(!crtc->plane);
11745 val = I915_READ(reg);
11746
11747 if ((val & DISPLAY_PLANE_ENABLE) &&
11748 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11749 return false;
11750
11751 return true;
11752}
11753
Daniel Vetter24929352012-07-02 20:28:59 +020011754static void intel_sanitize_crtc(struct intel_crtc *crtc)
11755{
11756 struct drm_device *dev = crtc->base.dev;
11757 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011758 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011759
Daniel Vetter24929352012-07-02 20:28:59 +020011760 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011761 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011762 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11763
11764 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011765 * disable the crtc (and hence change the state) if it is wrong. Note
11766 * that gen4+ has a fixed plane -> pipe mapping. */
11767 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011768 struct intel_connector *connector;
11769 bool plane;
11770
Daniel Vetter24929352012-07-02 20:28:59 +020011771 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11772 crtc->base.base.id);
11773
11774 /* Pipe has the wrong plane attached and the plane is active.
11775 * Temporarily change the plane mapping and disable everything
11776 * ... */
11777 plane = crtc->plane;
11778 crtc->plane = !plane;
11779 dev_priv->display.crtc_disable(&crtc->base);
11780 crtc->plane = plane;
11781
11782 /* ... and break all links. */
11783 list_for_each_entry(connector, &dev->mode_config.connector_list,
11784 base.head) {
11785 if (connector->encoder->base.crtc != &crtc->base)
11786 continue;
11787
11788 intel_connector_break_all_links(connector);
11789 }
11790
11791 WARN_ON(crtc->active);
11792 crtc->base.enabled = false;
11793 }
Daniel Vetter24929352012-07-02 20:28:59 +020011794
Daniel Vetter7fad7982012-07-04 17:51:47 +020011795 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11796 crtc->pipe == PIPE_A && !crtc->active) {
11797 /* BIOS forgot to enable pipe A, this mostly happens after
11798 * resume. Force-enable the pipe to fix this, the update_dpms
11799 * call below we restore the pipe to the right state, but leave
11800 * the required bits on. */
11801 intel_enable_pipe_a(dev);
11802 }
11803
Daniel Vetter24929352012-07-02 20:28:59 +020011804 /* Adjust the state of the output pipe according to whether we
11805 * have active connectors/encoders. */
11806 intel_crtc_update_dpms(&crtc->base);
11807
11808 if (crtc->active != crtc->base.enabled) {
11809 struct intel_encoder *encoder;
11810
11811 /* This can happen either due to bugs in the get_hw_state
11812 * functions or because the pipe is force-enabled due to the
11813 * pipe A quirk. */
11814 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11815 crtc->base.base.id,
11816 crtc->base.enabled ? "enabled" : "disabled",
11817 crtc->active ? "enabled" : "disabled");
11818
11819 crtc->base.enabled = crtc->active;
11820
11821 /* Because we only establish the connector -> encoder ->
11822 * crtc links if something is active, this means the
11823 * crtc is now deactivated. Break the links. connector
11824 * -> encoder links are only establish when things are
11825 * actually up, hence no need to break them. */
11826 WARN_ON(crtc->active);
11827
11828 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11829 WARN_ON(encoder->connectors_active);
11830 encoder->base.crtc = NULL;
11831 }
11832 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011833 if (crtc->active) {
11834 /*
11835 * We start out with underrun reporting disabled to avoid races.
11836 * For correct bookkeeping mark this on active crtcs.
11837 *
11838 * No protection against concurrent access is required - at
11839 * worst a fifo underrun happens which also sets this to false.
11840 */
11841 crtc->cpu_fifo_underrun_disabled = true;
11842 crtc->pch_fifo_underrun_disabled = true;
11843 }
Daniel Vetter24929352012-07-02 20:28:59 +020011844}
11845
11846static void intel_sanitize_encoder(struct intel_encoder *encoder)
11847{
11848 struct intel_connector *connector;
11849 struct drm_device *dev = encoder->base.dev;
11850
11851 /* We need to check both for a crtc link (meaning that the
11852 * encoder is active and trying to read from a pipe) and the
11853 * pipe itself being active. */
11854 bool has_active_crtc = encoder->base.crtc &&
11855 to_intel_crtc(encoder->base.crtc)->active;
11856
11857 if (encoder->connectors_active && !has_active_crtc) {
11858 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11859 encoder->base.base.id,
11860 drm_get_encoder_name(&encoder->base));
11861
11862 /* Connector is active, but has no active pipe. This is
11863 * fallout from our resume register restoring. Disable
11864 * the encoder manually again. */
11865 if (encoder->base.crtc) {
11866 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11867 encoder->base.base.id,
11868 drm_get_encoder_name(&encoder->base));
11869 encoder->disable(encoder);
11870 }
11871
11872 /* Inconsistent output/port/pipe state happens presumably due to
11873 * a bug in one of the get_hw_state functions. Or someplace else
11874 * in our code, like the register restore mess on resume. Clamp
11875 * things to off as a safer default. */
11876 list_for_each_entry(connector,
11877 &dev->mode_config.connector_list,
11878 base.head) {
11879 if (connector->encoder != encoder)
11880 continue;
11881
11882 intel_connector_break_all_links(connector);
11883 }
11884 }
11885 /* Enabled encoders without active connectors will be fixed in
11886 * the crtc fixup. */
11887}
11888
Imre Deak04098752014-02-18 00:02:16 +020011889void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011890{
11891 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011892 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011893
Imre Deak04098752014-02-18 00:02:16 +020011894 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11895 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11896 i915_disable_vga(dev);
11897 }
11898}
11899
11900void i915_redisable_vga(struct drm_device *dev)
11901{
11902 struct drm_i915_private *dev_priv = dev->dev_private;
11903
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011904 /* This function can be called both from intel_modeset_setup_hw_state or
11905 * at a very early point in our resume sequence, where the power well
11906 * structures are not yet restored. Since this function is at a very
11907 * paranoid "someone might have enabled VGA while we were not looking"
11908 * level, just check if the power well is enabled instead of trying to
11909 * follow the "don't touch the power well if we don't need it" policy
11910 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011911 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011912 return;
11913
Imre Deak04098752014-02-18 00:02:16 +020011914 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011915}
11916
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011917static bool primary_get_hw_state(struct intel_crtc *crtc)
11918{
11919 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11920
11921 if (!crtc->active)
11922 return false;
11923
11924 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11925}
11926
Daniel Vetter30e984d2013-06-05 13:34:17 +020011927static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011928{
11929 struct drm_i915_private *dev_priv = dev->dev_private;
11930 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011931 struct intel_crtc *crtc;
11932 struct intel_encoder *encoder;
11933 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011934 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011935
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011936 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011937 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011938
Daniel Vetter99535992014-04-13 12:00:33 +020011939 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11940
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011941 crtc->active = dev_priv->display.get_pipe_config(crtc,
11942 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011943
11944 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011945 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020011946
11947 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11948 crtc->base.base.id,
11949 crtc->active ? "enabled" : "disabled");
11950 }
11951
Daniel Vetter53589012013-06-05 13:34:16 +020011952 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011953 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011954 intel_ddi_setup_hw_pll_state(dev);
11955
Daniel Vetter53589012013-06-05 13:34:16 +020011956 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11957 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11958
11959 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11960 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011961 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020011962 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11963 pll->active++;
11964 }
11965 pll->refcount = pll->active;
11966
Daniel Vetter35c95372013-07-17 06:55:04 +020011967 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11968 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011969 }
11970
Daniel Vetter24929352012-07-02 20:28:59 +020011971 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11972 base.head) {
11973 pipe = 0;
11974
11975 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011976 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11977 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011978 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011979 } else {
11980 encoder->base.crtc = NULL;
11981 }
11982
11983 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011984 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011985 encoder->base.base.id,
11986 drm_get_encoder_name(&encoder->base),
11987 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011988 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011989 }
11990
11991 list_for_each_entry(connector, &dev->mode_config.connector_list,
11992 base.head) {
11993 if (connector->get_hw_state(connector)) {
11994 connector->base.dpms = DRM_MODE_DPMS_ON;
11995 connector->encoder->connectors_active = true;
11996 connector->base.encoder = &connector->encoder->base;
11997 } else {
11998 connector->base.dpms = DRM_MODE_DPMS_OFF;
11999 connector->base.encoder = NULL;
12000 }
12001 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
12002 connector->base.base.id,
12003 drm_get_connector_name(&connector->base),
12004 connector->base.encoder ? "enabled" : "disabled");
12005 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020012006}
12007
12008/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
12009 * and i915 state tracking structures. */
12010void intel_modeset_setup_hw_state(struct drm_device *dev,
12011 bool force_restore)
12012{
12013 struct drm_i915_private *dev_priv = dev->dev_private;
12014 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012015 struct intel_crtc *crtc;
12016 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020012017 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012018
12019 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020012020
Jesse Barnesbabea612013-06-26 18:57:38 +030012021 /*
12022 * Now that we have the config, copy it to each CRTC struct
12023 * Note that this could go away if we move to using crtc_config
12024 * checking everywhere.
12025 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012026 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020012027 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080012028 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030012029 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
12030 crtc->base.base.id);
12031 drm_mode_debug_printmodeline(&crtc->base.mode);
12032 }
12033 }
12034
Daniel Vetter24929352012-07-02 20:28:59 +020012035 /* HW state is read out, now we need to sanitize this mess. */
12036 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12037 base.head) {
12038 intel_sanitize_encoder(encoder);
12039 }
12040
12041 for_each_pipe(pipe) {
12042 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12043 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012044 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020012045 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012046
Daniel Vetter35c95372013-07-17 06:55:04 +020012047 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12048 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12049
12050 if (!pll->on || pll->active)
12051 continue;
12052
12053 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12054
12055 pll->disable(dev_priv, pll);
12056 pll->on = false;
12057 }
12058
Ville Syrjälä96f90c52013-12-05 15:51:38 +020012059 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030012060 ilk_wm_get_hw_state(dev);
12061
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012062 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030012063 i915_redisable_vga(dev);
12064
Daniel Vetterf30da182013-04-11 20:22:50 +020012065 /*
12066 * We need to use raw interfaces for restoring state to avoid
12067 * checking (bogus) intermediate states.
12068 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012069 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070012070 struct drm_crtc *crtc =
12071 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020012072
12073 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070012074 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012075 }
12076 } else {
12077 intel_modeset_update_staged_output_state(dev);
12078 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012079
12080 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010012081}
12082
12083void intel_modeset_gem_init(struct drm_device *dev)
12084{
Jesse Barnes484b41d2014-03-07 08:57:55 -080012085 struct drm_crtc *c;
12086 struct intel_framebuffer *fb;
12087
Imre Deakae484342014-03-31 15:10:44 +030012088 mutex_lock(&dev->struct_mutex);
12089 intel_init_gt_powersave(dev);
12090 mutex_unlock(&dev->struct_mutex);
12091
Chris Wilson1833b132012-05-09 11:56:28 +010012092 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020012093
12094 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012095
12096 /*
12097 * Make sure any fbs we allocated at startup are properly
12098 * pinned & fenced. When we do the allocation it's too early
12099 * for this.
12100 */
12101 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012102 for_each_crtc(dev, c) {
Dave Airlie66e514c2014-04-03 07:51:54 +100012103 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080012104 continue;
12105
Dave Airlie66e514c2014-04-03 07:51:54 +100012106 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012107 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12108 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12109 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100012110 drm_framebuffer_unreference(c->primary->fb);
12111 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012112 }
12113 }
12114 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012115}
12116
Imre Deak4932e2c2014-02-11 17:12:48 +020012117void intel_connector_unregister(struct intel_connector *intel_connector)
12118{
12119 struct drm_connector *connector = &intel_connector->base;
12120
12121 intel_panel_destroy_backlight(connector);
12122 drm_sysfs_connector_remove(connector);
12123}
12124
Jesse Barnes79e53942008-11-07 14:24:08 -080012125void intel_modeset_cleanup(struct drm_device *dev)
12126{
Jesse Barnes652c3932009-08-17 13:31:43 -070012127 struct drm_i915_private *dev_priv = dev->dev_private;
12128 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030012129 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070012130
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012131 /*
12132 * Interrupts and polling as the first thing to avoid creating havoc.
12133 * Too much stuff here (turning of rps, connectors, ...) would
12134 * experience fancy races otherwise.
12135 */
12136 drm_irq_uninstall(dev);
12137 cancel_work_sync(&dev_priv->hotplug_work);
12138 /*
12139 * Due to the hpd irq storm handling the hotplug work can re-arm the
12140 * poll handlers. Hence disable polling after hpd handling is shut down.
12141 */
Keith Packardf87ea762010-10-03 19:36:26 -070012142 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012143
Jesse Barnes652c3932009-08-17 13:31:43 -070012144 mutex_lock(&dev->struct_mutex);
12145
Jesse Barnes723bfd72010-10-07 16:01:13 -070012146 intel_unregister_dsm_handler();
12147
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012148 for_each_crtc(dev, crtc) {
Jesse Barnes652c3932009-08-17 13:31:43 -070012149 /* Skip inactive CRTCs */
Matt Roperf4510a22014-04-01 15:22:40 -070012150 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -070012151 continue;
12152
Daniel Vetter3dec0092010-08-20 21:40:52 +020012153 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070012154 }
12155
Chris Wilson973d04f2011-07-08 12:22:37 +010012156 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012157
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012158 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000012159
Daniel Vetter930ebb42012-06-29 23:32:16 +020012160 ironlake_teardown_rc6(dev);
12161
Kristian Høgsberg69341a52009-11-11 12:19:17 -050012162 mutex_unlock(&dev->struct_mutex);
12163
Chris Wilson1630fe72011-07-08 12:22:42 +010012164 /* flush any delayed tasks or pending work */
12165 flush_scheduled_work();
12166
Jani Nikuladb31af1d2013-11-08 16:48:53 +020012167 /* destroy the backlight and sysfs files before encoders/connectors */
12168 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020012169 struct intel_connector *intel_connector;
12170
12171 intel_connector = to_intel_connector(connector);
12172 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020012173 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030012174
Jesse Barnes79e53942008-11-07 14:24:08 -080012175 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010012176
12177 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030012178
12179 mutex_lock(&dev->struct_mutex);
12180 intel_cleanup_gt_powersave(dev);
12181 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012182}
12183
Dave Airlie28d52042009-09-21 14:33:58 +100012184/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080012185 * Return which encoder is currently attached for connector.
12186 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010012187struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080012188{
Chris Wilsondf0e9242010-09-09 16:20:55 +010012189 return &intel_attached_encoder(connector)->base;
12190}
Jesse Barnes79e53942008-11-07 14:24:08 -080012191
Chris Wilsondf0e9242010-09-09 16:20:55 +010012192void intel_connector_attach_encoder(struct intel_connector *connector,
12193 struct intel_encoder *encoder)
12194{
12195 connector->encoder = encoder;
12196 drm_mode_connector_attach_encoder(&connector->base,
12197 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080012198}
Dave Airlie28d52042009-09-21 14:33:58 +100012199
12200/*
12201 * set vga decode state - true == enable VGA decode
12202 */
12203int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
12204{
12205 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000012206 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100012207 u16 gmch_ctrl;
12208
Chris Wilson75fa0412014-02-07 18:37:02 -020012209 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
12210 DRM_ERROR("failed to read control word\n");
12211 return -EIO;
12212 }
12213
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020012214 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
12215 return 0;
12216
Dave Airlie28d52042009-09-21 14:33:58 +100012217 if (state)
12218 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
12219 else
12220 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020012221
12222 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
12223 DRM_ERROR("failed to write control word\n");
12224 return -EIO;
12225 }
12226
Dave Airlie28d52042009-09-21 14:33:58 +100012227 return 0;
12228}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012229
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012230struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012231
12232 u32 power_well_driver;
12233
Chris Wilson63b66e52013-08-08 15:12:06 +020012234 int num_transcoders;
12235
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012236 struct intel_cursor_error_state {
12237 u32 control;
12238 u32 position;
12239 u32 base;
12240 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010012241 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012242
12243 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012244 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012245 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030012246 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010012247 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012248
12249 struct intel_plane_error_state {
12250 u32 control;
12251 u32 stride;
12252 u32 size;
12253 u32 pos;
12254 u32 addr;
12255 u32 surface;
12256 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010012257 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020012258
12259 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012260 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020012261 enum transcoder cpu_transcoder;
12262
12263 u32 conf;
12264
12265 u32 htotal;
12266 u32 hblank;
12267 u32 hsync;
12268 u32 vtotal;
12269 u32 vblank;
12270 u32 vsync;
12271 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012272};
12273
12274struct intel_display_error_state *
12275intel_display_capture_error_state(struct drm_device *dev)
12276{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012277 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012278 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020012279 int transcoders[] = {
12280 TRANSCODER_A,
12281 TRANSCODER_B,
12282 TRANSCODER_C,
12283 TRANSCODER_EDP,
12284 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012285 int i;
12286
Chris Wilson63b66e52013-08-08 15:12:06 +020012287 if (INTEL_INFO(dev)->num_pipes == 0)
12288 return NULL;
12289
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012290 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012291 if (error == NULL)
12292 return NULL;
12293
Imre Deak190be112013-11-25 17:15:31 +020012294 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012295 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
12296
Damien Lespiau52331302012-08-15 19:23:25 +010012297 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020012298 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012299 intel_display_power_enabled_sw(dev_priv,
12300 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020012301 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012302 continue;
12303
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030012304 error->cursor[i].control = I915_READ(CURCNTR(i));
12305 error->cursor[i].position = I915_READ(CURPOS(i));
12306 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012307
12308 error->plane[i].control = I915_READ(DSPCNTR(i));
12309 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012310 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030012311 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012312 error->plane[i].pos = I915_READ(DSPPOS(i));
12313 }
Paulo Zanonica291362013-03-06 20:03:14 -030012314 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12315 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012316 if (INTEL_INFO(dev)->gen >= 4) {
12317 error->plane[i].surface = I915_READ(DSPSURF(i));
12318 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12319 }
12320
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012321 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030012322
12323 if (!HAS_PCH_SPLIT(dev))
12324 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020012325 }
12326
12327 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12328 if (HAS_DDI(dev_priv->dev))
12329 error->num_transcoders++; /* Account for eDP. */
12330
12331 for (i = 0; i < error->num_transcoders; i++) {
12332 enum transcoder cpu_transcoder = transcoders[i];
12333
Imre Deakddf9c532013-11-27 22:02:02 +020012334 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012335 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020012336 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012337 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012338 continue;
12339
Chris Wilson63b66e52013-08-08 15:12:06 +020012340 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12341
12342 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12343 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12344 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12345 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12346 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12347 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12348 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012349 }
12350
12351 return error;
12352}
12353
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012354#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12355
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012356void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012357intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012358 struct drm_device *dev,
12359 struct intel_display_error_state *error)
12360{
12361 int i;
12362
Chris Wilson63b66e52013-08-08 15:12:06 +020012363 if (!error)
12364 return;
12365
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012366 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012367 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012368 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012369 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012370 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012371 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012372 err_printf(m, " Power: %s\n",
12373 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012374 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030012375 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012376
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012377 err_printf(m, "Plane [%d]:\n", i);
12378 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12379 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012380 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012381 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12382 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012383 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012384 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012385 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012386 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012387 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12388 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012389 }
12390
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012391 err_printf(m, "Cursor [%d]:\n", i);
12392 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12393 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12394 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012395 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012396
12397 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012398 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012399 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012400 err_printf(m, " Power: %s\n",
12401 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012402 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12403 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12404 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12405 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12406 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12407 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12408 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12409 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012410}