blob: 500435fd2aea7957b633f1998ac3b23c8e9e28a5 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080054static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010058
Jesse Barnes79e53942008-11-07 14:24:08 -080059typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_range_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int dot_limit;
65 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080066} intel_p2_t;
67
Ma Lingd4906092009-03-18 20:13:27 +080068typedef struct intel_limit intel_limit_t;
69struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040070 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080072};
Jesse Barnes79e53942008-11-07 14:24:08 -080073
Daniel Vetterd2acd212012-10-20 20:57:43 +020074int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
Chris Wilson021357a2010-09-07 20:54:59 +010084static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
Chris Wilson8b99e682010-10-13 09:59:17 +010087 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010092}
93
Daniel Vetter5d536e22013-07-06 12:52:06 +020094static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020096 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020097 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700105};
106
Daniel Vetter5d536e22013-07-06 12:52:06 +0200107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200109 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200110 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
Keith Packarde4b36692009-06-05 19:22:17 -0700120static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200122 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200123 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
Eric Anholt273e27c2011-03-30 13:01:10 -0700132
Keith Packarde4b36692009-06-05 19:22:17 -0700133static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Eric Anholt273e27c2011-03-30 13:01:10 -0700159
Keith Packarde4b36692009-06-05 19:22:17 -0700160static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800172 },
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800199 },
Keith Packarde4b36692009-06-05 19:22:17 -0700200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800213 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500216static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700229};
230
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500231static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700242};
243
Eric Anholt273e27c2011-03-30 13:01:10 -0700244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800249static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700260};
261
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800262static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286};
287
Eric Anholt273e27c2011-03-30 13:01:10 -0700288/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800313};
314
Ville Syrjälädc730512013-09-24 21:26:30 +0300315static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300327 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700329};
330
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300339}
340
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
Chris Wilson1b894b52010-12-14 20:04:54 +0000356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800358{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800359 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100363 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200374 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800376
377 return limit;
378}
379
Ma Ling044c7c42009-03-18 20:13:23 +0800380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100386 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 else
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700392 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700394 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800395 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700396 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800397
398 return limit;
399}
400
Chris Wilson1b894b52010-12-14 20:04:54 +0000401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
Eric Anholtbad720f2009-10-22 16:11:14 -0700406 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000407 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800408 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800409 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500410 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500412 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800413 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700415 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300416 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800442}
443
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200449static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800450{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200451 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800457}
458
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
Chris Wilson1b894b52010-12-14 20:04:54 +0000465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400490 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400495 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800496
497 return true;
498}
499
Ma Lingd4906092009-03-18 20:13:27 +0800500static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800504{
505 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 int err = target;
508
Daniel Vettera210b022012-11-26 17:22:08 +0100509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800510 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800527
Zhao Yakui42158662009-11-20 11:24:18 +0800528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200532 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 int this_err;
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
Ma Lingd4906092009-03-18 20:13:27 +0800561static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200565{
566 struct drm_device *dev = crtc->dev;
567 intel_clock_t clock;
568 int err = target;
569
570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
571 /*
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
575 */
576 if (intel_is_dual_link_lvds(dev))
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
587 memset(best_clock, 0, sizeof(*best_clock));
588
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
597 int this_err;
598
599 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
602 continue;
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
Ma Lingd4906092009-03-18 20:13:27 +0800620static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800624{
625 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800626 intel_clock_t clock;
627 int max_n;
628 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100634 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200647 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200649 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200658 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800661 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000662
663 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674 return found;
675}
Ma Lingd4906092009-03-18 20:13:27 +0800676
Zhenyu Wang2c072452009-06-05 15:38:42 +0800677static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700681{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300682 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300683 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300684 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300687 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700688
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700692
693 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300698 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700699 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300701 unsigned int ppm, diff;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300705
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300706 vlv_clock(refclk, &clock);
707
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 continue;
711
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300718 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300719 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720
Ville Syrjäläc6861222013-09-24 21:26:21 +0300721 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300722 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300723 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300724 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700725 }
726 }
727 }
728 }
729 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700730
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300731 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700732}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100741 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300742 * as Haswell has gained clock readout/fastboot support.
743 *
744 * We can ditch the crtc->fb check as soon as we can
745 * properly reconstruct framebuffers.
746 */
747 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100748 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300749}
750
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
Daniel Vetter3b117c82013-04-17 20:15:07 +0200757 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200758}
759
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
768 DRM_DEBUG_KMS("vblank wait timed out\n");
769}
770
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800780{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 return;
787 }
788
Chris Wilson300387c2010-09-05 20:25:43 +0100789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200855 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700856
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200860 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200864 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700865 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800866}
867
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
Damien Lespiauc36346e2012-12-13 16:09:03 +0000880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800933
Jani Nikula23538ef2013-08-27 15:12:22 +0300934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
Daniel Vetter55607e82013-06-16 21:42:39 +0200952struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800954{
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200958 return NULL;
959
Daniel Vettera43f6e02013-06-07 23:10:32 +0200960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200961}
962
Jesse Barnesb24e7172011-01-04 15:09:30 -0800963/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800967{
Jesse Barnes040484a2011-01-03 12:14:26 -0800968 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200969 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800970
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
Chris Wilson92b27b02012-05-20 18:10:50 +0100976 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200977 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100978 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100979
Daniel Vetter53589012013-06-05 13:34:16 +0200980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800984}
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300998 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001037 return;
1038
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001040 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001041 return;
1042
Jesse Barnes040484a2011-01-03 12:14:26 -08001043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001050{
1051 int reg;
1052 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001053 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001061}
1062
Jesse Barnesea0760c2011-01-04 15:09:32 -08001063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001069 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001089 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001090}
1091
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
1098 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1099 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1100 else if (IS_845G(dev) || IS_I865G(dev))
1101 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1102 else
1103 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114{
1115 int reg;
1116 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001117 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120
Daniel Vetter8e636782012-01-22 01:36:48 +01001121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
Imre Deakda7e29b2014-02-18 00:02:02 +02001125 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001136 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137}
1138
Chris Wilson931872f2012-01-16 23:01:13 +00001139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
1142 int reg;
1143 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001144 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152}
1153
Chris Wilson931872f2012-01-16 23:01:13 +00001154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001160 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
Ville Syrjälä653e1022013-06-04 13:49:05 +03001165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
1169 WARN((val & DISPLAY_PLANE_ENABLE),
1170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001172 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001173 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001174
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001176 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001184 }
1185}
1186
Jesse Barnes19332d72013-03-28 09:55:38 -07001187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001190 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001191 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001192 u32 val;
1193
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001194 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001197 val = I915_READ(reg);
1198 WARN((val & SP_ENABLE),
1199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001200 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001204 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001205 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
1210 val = I915_READ(reg);
1211 WARN((val & DVS_ENABLE),
1212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001214 }
1215}
1216
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001218{
1219 u32 val;
1220 bool enabled;
1221
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
Imre Deake5cbfbf2014-01-09 17:08:16 +02001380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
Imre Deak404faab2014-01-09 17:08:15 +02001384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001385 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
Daniel Vetter426115c2013-07-11 22:13:42 +02001401static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001402{
Daniel Vetter426115c2013-07-11 22:13:42 +02001403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407
Daniel Vetter426115c2013-07-11 22:13:42 +02001408 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001409
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001410 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001415 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Daniel Vetter426115c2013-07-11 22:13:42 +02001417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001426
1427 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001434 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001439static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001440{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001445
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001446 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001447
1448 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450
1451 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472
1473 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001480 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001486 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001495{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
Daniel Vetter50b44a42013-06-05 13:34:33 +02001503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001505}
1506
Jesse Barnesf6071162013-10-01 10:41:38 -07001507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
Imre Deake5cbfbf2014-01-09 17:08:16 +02001514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001518 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001526{
1527 u32 port_mask;
1528
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 switch (dport->port) {
1530 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001534 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001535 break;
1536 default:
1537 BUG();
1538 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001542 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001543}
1544
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001546 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001554{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001558
Chris Wilson48da64a2012-05-13 20:16:12 +01001559 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001560 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001561 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566
Daniel Vetter46edb022013-06-05 13:34:12 +02001567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001569 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001570
Daniel Vettercdbd2312013-06-05 13:34:03 +02001571 if (pll->active++) {
1572 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001573 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574 return;
1575 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001576 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577
Daniel Vetter46edb022013-06-05 13:34:12 +02001578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001579 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001581}
1582
Daniel Vettere2b78262013-06-07 23:10:03 +02001583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001584{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001588
Jesse Barnes92f25842011-01-04 15:09:34 -08001589 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001590 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001591 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001592 return;
1593
Chris Wilson48da64a2012-05-13 20:16:12 +01001594 if (WARN_ON(pll->refcount == 0))
1595 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001596
Daniel Vetter46edb022013-06-05 13:34:12 +02001597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001599 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600
Chris Wilson48da64a2012-05-13 20:16:12 +01001601 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001602 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001603 return;
1604 }
1605
Daniel Vettere9d69442013-06-05 13:34:15 +02001606 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001607 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001608 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610
Daniel Vetter46edb022013-06-05 13:34:12 +02001611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001612 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001613 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001614}
1615
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001618{
Daniel Vetter23670b322012-11-01 09:15:30 +01001619 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001622 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001623
1624 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001625 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001626
1627 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001628 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001629 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
Daniel Vetter23670b322012-11-01 09:15:30 +01001635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001642 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001643
Daniel Vetterab9412b2013-05-03 11:49:46 +02001644 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001645 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001646 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001655 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001664 else
1665 val |= TRANS_PROGRESSIVE;
1666
Jesse Barnes040484a2011-01-03 12:14:26 -08001667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001670}
1671
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001673 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001674{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001675 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
1677 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001679
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001683
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001689 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001691
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001694 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001695 else
1696 val |= TRANS_PROGRESSIVE;
1697
Daniel Vetterab9412b2013-05-03 11:49:46 +02001698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001700 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001701}
1702
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001705{
Daniel Vetter23670b322012-11-01 09:15:30 +01001706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
Jesse Barnes291906f2011-02-02 12:28:03 -08001713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
Daniel Vetterab9412b2013-05-03 11:49:46 +02001716 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001731}
1732
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 u32 val;
1736
Daniel Vetterab9412b2013-05-03 11:49:46 +02001737 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001738 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001739 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001742 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001747 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001748}
1749
1750/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001751 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001752 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001753 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001754 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001756 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001757static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001758{
Paulo Zanoni03722642014-01-17 13:51:09 -02001759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001764 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001768 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001769 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001770 assert_sprites_disabled(dev_priv, pipe);
1771
Paulo Zanoni681e5812012-12-06 11:12:38 -02001772 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001788 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001789 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001797 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001802 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001803 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001806 POSTING_READ(reg);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001807
1808 /*
1809 * There's no guarantee the pipe will really start running now. It
1810 * depends on the Gen, the output type and the relative order between
1811 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1812 * necessary.
1813 * TODO: audit the previous gens.
1814 */
1815 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanoni851855d2013-12-19 19:12:29 -02001816 intel_wait_for_vblank(dev_priv->dev, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001817}
1818
1819/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001820 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1823 *
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1826 *
1827 * @pipe should be %PIPE_A or %PIPE_B.
1828 *
1829 * Will wait until the pipe has shut down before returning.
1830 */
1831static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
1833{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1835 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001836 int reg;
1837 u32 val;
1838
1839 /*
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1842 */
1843 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001844 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001845 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001846
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1849 return;
1850
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001851 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001853 if ((val & PIPECONF_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001857 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1858}
1859
Keith Packardd74362c2011-07-28 14:47:14 -07001860/*
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1863 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001864void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001866{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001867 struct drm_device *dev = dev_priv->dev;
1868 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001869
1870 I915_WRITE(reg, I915_READ(reg));
1871 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001872}
1873
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001875 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1879 *
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1881 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001882static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1883 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001887 int reg;
1888 u32 val;
1889
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv, pipe);
1892
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001893 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001894
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001895 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001896
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897 reg = DSPCNTR(plane);
1898 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001899 if (val & DISPLAY_PLANE_ENABLE)
1900 return;
1901
1902 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001903 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001904 intel_wait_for_vblank(dev_priv->dev, pipe);
1905}
1906
Jesse Barnesb24e7172011-01-04 15:09:30 -08001907/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001908 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1912 *
1913 * Disable @plane; should be an independent operation.
1914 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001915static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1916 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001917{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001918 struct intel_crtc *intel_crtc =
1919 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001920 int reg;
1921 u32 val;
1922
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001923 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001924
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001925 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001926
Jesse Barnesb24e7172011-01-04 15:09:30 -08001927 reg = DSPCNTR(plane);
1928 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001929 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1930 return;
1931
1932 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001933 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934 intel_wait_for_vblank(dev_priv->dev, pipe);
1935}
1936
Chris Wilson693db182013-03-05 14:52:39 +00001937static bool need_vtd_wa(struct drm_device *dev)
1938{
1939#ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1941 return true;
1942#endif
1943 return false;
1944}
1945
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001946static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1947{
1948 int tile_height;
1949
1950 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1951 return ALIGN(height, tile_height);
1952}
1953
Chris Wilson127bd2a2010-07-23 23:32:05 +01001954int
Chris Wilson48b956c2010-09-14 12:50:34 +01001955intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001956 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001957 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001958{
Chris Wilsonce453d82011-02-21 14:43:56 +00001959 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001960 u32 alignment;
1961 int ret;
1962
Chris Wilson05394f32010-11-08 19:18:58 +00001963 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001964 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001965 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1966 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001967 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001968 alignment = 4 * 1024;
1969 else
1970 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001971 break;
1972 case I915_TILING_X:
1973 /* pin() will align the object as required by fence */
1974 alignment = 0;
1975 break;
1976 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
Chris Wilson693db182013-03-05 14:52:39 +00001983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1986 * the VT-d warning.
1987 */
1988 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1989 alignment = 256 * 1024;
1990
Chris Wilsonce453d82011-02-21 14:43:56 +00001991 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001992 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001993 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001994 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001995
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2000 */
Chris Wilson06d98132012-04-17 15:31:24 +01002001 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002002 if (ret)
2003 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002004
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002005 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002006
Chris Wilsonce453d82011-02-21 14:43:56 +00002007 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002008 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002009
2010err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002011 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002012err_interruptible:
2013 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002014 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002015}
2016
Chris Wilson1690e1e2011-12-14 13:57:08 +01002017void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2018{
2019 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002020 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002021}
2022
Daniel Vetterc2c75132012-07-05 12:17:30 +02002023/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002025unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2026 unsigned int tiling_mode,
2027 unsigned int cpp,
2028 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002029{
Chris Wilsonbc752862013-02-21 20:04:31 +00002030 if (tiling_mode != I915_TILING_NONE) {
2031 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002032
Chris Wilsonbc752862013-02-21 20:04:31 +00002033 tile_rows = *y / 8;
2034 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002035
Chris Wilsonbc752862013-02-21 20:04:31 +00002036 tiles = *x / (512/cpp);
2037 *x %= 512/cpp;
2038
2039 return tile_rows * pitch * 8 + tiles * 4096;
2040 } else {
2041 unsigned int offset;
2042
2043 offset = *y * pitch + *x * cpp;
2044 *y = 0;
2045 *x = (offset & 4095) / cpp;
2046 return offset & -4096;
2047 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002048}
2049
Jesse Barnes46f297f2014-03-07 08:57:48 -08002050int intel_format_to_fourcc(int format)
2051{
2052 switch (format) {
2053 case DISPPLANE_8BPP:
2054 return DRM_FORMAT_C8;
2055 case DISPPLANE_BGRX555:
2056 return DRM_FORMAT_XRGB1555;
2057 case DISPPLANE_BGRX565:
2058 return DRM_FORMAT_RGB565;
2059 default:
2060 case DISPPLANE_BGRX888:
2061 return DRM_FORMAT_XRGB8888;
2062 case DISPPLANE_RGBX888:
2063 return DRM_FORMAT_XBGR8888;
2064 case DISPPLANE_BGRX101010:
2065 return DRM_FORMAT_XRGB2101010;
2066 case DISPPLANE_RGBX101010:
2067 return DRM_FORMAT_XBGR2101010;
2068 }
2069}
2070
Jesse Barnes484b41d2014-03-07 08:57:55 -08002071static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002072 struct intel_plane_config *plane_config)
2073{
2074 struct drm_device *dev = crtc->base.dev;
2075 struct drm_i915_gem_object *obj = NULL;
2076 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2077 u32 base = plane_config->base;
2078
Chris Wilsonff2652e2014-03-10 08:07:02 +00002079 if (plane_config->size == 0)
2080 return false;
2081
Jesse Barnes46f297f2014-03-07 08:57:48 -08002082 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2083 plane_config->size);
2084 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002085 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002086
2087 if (plane_config->tiled) {
2088 obj->tiling_mode = I915_TILING_X;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002089 obj->stride = crtc->base.fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002090 }
2091
Jesse Barnes484b41d2014-03-07 08:57:55 -08002092 mode_cmd.pixel_format = crtc->base.fb->pixel_format;
2093 mode_cmd.width = crtc->base.fb->width;
2094 mode_cmd.height = crtc->base.fb->height;
2095 mode_cmd.pitches[0] = crtc->base.fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002096
2097 mutex_lock(&dev->struct_mutex);
2098
Jesse Barnes484b41d2014-03-07 08:57:55 -08002099 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.fb),
2100 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002101 DRM_DEBUG_KMS("intel fb init failed\n");
2102 goto out_unref_obj;
2103 }
2104
2105 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002106
2107 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2108 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002109
2110out_unref_obj:
2111 drm_gem_object_unreference(&obj->base);
2112 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002113 return false;
2114}
2115
2116static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2117 struct intel_plane_config *plane_config)
2118{
2119 struct drm_device *dev = intel_crtc->base.dev;
2120 struct drm_crtc *c;
2121 struct intel_crtc *i;
2122 struct intel_framebuffer *fb;
2123
2124 if (!intel_crtc->base.fb)
2125 return;
2126
2127 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2128 return;
2129
2130 kfree(intel_crtc->base.fb);
Chris Wilsond1a59862014-03-10 08:07:01 +00002131 intel_crtc->base.fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002132
2133 /*
2134 * Failed to alloc the obj, check to see if we should share
2135 * an fb with another CRTC instead
2136 */
2137 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2138 i = to_intel_crtc(c);
2139
2140 if (c == &intel_crtc->base)
2141 continue;
2142
2143 if (!i->active || !c->fb)
2144 continue;
2145
2146 fb = to_intel_framebuffer(c->fb);
2147 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
2148 drm_framebuffer_reference(c->fb);
2149 intel_crtc->base.fb = c->fb;
2150 break;
2151 }
2152 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002153}
2154
Jesse Barnes17638cd2011-06-24 12:19:23 -07002155static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2156 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002157{
2158 struct drm_device *dev = crtc->dev;
2159 struct drm_i915_private *dev_priv = dev->dev_private;
2160 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2161 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002162 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002163 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002164 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002165 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002166 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002167
2168 switch (plane) {
2169 case 0:
2170 case 1:
2171 break;
2172 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002173 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002174 return -EINVAL;
2175 }
2176
2177 intel_fb = to_intel_framebuffer(fb);
2178 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002179
Chris Wilson5eddb702010-09-11 13:48:45 +01002180 reg = DSPCNTR(plane);
2181 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002182 /* Mask out pixel format bits in case we change it */
2183 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002184 switch (fb->pixel_format) {
2185 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002186 dspcntr |= DISPPLANE_8BPP;
2187 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002188 case DRM_FORMAT_XRGB1555:
2189 case DRM_FORMAT_ARGB1555:
2190 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002191 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002192 case DRM_FORMAT_RGB565:
2193 dspcntr |= DISPPLANE_BGRX565;
2194 break;
2195 case DRM_FORMAT_XRGB8888:
2196 case DRM_FORMAT_ARGB8888:
2197 dspcntr |= DISPPLANE_BGRX888;
2198 break;
2199 case DRM_FORMAT_XBGR8888:
2200 case DRM_FORMAT_ABGR8888:
2201 dspcntr |= DISPPLANE_RGBX888;
2202 break;
2203 case DRM_FORMAT_XRGB2101010:
2204 case DRM_FORMAT_ARGB2101010:
2205 dspcntr |= DISPPLANE_BGRX101010;
2206 break;
2207 case DRM_FORMAT_XBGR2101010:
2208 case DRM_FORMAT_ABGR2101010:
2209 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002210 break;
2211 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002212 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002213 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002214
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002215 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002216 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002217 dspcntr |= DISPPLANE_TILED;
2218 else
2219 dspcntr &= ~DISPPLANE_TILED;
2220 }
2221
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002222 if (IS_G4X(dev))
2223 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2224
Chris Wilson5eddb702010-09-11 13:48:45 +01002225 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002226
Daniel Vettere506a0c2012-07-05 12:17:29 +02002227 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002228
Daniel Vetterc2c75132012-07-05 12:17:30 +02002229 if (INTEL_INFO(dev)->gen >= 4) {
2230 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002231 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2232 fb->bits_per_pixel / 8,
2233 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002234 linear_offset -= intel_crtc->dspaddr_offset;
2235 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002236 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002237 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002238
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002239 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2240 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2241 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002242 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002243 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002244 I915_WRITE(DSPSURF(plane),
2245 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002246 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002247 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002248 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002249 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002250 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002251
Jesse Barnes17638cd2011-06-24 12:19:23 -07002252 return 0;
2253}
2254
2255static int ironlake_update_plane(struct drm_crtc *crtc,
2256 struct drm_framebuffer *fb, int x, int y)
2257{
2258 struct drm_device *dev = crtc->dev;
2259 struct drm_i915_private *dev_priv = dev->dev_private;
2260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2261 struct intel_framebuffer *intel_fb;
2262 struct drm_i915_gem_object *obj;
2263 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002264 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002265 u32 dspcntr;
2266 u32 reg;
2267
2268 switch (plane) {
2269 case 0:
2270 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002271 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002272 break;
2273 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002274 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002275 return -EINVAL;
2276 }
2277
2278 intel_fb = to_intel_framebuffer(fb);
2279 obj = intel_fb->obj;
2280
2281 reg = DSPCNTR(plane);
2282 dspcntr = I915_READ(reg);
2283 /* Mask out pixel format bits in case we change it */
2284 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002285 switch (fb->pixel_format) {
2286 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002287 dspcntr |= DISPPLANE_8BPP;
2288 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002289 case DRM_FORMAT_RGB565:
2290 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002291 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002292 case DRM_FORMAT_XRGB8888:
2293 case DRM_FORMAT_ARGB8888:
2294 dspcntr |= DISPPLANE_BGRX888;
2295 break;
2296 case DRM_FORMAT_XBGR8888:
2297 case DRM_FORMAT_ABGR8888:
2298 dspcntr |= DISPPLANE_RGBX888;
2299 break;
2300 case DRM_FORMAT_XRGB2101010:
2301 case DRM_FORMAT_ARGB2101010:
2302 dspcntr |= DISPPLANE_BGRX101010;
2303 break;
2304 case DRM_FORMAT_XBGR2101010:
2305 case DRM_FORMAT_ABGR2101010:
2306 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002307 break;
2308 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002309 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002310 }
2311
2312 if (obj->tiling_mode != I915_TILING_NONE)
2313 dspcntr |= DISPPLANE_TILED;
2314 else
2315 dspcntr &= ~DISPPLANE_TILED;
2316
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002317 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002318 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2319 else
2320 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002321
2322 I915_WRITE(reg, dspcntr);
2323
Daniel Vettere506a0c2012-07-05 12:17:29 +02002324 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002325 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002326 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2327 fb->bits_per_pixel / 8,
2328 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002329 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002330
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002331 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2332 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2333 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002334 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002335 I915_WRITE(DSPSURF(plane),
2336 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002337 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002338 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2339 } else {
2340 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2341 I915_WRITE(DSPLINOFF(plane), linear_offset);
2342 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002343 POSTING_READ(reg);
2344
2345 return 0;
2346}
2347
2348/* Assume fb object is pinned & idle & fenced and just update base pointers */
2349static int
2350intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2351 int x, int y, enum mode_set_atomic state)
2352{
2353 struct drm_device *dev = crtc->dev;
2354 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002355
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002356 if (dev_priv->display.disable_fbc)
2357 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002358 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002359
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002360 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002361}
2362
Ville Syrjälä96a02912013-02-18 19:08:49 +02002363void intel_display_handle_reset(struct drm_device *dev)
2364{
2365 struct drm_i915_private *dev_priv = dev->dev_private;
2366 struct drm_crtc *crtc;
2367
2368 /*
2369 * Flips in the rings have been nuked by the reset,
2370 * so complete all pending flips so that user space
2371 * will get its events and not get stuck.
2372 *
2373 * Also update the base address of all primary
2374 * planes to the the last fb to make sure we're
2375 * showing the correct fb after a reset.
2376 *
2377 * Need to make two loops over the crtcs so that we
2378 * don't try to grab a crtc mutex before the
2379 * pending_flip_queue really got woken up.
2380 */
2381
2382 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2384 enum plane plane = intel_crtc->plane;
2385
2386 intel_prepare_page_flip(dev, plane);
2387 intel_finish_page_flip_plane(dev, plane);
2388 }
2389
2390 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2392
2393 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002394 /*
2395 * FIXME: Once we have proper support for primary planes (and
2396 * disabling them without disabling the entire crtc) allow again
2397 * a NULL crtc->fb.
2398 */
2399 if (intel_crtc->active && crtc->fb)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002400 dev_priv->display.update_plane(crtc, crtc->fb,
2401 crtc->x, crtc->y);
2402 mutex_unlock(&crtc->mutex);
2403 }
2404}
2405
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002406static int
Chris Wilson14667a42012-04-03 17:58:35 +01002407intel_finish_fb(struct drm_framebuffer *old_fb)
2408{
2409 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2410 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2411 bool was_interruptible = dev_priv->mm.interruptible;
2412 int ret;
2413
Chris Wilson14667a42012-04-03 17:58:35 +01002414 /* Big Hammer, we also need to ensure that any pending
2415 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2416 * current scanout is retired before unpinning the old
2417 * framebuffer.
2418 *
2419 * This should only fail upon a hung GPU, in which case we
2420 * can safely continue.
2421 */
2422 dev_priv->mm.interruptible = false;
2423 ret = i915_gem_object_finish_gpu(obj);
2424 dev_priv->mm.interruptible = was_interruptible;
2425
2426 return ret;
2427}
2428
Chris Wilson7d5e3792014-03-04 13:15:08 +00002429static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2430{
2431 struct drm_device *dev = crtc->dev;
2432 struct drm_i915_private *dev_priv = dev->dev_private;
2433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2434 unsigned long flags;
2435 bool pending;
2436
2437 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2438 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2439 return false;
2440
2441 spin_lock_irqsave(&dev->event_lock, flags);
2442 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2443 spin_unlock_irqrestore(&dev->event_lock, flags);
2444
2445 return pending;
2446}
2447
Chris Wilson14667a42012-04-03 17:58:35 +01002448static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002449intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002450 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002451{
2452 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002453 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002455 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002456 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002457
Chris Wilson7d5e3792014-03-04 13:15:08 +00002458 if (intel_crtc_has_pending_flip(crtc)) {
2459 DRM_ERROR("pipe is still busy with an old pageflip\n");
2460 return -EBUSY;
2461 }
2462
Jesse Barnes79e53942008-11-07 14:24:08 -08002463 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002464 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002465 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002466 return 0;
2467 }
2468
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002469 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002470 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2471 plane_name(intel_crtc->plane),
2472 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002473 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002474 }
2475
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002476 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002477 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002478 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002479 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002480 if (ret != 0) {
2481 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002482 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002483 return ret;
2484 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002485
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002486 /*
2487 * Update pipe size and adjust fitter if needed: the reason for this is
2488 * that in compute_mode_changes we check the native mode (not the pfit
2489 * mode) to see if we can flip rather than do a full mode set. In the
2490 * fastboot case, we'll flip, but if we don't update the pipesrc and
2491 * pfit state, we'll end up with a big fb scanned out into the wrong
2492 * sized surface.
2493 *
2494 * To fix this properly, we need to hoist the checks up into
2495 * compute_mode_changes (or above), check the actual pfit state and
2496 * whether the platform allows pfit disable with pipe active, and only
2497 * then update the pipesrc and pfit state, even on the flip path.
2498 */
Jani Nikulad330a952014-01-21 11:24:25 +02002499 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002500 const struct drm_display_mode *adjusted_mode =
2501 &intel_crtc->config.adjusted_mode;
2502
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002503 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002504 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2505 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002506 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002507 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2508 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2509 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2510 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2511 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2512 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002513 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2514 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002515 }
2516
Daniel Vetter94352cf2012-07-05 22:51:56 +02002517 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002518 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002519 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002520 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002521 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002522 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002523 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002524
Daniel Vetter94352cf2012-07-05 22:51:56 +02002525 old_fb = crtc->fb;
2526 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002527 crtc->x = x;
2528 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002529
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002530 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002531 if (intel_crtc->active && old_fb != fb)
2532 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002533 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002534 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002535
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002536 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002537 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002538 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002539
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002540 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002541}
2542
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002543static void intel_fdi_normal_train(struct drm_crtc *crtc)
2544{
2545 struct drm_device *dev = crtc->dev;
2546 struct drm_i915_private *dev_priv = dev->dev_private;
2547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2548 int pipe = intel_crtc->pipe;
2549 u32 reg, temp;
2550
2551 /* enable normal train */
2552 reg = FDI_TX_CTL(pipe);
2553 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002554 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002555 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2556 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002557 } else {
2558 temp &= ~FDI_LINK_TRAIN_NONE;
2559 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002560 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002561 I915_WRITE(reg, temp);
2562
2563 reg = FDI_RX_CTL(pipe);
2564 temp = I915_READ(reg);
2565 if (HAS_PCH_CPT(dev)) {
2566 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2567 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2568 } else {
2569 temp &= ~FDI_LINK_TRAIN_NONE;
2570 temp |= FDI_LINK_TRAIN_NONE;
2571 }
2572 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2573
2574 /* wait one idle pattern time */
2575 POSTING_READ(reg);
2576 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002577
2578 /* IVB wants error correction enabled */
2579 if (IS_IVYBRIDGE(dev))
2580 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2581 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002582}
2583
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002584static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002585{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002586 return crtc->base.enabled && crtc->active &&
2587 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002588}
2589
Daniel Vetter01a415f2012-10-27 15:58:40 +02002590static void ivb_modeset_global_resources(struct drm_device *dev)
2591{
2592 struct drm_i915_private *dev_priv = dev->dev_private;
2593 struct intel_crtc *pipe_B_crtc =
2594 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2595 struct intel_crtc *pipe_C_crtc =
2596 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2597 uint32_t temp;
2598
Daniel Vetter1e833f42013-02-19 22:31:57 +01002599 /*
2600 * When everything is off disable fdi C so that we could enable fdi B
2601 * with all lanes. Note that we don't care about enabled pipes without
2602 * an enabled pch encoder.
2603 */
2604 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2605 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002606 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2607 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2608
2609 temp = I915_READ(SOUTH_CHICKEN1);
2610 temp &= ~FDI_BC_BIFURCATION_SELECT;
2611 DRM_DEBUG_KMS("disabling fdi C rx\n");
2612 I915_WRITE(SOUTH_CHICKEN1, temp);
2613 }
2614}
2615
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002616/* The FDI link training functions for ILK/Ibexpeak. */
2617static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2618{
2619 struct drm_device *dev = crtc->dev;
2620 struct drm_i915_private *dev_priv = dev->dev_private;
2621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2622 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002623 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002624 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002625
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002626 /* FDI needs bits from pipe & plane first */
2627 assert_pipe_enabled(dev_priv, pipe);
2628 assert_plane_enabled(dev_priv, plane);
2629
Adam Jacksone1a44742010-06-25 15:32:14 -04002630 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2631 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 reg = FDI_RX_IMR(pipe);
2633 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002634 temp &= ~FDI_RX_SYMBOL_LOCK;
2635 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002636 I915_WRITE(reg, temp);
2637 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002638 udelay(150);
2639
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002640 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002641 reg = FDI_TX_CTL(pipe);
2642 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002643 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2644 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002645 temp &= ~FDI_LINK_TRAIN_NONE;
2646 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002647 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002648
Chris Wilson5eddb702010-09-11 13:48:45 +01002649 reg = FDI_RX_CTL(pipe);
2650 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002651 temp &= ~FDI_LINK_TRAIN_NONE;
2652 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002653 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2654
2655 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002656 udelay(150);
2657
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002658 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002659 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2660 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2661 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002662
Chris Wilson5eddb702010-09-11 13:48:45 +01002663 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002664 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002665 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002666 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2667
2668 if ((temp & FDI_RX_BIT_LOCK)) {
2669 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002670 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002671 break;
2672 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002673 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002674 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002675 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002676
2677 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002678 reg = FDI_TX_CTL(pipe);
2679 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680 temp &= ~FDI_LINK_TRAIN_NONE;
2681 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002682 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002683
Chris Wilson5eddb702010-09-11 13:48:45 +01002684 reg = FDI_RX_CTL(pipe);
2685 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002686 temp &= ~FDI_LINK_TRAIN_NONE;
2687 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002688 I915_WRITE(reg, temp);
2689
2690 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002691 udelay(150);
2692
Chris Wilson5eddb702010-09-11 13:48:45 +01002693 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002694 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002695 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002696 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2697
2698 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002699 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002700 DRM_DEBUG_KMS("FDI train 2 done.\n");
2701 break;
2702 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002703 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002704 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002705 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002706
2707 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002708
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002709}
2710
Akshay Joshi0206e352011-08-16 15:34:10 -04002711static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002712 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2713 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2714 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2715 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2716};
2717
2718/* The FDI link training functions for SNB/Cougarpoint. */
2719static void gen6_fdi_link_train(struct drm_crtc *crtc)
2720{
2721 struct drm_device *dev = crtc->dev;
2722 struct drm_i915_private *dev_priv = dev->dev_private;
2723 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2724 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002725 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002726
Adam Jacksone1a44742010-06-25 15:32:14 -04002727 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2728 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002729 reg = FDI_RX_IMR(pipe);
2730 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002731 temp &= ~FDI_RX_SYMBOL_LOCK;
2732 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002733 I915_WRITE(reg, temp);
2734
2735 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002736 udelay(150);
2737
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002738 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002739 reg = FDI_TX_CTL(pipe);
2740 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002741 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2742 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002743 temp &= ~FDI_LINK_TRAIN_NONE;
2744 temp |= FDI_LINK_TRAIN_PATTERN_1;
2745 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2746 /* SNB-B */
2747 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002748 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002749
Daniel Vetterd74cf322012-10-26 10:58:13 +02002750 I915_WRITE(FDI_RX_MISC(pipe),
2751 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2752
Chris Wilson5eddb702010-09-11 13:48:45 +01002753 reg = FDI_RX_CTL(pipe);
2754 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002755 if (HAS_PCH_CPT(dev)) {
2756 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2757 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2758 } else {
2759 temp &= ~FDI_LINK_TRAIN_NONE;
2760 temp |= FDI_LINK_TRAIN_PATTERN_1;
2761 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002762 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2763
2764 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002765 udelay(150);
2766
Akshay Joshi0206e352011-08-16 15:34:10 -04002767 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002768 reg = FDI_TX_CTL(pipe);
2769 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002770 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2771 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002772 I915_WRITE(reg, temp);
2773
2774 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002775 udelay(500);
2776
Sean Paulfa37d392012-03-02 12:53:39 -05002777 for (retry = 0; retry < 5; retry++) {
2778 reg = FDI_RX_IIR(pipe);
2779 temp = I915_READ(reg);
2780 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2781 if (temp & FDI_RX_BIT_LOCK) {
2782 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2783 DRM_DEBUG_KMS("FDI train 1 done.\n");
2784 break;
2785 }
2786 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002787 }
Sean Paulfa37d392012-03-02 12:53:39 -05002788 if (retry < 5)
2789 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002790 }
2791 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002792 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002793
2794 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002795 reg = FDI_TX_CTL(pipe);
2796 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002797 temp &= ~FDI_LINK_TRAIN_NONE;
2798 temp |= FDI_LINK_TRAIN_PATTERN_2;
2799 if (IS_GEN6(dev)) {
2800 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2801 /* SNB-B */
2802 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2803 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002804 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002805
Chris Wilson5eddb702010-09-11 13:48:45 +01002806 reg = FDI_RX_CTL(pipe);
2807 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002808 if (HAS_PCH_CPT(dev)) {
2809 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2810 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2811 } else {
2812 temp &= ~FDI_LINK_TRAIN_NONE;
2813 temp |= FDI_LINK_TRAIN_PATTERN_2;
2814 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002815 I915_WRITE(reg, temp);
2816
2817 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002818 udelay(150);
2819
Akshay Joshi0206e352011-08-16 15:34:10 -04002820 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002821 reg = FDI_TX_CTL(pipe);
2822 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002823 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2824 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002825 I915_WRITE(reg, temp);
2826
2827 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002828 udelay(500);
2829
Sean Paulfa37d392012-03-02 12:53:39 -05002830 for (retry = 0; retry < 5; retry++) {
2831 reg = FDI_RX_IIR(pipe);
2832 temp = I915_READ(reg);
2833 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2834 if (temp & FDI_RX_SYMBOL_LOCK) {
2835 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2836 DRM_DEBUG_KMS("FDI train 2 done.\n");
2837 break;
2838 }
2839 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002840 }
Sean Paulfa37d392012-03-02 12:53:39 -05002841 if (retry < 5)
2842 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002843 }
2844 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002845 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002846
2847 DRM_DEBUG_KMS("FDI train done.\n");
2848}
2849
Jesse Barnes357555c2011-04-28 15:09:55 -07002850/* Manual link training for Ivy Bridge A0 parts */
2851static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2852{
2853 struct drm_device *dev = crtc->dev;
2854 struct drm_i915_private *dev_priv = dev->dev_private;
2855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2856 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002857 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002858
2859 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2860 for train result */
2861 reg = FDI_RX_IMR(pipe);
2862 temp = I915_READ(reg);
2863 temp &= ~FDI_RX_SYMBOL_LOCK;
2864 temp &= ~FDI_RX_BIT_LOCK;
2865 I915_WRITE(reg, temp);
2866
2867 POSTING_READ(reg);
2868 udelay(150);
2869
Daniel Vetter01a415f2012-10-27 15:58:40 +02002870 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2871 I915_READ(FDI_RX_IIR(pipe)));
2872
Jesse Barnes139ccd32013-08-19 11:04:55 -07002873 /* Try each vswing and preemphasis setting twice before moving on */
2874 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2875 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002876 reg = FDI_TX_CTL(pipe);
2877 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002878 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2879 temp &= ~FDI_TX_ENABLE;
2880 I915_WRITE(reg, temp);
2881
2882 reg = FDI_RX_CTL(pipe);
2883 temp = I915_READ(reg);
2884 temp &= ~FDI_LINK_TRAIN_AUTO;
2885 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2886 temp &= ~FDI_RX_ENABLE;
2887 I915_WRITE(reg, temp);
2888
2889 /* enable CPU FDI TX and PCH FDI RX */
2890 reg = FDI_TX_CTL(pipe);
2891 temp = I915_READ(reg);
2892 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2893 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2894 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002895 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002896 temp |= snb_b_fdi_train_param[j/2];
2897 temp |= FDI_COMPOSITE_SYNC;
2898 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2899
2900 I915_WRITE(FDI_RX_MISC(pipe),
2901 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2902
2903 reg = FDI_RX_CTL(pipe);
2904 temp = I915_READ(reg);
2905 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2906 temp |= FDI_COMPOSITE_SYNC;
2907 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2908
2909 POSTING_READ(reg);
2910 udelay(1); /* should be 0.5us */
2911
2912 for (i = 0; i < 4; i++) {
2913 reg = FDI_RX_IIR(pipe);
2914 temp = I915_READ(reg);
2915 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2916
2917 if (temp & FDI_RX_BIT_LOCK ||
2918 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2919 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2920 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2921 i);
2922 break;
2923 }
2924 udelay(1); /* should be 0.5us */
2925 }
2926 if (i == 4) {
2927 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2928 continue;
2929 }
2930
2931 /* Train 2 */
2932 reg = FDI_TX_CTL(pipe);
2933 temp = I915_READ(reg);
2934 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2935 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2936 I915_WRITE(reg, temp);
2937
2938 reg = FDI_RX_CTL(pipe);
2939 temp = I915_READ(reg);
2940 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2941 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002942 I915_WRITE(reg, temp);
2943
2944 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002945 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002946
Jesse Barnes139ccd32013-08-19 11:04:55 -07002947 for (i = 0; i < 4; i++) {
2948 reg = FDI_RX_IIR(pipe);
2949 temp = I915_READ(reg);
2950 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002951
Jesse Barnes139ccd32013-08-19 11:04:55 -07002952 if (temp & FDI_RX_SYMBOL_LOCK ||
2953 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2954 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2955 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2956 i);
2957 goto train_done;
2958 }
2959 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002960 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002961 if (i == 4)
2962 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002963 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002964
Jesse Barnes139ccd32013-08-19 11:04:55 -07002965train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002966 DRM_DEBUG_KMS("FDI train done.\n");
2967}
2968
Daniel Vetter88cefb62012-08-12 19:27:14 +02002969static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002970{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002971 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002972 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002973 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002974 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002975
Jesse Barnesc64e3112010-09-10 11:27:03 -07002976
Jesse Barnes0e23b992010-09-10 11:10:00 -07002977 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002978 reg = FDI_RX_CTL(pipe);
2979 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002980 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2981 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002982 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002983 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2984
2985 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002986 udelay(200);
2987
2988 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002989 temp = I915_READ(reg);
2990 I915_WRITE(reg, temp | FDI_PCDCLK);
2991
2992 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002993 udelay(200);
2994
Paulo Zanoni20749732012-11-23 15:30:38 -02002995 /* Enable CPU FDI TX PLL, always on for Ironlake */
2996 reg = FDI_TX_CTL(pipe);
2997 temp = I915_READ(reg);
2998 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2999 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003000
Paulo Zanoni20749732012-11-23 15:30:38 -02003001 POSTING_READ(reg);
3002 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003003 }
3004}
3005
Daniel Vetter88cefb62012-08-12 19:27:14 +02003006static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3007{
3008 struct drm_device *dev = intel_crtc->base.dev;
3009 struct drm_i915_private *dev_priv = dev->dev_private;
3010 int pipe = intel_crtc->pipe;
3011 u32 reg, temp;
3012
3013 /* Switch from PCDclk to Rawclk */
3014 reg = FDI_RX_CTL(pipe);
3015 temp = I915_READ(reg);
3016 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3017
3018 /* Disable CPU FDI TX PLL */
3019 reg = FDI_TX_CTL(pipe);
3020 temp = I915_READ(reg);
3021 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3022
3023 POSTING_READ(reg);
3024 udelay(100);
3025
3026 reg = FDI_RX_CTL(pipe);
3027 temp = I915_READ(reg);
3028 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3029
3030 /* Wait for the clocks to turn off. */
3031 POSTING_READ(reg);
3032 udelay(100);
3033}
3034
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003035static void ironlake_fdi_disable(struct drm_crtc *crtc)
3036{
3037 struct drm_device *dev = crtc->dev;
3038 struct drm_i915_private *dev_priv = dev->dev_private;
3039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3040 int pipe = intel_crtc->pipe;
3041 u32 reg, temp;
3042
3043 /* disable CPU FDI tx and PCH FDI rx */
3044 reg = FDI_TX_CTL(pipe);
3045 temp = I915_READ(reg);
3046 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3047 POSTING_READ(reg);
3048
3049 reg = FDI_RX_CTL(pipe);
3050 temp = I915_READ(reg);
3051 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003052 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003053 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3054
3055 POSTING_READ(reg);
3056 udelay(100);
3057
3058 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003059 if (HAS_PCH_IBX(dev)) {
3060 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003061 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003062
3063 /* still set train pattern 1 */
3064 reg = FDI_TX_CTL(pipe);
3065 temp = I915_READ(reg);
3066 temp &= ~FDI_LINK_TRAIN_NONE;
3067 temp |= FDI_LINK_TRAIN_PATTERN_1;
3068 I915_WRITE(reg, temp);
3069
3070 reg = FDI_RX_CTL(pipe);
3071 temp = I915_READ(reg);
3072 if (HAS_PCH_CPT(dev)) {
3073 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3074 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3075 } else {
3076 temp &= ~FDI_LINK_TRAIN_NONE;
3077 temp |= FDI_LINK_TRAIN_PATTERN_1;
3078 }
3079 /* BPC in FDI rx is consistent with that in PIPECONF */
3080 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003081 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003082 I915_WRITE(reg, temp);
3083
3084 POSTING_READ(reg);
3085 udelay(100);
3086}
3087
Chris Wilson5dce5b932014-01-20 10:17:36 +00003088bool intel_has_pending_fb_unpin(struct drm_device *dev)
3089{
3090 struct intel_crtc *crtc;
3091
3092 /* Note that we don't need to be called with mode_config.lock here
3093 * as our list of CRTC objects is static for the lifetime of the
3094 * device and so cannot disappear as we iterate. Similarly, we can
3095 * happily treat the predicates as racy, atomic checks as userspace
3096 * cannot claim and pin a new fb without at least acquring the
3097 * struct_mutex and so serialising with us.
3098 */
3099 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3100 if (atomic_read(&crtc->unpin_work_count) == 0)
3101 continue;
3102
3103 if (crtc->unpin_work)
3104 intel_wait_for_vblank(dev, crtc->pipe);
3105
3106 return true;
3107 }
3108
3109 return false;
3110}
3111
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003112static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3113{
Chris Wilson0f911282012-04-17 10:05:38 +01003114 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003115 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003116
3117 if (crtc->fb == NULL)
3118 return;
3119
Daniel Vetter2c10d572012-12-20 21:24:07 +01003120 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3121
Chris Wilson5bb61642012-09-27 21:25:58 +01003122 wait_event(dev_priv->pending_flip_queue,
3123 !intel_crtc_has_pending_flip(crtc));
3124
Chris Wilson0f911282012-04-17 10:05:38 +01003125 mutex_lock(&dev->struct_mutex);
3126 intel_finish_fb(crtc->fb);
3127 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003128}
3129
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003130/* Program iCLKIP clock to the desired frequency */
3131static void lpt_program_iclkip(struct drm_crtc *crtc)
3132{
3133 struct drm_device *dev = crtc->dev;
3134 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003135 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003136 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3137 u32 temp;
3138
Daniel Vetter09153002012-12-12 14:06:44 +01003139 mutex_lock(&dev_priv->dpio_lock);
3140
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003141 /* It is necessary to ungate the pixclk gate prior to programming
3142 * the divisors, and gate it back when it is done.
3143 */
3144 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3145
3146 /* Disable SSCCTL */
3147 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003148 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3149 SBI_SSCCTL_DISABLE,
3150 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003151
3152 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003153 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003154 auxdiv = 1;
3155 divsel = 0x41;
3156 phaseinc = 0x20;
3157 } else {
3158 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003159 * but the adjusted_mode->crtc_clock in in KHz. To get the
3160 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003161 * convert the virtual clock precision to KHz here for higher
3162 * precision.
3163 */
3164 u32 iclk_virtual_root_freq = 172800 * 1000;
3165 u32 iclk_pi_range = 64;
3166 u32 desired_divisor, msb_divisor_value, pi_value;
3167
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003168 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003169 msb_divisor_value = desired_divisor / iclk_pi_range;
3170 pi_value = desired_divisor % iclk_pi_range;
3171
3172 auxdiv = 0;
3173 divsel = msb_divisor_value - 2;
3174 phaseinc = pi_value;
3175 }
3176
3177 /* This should not happen with any sane values */
3178 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3179 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3180 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3181 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3182
3183 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003184 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003185 auxdiv,
3186 divsel,
3187 phasedir,
3188 phaseinc);
3189
3190 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003191 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003192 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3193 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3194 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3195 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3196 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3197 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003198 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003199
3200 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003201 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003202 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3203 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003204 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003205
3206 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003207 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003208 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003209 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003210
3211 /* Wait for initialization time */
3212 udelay(24);
3213
3214 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003215
3216 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003217}
3218
Daniel Vetter275f01b22013-05-03 11:49:47 +02003219static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3220 enum pipe pch_transcoder)
3221{
3222 struct drm_device *dev = crtc->base.dev;
3223 struct drm_i915_private *dev_priv = dev->dev_private;
3224 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3225
3226 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3227 I915_READ(HTOTAL(cpu_transcoder)));
3228 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3229 I915_READ(HBLANK(cpu_transcoder)));
3230 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3231 I915_READ(HSYNC(cpu_transcoder)));
3232
3233 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3234 I915_READ(VTOTAL(cpu_transcoder)));
3235 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3236 I915_READ(VBLANK(cpu_transcoder)));
3237 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3238 I915_READ(VSYNC(cpu_transcoder)));
3239 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3240 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3241}
3242
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003243static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3244{
3245 struct drm_i915_private *dev_priv = dev->dev_private;
3246 uint32_t temp;
3247
3248 temp = I915_READ(SOUTH_CHICKEN1);
3249 if (temp & FDI_BC_BIFURCATION_SELECT)
3250 return;
3251
3252 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3253 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3254
3255 temp |= FDI_BC_BIFURCATION_SELECT;
3256 DRM_DEBUG_KMS("enabling fdi C rx\n");
3257 I915_WRITE(SOUTH_CHICKEN1, temp);
3258 POSTING_READ(SOUTH_CHICKEN1);
3259}
3260
3261static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3262{
3263 struct drm_device *dev = intel_crtc->base.dev;
3264 struct drm_i915_private *dev_priv = dev->dev_private;
3265
3266 switch (intel_crtc->pipe) {
3267 case PIPE_A:
3268 break;
3269 case PIPE_B:
3270 if (intel_crtc->config.fdi_lanes > 2)
3271 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3272 else
3273 cpt_enable_fdi_bc_bifurcation(dev);
3274
3275 break;
3276 case PIPE_C:
3277 cpt_enable_fdi_bc_bifurcation(dev);
3278
3279 break;
3280 default:
3281 BUG();
3282 }
3283}
3284
Jesse Barnesf67a5592011-01-05 10:31:48 -08003285/*
3286 * Enable PCH resources required for PCH ports:
3287 * - PCH PLLs
3288 * - FDI training & RX/TX
3289 * - update transcoder timings
3290 * - DP transcoding bits
3291 * - transcoder
3292 */
3293static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003294{
3295 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003296 struct drm_i915_private *dev_priv = dev->dev_private;
3297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3298 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003299 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003300
Daniel Vetterab9412b2013-05-03 11:49:46 +02003301 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003302
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003303 if (IS_IVYBRIDGE(dev))
3304 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3305
Daniel Vettercd986ab2012-10-26 10:58:12 +02003306 /* Write the TU size bits before fdi link training, so that error
3307 * detection works. */
3308 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3309 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3310
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003311 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003312 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003313
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003314 /* We need to program the right clock selection before writing the pixel
3315 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003316 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003317 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003318
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003319 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003320 temp |= TRANS_DPLL_ENABLE(pipe);
3321 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003322 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003323 temp |= sel;
3324 else
3325 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003326 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003327 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003328
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003329 /* XXX: pch pll's can be enabled any time before we enable the PCH
3330 * transcoder, and we actually should do this to not upset any PCH
3331 * transcoder that already use the clock when we share it.
3332 *
3333 * Note that enable_shared_dpll tries to do the right thing, but
3334 * get_shared_dpll unconditionally resets the pll - we need that to have
3335 * the right LVDS enable sequence. */
3336 ironlake_enable_shared_dpll(intel_crtc);
3337
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003338 /* set transcoder timing, panel must allow it */
3339 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003340 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003341
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003342 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003343
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003344 /* For PCH DP, enable TRANS_DP_CTL */
3345 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003346 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3347 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003348 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003349 reg = TRANS_DP_CTL(pipe);
3350 temp = I915_READ(reg);
3351 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003352 TRANS_DP_SYNC_MASK |
3353 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003354 temp |= (TRANS_DP_OUTPUT_ENABLE |
3355 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003356 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003357
3358 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003359 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003360 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003361 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003362
3363 switch (intel_trans_dp_port_sel(crtc)) {
3364 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003365 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003366 break;
3367 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003368 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003369 break;
3370 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003371 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003372 break;
3373 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003374 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003375 }
3376
Chris Wilson5eddb702010-09-11 13:48:45 +01003377 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003378 }
3379
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003380 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003381}
3382
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003383static void lpt_pch_enable(struct drm_crtc *crtc)
3384{
3385 struct drm_device *dev = crtc->dev;
3386 struct drm_i915_private *dev_priv = dev->dev_private;
3387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003388 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003389
Daniel Vetterab9412b2013-05-03 11:49:46 +02003390 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003391
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003392 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003393
Paulo Zanoni0540e482012-10-31 18:12:40 -02003394 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003395 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003396
Paulo Zanoni937bb612012-10-31 18:12:47 -02003397 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003398}
3399
Daniel Vettere2b78262013-06-07 23:10:03 +02003400static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003401{
Daniel Vettere2b78262013-06-07 23:10:03 +02003402 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003403
3404 if (pll == NULL)
3405 return;
3406
3407 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003408 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003409 return;
3410 }
3411
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003412 if (--pll->refcount == 0) {
3413 WARN_ON(pll->on);
3414 WARN_ON(pll->active);
3415 }
3416
Daniel Vettera43f6e02013-06-07 23:10:32 +02003417 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003418}
3419
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003420static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003421{
Daniel Vettere2b78262013-06-07 23:10:03 +02003422 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3423 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3424 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003425
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003426 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003427 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3428 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003429 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003430 }
3431
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003432 if (HAS_PCH_IBX(dev_priv->dev)) {
3433 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003434 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003435 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003436
Daniel Vetter46edb022013-06-05 13:34:12 +02003437 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3438 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003439
3440 goto found;
3441 }
3442
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003443 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3444 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003445
3446 /* Only want to check enabled timings first */
3447 if (pll->refcount == 0)
3448 continue;
3449
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003450 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3451 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003452 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003453 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003454 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003455
3456 goto found;
3457 }
3458 }
3459
3460 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003461 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3462 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003463 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003464 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3465 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003466 goto found;
3467 }
3468 }
3469
3470 return NULL;
3471
3472found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003473 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003474 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3475 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003476
Daniel Vettercdbd2312013-06-05 13:34:03 +02003477 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003478 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3479 sizeof(pll->hw_state));
3480
Daniel Vetter46edb022013-06-05 13:34:12 +02003481 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003482 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003483 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003484
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003485 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003486 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003487 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003488
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003489 return pll;
3490}
3491
Daniel Vettera1520312013-05-03 11:49:50 +02003492static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003493{
3494 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003495 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003496 u32 temp;
3497
3498 temp = I915_READ(dslreg);
3499 udelay(500);
3500 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003501 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003502 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003503 }
3504}
3505
Jesse Barnesb074cec2013-04-25 12:55:02 -07003506static void ironlake_pfit_enable(struct intel_crtc *crtc)
3507{
3508 struct drm_device *dev = crtc->base.dev;
3509 struct drm_i915_private *dev_priv = dev->dev_private;
3510 int pipe = crtc->pipe;
3511
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003512 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003513 /* Force use of hard-coded filter coefficients
3514 * as some pre-programmed values are broken,
3515 * e.g. x201.
3516 */
3517 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3518 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3519 PF_PIPE_SEL_IVB(pipe));
3520 else
3521 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3522 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3523 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003524 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003525}
3526
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003527static void intel_enable_planes(struct drm_crtc *crtc)
3528{
3529 struct drm_device *dev = crtc->dev;
3530 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3531 struct intel_plane *intel_plane;
3532
3533 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3534 if (intel_plane->pipe == pipe)
3535 intel_plane_restore(&intel_plane->base);
3536}
3537
3538static void intel_disable_planes(struct drm_crtc *crtc)
3539{
3540 struct drm_device *dev = crtc->dev;
3541 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3542 struct intel_plane *intel_plane;
3543
3544 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3545 if (intel_plane->pipe == pipe)
3546 intel_plane_disable(&intel_plane->base);
3547}
3548
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003549void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003550{
3551 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3552
3553 if (!crtc->config.ips_enabled)
3554 return;
3555
3556 /* We can only enable IPS after we enable a plane and wait for a vblank.
3557 * We guarantee that the plane is enabled by calling intel_enable_ips
3558 * only after intel_enable_plane. And intel_enable_plane already waits
3559 * for a vblank, so all we need to do here is to enable the IPS bit. */
3560 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003561 if (IS_BROADWELL(crtc->base.dev)) {
3562 mutex_lock(&dev_priv->rps.hw_lock);
3563 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3564 mutex_unlock(&dev_priv->rps.hw_lock);
3565 /* Quoting Art Runyan: "its not safe to expect any particular
3566 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003567 * mailbox." Moreover, the mailbox may return a bogus state,
3568 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003569 */
3570 } else {
3571 I915_WRITE(IPS_CTL, IPS_ENABLE);
3572 /* The bit only becomes 1 in the next vblank, so this wait here
3573 * is essentially intel_wait_for_vblank. If we don't have this
3574 * and don't wait for vblanks until the end of crtc_enable, then
3575 * the HW state readout code will complain that the expected
3576 * IPS_CTL value is not the one we read. */
3577 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3578 DRM_ERROR("Timed out waiting for IPS enable\n");
3579 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003580}
3581
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003582void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003583{
3584 struct drm_device *dev = crtc->base.dev;
3585 struct drm_i915_private *dev_priv = dev->dev_private;
3586
3587 if (!crtc->config.ips_enabled)
3588 return;
3589
3590 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003591 if (IS_BROADWELL(crtc->base.dev)) {
3592 mutex_lock(&dev_priv->rps.hw_lock);
3593 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3594 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnese59150d2014-01-07 13:30:45 -08003595 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003596 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003597 POSTING_READ(IPS_CTL);
3598 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003599
3600 /* We need to wait for a vblank before we can disable the plane. */
3601 intel_wait_for_vblank(dev, crtc->pipe);
3602}
3603
3604/** Loads the palette/gamma unit for the CRTC with the prepared values */
3605static void intel_crtc_load_lut(struct drm_crtc *crtc)
3606{
3607 struct drm_device *dev = crtc->dev;
3608 struct drm_i915_private *dev_priv = dev->dev_private;
3609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3610 enum pipe pipe = intel_crtc->pipe;
3611 int palreg = PALETTE(pipe);
3612 int i;
3613 bool reenable_ips = false;
3614
3615 /* The clocks have to be on to load the palette. */
3616 if (!crtc->enabled || !intel_crtc->active)
3617 return;
3618
3619 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3620 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3621 assert_dsi_pll_enabled(dev_priv);
3622 else
3623 assert_pll_enabled(dev_priv, pipe);
3624 }
3625
3626 /* use legacy palette for Ironlake */
3627 if (HAS_PCH_SPLIT(dev))
3628 palreg = LGC_PALETTE(pipe);
3629
3630 /* Workaround : Do not read or write the pipe palette/gamma data while
3631 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3632 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003633 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003634 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3635 GAMMA_MODE_MODE_SPLIT)) {
3636 hsw_disable_ips(intel_crtc);
3637 reenable_ips = true;
3638 }
3639
3640 for (i = 0; i < 256; i++) {
3641 I915_WRITE(palreg + 4 * i,
3642 (intel_crtc->lut_r[i] << 16) |
3643 (intel_crtc->lut_g[i] << 8) |
3644 intel_crtc->lut_b[i]);
3645 }
3646
3647 if (reenable_ips)
3648 hsw_enable_ips(intel_crtc);
3649}
3650
Jesse Barnesf67a5592011-01-05 10:31:48 -08003651static void ironlake_crtc_enable(struct drm_crtc *crtc)
3652{
3653 struct drm_device *dev = crtc->dev;
3654 struct drm_i915_private *dev_priv = dev->dev_private;
3655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003656 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003657 int pipe = intel_crtc->pipe;
3658 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003659
Daniel Vetter08a48462012-07-02 11:43:47 +02003660 WARN_ON(!crtc->enabled);
3661
Jesse Barnesf67a5592011-01-05 10:31:48 -08003662 if (intel_crtc->active)
3663 return;
3664
3665 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003666
3667 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3668 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3669
Daniel Vetterf6736a12013-06-05 13:34:30 +02003670 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003671 if (encoder->pre_enable)
3672 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003673
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003674 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003675 /* Note: FDI PLL enabling _must_ be done before we enable the
3676 * cpu pipes, hence this is separate from all the other fdi/pch
3677 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003678 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003679 } else {
3680 assert_fdi_tx_disabled(dev_priv, pipe);
3681 assert_fdi_rx_disabled(dev_priv, pipe);
3682 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003683
Jesse Barnesb074cec2013-04-25 12:55:02 -07003684 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003685
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003686 /*
3687 * On ILK+ LUT must be loaded before the pipe is running but with
3688 * clocks enabled
3689 */
3690 intel_crtc_load_lut(crtc);
3691
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003692 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003693 intel_enable_pipe(intel_crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003694 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003695 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003696 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003697
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003698 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003699 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003700
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003701 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003702 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003703 mutex_unlock(&dev->struct_mutex);
3704
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003705 for_each_encoder_on_crtc(dev, crtc, encoder)
3706 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003707
3708 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003709 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003710
3711 /*
3712 * There seems to be a race in PCH platform hw (at least on some
3713 * outputs) where an enabled pipe still completes any pageflip right
3714 * away (as if the pipe is off) instead of waiting for vblank. As soon
3715 * as the first vblank happend, everything works as expected. Hence just
3716 * wait for one vblank before returning to avoid strange things
3717 * happening.
3718 */
3719 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003720}
3721
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003722/* IPS only exists on ULT machines and is tied to pipe A. */
3723static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3724{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003725 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003726}
3727
Ville Syrjälädda9a662013-09-19 17:00:37 -03003728static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3729{
3730 struct drm_device *dev = crtc->dev;
3731 struct drm_i915_private *dev_priv = dev->dev_private;
3732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3733 int pipe = intel_crtc->pipe;
3734 int plane = intel_crtc->plane;
3735
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003736 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003737 intel_enable_planes(crtc);
3738 intel_crtc_update_cursor(crtc, true);
3739
3740 hsw_enable_ips(intel_crtc);
3741
3742 mutex_lock(&dev->struct_mutex);
3743 intel_update_fbc(dev);
3744 mutex_unlock(&dev->struct_mutex);
3745}
3746
3747static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3748{
3749 struct drm_device *dev = crtc->dev;
3750 struct drm_i915_private *dev_priv = dev->dev_private;
3751 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3752 int pipe = intel_crtc->pipe;
3753 int plane = intel_crtc->plane;
3754
3755 intel_crtc_wait_for_pending_flips(crtc);
3756 drm_vblank_off(dev, pipe);
3757
3758 /* FBC must be disabled before disabling the plane on HSW. */
3759 if (dev_priv->fbc.plane == plane)
3760 intel_disable_fbc(dev);
3761
3762 hsw_disable_ips(intel_crtc);
3763
3764 intel_crtc_update_cursor(crtc, false);
3765 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003766 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003767}
3768
Paulo Zanonie4916942013-09-20 16:21:19 -03003769/*
3770 * This implements the workaround described in the "notes" section of the mode
3771 * set sequence documentation. When going from no pipes or single pipe to
3772 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3773 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3774 */
3775static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3776{
3777 struct drm_device *dev = crtc->base.dev;
3778 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3779
3780 /* We want to get the other_active_crtc only if there's only 1 other
3781 * active crtc. */
3782 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3783 if (!crtc_it->active || crtc_it == crtc)
3784 continue;
3785
3786 if (other_active_crtc)
3787 return;
3788
3789 other_active_crtc = crtc_it;
3790 }
3791 if (!other_active_crtc)
3792 return;
3793
3794 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3795 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3796}
3797
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003798static void haswell_crtc_enable(struct drm_crtc *crtc)
3799{
3800 struct drm_device *dev = crtc->dev;
3801 struct drm_i915_private *dev_priv = dev->dev_private;
3802 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3803 struct intel_encoder *encoder;
3804 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003805
3806 WARN_ON(!crtc->enabled);
3807
3808 if (intel_crtc->active)
3809 return;
3810
3811 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003812
3813 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3814 if (intel_crtc->config.has_pch_encoder)
3815 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3816
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003817 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003818 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003819
3820 for_each_encoder_on_crtc(dev, crtc, encoder)
3821 if (encoder->pre_enable)
3822 encoder->pre_enable(encoder);
3823
Paulo Zanoni1f544382012-10-24 11:32:00 -02003824 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003825
Jesse Barnesb074cec2013-04-25 12:55:02 -07003826 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003827
3828 /*
3829 * On ILK+ LUT must be loaded before the pipe is running but with
3830 * clocks enabled
3831 */
3832 intel_crtc_load_lut(crtc);
3833
Paulo Zanoni1f544382012-10-24 11:32:00 -02003834 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003835 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003836
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003837 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003838 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003839
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003840 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003841 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003842
Jani Nikula8807e552013-08-30 19:40:32 +03003843 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003844 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003845 intel_opregion_notify_encoder(encoder, true);
3846 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003847
Paulo Zanonie4916942013-09-20 16:21:19 -03003848 /* If we change the relative order between pipe/planes enabling, we need
3849 * to change the workaround. */
3850 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003851 haswell_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003852}
3853
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003854static void ironlake_pfit_disable(struct intel_crtc *crtc)
3855{
3856 struct drm_device *dev = crtc->base.dev;
3857 struct drm_i915_private *dev_priv = dev->dev_private;
3858 int pipe = crtc->pipe;
3859
3860 /* To avoid upsetting the power well on haswell only disable the pfit if
3861 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003862 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003863 I915_WRITE(PF_CTL(pipe), 0);
3864 I915_WRITE(PF_WIN_POS(pipe), 0);
3865 I915_WRITE(PF_WIN_SZ(pipe), 0);
3866 }
3867}
3868
Jesse Barnes6be4a602010-09-10 10:26:01 -07003869static void ironlake_crtc_disable(struct drm_crtc *crtc)
3870{
3871 struct drm_device *dev = crtc->dev;
3872 struct drm_i915_private *dev_priv = dev->dev_private;
3873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003874 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003875 int pipe = intel_crtc->pipe;
3876 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003877 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003878
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003879
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003880 if (!intel_crtc->active)
3881 return;
3882
Daniel Vetterea9d7582012-07-10 10:42:52 +02003883 for_each_encoder_on_crtc(dev, crtc, encoder)
3884 encoder->disable(encoder);
3885
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003886 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003887 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003888
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003889 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003890 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003891
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003892 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003893 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003894 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003895
Daniel Vetterd925c592013-06-05 13:34:04 +02003896 if (intel_crtc->config.has_pch_encoder)
3897 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3898
Jesse Barnesb24e7172011-01-04 15:09:30 -08003899 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003900
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003901 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003902
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003903 for_each_encoder_on_crtc(dev, crtc, encoder)
3904 if (encoder->post_disable)
3905 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003906
Daniel Vetterd925c592013-06-05 13:34:04 +02003907 if (intel_crtc->config.has_pch_encoder) {
3908 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003909
Daniel Vetterd925c592013-06-05 13:34:04 +02003910 ironlake_disable_pch_transcoder(dev_priv, pipe);
3911 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003912
Daniel Vetterd925c592013-06-05 13:34:04 +02003913 if (HAS_PCH_CPT(dev)) {
3914 /* disable TRANS_DP_CTL */
3915 reg = TRANS_DP_CTL(pipe);
3916 temp = I915_READ(reg);
3917 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3918 TRANS_DP_PORT_SEL_MASK);
3919 temp |= TRANS_DP_PORT_SEL_NONE;
3920 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003921
Daniel Vetterd925c592013-06-05 13:34:04 +02003922 /* disable DPLL_SEL */
3923 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003924 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003925 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003926 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003927
3928 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003929 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003930
3931 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003932 }
3933
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003934 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003935 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003936
3937 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003938 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003939 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003940}
3941
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003942static void haswell_crtc_disable(struct drm_crtc *crtc)
3943{
3944 struct drm_device *dev = crtc->dev;
3945 struct drm_i915_private *dev_priv = dev->dev_private;
3946 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3947 struct intel_encoder *encoder;
3948 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003949 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003950
3951 if (!intel_crtc->active)
3952 return;
3953
Ville Syrjälädda9a662013-09-19 17:00:37 -03003954 haswell_crtc_disable_planes(crtc);
3955
Jani Nikula8807e552013-08-30 19:40:32 +03003956 for_each_encoder_on_crtc(dev, crtc, encoder) {
3957 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003958 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003959 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003960
Paulo Zanoni86642812013-04-12 17:57:57 -03003961 if (intel_crtc->config.has_pch_encoder)
3962 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003963 intel_disable_pipe(dev_priv, pipe);
3964
Paulo Zanoniad80a812012-10-24 16:06:19 -02003965 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003966
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003967 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003968
Paulo Zanoni1f544382012-10-24 11:32:00 -02003969 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003970
3971 for_each_encoder_on_crtc(dev, crtc, encoder)
3972 if (encoder->post_disable)
3973 encoder->post_disable(encoder);
3974
Daniel Vetter88adfff2013-03-28 10:42:01 +01003975 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003976 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003977 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003978 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003979 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003980
3981 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003982 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003983
3984 mutex_lock(&dev->struct_mutex);
3985 intel_update_fbc(dev);
3986 mutex_unlock(&dev->struct_mutex);
3987}
3988
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003989static void ironlake_crtc_off(struct drm_crtc *crtc)
3990{
3991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003992 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003993}
3994
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003995static void haswell_crtc_off(struct drm_crtc *crtc)
3996{
3997 intel_ddi_put_crtc_pll(crtc);
3998}
3999
Daniel Vetter02e792f2009-09-15 22:57:34 +02004000static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4001{
Daniel Vetter02e792f2009-09-15 22:57:34 +02004002 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01004003 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00004004 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02004005
Chris Wilson23f09ce2010-08-12 13:53:37 +01004006 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00004007 dev_priv->mm.interruptible = false;
4008 (void) intel_overlay_switch_off(intel_crtc->overlay);
4009 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01004010 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02004011 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02004012
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01004013 /* Let userspace switch the overlay on again. In most cases userspace
4014 * has to recompute where to put it anyway.
4015 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02004016}
4017
Egbert Eich61bc95c2013-03-04 09:24:38 -05004018/**
4019 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
4020 * cursor plane briefly if not already running after enabling the display
4021 * plane.
4022 * This workaround avoids occasional blank screens when self refresh is
4023 * enabled.
4024 */
4025static void
4026g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
4027{
4028 u32 cntl = I915_READ(CURCNTR(pipe));
4029
4030 if ((cntl & CURSOR_MODE) == 0) {
4031 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
4032
4033 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
4034 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
4035 intel_wait_for_vblank(dev_priv->dev, pipe);
4036 I915_WRITE(CURCNTR(pipe), cntl);
4037 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
4038 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
4039 }
4040}
4041
Jesse Barnes2dd24552013-04-25 12:55:01 -07004042static void i9xx_pfit_enable(struct intel_crtc *crtc)
4043{
4044 struct drm_device *dev = crtc->base.dev;
4045 struct drm_i915_private *dev_priv = dev->dev_private;
4046 struct intel_crtc_config *pipe_config = &crtc->config;
4047
Daniel Vetter328d8e82013-05-08 10:36:31 +02004048 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004049 return;
4050
Daniel Vetterc0b03412013-05-28 12:05:54 +02004051 /*
4052 * The panel fitter should only be adjusted whilst the pipe is disabled,
4053 * according to register description and PRM.
4054 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004055 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4056 assert_pipe_disabled(dev_priv, crtc->pipe);
4057
Jesse Barnesb074cec2013-04-25 12:55:02 -07004058 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4059 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004060
4061 /* Border color in case we don't scale up to the full screen. Black by
4062 * default, change to something else for debugging. */
4063 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004064}
4065
Imre Deak77d22dc2014-03-05 16:20:52 +02004066#define for_each_power_domain(domain, mask) \
4067 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4068 if ((1 << (domain)) & (mask))
4069
Imre Deak319be8a2014-03-04 19:22:57 +02004070enum intel_display_power_domain
4071intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004072{
Imre Deak319be8a2014-03-04 19:22:57 +02004073 struct drm_device *dev = intel_encoder->base.dev;
4074 struct intel_digital_port *intel_dig_port;
4075
4076 switch (intel_encoder->type) {
4077 case INTEL_OUTPUT_UNKNOWN:
4078 /* Only DDI platforms should ever use this output type */
4079 WARN_ON_ONCE(!HAS_DDI(dev));
4080 case INTEL_OUTPUT_DISPLAYPORT:
4081 case INTEL_OUTPUT_HDMI:
4082 case INTEL_OUTPUT_EDP:
4083 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4084 switch (intel_dig_port->port) {
4085 case PORT_A:
4086 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4087 case PORT_B:
4088 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4089 case PORT_C:
4090 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4091 case PORT_D:
4092 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4093 default:
4094 WARN_ON_ONCE(1);
4095 return POWER_DOMAIN_PORT_OTHER;
4096 }
4097 case INTEL_OUTPUT_ANALOG:
4098 return POWER_DOMAIN_PORT_CRT;
4099 case INTEL_OUTPUT_DSI:
4100 return POWER_DOMAIN_PORT_DSI;
4101 default:
4102 return POWER_DOMAIN_PORT_OTHER;
4103 }
4104}
4105
4106static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4107{
4108 struct drm_device *dev = crtc->dev;
4109 struct intel_encoder *intel_encoder;
4110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4111 enum pipe pipe = intel_crtc->pipe;
4112 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004113 unsigned long mask;
4114 enum transcoder transcoder;
4115
4116 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4117
4118 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4119 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4120 if (pfit_enabled)
4121 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4122
Imre Deak319be8a2014-03-04 19:22:57 +02004123 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4124 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4125
Imre Deak77d22dc2014-03-05 16:20:52 +02004126 return mask;
4127}
4128
4129void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4130 bool enable)
4131{
4132 if (dev_priv->power_domains.init_power_on == enable)
4133 return;
4134
4135 if (enable)
4136 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4137 else
4138 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4139
4140 dev_priv->power_domains.init_power_on = enable;
4141}
4142
4143static void modeset_update_crtc_power_domains(struct drm_device *dev)
4144{
4145 struct drm_i915_private *dev_priv = dev->dev_private;
4146 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4147 struct intel_crtc *crtc;
4148
4149 /*
4150 * First get all needed power domains, then put all unneeded, to avoid
4151 * any unnecessary toggling of the power wells.
4152 */
4153 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4154 enum intel_display_power_domain domain;
4155
4156 if (!crtc->base.enabled)
4157 continue;
4158
Imre Deak319be8a2014-03-04 19:22:57 +02004159 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004160
4161 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4162 intel_display_power_get(dev_priv, domain);
4163 }
4164
4165 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4166 enum intel_display_power_domain domain;
4167
4168 for_each_power_domain(domain, crtc->enabled_power_domains)
4169 intel_display_power_put(dev_priv, domain);
4170
4171 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4172 }
4173
4174 intel_display_set_init_power(dev_priv, false);
4175}
4176
Jesse Barnes586f49d2013-11-04 16:06:59 -08004177int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004178{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004179 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004180
Jesse Barnes586f49d2013-11-04 16:06:59 -08004181 /* Obtain SKU information */
4182 mutex_lock(&dev_priv->dpio_lock);
4183 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4184 CCK_FUSE_HPLL_FREQ_MASK;
4185 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004186
Jesse Barnes586f49d2013-11-04 16:06:59 -08004187 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004188}
4189
4190/* Adjust CDclk dividers to allow high res or save power if possible */
4191static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4192{
4193 struct drm_i915_private *dev_priv = dev->dev_private;
4194 u32 val, cmd;
4195
4196 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4197 cmd = 2;
4198 else if (cdclk == 266)
4199 cmd = 1;
4200 else
4201 cmd = 0;
4202
4203 mutex_lock(&dev_priv->rps.hw_lock);
4204 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4205 val &= ~DSPFREQGUAR_MASK;
4206 val |= (cmd << DSPFREQGUAR_SHIFT);
4207 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4208 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4209 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4210 50)) {
4211 DRM_ERROR("timed out waiting for CDclk change\n");
4212 }
4213 mutex_unlock(&dev_priv->rps.hw_lock);
4214
4215 if (cdclk == 400) {
4216 u32 divider, vco;
4217
4218 vco = valleyview_get_vco(dev_priv);
4219 divider = ((vco << 1) / cdclk) - 1;
4220
4221 mutex_lock(&dev_priv->dpio_lock);
4222 /* adjust cdclk divider */
4223 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4224 val &= ~0xf;
4225 val |= divider;
4226 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4227 mutex_unlock(&dev_priv->dpio_lock);
4228 }
4229
4230 mutex_lock(&dev_priv->dpio_lock);
4231 /* adjust self-refresh exit latency value */
4232 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4233 val &= ~0x7f;
4234
4235 /*
4236 * For high bandwidth configs, we set a higher latency in the bunit
4237 * so that the core display fetch happens in time to avoid underruns.
4238 */
4239 if (cdclk == 400)
4240 val |= 4500 / 250; /* 4.5 usec */
4241 else
4242 val |= 3000 / 250; /* 3.0 usec */
4243 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4244 mutex_unlock(&dev_priv->dpio_lock);
4245
4246 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4247 intel_i2c_reset(dev);
4248}
4249
4250static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4251{
4252 int cur_cdclk, vco;
4253 int divider;
4254
4255 vco = valleyview_get_vco(dev_priv);
4256
4257 mutex_lock(&dev_priv->dpio_lock);
4258 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4259 mutex_unlock(&dev_priv->dpio_lock);
4260
4261 divider &= 0xf;
4262
4263 cur_cdclk = (vco << 1) / (divider + 1);
4264
4265 return cur_cdclk;
4266}
4267
4268static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4269 int max_pixclk)
4270{
4271 int cur_cdclk;
4272
4273 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4274
4275 /*
4276 * Really only a few cases to deal with, as only 4 CDclks are supported:
4277 * 200MHz
4278 * 267MHz
4279 * 320MHz
4280 * 400MHz
4281 * So we check to see whether we're above 90% of the lower bin and
4282 * adjust if needed.
4283 */
4284 if (max_pixclk > 288000) {
4285 return 400;
4286 } else if (max_pixclk > 240000) {
4287 return 320;
4288 } else
4289 return 266;
4290 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4291}
4292
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004293/* compute the max pixel clock for new configuration */
4294static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004295{
4296 struct drm_device *dev = dev_priv->dev;
4297 struct intel_crtc *intel_crtc;
4298 int max_pixclk = 0;
4299
4300 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4301 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004302 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004303 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004304 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004305 }
4306
4307 return max_pixclk;
4308}
4309
4310static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004311 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004312{
4313 struct drm_i915_private *dev_priv = dev->dev_private;
4314 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004315 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004316 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4317
4318 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4319 return;
4320
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004321 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004322 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4323 base.head)
4324 if (intel_crtc->base.enabled)
4325 *prepare_pipes |= (1 << intel_crtc->pipe);
4326}
4327
4328static void valleyview_modeset_global_resources(struct drm_device *dev)
4329{
4330 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004331 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004332 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4333 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4334
4335 if (req_cdclk != cur_cdclk)
4336 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004337 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004338}
4339
Jesse Barnes89b667f2013-04-18 14:51:36 -07004340static void valleyview_crtc_enable(struct drm_crtc *crtc)
4341{
4342 struct drm_device *dev = crtc->dev;
4343 struct drm_i915_private *dev_priv = dev->dev_private;
4344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4345 struct intel_encoder *encoder;
4346 int pipe = intel_crtc->pipe;
4347 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004348 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004349
4350 WARN_ON(!crtc->enabled);
4351
4352 if (intel_crtc->active)
4353 return;
4354
4355 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004356
Jesse Barnes89b667f2013-04-18 14:51:36 -07004357 for_each_encoder_on_crtc(dev, crtc, encoder)
4358 if (encoder->pre_pll_enable)
4359 encoder->pre_pll_enable(encoder);
4360
Jani Nikula23538ef2013-08-27 15:12:22 +03004361 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4362
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004363 if (!is_dsi)
4364 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004365
4366 for_each_encoder_on_crtc(dev, crtc, encoder)
4367 if (encoder->pre_enable)
4368 encoder->pre_enable(encoder);
4369
Jesse Barnes2dd24552013-04-25 12:55:01 -07004370 i9xx_pfit_enable(intel_crtc);
4371
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004372 intel_crtc_load_lut(crtc);
4373
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004374 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004375 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004376 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004377 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004378 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004379 intel_crtc_update_cursor(crtc, true);
4380
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004381 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004382
4383 for_each_encoder_on_crtc(dev, crtc, encoder)
4384 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004385}
4386
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004387static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004388{
4389 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004390 struct drm_i915_private *dev_priv = dev->dev_private;
4391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004392 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004393 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004394 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004395
Daniel Vetter08a48462012-07-02 11:43:47 +02004396 WARN_ON(!crtc->enabled);
4397
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004398 if (intel_crtc->active)
4399 return;
4400
4401 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004402
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004403 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004404 if (encoder->pre_enable)
4405 encoder->pre_enable(encoder);
4406
Daniel Vetterf6736a12013-06-05 13:34:30 +02004407 i9xx_enable_pll(intel_crtc);
4408
Jesse Barnes2dd24552013-04-25 12:55:01 -07004409 i9xx_pfit_enable(intel_crtc);
4410
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004411 intel_crtc_load_lut(crtc);
4412
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004413 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004414 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004415 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004416 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004417 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004418 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004419 if (IS_G4X(dev))
4420 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004421 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004422
4423 /* Give the overlay scaler a chance to enable if it's on this pipe */
4424 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004425
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004426 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004427
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004428 for_each_encoder_on_crtc(dev, crtc, encoder)
4429 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004430}
4431
Daniel Vetter87476d62013-04-11 16:29:06 +02004432static void i9xx_pfit_disable(struct intel_crtc *crtc)
4433{
4434 struct drm_device *dev = crtc->base.dev;
4435 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004436
4437 if (!crtc->config.gmch_pfit.control)
4438 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004439
4440 assert_pipe_disabled(dev_priv, crtc->pipe);
4441
Daniel Vetter328d8e82013-05-08 10:36:31 +02004442 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4443 I915_READ(PFIT_CONTROL));
4444 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004445}
4446
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004447static void i9xx_crtc_disable(struct drm_crtc *crtc)
4448{
4449 struct drm_device *dev = crtc->dev;
4450 struct drm_i915_private *dev_priv = dev->dev_private;
4451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004452 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004453 int pipe = intel_crtc->pipe;
4454 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004455
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004456 if (!intel_crtc->active)
4457 return;
4458
Daniel Vetterea9d7582012-07-10 10:42:52 +02004459 for_each_encoder_on_crtc(dev, crtc, encoder)
4460 encoder->disable(encoder);
4461
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004462 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004463 intel_crtc_wait_for_pending_flips(crtc);
4464 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004465
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004466 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004467 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004468
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004469 intel_crtc_dpms_overlay(intel_crtc, false);
4470 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004471 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004472 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004473
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004474 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004475 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004476
Daniel Vetter87476d62013-04-11 16:29:06 +02004477 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004478
Jesse Barnes89b667f2013-04-18 14:51:36 -07004479 for_each_encoder_on_crtc(dev, crtc, encoder)
4480 if (encoder->post_disable)
4481 encoder->post_disable(encoder);
4482
Jesse Barnesf6071162013-10-01 10:41:38 -07004483 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4484 vlv_disable_pll(dev_priv, pipe);
4485 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004486 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004487
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004488 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004489 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004490
Chris Wilson6b383a72010-09-13 13:54:26 +01004491 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004492}
4493
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004494static void i9xx_crtc_off(struct drm_crtc *crtc)
4495{
4496}
4497
Daniel Vetter976f8a22012-07-08 22:34:21 +02004498static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4499 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004500{
4501 struct drm_device *dev = crtc->dev;
4502 struct drm_i915_master_private *master_priv;
4503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4504 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004505
4506 if (!dev->primary->master)
4507 return;
4508
4509 master_priv = dev->primary->master->driver_priv;
4510 if (!master_priv->sarea_priv)
4511 return;
4512
Jesse Barnes79e53942008-11-07 14:24:08 -08004513 switch (pipe) {
4514 case 0:
4515 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4516 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4517 break;
4518 case 1:
4519 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4520 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4521 break;
4522 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004523 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004524 break;
4525 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004526}
4527
Daniel Vetter976f8a22012-07-08 22:34:21 +02004528/**
4529 * Sets the power management mode of the pipe and plane.
4530 */
4531void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004532{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004533 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004534 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004535 struct intel_encoder *intel_encoder;
4536 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004537
Daniel Vetter976f8a22012-07-08 22:34:21 +02004538 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4539 enable |= intel_encoder->connectors_active;
4540
4541 if (enable)
4542 dev_priv->display.crtc_enable(crtc);
4543 else
4544 dev_priv->display.crtc_disable(crtc);
4545
4546 intel_crtc_update_sarea(crtc, enable);
4547}
4548
Daniel Vetter976f8a22012-07-08 22:34:21 +02004549static void intel_crtc_disable(struct drm_crtc *crtc)
4550{
4551 struct drm_device *dev = crtc->dev;
4552 struct drm_connector *connector;
4553 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004554 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004555
4556 /* crtc should still be enabled when we disable it. */
4557 WARN_ON(!crtc->enabled);
4558
4559 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004560 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004561 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004562 dev_priv->display.off(crtc);
4563
Chris Wilson931872f2012-01-16 23:01:13 +00004564 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004565 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004566 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004567
4568 if (crtc->fb) {
4569 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004570 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004571 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004572 crtc->fb = NULL;
4573 }
4574
4575 /* Update computed state. */
4576 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4577 if (!connector->encoder || !connector->encoder->crtc)
4578 continue;
4579
4580 if (connector->encoder->crtc != crtc)
4581 continue;
4582
4583 connector->dpms = DRM_MODE_DPMS_OFF;
4584 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004585 }
4586}
4587
Chris Wilsonea5b2132010-08-04 13:50:23 +01004588void intel_encoder_destroy(struct drm_encoder *encoder)
4589{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004590 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004591
Chris Wilsonea5b2132010-08-04 13:50:23 +01004592 drm_encoder_cleanup(encoder);
4593 kfree(intel_encoder);
4594}
4595
Damien Lespiau92373292013-08-08 22:28:57 +01004596/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004597 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4598 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004599static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004600{
4601 if (mode == DRM_MODE_DPMS_ON) {
4602 encoder->connectors_active = true;
4603
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004604 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004605 } else {
4606 encoder->connectors_active = false;
4607
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004608 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004609 }
4610}
4611
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004612/* Cross check the actual hw state with our own modeset state tracking (and it's
4613 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004614static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004615{
4616 if (connector->get_hw_state(connector)) {
4617 struct intel_encoder *encoder = connector->encoder;
4618 struct drm_crtc *crtc;
4619 bool encoder_enabled;
4620 enum pipe pipe;
4621
4622 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4623 connector->base.base.id,
4624 drm_get_connector_name(&connector->base));
4625
4626 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4627 "wrong connector dpms state\n");
4628 WARN(connector->base.encoder != &encoder->base,
4629 "active connector not linked to encoder\n");
4630 WARN(!encoder->connectors_active,
4631 "encoder->connectors_active not set\n");
4632
4633 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4634 WARN(!encoder_enabled, "encoder not enabled\n");
4635 if (WARN_ON(!encoder->base.crtc))
4636 return;
4637
4638 crtc = encoder->base.crtc;
4639
4640 WARN(!crtc->enabled, "crtc not enabled\n");
4641 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4642 WARN(pipe != to_intel_crtc(crtc)->pipe,
4643 "encoder active on the wrong pipe\n");
4644 }
4645}
4646
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004647/* Even simpler default implementation, if there's really no special case to
4648 * consider. */
4649void intel_connector_dpms(struct drm_connector *connector, int mode)
4650{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004651 /* All the simple cases only support two dpms states. */
4652 if (mode != DRM_MODE_DPMS_ON)
4653 mode = DRM_MODE_DPMS_OFF;
4654
4655 if (mode == connector->dpms)
4656 return;
4657
4658 connector->dpms = mode;
4659
4660 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01004661 if (connector->encoder)
4662 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004663
Daniel Vetterb9805142012-08-31 17:37:33 +02004664 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004665}
4666
Daniel Vetterf0947c32012-07-02 13:10:34 +02004667/* Simple connector->get_hw_state implementation for encoders that support only
4668 * one connector and no cloning and hence the encoder state determines the state
4669 * of the connector. */
4670bool intel_connector_get_hw_state(struct intel_connector *connector)
4671{
Daniel Vetter24929352012-07-02 20:28:59 +02004672 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004673 struct intel_encoder *encoder = connector->encoder;
4674
4675 return encoder->get_hw_state(encoder, &pipe);
4676}
4677
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004678static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4679 struct intel_crtc_config *pipe_config)
4680{
4681 struct drm_i915_private *dev_priv = dev->dev_private;
4682 struct intel_crtc *pipe_B_crtc =
4683 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4684
4685 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4686 pipe_name(pipe), pipe_config->fdi_lanes);
4687 if (pipe_config->fdi_lanes > 4) {
4688 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4689 pipe_name(pipe), pipe_config->fdi_lanes);
4690 return false;
4691 }
4692
Paulo Zanonibafb6552013-11-02 21:07:44 -07004693 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004694 if (pipe_config->fdi_lanes > 2) {
4695 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4696 pipe_config->fdi_lanes);
4697 return false;
4698 } else {
4699 return true;
4700 }
4701 }
4702
4703 if (INTEL_INFO(dev)->num_pipes == 2)
4704 return true;
4705
4706 /* Ivybridge 3 pipe is really complicated */
4707 switch (pipe) {
4708 case PIPE_A:
4709 return true;
4710 case PIPE_B:
4711 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4712 pipe_config->fdi_lanes > 2) {
4713 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4714 pipe_name(pipe), pipe_config->fdi_lanes);
4715 return false;
4716 }
4717 return true;
4718 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004719 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004720 pipe_B_crtc->config.fdi_lanes <= 2) {
4721 if (pipe_config->fdi_lanes > 2) {
4722 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4723 pipe_name(pipe), pipe_config->fdi_lanes);
4724 return false;
4725 }
4726 } else {
4727 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4728 return false;
4729 }
4730 return true;
4731 default:
4732 BUG();
4733 }
4734}
4735
Daniel Vettere29c22c2013-02-21 00:00:16 +01004736#define RETRY 1
4737static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4738 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004739{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004740 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004741 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004742 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004743 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004744
Daniel Vettere29c22c2013-02-21 00:00:16 +01004745retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004746 /* FDI is a binary signal running at ~2.7GHz, encoding
4747 * each output octet as 10 bits. The actual frequency
4748 * is stored as a divider into a 100MHz clock, and the
4749 * mode pixel clock is stored in units of 1KHz.
4750 * Hence the bw of each lane in terms of the mode signal
4751 * is:
4752 */
4753 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4754
Damien Lespiau241bfc32013-09-25 16:45:37 +01004755 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004756
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004757 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004758 pipe_config->pipe_bpp);
4759
4760 pipe_config->fdi_lanes = lane;
4761
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004762 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004763 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004764
Daniel Vettere29c22c2013-02-21 00:00:16 +01004765 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4766 intel_crtc->pipe, pipe_config);
4767 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4768 pipe_config->pipe_bpp -= 2*3;
4769 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4770 pipe_config->pipe_bpp);
4771 needs_recompute = true;
4772 pipe_config->bw_constrained = true;
4773
4774 goto retry;
4775 }
4776
4777 if (needs_recompute)
4778 return RETRY;
4779
4780 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004781}
4782
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004783static void hsw_compute_ips_config(struct intel_crtc *crtc,
4784 struct intel_crtc_config *pipe_config)
4785{
Jani Nikulad330a952014-01-21 11:24:25 +02004786 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004787 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004788 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004789}
4790
Daniel Vettera43f6e02013-06-07 23:10:32 +02004791static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004792 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004793{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004794 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004795 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004796
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004797 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004798 if (INTEL_INFO(dev)->gen < 4) {
4799 struct drm_i915_private *dev_priv = dev->dev_private;
4800 int clock_limit =
4801 dev_priv->display.get_display_clock_speed(dev);
4802
4803 /*
4804 * Enable pixel doubling when the dot clock
4805 * is > 90% of the (display) core speed.
4806 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004807 * GDG double wide on either pipe,
4808 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004809 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004810 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004811 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004812 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004813 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004814 }
4815
Damien Lespiau241bfc32013-09-25 16:45:37 +01004816 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004817 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004818 }
Chris Wilson89749352010-09-12 18:25:19 +01004819
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004820 /*
4821 * Pipe horizontal size must be even in:
4822 * - DVO ganged mode
4823 * - LVDS dual channel mode
4824 * - Double wide pipe
4825 */
4826 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4827 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4828 pipe_config->pipe_src_w &= ~1;
4829
Damien Lespiau8693a822013-05-03 18:48:11 +01004830 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4831 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004832 */
4833 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4834 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004835 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004836
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004837 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004838 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004839 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004840 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4841 * for lvds. */
4842 pipe_config->pipe_bpp = 8*3;
4843 }
4844
Damien Lespiauf5adf942013-06-24 18:29:34 +01004845 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004846 hsw_compute_ips_config(crtc, pipe_config);
4847
4848 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4849 * clock survives for now. */
4850 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4851 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004852
Daniel Vetter877d48d2013-04-19 11:24:43 +02004853 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004854 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004855
Daniel Vettere29c22c2013-02-21 00:00:16 +01004856 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004857}
4858
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004859static int valleyview_get_display_clock_speed(struct drm_device *dev)
4860{
4861 return 400000; /* FIXME */
4862}
4863
Jesse Barnese70236a2009-09-21 10:42:27 -07004864static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004865{
Jesse Barnese70236a2009-09-21 10:42:27 -07004866 return 400000;
4867}
Jesse Barnes79e53942008-11-07 14:24:08 -08004868
Jesse Barnese70236a2009-09-21 10:42:27 -07004869static int i915_get_display_clock_speed(struct drm_device *dev)
4870{
4871 return 333000;
4872}
Jesse Barnes79e53942008-11-07 14:24:08 -08004873
Jesse Barnese70236a2009-09-21 10:42:27 -07004874static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4875{
4876 return 200000;
4877}
Jesse Barnes79e53942008-11-07 14:24:08 -08004878
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004879static int pnv_get_display_clock_speed(struct drm_device *dev)
4880{
4881 u16 gcfgc = 0;
4882
4883 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4884
4885 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4886 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4887 return 267000;
4888 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4889 return 333000;
4890 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4891 return 444000;
4892 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4893 return 200000;
4894 default:
4895 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4896 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4897 return 133000;
4898 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4899 return 167000;
4900 }
4901}
4902
Jesse Barnese70236a2009-09-21 10:42:27 -07004903static int i915gm_get_display_clock_speed(struct drm_device *dev)
4904{
4905 u16 gcfgc = 0;
4906
4907 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4908
4909 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004910 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004911 else {
4912 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4913 case GC_DISPLAY_CLOCK_333_MHZ:
4914 return 333000;
4915 default:
4916 case GC_DISPLAY_CLOCK_190_200_MHZ:
4917 return 190000;
4918 }
4919 }
4920}
Jesse Barnes79e53942008-11-07 14:24:08 -08004921
Jesse Barnese70236a2009-09-21 10:42:27 -07004922static int i865_get_display_clock_speed(struct drm_device *dev)
4923{
4924 return 266000;
4925}
4926
4927static int i855_get_display_clock_speed(struct drm_device *dev)
4928{
4929 u16 hpllcc = 0;
4930 /* Assume that the hardware is in the high speed state. This
4931 * should be the default.
4932 */
4933 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4934 case GC_CLOCK_133_200:
4935 case GC_CLOCK_100_200:
4936 return 200000;
4937 case GC_CLOCK_166_250:
4938 return 250000;
4939 case GC_CLOCK_100_133:
4940 return 133000;
4941 }
4942
4943 /* Shouldn't happen */
4944 return 0;
4945}
4946
4947static int i830_get_display_clock_speed(struct drm_device *dev)
4948{
4949 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004950}
4951
Zhenyu Wang2c072452009-06-05 15:38:42 +08004952static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004953intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004954{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004955 while (*num > DATA_LINK_M_N_MASK ||
4956 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004957 *num >>= 1;
4958 *den >>= 1;
4959 }
4960}
4961
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004962static void compute_m_n(unsigned int m, unsigned int n,
4963 uint32_t *ret_m, uint32_t *ret_n)
4964{
4965 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4966 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4967 intel_reduce_m_n_ratio(ret_m, ret_n);
4968}
4969
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004970void
4971intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4972 int pixel_clock, int link_clock,
4973 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004974{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004975 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004976
4977 compute_m_n(bits_per_pixel * pixel_clock,
4978 link_clock * nlanes * 8,
4979 &m_n->gmch_m, &m_n->gmch_n);
4980
4981 compute_m_n(pixel_clock, link_clock,
4982 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004983}
4984
Chris Wilsona7615032011-01-12 17:04:08 +00004985static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4986{
Jani Nikulad330a952014-01-21 11:24:25 +02004987 if (i915.panel_use_ssc >= 0)
4988 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004989 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004990 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004991}
4992
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004993static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4994{
4995 struct drm_device *dev = crtc->dev;
4996 struct drm_i915_private *dev_priv = dev->dev_private;
4997 int refclk;
4998
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004999 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005000 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005001 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005002 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005003 refclk = dev_priv->vbt.lvds_ssc_freq;
5004 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005005 } else if (!IS_GEN2(dev)) {
5006 refclk = 96000;
5007 } else {
5008 refclk = 48000;
5009 }
5010
5011 return refclk;
5012}
5013
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005014static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005015{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005016 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005017}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005018
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005019static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5020{
5021 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005022}
5023
Daniel Vetterf47709a2013-03-28 10:42:02 +01005024static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005025 intel_clock_t *reduced_clock)
5026{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005027 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005028 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005029 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005030 u32 fp, fp2 = 0;
5031
5032 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005033 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005034 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005035 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005036 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005037 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005038 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005039 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005040 }
5041
5042 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005043 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005044
Daniel Vetterf47709a2013-03-28 10:42:02 +01005045 crtc->lowfreq_avail = false;
5046 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005047 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005048 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005049 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005050 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005051 } else {
5052 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005053 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005054 }
5055}
5056
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005057static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5058 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005059{
5060 u32 reg_val;
5061
5062 /*
5063 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5064 * and set it to a reasonable value instead.
5065 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005066 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005067 reg_val &= 0xffffff00;
5068 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005069 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005070
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005071 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005072 reg_val &= 0x8cffffff;
5073 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005074 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005075
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005076 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005077 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005078 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005079
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005080 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005081 reg_val &= 0x00ffffff;
5082 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005083 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005084}
5085
Daniel Vetterb5518422013-05-03 11:49:48 +02005086static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5087 struct intel_link_m_n *m_n)
5088{
5089 struct drm_device *dev = crtc->base.dev;
5090 struct drm_i915_private *dev_priv = dev->dev_private;
5091 int pipe = crtc->pipe;
5092
Daniel Vettere3b95f12013-05-03 11:49:49 +02005093 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5094 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5095 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5096 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005097}
5098
5099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5100 struct intel_link_m_n *m_n)
5101{
5102 struct drm_device *dev = crtc->base.dev;
5103 struct drm_i915_private *dev_priv = dev->dev_private;
5104 int pipe = crtc->pipe;
5105 enum transcoder transcoder = crtc->config.cpu_transcoder;
5106
5107 if (INTEL_INFO(dev)->gen >= 5) {
5108 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5109 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5110 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5111 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5112 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005113 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5114 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5115 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5116 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005117 }
5118}
5119
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005120static void intel_dp_set_m_n(struct intel_crtc *crtc)
5121{
5122 if (crtc->config.has_pch_encoder)
5123 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5124 else
5125 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5126}
5127
Daniel Vetterf47709a2013-03-28 10:42:02 +01005128static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005129{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005130 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005131 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005132 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005133 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005134 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005135 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005136
Daniel Vetter09153002012-12-12 14:06:44 +01005137 mutex_lock(&dev_priv->dpio_lock);
5138
Daniel Vetterf47709a2013-03-28 10:42:02 +01005139 bestn = crtc->config.dpll.n;
5140 bestm1 = crtc->config.dpll.m1;
5141 bestm2 = crtc->config.dpll.m2;
5142 bestp1 = crtc->config.dpll.p1;
5143 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005144
Jesse Barnes89b667f2013-04-18 14:51:36 -07005145 /* See eDP HDMI DPIO driver vbios notes doc */
5146
5147 /* PLL B needs special handling */
5148 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005149 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005150
5151 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005152 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005153
5154 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005155 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005156 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005157 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005158
5159 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005160 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005161
5162 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005163 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5164 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5165 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005166 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005167
5168 /*
5169 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5170 * but we don't support that).
5171 * Note: don't use the DAC post divider as it seems unstable.
5172 */
5173 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005174 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005175
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005176 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005177 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005178
Jesse Barnes89b667f2013-04-18 14:51:36 -07005179 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005180 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005181 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005182 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005183 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005184 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005185 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005186 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005187 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005188
Jesse Barnes89b667f2013-04-18 14:51:36 -07005189 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5190 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5191 /* Use SSC source */
5192 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005193 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005194 0x0df40000);
5195 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005196 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005197 0x0df70000);
5198 } else { /* HDMI or VGA */
5199 /* Use bend source */
5200 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005201 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005202 0x0df70000);
5203 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005204 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005205 0x0df40000);
5206 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005207
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005208 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005209 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5210 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5211 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5212 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005213 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005214
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005215 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005216
Imre Deake5cbfbf2014-01-09 17:08:16 +02005217 /*
5218 * Enable DPIO clock input. We should never disable the reference
5219 * clock for pipe B, since VGA hotplug / manual detection depends
5220 * on it.
5221 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005222 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5223 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005224 /* We should never disable this, set it here for state tracking */
5225 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005226 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005227 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005228 crtc->config.dpll_hw_state.dpll = dpll;
5229
Daniel Vetteref1b4602013-06-01 17:17:04 +02005230 dpll_md = (crtc->config.pixel_multiplier - 1)
5231 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005232 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5233
Daniel Vetterf47709a2013-03-28 10:42:02 +01005234 if (crtc->config.has_dp_encoder)
5235 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305236
Daniel Vetter09153002012-12-12 14:06:44 +01005237 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005238}
5239
Daniel Vetterf47709a2013-03-28 10:42:02 +01005240static void i9xx_update_pll(struct intel_crtc *crtc,
5241 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005242 int num_connectors)
5243{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005244 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005245 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005246 u32 dpll;
5247 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005248 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005249
Daniel Vetterf47709a2013-03-28 10:42:02 +01005250 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305251
Daniel Vetterf47709a2013-03-28 10:42:02 +01005252 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5253 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005254
5255 dpll = DPLL_VGA_MODE_DIS;
5256
Daniel Vetterf47709a2013-03-28 10:42:02 +01005257 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005258 dpll |= DPLLB_MODE_LVDS;
5259 else
5260 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005261
Daniel Vetteref1b4602013-06-01 17:17:04 +02005262 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005263 dpll |= (crtc->config.pixel_multiplier - 1)
5264 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005265 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005266
5267 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005268 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005269
Daniel Vetterf47709a2013-03-28 10:42:02 +01005270 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005271 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005272
5273 /* compute bitmask from p1 value */
5274 if (IS_PINEVIEW(dev))
5275 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5276 else {
5277 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5278 if (IS_G4X(dev) && reduced_clock)
5279 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5280 }
5281 switch (clock->p2) {
5282 case 5:
5283 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5284 break;
5285 case 7:
5286 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5287 break;
5288 case 10:
5289 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5290 break;
5291 case 14:
5292 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5293 break;
5294 }
5295 if (INTEL_INFO(dev)->gen >= 4)
5296 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5297
Daniel Vetter09ede542013-04-30 14:01:45 +02005298 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005299 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005300 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005301 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5302 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5303 else
5304 dpll |= PLL_REF_INPUT_DREFCLK;
5305
5306 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005307 crtc->config.dpll_hw_state.dpll = dpll;
5308
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005309 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005310 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5311 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005312 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005313 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005314
5315 if (crtc->config.has_dp_encoder)
5316 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005317}
5318
Daniel Vetterf47709a2013-03-28 10:42:02 +01005319static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005320 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005321 int num_connectors)
5322{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005323 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005324 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005325 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005326 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005327
Daniel Vetterf47709a2013-03-28 10:42:02 +01005328 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305329
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005330 dpll = DPLL_VGA_MODE_DIS;
5331
Daniel Vetterf47709a2013-03-28 10:42:02 +01005332 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005333 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5334 } else {
5335 if (clock->p1 == 2)
5336 dpll |= PLL_P1_DIVIDE_BY_TWO;
5337 else
5338 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5339 if (clock->p2 == 4)
5340 dpll |= PLL_P2_DIVIDE_BY_4;
5341 }
5342
Daniel Vetter4a33e482013-07-06 12:52:05 +02005343 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5344 dpll |= DPLL_DVO_2X_MODE;
5345
Daniel Vetterf47709a2013-03-28 10:42:02 +01005346 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005347 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5348 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5349 else
5350 dpll |= PLL_REF_INPUT_DREFCLK;
5351
5352 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005353 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005354}
5355
Daniel Vetter8a654f32013-06-01 17:16:22 +02005356static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005357{
5358 struct drm_device *dev = intel_crtc->base.dev;
5359 struct drm_i915_private *dev_priv = dev->dev_private;
5360 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005361 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005362 struct drm_display_mode *adjusted_mode =
5363 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005364 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5365
5366 /* We need to be careful not to changed the adjusted mode, for otherwise
5367 * the hw state checker will get angry at the mismatch. */
5368 crtc_vtotal = adjusted_mode->crtc_vtotal;
5369 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005370
5371 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5372 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005373 crtc_vtotal -= 1;
5374 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005375 vsyncshift = adjusted_mode->crtc_hsync_start
5376 - adjusted_mode->crtc_htotal / 2;
5377 } else {
5378 vsyncshift = 0;
5379 }
5380
5381 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005382 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005383
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005384 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005385 (adjusted_mode->crtc_hdisplay - 1) |
5386 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005387 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005388 (adjusted_mode->crtc_hblank_start - 1) |
5389 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005390 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005391 (adjusted_mode->crtc_hsync_start - 1) |
5392 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5393
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005394 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005395 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005396 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005397 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005398 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005399 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005400 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005401 (adjusted_mode->crtc_vsync_start - 1) |
5402 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5403
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005404 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5405 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5406 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5407 * bits. */
5408 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5409 (pipe == PIPE_B || pipe == PIPE_C))
5410 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5411
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005412 /* pipesrc controls the size that is scaled from, which should
5413 * always be the user's requested size.
5414 */
5415 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005416 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5417 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005418}
5419
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005420static void intel_get_pipe_timings(struct intel_crtc *crtc,
5421 struct intel_crtc_config *pipe_config)
5422{
5423 struct drm_device *dev = crtc->base.dev;
5424 struct drm_i915_private *dev_priv = dev->dev_private;
5425 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5426 uint32_t tmp;
5427
5428 tmp = I915_READ(HTOTAL(cpu_transcoder));
5429 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5430 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5431 tmp = I915_READ(HBLANK(cpu_transcoder));
5432 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5433 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5434 tmp = I915_READ(HSYNC(cpu_transcoder));
5435 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5436 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5437
5438 tmp = I915_READ(VTOTAL(cpu_transcoder));
5439 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5440 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5441 tmp = I915_READ(VBLANK(cpu_transcoder));
5442 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5443 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5444 tmp = I915_READ(VSYNC(cpu_transcoder));
5445 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5446 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5447
5448 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5449 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5450 pipe_config->adjusted_mode.crtc_vtotal += 1;
5451 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5452 }
5453
5454 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005455 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5456 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5457
5458 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5459 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005460}
5461
Daniel Vetterf6a83282014-02-11 15:28:57 -08005462void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5463 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005464{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005465 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5466 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5467 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5468 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005469
Daniel Vetterf6a83282014-02-11 15:28:57 -08005470 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5471 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5472 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5473 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005474
Daniel Vetterf6a83282014-02-11 15:28:57 -08005475 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005476
Daniel Vetterf6a83282014-02-11 15:28:57 -08005477 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5478 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005479}
5480
Daniel Vetter84b046f2013-02-19 18:48:54 +01005481static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5482{
5483 struct drm_device *dev = intel_crtc->base.dev;
5484 struct drm_i915_private *dev_priv = dev->dev_private;
5485 uint32_t pipeconf;
5486
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005487 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005488
Daniel Vetter67c72a12013-09-24 11:46:14 +02005489 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5490 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5491 pipeconf |= PIPECONF_ENABLE;
5492
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005493 if (intel_crtc->config.double_wide)
5494 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005495
Daniel Vetterff9ce462013-04-24 14:57:17 +02005496 /* only g4x and later have fancy bpc/dither controls */
5497 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005498 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5499 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5500 pipeconf |= PIPECONF_DITHER_EN |
5501 PIPECONF_DITHER_TYPE_SP;
5502
5503 switch (intel_crtc->config.pipe_bpp) {
5504 case 18:
5505 pipeconf |= PIPECONF_6BPC;
5506 break;
5507 case 24:
5508 pipeconf |= PIPECONF_8BPC;
5509 break;
5510 case 30:
5511 pipeconf |= PIPECONF_10BPC;
5512 break;
5513 default:
5514 /* Case prevented by intel_choose_pipe_bpp_dither. */
5515 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005516 }
5517 }
5518
5519 if (HAS_PIPE_CXSR(dev)) {
5520 if (intel_crtc->lowfreq_avail) {
5521 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5522 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5523 } else {
5524 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005525 }
5526 }
5527
Daniel Vetter84b046f2013-02-19 18:48:54 +01005528 if (!IS_GEN2(dev) &&
5529 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5530 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5531 else
5532 pipeconf |= PIPECONF_PROGRESSIVE;
5533
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005534 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5535 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005536
Daniel Vetter84b046f2013-02-19 18:48:54 +01005537 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5538 POSTING_READ(PIPECONF(intel_crtc->pipe));
5539}
5540
Eric Anholtf564048e2011-03-30 13:01:02 -07005541static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005542 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005543 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005544{
5545 struct drm_device *dev = crtc->dev;
5546 struct drm_i915_private *dev_priv = dev->dev_private;
5547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5548 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005549 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005550 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005551 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005552 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02005553 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005554 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005555 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005556 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005557 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005558
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005559 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005560 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005561 case INTEL_OUTPUT_LVDS:
5562 is_lvds = true;
5563 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005564 case INTEL_OUTPUT_DSI:
5565 is_dsi = true;
5566 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005567 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005568
Eric Anholtc751ce42010-03-25 11:48:48 -07005569 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005570 }
5571
Jani Nikulaf2335332013-09-13 11:03:09 +03005572 if (is_dsi)
5573 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005574
Jani Nikulaf2335332013-09-13 11:03:09 +03005575 if (!intel_crtc->config.clock_set) {
5576 refclk = i9xx_get_refclk(crtc, num_connectors);
5577
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005578 /*
5579 * Returns a set of divisors for the desired target clock with
5580 * the given refclk, or FALSE. The returned values represent
5581 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5582 * 2) / p1 / p2.
5583 */
5584 limit = intel_limit(crtc, refclk);
5585 ok = dev_priv->display.find_dpll(limit, crtc,
5586 intel_crtc->config.port_clock,
5587 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005588 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005589 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5590 return -EINVAL;
5591 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005592
Jani Nikulaf2335332013-09-13 11:03:09 +03005593 if (is_lvds && dev_priv->lvds_downclock_avail) {
5594 /*
5595 * Ensure we match the reduced clock's P to the target
5596 * clock. If the clocks don't match, we can't switch
5597 * the display clock by using the FP0/FP1. In such case
5598 * we will disable the LVDS downclock feature.
5599 */
5600 has_reduced_clock =
5601 dev_priv->display.find_dpll(limit, crtc,
5602 dev_priv->lvds_downclock,
5603 refclk, &clock,
5604 &reduced_clock);
5605 }
5606 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005607 intel_crtc->config.dpll.n = clock.n;
5608 intel_crtc->config.dpll.m1 = clock.m1;
5609 intel_crtc->config.dpll.m2 = clock.m2;
5610 intel_crtc->config.dpll.p1 = clock.p1;
5611 intel_crtc->config.dpll.p2 = clock.p2;
5612 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005613
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005614 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005615 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305616 has_reduced_clock ? &reduced_clock : NULL,
5617 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005618 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005619 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005620 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005621 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005622 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005623 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005624 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005625
Jani Nikulaf2335332013-09-13 11:03:09 +03005626skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005627 /* Set up the display plane register */
5628 dspcntr = DISPPLANE_GAMMA_ENABLE;
5629
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005630 if (!IS_VALLEYVIEW(dev)) {
5631 if (pipe == 0)
5632 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5633 else
5634 dspcntr |= DISPPLANE_SEL_PIPE_B;
5635 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005636
Daniel Vetter8a654f32013-06-01 17:16:22 +02005637 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005638
5639 /* pipesrc and dspsize control the size that is scaled from,
5640 * which should always be the user's requested size.
5641 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005642 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005643 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5644 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005645 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005646
Daniel Vetter84b046f2013-02-19 18:48:54 +01005647 i9xx_set_pipeconf(intel_crtc);
5648
Eric Anholtf564048e2011-03-30 13:01:02 -07005649 I915_WRITE(DSPCNTR(plane), dspcntr);
5650 POSTING_READ(DSPCNTR(plane));
5651
Daniel Vetter94352cf2012-07-05 22:51:56 +02005652 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005653
Eric Anholtf564048e2011-03-30 13:01:02 -07005654 return ret;
5655}
5656
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005657static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5658 struct intel_crtc_config *pipe_config)
5659{
5660 struct drm_device *dev = crtc->base.dev;
5661 struct drm_i915_private *dev_priv = dev->dev_private;
5662 uint32_t tmp;
5663
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005664 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5665 return;
5666
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005667 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005668 if (!(tmp & PFIT_ENABLE))
5669 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005670
Daniel Vetter06922822013-07-11 13:35:40 +02005671 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005672 if (INTEL_INFO(dev)->gen < 4) {
5673 if (crtc->pipe != PIPE_B)
5674 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005675 } else {
5676 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5677 return;
5678 }
5679
Daniel Vetter06922822013-07-11 13:35:40 +02005680 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005681 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5682 if (INTEL_INFO(dev)->gen < 5)
5683 pipe_config->gmch_pfit.lvds_border_bits =
5684 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5685}
5686
Jesse Barnesacbec812013-09-20 11:29:32 -07005687static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5688 struct intel_crtc_config *pipe_config)
5689{
5690 struct drm_device *dev = crtc->base.dev;
5691 struct drm_i915_private *dev_priv = dev->dev_private;
5692 int pipe = pipe_config->cpu_transcoder;
5693 intel_clock_t clock;
5694 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005695 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005696
5697 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005698 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005699 mutex_unlock(&dev_priv->dpio_lock);
5700
5701 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5702 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5703 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5704 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5705 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5706
Ville Syrjäläf6466282013-10-14 14:50:31 +03005707 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005708
Ville Syrjäläf6466282013-10-14 14:50:31 +03005709 /* clock.dot is the fast clock */
5710 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005711}
5712
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005713static void i9xx_get_plane_config(struct intel_crtc *crtc,
5714 struct intel_plane_config *plane_config)
5715{
5716 struct drm_device *dev = crtc->base.dev;
5717 struct drm_i915_private *dev_priv = dev->dev_private;
5718 u32 val, base, offset;
5719 int pipe = crtc->pipe, plane = crtc->plane;
5720 int fourcc, pixel_format;
5721 int aligned_height;
5722
Jesse Barnes484b41d2014-03-07 08:57:55 -08005723 crtc->base.fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5724 if (!crtc->base.fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005725 DRM_DEBUG_KMS("failed to alloc fb\n");
5726 return;
5727 }
5728
5729 val = I915_READ(DSPCNTR(plane));
5730
5731 if (INTEL_INFO(dev)->gen >= 4)
5732 if (val & DISPPLANE_TILED)
5733 plane_config->tiled = true;
5734
5735 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5736 fourcc = intel_format_to_fourcc(pixel_format);
Jesse Barnes484b41d2014-03-07 08:57:55 -08005737 crtc->base.fb->pixel_format = fourcc;
5738 crtc->base.fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005739 drm_format_plane_cpp(fourcc, 0) * 8;
5740
5741 if (INTEL_INFO(dev)->gen >= 4) {
5742 if (plane_config->tiled)
5743 offset = I915_READ(DSPTILEOFF(plane));
5744 else
5745 offset = I915_READ(DSPLINOFF(plane));
5746 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5747 } else {
5748 base = I915_READ(DSPADDR(plane));
5749 }
5750 plane_config->base = base;
5751
5752 val = I915_READ(PIPESRC(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08005753 crtc->base.fb->width = ((val >> 16) & 0xfff) + 1;
5754 crtc->base.fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005755
5756 val = I915_READ(DSPSTRIDE(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08005757 crtc->base.fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005758
Jesse Barnes484b41d2014-03-07 08:57:55 -08005759 aligned_height = intel_align_height(dev, crtc->base.fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005760 plane_config->tiled);
5761
Jesse Barnes484b41d2014-03-07 08:57:55 -08005762 plane_config->size = ALIGN(crtc->base.fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005763 aligned_height, PAGE_SIZE);
5764
5765 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Jesse Barnes484b41d2014-03-07 08:57:55 -08005766 pipe, plane, crtc->base.fb->width,
5767 crtc->base.fb->height,
5768 crtc->base.fb->bits_per_pixel, base,
5769 crtc->base.fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005770 plane_config->size);
5771
5772}
5773
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005774static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5775 struct intel_crtc_config *pipe_config)
5776{
5777 struct drm_device *dev = crtc->base.dev;
5778 struct drm_i915_private *dev_priv = dev->dev_private;
5779 uint32_t tmp;
5780
Imre Deakb5482bd2014-03-05 16:20:55 +02005781 if (!intel_display_power_enabled(dev_priv,
5782 POWER_DOMAIN_PIPE(crtc->pipe)))
5783 return false;
5784
Daniel Vettere143a212013-07-04 12:01:15 +02005785 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005786 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005787
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005788 tmp = I915_READ(PIPECONF(crtc->pipe));
5789 if (!(tmp & PIPECONF_ENABLE))
5790 return false;
5791
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005792 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5793 switch (tmp & PIPECONF_BPC_MASK) {
5794 case PIPECONF_6BPC:
5795 pipe_config->pipe_bpp = 18;
5796 break;
5797 case PIPECONF_8BPC:
5798 pipe_config->pipe_bpp = 24;
5799 break;
5800 case PIPECONF_10BPC:
5801 pipe_config->pipe_bpp = 30;
5802 break;
5803 default:
5804 break;
5805 }
5806 }
5807
Ville Syrjälä282740f2013-09-04 18:30:03 +03005808 if (INTEL_INFO(dev)->gen < 4)
5809 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5810
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005811 intel_get_pipe_timings(crtc, pipe_config);
5812
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005813 i9xx_get_pfit_config(crtc, pipe_config);
5814
Daniel Vetter6c49f242013-06-06 12:45:25 +02005815 if (INTEL_INFO(dev)->gen >= 4) {
5816 tmp = I915_READ(DPLL_MD(crtc->pipe));
5817 pipe_config->pixel_multiplier =
5818 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5819 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005820 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005821 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5822 tmp = I915_READ(DPLL(crtc->pipe));
5823 pipe_config->pixel_multiplier =
5824 ((tmp & SDVO_MULTIPLIER_MASK)
5825 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5826 } else {
5827 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5828 * port and will be fixed up in the encoder->get_config
5829 * function. */
5830 pipe_config->pixel_multiplier = 1;
5831 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005832 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5833 if (!IS_VALLEYVIEW(dev)) {
5834 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5835 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005836 } else {
5837 /* Mask out read-only status bits. */
5838 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5839 DPLL_PORTC_READY_MASK |
5840 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005841 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005842
Jesse Barnesacbec812013-09-20 11:29:32 -07005843 if (IS_VALLEYVIEW(dev))
5844 vlv_crtc_clock_get(crtc, pipe_config);
5845 else
5846 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005847
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005848 return true;
5849}
5850
Paulo Zanonidde86e22012-12-01 12:04:25 -02005851static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005852{
5853 struct drm_i915_private *dev_priv = dev->dev_private;
5854 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005855 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005856 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005857 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005858 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005859 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005860 bool has_ck505 = false;
5861 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005862
5863 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005864 list_for_each_entry(encoder, &mode_config->encoder_list,
5865 base.head) {
5866 switch (encoder->type) {
5867 case INTEL_OUTPUT_LVDS:
5868 has_panel = true;
5869 has_lvds = true;
5870 break;
5871 case INTEL_OUTPUT_EDP:
5872 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005873 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005874 has_cpu_edp = true;
5875 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005876 }
5877 }
5878
Keith Packard99eb6a02011-09-26 14:29:12 -07005879 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005880 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005881 can_ssc = has_ck505;
5882 } else {
5883 has_ck505 = false;
5884 can_ssc = true;
5885 }
5886
Imre Deak2de69052013-05-08 13:14:04 +03005887 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5888 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005889
5890 /* Ironlake: try to setup display ref clock before DPLL
5891 * enabling. This is only under driver's control after
5892 * PCH B stepping, previous chipset stepping should be
5893 * ignoring this setting.
5894 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005895 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005896
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005897 /* As we must carefully and slowly disable/enable each source in turn,
5898 * compute the final state we want first and check if we need to
5899 * make any changes at all.
5900 */
5901 final = val;
5902 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005903 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005904 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005905 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005906 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5907
5908 final &= ~DREF_SSC_SOURCE_MASK;
5909 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5910 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005911
Keith Packard199e5d72011-09-22 12:01:57 -07005912 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005913 final |= DREF_SSC_SOURCE_ENABLE;
5914
5915 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5916 final |= DREF_SSC1_ENABLE;
5917
5918 if (has_cpu_edp) {
5919 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5920 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5921 else
5922 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5923 } else
5924 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5925 } else {
5926 final |= DREF_SSC_SOURCE_DISABLE;
5927 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5928 }
5929
5930 if (final == val)
5931 return;
5932
5933 /* Always enable nonspread source */
5934 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5935
5936 if (has_ck505)
5937 val |= DREF_NONSPREAD_CK505_ENABLE;
5938 else
5939 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5940
5941 if (has_panel) {
5942 val &= ~DREF_SSC_SOURCE_MASK;
5943 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005944
Keith Packard199e5d72011-09-22 12:01:57 -07005945 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005946 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005947 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005948 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005949 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005950 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005951
5952 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005953 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005954 POSTING_READ(PCH_DREF_CONTROL);
5955 udelay(200);
5956
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005957 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005958
5959 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005960 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005961 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005962 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005963 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005964 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005965 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005966 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005967 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005968 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005969
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005970 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005971 POSTING_READ(PCH_DREF_CONTROL);
5972 udelay(200);
5973 } else {
5974 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5975
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005976 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005977
5978 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005979 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005980
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005981 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005982 POSTING_READ(PCH_DREF_CONTROL);
5983 udelay(200);
5984
5985 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005986 val &= ~DREF_SSC_SOURCE_MASK;
5987 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005988
5989 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005990 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005991
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005992 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005993 POSTING_READ(PCH_DREF_CONTROL);
5994 udelay(200);
5995 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005996
5997 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005998}
5999
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006000static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006001{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006002 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006003
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006004 tmp = I915_READ(SOUTH_CHICKEN2);
6005 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6006 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006007
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006008 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6009 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6010 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006011
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006012 tmp = I915_READ(SOUTH_CHICKEN2);
6013 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6014 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006015
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006016 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6017 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6018 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006019}
6020
6021/* WaMPhyProgramming:hsw */
6022static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6023{
6024 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006025
6026 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6027 tmp &= ~(0xFF << 24);
6028 tmp |= (0x12 << 24);
6029 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6030
Paulo Zanonidde86e22012-12-01 12:04:25 -02006031 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6032 tmp |= (1 << 11);
6033 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6034
6035 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6036 tmp |= (1 << 11);
6037 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6038
Paulo Zanonidde86e22012-12-01 12:04:25 -02006039 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6040 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6041 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6042
6043 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6044 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6045 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6046
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006047 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6048 tmp &= ~(7 << 13);
6049 tmp |= (5 << 13);
6050 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006051
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006052 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6053 tmp &= ~(7 << 13);
6054 tmp |= (5 << 13);
6055 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006056
6057 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6058 tmp &= ~0xFF;
6059 tmp |= 0x1C;
6060 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6061
6062 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6063 tmp &= ~0xFF;
6064 tmp |= 0x1C;
6065 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6066
6067 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6068 tmp &= ~(0xFF << 16);
6069 tmp |= (0x1C << 16);
6070 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6071
6072 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6073 tmp &= ~(0xFF << 16);
6074 tmp |= (0x1C << 16);
6075 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6076
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006077 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6078 tmp |= (1 << 27);
6079 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006080
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006081 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6082 tmp |= (1 << 27);
6083 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006084
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006085 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6086 tmp &= ~(0xF << 28);
6087 tmp |= (4 << 28);
6088 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006089
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006090 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6091 tmp &= ~(0xF << 28);
6092 tmp |= (4 << 28);
6093 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006094}
6095
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006096/* Implements 3 different sequences from BSpec chapter "Display iCLK
6097 * Programming" based on the parameters passed:
6098 * - Sequence to enable CLKOUT_DP
6099 * - Sequence to enable CLKOUT_DP without spread
6100 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6101 */
6102static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6103 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006104{
6105 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006106 uint32_t reg, tmp;
6107
6108 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6109 with_spread = true;
6110 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6111 with_fdi, "LP PCH doesn't have FDI\n"))
6112 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006113
6114 mutex_lock(&dev_priv->dpio_lock);
6115
6116 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6117 tmp &= ~SBI_SSCCTL_DISABLE;
6118 tmp |= SBI_SSCCTL_PATHALT;
6119 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6120
6121 udelay(24);
6122
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006123 if (with_spread) {
6124 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6125 tmp &= ~SBI_SSCCTL_PATHALT;
6126 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006127
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006128 if (with_fdi) {
6129 lpt_reset_fdi_mphy(dev_priv);
6130 lpt_program_fdi_mphy(dev_priv);
6131 }
6132 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006133
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006134 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6135 SBI_GEN0 : SBI_DBUFF0;
6136 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6137 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6138 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006139
6140 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006141}
6142
Paulo Zanoni47701c32013-07-23 11:19:25 -03006143/* Sequence to disable CLKOUT_DP */
6144static void lpt_disable_clkout_dp(struct drm_device *dev)
6145{
6146 struct drm_i915_private *dev_priv = dev->dev_private;
6147 uint32_t reg, tmp;
6148
6149 mutex_lock(&dev_priv->dpio_lock);
6150
6151 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6152 SBI_GEN0 : SBI_DBUFF0;
6153 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6154 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6155 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6156
6157 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6158 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6159 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6160 tmp |= SBI_SSCCTL_PATHALT;
6161 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6162 udelay(32);
6163 }
6164 tmp |= SBI_SSCCTL_DISABLE;
6165 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6166 }
6167
6168 mutex_unlock(&dev_priv->dpio_lock);
6169}
6170
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006171static void lpt_init_pch_refclk(struct drm_device *dev)
6172{
6173 struct drm_mode_config *mode_config = &dev->mode_config;
6174 struct intel_encoder *encoder;
6175 bool has_vga = false;
6176
6177 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6178 switch (encoder->type) {
6179 case INTEL_OUTPUT_ANALOG:
6180 has_vga = true;
6181 break;
6182 }
6183 }
6184
Paulo Zanoni47701c32013-07-23 11:19:25 -03006185 if (has_vga)
6186 lpt_enable_clkout_dp(dev, true, true);
6187 else
6188 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006189}
6190
Paulo Zanonidde86e22012-12-01 12:04:25 -02006191/*
6192 * Initialize reference clocks when the driver loads
6193 */
6194void intel_init_pch_refclk(struct drm_device *dev)
6195{
6196 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6197 ironlake_init_pch_refclk(dev);
6198 else if (HAS_PCH_LPT(dev))
6199 lpt_init_pch_refclk(dev);
6200}
6201
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006202static int ironlake_get_refclk(struct drm_crtc *crtc)
6203{
6204 struct drm_device *dev = crtc->dev;
6205 struct drm_i915_private *dev_priv = dev->dev_private;
6206 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006207 int num_connectors = 0;
6208 bool is_lvds = false;
6209
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006210 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006211 switch (encoder->type) {
6212 case INTEL_OUTPUT_LVDS:
6213 is_lvds = true;
6214 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006215 }
6216 num_connectors++;
6217 }
6218
6219 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006220 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006221 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006222 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006223 }
6224
6225 return 120000;
6226}
6227
Daniel Vetter6ff93602013-04-19 11:24:36 +02006228static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006229{
6230 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6231 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6232 int pipe = intel_crtc->pipe;
6233 uint32_t val;
6234
Daniel Vetter78114072013-06-13 00:54:57 +02006235 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006236
Daniel Vetter965e0c42013-03-27 00:44:57 +01006237 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006238 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006239 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006240 break;
6241 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006242 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006243 break;
6244 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006245 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006246 break;
6247 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006248 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006249 break;
6250 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006251 /* Case prevented by intel_choose_pipe_bpp_dither. */
6252 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006253 }
6254
Daniel Vetterd8b32242013-04-25 17:54:44 +02006255 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006256 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6257
Daniel Vetter6ff93602013-04-19 11:24:36 +02006258 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006259 val |= PIPECONF_INTERLACED_ILK;
6260 else
6261 val |= PIPECONF_PROGRESSIVE;
6262
Daniel Vetter50f3b012013-03-27 00:44:56 +01006263 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006264 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006265
Paulo Zanonic8203562012-09-12 10:06:29 -03006266 I915_WRITE(PIPECONF(pipe), val);
6267 POSTING_READ(PIPECONF(pipe));
6268}
6269
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006270/*
6271 * Set up the pipe CSC unit.
6272 *
6273 * Currently only full range RGB to limited range RGB conversion
6274 * is supported, but eventually this should handle various
6275 * RGB<->YCbCr scenarios as well.
6276 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006277static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006278{
6279 struct drm_device *dev = crtc->dev;
6280 struct drm_i915_private *dev_priv = dev->dev_private;
6281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6282 int pipe = intel_crtc->pipe;
6283 uint16_t coeff = 0x7800; /* 1.0 */
6284
6285 /*
6286 * TODO: Check what kind of values actually come out of the pipe
6287 * with these coeff/postoff values and adjust to get the best
6288 * accuracy. Perhaps we even need to take the bpc value into
6289 * consideration.
6290 */
6291
Daniel Vetter50f3b012013-03-27 00:44:56 +01006292 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006293 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6294
6295 /*
6296 * GY/GU and RY/RU should be the other way around according
6297 * to BSpec, but reality doesn't agree. Just set them up in
6298 * a way that results in the correct picture.
6299 */
6300 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6301 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6302
6303 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6304 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6305
6306 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6307 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6308
6309 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6310 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6311 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6312
6313 if (INTEL_INFO(dev)->gen > 6) {
6314 uint16_t postoff = 0;
6315
Daniel Vetter50f3b012013-03-27 00:44:56 +01006316 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006317 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006318
6319 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6320 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6321 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6322
6323 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6324 } else {
6325 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6326
Daniel Vetter50f3b012013-03-27 00:44:56 +01006327 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006328 mode |= CSC_BLACK_SCREEN_OFFSET;
6329
6330 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6331 }
6332}
6333
Daniel Vetter6ff93602013-04-19 11:24:36 +02006334static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006335{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006336 struct drm_device *dev = crtc->dev;
6337 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006338 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006339 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006340 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006341 uint32_t val;
6342
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006343 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006344
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006345 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006346 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6347
Daniel Vetter6ff93602013-04-19 11:24:36 +02006348 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006349 val |= PIPECONF_INTERLACED_ILK;
6350 else
6351 val |= PIPECONF_PROGRESSIVE;
6352
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006353 I915_WRITE(PIPECONF(cpu_transcoder), val);
6354 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006355
6356 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6357 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006358
6359 if (IS_BROADWELL(dev)) {
6360 val = 0;
6361
6362 switch (intel_crtc->config.pipe_bpp) {
6363 case 18:
6364 val |= PIPEMISC_DITHER_6_BPC;
6365 break;
6366 case 24:
6367 val |= PIPEMISC_DITHER_8_BPC;
6368 break;
6369 case 30:
6370 val |= PIPEMISC_DITHER_10_BPC;
6371 break;
6372 case 36:
6373 val |= PIPEMISC_DITHER_12_BPC;
6374 break;
6375 default:
6376 /* Case prevented by pipe_config_set_bpp. */
6377 BUG();
6378 }
6379
6380 if (intel_crtc->config.dither)
6381 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6382
6383 I915_WRITE(PIPEMISC(pipe), val);
6384 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006385}
6386
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006387static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006388 intel_clock_t *clock,
6389 bool *has_reduced_clock,
6390 intel_clock_t *reduced_clock)
6391{
6392 struct drm_device *dev = crtc->dev;
6393 struct drm_i915_private *dev_priv = dev->dev_private;
6394 struct intel_encoder *intel_encoder;
6395 int refclk;
6396 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006397 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006398
6399 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6400 switch (intel_encoder->type) {
6401 case INTEL_OUTPUT_LVDS:
6402 is_lvds = true;
6403 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006404 }
6405 }
6406
6407 refclk = ironlake_get_refclk(crtc);
6408
6409 /*
6410 * Returns a set of divisors for the desired target clock with the given
6411 * refclk, or FALSE. The returned values represent the clock equation:
6412 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6413 */
6414 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006415 ret = dev_priv->display.find_dpll(limit, crtc,
6416 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006417 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006418 if (!ret)
6419 return false;
6420
6421 if (is_lvds && dev_priv->lvds_downclock_avail) {
6422 /*
6423 * Ensure we match the reduced clock's P to the target clock.
6424 * If the clocks don't match, we can't switch the display clock
6425 * by using the FP0/FP1. In such case we will disable the LVDS
6426 * downclock feature.
6427 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006428 *has_reduced_clock =
6429 dev_priv->display.find_dpll(limit, crtc,
6430 dev_priv->lvds_downclock,
6431 refclk, clock,
6432 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006433 }
6434
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006435 return true;
6436}
6437
Paulo Zanonid4b19312012-11-29 11:29:32 -02006438int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6439{
6440 /*
6441 * Account for spread spectrum to avoid
6442 * oversubscribing the link. Max center spread
6443 * is 2.5%; use 5% for safety's sake.
6444 */
6445 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006446 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006447}
6448
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006449static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006450{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006451 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006452}
6453
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006454static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006455 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006456 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006457{
6458 struct drm_crtc *crtc = &intel_crtc->base;
6459 struct drm_device *dev = crtc->dev;
6460 struct drm_i915_private *dev_priv = dev->dev_private;
6461 struct intel_encoder *intel_encoder;
6462 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006463 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006464 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006465
6466 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6467 switch (intel_encoder->type) {
6468 case INTEL_OUTPUT_LVDS:
6469 is_lvds = true;
6470 break;
6471 case INTEL_OUTPUT_SDVO:
6472 case INTEL_OUTPUT_HDMI:
6473 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006474 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006475 }
6476
6477 num_connectors++;
6478 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006479
Chris Wilsonc1858122010-12-03 21:35:48 +00006480 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006481 factor = 21;
6482 if (is_lvds) {
6483 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006484 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006485 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006486 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006487 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006488 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006489
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006490 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006491 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006492
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006493 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6494 *fp2 |= FP_CB_TUNE;
6495
Chris Wilson5eddb702010-09-11 13:48:45 +01006496 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006497
Eric Anholta07d6782011-03-30 13:01:08 -07006498 if (is_lvds)
6499 dpll |= DPLLB_MODE_LVDS;
6500 else
6501 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006502
Daniel Vetteref1b4602013-06-01 17:17:04 +02006503 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6504 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006505
6506 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006507 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006508 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006509 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006510
Eric Anholta07d6782011-03-30 13:01:08 -07006511 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006512 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006513 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006514 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006515
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006516 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006517 case 5:
6518 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6519 break;
6520 case 7:
6521 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6522 break;
6523 case 10:
6524 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6525 break;
6526 case 14:
6527 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6528 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006529 }
6530
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006531 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006532 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006533 else
6534 dpll |= PLL_REF_INPUT_DREFCLK;
6535
Daniel Vetter959e16d2013-06-05 13:34:21 +02006536 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006537}
6538
Jesse Barnes79e53942008-11-07 14:24:08 -08006539static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006540 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006541 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006542{
6543 struct drm_device *dev = crtc->dev;
6544 struct drm_i915_private *dev_priv = dev->dev_private;
6545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6546 int pipe = intel_crtc->pipe;
6547 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006548 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006549 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006550 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006551 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006552 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006553 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006554 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006555 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006556
6557 for_each_encoder_on_crtc(dev, crtc, encoder) {
6558 switch (encoder->type) {
6559 case INTEL_OUTPUT_LVDS:
6560 is_lvds = true;
6561 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006562 }
6563
6564 num_connectors++;
6565 }
6566
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006567 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6568 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6569
Daniel Vetterff9a6752013-06-01 17:16:21 +02006570 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006571 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006572 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006573 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6574 return -EINVAL;
6575 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006576 /* Compat-code for transition, will disappear. */
6577 if (!intel_crtc->config.clock_set) {
6578 intel_crtc->config.dpll.n = clock.n;
6579 intel_crtc->config.dpll.m1 = clock.m1;
6580 intel_crtc->config.dpll.m2 = clock.m2;
6581 intel_crtc->config.dpll.p1 = clock.p1;
6582 intel_crtc->config.dpll.p2 = clock.p2;
6583 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006584
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006585 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006586 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006587 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006588 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006589 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006590
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006591 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006592 &fp, &reduced_clock,
6593 has_reduced_clock ? &fp2 : NULL);
6594
Daniel Vetter959e16d2013-06-05 13:34:21 +02006595 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006596 intel_crtc->config.dpll_hw_state.fp0 = fp;
6597 if (has_reduced_clock)
6598 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6599 else
6600 intel_crtc->config.dpll_hw_state.fp1 = fp;
6601
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006602 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006603 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006604 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6605 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006606 return -EINVAL;
6607 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006608 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006609 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006610
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006611 if (intel_crtc->config.has_dp_encoder)
6612 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006613
Jani Nikulad330a952014-01-21 11:24:25 +02006614 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006615 intel_crtc->lowfreq_avail = true;
6616 else
6617 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006618
Daniel Vetter8a654f32013-06-01 17:16:22 +02006619 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006620
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006621 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006622 intel_cpu_transcoder_set_m_n(intel_crtc,
6623 &intel_crtc->config.fdi_m_n);
6624 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006625
Daniel Vetter6ff93602013-04-19 11:24:36 +02006626 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006627
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006628 /* Set up the display plane register */
6629 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006630 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006631
Daniel Vetter94352cf2012-07-05 22:51:56 +02006632 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006633
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006634 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006635}
6636
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006637static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6638 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006639{
6640 struct drm_device *dev = crtc->base.dev;
6641 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006642 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006643
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006644 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6645 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6646 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6647 & ~TU_SIZE_MASK;
6648 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6649 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6650 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6651}
6652
6653static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6654 enum transcoder transcoder,
6655 struct intel_link_m_n *m_n)
6656{
6657 struct drm_device *dev = crtc->base.dev;
6658 struct drm_i915_private *dev_priv = dev->dev_private;
6659 enum pipe pipe = crtc->pipe;
6660
6661 if (INTEL_INFO(dev)->gen >= 5) {
6662 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6663 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6664 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6665 & ~TU_SIZE_MASK;
6666 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6667 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6668 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6669 } else {
6670 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6671 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6672 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6673 & ~TU_SIZE_MASK;
6674 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6675 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6676 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6677 }
6678}
6679
6680void intel_dp_get_m_n(struct intel_crtc *crtc,
6681 struct intel_crtc_config *pipe_config)
6682{
6683 if (crtc->config.has_pch_encoder)
6684 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6685 else
6686 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6687 &pipe_config->dp_m_n);
6688}
6689
Daniel Vetter72419202013-04-04 13:28:53 +02006690static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6691 struct intel_crtc_config *pipe_config)
6692{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006693 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6694 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006695}
6696
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006697static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6698 struct intel_crtc_config *pipe_config)
6699{
6700 struct drm_device *dev = crtc->base.dev;
6701 struct drm_i915_private *dev_priv = dev->dev_private;
6702 uint32_t tmp;
6703
6704 tmp = I915_READ(PF_CTL(crtc->pipe));
6705
6706 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006707 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006708 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6709 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006710
6711 /* We currently do not free assignements of panel fitters on
6712 * ivb/hsw (since we don't use the higher upscaling modes which
6713 * differentiates them) so just WARN about this case for now. */
6714 if (IS_GEN7(dev)) {
6715 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6716 PF_PIPE_SEL_IVB(crtc->pipe));
6717 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006718 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006719}
6720
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006721static void ironlake_get_plane_config(struct intel_crtc *crtc,
6722 struct intel_plane_config *plane_config)
6723{
6724 struct drm_device *dev = crtc->base.dev;
6725 struct drm_i915_private *dev_priv = dev->dev_private;
6726 u32 val, base, offset;
6727 int pipe = crtc->pipe, plane = crtc->plane;
6728 int fourcc, pixel_format;
6729 int aligned_height;
6730
Jesse Barnes484b41d2014-03-07 08:57:55 -08006731 crtc->base.fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6732 if (!crtc->base.fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006733 DRM_DEBUG_KMS("failed to alloc fb\n");
6734 return;
6735 }
6736
6737 val = I915_READ(DSPCNTR(plane));
6738
6739 if (INTEL_INFO(dev)->gen >= 4)
6740 if (val & DISPPLANE_TILED)
6741 plane_config->tiled = true;
6742
6743 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6744 fourcc = intel_format_to_fourcc(pixel_format);
Jesse Barnes484b41d2014-03-07 08:57:55 -08006745 crtc->base.fb->pixel_format = fourcc;
6746 crtc->base.fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006747 drm_format_plane_cpp(fourcc, 0) * 8;
6748
6749 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6750 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6751 offset = I915_READ(DSPOFFSET(plane));
6752 } else {
6753 if (plane_config->tiled)
6754 offset = I915_READ(DSPTILEOFF(plane));
6755 else
6756 offset = I915_READ(DSPLINOFF(plane));
6757 }
6758 plane_config->base = base;
6759
6760 val = I915_READ(PIPESRC(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08006761 crtc->base.fb->width = ((val >> 16) & 0xfff) + 1;
6762 crtc->base.fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006763
6764 val = I915_READ(DSPSTRIDE(pipe));
Jesse Barnes484b41d2014-03-07 08:57:55 -08006765 crtc->base.fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006766
Jesse Barnes484b41d2014-03-07 08:57:55 -08006767 aligned_height = intel_align_height(dev, crtc->base.fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006768 plane_config->tiled);
6769
Jesse Barnes484b41d2014-03-07 08:57:55 -08006770 plane_config->size = ALIGN(crtc->base.fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006771 aligned_height, PAGE_SIZE);
6772
6773 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Jesse Barnes484b41d2014-03-07 08:57:55 -08006774 pipe, plane, crtc->base.fb->width,
6775 crtc->base.fb->height,
6776 crtc->base.fb->bits_per_pixel, base,
6777 crtc->base.fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006778 plane_config->size);
6779}
6780
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006781static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6782 struct intel_crtc_config *pipe_config)
6783{
6784 struct drm_device *dev = crtc->base.dev;
6785 struct drm_i915_private *dev_priv = dev->dev_private;
6786 uint32_t tmp;
6787
Daniel Vettere143a212013-07-04 12:01:15 +02006788 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006789 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006790
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006791 tmp = I915_READ(PIPECONF(crtc->pipe));
6792 if (!(tmp & PIPECONF_ENABLE))
6793 return false;
6794
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006795 switch (tmp & PIPECONF_BPC_MASK) {
6796 case PIPECONF_6BPC:
6797 pipe_config->pipe_bpp = 18;
6798 break;
6799 case PIPECONF_8BPC:
6800 pipe_config->pipe_bpp = 24;
6801 break;
6802 case PIPECONF_10BPC:
6803 pipe_config->pipe_bpp = 30;
6804 break;
6805 case PIPECONF_12BPC:
6806 pipe_config->pipe_bpp = 36;
6807 break;
6808 default:
6809 break;
6810 }
6811
Daniel Vetterab9412b2013-05-03 11:49:46 +02006812 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006813 struct intel_shared_dpll *pll;
6814
Daniel Vetter88adfff2013-03-28 10:42:01 +01006815 pipe_config->has_pch_encoder = true;
6816
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006817 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6818 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6819 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006820
6821 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006822
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006823 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006824 pipe_config->shared_dpll =
6825 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006826 } else {
6827 tmp = I915_READ(PCH_DPLL_SEL);
6828 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6829 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6830 else
6831 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6832 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006833
6834 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6835
6836 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6837 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006838
6839 tmp = pipe_config->dpll_hw_state.dpll;
6840 pipe_config->pixel_multiplier =
6841 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6842 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006843
6844 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006845 } else {
6846 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006847 }
6848
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006849 intel_get_pipe_timings(crtc, pipe_config);
6850
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006851 ironlake_get_pfit_config(crtc, pipe_config);
6852
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006853 return true;
6854}
6855
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006856static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6857{
6858 struct drm_device *dev = dev_priv->dev;
6859 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6860 struct intel_crtc *crtc;
6861 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006862 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006863
6864 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006865 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006866 pipe_name(crtc->pipe));
6867
6868 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6869 WARN(plls->spll_refcount, "SPLL enabled\n");
6870 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6871 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6872 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6873 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6874 "CPU PWM1 enabled\n");
6875 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6876 "CPU PWM2 enabled\n");
6877 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6878 "PCH PWM1 enabled\n");
6879 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6880 "Utility pin enabled\n");
6881 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6882
6883 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6884 val = I915_READ(DEIMR);
Paulo Zanoni6806e632013-11-21 13:47:24 -02006885 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006886 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6887 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006888 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006889 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6890 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6891}
6892
6893/*
6894 * This function implements pieces of two sequences from BSpec:
6895 * - Sequence for display software to disable LCPLL
6896 * - Sequence for display software to allow package C8+
6897 * The steps implemented here are just the steps that actually touch the LCPLL
6898 * register. Callers should take care of disabling all the display engine
6899 * functions, doing the mode unset, fixing interrupts, etc.
6900 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006901static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6902 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006903{
6904 uint32_t val;
6905
6906 assert_can_disable_lcpll(dev_priv);
6907
6908 val = I915_READ(LCPLL_CTL);
6909
6910 if (switch_to_fclk) {
6911 val |= LCPLL_CD_SOURCE_FCLK;
6912 I915_WRITE(LCPLL_CTL, val);
6913
6914 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6915 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6916 DRM_ERROR("Switching to FCLK failed\n");
6917
6918 val = I915_READ(LCPLL_CTL);
6919 }
6920
6921 val |= LCPLL_PLL_DISABLE;
6922 I915_WRITE(LCPLL_CTL, val);
6923 POSTING_READ(LCPLL_CTL);
6924
6925 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6926 DRM_ERROR("LCPLL still locked\n");
6927
6928 val = I915_READ(D_COMP);
6929 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006930 mutex_lock(&dev_priv->rps.hw_lock);
6931 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6932 DRM_ERROR("Failed to disable D_COMP\n");
6933 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006934 POSTING_READ(D_COMP);
6935 ndelay(100);
6936
6937 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6938 DRM_ERROR("D_COMP RCOMP still in progress\n");
6939
6940 if (allow_power_down) {
6941 val = I915_READ(LCPLL_CTL);
6942 val |= LCPLL_POWER_DOWN_ALLOW;
6943 I915_WRITE(LCPLL_CTL, val);
6944 POSTING_READ(LCPLL_CTL);
6945 }
6946}
6947
6948/*
6949 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6950 * source.
6951 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006952static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006953{
6954 uint32_t val;
6955
6956 val = I915_READ(LCPLL_CTL);
6957
6958 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6959 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6960 return;
6961
Paulo Zanoni215733f2013-08-19 13:18:07 -03006962 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6963 * we'll hang the machine! */
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006964 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006965
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006966 if (val & LCPLL_POWER_DOWN_ALLOW) {
6967 val &= ~LCPLL_POWER_DOWN_ALLOW;
6968 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006969 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006970 }
6971
6972 val = I915_READ(D_COMP);
6973 val |= D_COMP_COMP_FORCE;
6974 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006975 mutex_lock(&dev_priv->rps.hw_lock);
6976 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6977 DRM_ERROR("Failed to enable D_COMP\n");
6978 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006979 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006980
6981 val = I915_READ(LCPLL_CTL);
6982 val &= ~LCPLL_PLL_DISABLE;
6983 I915_WRITE(LCPLL_CTL, val);
6984
6985 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6986 DRM_ERROR("LCPLL not locked yet\n");
6987
6988 if (val & LCPLL_CD_SOURCE_FCLK) {
6989 val = I915_READ(LCPLL_CTL);
6990 val &= ~LCPLL_CD_SOURCE_FCLK;
6991 I915_WRITE(LCPLL_CTL, val);
6992
6993 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6994 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6995 DRM_ERROR("Switching back to LCPLL failed\n");
6996 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006997
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006998 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006999}
7000
Paulo Zanonic67a4702013-08-19 13:18:09 -03007001void hsw_enable_pc8_work(struct work_struct *__work)
7002{
7003 struct drm_i915_private *dev_priv =
7004 container_of(to_delayed_work(__work), struct drm_i915_private,
7005 pc8.enable_work);
7006 struct drm_device *dev = dev_priv->dev;
7007 uint32_t val;
7008
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02007009 WARN_ON(!HAS_PC8(dev));
7010
Paulo Zanonic67a4702013-08-19 13:18:09 -03007011 if (dev_priv->pc8.enabled)
7012 return;
7013
7014 DRM_DEBUG_KMS("Enabling package C8+\n");
7015
7016 dev_priv->pc8.enabled = true;
7017
7018 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7019 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7020 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7021 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7022 }
7023
7024 lpt_disable_clkout_dp(dev);
7025 hsw_pc8_disable_interrupts(dev);
7026 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02007027
7028 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007029}
7030
7031static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
7032{
7033 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
7034 WARN(dev_priv->pc8.disable_count < 1,
7035 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
7036
7037 dev_priv->pc8.disable_count--;
7038 if (dev_priv->pc8.disable_count != 0)
7039 return;
7040
7041 schedule_delayed_work(&dev_priv->pc8.enable_work,
Jani Nikulad330a952014-01-21 11:24:25 +02007042 msecs_to_jiffies(i915.pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03007043}
7044
7045static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
7046{
7047 struct drm_device *dev = dev_priv->dev;
7048 uint32_t val;
7049
7050 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
7051 WARN(dev_priv->pc8.disable_count < 0,
7052 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
7053
7054 dev_priv->pc8.disable_count++;
7055 if (dev_priv->pc8.disable_count != 1)
7056 return;
7057
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02007058 WARN_ON(!HAS_PC8(dev));
7059
Paulo Zanonic67a4702013-08-19 13:18:09 -03007060 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
7061 if (!dev_priv->pc8.enabled)
7062 return;
7063
7064 DRM_DEBUG_KMS("Disabling package C8+\n");
7065
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02007066 intel_runtime_pm_get(dev_priv);
7067
Paulo Zanonic67a4702013-08-19 13:18:09 -03007068 hsw_restore_lcpll(dev_priv);
7069 hsw_pc8_restore_interrupts(dev);
7070 lpt_init_pch_refclk(dev);
7071
7072 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7073 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7074 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7075 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7076 }
7077
7078 intel_prepare_ddi(dev);
7079 i915_gem_init_swizzling(dev);
7080 mutex_lock(&dev_priv->rps.hw_lock);
7081 gen6_update_ring_freq(dev);
7082 mutex_unlock(&dev_priv->rps.hw_lock);
7083 dev_priv->pc8.enabled = false;
7084}
7085
7086void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
7087{
Chris Wilson7c6c2652013-11-18 18:32:37 -08007088 if (!HAS_PC8(dev_priv->dev))
7089 return;
7090
Paulo Zanonic67a4702013-08-19 13:18:09 -03007091 mutex_lock(&dev_priv->pc8.lock);
7092 __hsw_enable_package_c8(dev_priv);
7093 mutex_unlock(&dev_priv->pc8.lock);
7094}
7095
7096void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
7097{
Chris Wilson7c6c2652013-11-18 18:32:37 -08007098 if (!HAS_PC8(dev_priv->dev))
7099 return;
7100
Paulo Zanonic67a4702013-08-19 13:18:09 -03007101 mutex_lock(&dev_priv->pc8.lock);
7102 __hsw_disable_package_c8(dev_priv);
7103 mutex_unlock(&dev_priv->pc8.lock);
7104}
7105
7106static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
7107{
7108 struct drm_device *dev = dev_priv->dev;
7109 struct intel_crtc *crtc;
7110 uint32_t val;
7111
7112 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
7113 if (crtc->base.enabled)
7114 return false;
7115
7116 /* This case is still possible since we have the i915.disable_power_well
7117 * parameter and also the KVMr or something else might be requesting the
7118 * power well. */
7119 val = I915_READ(HSW_PWR_WELL_DRIVER);
7120 if (val != 0) {
7121 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
7122 return false;
7123 }
7124
7125 return true;
7126}
7127
7128/* Since we're called from modeset_global_resources there's no way to
7129 * symmetrically increase and decrease the refcount, so we use
7130 * dev_priv->pc8.requirements_met to track whether we already have the refcount
7131 * or not.
7132 */
7133static void hsw_update_package_c8(struct drm_device *dev)
7134{
7135 struct drm_i915_private *dev_priv = dev->dev_private;
7136 bool allow;
7137
Chris Wilson7c6c2652013-11-18 18:32:37 -08007138 if (!HAS_PC8(dev_priv->dev))
7139 return;
7140
Jani Nikulad330a952014-01-21 11:24:25 +02007141 if (!i915.enable_pc8)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007142 return;
7143
7144 mutex_lock(&dev_priv->pc8.lock);
7145
7146 allow = hsw_can_enable_package_c8(dev_priv);
7147
7148 if (allow == dev_priv->pc8.requirements_met)
7149 goto done;
7150
7151 dev_priv->pc8.requirements_met = allow;
7152
7153 if (allow)
7154 __hsw_enable_package_c8(dev_priv);
7155 else
7156 __hsw_disable_package_c8(dev_priv);
7157
7158done:
7159 mutex_unlock(&dev_priv->pc8.lock);
7160}
7161
Imre Deak4f074122013-10-16 17:25:51 +03007162static void haswell_modeset_global_resources(struct drm_device *dev)
7163{
Paulo Zanonida723562013-12-19 11:54:51 -02007164 modeset_update_crtc_power_domains(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007165 hsw_update_package_c8(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007166}
7167
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007168static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007169 int x, int y,
7170 struct drm_framebuffer *fb)
7171{
7172 struct drm_device *dev = crtc->dev;
7173 struct drm_i915_private *dev_priv = dev->dev_private;
7174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007175 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007176 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007177
Paulo Zanoni566b7342013-11-25 15:27:08 -02007178 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007179 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007180 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007181
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007182 if (intel_crtc->config.has_dp_encoder)
7183 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007184
7185 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007186
Daniel Vetter8a654f32013-06-01 17:16:22 +02007187 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007188
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007189 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007190 intel_cpu_transcoder_set_m_n(intel_crtc,
7191 &intel_crtc->config.fdi_m_n);
7192 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007193
Daniel Vetter6ff93602013-04-19 11:24:36 +02007194 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007195
Daniel Vetter50f3b012013-03-27 00:44:56 +01007196 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007197
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007198 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007199 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007200 POSTING_READ(DSPCNTR(plane));
7201
7202 ret = intel_pipe_set_base(crtc, x, y, fb);
7203
Jesse Barnes79e53942008-11-07 14:24:08 -08007204 return ret;
7205}
7206
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007207static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7208 struct intel_crtc_config *pipe_config)
7209{
7210 struct drm_device *dev = crtc->base.dev;
7211 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007212 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007213 uint32_t tmp;
7214
Imre Deakb5482bd2014-03-05 16:20:55 +02007215 if (!intel_display_power_enabled(dev_priv,
7216 POWER_DOMAIN_PIPE(crtc->pipe)))
7217 return false;
7218
Daniel Vettere143a212013-07-04 12:01:15 +02007219 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007220 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7221
Daniel Vettereccb1402013-05-22 00:50:22 +02007222 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7223 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7224 enum pipe trans_edp_pipe;
7225 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7226 default:
7227 WARN(1, "unknown pipe linked to edp transcoder\n");
7228 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7229 case TRANS_DDI_EDP_INPUT_A_ON:
7230 trans_edp_pipe = PIPE_A;
7231 break;
7232 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7233 trans_edp_pipe = PIPE_B;
7234 break;
7235 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7236 trans_edp_pipe = PIPE_C;
7237 break;
7238 }
7239
7240 if (trans_edp_pipe == crtc->pipe)
7241 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7242 }
7243
Imre Deakda7e29b2014-02-18 00:02:02 +02007244 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007245 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007246 return false;
7247
Daniel Vettereccb1402013-05-22 00:50:22 +02007248 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007249 if (!(tmp & PIPECONF_ENABLE))
7250 return false;
7251
Daniel Vetter88adfff2013-03-28 10:42:01 +01007252 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007253 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007254 * DDI E. So just check whether this pipe is wired to DDI E and whether
7255 * the PCH transcoder is on.
7256 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007257 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007258 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007259 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007260 pipe_config->has_pch_encoder = true;
7261
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007262 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7263 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7264 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007265
7266 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007267 }
7268
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007269 intel_get_pipe_timings(crtc, pipe_config);
7270
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007271 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007272 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007273 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007274
Jesse Barnese59150d2014-01-07 13:30:45 -08007275 if (IS_HASWELL(dev))
7276 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7277 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007278
Daniel Vetter6c49f242013-06-06 12:45:25 +02007279 pipe_config->pixel_multiplier = 1;
7280
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007281 return true;
7282}
7283
Eric Anholtf564048e2011-03-30 13:01:02 -07007284static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007285 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007286 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007287{
7288 struct drm_device *dev = crtc->dev;
7289 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007290 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007292 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007293 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007294 int ret;
7295
Eric Anholt0b701d22011-03-30 13:01:03 -07007296 drm_vblank_pre_modeset(dev, pipe);
7297
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007298 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7299
Jesse Barnes79e53942008-11-07 14:24:08 -08007300 drm_vblank_post_modeset(dev, pipe);
7301
Daniel Vetter9256aa12012-10-31 19:26:13 +01007302 if (ret != 0)
7303 return ret;
7304
7305 for_each_encoder_on_crtc(dev, crtc, encoder) {
7306 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7307 encoder->base.base.id,
7308 drm_get_encoder_name(&encoder->base),
7309 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007310 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007311 }
7312
7313 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007314}
7315
Jani Nikula1a915102013-10-16 12:34:48 +03007316static struct {
7317 int clock;
7318 u32 config;
7319} hdmi_audio_clock[] = {
7320 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7321 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7322 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7323 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7324 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7325 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7326 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7327 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7328 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7329 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7330};
7331
7332/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7333static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7334{
7335 int i;
7336
7337 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7338 if (mode->clock == hdmi_audio_clock[i].clock)
7339 break;
7340 }
7341
7342 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7343 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7344 i = 1;
7345 }
7346
7347 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7348 hdmi_audio_clock[i].clock,
7349 hdmi_audio_clock[i].config);
7350
7351 return hdmi_audio_clock[i].config;
7352}
7353
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007354static bool intel_eld_uptodate(struct drm_connector *connector,
7355 int reg_eldv, uint32_t bits_eldv,
7356 int reg_elda, uint32_t bits_elda,
7357 int reg_edid)
7358{
7359 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7360 uint8_t *eld = connector->eld;
7361 uint32_t i;
7362
7363 i = I915_READ(reg_eldv);
7364 i &= bits_eldv;
7365
7366 if (!eld[0])
7367 return !i;
7368
7369 if (!i)
7370 return false;
7371
7372 i = I915_READ(reg_elda);
7373 i &= ~bits_elda;
7374 I915_WRITE(reg_elda, i);
7375
7376 for (i = 0; i < eld[2]; i++)
7377 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7378 return false;
7379
7380 return true;
7381}
7382
Wu Fengguange0dac652011-09-05 14:25:34 +08007383static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007384 struct drm_crtc *crtc,
7385 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007386{
7387 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7388 uint8_t *eld = connector->eld;
7389 uint32_t eldv;
7390 uint32_t len;
7391 uint32_t i;
7392
7393 i = I915_READ(G4X_AUD_VID_DID);
7394
7395 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7396 eldv = G4X_ELDV_DEVCL_DEVBLC;
7397 else
7398 eldv = G4X_ELDV_DEVCTG;
7399
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007400 if (intel_eld_uptodate(connector,
7401 G4X_AUD_CNTL_ST, eldv,
7402 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7403 G4X_HDMIW_HDMIEDID))
7404 return;
7405
Wu Fengguange0dac652011-09-05 14:25:34 +08007406 i = I915_READ(G4X_AUD_CNTL_ST);
7407 i &= ~(eldv | G4X_ELD_ADDR);
7408 len = (i >> 9) & 0x1f; /* ELD buffer size */
7409 I915_WRITE(G4X_AUD_CNTL_ST, i);
7410
7411 if (!eld[0])
7412 return;
7413
7414 len = min_t(uint8_t, eld[2], len);
7415 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7416 for (i = 0; i < len; i++)
7417 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7418
7419 i = I915_READ(G4X_AUD_CNTL_ST);
7420 i |= eldv;
7421 I915_WRITE(G4X_AUD_CNTL_ST, i);
7422}
7423
Wang Xingchao83358c852012-08-16 22:43:37 +08007424static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007425 struct drm_crtc *crtc,
7426 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007427{
7428 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7429 uint8_t *eld = connector->eld;
7430 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007431 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007432 uint32_t eldv;
7433 uint32_t i;
7434 int len;
7435 int pipe = to_intel_crtc(crtc)->pipe;
7436 int tmp;
7437
7438 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7439 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7440 int aud_config = HSW_AUD_CFG(pipe);
7441 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7442
7443
7444 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7445
7446 /* Audio output enable */
7447 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7448 tmp = I915_READ(aud_cntrl_st2);
7449 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7450 I915_WRITE(aud_cntrl_st2, tmp);
7451
7452 /* Wait for 1 vertical blank */
7453 intel_wait_for_vblank(dev, pipe);
7454
7455 /* Set ELD valid state */
7456 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007457 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007458 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7459 I915_WRITE(aud_cntrl_st2, tmp);
7460 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007461 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007462
7463 /* Enable HDMI mode */
7464 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007465 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007466 /* clear N_programing_enable and N_value_index */
7467 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7468 I915_WRITE(aud_config, tmp);
7469
7470 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7471
7472 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007473 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007474
7475 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7476 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7477 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7478 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007479 } else {
7480 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7481 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007482
7483 if (intel_eld_uptodate(connector,
7484 aud_cntrl_st2, eldv,
7485 aud_cntl_st, IBX_ELD_ADDRESS,
7486 hdmiw_hdmiedid))
7487 return;
7488
7489 i = I915_READ(aud_cntrl_st2);
7490 i &= ~eldv;
7491 I915_WRITE(aud_cntrl_st2, i);
7492
7493 if (!eld[0])
7494 return;
7495
7496 i = I915_READ(aud_cntl_st);
7497 i &= ~IBX_ELD_ADDRESS;
7498 I915_WRITE(aud_cntl_st, i);
7499 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7500 DRM_DEBUG_DRIVER("port num:%d\n", i);
7501
7502 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7503 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7504 for (i = 0; i < len; i++)
7505 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7506
7507 i = I915_READ(aud_cntrl_st2);
7508 i |= eldv;
7509 I915_WRITE(aud_cntrl_st2, i);
7510
7511}
7512
Wu Fengguange0dac652011-09-05 14:25:34 +08007513static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007514 struct drm_crtc *crtc,
7515 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007516{
7517 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7518 uint8_t *eld = connector->eld;
7519 uint32_t eldv;
7520 uint32_t i;
7521 int len;
7522 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007523 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007524 int aud_cntl_st;
7525 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007526 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007527
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007528 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007529 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7530 aud_config = IBX_AUD_CFG(pipe);
7531 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007532 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007533 } else if (IS_VALLEYVIEW(connector->dev)) {
7534 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7535 aud_config = VLV_AUD_CFG(pipe);
7536 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7537 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007538 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007539 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7540 aud_config = CPT_AUD_CFG(pipe);
7541 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007542 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007543 }
7544
Wang Xingchao9b138a82012-08-09 16:52:18 +08007545 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007546
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007547 if (IS_VALLEYVIEW(connector->dev)) {
7548 struct intel_encoder *intel_encoder;
7549 struct intel_digital_port *intel_dig_port;
7550
7551 intel_encoder = intel_attached_encoder(connector);
7552 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7553 i = intel_dig_port->port;
7554 } else {
7555 i = I915_READ(aud_cntl_st);
7556 i = (i >> 29) & DIP_PORT_SEL_MASK;
7557 /* DIP_Port_Select, 0x1 = PortB */
7558 }
7559
Wu Fengguange0dac652011-09-05 14:25:34 +08007560 if (!i) {
7561 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7562 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007563 eldv = IBX_ELD_VALIDB;
7564 eldv |= IBX_ELD_VALIDB << 4;
7565 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007566 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007567 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007568 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007569 }
7570
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007571 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7572 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7573 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007574 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007575 } else {
7576 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7577 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007578
7579 if (intel_eld_uptodate(connector,
7580 aud_cntrl_st2, eldv,
7581 aud_cntl_st, IBX_ELD_ADDRESS,
7582 hdmiw_hdmiedid))
7583 return;
7584
Wu Fengguange0dac652011-09-05 14:25:34 +08007585 i = I915_READ(aud_cntrl_st2);
7586 i &= ~eldv;
7587 I915_WRITE(aud_cntrl_st2, i);
7588
7589 if (!eld[0])
7590 return;
7591
Wu Fengguange0dac652011-09-05 14:25:34 +08007592 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007593 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007594 I915_WRITE(aud_cntl_st, i);
7595
7596 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7597 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7598 for (i = 0; i < len; i++)
7599 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7600
7601 i = I915_READ(aud_cntrl_st2);
7602 i |= eldv;
7603 I915_WRITE(aud_cntrl_st2, i);
7604}
7605
7606void intel_write_eld(struct drm_encoder *encoder,
7607 struct drm_display_mode *mode)
7608{
7609 struct drm_crtc *crtc = encoder->crtc;
7610 struct drm_connector *connector;
7611 struct drm_device *dev = encoder->dev;
7612 struct drm_i915_private *dev_priv = dev->dev_private;
7613
7614 connector = drm_select_eld(encoder, mode);
7615 if (!connector)
7616 return;
7617
7618 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7619 connector->base.id,
7620 drm_get_connector_name(connector),
7621 connector->encoder->base.id,
7622 drm_get_encoder_name(connector->encoder));
7623
7624 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7625
7626 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007627 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007628}
7629
Chris Wilson560b85b2010-08-07 11:01:38 +01007630static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7631{
7632 struct drm_device *dev = crtc->dev;
7633 struct drm_i915_private *dev_priv = dev->dev_private;
7634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7635 bool visible = base != 0;
7636 u32 cntl;
7637
7638 if (intel_crtc->cursor_visible == visible)
7639 return;
7640
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007641 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007642 if (visible) {
7643 /* On these chipsets we can only modify the base whilst
7644 * the cursor is disabled.
7645 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007646 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007647
7648 cntl &= ~(CURSOR_FORMAT_MASK);
7649 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7650 cntl |= CURSOR_ENABLE |
7651 CURSOR_GAMMA_ENABLE |
7652 CURSOR_FORMAT_ARGB;
7653 } else
7654 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007655 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007656
7657 intel_crtc->cursor_visible = visible;
7658}
7659
7660static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7661{
7662 struct drm_device *dev = crtc->dev;
7663 struct drm_i915_private *dev_priv = dev->dev_private;
7664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7665 int pipe = intel_crtc->pipe;
7666 bool visible = base != 0;
7667
7668 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007669 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007670 if (base) {
7671 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7672 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7673 cntl |= pipe << 28; /* Connect to correct pipe */
7674 } else {
7675 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7676 cntl |= CURSOR_MODE_DISABLE;
7677 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007678 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007679
7680 intel_crtc->cursor_visible = visible;
7681 }
7682 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007683 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007684 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007685 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007686}
7687
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007688static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7689{
7690 struct drm_device *dev = crtc->dev;
7691 struct drm_i915_private *dev_priv = dev->dev_private;
7692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7693 int pipe = intel_crtc->pipe;
7694 bool visible = base != 0;
7695
7696 if (intel_crtc->cursor_visible != visible) {
7697 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7698 if (base) {
7699 cntl &= ~CURSOR_MODE;
7700 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7701 } else {
7702 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7703 cntl |= CURSOR_MODE_DISABLE;
7704 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007705 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007706 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007707 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7708 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007709 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7710
7711 intel_crtc->cursor_visible = visible;
7712 }
7713 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007714 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007715 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007716 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007717}
7718
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007719/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007720static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7721 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007722{
7723 struct drm_device *dev = crtc->dev;
7724 struct drm_i915_private *dev_priv = dev->dev_private;
7725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7726 int pipe = intel_crtc->pipe;
7727 int x = intel_crtc->cursor_x;
7728 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007729 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007730 bool visible;
7731
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007732 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007733 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007734
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007735 if (x >= intel_crtc->config.pipe_src_w)
7736 base = 0;
7737
7738 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007739 base = 0;
7740
7741 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007742 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007743 base = 0;
7744
7745 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7746 x = -x;
7747 }
7748 pos |= x << CURSOR_X_SHIFT;
7749
7750 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007751 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007752 base = 0;
7753
7754 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7755 y = -y;
7756 }
7757 pos |= y << CURSOR_Y_SHIFT;
7758
7759 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007760 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007761 return;
7762
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007763 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007764 I915_WRITE(CURPOS_IVB(pipe), pos);
7765 ivb_update_cursor(crtc, base);
7766 } else {
7767 I915_WRITE(CURPOS(pipe), pos);
7768 if (IS_845G(dev) || IS_I865G(dev))
7769 i845_update_cursor(crtc, base);
7770 else
7771 i9xx_update_cursor(crtc, base);
7772 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007773}
7774
Jesse Barnes79e53942008-11-07 14:24:08 -08007775static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007776 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007777 uint32_t handle,
7778 uint32_t width, uint32_t height)
7779{
7780 struct drm_device *dev = crtc->dev;
7781 struct drm_i915_private *dev_priv = dev->dev_private;
7782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007783 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007784 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007785 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007786
Jesse Barnes79e53942008-11-07 14:24:08 -08007787 /* if we want to turn off the cursor ignore width and height */
7788 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007789 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007790 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007791 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007792 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007793 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007794 }
7795
7796 /* Currently we only support 64x64 cursors */
7797 if (width != 64 || height != 64) {
7798 DRM_ERROR("we currently only support 64x64 cursors\n");
7799 return -EINVAL;
7800 }
7801
Chris Wilson05394f32010-11-08 19:18:58 +00007802 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007803 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007804 return -ENOENT;
7805
Chris Wilson05394f32010-11-08 19:18:58 +00007806 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007807 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007808 ret = -ENOMEM;
7809 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007810 }
7811
Dave Airlie71acb5e2008-12-30 20:31:46 +10007812 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007813 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007814 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007815 unsigned alignment;
7816
Chris Wilsond9e86c02010-11-10 16:40:20 +00007817 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007818 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007819 ret = -EINVAL;
7820 goto fail_locked;
7821 }
7822
Chris Wilson693db182013-03-05 14:52:39 +00007823 /* Note that the w/a also requires 2 PTE of padding following
7824 * the bo. We currently fill all unused PTE with the shadow
7825 * page and so we should always have valid PTE following the
7826 * cursor preventing the VT-d warning.
7827 */
7828 alignment = 0;
7829 if (need_vtd_wa(dev))
7830 alignment = 64*1024;
7831
7832 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007833 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007834 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007835 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007836 }
7837
Chris Wilsond9e86c02010-11-10 16:40:20 +00007838 ret = i915_gem_object_put_fence(obj);
7839 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007840 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007841 goto fail_unpin;
7842 }
7843
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007844 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007845 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007846 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007847 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007848 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7849 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007850 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007851 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007852 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007853 }
Chris Wilson05394f32010-11-08 19:18:58 +00007854 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007855 }
7856
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007857 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04007858 I915_WRITE(CURSIZE, (height << 12) | width);
7859
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007860 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007861 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007862 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007863 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007864 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7865 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007866 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007867 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007868 }
Jesse Barnes80824002009-09-10 15:28:06 -07007869
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007870 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007871
7872 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007873 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007874 intel_crtc->cursor_width = width;
7875 intel_crtc->cursor_height = height;
7876
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007877 if (intel_crtc->active)
7878 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007879
Jesse Barnes79e53942008-11-07 14:24:08 -08007880 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007881fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007882 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007883fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007884 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007885fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007886 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007887 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007888}
7889
7890static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7891{
Jesse Barnes79e53942008-11-07 14:24:08 -08007892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007893
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007894 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7895 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007896
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03007897 if (intel_crtc->active)
7898 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007899
7900 return 0;
7901}
7902
Jesse Barnes79e53942008-11-07 14:24:08 -08007903static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007904 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007905{
James Simmons72034252010-08-03 01:33:19 +01007906 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007908
James Simmons72034252010-08-03 01:33:19 +01007909 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007910 intel_crtc->lut_r[i] = red[i] >> 8;
7911 intel_crtc->lut_g[i] = green[i] >> 8;
7912 intel_crtc->lut_b[i] = blue[i] >> 8;
7913 }
7914
7915 intel_crtc_load_lut(crtc);
7916}
7917
Jesse Barnes79e53942008-11-07 14:24:08 -08007918/* VESA 640x480x72Hz mode to set on the pipe */
7919static struct drm_display_mode load_detect_mode = {
7920 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7921 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7922};
7923
Daniel Vettera8bb6812014-02-10 18:00:39 +01007924struct drm_framebuffer *
7925__intel_framebuffer_create(struct drm_device *dev,
7926 struct drm_mode_fb_cmd2 *mode_cmd,
7927 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007928{
7929 struct intel_framebuffer *intel_fb;
7930 int ret;
7931
7932 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7933 if (!intel_fb) {
7934 drm_gem_object_unreference_unlocked(&obj->base);
7935 return ERR_PTR(-ENOMEM);
7936 }
7937
7938 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007939 if (ret)
7940 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007941
7942 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007943err:
7944 drm_gem_object_unreference_unlocked(&obj->base);
7945 kfree(intel_fb);
7946
7947 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007948}
7949
Daniel Vetterb5ea6422014-03-02 21:18:00 +01007950static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01007951intel_framebuffer_create(struct drm_device *dev,
7952 struct drm_mode_fb_cmd2 *mode_cmd,
7953 struct drm_i915_gem_object *obj)
7954{
7955 struct drm_framebuffer *fb;
7956 int ret;
7957
7958 ret = i915_mutex_lock_interruptible(dev);
7959 if (ret)
7960 return ERR_PTR(ret);
7961 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7962 mutex_unlock(&dev->struct_mutex);
7963
7964 return fb;
7965}
7966
Chris Wilsond2dff872011-04-19 08:36:26 +01007967static u32
7968intel_framebuffer_pitch_for_width(int width, int bpp)
7969{
7970 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7971 return ALIGN(pitch, 64);
7972}
7973
7974static u32
7975intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7976{
7977 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7978 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7979}
7980
7981static struct drm_framebuffer *
7982intel_framebuffer_create_for_mode(struct drm_device *dev,
7983 struct drm_display_mode *mode,
7984 int depth, int bpp)
7985{
7986 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007987 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007988
7989 obj = i915_gem_alloc_object(dev,
7990 intel_framebuffer_size_for_mode(mode, bpp));
7991 if (obj == NULL)
7992 return ERR_PTR(-ENOMEM);
7993
7994 mode_cmd.width = mode->hdisplay;
7995 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007996 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7997 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007998 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007999
8000 return intel_framebuffer_create(dev, &mode_cmd, obj);
8001}
8002
8003static struct drm_framebuffer *
8004mode_fits_in_fbdev(struct drm_device *dev,
8005 struct drm_display_mode *mode)
8006{
Daniel Vetter4520f532013-10-09 09:18:51 +02008007#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008008 struct drm_i915_private *dev_priv = dev->dev_private;
8009 struct drm_i915_gem_object *obj;
8010 struct drm_framebuffer *fb;
8011
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008012 if (!dev_priv->fbdev)
8013 return NULL;
8014
8015 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008016 return NULL;
8017
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008018 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008019 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008020
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008021 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008022 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8023 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008024 return NULL;
8025
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008026 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008027 return NULL;
8028
8029 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008030#else
8031 return NULL;
8032#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008033}
8034
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008035bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008036 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01008037 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008038{
8039 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008040 struct intel_encoder *intel_encoder =
8041 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008042 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008043 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008044 struct drm_crtc *crtc = NULL;
8045 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008046 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08008047 int i = -1;
8048
Chris Wilsond2dff872011-04-19 08:36:26 +01008049 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8050 connector->base.id, drm_get_connector_name(connector),
8051 encoder->base.id, drm_get_encoder_name(encoder));
8052
Jesse Barnes79e53942008-11-07 14:24:08 -08008053 /*
8054 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008055 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008056 * - if the connector already has an assigned crtc, use it (but make
8057 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008058 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008059 * - try to find the first unused crtc that can drive this connector,
8060 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008061 */
8062
8063 /* See if we already have a CRTC for this connector */
8064 if (encoder->crtc) {
8065 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008066
Daniel Vetter7b240562012-12-12 00:35:33 +01008067 mutex_lock(&crtc->mutex);
8068
Daniel Vetter24218aa2012-08-12 19:27:11 +02008069 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008070 old->load_detect_temp = false;
8071
8072 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008073 if (connector->dpms != DRM_MODE_DPMS_ON)
8074 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008075
Chris Wilson71731882011-04-19 23:10:58 +01008076 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008077 }
8078
8079 /* Find an unused one (if possible) */
8080 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8081 i++;
8082 if (!(encoder->possible_crtcs & (1 << i)))
8083 continue;
8084 if (!possible_crtc->enabled) {
8085 crtc = possible_crtc;
8086 break;
8087 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008088 }
8089
8090 /*
8091 * If we didn't find an unused CRTC, don't use any.
8092 */
8093 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008094 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8095 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008096 }
8097
Daniel Vetter7b240562012-12-12 00:35:33 +01008098 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008099 intel_encoder->new_crtc = to_intel_crtc(crtc);
8100 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008101
8102 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008103 intel_crtc->new_enabled = true;
8104 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008105 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008106 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008107 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008108
Chris Wilson64927112011-04-20 07:25:26 +01008109 if (!mode)
8110 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008111
Chris Wilsond2dff872011-04-19 08:36:26 +01008112 /* We need a framebuffer large enough to accommodate all accesses
8113 * that the plane may generate whilst we perform load detection.
8114 * We can not rely on the fbcon either being present (we get called
8115 * during its initialisation to detect all boot displays, or it may
8116 * not even exist) or that it is large enough to satisfy the
8117 * requested mode.
8118 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008119 fb = mode_fits_in_fbdev(dev, mode);
8120 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008121 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008122 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8123 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008124 } else
8125 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008126 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008127 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008128 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008129 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008130
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008131 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008132 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008133 if (old->release_fb)
8134 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008135 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008136 }
Chris Wilson71731882011-04-19 23:10:58 +01008137
Jesse Barnes79e53942008-11-07 14:24:08 -08008138 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008139 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008140 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008141
8142 fail:
8143 intel_crtc->new_enabled = crtc->enabled;
8144 if (intel_crtc->new_enabled)
8145 intel_crtc->new_config = &intel_crtc->config;
8146 else
8147 intel_crtc->new_config = NULL;
8148 mutex_unlock(&crtc->mutex);
8149 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008150}
8151
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008152void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008153 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008154{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008155 struct intel_encoder *intel_encoder =
8156 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008157 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008158 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008160
Chris Wilsond2dff872011-04-19 08:36:26 +01008161 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8162 connector->base.id, drm_get_connector_name(connector),
8163 encoder->base.id, drm_get_encoder_name(encoder));
8164
Chris Wilson8261b192011-04-19 23:18:09 +01008165 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008166 to_intel_connector(connector)->new_encoder = NULL;
8167 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008168 intel_crtc->new_enabled = false;
8169 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008170 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008171
Daniel Vetter36206362012-12-10 20:42:17 +01008172 if (old->release_fb) {
8173 drm_framebuffer_unregister_private(old->release_fb);
8174 drm_framebuffer_unreference(old->release_fb);
8175 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008176
Daniel Vetter67c96402013-01-23 16:25:09 +00008177 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008178 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008179 }
8180
Eric Anholtc751ce42010-03-25 11:48:48 -07008181 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008182 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8183 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008184
8185 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008186}
8187
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008188static int i9xx_pll_refclk(struct drm_device *dev,
8189 const struct intel_crtc_config *pipe_config)
8190{
8191 struct drm_i915_private *dev_priv = dev->dev_private;
8192 u32 dpll = pipe_config->dpll_hw_state.dpll;
8193
8194 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008195 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008196 else if (HAS_PCH_SPLIT(dev))
8197 return 120000;
8198 else if (!IS_GEN2(dev))
8199 return 96000;
8200 else
8201 return 48000;
8202}
8203
Jesse Barnes79e53942008-11-07 14:24:08 -08008204/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008205static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8206 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008207{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008208 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008209 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008210 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008211 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008212 u32 fp;
8213 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008214 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008215
8216 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008217 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008218 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008219 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008220
8221 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008222 if (IS_PINEVIEW(dev)) {
8223 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8224 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008225 } else {
8226 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8227 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8228 }
8229
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008230 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008231 if (IS_PINEVIEW(dev))
8232 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8233 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008234 else
8235 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008236 DPLL_FPA01_P1_POST_DIV_SHIFT);
8237
8238 switch (dpll & DPLL_MODE_MASK) {
8239 case DPLLB_MODE_DAC_SERIAL:
8240 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8241 5 : 10;
8242 break;
8243 case DPLLB_MODE_LVDS:
8244 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8245 7 : 14;
8246 break;
8247 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008248 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008249 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008250 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008251 }
8252
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008253 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008254 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008255 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008256 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008257 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008258 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008259 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008260
8261 if (is_lvds) {
8262 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8263 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008264
8265 if (lvds & LVDS_CLKB_POWER_UP)
8266 clock.p2 = 7;
8267 else
8268 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008269 } else {
8270 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8271 clock.p1 = 2;
8272 else {
8273 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8274 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8275 }
8276 if (dpll & PLL_P2_DIVIDE_BY_4)
8277 clock.p2 = 4;
8278 else
8279 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008280 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008281
8282 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008283 }
8284
Ville Syrjälä18442d02013-09-13 16:00:08 +03008285 /*
8286 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008287 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008288 * encoder's get_config() function.
8289 */
8290 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008291}
8292
Ville Syrjälä6878da02013-09-13 15:59:11 +03008293int intel_dotclock_calculate(int link_freq,
8294 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008295{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008296 /*
8297 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008298 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008299 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008300 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008301 *
8302 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008303 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008304 */
8305
Ville Syrjälä6878da02013-09-13 15:59:11 +03008306 if (!m_n->link_n)
8307 return 0;
8308
8309 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8310}
8311
Ville Syrjälä18442d02013-09-13 16:00:08 +03008312static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8313 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008314{
8315 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008316
8317 /* read out port_clock from the DPLL */
8318 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008319
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008320 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008321 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008322 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008323 * agree once we know their relationship in the encoder's
8324 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008325 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008326 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008327 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8328 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008329}
8330
8331/** Returns the currently programmed mode of the given pipe. */
8332struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8333 struct drm_crtc *crtc)
8334{
Jesse Barnes548f2452011-02-17 10:40:53 -08008335 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008337 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008338 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008339 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008340 int htot = I915_READ(HTOTAL(cpu_transcoder));
8341 int hsync = I915_READ(HSYNC(cpu_transcoder));
8342 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8343 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008344 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008345
8346 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8347 if (!mode)
8348 return NULL;
8349
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008350 /*
8351 * Construct a pipe_config sufficient for getting the clock info
8352 * back out of crtc_clock_get.
8353 *
8354 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8355 * to use a real value here instead.
8356 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008357 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008358 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008359 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8360 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8361 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008362 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8363
Ville Syrjälä773ae032013-09-23 17:48:20 +03008364 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008365 mode->hdisplay = (htot & 0xffff) + 1;
8366 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8367 mode->hsync_start = (hsync & 0xffff) + 1;
8368 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8369 mode->vdisplay = (vtot & 0xffff) + 1;
8370 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8371 mode->vsync_start = (vsync & 0xffff) + 1;
8372 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8373
8374 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008375
8376 return mode;
8377}
8378
Daniel Vetter3dec0092010-08-20 21:40:52 +02008379static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008380{
8381 struct drm_device *dev = crtc->dev;
8382 drm_i915_private_t *dev_priv = dev->dev_private;
8383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8384 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008385 int dpll_reg = DPLL(pipe);
8386 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008387
Eric Anholtbad720f2009-10-22 16:11:14 -07008388 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008389 return;
8390
8391 if (!dev_priv->lvds_downclock_avail)
8392 return;
8393
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008394 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008395 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008396 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008397
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008398 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008399
8400 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8401 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008402 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008403
Jesse Barnes652c3932009-08-17 13:31:43 -07008404 dpll = I915_READ(dpll_reg);
8405 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008406 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008407 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008408}
8409
8410static void intel_decrease_pllclock(struct drm_crtc *crtc)
8411{
8412 struct drm_device *dev = crtc->dev;
8413 drm_i915_private_t *dev_priv = dev->dev_private;
8414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008415
Eric Anholtbad720f2009-10-22 16:11:14 -07008416 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008417 return;
8418
8419 if (!dev_priv->lvds_downclock_avail)
8420 return;
8421
8422 /*
8423 * Since this is called by a timer, we should never get here in
8424 * the manual case.
8425 */
8426 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008427 int pipe = intel_crtc->pipe;
8428 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008429 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008430
Zhao Yakui44d98a62009-10-09 11:39:40 +08008431 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008432
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008433 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008434
Chris Wilson074b5e12012-05-02 12:07:06 +01008435 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008436 dpll |= DISPLAY_RATE_SELECT_FPA1;
8437 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008438 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008439 dpll = I915_READ(dpll_reg);
8440 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008441 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008442 }
8443
8444}
8445
Chris Wilsonf047e392012-07-21 12:31:41 +01008446void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008447{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008448 struct drm_i915_private *dev_priv = dev->dev_private;
8449
Chris Wilsonf62a0072014-02-21 17:55:39 +00008450 if (dev_priv->mm.busy)
8451 return;
8452
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03008453 hsw_disable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008454 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008455 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008456}
8457
8458void intel_mark_idle(struct drm_device *dev)
8459{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008460 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008461 struct drm_crtc *crtc;
8462
Chris Wilsonf62a0072014-02-21 17:55:39 +00008463 if (!dev_priv->mm.busy)
8464 return;
8465
8466 dev_priv->mm.busy = false;
8467
Jani Nikulad330a952014-01-21 11:24:25 +02008468 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008469 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008470
8471 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8472 if (!crtc->fb)
8473 continue;
8474
8475 intel_decrease_pllclock(crtc);
8476 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008477
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008478 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008479 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008480
8481out:
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03008482 hsw_enable_package_c8(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008483}
8484
Chris Wilsonc65355b2013-06-06 16:53:41 -03008485void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8486 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008487{
8488 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008489 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008490
Jani Nikulad330a952014-01-21 11:24:25 +02008491 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008492 return;
8493
Jesse Barnes652c3932009-08-17 13:31:43 -07008494 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008495 if (!crtc->fb)
8496 continue;
8497
Chris Wilsonc65355b2013-06-06 16:53:41 -03008498 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8499 continue;
8500
8501 intel_increase_pllclock(crtc);
8502 if (ring && intel_fbc_enabled(dev))
8503 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008504 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008505}
8506
Jesse Barnes79e53942008-11-07 14:24:08 -08008507static void intel_crtc_destroy(struct drm_crtc *crtc)
8508{
8509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008510 struct drm_device *dev = crtc->dev;
8511 struct intel_unpin_work *work;
8512 unsigned long flags;
8513
8514 spin_lock_irqsave(&dev->event_lock, flags);
8515 work = intel_crtc->unpin_work;
8516 intel_crtc->unpin_work = NULL;
8517 spin_unlock_irqrestore(&dev->event_lock, flags);
8518
8519 if (work) {
8520 cancel_work_sync(&work->work);
8521 kfree(work);
8522 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008523
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008524 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8525
Jesse Barnes79e53942008-11-07 14:24:08 -08008526 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008527
Jesse Barnes79e53942008-11-07 14:24:08 -08008528 kfree(intel_crtc);
8529}
8530
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008531static void intel_unpin_work_fn(struct work_struct *__work)
8532{
8533 struct intel_unpin_work *work =
8534 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008535 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008536
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008537 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008538 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008539 drm_gem_object_unreference(&work->pending_flip_obj->base);
8540 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008541
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008542 intel_update_fbc(dev);
8543 mutex_unlock(&dev->struct_mutex);
8544
8545 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8546 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8547
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008548 kfree(work);
8549}
8550
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008551static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008552 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008553{
8554 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8556 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008557 unsigned long flags;
8558
8559 /* Ignore early vblank irqs */
8560 if (intel_crtc == NULL)
8561 return;
8562
8563 spin_lock_irqsave(&dev->event_lock, flags);
8564 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008565
8566 /* Ensure we don't miss a work->pending update ... */
8567 smp_rmb();
8568
8569 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008570 spin_unlock_irqrestore(&dev->event_lock, flags);
8571 return;
8572 }
8573
Chris Wilsone7d841c2012-12-03 11:36:30 +00008574 /* and that the unpin work is consistent wrt ->pending. */
8575 smp_rmb();
8576
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008577 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008578
Rob Clark45a066e2012-10-08 14:50:40 -05008579 if (work->event)
8580 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008581
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008582 drm_vblank_put(dev, intel_crtc->pipe);
8583
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008584 spin_unlock_irqrestore(&dev->event_lock, flags);
8585
Daniel Vetter2c10d572012-12-20 21:24:07 +01008586 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008587
8588 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008589
8590 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008591}
8592
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008593void intel_finish_page_flip(struct drm_device *dev, int pipe)
8594{
8595 drm_i915_private_t *dev_priv = dev->dev_private;
8596 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8597
Mario Kleiner49b14a52010-12-09 07:00:07 +01008598 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008599}
8600
8601void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8602{
8603 drm_i915_private_t *dev_priv = dev->dev_private;
8604 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8605
Mario Kleiner49b14a52010-12-09 07:00:07 +01008606 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008607}
8608
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008609void intel_prepare_page_flip(struct drm_device *dev, int plane)
8610{
8611 drm_i915_private_t *dev_priv = dev->dev_private;
8612 struct intel_crtc *intel_crtc =
8613 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8614 unsigned long flags;
8615
Chris Wilsone7d841c2012-12-03 11:36:30 +00008616 /* NB: An MMIO update of the plane base pointer will also
8617 * generate a page-flip completion irq, i.e. every modeset
8618 * is also accompanied by a spurious intel_prepare_page_flip().
8619 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008620 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008621 if (intel_crtc->unpin_work)
8622 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008623 spin_unlock_irqrestore(&dev->event_lock, flags);
8624}
8625
Chris Wilsone7d841c2012-12-03 11:36:30 +00008626inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8627{
8628 /* Ensure that the work item is consistent when activating it ... */
8629 smp_wmb();
8630 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8631 /* and that it is marked active as soon as the irq could fire. */
8632 smp_wmb();
8633}
8634
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008635static int intel_gen2_queue_flip(struct drm_device *dev,
8636 struct drm_crtc *crtc,
8637 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008638 struct drm_i915_gem_object *obj,
8639 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008640{
8641 struct drm_i915_private *dev_priv = dev->dev_private;
8642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008643 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008644 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008645 int ret;
8646
Daniel Vetter6d90c952012-04-26 23:28:05 +02008647 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008648 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008649 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008650
Daniel Vetter6d90c952012-04-26 23:28:05 +02008651 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008652 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008653 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008654
8655 /* Can't queue multiple flips, so wait for the previous
8656 * one to finish before executing the next.
8657 */
8658 if (intel_crtc->plane)
8659 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8660 else
8661 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008662 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8663 intel_ring_emit(ring, MI_NOOP);
8664 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8665 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8666 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008667 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008668 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008669
8670 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008671 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008672 return 0;
8673
8674err_unpin:
8675 intel_unpin_fb_obj(obj);
8676err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008677 return ret;
8678}
8679
8680static int intel_gen3_queue_flip(struct drm_device *dev,
8681 struct drm_crtc *crtc,
8682 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008683 struct drm_i915_gem_object *obj,
8684 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008685{
8686 struct drm_i915_private *dev_priv = dev->dev_private;
8687 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008688 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008689 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008690 int ret;
8691
Daniel Vetter6d90c952012-04-26 23:28:05 +02008692 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008693 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008694 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008695
Daniel Vetter6d90c952012-04-26 23:28:05 +02008696 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008697 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008698 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008699
8700 if (intel_crtc->plane)
8701 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8702 else
8703 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008704 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8705 intel_ring_emit(ring, MI_NOOP);
8706 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8707 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8708 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008709 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008710 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008711
Chris Wilsone7d841c2012-12-03 11:36:30 +00008712 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008713 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008714 return 0;
8715
8716err_unpin:
8717 intel_unpin_fb_obj(obj);
8718err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008719 return ret;
8720}
8721
8722static int intel_gen4_queue_flip(struct drm_device *dev,
8723 struct drm_crtc *crtc,
8724 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008725 struct drm_i915_gem_object *obj,
8726 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008727{
8728 struct drm_i915_private *dev_priv = dev->dev_private;
8729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8730 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008731 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008732 int ret;
8733
Daniel Vetter6d90c952012-04-26 23:28:05 +02008734 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008735 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008736 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008737
Daniel Vetter6d90c952012-04-26 23:28:05 +02008738 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008739 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008740 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008741
8742 /* i965+ uses the linear or tiled offsets from the
8743 * Display Registers (which do not change across a page-flip)
8744 * so we need only reprogram the base address.
8745 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008746 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8747 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8748 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008749 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008750 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008751 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008752
8753 /* XXX Enabling the panel-fitter across page-flip is so far
8754 * untested on non-native modes, so ignore it for now.
8755 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8756 */
8757 pf = 0;
8758 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008759 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008760
8761 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008762 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008763 return 0;
8764
8765err_unpin:
8766 intel_unpin_fb_obj(obj);
8767err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008768 return ret;
8769}
8770
8771static int intel_gen6_queue_flip(struct drm_device *dev,
8772 struct drm_crtc *crtc,
8773 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008774 struct drm_i915_gem_object *obj,
8775 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008776{
8777 struct drm_i915_private *dev_priv = dev->dev_private;
8778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008779 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008780 uint32_t pf, pipesrc;
8781 int ret;
8782
Daniel Vetter6d90c952012-04-26 23:28:05 +02008783 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008784 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008785 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008786
Daniel Vetter6d90c952012-04-26 23:28:05 +02008787 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008788 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008789 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008790
Daniel Vetter6d90c952012-04-26 23:28:05 +02008791 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8792 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8793 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008794 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008795
Chris Wilson99d9acd2012-04-17 20:37:00 +01008796 /* Contrary to the suggestions in the documentation,
8797 * "Enable Panel Fitter" does not seem to be required when page
8798 * flipping with a non-native mode, and worse causes a normal
8799 * modeset to fail.
8800 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8801 */
8802 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008803 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008804 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008805
8806 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008807 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008808 return 0;
8809
8810err_unpin:
8811 intel_unpin_fb_obj(obj);
8812err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008813 return ret;
8814}
8815
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008816static int intel_gen7_queue_flip(struct drm_device *dev,
8817 struct drm_crtc *crtc,
8818 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008819 struct drm_i915_gem_object *obj,
8820 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008821{
8822 struct drm_i915_private *dev_priv = dev->dev_private;
8823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008824 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008825 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008826 int len, ret;
8827
8828 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008829 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008830 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008831
8832 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8833 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008834 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008835
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008836 switch(intel_crtc->plane) {
8837 case PLANE_A:
8838 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8839 break;
8840 case PLANE_B:
8841 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8842 break;
8843 case PLANE_C:
8844 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8845 break;
8846 default:
8847 WARN_ONCE(1, "unknown plane in flip command\n");
8848 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008849 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008850 }
8851
Chris Wilsonffe74d72013-08-26 20:58:12 +01008852 len = 4;
8853 if (ring->id == RCS)
8854 len += 6;
8855
8856 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008857 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008858 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008859
Chris Wilsonffe74d72013-08-26 20:58:12 +01008860 /* Unmask the flip-done completion message. Note that the bspec says that
8861 * we should do this for both the BCS and RCS, and that we must not unmask
8862 * more than one flip event at any time (or ensure that one flip message
8863 * can be sent by waiting for flip-done prior to queueing new flips).
8864 * Experimentation says that BCS works despite DERRMR masking all
8865 * flip-done completion events and that unmasking all planes at once
8866 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8867 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8868 */
8869 if (ring->id == RCS) {
8870 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8871 intel_ring_emit(ring, DERRMR);
8872 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8873 DERRMR_PIPEB_PRI_FLIP_DONE |
8874 DERRMR_PIPEC_PRI_FLIP_DONE));
Ville Syrjälä22613c92013-11-29 13:13:42 +02008875 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8876 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008877 intel_ring_emit(ring, DERRMR);
8878 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8879 }
8880
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008881 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008882 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008883 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008884 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008885
8886 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008887 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008888 return 0;
8889
8890err_unpin:
8891 intel_unpin_fb_obj(obj);
8892err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008893 return ret;
8894}
8895
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008896static int intel_default_queue_flip(struct drm_device *dev,
8897 struct drm_crtc *crtc,
8898 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008899 struct drm_i915_gem_object *obj,
8900 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008901{
8902 return -ENODEV;
8903}
8904
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008905static int intel_crtc_page_flip(struct drm_crtc *crtc,
8906 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008907 struct drm_pending_vblank_event *event,
8908 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008909{
8910 struct drm_device *dev = crtc->dev;
8911 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008912 struct drm_framebuffer *old_fb = crtc->fb;
8913 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008914 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8915 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008916 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008917 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008918
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008919 /* Can't change pixel format via MI display flips. */
8920 if (fb->pixel_format != crtc->fb->pixel_format)
8921 return -EINVAL;
8922
8923 /*
8924 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8925 * Note that pitch changes could also affect these register.
8926 */
8927 if (INTEL_INFO(dev)->gen > 3 &&
8928 (fb->offsets[0] != crtc->fb->offsets[0] ||
8929 fb->pitches[0] != crtc->fb->pitches[0]))
8930 return -EINVAL;
8931
Chris Wilsonf900db42014-02-20 09:26:13 +00008932 if (i915_terminally_wedged(&dev_priv->gpu_error))
8933 goto out_hang;
8934
Daniel Vetterb14c5672013-09-19 12:18:32 +02008935 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008936 if (work == NULL)
8937 return -ENOMEM;
8938
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008939 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008940 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008941 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008942 INIT_WORK(&work->work, intel_unpin_work_fn);
8943
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008944 ret = drm_vblank_get(dev, intel_crtc->pipe);
8945 if (ret)
8946 goto free_work;
8947
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008948 /* We borrow the event spin lock for protecting unpin_work */
8949 spin_lock_irqsave(&dev->event_lock, flags);
8950 if (intel_crtc->unpin_work) {
8951 spin_unlock_irqrestore(&dev->event_lock, flags);
8952 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008953 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008954
8955 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008956 return -EBUSY;
8957 }
8958 intel_crtc->unpin_work = work;
8959 spin_unlock_irqrestore(&dev->event_lock, flags);
8960
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008961 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8962 flush_workqueue(dev_priv->wq);
8963
Chris Wilson79158102012-05-23 11:13:58 +01008964 ret = i915_mutex_lock_interruptible(dev);
8965 if (ret)
8966 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008967
Jesse Barnes75dfca82010-02-10 15:09:44 -08008968 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008969 drm_gem_object_reference(&work->old_fb_obj->base);
8970 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008971
8972 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008973
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008974 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008975
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008976 work->enable_stall_check = true;
8977
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008978 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008979 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008980
Keith Packarded8d1972013-07-22 18:49:58 -07008981 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008982 if (ret)
8983 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008984
Chris Wilson7782de32011-07-08 12:22:41 +01008985 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008986 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008987 mutex_unlock(&dev->struct_mutex);
8988
Jesse Barnese5510fa2010-07-01 16:48:37 -07008989 trace_i915_flip_request(intel_crtc->plane, obj);
8990
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008991 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008992
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008993cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008994 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008995 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008996 drm_gem_object_unreference(&work->old_fb_obj->base);
8997 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008998 mutex_unlock(&dev->struct_mutex);
8999
Chris Wilson79158102012-05-23 11:13:58 +01009000cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009001 spin_lock_irqsave(&dev->event_lock, flags);
9002 intel_crtc->unpin_work = NULL;
9003 spin_unlock_irqrestore(&dev->event_lock, flags);
9004
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009005 drm_vblank_put(dev, intel_crtc->pipe);
9006free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009007 kfree(work);
9008
Chris Wilsonf900db42014-02-20 09:26:13 +00009009 if (ret == -EIO) {
9010out_hang:
9011 intel_crtc_wait_for_pending_flips(crtc);
9012 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9013 if (ret == 0 && event)
9014 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9015 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009016 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009017}
9018
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009019static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009020 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9021 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009022};
9023
Daniel Vetter9a935852012-07-05 22:34:27 +02009024/**
9025 * intel_modeset_update_staged_output_state
9026 *
9027 * Updates the staged output configuration state, e.g. after we've read out the
9028 * current hw state.
9029 */
9030static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9031{
Ville Syrjälä76688512014-01-10 11:28:06 +02009032 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009033 struct intel_encoder *encoder;
9034 struct intel_connector *connector;
9035
9036 list_for_each_entry(connector, &dev->mode_config.connector_list,
9037 base.head) {
9038 connector->new_encoder =
9039 to_intel_encoder(connector->base.encoder);
9040 }
9041
9042 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9043 base.head) {
9044 encoder->new_crtc =
9045 to_intel_crtc(encoder->base.crtc);
9046 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009047
9048 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9049 base.head) {
9050 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009051
9052 if (crtc->new_enabled)
9053 crtc->new_config = &crtc->config;
9054 else
9055 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009056 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009057}
9058
9059/**
9060 * intel_modeset_commit_output_state
9061 *
9062 * This function copies the stage display pipe configuration to the real one.
9063 */
9064static void intel_modeset_commit_output_state(struct drm_device *dev)
9065{
Ville Syrjälä76688512014-01-10 11:28:06 +02009066 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009067 struct intel_encoder *encoder;
9068 struct intel_connector *connector;
9069
9070 list_for_each_entry(connector, &dev->mode_config.connector_list,
9071 base.head) {
9072 connector->base.encoder = &connector->new_encoder->base;
9073 }
9074
9075 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9076 base.head) {
9077 encoder->base.crtc = &encoder->new_crtc->base;
9078 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009079
9080 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9081 base.head) {
9082 crtc->base.enabled = crtc->new_enabled;
9083 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009084}
9085
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009086static void
9087connected_sink_compute_bpp(struct intel_connector * connector,
9088 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009089{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009090 int bpp = pipe_config->pipe_bpp;
9091
9092 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9093 connector->base.base.id,
9094 drm_get_connector_name(&connector->base));
9095
9096 /* Don't use an invalid EDID bpc value */
9097 if (connector->base.display_info.bpc &&
9098 connector->base.display_info.bpc * 3 < bpp) {
9099 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9100 bpp, connector->base.display_info.bpc*3);
9101 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9102 }
9103
9104 /* Clamp bpp to 8 on screens without EDID 1.4 */
9105 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9106 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9107 bpp);
9108 pipe_config->pipe_bpp = 24;
9109 }
9110}
9111
9112static int
9113compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9114 struct drm_framebuffer *fb,
9115 struct intel_crtc_config *pipe_config)
9116{
9117 struct drm_device *dev = crtc->base.dev;
9118 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009119 int bpp;
9120
Daniel Vetterd42264b2013-03-28 16:38:08 +01009121 switch (fb->pixel_format) {
9122 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009123 bpp = 8*3; /* since we go through a colormap */
9124 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009125 case DRM_FORMAT_XRGB1555:
9126 case DRM_FORMAT_ARGB1555:
9127 /* checked in intel_framebuffer_init already */
9128 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9129 return -EINVAL;
9130 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009131 bpp = 6*3; /* min is 18bpp */
9132 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009133 case DRM_FORMAT_XBGR8888:
9134 case DRM_FORMAT_ABGR8888:
9135 /* checked in intel_framebuffer_init already */
9136 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9137 return -EINVAL;
9138 case DRM_FORMAT_XRGB8888:
9139 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009140 bpp = 8*3;
9141 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009142 case DRM_FORMAT_XRGB2101010:
9143 case DRM_FORMAT_ARGB2101010:
9144 case DRM_FORMAT_XBGR2101010:
9145 case DRM_FORMAT_ABGR2101010:
9146 /* checked in intel_framebuffer_init already */
9147 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009148 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009149 bpp = 10*3;
9150 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009151 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009152 default:
9153 DRM_DEBUG_KMS("unsupported depth\n");
9154 return -EINVAL;
9155 }
9156
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009157 pipe_config->pipe_bpp = bpp;
9158
9159 /* Clamp display bpp to EDID value */
9160 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009161 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009162 if (!connector->new_encoder ||
9163 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009164 continue;
9165
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009166 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009167 }
9168
9169 return bpp;
9170}
9171
Daniel Vetter644db712013-09-19 14:53:58 +02009172static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9173{
9174 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9175 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009176 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009177 mode->crtc_hdisplay, mode->crtc_hsync_start,
9178 mode->crtc_hsync_end, mode->crtc_htotal,
9179 mode->crtc_vdisplay, mode->crtc_vsync_start,
9180 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9181}
9182
Daniel Vetterc0b03412013-05-28 12:05:54 +02009183static void intel_dump_pipe_config(struct intel_crtc *crtc,
9184 struct intel_crtc_config *pipe_config,
9185 const char *context)
9186{
9187 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9188 context, pipe_name(crtc->pipe));
9189
9190 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9191 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9192 pipe_config->pipe_bpp, pipe_config->dither);
9193 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9194 pipe_config->has_pch_encoder,
9195 pipe_config->fdi_lanes,
9196 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9197 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9198 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009199 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9200 pipe_config->has_dp_encoder,
9201 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9202 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9203 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009204 DRM_DEBUG_KMS("requested mode:\n");
9205 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9206 DRM_DEBUG_KMS("adjusted mode:\n");
9207 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009208 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009209 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009210 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9211 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009212 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9213 pipe_config->gmch_pfit.control,
9214 pipe_config->gmch_pfit.pgm_ratios,
9215 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009216 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009217 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009218 pipe_config->pch_pfit.size,
9219 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009220 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009221 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009222}
9223
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009224static bool check_encoder_cloning(struct drm_crtc *crtc)
9225{
9226 int num_encoders = 0;
9227 bool uncloneable_encoders = false;
9228 struct intel_encoder *encoder;
9229
9230 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
9231 base.head) {
9232 if (&encoder->new_crtc->base != crtc)
9233 continue;
9234
9235 num_encoders++;
9236 if (!encoder->cloneable)
9237 uncloneable_encoders = true;
9238 }
9239
9240 return !(num_encoders > 1 && uncloneable_encoders);
9241}
9242
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009243static struct intel_crtc_config *
9244intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009245 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009246 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009247{
9248 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009249 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009250 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009251 int plane_bpp, ret = -EINVAL;
9252 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009253
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009254 if (!check_encoder_cloning(crtc)) {
9255 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9256 return ERR_PTR(-EINVAL);
9257 }
9258
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009259 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9260 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009261 return ERR_PTR(-ENOMEM);
9262
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009263 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9264 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009265
Daniel Vettere143a212013-07-04 12:01:15 +02009266 pipe_config->cpu_transcoder =
9267 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009268 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009269
Imre Deak2960bc92013-07-30 13:36:32 +03009270 /*
9271 * Sanitize sync polarity flags based on requested ones. If neither
9272 * positive or negative polarity is requested, treat this as meaning
9273 * negative polarity.
9274 */
9275 if (!(pipe_config->adjusted_mode.flags &
9276 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9277 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9278
9279 if (!(pipe_config->adjusted_mode.flags &
9280 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9281 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9282
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009283 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9284 * plane pixel format and any sink constraints into account. Returns the
9285 * source plane bpp so that dithering can be selected on mismatches
9286 * after encoders and crtc also have had their say. */
9287 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9288 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009289 if (plane_bpp < 0)
9290 goto fail;
9291
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009292 /*
9293 * Determine the real pipe dimensions. Note that stereo modes can
9294 * increase the actual pipe size due to the frame doubling and
9295 * insertion of additional space for blanks between the frame. This
9296 * is stored in the crtc timings. We use the requested mode to do this
9297 * computation to clearly distinguish it from the adjusted mode, which
9298 * can be changed by the connectors in the below retry loop.
9299 */
9300 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9301 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9302 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9303
Daniel Vettere29c22c2013-02-21 00:00:16 +01009304encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009305 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009306 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009307 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009308
Daniel Vetter135c81b2013-07-21 21:37:09 +02009309 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009310 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009311
Daniel Vetter7758a112012-07-08 19:40:39 +02009312 /* Pass our mode to the connectors and the CRTC to give them a chance to
9313 * adjust it according to limitations or connector properties, and also
9314 * a chance to reject the mode entirely.
9315 */
9316 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9317 base.head) {
9318
9319 if (&encoder->new_crtc->base != crtc)
9320 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009321
Daniel Vetterefea6e82013-07-21 21:36:59 +02009322 if (!(encoder->compute_config(encoder, pipe_config))) {
9323 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009324 goto fail;
9325 }
9326 }
9327
Daniel Vetterff9a6752013-06-01 17:16:21 +02009328 /* Set default port clock if not overwritten by the encoder. Needs to be
9329 * done afterwards in case the encoder adjusts the mode. */
9330 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009331 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9332 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009333
Daniel Vettera43f6e02013-06-07 23:10:32 +02009334 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009335 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009336 DRM_DEBUG_KMS("CRTC fixup failed\n");
9337 goto fail;
9338 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009339
9340 if (ret == RETRY) {
9341 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9342 ret = -EINVAL;
9343 goto fail;
9344 }
9345
9346 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9347 retry = false;
9348 goto encoder_retry;
9349 }
9350
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009351 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9352 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9353 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9354
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009355 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009356fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009357 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009358 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009359}
9360
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009361/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9362 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9363static void
9364intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9365 unsigned *prepare_pipes, unsigned *disable_pipes)
9366{
9367 struct intel_crtc *intel_crtc;
9368 struct drm_device *dev = crtc->dev;
9369 struct intel_encoder *encoder;
9370 struct intel_connector *connector;
9371 struct drm_crtc *tmp_crtc;
9372
9373 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9374
9375 /* Check which crtcs have changed outputs connected to them, these need
9376 * to be part of the prepare_pipes mask. We don't (yet) support global
9377 * modeset across multiple crtcs, so modeset_pipes will only have one
9378 * bit set at most. */
9379 list_for_each_entry(connector, &dev->mode_config.connector_list,
9380 base.head) {
9381 if (connector->base.encoder == &connector->new_encoder->base)
9382 continue;
9383
9384 if (connector->base.encoder) {
9385 tmp_crtc = connector->base.encoder->crtc;
9386
9387 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9388 }
9389
9390 if (connector->new_encoder)
9391 *prepare_pipes |=
9392 1 << connector->new_encoder->new_crtc->pipe;
9393 }
9394
9395 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9396 base.head) {
9397 if (encoder->base.crtc == &encoder->new_crtc->base)
9398 continue;
9399
9400 if (encoder->base.crtc) {
9401 tmp_crtc = encoder->base.crtc;
9402
9403 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9404 }
9405
9406 if (encoder->new_crtc)
9407 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9408 }
9409
Ville Syrjälä76688512014-01-10 11:28:06 +02009410 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009411 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9412 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009413 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009414 continue;
9415
Ville Syrjälä76688512014-01-10 11:28:06 +02009416 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009417 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009418 else
9419 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009420 }
9421
9422
9423 /* set_mode is also used to update properties on life display pipes. */
9424 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009425 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009426 *prepare_pipes |= 1 << intel_crtc->pipe;
9427
Daniel Vetterb6c51642013-04-12 18:48:43 +02009428 /*
9429 * For simplicity do a full modeset on any pipe where the output routing
9430 * changed. We could be more clever, but that would require us to be
9431 * more careful with calling the relevant encoder->mode_set functions.
9432 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009433 if (*prepare_pipes)
9434 *modeset_pipes = *prepare_pipes;
9435
9436 /* ... and mask these out. */
9437 *modeset_pipes &= ~(*disable_pipes);
9438 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009439
9440 /*
9441 * HACK: We don't (yet) fully support global modesets. intel_set_config
9442 * obies this rule, but the modeset restore mode of
9443 * intel_modeset_setup_hw_state does not.
9444 */
9445 *modeset_pipes &= 1 << intel_crtc->pipe;
9446 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009447
9448 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9449 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009450}
9451
Daniel Vetterea9d7582012-07-10 10:42:52 +02009452static bool intel_crtc_in_use(struct drm_crtc *crtc)
9453{
9454 struct drm_encoder *encoder;
9455 struct drm_device *dev = crtc->dev;
9456
9457 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9458 if (encoder->crtc == crtc)
9459 return true;
9460
9461 return false;
9462}
9463
9464static void
9465intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9466{
9467 struct intel_encoder *intel_encoder;
9468 struct intel_crtc *intel_crtc;
9469 struct drm_connector *connector;
9470
9471 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9472 base.head) {
9473 if (!intel_encoder->base.crtc)
9474 continue;
9475
9476 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9477
9478 if (prepare_pipes & (1 << intel_crtc->pipe))
9479 intel_encoder->connectors_active = false;
9480 }
9481
9482 intel_modeset_commit_output_state(dev);
9483
Ville Syrjälä76688512014-01-10 11:28:06 +02009484 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009485 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9486 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009487 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009488 WARN_ON(intel_crtc->new_config &&
9489 intel_crtc->new_config != &intel_crtc->config);
9490 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009491 }
9492
9493 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9494 if (!connector->encoder || !connector->encoder->crtc)
9495 continue;
9496
9497 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9498
9499 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009500 struct drm_property *dpms_property =
9501 dev->mode_config.dpms_property;
9502
Daniel Vetterea9d7582012-07-10 10:42:52 +02009503 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009504 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009505 dpms_property,
9506 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009507
9508 intel_encoder = to_intel_encoder(connector->encoder);
9509 intel_encoder->connectors_active = true;
9510 }
9511 }
9512
9513}
9514
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009515static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009516{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009517 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009518
9519 if (clock1 == clock2)
9520 return true;
9521
9522 if (!clock1 || !clock2)
9523 return false;
9524
9525 diff = abs(clock1 - clock2);
9526
9527 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9528 return true;
9529
9530 return false;
9531}
9532
Daniel Vetter25c5b262012-07-08 22:08:04 +02009533#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9534 list_for_each_entry((intel_crtc), \
9535 &(dev)->mode_config.crtc_list, \
9536 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009537 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009538
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009539static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009540intel_pipe_config_compare(struct drm_device *dev,
9541 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009542 struct intel_crtc_config *pipe_config)
9543{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009544#define PIPE_CONF_CHECK_X(name) \
9545 if (current_config->name != pipe_config->name) { \
9546 DRM_ERROR("mismatch in " #name " " \
9547 "(expected 0x%08x, found 0x%08x)\n", \
9548 current_config->name, \
9549 pipe_config->name); \
9550 return false; \
9551 }
9552
Daniel Vetter08a24032013-04-19 11:25:34 +02009553#define PIPE_CONF_CHECK_I(name) \
9554 if (current_config->name != pipe_config->name) { \
9555 DRM_ERROR("mismatch in " #name " " \
9556 "(expected %i, found %i)\n", \
9557 current_config->name, \
9558 pipe_config->name); \
9559 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009560 }
9561
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009562#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9563 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009564 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009565 "(expected %i, found %i)\n", \
9566 current_config->name & (mask), \
9567 pipe_config->name & (mask)); \
9568 return false; \
9569 }
9570
Ville Syrjälä5e550652013-09-06 23:29:07 +03009571#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9572 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9573 DRM_ERROR("mismatch in " #name " " \
9574 "(expected %i, found %i)\n", \
9575 current_config->name, \
9576 pipe_config->name); \
9577 return false; \
9578 }
9579
Daniel Vetterbb760062013-06-06 14:55:52 +02009580#define PIPE_CONF_QUIRK(quirk) \
9581 ((current_config->quirks | pipe_config->quirks) & (quirk))
9582
Daniel Vettereccb1402013-05-22 00:50:22 +02009583 PIPE_CONF_CHECK_I(cpu_transcoder);
9584
Daniel Vetter08a24032013-04-19 11:25:34 +02009585 PIPE_CONF_CHECK_I(has_pch_encoder);
9586 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009587 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9588 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9589 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9590 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9591 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009592
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009593 PIPE_CONF_CHECK_I(has_dp_encoder);
9594 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9595 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9596 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9597 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9598 PIPE_CONF_CHECK_I(dp_m_n.tu);
9599
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009600 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9601 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9602 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9603 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9604 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9605 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9606
9607 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9608 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9609 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9610 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9611 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9612 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9613
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009614 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009615
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009616 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9617 DRM_MODE_FLAG_INTERLACE);
9618
Daniel Vetterbb760062013-06-06 14:55:52 +02009619 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9620 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9621 DRM_MODE_FLAG_PHSYNC);
9622 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9623 DRM_MODE_FLAG_NHSYNC);
9624 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9625 DRM_MODE_FLAG_PVSYNC);
9626 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9627 DRM_MODE_FLAG_NVSYNC);
9628 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009629
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009630 PIPE_CONF_CHECK_I(pipe_src_w);
9631 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009632
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009633 PIPE_CONF_CHECK_I(gmch_pfit.control);
9634 /* pfit ratios are autocomputed by the hw on gen4+ */
9635 if (INTEL_INFO(dev)->gen < 4)
9636 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9637 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009638 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9639 if (current_config->pch_pfit.enabled) {
9640 PIPE_CONF_CHECK_I(pch_pfit.pos);
9641 PIPE_CONF_CHECK_I(pch_pfit.size);
9642 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009643
Jesse Barnese59150d2014-01-07 13:30:45 -08009644 /* BDW+ don't expose a synchronous way to read the state */
9645 if (IS_HASWELL(dev))
9646 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009647
Ville Syrjälä282740f2013-09-04 18:30:03 +03009648 PIPE_CONF_CHECK_I(double_wide);
9649
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009650 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009651 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009652 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009653 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9654 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009655
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009656 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9657 PIPE_CONF_CHECK_I(pipe_bpp);
9658
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009659 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9660 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009661
Daniel Vetter66e985c2013-06-05 13:34:20 +02009662#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009663#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009664#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009665#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009666#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009667
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009668 return true;
9669}
9670
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009671static void
9672check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009673{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009674 struct intel_connector *connector;
9675
9676 list_for_each_entry(connector, &dev->mode_config.connector_list,
9677 base.head) {
9678 /* This also checks the encoder/connector hw state with the
9679 * ->get_hw_state callbacks. */
9680 intel_connector_check_state(connector);
9681
9682 WARN(&connector->new_encoder->base != connector->base.encoder,
9683 "connector's staged encoder doesn't match current encoder\n");
9684 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009685}
9686
9687static void
9688check_encoder_state(struct drm_device *dev)
9689{
9690 struct intel_encoder *encoder;
9691 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009692
9693 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9694 base.head) {
9695 bool enabled = false;
9696 bool active = false;
9697 enum pipe pipe, tracked_pipe;
9698
9699 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9700 encoder->base.base.id,
9701 drm_get_encoder_name(&encoder->base));
9702
9703 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9704 "encoder's stage crtc doesn't match current crtc\n");
9705 WARN(encoder->connectors_active && !encoder->base.crtc,
9706 "encoder's active_connectors set, but no crtc\n");
9707
9708 list_for_each_entry(connector, &dev->mode_config.connector_list,
9709 base.head) {
9710 if (connector->base.encoder != &encoder->base)
9711 continue;
9712 enabled = true;
9713 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9714 active = true;
9715 }
9716 WARN(!!encoder->base.crtc != enabled,
9717 "encoder's enabled state mismatch "
9718 "(expected %i, found %i)\n",
9719 !!encoder->base.crtc, enabled);
9720 WARN(active && !encoder->base.crtc,
9721 "active encoder with no crtc\n");
9722
9723 WARN(encoder->connectors_active != active,
9724 "encoder's computed active state doesn't match tracked active state "
9725 "(expected %i, found %i)\n", active, encoder->connectors_active);
9726
9727 active = encoder->get_hw_state(encoder, &pipe);
9728 WARN(active != encoder->connectors_active,
9729 "encoder's hw state doesn't match sw tracking "
9730 "(expected %i, found %i)\n",
9731 encoder->connectors_active, active);
9732
9733 if (!encoder->base.crtc)
9734 continue;
9735
9736 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9737 WARN(active && pipe != tracked_pipe,
9738 "active encoder's pipe doesn't match"
9739 "(expected %i, found %i)\n",
9740 tracked_pipe, pipe);
9741
9742 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009743}
9744
9745static void
9746check_crtc_state(struct drm_device *dev)
9747{
9748 drm_i915_private_t *dev_priv = dev->dev_private;
9749 struct intel_crtc *crtc;
9750 struct intel_encoder *encoder;
9751 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009752
9753 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9754 base.head) {
9755 bool enabled = false;
9756 bool active = false;
9757
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009758 memset(&pipe_config, 0, sizeof(pipe_config));
9759
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009760 DRM_DEBUG_KMS("[CRTC:%d]\n",
9761 crtc->base.base.id);
9762
9763 WARN(crtc->active && !crtc->base.enabled,
9764 "active crtc, but not enabled in sw tracking\n");
9765
9766 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9767 base.head) {
9768 if (encoder->base.crtc != &crtc->base)
9769 continue;
9770 enabled = true;
9771 if (encoder->connectors_active)
9772 active = true;
9773 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009774
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009775 WARN(active != crtc->active,
9776 "crtc's computed active state doesn't match tracked active state "
9777 "(expected %i, found %i)\n", active, crtc->active);
9778 WARN(enabled != crtc->base.enabled,
9779 "crtc's computed enabled state doesn't match tracked enabled state "
9780 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9781
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009782 active = dev_priv->display.get_pipe_config(crtc,
9783 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009784
9785 /* hw state is inconsistent with the pipe A quirk */
9786 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9787 active = crtc->active;
9788
Daniel Vetter6c49f242013-06-06 12:45:25 +02009789 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9790 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009791 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009792 if (encoder->base.crtc != &crtc->base)
9793 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009794 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009795 encoder->get_config(encoder, &pipe_config);
9796 }
9797
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009798 WARN(crtc->active != active,
9799 "crtc active state doesn't match with hw state "
9800 "(expected %i, found %i)\n", crtc->active, active);
9801
Daniel Vetterc0b03412013-05-28 12:05:54 +02009802 if (active &&
9803 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9804 WARN(1, "pipe state doesn't match!\n");
9805 intel_dump_pipe_config(crtc, &pipe_config,
9806 "[hw state]");
9807 intel_dump_pipe_config(crtc, &crtc->config,
9808 "[sw state]");
9809 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009810 }
9811}
9812
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009813static void
9814check_shared_dpll_state(struct drm_device *dev)
9815{
9816 drm_i915_private_t *dev_priv = dev->dev_private;
9817 struct intel_crtc *crtc;
9818 struct intel_dpll_hw_state dpll_hw_state;
9819 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009820
9821 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9822 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9823 int enabled_crtcs = 0, active_crtcs = 0;
9824 bool active;
9825
9826 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9827
9828 DRM_DEBUG_KMS("%s\n", pll->name);
9829
9830 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9831
9832 WARN(pll->active > pll->refcount,
9833 "more active pll users than references: %i vs %i\n",
9834 pll->active, pll->refcount);
9835 WARN(pll->active && !pll->on,
9836 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009837 WARN(pll->on && !pll->active,
9838 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009839 WARN(pll->on != active,
9840 "pll on state mismatch (expected %i, found %i)\n",
9841 pll->on, active);
9842
9843 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9844 base.head) {
9845 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9846 enabled_crtcs++;
9847 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9848 active_crtcs++;
9849 }
9850 WARN(pll->active != active_crtcs,
9851 "pll active crtcs mismatch (expected %i, found %i)\n",
9852 pll->active, active_crtcs);
9853 WARN(pll->refcount != enabled_crtcs,
9854 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9855 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009856
9857 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9858 sizeof(dpll_hw_state)),
9859 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009860 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009861}
9862
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009863void
9864intel_modeset_check_state(struct drm_device *dev)
9865{
9866 check_connector_state(dev);
9867 check_encoder_state(dev);
9868 check_crtc_state(dev);
9869 check_shared_dpll_state(dev);
9870}
9871
Ville Syrjälä18442d02013-09-13 16:00:08 +03009872void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9873 int dotclock)
9874{
9875 /*
9876 * FDI already provided one idea for the dotclock.
9877 * Yell if the encoder disagrees.
9878 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009879 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009880 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009881 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009882}
9883
Daniel Vetterf30da182013-04-11 20:22:50 +02009884static int __intel_set_mode(struct drm_crtc *crtc,
9885 struct drm_display_mode *mode,
9886 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009887{
9888 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009889 drm_i915_private_t *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009890 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009891 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009892 struct intel_crtc *intel_crtc;
9893 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009894 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009895
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009896 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009897 if (!saved_mode)
9898 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009899
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009900 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009901 &prepare_pipes, &disable_pipes);
9902
Tim Gardner3ac18232012-12-07 07:54:26 -07009903 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009904
Daniel Vetter25c5b262012-07-08 22:08:04 +02009905 /* Hack: Because we don't (yet) support global modeset on multiple
9906 * crtcs, we don't keep track of the new mode for more than one crtc.
9907 * Hence simply check whether any bit is set in modeset_pipes in all the
9908 * pieces of code that are not yet converted to deal with mutliple crtcs
9909 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009910 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009911 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009912 if (IS_ERR(pipe_config)) {
9913 ret = PTR_ERR(pipe_config);
9914 pipe_config = NULL;
9915
Tim Gardner3ac18232012-12-07 07:54:26 -07009916 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009917 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009918 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9919 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009920 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009921 }
9922
Jesse Barnes30a970c2013-11-04 13:48:12 -08009923 /*
9924 * See if the config requires any additional preparation, e.g.
9925 * to adjust global state with pipes off. We need to do this
9926 * here so we can get the modeset_pipe updated config for the new
9927 * mode set on this crtc. For other crtcs we need to use the
9928 * adjusted_mode bits in the crtc directly.
9929 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009930 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009931 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009932
Ville Syrjäläc164f832013-11-05 22:34:12 +02009933 /* may have added more to prepare_pipes than we should */
9934 prepare_pipes &= ~disable_pipes;
9935 }
9936
Daniel Vetter460da9162013-03-27 00:44:51 +01009937 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9938 intel_crtc_disable(&intel_crtc->base);
9939
Daniel Vetterea9d7582012-07-10 10:42:52 +02009940 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9941 if (intel_crtc->base.enabled)
9942 dev_priv->display.crtc_disable(&intel_crtc->base);
9943 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009944
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009945 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9946 * to set it here already despite that we pass it down the callchain.
9947 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009948 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009949 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009950 /* mode_set/enable/disable functions rely on a correct pipe
9951 * config. */
9952 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009953 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009954
9955 /*
9956 * Calculate and store various constants which
9957 * are later needed by vblank and swap-completion
9958 * timestamping. They are derived from true hwmode.
9959 */
9960 drm_calc_timestamping_constants(crtc,
9961 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009962 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009963
Daniel Vetterea9d7582012-07-10 10:42:52 +02009964 /* Only after disabling all output pipelines that will be changed can we
9965 * update the the output configuration. */
9966 intel_modeset_update_state(dev, prepare_pipes);
9967
Daniel Vetter47fab732012-10-26 10:58:18 +02009968 if (dev_priv->display.modeset_global_resources)
9969 dev_priv->display.modeset_global_resources(dev);
9970
Daniel Vettera6778b32012-07-02 09:56:42 +02009971 /* Set up the DPLL and any encoders state that needs to adjust or depend
9972 * on the DPLL.
9973 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009974 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009975 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009976 x, y, fb);
9977 if (ret)
9978 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009979 }
9980
9981 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009982 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9983 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009984
Daniel Vettera6778b32012-07-02 09:56:42 +02009985 /* FIXME: add subpixel order */
9986done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009987 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009988 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009989
Tim Gardner3ac18232012-12-07 07:54:26 -07009990out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009991 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009992 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009993 return ret;
9994}
9995
Damien Lespiaue7457a92013-08-08 22:28:59 +01009996static int intel_set_mode(struct drm_crtc *crtc,
9997 struct drm_display_mode *mode,
9998 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009999{
10000 int ret;
10001
10002 ret = __intel_set_mode(crtc, mode, x, y, fb);
10003
10004 if (ret == 0)
10005 intel_modeset_check_state(crtc->dev);
10006
10007 return ret;
10008}
10009
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010010void intel_crtc_restore_mode(struct drm_crtc *crtc)
10011{
10012 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
10013}
10014
Daniel Vetter25c5b262012-07-08 22:08:04 +020010015#undef for_each_intel_crtc_masked
10016
Daniel Vetterd9e55602012-07-04 22:16:09 +020010017static void intel_set_config_free(struct intel_set_config *config)
10018{
10019 if (!config)
10020 return;
10021
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010022 kfree(config->save_connector_encoders);
10023 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010024 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010025 kfree(config);
10026}
10027
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010028static int intel_set_config_save_state(struct drm_device *dev,
10029 struct intel_set_config *config)
10030{
Ville Syrjälä76688512014-01-10 11:28:06 +020010031 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010032 struct drm_encoder *encoder;
10033 struct drm_connector *connector;
10034 int count;
10035
Ville Syrjälä76688512014-01-10 11:28:06 +020010036 config->save_crtc_enabled =
10037 kcalloc(dev->mode_config.num_crtc,
10038 sizeof(bool), GFP_KERNEL);
10039 if (!config->save_crtc_enabled)
10040 return -ENOMEM;
10041
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010042 config->save_encoder_crtcs =
10043 kcalloc(dev->mode_config.num_encoder,
10044 sizeof(struct drm_crtc *), GFP_KERNEL);
10045 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010046 return -ENOMEM;
10047
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010048 config->save_connector_encoders =
10049 kcalloc(dev->mode_config.num_connector,
10050 sizeof(struct drm_encoder *), GFP_KERNEL);
10051 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010052 return -ENOMEM;
10053
10054 /* Copy data. Note that driver private data is not affected.
10055 * Should anything bad happen only the expected state is
10056 * restored, not the drivers personal bookkeeping.
10057 */
10058 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010059 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10060 config->save_crtc_enabled[count++] = crtc->enabled;
10061 }
10062
10063 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010064 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010065 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010066 }
10067
10068 count = 0;
10069 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010070 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010071 }
10072
10073 return 0;
10074}
10075
10076static void intel_set_config_restore_state(struct drm_device *dev,
10077 struct intel_set_config *config)
10078{
Ville Syrjälä76688512014-01-10 11:28:06 +020010079 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010080 struct intel_encoder *encoder;
10081 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010082 int count;
10083
10084 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010085 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10086 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010087
10088 if (crtc->new_enabled)
10089 crtc->new_config = &crtc->config;
10090 else
10091 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010092 }
10093
10094 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010095 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10096 encoder->new_crtc =
10097 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010098 }
10099
10100 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010101 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10102 connector->new_encoder =
10103 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010104 }
10105}
10106
Imre Deake3de42b2013-05-03 19:44:07 +020010107static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010108is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010109{
10110 int i;
10111
Chris Wilson2e57f472013-07-17 12:14:40 +010010112 if (set->num_connectors == 0)
10113 return false;
10114
10115 if (WARN_ON(set->connectors == NULL))
10116 return false;
10117
10118 for (i = 0; i < set->num_connectors; i++)
10119 if (set->connectors[i]->encoder &&
10120 set->connectors[i]->encoder->crtc == set->crtc &&
10121 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010122 return true;
10123
10124 return false;
10125}
10126
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010127static void
10128intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10129 struct intel_set_config *config)
10130{
10131
10132 /* We should be able to check here if the fb has the same properties
10133 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010134 if (is_crtc_connector_off(set)) {
10135 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010136 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010137 /* If we have no fb then treat it as a full mode set */
10138 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010139 struct intel_crtc *intel_crtc =
10140 to_intel_crtc(set->crtc);
10141
Jani Nikulad330a952014-01-21 11:24:25 +020010142 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010143 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10144 config->fb_changed = true;
10145 } else {
10146 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10147 config->mode_changed = true;
10148 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010149 } else if (set->fb == NULL) {
10150 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010151 } else if (set->fb->pixel_format !=
10152 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010153 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010154 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010155 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010156 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010157 }
10158
Daniel Vetter835c5872012-07-10 18:11:08 +020010159 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010160 config->fb_changed = true;
10161
10162 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10163 DRM_DEBUG_KMS("modes are different, full mode set\n");
10164 drm_mode_debug_printmodeline(&set->crtc->mode);
10165 drm_mode_debug_printmodeline(set->mode);
10166 config->mode_changed = true;
10167 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010168
10169 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10170 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010171}
10172
Daniel Vetter2e431052012-07-04 22:42:15 +020010173static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010174intel_modeset_stage_output_state(struct drm_device *dev,
10175 struct drm_mode_set *set,
10176 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010177{
Daniel Vetter9a935852012-07-05 22:34:27 +020010178 struct intel_connector *connector;
10179 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010180 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010181 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010182
Damien Lespiau9abdda72013-02-13 13:29:23 +000010183 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010184 * of connectors. For paranoia, double-check this. */
10185 WARN_ON(!set->fb && (set->num_connectors != 0));
10186 WARN_ON(set->fb && (set->num_connectors == 0));
10187
Daniel Vetter9a935852012-07-05 22:34:27 +020010188 list_for_each_entry(connector, &dev->mode_config.connector_list,
10189 base.head) {
10190 /* Otherwise traverse passed in connector list and get encoders
10191 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010192 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010193 if (set->connectors[ro] == &connector->base) {
10194 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010195 break;
10196 }
10197 }
10198
Daniel Vetter9a935852012-07-05 22:34:27 +020010199 /* If we disable the crtc, disable all its connectors. Also, if
10200 * the connector is on the changing crtc but not on the new
10201 * connector list, disable it. */
10202 if ((!set->fb || ro == set->num_connectors) &&
10203 connector->base.encoder &&
10204 connector->base.encoder->crtc == set->crtc) {
10205 connector->new_encoder = NULL;
10206
10207 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10208 connector->base.base.id,
10209 drm_get_connector_name(&connector->base));
10210 }
10211
10212
10213 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010214 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010215 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010216 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010217 }
10218 /* connector->new_encoder is now updated for all connectors. */
10219
10220 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010221 list_for_each_entry(connector, &dev->mode_config.connector_list,
10222 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010223 struct drm_crtc *new_crtc;
10224
Daniel Vetter9a935852012-07-05 22:34:27 +020010225 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010226 continue;
10227
Daniel Vetter9a935852012-07-05 22:34:27 +020010228 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010229
10230 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010231 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010232 new_crtc = set->crtc;
10233 }
10234
10235 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010236 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10237 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010238 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010239 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010240 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10241
10242 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10243 connector->base.base.id,
10244 drm_get_connector_name(&connector->base),
10245 new_crtc->base.id);
10246 }
10247
10248 /* Check for any encoders that needs to be disabled. */
10249 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10250 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010251 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010252 list_for_each_entry(connector,
10253 &dev->mode_config.connector_list,
10254 base.head) {
10255 if (connector->new_encoder == encoder) {
10256 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010257 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010258 }
10259 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010260
10261 if (num_connectors == 0)
10262 encoder->new_crtc = NULL;
10263 else if (num_connectors > 1)
10264 return -EINVAL;
10265
Daniel Vetter9a935852012-07-05 22:34:27 +020010266 /* Only now check for crtc changes so we don't miss encoders
10267 * that will be disabled. */
10268 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010269 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010270 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010271 }
10272 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010273 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010274
Ville Syrjälä76688512014-01-10 11:28:06 +020010275 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10276 base.head) {
10277 crtc->new_enabled = false;
10278
10279 list_for_each_entry(encoder,
10280 &dev->mode_config.encoder_list,
10281 base.head) {
10282 if (encoder->new_crtc == crtc) {
10283 crtc->new_enabled = true;
10284 break;
10285 }
10286 }
10287
10288 if (crtc->new_enabled != crtc->base.enabled) {
10289 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10290 crtc->new_enabled ? "en" : "dis");
10291 config->mode_changed = true;
10292 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010293
10294 if (crtc->new_enabled)
10295 crtc->new_config = &crtc->config;
10296 else
10297 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010298 }
10299
Daniel Vetter2e431052012-07-04 22:42:15 +020010300 return 0;
10301}
10302
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010303static void disable_crtc_nofb(struct intel_crtc *crtc)
10304{
10305 struct drm_device *dev = crtc->base.dev;
10306 struct intel_encoder *encoder;
10307 struct intel_connector *connector;
10308
10309 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10310 pipe_name(crtc->pipe));
10311
10312 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10313 if (connector->new_encoder &&
10314 connector->new_encoder->new_crtc == crtc)
10315 connector->new_encoder = NULL;
10316 }
10317
10318 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10319 if (encoder->new_crtc == crtc)
10320 encoder->new_crtc = NULL;
10321 }
10322
10323 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010324 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010325}
10326
Daniel Vetter2e431052012-07-04 22:42:15 +020010327static int intel_crtc_set_config(struct drm_mode_set *set)
10328{
10329 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010330 struct drm_mode_set save_set;
10331 struct intel_set_config *config;
10332 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010333
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010334 BUG_ON(!set);
10335 BUG_ON(!set->crtc);
10336 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010337
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010338 /* Enforce sane interface api - has been abused by the fb helper. */
10339 BUG_ON(!set->mode && set->fb);
10340 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010341
Daniel Vetter2e431052012-07-04 22:42:15 +020010342 if (set->fb) {
10343 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10344 set->crtc->base.id, set->fb->base.id,
10345 (int)set->num_connectors, set->x, set->y);
10346 } else {
10347 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010348 }
10349
10350 dev = set->crtc->dev;
10351
10352 ret = -ENOMEM;
10353 config = kzalloc(sizeof(*config), GFP_KERNEL);
10354 if (!config)
10355 goto out_config;
10356
10357 ret = intel_set_config_save_state(dev, config);
10358 if (ret)
10359 goto out_config;
10360
10361 save_set.crtc = set->crtc;
10362 save_set.mode = &set->crtc->mode;
10363 save_set.x = set->crtc->x;
10364 save_set.y = set->crtc->y;
10365 save_set.fb = set->crtc->fb;
10366
10367 /* Compute whether we need a full modeset, only an fb base update or no
10368 * change at all. In the future we might also check whether only the
10369 * mode changed, e.g. for LVDS where we only change the panel fitter in
10370 * such cases. */
10371 intel_set_config_compute_mode_changes(set, config);
10372
Daniel Vetter9a935852012-07-05 22:34:27 +020010373 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010374 if (ret)
10375 goto fail;
10376
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010377 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010378 ret = intel_set_mode(set->crtc, set->mode,
10379 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010380 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010381 intel_crtc_wait_for_pending_flips(set->crtc);
10382
Daniel Vetter4f660f42012-07-02 09:47:37 +020010383 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010384 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010385 /*
10386 * In the fastboot case this may be our only check of the
10387 * state after boot. It would be better to only do it on
10388 * the first update, but we don't have a nice way of doing that
10389 * (and really, set_config isn't used much for high freq page
10390 * flipping, so increasing its cost here shouldn't be a big
10391 * deal).
10392 */
Jani Nikulad330a952014-01-21 11:24:25 +020010393 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010394 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010395 }
10396
Chris Wilson2d05eae2013-05-03 17:36:25 +010010397 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010398 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10399 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010400fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010401 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010402
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010403 /*
10404 * HACK: if the pipe was on, but we didn't have a framebuffer,
10405 * force the pipe off to avoid oopsing in the modeset code
10406 * due to fb==NULL. This should only happen during boot since
10407 * we don't yet reconstruct the FB from the hardware state.
10408 */
10409 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10410 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10411
Chris Wilson2d05eae2013-05-03 17:36:25 +010010412 /* Try to restore the config */
10413 if (config->mode_changed &&
10414 intel_set_mode(save_set.crtc, save_set.mode,
10415 save_set.x, save_set.y, save_set.fb))
10416 DRM_ERROR("failed to restore config after modeset failure\n");
10417 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010418
Daniel Vetterd9e55602012-07-04 22:16:09 +020010419out_config:
10420 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010421 return ret;
10422}
10423
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010424static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010425 .cursor_set = intel_crtc_cursor_set,
10426 .cursor_move = intel_crtc_cursor_move,
10427 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010428 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010429 .destroy = intel_crtc_destroy,
10430 .page_flip = intel_crtc_page_flip,
10431};
10432
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010433static void intel_cpu_pll_init(struct drm_device *dev)
10434{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010435 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010436 intel_ddi_pll_init(dev);
10437}
10438
Daniel Vetter53589012013-06-05 13:34:16 +020010439static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10440 struct intel_shared_dpll *pll,
10441 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010442{
Daniel Vetter53589012013-06-05 13:34:16 +020010443 uint32_t val;
10444
10445 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010446 hw_state->dpll = val;
10447 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10448 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010449
10450 return val & DPLL_VCO_ENABLE;
10451}
10452
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010453static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10454 struct intel_shared_dpll *pll)
10455{
10456 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10457 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10458}
10459
Daniel Vettere7b903d2013-06-05 13:34:14 +020010460static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10461 struct intel_shared_dpll *pll)
10462{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010463 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010464 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010465
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010466 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10467
10468 /* Wait for the clocks to stabilize. */
10469 POSTING_READ(PCH_DPLL(pll->id));
10470 udelay(150);
10471
10472 /* The pixel multiplier can only be updated once the
10473 * DPLL is enabled and the clocks are stable.
10474 *
10475 * So write it again.
10476 */
10477 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10478 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010479 udelay(200);
10480}
10481
10482static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10483 struct intel_shared_dpll *pll)
10484{
10485 struct drm_device *dev = dev_priv->dev;
10486 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010487
10488 /* Make sure no transcoder isn't still depending on us. */
10489 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10490 if (intel_crtc_to_shared_dpll(crtc) == pll)
10491 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10492 }
10493
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010494 I915_WRITE(PCH_DPLL(pll->id), 0);
10495 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010496 udelay(200);
10497}
10498
Daniel Vetter46edb022013-06-05 13:34:12 +020010499static char *ibx_pch_dpll_names[] = {
10500 "PCH DPLL A",
10501 "PCH DPLL B",
10502};
10503
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010504static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010505{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010506 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010507 int i;
10508
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010509 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010510
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010511 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010512 dev_priv->shared_dplls[i].id = i;
10513 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010514 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010515 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10516 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010517 dev_priv->shared_dplls[i].get_hw_state =
10518 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010519 }
10520}
10521
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010522static void intel_shared_dpll_init(struct drm_device *dev)
10523{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010524 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010525
10526 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10527 ibx_pch_dpll_init(dev);
10528 else
10529 dev_priv->num_shared_dpll = 0;
10530
10531 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010532}
10533
Hannes Ederb358d0a2008-12-18 21:18:47 +010010534static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010535{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010536 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010537 struct intel_crtc *intel_crtc;
10538 int i;
10539
Daniel Vetter955382f2013-09-19 14:05:45 +020010540 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010541 if (intel_crtc == NULL)
10542 return;
10543
10544 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10545
10546 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010547 for (i = 0; i < 256; i++) {
10548 intel_crtc->lut_r[i] = i;
10549 intel_crtc->lut_g[i] = i;
10550 intel_crtc->lut_b[i] = i;
10551 }
10552
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010553 /*
10554 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10555 * is hooked to plane B. Hence we want plane A feeding pipe B.
10556 */
Jesse Barnes80824002009-09-10 15:28:06 -070010557 intel_crtc->pipe = pipe;
10558 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010559 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010560 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010561 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010562 }
10563
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010564 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10565 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10566 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10567 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10568
Jesse Barnes79e53942008-11-07 14:24:08 -080010569 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010570}
10571
Jesse Barnes752aa882013-10-31 18:55:49 +020010572enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10573{
10574 struct drm_encoder *encoder = connector->base.encoder;
10575
10576 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10577
10578 if (!encoder)
10579 return INVALID_PIPE;
10580
10581 return to_intel_crtc(encoder->crtc)->pipe;
10582}
10583
Carl Worth08d7b3d2009-04-29 14:43:54 -070010584int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010585 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010586{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010587 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010588 struct drm_mode_object *drmmode_obj;
10589 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010590
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010591 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10592 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010593
Daniel Vetterc05422d2009-08-11 16:05:30 +020010594 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10595 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010596
Daniel Vetterc05422d2009-08-11 16:05:30 +020010597 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010598 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010599 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010600 }
10601
Daniel Vetterc05422d2009-08-11 16:05:30 +020010602 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10603 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010604
Daniel Vetterc05422d2009-08-11 16:05:30 +020010605 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010606}
10607
Daniel Vetter66a92782012-07-12 20:08:18 +020010608static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010609{
Daniel Vetter66a92782012-07-12 20:08:18 +020010610 struct drm_device *dev = encoder->base.dev;
10611 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010612 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010613 int entry = 0;
10614
Daniel Vetter66a92782012-07-12 20:08:18 +020010615 list_for_each_entry(source_encoder,
10616 &dev->mode_config.encoder_list, base.head) {
10617
10618 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010619 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +020010620
10621 /* Intel hw has only one MUX where enocoders could be cloned. */
10622 if (encoder->cloneable && source_encoder->cloneable)
10623 index_mask |= (1 << entry);
10624
Jesse Barnes79e53942008-11-07 14:24:08 -080010625 entry++;
10626 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010627
Jesse Barnes79e53942008-11-07 14:24:08 -080010628 return index_mask;
10629}
10630
Chris Wilson4d302442010-12-14 19:21:29 +000010631static bool has_edp_a(struct drm_device *dev)
10632{
10633 struct drm_i915_private *dev_priv = dev->dev_private;
10634
10635 if (!IS_MOBILE(dev))
10636 return false;
10637
10638 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10639 return false;
10640
Damien Lespiaue3589902014-02-07 19:12:50 +000010641 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010642 return false;
10643
10644 return true;
10645}
10646
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010647const char *intel_output_name(int output)
10648{
10649 static const char *names[] = {
10650 [INTEL_OUTPUT_UNUSED] = "Unused",
10651 [INTEL_OUTPUT_ANALOG] = "Analog",
10652 [INTEL_OUTPUT_DVO] = "DVO",
10653 [INTEL_OUTPUT_SDVO] = "SDVO",
10654 [INTEL_OUTPUT_LVDS] = "LVDS",
10655 [INTEL_OUTPUT_TVOUT] = "TV",
10656 [INTEL_OUTPUT_HDMI] = "HDMI",
10657 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10658 [INTEL_OUTPUT_EDP] = "eDP",
10659 [INTEL_OUTPUT_DSI] = "DSI",
10660 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10661 };
10662
10663 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10664 return "Invalid";
10665
10666 return names[output];
10667}
10668
Jesse Barnes79e53942008-11-07 14:24:08 -080010669static void intel_setup_outputs(struct drm_device *dev)
10670{
Eric Anholt725e30a2009-01-22 13:01:02 -080010671 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010672 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010673 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010674
Daniel Vetterc9093352013-06-06 22:22:47 +020010675 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010676
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010677 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010678 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010679
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010680 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010681 int found;
10682
10683 /* Haswell uses DDI functions to detect digital outputs */
10684 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10685 /* DDI A only supports eDP */
10686 if (found)
10687 intel_ddi_init(dev, PORT_A);
10688
10689 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10690 * register */
10691 found = I915_READ(SFUSE_STRAP);
10692
10693 if (found & SFUSE_STRAP_DDIB_DETECTED)
10694 intel_ddi_init(dev, PORT_B);
10695 if (found & SFUSE_STRAP_DDIC_DETECTED)
10696 intel_ddi_init(dev, PORT_C);
10697 if (found & SFUSE_STRAP_DDID_DETECTED)
10698 intel_ddi_init(dev, PORT_D);
10699 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010700 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010701 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010702
10703 if (has_edp_a(dev))
10704 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010705
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010706 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010707 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010708 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010709 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010710 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010711 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010712 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010713 }
10714
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010715 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010716 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010717
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010718 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010719 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010720
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010721 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010722 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010723
Daniel Vetter270b3042012-10-27 15:52:05 +020010724 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010725 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010726 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010727 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10728 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10729 PORT_B);
10730 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10731 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10732 }
10733
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010734 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10735 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10736 PORT_C);
10737 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010738 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010739 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010740
Jani Nikula3cfca972013-08-27 15:12:26 +030010741 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010742 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010743 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010744
Paulo Zanonie2debe92013-02-18 19:00:27 -030010745 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010746 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010747 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010748 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10749 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010750 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010751 }
Ma Ling27185ae2009-08-24 13:50:23 +080010752
Imre Deake7281ea2013-05-08 13:14:08 +030010753 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010754 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010755 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010756
10757 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010758
Paulo Zanonie2debe92013-02-18 19:00:27 -030010759 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010760 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010761 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010762 }
Ma Ling27185ae2009-08-24 13:50:23 +080010763
Paulo Zanonie2debe92013-02-18 19:00:27 -030010764 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010765
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010766 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10767 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010768 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010769 }
Imre Deake7281ea2013-05-08 13:14:08 +030010770 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010771 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010772 }
Ma Ling27185ae2009-08-24 13:50:23 +080010773
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010774 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010775 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010776 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010777 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010778 intel_dvo_init(dev);
10779
Zhenyu Wang103a1962009-11-27 11:44:36 +080010780 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010781 intel_tv_init(dev);
10782
Chris Wilson4ef69c72010-09-09 15:14:28 +010010783 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10784 encoder->base.possible_crtcs = encoder->crtc_mask;
10785 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010786 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010787 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010788
Paulo Zanonidde86e22012-12-01 12:04:25 -020010789 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010790
10791 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010792}
10793
10794static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10795{
10796 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010797
Daniel Vetteref2d6332014-02-10 18:00:38 +010010798 drm_framebuffer_cleanup(fb);
10799 WARN_ON(!intel_fb->obj->framebuffer_references--);
10800 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010801 kfree(intel_fb);
10802}
10803
10804static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010805 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010806 unsigned int *handle)
10807{
10808 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010809 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010810
Chris Wilson05394f32010-11-08 19:18:58 +000010811 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010812}
10813
10814static const struct drm_framebuffer_funcs intel_fb_funcs = {
10815 .destroy = intel_user_framebuffer_destroy,
10816 .create_handle = intel_user_framebuffer_create_handle,
10817};
10818
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010819static int intel_framebuffer_init(struct drm_device *dev,
10820 struct intel_framebuffer *intel_fb,
10821 struct drm_mode_fb_cmd2 *mode_cmd,
10822 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010823{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010824 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010825 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010826 int ret;
10827
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010828 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10829
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010830 if (obj->tiling_mode == I915_TILING_Y) {
10831 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010832 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010833 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010834
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010835 if (mode_cmd->pitches[0] & 63) {
10836 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10837 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010838 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010839 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010840
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010841 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10842 pitch_limit = 32*1024;
10843 } else if (INTEL_INFO(dev)->gen >= 4) {
10844 if (obj->tiling_mode)
10845 pitch_limit = 16*1024;
10846 else
10847 pitch_limit = 32*1024;
10848 } else if (INTEL_INFO(dev)->gen >= 3) {
10849 if (obj->tiling_mode)
10850 pitch_limit = 8*1024;
10851 else
10852 pitch_limit = 16*1024;
10853 } else
10854 /* XXX DSPC is limited to 4k tiled */
10855 pitch_limit = 8*1024;
10856
10857 if (mode_cmd->pitches[0] > pitch_limit) {
10858 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10859 obj->tiling_mode ? "tiled" : "linear",
10860 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010861 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010862 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010863
10864 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010865 mode_cmd->pitches[0] != obj->stride) {
10866 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10867 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010868 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010869 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010870
Ville Syrjälä57779d02012-10-31 17:50:14 +020010871 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010872 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010873 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010874 case DRM_FORMAT_RGB565:
10875 case DRM_FORMAT_XRGB8888:
10876 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010877 break;
10878 case DRM_FORMAT_XRGB1555:
10879 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010880 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010881 DRM_DEBUG("unsupported pixel format: %s\n",
10882 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010883 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010884 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010885 break;
10886 case DRM_FORMAT_XBGR8888:
10887 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010888 case DRM_FORMAT_XRGB2101010:
10889 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010890 case DRM_FORMAT_XBGR2101010:
10891 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010892 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010893 DRM_DEBUG("unsupported pixel format: %s\n",
10894 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010895 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010896 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010897 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010898 case DRM_FORMAT_YUYV:
10899 case DRM_FORMAT_UYVY:
10900 case DRM_FORMAT_YVYU:
10901 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010902 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010903 DRM_DEBUG("unsupported pixel format: %s\n",
10904 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010905 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010906 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010907 break;
10908 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010909 DRM_DEBUG("unsupported pixel format: %s\n",
10910 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010911 return -EINVAL;
10912 }
10913
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010914 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10915 if (mode_cmd->offsets[0] != 0)
10916 return -EINVAL;
10917
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010918 aligned_height = intel_align_height(dev, mode_cmd->height,
10919 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010920 /* FIXME drm helper for size checks (especially planar formats)? */
10921 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10922 return -EINVAL;
10923
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010924 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10925 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010926 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010927
Jesse Barnes79e53942008-11-07 14:24:08 -080010928 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10929 if (ret) {
10930 DRM_ERROR("framebuffer init failed %d\n", ret);
10931 return ret;
10932 }
10933
Jesse Barnes79e53942008-11-07 14:24:08 -080010934 return 0;
10935}
10936
Jesse Barnes79e53942008-11-07 14:24:08 -080010937static struct drm_framebuffer *
10938intel_user_framebuffer_create(struct drm_device *dev,
10939 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010940 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010941{
Chris Wilson05394f32010-11-08 19:18:58 +000010942 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010943
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010944 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10945 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010946 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010947 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010948
Chris Wilsond2dff872011-04-19 08:36:26 +010010949 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010950}
10951
Daniel Vetter4520f532013-10-09 09:18:51 +020010952#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010953static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010954{
10955}
10956#endif
10957
Jesse Barnes79e53942008-11-07 14:24:08 -080010958static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010959 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010960 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010961};
10962
Jesse Barnese70236a2009-09-21 10:42:27 -070010963/* Set up chip specific display functions */
10964static void intel_init_display(struct drm_device *dev)
10965{
10966 struct drm_i915_private *dev_priv = dev->dev_private;
10967
Daniel Vetteree9300b2013-06-03 22:40:22 +020010968 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10969 dev_priv->display.find_dpll = g4x_find_best_dpll;
10970 else if (IS_VALLEYVIEW(dev))
10971 dev_priv->display.find_dpll = vlv_find_best_dpll;
10972 else if (IS_PINEVIEW(dev))
10973 dev_priv->display.find_dpll = pnv_find_best_dpll;
10974 else
10975 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10976
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010977 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010978 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010979 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010980 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010981 dev_priv->display.crtc_enable = haswell_crtc_enable;
10982 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010983 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010984 dev_priv->display.update_plane = ironlake_update_plane;
10985 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010986 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010987 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010988 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010989 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10990 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010991 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010992 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010993 } else if (IS_VALLEYVIEW(dev)) {
10994 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080010995 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010996 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10997 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10998 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10999 dev_priv->display.off = i9xx_crtc_off;
11000 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011001 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011002 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011003 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011004 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011005 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11006 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011007 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070011008 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011009 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011010
Jesse Barnese70236a2009-09-21 10:42:27 -070011011 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011012 if (IS_VALLEYVIEW(dev))
11013 dev_priv->display.get_display_clock_speed =
11014 valleyview_get_display_clock_speed;
11015 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011016 dev_priv->display.get_display_clock_speed =
11017 i945_get_display_clock_speed;
11018 else if (IS_I915G(dev))
11019 dev_priv->display.get_display_clock_speed =
11020 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011021 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011022 dev_priv->display.get_display_clock_speed =
11023 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011024 else if (IS_PINEVIEW(dev))
11025 dev_priv->display.get_display_clock_speed =
11026 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011027 else if (IS_I915GM(dev))
11028 dev_priv->display.get_display_clock_speed =
11029 i915gm_get_display_clock_speed;
11030 else if (IS_I865G(dev))
11031 dev_priv->display.get_display_clock_speed =
11032 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011033 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011034 dev_priv->display.get_display_clock_speed =
11035 i855_get_display_clock_speed;
11036 else /* 852, 830 */
11037 dev_priv->display.get_display_clock_speed =
11038 i830_get_display_clock_speed;
11039
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011040 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011041 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011042 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011043 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011044 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011045 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011046 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070011047 } else if (IS_IVYBRIDGE(dev)) {
11048 /* FIXME: detect B0+ stepping and use auto training */
11049 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011050 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011051 dev_priv->display.modeset_global_resources =
11052 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011053 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011054 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011055 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011056 dev_priv->display.modeset_global_resources =
11057 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011058 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011059 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011060 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011061 } else if (IS_VALLEYVIEW(dev)) {
11062 dev_priv->display.modeset_global_resources =
11063 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011064 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011065 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011066
11067 /* Default just returns -ENODEV to indicate unsupported */
11068 dev_priv->display.queue_flip = intel_default_queue_flip;
11069
11070 switch (INTEL_INFO(dev)->gen) {
11071 case 2:
11072 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11073 break;
11074
11075 case 3:
11076 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11077 break;
11078
11079 case 4:
11080 case 5:
11081 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11082 break;
11083
11084 case 6:
11085 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11086 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011087 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011088 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011089 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11090 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011091 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011092
11093 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011094}
11095
Jesse Barnesb690e962010-07-19 13:53:12 -070011096/*
11097 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11098 * resume, or other times. This quirk makes sure that's the case for
11099 * affected systems.
11100 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011101static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011102{
11103 struct drm_i915_private *dev_priv = dev->dev_private;
11104
11105 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011106 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011107}
11108
Keith Packard435793d2011-07-12 14:56:22 -070011109/*
11110 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11111 */
11112static void quirk_ssc_force_disable(struct drm_device *dev)
11113{
11114 struct drm_i915_private *dev_priv = dev->dev_private;
11115 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011116 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011117}
11118
Carsten Emde4dca20e2012-03-15 15:56:26 +010011119/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011120 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11121 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011122 */
11123static void quirk_invert_brightness(struct drm_device *dev)
11124{
11125 struct drm_i915_private *dev_priv = dev->dev_private;
11126 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011127 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011128}
11129
11130struct intel_quirk {
11131 int device;
11132 int subsystem_vendor;
11133 int subsystem_device;
11134 void (*hook)(struct drm_device *dev);
11135};
11136
Egbert Eich5f85f172012-10-14 15:46:38 +020011137/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11138struct intel_dmi_quirk {
11139 void (*hook)(struct drm_device *dev);
11140 const struct dmi_system_id (*dmi_id_list)[];
11141};
11142
11143static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11144{
11145 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11146 return 1;
11147}
11148
11149static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11150 {
11151 .dmi_id_list = &(const struct dmi_system_id[]) {
11152 {
11153 .callback = intel_dmi_reverse_brightness,
11154 .ident = "NCR Corporation",
11155 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11156 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11157 },
11158 },
11159 { } /* terminating entry */
11160 },
11161 .hook = quirk_invert_brightness,
11162 },
11163};
11164
Ben Widawskyc43b5632012-04-16 14:07:40 -070011165static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011166 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011167 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011168
Jesse Barnesb690e962010-07-19 13:53:12 -070011169 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11170 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11171
Jesse Barnesb690e962010-07-19 13:53:12 -070011172 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11173 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11174
Chris Wilsona4945f92013-10-08 11:16:59 +010011175 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011176 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011177
11178 /* Lenovo U160 cannot use SSC on LVDS */
11179 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011180
11181 /* Sony Vaio Y cannot use SSC on LVDS */
11182 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011183
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011184 /* Acer Aspire 5734Z must invert backlight brightness */
11185 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11186
11187 /* Acer/eMachines G725 */
11188 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11189
11190 /* Acer/eMachines e725 */
11191 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11192
11193 /* Acer/Packard Bell NCL20 */
11194 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11195
11196 /* Acer Aspire 4736Z */
11197 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011198
11199 /* Acer Aspire 5336 */
11200 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011201};
11202
11203static void intel_init_quirks(struct drm_device *dev)
11204{
11205 struct pci_dev *d = dev->pdev;
11206 int i;
11207
11208 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11209 struct intel_quirk *q = &intel_quirks[i];
11210
11211 if (d->device == q->device &&
11212 (d->subsystem_vendor == q->subsystem_vendor ||
11213 q->subsystem_vendor == PCI_ANY_ID) &&
11214 (d->subsystem_device == q->subsystem_device ||
11215 q->subsystem_device == PCI_ANY_ID))
11216 q->hook(dev);
11217 }
Egbert Eich5f85f172012-10-14 15:46:38 +020011218 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11219 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11220 intel_dmi_quirks[i].hook(dev);
11221 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011222}
11223
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011224/* Disable the VGA plane that we never use */
11225static void i915_disable_vga(struct drm_device *dev)
11226{
11227 struct drm_i915_private *dev_priv = dev->dev_private;
11228 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011229 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011230
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011231 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011232 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011233 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011234 sr1 = inb(VGA_SR_DATA);
11235 outb(sr1 | 1<<5, VGA_SR_DATA);
11236 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11237 udelay(300);
11238
11239 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11240 POSTING_READ(vga_reg);
11241}
11242
Daniel Vetterf8175862012-04-10 15:50:11 +020011243void intel_modeset_init_hw(struct drm_device *dev)
11244{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011245 intel_prepare_ddi(dev);
11246
Daniel Vetterf8175862012-04-10 15:50:11 +020011247 intel_init_clock_gating(dev);
11248
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011249 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011250
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011251 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011252 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011253 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020011254}
11255
Imre Deak7d708ee2013-04-17 14:04:50 +030011256void intel_modeset_suspend_hw(struct drm_device *dev)
11257{
11258 intel_suspend_hw(dev);
11259}
11260
Jesse Barnes79e53942008-11-07 14:24:08 -080011261void intel_modeset_init(struct drm_device *dev)
11262{
Jesse Barnes652c3932009-08-17 13:31:43 -070011263 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011264 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011265 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011266 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011267
11268 drm_mode_config_init(dev);
11269
11270 dev->mode_config.min_width = 0;
11271 dev->mode_config.min_height = 0;
11272
Dave Airlie019d96c2011-09-29 16:20:42 +010011273 dev->mode_config.preferred_depth = 24;
11274 dev->mode_config.prefer_shadow = 1;
11275
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011276 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011277
Jesse Barnesb690e962010-07-19 13:53:12 -070011278 intel_init_quirks(dev);
11279
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011280 intel_init_pm(dev);
11281
Ben Widawskye3c74752013-04-05 13:12:39 -070011282 if (INTEL_INFO(dev)->num_pipes == 0)
11283 return;
11284
Jesse Barnese70236a2009-09-21 10:42:27 -070011285 intel_init_display(dev);
11286
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011287 if (IS_GEN2(dev)) {
11288 dev->mode_config.max_width = 2048;
11289 dev->mode_config.max_height = 2048;
11290 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011291 dev->mode_config.max_width = 4096;
11292 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011293 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011294 dev->mode_config.max_width = 8192;
11295 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011296 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011297 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011298
Zhao Yakui28c97732009-10-09 11:39:41 +080011299 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011300 INTEL_INFO(dev)->num_pipes,
11301 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011302
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011303 for_each_pipe(pipe) {
11304 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011305 for_each_sprite(pipe, sprite) {
11306 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011307 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011308 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011309 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011310 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011311 }
11312
Jesse Barnesf42bb702013-12-16 16:34:23 -080011313 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011314 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011315
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011316 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011317 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011318
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011319 /* Just disable it once at startup */
11320 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011321 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011322
11323 /* Just in case the BIOS is doing something questionable. */
11324 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011325
Jesse Barnes8b687df2014-02-21 13:13:39 -080011326 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011327 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011328 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011329
11330 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11331 base.head) {
11332 if (!crtc->active)
11333 continue;
11334
Jesse Barnes46f297f2014-03-07 08:57:48 -080011335 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011336 * Note that reserving the BIOS fb up front prevents us
11337 * from stuffing other stolen allocations like the ring
11338 * on top. This prevents some ugliness at boot time, and
11339 * can even allow for smooth boot transitions if the BIOS
11340 * fb is large enough for the active pipe configuration.
11341 */
11342 if (dev_priv->display.get_plane_config) {
11343 dev_priv->display.get_plane_config(crtc,
11344 &crtc->plane_config);
11345 /*
11346 * If the fb is shared between multiple heads, we'll
11347 * just get the first one.
11348 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011349 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011350 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011351 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011352}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011353
Daniel Vetter24929352012-07-02 20:28:59 +020011354static void
11355intel_connector_break_all_links(struct intel_connector *connector)
11356{
11357 connector->base.dpms = DRM_MODE_DPMS_OFF;
11358 connector->base.encoder = NULL;
11359 connector->encoder->connectors_active = false;
11360 connector->encoder->base.crtc = NULL;
11361}
11362
Daniel Vetter7fad7982012-07-04 17:51:47 +020011363static void intel_enable_pipe_a(struct drm_device *dev)
11364{
11365 struct intel_connector *connector;
11366 struct drm_connector *crt = NULL;
11367 struct intel_load_detect_pipe load_detect_temp;
11368
11369 /* We can't just switch on the pipe A, we need to set things up with a
11370 * proper mode and output configuration. As a gross hack, enable pipe A
11371 * by enabling the load detect pipe once. */
11372 list_for_each_entry(connector,
11373 &dev->mode_config.connector_list,
11374 base.head) {
11375 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11376 crt = &connector->base;
11377 break;
11378 }
11379 }
11380
11381 if (!crt)
11382 return;
11383
11384 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11385 intel_release_load_detect_pipe(crt, &load_detect_temp);
11386
11387
11388}
11389
Daniel Vetterfa555832012-10-10 23:14:00 +020011390static bool
11391intel_check_plane_mapping(struct intel_crtc *crtc)
11392{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011393 struct drm_device *dev = crtc->base.dev;
11394 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011395 u32 reg, val;
11396
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011397 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011398 return true;
11399
11400 reg = DSPCNTR(!crtc->plane);
11401 val = I915_READ(reg);
11402
11403 if ((val & DISPLAY_PLANE_ENABLE) &&
11404 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11405 return false;
11406
11407 return true;
11408}
11409
Daniel Vetter24929352012-07-02 20:28:59 +020011410static void intel_sanitize_crtc(struct intel_crtc *crtc)
11411{
11412 struct drm_device *dev = crtc->base.dev;
11413 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011414 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011415
Daniel Vetter24929352012-07-02 20:28:59 +020011416 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011417 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011418 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11419
11420 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011421 * disable the crtc (and hence change the state) if it is wrong. Note
11422 * that gen4+ has a fixed plane -> pipe mapping. */
11423 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011424 struct intel_connector *connector;
11425 bool plane;
11426
Daniel Vetter24929352012-07-02 20:28:59 +020011427 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11428 crtc->base.base.id);
11429
11430 /* Pipe has the wrong plane attached and the plane is active.
11431 * Temporarily change the plane mapping and disable everything
11432 * ... */
11433 plane = crtc->plane;
11434 crtc->plane = !plane;
11435 dev_priv->display.crtc_disable(&crtc->base);
11436 crtc->plane = plane;
11437
11438 /* ... and break all links. */
11439 list_for_each_entry(connector, &dev->mode_config.connector_list,
11440 base.head) {
11441 if (connector->encoder->base.crtc != &crtc->base)
11442 continue;
11443
11444 intel_connector_break_all_links(connector);
11445 }
11446
11447 WARN_ON(crtc->active);
11448 crtc->base.enabled = false;
11449 }
Daniel Vetter24929352012-07-02 20:28:59 +020011450
Daniel Vetter7fad7982012-07-04 17:51:47 +020011451 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11452 crtc->pipe == PIPE_A && !crtc->active) {
11453 /* BIOS forgot to enable pipe A, this mostly happens after
11454 * resume. Force-enable the pipe to fix this, the update_dpms
11455 * call below we restore the pipe to the right state, but leave
11456 * the required bits on. */
11457 intel_enable_pipe_a(dev);
11458 }
11459
Daniel Vetter24929352012-07-02 20:28:59 +020011460 /* Adjust the state of the output pipe according to whether we
11461 * have active connectors/encoders. */
11462 intel_crtc_update_dpms(&crtc->base);
11463
11464 if (crtc->active != crtc->base.enabled) {
11465 struct intel_encoder *encoder;
11466
11467 /* This can happen either due to bugs in the get_hw_state
11468 * functions or because the pipe is force-enabled due to the
11469 * pipe A quirk. */
11470 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11471 crtc->base.base.id,
11472 crtc->base.enabled ? "enabled" : "disabled",
11473 crtc->active ? "enabled" : "disabled");
11474
11475 crtc->base.enabled = crtc->active;
11476
11477 /* Because we only establish the connector -> encoder ->
11478 * crtc links if something is active, this means the
11479 * crtc is now deactivated. Break the links. connector
11480 * -> encoder links are only establish when things are
11481 * actually up, hence no need to break them. */
11482 WARN_ON(crtc->active);
11483
11484 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11485 WARN_ON(encoder->connectors_active);
11486 encoder->base.crtc = NULL;
11487 }
11488 }
11489}
11490
11491static void intel_sanitize_encoder(struct intel_encoder *encoder)
11492{
11493 struct intel_connector *connector;
11494 struct drm_device *dev = encoder->base.dev;
11495
11496 /* We need to check both for a crtc link (meaning that the
11497 * encoder is active and trying to read from a pipe) and the
11498 * pipe itself being active. */
11499 bool has_active_crtc = encoder->base.crtc &&
11500 to_intel_crtc(encoder->base.crtc)->active;
11501
11502 if (encoder->connectors_active && !has_active_crtc) {
11503 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11504 encoder->base.base.id,
11505 drm_get_encoder_name(&encoder->base));
11506
11507 /* Connector is active, but has no active pipe. This is
11508 * fallout from our resume register restoring. Disable
11509 * the encoder manually again. */
11510 if (encoder->base.crtc) {
11511 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11512 encoder->base.base.id,
11513 drm_get_encoder_name(&encoder->base));
11514 encoder->disable(encoder);
11515 }
11516
11517 /* Inconsistent output/port/pipe state happens presumably due to
11518 * a bug in one of the get_hw_state functions. Or someplace else
11519 * in our code, like the register restore mess on resume. Clamp
11520 * things to off as a safer default. */
11521 list_for_each_entry(connector,
11522 &dev->mode_config.connector_list,
11523 base.head) {
11524 if (connector->encoder != encoder)
11525 continue;
11526
11527 intel_connector_break_all_links(connector);
11528 }
11529 }
11530 /* Enabled encoders without active connectors will be fixed in
11531 * the crtc fixup. */
11532}
11533
Imre Deak04098752014-02-18 00:02:16 +020011534void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011535{
11536 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011537 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011538
Imre Deak04098752014-02-18 00:02:16 +020011539 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11540 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11541 i915_disable_vga(dev);
11542 }
11543}
11544
11545void i915_redisable_vga(struct drm_device *dev)
11546{
11547 struct drm_i915_private *dev_priv = dev->dev_private;
11548
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011549 /* This function can be called both from intel_modeset_setup_hw_state or
11550 * at a very early point in our resume sequence, where the power well
11551 * structures are not yet restored. Since this function is at a very
11552 * paranoid "someone might have enabled VGA while we were not looking"
11553 * level, just check if the power well is enabled instead of trying to
11554 * follow the "don't touch the power well if we don't need it" policy
11555 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011556 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011557 return;
11558
Imre Deak04098752014-02-18 00:02:16 +020011559 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011560}
11561
Daniel Vetter30e984d2013-06-05 13:34:17 +020011562static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011563{
11564 struct drm_i915_private *dev_priv = dev->dev_private;
11565 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011566 struct intel_crtc *crtc;
11567 struct intel_encoder *encoder;
11568 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011569 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011570
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011571 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11572 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011573 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011574
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011575 crtc->active = dev_priv->display.get_pipe_config(crtc,
11576 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011577
11578 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011579 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011580
11581 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11582 crtc->base.base.id,
11583 crtc->active ? "enabled" : "disabled");
11584 }
11585
Daniel Vetter53589012013-06-05 13:34:16 +020011586 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011587 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011588 intel_ddi_setup_hw_pll_state(dev);
11589
Daniel Vetter53589012013-06-05 13:34:16 +020011590 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11591 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11592
11593 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11594 pll->active = 0;
11595 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11596 base.head) {
11597 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11598 pll->active++;
11599 }
11600 pll->refcount = pll->active;
11601
Daniel Vetter35c95372013-07-17 06:55:04 +020011602 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11603 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011604 }
11605
Daniel Vetter24929352012-07-02 20:28:59 +020011606 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11607 base.head) {
11608 pipe = 0;
11609
11610 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011611 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11612 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011613 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011614 } else {
11615 encoder->base.crtc = NULL;
11616 }
11617
11618 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011619 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011620 encoder->base.base.id,
11621 drm_get_encoder_name(&encoder->base),
11622 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011623 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011624 }
11625
11626 list_for_each_entry(connector, &dev->mode_config.connector_list,
11627 base.head) {
11628 if (connector->get_hw_state(connector)) {
11629 connector->base.dpms = DRM_MODE_DPMS_ON;
11630 connector->encoder->connectors_active = true;
11631 connector->base.encoder = &connector->encoder->base;
11632 } else {
11633 connector->base.dpms = DRM_MODE_DPMS_OFF;
11634 connector->base.encoder = NULL;
11635 }
11636 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11637 connector->base.base.id,
11638 drm_get_connector_name(&connector->base),
11639 connector->base.encoder ? "enabled" : "disabled");
11640 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011641}
11642
11643/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11644 * and i915 state tracking structures. */
11645void intel_modeset_setup_hw_state(struct drm_device *dev,
11646 bool force_restore)
11647{
11648 struct drm_i915_private *dev_priv = dev->dev_private;
11649 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011650 struct intel_crtc *crtc;
11651 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011652 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011653
11654 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011655
Jesse Barnesbabea612013-06-26 18:57:38 +030011656 /*
11657 * Now that we have the config, copy it to each CRTC struct
11658 * Note that this could go away if we move to using crtc_config
11659 * checking everywhere.
11660 */
11661 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11662 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011663 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011664 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011665 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11666 crtc->base.base.id);
11667 drm_mode_debug_printmodeline(&crtc->base.mode);
11668 }
11669 }
11670
Daniel Vetter24929352012-07-02 20:28:59 +020011671 /* HW state is read out, now we need to sanitize this mess. */
11672 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11673 base.head) {
11674 intel_sanitize_encoder(encoder);
11675 }
11676
11677 for_each_pipe(pipe) {
11678 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11679 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011680 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011681 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011682
Daniel Vetter35c95372013-07-17 06:55:04 +020011683 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11684 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11685
11686 if (!pll->on || pll->active)
11687 continue;
11688
11689 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11690
11691 pll->disable(dev_priv, pll);
11692 pll->on = false;
11693 }
11694
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011695 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011696 ilk_wm_get_hw_state(dev);
11697
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011698 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011699 i915_redisable_vga(dev);
11700
Daniel Vetterf30da182013-04-11 20:22:50 +020011701 /*
11702 * We need to use raw interfaces for restoring state to avoid
11703 * checking (bogus) intermediate states.
11704 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011705 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011706 struct drm_crtc *crtc =
11707 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011708
11709 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11710 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011711 }
11712 } else {
11713 intel_modeset_update_staged_output_state(dev);
11714 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011715
11716 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011717}
11718
11719void intel_modeset_gem_init(struct drm_device *dev)
11720{
Jesse Barnes484b41d2014-03-07 08:57:55 -080011721 struct drm_crtc *c;
11722 struct intel_framebuffer *fb;
11723
Chris Wilson1833b132012-05-09 11:56:28 +010011724 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011725
11726 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011727
11728 /*
11729 * Make sure any fbs we allocated at startup are properly
11730 * pinned & fenced. When we do the allocation it's too early
11731 * for this.
11732 */
11733 mutex_lock(&dev->struct_mutex);
11734 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
11735 if (!c->fb)
11736 continue;
11737
11738 fb = to_intel_framebuffer(c->fb);
11739 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
11740 DRM_ERROR("failed to pin boot fb on pipe %d\n",
11741 to_intel_crtc(c)->pipe);
11742 drm_framebuffer_unreference(c->fb);
11743 c->fb = NULL;
11744 }
11745 }
11746 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011747}
11748
Imre Deak4932e2c2014-02-11 17:12:48 +020011749void intel_connector_unregister(struct intel_connector *intel_connector)
11750{
11751 struct drm_connector *connector = &intel_connector->base;
11752
11753 intel_panel_destroy_backlight(connector);
11754 drm_sysfs_connector_remove(connector);
11755}
11756
Jesse Barnes79e53942008-11-07 14:24:08 -080011757void intel_modeset_cleanup(struct drm_device *dev)
11758{
Jesse Barnes652c3932009-08-17 13:31:43 -070011759 struct drm_i915_private *dev_priv = dev->dev_private;
11760 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011761 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011762
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011763 /*
11764 * Interrupts and polling as the first thing to avoid creating havoc.
11765 * Too much stuff here (turning of rps, connectors, ...) would
11766 * experience fancy races otherwise.
11767 */
11768 drm_irq_uninstall(dev);
11769 cancel_work_sync(&dev_priv->hotplug_work);
11770 /*
11771 * Due to the hpd irq storm handling the hotplug work can re-arm the
11772 * poll handlers. Hence disable polling after hpd handling is shut down.
11773 */
Keith Packardf87ea762010-10-03 19:36:26 -070011774 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011775
Jesse Barnes652c3932009-08-17 13:31:43 -070011776 mutex_lock(&dev->struct_mutex);
11777
Jesse Barnes723bfd72010-10-07 16:01:13 -070011778 intel_unregister_dsm_handler();
11779
Jesse Barnes652c3932009-08-17 13:31:43 -070011780 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11781 /* Skip inactive CRTCs */
11782 if (!crtc->fb)
11783 continue;
11784
Daniel Vetter3dec0092010-08-20 21:40:52 +020011785 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011786 }
11787
Chris Wilson973d04f2011-07-08 12:22:37 +010011788 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011789
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011790 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011791
Daniel Vetter930ebb42012-06-29 23:32:16 +020011792 ironlake_teardown_rc6(dev);
11793
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011794 mutex_unlock(&dev->struct_mutex);
11795
Chris Wilson1630fe72011-07-08 12:22:42 +010011796 /* flush any delayed tasks or pending work */
11797 flush_scheduled_work();
11798
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011799 /* destroy the backlight and sysfs files before encoders/connectors */
11800 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020011801 struct intel_connector *intel_connector;
11802
11803 intel_connector = to_intel_connector(connector);
11804 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020011805 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011806
Jesse Barnes79e53942008-11-07 14:24:08 -080011807 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011808
11809 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011810}
11811
Dave Airlie28d52042009-09-21 14:33:58 +100011812/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011813 * Return which encoder is currently attached for connector.
11814 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011815struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011816{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011817 return &intel_attached_encoder(connector)->base;
11818}
Jesse Barnes79e53942008-11-07 14:24:08 -080011819
Chris Wilsondf0e9242010-09-09 16:20:55 +010011820void intel_connector_attach_encoder(struct intel_connector *connector,
11821 struct intel_encoder *encoder)
11822{
11823 connector->encoder = encoder;
11824 drm_mode_connector_attach_encoder(&connector->base,
11825 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011826}
Dave Airlie28d52042009-09-21 14:33:58 +100011827
11828/*
11829 * set vga decode state - true == enable VGA decode
11830 */
11831int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11832{
11833 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011834 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011835 u16 gmch_ctrl;
11836
Chris Wilson75fa0412014-02-07 18:37:02 -020011837 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11838 DRM_ERROR("failed to read control word\n");
11839 return -EIO;
11840 }
11841
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011842 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11843 return 0;
11844
Dave Airlie28d52042009-09-21 14:33:58 +100011845 if (state)
11846 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11847 else
11848 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011849
11850 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11851 DRM_ERROR("failed to write control word\n");
11852 return -EIO;
11853 }
11854
Dave Airlie28d52042009-09-21 14:33:58 +100011855 return 0;
11856}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011857
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011858struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011859
11860 u32 power_well_driver;
11861
Chris Wilson63b66e52013-08-08 15:12:06 +020011862 int num_transcoders;
11863
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011864 struct intel_cursor_error_state {
11865 u32 control;
11866 u32 position;
11867 u32 base;
11868 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011869 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011870
11871 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011872 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011873 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011874 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011875
11876 struct intel_plane_error_state {
11877 u32 control;
11878 u32 stride;
11879 u32 size;
11880 u32 pos;
11881 u32 addr;
11882 u32 surface;
11883 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011884 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011885
11886 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011887 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011888 enum transcoder cpu_transcoder;
11889
11890 u32 conf;
11891
11892 u32 htotal;
11893 u32 hblank;
11894 u32 hsync;
11895 u32 vtotal;
11896 u32 vblank;
11897 u32 vsync;
11898 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011899};
11900
11901struct intel_display_error_state *
11902intel_display_capture_error_state(struct drm_device *dev)
11903{
Akshay Joshi0206e352011-08-16 15:34:10 -040011904 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011905 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011906 int transcoders[] = {
11907 TRANSCODER_A,
11908 TRANSCODER_B,
11909 TRANSCODER_C,
11910 TRANSCODER_EDP,
11911 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011912 int i;
11913
Chris Wilson63b66e52013-08-08 15:12:06 +020011914 if (INTEL_INFO(dev)->num_pipes == 0)
11915 return NULL;
11916
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011917 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011918 if (error == NULL)
11919 return NULL;
11920
Imre Deak190be112013-11-25 17:15:31 +020011921 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011922 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11923
Damien Lespiau52331302012-08-15 19:23:25 +010011924 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011925 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011926 intel_display_power_enabled_sw(dev_priv,
11927 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020011928 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011929 continue;
11930
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011931 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11932 error->cursor[i].control = I915_READ(CURCNTR(i));
11933 error->cursor[i].position = I915_READ(CURPOS(i));
11934 error->cursor[i].base = I915_READ(CURBASE(i));
11935 } else {
11936 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11937 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11938 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11939 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011940
11941 error->plane[i].control = I915_READ(DSPCNTR(i));
11942 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011943 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011944 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011945 error->plane[i].pos = I915_READ(DSPPOS(i));
11946 }
Paulo Zanonica291362013-03-06 20:03:14 -030011947 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11948 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011949 if (INTEL_INFO(dev)->gen >= 4) {
11950 error->plane[i].surface = I915_READ(DSPSURF(i));
11951 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11952 }
11953
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011954 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011955 }
11956
11957 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11958 if (HAS_DDI(dev_priv->dev))
11959 error->num_transcoders++; /* Account for eDP. */
11960
11961 for (i = 0; i < error->num_transcoders; i++) {
11962 enum transcoder cpu_transcoder = transcoders[i];
11963
Imre Deakddf9c532013-11-27 22:02:02 +020011964 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011965 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011966 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011967 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011968 continue;
11969
Chris Wilson63b66e52013-08-08 15:12:06 +020011970 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11971
11972 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11973 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11974 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11975 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11976 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11977 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11978 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011979 }
11980
11981 return error;
11982}
11983
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011984#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11985
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011986void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011987intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011988 struct drm_device *dev,
11989 struct intel_display_error_state *error)
11990{
11991 int i;
11992
Chris Wilson63b66e52013-08-08 15:12:06 +020011993 if (!error)
11994 return;
11995
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011996 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020011997 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011998 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011999 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012000 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012001 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012002 err_printf(m, " Power: %s\n",
12003 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012004 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012005
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012006 err_printf(m, "Plane [%d]:\n", i);
12007 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12008 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012009 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012010 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12011 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012012 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012013 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012014 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012015 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012016 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12017 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012018 }
12019
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012020 err_printf(m, "Cursor [%d]:\n", i);
12021 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12022 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12023 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012024 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012025
12026 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012027 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012028 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012029 err_printf(m, " Power: %s\n",
12030 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012031 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12032 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12033 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12034 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12035 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12036 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12037 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12038 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012039}