blob: 598a70d2b695402829f7f9591576e7d10e64c3f3 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Chris Wilsonb2e862d2016-04-28 09:56:41 +010093#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
Ben Widawsky40521052012-06-04 14:42:43 -070095/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
Ben Widawskyb731d332013-12-06 14:10:59 -080099#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Chris Wilsonc0336662016-05-06 15:40:21 +0100102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
Ben Widawskyb731d332013-12-06 14:10:59 -0800103{
Chris Wilsonc0336662016-05-06 15:40:21 +0100104 if (IS_GEN6(dev_priv))
Ben Widawskyb731d332013-12-06 14:10:59 -0800105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Chris Wilsonc0336662016-05-06 15:40:21 +0100110static int get_context_size(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700111{
Ben Widawsky254f9652012-06-04 14:42:42 -0700112 int ret;
113 u32 reg;
114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115 switch (INTEL_GEN(dev_priv)) {
Ben Widawsky254f9652012-06-04 14:42:42 -0700116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700121 reg = I915_READ(GEN7_CXT_SIZE);
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 if (IS_HASWELL(dev_priv))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700123 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700126 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
Mika Kuoppaladce32712013-04-30 13:30:33 +0300137void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700138{
Chris Wilsone2efd132016-05-24 14:53:34 +0100139 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100140 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700141
Chris Wilson91c8a322016-07-05 10:40:23 +0100142 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000143 trace_i915_context_free(ctx);
Chris Wilson50e046b2016-08-04 07:52:46 +0100144 GEM_BUG_ON(!ctx->closed);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000145
Daniel Vetterae6c4802014-08-06 15:04:53 +0200146 i915_ppgtt_put(ctx->ppgtt);
147
Chris Wilsonbca44d82016-05-24 14:53:41 +0100148 for (i = 0; i < I915_NUM_ENGINES; i++) {
149 struct intel_context *ce = &ctx->engine[i];
150
151 if (!ce->state)
152 continue;
153
154 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100155 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100156 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100157
Chris Wilsonf8a7fde2016-10-28 13:58:29 +0100158 __i915_gem_object_release_unless_active(ce->state->obj);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100159 }
160
Chris Wilson562f5d42016-10-28 13:58:54 +0100161 kfree(ctx->name);
Chris Wilsonc84455b2016-08-15 10:49:08 +0100162 put_pid(ctx->pid);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800163 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100164
165 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700166 kfree(ctx);
167}
168
Tvrtko Ursulin793b61e2016-11-23 10:49:15 +0000169static struct drm_i915_gem_object *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000170alloc_context_obj(struct drm_i915_private *dev_priv, u64 size)
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100171{
172 struct drm_i915_gem_object *obj;
173 int ret;
174
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000175 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100176
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000177 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100178 if (IS_ERR(obj))
179 return obj;
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100180
181 /*
182 * Try to make the context utilize L3 as well as LLC.
183 *
184 * On VLV we don't have L3 controls in the PTEs so we
185 * shouldn't touch the cache level, especially as that
186 * would make the object snooped which might have a
187 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800188 *
189 * Snooping is required on non-llc platforms in execlist
190 * mode, but since all GGTT accesses use PAT entry 0 we
191 * get snooping anyway regardless of cache_level.
192 *
193 * This is only applicable for Ivy Bridge devices since
194 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100195 */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000196 if (IS_IVYBRIDGE(dev_priv)) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100197 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
198 /* Failure shouldn't ever happen this early */
199 if (WARN_ON(ret)) {
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100200 i915_gem_object_put(obj);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100201 return ERR_PTR(ret);
202 }
203 }
204
205 return obj;
206}
207
Chris Wilson50e046b2016-08-04 07:52:46 +0100208static void i915_ppgtt_close(struct i915_address_space *vm)
209{
210 struct list_head *phases[] = {
211 &vm->active_list,
212 &vm->inactive_list,
213 &vm->unbound_list,
214 NULL,
215 }, **phase;
216
217 GEM_BUG_ON(vm->closed);
218 vm->closed = true;
219
220 for (phase = phases; *phase; phase++) {
221 struct i915_vma *vma, *vn;
222
223 list_for_each_entry_safe(vma, vn, *phase, vm_link)
Chris Wilson3272db52016-08-04 16:32:32 +0100224 if (!i915_vma_is_closed(vma))
Chris Wilson50e046b2016-08-04 07:52:46 +0100225 i915_vma_close(vma);
226 }
227}
228
229static void context_close(struct i915_gem_context *ctx)
230{
231 GEM_BUG_ON(ctx->closed);
232 ctx->closed = true;
233 if (ctx->ppgtt)
234 i915_ppgtt_close(&ctx->ppgtt->base);
235 ctx->file_priv = ERR_PTR(-EBADF);
236 i915_gem_context_put(ctx);
237}
238
Chris Wilson5d1808e2016-04-28 09:56:51 +0100239static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
240{
241 int ret;
242
243 ret = ida_simple_get(&dev_priv->context_hw_ida,
244 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
245 if (ret < 0) {
246 /* Contexts are only released when no longer active.
247 * Flush any pending retires to hopefully release some
248 * stale contexts and try again.
249 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100250 i915_gem_retire_requests(dev_priv);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100251 ret = ida_simple_get(&dev_priv->context_hw_ida,
252 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
253 if (ret < 0)
254 return ret;
255 }
256
257 *out = ret;
258 return 0;
259}
260
Chris Wilsone2efd132016-05-24 14:53:34 +0100261static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000262__create_hw_context(struct drm_i915_private *dev_priv,
Daniel Vetteree960be2014-08-06 15:04:45 +0200263 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700264{
Chris Wilsone2efd132016-05-24 14:53:34 +0100265 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800266 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700267
Ben Widawskyf94982b2012-11-10 10:56:04 -0800268 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700269 if (ctx == NULL)
270 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700271
Chris Wilson5d1808e2016-04-28 09:56:51 +0100272 ret = assign_hw_id(dev_priv, &ctx->hw_id);
273 if (ret) {
274 kfree(ctx);
275 return ERR_PTR(ret);
276 }
277
Mika Kuoppaladce32712013-04-30 13:30:33 +0300278 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700279 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100280 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700281
Chris Wilson0cb26a82016-06-24 14:55:53 +0100282 ctx->ggtt_alignment = get_context_alignment(dev_priv);
283
Chris Wilson691e6412014-04-09 09:07:36 +0100284 if (dev_priv->hw_context_size) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100285 struct drm_i915_gem_object *obj;
286 struct i915_vma *vma;
287
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000288 obj = alloc_context_obj(dev_priv, dev_priv->hw_context_size);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100289 if (IS_ERR(obj)) {
290 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100291 goto err_out;
292 }
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100293
294 vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
295 if (IS_ERR(vma)) {
296 i915_gem_object_put(obj);
297 ret = PTR_ERR(vma);
298 goto err_out;
299 }
300
301 ctx->engine[RCS].state = vma;
Chris Wilson691e6412014-04-09 09:07:36 +0100302 }
303
304 /* Default context will never have a file_priv */
Chris Wilson562f5d42016-10-28 13:58:54 +0100305 ret = DEFAULT_CONTEXT_HANDLE;
306 if (file_priv) {
Chris Wilson691e6412014-04-09 09:07:36 +0100307 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100308 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100309 if (ret < 0)
310 goto err_out;
Chris Wilson562f5d42016-10-28 13:58:54 +0100311 }
312 ctx->user_handle = ret;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300313
314 ctx->file_priv = file_priv;
Chris Wilson562f5d42016-10-28 13:58:54 +0100315 if (file_priv) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100316 ctx->pid = get_task_pid(current, PIDTYPE_PID);
Chris Wilson562f5d42016-10-28 13:58:54 +0100317 ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
318 current->comm,
319 pid_nr(ctx->pid),
320 ctx->user_handle);
321 if (!ctx->name) {
322 ret = -ENOMEM;
323 goto err_pid;
324 }
325 }
Chris Wilsonc84455b2016-08-15 10:49:08 +0100326
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700327 /* NB: Mark all slices as needing a remap so that when the context first
328 * loads it will restore whatever remap state already exists. If there
329 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100330 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700331
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +0200332 ctx->bannable = true;
Zhi Wangbcd794c2016-06-16 08:07:01 -0400333 ctx->ring_size = 4 * PAGE_SIZE;
Zhi Wangc01fc532016-06-16 08:07:02 -0400334 ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
335 GEN8_CTX_ADDRESSING_MODE_SHIFT;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400336 ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
Chris Wilson676fa572014-12-24 08:13:39 -0800337
Ben Widawsky146937e2012-06-29 10:30:39 -0700338 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700339
Chris Wilson562f5d42016-10-28 13:58:54 +0100340err_pid:
341 put_pid(ctx->pid);
342 idr_remove(&file_priv->context_idr, ctx->user_handle);
Ben Widawsky40521052012-06-04 14:42:43 -0700343err_out:
Chris Wilson50e046b2016-08-04 07:52:46 +0100344 context_close(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700345 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700346}
347
Ben Widawsky254f9652012-06-04 14:42:42 -0700348/**
349 * The default context needs to exist per ring that uses contexts. It stores the
350 * context state of the GPU for applications that don't utilize HW contexts, as
351 * well as an idle case.
352 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100353static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000354i915_gem_create_context(struct drm_i915_private *dev_priv,
Daniel Vetterd624d862014-08-06 15:04:54 +0200355 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700356{
Chris Wilsone2efd132016-05-24 14:53:34 +0100357 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700358
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000359 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700360
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000361 ctx = __create_hw_context(dev_priv, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700362 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800363 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700364
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000365 if (USES_FULL_PPGTT(dev_priv)) {
Chris Wilson80b204b2016-10-28 13:58:58 +0100366 struct i915_hw_ppgtt *ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800367
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000368 ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100369 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800370 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
371 PTR_ERR(ppgtt));
Chris Wilsonc6aab912016-05-24 14:53:38 +0100372 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +0100373 context_close(ctx);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100374 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200375 }
376
377 ctx->ppgtt = ppgtt;
378 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800379
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000380 trace_i915_context_create(ctx);
381
Ben Widawskya45d0f62013-12-06 14:11:05 -0800382 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700383}
384
Zhi Wangc8c35792016-06-16 08:07:05 -0400385/**
386 * i915_gem_context_create_gvt - create a GVT GEM context
387 * @dev: drm device *
388 *
389 * This function is used to create a GVT specific GEM context.
390 *
391 * Returns:
392 * pointer to i915_gem_context on success, error pointer if failed
393 *
394 */
395struct i915_gem_context *
396i915_gem_context_create_gvt(struct drm_device *dev)
397{
398 struct i915_gem_context *ctx;
399 int ret;
400
401 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
402 return ERR_PTR(-ENODEV);
403
404 ret = i915_mutex_lock_interruptible(dev);
405 if (ret)
406 return ERR_PTR(ret);
407
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000408 ctx = i915_gem_create_context(to_i915(dev), NULL);
Zhi Wangc8c35792016-06-16 08:07:05 -0400409 if (IS_ERR(ctx))
410 goto out;
411
412 ctx->execlists_force_single_submission = true;
413 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
414out:
415 mutex_unlock(&dev->struct_mutex);
416 return ctx;
417}
418
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000419int i915_gem_context_init(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700420{
Chris Wilsone2efd132016-05-24 14:53:34 +0100421 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700422
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800423 /* Init should only be called once per module load. Eventually the
424 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000425 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200426 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700427
Chris Wilsonc0336662016-05-06 15:40:21 +0100428 if (intel_vgpu_active(dev_priv) &&
429 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800430 if (!i915.enable_execlists) {
431 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
432 return -EINVAL;
433 }
434 }
435
Chris Wilson5d1808e2016-04-28 09:56:51 +0100436 /* Using the simple ida interface, the max is limited by sizeof(int) */
437 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
438 ida_init(&dev_priv->context_hw_ida);
439
Oscar Mateoede7d422014-07-24 17:04:12 +0100440 if (i915.enable_execlists) {
441 /* NB: intentionally left blank. We will allocate our own
442 * backing objects as we need them, thank you very much */
443 dev_priv->hw_context_size = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +0100444 } else if (HAS_HW_CONTEXTS(dev_priv)) {
445 dev_priv->hw_context_size =
446 round_up(get_context_size(dev_priv), 4096);
Chris Wilson691e6412014-04-09 09:07:36 +0100447 if (dev_priv->hw_context_size > (1<<20)) {
448 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
449 dev_priv->hw_context_size);
450 dev_priv->hw_context_size = 0;
451 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700452 }
453
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000454 ctx = i915_gem_create_context(dev_priv, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100455 if (IS_ERR(ctx)) {
456 DRM_ERROR("Failed to create default global context (error %ld)\n",
457 PTR_ERR(ctx));
458 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700459 }
460
Chris Wilson9f792eb2016-11-14 20:41:04 +0000461 ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000462 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100463
464 DRM_DEBUG_DRIVER("%s context support initialized\n",
465 i915.enable_execlists ? "LR" :
466 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200467 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700468}
469
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100470void i915_gem_context_lost(struct drm_i915_private *dev_priv)
471{
472 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530473 enum intel_engine_id id;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100474
Chris Wilson91c8a322016-07-05 10:40:23 +0100475 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100476
Akash Goel3b3f1652016-10-13 22:44:48 +0530477 for_each_engine(engine, dev_priv, id) {
Chris Wilsone8a9c582016-12-18 15:37:20 +0000478 engine->legacy_active_context = NULL;
479
480 if (!engine->last_retired_context)
481 continue;
482
483 engine->context_unpin(engine, engine->last_retired_context);
484 engine->last_retired_context = NULL;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100485 }
486
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100487 /* Force the GPU state to be restored on enabling */
488 if (!i915.enable_execlists) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100489 struct i915_gem_context *ctx;
490
491 list_for_each_entry(ctx, &dev_priv->context_list, link) {
492 if (!i915_gem_context_is_default(ctx))
493 continue;
494
Akash Goel3b3f1652016-10-13 22:44:48 +0530495 for_each_engine(engine, dev_priv, id)
Chris Wilsona168b2d2016-06-24 14:55:55 +0100496 ctx->engine[engine->id].initialised = false;
497
498 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
499 }
500
Akash Goel3b3f1652016-10-13 22:44:48 +0530501 for_each_engine(engine, dev_priv, id) {
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100502 struct intel_context *kce =
503 &dev_priv->kernel_context->engine[engine->id];
504
505 kce->initialised = true;
506 }
507 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100508}
509
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000510void i915_gem_context_fini(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700511{
Chris Wilsone2efd132016-05-24 14:53:34 +0100512 struct i915_gem_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100513
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000514 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100515
Chris Wilson50e046b2016-08-04 07:52:46 +0100516 context_close(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000517 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100518
519 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700520}
521
Ben Widawsky40521052012-06-04 14:42:43 -0700522static int context_idr_cleanup(int id, void *p, void *data)
523{
Chris Wilsone2efd132016-05-24 14:53:34 +0100524 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700525
Chris Wilson50e046b2016-08-04 07:52:46 +0100526 context_close(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700527 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700528}
529
Ben Widawskye422b882013-12-06 14:10:58 -0800530int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
531{
532 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100533 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800534
535 idr_init(&file_priv->context_idr);
536
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800537 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000538 ctx = i915_gem_create_context(to_i915(dev), file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800539 mutex_unlock(&dev->struct_mutex);
540
Oscar Mateof83d6512014-05-22 14:13:38 +0100541 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800542 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100543 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800544 }
545
Ben Widawskye422b882013-12-06 14:10:58 -0800546 return 0;
547}
548
Ben Widawsky254f9652012-06-04 14:42:42 -0700549void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
550{
Ben Widawsky40521052012-06-04 14:42:43 -0700551 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700552
Chris Wilson499f2692016-05-24 14:53:35 +0100553 lockdep_assert_held(&dev->struct_mutex);
554
Daniel Vetter73c273e2012-06-19 20:27:39 +0200555 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700556 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700557}
558
Ben Widawskye0556842012-06-04 14:42:46 -0700559static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100560mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700561{
Chris Wilsonc0336662016-05-06 15:40:21 +0100562 struct drm_i915_private *dev_priv = req->i915;
Chris Wilson7e37f882016-08-02 22:50:21 +0100563 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000564 struct intel_engine_cs *engine = req->engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530565 enum intel_engine_id id;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700566 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000567 const int num_rings =
568 /* Use an extended w/a on ivb+ if signalling from other rings */
Chris Wilson39df9192016-07-20 13:31:57 +0100569 i915.semaphores ?
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100570 INTEL_INFO(dev_priv)->num_rings - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000571 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000572 int len, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700573
Ben Widawsky12b02862012-06-04 14:42:50 -0700574 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
575 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
576 * explicitly, so we rely on the value at ring init, stored in
577 * itlb_before_ctx_switch.
578 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100579 if (IS_GEN6(dev_priv)) {
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100580 ret = engine->emit_flush(req, EMIT_INVALIDATE);
Ben Widawsky12b02862012-06-04 14:42:50 -0700581 if (ret)
582 return ret;
583 }
584
Ben Widawskye80f14b2014-08-18 10:35:28 -0700585 /* These flags are for resource streamer on HSW+ */
Chris Wilsonc0336662016-05-06 15:40:21 +0100586 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300587 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
Chris Wilsonc0336662016-05-06 15:40:21 +0100588 else if (INTEL_GEN(dev_priv) < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700589 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
590
Chris Wilson2c550182014-12-16 10:02:27 +0000591
592 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100593 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100594 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000595
John Harrison5fb9de12015-05-29 17:44:07 +0100596 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700597 if (ret)
598 return ret;
599
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300600 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100601 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100602 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000603 if (num_rings) {
604 struct intel_engine_cs *signaller;
605
Chris Wilsonb5321f32016-08-02 22:50:18 +0100606 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000607 MI_LOAD_REGISTER_IMM(num_rings));
Akash Goel3b3f1652016-10-13 22:44:48 +0530608 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000609 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000610 continue;
611
Chris Wilsonb5321f32016-08-02 22:50:18 +0100612 intel_ring_emit_reg(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000613 RING_PSMI_CTL(signaller->mmio_base));
Chris Wilsonb5321f32016-08-02 22:50:18 +0100614 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000615 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000616 }
617 }
618 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700619
Chris Wilsonb5321f32016-08-02 22:50:18 +0100620 intel_ring_emit(ring, MI_NOOP);
621 intel_ring_emit(ring, MI_SET_CONTEXT);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100622 intel_ring_emit(ring,
623 i915_ggtt_offset(req->ctx->engine[RCS].state) | flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200624 /*
625 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
626 * WaMiSetContext_Hang:snb,ivb,vlv
627 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100628 intel_ring_emit(ring, MI_NOOP);
Ben Widawskye0556842012-06-04 14:42:46 -0700629
Chris Wilsonc0336662016-05-06 15:40:21 +0100630 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000631 if (num_rings) {
632 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100633 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000634
Chris Wilsonb5321f32016-08-02 22:50:18 +0100635 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000636 MI_LOAD_REGISTER_IMM(num_rings));
Akash Goel3b3f1652016-10-13 22:44:48 +0530637 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000638 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000639 continue;
640
Chris Wilsone9135c42016-04-13 17:35:10 +0100641 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100642 intel_ring_emit_reg(ring, last_reg);
643 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000644 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000645 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100646
647 /* Insert a delay before the next switch! */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100648 intel_ring_emit(ring,
Chris Wilsone9135c42016-04-13 17:35:10 +0100649 MI_STORE_REGISTER_MEM |
650 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100651 intel_ring_emit_reg(ring, last_reg);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100652 intel_ring_emit(ring,
653 i915_ggtt_offset(engine->scratch));
Chris Wilsonb5321f32016-08-02 22:50:18 +0100654 intel_ring_emit(ring, MI_NOOP);
Chris Wilson2c550182014-12-16 10:02:27 +0000655 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100656 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000657 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700658
Chris Wilsonb5321f32016-08-02 22:50:18 +0100659 intel_ring_advance(ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700660
661 return ret;
662}
663
Chris Wilsond200cda2016-04-28 09:56:44 +0100664static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100665{
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100666 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
Chris Wilson7e37f882016-08-02 22:50:21 +0100667 struct intel_ring *ring = req->ring;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100668 int i, ret;
669
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100670 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100671 return 0;
672
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100673 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100674 if (ret)
675 return ret;
676
677 /*
678 * Note: We do not worry about the concurrent register cacheline hang
679 * here because no other code should access these registers other than
680 * at initialization time.
681 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100682 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100683 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100684 intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
685 intel_ring_emit(ring, remap_info[i]);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100686 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100687 intel_ring_emit(ring, MI_NOOP);
688 intel_ring_advance(ring);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100689
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100690 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100691}
692
Chris Wilsonf9326be2016-04-28 09:56:45 +0100693static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
694 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100695 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000696{
Ben Widawsky563222a2015-03-19 12:53:28 +0000697 if (to->remap_slice)
698 return false;
699
Chris Wilsonbca44d82016-05-24 14:53:41 +0100700 if (!to->engine[RCS].initialised)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100701 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000702
Chris Wilsonf9326be2016-04-28 09:56:45 +0100703 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100704 return false;
705
Chris Wilsone8a9c582016-12-18 15:37:20 +0000706 return to == engine->legacy_active_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000707}
708
709static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100710needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
711 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100712 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000713{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100714 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000715 return false;
716
Chris Wilsonf9326be2016-04-28 09:56:45 +0100717 /* Always load the ppgtt on first use */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000718 if (!engine->legacy_active_context)
Chris Wilsonf9326be2016-04-28 09:56:45 +0100719 return true;
720
721 /* Same context without new entries, skip */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000722 if (engine->legacy_active_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100723 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100724 return false;
725
726 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000727 return true;
728
Chris Wilsonc0336662016-05-06 15:40:21 +0100729 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000730 return true;
731
732 return false;
733}
734
735static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100736needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100737 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100738 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000739{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100740 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000741 return false;
742
Chris Wilsonfcb51062016-04-13 17:35:14 +0100743 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000744 return false;
745
Ben Widawsky6702cf12015-03-16 16:00:58 +0000746 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000747 return true;
748
749 return false;
750}
751
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100752static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700753{
Chris Wilsone2efd132016-05-24 14:53:34 +0100754 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000755 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100756 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000757 struct i915_gem_context *from = engine->legacy_active_context;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100758 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700759 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700760
Chris Wilsone8a9c582016-12-18 15:37:20 +0000761 GEM_BUG_ON(engine->id != RCS);
762
Chris Wilsonf9326be2016-04-28 09:56:45 +0100763 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100764 return 0;
765
Chris Wilsonf9326be2016-04-28 09:56:45 +0100766 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100767 /* Older GENs and non render rings still want the load first,
768 * "PP_DCLV followed by PP_DIR_BASE register through Load
769 * Register Immediate commands in Ring Buffer before submitting
770 * a context."*/
771 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100772 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100773 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000774 return ret;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100775 }
776
Chris Wilsonbca44d82016-05-24 14:53:41 +0100777 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000778 /* NB: If we inhibit the restore, the context is not allowed to
779 * die because future work may end up depending on valid address
780 * space. This means we must enforce that a page table load
781 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100782 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100783 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100784 hw_flags = MI_FORCE_RESTORE;
785 else
786 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700787
Chris Wilsonfcb51062016-04-13 17:35:14 +0100788 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
789 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700790 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000791 return ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700792
Chris Wilsone8a9c582016-12-18 15:37:20 +0000793 engine->legacy_active_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700794 }
Ben Widawskye0556842012-06-04 14:42:46 -0700795
Chris Wilsonfcb51062016-04-13 17:35:14 +0100796 /* GEN8 does *not* require an explicit reload if the PDPs have been
797 * setup, and we do not wish to move them.
798 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100799 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100800 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100801 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100802 /* The hardware context switch is emitted, but we haven't
803 * actually changed the state - so it's probably safe to bail
804 * here. Still, let the user know something dangerous has
805 * happened.
806 */
807 if (ret)
808 return ret;
809 }
810
Chris Wilsonf9326be2016-04-28 09:56:45 +0100811 if (ppgtt)
812 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100813
814 for (i = 0; i < MAX_L3_SLICES; i++) {
815 if (!(to->remap_slice & (1<<i)))
816 continue;
817
Chris Wilsond200cda2016-04-28 09:56:44 +0100818 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100819 if (ret)
820 return ret;
821
822 to->remap_slice &= ~(1<<i);
823 }
824
Chris Wilsonbca44d82016-05-24 14:53:41 +0100825 if (!to->engine[RCS].initialised) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000826 if (engine->init_context) {
827 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100828 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100829 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100830 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100831 to->engine[RCS].initialised = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300832 }
833
Ben Widawskye0556842012-06-04 14:42:46 -0700834 return 0;
835}
836
837/**
838 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100839 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700840 *
841 * The context life cycle is simple. The context refcount is incremented and
842 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100843 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700844 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100845 *
846 * This function should not be used in execlists mode. Instead the context is
847 * switched by writing to the ELSP and requests keep a reference to their
848 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700849 */
John Harrisonba01cc92015-05-29 17:43:41 +0100850int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700851{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000852 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700853
Chris Wilson91c8a322016-07-05 10:40:23 +0100854 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5b043f42016-08-02 22:50:38 +0100855 if (i915.enable_execlists)
856 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800857
Chris Wilsonbca44d82016-05-24 14:53:41 +0100858 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100859 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100860 struct i915_hw_ppgtt *ppgtt =
861 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100862
Chris Wilsonf9326be2016-04-28 09:56:45 +0100863 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100864 int ret;
865
866 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100867 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100868 if (ret)
869 return ret;
870
Chris Wilsonf9326be2016-04-28 09:56:45 +0100871 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100872 }
873
Ben Widawskyc4829722013-12-06 14:11:20 -0800874 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200875 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800876
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100877 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700878}
Ben Widawsky84624812012-06-04 14:42:54 -0700879
Chris Wilson945657b2016-07-15 14:56:19 +0100880int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
881{
882 struct intel_engine_cs *engine;
Chris Wilson3033aca2016-10-28 13:58:47 +0100883 struct i915_gem_timeline *timeline;
Akash Goel3b3f1652016-10-13 22:44:48 +0530884 enum intel_engine_id id;
Chris Wilson945657b2016-07-15 14:56:19 +0100885
Chris Wilson3033aca2016-10-28 13:58:47 +0100886 lockdep_assert_held(&dev_priv->drm.struct_mutex);
887
Akash Goel3b3f1652016-10-13 22:44:48 +0530888 for_each_engine(engine, dev_priv, id) {
Chris Wilson945657b2016-07-15 14:56:19 +0100889 struct drm_i915_gem_request *req;
890 int ret;
891
Chris Wilson945657b2016-07-15 14:56:19 +0100892 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
893 if (IS_ERR(req))
894 return PTR_ERR(req);
895
Chris Wilson3033aca2016-10-28 13:58:47 +0100896 /* Queue this switch after all other activity */
897 list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
898 struct drm_i915_gem_request *prev;
899 struct intel_timeline *tl;
900
901 tl = &timeline->engine[engine->id];
902 prev = i915_gem_active_raw(&tl->last_request,
903 &dev_priv->drm.struct_mutex);
904 if (prev)
905 i915_sw_fence_await_sw_fence_gfp(&req->submit,
906 &prev->submit,
907 GFP_KERNEL);
908 }
909
Chris Wilson5b043f42016-08-02 22:50:38 +0100910 ret = i915_switch_context(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100911 i915_add_request_no_flush(req);
912 if (ret)
913 return ret;
914 }
915
916 return 0;
917}
918
Oscar Mateoec3e9962014-07-24 17:04:18 +0100919static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100920{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100921 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100922}
923
Mika Kuoppalab083a082016-11-18 15:10:47 +0200924static bool client_is_banned(struct drm_i915_file_private *file_priv)
925{
926 return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
927}
928
Ben Widawsky84624812012-06-04 14:42:54 -0700929int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
930 struct drm_file *file)
931{
Ben Widawsky84624812012-06-04 14:42:54 -0700932 struct drm_i915_gem_context_create *args = data;
933 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100934 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700935 int ret;
936
Oscar Mateoec3e9962014-07-24 17:04:18 +0100937 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200938 return -ENODEV;
939
Chris Wilsonb31e5132016-02-05 16:45:59 +0000940 if (args->pad != 0)
941 return -EINVAL;
942
Mika Kuoppalab083a082016-11-18 15:10:47 +0200943 if (client_is_banned(file_priv)) {
944 DRM_DEBUG("client %s[%d] banned from creating ctx\n",
945 current->comm,
946 pid_nr(get_task_pid(current, PIDTYPE_PID)));
947
948 return -EIO;
949 }
950
Ben Widawsky84624812012-06-04 14:42:54 -0700951 ret = i915_mutex_lock_interruptible(dev);
952 if (ret)
953 return ret;
954
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000955 ctx = i915_gem_create_context(to_i915(dev), file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700956 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300957 if (IS_ERR(ctx))
958 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700959
Oscar Mateo821d66d2014-07-03 16:28:00 +0100960 args->ctx_id = ctx->user_handle;
Chris Wilsonb84cf532016-11-21 11:31:09 +0000961 DRM_DEBUG("HW context %d created\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -0700962
Dan Carpenterbe636382012-07-17 09:44:49 +0300963 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700964}
965
966int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
967 struct drm_file *file)
968{
969 struct drm_i915_gem_context_destroy *args = data;
970 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100971 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700972 int ret;
973
Chris Wilsonb31e5132016-02-05 16:45:59 +0000974 if (args->pad != 0)
975 return -EINVAL;
976
Oscar Mateo821d66d2014-07-03 16:28:00 +0100977 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800978 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800979
Ben Widawsky84624812012-06-04 14:42:54 -0700980 ret = i915_mutex_lock_interruptible(dev);
981 if (ret)
982 return ret;
983
Chris Wilsonca585b52016-05-24 14:53:36 +0100984 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000985 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700986 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000987 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700988 }
989
Chris Wilsond28b99a2016-05-24 14:53:39 +0100990 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +0100991 context_close(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700992 mutex_unlock(&dev->struct_mutex);
993
Chris Wilsonb84cf532016-11-21 11:31:09 +0000994 DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -0700995 return 0;
996}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800997
998int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
999 struct drm_file *file)
1000{
1001 struct drm_i915_file_private *file_priv = file->driver_priv;
1002 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001003 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001004 int ret;
1005
1006 ret = i915_mutex_lock_interruptible(dev);
1007 if (ret)
1008 return ret;
1009
Chris Wilsonca585b52016-05-24 14:53:36 +01001010 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001011 if (IS_ERR(ctx)) {
1012 mutex_unlock(&dev->struct_mutex);
1013 return PTR_ERR(ctx);
1014 }
1015
1016 args->size = 0;
1017 switch (args->param) {
1018 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001019 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001020 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001021 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1022 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1023 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001024 case I915_CONTEXT_PARAM_GTT_SIZE:
1025 if (ctx->ppgtt)
1026 args->value = ctx->ppgtt->base.total;
1027 else if (to_i915(dev)->mm.aliasing_ppgtt)
1028 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1029 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001030 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001031 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001032 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1033 args->value = !!(ctx->flags & CONTEXT_NO_ERROR_CAPTURE);
1034 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001035 case I915_CONTEXT_PARAM_BANNABLE:
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02001036 args->value = ctx->bannable;
Mika Kuoppala84102172016-11-16 17:20:32 +02001037 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001038 default:
1039 ret = -EINVAL;
1040 break;
1041 }
1042 mutex_unlock(&dev->struct_mutex);
1043
1044 return ret;
1045}
1046
1047int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1048 struct drm_file *file)
1049{
1050 struct drm_i915_file_private *file_priv = file->driver_priv;
1051 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001052 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001053 int ret;
1054
1055 ret = i915_mutex_lock_interruptible(dev);
1056 if (ret)
1057 return ret;
1058
Chris Wilsonca585b52016-05-24 14:53:36 +01001059 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001060 if (IS_ERR(ctx)) {
1061 mutex_unlock(&dev->struct_mutex);
1062 return PTR_ERR(ctx);
1063 }
1064
1065 switch (args->param) {
1066 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001067 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001068 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001069 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1070 if (args->size) {
1071 ret = -EINVAL;
1072 } else {
1073 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1074 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1075 }
1076 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001077 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1078 if (args->size) {
1079 ret = -EINVAL;
1080 } else {
1081 if (args->value)
1082 ctx->flags |= CONTEXT_NO_ERROR_CAPTURE;
1083 else
1084 ctx->flags &= ~CONTEXT_NO_ERROR_CAPTURE;
1085 }
1086 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001087 case I915_CONTEXT_PARAM_BANNABLE:
1088 if (args->size)
1089 ret = -EINVAL;
1090 else if (!capable(CAP_SYS_ADMIN) && !args->value)
1091 ret = -EPERM;
1092 else
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02001093 ctx->bannable = args->value;
Mika Kuoppala84102172016-11-16 17:20:32 +02001094 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001095 default:
1096 ret = -EINVAL;
1097 break;
1098 }
1099 mutex_unlock(&dev->struct_mutex);
1100
1101 return ret;
1102}
Chris Wilsond5387042016-05-13 11:57:19 +01001103
1104int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1105 void *data, struct drm_file *file)
1106{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001107 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001108 struct drm_i915_reset_stats *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001109 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001110 int ret;
1111
1112 if (args->flags || args->pad)
1113 return -EINVAL;
1114
1115 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1116 return -EPERM;
1117
Chris Wilsonbdb04612016-05-13 11:57:20 +01001118 ret = i915_mutex_lock_interruptible(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001119 if (ret)
1120 return ret;
1121
Chris Wilsonca585b52016-05-24 14:53:36 +01001122 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
Chris Wilsond5387042016-05-13 11:57:19 +01001123 if (IS_ERR(ctx)) {
1124 mutex_unlock(&dev->struct_mutex);
1125 return PTR_ERR(ctx);
1126 }
Chris Wilsond5387042016-05-13 11:57:19 +01001127
1128 if (capable(CAP_SYS_ADMIN))
1129 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1130 else
1131 args->reset_count = 0;
1132
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02001133 args->batch_active = ctx->guilty_count;
1134 args->batch_pending = ctx->active_count;
Chris Wilsond5387042016-05-13 11:57:19 +01001135
1136 mutex_unlock(&dev->struct_mutex);
1137
1138 return 0;
1139}