blob: c80c9c3b67db16b0d316545cf644981d3cf668ca [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020055#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010071#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010072#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073
74static int flow_ctrl = FLOW_OFF;
75module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
77
78static int pause = PAUSE_TIME;
79module_param(pause, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(pause, "Flow Control Pause Time");
81
82#define TC_DEFAULT 64
83static int tc = TC_DEFAULT;
84module_param(tc, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(tc, "DMA threshold control value");
86
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010087#define DEFAULT_BUFSIZE 1536
88static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070089module_param(buf_sz, int, S_IRUGO | S_IWUSR);
90MODULE_PARM_DESC(buf_sz, "DMA buffer size");
91
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010092#define STMMAC_RX_COPYBREAK 256
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Pavel Machek22d3efe2016-11-28 12:55:59 +0100104/* By default the driver will use the ring mode to manage tx and rx descriptors,
105 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
Joao Pintoc22a3f42017-04-06 09:49:11 +0100142 * stmmac_disable_all_queues - Disable all queues
143 * @priv: driver private structure
144 */
145static void stmmac_disable_all_queues(struct stmmac_priv *priv)
146{
147 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
148 u32 queue;
149
150 for (queue = 0; queue < rx_queues_cnt; queue++) {
151 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
152
153 napi_disable(&rx_q->napi);
154 }
155}
156
157/**
158 * stmmac_enable_all_queues - Enable all queues
159 * @priv: driver private structure
160 */
161static void stmmac_enable_all_queues(struct stmmac_priv *priv)
162{
163 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
164 u32 queue;
165
166 for (queue = 0; queue < rx_queues_cnt; queue++) {
167 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
168
169 napi_enable(&rx_q->napi);
170 }
171}
172
173/**
174 * stmmac_stop_all_queues - Stop all queues
175 * @priv: driver private structure
176 */
177static void stmmac_stop_all_queues(struct stmmac_priv *priv)
178{
179 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
180 u32 queue;
181
182 for (queue = 0; queue < tx_queues_cnt; queue++)
183 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
184}
185
186/**
187 * stmmac_start_all_queues - Start all queues
188 * @priv: driver private structure
189 */
190static void stmmac_start_all_queues(struct stmmac_priv *priv)
191{
192 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
193 u32 queue;
194
195 for (queue = 0; queue < tx_queues_cnt; queue++)
196 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
197}
198
199/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000200 * stmmac_clk_csr_set - dynamically set the MDC clock
201 * @priv: driver private structure
202 * Description: this is to dynamically set the MDC clock according to the csr
203 * clock input.
204 * Note:
205 * If a specific clk_csr value is passed from the platform
206 * this means that the CSR Clock Range selection cannot be
207 * changed at run-time and it is fixed (as reported in the driver
208 * documentation). Viceversa the driver will try to set the MDC
209 * clock dynamically according to the actual clock input.
210 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000211static void stmmac_clk_csr_set(struct stmmac_priv *priv)
212{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000213 u32 clk_rate;
214
jpintof573c0b2017-01-09 12:35:09 +0000215 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000216
217 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000218 * for all other cases except for the below mentioned ones.
219 * For values higher than the IEEE 802.3 specified frequency
220 * we can not estimate the proper divider as it is not known
221 * the frequency of clk_csr_i. So we do not change the default
222 * divider.
223 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000224 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
225 if (clk_rate < CSR_F_35M)
226 priv->clk_csr = STMMAC_CSR_20_35M;
227 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
228 priv->clk_csr = STMMAC_CSR_35_60M;
229 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
230 priv->clk_csr = STMMAC_CSR_60_100M;
231 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
232 priv->clk_csr = STMMAC_CSR_100_150M;
233 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
234 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800235 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000236 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000237 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000238}
239
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700240static void print_pkt(unsigned char *buf, int len)
241{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200242 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
243 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700244}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700245
Joao Pintoce736782017-04-06 09:49:10 +0100246static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700247{
Joao Pintoce736782017-04-06 09:49:10 +0100248 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100249 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100250
Joao Pintoce736782017-04-06 09:49:10 +0100251 if (tx_q->dirty_tx > tx_q->cur_tx)
252 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100253 else
Joao Pintoce736782017-04-06 09:49:10 +0100254 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100255
256 return avail;
257}
258
Joao Pinto54139cf2017-04-06 09:49:09 +0100259/**
260 * stmmac_rx_dirty - Get RX queue dirty
261 * @priv: driver private structure
262 * @queue: RX queue index
263 */
264static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100265{
Joao Pinto54139cf2017-04-06 09:49:09 +0100266 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100267 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100268
Joao Pinto54139cf2017-04-06 09:49:09 +0100269 if (rx_q->dirty_rx <= rx_q->cur_rx)
270 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100271 else
Joao Pinto54139cf2017-04-06 09:49:09 +0100272 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100273
274 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700275}
276
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000277/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100278 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000279 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100280 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000281 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000282 */
283static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
284{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200285 struct net_device *ndev = priv->dev;
286 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000287
288 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000289 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000290}
291
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000292/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100293 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000294 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100295 * Description: this function is to verify and enter in LPI mode in case of
296 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000297 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000298static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
299{
Joao Pintoce736782017-04-06 09:49:10 +0100300 u32 tx_cnt = priv->plat->tx_queues_to_use;
301 u32 queue;
302
303 /* check if all TX queues have the work finished */
304 for (queue = 0; queue < tx_cnt; queue++) {
305 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
306
307 if (tx_q->dirty_tx != tx_q->cur_tx)
308 return; /* still unfinished work */
309 }
310
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000311 /* Check and enter in LPI mode */
Joao Pintoce736782017-04-06 09:49:10 +0100312 if (!priv->tx_path_in_lpi_mode)
jpintob4b7b772017-01-09 12:35:08 +0000313 priv->hw->mac->set_eee_mode(priv->hw,
314 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000315}
316
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000317/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100318 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000319 * @priv: driver private structure
320 * Description: this function is to exit and disable EEE in case of
321 * LPI state is true. This is called by the xmit.
322 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000323void stmmac_disable_eee_mode(struct stmmac_priv *priv)
324{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500325 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000326 del_timer_sync(&priv->eee_ctrl_timer);
327 priv->tx_path_in_lpi_mode = false;
328}
329
330/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100331 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000332 * @arg : data hook
333 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000334 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000335 * then MAC Transmitter can be moved to LPI state.
336 */
337static void stmmac_eee_ctrl_timer(unsigned long arg)
338{
339 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
340
341 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200342 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000343}
344
345/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100346 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000347 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000348 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100349 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
350 * can also manage EEE, this function enable the LPI state and start related
351 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000352 */
353bool stmmac_eee_init(struct stmmac_priv *priv)
354{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200355 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100356 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000357 bool ret = false;
358
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200359 /* Using PCS we cannot dial with the phy registers at this stage
360 * so we do not support extra feature like EEE.
361 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200362 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
363 (priv->hw->pcs == STMMAC_PCS_TBI) ||
364 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200365 goto out;
366
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000367 /* MAC core supports the EEE feature. */
368 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100369 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000370
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100371 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200372 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100373 /* To manage at run-time if the EEE cannot be supported
374 * anymore (for example because the lp caps have been
375 * changed).
376 * In that case the driver disable own timers.
377 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100378 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100379 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100380 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100381 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500382 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100383 tx_lpi_timer);
384 }
385 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100386 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100387 goto out;
388 }
389 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100390 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200391 if (!priv->eee_active) {
392 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530393 setup_timer(&priv->eee_ctrl_timer,
394 stmmac_eee_ctrl_timer,
395 (unsigned long)priv);
396 mod_timer(&priv->eee_ctrl_timer,
397 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000398
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500399 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200400 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100401 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200402 }
403 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200404 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000405
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000406 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100407 spin_unlock_irqrestore(&priv->lock, flags);
408
LABBE Corentin38ddc592016-11-16 20:09:39 +0100409 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000410 }
411out:
412 return ret;
413}
414
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100415/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000416 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100417 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000418 * @skb : the socket buffer
419 * Description :
420 * This function will read timestamp from the descriptor & pass it to stack.
421 * and also perform some sanity checks.
422 */
423static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100424 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000425{
426 struct skb_shared_hwtstamps shhwtstamp;
427 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000428
429 if (!priv->hwts_tx_en)
430 return;
431
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000432 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800433 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000434 return;
435
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000436 /* check tx tstamp status */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100437 if (!priv->hw->desc->get_tx_timestamp_status(p)) {
438 /* get the valid tstamp */
439 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000440
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100441 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
442 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000443
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100444 netdev_info(priv->dev, "get valid TX hw timestamp %llu\n", ns);
445 /* pass tstamp to stack */
446 skb_tstamp_tx(skb, &shhwtstamp);
447 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000448
449 return;
450}
451
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100452/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000453 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100454 * @p : descriptor pointer
455 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000456 * @skb : the socket buffer
457 * Description :
458 * This function will read received packet's timestamp from the descriptor
459 * and pass it to stack. It also perform some sanity checks.
460 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100461static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
462 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000463{
464 struct skb_shared_hwtstamps *shhwtstamp = NULL;
465 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466
467 if (!priv->hwts_rx_en)
468 return;
469
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100470 /* Check if timestamp is available */
471 if (!priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
472 /* For GMAC4, the valid timestamp is from CTX next desc. */
473 if (priv->plat->has_gmac4)
474 ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
475 else
476 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000477
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100478 netdev_info(priv->dev, "get valid RX hw timestamp %llu\n", ns);
479 shhwtstamp = skb_hwtstamps(skb);
480 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
481 shhwtstamp->hwtstamp = ns_to_ktime(ns);
482 } else {
483 netdev_err(priv->dev, "cannot get RX hw timestamp\n");
484 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000485}
486
487/**
488 * stmmac_hwtstamp_ioctl - control hardware timestamping.
489 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100490 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000491 * a proprietary structure used to pass information to the driver.
492 * Description:
493 * This function configures the MAC to enable/disable both outgoing(TX)
494 * and incoming(RX) packets time stamping based on user input.
495 * Return Value:
496 * 0 on success and an appropriate -ve integer on failure.
497 */
498static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
499{
500 struct stmmac_priv *priv = netdev_priv(dev);
501 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200502 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000503 u64 temp = 0;
504 u32 ptp_v2 = 0;
505 u32 tstamp_all = 0;
506 u32 ptp_over_ipv4_udp = 0;
507 u32 ptp_over_ipv6_udp = 0;
508 u32 ptp_over_ethernet = 0;
509 u32 snap_type_sel = 0;
510 u32 ts_master_en = 0;
511 u32 ts_event_en = 0;
512 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800513 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514
515 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
516 netdev_alert(priv->dev, "No support for HW time stamping\n");
517 priv->hwts_tx_en = 0;
518 priv->hwts_rx_en = 0;
519
520 return -EOPNOTSUPP;
521 }
522
523 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000524 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000525 return -EFAULT;
526
LABBE Corentin38ddc592016-11-16 20:09:39 +0100527 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
528 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000529
530 /* reserved for future extensions */
531 if (config.flags)
532 return -EINVAL;
533
Ben Hutchings5f3da322013-11-14 00:43:41 +0000534 if (config.tx_type != HWTSTAMP_TX_OFF &&
535 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000536 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000537
538 if (priv->adv_ts) {
539 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000540 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000541 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000542 config.rx_filter = HWTSTAMP_FILTER_NONE;
543 break;
544
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000545 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000546 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000547 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
548 /* take time stamp for all event messages */
549 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
550
551 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
552 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
553 break;
554
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000555 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000556 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000557 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
558 /* take time stamp for SYNC messages only */
559 ts_event_en = PTP_TCR_TSEVNTENA;
560
561 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
562 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
563 break;
564
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000565 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000566 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000567 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
568 /* take time stamp for Delay_Req messages only */
569 ts_master_en = PTP_TCR_TSMSTRENA;
570 ts_event_en = PTP_TCR_TSEVNTENA;
571
572 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
573 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
574 break;
575
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000576 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000577 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000578 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
579 ptp_v2 = PTP_TCR_TSVER2ENA;
580 /* take time stamp for all event messages */
581 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
582
583 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
584 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
585 break;
586
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000587 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000588 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000589 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
590 ptp_v2 = PTP_TCR_TSVER2ENA;
591 /* take time stamp for SYNC messages only */
592 ts_event_en = PTP_TCR_TSEVNTENA;
593
594 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
595 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
596 break;
597
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000598 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000599 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000600 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
601 ptp_v2 = PTP_TCR_TSVER2ENA;
602 /* take time stamp for Delay_Req messages only */
603 ts_master_en = PTP_TCR_TSMSTRENA;
604 ts_event_en = PTP_TCR_TSEVNTENA;
605
606 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
607 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
608 break;
609
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000610 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000611 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000612 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
613 ptp_v2 = PTP_TCR_TSVER2ENA;
614 /* take time stamp for all event messages */
615 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
616
617 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
618 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
619 ptp_over_ethernet = PTP_TCR_TSIPENA;
620 break;
621
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000622 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000623 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000624 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
625 ptp_v2 = PTP_TCR_TSVER2ENA;
626 /* take time stamp for SYNC messages only */
627 ts_event_en = PTP_TCR_TSEVNTENA;
628
629 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
630 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
631 ptp_over_ethernet = PTP_TCR_TSIPENA;
632 break;
633
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000634 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000635 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000636 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
637 ptp_v2 = PTP_TCR_TSVER2ENA;
638 /* take time stamp for Delay_Req messages only */
639 ts_master_en = PTP_TCR_TSMSTRENA;
640 ts_event_en = PTP_TCR_TSEVNTENA;
641
642 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
643 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
644 ptp_over_ethernet = PTP_TCR_TSIPENA;
645 break;
646
Miroslav Lichvare3412572017-05-19 17:52:36 +0200647 case HWTSTAMP_FILTER_NTP_ALL:
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000648 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000649 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000650 config.rx_filter = HWTSTAMP_FILTER_ALL;
651 tstamp_all = PTP_TCR_TSENALL;
652 break;
653
654 default:
655 return -ERANGE;
656 }
657 } else {
658 switch (config.rx_filter) {
659 case HWTSTAMP_FILTER_NONE:
660 config.rx_filter = HWTSTAMP_FILTER_NONE;
661 break;
662 default:
663 /* PTP v1, UDP, any kind of event packet */
664 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
665 break;
666 }
667 }
668 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000669 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000670
671 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100672 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000673 else {
674 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000675 tstamp_all | ptp_v2 | ptp_over_ethernet |
676 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
677 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100678 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000679
680 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800681 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000682 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100683 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800684 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000685
686 /* calculate default added value:
687 * formula is :
688 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800689 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000690 */
Phil Reid19d857c2015-12-14 11:32:01 +0800691 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000692 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100693 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000694 priv->default_addend);
695
696 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200697 ktime_get_real_ts64(&now);
698
699 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100700 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000701 now.tv_nsec);
702 }
703
704 return copy_to_user(ifr->ifr_data, &config,
705 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
706}
707
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000708/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100709 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000710 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100711 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000712 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100713 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000714 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000715static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000716{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000717 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
718 return -EOPNOTSUPP;
719
Vince Bridgers7cd01392013-12-20 11:19:34 -0600720 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200721 /* Check if adv_ts can be enabled for dwmac 4.x core */
722 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
723 priv->adv_ts = 1;
724 /* Dwmac 3.x core with extend_desc can support adv_ts */
725 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600726 priv->adv_ts = 1;
727
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200728 if (priv->dma_cap.time_stamp)
729 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600730
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200731 if (priv->adv_ts)
732 netdev_info(priv->dev,
733 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000734
735 priv->hw->ptp = &stmmac_ptp;
736 priv->hwts_tx_en = 0;
737 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000738
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200739 stmmac_ptp_register(priv);
740
741 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000742}
743
744static void stmmac_release_ptp(struct stmmac_priv *priv)
745{
jpintof573c0b2017-01-09 12:35:09 +0000746 if (priv->plat->clk_ptp_ref)
747 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000748 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000749}
750
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700751/**
Joao Pinto29feff32017-03-10 18:24:56 +0000752 * stmmac_mac_flow_ctrl - Configure flow control in all queues
753 * @priv: driver private structure
754 * Description: It is used for configuring the flow control in all queues
755 */
756static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
757{
758 u32 tx_cnt = priv->plat->tx_queues_to_use;
759
760 priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl,
761 priv->pause, tx_cnt);
762}
763
764/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100765 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700766 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100767 * Description: this is the helper called by the physical abstraction layer
768 * drivers to communicate the phy link status. According the speed and duplex
769 * this driver can invoke registered glue-logic as well.
770 * It also invoke the eee initialization because it could happen when switch
771 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700772 */
773static void stmmac_adjust_link(struct net_device *dev)
774{
775 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200776 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700777 unsigned long flags;
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200778 bool new_state = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700779
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100780 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700781 return;
782
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700783 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000784
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700785 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000786 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700787
788 /* Now we make sure that we can be in full duplex mode.
789 * If not, we operate in half-duplex mode. */
790 if (phydev->duplex != priv->oldduplex) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200791 new_state = true;
LABBE Corentin50cb16d2017-05-24 09:16:44 +0200792 if (!phydev->duplex)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000793 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700794 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000795 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700796 priv->oldduplex = phydev->duplex;
797 }
798 /* Flow Control operation */
799 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000800 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700801
802 if (phydev->speed != priv->speed) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200803 new_state = true;
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200804 ctrl &= ~priv->hw->link.speed_mask;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700805 switch (phydev->speed) {
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200806 case SPEED_1000:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200807 ctrl |= priv->hw->link.speed1000;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700808 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200809 case SPEED_100:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200810 ctrl |= priv->hw->link.speed100;
LABBE Corentin9beae262017-02-15 10:46:43 +0100811 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200812 case SPEED_10:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200813 ctrl |= priv->hw->link.speed10;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700814 break;
815 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100816 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100817 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100818 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700819 break;
820 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100821 if (phydev->speed != SPEED_UNKNOWN)
822 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700823 priv->speed = phydev->speed;
824 }
825
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000826 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700827
828 if (!priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200829 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200830 priv->oldlink = true;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700831 }
832 } else if (priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200833 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200834 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100835 priv->speed = SPEED_UNKNOWN;
836 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700837 }
838
839 if (new_state && netif_msg_link(priv))
840 phy_print_status(phydev);
841
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100842 spin_unlock_irqrestore(&priv->lock, flags);
843
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200844 if (phydev->is_pseudo_fixed_link)
845 /* Stop PHY layer to call the hook to adjust the link in case
846 * of a switch is attached to the stmmac driver.
847 */
848 phydev->irq = PHY_IGNORE_INTERRUPT;
849 else
850 /* At this stage, init the EEE if supported.
851 * Never called in case of fixed_link.
852 */
853 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700854}
855
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000856/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100857 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000858 * @priv: driver private structure
859 * Description: this is to verify if the HW supports the PCS.
860 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
861 * configured for the TBI, RTBI, or SGMII PHY interface.
862 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000863static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
864{
865 int interface = priv->plat->interface;
866
867 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900868 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
869 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
870 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
871 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100872 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200873 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900874 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100875 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200876 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000877 }
878 }
879}
880
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700881/**
882 * stmmac_init_phy - PHY initialization
883 * @dev: net device structure
884 * Description: it initializes the driver's PHY state, and attaches the PHY
885 * to the mac driver.
886 * Return value:
887 * 0 on success
888 */
889static int stmmac_init_phy(struct net_device *dev)
890{
891 struct stmmac_priv *priv = netdev_priv(dev);
892 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000893 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000894 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000895 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000896 int max_speed = priv->plat->max_speed;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200897 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100898 priv->speed = SPEED_UNKNOWN;
899 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700900
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700901 if (priv->plat->phy_node) {
902 phydev = of_phy_connect(dev, priv->plat->phy_node,
903 &stmmac_adjust_link, 0, interface);
904 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200905 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
906 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000907
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700908 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
909 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100910 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100911 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700912
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700913 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
914 interface);
915 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700916
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300917 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100918 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300919 if (!phydev)
920 return -ENODEV;
921
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700922 return PTR_ERR(phydev);
923 }
924
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000925 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000926 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000927 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200928 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000929 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
930 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000931
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700932 /*
933 * Broken HW is sometimes missing the pull-up resistor on the
934 * MDIO line, which results in reads to non-existent devices returning
935 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
936 * device as well.
937 * Note: phydev->phy_id is the result of reading the UID PHY registers.
938 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700939 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700940 phy_disconnect(phydev);
941 return -ENODEV;
942 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100943
Florian Fainellic51e4242016-11-13 17:50:35 -0800944 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
945 * subsequent PHY polling, make sure we force a link transition if
946 * we have a UP/DOWN/UP transition
947 */
948 if (phydev->is_pseudo_fixed_link)
949 phydev->irq = PHY_POLL;
950
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100951 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700952 return 0;
953}
954
Joao Pinto71fedb02017-04-06 09:49:08 +0100955static void stmmac_display_rx_rings(struct stmmac_priv *priv)
956{
Joao Pinto54139cf2017-04-06 09:49:09 +0100957 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100958 void *head_rx;
Joao Pinto54139cf2017-04-06 09:49:09 +0100959 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100960
Joao Pinto54139cf2017-04-06 09:49:09 +0100961 /* Display RX rings */
962 for (queue = 0; queue < rx_cnt; queue++) {
963 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +0100964
Joao Pinto54139cf2017-04-06 09:49:09 +0100965 pr_info("\tRX Queue %u rings\n", queue);
966
967 if (priv->extend_desc)
968 head_rx = (void *)rx_q->dma_erx;
969 else
970 head_rx = (void *)rx_q->dma_rx;
971
972 /* Display RX ring */
973 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
974 }
Joao Pinto71fedb02017-04-06 09:49:08 +0100975}
976
977static void stmmac_display_tx_rings(struct stmmac_priv *priv)
978{
Joao Pintoce736782017-04-06 09:49:10 +0100979 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100980 void *head_tx;
Joao Pintoce736782017-04-06 09:49:10 +0100981 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100982
Joao Pintoce736782017-04-06 09:49:10 +0100983 /* Display TX rings */
984 for (queue = 0; queue < tx_cnt; queue++) {
985 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +0100986
Joao Pintoce736782017-04-06 09:49:10 +0100987 pr_info("\tTX Queue %d rings\n", queue);
988
989 if (priv->extend_desc)
990 head_tx = (void *)tx_q->dma_etx;
991 else
992 head_tx = (void *)tx_q->dma_tx;
993
994 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
995 }
Joao Pinto71fedb02017-04-06 09:49:08 +0100996}
997
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000998static void stmmac_display_rings(struct stmmac_priv *priv)
999{
Joao Pinto71fedb02017-04-06 09:49:08 +01001000 /* Display RX ring */
1001 stmmac_display_rx_rings(priv);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02001002
Joao Pinto71fedb02017-04-06 09:49:08 +01001003 /* Display TX ring */
1004 stmmac_display_tx_rings(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001005}
1006
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001007static int stmmac_set_bfsize(int mtu, int bufsize)
1008{
1009 int ret = bufsize;
1010
1011 if (mtu >= BUF_SIZE_4KiB)
1012 ret = BUF_SIZE_8KiB;
1013 else if (mtu >= BUF_SIZE_2KiB)
1014 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001015 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001016 ret = BUF_SIZE_2KiB;
1017 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001018 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001019
1020 return ret;
1021}
1022
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001023/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001024 * stmmac_clear_rx_descriptors - clear RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001025 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001026 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001027 * Description: this function is called to clear the RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001028 * in case of both basic and extended descriptors are used.
1029 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001030static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001031{
Joao Pinto54139cf2017-04-06 09:49:09 +01001032 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentin5bacd772017-03-29 07:05:40 +02001033 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001034
Joao Pinto71fedb02017-04-06 09:49:08 +01001035 /* Clear the RX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001036 for (i = 0; i < DMA_RX_SIZE; i++)
1037 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01001038 priv->hw->desc->init_rx_desc(&rx_q->dma_erx[i].basic,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001039 priv->use_riwt, priv->mode,
1040 (i == DMA_RX_SIZE - 1));
1041 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001042 priv->hw->desc->init_rx_desc(&rx_q->dma_rx[i],
LABBE Corentin5bacd772017-03-29 07:05:40 +02001043 priv->use_riwt, priv->mode,
1044 (i == DMA_RX_SIZE - 1));
Joao Pinto71fedb02017-04-06 09:49:08 +01001045}
1046
1047/**
1048 * stmmac_clear_tx_descriptors - clear tx descriptors
1049 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001050 * @queue: TX queue index.
Joao Pinto71fedb02017-04-06 09:49:08 +01001051 * Description: this function is called to clear the TX descriptors
1052 * in case of both basic and extended descriptors are used.
1053 */
Joao Pintoce736782017-04-06 09:49:10 +01001054static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
Joao Pinto71fedb02017-04-06 09:49:08 +01001055{
Joao Pintoce736782017-04-06 09:49:10 +01001056 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001057 int i;
1058
1059 /* Clear the TX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001060 for (i = 0; i < DMA_TX_SIZE; i++)
1061 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001062 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001063 priv->mode,
1064 (i == DMA_TX_SIZE - 1));
1065 else
Joao Pintoce736782017-04-06 09:49:10 +01001066 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
LABBE Corentin5bacd772017-03-29 07:05:40 +02001067 priv->mode,
1068 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001069}
1070
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001071/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001072 * stmmac_clear_descriptors - clear descriptors
1073 * @priv: driver private structure
1074 * Description: this function is called to clear the TX and RX descriptors
1075 * in case of both basic and extended descriptors are used.
1076 */
1077static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1078{
Joao Pinto54139cf2017-04-06 09:49:09 +01001079 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01001080 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01001081 u32 queue;
1082
Joao Pinto71fedb02017-04-06 09:49:08 +01001083 /* Clear the RX descriptors */
Joao Pinto54139cf2017-04-06 09:49:09 +01001084 for (queue = 0; queue < rx_queue_cnt; queue++)
1085 stmmac_clear_rx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001086
1087 /* Clear the TX descriptors */
Joao Pintoce736782017-04-06 09:49:10 +01001088 for (queue = 0; queue < tx_queue_cnt; queue++)
1089 stmmac_clear_tx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001090}
1091
1092/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001093 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1094 * @priv: driver private structure
1095 * @p: descriptor pointer
1096 * @i: descriptor index
Joao Pinto54139cf2017-04-06 09:49:09 +01001097 * @flags: gfp flag
1098 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001099 * Description: this function is called to allocate a receive buffer, perform
1100 * the DMA mapping and init the descriptor.
1101 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001102static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pinto54139cf2017-04-06 09:49:09 +01001103 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001104{
Joao Pinto54139cf2017-04-06 09:49:09 +01001105 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001106 struct sk_buff *skb;
1107
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301108 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001109 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001110 netdev_err(priv->dev,
1111 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001112 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001113 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001114 rx_q->rx_skbuff[i] = skb;
1115 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001116 priv->dma_buf_sz,
1117 DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001118 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001119 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001120 dev_kfree_skb_any(skb);
1121 return -EINVAL;
1122 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001123
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001124 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Joao Pinto54139cf2017-04-06 09:49:09 +01001125 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001126 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001127 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001128
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001129 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001130 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001131 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001132
1133 return 0;
1134}
1135
Joao Pinto71fedb02017-04-06 09:49:08 +01001136/**
1137 * stmmac_free_rx_buffer - free RX dma buffers
1138 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001139 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001140 * @i: buffer index.
1141 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001142static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001143{
Joao Pinto54139cf2017-04-06 09:49:09 +01001144 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1145
1146 if (rx_q->rx_skbuff[i]) {
1147 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001148 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001149 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001150 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001151 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001152}
1153
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001154/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001155 * stmmac_free_tx_buffer - free RX dma buffers
1156 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001157 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001158 * @i: buffer index.
1159 */
Joao Pintoce736782017-04-06 09:49:10 +01001160static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Joao Pinto71fedb02017-04-06 09:49:08 +01001161{
Joao Pintoce736782017-04-06 09:49:10 +01001162 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1163
1164 if (tx_q->tx_skbuff_dma[i].buf) {
1165 if (tx_q->tx_skbuff_dma[i].map_as_page)
Joao Pinto71fedb02017-04-06 09:49:08 +01001166 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001167 tx_q->tx_skbuff_dma[i].buf,
1168 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001169 DMA_TO_DEVICE);
1170 else
1171 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001172 tx_q->tx_skbuff_dma[i].buf,
1173 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001174 DMA_TO_DEVICE);
1175 }
1176
Joao Pintoce736782017-04-06 09:49:10 +01001177 if (tx_q->tx_skbuff[i]) {
1178 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1179 tx_q->tx_skbuff[i] = NULL;
1180 tx_q->tx_skbuff_dma[i].buf = 0;
1181 tx_q->tx_skbuff_dma[i].map_as_page = false;
Joao Pinto71fedb02017-04-06 09:49:08 +01001182 }
1183}
1184
1185/**
1186 * init_dma_rx_desc_rings - init the RX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001187 * @dev: net device structure
1188 * @flags: gfp flag.
Joao Pinto71fedb02017-04-06 09:49:08 +01001189 * Description: this function initializes the DMA RX descriptors
LABBE Corentin5bacd772017-03-29 07:05:40 +02001190 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001191 * modes.
1192 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001193static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001194{
1195 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01001196 u32 rx_count = priv->plat->rx_queues_to_use;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001197 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001198 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001199 u32 queue;
1200 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001201
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001202 if (priv->hw->mode->set_16kib_bfsize)
1203 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001204
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001205 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001206 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001207
Vince Bridgers2618abb2014-01-20 05:39:01 -06001208 priv->dma_buf_sz = bfsize;
1209
Joao Pinto54139cf2017-04-06 09:49:09 +01001210 /* RX INITIALIZATION */
LABBE Corentinb3e51062016-11-16 20:09:41 +01001211 netif_dbg(priv, probe, priv->dev,
1212 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1213
Joao Pinto54139cf2017-04-06 09:49:09 +01001214 for (queue = 0; queue < rx_count; queue++) {
1215 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001216
Joao Pinto54139cf2017-04-06 09:49:09 +01001217 netif_dbg(priv, probe, priv->dev,
1218 "(%s) dma_rx_phy=0x%08x\n", __func__,
1219 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001220
Joao Pinto54139cf2017-04-06 09:49:09 +01001221 for (i = 0; i < DMA_RX_SIZE; i++) {
1222 struct dma_desc *p;
1223
1224 if (priv->extend_desc)
1225 p = &((rx_q->dma_erx + i)->basic);
1226 else
1227 p = rx_q->dma_rx + i;
1228
1229 ret = stmmac_init_rx_buffers(priv, p, i, flags,
1230 queue);
1231 if (ret)
1232 goto err_init_rx_buffers;
1233
1234 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1235 rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1236 (unsigned int)rx_q->rx_skbuff_dma[i]);
1237 }
1238
1239 rx_q->cur_rx = 0;
1240 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1241
1242 stmmac_clear_rx_descriptors(priv, queue);
1243
1244 /* Setup the chained descriptor addresses */
1245 if (priv->mode == STMMAC_CHAIN_MODE) {
1246 if (priv->extend_desc)
1247 priv->hw->mode->init(rx_q->dma_erx,
1248 rx_q->dma_rx_phy,
1249 DMA_RX_SIZE, 1);
1250 else
1251 priv->hw->mode->init(rx_q->dma_rx,
1252 rx_q->dma_rx_phy,
1253 DMA_RX_SIZE, 0);
1254 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001255 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001256
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001257 buf_sz = bfsize;
1258
Joao Pinto54139cf2017-04-06 09:49:09 +01001259 return 0;
1260
1261err_init_rx_buffers:
1262 while (queue >= 0) {
1263 while (--i >= 0)
1264 stmmac_free_rx_buffer(priv, queue, i);
1265
1266 if (queue == 0)
1267 break;
1268
1269 i = DMA_RX_SIZE;
1270 queue--;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001271 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001272
Joao Pinto71fedb02017-04-06 09:49:08 +01001273 return ret;
1274}
1275
1276/**
1277 * init_dma_tx_desc_rings - init the TX descriptor rings
1278 * @dev: net device structure.
1279 * Description: this function initializes the DMA TX descriptors
1280 * and allocates the socket buffers. It supports the chained and ring
1281 * modes.
1282 */
1283static int init_dma_tx_desc_rings(struct net_device *dev)
1284{
1285 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01001286 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1287 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001288 int i;
1289
Joao Pintoce736782017-04-06 09:49:10 +01001290 for (queue = 0; queue < tx_queue_cnt; queue++) {
1291 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001292
Joao Pintoce736782017-04-06 09:49:10 +01001293 netif_dbg(priv, probe, priv->dev,
1294 "(%s) dma_tx_phy=0x%08x\n", __func__,
1295 (u32)tx_q->dma_tx_phy);
Joao Pinto71fedb02017-04-06 09:49:08 +01001296
Joao Pintoce736782017-04-06 09:49:10 +01001297 /* Setup the chained descriptor addresses */
1298 if (priv->mode == STMMAC_CHAIN_MODE) {
1299 if (priv->extend_desc)
1300 priv->hw->mode->init(tx_q->dma_etx,
1301 tx_q->dma_tx_phy,
1302 DMA_TX_SIZE, 1);
1303 else
1304 priv->hw->mode->init(tx_q->dma_tx,
1305 tx_q->dma_tx_phy,
1306 DMA_TX_SIZE, 0);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001307 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001308
Joao Pintoce736782017-04-06 09:49:10 +01001309 for (i = 0; i < DMA_TX_SIZE; i++) {
1310 struct dma_desc *p;
Joao Pintoce736782017-04-06 09:49:10 +01001311 if (priv->extend_desc)
1312 p = &((tx_q->dma_etx + i)->basic);
1313 else
1314 p = tx_q->dma_tx + i;
1315
1316 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1317 p->des0 = 0;
1318 p->des1 = 0;
1319 p->des2 = 0;
1320 p->des3 = 0;
1321 } else {
1322 p->des2 = 0;
1323 }
1324
1325 tx_q->tx_skbuff_dma[i].buf = 0;
1326 tx_q->tx_skbuff_dma[i].map_as_page = false;
1327 tx_q->tx_skbuff_dma[i].len = 0;
1328 tx_q->tx_skbuff_dma[i].last_segment = false;
1329 tx_q->tx_skbuff[i] = NULL;
1330 }
1331
1332 tx_q->dirty_tx = 0;
1333 tx_q->cur_tx = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001334
Joao Pintoc22a3f42017-04-06 09:49:11 +01001335 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1336 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001337
Joao Pinto71fedb02017-04-06 09:49:08 +01001338 return 0;
1339}
1340
1341/**
1342 * init_dma_desc_rings - init the RX/TX descriptor rings
1343 * @dev: net device structure
1344 * @flags: gfp flag.
1345 * Description: this function initializes the DMA RX/TX descriptors
1346 * and allocates the socket buffers. It supports the chained and ring
1347 * modes.
1348 */
1349static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1350{
1351 struct stmmac_priv *priv = netdev_priv(dev);
1352 int ret;
1353
1354 ret = init_dma_rx_desc_rings(dev, flags);
1355 if (ret)
1356 return ret;
1357
1358 ret = init_dma_tx_desc_rings(dev);
1359
LABBE Corentin5bacd772017-03-29 07:05:40 +02001360 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001361
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001362 if (netif_msg_hw(priv))
1363 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001364
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001365 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001366}
1367
Joao Pinto71fedb02017-04-06 09:49:08 +01001368/**
1369 * dma_free_rx_skbufs - free RX dma buffers
1370 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001371 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001372 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001373static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001374{
1375 int i;
1376
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001377 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pinto54139cf2017-04-06 09:49:09 +01001378 stmmac_free_rx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001379}
1380
Joao Pinto71fedb02017-04-06 09:49:08 +01001381/**
1382 * dma_free_tx_skbufs - free TX dma buffers
1383 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001384 * @queue: TX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001385 */
Joao Pintoce736782017-04-06 09:49:10 +01001386static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001387{
1388 int i;
1389
Joao Pinto71fedb02017-04-06 09:49:08 +01001390 for (i = 0; i < DMA_TX_SIZE; i++)
Joao Pintoce736782017-04-06 09:49:10 +01001391 stmmac_free_tx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001392}
1393
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001394/**
Joao Pinto54139cf2017-04-06 09:49:09 +01001395 * free_dma_rx_desc_resources - free RX dma desc resources
1396 * @priv: private structure
1397 */
1398static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
1399{
1400 u32 rx_count = priv->plat->rx_queues_to_use;
1401 u32 queue;
1402
1403 /* Free RX queue resources */
1404 for (queue = 0; queue < rx_count; queue++) {
1405 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1406
1407 /* Release the DMA RX socket buffers */
1408 dma_free_rx_skbufs(priv, queue);
1409
1410 /* Free DMA regions of consistent memory previously allocated */
1411 if (!priv->extend_desc)
1412 dma_free_coherent(priv->device,
1413 DMA_RX_SIZE * sizeof(struct dma_desc),
1414 rx_q->dma_rx, rx_q->dma_rx_phy);
1415 else
1416 dma_free_coherent(priv->device, DMA_RX_SIZE *
1417 sizeof(struct dma_extended_desc),
1418 rx_q->dma_erx, rx_q->dma_rx_phy);
1419
1420 kfree(rx_q->rx_skbuff_dma);
1421 kfree(rx_q->rx_skbuff);
1422 }
1423}
1424
1425/**
Joao Pintoce736782017-04-06 09:49:10 +01001426 * free_dma_tx_desc_resources - free TX dma desc resources
1427 * @priv: private structure
1428 */
1429static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
1430{
1431 u32 tx_count = priv->plat->tx_queues_to_use;
1432 u32 queue = 0;
1433
1434 /* Free TX queue resources */
1435 for (queue = 0; queue < tx_count; queue++) {
1436 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1437
1438 /* Release the DMA TX socket buffers */
1439 dma_free_tx_skbufs(priv, queue);
1440
1441 /* Free DMA regions of consistent memory previously allocated */
1442 if (!priv->extend_desc)
1443 dma_free_coherent(priv->device,
1444 DMA_TX_SIZE * sizeof(struct dma_desc),
1445 tx_q->dma_tx, tx_q->dma_tx_phy);
1446 else
1447 dma_free_coherent(priv->device, DMA_TX_SIZE *
1448 sizeof(struct dma_extended_desc),
1449 tx_q->dma_etx, tx_q->dma_tx_phy);
1450
1451 kfree(tx_q->tx_skbuff_dma);
1452 kfree(tx_q->tx_skbuff);
1453 }
1454}
1455
1456/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001457 * alloc_dma_rx_desc_resources - alloc RX resources.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001458 * @priv: private structure
1459 * Description: according to which descriptor can be used (extend or basic)
1460 * this function allocates the resources for TX and RX paths. In case of
1461 * reception, for example, it pre-allocated the RX socket buffer in order to
1462 * allow zero-copy mechanism.
1463 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001464static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001465{
Joao Pinto54139cf2017-04-06 09:49:09 +01001466 u32 rx_count = priv->plat->rx_queues_to_use;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001467 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001468 u32 queue;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001469
Joao Pinto54139cf2017-04-06 09:49:09 +01001470 /* RX queues buffers and DMA */
1471 for (queue = 0; queue < rx_count; queue++) {
1472 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001473
Joao Pinto54139cf2017-04-06 09:49:09 +01001474 rx_q->queue_index = queue;
1475 rx_q->priv_data = priv;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001476
Joao Pinto54139cf2017-04-06 09:49:09 +01001477 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1478 sizeof(dma_addr_t),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001479 GFP_KERNEL);
Joao Pinto54139cf2017-04-06 09:49:09 +01001480 if (!rx_q->rx_skbuff_dma)
1481 return -ENOMEM;
1482
1483 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1484 sizeof(struct sk_buff *),
1485 GFP_KERNEL);
1486 if (!rx_q->rx_skbuff)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001487 goto err_dma;
1488
Joao Pinto54139cf2017-04-06 09:49:09 +01001489 if (priv->extend_desc) {
1490 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1491 DMA_RX_SIZE *
1492 sizeof(struct
1493 dma_extended_desc),
1494 &rx_q->dma_rx_phy,
1495 GFP_KERNEL);
1496 if (!rx_q->dma_erx)
1497 goto err_dma;
1498
1499 } else {
1500 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1501 DMA_RX_SIZE *
1502 sizeof(struct
1503 dma_desc),
1504 &rx_q->dma_rx_phy,
1505 GFP_KERNEL);
1506 if (!rx_q->dma_rx)
1507 goto err_dma;
1508 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001509 }
1510
1511 return 0;
1512
1513err_dma:
Joao Pinto54139cf2017-04-06 09:49:09 +01001514 free_dma_rx_desc_resources(priv);
1515
Joao Pinto71fedb02017-04-06 09:49:08 +01001516 return ret;
1517}
1518
1519/**
1520 * alloc_dma_tx_desc_resources - alloc TX resources.
1521 * @priv: private structure
1522 * Description: according to which descriptor can be used (extend or basic)
1523 * this function allocates the resources for TX and RX paths. In case of
1524 * reception, for example, it pre-allocated the RX socket buffer in order to
1525 * allow zero-copy mechanism.
1526 */
1527static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
1528{
Joao Pintoce736782017-04-06 09:49:10 +01001529 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001530 int ret = -ENOMEM;
Joao Pintoce736782017-04-06 09:49:10 +01001531 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001532
Joao Pintoce736782017-04-06 09:49:10 +01001533 /* TX queues buffers and DMA */
1534 for (queue = 0; queue < tx_count; queue++) {
1535 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001536
Joao Pintoce736782017-04-06 09:49:10 +01001537 tx_q->queue_index = queue;
1538 tx_q->priv_data = priv;
Joao Pinto71fedb02017-04-06 09:49:08 +01001539
Joao Pintoce736782017-04-06 09:49:10 +01001540 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1541 sizeof(*tx_q->tx_skbuff_dma),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001542 GFP_KERNEL);
Joao Pintoce736782017-04-06 09:49:10 +01001543 if (!tx_q->tx_skbuff_dma)
1544 return -ENOMEM;
1545
1546 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1547 sizeof(struct sk_buff *),
1548 GFP_KERNEL);
1549 if (!tx_q->tx_skbuff)
1550 goto err_dma_buffers;
1551
1552 if (priv->extend_desc) {
1553 tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1554 DMA_TX_SIZE *
1555 sizeof(struct
1556 dma_extended_desc),
1557 &tx_q->dma_tx_phy,
1558 GFP_KERNEL);
1559 if (!tx_q->dma_etx)
1560 goto err_dma_buffers;
1561 } else {
1562 tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1563 DMA_TX_SIZE *
1564 sizeof(struct
1565 dma_desc),
1566 &tx_q->dma_tx_phy,
1567 GFP_KERNEL);
1568 if (!tx_q->dma_tx)
1569 goto err_dma_buffers;
1570 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001571 }
1572
1573 return 0;
1574
Joao Pintoce736782017-04-06 09:49:10 +01001575err_dma_buffers:
1576 free_dma_tx_desc_resources(priv);
1577
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001578 return ret;
1579}
1580
Joao Pinto71fedb02017-04-06 09:49:08 +01001581/**
1582 * alloc_dma_desc_resources - alloc TX/RX resources.
1583 * @priv: private structure
1584 * Description: according to which descriptor can be used (extend or basic)
1585 * this function allocates the resources for TX and RX paths. In case of
1586 * reception, for example, it pre-allocated the RX socket buffer in order to
1587 * allow zero-copy mechanism.
1588 */
1589static int alloc_dma_desc_resources(struct stmmac_priv *priv)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001590{
Joao Pinto54139cf2017-04-06 09:49:09 +01001591 /* RX Allocation */
Joao Pinto71fedb02017-04-06 09:49:08 +01001592 int ret = alloc_dma_rx_desc_resources(priv);
1593
1594 if (ret)
1595 return ret;
1596
1597 ret = alloc_dma_tx_desc_resources(priv);
1598
1599 return ret;
1600}
1601
1602/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001603 * free_dma_desc_resources - free dma desc resources
1604 * @priv: private structure
1605 */
1606static void free_dma_desc_resources(struct stmmac_priv *priv)
1607{
1608 /* Release the DMA RX socket buffers */
1609 free_dma_rx_desc_resources(priv);
1610
1611 /* Release the DMA TX socket buffers */
1612 free_dma_tx_desc_resources(priv);
1613}
1614
1615/**
jpinto9eb12472016-12-28 12:57:48 +00001616 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1617 * @priv: driver private structure
1618 * Description: It is used for enabling the rx queues in the MAC
1619 */
1620static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1621{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001622 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1623 int queue;
1624 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001625
Joao Pinto4f6046f2017-03-10 18:24:54 +00001626 for (queue = 0; queue < rx_queues_count; queue++) {
1627 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1628 priv->hw->mac->rx_queue_enable(priv->hw, mode, queue);
1629 }
jpinto9eb12472016-12-28 12:57:48 +00001630}
1631
1632/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001633 * stmmac_start_rx_dma - start RX DMA channel
1634 * @priv: driver private structure
1635 * @chan: RX channel index
1636 * Description:
1637 * This starts a RX DMA channel
1638 */
1639static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1640{
1641 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1642 priv->hw->dma->start_rx(priv->ioaddr, chan);
1643}
1644
1645/**
1646 * stmmac_start_tx_dma - start TX DMA channel
1647 * @priv: driver private structure
1648 * @chan: TX channel index
1649 * Description:
1650 * This starts a TX DMA channel
1651 */
1652static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1653{
1654 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1655 priv->hw->dma->start_tx(priv->ioaddr, chan);
1656}
1657
1658/**
1659 * stmmac_stop_rx_dma - stop RX DMA channel
1660 * @priv: driver private structure
1661 * @chan: RX channel index
1662 * Description:
1663 * This stops a RX DMA channel
1664 */
1665static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1666{
1667 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1668 priv->hw->dma->stop_rx(priv->ioaddr, chan);
1669}
1670
1671/**
1672 * stmmac_stop_tx_dma - stop TX DMA channel
1673 * @priv: driver private structure
1674 * @chan: TX channel index
1675 * Description:
1676 * This stops a TX DMA channel
1677 */
1678static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1679{
1680 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1681 priv->hw->dma->stop_tx(priv->ioaddr, chan);
1682}
1683
1684/**
1685 * stmmac_start_all_dma - start all RX and TX DMA channels
1686 * @priv: driver private structure
1687 * Description:
1688 * This starts all the RX and TX DMA channels
1689 */
1690static void stmmac_start_all_dma(struct stmmac_priv *priv)
1691{
1692 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1693 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1694 u32 chan = 0;
1695
1696 for (chan = 0; chan < rx_channels_count; chan++)
1697 stmmac_start_rx_dma(priv, chan);
1698
1699 for (chan = 0; chan < tx_channels_count; chan++)
1700 stmmac_start_tx_dma(priv, chan);
1701}
1702
1703/**
1704 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1705 * @priv: driver private structure
1706 * Description:
1707 * This stops the RX and TX DMA channels
1708 */
1709static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1710{
1711 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1712 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1713 u32 chan = 0;
1714
1715 for (chan = 0; chan < rx_channels_count; chan++)
1716 stmmac_stop_rx_dma(priv, chan);
1717
1718 for (chan = 0; chan < tx_channels_count; chan++)
1719 stmmac_stop_tx_dma(priv, chan);
1720}
1721
1722/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001723 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001724 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001725 * Description: it is used for configuring the DMA operation mode register in
1726 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001727 */
1728static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1729{
Joao Pinto6deee222017-03-15 11:04:45 +00001730 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1731 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001732 int rxfifosz = priv->plat->rx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001733 u32 txmode = 0;
1734 u32 rxmode = 0;
1735 u32 chan = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001736
Thierry Reding11fbf812017-03-10 17:34:58 +01001737 if (rxfifosz == 0)
1738 rxfifosz = priv->dma_cap.rx_fifo_size;
1739
Joao Pinto6deee222017-03-15 11:04:45 +00001740 if (priv->plat->force_thresh_dma_mode) {
1741 txmode = tc;
1742 rxmode = tc;
1743 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001744 /*
1745 * In case of GMAC, SF mode can be enabled
1746 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001747 * 1) TX COE if actually supported
1748 * 2) There is no bugged Jumbo frame support
1749 * that needs to not insert csum in the TDES.
1750 */
Joao Pinto6deee222017-03-15 11:04:45 +00001751 txmode = SF_DMA_MODE;
1752 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001753 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001754 } else {
1755 txmode = tc;
1756 rxmode = SF_DMA_MODE;
1757 }
1758
1759 /* configure all channels */
1760 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1761 for (chan = 0; chan < rx_channels_count; chan++)
1762 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1763 rxfifosz);
1764
1765 for (chan = 0; chan < tx_channels_count; chan++)
1766 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
1767 } else {
1768 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001769 rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001770 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001771}
1772
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001773/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001774 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001775 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001776 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001777 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001778 */
Joao Pintoce736782017-04-06 09:49:10 +01001779static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001780{
Joao Pintoce736782017-04-06 09:49:10 +01001781 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001782 unsigned int bytes_compl = 0, pkts_compl = 0;
Joao Pintoce736782017-04-06 09:49:10 +01001783 unsigned int entry = tx_q->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001784
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001785 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001786
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001787 priv->xstats.tx_clean++;
1788
Joao Pintoce736782017-04-06 09:49:10 +01001789 while (entry != tx_q->cur_tx) {
1790 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001791 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001792 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001793
1794 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001795 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001796 else
Joao Pintoce736782017-04-06 09:49:10 +01001797 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001798
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001799 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001800 &priv->xstats, p,
1801 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001802 /* Check if the descriptor is owned by the DMA */
1803 if (unlikely(status & tx_dma_own))
1804 break;
1805
1806 /* Just consider the last segment and ...*/
1807 if (likely(!(status & tx_not_ls))) {
1808 /* ... verify the status error condition */
1809 if (unlikely(status & tx_err)) {
1810 priv->dev->stats.tx_errors++;
1811 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001812 priv->dev->stats.tx_packets++;
1813 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001814 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001815 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001816 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001817
Joao Pintoce736782017-04-06 09:49:10 +01001818 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1819 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001820 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001821 tx_q->tx_skbuff_dma[entry].buf,
1822 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001823 DMA_TO_DEVICE);
1824 else
1825 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001826 tx_q->tx_skbuff_dma[entry].buf,
1827 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001828 DMA_TO_DEVICE);
Joao Pintoce736782017-04-06 09:49:10 +01001829 tx_q->tx_skbuff_dma[entry].buf = 0;
1830 tx_q->tx_skbuff_dma[entry].len = 0;
1831 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001832 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001833
1834 if (priv->hw->mode->clean_desc3)
Joao Pintoce736782017-04-06 09:49:10 +01001835 priv->hw->mode->clean_desc3(tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001836
Joao Pintoce736782017-04-06 09:49:10 +01001837 tx_q->tx_skbuff_dma[entry].last_segment = false;
1838 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001839
1840 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001841 pkts_compl++;
1842 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001843 dev_consume_skb_any(skb);
Joao Pintoce736782017-04-06 09:49:10 +01001844 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001845 }
1846
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001847 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001848
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001849 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001850 }
Joao Pintoce736782017-04-06 09:49:10 +01001851 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001852
Joao Pintoc22a3f42017-04-06 09:49:11 +01001853 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1854 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001855
Joao Pintoc22a3f42017-04-06 09:49:11 +01001856 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1857 queue))) &&
1858 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1859
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001860 netif_dbg(priv, tx_done, priv->dev,
1861 "%s: restart transmit\n", __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001862 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001863 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001864
1865 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1866 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001867 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001868 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001869 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001870}
1871
Joao Pinto4f513ec2017-03-15 11:04:46 +00001872static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001873{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001874 priv->hw->dma->enable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001875}
1876
Joao Pinto4f513ec2017-03-15 11:04:46 +00001877static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001878{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001879 priv->hw->dma->disable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001880}
1881
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001882/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001883 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001884 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001885 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001886 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001887 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001888 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001889static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001890{
Joao Pintoce736782017-04-06 09:49:10 +01001891 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001892 int i;
Joao Pintoce736782017-04-06 09:49:10 +01001893
Joao Pintoc22a3f42017-04-06 09:49:11 +01001894 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001895
Joao Pintoae4f0d42017-03-15 11:04:47 +00001896 stmmac_stop_tx_dma(priv, chan);
Joao Pintoce736782017-04-06 09:49:10 +01001897 dma_free_tx_skbufs(priv, chan);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001898 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001899 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001900 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001901 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001902 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001903 else
Joao Pintoce736782017-04-06 09:49:10 +01001904 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001905 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001906 (i == DMA_TX_SIZE - 1));
Joao Pintoce736782017-04-06 09:49:10 +01001907 tx_q->dirty_tx = 0;
1908 tx_q->cur_tx = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001909 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001910 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001911
1912 priv->dev->stats.tx_errors++;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001913 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001914}
1915
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001916/**
Joao Pinto6deee222017-03-15 11:04:45 +00001917 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1918 * @priv: driver private structure
1919 * @txmode: TX operating mode
1920 * @rxmode: RX operating mode
1921 * @chan: channel index
1922 * Description: it is used for configuring of the DMA operation mode in
1923 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1924 * mode.
1925 */
1926static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1927 u32 rxmode, u32 chan)
1928{
1929 int rxfifosz = priv->plat->rx_fifo_size;
1930
1931 if (rxfifosz == 0)
1932 rxfifosz = priv->dma_cap.rx_fifo_size;
1933
1934 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1935 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1936 rxfifosz);
1937 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
1938 } else {
1939 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
1940 rxfifosz);
1941 }
1942}
1943
1944/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001945 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001946 * @priv: driver private structure
1947 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001948 * It calls the dwmac dma routine and schedule poll method in case of some
1949 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001950 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001951static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001952{
Joao Pintod62a1072017-03-15 11:04:49 +00001953 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001954 int status;
Joao Pintod62a1072017-03-15 11:04:49 +00001955 u32 chan;
Joao Pinto68e5cfa2017-03-13 10:36:29 +00001956
Joao Pintod62a1072017-03-15 11:04:49 +00001957 for (chan = 0; chan < tx_channel_count; chan++) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01001958 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
1959
Joao Pintod62a1072017-03-15 11:04:49 +00001960 status = priv->hw->dma->dma_interrupt(priv->ioaddr,
1961 &priv->xstats, chan);
1962 if (likely((status & handle_rx)) || (status & handle_tx)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01001963 if (likely(napi_schedule_prep(&rx_q->napi))) {
Joao Pintod62a1072017-03-15 11:04:49 +00001964 stmmac_disable_dma_irq(priv, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001965 __napi_schedule(&rx_q->napi);
Joao Pintod62a1072017-03-15 11:04:49 +00001966 }
1967 }
1968
1969 if (unlikely(status & tx_hard_error_bump_tc)) {
1970 /* Try to bump up the dma threshold on this failure */
1971 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1972 (tc <= 256)) {
1973 tc += 64;
1974 if (priv->plat->force_thresh_dma_mode)
1975 stmmac_set_dma_operation_mode(priv,
1976 tc,
1977 tc,
1978 chan);
1979 else
1980 stmmac_set_dma_operation_mode(priv,
1981 tc,
1982 SF_DMA_MODE,
1983 chan);
1984 priv->xstats.threshold = tc;
1985 }
1986 } else if (unlikely(status == tx_hard_error)) {
1987 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001988 }
1989 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001990}
1991
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001992/**
1993 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1994 * @priv: driver private structure
1995 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1996 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001997static void stmmac_mmc_setup(struct stmmac_priv *priv)
1998{
1999 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002000 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002001
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002002 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2003 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002004 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002005 } else {
2006 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002007 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002008 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002009
2010 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002011
2012 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002013 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002014 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
2015 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002016 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002017}
2018
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002019/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002020 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002021 * @priv: driver private structure
2022 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002023 * In case of Enhanced/Alternate, it checks if the extended descriptors are
2024 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002025 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002026static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
2027{
2028 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002029 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002030
2031 /* GMAC older than 3.50 has no extended descriptors */
2032 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002033 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002034 priv->extend_desc = 1;
2035 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002036 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002037
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002038 priv->hw->desc = &enh_desc_ops;
2039 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002040 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002041 priv->hw->desc = &ndesc_ops;
2042 }
2043}
2044
2045/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002046 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002047 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002048 * Description:
2049 * new GMAC chip generations have a new register to indicate the
2050 * presence of the optional feature/functions.
2051 * This can be also used to override the value passed through the
2052 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002053 */
2054static int stmmac_get_hw_features(struct stmmac_priv *priv)
2055{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002056 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00002057
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00002058 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002059 priv->hw->dma->get_hw_feature(priv->ioaddr,
2060 &priv->dma_cap);
2061 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002062 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002063
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002064 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002065}
2066
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002067/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002068 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002069 * @priv: driver private structure
2070 * Description:
2071 * it is to verify if the MAC address is valid, in case of failures it
2072 * generates a random MAC address
2073 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002074static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2075{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002076 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002077 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002078 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002079 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002080 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002081 netdev_info(priv->dev, "device MAC address %pM\n",
2082 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002083 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002084}
2085
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002086/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002087 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002088 * @priv: driver private structure
2089 * Description:
2090 * It inits the DMA invoking the specific MAC/GMAC callback.
2091 * Some DMA parameters can be passed from the platform;
2092 * in case of these are not passed a default is kept for the MAC or GMAC.
2093 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002094static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2095{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002096 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2097 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01002098 struct stmmac_rx_queue *rx_q;
Joao Pintoce736782017-04-06 09:49:10 +01002099 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002100 u32 dummy_dma_rx_phy = 0;
2101 u32 dummy_dma_tx_phy = 0;
2102 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002103 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002104 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002105
Niklas Cassela332e2f2016-12-07 15:20:05 +01002106 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2107 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002108 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002109 }
2110
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002111 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2112 atds = 1;
2113
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002114 ret = priv->hw->dma->reset(priv->ioaddr);
2115 if (ret) {
2116 dev_err(priv->device, "Failed to reset the dma\n");
2117 return ret;
2118 }
2119
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002120 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002121 /* DMA Configuration */
2122 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
2123 dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002124
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002125 /* DMA RX Channel Configuration */
2126 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01002127 rx_q = &priv->rx_queue[chan];
2128
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002129 priv->hw->dma->init_rx_chan(priv->ioaddr,
2130 priv->plat->dma_cfg,
Joao Pinto54139cf2017-04-06 09:49:09 +01002131 rx_q->dma_rx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002132
Joao Pinto54139cf2017-04-06 09:49:09 +01002133 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002134 (DMA_RX_SIZE * sizeof(struct dma_desc));
2135 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pinto54139cf2017-04-06 09:49:09 +01002136 rx_q->rx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002137 chan);
2138 }
2139
2140 /* DMA TX Channel Configuration */
2141 for (chan = 0; chan < tx_channels_count; chan++) {
Joao Pintoce736782017-04-06 09:49:10 +01002142 tx_q = &priv->tx_queue[chan];
2143
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002144 priv->hw->dma->init_chan(priv->ioaddr,
Joao Pintoce736782017-04-06 09:49:10 +01002145 priv->plat->dma_cfg,
2146 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002147
2148 priv->hw->dma->init_tx_chan(priv->ioaddr,
2149 priv->plat->dma_cfg,
Joao Pintoce736782017-04-06 09:49:10 +01002150 tx_q->dma_tx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002151
Joao Pintoce736782017-04-06 09:49:10 +01002152 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002153 (DMA_TX_SIZE * sizeof(struct dma_desc));
2154 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr,
Joao Pintoce736782017-04-06 09:49:10 +01002155 tx_q->tx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002156 chan);
2157 }
2158 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01002159 rx_q = &priv->rx_queue[chan];
Joao Pintoce736782017-04-06 09:49:10 +01002160 tx_q = &priv->tx_queue[chan];
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002161 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
Joao Pintoce736782017-04-06 09:49:10 +01002162 tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002163 }
2164
2165 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002166 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
2167
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002168 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002169}
2170
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002171/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002172 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002173 * @data: data pointer
2174 * Description:
2175 * This is the timer handler to directly invoke the stmmac_tx_clean.
2176 */
2177static void stmmac_tx_timer(unsigned long data)
2178{
2179 struct stmmac_priv *priv = (struct stmmac_priv *)data;
Joao Pintoce736782017-04-06 09:49:10 +01002180 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2181 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002182
Joao Pintoce736782017-04-06 09:49:10 +01002183 /* let's scan all the tx queues */
2184 for (queue = 0; queue < tx_queues_count; queue++)
2185 stmmac_tx_clean(priv, queue);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002186}
2187
2188/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002189 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002190 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002191 * Description:
2192 * This inits the transmit coalesce parameters: i.e. timer rate,
2193 * timer handler and default threshold used for enabling the
2194 * interrupt on completion bit.
2195 */
2196static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2197{
2198 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2199 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2200 init_timer(&priv->txtimer);
2201 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
2202 priv->txtimer.data = (unsigned long)priv;
2203 priv->txtimer.function = stmmac_tx_timer;
2204 add_timer(&priv->txtimer);
2205}
2206
Joao Pinto4854ab92017-03-15 11:04:51 +00002207static void stmmac_set_rings_length(struct stmmac_priv *priv)
2208{
2209 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2210 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2211 u32 chan;
2212
2213 /* set TX ring length */
2214 if (priv->hw->dma->set_tx_ring_len) {
2215 for (chan = 0; chan < tx_channels_count; chan++)
2216 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
2217 (DMA_TX_SIZE - 1), chan);
2218 }
2219
2220 /* set RX ring length */
2221 if (priv->hw->dma->set_rx_ring_len) {
2222 for (chan = 0; chan < rx_channels_count; chan++)
2223 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
2224 (DMA_RX_SIZE - 1), chan);
2225 }
2226}
2227
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002228/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002229 * stmmac_set_tx_queue_weight - Set TX queue weight
2230 * @priv: driver private structure
2231 * Description: It is used for setting TX queues weight
2232 */
2233static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2234{
2235 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2236 u32 weight;
2237 u32 queue;
2238
2239 for (queue = 0; queue < tx_queues_count; queue++) {
2240 weight = priv->plat->tx_queues_cfg[queue].weight;
2241 priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue);
2242 }
2243}
2244
2245/**
Joao Pinto19d91872017-03-10 18:24:59 +00002246 * stmmac_configure_cbs - Configure CBS in TX queue
2247 * @priv: driver private structure
2248 * Description: It is used for configuring CBS in AVB TX queues
2249 */
2250static void stmmac_configure_cbs(struct stmmac_priv *priv)
2251{
2252 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2253 u32 mode_to_use;
2254 u32 queue;
2255
Joao Pinto44781fe2017-03-31 14:22:02 +01002256 /* queue 0 is reserved for legacy traffic */
2257 for (queue = 1; queue < tx_queues_count; queue++) {
Joao Pinto19d91872017-03-10 18:24:59 +00002258 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2259 if (mode_to_use == MTL_QUEUE_DCB)
2260 continue;
2261
2262 priv->hw->mac->config_cbs(priv->hw,
2263 priv->plat->tx_queues_cfg[queue].send_slope,
2264 priv->plat->tx_queues_cfg[queue].idle_slope,
2265 priv->plat->tx_queues_cfg[queue].high_credit,
2266 priv->plat->tx_queues_cfg[queue].low_credit,
2267 queue);
2268 }
2269}
2270
2271/**
Joao Pintod43042f2017-03-10 18:24:55 +00002272 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2273 * @priv: driver private structure
2274 * Description: It is used for mapping RX queues to RX dma channels
2275 */
2276static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2277{
2278 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2279 u32 queue;
2280 u32 chan;
2281
2282 for (queue = 0; queue < rx_queues_count; queue++) {
2283 chan = priv->plat->rx_queues_cfg[queue].chan;
2284 priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan);
2285 }
2286}
2287
2288/**
Joao Pintoa8f51022017-03-17 16:11:06 +00002289 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
2290 * @priv: driver private structure
2291 * Description: It is used for configuring the RX Queue Priority
2292 */
2293static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
2294{
2295 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2296 u32 queue;
2297 u32 prio;
2298
2299 for (queue = 0; queue < rx_queues_count; queue++) {
2300 if (!priv->plat->rx_queues_cfg[queue].use_prio)
2301 continue;
2302
2303 prio = priv->plat->rx_queues_cfg[queue].prio;
2304 priv->hw->mac->rx_queue_prio(priv->hw, prio, queue);
2305 }
2306}
2307
2308/**
2309 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
2310 * @priv: driver private structure
2311 * Description: It is used for configuring the TX Queue Priority
2312 */
2313static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
2314{
2315 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2316 u32 queue;
2317 u32 prio;
2318
2319 for (queue = 0; queue < tx_queues_count; queue++) {
2320 if (!priv->plat->tx_queues_cfg[queue].use_prio)
2321 continue;
2322
2323 prio = priv->plat->tx_queues_cfg[queue].prio;
2324 priv->hw->mac->tx_queue_prio(priv->hw, prio, queue);
2325 }
2326}
2327
2328/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00002329 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
2330 * @priv: driver private structure
2331 * Description: It is used for configuring the RX queue routing
2332 */
2333static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
2334{
2335 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2336 u32 queue;
2337 u8 packet;
2338
2339 for (queue = 0; queue < rx_queues_count; queue++) {
2340 /* no specific packet type routing specified for the queue */
2341 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
2342 continue;
2343
2344 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2345 priv->hw->mac->rx_queue_prio(priv->hw, packet, queue);
2346 }
2347}
2348
2349/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002350 * stmmac_mtl_configuration - Configure MTL
2351 * @priv: driver private structure
2352 * Description: It is used for configurring MTL
2353 */
2354static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2355{
2356 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2357 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2358
Joao Pinto6a3a7192017-03-10 18:24:53 +00002359 if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight)
2360 stmmac_set_tx_queue_weight(priv);
2361
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002362 /* Configure MTL RX algorithms */
2363 if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms)
2364 priv->hw->mac->prog_mtl_rx_algorithms(priv->hw,
2365 priv->plat->rx_sched_algorithm);
2366
2367 /* Configure MTL TX algorithms */
2368 if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms)
2369 priv->hw->mac->prog_mtl_tx_algorithms(priv->hw,
2370 priv->plat->tx_sched_algorithm);
2371
Joao Pinto19d91872017-03-10 18:24:59 +00002372 /* Configure CBS in AVB TX queues */
2373 if (tx_queues_count > 1 && priv->hw->mac->config_cbs)
2374 stmmac_configure_cbs(priv);
2375
Joao Pintod43042f2017-03-10 18:24:55 +00002376 /* Map RX MTL to DMA channels */
Joao Pinto03cf65a2017-04-03 16:34:04 +01002377 if (priv->hw->mac->map_mtl_to_dma)
Joao Pintod43042f2017-03-10 18:24:55 +00002378 stmmac_rx_queue_dma_chan_map(priv);
2379
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002380 /* Enable MAC RX Queues */
Thierry Redingf3976872017-03-21 16:12:09 +01002381 if (priv->hw->mac->rx_queue_enable)
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002382 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002383
Joao Pintoa8f51022017-03-17 16:11:06 +00002384 /* Set RX priorities */
2385 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_prio)
2386 stmmac_mac_config_rx_queues_prio(priv);
2387
2388 /* Set TX priorities */
2389 if (tx_queues_count > 1 && priv->hw->mac->tx_queue_prio)
2390 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002391
2392 /* Set RX routing */
2393 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_routing)
2394 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002395}
2396
2397/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002398 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002399 * @dev : pointer to the device structure.
2400 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002401 * this is the main function to setup the HW in a usable state because the
2402 * dma engine is reset, the core registers are configured (e.g. AXI,
2403 * Checksum features, timers). The DMA is ready to start receiving and
2404 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002405 * Return value:
2406 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2407 * file on failure.
2408 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002409static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002410{
2411 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002412 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002413 u32 tx_cnt = priv->plat->tx_queues_to_use;
2414 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002415 int ret;
2416
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002417 /* DMA initialization and SW reset */
2418 ret = stmmac_init_dma_engine(priv);
2419 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002420 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2421 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002422 return ret;
2423 }
2424
2425 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002426 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002427
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002428 /* PS and related bits will be programmed according to the speed */
2429 if (priv->hw->pcs) {
2430 int speed = priv->plat->mac_port_sel_speed;
2431
2432 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2433 (speed == SPEED_1000)) {
2434 priv->hw->ps = speed;
2435 } else {
2436 dev_warn(priv->device, "invalid port speed\n");
2437 priv->hw->ps = 0;
2438 }
2439 }
2440
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002441 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002442 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002443
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002444 /* Initialize MTL*/
2445 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2446 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002447
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002448 ret = priv->hw->mac->rx_ipc(priv->hw);
2449 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002450 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002451 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002452 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002453 }
2454
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002455 /* Enable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002456 priv->hw->mac->set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002457
Joao Pintob4f0a662017-03-22 11:56:05 +00002458 /* Set the HW DMA mode and the COE */
2459 stmmac_dma_operation_mode(priv);
2460
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002461 stmmac_mmc_setup(priv);
2462
Huacai Chenfe1319292014-12-19 22:38:18 +08002463 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002464 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2465 if (ret < 0)
2466 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2467
Huacai Chenfe1319292014-12-19 22:38:18 +08002468 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002469 if (ret == -EOPNOTSUPP)
2470 netdev_warn(priv->dev, "PTP not supported by HW\n");
2471 else if (ret)
2472 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002473 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002474
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002475#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002476 ret = stmmac_init_fs(dev);
2477 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002478 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2479 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002480#endif
2481 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002482 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002483
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002484 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2485
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002486 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
2487 priv->rx_riwt = MAX_DMA_RIWT;
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002488 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002489 }
2490
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002491 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002492 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002493
Joao Pinto4854ab92017-03-15 11:04:51 +00002494 /* set TX and RX rings length */
2495 stmmac_set_rings_length(priv);
2496
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002497 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002498 if (priv->tso) {
2499 for (chan = 0; chan < tx_cnt; chan++)
2500 priv->hw->dma->enable_tso(priv->ioaddr, 1, chan);
2501 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002502
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002503 return 0;
2504}
2505
Thierry Redingc66f6c32017-03-10 17:34:55 +01002506static void stmmac_hw_teardown(struct net_device *dev)
2507{
2508 struct stmmac_priv *priv = netdev_priv(dev);
2509
2510 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2511}
2512
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002513/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002514 * stmmac_open - open entry point of the driver
2515 * @dev : pointer to the device structure.
2516 * Description:
2517 * This function is the open entry point of the driver.
2518 * Return value:
2519 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2520 * file on failure.
2521 */
2522static int stmmac_open(struct net_device *dev)
2523{
2524 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002525 int ret;
2526
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002527 stmmac_check_ether_addr(priv);
2528
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002529 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2530 priv->hw->pcs != STMMAC_PCS_TBI &&
2531 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002532 ret = stmmac_init_phy(dev);
2533 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002534 netdev_err(priv->dev,
2535 "%s: Cannot attach to PHY (error: %d)\n",
2536 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002537 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002538 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002539 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002540
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002541 /* Extra statistics */
2542 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2543 priv->xstats.threshold = tc;
2544
LABBE Corentin5bacd772017-03-29 07:05:40 +02002545 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002546 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002547
LABBE Corentin5bacd772017-03-29 07:05:40 +02002548 ret = alloc_dma_desc_resources(priv);
2549 if (ret < 0) {
2550 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2551 __func__);
2552 goto dma_desc_error;
2553 }
2554
2555 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2556 if (ret < 0) {
2557 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2558 __func__);
2559 goto init_error;
2560 }
2561
Huacai Chenfe1319292014-12-19 22:38:18 +08002562 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002563 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002564 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002565 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002566 }
2567
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002568 stmmac_init_tx_coalesce(priv);
2569
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002570 if (dev->phydev)
2571 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002572
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002573 /* Request the IRQ lines */
2574 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002575 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002576 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002577 netdev_err(priv->dev,
2578 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2579 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002580 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002581 }
2582
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002583 /* Request the Wake IRQ in case of another line is used for WoL */
2584 if (priv->wol_irq != dev->irq) {
2585 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2586 IRQF_SHARED, dev->name, dev);
2587 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002588 netdev_err(priv->dev,
2589 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2590 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002591 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002592 }
2593 }
2594
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002595 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002596 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002597 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2598 dev->name, dev);
2599 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002600 netdev_err(priv->dev,
2601 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2602 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002603 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002604 }
2605 }
2606
Joao Pintoc22a3f42017-04-06 09:49:11 +01002607 stmmac_enable_all_queues(priv);
2608 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002609
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002610 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002611
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002612lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002613 if (priv->wol_irq != dev->irq)
2614 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002615wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002616 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002617irq_error:
2618 if (dev->phydev)
2619 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002620
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002621 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002622 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002623init_error:
2624 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002625dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002626 if (dev->phydev)
2627 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002628
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002629 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002630}
2631
2632/**
2633 * stmmac_release - close entry point of the driver
2634 * @dev : device pointer.
2635 * Description:
2636 * This is the stop entry point of the driver.
2637 */
2638static int stmmac_release(struct net_device *dev)
2639{
2640 struct stmmac_priv *priv = netdev_priv(dev);
2641
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002642 if (priv->eee_enabled)
2643 del_timer_sync(&priv->eee_ctrl_timer);
2644
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002645 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002646 if (dev->phydev) {
2647 phy_stop(dev->phydev);
2648 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002649 }
2650
Joao Pintoc22a3f42017-04-06 09:49:11 +01002651 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002652
Joao Pintoc22a3f42017-04-06 09:49:11 +01002653 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002654
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002655 del_timer_sync(&priv->txtimer);
2656
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002657 /* Free the IRQ lines */
2658 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002659 if (priv->wol_irq != dev->irq)
2660 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002661 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002662 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002663
2664 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002665 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002666
2667 /* Release and free the Rx/Tx resources */
2668 free_dma_desc_resources(priv);
2669
avisconti19449bf2010-10-25 18:58:14 +00002670 /* Disable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002671 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002672
2673 netif_carrier_off(dev);
2674
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002675#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002676 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002677#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002678
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002679 stmmac_release_ptp(priv);
2680
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002681 return 0;
2682}
2683
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002684/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002685 * stmmac_tso_allocator - close entry point of the driver
2686 * @priv: driver private structure
2687 * @des: buffer start address
2688 * @total_len: total length to fill in descriptors
2689 * @last_segmant: condition for the last descriptor
Joao Pintoce736782017-04-06 09:49:10 +01002690 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002691 * Description:
2692 * This function fills descriptor and request new descriptors according to
2693 * buffer length to fill
2694 */
2695static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoce736782017-04-06 09:49:10 +01002696 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002697{
Joao Pintoce736782017-04-06 09:49:10 +01002698 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002699 struct dma_desc *desc;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002700 u32 buff_size;
Joao Pintoce736782017-04-06 09:49:10 +01002701 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002702
2703 tmp_len = total_len;
2704
2705 while (tmp_len > 0) {
Joao Pintoce736782017-04-06 09:49:10 +01002706 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2707 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002708
Michael Weiserf8be0d72016-11-14 18:58:05 +01002709 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002710 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2711 TSO_MAX_BUFF_SIZE : tmp_len;
2712
2713 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
2714 0, 1,
2715 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
2716 0, 0);
2717
2718 tmp_len -= TSO_MAX_BUFF_SIZE;
2719 }
2720}
2721
2722/**
2723 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2724 * @skb : the socket buffer
2725 * @dev : device pointer
2726 * Description: this is the transmit function that is called on TSO frames
2727 * (support available on GMAC4 and newer chips).
2728 * Diagram below show the ring programming in case of TSO frames:
2729 *
2730 * First Descriptor
2731 * --------
2732 * | DES0 |---> buffer1 = L2/L3/L4 header
2733 * | DES1 |---> TCP Payload (can continue on next descr...)
2734 * | DES2 |---> buffer 1 and 2 len
2735 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2736 * --------
2737 * |
2738 * ...
2739 * |
2740 * --------
2741 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2742 * | DES1 | --|
2743 * | DES2 | --> buffer 1 and 2 len
2744 * | DES3 |
2745 * --------
2746 *
2747 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2748 */
2749static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2750{
Joao Pintoce736782017-04-06 09:49:10 +01002751 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002752 struct stmmac_priv *priv = netdev_priv(dev);
2753 int nfrags = skb_shinfo(skb)->nr_frags;
Joao Pintoce736782017-04-06 09:49:10 +01002754 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002755 unsigned int first_entry, des;
Joao Pintoce736782017-04-06 09:49:10 +01002756 struct stmmac_tx_queue *tx_q;
2757 int tmp_pay_len = 0;
2758 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002759 u8 proto_hdr_len;
2760 int i;
2761
Joao Pintoce736782017-04-06 09:49:10 +01002762 tx_q = &priv->tx_queue[queue];
2763
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002764 /* Compute header lengths */
2765 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2766
2767 /* Desc availability based on threshold should be enough safe */
Joao Pintoce736782017-04-06 09:49:10 +01002768 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002769 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002770 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2771 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2772 queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002773 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002774 netdev_err(priv->dev,
2775 "%s: Tx Ring full when queue awake\n",
2776 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002777 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002778 return NETDEV_TX_BUSY;
2779 }
2780
2781 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2782
2783 mss = skb_shinfo(skb)->gso_size;
2784
2785 /* set new MSS value if needed */
2786 if (mss != priv->mss) {
Joao Pintoce736782017-04-06 09:49:10 +01002787 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002788 priv->hw->desc->set_mss(mss_desc, mss);
2789 priv->mss = mss;
Joao Pintoce736782017-04-06 09:49:10 +01002790 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002791 }
2792
2793 if (netif_msg_tx_queued(priv)) {
2794 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2795 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2796 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2797 skb->data_len);
2798 }
2799
Joao Pintoce736782017-04-06 09:49:10 +01002800 first_entry = tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002801
Joao Pintoce736782017-04-06 09:49:10 +01002802 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002803 first = desc;
2804
2805 /* first descriptor: fill Headers on Buf1 */
2806 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2807 DMA_TO_DEVICE);
2808 if (dma_mapping_error(priv->device, des))
2809 goto dma_map_err;
2810
Joao Pintoce736782017-04-06 09:49:10 +01002811 tx_q->tx_skbuff_dma[first_entry].buf = des;
2812 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2813 tx_q->tx_skbuff[first_entry] = skb;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002814
Michael Weiserf8be0d72016-11-14 18:58:05 +01002815 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002816
2817 /* Fill start of payload in buff2 of first descriptor */
2818 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002819 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002820
2821 /* If needed take extra descriptors to fill the remaining payload */
2822 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2823
Joao Pintoce736782017-04-06 09:49:10 +01002824 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002825
2826 /* Prepare fragments */
2827 for (i = 0; i < nfrags; i++) {
2828 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2829
2830 des = skb_frag_dma_map(priv->device, frag, 0,
2831 skb_frag_size(frag),
2832 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002833 if (dma_mapping_error(priv->device, des))
2834 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002835
2836 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoce736782017-04-06 09:49:10 +01002837 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002838
Joao Pintoce736782017-04-06 09:49:10 +01002839 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2840 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
2841 tx_q->tx_skbuff[tx_q->cur_tx] = NULL;
2842 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002843 }
2844
Joao Pintoce736782017-04-06 09:49:10 +01002845 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002846
Joao Pintoce736782017-04-06 09:49:10 +01002847 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002848
Joao Pintoce736782017-04-06 09:49:10 +01002849 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002850 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2851 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002852 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002853 }
2854
2855 dev->stats.tx_bytes += skb->len;
2856 priv->xstats.tx_tso_frames++;
2857 priv->xstats.tx_tso_nfrags += nfrags;
2858
2859 /* Manage tx mitigation */
2860 priv->tx_count_frames += nfrags + 1;
2861 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2862 mod_timer(&priv->txtimer,
2863 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2864 } else {
2865 priv->tx_count_frames = 0;
2866 priv->hw->desc->set_tx_ic(desc);
2867 priv->xstats.tx_set_ic_bit++;
2868 }
2869
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02002870 skb_tx_timestamp(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002871
2872 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2873 priv->hwts_tx_en)) {
2874 /* declare that device is doing timestamping */
2875 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2876 priv->hw->desc->enable_tx_timestamp(first);
2877 }
2878
2879 /* Complete the first descriptor before granting the DMA */
2880 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2881 proto_hdr_len,
2882 pay_len,
Joao Pintoce736782017-04-06 09:49:10 +01002883 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002884 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2885
2886 /* If context desc is used to change MSS */
2887 if (mss_desc)
2888 priv->hw->desc->set_tx_owner(mss_desc);
2889
2890 /* The own bit must be the latest setting done when prepare the
2891 * descriptor and then barrier is needed to make sure that
2892 * all is coherent before granting the DMA engine.
2893 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002894 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002895
2896 if (netif_msg_pktdata(priv)) {
2897 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoce736782017-04-06 09:49:10 +01002898 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
2899 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002900
Joao Pintoce736782017-04-06 09:49:10 +01002901 priv->hw->desc->display_ring((void *)tx_q->dma_tx, DMA_TX_SIZE,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002902 0);
2903
2904 pr_info(">>> frame to be transmitted: ");
2905 print_pkt(skb->data, skb_headlen(skb));
2906 }
2907
Joao Pintoc22a3f42017-04-06 09:49:11 +01002908 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002909
Joao Pintoce736782017-04-06 09:49:10 +01002910 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
2911 queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002912
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002913 return NETDEV_TX_OK;
2914
2915dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002916 dev_err(priv->device, "Tx dma map failed\n");
2917 dev_kfree_skb(skb);
2918 priv->dev->stats.tx_dropped++;
2919 return NETDEV_TX_OK;
2920}
2921
2922/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002923 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002924 * @skb : the socket buffer
2925 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002926 * Description : this is the tx entry point of the driver.
2927 * It programs the chain or the ring and supports oversized frames
2928 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002929 */
2930static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2931{
2932 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002933 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002934 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoce736782017-04-06 09:49:10 +01002935 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002936 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002937 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002938 struct dma_desc *desc, *first;
Joao Pintoce736782017-04-06 09:49:10 +01002939 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002940 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002941 unsigned int des;
2942
Joao Pintoce736782017-04-06 09:49:10 +01002943 tx_q = &priv->tx_queue[queue];
2944
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002945 /* Manage oversized TCP frames for GMAC4 device */
2946 if (skb_is_gso(skb) && priv->tso) {
2947 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2948 return stmmac_tso_xmit(skb, dev);
2949 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002950
Joao Pintoce736782017-04-06 09:49:10 +01002951 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002952 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2953 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2954 queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002955 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002956 netdev_err(priv->dev,
2957 "%s: Tx Ring full when queue awake\n",
2958 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002959 }
2960 return NETDEV_TX_BUSY;
2961 }
2962
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002963 if (priv->tx_path_in_lpi_mode)
2964 stmmac_disable_eee_mode(priv);
2965
Joao Pintoce736782017-04-06 09:49:10 +01002966 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002967 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002968
Michał Mirosław5e982f32011-04-09 02:46:55 +00002969 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002970
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002971 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01002972 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002973 else
Joao Pintoce736782017-04-06 09:49:10 +01002974 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002975
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002976 first = desc;
2977
Joao Pintoce736782017-04-06 09:49:10 +01002978 tx_q->tx_skbuff[first_entry] = skb;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002979
2980 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002981 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002982 if (enh_desc)
2983 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2984
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002985 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2986 DWMAC_CORE_4_00)) {
Joao Pintoce736782017-04-06 09:49:10 +01002987 entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002988 if (unlikely(entry < 0))
2989 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002990 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002991
2992 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002993 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2994 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002995 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002996
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002997 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2998
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002999 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003000 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003001 else
Joao Pintoce736782017-04-06 09:49:10 +01003002 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003003
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003004 des = skb_frag_dma_map(priv->device, frag, 0, len,
3005 DMA_TO_DEVICE);
3006 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003007 goto dma_map_err; /* should reuse desc w/o issues */
3008
Joao Pintoce736782017-04-06 09:49:10 +01003009 tx_q->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003010
Joao Pintoce736782017-04-06 09:49:10 +01003011 tx_q->tx_skbuff_dma[entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003012 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3013 desc->des0 = cpu_to_le32(des);
3014 else
3015 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003016
Joao Pintoce736782017-04-06 09:49:10 +01003017 tx_q->tx_skbuff_dma[entry].map_as_page = true;
3018 tx_q->tx_skbuff_dma[entry].len = len;
3019 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003020
3021 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003022 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Niklas Casselfe6af0e2017-04-10 20:33:29 +02003023 priv->mode, 1, last_segment,
3024 skb->len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003025 }
3026
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003027 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3028
Joao Pintoce736782017-04-06 09:49:10 +01003029 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003030
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003031 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003032 void *tx_head;
3033
LABBE Corentin38ddc592016-11-16 20:09:39 +01003034 netdev_dbg(priv->dev,
3035 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoce736782017-04-06 09:49:10 +01003036 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01003037 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003038
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003039 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01003040 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003041 else
Joao Pintoce736782017-04-06 09:49:10 +01003042 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003043
3044 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003045
LABBE Corentin38ddc592016-11-16 20:09:39 +01003046 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003047 print_pkt(skb->data, skb->len);
3048 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003049
Joao Pintoce736782017-04-06 09:49:10 +01003050 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01003051 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
3052 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01003053 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003054 }
3055
3056 dev->stats.tx_bytes += skb->len;
3057
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003058 /* According to the coalesce parameter the IC bit for the latest
3059 * segment is reset and the timer re-started to clean the tx status.
3060 * This approach takes care about the fragments: desc is the first
3061 * element in case of no SG.
3062 */
3063 priv->tx_count_frames += nfrags + 1;
3064 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
3065 mod_timer(&priv->txtimer,
3066 STMMAC_COAL_TIMER(priv->tx_coal_timer));
3067 } else {
3068 priv->tx_count_frames = 0;
3069 priv->hw->desc->set_tx_ic(desc);
3070 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003071 }
3072
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02003073 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00003074
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003075 /* Ready to fill the first descriptor and set the OWN bit w/o any
3076 * problems because all the descriptors are actually ready to be
3077 * passed to the DMA engine.
3078 */
3079 if (likely(!is_jumbo)) {
3080 bool last_segment = (nfrags == 0);
3081
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003082 des = dma_map_single(priv->device, skb->data,
3083 nopaged_len, DMA_TO_DEVICE);
3084 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003085 goto dma_map_err;
3086
Joao Pintoce736782017-04-06 09:49:10 +01003087 tx_q->tx_skbuff_dma[first_entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003088 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3089 first->des0 = cpu_to_le32(des);
3090 else
3091 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003092
Joao Pintoce736782017-04-06 09:49:10 +01003093 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3094 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003095
3096 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3097 priv->hwts_tx_en)) {
3098 /* declare that device is doing timestamping */
3099 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3100 priv->hw->desc->enable_tx_timestamp(first);
3101 }
3102
3103 /* Prepare the first descriptor setting the OWN bit too */
3104 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
3105 csum_insertion, priv->mode, 1,
Niklas Casselfe6af0e2017-04-10 20:33:29 +02003106 last_segment, skb->len);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003107
3108 /* The own bit must be the latest setting done when prepare the
3109 * descriptor and then barrier is needed to make sure that
3110 * all is coherent before granting the DMA engine.
3111 */
Pavel Machekad688cd2016-12-18 21:38:12 +01003112 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003113 }
3114
Joao Pintoc22a3f42017-04-06 09:49:11 +01003115 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003116
3117 if (priv->synopsys_id < DWMAC_CORE_4_00)
3118 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
3119 else
Joao Pintoce736782017-04-06 09:49:10 +01003120 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
3121 queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003122
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003123 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003124
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003125dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003126 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003127 dev_kfree_skb(skb);
3128 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003129 return NETDEV_TX_OK;
3130}
3131
Vince Bridgersb9381982014-01-14 13:42:05 -06003132static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3133{
3134 struct ethhdr *ehdr;
3135 u16 vlanid;
3136
3137 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
3138 NETIF_F_HW_VLAN_CTAG_RX &&
3139 !__vlan_get_tag(skb, &vlanid)) {
3140 /* pop the vlan tag */
3141 ehdr = (struct ethhdr *)skb->data;
3142 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
3143 skb_pull(skb, VLAN_HLEN);
3144 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
3145 }
3146}
3147
3148
Joao Pinto54139cf2017-04-06 09:49:09 +01003149static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003150{
Joao Pinto54139cf2017-04-06 09:49:09 +01003151 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003152 return 0;
3153
3154 return 1;
3155}
3156
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003157/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003158 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003159 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003160 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003161 * Description : this is to reallocate the skb for the reception process
3162 * that is based on zero-copy.
3163 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003164static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003165{
Joao Pinto54139cf2017-04-06 09:49:09 +01003166 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3167 int dirty = stmmac_rx_dirty(priv, queue);
3168 unsigned int entry = rx_q->dirty_rx;
3169
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003170 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003171
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003172 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003173 struct dma_desc *p;
3174
3175 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003176 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003177 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003178 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003179
Joao Pinto54139cf2017-04-06 09:49:09 +01003180 if (likely(!rx_q->rx_skbuff[entry])) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003181 struct sk_buff *skb;
3182
Eric Dumazetacb600d2012-10-05 06:23:55 +00003183 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003184 if (unlikely(!skb)) {
3185 /* so for a while no zero-copy! */
Joao Pinto54139cf2017-04-06 09:49:09 +01003186 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003187 if (unlikely(net_ratelimit()))
3188 dev_err(priv->device,
3189 "fail to alloc skb entry %d\n",
3190 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003191 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003192 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003193
Joao Pinto54139cf2017-04-06 09:49:09 +01003194 rx_q->rx_skbuff[entry] = skb;
3195 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003196 dma_map_single(priv->device, skb->data, bfsize,
3197 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003198 if (dma_mapping_error(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003199 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003200 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003201 dev_kfree_skb(skb);
3202 break;
3203 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003204
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003205 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003206 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003207 p->des1 = 0;
3208 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003209 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003210 }
3211 if (priv->hw->mode->refill_desc3)
Joao Pinto54139cf2017-04-06 09:49:09 +01003212 priv->hw->mode->refill_desc3(rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003213
Joao Pinto54139cf2017-04-06 09:49:09 +01003214 if (rx_q->rx_zeroc_thresh > 0)
3215 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003216
LABBE Corentinb3e51062016-11-16 20:09:41 +01003217 netif_dbg(priv, rx_status, priv->dev,
3218 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003219 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003220 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003221
3222 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3223 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
3224 else
3225 priv->hw->desc->set_rx_owner(p);
3226
Pavel Machekad688cd2016-12-18 21:38:12 +01003227 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003228
3229 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003230 }
Joao Pinto54139cf2017-04-06 09:49:09 +01003231 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003232}
3233
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003234/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003235 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003236 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003237 * @limit: napi bugget
3238 * @queue: RX queue index.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003239 * Description : this the function called by the napi poll method.
3240 * It gets all the frames inside the ring.
3241 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003242static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003243{
Joao Pinto54139cf2017-04-06 09:49:09 +01003244 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3245 unsigned int entry = rx_q->cur_rx;
3246 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003247 unsigned int next_entry;
3248 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003249
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003250 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003251 void *rx_head;
3252
LABBE Corentin38ddc592016-11-16 20:09:39 +01003253 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003254 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003255 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003256 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003257 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003258
3259 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003260 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003261 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003262 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003263 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003264 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003265
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003266 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003267 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003268 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003269 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003270
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003271 /* read the status of the incoming frame */
3272 status = priv->hw->desc->rx_status(&priv->dev->stats,
3273 &priv->xstats, p);
3274 /* check if managed by the DMA otherwise go ahead */
3275 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003276 break;
3277
3278 count++;
3279
Joao Pinto54139cf2017-04-06 09:49:09 +01003280 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3281 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003282
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003283 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003284 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003285 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003286 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003287
3288 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003289
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003290 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
3291 priv->hw->desc->rx_extended_status(&priv->dev->stats,
3292 &priv->xstats,
Joao Pinto54139cf2017-04-06 09:49:09 +01003293 rx_q->dma_erx +
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003294 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003295 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003296 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003297 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003298 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003299 * with timestamp value, hence reinitialize
3300 * them in stmmac_rx_refill() function so that
3301 * device can reuse it.
3302 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003303 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003304 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003305 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003306 priv->dma_buf_sz,
3307 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003308 }
3309 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003310 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003311 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003312 unsigned int des;
3313
3314 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01003315 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003316 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01003317 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003318
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003319 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
3320
LABBE Corentin8d45e422017-02-08 09:31:08 +01003321 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003322 * (preallocated during init) then the packet is
3323 * ignored
3324 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003325 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003326 netdev_err(priv->dev,
3327 "len %d larger than size (%d)\n",
3328 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003329 priv->dev->stats.rx_length_errors++;
3330 break;
3331 }
3332
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003333 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003334 * Type frames (LLC/LLC-SNAP)
3335 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003336 if (unlikely(status != llc_snap))
3337 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003338
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003339 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003340 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3341 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003342 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003343 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3344 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003345 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003346
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003347 /* The zero-copy is always used for all the sizes
3348 * in case of GMAC4 because it needs
3349 * to refill the used descriptors, always.
3350 */
3351 if (unlikely(!priv->plat->has_gmac4 &&
3352 ((frame_len < priv->rx_copybreak) ||
Joao Pinto54139cf2017-04-06 09:49:09 +01003353 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003354 skb = netdev_alloc_skb_ip_align(priv->dev,
3355 frame_len);
3356 if (unlikely(!skb)) {
3357 if (net_ratelimit())
3358 dev_warn(priv->device,
3359 "packet dropped\n");
3360 priv->dev->stats.rx_dropped++;
3361 break;
3362 }
3363
3364 dma_sync_single_for_cpu(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003365 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003366 [entry], frame_len,
3367 DMA_FROM_DEVICE);
3368 skb_copy_to_linear_data(skb,
Joao Pinto54139cf2017-04-06 09:49:09 +01003369 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003370 rx_skbuff[entry]->data,
3371 frame_len);
3372
3373 skb_put(skb, frame_len);
3374 dma_sync_single_for_device(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003375 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003376 [entry], frame_len,
3377 DMA_FROM_DEVICE);
3378 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003379 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003380 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003381 netdev_err(priv->dev,
3382 "%s: Inconsistent Rx chain\n",
3383 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003384 priv->dev->stats.rx_dropped++;
3385 break;
3386 }
3387 prefetch(skb->data - NET_IP_ALIGN);
Joao Pinto54139cf2017-04-06 09:49:09 +01003388 rx_q->rx_skbuff[entry] = NULL;
3389 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003390
3391 skb_put(skb, frame_len);
3392 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003393 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003394 priv->dma_buf_sz,
3395 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003396 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003397
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003398 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003399 netdev_dbg(priv->dev, "frame received (%dbytes)",
3400 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003401 print_pkt(skb->data, frame_len);
3402 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003403
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003404 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3405
Vince Bridgersb9381982014-01-14 13:42:05 -06003406 stmmac_rx_vlan(priv->dev, skb);
3407
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003408 skb->protocol = eth_type_trans(skb, priv->dev);
3409
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003410 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003411 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003412 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003413 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003414
Joao Pintoc22a3f42017-04-06 09:49:11 +01003415 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003416
3417 priv->dev->stats.rx_packets++;
3418 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003419 }
3420 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003421 }
3422
Joao Pinto54139cf2017-04-06 09:49:09 +01003423 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003424
3425 priv->xstats.rx_pkt_n += count;
3426
3427 return count;
3428}
3429
3430/**
3431 * stmmac_poll - stmmac poll method (NAPI)
3432 * @napi : pointer to the napi structure.
3433 * @budget : maximum number of packets that the current CPU can receive from
3434 * all interfaces.
3435 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003436 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003437 */
3438static int stmmac_poll(struct napi_struct *napi, int budget)
3439{
Joao Pintoc22a3f42017-04-06 09:49:11 +01003440 struct stmmac_rx_queue *rx_q =
3441 container_of(napi, struct stmmac_rx_queue, napi);
3442 struct stmmac_priv *priv = rx_q->priv_data;
Joao Pintoce736782017-04-06 09:49:10 +01003443 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003444 u32 chan = rx_q->queue_index;
Joao Pinto54139cf2017-04-06 09:49:09 +01003445 int work_done = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003446 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003447
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003448 priv->xstats.napi_poll++;
Joao Pintoce736782017-04-06 09:49:10 +01003449
3450 /* check all the queues */
3451 for (queue = 0; queue < tx_count; queue++)
3452 stmmac_tx_clean(priv, queue);
3453
Joao Pintoc22a3f42017-04-06 09:49:11 +01003454 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003455 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003456 napi_complete_done(napi, work_done);
Joao Pinto4f513ec2017-03-15 11:04:46 +00003457 stmmac_enable_dma_irq(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003458 }
3459 return work_done;
3460}
3461
3462/**
3463 * stmmac_tx_timeout
3464 * @dev : Pointer to net device structure
3465 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003466 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003467 * netdev structure and arrange for the device to be reset to a sane state
3468 * in order to transmit a new packet.
3469 */
3470static void stmmac_tx_timeout(struct net_device *dev)
3471{
3472 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01003473 u32 tx_count = priv->plat->tx_queues_to_use;
3474 u32 chan;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003475
3476 /* Clear Tx resources and restart transmitting again */
Joao Pintoce736782017-04-06 09:49:10 +01003477 for (chan = 0; chan < tx_count; chan++)
3478 stmmac_tx_err(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003479}
3480
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003481/**
Jiri Pirko01789342011-08-16 06:29:00 +00003482 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003483 * @dev : pointer to the device structure
3484 * Description:
3485 * This function is a driver entry point which gets called by the kernel
3486 * whenever multicast addresses must be enabled/disabled.
3487 * Return value:
3488 * void.
3489 */
Jiri Pirko01789342011-08-16 06:29:00 +00003490static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003491{
3492 struct stmmac_priv *priv = netdev_priv(dev);
3493
Vince Bridgers3b57de92014-07-31 15:49:17 -05003494 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003495}
3496
3497/**
3498 * stmmac_change_mtu - entry point to change MTU size for the device.
3499 * @dev : device pointer.
3500 * @new_mtu : the new MTU size for the device.
3501 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3502 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3503 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3504 * Return value:
3505 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3506 * file on failure.
3507 */
3508static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3509{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003510 struct stmmac_priv *priv = netdev_priv(dev);
3511
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003512 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003513 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003514 return -EBUSY;
3515 }
3516
Michał Mirosław5e982f32011-04-09 02:46:55 +00003517 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003518
Michał Mirosław5e982f32011-04-09 02:46:55 +00003519 netdev_update_features(dev);
3520
3521 return 0;
3522}
3523
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003524static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003525 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003526{
3527 struct stmmac_priv *priv = netdev_priv(dev);
3528
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003529 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003530 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003531
Michał Mirosław5e982f32011-04-09 02:46:55 +00003532 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003533 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003534
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003535 /* Some GMAC devices have a bugged Jumbo frame support that
3536 * needs to have the Tx COE disabled for oversized frames
3537 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003538 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003539 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003540 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003541 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003542
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003543 /* Disable tso if asked by ethtool */
3544 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3545 if (features & NETIF_F_TSO)
3546 priv->tso = true;
3547 else
3548 priv->tso = false;
3549 }
3550
Michał Mirosław5e982f32011-04-09 02:46:55 +00003551 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003552}
3553
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003554static int stmmac_set_features(struct net_device *netdev,
3555 netdev_features_t features)
3556{
3557 struct stmmac_priv *priv = netdev_priv(netdev);
3558
3559 /* Keep the COE Type in case of csum is supporting */
3560 if (features & NETIF_F_RXCSUM)
3561 priv->hw->rx_csum = priv->plat->rx_coe;
3562 else
3563 priv->hw->rx_csum = 0;
3564 /* No check needed because rx_coe has been set before and it will be
3565 * fixed in case of issue.
3566 */
3567 priv->hw->mac->rx_ipc(priv->hw);
3568
3569 return 0;
3570}
3571
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003572/**
3573 * stmmac_interrupt - main ISR
3574 * @irq: interrupt number.
3575 * @dev_id: to pass the net device pointer.
3576 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003577 * It can call:
3578 * o DMA service routine (to manage incoming frame reception and transmission
3579 * status)
3580 * o Core interrupts to manage: remote wake-up, management counter, LPI
3581 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003582 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003583static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3584{
3585 struct net_device *dev = (struct net_device *)dev_id;
3586 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003587 u32 rx_cnt = priv->plat->rx_queues_to_use;
3588 u32 tx_cnt = priv->plat->tx_queues_to_use;
3589 u32 queues_count;
3590 u32 queue;
3591
3592 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003593
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003594 if (priv->irq_wake)
3595 pm_wakeup_event(priv->device, 0);
3596
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003597 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003598 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003599 return IRQ_NONE;
3600 }
3601
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003602 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003603 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003604 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003605 &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00003606
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003607 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003608 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003609 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003610 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003611 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003612 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003613 }
3614
3615 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3616 for (queue = 0; queue < queues_count; queue++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003617 struct stmmac_rx_queue *rx_q =
3618 &priv->rx_queue[queue];
3619
Joao Pinto7bac4e12017-03-15 11:04:55 +00003620 status |=
3621 priv->hw->mac->host_mtl_irq_status(priv->hw,
3622 queue);
3623
3624 if (status & CORE_IRQ_MTL_RX_OVERFLOW &&
3625 priv->hw->dma->set_rx_tail_ptr)
3626 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pinto54139cf2017-04-06 09:49:09 +01003627 rx_q->rx_tail_addr,
Joao Pinto7bac4e12017-03-15 11:04:55 +00003628 queue);
3629 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003630 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003631
3632 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003633 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003634 if (priv->xstats.pcs_link)
3635 netif_carrier_on(dev);
3636 else
3637 netif_carrier_off(dev);
3638 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003639 }
3640
3641 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003642 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003643
3644 return IRQ_HANDLED;
3645}
3646
3647#ifdef CONFIG_NET_POLL_CONTROLLER
3648/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003649 * to allow network I/O with interrupts disabled.
3650 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003651static void stmmac_poll_controller(struct net_device *dev)
3652{
3653 disable_irq(dev->irq);
3654 stmmac_interrupt(dev->irq, dev);
3655 enable_irq(dev->irq);
3656}
3657#endif
3658
3659/**
3660 * stmmac_ioctl - Entry point for the Ioctl
3661 * @dev: Device pointer.
3662 * @rq: An IOCTL specefic structure, that can contain a pointer to
3663 * a proprietary structure used to pass information to the driver.
3664 * @cmd: IOCTL command
3665 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003666 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003667 */
3668static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3669{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003670 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003671
3672 if (!netif_running(dev))
3673 return -EINVAL;
3674
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003675 switch (cmd) {
3676 case SIOCGMIIPHY:
3677 case SIOCGMIIREG:
3678 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003679 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003680 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003681 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003682 break;
3683 case SIOCSHWTSTAMP:
3684 ret = stmmac_hwtstamp_ioctl(dev, rq);
3685 break;
3686 default:
3687 break;
3688 }
Richard Cochran28b04112010-07-17 08:48:55 +00003689
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003690 return ret;
3691}
3692
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003693#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003694static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003695
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003696static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003697 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003698{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003699 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003700 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3701 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003702
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003703 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003704 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003705 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003706 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003707 le32_to_cpu(ep->basic.des0),
3708 le32_to_cpu(ep->basic.des1),
3709 le32_to_cpu(ep->basic.des2),
3710 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003711 ep++;
3712 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003713 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Niklas Cassel66c25f62017-05-15 10:56:06 +02003714 i, (unsigned int)virt_to_phys(p),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003715 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3716 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003717 p++;
3718 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003719 seq_printf(seq, "\n");
3720 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003721}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003722
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003723static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3724{
3725 struct net_device *dev = seq->private;
3726 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01003727 u32 rx_count = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01003728 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01003729 u32 queue;
3730
3731 for (queue = 0; queue < rx_count; queue++) {
3732 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3733
3734 seq_printf(seq, "RX Queue %d:\n", queue);
3735
3736 if (priv->extend_desc) {
3737 seq_printf(seq, "Extended descriptor ring:\n");
3738 sysfs_display_ring((void *)rx_q->dma_erx,
3739 DMA_RX_SIZE, 1, seq);
3740 } else {
3741 seq_printf(seq, "Descriptor ring:\n");
3742 sysfs_display_ring((void *)rx_q->dma_rx,
3743 DMA_RX_SIZE, 0, seq);
3744 }
3745 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003746
Joao Pintoce736782017-04-06 09:49:10 +01003747 for (queue = 0; queue < tx_count; queue++) {
3748 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3749
3750 seq_printf(seq, "TX Queue %d:\n", queue);
3751
3752 if (priv->extend_desc) {
3753 seq_printf(seq, "Extended descriptor ring:\n");
3754 sysfs_display_ring((void *)tx_q->dma_etx,
3755 DMA_TX_SIZE, 1, seq);
3756 } else {
3757 seq_printf(seq, "Descriptor ring:\n");
3758 sysfs_display_ring((void *)tx_q->dma_tx,
3759 DMA_TX_SIZE, 0, seq);
3760 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003761 }
3762
3763 return 0;
3764}
3765
3766static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3767{
3768 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3769}
3770
Pavel Machek22d3efe2016-11-28 12:55:59 +01003771/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3772
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003773static const struct file_operations stmmac_rings_status_fops = {
3774 .owner = THIS_MODULE,
3775 .open = stmmac_sysfs_ring_open,
3776 .read = seq_read,
3777 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003778 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003779};
3780
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003781static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3782{
3783 struct net_device *dev = seq->private;
3784 struct stmmac_priv *priv = netdev_priv(dev);
3785
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003786 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003787 seq_printf(seq, "DMA HW features not supported\n");
3788 return 0;
3789 }
3790
3791 seq_printf(seq, "==============================\n");
3792 seq_printf(seq, "\tDMA HW features\n");
3793 seq_printf(seq, "==============================\n");
3794
Pavel Machek22d3efe2016-11-28 12:55:59 +01003795 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003796 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003797 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003798 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003799 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003800 (priv->dma_cap.half_duplex) ? "Y" : "N");
3801 seq_printf(seq, "\tHash Filter: %s\n",
3802 (priv->dma_cap.hash_filter) ? "Y" : "N");
3803 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3804 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003805 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003806 (priv->dma_cap.pcs) ? "Y" : "N");
3807 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3808 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3809 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3810 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3811 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3812 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3813 seq_printf(seq, "\tRMON module: %s\n",
3814 (priv->dma_cap.rmon) ? "Y" : "N");
3815 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3816 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003817 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003818 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003819 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003820 (priv->dma_cap.eee) ? "Y" : "N");
3821 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3822 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3823 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003824 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3825 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3826 (priv->dma_cap.rx_coe) ? "Y" : "N");
3827 } else {
3828 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3829 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3830 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3831 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3832 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003833 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3834 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3835 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3836 priv->dma_cap.number_rx_channel);
3837 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3838 priv->dma_cap.number_tx_channel);
3839 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3840 (priv->dma_cap.enh_desc) ? "Y" : "N");
3841
3842 return 0;
3843}
3844
3845static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3846{
3847 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3848}
3849
3850static const struct file_operations stmmac_dma_cap_fops = {
3851 .owner = THIS_MODULE,
3852 .open = stmmac_sysfs_dma_cap_open,
3853 .read = seq_read,
3854 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003855 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003856};
3857
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003858static int stmmac_init_fs(struct net_device *dev)
3859{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003860 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003861
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003862 /* Create per netdev entries */
3863 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3864
3865 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003866 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003867
3868 return -ENOMEM;
3869 }
3870
3871 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003872 priv->dbgfs_rings_status =
3873 debugfs_create_file("descriptors_status", S_IRUGO,
3874 priv->dbgfs_dir, dev,
3875 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003876
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003877 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003878 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003879 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003880
3881 return -ENOMEM;
3882 }
3883
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003884 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003885 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3886 priv->dbgfs_dir,
3887 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003888
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003889 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003890 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003891 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003892
3893 return -ENOMEM;
3894 }
3895
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003896 return 0;
3897}
3898
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003899static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003900{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003901 struct stmmac_priv *priv = netdev_priv(dev);
3902
3903 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003904}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003905#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003906
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003907static const struct net_device_ops stmmac_netdev_ops = {
3908 .ndo_open = stmmac_open,
3909 .ndo_start_xmit = stmmac_xmit,
3910 .ndo_stop = stmmac_release,
3911 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003912 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003913 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003914 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003915 .ndo_tx_timeout = stmmac_tx_timeout,
3916 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003917#ifdef CONFIG_NET_POLL_CONTROLLER
3918 .ndo_poll_controller = stmmac_poll_controller,
3919#endif
3920 .ndo_set_mac_address = eth_mac_addr,
3921};
3922
3923/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003924 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003925 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003926 * Description: this function is to configure the MAC device according to
3927 * some platform parameters or the HW capability register. It prepares the
3928 * driver to use either ring or chain modes and to setup either enhanced or
3929 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003930 */
3931static int stmmac_hw_init(struct stmmac_priv *priv)
3932{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003933 struct mac_device_info *mac;
3934
3935 /* Identify the MAC HW device */
LABBE Corentinec33d712017-05-31 09:18:33 +02003936 if (priv->plat->setup) {
3937 mac = priv->plat->setup(priv);
3938 } else if (priv->plat->has_gmac) {
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003939 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003940 mac = dwmac1000_setup(priv->ioaddr,
3941 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003942 priv->plat->unicast_filter_entries,
3943 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003944 } else if (priv->plat->has_gmac4) {
3945 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3946 mac = dwmac4_setup(priv->ioaddr,
3947 priv->plat->multicast_filter_bins,
3948 priv->plat->unicast_filter_entries,
3949 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003950 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003951 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003952 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003953 if (!mac)
3954 return -ENOMEM;
3955
3956 priv->hw = mac;
3957
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003958 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003959 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3960 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003961 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003962 if (chain_mode) {
3963 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003964 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003965 priv->mode = STMMAC_CHAIN_MODE;
3966 } else {
3967 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003968 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003969 priv->mode = STMMAC_RING_MODE;
3970 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003971 }
3972
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003973 /* Get the HW capability (new GMAC newer than 3.50a) */
3974 priv->hw_cap_support = stmmac_get_hw_features(priv);
3975 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003976 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003977
3978 /* We can override some gmac/dma configuration fields: e.g.
3979 * enh_desc, tx_coe (e.g. that are passed through the
3980 * platform) with the values from the HW capability
3981 * register (if supported).
3982 */
3983 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003984 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003985 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003986
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003987 /* TXCOE doesn't work in thresh DMA mode */
3988 if (priv->plat->force_thresh_dma_mode)
3989 priv->plat->tx_coe = 0;
3990 else
3991 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3992
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003993 /* In case of GMAC4 rx_coe is from HW cap register. */
3994 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003995
3996 if (priv->dma_cap.rx_coe_type2)
3997 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3998 else if (priv->dma_cap.rx_coe_type1)
3999 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
4000
LABBE Corentin38ddc592016-11-16 20:09:39 +01004001 } else {
4002 dev_info(priv->device, "No HW DMA feature register supported\n");
4003 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004004
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004005 /* To use alternate (extended), normal or GMAC4 descriptor structures */
4006 if (priv->synopsys_id >= DWMAC_CORE_4_00)
4007 priv->hw->desc = &dwmac4_desc_ops;
4008 else
4009 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09004010
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004011 if (priv->plat->rx_coe) {
4012 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004013 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004014 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004015 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004016 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004017 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004018 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004019
4020 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004021 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004022 device_set_wakeup_capable(priv->device, 1);
4023 }
4024
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004025 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004026 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004027
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004028 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004029}
4030
4031/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004032 * stmmac_dvr_probe
4033 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00004034 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004035 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004036 * Description: this is the main probe function used to
4037 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02004038 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004039 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004040 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004041int stmmac_dvr_probe(struct device *device,
4042 struct plat_stmmacenet_data *plat_dat,
4043 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004044{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004045 struct net_device *ndev = NULL;
4046 struct stmmac_priv *priv;
Joao Pintoc22a3f42017-04-06 09:49:11 +01004047 int ret = 0;
4048 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004049
Joao Pintoc22a3f42017-04-06 09:49:11 +01004050 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4051 MTL_MAX_TX_QUEUES,
4052 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00004053 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004054 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004055
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004056 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004057
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004058 priv = netdev_priv(ndev);
4059 priv->device = device;
4060 priv->dev = ndev;
4061
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004062 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004063 priv->pause = pause;
4064 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004065 priv->ioaddr = res->addr;
4066 priv->dev->base_addr = (unsigned long)res->addr;
4067
4068 priv->dev->irq = res->irq;
4069 priv->wol_irq = res->wol_irq;
4070 priv->lpi_irq = res->lpi_irq;
4071
4072 if (res->mac)
4073 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004074
Joachim Eastwooda7a62682015-07-17 23:48:17 +02004075 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02004076
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004077 /* Verify driver arguments */
4078 stmmac_verify_args();
4079
4080 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004081 * this needs to have multiple instances
4082 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004083 if ((phyaddr >= 0) && (phyaddr <= 31))
4084 priv->plat->phy_addr = phyaddr;
4085
jpintof573c0b2017-01-09 12:35:09 +00004086 if (priv->plat->stmmac_rst)
4087 reset_control_deassert(priv->plat->stmmac_rst);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004088
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004089 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004090 ret = stmmac_hw_init(priv);
4091 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004092 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004093
Joao Pintoc22a3f42017-04-06 09:49:11 +01004094 /* Configure real RX and TX queues */
Joao Pintoc02b7a92017-04-10 11:32:14 +01004095 netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4096 netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004097
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004098 ndev->netdev_ops = &stmmac_netdev_ops;
4099
4100 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4101 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004102
4103 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
4104 ndev->hw_features |= NETIF_F_TSO;
4105 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004106 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004107 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004108 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4109 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004110#ifdef STMMAC_VLAN_TAG_USED
4111 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00004112 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004113#endif
4114 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4115
Jarod Wilson44770e12016-10-17 15:54:17 -04004116 /* MTU range: 46 - hw-specific max */
4117 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4118 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4119 ndev->max_mtu = JUMBO_LEN;
4120 else
4121 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004122 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4123 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4124 */
4125 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4126 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004127 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004128 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004129 dev_warn(priv->device,
4130 "%s: warning: maxmtu having invalid value (%d)\n",
4131 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004132
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004133 if (flow_ctrl)
4134 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4135
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004136 /* Rx Watchdog is available in the COREs newer than the 3.40.
4137 * In some case, for example on bugged HW this feature
4138 * has to be disable and this can be done by passing the
4139 * riwt_off field from the platform.
4140 */
4141 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4142 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004143 dev_info(priv->device,
4144 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004145 }
4146
Joao Pintoc22a3f42017-04-06 09:49:11 +01004147 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4148 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4149
4150 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4151 (8 * priv->plat->rx_queues_to_use));
4152 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004153
Vlad Lunguf8e96162010-11-29 22:52:52 +00004154 spin_lock_init(&priv->lock);
4155
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004156 /* If a specific clk_csr value is passed from the platform
4157 * this means that the CSR Clock Range selection cannot be
4158 * changed at run-time and it is fixed. Viceversa the driver'll try to
4159 * set the MDC clock dynamically according to the csr actual
4160 * clock input.
4161 */
4162 if (!priv->plat->clk_csr)
4163 stmmac_clk_csr_set(priv);
4164 else
4165 priv->clk_csr = priv->plat->clk_csr;
4166
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004167 stmmac_check_pcs_mode(priv);
4168
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004169 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4170 priv->hw->pcs != STMMAC_PCS_TBI &&
4171 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004172 /* MDIO bus Registration */
4173 ret = stmmac_mdio_register(ndev);
4174 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004175 dev_err(priv->device,
4176 "%s: MDIO bus (id: %d) registration failed",
4177 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004178 goto error_mdio_register;
4179 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004180 }
4181
Florian Fainelli57016592016-12-27 18:23:06 -08004182 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004183 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004184 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4185 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004186 goto error_netdev_register;
4187 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004188
Florian Fainelli57016592016-12-27 18:23:06 -08004189 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004190
Viresh Kumar6a81c262012-07-30 14:39:41 -07004191error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004192 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4193 priv->hw->pcs != STMMAC_PCS_TBI &&
4194 priv->hw->pcs != STMMAC_PCS_RTBI)
4195 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004196error_mdio_register:
Joao Pintoc22a3f42017-04-06 09:49:11 +01004197 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4198 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4199
4200 netif_napi_del(&rx_q->napi);
4201 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004202error_hw_init:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004203 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004204
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004205 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004206}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004207EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004208
4209/**
4210 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004211 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004212 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004213 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004214 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004215int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004216{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004217 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004218 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004219
LABBE Corentin38ddc592016-11-16 20:09:39 +01004220 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004221
Joao Pintoae4f0d42017-03-15 11:04:47 +00004222 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004223
LABBE Corentin270c7752017-03-23 14:40:22 +01004224 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004225 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004226 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004227 if (priv->plat->stmmac_rst)
4228 reset_control_assert(priv->plat->stmmac_rst);
4229 clk_disable_unprepare(priv->plat->pclk);
4230 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004231 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4232 priv->hw->pcs != STMMAC_PCS_TBI &&
4233 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004234 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004235 free_netdev(ndev);
4236
4237 return 0;
4238}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004239EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004240
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004241/**
4242 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004243 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004244 * Description: this is the function to suspend the device and it is called
4245 * by the platform driver to stop the network queue, release the resources,
4246 * program the PMT register (for WoL), clean and release driver resources.
4247 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004248int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004249{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004250 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004251 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004252 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004253
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004254 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004255 return 0;
4256
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004257 if (ndev->phydev)
4258 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004259
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004260 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004261
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004262 netif_device_detach(ndev);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004263 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004264
Joao Pintoc22a3f42017-04-06 09:49:11 +01004265 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004266
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004267 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004268 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004269
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004270 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004271 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004272 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004273 priv->irq_wake = 1;
4274 } else {
LABBE Corentin270c7752017-03-23 14:40:22 +01004275 priv->hw->mac->set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004276 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004277 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004278 clk_disable(priv->plat->pclk);
4279 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004280 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004281 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004282
LABBE Corentin4d869b02017-05-24 09:16:46 +02004283 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +01004284 priv->speed = SPEED_UNKNOWN;
4285 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004286 return 0;
4287}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004288EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004289
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004290/**
Joao Pinto54139cf2017-04-06 09:49:09 +01004291 * stmmac_reset_queues_param - reset queue parameters
4292 * @dev: device pointer
4293 */
4294static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4295{
4296 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01004297 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01004298 u32 queue;
4299
4300 for (queue = 0; queue < rx_cnt; queue++) {
4301 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4302
4303 rx_q->cur_rx = 0;
4304 rx_q->dirty_rx = 0;
4305 }
4306
Joao Pintoce736782017-04-06 09:49:10 +01004307 for (queue = 0; queue < tx_cnt; queue++) {
4308 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4309
4310 tx_q->cur_tx = 0;
4311 tx_q->dirty_tx = 0;
4312 }
Joao Pinto54139cf2017-04-06 09:49:09 +01004313}
4314
4315/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004316 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004317 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004318 * Description: when resume this function is invoked to setup the DMA and CORE
4319 * in a usable state.
4320 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004321int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004322{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004323 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004324 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004325 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004326
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004327 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004328 return 0;
4329
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004330 /* Power Down bit, into the PM register, is cleared
4331 * automatically as soon as a magic packet or a Wake-up frame
4332 * is received. Anyway, it's better to manually clear
4333 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004334 * from another devices (e.g. serial console).
4335 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004336 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004337 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004338 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004339 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004340 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004341 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004342 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004343 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004344 clk_enable(priv->plat->stmmac_clk);
4345 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004346 /* reset the phy so that it's ready */
4347 if (priv->mii)
4348 stmmac_mdio_reset(priv->mii);
4349 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004350
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004351 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004352
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004353 spin_lock_irqsave(&priv->lock, flags);
4354
Joao Pinto54139cf2017-04-06 09:49:09 +01004355 stmmac_reset_queues_param(priv);
4356
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004357 /* reset private mss value to force mss context settings at
4358 * next tso xmit (only used for gmac4).
4359 */
4360 priv->mss = 0;
4361
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004362 stmmac_clear_descriptors(priv);
4363
Huacai Chenfe1319292014-12-19 22:38:18 +08004364 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01004365 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004366 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004367
Joao Pintoc22a3f42017-04-06 09:49:11 +01004368 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004369
Joao Pintoc22a3f42017-04-06 09:49:11 +01004370 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004371
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004372 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004373
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004374 if (ndev->phydev)
4375 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004376
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004377 return 0;
4378}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004379EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004380
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004381#ifndef MODULE
4382static int __init stmmac_cmdline_opt(char *str)
4383{
4384 char *opt;
4385
4386 if (!str || !*str)
4387 return -EINVAL;
4388 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004389 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004390 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004391 goto err;
4392 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004393 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004394 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004395 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004396 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004397 goto err;
4398 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004399 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004400 goto err;
4401 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004402 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004403 goto err;
4404 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004405 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004406 goto err;
4407 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004408 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004409 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004410 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004411 if (kstrtoint(opt + 10, 0, &eee_timer))
4412 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004413 } else if (!strncmp(opt, "chain_mode:", 11)) {
4414 if (kstrtoint(opt + 11, 0, &chain_mode))
4415 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004416 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004417 }
4418 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004419
4420err:
4421 pr_err("%s: ERROR broken module parameter conversion", __func__);
4422 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004423}
4424
4425__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004426#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004427
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004428static int __init stmmac_init(void)
4429{
4430#ifdef CONFIG_DEBUG_FS
4431 /* Create debugfs main directory if it doesn't exist yet */
4432 if (!stmmac_fs_dir) {
4433 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4434
4435 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4436 pr_err("ERROR %s, debugfs create directory failed\n",
4437 STMMAC_RESOURCE_NAME);
4438
4439 return -ENOMEM;
4440 }
4441 }
4442#endif
4443
4444 return 0;
4445}
4446
4447static void __exit stmmac_exit(void)
4448{
4449#ifdef CONFIG_DEBUG_FS
4450 debugfs_remove_recursive(stmmac_fs_dir);
4451#endif
4452}
4453
4454module_init(stmmac_init)
4455module_exit(stmmac_exit)
4456
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004457MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4458MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4459MODULE_LICENSE("GPL");