blob: 791094c33535d845bd68c09cf1ac4e651ec4b8a6 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volam40263822014-02-12 16:09:07 +05302 * Copyright (C) 2005 - 2014 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000022static struct be_cmd_priv_map cmd_priv_map[] = {
23 {
24 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
25 CMD_SUBSYSTEM_ETH,
26 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
27 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
28 },
29 {
30 OPCODE_COMMON_GET_FLOW_CONTROL,
31 CMD_SUBSYSTEM_COMMON,
32 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
33 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
34 },
35 {
36 OPCODE_COMMON_SET_FLOW_CONTROL,
37 CMD_SUBSYSTEM_COMMON,
38 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
39 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
40 },
41 {
42 OPCODE_ETH_GET_PPORT_STATS,
43 CMD_SUBSYSTEM_ETH,
44 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
45 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
46 },
47 {
48 OPCODE_COMMON_GET_PHY_DETAILS,
49 CMD_SUBSYSTEM_COMMON,
50 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
51 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
52 }
53};
54
Sathya Perlaa2cc4e02014-05-09 13:29:14 +053055static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000056{
57 int i;
58 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
59 u32 cmd_privileges = adapter->cmd_privileges;
60
61 for (i = 0; i < num_entries; i++)
62 if (opcode == cmd_priv_map[i].opcode &&
63 subsystem == cmd_priv_map[i].subsystem)
64 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
65 return false;
66
67 return true;
68}
69
Somnath Kotur3de09452011-09-30 07:25:05 +000070static inline void *embedded_payload(struct be_mcc_wrb *wrb)
71{
72 return wrb->payload.embedded_payload;
73}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000074
Sathya Perla8788fdc2009-07-27 22:52:03 +000075static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000076{
Sathya Perla8788fdc2009-07-27 22:52:03 +000077 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000078 u32 val = 0;
79
Sathya Perla6589ade2011-11-10 19:18:00 +000080 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000081 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000082
Sathya Perla5fb379e2009-06-18 00:02:59 +000083 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
84 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000085
86 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000087 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000088}
89
90/* To check if valid bit is set, check the entire word as we don't know
91 * the endianness of the data (old entry is host endian while a new entry is
92 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000093static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000094{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000095 u32 flags;
96
Sathya Perla5fb379e2009-06-18 00:02:59 +000097 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000098 flags = le32_to_cpu(compl->flags);
99 if (flags & CQE_FLAGS_VALID_MASK) {
100 compl->flags = flags;
101 return true;
102 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000103 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000104 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000105}
106
107/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000108static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000109{
110 compl->flags = 0;
111}
112
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000113static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
114{
115 unsigned long addr;
116
117 addr = tag1;
118 addr = ((addr << 16) << 16) | tag0;
119 return (void *)addr;
120}
121
Kalesh AP4c600052014-05-30 19:06:26 +0530122static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
123{
124 if (base_status == MCC_STATUS_NOT_SUPPORTED ||
125 base_status == MCC_STATUS_ILLEGAL_REQUEST ||
126 addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
127 (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
128 (base_status == MCC_STATUS_ILLEGAL_FIELD ||
129 addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
130 return true;
131 else
132 return false;
133}
134
Sathya Perla559b6332014-05-30 19:06:27 +0530135/* Place holder for all the async MCC cmds wherein the caller is not in a busy
136 * loop (has not issued be_mcc_notify_wait())
137 */
138static void be_async_cmd_process(struct be_adapter *adapter,
139 struct be_mcc_compl *compl,
140 struct be_cmd_resp_hdr *resp_hdr)
141{
142 enum mcc_base_status base_status = base_status(compl->status);
143 u8 opcode = 0, subsystem = 0;
144
145 if (resp_hdr) {
146 opcode = resp_hdr->opcode;
147 subsystem = resp_hdr->subsystem;
148 }
149
150 if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
151 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
152 complete(&adapter->et_cmd_compl);
153 return;
154 }
155
156 if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
157 opcode == OPCODE_COMMON_WRITE_OBJECT) &&
158 subsystem == CMD_SUBSYSTEM_COMMON) {
159 adapter->flash_status = compl->status;
160 complete(&adapter->et_cmd_compl);
161 return;
162 }
163
164 if ((opcode == OPCODE_ETH_GET_STATISTICS ||
165 opcode == OPCODE_ETH_GET_PPORT_STATS) &&
166 subsystem == CMD_SUBSYSTEM_ETH &&
167 base_status == MCC_STATUS_SUCCESS) {
168 be_parse_stats(adapter);
169 adapter->stats_cmd_sent = false;
170 return;
171 }
172
173 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
174 subsystem == CMD_SUBSYSTEM_COMMON) {
175 if (base_status == MCC_STATUS_SUCCESS) {
176 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
177 (void *)resp_hdr;
178 adapter->drv_stats.be_on_die_temperature =
179 resp->on_die_temperature;
180 } else {
181 adapter->be_get_temp_freq = 0;
182 }
183 return;
184 }
185}
186
Sathya Perla8788fdc2009-07-27 22:52:03 +0000187static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000188 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000189{
Kalesh AP4c600052014-05-30 19:06:26 +0530190 enum mcc_base_status base_status;
191 enum mcc_addl_status addl_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000192 struct be_cmd_resp_hdr *resp_hdr;
193 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000194
195 /* Just swap the status to host endian; mcc tag is opaquely copied
196 * from mcc_wrb */
197 be_dws_le_to_cpu(compl, 4);
198
Kalesh AP4c600052014-05-30 19:06:26 +0530199 base_status = base_status(compl->status);
200 addl_status = addl_status(compl->status);
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +0530201
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000202 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000203 if (resp_hdr) {
204 opcode = resp_hdr->opcode;
205 subsystem = resp_hdr->subsystem;
206 }
207
Sathya Perla559b6332014-05-30 19:06:27 +0530208 be_async_cmd_process(adapter, compl, resp_hdr);
Suresh Reddy5eeff632014-01-06 13:02:24 +0530209
Sathya Perla559b6332014-05-30 19:06:27 +0530210 if (base_status != MCC_STATUS_SUCCESS &&
211 !be_skip_err_log(opcode, base_status, addl_status)) {
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +0530212
Kalesh AP4c600052014-05-30 19:06:26 +0530213 if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000214 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000215 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000216 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000217 } else {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000218 dev_err(&adapter->pdev->dev,
219 "opcode %d-%d failed:status %d-%d\n",
Kalesh AP4c600052014-05-30 19:06:26 +0530220 opcode, subsystem, base_status, addl_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000221 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000222 }
Kalesh AP4c600052014-05-30 19:06:26 +0530223 return compl->status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000224}
225
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000226/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000227static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530228 struct be_mcc_compl *compl)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000229{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530230 struct be_async_event_link_state *evt =
231 (struct be_async_event_link_state *)compl;
232
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000233 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000234 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000235
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530236 /* On BEx the FW does not send a separate link status
237 * notification for physical and logical link.
238 * On other chips just process the logical link
239 * status notification
240 */
241 if (!BEx_chip(adapter) &&
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000242 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
243 return;
244
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000245 /* For the initial link status do not rely on the ASYNC event as
246 * it may not be received in some cases.
247 */
248 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530249 be_link_status_update(adapter,
250 evt->port_link_status & LINK_STATUS_MASK);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000251}
252
Somnath Koturcc4ce022010-10-21 07:11:14 -0700253/* Grp5 CoS Priority evt */
254static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530255 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700256{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530257 struct be_async_event_grp5_cos_priority *evt =
258 (struct be_async_event_grp5_cos_priority *)compl;
259
Somnath Koturcc4ce022010-10-21 07:11:14 -0700260 if (evt->valid) {
261 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000262 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700263 adapter->recommended_prio =
264 evt->reco_default_priority << VLAN_PRIO_SHIFT;
265 }
266}
267
Sathya Perla323ff712012-09-28 04:39:43 +0000268/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700269static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530270 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700271{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530272 struct be_async_event_grp5_qos_link_speed *evt =
273 (struct be_async_event_grp5_qos_link_speed *)compl;
274
Sathya Perla323ff712012-09-28 04:39:43 +0000275 if (adapter->phy.link_speed >= 0 &&
276 evt->physical_port == adapter->port_num)
277 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700278}
279
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000280/*Grp5 PVID evt*/
281static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530282 struct be_mcc_compl *compl)
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000283{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530284 struct be_async_event_grp5_pvid_state *evt =
285 (struct be_async_event_grp5_pvid_state *)compl;
286
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530287 if (evt->enabled) {
Somnath Kotur939cf302011-08-18 21:51:49 -0700288 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530289 dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
290 } else {
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000291 adapter->pvid = 0;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530292 }
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000293}
294
Somnath Koturcc4ce022010-10-21 07:11:14 -0700295static void be_async_grp5_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530296 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700297{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530298 u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
299 ASYNC_EVENT_TYPE_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700300
301 switch (event_type) {
302 case ASYNC_EVENT_COS_PRIORITY:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530303 be_async_grp5_cos_priority_process(adapter, compl);
304 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700305 case ASYNC_EVENT_QOS_SPEED:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530306 be_async_grp5_qos_speed_process(adapter, compl);
307 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000308 case ASYNC_EVENT_PVID_STATE:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530309 be_async_grp5_pvid_state_process(adapter, compl);
310 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700311 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530312 dev_warn(&adapter->pdev->dev, "Unknown grp5 event 0x%x!\n",
313 event_type);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700314 break;
315 }
316}
317
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000318static void be_async_dbg_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530319 struct be_mcc_compl *cmp)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000320{
321 u8 event_type = 0;
322 struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
323
Sathya Perla3acf19d2014-05-30 19:06:28 +0530324 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
325 ASYNC_EVENT_TYPE_MASK;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000326
327 switch (event_type) {
328 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
329 if (evt->valid)
330 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
331 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
332 break;
333 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530334 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
335 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000336 break;
337 }
338}
339
Sathya Perla3acf19d2014-05-30 19:06:28 +0530340static inline bool is_link_state_evt(u32 flags)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000341{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530342 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
343 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000344}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000345
Sathya Perla3acf19d2014-05-30 19:06:28 +0530346static inline bool is_grp5_evt(u32 flags)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700347{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530348 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
349 ASYNC_EVENT_CODE_GRP_5;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700350}
351
Sathya Perla3acf19d2014-05-30 19:06:28 +0530352static inline bool is_dbg_evt(u32 flags)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000353{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530354 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
355 ASYNC_EVENT_CODE_QNQ;
356}
357
358static void be_mcc_event_process(struct be_adapter *adapter,
359 struct be_mcc_compl *compl)
360{
361 if (is_link_state_evt(compl->flags))
362 be_async_link_state_process(adapter, compl);
363 else if (is_grp5_evt(compl->flags))
364 be_async_grp5_evt_process(adapter, compl);
365 else if (is_dbg_evt(compl->flags))
366 be_async_dbg_evt_process(adapter, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000367}
368
Sathya Perlaefd2e402009-07-27 22:53:10 +0000369static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000370{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000371 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000372 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000373
374 if (be_mcc_compl_is_new(compl)) {
375 queue_tail_inc(mcc_cq);
376 return compl;
377 }
378 return NULL;
379}
380
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000381void be_async_mcc_enable(struct be_adapter *adapter)
382{
383 spin_lock_bh(&adapter->mcc_cq_lock);
384
385 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
386 adapter->mcc_obj.rearm_cq = true;
387
388 spin_unlock_bh(&adapter->mcc_cq_lock);
389}
390
391void be_async_mcc_disable(struct be_adapter *adapter)
392{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000393 spin_lock_bh(&adapter->mcc_cq_lock);
394
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000395 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000396 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
397
398 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000399}
400
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000401int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000402{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000403 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000404 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000405 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000406
Amerigo Wang072a9c42012-08-24 21:41:11 +0000407 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla3acf19d2014-05-30 19:06:28 +0530408
Sathya Perla8788fdc2009-07-27 22:52:03 +0000409 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000410 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530411 be_mcc_event_process(adapter, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700412 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530413 status = be_mcc_compl_process(adapter, compl);
414 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000415 }
416 be_mcc_compl_use(compl);
417 num++;
418 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700419
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000420 if (num)
421 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
422
Amerigo Wang072a9c42012-08-24 21:41:11 +0000423 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000424 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000425}
426
Sathya Perla6ac7b682009-06-18 00:05:54 +0000427/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700428static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000429{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700430#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000431 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800432 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700433
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800434 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000435 if (be_error(adapter))
436 return -EIO;
437
Amerigo Wang072a9c42012-08-24 21:41:11 +0000438 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000439 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000440 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800441
442 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000443 break;
444 udelay(100);
445 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700446 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000447 dev_err(&adapter->pdev->dev, "FW not responding\n");
448 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000449 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700450 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800451 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000452}
453
454/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700455static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000456{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000457 int status;
458 struct be_mcc_wrb *wrb;
459 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
460 u16 index = mcc_obj->q.head;
461 struct be_cmd_resp_hdr *resp;
462
463 index_dec(&index, mcc_obj->q.len);
464 wrb = queue_index_node(&mcc_obj->q, index);
465
466 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
467
Sathya Perla8788fdc2009-07-27 22:52:03 +0000468 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000469
470 status = be_mcc_wait_compl(adapter);
471 if (status == -EIO)
472 goto out;
473
Kalesh AP4c600052014-05-30 19:06:26 +0530474 status = (resp->base_status |
475 ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
476 CQE_ADDL_STATUS_SHIFT));
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000477out:
478 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000479}
480
Sathya Perla5f0b8492009-07-27 22:52:56 +0000481static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700482{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000483 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700484 u32 ready;
485
486 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000487 if (be_error(adapter))
488 return -EIO;
489
Sathya Perlacf588472010-02-14 21:22:01 +0000490 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000491 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000492 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000493
494 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700495 if (ready)
496 break;
497
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000498 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000499 dev_err(&adapter->pdev->dev, "FW not responding\n");
500 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000501 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700502 return -1;
503 }
504
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000505 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000506 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700507 } while (true);
508
509 return 0;
510}
511
512/*
513 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000514 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700515 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700516static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700517{
518 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700519 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000520 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
521 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700522 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000523 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700524
Sathya Perlacf588472010-02-14 21:22:01 +0000525 /* wait for ready to be set */
526 status = be_mbox_db_ready_wait(adapter, db);
527 if (status != 0)
528 return status;
529
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700530 val |= MPU_MAILBOX_DB_HI_MASK;
531 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
532 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
533 iowrite32(val, db);
534
535 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000536 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700537 if (status != 0)
538 return status;
539
540 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700541 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
542 val |= (u32)(mbox_mem->dma >> 4) << 2;
543 iowrite32(val, db);
544
Sathya Perla5f0b8492009-07-27 22:52:56 +0000545 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700546 if (status != 0)
547 return status;
548
Sathya Perla5fb379e2009-06-18 00:02:59 +0000549 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000550 if (be_mcc_compl_is_new(compl)) {
551 status = be_mcc_compl_process(adapter, &mbox->compl);
552 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000553 if (status)
554 return status;
555 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000556 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700557 return -1;
558 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000559 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700560}
561
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000562static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700563{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000564 u32 sem;
565
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000566 if (BEx_chip(adapter))
567 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700568 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000569 pci_read_config_dword(adapter->pdev,
570 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
571
572 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700573}
574
Gavin Shan87f20c22013-10-29 17:30:57 +0800575static int lancer_wait_ready(struct be_adapter *adapter)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000576{
577#define SLIPORT_READY_TIMEOUT 30
578 u32 sliport_status;
579 int status = 0, i;
580
581 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
582 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
583 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
584 break;
585
586 msleep(1000);
587 }
588
589 if (i == SLIPORT_READY_TIMEOUT)
590 status = -1;
591
592 return status;
593}
594
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000595static bool lancer_provisioning_error(struct be_adapter *adapter)
596{
597 u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
598 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
599 if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530600 sliport_err1 = ioread32(adapter->db + SLIPORT_ERROR1_OFFSET);
601 sliport_err2 = ioread32(adapter->db + SLIPORT_ERROR2_OFFSET);
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000602
603 if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
604 sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
605 return true;
606 }
607 return false;
608}
609
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000610int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
611{
612 int status;
613 u32 sliport_status, err, reset_needed;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000614 bool resource_error;
615
616 resource_error = lancer_provisioning_error(adapter);
617 if (resource_error)
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000618 return -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000619
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000620 status = lancer_wait_ready(adapter);
621 if (!status) {
622 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
623 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
624 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
625 if (err && reset_needed) {
626 iowrite32(SLI_PORT_CONTROL_IP_MASK,
627 adapter->db + SLIPORT_CONTROL_OFFSET);
628
629 /* check adapter has corrected the error */
630 status = lancer_wait_ready(adapter);
631 sliport_status = ioread32(adapter->db +
632 SLIPORT_STATUS_OFFSET);
633 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
634 SLIPORT_STATUS_RN_MASK);
635 if (status || sliport_status)
636 status = -1;
637 } else if (err || reset_needed) {
638 status = -1;
639 }
640 }
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000641 /* Stop error recovery if error is not recoverable.
642 * No resource error is temporary errors and will go away
643 * when PF provisions resources.
644 */
645 resource_error = lancer_provisioning_error(adapter);
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000646 if (resource_error)
647 status = -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000648
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000649 return status;
650}
651
652int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700653{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000654 u16 stage;
655 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000656 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700657
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000658 if (lancer_chip(adapter)) {
659 status = lancer_wait_ready(adapter);
660 return status;
661 }
662
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000663 do {
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000664 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000665 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000666 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000667
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530668 dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000669 if (msleep_interruptible(2000)) {
670 dev_err(dev, "Waiting for POST aborted\n");
671 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000672 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000673 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000674 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700675
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000676 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000677 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700678}
679
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700680
681static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
682{
683 return &wrb->payload.sgl[0];
684}
685
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530686static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
Sathya Perlabea50982013-08-27 16:57:33 +0530687{
688 wrb->tag0 = addr & 0xFFFFFFFF;
689 wrb->tag1 = upper_32_bits(addr);
690}
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700691
692/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000693/* mem will be NULL for embedded commands */
694static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530695 u8 subsystem, u8 opcode, int cmd_len,
696 struct be_mcc_wrb *wrb,
697 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700698{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000699 struct be_sge *sge;
700
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700701 req_hdr->opcode = opcode;
702 req_hdr->subsystem = subsystem;
703 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000704 req_hdr->version = 0;
Sathya Perlabea50982013-08-27 16:57:33 +0530705 fill_wrb_tags(wrb, (ulong) req_hdr);
Somnath Kotur106df1e2011-10-27 07:12:13 +0000706 wrb->payload_length = cmd_len;
707 if (mem) {
708 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
709 MCC_WRB_SGE_CNT_SHIFT;
710 sge = nonembedded_sgl(wrb);
711 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
712 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
713 sge->len = cpu_to_le32(mem->size);
714 } else
715 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
716 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700717}
718
719static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530720 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700721{
722 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
723 u64 dma = (u64)mem->dma;
724
725 for (i = 0; i < buf_pages; i++) {
726 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
727 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
728 dma += PAGE_SIZE_4K;
729 }
730}
731
Sathya Perlab31c50a2009-09-17 10:30:13 -0700732static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700733{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700734 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
735 struct be_mcc_wrb *wrb
736 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
737 memset(wrb, 0, sizeof(*wrb));
738 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700739}
740
Sathya Perlab31c50a2009-09-17 10:30:13 -0700741static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000742{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700743 struct be_queue_info *mccq = &adapter->mcc_obj.q;
744 struct be_mcc_wrb *wrb;
745
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000746 if (!mccq->created)
747 return NULL;
748
Vasundhara Volam4d277122013-04-21 23:28:15 +0000749 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000750 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000751
Sathya Perlab31c50a2009-09-17 10:30:13 -0700752 wrb = queue_head_node(mccq);
753 queue_head_inc(mccq);
754 atomic_inc(&mccq->used);
755 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000756 return wrb;
757}
758
Sathya Perlabea50982013-08-27 16:57:33 +0530759static bool use_mcc(struct be_adapter *adapter)
760{
761 return adapter->mcc_obj.q.created;
762}
763
764/* Must be used only in process context */
765static int be_cmd_lock(struct be_adapter *adapter)
766{
767 if (use_mcc(adapter)) {
768 spin_lock_bh(&adapter->mcc_lock);
769 return 0;
770 } else {
771 return mutex_lock_interruptible(&adapter->mbox_lock);
772 }
773}
774
775/* Must be used only in process context */
776static void be_cmd_unlock(struct be_adapter *adapter)
777{
778 if (use_mcc(adapter))
779 spin_unlock_bh(&adapter->mcc_lock);
780 else
781 return mutex_unlock(&adapter->mbox_lock);
782}
783
784static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
785 struct be_mcc_wrb *wrb)
786{
787 struct be_mcc_wrb *dest_wrb;
788
789 if (use_mcc(adapter)) {
790 dest_wrb = wrb_from_mccq(adapter);
791 if (!dest_wrb)
792 return NULL;
793 } else {
794 dest_wrb = wrb_from_mbox(adapter);
795 }
796
797 memcpy(dest_wrb, wrb, sizeof(*wrb));
798 if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
799 fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
800
801 return dest_wrb;
802}
803
804/* Must be used only in process context */
805static int be_cmd_notify_wait(struct be_adapter *adapter,
806 struct be_mcc_wrb *wrb)
807{
808 struct be_mcc_wrb *dest_wrb;
809 int status;
810
811 status = be_cmd_lock(adapter);
812 if (status)
813 return status;
814
815 dest_wrb = be_cmd_copy(adapter, wrb);
816 if (!dest_wrb)
817 return -EBUSY;
818
819 if (use_mcc(adapter))
820 status = be_mcc_notify_wait(adapter);
821 else
822 status = be_mbox_notify_wait(adapter);
823
824 if (!status)
825 memcpy(wrb, dest_wrb, sizeof(*wrb));
826
827 be_cmd_unlock(adapter);
828 return status;
829}
830
Sathya Perla2243e2e2009-11-22 22:02:03 +0000831/* Tell fw we're about to start firing cmds by writing a
832 * special pattern across the wrb hdr; uses mbox
833 */
834int be_cmd_fw_init(struct be_adapter *adapter)
835{
836 u8 *wrb;
837 int status;
838
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000839 if (lancer_chip(adapter))
840 return 0;
841
Ivan Vecera29849612010-12-14 05:43:19 +0000842 if (mutex_lock_interruptible(&adapter->mbox_lock))
843 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000844
845 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000846 *wrb++ = 0xFF;
847 *wrb++ = 0x12;
848 *wrb++ = 0x34;
849 *wrb++ = 0xFF;
850 *wrb++ = 0xFF;
851 *wrb++ = 0x56;
852 *wrb++ = 0x78;
853 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000854
855 status = be_mbox_notify_wait(adapter);
856
Ivan Vecera29849612010-12-14 05:43:19 +0000857 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000858 return status;
859}
860
861/* Tell fw we're done with firing cmds by writing a
862 * special pattern across the wrb hdr; uses mbox
863 */
864int be_cmd_fw_clean(struct be_adapter *adapter)
865{
866 u8 *wrb;
867 int status;
868
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000869 if (lancer_chip(adapter))
870 return 0;
871
Ivan Vecera29849612010-12-14 05:43:19 +0000872 if (mutex_lock_interruptible(&adapter->mbox_lock))
873 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000874
875 wrb = (u8 *)wrb_from_mbox(adapter);
876 *wrb++ = 0xFF;
877 *wrb++ = 0xAA;
878 *wrb++ = 0xBB;
879 *wrb++ = 0xFF;
880 *wrb++ = 0xFF;
881 *wrb++ = 0xCC;
882 *wrb++ = 0xDD;
883 *wrb = 0xFF;
884
885 status = be_mbox_notify_wait(adapter);
886
Ivan Vecera29849612010-12-14 05:43:19 +0000887 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000888 return status;
889}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000890
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530891int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700892{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700893 struct be_mcc_wrb *wrb;
894 struct be_cmd_req_eq_create *req;
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530895 struct be_dma_mem *q_mem = &eqo->q.dma_mem;
896 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700897
Ivan Vecera29849612010-12-14 05:43:19 +0000898 if (mutex_lock_interruptible(&adapter->mbox_lock))
899 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700900
901 wrb = wrb_from_mbox(adapter);
902 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700903
Somnath Kotur106df1e2011-10-27 07:12:13 +0000904 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530905 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
906 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700907
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530908 /* Support for EQ_CREATEv2 available only SH-R onwards */
909 if (!(BEx_chip(adapter) || lancer_chip(adapter)))
910 ver = 2;
911
912 req->hdr.version = ver;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700913 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
914
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700915 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
916 /* 4byte eqe*/
917 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
918 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530919 __ilog2_u32(eqo->q.len / 256));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700920 be_dws_cpu_to_le(req->context, sizeof(req->context));
921
922 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
923
Sathya Perlab31c50a2009-09-17 10:30:13 -0700924 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700925 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700926 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530927 eqo->q.id = le16_to_cpu(resp->eq_id);
928 eqo->msix_idx =
929 (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
930 eqo->q.created = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700931 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700932
Ivan Vecera29849612010-12-14 05:43:19 +0000933 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700934 return status;
935}
936
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000937/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000938int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000939 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700940{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700941 struct be_mcc_wrb *wrb;
942 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700943 int status;
944
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000945 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700946
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000947 wrb = wrb_from_mccq(adapter);
948 if (!wrb) {
949 status = -EBUSY;
950 goto err;
951 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700952 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700953
Somnath Kotur106df1e2011-10-27 07:12:13 +0000954 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530955 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
956 NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000957 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700958 if (permanent) {
959 req->permanent = 1;
960 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700961 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000962 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700963 req->permanent = 0;
964 }
965
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000966 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700967 if (!status) {
968 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700969 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700970 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700971
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000972err:
973 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700974 return status;
975}
976
Sathya Perlab31c50a2009-09-17 10:30:13 -0700977/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000978int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530979 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700980{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700981 struct be_mcc_wrb *wrb;
982 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700983 int status;
984
Sathya Perlab31c50a2009-09-17 10:30:13 -0700985 spin_lock_bh(&adapter->mcc_lock);
986
987 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000988 if (!wrb) {
989 status = -EBUSY;
990 goto err;
991 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700992 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700993
Somnath Kotur106df1e2011-10-27 07:12:13 +0000994 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530995 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
996 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700997
Ajit Khapardef8617e02011-02-11 13:36:37 +0000998 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700999 req->if_id = cpu_to_le32(if_id);
1000 memcpy(req->mac_address, mac_addr, ETH_ALEN);
1001
Sathya Perlab31c50a2009-09-17 10:30:13 -07001002 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001003 if (!status) {
1004 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
1005 *pmac_id = le32_to_cpu(resp->pmac_id);
1006 }
1007
Sathya Perla713d03942009-11-22 22:02:45 +00001008err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001009 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +00001010
1011 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
1012 status = -EPERM;
1013
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001014 return status;
1015}
1016
Sathya Perlab31c50a2009-09-17 10:30:13 -07001017/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001018int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001019{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001020 struct be_mcc_wrb *wrb;
1021 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001022 int status;
1023
Sathya Perla30128032011-11-10 19:17:57 +00001024 if (pmac_id == -1)
1025 return 0;
1026
Sathya Perlab31c50a2009-09-17 10:30:13 -07001027 spin_lock_bh(&adapter->mcc_lock);
1028
1029 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001030 if (!wrb) {
1031 status = -EBUSY;
1032 goto err;
1033 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001034 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001035
Somnath Kotur106df1e2011-10-27 07:12:13 +00001036 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1037 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001038
Ajit Khapardef8617e02011-02-11 13:36:37 +00001039 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001040 req->if_id = cpu_to_le32(if_id);
1041 req->pmac_id = cpu_to_le32(pmac_id);
1042
Sathya Perlab31c50a2009-09-17 10:30:13 -07001043 status = be_mcc_notify_wait(adapter);
1044
Sathya Perla713d03942009-11-22 22:02:45 +00001045err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001046 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001047 return status;
1048}
1049
Sathya Perlab31c50a2009-09-17 10:30:13 -07001050/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001051int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301052 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001053{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001054 struct be_mcc_wrb *wrb;
1055 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001056 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001057 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001058 int status;
1059
Ivan Vecera29849612010-12-14 05:43:19 +00001060 if (mutex_lock_interruptible(&adapter->mbox_lock))
1061 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001062
1063 wrb = wrb_from_mbox(adapter);
1064 req = embedded_payload(wrb);
1065 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001066
Somnath Kotur106df1e2011-10-27 07:12:13 +00001067 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301068 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
1069 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001070
1071 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001072
1073 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001074 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301075 coalesce_wm);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001076 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301077 ctxt, no_delay);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001078 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301079 __ilog2_u32(cq->len / 256));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001080 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001081 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
1082 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001083 } else {
1084 req->hdr.version = 2;
1085 req->page_size = 1; /* 1 for 4K */
Ajit Khaparde09e83a92013-11-22 12:51:20 -06001086
1087 /* coalesce-wm field in this cmd is not relevant to Lancer.
1088 * Lancer uses COMMON_MODIFY_CQ to set this field
1089 */
1090 if (!lancer_chip(adapter))
1091 AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
1092 ctxt, coalesce_wm);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001093 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301094 no_delay);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001095 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301096 __ilog2_u32(cq->len / 256));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001097 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301098 AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
1099 AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001100 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001101
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001102 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1103
1104 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1105
Sathya Perlab31c50a2009-09-17 10:30:13 -07001106 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001107 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -07001108 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001109 cq->id = le16_to_cpu(resp->cq_id);
1110 cq->created = true;
1111 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001112
Ivan Vecera29849612010-12-14 05:43:19 +00001113 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001114
1115 return status;
1116}
1117
1118static u32 be_encoded_q_len(int q_len)
1119{
1120 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
1121 if (len_encoded == 16)
1122 len_encoded = 0;
1123 return len_encoded;
1124}
1125
Jingoo Han4188e7d2013-08-05 18:02:02 +09001126static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301127 struct be_queue_info *mccq,
1128 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001129{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001130 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001131 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001132 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001133 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001134 int status;
1135
Ivan Vecera29849612010-12-14 05:43:19 +00001136 if (mutex_lock_interruptible(&adapter->mbox_lock))
1137 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001138
1139 wrb = wrb_from_mbox(adapter);
1140 req = embedded_payload(wrb);
1141 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001142
Somnath Kotur106df1e2011-10-27 07:12:13 +00001143 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301144 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
1145 NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001146
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001147 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301148 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001149 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1150 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301151 be_encoded_q_len(mccq->len));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001152 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301153 } else {
1154 req->hdr.version = 1;
1155 req->cq_id = cpu_to_le16(cq->id);
1156
1157 AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
1158 be_encoded_q_len(mccq->len));
1159 AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
1160 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
1161 ctxt, cq->id);
1162 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
1163 ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001164 }
1165
Somnath Koturcc4ce022010-10-21 07:11:14 -07001166 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001167 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Ajit Khapardebc0c3402013-04-24 11:52:50 +00001168 req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001169 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1170
1171 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1172
Sathya Perlab31c50a2009-09-17 10:30:13 -07001173 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001174 if (!status) {
1175 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1176 mccq->id = le16_to_cpu(resp->id);
1177 mccq->created = true;
1178 }
Ivan Vecera29849612010-12-14 05:43:19 +00001179 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001180
1181 return status;
1182}
1183
Jingoo Han4188e7d2013-08-05 18:02:02 +09001184static int be_cmd_mccq_org_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301185 struct be_queue_info *mccq,
1186 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001187{
1188 struct be_mcc_wrb *wrb;
1189 struct be_cmd_req_mcc_create *req;
1190 struct be_dma_mem *q_mem = &mccq->dma_mem;
1191 void *ctxt;
1192 int status;
1193
1194 if (mutex_lock_interruptible(&adapter->mbox_lock))
1195 return -1;
1196
1197 wrb = wrb_from_mbox(adapter);
1198 req = embedded_payload(wrb);
1199 ctxt = &req->context;
1200
Somnath Kotur106df1e2011-10-27 07:12:13 +00001201 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301202 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
1203 NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001204
1205 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1206
1207 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1208 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301209 be_encoded_q_len(mccq->len));
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001210 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1211
1212 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1213
1214 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1215
1216 status = be_mbox_notify_wait(adapter);
1217 if (!status) {
1218 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1219 mccq->id = le16_to_cpu(resp->id);
1220 mccq->created = true;
1221 }
1222
1223 mutex_unlock(&adapter->mbox_lock);
1224 return status;
1225}
1226
1227int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301228 struct be_queue_info *mccq, struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001229{
1230 int status;
1231
1232 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301233 if (status && BEx_chip(adapter)) {
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001234 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1235 "or newer to avoid conflicting priorities between NIC "
1236 "and FCoE traffic");
1237 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1238 }
1239 return status;
1240}
1241
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001242int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001243{
Sathya Perla77071332013-08-27 16:57:34 +05301244 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001245 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001246 struct be_queue_info *txq = &txo->q;
1247 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001248 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001249 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001250
Sathya Perla77071332013-08-27 16:57:34 +05301251 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001252 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301253 OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001254
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001255 if (lancer_chip(adapter)) {
1256 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001257 } else if (BEx_chip(adapter)) {
1258 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1259 req->hdr.version = 2;
1260 } else { /* For SH */
1261 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001262 }
1263
Vasundhara Volam81b02652013-10-01 15:59:57 +05301264 if (req->hdr.version > 0)
1265 req->if_id = cpu_to_le16(adapter->if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001266 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1267 req->ulp_num = BE_ULP1_NUM;
1268 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001269 req->cq_id = cpu_to_le16(cq->id);
1270 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001271 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001272 ver = req->hdr.version;
1273
Sathya Perla77071332013-08-27 16:57:34 +05301274 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001275 if (!status) {
Sathya Perla77071332013-08-27 16:57:34 +05301276 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001277 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001278 if (ver == 2)
1279 txo->db_offset = le32_to_cpu(resp->db_offset);
1280 else
1281 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001282 txq->created = true;
1283 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001284
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001285 return status;
1286}
1287
Sathya Perla482c9e72011-06-29 23:33:17 +00001288/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001289int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301290 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
1291 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001292{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001293 struct be_mcc_wrb *wrb;
1294 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001295 struct be_dma_mem *q_mem = &rxq->dma_mem;
1296 int status;
1297
Sathya Perla482c9e72011-06-29 23:33:17 +00001298 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001299
Sathya Perla482c9e72011-06-29 23:33:17 +00001300 wrb = wrb_from_mccq(adapter);
1301 if (!wrb) {
1302 status = -EBUSY;
1303 goto err;
1304 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001305 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001306
Somnath Kotur106df1e2011-10-27 07:12:13 +00001307 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301308 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001309
1310 req->cq_id = cpu_to_le16(cq_id);
1311 req->frag_size = fls(frag_size) - 1;
1312 req->num_pages = 2;
1313 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1314 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001315 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001316 req->rss_queue = cpu_to_le32(rss);
1317
Sathya Perla482c9e72011-06-29 23:33:17 +00001318 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001319 if (!status) {
1320 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1321 rxq->id = le16_to_cpu(resp->id);
1322 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001323 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001324 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001325
Sathya Perla482c9e72011-06-29 23:33:17 +00001326err:
1327 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001328 return status;
1329}
1330
Sathya Perlab31c50a2009-09-17 10:30:13 -07001331/* Generic destroyer function for all types of queues
1332 * Uses Mbox
1333 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001334int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301335 int queue_type)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001336{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001337 struct be_mcc_wrb *wrb;
1338 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001339 u8 subsys = 0, opcode = 0;
1340 int status;
1341
Ivan Vecera29849612010-12-14 05:43:19 +00001342 if (mutex_lock_interruptible(&adapter->mbox_lock))
1343 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001344
Sathya Perlab31c50a2009-09-17 10:30:13 -07001345 wrb = wrb_from_mbox(adapter);
1346 req = embedded_payload(wrb);
1347
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001348 switch (queue_type) {
1349 case QTYPE_EQ:
1350 subsys = CMD_SUBSYSTEM_COMMON;
1351 opcode = OPCODE_COMMON_EQ_DESTROY;
1352 break;
1353 case QTYPE_CQ:
1354 subsys = CMD_SUBSYSTEM_COMMON;
1355 opcode = OPCODE_COMMON_CQ_DESTROY;
1356 break;
1357 case QTYPE_TXQ:
1358 subsys = CMD_SUBSYSTEM_ETH;
1359 opcode = OPCODE_ETH_TX_DESTROY;
1360 break;
1361 case QTYPE_RXQ:
1362 subsys = CMD_SUBSYSTEM_ETH;
1363 opcode = OPCODE_ETH_RX_DESTROY;
1364 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001365 case QTYPE_MCCQ:
1366 subsys = CMD_SUBSYSTEM_COMMON;
1367 opcode = OPCODE_COMMON_MCC_DESTROY;
1368 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001369 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001370 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001371 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001372
Somnath Kotur106df1e2011-10-27 07:12:13 +00001373 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301374 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001375 req->id = cpu_to_le16(q->id);
1376
Sathya Perlab31c50a2009-09-17 10:30:13 -07001377 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001378 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001379
Ivan Vecera29849612010-12-14 05:43:19 +00001380 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001381 return status;
1382}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001383
Sathya Perla482c9e72011-06-29 23:33:17 +00001384/* Uses MCC */
1385int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1386{
1387 struct be_mcc_wrb *wrb;
1388 struct be_cmd_req_q_destroy *req;
1389 int status;
1390
1391 spin_lock_bh(&adapter->mcc_lock);
1392
1393 wrb = wrb_from_mccq(adapter);
1394 if (!wrb) {
1395 status = -EBUSY;
1396 goto err;
1397 }
1398 req = embedded_payload(wrb);
1399
Somnath Kotur106df1e2011-10-27 07:12:13 +00001400 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301401 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001402 req->id = cpu_to_le16(q->id);
1403
1404 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001405 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001406
1407err:
1408 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001409 return status;
1410}
1411
Sathya Perlab31c50a2009-09-17 10:30:13 -07001412/* Create an rx filtering policy configuration on an i/f
Sathya Perlabea50982013-08-27 16:57:33 +05301413 * Will use MBOX only if MCCQ has not been created.
Sathya Perlab31c50a2009-09-17 10:30:13 -07001414 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001415int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001416 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001417{
Sathya Perlabea50982013-08-27 16:57:33 +05301418 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001419 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001420 int status;
1421
Sathya Perlabea50982013-08-27 16:57:33 +05301422 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001423 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301424 OPCODE_COMMON_NTWK_INTERFACE_CREATE,
1425 sizeof(*req), &wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001426 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001427 req->capability_flags = cpu_to_le32(cap_flags);
1428 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001429 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001430
Sathya Perlabea50982013-08-27 16:57:33 +05301431 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001432 if (!status) {
Sathya Perlabea50982013-08-27 16:57:33 +05301433 struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001434 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301435
1436 /* Hack to retrieve VF's pmac-id on BE3 */
1437 if (BE3_chip(adapter) && !be_physfn(adapter))
1438 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001439 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001440 return status;
1441}
1442
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001443/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001444int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001445{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001446 struct be_mcc_wrb *wrb;
1447 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001448 int status;
1449
Sathya Perla30128032011-11-10 19:17:57 +00001450 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001451 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001452
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001453 spin_lock_bh(&adapter->mcc_lock);
1454
1455 wrb = wrb_from_mccq(adapter);
1456 if (!wrb) {
1457 status = -EBUSY;
1458 goto err;
1459 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001460 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001461
Somnath Kotur106df1e2011-10-27 07:12:13 +00001462 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301463 OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
1464 sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001465 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001466 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001467
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001468 status = be_mcc_notify_wait(adapter);
1469err:
1470 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001471 return status;
1472}
1473
1474/* Get stats is a non embedded command: the request is not embedded inside
1475 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001476 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001477 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001478int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001479{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001480 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001481 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001482 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001483
Sathya Perlab31c50a2009-09-17 10:30:13 -07001484 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001485
Sathya Perlab31c50a2009-09-17 10:30:13 -07001486 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001487 if (!wrb) {
1488 status = -EBUSY;
1489 goto err;
1490 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001491 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001492
Somnath Kotur106df1e2011-10-27 07:12:13 +00001493 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301494 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
1495 nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001496
Sathya Perlaca34fe32012-11-06 17:48:56 +00001497 /* version 1 of the cmd is not supported only by BE2 */
Ajit Khaparde61000862013-10-03 16:16:33 -05001498 if (BE2_chip(adapter))
1499 hdr->version = 0;
1500 if (BE3_chip(adapter) || lancer_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001501 hdr->version = 1;
Ajit Khaparde61000862013-10-03 16:16:33 -05001502 else
1503 hdr->version = 2;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001504
Sathya Perlab31c50a2009-09-17 10:30:13 -07001505 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001506 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001507
Sathya Perla713d03942009-11-22 22:02:45 +00001508err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001509 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001510 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001511}
1512
Selvin Xavier005d5692011-05-16 07:36:35 +00001513/* Lancer Stats */
1514int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301515 struct be_dma_mem *nonemb_cmd)
Selvin Xavier005d5692011-05-16 07:36:35 +00001516{
1517
1518 struct be_mcc_wrb *wrb;
1519 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001520 int status = 0;
1521
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001522 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1523 CMD_SUBSYSTEM_ETH))
1524 return -EPERM;
1525
Selvin Xavier005d5692011-05-16 07:36:35 +00001526 spin_lock_bh(&adapter->mcc_lock);
1527
1528 wrb = wrb_from_mccq(adapter);
1529 if (!wrb) {
1530 status = -EBUSY;
1531 goto err;
1532 }
1533 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001534
Somnath Kotur106df1e2011-10-27 07:12:13 +00001535 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301536 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
1537 wrb, nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001538
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001539 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001540 req->cmd_params.params.reset_stats = 0;
1541
Selvin Xavier005d5692011-05-16 07:36:35 +00001542 be_mcc_notify(adapter);
1543 adapter->stats_cmd_sent = true;
1544
1545err:
1546 spin_unlock_bh(&adapter->mcc_lock);
1547 return status;
1548}
1549
Sathya Perla323ff712012-09-28 04:39:43 +00001550static int be_mac_to_link_speed(int mac_speed)
1551{
1552 switch (mac_speed) {
1553 case PHY_LINK_SPEED_ZERO:
1554 return 0;
1555 case PHY_LINK_SPEED_10MBPS:
1556 return 10;
1557 case PHY_LINK_SPEED_100MBPS:
1558 return 100;
1559 case PHY_LINK_SPEED_1GBPS:
1560 return 1000;
1561 case PHY_LINK_SPEED_10GBPS:
1562 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301563 case PHY_LINK_SPEED_20GBPS:
1564 return 20000;
1565 case PHY_LINK_SPEED_25GBPS:
1566 return 25000;
1567 case PHY_LINK_SPEED_40GBPS:
1568 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001569 }
1570 return 0;
1571}
1572
1573/* Uses synchronous mcc
1574 * Returns link_speed in Mbps
1575 */
1576int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1577 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001578{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001579 struct be_mcc_wrb *wrb;
1580 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001581 int status;
1582
Sathya Perlab31c50a2009-09-17 10:30:13 -07001583 spin_lock_bh(&adapter->mcc_lock);
1584
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001585 if (link_status)
1586 *link_status = LINK_DOWN;
1587
Sathya Perlab31c50a2009-09-17 10:30:13 -07001588 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001589 if (!wrb) {
1590 status = -EBUSY;
1591 goto err;
1592 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001593 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001594
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001595 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301596 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
1597 sizeof(*req), wrb, NULL);
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001598
Sathya Perlaca34fe32012-11-06 17:48:56 +00001599 /* version 1 of the cmd is not supported only by BE2 */
1600 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001601 req->hdr.version = 1;
1602
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001603 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001604
Sathya Perlab31c50a2009-09-17 10:30:13 -07001605 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001606 if (!status) {
1607 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sathya Perla323ff712012-09-28 04:39:43 +00001608 if (link_speed) {
1609 *link_speed = resp->link_speed ?
1610 le16_to_cpu(resp->link_speed) * 10 :
1611 be_mac_to_link_speed(resp->mac_speed);
1612
1613 if (!resp->logical_link_status)
1614 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001615 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001616 if (link_status)
1617 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001618 }
1619
Sathya Perla713d03942009-11-22 22:02:45 +00001620err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001621 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001622 return status;
1623}
1624
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001625/* Uses synchronous mcc */
1626int be_cmd_get_die_temperature(struct be_adapter *adapter)
1627{
1628 struct be_mcc_wrb *wrb;
1629 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301630 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001631
1632 spin_lock_bh(&adapter->mcc_lock);
1633
1634 wrb = wrb_from_mccq(adapter);
1635 if (!wrb) {
1636 status = -EBUSY;
1637 goto err;
1638 }
1639 req = embedded_payload(wrb);
1640
Somnath Kotur106df1e2011-10-27 07:12:13 +00001641 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301642 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
1643 sizeof(*req), wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001644
Somnath Kotur3de09452011-09-30 07:25:05 +00001645 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001646
1647err:
1648 spin_unlock_bh(&adapter->mcc_lock);
1649 return status;
1650}
1651
Somnath Kotur311fddc2011-03-16 21:22:43 +00001652/* Uses synchronous mcc */
1653int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1654{
1655 struct be_mcc_wrb *wrb;
1656 struct be_cmd_req_get_fat *req;
1657 int status;
1658
1659 spin_lock_bh(&adapter->mcc_lock);
1660
1661 wrb = wrb_from_mccq(adapter);
1662 if (!wrb) {
1663 status = -EBUSY;
1664 goto err;
1665 }
1666 req = embedded_payload(wrb);
1667
Somnath Kotur106df1e2011-10-27 07:12:13 +00001668 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301669 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
1670 NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001671 req->fat_operation = cpu_to_le32(QUERY_FAT);
1672 status = be_mcc_notify_wait(adapter);
1673 if (!status) {
1674 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1675 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001676 *log_size = le32_to_cpu(resp->log_size) -
1677 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001678 }
1679err:
1680 spin_unlock_bh(&adapter->mcc_lock);
1681 return status;
1682}
1683
1684void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1685{
1686 struct be_dma_mem get_fat_cmd;
1687 struct be_mcc_wrb *wrb;
1688 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001689 u32 offset = 0, total_size, buf_size,
1690 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001691 int status;
1692
1693 if (buf_len == 0)
1694 return;
1695
1696 total_size = buf_len;
1697
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001698 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1699 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301700 get_fat_cmd.size,
1701 &get_fat_cmd.dma);
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001702 if (!get_fat_cmd.va) {
1703 status = -ENOMEM;
1704 dev_err(&adapter->pdev->dev,
1705 "Memory allocation failure while retrieving FAT data\n");
1706 return;
1707 }
1708
Somnath Kotur311fddc2011-03-16 21:22:43 +00001709 spin_lock_bh(&adapter->mcc_lock);
1710
Somnath Kotur311fddc2011-03-16 21:22:43 +00001711 while (total_size) {
1712 buf_size = min(total_size, (u32)60*1024);
1713 total_size -= buf_size;
1714
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001715 wrb = wrb_from_mccq(adapter);
1716 if (!wrb) {
1717 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001718 goto err;
1719 }
1720 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001721
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001722 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001723 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301724 OPCODE_COMMON_MANAGE_FAT, payload_len,
1725 wrb, &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001726
1727 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1728 req->read_log_offset = cpu_to_le32(log_offset);
1729 req->read_log_length = cpu_to_le32(buf_size);
1730 req->data_buffer_size = cpu_to_le32(buf_size);
1731
1732 status = be_mcc_notify_wait(adapter);
1733 if (!status) {
1734 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1735 memcpy(buf + offset,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301736 resp->data_buffer,
1737 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001738 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001739 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001740 goto err;
1741 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001742 offset += buf_size;
1743 log_offset += buf_size;
1744 }
1745err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001746 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301747 get_fat_cmd.va, get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001748 spin_unlock_bh(&adapter->mcc_lock);
1749}
1750
Sathya Perla04b71172011-09-27 13:30:27 -04001751/* Uses synchronous mcc */
Kalesh APe97e3cd2014-07-17 16:20:26 +05301752int be_cmd_get_fw_ver(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001753{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001754 struct be_mcc_wrb *wrb;
1755 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001756 int status;
1757
Sathya Perla04b71172011-09-27 13:30:27 -04001758 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001759
Sathya Perla04b71172011-09-27 13:30:27 -04001760 wrb = wrb_from_mccq(adapter);
1761 if (!wrb) {
1762 status = -EBUSY;
1763 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001764 }
1765
Sathya Perla04b71172011-09-27 13:30:27 -04001766 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001767
Somnath Kotur106df1e2011-10-27 07:12:13 +00001768 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301769 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
1770 NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001771 status = be_mcc_notify_wait(adapter);
1772 if (!status) {
1773 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
Kalesh APe97e3cd2014-07-17 16:20:26 +05301774 strcpy(adapter->fw_ver, resp->firmware_version_string);
1775 strcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string);
Sathya Perla04b71172011-09-27 13:30:27 -04001776 }
1777err:
1778 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001779 return status;
1780}
1781
Sathya Perlab31c50a2009-09-17 10:30:13 -07001782/* set the EQ delay interval of an EQ to specified value
1783 * Uses async mcc
1784 */
Sathya Perla2632baf2013-10-01 16:00:00 +05301785int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
1786 int num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001787{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001788 struct be_mcc_wrb *wrb;
1789 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla2632baf2013-10-01 16:00:00 +05301790 int status = 0, i;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001791
Sathya Perlab31c50a2009-09-17 10:30:13 -07001792 spin_lock_bh(&adapter->mcc_lock);
1793
1794 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001795 if (!wrb) {
1796 status = -EBUSY;
1797 goto err;
1798 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001799 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001800
Somnath Kotur106df1e2011-10-27 07:12:13 +00001801 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301802 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
1803 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001804
Sathya Perla2632baf2013-10-01 16:00:00 +05301805 req->num_eq = cpu_to_le32(num);
1806 for (i = 0; i < num; i++) {
1807 req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
1808 req->set_eqd[i].phase = 0;
1809 req->set_eqd[i].delay_multiplier =
1810 cpu_to_le32(set_eqd[i].delay_multiplier);
1811 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001812
Sathya Perlab31c50a2009-09-17 10:30:13 -07001813 be_mcc_notify(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001814err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001815 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001816 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001817}
1818
Sathya Perlab31c50a2009-09-17 10:30:13 -07001819/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001820int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Kalesh AP4d567d92014-05-09 13:29:17 +05301821 u32 num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001822{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001823 struct be_mcc_wrb *wrb;
1824 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001825 int status;
1826
Sathya Perlab31c50a2009-09-17 10:30:13 -07001827 spin_lock_bh(&adapter->mcc_lock);
1828
1829 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001830 if (!wrb) {
1831 status = -EBUSY;
1832 goto err;
1833 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001834 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001835
Somnath Kotur106df1e2011-10-27 07:12:13 +00001836 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301837 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
1838 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001839
1840 req->interface_id = if_id;
Ajit Khaparde012bd382013-11-18 10:44:24 -06001841 req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001842 req->num_vlan = num;
Kalesh AP4d567d92014-05-09 13:29:17 +05301843 memcpy(req->normal_vlan, vtag_array,
1844 req->num_vlan * sizeof(vtag_array[0]));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001845
Sathya Perlab31c50a2009-09-17 10:30:13 -07001846 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001847err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001848 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001849 return status;
1850}
1851
Sathya Perla5b8821b2011-08-02 19:57:44 +00001852int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001853{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001854 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001855 struct be_dma_mem *mem = &adapter->rx_filter;
1856 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001857 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001858
Sathya Perla8788fdc2009-07-27 22:52:03 +00001859 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001860
Sathya Perlab31c50a2009-09-17 10:30:13 -07001861 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001862 if (!wrb) {
1863 status = -EBUSY;
1864 goto err;
1865 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001866 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001867 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301868 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1869 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001870
Sathya Perla5b8821b2011-08-02 19:57:44 +00001871 req->if_id = cpu_to_le32(adapter->if_handle);
1872 if (flags & IFF_PROMISC) {
1873 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301874 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1875 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001876 if (value == ON)
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301877 req->if_flags =
1878 cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1879 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1880 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001881 } else if (flags & IFF_ALLMULTI) {
1882 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001883 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Ajit Khaparded9d604f2013-09-27 15:17:58 -05001884 } else if (flags & BE_FLAGS_VLAN_PROMISC) {
1885 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
1886
1887 if (value == ON)
1888 req->if_flags =
1889 cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001890 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001891 struct netdev_hw_addr *ha;
1892 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001893
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001894 req->if_flags_mask = req->if_flags =
1895 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001896
1897 /* Reset mcast promisc mode if already set by setting mask
1898 * and not setting flags field
1899 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001900 req->if_flags_mask |=
1901 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
Sathya Perla92bf14a2013-08-27 16:57:32 +05301902 be_if_cap_flags(adapter));
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001903 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001904 netdev_for_each_mc_addr(ha, adapter->netdev)
1905 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1906 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001907
Ajit Khaparde012bd382013-11-18 10:44:24 -06001908 if ((req->if_flags_mask & cpu_to_le32(be_if_cap_flags(adapter))) !=
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301909 req->if_flags_mask) {
Ajit Khaparde012bd382013-11-18 10:44:24 -06001910 dev_warn(&adapter->pdev->dev,
1911 "Cannot set rx filter flags 0x%x\n",
1912 req->if_flags_mask);
1913 dev_warn(&adapter->pdev->dev,
1914 "Interface is capable of 0x%x flags only\n",
1915 be_if_cap_flags(adapter));
1916 }
1917 req->if_flags_mask &= cpu_to_le32(be_if_cap_flags(adapter));
1918
Sathya Perla0d1d5872011-08-03 05:19:27 -07001919 status = be_mcc_notify_wait(adapter);
Ajit Khaparde012bd382013-11-18 10:44:24 -06001920
Sathya Perla713d03942009-11-22 22:02:45 +00001921err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001922 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001923 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001924}
1925
Sathya Perlab31c50a2009-09-17 10:30:13 -07001926/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001927int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001928{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001929 struct be_mcc_wrb *wrb;
1930 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001931 int status;
1932
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001933 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1934 CMD_SUBSYSTEM_COMMON))
1935 return -EPERM;
1936
Sathya Perlab31c50a2009-09-17 10:30:13 -07001937 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001938
Sathya Perlab31c50a2009-09-17 10:30:13 -07001939 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001940 if (!wrb) {
1941 status = -EBUSY;
1942 goto err;
1943 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001944 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001945
Somnath Kotur106df1e2011-10-27 07:12:13 +00001946 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301947 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
1948 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001949
1950 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1951 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1952
Sathya Perlab31c50a2009-09-17 10:30:13 -07001953 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001954
Sathya Perla713d03942009-11-22 22:02:45 +00001955err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001956 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001957 return status;
1958}
1959
Sathya Perlab31c50a2009-09-17 10:30:13 -07001960/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001961int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001962{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001963 struct be_mcc_wrb *wrb;
1964 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001965 int status;
1966
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001967 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
1968 CMD_SUBSYSTEM_COMMON))
1969 return -EPERM;
1970
Sathya Perlab31c50a2009-09-17 10:30:13 -07001971 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001972
Sathya Perlab31c50a2009-09-17 10:30:13 -07001973 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001974 if (!wrb) {
1975 status = -EBUSY;
1976 goto err;
1977 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001978 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001979
Somnath Kotur106df1e2011-10-27 07:12:13 +00001980 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301981 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
1982 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001983
Sathya Perlab31c50a2009-09-17 10:30:13 -07001984 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001985 if (!status) {
1986 struct be_cmd_resp_get_flow_control *resp =
1987 embedded_payload(wrb);
1988 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1989 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1990 }
1991
Sathya Perla713d03942009-11-22 22:02:45 +00001992err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001993 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001994 return status;
1995}
1996
Sathya Perlab31c50a2009-09-17 10:30:13 -07001997/* Uses mbox */
Kalesh APe97e3cd2014-07-17 16:20:26 +05301998int be_cmd_query_fw_cfg(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001999{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002000 struct be_mcc_wrb *wrb;
2001 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002002 int status;
2003
Ivan Vecera29849612010-12-14 05:43:19 +00002004 if (mutex_lock_interruptible(&adapter->mbox_lock))
2005 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002006
Sathya Perlab31c50a2009-09-17 10:30:13 -07002007 wrb = wrb_from_mbox(adapter);
2008 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002009
Somnath Kotur106df1e2011-10-27 07:12:13 +00002010 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302011 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
2012 sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002013
Sathya Perlab31c50a2009-09-17 10:30:13 -07002014 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002015 if (!status) {
2016 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
Kalesh APe97e3cd2014-07-17 16:20:26 +05302017 adapter->port_num = le32_to_cpu(resp->phys_port);
2018 adapter->function_mode = le32_to_cpu(resp->function_mode);
2019 adapter->function_caps = le32_to_cpu(resp->function_caps);
2020 adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002021 }
2022
Ivan Vecera29849612010-12-14 05:43:19 +00002023 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002024 return status;
2025}
sarveshwarb14074ea2009-08-05 13:05:24 -07002026
Sathya Perlab31c50a2009-09-17 10:30:13 -07002027/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07002028int be_cmd_reset_function(struct be_adapter *adapter)
2029{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002030 struct be_mcc_wrb *wrb;
2031 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07002032 int status;
2033
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002034 if (lancer_chip(adapter)) {
2035 status = lancer_wait_ready(adapter);
2036 if (!status) {
2037 iowrite32(SLI_PORT_CONTROL_IP_MASK,
2038 adapter->db + SLIPORT_CONTROL_OFFSET);
2039 status = lancer_test_and_set_rdy_state(adapter);
2040 }
2041 if (status) {
2042 dev_err(&adapter->pdev->dev,
2043 "Adapter in non recoverable error\n");
2044 }
2045 return status;
2046 }
2047
Ivan Vecera29849612010-12-14 05:43:19 +00002048 if (mutex_lock_interruptible(&adapter->mbox_lock))
2049 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07002050
Sathya Perlab31c50a2009-09-17 10:30:13 -07002051 wrb = wrb_from_mbox(adapter);
2052 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07002053
Somnath Kotur106df1e2011-10-27 07:12:13 +00002054 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302055 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
2056 NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07002057
Sathya Perlab31c50a2009-09-17 10:30:13 -07002058 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07002059
Ivan Vecera29849612010-12-14 05:43:19 +00002060 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07002061 return status;
2062}
Ajit Khaparde84517482009-09-04 03:12:16 +00002063
Suresh Reddy594ad542013-04-25 23:03:20 +00002064int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Ben Hutchings33cb0fa2014-05-15 02:01:23 +01002065 u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
Sathya Perla3abcded2010-10-03 22:12:27 -07002066{
2067 struct be_mcc_wrb *wrb;
2068 struct be_cmd_req_rss_config *req;
Sathya Perla3abcded2010-10-03 22:12:27 -07002069 int status;
2070
Vasundhara Volamda1388d2014-01-06 13:02:23 +05302071 if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
2072 return 0;
2073
Kalesh APb51aa362014-05-09 13:29:19 +05302074 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002075
Kalesh APb51aa362014-05-09 13:29:19 +05302076 wrb = wrb_from_mccq(adapter);
2077 if (!wrb) {
2078 status = -EBUSY;
2079 goto err;
2080 }
Sathya Perla3abcded2010-10-03 22:12:27 -07002081 req = embedded_payload(wrb);
2082
Somnath Kotur106df1e2011-10-27 07:12:13 +00002083 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302084 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07002085
2086 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00002087 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07002088 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00002089
Kalesh APb51aa362014-05-09 13:29:19 +05302090 if (!BEx_chip(adapter))
Suresh Reddy594ad542013-04-25 23:03:20 +00002091 req->hdr.version = 1;
2092
Sathya Perla3abcded2010-10-03 22:12:27 -07002093 memcpy(req->cpu_table, rsstable, table_size);
Venkata Duvvurue2557872014-04-21 15:38:00 +05302094 memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
Sathya Perla3abcded2010-10-03 22:12:27 -07002095 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
2096
Kalesh APb51aa362014-05-09 13:29:19 +05302097 status = be_mcc_notify_wait(adapter);
2098err:
2099 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002100 return status;
2101}
2102
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002103/* Uses sync mcc */
2104int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302105 u8 bcn, u8 sts, u8 state)
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002106{
2107 struct be_mcc_wrb *wrb;
2108 struct be_cmd_req_enable_disable_beacon *req;
2109 int status;
2110
2111 spin_lock_bh(&adapter->mcc_lock);
2112
2113 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002114 if (!wrb) {
2115 status = -EBUSY;
2116 goto err;
2117 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002118 req = embedded_payload(wrb);
2119
Somnath Kotur106df1e2011-10-27 07:12:13 +00002120 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302121 OPCODE_COMMON_ENABLE_DISABLE_BEACON,
2122 sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002123
2124 req->port_num = port_num;
2125 req->beacon_state = state;
2126 req->beacon_duration = bcn;
2127 req->status_duration = sts;
2128
2129 status = be_mcc_notify_wait(adapter);
2130
Sathya Perla713d03942009-11-22 22:02:45 +00002131err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002132 spin_unlock_bh(&adapter->mcc_lock);
2133 return status;
2134}
2135
2136/* Uses sync mcc */
2137int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2138{
2139 struct be_mcc_wrb *wrb;
2140 struct be_cmd_req_get_beacon_state *req;
2141 int status;
2142
2143 spin_lock_bh(&adapter->mcc_lock);
2144
2145 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002146 if (!wrb) {
2147 status = -EBUSY;
2148 goto err;
2149 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002150 req = embedded_payload(wrb);
2151
Somnath Kotur106df1e2011-10-27 07:12:13 +00002152 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302153 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
2154 wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002155
2156 req->port_num = port_num;
2157
2158 status = be_mcc_notify_wait(adapter);
2159 if (!status) {
2160 struct be_cmd_resp_get_beacon_state *resp =
2161 embedded_payload(wrb);
2162 *state = resp->beacon_state;
2163 }
2164
Sathya Perla713d03942009-11-22 22:02:45 +00002165err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002166 spin_unlock_bh(&adapter->mcc_lock);
2167 return status;
2168}
2169
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002170int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002171 u32 data_size, u32 data_offset,
2172 const char *obj_name, u32 *data_written,
2173 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002174{
2175 struct be_mcc_wrb *wrb;
2176 struct lancer_cmd_req_write_object *req;
2177 struct lancer_cmd_resp_write_object *resp;
2178 void *ctxt = NULL;
2179 int status;
2180
2181 spin_lock_bh(&adapter->mcc_lock);
2182 adapter->flash_status = 0;
2183
2184 wrb = wrb_from_mccq(adapter);
2185 if (!wrb) {
2186 status = -EBUSY;
2187 goto err_unlock;
2188 }
2189
2190 req = embedded_payload(wrb);
2191
Somnath Kotur106df1e2011-10-27 07:12:13 +00002192 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302193 OPCODE_COMMON_WRITE_OBJECT,
2194 sizeof(struct lancer_cmd_req_write_object), wrb,
2195 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002196
2197 ctxt = &req->context;
2198 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302199 write_length, ctxt, data_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002200
2201 if (data_size == 0)
2202 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302203 eof, ctxt, 1);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002204 else
2205 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302206 eof, ctxt, 0);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002207
2208 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2209 req->write_offset = cpu_to_le32(data_offset);
2210 strcpy(req->object_name, obj_name);
2211 req->descriptor_count = cpu_to_le32(1);
2212 req->buf_len = cpu_to_le32(data_size);
2213 req->addr_low = cpu_to_le32((cmd->dma +
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302214 sizeof(struct lancer_cmd_req_write_object))
2215 & 0xFFFFFFFF);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002216 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2217 sizeof(struct lancer_cmd_req_write_object)));
2218
2219 be_mcc_notify(adapter);
2220 spin_unlock_bh(&adapter->mcc_lock);
2221
Suresh Reddy5eeff632014-01-06 13:02:24 +05302222 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002223 msecs_to_jiffies(60000)))
Kalesh APfd451602014-07-17 16:20:21 +05302224 status = -ETIMEDOUT;
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002225 else
2226 status = adapter->flash_status;
2227
2228 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002229 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002230 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002231 *change_status = resp->change_status;
2232 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002233 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002234 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002235
2236 return status;
2237
2238err_unlock:
2239 spin_unlock_bh(&adapter->mcc_lock);
2240 return status;
2241}
2242
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002243int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302244 u32 data_size, u32 data_offset, const char *obj_name,
2245 u32 *data_read, u32 *eof, u8 *addn_status)
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002246{
2247 struct be_mcc_wrb *wrb;
2248 struct lancer_cmd_req_read_object *req;
2249 struct lancer_cmd_resp_read_object *resp;
2250 int status;
2251
2252 spin_lock_bh(&adapter->mcc_lock);
2253
2254 wrb = wrb_from_mccq(adapter);
2255 if (!wrb) {
2256 status = -EBUSY;
2257 goto err_unlock;
2258 }
2259
2260 req = embedded_payload(wrb);
2261
2262 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302263 OPCODE_COMMON_READ_OBJECT,
2264 sizeof(struct lancer_cmd_req_read_object), wrb,
2265 NULL);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002266
2267 req->desired_read_len = cpu_to_le32(data_size);
2268 req->read_offset = cpu_to_le32(data_offset);
2269 strcpy(req->object_name, obj_name);
2270 req->descriptor_count = cpu_to_le32(1);
2271 req->buf_len = cpu_to_le32(data_size);
2272 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2273 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2274
2275 status = be_mcc_notify_wait(adapter);
2276
2277 resp = embedded_payload(wrb);
2278 if (!status) {
2279 *data_read = le32_to_cpu(resp->actual_read_len);
2280 *eof = le32_to_cpu(resp->eof);
2281 } else {
2282 *addn_status = resp->additional_status;
2283 }
2284
2285err_unlock:
2286 spin_unlock_bh(&adapter->mcc_lock);
2287 return status;
2288}
2289
Ajit Khaparde84517482009-09-04 03:12:16 +00002290int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302291 u32 flash_type, u32 flash_opcode, u32 buf_size)
Ajit Khaparde84517482009-09-04 03:12:16 +00002292{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002293 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002294 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002295 int status;
2296
Sathya Perlab31c50a2009-09-17 10:30:13 -07002297 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002298 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002299
2300 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002301 if (!wrb) {
2302 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002303 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002304 }
2305 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002306
Somnath Kotur106df1e2011-10-27 07:12:13 +00002307 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302308 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
2309 cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002310
2311 req->params.op_type = cpu_to_le32(flash_type);
2312 req->params.op_code = cpu_to_le32(flash_opcode);
2313 req->params.data_buf_size = cpu_to_le32(buf_size);
2314
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002315 be_mcc_notify(adapter);
2316 spin_unlock_bh(&adapter->mcc_lock);
2317
Suresh Reddy5eeff632014-01-06 13:02:24 +05302318 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2319 msecs_to_jiffies(40000)))
Kalesh APfd451602014-07-17 16:20:21 +05302320 status = -ETIMEDOUT;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002321 else
2322 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002323
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002324 return status;
2325
2326err_unlock:
2327 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002328 return status;
2329}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002330
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002331int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +05302332 u16 optype, int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002333{
2334 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002335 struct be_cmd_read_flash_crc *req;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002336 int status;
2337
2338 spin_lock_bh(&adapter->mcc_lock);
2339
2340 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002341 if (!wrb) {
2342 status = -EBUSY;
2343 goto err;
2344 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002345 req = embedded_payload(wrb);
2346
Somnath Kotur106df1e2011-10-27 07:12:13 +00002347 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002348 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2349 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002350
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +05302351 req->params.op_type = cpu_to_le32(optype);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002352 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002353 req->params.offset = cpu_to_le32(offset);
2354 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002355
2356 status = be_mcc_notify_wait(adapter);
2357 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002358 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002359
Sathya Perla713d03942009-11-22 22:02:45 +00002360err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002361 spin_unlock_bh(&adapter->mcc_lock);
2362 return status;
2363}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002364
Dan Carpenterc196b022010-05-26 04:47:39 +00002365int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302366 struct be_dma_mem *nonemb_cmd)
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002367{
2368 struct be_mcc_wrb *wrb;
2369 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002370 int status;
2371
2372 spin_lock_bh(&adapter->mcc_lock);
2373
2374 wrb = wrb_from_mccq(adapter);
2375 if (!wrb) {
2376 status = -EBUSY;
2377 goto err;
2378 }
2379 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002380
Somnath Kotur106df1e2011-10-27 07:12:13 +00002381 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302382 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
2383 wrb, nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002384 memcpy(req->magic_mac, mac, ETH_ALEN);
2385
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002386 status = be_mcc_notify_wait(adapter);
2387
2388err:
2389 spin_unlock_bh(&adapter->mcc_lock);
2390 return status;
2391}
Suresh Rff33a6e2009-12-03 16:15:52 -08002392
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002393int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2394 u8 loopback_type, u8 enable)
2395{
2396 struct be_mcc_wrb *wrb;
2397 struct be_cmd_req_set_lmode *req;
2398 int status;
2399
2400 spin_lock_bh(&adapter->mcc_lock);
2401
2402 wrb = wrb_from_mccq(adapter);
2403 if (!wrb) {
2404 status = -EBUSY;
2405 goto err;
2406 }
2407
2408 req = embedded_payload(wrb);
2409
Somnath Kotur106df1e2011-10-27 07:12:13 +00002410 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302411 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
2412 wrb, NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002413
2414 req->src_port = port_num;
2415 req->dest_port = port_num;
2416 req->loopback_type = loopback_type;
2417 req->loopback_state = enable;
2418
2419 status = be_mcc_notify_wait(adapter);
2420err:
2421 spin_unlock_bh(&adapter->mcc_lock);
2422 return status;
2423}
2424
Suresh Rff33a6e2009-12-03 16:15:52 -08002425int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302426 u32 loopback_type, u32 pkt_size, u32 num_pkts,
2427 u64 pattern)
Suresh Rff33a6e2009-12-03 16:15:52 -08002428{
2429 struct be_mcc_wrb *wrb;
2430 struct be_cmd_req_loopback_test *req;
Suresh Reddy5eeff632014-01-06 13:02:24 +05302431 struct be_cmd_resp_loopback_test *resp;
Suresh Rff33a6e2009-12-03 16:15:52 -08002432 int status;
2433
2434 spin_lock_bh(&adapter->mcc_lock);
2435
2436 wrb = wrb_from_mccq(adapter);
2437 if (!wrb) {
2438 status = -EBUSY;
2439 goto err;
2440 }
2441
2442 req = embedded_payload(wrb);
2443
Somnath Kotur106df1e2011-10-27 07:12:13 +00002444 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302445 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
2446 NULL);
Suresh Rff33a6e2009-12-03 16:15:52 -08002447
Suresh Reddy5eeff632014-01-06 13:02:24 +05302448 req->hdr.timeout = cpu_to_le32(15);
Suresh Rff33a6e2009-12-03 16:15:52 -08002449 req->pattern = cpu_to_le64(pattern);
2450 req->src_port = cpu_to_le32(port_num);
2451 req->dest_port = cpu_to_le32(port_num);
2452 req->pkt_size = cpu_to_le32(pkt_size);
2453 req->num_pkts = cpu_to_le32(num_pkts);
2454 req->loopback_type = cpu_to_le32(loopback_type);
2455
Suresh Reddy5eeff632014-01-06 13:02:24 +05302456 be_mcc_notify(adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08002457
Suresh Reddy5eeff632014-01-06 13:02:24 +05302458 spin_unlock_bh(&adapter->mcc_lock);
2459
2460 wait_for_completion(&adapter->et_cmd_compl);
2461 resp = embedded_payload(wrb);
2462 status = le32_to_cpu(resp->status);
2463
2464 return status;
Suresh Rff33a6e2009-12-03 16:15:52 -08002465err:
2466 spin_unlock_bh(&adapter->mcc_lock);
2467 return status;
2468}
2469
2470int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302471 u32 byte_cnt, struct be_dma_mem *cmd)
Suresh Rff33a6e2009-12-03 16:15:52 -08002472{
2473 struct be_mcc_wrb *wrb;
2474 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002475 int status;
2476 int i, j = 0;
2477
2478 spin_lock_bh(&adapter->mcc_lock);
2479
2480 wrb = wrb_from_mccq(adapter);
2481 if (!wrb) {
2482 status = -EBUSY;
2483 goto err;
2484 }
2485 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002486 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302487 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
2488 cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002489
2490 req->pattern = cpu_to_le64(pattern);
2491 req->byte_count = cpu_to_le32(byte_cnt);
2492 for (i = 0; i < byte_cnt; i++) {
2493 req->snd_buff[i] = (u8)(pattern >> (j*8));
2494 j++;
2495 if (j > 7)
2496 j = 0;
2497 }
2498
2499 status = be_mcc_notify_wait(adapter);
2500
2501 if (!status) {
2502 struct be_cmd_resp_ddrdma_test *resp;
2503 resp = cmd->va;
2504 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2505 resp->snd_err) {
2506 status = -1;
2507 }
2508 }
2509
2510err:
2511 spin_unlock_bh(&adapter->mcc_lock);
2512 return status;
2513}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002514
Dan Carpenterc196b022010-05-26 04:47:39 +00002515int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302516 struct be_dma_mem *nonemb_cmd)
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002517{
2518 struct be_mcc_wrb *wrb;
2519 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002520 int status;
2521
2522 spin_lock_bh(&adapter->mcc_lock);
2523
2524 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002525 if (!wrb) {
2526 status = -EBUSY;
2527 goto err;
2528 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002529 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002530
Somnath Kotur106df1e2011-10-27 07:12:13 +00002531 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302532 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2533 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002534
2535 status = be_mcc_notify_wait(adapter);
2536
Ajit Khapardee45ff012011-02-04 17:18:28 +00002537err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002538 spin_unlock_bh(&adapter->mcc_lock);
2539 return status;
2540}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002541
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002542int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002543{
2544 struct be_mcc_wrb *wrb;
2545 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002546 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002547 int status;
2548
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002549 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2550 CMD_SUBSYSTEM_COMMON))
2551 return -EPERM;
2552
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002553 spin_lock_bh(&adapter->mcc_lock);
2554
2555 wrb = wrb_from_mccq(adapter);
2556 if (!wrb) {
2557 status = -EBUSY;
2558 goto err;
2559 }
Sathya Perla306f1342011-08-02 19:57:45 +00002560 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302561 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Sathya Perla306f1342011-08-02 19:57:45 +00002562 if (!cmd.va) {
2563 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2564 status = -ENOMEM;
2565 goto err;
2566 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002567
Sathya Perla306f1342011-08-02 19:57:45 +00002568 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002569
Somnath Kotur106df1e2011-10-27 07:12:13 +00002570 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302571 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2572 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002573
2574 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002575 if (!status) {
2576 struct be_phy_info *resp_phy_info =
2577 cmd.va + sizeof(struct be_cmd_req_hdr);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002578 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2579 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002580 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002581 adapter->phy.auto_speeds_supported =
2582 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2583 adapter->phy.fixed_speeds_supported =
2584 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2585 adapter->phy.misc_params =
2586 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05302587
2588 if (BE2_chip(adapter)) {
2589 adapter->phy.fixed_speeds_supported =
2590 BE_SUPPORTED_SPEED_10GBPS |
2591 BE_SUPPORTED_SPEED_1GBPS;
2592 }
Sathya Perla306f1342011-08-02 19:57:45 +00002593 }
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302594 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002595err:
2596 spin_unlock_bh(&adapter->mcc_lock);
2597 return status;
2598}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002599
2600int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2601{
2602 struct be_mcc_wrb *wrb;
2603 struct be_cmd_req_set_qos *req;
2604 int status;
2605
2606 spin_lock_bh(&adapter->mcc_lock);
2607
2608 wrb = wrb_from_mccq(adapter);
2609 if (!wrb) {
2610 status = -EBUSY;
2611 goto err;
2612 }
2613
2614 req = embedded_payload(wrb);
2615
Somnath Kotur106df1e2011-10-27 07:12:13 +00002616 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302617 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002618
2619 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002620 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2621 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002622
2623 status = be_mcc_notify_wait(adapter);
2624
2625err:
2626 spin_unlock_bh(&adapter->mcc_lock);
2627 return status;
2628}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002629
2630int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2631{
2632 struct be_mcc_wrb *wrb;
2633 struct be_cmd_req_cntl_attribs *req;
2634 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002635 int status;
2636 int payload_len = max(sizeof(*req), sizeof(*resp));
2637 struct mgmt_controller_attrib *attribs;
2638 struct be_dma_mem attribs_cmd;
2639
Suresh Reddyd98ef502013-04-25 00:56:55 +00002640 if (mutex_lock_interruptible(&adapter->mbox_lock))
2641 return -1;
2642
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002643 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2644 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2645 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302646 &attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002647 if (!attribs_cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302648 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002649 status = -ENOMEM;
2650 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002651 }
2652
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002653 wrb = wrb_from_mbox(adapter);
2654 if (!wrb) {
2655 status = -EBUSY;
2656 goto err;
2657 }
2658 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002659
Somnath Kotur106df1e2011-10-27 07:12:13 +00002660 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302661 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
2662 wrb, &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002663
2664 status = be_mbox_notify_wait(adapter);
2665 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002666 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002667 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2668 }
2669
2670err:
2671 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002672 if (attribs_cmd.va)
2673 pci_free_consistent(adapter->pdev, attribs_cmd.size,
2674 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002675 return status;
2676}
Sathya Perla2e588f82011-03-11 02:49:26 +00002677
2678/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002679int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002680{
2681 struct be_mcc_wrb *wrb;
2682 struct be_cmd_req_set_func_cap *req;
2683 int status;
2684
2685 if (mutex_lock_interruptible(&adapter->mbox_lock))
2686 return -1;
2687
2688 wrb = wrb_from_mbox(adapter);
2689 if (!wrb) {
2690 status = -EBUSY;
2691 goto err;
2692 }
2693
2694 req = embedded_payload(wrb);
2695
Somnath Kotur106df1e2011-10-27 07:12:13 +00002696 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302697 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
2698 sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002699
2700 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2701 CAPABILITY_BE3_NATIVE_ERX_API);
2702 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2703
2704 status = be_mbox_notify_wait(adapter);
2705 if (!status) {
2706 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2707 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2708 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002709 if (!adapter->be3_native)
2710 dev_warn(&adapter->pdev->dev,
2711 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002712 }
2713err:
2714 mutex_unlock(&adapter->mbox_lock);
2715 return status;
2716}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002717
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002718/* Get privilege(s) for a function */
2719int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2720 u32 domain)
2721{
2722 struct be_mcc_wrb *wrb;
2723 struct be_cmd_req_get_fn_privileges *req;
2724 int status;
2725
2726 spin_lock_bh(&adapter->mcc_lock);
2727
2728 wrb = wrb_from_mccq(adapter);
2729 if (!wrb) {
2730 status = -EBUSY;
2731 goto err;
2732 }
2733
2734 req = embedded_payload(wrb);
2735
2736 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2737 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2738 wrb, NULL);
2739
2740 req->hdr.domain = domain;
2741
2742 status = be_mcc_notify_wait(adapter);
2743 if (!status) {
2744 struct be_cmd_resp_get_fn_privileges *resp =
2745 embedded_payload(wrb);
2746 *privilege = le32_to_cpu(resp->privilege_mask);
Suresh Reddy02308d72014-01-15 13:23:36 +05302747
2748 /* In UMC mode FW does not return right privileges.
2749 * Override with correct privilege equivalent to PF.
2750 */
2751 if (BEx_chip(adapter) && be_is_mc(adapter) &&
2752 be_physfn(adapter))
2753 *privilege = MAX_PRIVILEGES;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002754 }
2755
2756err:
2757 spin_unlock_bh(&adapter->mcc_lock);
2758 return status;
2759}
2760
Sathya Perla04a06022013-07-23 15:25:00 +05302761/* Set privilege(s) for a function */
2762int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2763 u32 domain)
2764{
2765 struct be_mcc_wrb *wrb;
2766 struct be_cmd_req_set_fn_privileges *req;
2767 int status;
2768
2769 spin_lock_bh(&adapter->mcc_lock);
2770
2771 wrb = wrb_from_mccq(adapter);
2772 if (!wrb) {
2773 status = -EBUSY;
2774 goto err;
2775 }
2776
2777 req = embedded_payload(wrb);
2778 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2779 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
2780 wrb, NULL);
2781 req->hdr.domain = domain;
2782 if (lancer_chip(adapter))
2783 req->privileges_lancer = cpu_to_le32(privileges);
2784 else
2785 req->privileges = cpu_to_le32(privileges);
2786
2787 status = be_mcc_notify_wait(adapter);
2788err:
2789 spin_unlock_bh(&adapter->mcc_lock);
2790 return status;
2791}
2792
Sathya Perla5a712c12013-07-23 15:24:59 +05302793/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
2794 * pmac_id_valid: false => pmac_id or MAC address is requested.
2795 * If pmac_id is returned, pmac_id_valid is returned as true
2796 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002797int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05302798 bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
2799 u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002800{
2801 struct be_mcc_wrb *wrb;
2802 struct be_cmd_req_get_mac_list *req;
2803 int status;
2804 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002805 struct be_dma_mem get_mac_list_cmd;
2806 int i;
2807
2808 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2809 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2810 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302811 get_mac_list_cmd.size,
2812 &get_mac_list_cmd.dma);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002813
2814 if (!get_mac_list_cmd.va) {
2815 dev_err(&adapter->pdev->dev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302816 "Memory allocation failure during GET_MAC_LIST\n");
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002817 return -ENOMEM;
2818 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002819
2820 spin_lock_bh(&adapter->mcc_lock);
2821
2822 wrb = wrb_from_mccq(adapter);
2823 if (!wrb) {
2824 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002825 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002826 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002827
2828 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002829
2830 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00002831 OPCODE_COMMON_GET_MAC_LIST,
2832 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002833 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002834 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05302835 if (*pmac_id_valid) {
2836 req->mac_id = cpu_to_le32(*pmac_id);
Suresh Reddyb188f092014-01-15 13:23:39 +05302837 req->iface_id = cpu_to_le16(if_handle);
Sathya Perla5a712c12013-07-23 15:24:59 +05302838 req->perm_override = 0;
2839 } else {
2840 req->perm_override = 1;
2841 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002842
2843 status = be_mcc_notify_wait(adapter);
2844 if (!status) {
2845 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002846 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05302847
2848 if (*pmac_id_valid) {
2849 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
2850 ETH_ALEN);
2851 goto out;
2852 }
2853
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002854 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
2855 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002856 * or one or more true or pseudo permanant mac addresses.
2857 * If an active mac_id is present, return first active mac_id
2858 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002859 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002860 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002861 struct get_list_macaddr *mac_entry;
2862 u16 mac_addr_size;
2863 u32 mac_id;
2864
2865 mac_entry = &resp->macaddr_list[i];
2866 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
2867 /* mac_id is a 32 bit value and mac_addr size
2868 * is 6 bytes
2869 */
2870 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05302871 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002872 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
2873 *pmac_id = le32_to_cpu(mac_id);
2874 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002875 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002876 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002877 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05302878 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002879 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302880 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002881 }
2882
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002883out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002884 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002885 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302886 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002887 return status;
2888}
2889
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302890int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
2891 u8 *mac, u32 if_handle, bool active, u32 domain)
Sathya Perla5a712c12013-07-23 15:24:59 +05302892{
Sathya Perla5a712c12013-07-23 15:24:59 +05302893
Suresh Reddyb188f092014-01-15 13:23:39 +05302894 if (!active)
2895 be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
2896 if_handle, domain);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302897 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05302898 return be_cmd_mac_addr_query(adapter, mac, false,
Suresh Reddyb188f092014-01-15 13:23:39 +05302899 if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302900 else
2901 /* Fetch the MAC address using pmac_id */
2902 return be_cmd_get_mac_from_list(adapter, mac, &active,
Suresh Reddyb188f092014-01-15 13:23:39 +05302903 &curr_pmac_id,
2904 if_handle, domain);
Sathya Perla5a712c12013-07-23 15:24:59 +05302905}
2906
Sathya Perla95046b92013-07-23 15:25:02 +05302907int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
2908{
2909 int status;
2910 bool pmac_valid = false;
2911
2912 memset(mac, 0, ETH_ALEN);
2913
Sathya Perla3175d8c2013-07-23 15:25:03 +05302914 if (BEx_chip(adapter)) {
2915 if (be_physfn(adapter))
2916 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
2917 0);
2918 else
2919 status = be_cmd_mac_addr_query(adapter, mac, false,
2920 adapter->if_handle, 0);
2921 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05302922 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
Suresh Reddyb188f092014-01-15 13:23:39 +05302923 NULL, adapter->if_handle, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302924 }
2925
Sathya Perla95046b92013-07-23 15:25:02 +05302926 return status;
2927}
2928
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002929/* Uses synchronous MCCQ */
2930int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2931 u8 mac_count, u32 domain)
2932{
2933 struct be_mcc_wrb *wrb;
2934 struct be_cmd_req_set_mac_list *req;
2935 int status;
2936 struct be_dma_mem cmd;
2937
2938 memset(&cmd, 0, sizeof(struct be_dma_mem));
2939 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2940 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302941 &cmd.dma, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00002942 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002943 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002944
2945 spin_lock_bh(&adapter->mcc_lock);
2946
2947 wrb = wrb_from_mccq(adapter);
2948 if (!wrb) {
2949 status = -EBUSY;
2950 goto err;
2951 }
2952
2953 req = cmd.va;
2954 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302955 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2956 wrb, &cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002957
2958 req->hdr.domain = domain;
2959 req->mac_count = mac_count;
2960 if (mac_count)
2961 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2962
2963 status = be_mcc_notify_wait(adapter);
2964
2965err:
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302966 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002967 spin_unlock_bh(&adapter->mcc_lock);
2968 return status;
2969}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002970
Sathya Perla3175d8c2013-07-23 15:25:03 +05302971/* Wrapper to delete any active MACs and provision the new mac.
2972 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
2973 * current list are active.
2974 */
2975int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
2976{
2977 bool active_mac = false;
2978 u8 old_mac[ETH_ALEN];
2979 u32 pmac_id;
2980 int status;
2981
2982 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05302983 &pmac_id, if_id, dom);
2984
Sathya Perla3175d8c2013-07-23 15:25:03 +05302985 if (!status && active_mac)
2986 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
2987
2988 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
2989}
2990
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002991int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002992 u32 domain, u16 intf_id, u16 hsw_mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002993{
2994 struct be_mcc_wrb *wrb;
2995 struct be_cmd_req_set_hsw_config *req;
2996 void *ctxt;
2997 int status;
2998
2999 spin_lock_bh(&adapter->mcc_lock);
3000
3001 wrb = wrb_from_mccq(adapter);
3002 if (!wrb) {
3003 status = -EBUSY;
3004 goto err;
3005 }
3006
3007 req = embedded_payload(wrb);
3008 ctxt = &req->context;
3009
3010 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303011 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
3012 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003013
3014 req->hdr.domain = domain;
3015 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
3016 if (pvid) {
3017 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
3018 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
3019 }
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003020 if (!BEx_chip(adapter) && hsw_mode) {
3021 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
3022 ctxt, adapter->hba_port_num);
3023 AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
3024 AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
3025 ctxt, hsw_mode);
3026 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003027
3028 be_dws_cpu_to_le(req->context, sizeof(req->context));
3029 status = be_mcc_notify_wait(adapter);
3030
3031err:
3032 spin_unlock_bh(&adapter->mcc_lock);
3033 return status;
3034}
3035
3036/* Get Hyper switch config */
3037int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003038 u32 domain, u16 intf_id, u8 *mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003039{
3040 struct be_mcc_wrb *wrb;
3041 struct be_cmd_req_get_hsw_config *req;
3042 void *ctxt;
3043 int status;
3044 u16 vid;
3045
3046 spin_lock_bh(&adapter->mcc_lock);
3047
3048 wrb = wrb_from_mccq(adapter);
3049 if (!wrb) {
3050 status = -EBUSY;
3051 goto err;
3052 }
3053
3054 req = embedded_payload(wrb);
3055 ctxt = &req->context;
3056
3057 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303058 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
3059 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003060
3061 req->hdr.domain = domain;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003062 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3063 ctxt, intf_id);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003064 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003065
Vasundhara Volam2c07c1d2014-01-15 13:23:32 +05303066 if (!BEx_chip(adapter) && mode) {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003067 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3068 ctxt, adapter->hba_port_num);
3069 AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
3070 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003071 be_dws_cpu_to_le(req->context, sizeof(req->context));
3072
3073 status = be_mcc_notify_wait(adapter);
3074 if (!status) {
3075 struct be_cmd_resp_get_hsw_config *resp =
3076 embedded_payload(wrb);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303077 be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003078 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303079 pvid, &resp->context);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003080 if (pvid)
3081 *pvid = le16_to_cpu(vid);
3082 if (mode)
3083 *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3084 port_fwd_type, &resp->context);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003085 }
3086
3087err:
3088 spin_unlock_bh(&adapter->mcc_lock);
3089 return status;
3090}
3091
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003092int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
3093{
3094 struct be_mcc_wrb *wrb;
3095 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303096 int status = 0;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003097 struct be_dma_mem cmd;
3098
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003099 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3100 CMD_SUBSYSTEM_ETH))
3101 return -EPERM;
3102
Suresh Reddy76a9e082014-01-15 13:23:40 +05303103 if (be_is_wol_excluded(adapter))
3104 return status;
3105
Suresh Reddyd98ef502013-04-25 00:56:55 +00003106 if (mutex_lock_interruptible(&adapter->mbox_lock))
3107 return -1;
3108
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003109 memset(&cmd, 0, sizeof(struct be_dma_mem));
3110 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303111 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003112 if (!cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303113 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003114 status = -ENOMEM;
3115 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003116 }
3117
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003118 wrb = wrb_from_mbox(adapter);
3119 if (!wrb) {
3120 status = -EBUSY;
3121 goto err;
3122 }
3123
3124 req = cmd.va;
3125
3126 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3127 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
Suresh Reddy76a9e082014-01-15 13:23:40 +05303128 sizeof(*req), wrb, &cmd);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003129
3130 req->hdr.version = 1;
3131 req->query_options = BE_GET_WOL_CAP;
3132
3133 status = be_mbox_notify_wait(adapter);
3134 if (!status) {
3135 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
3136 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
3137
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003138 adapter->wol_cap = resp->wol_settings;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303139 if (adapter->wol_cap & BE_WOL_CAP)
3140 adapter->wol_en = true;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003141 }
3142err:
3143 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003144 if (cmd.va)
3145 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003146 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00003147
3148}
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303149
3150int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
3151{
3152 struct be_dma_mem extfat_cmd;
3153 struct be_fat_conf_params *cfgs;
3154 int status;
3155 int i, j;
3156
3157 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3158 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3159 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3160 &extfat_cmd.dma);
3161 if (!extfat_cmd.va)
3162 return -ENOMEM;
3163
3164 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3165 if (status)
3166 goto err;
3167
3168 cfgs = (struct be_fat_conf_params *)
3169 (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
3170 for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
3171 u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
3172 for (j = 0; j < num_modes; j++) {
3173 if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
3174 cfgs->module[i].trace_lvl[j].dbg_lvl =
3175 cpu_to_le32(level);
3176 }
3177 }
3178
3179 status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
3180err:
3181 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3182 extfat_cmd.dma);
3183 return status;
3184}
3185
3186int be_cmd_get_fw_log_level(struct be_adapter *adapter)
3187{
3188 struct be_dma_mem extfat_cmd;
3189 struct be_fat_conf_params *cfgs;
3190 int status, j;
3191 int level = 0;
3192
3193 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3194 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3195 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3196 &extfat_cmd.dma);
3197
3198 if (!extfat_cmd.va) {
3199 dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
3200 __func__);
3201 goto err;
3202 }
3203
3204 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3205 if (!status) {
3206 cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
3207 sizeof(struct be_cmd_resp_hdr));
3208 for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
3209 if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
3210 level = cfgs->module[0].trace_lvl[j].dbg_lvl;
3211 }
3212 }
3213 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3214 extfat_cmd.dma);
3215err:
3216 return level;
3217}
3218
Somnath Kotur941a77d2012-05-17 22:59:03 +00003219int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
3220 struct be_dma_mem *cmd)
3221{
3222 struct be_mcc_wrb *wrb;
3223 struct be_cmd_req_get_ext_fat_caps *req;
3224 int status;
3225
3226 if (mutex_lock_interruptible(&adapter->mbox_lock))
3227 return -1;
3228
3229 wrb = wrb_from_mbox(adapter);
3230 if (!wrb) {
3231 status = -EBUSY;
3232 goto err;
3233 }
3234
3235 req = cmd->va;
3236 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3237 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
3238 cmd->size, wrb, cmd);
3239 req->parameter_type = cpu_to_le32(1);
3240
3241 status = be_mbox_notify_wait(adapter);
3242err:
3243 mutex_unlock(&adapter->mbox_lock);
3244 return status;
3245}
3246
3247int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
3248 struct be_dma_mem *cmd,
3249 struct be_fat_conf_params *configs)
3250{
3251 struct be_mcc_wrb *wrb;
3252 struct be_cmd_req_set_ext_fat_caps *req;
3253 int status;
3254
3255 spin_lock_bh(&adapter->mcc_lock);
3256
3257 wrb = wrb_from_mccq(adapter);
3258 if (!wrb) {
3259 status = -EBUSY;
3260 goto err;
3261 }
3262
3263 req = cmd->va;
3264 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
3265 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3266 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
3267 cmd->size, wrb, cmd);
3268
3269 status = be_mcc_notify_wait(adapter);
3270err:
3271 spin_unlock_bh(&adapter->mcc_lock);
3272 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003273}
Parav Pandit6a4ab662012-03-26 14:27:12 +00003274
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003275int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
3276{
3277 struct be_mcc_wrb *wrb;
3278 struct be_cmd_req_get_port_name *req;
3279 int status;
3280
3281 if (!lancer_chip(adapter)) {
3282 *port_name = adapter->hba_port_num + '0';
3283 return 0;
3284 }
3285
3286 spin_lock_bh(&adapter->mcc_lock);
3287
3288 wrb = wrb_from_mccq(adapter);
3289 if (!wrb) {
3290 status = -EBUSY;
3291 goto err;
3292 }
3293
3294 req = embedded_payload(wrb);
3295
3296 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3297 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3298 NULL);
3299 req->hdr.version = 1;
3300
3301 status = be_mcc_notify_wait(adapter);
3302 if (!status) {
3303 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
3304 *port_name = resp->port_name[adapter->hba_port_num];
3305 } else {
3306 *port_name = adapter->hba_port_num + '0';
3307 }
3308err:
3309 spin_unlock_bh(&adapter->mcc_lock);
3310 return status;
3311}
3312
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303313/* Descriptor type */
3314enum {
3315 FUNC_DESC = 1,
3316 VFT_DESC = 2
3317};
3318
3319static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
3320 int desc_type)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003321{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303322 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303323 struct be_nic_res_desc *nic;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003324 int i;
3325
3326 for (i = 0; i < desc_count; i++) {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303327 if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303328 hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
3329 nic = (struct be_nic_res_desc *)hdr;
3330 if (desc_type == FUNC_DESC ||
3331 (desc_type == VFT_DESC &&
3332 nic->flags & (1 << VFT_SHIFT)))
3333 return nic;
3334 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003335
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303336 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3337 hdr = (void *)hdr + hdr->desc_len;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003338 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303339 return NULL;
3340}
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003341
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303342static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
3343{
3344 return be_get_nic_desc(buf, desc_count, VFT_DESC);
3345}
3346
3347static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
3348{
3349 return be_get_nic_desc(buf, desc_count, FUNC_DESC);
3350}
3351
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303352static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
3353 u32 desc_count)
3354{
3355 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3356 struct be_pcie_res_desc *pcie;
3357 int i;
3358
3359 for (i = 0; i < desc_count; i++) {
3360 if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
3361 hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
3362 pcie = (struct be_pcie_res_desc *)hdr;
3363 if (pcie->pf_num == devfn)
3364 return pcie;
3365 }
3366
3367 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3368 hdr = (void *)hdr + hdr->desc_len;
3369 }
Wei Yang950e2952013-05-22 15:58:22 +00003370 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003371}
3372
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303373static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
3374{
3375 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3376 int i;
3377
3378 for (i = 0; i < desc_count; i++) {
3379 if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
3380 return (struct be_port_res_desc *)hdr;
3381
3382 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3383 hdr = (void *)hdr + hdr->desc_len;
3384 }
3385 return NULL;
3386}
3387
Sathya Perla92bf14a2013-08-27 16:57:32 +05303388static void be_copy_nic_desc(struct be_resources *res,
3389 struct be_nic_res_desc *desc)
3390{
3391 res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
3392 res->max_vlans = le16_to_cpu(desc->vlan_count);
3393 res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3394 res->max_tx_qs = le16_to_cpu(desc->txq_count);
3395 res->max_rss_qs = le16_to_cpu(desc->rssq_count);
3396 res->max_rx_qs = le16_to_cpu(desc->rq_count);
3397 res->max_evt_qs = le16_to_cpu(desc->eq_count);
3398 /* Clear flags that driver is not interested in */
3399 res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
3400 BE_IF_CAP_FLAGS_WANT;
3401 /* Need 1 RXQ as the default RXQ */
3402 if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
3403 res->max_rss_qs -= 1;
3404}
3405
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003406/* Uses Mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303407int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003408{
3409 struct be_mcc_wrb *wrb;
3410 struct be_cmd_req_get_func_config *req;
3411 int status;
3412 struct be_dma_mem cmd;
3413
Suresh Reddyd98ef502013-04-25 00:56:55 +00003414 if (mutex_lock_interruptible(&adapter->mbox_lock))
3415 return -1;
3416
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003417 memset(&cmd, 0, sizeof(struct be_dma_mem));
3418 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303419 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003420 if (!cmd.va) {
3421 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003422 status = -ENOMEM;
3423 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003424 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003425
3426 wrb = wrb_from_mbox(adapter);
3427 if (!wrb) {
3428 status = -EBUSY;
3429 goto err;
3430 }
3431
3432 req = cmd.va;
3433
3434 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3435 OPCODE_COMMON_GET_FUNC_CONFIG,
3436 cmd.size, wrb, &cmd);
3437
Kalesh AP28710c52013-04-28 22:21:13 +00003438 if (skyhawk_chip(adapter))
3439 req->hdr.version = 1;
3440
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003441 status = be_mbox_notify_wait(adapter);
3442 if (!status) {
3443 struct be_cmd_resp_get_func_config *resp = cmd.va;
3444 u32 desc_count = le32_to_cpu(resp->desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303445 struct be_nic_res_desc *desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003446
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303447 desc = be_get_func_nic_desc(resp->func_param, desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003448 if (!desc) {
3449 status = -EINVAL;
3450 goto err;
3451 }
3452
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003453 adapter->pf_number = desc->pf_num;
Sathya Perla92bf14a2013-08-27 16:57:32 +05303454 be_copy_nic_desc(res, desc);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003455 }
3456err:
3457 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003458 if (cmd.va)
3459 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003460 return status;
3461}
3462
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303463/* Will use MBOX only if MCCQ has not been created */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303464int be_cmd_get_profile_config(struct be_adapter *adapter,
3465 struct be_resources *res, u8 domain)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003466{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303467 struct be_cmd_resp_get_profile_config *resp;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303468 struct be_cmd_req_get_profile_config *req;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303469 struct be_nic_res_desc *vf_res;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303470 struct be_pcie_res_desc *pcie;
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303471 struct be_port_res_desc *port;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303472 struct be_nic_res_desc *nic;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303473 struct be_mcc_wrb wrb = {0};
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003474 struct be_dma_mem cmd;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303475 u32 desc_count;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003476 int status;
3477
3478 memset(&cmd, 0, sizeof(struct be_dma_mem));
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303479 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3480 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3481 if (!cmd.va)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003482 return -ENOMEM;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003483
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303484 req = cmd.va;
3485 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3486 OPCODE_COMMON_GET_PROFILE_CONFIG,
3487 cmd.size, &wrb, &cmd);
3488
3489 req->hdr.domain = domain;
3490 if (!lancer_chip(adapter))
3491 req->hdr.version = 1;
3492 req->type = ACTIVE_PROFILE_TYPE;
3493
3494 status = be_cmd_notify_wait(adapter, &wrb);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303495 if (status)
3496 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003497
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303498 resp = cmd.va;
3499 desc_count = le32_to_cpu(resp->desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003500
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303501 pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
3502 desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303503 if (pcie)
Sathya Perla92bf14a2013-08-27 16:57:32 +05303504 res->max_vfs = le16_to_cpu(pcie->num_vfs);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303505
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303506 port = be_get_port_desc(resp->func_param, desc_count);
3507 if (port)
3508 adapter->mc_type = port->mc_type;
3509
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303510 nic = be_get_func_nic_desc(resp->func_param, desc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05303511 if (nic)
3512 be_copy_nic_desc(res, nic);
3513
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303514 vf_res = be_get_vft_desc(resp->func_param, desc_count);
3515 if (vf_res)
3516 res->vf_if_cap_flags = vf_res->cap_flags;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003517err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003518 if (cmd.va)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303519 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003520 return status;
3521}
3522
Vasundhara Volambec84e62014-06-30 13:01:32 +05303523/* Will use MBOX only if MCCQ has not been created */
3524static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
3525 int size, int count, u8 version, u8 domain)
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003526{
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003527 struct be_cmd_req_set_profile_config *req;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303528 struct be_mcc_wrb wrb = {0};
3529 struct be_dma_mem cmd;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003530 int status;
3531
Vasundhara Volambec84e62014-06-30 13:01:32 +05303532 memset(&cmd, 0, sizeof(struct be_dma_mem));
3533 cmd.size = sizeof(struct be_cmd_req_set_profile_config);
3534 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3535 if (!cmd.va)
3536 return -ENOMEM;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003537
Vasundhara Volambec84e62014-06-30 13:01:32 +05303538 req = cmd.va;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003539 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303540 OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
3541 &wrb, &cmd);
Sathya Perlaa4018012014-03-27 10:46:18 +05303542 req->hdr.version = version;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003543 req->hdr.domain = domain;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303544 req->desc_count = cpu_to_le32(count);
Sathya Perlaa4018012014-03-27 10:46:18 +05303545 memcpy(req->desc, desc, size);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003546
Vasundhara Volambec84e62014-06-30 13:01:32 +05303547 status = be_cmd_notify_wait(adapter, &wrb);
3548
3549 if (cmd.va)
3550 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003551 return status;
3552}
3553
Sathya Perlaa4018012014-03-27 10:46:18 +05303554/* Mark all fields invalid */
Vasundhara Volambec84e62014-06-30 13:01:32 +05303555static void be_reset_nic_desc(struct be_nic_res_desc *nic)
Sathya Perlaa4018012014-03-27 10:46:18 +05303556{
3557 memset(nic, 0, sizeof(*nic));
3558 nic->unicast_mac_count = 0xFFFF;
3559 nic->mcc_count = 0xFFFF;
3560 nic->vlan_count = 0xFFFF;
3561 nic->mcast_mac_count = 0xFFFF;
3562 nic->txq_count = 0xFFFF;
3563 nic->rq_count = 0xFFFF;
3564 nic->rssq_count = 0xFFFF;
3565 nic->lro_count = 0xFFFF;
3566 nic->cq_count = 0xFFFF;
3567 nic->toe_conn_count = 0xFFFF;
3568 nic->eq_count = 0xFFFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303569 nic->iface_count = 0xFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303570 nic->link_param = 0xFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303571 nic->channel_id_param = cpu_to_le16(0xF000);
Sathya Perlaa4018012014-03-27 10:46:18 +05303572 nic->acpi_params = 0xFF;
3573 nic->wol_param = 0x0F;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303574 nic->tunnel_iface_count = 0xFFFF;
3575 nic->direct_tenant_iface_count = 0xFFFF;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303576 nic->bw_min = 0xFFFFFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303577 nic->bw_max = 0xFFFFFFFF;
3578}
3579
Vasundhara Volambec84e62014-06-30 13:01:32 +05303580/* Mark all fields invalid */
3581static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
3582{
3583 memset(pcie, 0, sizeof(*pcie));
3584 pcie->sriov_state = 0xFF;
3585 pcie->pf_state = 0xFF;
3586 pcie->pf_type = 0xFF;
3587 pcie->num_vfs = 0xFFFF;
3588}
3589
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303590int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
3591 u8 domain)
Sathya Perlaa4018012014-03-27 10:46:18 +05303592{
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303593 struct be_nic_res_desc nic_desc;
3594 u32 bw_percent;
3595 u16 version = 0;
Sathya Perlaa4018012014-03-27 10:46:18 +05303596
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303597 if (BE3_chip(adapter))
3598 return be_cmd_set_qos(adapter, max_rate / 10, domain);
3599
3600 be_reset_nic_desc(&nic_desc);
3601 nic_desc.pf_num = adapter->pf_number;
3602 nic_desc.vf_num = domain;
3603 if (lancer_chip(adapter)) {
Sathya Perlaa4018012014-03-27 10:46:18 +05303604 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
3605 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
3606 nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
3607 (1 << NOSV_SHIFT);
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303608 nic_desc.bw_max = cpu_to_le32(max_rate / 10);
Sathya Perlaa4018012014-03-27 10:46:18 +05303609 } else {
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303610 version = 1;
3611 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3612 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3613 nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3614 bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
3615 nic_desc.bw_max = cpu_to_le32(bw_percent);
Sathya Perlaa4018012014-03-27 10:46:18 +05303616 }
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303617
3618 return be_cmd_set_profile_config(adapter, &nic_desc,
3619 nic_desc.hdr.desc_len,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303620 1, version, domain);
3621}
3622
3623int be_cmd_set_sriov_config(struct be_adapter *adapter,
3624 struct be_resources res, u16 num_vfs)
3625{
3626 struct {
3627 struct be_pcie_res_desc pcie;
3628 struct be_nic_res_desc nic_vft;
3629 } __packed desc;
3630 u16 vf_q_count;
3631
3632 if (BEx_chip(adapter) || lancer_chip(adapter))
3633 return 0;
3634
3635 /* PF PCIE descriptor */
3636 be_reset_pcie_desc(&desc.pcie);
3637 desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
3638 desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3639 desc.pcie.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3640 desc.pcie.pf_num = adapter->pdev->devfn;
3641 desc.pcie.sriov_state = num_vfs ? 1 : 0;
3642 desc.pcie.num_vfs = cpu_to_le16(num_vfs);
3643
3644 /* VF NIC Template descriptor */
3645 be_reset_nic_desc(&desc.nic_vft);
3646 desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3647 desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3648 desc.nic_vft.flags = (1 << VFT_SHIFT) | (1 << IMM_SHIFT) |
3649 (1 << NOSV_SHIFT);
3650 desc.nic_vft.pf_num = adapter->pdev->devfn;
3651 desc.nic_vft.vf_num = 0;
3652
3653 if (num_vfs && res.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
3654 /* If number of VFs requested is 8 less than max supported,
3655 * assign 8 queue pairs to the PF and divide the remaining
3656 * resources evenly among the VFs
3657 */
3658 if (num_vfs < (be_max_vfs(adapter) - 8))
3659 vf_q_count = (res.max_rss_qs - 8) / num_vfs;
3660 else
3661 vf_q_count = res.max_rss_qs / num_vfs;
3662
3663 desc.nic_vft.rq_count = cpu_to_le16(vf_q_count);
3664 desc.nic_vft.txq_count = cpu_to_le16(vf_q_count);
3665 desc.nic_vft.rssq_count = cpu_to_le16(vf_q_count - 1);
3666 desc.nic_vft.cq_count = cpu_to_le16(3 * vf_q_count);
3667 } else {
3668 desc.nic_vft.txq_count = cpu_to_le16(1);
3669 desc.nic_vft.rq_count = cpu_to_le16(1);
3670 desc.nic_vft.rssq_count = cpu_to_le16(0);
3671 /* One CQ for each TX, RX and MCCQ */
3672 desc.nic_vft.cq_count = cpu_to_le16(3);
3673 }
3674
3675 return be_cmd_set_profile_config(adapter, &desc,
3676 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05303677}
3678
3679int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
3680{
3681 struct be_mcc_wrb *wrb;
3682 struct be_cmd_req_manage_iface_filters *req;
3683 int status;
3684
3685 if (iface == 0xFFFFFFFF)
3686 return -1;
3687
3688 spin_lock_bh(&adapter->mcc_lock);
3689
3690 wrb = wrb_from_mccq(adapter);
3691 if (!wrb) {
3692 status = -EBUSY;
3693 goto err;
3694 }
3695 req = embedded_payload(wrb);
3696
3697 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3698 OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
3699 wrb, NULL);
3700 req->op = op;
3701 req->target_iface_id = cpu_to_le32(iface);
3702
3703 status = be_mcc_notify_wait(adapter);
3704err:
3705 spin_unlock_bh(&adapter->mcc_lock);
3706 return status;
3707}
3708
3709int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
3710{
3711 struct be_port_res_desc port_desc;
3712
3713 memset(&port_desc, 0, sizeof(port_desc));
3714 port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
3715 port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3716 port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3717 port_desc.link_num = adapter->hba_port_num;
3718 if (port) {
3719 port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
3720 (1 << RCVID_SHIFT);
3721 port_desc.nv_port = swab16(port);
3722 } else {
3723 port_desc.nv_flags = NV_TYPE_DISABLED;
3724 port_desc.nv_port = 0;
3725 }
3726
3727 return be_cmd_set_profile_config(adapter, &port_desc,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303728 RESOURCE_DESC_SIZE_V1, 1, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05303729}
3730
Sathya Perla4c876612013-02-03 20:30:11 +00003731int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
3732 int vf_num)
3733{
3734 struct be_mcc_wrb *wrb;
3735 struct be_cmd_req_get_iface_list *req;
3736 struct be_cmd_resp_get_iface_list *resp;
3737 int status;
3738
3739 spin_lock_bh(&adapter->mcc_lock);
3740
3741 wrb = wrb_from_mccq(adapter);
3742 if (!wrb) {
3743 status = -EBUSY;
3744 goto err;
3745 }
3746 req = embedded_payload(wrb);
3747
3748 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3749 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
3750 wrb, NULL);
3751 req->hdr.domain = vf_num + 1;
3752
3753 status = be_mcc_notify_wait(adapter);
3754 if (!status) {
3755 resp = (struct be_cmd_resp_get_iface_list *)req;
3756 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
3757 }
3758
3759err:
3760 spin_unlock_bh(&adapter->mcc_lock);
3761 return status;
3762}
3763
Somnath Kotur5c510812013-05-30 02:52:23 +00003764static int lancer_wait_idle(struct be_adapter *adapter)
3765{
3766#define SLIPORT_IDLE_TIMEOUT 30
3767 u32 reg_val;
3768 int status = 0, i;
3769
3770 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
3771 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
3772 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
3773 break;
3774
3775 ssleep(1);
3776 }
3777
3778 if (i == SLIPORT_IDLE_TIMEOUT)
3779 status = -1;
3780
3781 return status;
3782}
3783
3784int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
3785{
3786 int status = 0;
3787
3788 status = lancer_wait_idle(adapter);
3789 if (status)
3790 return status;
3791
3792 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
3793
3794 return status;
3795}
3796
3797/* Routine to check whether dump image is present or not */
3798bool dump_present(struct be_adapter *adapter)
3799{
3800 u32 sliport_status = 0;
3801
3802 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
3803 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
3804}
3805
3806int lancer_initiate_dump(struct be_adapter *adapter)
3807{
3808 int status;
3809
3810 /* give firmware reset and diagnostic dump */
3811 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
3812 PHYSDEV_CONTROL_DD_MASK);
3813 if (status < 0) {
3814 dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
3815 return status;
3816 }
3817
3818 status = lancer_wait_idle(adapter);
3819 if (status)
3820 return status;
3821
3822 if (!dump_present(adapter)) {
3823 dev_err(&adapter->pdev->dev, "Dump image not present\n");
3824 return -1;
3825 }
3826
3827 return 0;
3828}
3829
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003830/* Uses sync mcc */
3831int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
3832{
3833 struct be_mcc_wrb *wrb;
3834 struct be_cmd_enable_disable_vf *req;
3835 int status;
3836
Vasundhara Volam05998632013-10-01 15:59:59 +05303837 if (BEx_chip(adapter))
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003838 return 0;
3839
3840 spin_lock_bh(&adapter->mcc_lock);
3841
3842 wrb = wrb_from_mccq(adapter);
3843 if (!wrb) {
3844 status = -EBUSY;
3845 goto err;
3846 }
3847
3848 req = embedded_payload(wrb);
3849
3850 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3851 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
3852 wrb, NULL);
3853
3854 req->hdr.domain = domain;
3855 req->enable = 1;
3856 status = be_mcc_notify_wait(adapter);
3857err:
3858 spin_unlock_bh(&adapter->mcc_lock);
3859 return status;
3860}
3861
Somnath Kotur68c45a22013-03-14 02:42:07 +00003862int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
3863{
3864 struct be_mcc_wrb *wrb;
3865 struct be_cmd_req_intr_set *req;
3866 int status;
3867
3868 if (mutex_lock_interruptible(&adapter->mbox_lock))
3869 return -1;
3870
3871 wrb = wrb_from_mbox(adapter);
3872
3873 req = embedded_payload(wrb);
3874
3875 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3876 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
3877 wrb, NULL);
3878
3879 req->intr_enabled = intr_enable;
3880
3881 status = be_mbox_notify_wait(adapter);
3882
3883 mutex_unlock(&adapter->mbox_lock);
3884 return status;
3885}
3886
Vasundhara Volam542963b2014-01-15 13:23:33 +05303887/* Uses MBOX */
3888int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
3889{
3890 struct be_cmd_req_get_active_profile *req;
3891 struct be_mcc_wrb *wrb;
3892 int status;
3893
3894 if (mutex_lock_interruptible(&adapter->mbox_lock))
3895 return -1;
3896
3897 wrb = wrb_from_mbox(adapter);
3898 if (!wrb) {
3899 status = -EBUSY;
3900 goto err;
3901 }
3902
3903 req = embedded_payload(wrb);
3904
3905 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3906 OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
3907 wrb, NULL);
3908
3909 status = be_mbox_notify_wait(adapter);
3910 if (!status) {
3911 struct be_cmd_resp_get_active_profile *resp =
3912 embedded_payload(wrb);
3913 *profile_id = le16_to_cpu(resp->active_profile_id);
3914 }
3915
3916err:
3917 mutex_unlock(&adapter->mbox_lock);
3918 return status;
3919}
3920
Suresh Reddybdce2ad2014-03-11 18:53:04 +05303921int be_cmd_set_logical_link_config(struct be_adapter *adapter,
3922 int link_state, u8 domain)
3923{
3924 struct be_mcc_wrb *wrb;
3925 struct be_cmd_req_set_ll_link *req;
3926 int status;
3927
3928 if (BEx_chip(adapter) || lancer_chip(adapter))
3929 return 0;
3930
3931 spin_lock_bh(&adapter->mcc_lock);
3932
3933 wrb = wrb_from_mccq(adapter);
3934 if (!wrb) {
3935 status = -EBUSY;
3936 goto err;
3937 }
3938
3939 req = embedded_payload(wrb);
3940
3941 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3942 OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
3943 sizeof(*req), wrb, NULL);
3944
3945 req->hdr.version = 1;
3946 req->hdr.domain = domain;
3947
3948 if (link_state == IFLA_VF_LINK_STATE_ENABLE)
3949 req->link_config |= 1;
3950
3951 if (link_state == IFLA_VF_LINK_STATE_AUTO)
3952 req->link_config |= 1 << PLINK_TRACK_SHIFT;
3953
3954 status = be_mcc_notify_wait(adapter);
3955err:
3956 spin_unlock_bh(&adapter->mcc_lock);
3957 return status;
3958}
3959
Parav Pandit6a4ab662012-03-26 14:27:12 +00003960int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303961 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
Parav Pandit6a4ab662012-03-26 14:27:12 +00003962{
3963 struct be_adapter *adapter = netdev_priv(netdev_handle);
3964 struct be_mcc_wrb *wrb;
3965 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
3966 struct be_cmd_req_hdr *req;
3967 struct be_cmd_resp_hdr *resp;
3968 int status;
3969
3970 spin_lock_bh(&adapter->mcc_lock);
3971
3972 wrb = wrb_from_mccq(adapter);
3973 if (!wrb) {
3974 status = -EBUSY;
3975 goto err;
3976 }
3977 req = embedded_payload(wrb);
3978 resp = embedded_payload(wrb);
3979
3980 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
3981 hdr->opcode, wrb_payload_size, wrb, NULL);
3982 memcpy(req, wrb_payload, wrb_payload_size);
3983 be_dws_cpu_to_le(req, wrb_payload_size);
3984
3985 status = be_mcc_notify_wait(adapter);
3986 if (cmd_status)
3987 *cmd_status = (status & 0xffff);
3988 if (ext_status)
3989 *ext_status = 0;
3990 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
3991 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
3992err:
3993 spin_unlock_bh(&adapter->mcc_lock);
3994 return status;
3995}
3996EXPORT_SYMBOL(be_roce_mcc_cmd);