Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 1 | //===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This class prints an ARM MCInst to a .s file. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #define DEBUG_TYPE "asm-printer" |
| 15 | #include "ARMInstPrinter.h" |
Evan Cheng | be74029 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 16 | #include "MCTargetDesc/ARMBaseInfo.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 17 | #include "MCTargetDesc/ARMAddressingModes.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCInst.h" |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCAsmInfo.h" |
Chris Lattner | 6f99776 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCExpr.h" |
Johnny Chen | c7b6591 | 2010-04-16 22:40:20 +0000 | [diff] [blame] | 21 | #include "llvm/ADT/StringExtras.h" |
Chris Lattner | 6f99776 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 22 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 23 | using namespace llvm; |
| 24 | |
Chris Lattner | 6274ec4 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 25 | #define GET_INSTRUCTION_NAME |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 26 | #include "ARMGenAsmWriter.inc" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 27 | |
Chris Lattner | 6274ec4 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 28 | StringRef ARMInstPrinter::getOpcodeName(unsigned Opcode) const { |
| 29 | return getInstructionName(Opcode); |
| 30 | } |
| 31 | |
Rafael Espindola | cde4ce4 | 2011-06-02 02:34:55 +0000 | [diff] [blame] | 32 | void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const { |
| 33 | OS << getRegisterName(RegNo); |
Anton Korobeynikov | 57caad7 | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 34 | } |
Chris Lattner | 6274ec4 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 35 | |
Chris Lattner | d374087 | 2010-04-04 05:04:31 +0000 | [diff] [blame] | 36 | void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) { |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 37 | unsigned Opcode = MI->getOpcode(); |
| 38 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 39 | // Check for MOVs and print canonical forms, instead. |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 40 | if (Opcode == ARM::MOVsr) { |
Jim Grosbach | e6be85e | 2010-09-17 22:36:38 +0000 | [diff] [blame] | 41 | // FIXME: Thumb variants? |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 42 | const MCOperand &Dst = MI->getOperand(0); |
| 43 | const MCOperand &MO1 = MI->getOperand(1); |
| 44 | const MCOperand &MO2 = MI->getOperand(2); |
| 45 | const MCOperand &MO3 = MI->getOperand(3); |
| 46 | |
| 47 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm())); |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 48 | printSBitModifierOperand(MI, 6, O); |
| 49 | printPredicateOperand(MI, 4, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 50 | |
| 51 | O << '\t' << getRegisterName(Dst.getReg()) |
| 52 | << ", " << getRegisterName(MO1.getReg()); |
| 53 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 54 | O << ", " << getRegisterName(MO2.getReg()); |
| 55 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 56 | return; |
| 57 | } |
| 58 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 59 | if (Opcode == ARM::MOVsi) { |
| 60 | // FIXME: Thumb variants? |
| 61 | const MCOperand &Dst = MI->getOperand(0); |
| 62 | const MCOperand &MO1 = MI->getOperand(1); |
| 63 | const MCOperand &MO2 = MI->getOperand(2); |
| 64 | |
| 65 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm())); |
| 66 | printSBitModifierOperand(MI, 5, O); |
| 67 | printPredicateOperand(MI, 3, O); |
| 68 | |
| 69 | O << '\t' << getRegisterName(Dst.getReg()) |
| 70 | << ", " << getRegisterName(MO1.getReg()); |
| 71 | |
| 72 | if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) |
| 73 | return; |
| 74 | |
| 75 | O << ", #" << ARM_AM::getSORegOffset(MO2.getImm()); |
| 76 | return; |
| 77 | } |
| 78 | |
| 79 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 80 | // A8.6.123 PUSH |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 81 | if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) && |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 82 | MI->getOperand(0).getReg() == ARM::SP) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 83 | O << '\t' << "push"; |
| 84 | printPredicateOperand(MI, 2, O); |
Jim Grosbach | 41ad0c4 | 2010-12-03 20:33:01 +0000 | [diff] [blame] | 85 | if (Opcode == ARM::t2STMDB_UPD) |
| 86 | O << ".w"; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 87 | O << '\t'; |
| 88 | printRegisterList(MI, 4, O); |
| 89 | return; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 90 | } |
| 91 | |
| 92 | // A8.6.122 POP |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 93 | if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) && |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 94 | MI->getOperand(0).getReg() == ARM::SP) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 95 | O << '\t' << "pop"; |
| 96 | printPredicateOperand(MI, 2, O); |
Jim Grosbach | 41ad0c4 | 2010-12-03 20:33:01 +0000 | [diff] [blame] | 97 | if (Opcode == ARM::t2LDMIA_UPD) |
| 98 | O << ".w"; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 99 | O << '\t'; |
| 100 | printRegisterList(MI, 4, O); |
| 101 | return; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 102 | } |
| 103 | |
| 104 | // A8.6.355 VPUSH |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 105 | if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) && |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 106 | MI->getOperand(0).getReg() == ARM::SP) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 107 | O << '\t' << "vpush"; |
| 108 | printPredicateOperand(MI, 2, O); |
| 109 | O << '\t'; |
| 110 | printRegisterList(MI, 4, O); |
| 111 | return; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 112 | } |
| 113 | |
| 114 | // A8.6.354 VPOP |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 115 | if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) && |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 116 | MI->getOperand(0).getReg() == ARM::SP) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 117 | O << '\t' << "vpop"; |
| 118 | printPredicateOperand(MI, 2, O); |
| 119 | O << '\t'; |
| 120 | printRegisterList(MI, 4, O); |
| 121 | return; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 122 | } |
| 123 | |
Owen Anderson | 565a036 | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 124 | if (Opcode == ARM::tLDMIA || Opcode == ARM::tSTMIA) { |
| 125 | bool Writeback = true; |
| 126 | unsigned BaseReg = MI->getOperand(0).getReg(); |
| 127 | for (unsigned i = 3; i < MI->getNumOperands(); ++i) { |
| 128 | if (MI->getOperand(i).getReg() == BaseReg) |
| 129 | Writeback = false; |
| 130 | } |
| 131 | |
| 132 | if (Opcode == ARM::tLDMIA) |
| 133 | O << "\tldmia"; |
| 134 | else if (Opcode == ARM::tSTMIA) |
| 135 | O << "\tstmia"; |
| 136 | else |
| 137 | llvm_unreachable("Unknown opcode!"); |
| 138 | |
| 139 | printPredicateOperand(MI, 1, O); |
| 140 | O << '\t' << getRegisterName(BaseReg); |
| 141 | if (Writeback) O << "!"; |
| 142 | O << ", "; |
| 143 | printRegisterList(MI, 3, O); |
| 144 | return; |
| 145 | } |
| 146 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 147 | printInstruction(MI, O); |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 148 | } |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 149 | |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 150 | void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
Jim Grosbach | 0a2287b | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 151 | raw_ostream &O) { |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 152 | const MCOperand &Op = MI->getOperand(OpNo); |
| 153 | if (Op.isReg()) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 154 | unsigned Reg = Op.getReg(); |
Jim Grosbach | 3563628 | 2010-10-06 21:22:32 +0000 | [diff] [blame] | 155 | O << getRegisterName(Reg); |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 156 | } else if (Op.isImm()) { |
| 157 | O << '#' << Op.getImm(); |
| 158 | } else { |
| 159 | assert(Op.isExpr() && "unknown operand kind in printOperand"); |
Chris Lattner | 8cb9a3b | 2010-01-18 00:37:40 +0000 | [diff] [blame] | 160 | O << *Op.getExpr(); |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 161 | } |
| 162 | } |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 163 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 164 | // so_reg is a 4-operand unit corresponding to register forms of the A5.1 |
| 165 | // "Addressing Mode 1 - Data-processing operands" forms. This includes: |
| 166 | // REG 0 0 - e.g. R5 |
| 167 | // REG REG 0,SH_OPC - e.g. R5, ROR R3 |
| 168 | // REG 0 IMM,SH_OPC - e.g. R5, LSL #3 |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 169 | void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 170 | raw_ostream &O) { |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 171 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 172 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 173 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 174 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 175 | O << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 176 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 177 | // Print the shift opc. |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 178 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm()); |
| 179 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 180 | if (ShOpc == ARM_AM::rrx) |
| 181 | return; |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 182 | |
| 183 | O << ' ' << getRegisterName(MO2.getReg()); |
| 184 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 185 | } |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 186 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 187 | void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum, |
| 188 | raw_ostream &O) { |
| 189 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 190 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 191 | |
| 192 | O << getRegisterName(MO1.getReg()); |
| 193 | |
| 194 | // Print the shift opc. |
| 195 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm()); |
| 196 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
| 197 | if (ShOpc == ARM_AM::rrx) |
| 198 | return; |
| 199 | O << " #" << ARM_AM::getSORegOffset(MO2.getImm()); |
| 200 | } |
| 201 | |
| 202 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 203 | //===--------------------------------------------------------------------===// |
| 204 | // Addressing Mode #2 |
| 205 | //===--------------------------------------------------------------------===// |
| 206 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 207 | void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op, |
| 208 | raw_ostream &O) { |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 209 | const MCOperand &MO1 = MI->getOperand(Op); |
| 210 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 211 | const MCOperand &MO3 = MI->getOperand(Op+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 212 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 213 | O << "[" << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 214 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 215 | if (!MO2.getReg()) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 216 | if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0. |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 217 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 218 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 219 | << ARM_AM::getAM2Offset(MO3.getImm()); |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 220 | O << "]"; |
| 221 | return; |
| 222 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 223 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 224 | O << ", " |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 225 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 226 | << getRegisterName(MO2.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 227 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 228 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm())) |
| 229 | O << ", " |
| 230 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm())) |
| 231 | << " #" << ShImm; |
| 232 | O << "]"; |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 233 | } |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 234 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 235 | void ARMInstPrinter::printAM2PostIndexOp(const MCInst *MI, unsigned Op, |
| 236 | raw_ostream &O) { |
| 237 | const MCOperand &MO1 = MI->getOperand(Op); |
| 238 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 239 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 240 | |
| 241 | O << "[" << getRegisterName(MO1.getReg()) << "], "; |
| 242 | |
| 243 | if (!MO2.getReg()) { |
| 244 | unsigned ImmOffs = ARM_AM::getAM2Offset(MO3.getImm()); |
| 245 | O << '#' |
| 246 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 247 | << ImmOffs; |
| 248 | return; |
| 249 | } |
| 250 | |
| 251 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 252 | << getRegisterName(MO2.getReg()); |
| 253 | |
| 254 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm())) |
| 255 | O << ", " |
| 256 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm())) |
| 257 | << " #" << ShImm; |
| 258 | } |
| 259 | |
| 260 | void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op, |
| 261 | raw_ostream &O) { |
| 262 | const MCOperand &MO1 = MI->getOperand(Op); |
| 263 | |
| 264 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 265 | printOperand(MI, Op, O); |
| 266 | return; |
| 267 | } |
| 268 | |
| 269 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 270 | unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm()); |
| 271 | |
| 272 | if (IdxMode == ARMII::IndexModePost) { |
| 273 | printAM2PostIndexOp(MI, Op, O); |
| 274 | return; |
| 275 | } |
| 276 | printAM2PreOrOffsetIndexOp(MI, Op, O); |
| 277 | } |
| 278 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 279 | void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 280 | unsigned OpNum, |
| 281 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 282 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 283 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 284 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 285 | if (!MO1.getReg()) { |
| 286 | unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 287 | O << '#' |
| 288 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) |
| 289 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 290 | return; |
| 291 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 292 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 293 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) |
| 294 | << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 295 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 296 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm())) |
| 297 | O << ", " |
| 298 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm())) |
| 299 | << " #" << ShImm; |
| 300 | } |
| 301 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 302 | //===--------------------------------------------------------------------===// |
| 303 | // Addressing Mode #3 |
| 304 | //===--------------------------------------------------------------------===// |
| 305 | |
| 306 | void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op, |
| 307 | raw_ostream &O) { |
| 308 | const MCOperand &MO1 = MI->getOperand(Op); |
| 309 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 310 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 311 | |
| 312 | O << "[" << getRegisterName(MO1.getReg()) << "], "; |
| 313 | |
| 314 | if (MO2.getReg()) { |
| 315 | O << (char)ARM_AM::getAM3Op(MO3.getImm()) |
| 316 | << getRegisterName(MO2.getReg()); |
| 317 | return; |
| 318 | } |
| 319 | |
| 320 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()); |
| 321 | O << '#' |
| 322 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())) |
| 323 | << ImmOffs; |
| 324 | } |
| 325 | |
| 326 | void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op, |
| 327 | raw_ostream &O) { |
| 328 | const MCOperand &MO1 = MI->getOperand(Op); |
| 329 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 330 | const MCOperand &MO3 = MI->getOperand(Op+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 331 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 332 | O << '[' << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 333 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 334 | if (MO2.getReg()) { |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 335 | O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())) |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 336 | << getRegisterName(MO2.getReg()) << ']'; |
| 337 | return; |
| 338 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 339 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 340 | if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm())) |
| 341 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 342 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())) |
| 343 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 344 | O << ']'; |
| 345 | } |
| 346 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 347 | void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op, |
| 348 | raw_ostream &O) { |
| 349 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 350 | unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm()); |
| 351 | |
| 352 | if (IdxMode == ARMII::IndexModePost) { |
| 353 | printAM3PostIndexOp(MI, Op, O); |
| 354 | return; |
| 355 | } |
| 356 | printAM3PreOrOffsetIndexOp(MI, Op, O); |
| 357 | } |
| 358 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 359 | void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 360 | unsigned OpNum, |
| 361 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 362 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 363 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 364 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 365 | if (MO1.getReg()) { |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 366 | O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) |
| 367 | << getRegisterName(MO1.getReg()); |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 368 | return; |
| 369 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 370 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 371 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 372 | O << '#' |
| 373 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) |
| 374 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 375 | } |
| 376 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 377 | void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI, |
| 378 | unsigned OpNum, |
| 379 | raw_ostream &O) { |
| 380 | const MCOperand &MO = MI->getOperand(OpNum); |
| 381 | unsigned Imm = MO.getImm(); |
| 382 | O << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff); |
| 383 | } |
| 384 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 385 | void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 0a2287b | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 386 | raw_ostream &O) { |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 387 | ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum) |
| 388 | .getImm()); |
| 389 | O << ARM_AM::getAMSubModeStr(Mode); |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 390 | } |
| 391 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 392 | void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 0a2287b | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 393 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 394 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 395 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 396 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 397 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 398 | printOperand(MI, OpNum, O); |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 399 | return; |
| 400 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 401 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 402 | O << "[" << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 403 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 404 | if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) { |
| 405 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 406 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm())) |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 407 | << ImmOffs * 4; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 408 | } |
| 409 | O << "]"; |
| 410 | } |
| 411 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 412 | void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum, |
| 413 | raw_ostream &O) { |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 414 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 415 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 416 | |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 417 | O << "[" << getRegisterName(MO1.getReg()); |
| 418 | if (MO2.getImm()) { |
| 419 | // FIXME: Both darwin as and GNU as violate ARM docs here. |
Bob Wilson | 273ff31 | 2010-07-14 23:54:43 +0000 | [diff] [blame] | 420 | O << ", :" << (MO2.getImm() << 3); |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 421 | } |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 422 | O << "]"; |
| 423 | } |
| 424 | |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 425 | void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum, |
| 426 | raw_ostream &O) { |
| 427 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 428 | O << "[" << getRegisterName(MO1.getReg()) << "]"; |
| 429 | } |
| 430 | |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 431 | void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 432 | unsigned OpNum, |
| 433 | raw_ostream &O) { |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 434 | const MCOperand &MO = MI->getOperand(OpNum); |
| 435 | if (MO.getReg() == 0) |
| 436 | O << "!"; |
| 437 | else |
| 438 | O << ", " << getRegisterName(MO.getReg()); |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 439 | } |
| 440 | |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 441 | void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI, |
| 442 | unsigned OpNum, |
| 443 | raw_ostream &O) { |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 444 | const MCOperand &MO = MI->getOperand(OpNum); |
| 445 | uint32_t v = ~MO.getImm(); |
| 446 | int32_t lsb = CountTrailingZeros_32(v); |
| 447 | int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb; |
| 448 | assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!"); |
| 449 | O << '#' << lsb << ", #" << width; |
| 450 | } |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 451 | |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 452 | void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum, |
| 453 | raw_ostream &O) { |
| 454 | unsigned val = MI->getOperand(OpNum).getImm(); |
| 455 | O << ARM_MB::MemBOptToString(val); |
| 456 | } |
| 457 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 458 | void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum, |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 459 | raw_ostream &O) { |
| 460 | unsigned ShiftOp = MI->getOperand(OpNum).getImm(); |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 461 | bool isASR = (ShiftOp & (1 << 5)) != 0; |
| 462 | unsigned Amt = ShiftOp & 0x1f; |
| 463 | if (isASR) |
| 464 | O << ", asr #" << (Amt == 0 ? 32 : Amt); |
| 465 | else if (Amt) |
| 466 | O << ", lsl #" << Amt; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 467 | } |
| 468 | |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 469 | void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum, |
| 470 | raw_ostream &O) { |
| 471 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 472 | if (Imm == 0) |
| 473 | return; |
| 474 | assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!"); |
| 475 | O << ", lsl #" << Imm; |
| 476 | } |
| 477 | |
| 478 | void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum, |
| 479 | raw_ostream &O) { |
| 480 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 481 | // A shift amount of 32 is encoded as 0. |
| 482 | if (Imm == 0) |
| 483 | Imm = 32; |
| 484 | assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!"); |
| 485 | O << ", asr #" << Imm; |
| 486 | } |
| 487 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 488 | void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum, |
| 489 | raw_ostream &O) { |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 490 | O << "{"; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 491 | for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) { |
| 492 | if (i != OpNum) O << ", "; |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 493 | O << getRegisterName(MI->getOperand(i).getReg()); |
| 494 | } |
| 495 | O << "}"; |
| 496 | } |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 497 | |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 498 | void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum, |
| 499 | raw_ostream &O) { |
| 500 | const MCOperand &Op = MI->getOperand(OpNum); |
| 501 | if (Op.getImm()) |
| 502 | O << "be"; |
| 503 | else |
| 504 | O << "le"; |
| 505 | } |
| 506 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 507 | void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum, |
| 508 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 509 | const MCOperand &Op = MI->getOperand(OpNum); |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 510 | O << ARM_PROC::IModToString(Op.getImm()); |
| 511 | } |
| 512 | |
| 513 | void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum, |
| 514 | raw_ostream &O) { |
| 515 | const MCOperand &Op = MI->getOperand(OpNum); |
| 516 | unsigned IFlags = Op.getImm(); |
| 517 | for (int i=2; i >= 0; --i) |
| 518 | if (IFlags & (1 << i)) |
| 519 | O << ARM_PROC::IFlagsToString(1 << i); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 520 | } |
| 521 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 522 | void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum, |
| 523 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 524 | const MCOperand &Op = MI->getOperand(OpNum); |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 525 | unsigned SpecRegRBit = Op.getImm() >> 4; |
| 526 | unsigned Mask = Op.getImm() & 0xf; |
| 527 | |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 528 | // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as |
| 529 | // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively. |
| 530 | if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) { |
| 531 | O << "APSR_"; |
| 532 | switch (Mask) { |
| 533 | default: assert(0); |
| 534 | case 4: O << "g"; return; |
| 535 | case 8: O << "nzcvq"; return; |
| 536 | case 12: O << "nzcvqg"; return; |
| 537 | } |
| 538 | llvm_unreachable("Unexpected mask value!"); |
| 539 | } |
| 540 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 541 | if (SpecRegRBit) |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 542 | O << "SPSR"; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 543 | else |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 544 | O << "CPSR"; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 545 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 546 | if (Mask) { |
| 547 | O << '_'; |
| 548 | if (Mask & 8) O << 'f'; |
| 549 | if (Mask & 4) O << 's'; |
| 550 | if (Mask & 2) O << 'x'; |
| 551 | if (Mask & 1) O << 'c'; |
| 552 | } |
| 553 | } |
| 554 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 555 | void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum, |
| 556 | raw_ostream &O) { |
Chris Lattner | 413ae25 | 2009-10-20 00:42:49 +0000 | [diff] [blame] | 557 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 558 | if (CC != ARMCC::AL) |
| 559 | O << ARMCondCodeToString(CC); |
| 560 | } |
| 561 | |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 562 | void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 563 | unsigned OpNum, |
| 564 | raw_ostream &O) { |
Johnny Chen | 9d3acaa | 2010-03-02 17:57:15 +0000 | [diff] [blame] | 565 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 566 | O << ARMCondCodeToString(CC); |
| 567 | } |
| 568 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 569 | void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum, |
| 570 | raw_ostream &O) { |
Daniel Dunbar | a7cc652 | 2009-10-20 22:10:05 +0000 | [diff] [blame] | 571 | if (MI->getOperand(OpNum).getReg()) { |
| 572 | assert(MI->getOperand(OpNum).getReg() == ARM::CPSR && |
| 573 | "Expect ARM CPSR register!"); |
Chris Lattner | 233917c | 2009-10-20 00:46:11 +0000 | [diff] [blame] | 574 | O << 's'; |
| 575 | } |
| 576 | } |
| 577 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 578 | void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum, |
| 579 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 580 | O << MI->getOperand(OpNum).getImm(); |
| 581 | } |
| 582 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 583 | void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum, |
| 584 | raw_ostream &O) { |
| 585 | O << "p" << MI->getOperand(OpNum).getImm(); |
| 586 | } |
| 587 | |
| 588 | void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum, |
| 589 | raw_ostream &O) { |
| 590 | O << "c" << MI->getOperand(OpNum).getImm(); |
| 591 | } |
| 592 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 593 | void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum, |
| 594 | raw_ostream &O) { |
Jim Grosbach | d30cfde | 2010-09-18 00:04:53 +0000 | [diff] [blame] | 595 | llvm_unreachable("Unhandled PC-relative pseudo-instruction!"); |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 596 | } |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 597 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 598 | void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum, |
| 599 | raw_ostream &O) { |
Johnny Chen | 541ba7d | 2010-01-25 22:13:10 +0000 | [diff] [blame] | 600 | O << "#" << MI->getOperand(OpNum).getImm() * 4; |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 601 | } |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 602 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 603 | void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum, |
| 604 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 605 | // (3 - the number of trailing zeros) is the number of then / else. |
| 606 | unsigned Mask = MI->getOperand(OpNum).getImm(); |
| 607 | unsigned CondBit0 = Mask >> 4 & 1; |
| 608 | unsigned NumTZ = CountTrailingZeros_32(Mask); |
| 609 | assert(NumTZ <= 3 && "Invalid IT mask!"); |
| 610 | for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { |
| 611 | bool T = ((Mask >> Pos) & 1) == CondBit0; |
| 612 | if (T) |
| 613 | O << 't'; |
| 614 | else |
| 615 | O << 'e'; |
| 616 | } |
| 617 | } |
| 618 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 619 | void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op, |
| 620 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 621 | const MCOperand &MO1 = MI->getOperand(Op); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 622 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 623 | |
| 624 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 625 | printOperand(MI, Op, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 626 | return; |
| 627 | } |
| 628 | |
| 629 | O << "[" << getRegisterName(MO1.getReg()); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 630 | if (unsigned RegNum = MO2.getReg()) |
| 631 | O << ", " << getRegisterName(RegNum); |
| 632 | O << "]"; |
| 633 | } |
| 634 | |
| 635 | void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI, |
| 636 | unsigned Op, |
| 637 | raw_ostream &O, |
| 638 | unsigned Scale) { |
| 639 | const MCOperand &MO1 = MI->getOperand(Op); |
| 640 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
| 641 | |
| 642 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 643 | printOperand(MI, Op, O); |
| 644 | return; |
| 645 | } |
| 646 | |
| 647 | O << "[" << getRegisterName(MO1.getReg()); |
| 648 | if (unsigned ImmOffs = MO2.getImm()) |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 649 | O << ", #" << ImmOffs * Scale; |
| 650 | O << "]"; |
| 651 | } |
| 652 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 653 | void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI, |
| 654 | unsigned Op, |
| 655 | raw_ostream &O) { |
| 656 | printThumbAddrModeImm5SOperand(MI, Op, O, 1); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 657 | } |
| 658 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 659 | void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI, |
| 660 | unsigned Op, |
| 661 | raw_ostream &O) { |
| 662 | printThumbAddrModeImm5SOperand(MI, Op, O, 2); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 663 | } |
| 664 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 665 | void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI, |
| 666 | unsigned Op, |
| 667 | raw_ostream &O) { |
| 668 | printThumbAddrModeImm5SOperand(MI, Op, O, 4); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 669 | } |
| 670 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 671 | void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op, |
| 672 | raw_ostream &O) { |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 673 | printThumbAddrModeImm5SOperand(MI, Op, O, 4); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 674 | } |
| 675 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 676 | // Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2 |
| 677 | // register with shift forms. |
| 678 | // REG 0 0 - e.g. R5 |
| 679 | // REG IMM, SH_OPC - e.g. R5, LSL #3 |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 680 | void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum, |
| 681 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 682 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 683 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 684 | |
| 685 | unsigned Reg = MO1.getReg(); |
| 686 | O << getRegisterName(Reg); |
| 687 | |
| 688 | // Print the shift opc. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 689 | assert(MO2.isImm() && "Not a valid t2_so_reg value!"); |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 690 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm()); |
| 691 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
| 692 | if (ShOpc != ARM_AM::rrx) |
| 693 | O << " #" << ARM_AM::getSORegOffset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 694 | } |
| 695 | |
Jim Grosbach | 458f2dc | 2010-10-25 20:00:01 +0000 | [diff] [blame] | 696 | void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum, |
| 697 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 698 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 699 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 700 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 701 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 702 | printOperand(MI, OpNum, O); |
| 703 | return; |
| 704 | } |
| 705 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 706 | O << "[" << getRegisterName(MO1.getReg()); |
| 707 | |
Jim Grosbach | 77aee8e | 2010-10-27 01:19:41 +0000 | [diff] [blame] | 708 | int32_t OffImm = (int32_t)MO2.getImm(); |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 709 | bool isSub = OffImm < 0; |
| 710 | // Special value for #-0. All others are normal. |
| 711 | if (OffImm == INT32_MIN) |
| 712 | OffImm = 0; |
| 713 | if (isSub) |
Jim Grosbach | 77aee8e | 2010-10-27 01:19:41 +0000 | [diff] [blame] | 714 | O << ", #-" << -OffImm; |
| 715 | else if (OffImm > 0) |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 716 | O << ", #" << OffImm; |
| 717 | O << "]"; |
| 718 | } |
| 719 | |
| 720 | void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 721 | unsigned OpNum, |
| 722 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 723 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 724 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 725 | |
| 726 | O << "[" << getRegisterName(MO1.getReg()); |
| 727 | |
| 728 | int32_t OffImm = (int32_t)MO2.getImm(); |
| 729 | // Don't print +0. |
| 730 | if (OffImm < 0) |
| 731 | O << ", #-" << -OffImm; |
| 732 | else if (OffImm > 0) |
| 733 | O << ", #" << OffImm; |
| 734 | O << "]"; |
| 735 | } |
| 736 | |
| 737 | void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 738 | unsigned OpNum, |
| 739 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 740 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 741 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 742 | |
| 743 | O << "[" << getRegisterName(MO1.getReg()); |
| 744 | |
| 745 | int32_t OffImm = (int32_t)MO2.getImm() / 4; |
| 746 | // Don't print +0. |
| 747 | if (OffImm < 0) |
| 748 | O << ", #-" << -OffImm * 4; |
| 749 | else if (OffImm > 0) |
| 750 | O << ", #" << OffImm * 4; |
| 751 | O << "]"; |
| 752 | } |
| 753 | |
| 754 | void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 755 | unsigned OpNum, |
| 756 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 757 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 758 | int32_t OffImm = (int32_t)MO1.getImm(); |
| 759 | // Don't print +0. |
| 760 | if (OffImm < 0) |
| 761 | O << "#-" << -OffImm; |
| 762 | else if (OffImm > 0) |
| 763 | O << "#" << OffImm; |
| 764 | } |
| 765 | |
| 766 | void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 767 | unsigned OpNum, |
| 768 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 769 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 770 | int32_t OffImm = (int32_t)MO1.getImm() / 4; |
| 771 | // Don't print +0. |
| 772 | if (OffImm < 0) |
| 773 | O << "#-" << -OffImm * 4; |
| 774 | else if (OffImm > 0) |
| 775 | O << "#" << OffImm * 4; |
| 776 | } |
| 777 | |
| 778 | void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 779 | unsigned OpNum, |
| 780 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 781 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 782 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 783 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
| 784 | |
| 785 | O << "[" << getRegisterName(MO1.getReg()); |
| 786 | |
| 787 | assert(MO2.getReg() && "Invalid so_reg load / store address!"); |
| 788 | O << ", " << getRegisterName(MO2.getReg()); |
| 789 | |
| 790 | unsigned ShAmt = MO3.getImm(); |
| 791 | if (ShAmt) { |
| 792 | assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!"); |
| 793 | O << ", lsl #" << ShAmt; |
| 794 | } |
| 795 | O << "]"; |
| 796 | } |
| 797 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 798 | void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum, |
| 799 | raw_ostream &O) { |
Bill Wendling | 8cb415e | 2011-01-26 20:57:43 +0000 | [diff] [blame] | 800 | const MCOperand &MO = MI->getOperand(OpNum); |
| 801 | O << '#'; |
| 802 | if (MO.isFPImm()) { |
| 803 | O << (float)MO.getFPImm(); |
| 804 | } else { |
| 805 | union { |
| 806 | uint32_t I; |
| 807 | float F; |
| 808 | } FPUnion; |
| 809 | |
| 810 | FPUnion.I = MO.getImm(); |
| 811 | O << FPUnion.F; |
| 812 | } |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 813 | } |
| 814 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 815 | void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum, |
| 816 | raw_ostream &O) { |
Bill Wendling | 8cb415e | 2011-01-26 20:57:43 +0000 | [diff] [blame] | 817 | const MCOperand &MO = MI->getOperand(OpNum); |
| 818 | O << '#'; |
| 819 | if (MO.isFPImm()) { |
| 820 | O << MO.getFPImm(); |
| 821 | } else { |
| 822 | // We expect the binary encoding of a floating point number here. |
| 823 | union { |
| 824 | uint64_t I; |
| 825 | double D; |
| 826 | } FPUnion; |
| 827 | |
| 828 | FPUnion.I = MO.getImm(); |
| 829 | O << FPUnion.D; |
| 830 | } |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 831 | } |
| 832 | |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 833 | void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum, |
| 834 | raw_ostream &O) { |
Bob Wilson | 6dce00c | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 835 | unsigned EncodedImm = MI->getOperand(OpNum).getImm(); |
| 836 | unsigned EltBits; |
| 837 | uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits); |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 838 | O << "#0x" << utohexstr(Val); |
Johnny Chen | c7b6591 | 2010-04-16 22:40:20 +0000 | [diff] [blame] | 839 | } |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 840 | |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 841 | void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum, |
| 842 | raw_ostream &O) { |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 843 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 844 | O << "#" << Imm + 1; |
| 845 | } |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 846 | |
| 847 | void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum, |
| 848 | raw_ostream &O) { |
| 849 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 850 | if (Imm == 0) |
| 851 | return; |
Jim Grosbach | 45f3929 | 2011-07-26 21:44:37 +0000 | [diff] [blame] | 852 | O << ", ror #"; |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 853 | switch (Imm) { |
| 854 | default: assert (0 && "illegal ror immediate!"); |
| 855 | case 1: O << "8\n"; break; |
| 856 | case 2: O << "16\n"; break; |
| 857 | case 3: O << "24\n"; break; |
| 858 | } |
| 859 | } |