blob: 660bfb45f82415bb57fa260a4655f32e2ec86afc [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
350 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
351 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
352 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
353 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
354 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
355 setOperationAction(ISD::UDIVREM, VT, Expand);
356 setOperationAction(ISD::SDIVREM, VT, Expand);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
358 setOperationAction(ISD::FPOW, VT, Expand);
359 setOperationAction(ISD::CTPOP, VT, Expand);
360 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000363 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000364 }
365
Chris Lattner7ff7e672006-04-04 17:25:31 +0000366 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
367 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::AND , MVT::v4i32, Legal);
371 setOperationAction(ISD::OR , MVT::v4i32, Legal);
372 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
373 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
374 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
375 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000376 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
377 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
378 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
379 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Craig Topperc9099502012-04-20 06:31:50 +0000381 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
382 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
383 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
384 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000385
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000387 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
389 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
390 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000391
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
393 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
396 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
397 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
398 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000399 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000400
Hal Finkel8cc34742012-08-04 14:10:46 +0000401 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000402 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000403 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
404 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000405
Eli Friedman4db5aca2011-08-29 18:23:02 +0000406 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
407 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
408
Duncan Sands03228082008-11-23 15:47:28 +0000409 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000410 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000411
Evan Cheng769951f2012-07-02 22:39:56 +0000412 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000413 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000414 setExceptionPointerRegister(PPC::X3);
415 setExceptionSelectorRegister(PPC::X4);
416 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000417 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000418 setExceptionPointerRegister(PPC::R3);
419 setExceptionSelectorRegister(PPC::R4);
420 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000421
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000422 // We have target-specific dag combine patterns for the following nodes:
423 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000424 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000425 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000426 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000427
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000428 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000429 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000430 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000431 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
432 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000433 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
434 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000435 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
436 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
437 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
438 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
439 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000440 }
441
Hal Finkelc6129162011-10-17 18:53:03 +0000442 setMinFunctionAlignment(2);
443 if (PPCSubTarget.isDarwin())
444 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000445
Evan Cheng769951f2012-07-02 22:39:56 +0000446 if (isPPC64 && Subtarget->isJITCodeModel())
447 // Temporary workaround for the inability of PPC64 JIT to handle jump
448 // tables.
449 setSupportJumpTables(false);
450
Eli Friedman26689ac2011-08-03 21:06:02 +0000451 setInsertFencesForAtomic(true);
452
Hal Finkel768c65f2011-11-22 16:21:04 +0000453 setSchedulingPreference(Sched::Hybrid);
454
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000455 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000456
457 // The Freescale cores does better with aggressive inlining of memcpy and
458 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
459 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
460 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
461 maxStoresPerMemset = 32;
462 maxStoresPerMemsetOptSize = 16;
463 maxStoresPerMemcpy = 32;
464 maxStoresPerMemcpyOptSize = 8;
465 maxStoresPerMemmove = 32;
466 maxStoresPerMemmoveOptSize = 8;
467
468 setPrefFunctionAlignment(4);
469 benefitFromCodePlacementOpt = true;
470 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000471}
472
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000473/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
474/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000475unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000476 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000477 // Darwin passes everything on 4 byte boundary.
478 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
479 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000480
481 // 16byte and wider vectors are passed on 16byte boundary.
482 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
483 if (VTy->getBitWidth() >= 128)
484 return 16;
485
486 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
487 if (PPCSubTarget.isPPC64())
488 return 8;
489
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000490 return 4;
491}
492
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000493const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
494 switch (Opcode) {
495 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000496 case PPCISD::FSEL: return "PPCISD::FSEL";
497 case PPCISD::FCFID: return "PPCISD::FCFID";
498 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
499 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
500 case PPCISD::STFIWX: return "PPCISD::STFIWX";
501 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
502 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
503 case PPCISD::VPERM: return "PPCISD::VPERM";
504 case PPCISD::Hi: return "PPCISD::Hi";
505 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000506 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000507 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
508 case PPCISD::LOAD: return "PPCISD::LOAD";
509 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000510 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
511 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
512 case PPCISD::SRL: return "PPCISD::SRL";
513 case PPCISD::SRA: return "PPCISD::SRA";
514 case PPCISD::SHL: return "PPCISD::SHL";
515 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
516 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000517 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000518 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000519 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000520 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000521 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000522 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
523 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000524 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
525 case PPCISD::MFCR: return "PPCISD::MFCR";
526 case PPCISD::VCMP: return "PPCISD::VCMP";
527 case PPCISD::VCMPo: return "PPCISD::VCMPo";
528 case PPCISD::LBRX: return "PPCISD::LBRX";
529 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000530 case PPCISD::LARX: return "PPCISD::LARX";
531 case PPCISD::STCX: return "PPCISD::STCX";
532 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
533 case PPCISD::MFFS: return "PPCISD::MFFS";
534 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
535 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
536 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
537 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000538 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000539 case PPCISD::CR6SET: return "PPCISD::CR6SET";
540 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000541 }
542}
543
Duncan Sands28b77e92011-09-06 19:07:46 +0000544EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000545 if (!VT.isVector())
546 return MVT::i32;
547 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000548}
549
Chris Lattner1a635d62006-04-14 06:01:58 +0000550//===----------------------------------------------------------------------===//
551// Node matching predicates, for use by the tblgen matching code.
552//===----------------------------------------------------------------------===//
553
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000554/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000555static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000556 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000557 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000558 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000559 // Maybe this has already been legalized into the constant pool?
560 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000561 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000562 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000563 }
564 return false;
565}
566
Chris Lattnerddb739e2006-04-06 17:23:16 +0000567/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
568/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000569static bool isConstantOrUndef(int Op, int Val) {
570 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000571}
572
573/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
574/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000575bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000576 if (!isUnary) {
577 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000578 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000579 return false;
580 } else {
581 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000582 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
583 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000584 return false;
585 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000586 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000587}
588
589/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
590/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000591bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000592 if (!isUnary) {
593 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000594 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
595 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000596 return false;
597 } else {
598 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000599 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
600 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
601 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
602 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000603 return false;
604 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000605 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000606}
607
Chris Lattnercaad1632006-04-06 22:02:42 +0000608/// isVMerge - Common function, used to match vmrg* shuffles.
609///
Nate Begeman9008ca62009-04-27 18:41:29 +0000610static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000611 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000613 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000614 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
615 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000616
Chris Lattner116cc482006-04-06 21:11:54 +0000617 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
618 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000620 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000621 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000622 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000623 return false;
624 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000625 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000626}
627
628/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
629/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000630bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000631 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000632 if (!isUnary)
633 return isVMerge(N, UnitSize, 8, 24);
634 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000635}
636
637/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
638/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000639bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000640 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000641 if (!isUnary)
642 return isVMerge(N, UnitSize, 0, 16);
643 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000644}
645
646
Chris Lattnerd0608e12006-04-06 18:26:28 +0000647/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
648/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000649int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000651 "PPC only supports shuffles by bytes!");
652
653 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000654
Chris Lattnerd0608e12006-04-06 18:26:28 +0000655 // Find the first non-undef value in the shuffle mask.
656 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000657 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000658 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000659
Chris Lattnerd0608e12006-04-06 18:26:28 +0000660 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000661
Nate Begeman9008ca62009-04-27 18:41:29 +0000662 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000663 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000664 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000665 if (ShiftAmt < i) return -1;
666 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000667
Chris Lattnerf24380e2006-04-06 22:28:36 +0000668 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000669 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000670 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000671 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000672 return -1;
673 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000674 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000675 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000676 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000677 return -1;
678 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000679 return ShiftAmt;
680}
Chris Lattneref819f82006-03-20 06:33:01 +0000681
682/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
683/// specifies a splat of a single element that is suitable for input to
684/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000685bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000687 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000688
Chris Lattner88a99ef2006-03-20 06:37:44 +0000689 // This is a splat operation if each element of the permute is the same, and
690 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000691 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000692
Nate Begeman9008ca62009-04-27 18:41:29 +0000693 // FIXME: Handle UNDEF elements too!
694 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000695 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000696
Nate Begeman9008ca62009-04-27 18:41:29 +0000697 // Check that the indices are consecutive, in the case of a multi-byte element
698 // splatted with a v16i8 mask.
699 for (unsigned i = 1; i != EltSize; ++i)
700 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000701 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000702
Chris Lattner7ff7e672006-04-04 17:25:31 +0000703 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000704 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000705 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000706 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000707 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000708 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000709 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000710}
711
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000712/// isAllNegativeZeroVector - Returns true if all elements of build_vector
713/// are -0.0.
714bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000715 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
716
717 APInt APVal, APUndef;
718 unsigned BitSize;
719 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000720
Dale Johannesen1e608812009-11-13 01:45:18 +0000721 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000722 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000723 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000724
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000725 return false;
726}
727
Chris Lattneref819f82006-03-20 06:33:01 +0000728/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
729/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000730unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000731 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
732 assert(isSplatShuffleMask(SVOp, EltSize));
733 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000734}
735
Chris Lattnere87192a2006-04-12 17:37:20 +0000736/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000737/// by using a vspltis[bhw] instruction of the specified element size, return
738/// the constant being splatted. The ByteSize field indicates the number of
739/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000740SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
741 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000742
743 // If ByteSize of the splat is bigger than the element size of the
744 // build_vector, then we have a case where we are checking for a splat where
745 // multiple elements of the buildvector are folded together into a single
746 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
747 unsigned EltSize = 16/N->getNumOperands();
748 if (EltSize < ByteSize) {
749 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000750 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000751 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000752
Chris Lattner79d9a882006-04-08 07:14:26 +0000753 // See if all of the elements in the buildvector agree across.
754 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
755 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
756 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000757 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000758
Scott Michelfdc40a02009-02-17 22:15:04 +0000759
Gabor Greifba36cb52008-08-28 21:40:38 +0000760 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000761 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
762 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000763 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000764 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000765
Chris Lattner79d9a882006-04-08 07:14:26 +0000766 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
767 // either constant or undef values that are identical for each chunk. See
768 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000769
Chris Lattner79d9a882006-04-08 07:14:26 +0000770 // Check to see if all of the leading entries are either 0 or -1. If
771 // neither, then this won't fit into the immediate field.
772 bool LeadingZero = true;
773 bool LeadingOnes = true;
774 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000775 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000776
Chris Lattner79d9a882006-04-08 07:14:26 +0000777 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
778 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
779 }
780 // Finally, check the least significant entry.
781 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000782 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000783 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000784 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000785 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000787 }
788 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000789 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000791 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000792 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000794 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000795
Dan Gohman475871a2008-07-27 21:46:04 +0000796 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000797 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000798
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000799 // Check to see if this buildvec has a single non-undef value in its elements.
800 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
801 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000802 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000803 OpVal = N->getOperand(i);
804 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000805 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000806 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000807
Gabor Greifba36cb52008-08-28 21:40:38 +0000808 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000809
Eli Friedman1a8229b2009-05-24 02:03:36 +0000810 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000811 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000812 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000813 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000814 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000816 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000817 }
818
819 // If the splat value is larger than the element value, then we can never do
820 // this splat. The only case that we could fit the replicated bits into our
821 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000822 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000824 // If the element value is larger than the splat value, cut it in half and
825 // check to see if the two halves are equal. Continue doing this until we
826 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
827 while (ValSizeInBytes > ByteSize) {
828 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000829
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000830 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000831 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
832 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000833 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000834 }
835
836 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000837 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000838
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000839 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000840 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000841
Chris Lattner140a58f2006-04-08 06:46:53 +0000842 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000843 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000845 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000846}
847
Chris Lattner1a635d62006-04-14 06:01:58 +0000848//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000849// Addressing Mode Selection
850//===----------------------------------------------------------------------===//
851
852/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
853/// or 64-bit immediate, and if the value can be accurately represented as a
854/// sign extension from a 16-bit value. If so, this returns true and the
855/// immediate.
856static bool isIntS16Immediate(SDNode *N, short &Imm) {
857 if (N->getOpcode() != ISD::Constant)
858 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000859
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000860 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000862 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000864 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000865}
Dan Gohman475871a2008-07-27 21:46:04 +0000866static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000867 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000868}
869
870
871/// SelectAddressRegReg - Given the specified addressed, check to see if it
872/// can be represented as an indexed [r+r] operation. Returns false if it
873/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000874bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
875 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000876 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000877 short imm = 0;
878 if (N.getOpcode() == ISD::ADD) {
879 if (isIntS16Immediate(N.getOperand(1), imm))
880 return false; // r+i
881 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
882 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000883
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000884 Base = N.getOperand(0);
885 Index = N.getOperand(1);
886 return true;
887 } else if (N.getOpcode() == ISD::OR) {
888 if (isIntS16Immediate(N.getOperand(1), imm))
889 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000890
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000891 // If this is an or of disjoint bitfields, we can codegen this as an add
892 // (for better address arithmetic) if the LHS and RHS of the OR are provably
893 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000894 APInt LHSKnownZero, LHSKnownOne;
895 APInt RHSKnownZero, RHSKnownOne;
896 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000897 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000898
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000899 if (LHSKnownZero.getBoolValue()) {
900 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000901 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000902 // If all of the bits are known zero on the LHS or RHS, the add won't
903 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000904 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905 Base = N.getOperand(0);
906 Index = N.getOperand(1);
907 return true;
908 }
909 }
910 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000911
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000912 return false;
913}
914
915/// Returns true if the address N can be represented by a base register plus
916/// a signed 16-bit displacement [r+imm], and if it is not better
917/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000918bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000919 SDValue &Base,
920 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000921 // FIXME dl should come from parent load or store, not from address
922 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000923 // If this can be more profitably realized as r+r, fail.
924 if (SelectAddressRegReg(N, Disp, Base, DAG))
925 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000926
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000927 if (N.getOpcode() == ISD::ADD) {
928 short imm = 0;
929 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
932 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
933 } else {
934 Base = N.getOperand(0);
935 }
936 return true; // [r+i]
937 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
938 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000939 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000940 && "Cannot handle constant offsets yet!");
941 Disp = N.getOperand(1).getOperand(0); // The global address.
942 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000943 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000944 Disp.getOpcode() == ISD::TargetConstantPool ||
945 Disp.getOpcode() == ISD::TargetJumpTable);
946 Base = N.getOperand(0);
947 return true; // [&g+r]
948 }
949 } else if (N.getOpcode() == ISD::OR) {
950 short imm = 0;
951 if (isIntS16Immediate(N.getOperand(1), imm)) {
952 // If this is an or of disjoint bitfields, we can codegen this as an add
953 // (for better address arithmetic) if the LHS and RHS of the OR are
954 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000955 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000956 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000957
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000958 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000959 // If all of the bits are known zero on the LHS or RHS, the add won't
960 // carry.
961 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000963 return true;
964 }
965 }
966 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
967 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000968
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000969 // If this address fits entirely in a 16-bit sext immediate field, codegen
970 // this as "d, 0"
971 short Imm;
972 if (isIntS16Immediate(CN, Imm)) {
973 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000974 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
975 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000976 return true;
977 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000978
979 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000981 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
982 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000983
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000984 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000986
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
988 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000989 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000990 return true;
991 }
992 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000993
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994 Disp = DAG.getTargetConstant(0, getPointerTy());
995 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
996 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
997 else
998 Base = N;
999 return true; // [r+0]
1000}
1001
1002/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1003/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001004bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1005 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001006 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001007 // Check to see if we can easily represent this as an [r+r] address. This
1008 // will fail if it thinks that the address is more profitably represented as
1009 // reg+imm, e.g. where imm = 0.
1010 if (SelectAddressRegReg(N, Base, Index, DAG))
1011 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001013 // If the operand is an addition, always emit this as [r+r], since this is
1014 // better (for code size, and execution, as the memop does the add for free)
1015 // than emitting an explicit add.
1016 if (N.getOpcode() == ISD::ADD) {
1017 Base = N.getOperand(0);
1018 Index = N.getOperand(1);
1019 return true;
1020 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001021
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001022 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001023 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1024 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001025 Index = N;
1026 return true;
1027}
1028
1029/// SelectAddressRegImmShift - Returns true if the address N can be
1030/// represented by a base register plus a signed 14-bit displacement
1031/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001032bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1033 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001034 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001035 // FIXME dl should come from the parent load or store, not the address
1036 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001037 // If this can be more profitably realized as r+r, fail.
1038 if (SelectAddressRegReg(N, Disp, Base, DAG))
1039 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001040
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001041 if (N.getOpcode() == ISD::ADD) {
1042 short imm = 0;
1043 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001044 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001045 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1046 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1047 } else {
1048 Base = N.getOperand(0);
1049 }
1050 return true; // [r+i]
1051 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1052 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001053 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001054 && "Cannot handle constant offsets yet!");
1055 Disp = N.getOperand(1).getOperand(0); // The global address.
1056 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1057 Disp.getOpcode() == ISD::TargetConstantPool ||
1058 Disp.getOpcode() == ISD::TargetJumpTable);
1059 Base = N.getOperand(0);
1060 return true; // [&g+r]
1061 }
1062 } else if (N.getOpcode() == ISD::OR) {
1063 short imm = 0;
1064 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1065 // If this is an or of disjoint bitfields, we can codegen this as an add
1066 // (for better address arithmetic) if the LHS and RHS of the OR are
1067 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001068 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001069 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001070 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001071 // If all of the bits are known zero on the LHS or RHS, the add won't
1072 // carry.
1073 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001074 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001075 return true;
1076 }
1077 }
1078 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001079 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001080 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001081 // If this address fits entirely in a 14-bit sext immediate field, codegen
1082 // this as "d, 0"
1083 short Imm;
1084 if (isIntS16Immediate(CN, Imm)) {
1085 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001086 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1087 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001088 return true;
1089 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001090
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001091 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001093 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1094 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001095
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001096 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1098 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1099 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001100 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001101 return true;
1102 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001103 }
1104 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001105
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001106 Disp = DAG.getTargetConstant(0, getPointerTy());
1107 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1108 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1109 else
1110 Base = N;
1111 return true; // [r+0]
1112}
1113
1114
1115/// getPreIndexedAddressParts - returns true by value, base pointer and
1116/// offset pointer and addressing mode by reference if the node's address
1117/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001118bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1119 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001120 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001121 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001122 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001123
Dan Gohman475871a2008-07-27 21:46:04 +00001124 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001125 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001126 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1127 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001128 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001129
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001130 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001131 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001132 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001133 } else
1134 return false;
1135
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001136 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001137 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001138 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001139
Hal Finkelac81cc32012-06-19 02:34:32 +00001140 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001141 AM = ISD::PRE_INC;
1142 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001143 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001144
Chris Lattner0851b4f2006-11-15 19:55:13 +00001145 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001146 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001147 // reg + imm
1148 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1149 return false;
1150 } else {
1151 // reg + imm * 4.
1152 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1153 return false;
1154 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001155
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001156 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001157 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1158 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001159 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001160 LD->getExtensionType() == ISD::SEXTLOAD &&
1161 isa<ConstantSDNode>(Offset))
1162 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001163 }
1164
Chris Lattner4eab7142006-11-10 02:08:47 +00001165 AM = ISD::PRE_INC;
1166 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001167}
1168
1169//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001170// LowerOperation implementation
1171//===----------------------------------------------------------------------===//
1172
Chris Lattner1e61e692010-11-15 02:46:57 +00001173/// GetLabelAccessInfo - Return true if we should reference labels using a
1174/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1175static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001176 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1177 HiOpFlags = PPCII::MO_HA16;
1178 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001179
Chris Lattner1e61e692010-11-15 02:46:57 +00001180 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1181 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001182 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001183 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001184 if (isPIC) {
1185 HiOpFlags |= PPCII::MO_PIC_FLAG;
1186 LoOpFlags |= PPCII::MO_PIC_FLAG;
1187 }
1188
1189 // If this is a reference to a global value that requires a non-lazy-ptr, make
1190 // sure that instruction lowering adds it.
1191 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1192 HiOpFlags |= PPCII::MO_NLP_FLAG;
1193 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001194
Chris Lattner6d2ff122010-11-15 03:13:19 +00001195 if (GV->hasHiddenVisibility()) {
1196 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1197 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1198 }
1199 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001200
Chris Lattner1e61e692010-11-15 02:46:57 +00001201 return isPIC;
1202}
1203
1204static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1205 SelectionDAG &DAG) {
1206 EVT PtrVT = HiPart.getValueType();
1207 SDValue Zero = DAG.getConstant(0, PtrVT);
1208 DebugLoc DL = HiPart.getDebugLoc();
1209
1210 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1211 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001212
Chris Lattner1e61e692010-11-15 02:46:57 +00001213 // With PIC, the first instruction is actually "GR+hi(&G)".
1214 if (isPIC)
1215 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1216 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001217
Chris Lattner1e61e692010-11-15 02:46:57 +00001218 // Generate non-pic code that has direct accesses to the constant pool.
1219 // The address of the global is just (hi(&g)+lo(&g)).
1220 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1221}
1222
Scott Michelfdc40a02009-02-17 22:15:04 +00001223SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001224 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001225 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001226 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001227 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001228
Roman Divacky9fb8b492012-08-24 16:26:02 +00001229 // 64-bit SVR4 ABI code is always position-independent.
1230 // The actual address of the GlobalValue is stored in the TOC.
1231 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1232 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1233 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1234 DAG.getRegister(PPC::X2, MVT::i64));
1235 }
1236
Chris Lattner1e61e692010-11-15 02:46:57 +00001237 unsigned MOHiFlag, MOLoFlag;
1238 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1239 SDValue CPIHi =
1240 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1241 SDValue CPILo =
1242 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1243 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001244}
1245
Dan Gohmand858e902010-04-17 15:26:15 +00001246SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001247 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001248 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001249
Roman Divacky9fb8b492012-08-24 16:26:02 +00001250 // 64-bit SVR4 ABI code is always position-independent.
1251 // The actual address of the GlobalValue is stored in the TOC.
1252 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1253 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1254 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1255 DAG.getRegister(PPC::X2, MVT::i64));
1256 }
1257
Chris Lattner1e61e692010-11-15 02:46:57 +00001258 unsigned MOHiFlag, MOLoFlag;
1259 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1260 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1261 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1262 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001263}
1264
Dan Gohmand858e902010-04-17 15:26:15 +00001265SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1266 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001267 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001268
Dan Gohman46510a72010-04-15 01:51:59 +00001269 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001270
Chris Lattner1e61e692010-11-15 02:46:57 +00001271 unsigned MOHiFlag, MOLoFlag;
1272 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001273 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1274 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001275 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1276}
1277
Roman Divackyfd42ed62012-06-04 17:36:38 +00001278SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1279 SelectionDAG &DAG) const {
1280
1281 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1282 DebugLoc dl = GA->getDebugLoc();
1283 const GlobalValue *GV = GA->getGlobal();
1284 EVT PtrVT = getPointerTy();
1285 bool is64bit = PPCSubTarget.isPPC64();
1286
1287 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1288
1289 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1290 PPCII::MO_TPREL16_HA);
1291 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1292 PPCII::MO_TPREL16_LO);
1293
1294 if (model != TLSModel::LocalExec)
1295 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001296 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1297 is64bit ? MVT::i64 : MVT::i32);
1298 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001299 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1300}
1301
Chris Lattner1e61e692010-11-15 02:46:57 +00001302SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1303 SelectionDAG &DAG) const {
1304 EVT PtrVT = Op.getValueType();
1305 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1306 DebugLoc DL = GSDN->getDebugLoc();
1307 const GlobalValue *GV = GSDN->getGlobal();
1308
Chris Lattner1e61e692010-11-15 02:46:57 +00001309 // 64-bit SVR4 ABI code is always position-independent.
1310 // The actual address of the GlobalValue is stored in the TOC.
1311 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1312 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1313 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1314 DAG.getRegister(PPC::X2, MVT::i64));
1315 }
1316
Chris Lattner6d2ff122010-11-15 03:13:19 +00001317 unsigned MOHiFlag, MOLoFlag;
1318 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001319
Chris Lattner6d2ff122010-11-15 03:13:19 +00001320 SDValue GAHi =
1321 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1322 SDValue GALo =
1323 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001324
Chris Lattner6d2ff122010-11-15 03:13:19 +00001325 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001326
Chris Lattner6d2ff122010-11-15 03:13:19 +00001327 // If the global reference is actually to a non-lazy-pointer, we have to do an
1328 // extra load to get the address of the global.
1329 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1330 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001331 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001332 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001333}
1334
Dan Gohmand858e902010-04-17 15:26:15 +00001335SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001336 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001337 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001338
Chris Lattner1a635d62006-04-14 06:01:58 +00001339 // If we're comparing for equality to zero, expose the fact that this is
1340 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1341 // fold the new nodes.
1342 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1343 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001344 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001345 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001346 if (VT.bitsLT(MVT::i32)) {
1347 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001348 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001349 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001350 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001351 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1352 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001353 DAG.getConstant(Log2b, MVT::i32));
1354 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001355 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001356 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001357 // optimized. FIXME: revisit this when we can custom lower all setcc
1358 // optimizations.
1359 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001360 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001361 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001362
Chris Lattner1a635d62006-04-14 06:01:58 +00001363 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001364 // by xor'ing the rhs with the lhs, which is faster than setting a
1365 // condition register, reading it back out, and masking the correct bit. The
1366 // normal approach here uses sub to do this instead of xor. Using xor exposes
1367 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001368 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001369 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001370 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001371 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001372 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001373 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001374 }
Dan Gohman475871a2008-07-27 21:46:04 +00001375 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001376}
1377
Dan Gohman475871a2008-07-27 21:46:04 +00001378SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001379 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001380 SDNode *Node = Op.getNode();
1381 EVT VT = Node->getValueType(0);
1382 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1383 SDValue InChain = Node->getOperand(0);
1384 SDValue VAListPtr = Node->getOperand(1);
1385 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1386 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001387
Roman Divackybdb226e2011-06-28 15:30:42 +00001388 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1389
1390 // gpr_index
1391 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1392 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1393 false, false, 0);
1394 InChain = GprIndex.getValue(1);
1395
1396 if (VT == MVT::i64) {
1397 // Check if GprIndex is even
1398 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1399 DAG.getConstant(1, MVT::i32));
1400 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1401 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1402 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1403 DAG.getConstant(1, MVT::i32));
1404 // Align GprIndex to be even if it isn't
1405 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1406 GprIndex);
1407 }
1408
1409 // fpr index is 1 byte after gpr
1410 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1411 DAG.getConstant(1, MVT::i32));
1412
1413 // fpr
1414 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1415 FprPtr, MachinePointerInfo(SV), MVT::i8,
1416 false, false, 0);
1417 InChain = FprIndex.getValue(1);
1418
1419 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1420 DAG.getConstant(8, MVT::i32));
1421
1422 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1423 DAG.getConstant(4, MVT::i32));
1424
1425 // areas
1426 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001427 MachinePointerInfo(), false, false,
1428 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001429 InChain = OverflowArea.getValue(1);
1430
1431 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001432 MachinePointerInfo(), false, false,
1433 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001434 InChain = RegSaveArea.getValue(1);
1435
1436 // select overflow_area if index > 8
1437 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1438 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1439
Roman Divackybdb226e2011-06-28 15:30:42 +00001440 // adjustment constant gpr_index * 4/8
1441 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1442 VT.isInteger() ? GprIndex : FprIndex,
1443 DAG.getConstant(VT.isInteger() ? 4 : 8,
1444 MVT::i32));
1445
1446 // OurReg = RegSaveArea + RegConstant
1447 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1448 RegConstant);
1449
1450 // Floating types are 32 bytes into RegSaveArea
1451 if (VT.isFloatingPoint())
1452 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1453 DAG.getConstant(32, MVT::i32));
1454
1455 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1456 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1457 VT.isInteger() ? GprIndex : FprIndex,
1458 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1459 MVT::i32));
1460
1461 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1462 VT.isInteger() ? VAListPtr : FprPtr,
1463 MachinePointerInfo(SV),
1464 MVT::i8, false, false, 0);
1465
1466 // determine if we should load from reg_save_area or overflow_area
1467 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1468
1469 // increase overflow_area by 4/8 if gpr/fpr > 8
1470 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1471 DAG.getConstant(VT.isInteger() ? 4 : 8,
1472 MVT::i32));
1473
1474 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1475 OverflowAreaPlusN);
1476
1477 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1478 OverflowAreaPtr,
1479 MachinePointerInfo(),
1480 MVT::i32, false, false, 0);
1481
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001482 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001483 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001484}
1485
Duncan Sands4a544a72011-09-06 13:37:06 +00001486SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1487 SelectionDAG &DAG) const {
1488 return Op.getOperand(0);
1489}
1490
1491SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1492 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001493 SDValue Chain = Op.getOperand(0);
1494 SDValue Trmp = Op.getOperand(1); // trampoline
1495 SDValue FPtr = Op.getOperand(2); // nested function
1496 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001497 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001498
Owen Andersone50ed302009-08-10 22:56:29 +00001499 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001500 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001501 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001502 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Owen Anderson1d0be152009-08-13 21:58:54 +00001503 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001504
Scott Michelfdc40a02009-02-17 22:15:04 +00001505 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001506 TargetLowering::ArgListEntry Entry;
1507
1508 Entry.Ty = IntPtrTy;
1509 Entry.Node = Trmp; Args.push_back(Entry);
1510
1511 // TrampSize == (isPPC64 ? 48 : 40);
1512 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001513 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001514 Args.push_back(Entry);
1515
1516 Entry.Node = FPtr; Args.push_back(Entry);
1517 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001518
Bill Wendling77959322008-09-17 00:30:57 +00001519 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001520 TargetLowering::CallLoweringInfo CLI(Chain,
1521 Type::getVoidTy(*DAG.getContext()),
1522 false, false, false, false, 0,
1523 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001524 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001525 /*doesNotRet=*/false,
1526 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001527 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001528 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001529 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001530
Duncan Sands4a544a72011-09-06 13:37:06 +00001531 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001532}
1533
Dan Gohman475871a2008-07-27 21:46:04 +00001534SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001535 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001536 MachineFunction &MF = DAG.getMachineFunction();
1537 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1538
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001539 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001540
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001541 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001542 // vastart just stores the address of the VarArgsFrameIndex slot into the
1543 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001544 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001545 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001546 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001547 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1548 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001549 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001550 }
1551
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001552 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001553 // We suppose the given va_list is already allocated.
1554 //
1555 // typedef struct {
1556 // char gpr; /* index into the array of 8 GPRs
1557 // * stored in the register save area
1558 // * gpr=0 corresponds to r3,
1559 // * gpr=1 to r4, etc.
1560 // */
1561 // char fpr; /* index into the array of 8 FPRs
1562 // * stored in the register save area
1563 // * fpr=0 corresponds to f1,
1564 // * fpr=1 to f2, etc.
1565 // */
1566 // char *overflow_arg_area;
1567 // /* location on stack that holds
1568 // * the next overflow argument
1569 // */
1570 // char *reg_save_area;
1571 // /* where r3:r10 and f1:f8 (if saved)
1572 // * are stored
1573 // */
1574 // } va_list[1];
1575
1576
Dan Gohman1e93df62010-04-17 14:41:14 +00001577 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1578 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001579
Nicolas Geoffray01119992007-04-03 13:59:52 +00001580
Owen Andersone50ed302009-08-10 22:56:29 +00001581 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001582
Dan Gohman1e93df62010-04-17 14:41:14 +00001583 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1584 PtrVT);
1585 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1586 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001587
Duncan Sands83ec4b62008-06-06 12:08:01 +00001588 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001589 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001590
Duncan Sands83ec4b62008-06-06 12:08:01 +00001591 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001592 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001593
1594 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001595 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001596
Dan Gohman69de1932008-02-06 22:27:42 +00001597 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001598
Nicolas Geoffray01119992007-04-03 13:59:52 +00001599 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001600 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001601 Op.getOperand(1),
1602 MachinePointerInfo(SV),
1603 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001604 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001605 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001606 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001607
Nicolas Geoffray01119992007-04-03 13:59:52 +00001608 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001609 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001610 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1611 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001612 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001613 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001614 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001615
Nicolas Geoffray01119992007-04-03 13:59:52 +00001616 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001617 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001618 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1619 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001620 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001621 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001622 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001623
1624 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001625 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1626 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001627 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001628
Chris Lattner1a635d62006-04-14 06:01:58 +00001629}
1630
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001631#include "PPCGenCallingConv.inc"
1632
Duncan Sands1e96bab2010-11-04 10:49:57 +00001633static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001634 CCValAssign::LocInfo &LocInfo,
1635 ISD::ArgFlagsTy &ArgFlags,
1636 CCState &State) {
1637 return true;
1638}
1639
Duncan Sands1e96bab2010-11-04 10:49:57 +00001640static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001641 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001642 CCValAssign::LocInfo &LocInfo,
1643 ISD::ArgFlagsTy &ArgFlags,
1644 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001645 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001646 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1647 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1648 };
1649 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001650
Tilmann Schellerffd02002009-07-03 06:45:56 +00001651 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1652
1653 // Skip one register if the first unallocated register has an even register
1654 // number and there are still argument registers available which have not been
1655 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1656 // need to skip a register if RegNum is odd.
1657 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1658 State.AllocateReg(ArgRegs[RegNum]);
1659 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001660
Tilmann Schellerffd02002009-07-03 06:45:56 +00001661 // Always return false here, as this function only makes sure that the first
1662 // unallocated register has an odd register number and does not actually
1663 // allocate a register for the current argument.
1664 return false;
1665}
1666
Duncan Sands1e96bab2010-11-04 10:49:57 +00001667static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001668 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001669 CCValAssign::LocInfo &LocInfo,
1670 ISD::ArgFlagsTy &ArgFlags,
1671 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001672 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001673 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1674 PPC::F8
1675 };
1676
1677 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001678
Tilmann Schellerffd02002009-07-03 06:45:56 +00001679 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1680
1681 // If there is only one Floating-point register left we need to put both f64
1682 // values of a split ppc_fp128 value on the stack.
1683 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1684 State.AllocateReg(ArgRegs[RegNum]);
1685 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001686
Tilmann Schellerffd02002009-07-03 06:45:56 +00001687 // Always return false here, as this function only makes sure that the two f64
1688 // values a ppc_fp128 value is split into are both passed in registers or both
1689 // passed on the stack and does not actually allocate a register for the
1690 // current argument.
1691 return false;
1692}
1693
Chris Lattner9f0bc652007-02-25 05:34:32 +00001694/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001695/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001696static const uint16_t *GetFPR() {
1697 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001698 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001699 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001700 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001701
Chris Lattner9f0bc652007-02-25 05:34:32 +00001702 return FPR;
1703}
1704
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001705/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1706/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001707static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001708 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001709 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001710 if (Flags.isByVal())
1711 ArgSize = Flags.getByValSize();
1712 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1713
1714 return ArgSize;
1715}
1716
Dan Gohman475871a2008-07-27 21:46:04 +00001717SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001718PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001719 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 const SmallVectorImpl<ISD::InputArg>
1721 &Ins,
1722 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001723 SmallVectorImpl<SDValue> &InVals)
1724 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001725 if (PPCSubTarget.isSVR4ABI()) {
1726 if (PPCSubTarget.isPPC64())
1727 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1728 dl, DAG, InVals);
1729 else
1730 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1731 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001732 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001733 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1734 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001735 }
1736}
1737
1738SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001739PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001740 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001741 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001742 const SmallVectorImpl<ISD::InputArg>
1743 &Ins,
1744 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001745 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001746
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001747 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001748 // +-----------------------------------+
1749 // +--> | Back chain |
1750 // | +-----------------------------------+
1751 // | | Floating-point register save area |
1752 // | +-----------------------------------+
1753 // | | General register save area |
1754 // | +-----------------------------------+
1755 // | | CR save word |
1756 // | +-----------------------------------+
1757 // | | VRSAVE save word |
1758 // | +-----------------------------------+
1759 // | | Alignment padding |
1760 // | +-----------------------------------+
1761 // | | Vector register save area |
1762 // | +-----------------------------------+
1763 // | | Local variable space |
1764 // | +-----------------------------------+
1765 // | | Parameter list area |
1766 // | +-----------------------------------+
1767 // | | LR save word |
1768 // | +-----------------------------------+
1769 // SP--> +--- | Back chain |
1770 // +-----------------------------------+
1771 //
1772 // Specifications:
1773 // System V Application Binary Interface PowerPC Processor Supplement
1774 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001775
Tilmann Schellerffd02002009-07-03 06:45:56 +00001776 MachineFunction &MF = DAG.getMachineFunction();
1777 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001778 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001779
Owen Andersone50ed302009-08-10 22:56:29 +00001780 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001781 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001782 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1783 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001784 unsigned PtrByteSize = 4;
1785
1786 // Assign locations to all of the incoming arguments.
1787 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001788 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001789 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001790
1791 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001792 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001793
Dan Gohman98ca4f22009-08-05 01:29:28 +00001794 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001795
Tilmann Schellerffd02002009-07-03 06:45:56 +00001796 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1797 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001798
Tilmann Schellerffd02002009-07-03 06:45:56 +00001799 // Arguments stored in registers.
1800 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001801 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001802 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001803
Owen Anderson825b72b2009-08-11 20:47:22 +00001804 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001805 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001806 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001808 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001809 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001810 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001811 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001812 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001814 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001815 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001816 case MVT::v16i8:
1817 case MVT::v8i16:
1818 case MVT::v4i32:
1819 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001820 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001821 break;
1822 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001823
Tilmann Schellerffd02002009-07-03 06:45:56 +00001824 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001825 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001826 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001827
Dan Gohman98ca4f22009-08-05 01:29:28 +00001828 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001829 } else {
1830 // Argument stored in memory.
1831 assert(VA.isMemLoc());
1832
1833 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1834 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001835 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001836
1837 // Create load nodes to retrieve arguments from the stack.
1838 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001839 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1840 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001841 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001842 }
1843 }
1844
1845 // Assign locations to all of the incoming aggregate by value arguments.
1846 // Aggregates passed by value are stored in the local variable space of the
1847 // caller's stack frame, right above the parameter list area.
1848 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001849 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001850 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001851
1852 // Reserve stack space for the allocations in CCInfo.
1853 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1854
Dan Gohman98ca4f22009-08-05 01:29:28 +00001855 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001856
1857 // Area that is at least reserved in the caller of this function.
1858 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001859
Tilmann Schellerffd02002009-07-03 06:45:56 +00001860 // Set the size that is at least reserved in caller of this function. Tail
1861 // call optimized function's reserved stack space needs to be aligned so that
1862 // taking the difference between two stack areas will result in an aligned
1863 // stack.
1864 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1865
1866 MinReservedArea =
1867 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001868 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001869
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001870 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001871 getStackAlignment();
1872 unsigned AlignMask = TargetAlign-1;
1873 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001874
Tilmann Schellerffd02002009-07-03 06:45:56 +00001875 FI->setMinReservedArea(MinReservedArea);
1876
1877 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001878
Tilmann Schellerffd02002009-07-03 06:45:56 +00001879 // If the function takes variable number of arguments, make a frame index for
1880 // the start of the first vararg value... for expansion of llvm.va_start.
1881 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001882 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001883 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1884 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1885 };
1886 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1887
Craig Topperc5eaae42012-03-11 07:57:25 +00001888 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001889 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1890 PPC::F8
1891 };
1892 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1893
Dan Gohman1e93df62010-04-17 14:41:14 +00001894 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1895 NumGPArgRegs));
1896 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1897 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001898
1899 // Make room for NumGPArgRegs and NumFPArgRegs.
1900 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001901 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001902
Dan Gohman1e93df62010-04-17 14:41:14 +00001903 FuncInfo->setVarArgsStackOffset(
1904 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001905 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001906
Dan Gohman1e93df62010-04-17 14:41:14 +00001907 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1908 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001909
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001910 // The fixed integer arguments of a variadic function are stored to the
1911 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1912 // the result of va_next.
1913 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1914 // Get an existing live-in vreg, or add a new one.
1915 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1916 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001917 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001918
Dan Gohman98ca4f22009-08-05 01:29:28 +00001919 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001920 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1921 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001922 MemOps.push_back(Store);
1923 // Increment the address by four for the next argument to store
1924 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1925 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1926 }
1927
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001928 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1929 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001930 // The double arguments are stored to the VarArgsFrameIndex
1931 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001932 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1933 // Get an existing live-in vreg, or add a new one.
1934 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1935 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001936 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001937
Owen Anderson825b72b2009-08-11 20:47:22 +00001938 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001939 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1940 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001941 MemOps.push_back(Store);
1942 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001943 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001944 PtrVT);
1945 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1946 }
1947 }
1948
1949 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001950 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001952
Dan Gohman98ca4f22009-08-05 01:29:28 +00001953 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001954}
1955
1956SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001957PPCTargetLowering::LowerFormalArguments_64SVR4(
1958 SDValue Chain,
1959 CallingConv::ID CallConv, bool isVarArg,
1960 const SmallVectorImpl<ISD::InputArg>
1961 &Ins,
1962 DebugLoc dl, SelectionDAG &DAG,
1963 SmallVectorImpl<SDValue> &InVals) const {
1964 // TODO: add description of PPC stack frame format, or at least some docs.
1965 //
1966 MachineFunction &MF = DAG.getMachineFunction();
1967 MachineFrameInfo *MFI = MF.getFrameInfo();
1968 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1969
1970 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1971 // Potential tail calls could cause overwriting of argument stack slots.
1972 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1973 (CallConv == CallingConv::Fast));
1974 unsigned PtrByteSize = 8;
1975
1976 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
1977 // Area that is at least reserved in caller of this function.
1978 unsigned MinReservedArea = ArgOffset;
1979
1980 static const uint16_t GPR[] = {
1981 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1982 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1983 };
1984
1985 static const uint16_t *FPR = GetFPR();
1986
1987 static const uint16_t VR[] = {
1988 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1989 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1990 };
1991
1992 const unsigned Num_GPR_Regs = array_lengthof(GPR);
1993 const unsigned Num_FPR_Regs = 13;
1994 const unsigned Num_VR_Regs = array_lengthof(VR);
1995
1996 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1997
1998 // Add DAG nodes to load the arguments or copy them out of registers. On
1999 // entry to a function on PPC, the arguments start after the linkage area,
2000 // although the first ones are often in registers.
2001
2002 SmallVector<SDValue, 8> MemOps;
2003 unsigned nAltivecParamsAtEnd = 0;
2004 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2005 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2006 SDValue ArgVal;
2007 bool needsLoad = false;
2008 EVT ObjectVT = Ins[ArgNo].VT;
2009 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2010 unsigned ArgSize = ObjSize;
2011 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2012
2013 unsigned CurArgOffset = ArgOffset;
2014
2015 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2016 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2017 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2018 if (isVarArg) {
2019 MinReservedArea = ((MinReservedArea+15)/16)*16;
2020 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2021 Flags,
2022 PtrByteSize);
2023 } else
2024 nAltivecParamsAtEnd++;
2025 } else
2026 // Calculate min reserved area.
2027 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2028 Flags,
2029 PtrByteSize);
2030
2031 // FIXME the codegen can be much improved in some cases.
2032 // We do not have to keep everything in memory.
2033 if (Flags.isByVal()) {
2034 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2035 ObjSize = Flags.getByValSize();
2036 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2037 // All aggregates smaller than 8 bytes must be passed right-justified.
2038 if (ObjSize==1 || ObjSize==2) {
2039 CurArgOffset = CurArgOffset + (4 - ObjSize);
2040 }
2041 // The value of the object is its address.
2042 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2043 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2044 InVals.push_back(FIN);
2045 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2046 if (GPR_idx != Num_GPR_Regs) {
2047 unsigned VReg;
2048 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2049 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2050 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2051 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2052 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2053 MachinePointerInfo(FuncArg,
2054 CurArgOffset),
2055 ObjType, false, false, 0);
2056 MemOps.push_back(Store);
2057 ++GPR_idx;
2058 }
2059
2060 ArgOffset += PtrByteSize;
2061
2062 continue;
2063 }
2064 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2065 // Store whatever pieces of the object are in registers
2066 // to memory. ArgOffset will be the address of the beginning
2067 // of the object.
2068 if (GPR_idx != Num_GPR_Regs) {
2069 unsigned VReg;
2070 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2071 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2072 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2073 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2074 SDValue Shifted = Val;
2075
2076 // For 64-bit SVR4, small structs come in right-adjusted.
2077 // Shift them left so the following logic works as expected.
2078 if (ObjSize < 8) {
2079 SDValue ShiftAmt = DAG.getConstant(64 - 8 * ObjSize, PtrVT);
2080 Shifted = DAG.getNode(ISD::SHL, dl, PtrVT, Val, ShiftAmt);
2081 }
2082
2083 SDValue Store = DAG.getStore(Val.getValue(1), dl, Shifted, FIN,
2084 MachinePointerInfo(FuncArg, ArgOffset),
2085 false, false, 0);
2086 MemOps.push_back(Store);
2087 ++GPR_idx;
2088 ArgOffset += PtrByteSize;
2089 } else {
2090 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2091 break;
2092 }
2093 }
2094 continue;
2095 }
2096
2097 switch (ObjectVT.getSimpleVT().SimpleTy) {
2098 default: llvm_unreachable("Unhandled argument type!");
2099 case MVT::i32:
2100 case MVT::i64:
2101 if (GPR_idx != Num_GPR_Regs) {
2102 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2103 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2104
2105 if (ObjectVT == MVT::i32) {
2106 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2107 // value to MVT::i64 and then truncate to the correct register size.
2108 if (Flags.isSExt())
2109 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2110 DAG.getValueType(ObjectVT));
2111 else if (Flags.isZExt())
2112 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2113 DAG.getValueType(ObjectVT));
2114
2115 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2116 }
2117
2118 ++GPR_idx;
2119 } else {
2120 needsLoad = true;
2121 ArgSize = PtrByteSize;
2122 }
2123 ArgOffset += 8;
2124 break;
2125
2126 case MVT::f32:
2127 case MVT::f64:
2128 // Every 8 bytes of argument space consumes one of the GPRs available for
2129 // argument passing.
2130 if (GPR_idx != Num_GPR_Regs) {
2131 ++GPR_idx;
2132 }
2133 if (FPR_idx != Num_FPR_Regs) {
2134 unsigned VReg;
2135
2136 if (ObjectVT == MVT::f32)
2137 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2138 else
2139 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2140
2141 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2142 ++FPR_idx;
2143 } else {
2144 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002145 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002146 }
2147
2148 ArgOffset += 8;
2149 break;
2150 case MVT::v4f32:
2151 case MVT::v4i32:
2152 case MVT::v8i16:
2153 case MVT::v16i8:
2154 // Note that vector arguments in registers don't reserve stack space,
2155 // except in varargs functions.
2156 if (VR_idx != Num_VR_Regs) {
2157 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2158 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2159 if (isVarArg) {
2160 while ((ArgOffset % 16) != 0) {
2161 ArgOffset += PtrByteSize;
2162 if (GPR_idx != Num_GPR_Regs)
2163 GPR_idx++;
2164 }
2165 ArgOffset += 16;
2166 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2167 }
2168 ++VR_idx;
2169 } else {
2170 // Vectors are aligned.
2171 ArgOffset = ((ArgOffset+15)/16)*16;
2172 CurArgOffset = ArgOffset;
2173 ArgOffset += 16;
2174 needsLoad = true;
2175 }
2176 break;
2177 }
2178
2179 // We need to load the argument to a virtual register if we determined
2180 // above that we ran out of physical registers of the appropriate type.
2181 if (needsLoad) {
2182 int FI = MFI->CreateFixedObject(ObjSize,
2183 CurArgOffset + (ArgSize - ObjSize),
2184 isImmutable);
2185 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2186 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2187 false, false, false, 0);
2188 }
2189
2190 InVals.push_back(ArgVal);
2191 }
2192
2193 // Set the size that is at least reserved in caller of this function. Tail
2194 // call optimized function's reserved stack space needs to be aligned so that
2195 // taking the difference between two stack areas will result in an aligned
2196 // stack.
2197 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2198 // Add the Altivec parameters at the end, if needed.
2199 if (nAltivecParamsAtEnd) {
2200 MinReservedArea = ((MinReservedArea+15)/16)*16;
2201 MinReservedArea += 16*nAltivecParamsAtEnd;
2202 }
2203 MinReservedArea =
2204 std::max(MinReservedArea,
2205 PPCFrameLowering::getMinCallFrameSize(true, true));
2206 unsigned TargetAlign
2207 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2208 getStackAlignment();
2209 unsigned AlignMask = TargetAlign-1;
2210 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2211 FI->setMinReservedArea(MinReservedArea);
2212
2213 // If the function takes variable number of arguments, make a frame index for
2214 // the start of the first vararg value... for expansion of llvm.va_start.
2215 if (isVarArg) {
2216 int Depth = ArgOffset;
2217
2218 FuncInfo->setVarArgsFrameIndex(
2219 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
2220 Depth, true));
2221 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2222
2223 // If this function is vararg, store any remaining integer argument regs
2224 // to their spots on the stack so that they may be loaded by deferencing the
2225 // result of va_next.
2226 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2227 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2228 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2229 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2230 MachinePointerInfo(), false, false, 0);
2231 MemOps.push_back(Store);
2232 // Increment the address by four for the next argument to store
2233 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2234 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2235 }
2236 }
2237
2238 if (!MemOps.empty())
2239 Chain = DAG.getNode(ISD::TokenFactor, dl,
2240 MVT::Other, &MemOps[0], MemOps.size());
2241
2242 return Chain;
2243}
2244
2245SDValue
2246PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002247 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002248 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002249 const SmallVectorImpl<ISD::InputArg>
2250 &Ins,
2251 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002252 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002253 // TODO: add description of PPC stack frame format, or at least some docs.
2254 //
2255 MachineFunction &MF = DAG.getMachineFunction();
2256 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002257 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002258
Owen Andersone50ed302009-08-10 22:56:29 +00002259 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002260 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002261 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002262 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2263 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002264 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002265
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002266 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002267 // Area that is at least reserved in caller of this function.
2268 unsigned MinReservedArea = ArgOffset;
2269
Craig Topperb78ca422012-03-11 07:16:55 +00002270 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002271 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2272 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2273 };
Craig Topperb78ca422012-03-11 07:16:55 +00002274 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002275 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2276 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2277 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002278
Craig Topperb78ca422012-03-11 07:16:55 +00002279 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002280
Craig Topperb78ca422012-03-11 07:16:55 +00002281 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002282 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2283 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2284 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002285
Owen Anderson718cb662007-09-07 04:06:50 +00002286 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002287 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002288 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002289
2290 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002291
Craig Topperb78ca422012-03-11 07:16:55 +00002292 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002293
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002294 // In 32-bit non-varargs functions, the stack space for vectors is after the
2295 // stack space for non-vectors. We do not use this space unless we have
2296 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002297 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002298 // that out...for the pathological case, compute VecArgOffset as the
2299 // start of the vector parameter area. Computing VecArgOffset is the
2300 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002301 unsigned VecArgOffset = ArgOffset;
2302 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002303 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002304 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002305 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002306 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002307
Duncan Sands276dcbd2008-03-21 09:14:45 +00002308 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002309 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002310 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002311 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002312 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2313 VecArgOffset += ArgSize;
2314 continue;
2315 }
2316
Owen Anderson825b72b2009-08-11 20:47:22 +00002317 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002318 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002319 case MVT::i32:
2320 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002321 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002322 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002323 case MVT::i64: // PPC64
2324 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002325 // FIXME: We are guaranteed to be !isPPC64 at this point.
2326 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002327 VecArgOffset += 8;
2328 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002329 case MVT::v4f32:
2330 case MVT::v4i32:
2331 case MVT::v8i16:
2332 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002333 // Nothing to do, we're only looking at Nonvector args here.
2334 break;
2335 }
2336 }
2337 }
2338 // We've found where the vector parameter area in memory is. Skip the
2339 // first 12 parameters; these don't use that memory.
2340 VecArgOffset = ((VecArgOffset+15)/16)*16;
2341 VecArgOffset += 12*16;
2342
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002343 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002344 // entry to a function on PPC, the arguments start after the linkage area,
2345 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002346
Dan Gohman475871a2008-07-27 21:46:04 +00002347 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002348 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002349 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2350 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002351 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002352 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002353 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002354 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002355 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002356 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002357
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002358 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002359
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002360 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002361 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2362 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002363 if (isVarArg || isPPC64) {
2364 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002365 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002366 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002367 PtrByteSize);
2368 } else nAltivecParamsAtEnd++;
2369 } else
2370 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002371 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002372 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002373 PtrByteSize);
2374
Dale Johannesen8419dd62008-03-07 20:27:40 +00002375 // FIXME the codegen can be much improved in some cases.
2376 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002377 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002378 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002379 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002380 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002381 // Objects of size 1 and 2 are right justified, everything else is
2382 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002383 if (ObjSize==1 || ObjSize==2) {
2384 CurArgOffset = CurArgOffset + (4 - ObjSize);
2385 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002386 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002387 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002388 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002389 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002390 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002391 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002392 unsigned VReg;
2393 if (isPPC64)
2394 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2395 else
2396 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002397 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt419f3762012-09-19 15:42:13 +00002398 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2399 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00002400 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002401 MachinePointerInfo(FuncArg,
2402 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002403 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002404 MemOps.push_back(Store);
2405 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002406 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002407
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002408 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002409
Dale Johannesen7f96f392008-03-08 01:41:42 +00002410 continue;
2411 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002412 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2413 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002414 // to memory. ArgOffset will be the address of the beginning
2415 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002416 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002417 unsigned VReg;
2418 if (isPPC64)
2419 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2420 else
2421 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002422 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002423 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002424 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002425 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002426 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002427 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002428 MemOps.push_back(Store);
2429 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002430 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002431 } else {
2432 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2433 break;
2434 }
2435 }
2436 continue;
2437 }
2438
Owen Anderson825b72b2009-08-11 20:47:22 +00002439 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002440 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002441 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002442 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002443 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002444 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002445 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002446 ++GPR_idx;
2447 } else {
2448 needsLoad = true;
2449 ArgSize = PtrByteSize;
2450 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002451 // All int arguments reserve stack space in the Darwin ABI.
2452 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002453 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002454 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002455 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002457 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002458 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002459 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002460
Owen Anderson825b72b2009-08-11 20:47:22 +00002461 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002462 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002463 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002464 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002465 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002466 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002467 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002468 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002469 DAG.getValueType(ObjectVT));
2470
Owen Anderson825b72b2009-08-11 20:47:22 +00002471 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002472 }
2473
Chris Lattnerc91a4752006-06-26 22:48:35 +00002474 ++GPR_idx;
2475 } else {
2476 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002477 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002478 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002479 // All int arguments reserve stack space in the Darwin ABI.
2480 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002481 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002482
Owen Anderson825b72b2009-08-11 20:47:22 +00002483 case MVT::f32:
2484 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002485 // Every 4 bytes of argument space consumes one of the GPRs available for
2486 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002487 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002488 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002489 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002490 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002491 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002492 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002493 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002494
Owen Anderson825b72b2009-08-11 20:47:22 +00002495 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002496 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002497 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002498 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002499
Dan Gohman98ca4f22009-08-05 01:29:28 +00002500 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002501 ++FPR_idx;
2502 } else {
2503 needsLoad = true;
2504 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002505
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002506 // All FP arguments reserve stack space in the Darwin ABI.
2507 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002508 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002509 case MVT::v4f32:
2510 case MVT::v4i32:
2511 case MVT::v8i16:
2512 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002513 // Note that vector arguments in registers don't reserve stack space,
2514 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002515 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002516 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002517 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002518 if (isVarArg) {
2519 while ((ArgOffset % 16) != 0) {
2520 ArgOffset += PtrByteSize;
2521 if (GPR_idx != Num_GPR_Regs)
2522 GPR_idx++;
2523 }
2524 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002525 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002526 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002527 ++VR_idx;
2528 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002529 if (!isVarArg && !isPPC64) {
2530 // Vectors go after all the nonvectors.
2531 CurArgOffset = VecArgOffset;
2532 VecArgOffset += 16;
2533 } else {
2534 // Vectors are aligned.
2535 ArgOffset = ((ArgOffset+15)/16)*16;
2536 CurArgOffset = ArgOffset;
2537 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002538 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002539 needsLoad = true;
2540 }
2541 break;
2542 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002543
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002544 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002545 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002546 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002547 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002548 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002549 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002550 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002551 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002552 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002553 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002554
Dan Gohman98ca4f22009-08-05 01:29:28 +00002555 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002556 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002557
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002558 // Set the size that is at least reserved in caller of this function. Tail
2559 // call optimized function's reserved stack space needs to be aligned so that
2560 // taking the difference between two stack areas will result in an aligned
2561 // stack.
2562 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2563 // Add the Altivec parameters at the end, if needed.
2564 if (nAltivecParamsAtEnd) {
2565 MinReservedArea = ((MinReservedArea+15)/16)*16;
2566 MinReservedArea += 16*nAltivecParamsAtEnd;
2567 }
2568 MinReservedArea =
2569 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002570 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2571 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002572 getStackAlignment();
2573 unsigned AlignMask = TargetAlign-1;
2574 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2575 FI->setMinReservedArea(MinReservedArea);
2576
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002577 // If the function takes variable number of arguments, make a frame index for
2578 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002579 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002580 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002581
Dan Gohman1e93df62010-04-17 14:41:14 +00002582 FuncInfo->setVarArgsFrameIndex(
2583 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002584 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002585 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002586
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002587 // If this function is vararg, store any remaining integer argument regs
2588 // to their spots on the stack so that they may be loaded by deferencing the
2589 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002590 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002591 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002592
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002593 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002594 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002595 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002596 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002597
Dan Gohman98ca4f22009-08-05 01:29:28 +00002598 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002599 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2600 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002601 MemOps.push_back(Store);
2602 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002603 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002604 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002605 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002606 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002607
Dale Johannesen8419dd62008-03-07 20:27:40 +00002608 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002609 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002610 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002611
Dan Gohman98ca4f22009-08-05 01:29:28 +00002612 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002613}
2614
Bill Schmidt419f3762012-09-19 15:42:13 +00002615/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2616/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002617static unsigned
2618CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2619 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002620 bool isVarArg,
2621 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002622 const SmallVectorImpl<ISD::OutputArg>
2623 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002624 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002625 unsigned &nAltivecParamsAtEnd) {
2626 // Count how many bytes are to be pushed on the stack, including the linkage
2627 // area, and parameter passing area. We start with 24/48 bytes, which is
2628 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002629 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002630 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002631 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2632
2633 // Add up all the space actually used.
2634 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2635 // they all go in registers, but we must reserve stack space for them for
2636 // possible use by the caller. In varargs or 64-bit calls, parameters are
2637 // assigned stack space in order, with padding so Altivec parameters are
2638 // 16-byte aligned.
2639 nAltivecParamsAtEnd = 0;
2640 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002641 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002642 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002643 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002644 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2645 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002646 if (!isVarArg && !isPPC64) {
2647 // Non-varargs Altivec parameters go after all the non-Altivec
2648 // parameters; handle those later so we know how much padding we need.
2649 nAltivecParamsAtEnd++;
2650 continue;
2651 }
2652 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2653 NumBytes = ((NumBytes+15)/16)*16;
2654 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002655 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002656 }
2657
2658 // Allow for Altivec parameters at the end, if needed.
2659 if (nAltivecParamsAtEnd) {
2660 NumBytes = ((NumBytes+15)/16)*16;
2661 NumBytes += 16*nAltivecParamsAtEnd;
2662 }
2663
2664 // The prolog code of the callee may store up to 8 GPR argument registers to
2665 // the stack, allowing va_start to index over them in memory if its varargs.
2666 // Because we cannot tell if this is needed on the caller side, we have to
2667 // conservatively assume that it is needed. As such, make sure we have at
2668 // least enough stack space for the caller to store the 8 GPRs.
2669 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002670 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002671
2672 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002673 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2674 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2675 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002676 unsigned AlignMask = TargetAlign-1;
2677 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2678 }
2679
2680 return NumBytes;
2681}
2682
2683/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002684/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002685static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002686 unsigned ParamSize) {
2687
Dale Johannesenb60d5192009-11-24 01:09:07 +00002688 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002689
2690 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2691 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2692 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2693 // Remember only if the new adjustement is bigger.
2694 if (SPDiff < FI->getTailCallSPDelta())
2695 FI->setTailCallSPDelta(SPDiff);
2696
2697 return SPDiff;
2698}
2699
Dan Gohman98ca4f22009-08-05 01:29:28 +00002700/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2701/// for tail call optimization. Targets which want to do tail call
2702/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002703bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002704PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002705 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002706 bool isVarArg,
2707 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002708 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002709 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002710 return false;
2711
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002712 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002713 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002714 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002715
Dan Gohman98ca4f22009-08-05 01:29:28 +00002716 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002717 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002718 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2719 // Functions containing by val parameters are not supported.
2720 for (unsigned i = 0; i != Ins.size(); i++) {
2721 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2722 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002723 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002724
2725 // Non PIC/GOT tail calls are supported.
2726 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2727 return true;
2728
2729 // At the moment we can only do local tail calls (in same module, hidden
2730 // or protected) if we are generating PIC.
2731 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2732 return G->getGlobal()->hasHiddenVisibility()
2733 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002734 }
2735
2736 return false;
2737}
2738
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002739/// isCallCompatibleAddress - Return the immediate to use if the specified
2740/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002741static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002742 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2743 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002744
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002745 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002746 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002747 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002748 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002749
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002750 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002751 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002752}
2753
Dan Gohman844731a2008-05-13 00:00:25 +00002754namespace {
2755
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002756struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002757 SDValue Arg;
2758 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002759 int FrameIdx;
2760
2761 TailCallArgumentInfo() : FrameIdx(0) {}
2762};
2763
Dan Gohman844731a2008-05-13 00:00:25 +00002764}
2765
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002766/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2767static void
2768StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002769 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002770 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002771 SmallVector<SDValue, 8> &MemOpChains,
2772 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002773 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002774 SDValue Arg = TailCallArgs[i].Arg;
2775 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002776 int FI = TailCallArgs[i].FrameIdx;
2777 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002778 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002779 MachinePointerInfo::getFixedStack(FI),
2780 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002781 }
2782}
2783
2784/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2785/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002786static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002787 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002788 SDValue Chain,
2789 SDValue OldRetAddr,
2790 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002791 int SPDiff,
2792 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002793 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002794 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002795 if (SPDiff) {
2796 // Calculate the new stack slot for the return address.
2797 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002798 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002799 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002800 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002801 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002802 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002803 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002804 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002805 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002806 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002807
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002808 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2809 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002810 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002811 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002812 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002813 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002814 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002815 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2816 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002817 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002818 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002819 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002820 }
2821 return Chain;
2822}
2823
2824/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2825/// the position of the argument.
2826static void
2827CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002828 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002829 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2830 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002831 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002832 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002833 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002834 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002835 TailCallArgumentInfo Info;
2836 Info.Arg = Arg;
2837 Info.FrameIdxOp = FIN;
2838 Info.FrameIdx = FI;
2839 TailCallArguments.push_back(Info);
2840}
2841
2842/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2843/// stack slot. Returns the chain as result and the loaded frame pointers in
2844/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002845SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002846 int SPDiff,
2847 SDValue Chain,
2848 SDValue &LROpOut,
2849 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002850 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002851 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002852 if (SPDiff) {
2853 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002854 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002855 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002856 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002857 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002858 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002859
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002860 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2861 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002862 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002863 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002864 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002865 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002866 Chain = SDValue(FPOpOut.getNode(), 1);
2867 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002868 }
2869 return Chain;
2870}
2871
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002872/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002873/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002874/// specified by the specific parameter attribute. The copy will be passed as
2875/// a byval function parameter.
2876/// Sometimes what we are copying is the end of a larger object, the part that
2877/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002878static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002879CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002880 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002881 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002882 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002883 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002884 false, false, MachinePointerInfo(0),
2885 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002886}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002887
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002888/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2889/// tail calls.
2890static void
Dan Gohman475871a2008-07-27 21:46:04 +00002891LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2892 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002893 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002894 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002895 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002896 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002897 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002898 if (!isTailCall) {
2899 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002900 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002901 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002902 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002903 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002904 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002905 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002906 DAG.getConstant(ArgOffset, PtrVT));
2907 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002908 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2909 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002910 // Calculate and remember argument location.
2911 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2912 TailCallArguments);
2913}
2914
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002915static
2916void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2917 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2918 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2919 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2920 MachineFunction &MF = DAG.getMachineFunction();
2921
2922 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2923 // might overwrite each other in case of tail call optimization.
2924 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002925 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002926 InFlag = SDValue();
2927 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2928 MemOpChains2, dl);
2929 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002930 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002931 &MemOpChains2[0], MemOpChains2.size());
2932
2933 // Store the return address to the appropriate stack slot.
2934 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2935 isPPC64, isDarwinABI, dl);
2936
2937 // Emit callseq_end just before tailcall node.
2938 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2939 DAG.getIntPtrConstant(0, true), InFlag);
2940 InFlag = Chain.getValue(1);
2941}
2942
2943static
2944unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2945 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2946 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002947 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002948 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002949
Chris Lattnerb9082582010-11-14 23:42:06 +00002950 bool isPPC64 = PPCSubTarget.isPPC64();
2951 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2952
Owen Andersone50ed302009-08-10 22:56:29 +00002953 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002954 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002955 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002956
2957 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2958
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002959 bool needIndirectCall = true;
2960 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002961 // If this is an absolute destination address, use the munged value.
2962 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002963 needIndirectCall = false;
2964 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002965
Chris Lattnerb9082582010-11-14 23:42:06 +00002966 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2967 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2968 // Use indirect calls for ALL functions calls in JIT mode, since the
2969 // far-call stubs may be outside relocation limits for a BL instruction.
2970 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2971 unsigned OpFlags = 0;
2972 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002973 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002974 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002975 (G->getGlobal()->isDeclaration() ||
2976 G->getGlobal()->isWeakForLinker())) {
2977 // PC-relative references to external symbols should go through $stub,
2978 // unless we're building with the leopard linker or later, which
2979 // automatically synthesizes these stubs.
2980 OpFlags = PPCII::MO_DARWIN_STUB;
2981 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002982
Chris Lattnerb9082582010-11-14 23:42:06 +00002983 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2984 // every direct call is) turn it into a TargetGlobalAddress /
2985 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002986 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002987 Callee.getValueType(),
2988 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002989 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002990 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002991 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002992
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002993 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002994 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002995
Chris Lattnerb9082582010-11-14 23:42:06 +00002996 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002997 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002998 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002999 // PC-relative references to external symbols should go through $stub,
3000 // unless we're building with the leopard linker or later, which
3001 // automatically synthesizes these stubs.
3002 OpFlags = PPCII::MO_DARWIN_STUB;
3003 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003004
Chris Lattnerb9082582010-11-14 23:42:06 +00003005 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3006 OpFlags);
3007 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003008 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003009
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003010 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003011 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3012 // to do the call, we can't use PPCISD::CALL.
3013 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003014
3015 if (isSVR4ABI && isPPC64) {
3016 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3017 // entry point, but to the function descriptor (the function entry point
3018 // address is part of the function descriptor though).
3019 // The function descriptor is a three doubleword structure with the
3020 // following fields: function entry point, TOC base address and
3021 // environment pointer.
3022 // Thus for a call through a function pointer, the following actions need
3023 // to be performed:
3024 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt419f3762012-09-19 15:42:13 +00003025 // frame (this is done in LowerCall_Darwin_Or_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003026 // 2. Load the address of the function entry point from the function
3027 // descriptor.
3028 // 3. Load the TOC of the callee from the function descriptor into r2.
3029 // 4. Load the environment pointer from the function descriptor into
3030 // r11.
3031 // 5. Branch to the function entry point address.
3032 // 6. On return of the callee, the TOC of the caller needs to be
3033 // restored (this is done in FinishCall()).
3034 //
3035 // All those operations are flagged together to ensure that no other
3036 // operations can be scheduled in between. E.g. without flagging the
3037 // operations together, a TOC access in the caller could be scheduled
3038 // between the load of the callee TOC and the branch to the callee, which
3039 // results in the TOC access going through the TOC of the callee instead
3040 // of going through the TOC of the caller, which leads to incorrect code.
3041
3042 // Load the address of the function entry point from the function
3043 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003044 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003045 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3046 InFlag.getNode() ? 3 : 2);
3047 Chain = LoadFuncPtr.getValue(1);
3048 InFlag = LoadFuncPtr.getValue(2);
3049
3050 // Load environment pointer into r11.
3051 // Offset of the environment pointer within the function descriptor.
3052 SDValue PtrOff = DAG.getIntPtrConstant(16);
3053
3054 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3055 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3056 InFlag);
3057 Chain = LoadEnvPtr.getValue(1);
3058 InFlag = LoadEnvPtr.getValue(2);
3059
3060 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3061 InFlag);
3062 Chain = EnvVal.getValue(0);
3063 InFlag = EnvVal.getValue(1);
3064
3065 // Load TOC of the callee into r2. We are using a target-specific load
3066 // with r2 hard coded, because the result of a target-independent load
3067 // would never go directly into r2, since r2 is a reserved register (which
3068 // prevents the register allocator from allocating it), resulting in an
3069 // additional register being allocated and an unnecessary move instruction
3070 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003071 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003072 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3073 Callee, InFlag);
3074 Chain = LoadTOCPtr.getValue(0);
3075 InFlag = LoadTOCPtr.getValue(1);
3076
3077 MTCTROps[0] = Chain;
3078 MTCTROps[1] = LoadFuncPtr;
3079 MTCTROps[2] = InFlag;
3080 }
3081
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003082 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3083 2 + (InFlag.getNode() != 0));
3084 InFlag = Chain.getValue(1);
3085
3086 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003087 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003088 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003089 Ops.push_back(Chain);
3090 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3091 Callee.setNode(0);
3092 // Add CTR register as callee so a bctr can be emitted later.
3093 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003094 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003095 }
3096
3097 // If this is a direct call, pass the chain and the callee.
3098 if (Callee.getNode()) {
3099 Ops.push_back(Chain);
3100 Ops.push_back(Callee);
3101 }
3102 // If this is a tail call add stack pointer delta.
3103 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003104 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003105
3106 // Add argument registers to the end of the list so that they are known live
3107 // into the call.
3108 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3109 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3110 RegsToPass[i].second.getValueType()));
3111
3112 return CallOpc;
3113}
3114
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003115static
3116bool isLocalCall(const SDValue &Callee)
3117{
3118 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003119 return !G->getGlobal()->isDeclaration() &&
3120 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003121 return false;
3122}
3123
Dan Gohman98ca4f22009-08-05 01:29:28 +00003124SDValue
3125PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003126 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003127 const SmallVectorImpl<ISD::InputArg> &Ins,
3128 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003129 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003130
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003131 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003132 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003133 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003134 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003135
3136 // Copy all of the result registers out of their specified physreg.
3137 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3138 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00003139 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003140 assert(VA.isRegLoc() && "Can only return in registers!");
3141 Chain = DAG.getCopyFromReg(Chain, dl,
3142 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003143 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003144 InFlag = Chain.getValue(2);
3145 }
3146
Dan Gohman98ca4f22009-08-05 01:29:28 +00003147 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003148}
3149
Dan Gohman98ca4f22009-08-05 01:29:28 +00003150SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003151PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3152 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003153 SelectionDAG &DAG,
3154 SmallVector<std::pair<unsigned, SDValue>, 8>
3155 &RegsToPass,
3156 SDValue InFlag, SDValue Chain,
3157 SDValue &Callee,
3158 int SPDiff, unsigned NumBytes,
3159 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003160 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003161 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003162 SmallVector<SDValue, 8> Ops;
3163 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3164 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003165 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003166
Hal Finkel82b38212012-08-28 02:10:27 +00003167 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3168 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3169 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3170
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003171 // When performing tail call optimization the callee pops its arguments off
3172 // the stack. Account for this here so these bytes can be pushed back on in
3173 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3174 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003175 (CallConv == CallingConv::Fast &&
3176 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003177
Roman Divackye46137f2012-03-06 16:41:49 +00003178 // Add a register mask operand representing the call-preserved registers.
3179 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3180 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3181 assert(Mask && "Missing call preserved mask for calling convention");
3182 Ops.push_back(DAG.getRegisterMask(Mask));
3183
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003184 if (InFlag.getNode())
3185 Ops.push_back(InFlag);
3186
3187 // Emit tail call.
3188 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003189 // If this is the first return lowered for this function, add the regs
3190 // to the liveout set for the function.
3191 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3192 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003193 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003194 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003195 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3196 for (unsigned i = 0; i != RVLocs.size(); ++i)
3197 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3198 }
3199
3200 assert(((Callee.getOpcode() == ISD::Register &&
3201 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3202 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3203 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3204 isa<ConstantSDNode>(Callee)) &&
3205 "Expecting an global address, external symbol, absolute value or register");
3206
Owen Anderson825b72b2009-08-11 20:47:22 +00003207 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003208 }
3209
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003210 // Add a NOP immediately after the branch instruction when using the 64-bit
3211 // SVR4 ABI. At link time, if caller and callee are in a different module and
3212 // thus have a different TOC, the call will be replaced with a call to a stub
3213 // function which saves the current TOC, loads the TOC of the callee and
3214 // branches to the callee. The NOP will be replaced with a load instruction
3215 // which restores the TOC of the caller from the TOC save slot of the current
3216 // stack frame. If caller and callee belong to the same module (and have the
3217 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003218
3219 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003220 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003221 if (CallOpc == PPCISD::BCTRL_SVR4) {
3222 // This is a call through a function pointer.
3223 // Restore the caller TOC from the save area into R2.
3224 // See PrepareCall() for more information about calls through function
3225 // pointers in the 64-bit SVR4 ABI.
3226 // We are using a target-specific load with r2 hard coded, because the
3227 // result of a target-independent load would never go directly into r2,
3228 // since r2 is a reserved register (which prevents the register allocator
3229 // from allocating it), resulting in an additional register being
3230 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003231 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003232 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3233 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003234 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003235 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003236 }
3237
Hal Finkel5b00cea2012-03-31 14:45:15 +00003238 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3239 InFlag = Chain.getValue(1);
3240
3241 if (needsTOCRestore) {
3242 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3243 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3244 InFlag = Chain.getValue(1);
3245 }
3246
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003247 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3248 DAG.getIntPtrConstant(BytesCalleePops, true),
3249 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003250 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003251 InFlag = Chain.getValue(1);
3252
Dan Gohman98ca4f22009-08-05 01:29:28 +00003253 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3254 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003255}
3256
Dan Gohman98ca4f22009-08-05 01:29:28 +00003257SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003258PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003259 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003260 SelectionDAG &DAG = CLI.DAG;
3261 DebugLoc &dl = CLI.DL;
3262 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3263 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3264 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3265 SDValue Chain = CLI.Chain;
3266 SDValue Callee = CLI.Callee;
3267 bool &isTailCall = CLI.IsTailCall;
3268 CallingConv::ID CallConv = CLI.CallConv;
3269 bool isVarArg = CLI.IsVarArg;
3270
Evan Cheng0c439eb2010-01-27 00:07:07 +00003271 if (isTailCall)
3272 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3273 Ins, DAG);
3274
Chris Lattnerb9082582010-11-14 23:42:06 +00003275 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Bill Schmidt419f3762012-09-19 15:42:13 +00003276 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3277 isTailCall, Outs, OutVals, Ins,
3278 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00003279
Bill Schmidt419f3762012-09-19 15:42:13 +00003280 return LowerCall_Darwin_Or_64SVR4(Chain, Callee, CallConv, isVarArg,
3281 isTailCall, Outs, OutVals, Ins,
3282 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003283}
3284
3285SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003286PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3287 CallingConv::ID CallConv, bool isVarArg,
3288 bool isTailCall,
3289 const SmallVectorImpl<ISD::OutputArg> &Outs,
3290 const SmallVectorImpl<SDValue> &OutVals,
3291 const SmallVectorImpl<ISD::InputArg> &Ins,
3292 DebugLoc dl, SelectionDAG &DAG,
3293 SmallVectorImpl<SDValue> &InVals) const {
3294 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003295 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003296
Dan Gohman98ca4f22009-08-05 01:29:28 +00003297 assert((CallConv == CallingConv::C ||
3298 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003299
Tilmann Schellerffd02002009-07-03 06:45:56 +00003300 unsigned PtrByteSize = 4;
3301
3302 MachineFunction &MF = DAG.getMachineFunction();
3303
3304 // Mark this function as potentially containing a function that contains a
3305 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3306 // and restoring the callers stack pointer in this functions epilog. This is
3307 // done because by tail calling the called function might overwrite the value
3308 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003309 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3310 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003311 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003312
Tilmann Schellerffd02002009-07-03 06:45:56 +00003313 // Count how many bytes are to be pushed on the stack, including the linkage
3314 // area, parameter list area and the part of the local variable space which
3315 // contains copies of aggregates which are passed by value.
3316
3317 // Assign locations to all of the outgoing arguments.
3318 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003319 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003320 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003321
3322 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003323 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003324
3325 if (isVarArg) {
3326 // Handle fixed and variable vector arguments differently.
3327 // Fixed vector arguments go into registers as long as registers are
3328 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003329 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003330
Tilmann Schellerffd02002009-07-03 06:45:56 +00003331 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003332 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003333 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003334 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003335
Dan Gohman98ca4f22009-08-05 01:29:28 +00003336 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003337 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3338 CCInfo);
3339 } else {
3340 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3341 ArgFlags, CCInfo);
3342 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003343
Tilmann Schellerffd02002009-07-03 06:45:56 +00003344 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003345#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003346 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003347 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003348#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003349 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003350 }
3351 }
3352 } else {
3353 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003354 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003355 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003356
Tilmann Schellerffd02002009-07-03 06:45:56 +00003357 // Assign locations to all of the outgoing aggregate by value arguments.
3358 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003359 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003360 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003361
3362 // Reserve stack space for the allocations in CCInfo.
3363 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3364
Dan Gohman98ca4f22009-08-05 01:29:28 +00003365 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003366
3367 // Size of the linkage area, parameter list area and the part of the local
3368 // space variable where copies of aggregates which are passed by value are
3369 // stored.
3370 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003371
Tilmann Schellerffd02002009-07-03 06:45:56 +00003372 // Calculate by how many bytes the stack has to be adjusted in case of tail
3373 // call optimization.
3374 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3375
3376 // Adjust the stack pointer for the new arguments...
3377 // These operations are automatically eliminated by the prolog/epilog pass
3378 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3379 SDValue CallSeqStart = Chain;
3380
3381 // Load the return address and frame pointer so it can be moved somewhere else
3382 // later.
3383 SDValue LROp, FPOp;
3384 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3385 dl);
3386
3387 // Set up a copy of the stack pointer for use loading and storing any
3388 // arguments that may not fit in the registers available for argument
3389 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003390 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003391
Tilmann Schellerffd02002009-07-03 06:45:56 +00003392 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3393 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3394 SmallVector<SDValue, 8> MemOpChains;
3395
Roman Divacky0aaa9192011-08-30 17:04:16 +00003396 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003397 // Walk the register/memloc assignments, inserting copies/loads.
3398 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3399 i != e;
3400 ++i) {
3401 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003402 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003403 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003404
Tilmann Schellerffd02002009-07-03 06:45:56 +00003405 if (Flags.isByVal()) {
3406 // Argument is an aggregate which is passed by value, thus we need to
3407 // create a copy of it in the local variable space of the current stack
3408 // frame (which is the stack frame of the caller) and pass the address of
3409 // this copy to the callee.
3410 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3411 CCValAssign &ByValVA = ByValArgLocs[j++];
3412 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003413
Tilmann Schellerffd02002009-07-03 06:45:56 +00003414 // Memory reserved in the local variable space of the callers stack frame.
3415 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003416
Tilmann Schellerffd02002009-07-03 06:45:56 +00003417 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3418 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003419
Tilmann Schellerffd02002009-07-03 06:45:56 +00003420 // Create a copy of the argument in the local area of the current
3421 // stack frame.
3422 SDValue MemcpyCall =
3423 CreateCopyOfByValArgument(Arg, PtrOff,
3424 CallSeqStart.getNode()->getOperand(0),
3425 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003426
Tilmann Schellerffd02002009-07-03 06:45:56 +00003427 // This must go outside the CALLSEQ_START..END.
3428 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3429 CallSeqStart.getNode()->getOperand(1));
3430 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3431 NewCallSeqStart.getNode());
3432 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003433
Tilmann Schellerffd02002009-07-03 06:45:56 +00003434 // Pass the address of the aggregate copy on the stack either in a
3435 // physical register or in the parameter list area of the current stack
3436 // frame to the callee.
3437 Arg = PtrOff;
3438 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003439
Tilmann Schellerffd02002009-07-03 06:45:56 +00003440 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003441 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003442 // Put argument in a physical register.
3443 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3444 } else {
3445 // Put argument in the parameter list area of the current stack frame.
3446 assert(VA.isMemLoc());
3447 unsigned LocMemOffset = VA.getLocMemOffset();
3448
3449 if (!isTailCall) {
3450 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3451 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3452
3453 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003454 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003455 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003456 } else {
3457 // Calculate and remember argument location.
3458 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3459 TailCallArguments);
3460 }
3461 }
3462 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003463
Tilmann Schellerffd02002009-07-03 06:45:56 +00003464 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003465 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003466 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003467
Tilmann Schellerffd02002009-07-03 06:45:56 +00003468 // Build a sequence of copy-to-reg nodes chained together with token chain
3469 // and flag operands which copy the outgoing args into the appropriate regs.
3470 SDValue InFlag;
3471 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3472 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3473 RegsToPass[i].second, InFlag);
3474 InFlag = Chain.getValue(1);
3475 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003476
Hal Finkel82b38212012-08-28 02:10:27 +00003477 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3478 // registers.
3479 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003480 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3481 SDValue Ops[] = { Chain, InFlag };
3482
Hal Finkel82b38212012-08-28 02:10:27 +00003483 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003484 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3485
Hal Finkel82b38212012-08-28 02:10:27 +00003486 InFlag = Chain.getValue(1);
3487 }
3488
Chris Lattnerb9082582010-11-14 23:42:06 +00003489 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003490 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3491 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003492
Dan Gohman98ca4f22009-08-05 01:29:28 +00003493 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3494 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3495 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003496}
3497
Dan Gohman98ca4f22009-08-05 01:29:28 +00003498SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003499PPCTargetLowering::LowerCall_Darwin_Or_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003500 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003501 bool isTailCall,
3502 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003503 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003504 const SmallVectorImpl<ISD::InputArg> &Ins,
3505 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003506 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003507
Bill Schmidt419f3762012-09-19 15:42:13 +00003508 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3509
Dan Gohman98ca4f22009-08-05 01:29:28 +00003510 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003511
Owen Andersone50ed302009-08-10 22:56:29 +00003512 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003513 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003514 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003515
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003516 MachineFunction &MF = DAG.getMachineFunction();
3517
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003518 // Mark this function as potentially containing a function that contains a
3519 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3520 // and restoring the callers stack pointer in this functions epilog. This is
3521 // done because by tail calling the called function might overwrite the value
3522 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003523 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3524 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003525 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3526
3527 unsigned nAltivecParamsAtEnd = 0;
3528
Chris Lattnerabde4602006-05-16 22:56:08 +00003529 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003530 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003531 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003532 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003533 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003534 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003535 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003536
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003537 // Calculate by how many bytes the stack has to be adjusted in case of tail
3538 // call optimization.
3539 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003540
Dan Gohman98ca4f22009-08-05 01:29:28 +00003541 // To protect arguments on the stack from being clobbered in a tail call,
3542 // force all the loads to happen before doing any other lowering.
3543 if (isTailCall)
3544 Chain = DAG.getStackArgumentTokenFactor(Chain);
3545
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003546 // Adjust the stack pointer for the new arguments...
3547 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003548 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003549 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003550
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003551 // Load the return address and frame pointer so it can be move somewhere else
3552 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003553 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003554 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3555 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003556
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003557 // Set up a copy of the stack pointer for use loading and storing any
3558 // arguments that may not fit in the registers available for argument
3559 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003560 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003561 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003563 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003564 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003565
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003566 // Figure out which arguments are going to go in registers, and which in
3567 // memory. Also, if this is a vararg function, floating point operations
3568 // must be stored to our stack, and loaded into integer regs as well, if
3569 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003570 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003571 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003572
Craig Topperb78ca422012-03-11 07:16:55 +00003573 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003574 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3575 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3576 };
Craig Topperb78ca422012-03-11 07:16:55 +00003577 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003578 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3579 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3580 };
Craig Topperb78ca422012-03-11 07:16:55 +00003581 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003582
Craig Topperb78ca422012-03-11 07:16:55 +00003583 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003584 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3585 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3586 };
Owen Anderson718cb662007-09-07 04:06:50 +00003587 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003588 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003589 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003590
Craig Topperb78ca422012-03-11 07:16:55 +00003591 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003592
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003593 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003594 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3595
Dan Gohman475871a2008-07-27 21:46:04 +00003596 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003597 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003598 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003599 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003600
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003601 // PtrOff will be used to store the current argument to the stack if a
3602 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003603 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003604
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003605 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003606
Dale Johannesen39355f92009-02-04 02:34:38 +00003607 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003608
3609 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003611 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3612 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003614 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003615
Dale Johannesen8419dd62008-03-07 20:27:40 +00003616 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00003617 // Note: "by value" is code for passing a structure by value, not
3618 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003619 if (Flags.isByVal()) {
Bill Schmidt419f3762012-09-19 15:42:13 +00003620 // Note: Size includes alignment padding, so
3621 // struct x { short a; char b; }
3622 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3623 // These are the proper values we need for right-justifying the
3624 // aggregate in a parameter register for 64-bit SVR4.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003625 unsigned Size = Flags.getByValSize();
Bill Schmidt419f3762012-09-19 15:42:13 +00003626 // FOR DARWIN ONLY: Very small objects are passed right-justified.
3627 // Everything else is passed left-justified.
3628 // FOR 64-BIT SVR4: All aggregates smaller than 8 bytes must
3629 // be passed right-justified.
3630 if (Size==1 || Size==2 ||
3631 (Size==4 && isSVR4ABI)) {
3632 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003633 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003634 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003635 MachinePointerInfo(), VT,
3636 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003637 MemOpChains.push_back(Load.getValue(1));
3638 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003639
3640 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003641 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003642 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003643 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003644 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003645 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003646 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003647 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003648 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003649 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003650 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3651 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003652 Chain = CallSeqStart = NewCallSeqStart;
3653 ArgOffset += PtrByteSize;
3654 }
3655 continue;
3656 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003657 // Copy entire object into memory. There are cases where gcc-generated
3658 // code assumes it is there, even if it could be put entirely into
3659 // registers. (This is not what the doc says.)
Bill Schmidt419f3762012-09-19 15:42:13 +00003660
3661 // FIXME: The above statement is likely due to a misunderstanding of the
3662 // documents. At least for 64-bit SVR4, all arguments must be copied
3663 // into the parameter area BY THE CALLEE in the event that the callee
3664 // takes the address of any formal argument. That has not yet been
3665 // implemented. However, it is reasonable to use the stack area as a
3666 // staging area for the register load.
3667
3668 // Skip this for small aggregates under 64-bit SVR4, as we will use
3669 // the same slot for a right-justified copy, below.
3670 if (Size >= 8 || !isSVR4ABI) {
3671 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3672 CallSeqStart.getNode()->getOperand(0),
3673 Flags, DAG, dl);
3674 // This must go outside the CALLSEQ_START..END.
3675 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3676 CallSeqStart.getNode()->getOperand(1));
3677 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3678 NewCallSeqStart.getNode());
3679 Chain = CallSeqStart = NewCallSeqStart;
3680 }
3681
3682 // FOR 64-BIT SVR4: When a register is available, pass the
3683 // aggregate right-justified.
3684 if (isSVR4ABI && Size < 8 && GPR_idx != NumGPRs) {
3685 // The easiest way to get this right-justified in a register
3686 // is to copy the structure into the rightmost portion of a
3687 // local variable slot, then load the whole slot into the
3688 // register.
3689 // FIXME: The memcpy seems to produce pretty awful code for
3690 // small aggregates, particularly for packed ones.
3691 // FIXME: It would be preferable to use the slot in the
3692 // parameter save area instead of a new local variable.
3693 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3694 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3695 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
3696 CallSeqStart.getNode()->getOperand(0),
3697 Flags, DAG, dl);
3698
3699 // Place the memcpy outside the CALLSEQ_START..END.
3700 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3701 CallSeqStart.getNode()->getOperand(1));
3702 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3703 NewCallSeqStart.getNode());
3704 Chain = CallSeqStart = NewCallSeqStart;
3705
3706 // Load the slot into the register.
3707 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3708 MachinePointerInfo(),
3709 false, false, false, 0);
3710 MemOpChains.push_back(Load.getValue(1));
3711 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3712
3713 // Done with this argument.
3714 ArgOffset += PtrByteSize;
3715 continue;
3716 }
3717
3718 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
3719 // copy the pieces of the object that fit into registers from the
3720 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003721 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003722 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003723 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003724 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003725 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3726 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003727 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003728 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003729 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003730 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003731 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003732 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003733 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003734 }
3735 }
3736 continue;
3737 }
3738
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003740 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 case MVT::i32:
3742 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003743 if (GPR_idx != NumGPRs) {
3744 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003745 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003746 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3747 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003748 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003749 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003750 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003751 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 case MVT::f32:
3753 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003754 if (FPR_idx != NumFPRs) {
3755 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3756
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003757 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003758 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3759 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003760 MemOpChains.push_back(Store);
3761
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003762 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003763 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003764 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003765 MachinePointerInfo(), false, false,
3766 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003767 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003768 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003769 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003771 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003772 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003773 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3774 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003775 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003776 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003777 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003778 }
3779 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003780 // If we have any FPRs remaining, we may also have GPRs remaining.
3781 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3782 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003783 if (GPR_idx != NumGPRs)
3784 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003786 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3787 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003788 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003789 } else {
Bill Schmidta867f372012-10-11 15:38:20 +00003790 // Single-precision floating-point values are mapped to the
3791 // second (rightmost) word of the stack doubleword.
3792 if (Arg.getValueType() == MVT::f32 && isPPC64 && isSVR4ABI) {
3793 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3794 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3795 }
3796
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003797 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3798 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003799 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003800 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003801 if (isPPC64)
3802 ArgOffset += 8;
3803 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003805 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 case MVT::v4f32:
3807 case MVT::v4i32:
3808 case MVT::v8i16:
3809 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003810 if (isVarArg) {
3811 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003812 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003813 // V registers; in fact gcc does this only for arguments that are
3814 // prototyped, not for those that match the ... We do it for all
3815 // arguments, seems to work.
3816 while (ArgOffset % 16 !=0) {
3817 ArgOffset += PtrByteSize;
3818 if (GPR_idx != NumGPRs)
3819 GPR_idx++;
3820 }
3821 // We could elide this store in the case where the object fits
3822 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003823 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003824 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003825 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3826 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003827 MemOpChains.push_back(Store);
3828 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003829 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003830 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003831 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003832 MemOpChains.push_back(Load.getValue(1));
3833 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3834 }
3835 ArgOffset += 16;
3836 for (unsigned i=0; i<16; i+=PtrByteSize) {
3837 if (GPR_idx == NumGPRs)
3838 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003839 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003840 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003841 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003842 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003843 MemOpChains.push_back(Load.getValue(1));
3844 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3845 }
3846 break;
3847 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003848
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003849 // Non-varargs Altivec params generally go in registers, but have
3850 // stack space allocated at the end.
3851 if (VR_idx != NumVRs) {
3852 // Doesn't have GPR space allocated.
3853 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3854 } else if (nAltivecParamsAtEnd==0) {
3855 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003856 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3857 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003858 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003859 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003860 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003861 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003862 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003863 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003864 // If all Altivec parameters fit in registers, as they usually do,
3865 // they get stack space following the non-Altivec parameters. We
3866 // don't track this here because nobody below needs it.
3867 // If there are more Altivec parameters than fit in registers emit
3868 // the stores here.
3869 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3870 unsigned j = 0;
3871 // Offset is aligned; skip 1st 12 params which go in V registers.
3872 ArgOffset = ((ArgOffset+15)/16)*16;
3873 ArgOffset += 12*16;
3874 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003875 SDValue Arg = OutVals[i];
3876 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003877 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3878 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003879 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003880 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003881 // We are emitting Altivec params in order.
3882 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3883 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003884 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003885 ArgOffset += 16;
3886 }
3887 }
3888 }
3889 }
3890
Chris Lattner9a2a4972006-05-17 06:01:33 +00003891 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003893 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003894
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003895 // Check if this is an indirect call (MTCTR/BCTRL).
3896 // See PrepareCall() for more information about calls through function
3897 // pointers in the 64-bit SVR4 ABI.
3898 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3899 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3900 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3901 !isBLACompatibleAddress(Callee, DAG)) {
3902 // Load r2 into a virtual register and store it to the TOC save area.
3903 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3904 // TOC save area offset.
3905 SDValue PtrOff = DAG.getIntPtrConstant(40);
3906 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003907 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003908 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003909 }
3910
Dale Johannesenf7b73042010-03-09 20:15:42 +00003911 // On Darwin, R12 must contain the address of an indirect callee. This does
3912 // not mean the MTCTR instruction must use R12; it's easier to model this as
3913 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003914 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003915 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3916 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3917 !isBLACompatibleAddress(Callee, DAG))
3918 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3919 PPC::R12), Callee));
3920
Chris Lattner9a2a4972006-05-17 06:01:33 +00003921 // Build a sequence of copy-to-reg nodes chained together with token chain
3922 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003923 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003924 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003925 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003926 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003927 InFlag = Chain.getValue(1);
3928 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003929
Chris Lattnerb9082582010-11-14 23:42:06 +00003930 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003931 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3932 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003933
Dan Gohman98ca4f22009-08-05 01:29:28 +00003934 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3935 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3936 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003937}
3938
Hal Finkeld712f932011-10-14 19:51:36 +00003939bool
3940PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3941 MachineFunction &MF, bool isVarArg,
3942 const SmallVectorImpl<ISD::OutputArg> &Outs,
3943 LLVMContext &Context) const {
3944 SmallVector<CCValAssign, 16> RVLocs;
3945 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3946 RVLocs, Context);
3947 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3948}
3949
Dan Gohman98ca4f22009-08-05 01:29:28 +00003950SDValue
3951PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003952 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003953 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003954 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003955 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003956
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003957 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003958 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003959 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003960 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003961
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003962 // If this is the first return lowered for this function, add the regs to the
3963 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003964 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003965 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003966 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003967 }
3968
Dan Gohman475871a2008-07-27 21:46:04 +00003969 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003970
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003971 // Copy the result values into the output registers.
3972 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3973 CCValAssign &VA = RVLocs[i];
3974 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003975 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003976 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003977 Flag = Chain.getValue(1);
3978 }
3979
Gabor Greifba36cb52008-08-28 21:40:38 +00003980 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003981 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003982 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003983 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003984}
3985
Dan Gohman475871a2008-07-27 21:46:04 +00003986SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003987 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003988 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003989 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003990
Jim Laskeyefc7e522006-12-04 22:04:42 +00003991 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003992 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003993
3994 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003995 bool isPPC64 = Subtarget.isPPC64();
3996 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003997 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003998
3999 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004000 SDValue Chain = Op.getOperand(0);
4001 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004002
Jim Laskeyefc7e522006-12-04 22:04:42 +00004003 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004004 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4005 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004006 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004007
Jim Laskeyefc7e522006-12-04 22:04:42 +00004008 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004009 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004010
Jim Laskeyefc7e522006-12-04 22:04:42 +00004011 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004012 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004013 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004014}
4015
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004016
4017
Dan Gohman475871a2008-07-27 21:46:04 +00004018SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004019PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004020 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004021 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004022 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004023 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004024
4025 // Get current frame pointer save index. The users of this index will be
4026 // primarily DYNALLOC instructions.
4027 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4028 int RASI = FI->getReturnAddrSaveIndex();
4029
4030 // If the frame pointer save index hasn't been defined yet.
4031 if (!RASI) {
4032 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004033 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004034 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004035 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004036 // Save the result.
4037 FI->setReturnAddrSaveIndex(RASI);
4038 }
4039 return DAG.getFrameIndex(RASI, PtrVT);
4040}
4041
Dan Gohman475871a2008-07-27 21:46:04 +00004042SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004043PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4044 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004045 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004046 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004047 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004048
4049 // Get current frame pointer save index. The users of this index will be
4050 // primarily DYNALLOC instructions.
4051 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4052 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004053
Jim Laskey2f616bf2006-11-16 22:43:37 +00004054 // If the frame pointer save index hasn't been defined yet.
4055 if (!FPSI) {
4056 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004057 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004058 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004059
Jim Laskey2f616bf2006-11-16 22:43:37 +00004060 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004061 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004062 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004063 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004064 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004065 return DAG.getFrameIndex(FPSI, PtrVT);
4066}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004067
Dan Gohman475871a2008-07-27 21:46:04 +00004068SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004069 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004070 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004071 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004072 SDValue Chain = Op.getOperand(0);
4073 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004074 DebugLoc dl = Op.getDebugLoc();
4075
Jim Laskey2f616bf2006-11-16 22:43:37 +00004076 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004077 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004078 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004079 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004080 DAG.getConstant(0, PtrVT), Size);
4081 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004082 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004083 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004084 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004085 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004086 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004087}
4088
Chris Lattner1a635d62006-04-14 06:01:58 +00004089/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4090/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004091SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004092 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004093 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4094 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004095 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004096
Chris Lattner1a635d62006-04-14 06:01:58 +00004097 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004098
Chris Lattner1a635d62006-04-14 06:01:58 +00004099 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004100 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004101
Owen Andersone50ed302009-08-10 22:56:29 +00004102 EVT ResVT = Op.getValueType();
4103 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004104 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4105 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004106 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004107
Chris Lattner1a635d62006-04-14 06:01:58 +00004108 // If the RHS of the comparison is a 0.0, we don't need to do the
4109 // subtraction at all.
4110 if (isFloatingPointZero(RHS))
4111 switch (CC) {
4112 default: break; // SETUO etc aren't handled by fsel.
4113 case ISD::SETULT:
4114 case ISD::SETLT:
4115 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004116 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004117 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004118 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4119 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004120 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004121 case ISD::SETUGT:
4122 case ISD::SETGT:
4123 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004124 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004125 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004126 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4127 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004128 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004129 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004130 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004131
Dan Gohman475871a2008-07-27 21:46:04 +00004132 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004133 switch (CC) {
4134 default: break; // SETUO etc aren't handled by fsel.
4135 case ISD::SETULT:
4136 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004137 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4139 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004140 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004141 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004142 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004143 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004144 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4145 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004146 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004147 case ISD::SETUGT:
4148 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004149 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004150 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4151 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004152 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004153 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004154 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004155 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4157 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004158 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004159 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004160 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004161}
4162
Chris Lattner1f873002007-11-28 18:44:47 +00004163// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004164SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004165 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004166 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004167 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 if (Src.getValueType() == MVT::f32)
4169 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004170
Dan Gohman475871a2008-07-27 21:46:04 +00004171 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004173 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004175 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004176 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004178 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 case MVT::i64:
4180 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004181 break;
4182 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004183
Chris Lattner1a635d62006-04-14 06:01:58 +00004184 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004186
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004187 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004188 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4189 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004190
4191 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4192 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004193 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004194 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004195 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004196 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004197 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004198}
4199
Dan Gohmand858e902010-04-17 15:26:15 +00004200SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4201 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004202 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004203 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004205 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004206
Owen Anderson825b72b2009-08-11 20:47:22 +00004207 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004208 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4210 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004211 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004212 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004213 return FP;
4214 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004215
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004217 "Unhandled SINT_TO_FP type in custom expander!");
4218 // Since we only generate this in 64-bit mode, we can take advantage of
4219 // 64-bit registers. In particular, sign extend the input value into the
4220 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4221 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004222 MachineFunction &MF = DAG.getMachineFunction();
4223 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004224 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004225 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004226 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004227
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004229 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004230
Chris Lattner1a635d62006-04-14 06:01:58 +00004231 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004232 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004233 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004234 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004235 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4236 SDValue Store =
4237 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4238 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004239 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004240 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004241 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004242
Chris Lattner1a635d62006-04-14 06:01:58 +00004243 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004244 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4245 if (Op.getValueType() == MVT::f32)
4246 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004247 return FP;
4248}
4249
Dan Gohmand858e902010-04-17 15:26:15 +00004250SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4251 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004252 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004253 /*
4254 The rounding mode is in bits 30:31 of FPSR, and has the following
4255 settings:
4256 00 Round to nearest
4257 01 Round to 0
4258 10 Round to +inf
4259 11 Round to -inf
4260
4261 FLT_ROUNDS, on the other hand, expects the following:
4262 -1 Undefined
4263 0 Round to 0
4264 1 Round to nearest
4265 2 Round to +inf
4266 3 Round to -inf
4267
4268 To perform the conversion, we do:
4269 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4270 */
4271
4272 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004273 EVT VT = Op.getValueType();
4274 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4275 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004276 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004277
4278 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004280 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004281 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004282
4283 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004284 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004285 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004286 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004287 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004288
4289 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004290 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004291 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004292 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004293 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004294
4295 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004296 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004297 DAG.getNode(ISD::AND, dl, MVT::i32,
4298 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004299 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004300 DAG.getNode(ISD::SRL, dl, MVT::i32,
4301 DAG.getNode(ISD::AND, dl, MVT::i32,
4302 DAG.getNode(ISD::XOR, dl, MVT::i32,
4303 CWD, DAG.getConstant(3, MVT::i32)),
4304 DAG.getConstant(3, MVT::i32)),
4305 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004306
Dan Gohman475871a2008-07-27 21:46:04 +00004307 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004308 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004309
Duncan Sands83ec4b62008-06-06 12:08:01 +00004310 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004311 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004312}
4313
Dan Gohmand858e902010-04-17 15:26:15 +00004314SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004315 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004316 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004317 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004318 assert(Op.getNumOperands() == 3 &&
4319 VT == Op.getOperand(1).getValueType() &&
4320 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004321
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004322 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004323 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004324 SDValue Lo = Op.getOperand(0);
4325 SDValue Hi = Op.getOperand(1);
4326 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004327 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004328
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004329 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004330 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004331 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4332 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4333 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4334 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004335 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004336 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4337 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4338 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004339 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004340 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004341}
4342
Dan Gohmand858e902010-04-17 15:26:15 +00004343SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004344 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004345 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004346 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004347 assert(Op.getNumOperands() == 3 &&
4348 VT == Op.getOperand(1).getValueType() &&
4349 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004350
Dan Gohman9ed06db2008-03-07 20:36:53 +00004351 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004352 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004353 SDValue Lo = Op.getOperand(0);
4354 SDValue Hi = Op.getOperand(1);
4355 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004356 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004357
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004358 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004359 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004360 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4361 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4362 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4363 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004364 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004365 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4366 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4367 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004368 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004369 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004370}
4371
Dan Gohmand858e902010-04-17 15:26:15 +00004372SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004373 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004374 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004375 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004376 assert(Op.getNumOperands() == 3 &&
4377 VT == Op.getOperand(1).getValueType() &&
4378 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004379
Dan Gohman9ed06db2008-03-07 20:36:53 +00004380 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004381 SDValue Lo = Op.getOperand(0);
4382 SDValue Hi = Op.getOperand(1);
4383 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004384 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004385
Dale Johannesenf5d97892009-02-04 01:48:28 +00004386 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004387 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004388 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4389 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4390 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4391 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004392 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004393 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4394 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4395 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004396 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004397 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004398 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004399}
4400
4401//===----------------------------------------------------------------------===//
4402// Vector related lowering.
4403//
4404
Chris Lattner4a998b92006-04-17 06:00:21 +00004405/// BuildSplatI - Build a canonical splati of Val with an element size of
4406/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004407static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004408 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004409 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004410
Owen Andersone50ed302009-08-10 22:56:29 +00004411 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004412 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004413 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004414
Owen Anderson825b72b2009-08-11 20:47:22 +00004415 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004416
Chris Lattner70fa4932006-12-01 01:45:39 +00004417 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4418 if (Val == -1)
4419 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004420
Owen Andersone50ed302009-08-10 22:56:29 +00004421 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004422
Chris Lattner4a998b92006-04-17 06:00:21 +00004423 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004424 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004425 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004426 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004427 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4428 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004429 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004430}
4431
Chris Lattnere7c768e2006-04-18 03:24:30 +00004432/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004433/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004434static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004435 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004436 EVT DestVT = MVT::Other) {
4437 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004438 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004439 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004440}
4441
Chris Lattnere7c768e2006-04-18 03:24:30 +00004442/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4443/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004444static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004445 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004446 DebugLoc dl, EVT DestVT = MVT::Other) {
4447 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004448 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004449 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004450}
4451
4452
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004453/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4454/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004455static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004456 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004457 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004458 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4459 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004460
Nate Begeman9008ca62009-04-27 18:41:29 +00004461 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004462 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004463 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004464 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004465 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004466}
4467
Chris Lattnerf1b47082006-04-14 05:19:18 +00004468// If this is a case we can't handle, return null and let the default
4469// expansion code take care of it. If we CAN select this case, and if it
4470// selects to a single instruction, return Op. Otherwise, if we can codegen
4471// this case more efficiently than a constant pool load, lower it to the
4472// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004473SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4474 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004475 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004476 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4477 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004478
Bob Wilson24e338e2009-03-02 23:24:16 +00004479 // Check if this is a splat of a constant value.
4480 APInt APSplatBits, APSplatUndef;
4481 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004482 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004483 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004484 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004485 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004486
Bob Wilsonf2950b02009-03-03 19:26:27 +00004487 unsigned SplatBits = APSplatBits.getZExtValue();
4488 unsigned SplatUndef = APSplatUndef.getZExtValue();
4489 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004490
Bob Wilsonf2950b02009-03-03 19:26:27 +00004491 // First, handle single instruction cases.
4492
4493 // All zeros?
4494 if (SplatBits == 0) {
4495 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004496 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4497 SDValue Z = DAG.getConstant(0, MVT::i32);
4498 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004499 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004500 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004501 return Op;
4502 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004503
Bob Wilsonf2950b02009-03-03 19:26:27 +00004504 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4505 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4506 (32-SplatBitSize));
4507 if (SextVal >= -16 && SextVal <= 15)
4508 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004509
4510
Bob Wilsonf2950b02009-03-03 19:26:27 +00004511 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004512
Bob Wilsonf2950b02009-03-03 19:26:27 +00004513 // If this value is in the range [-32,30] and is even, use:
4514 // tmp = VSPLTI[bhw], result = add tmp, tmp
4515 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004516 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004517 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004518 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004519 }
4520
4521 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4522 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4523 // for fneg/fabs.
4524 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4525 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004526 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004527
4528 // Make the VSLW intrinsic, computing 0x8000_0000.
4529 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4530 OnesV, DAG, dl);
4531
4532 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004533 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004534 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004535 }
4536
4537 // Check to see if this is a wide variety of vsplti*, binop self cases.
4538 static const signed char SplatCsts[] = {
4539 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4540 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4541 };
4542
4543 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4544 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4545 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4546 int i = SplatCsts[idx];
4547
4548 // Figure out what shift amount will be used by altivec if shifted by i in
4549 // this splat size.
4550 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4551
4552 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00004553 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004554 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004555 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4556 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4557 Intrinsic::ppc_altivec_vslw
4558 };
4559 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004560 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004561 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004562
Bob Wilsonf2950b02009-03-03 19:26:27 +00004563 // vsplti + srl self.
4564 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004565 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004566 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4567 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4568 Intrinsic::ppc_altivec_vsrw
4569 };
4570 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004571 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004572 }
4573
Bob Wilsonf2950b02009-03-03 19:26:27 +00004574 // vsplti + sra self.
4575 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004576 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004577 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4578 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4579 Intrinsic::ppc_altivec_vsraw
4580 };
4581 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004582 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004583 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004584
Bob Wilsonf2950b02009-03-03 19:26:27 +00004585 // vsplti + rol self.
4586 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4587 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004588 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004589 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4590 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4591 Intrinsic::ppc_altivec_vrlw
4592 };
4593 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004594 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004595 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004596
Bob Wilsonf2950b02009-03-03 19:26:27 +00004597 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00004598 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004599 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004600 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004601 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004602 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00004603 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004604 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004605 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004606 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004607 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00004608 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004609 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004610 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4611 }
4612 }
4613
4614 // Three instruction sequences.
4615
4616 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4617 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004618 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4619 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004620 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004621 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004622 }
4623 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4624 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004625 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4626 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004627 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004628 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004629 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004630
Dan Gohman475871a2008-07-27 21:46:04 +00004631 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004632}
4633
Chris Lattner59138102006-04-17 05:28:54 +00004634/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4635/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004636static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004637 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004638 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004639 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004640 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004641 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004642
Chris Lattner59138102006-04-17 05:28:54 +00004643 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004644 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004645 OP_VMRGHW,
4646 OP_VMRGLW,
4647 OP_VSPLTISW0,
4648 OP_VSPLTISW1,
4649 OP_VSPLTISW2,
4650 OP_VSPLTISW3,
4651 OP_VSLDOI4,
4652 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004653 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004654 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004655
Chris Lattner59138102006-04-17 05:28:54 +00004656 if (OpNum == OP_COPY) {
4657 if (LHSID == (1*9+2)*9+3) return LHS;
4658 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4659 return RHS;
4660 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004661
Dan Gohman475871a2008-07-27 21:46:04 +00004662 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004663 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4664 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004665
Nate Begeman9008ca62009-04-27 18:41:29 +00004666 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004667 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004668 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004669 case OP_VMRGHW:
4670 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4671 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4672 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4673 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4674 break;
4675 case OP_VMRGLW:
4676 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4677 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4678 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4679 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4680 break;
4681 case OP_VSPLTISW0:
4682 for (unsigned i = 0; i != 16; ++i)
4683 ShufIdxs[i] = (i&3)+0;
4684 break;
4685 case OP_VSPLTISW1:
4686 for (unsigned i = 0; i != 16; ++i)
4687 ShufIdxs[i] = (i&3)+4;
4688 break;
4689 case OP_VSPLTISW2:
4690 for (unsigned i = 0; i != 16; ++i)
4691 ShufIdxs[i] = (i&3)+8;
4692 break;
4693 case OP_VSPLTISW3:
4694 for (unsigned i = 0; i != 16; ++i)
4695 ShufIdxs[i] = (i&3)+12;
4696 break;
4697 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004698 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004699 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004700 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004701 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004702 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004703 }
Owen Andersone50ed302009-08-10 22:56:29 +00004704 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004705 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4706 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004707 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004708 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004709}
4710
Chris Lattnerf1b47082006-04-14 05:19:18 +00004711/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4712/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4713/// return the code it can be lowered into. Worst case, it can always be
4714/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004715SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004716 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004717 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004718 SDValue V1 = Op.getOperand(0);
4719 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004720 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004721 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004722
Chris Lattnerf1b47082006-04-14 05:19:18 +00004723 // Cases that are handled by instructions that take permute immediates
4724 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4725 // selected by the instruction selector.
4726 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004727 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4728 PPC::isSplatShuffleMask(SVOp, 2) ||
4729 PPC::isSplatShuffleMask(SVOp, 4) ||
4730 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4731 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4732 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4733 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4734 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4735 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4736 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4737 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4738 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004739 return Op;
4740 }
4741 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004742
Chris Lattnerf1b47082006-04-14 05:19:18 +00004743 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4744 // and produce a fixed permutation. If any of these match, do not lower to
4745 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004746 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4747 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4748 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4749 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4750 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4751 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4752 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4753 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4754 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004755 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004756
Chris Lattner59138102006-04-17 05:28:54 +00004757 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4758 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004759 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004760
Chris Lattner59138102006-04-17 05:28:54 +00004761 unsigned PFIndexes[4];
4762 bool isFourElementShuffle = true;
4763 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4764 unsigned EltNo = 8; // Start out undef.
4765 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004766 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004767 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004768
Nate Begeman9008ca62009-04-27 18:41:29 +00004769 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004770 if ((ByteSource & 3) != j) {
4771 isFourElementShuffle = false;
4772 break;
4773 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004774
Chris Lattner59138102006-04-17 05:28:54 +00004775 if (EltNo == 8) {
4776 EltNo = ByteSource/4;
4777 } else if (EltNo != ByteSource/4) {
4778 isFourElementShuffle = false;
4779 break;
4780 }
4781 }
4782 PFIndexes[i] = EltNo;
4783 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004784
4785 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004786 // perfect shuffle vector to determine if it is cost effective to do this as
4787 // discrete instructions, or whether we should use a vperm.
4788 if (isFourElementShuffle) {
4789 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004790 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004791 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004792
Chris Lattner59138102006-04-17 05:28:54 +00004793 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4794 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004795
Chris Lattner59138102006-04-17 05:28:54 +00004796 // Determining when to avoid vperm is tricky. Many things affect the cost
4797 // of vperm, particularly how many times the perm mask needs to be computed.
4798 // For example, if the perm mask can be hoisted out of a loop or is already
4799 // used (perhaps because there are multiple permutes with the same shuffle
4800 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4801 // the loop requires an extra register.
4802 //
4803 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004804 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004805 // available, if this block is within a loop, we should avoid using vperm
4806 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004807 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004808 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004809 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004810
Chris Lattnerf1b47082006-04-14 05:19:18 +00004811 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4812 // vector that will get spilled to the constant pool.
4813 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004814
Chris Lattnerf1b47082006-04-14 05:19:18 +00004815 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4816 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004817 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004818 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004819
Dan Gohman475871a2008-07-27 21:46:04 +00004820 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004821 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4822 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004823
Chris Lattnerf1b47082006-04-14 05:19:18 +00004824 for (unsigned j = 0; j != BytesPerElement; ++j)
4825 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004826 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004827 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004828
Owen Anderson825b72b2009-08-11 20:47:22 +00004829 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004830 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004831 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004832}
4833
Chris Lattner90564f22006-04-18 17:59:36 +00004834/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4835/// altivec comparison. If it is, return true and fill in Opc/isDot with
4836/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004837static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004838 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004839 unsigned IntrinsicID =
4840 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004841 CompareOpc = -1;
4842 isDot = false;
4843 switch (IntrinsicID) {
4844 default: return false;
4845 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004846 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4847 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4848 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4849 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4850 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4851 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4852 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4853 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4854 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4855 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4856 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4857 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4858 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004859
Chris Lattner1a635d62006-04-14 06:01:58 +00004860 // Normal Comparisons.
4861 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4862 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4863 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4864 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4865 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4866 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4867 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4868 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4869 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4870 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4871 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4872 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4873 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4874 }
Chris Lattner90564f22006-04-18 17:59:36 +00004875 return true;
4876}
4877
4878/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4879/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004880SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004881 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004882 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4883 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004884 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004885 int CompareOpc;
4886 bool isDot;
4887 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004888 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004889
Chris Lattner90564f22006-04-18 17:59:36 +00004890 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004891 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004892 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004893 Op.getOperand(1), Op.getOperand(2),
4894 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004895 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004896 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004897
Chris Lattner1a635d62006-04-14 06:01:58 +00004898 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004899 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004900 Op.getOperand(2), // LHS
4901 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004902 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004903 };
Owen Andersone50ed302009-08-10 22:56:29 +00004904 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004905 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004906 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004907 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004908
Chris Lattner1a635d62006-04-14 06:01:58 +00004909 // Now that we have the comparison, emit a copy from the CR to a GPR.
4910 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004911 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4912 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004913 CompNode.getValue(1));
4914
Chris Lattner1a635d62006-04-14 06:01:58 +00004915 // Unpack the result based on how the target uses it.
4916 unsigned BitNo; // Bit # of CR6.
4917 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004918 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004919 default: // Can't happen, don't crash on invalid number though.
4920 case 0: // Return the value of the EQ bit of CR6.
4921 BitNo = 0; InvertBit = false;
4922 break;
4923 case 1: // Return the inverted value of the EQ bit of CR6.
4924 BitNo = 0; InvertBit = true;
4925 break;
4926 case 2: // Return the value of the LT bit of CR6.
4927 BitNo = 2; InvertBit = false;
4928 break;
4929 case 3: // Return the inverted value of the LT bit of CR6.
4930 BitNo = 2; InvertBit = true;
4931 break;
4932 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004933
Chris Lattner1a635d62006-04-14 06:01:58 +00004934 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004935 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4936 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004937 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004938 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4939 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004940
Chris Lattner1a635d62006-04-14 06:01:58 +00004941 // If we are supposed to, toggle the bit.
4942 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004943 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4944 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004945 return Flags;
4946}
4947
Scott Michelfdc40a02009-02-17 22:15:04 +00004948SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004949 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004950 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004951 // Create a stack slot that is 16-byte aligned.
4952 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004953 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004954 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004955 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004956
Chris Lattner1a635d62006-04-14 06:01:58 +00004957 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004958 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004959 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004960 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004961 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004962 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004963 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004964}
4965
Dan Gohmand858e902010-04-17 15:26:15 +00004966SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004967 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004968 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004969 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004970
Owen Anderson825b72b2009-08-11 20:47:22 +00004971 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4972 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004973
Dan Gohman475871a2008-07-27 21:46:04 +00004974 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004975 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004976
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004977 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004978 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4979 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4980 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004981
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004982 // Low parts multiplied together, generating 32-bit results (we ignore the
4983 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004984 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004985 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004986
Dan Gohman475871a2008-07-27 21:46:04 +00004987 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004988 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004989 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004990 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004991 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004992 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4993 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004994 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004995
Owen Anderson825b72b2009-08-11 20:47:22 +00004996 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004997
Chris Lattnercea2aa72006-04-18 04:28:57 +00004998 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004999 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005000 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005001 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005002
Chris Lattner19a81522006-04-18 03:57:35 +00005003 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005004 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005005 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005006 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005007
Chris Lattner19a81522006-04-18 03:57:35 +00005008 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005009 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005010 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005011 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005012
Chris Lattner19a81522006-04-18 03:57:35 +00005013 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005014 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005015 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005016 Ops[i*2 ] = 2*i+1;
5017 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005018 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005019 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005020 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005021 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005022 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005023}
5024
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005025/// LowerOperation - Provide custom lowering hooks for some operations.
5026///
Dan Gohmand858e902010-04-17 15:26:15 +00005027SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005028 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005029 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005030 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005031 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005032 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005033 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005034 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005035 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005036 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5037 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005038 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005039 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005040
5041 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005042 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005043
Jim Laskeyefc7e522006-12-04 22:04:42 +00005044 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005045 case ISD::DYNAMIC_STACKALLOC:
5046 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005047
Chris Lattner1a635d62006-04-14 06:01:58 +00005048 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005049 case ISD::FP_TO_UINT:
5050 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005051 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005052 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005053 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005054
Chris Lattner1a635d62006-04-14 06:01:58 +00005055 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005056 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5057 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5058 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005059
Chris Lattner1a635d62006-04-14 06:01:58 +00005060 // Vector-related lowering.
5061 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5062 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5063 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5064 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005065 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005066
Chris Lattner3fc027d2007-12-08 06:59:59 +00005067 // Frame & Return address.
5068 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005069 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005070 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005071}
5072
Duncan Sands1607f052008-12-01 11:39:25 +00005073void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5074 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005075 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005076 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005077 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005078 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005079 default:
Craig Topperbc219812012-02-07 02:50:20 +00005080 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005081 case ISD::VAARG: {
5082 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5083 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5084 return;
5085
5086 EVT VT = N->getValueType(0);
5087
5088 if (VT == MVT::i64) {
5089 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5090
5091 Results.push_back(NewNode);
5092 Results.push_back(NewNode.getValue(1));
5093 }
5094 return;
5095 }
Duncan Sands1607f052008-12-01 11:39:25 +00005096 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005097 assert(N->getValueType(0) == MVT::ppcf128);
5098 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005099 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005100 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005101 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005102 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005103 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005104 DAG.getIntPtrConstant(1));
5105
5106 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5107 // of the long double, and puts FPSCR back the way it was. We do not
5108 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005109 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005110 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5111
Owen Anderson825b72b2009-08-11 20:47:22 +00005112 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005113 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005114 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005115 MFFSreg = Result.getValue(0);
5116 InFlag = Result.getValue(1);
5117
5118 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005119 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005120 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005121 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005122 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005123 InFlag = Result.getValue(0);
5124
5125 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005126 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005127 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005128 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005129 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005130 InFlag = Result.getValue(0);
5131
5132 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005134 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005135 Ops[0] = Lo;
5136 Ops[1] = Hi;
5137 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005138 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005139 FPreg = Result.getValue(0);
5140 InFlag = Result.getValue(1);
5141
5142 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005143 NodeTys.push_back(MVT::f64);
5144 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005145 Ops[1] = MFFSreg;
5146 Ops[2] = FPreg;
5147 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005148 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005149 FPreg = Result.getValue(0);
5150
5151 // We know the low half is about to be thrown away, so just use something
5152 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005153 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005154 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005155 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005156 }
Duncan Sands1607f052008-12-01 11:39:25 +00005157 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005158 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005159 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005160 }
5161}
5162
5163
Chris Lattner1a635d62006-04-14 06:01:58 +00005164//===----------------------------------------------------------------------===//
5165// Other Lowering Code
5166//===----------------------------------------------------------------------===//
5167
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005168MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005169PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005170 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005171 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005172 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5173
5174 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5175 MachineFunction *F = BB->getParent();
5176 MachineFunction::iterator It = BB;
5177 ++It;
5178
5179 unsigned dest = MI->getOperand(0).getReg();
5180 unsigned ptrA = MI->getOperand(1).getReg();
5181 unsigned ptrB = MI->getOperand(2).getReg();
5182 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005183 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005184
5185 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5186 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5187 F->insert(It, loopMBB);
5188 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005189 exitMBB->splice(exitMBB->begin(), BB,
5190 llvm::next(MachineBasicBlock::iterator(MI)),
5191 BB->end());
5192 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005193
5194 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005195 unsigned TmpReg = (!BinOpcode) ? incr :
5196 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005197 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5198 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005199
5200 // thisMBB:
5201 // ...
5202 // fallthrough --> loopMBB
5203 BB->addSuccessor(loopMBB);
5204
5205 // loopMBB:
5206 // l[wd]arx dest, ptr
5207 // add r0, dest, incr
5208 // st[wd]cx. r0, ptr
5209 // bne- loopMBB
5210 // fallthrough --> exitMBB
5211 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005212 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005213 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005214 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005215 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5216 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005217 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005218 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005219 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005220 BB->addSuccessor(loopMBB);
5221 BB->addSuccessor(exitMBB);
5222
5223 // exitMBB:
5224 // ...
5225 BB = exitMBB;
5226 return BB;
5227}
5228
5229MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005230PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005231 MachineBasicBlock *BB,
5232 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005233 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005234 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005235 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5236 // In 64 bit mode we have to use 64 bits for addresses, even though the
5237 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5238 // registers without caring whether they're 32 or 64, but here we're
5239 // doing actual arithmetic on the addresses.
5240 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005241 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005242
5243 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5244 MachineFunction *F = BB->getParent();
5245 MachineFunction::iterator It = BB;
5246 ++It;
5247
5248 unsigned dest = MI->getOperand(0).getReg();
5249 unsigned ptrA = MI->getOperand(1).getReg();
5250 unsigned ptrB = MI->getOperand(2).getReg();
5251 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005252 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005253
5254 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5255 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5256 F->insert(It, loopMBB);
5257 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005258 exitMBB->splice(exitMBB->begin(), BB,
5259 llvm::next(MachineBasicBlock::iterator(MI)),
5260 BB->end());
5261 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005262
5263 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005264 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005265 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5266 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005267 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5268 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5269 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5270 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5271 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5272 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5273 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5274 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5275 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5276 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005277 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005278 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005279 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005280
5281 // thisMBB:
5282 // ...
5283 // fallthrough --> loopMBB
5284 BB->addSuccessor(loopMBB);
5285
5286 // The 4-byte load must be aligned, while a char or short may be
5287 // anywhere in the word. Hence all this nasty bookkeeping code.
5288 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5289 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005290 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005291 // rlwinm ptr, ptr1, 0, 0, 29
5292 // slw incr2, incr, shift
5293 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5294 // slw mask, mask2, shift
5295 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005296 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005297 // add tmp, tmpDest, incr2
5298 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005299 // and tmp3, tmp, mask
5300 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005301 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005302 // bne- loopMBB
5303 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005304 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005305 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005306 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005307 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005308 .addReg(ptrA).addReg(ptrB);
5309 } else {
5310 Ptr1Reg = ptrB;
5311 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005312 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005313 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005314 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005315 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5316 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005317 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005318 .addReg(Ptr1Reg).addImm(0).addImm(61);
5319 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005320 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005321 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005322 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005323 .addReg(incr).addReg(ShiftReg);
5324 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005325 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005326 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005327 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5328 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005329 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005330 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005331 .addReg(Mask2Reg).addReg(ShiftReg);
5332
5333 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005334 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005335 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005336 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005337 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005338 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005339 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005340 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005341 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005342 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005343 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005344 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005345 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005346 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005347 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005348 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005349 BB->addSuccessor(loopMBB);
5350 BB->addSuccessor(exitMBB);
5351
5352 // exitMBB:
5353 // ...
5354 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005355 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5356 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005357 return BB;
5358}
5359
5360MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005361PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005362 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005363 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005364
5365 // To "insert" these instructions we actually have to insert their
5366 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005367 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005368 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005369 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005370
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005371 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005372
Hal Finkel009f7af2012-06-22 23:10:08 +00005373 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5374 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5375 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5376 PPC::ISEL8 : PPC::ISEL;
5377 unsigned SelectPred = MI->getOperand(4).getImm();
5378 DebugLoc dl = MI->getDebugLoc();
5379
5380 // The SelectPred is ((BI << 5) | BO) for a BCC
5381 unsigned BO = SelectPred & 0xF;
5382 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5383
5384 unsigned TrueOpNo, FalseOpNo;
5385 if (BO == 12) {
5386 TrueOpNo = 2;
5387 FalseOpNo = 3;
5388 } else {
5389 TrueOpNo = 3;
5390 FalseOpNo = 2;
5391 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5392 }
5393
5394 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5395 .addReg(MI->getOperand(TrueOpNo).getReg())
5396 .addReg(MI->getOperand(FalseOpNo).getReg())
5397 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5398 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5399 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5400 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5401 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5402 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5403
Evan Cheng53301922008-07-12 02:23:19 +00005404
5405 // The incoming instruction knows the destination vreg to set, the
5406 // condition code register to branch on, the true/false values to
5407 // select between, and a branch opcode to use.
5408
5409 // thisMBB:
5410 // ...
5411 // TrueVal = ...
5412 // cmpTY ccX, r1, r2
5413 // bCC copy1MBB
5414 // fallthrough --> copy0MBB
5415 MachineBasicBlock *thisMBB = BB;
5416 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5417 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5418 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005419 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005420 F->insert(It, copy0MBB);
5421 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005422
5423 // Transfer the remainder of BB and its successor edges to sinkMBB.
5424 sinkMBB->splice(sinkMBB->begin(), BB,
5425 llvm::next(MachineBasicBlock::iterator(MI)),
5426 BB->end());
5427 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5428
Evan Cheng53301922008-07-12 02:23:19 +00005429 // Next, add the true and fallthrough blocks as its successors.
5430 BB->addSuccessor(copy0MBB);
5431 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005432
Dan Gohman14152b42010-07-06 20:24:04 +00005433 BuildMI(BB, dl, TII->get(PPC::BCC))
5434 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5435
Evan Cheng53301922008-07-12 02:23:19 +00005436 // copy0MBB:
5437 // %FalseValue = ...
5438 // # fallthrough to sinkMBB
5439 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005440
Evan Cheng53301922008-07-12 02:23:19 +00005441 // Update machine-CFG edges
5442 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005443
Evan Cheng53301922008-07-12 02:23:19 +00005444 // sinkMBB:
5445 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5446 // ...
5447 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005448 BuildMI(*BB, BB->begin(), dl,
5449 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005450 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5451 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5452 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005453 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5454 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5455 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5456 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005457 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5458 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5459 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5460 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005461
5462 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5463 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5464 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5465 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005466 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5467 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5468 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5469 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005470
5471 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5472 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5473 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5474 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005475 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5476 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5477 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5478 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005479
5480 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5481 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5482 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5483 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005484 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5485 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5486 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5487 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005488
5489 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005490 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005491 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005492 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005493 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005494 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005495 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005496 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005497
5498 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5499 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5500 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5501 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005502 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5503 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5504 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5505 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005506
Dale Johannesen0e55f062008-08-29 18:29:46 +00005507 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5508 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5509 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5510 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5511 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5512 BB = EmitAtomicBinary(MI, BB, false, 0);
5513 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5514 BB = EmitAtomicBinary(MI, BB, true, 0);
5515
Evan Cheng53301922008-07-12 02:23:19 +00005516 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5517 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5518 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5519
5520 unsigned dest = MI->getOperand(0).getReg();
5521 unsigned ptrA = MI->getOperand(1).getReg();
5522 unsigned ptrB = MI->getOperand(2).getReg();
5523 unsigned oldval = MI->getOperand(3).getReg();
5524 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005525 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005526
Dale Johannesen65e39732008-08-25 18:53:26 +00005527 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5528 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5529 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005530 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005531 F->insert(It, loop1MBB);
5532 F->insert(It, loop2MBB);
5533 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005534 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005535 exitMBB->splice(exitMBB->begin(), BB,
5536 llvm::next(MachineBasicBlock::iterator(MI)),
5537 BB->end());
5538 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005539
5540 // thisMBB:
5541 // ...
5542 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005543 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005544
Dale Johannesen65e39732008-08-25 18:53:26 +00005545 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005546 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005547 // cmp[wd] dest, oldval
5548 // bne- midMBB
5549 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005550 // st[wd]cx. newval, ptr
5551 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005552 // b exitBB
5553 // midMBB:
5554 // st[wd]cx. dest, ptr
5555 // exitBB:
5556 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005557 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005558 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005559 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005560 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005561 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005562 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5563 BB->addSuccessor(loop2MBB);
5564 BB->addSuccessor(midMBB);
5565
5566 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005567 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005568 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005569 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005570 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005571 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005572 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005573 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005574
Dale Johannesen65e39732008-08-25 18:53:26 +00005575 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005576 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005577 .addReg(dest).addReg(ptrA).addReg(ptrB);
5578 BB->addSuccessor(exitMBB);
5579
Evan Cheng53301922008-07-12 02:23:19 +00005580 // exitMBB:
5581 // ...
5582 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005583 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5584 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5585 // We must use 64-bit registers for addresses when targeting 64-bit,
5586 // since we're actually doing arithmetic on them. Other registers
5587 // can be 32-bit.
5588 bool is64bit = PPCSubTarget.isPPC64();
5589 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5590
5591 unsigned dest = MI->getOperand(0).getReg();
5592 unsigned ptrA = MI->getOperand(1).getReg();
5593 unsigned ptrB = MI->getOperand(2).getReg();
5594 unsigned oldval = MI->getOperand(3).getReg();
5595 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005596 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005597
5598 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5599 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5600 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5601 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5602 F->insert(It, loop1MBB);
5603 F->insert(It, loop2MBB);
5604 F->insert(It, midMBB);
5605 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005606 exitMBB->splice(exitMBB->begin(), BB,
5607 llvm::next(MachineBasicBlock::iterator(MI)),
5608 BB->end());
5609 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005610
5611 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005612 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005613 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5614 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005615 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5616 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5617 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5618 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5619 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5620 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5621 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5622 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5623 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5624 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5625 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5626 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5627 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5628 unsigned Ptr1Reg;
5629 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005630 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005631 // thisMBB:
5632 // ...
5633 // fallthrough --> loopMBB
5634 BB->addSuccessor(loop1MBB);
5635
5636 // The 4-byte load must be aligned, while a char or short may be
5637 // anywhere in the word. Hence all this nasty bookkeeping code.
5638 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5639 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005640 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005641 // rlwinm ptr, ptr1, 0, 0, 29
5642 // slw newval2, newval, shift
5643 // slw oldval2, oldval,shift
5644 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5645 // slw mask, mask2, shift
5646 // and newval3, newval2, mask
5647 // and oldval3, oldval2, mask
5648 // loop1MBB:
5649 // lwarx tmpDest, ptr
5650 // and tmp, tmpDest, mask
5651 // cmpw tmp, oldval3
5652 // bne- midMBB
5653 // loop2MBB:
5654 // andc tmp2, tmpDest, mask
5655 // or tmp4, tmp2, newval3
5656 // stwcx. tmp4, ptr
5657 // bne- loop1MBB
5658 // b exitBB
5659 // midMBB:
5660 // stwcx. tmpDest, ptr
5661 // exitBB:
5662 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005663 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005664 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005665 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005666 .addReg(ptrA).addReg(ptrB);
5667 } else {
5668 Ptr1Reg = ptrB;
5669 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005670 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005671 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005672 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005673 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5674 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005675 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005676 .addReg(Ptr1Reg).addImm(0).addImm(61);
5677 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005678 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005679 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005680 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005681 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005682 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005683 .addReg(oldval).addReg(ShiftReg);
5684 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005685 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005686 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005687 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5688 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5689 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005690 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005691 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005692 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005693 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005694 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005695 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005696 .addReg(OldVal2Reg).addReg(MaskReg);
5697
5698 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005699 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005700 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005701 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5702 .addReg(TmpDestReg).addReg(MaskReg);
5703 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005704 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005705 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005706 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5707 BB->addSuccessor(loop2MBB);
5708 BB->addSuccessor(midMBB);
5709
5710 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005711 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5712 .addReg(TmpDestReg).addReg(MaskReg);
5713 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5714 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5715 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005716 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005717 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005718 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005719 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005720 BB->addSuccessor(loop1MBB);
5721 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005722
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005723 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005724 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005725 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005726 BB->addSuccessor(exitMBB);
5727
5728 // exitMBB:
5729 // ...
5730 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005731 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5732 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005733 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005734 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005735 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005736
Dan Gohman14152b42010-07-06 20:24:04 +00005737 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005738 return BB;
5739}
5740
Chris Lattner1a635d62006-04-14 06:01:58 +00005741//===----------------------------------------------------------------------===//
5742// Target Optimization Hooks
5743//===----------------------------------------------------------------------===//
5744
Duncan Sands25cf2272008-11-24 14:53:14 +00005745SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5746 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005747 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005748 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005749 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005750 switch (N->getOpcode()) {
5751 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005752 case PPCISD::SHL:
5753 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005754 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005755 return N->getOperand(0);
5756 }
5757 break;
5758 case PPCISD::SRL:
5759 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005760 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005761 return N->getOperand(0);
5762 }
5763 break;
5764 case PPCISD::SRA:
5765 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005766 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005767 C->isAllOnesValue()) // -1 >>s V -> -1.
5768 return N->getOperand(0);
5769 }
5770 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005771
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005772 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005773 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005774 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5775 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5776 // We allow the src/dst to be either f32/f64, but the intermediate
5777 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005778 if (N->getOperand(0).getValueType() == MVT::i64 &&
5779 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005780 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005781 if (Val.getValueType() == MVT::f32) {
5782 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005783 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005784 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005785
Owen Anderson825b72b2009-08-11 20:47:22 +00005786 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005787 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005788 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005789 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005790 if (N->getValueType(0) == MVT::f32) {
5791 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005792 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005793 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005794 }
5795 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005796 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005797 // If the intermediate type is i32, we can avoid the load/store here
5798 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005799 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005800 }
5801 }
5802 break;
Chris Lattner51269842006-03-01 05:50:56 +00005803 case ISD::STORE:
5804 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5805 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005806 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005807 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 N->getOperand(1).getValueType() == MVT::i32 &&
5809 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005810 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 if (Val.getValueType() == MVT::f32) {
5812 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005813 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005814 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005815 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005816 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005817
Owen Anderson825b72b2009-08-11 20:47:22 +00005818 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005819 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005820 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005821 return Val;
5822 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005823
Chris Lattnerd9989382006-07-10 20:56:58 +00005824 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005825 if (cast<StoreSDNode>(N)->isUnindexed() &&
5826 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005827 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 (N->getOperand(1).getValueType() == MVT::i32 ||
5829 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005830 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005831 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005832 if (BSwapOp.getValueType() == MVT::i16)
5833 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005834
Dan Gohmanc76909a2009-09-25 20:36:54 +00005835 SDValue Ops[] = {
5836 N->getOperand(0), BSwapOp, N->getOperand(2),
5837 DAG.getValueType(N->getOperand(1).getValueType())
5838 };
5839 return
5840 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5841 Ops, array_lengthof(Ops),
5842 cast<StoreSDNode>(N)->getMemoryVT(),
5843 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005844 }
5845 break;
5846 case ISD::BSWAP:
5847 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005848 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005849 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005850 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005851 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005852 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005853 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005854 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005855 LD->getChain(), // Chain
5856 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005857 DAG.getValueType(N->getValueType(0)) // VT
5858 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005859 SDValue BSLoad =
5860 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5861 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5862 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005863
Scott Michelfdc40a02009-02-17 22:15:04 +00005864 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005865 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005866 if (N->getValueType(0) == MVT::i16)
5867 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005868
Chris Lattnerd9989382006-07-10 20:56:58 +00005869 // First, combine the bswap away. This makes the value produced by the
5870 // load dead.
5871 DCI.CombineTo(N, ResVal);
5872
5873 // Next, combine the load away, we give it a bogus result value but a real
5874 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005875 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005876
Chris Lattnerd9989382006-07-10 20:56:58 +00005877 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005878 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005879 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005880
Chris Lattner51269842006-03-01 05:50:56 +00005881 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005882 case PPCISD::VCMP: {
5883 // If a VCMPo node already exists with exactly the same operands as this
5884 // node, use its result instead of this node (VCMPo computes both a CR6 and
5885 // a normal output).
5886 //
5887 if (!N->getOperand(0).hasOneUse() &&
5888 !N->getOperand(1).hasOneUse() &&
5889 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005890
Chris Lattner4468c222006-03-31 06:02:07 +00005891 // Scan all of the users of the LHS, looking for VCMPo's that match.
5892 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005893
Gabor Greifba36cb52008-08-28 21:40:38 +00005894 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005895 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5896 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005897 if (UI->getOpcode() == PPCISD::VCMPo &&
5898 UI->getOperand(1) == N->getOperand(1) &&
5899 UI->getOperand(2) == N->getOperand(2) &&
5900 UI->getOperand(0) == N->getOperand(0)) {
5901 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005902 break;
5903 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005904
Chris Lattner00901202006-04-18 18:28:22 +00005905 // If there is no VCMPo node, or if the flag value has a single use, don't
5906 // transform this.
5907 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5908 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005909
5910 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005911 // chain, this transformation is more complex. Note that multiple things
5912 // could use the value result, which we should ignore.
5913 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005914 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005915 FlagUser == 0; ++UI) {
5916 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005917 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005918 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005919 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005920 FlagUser = User;
5921 break;
5922 }
5923 }
5924 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005925
Chris Lattner00901202006-04-18 18:28:22 +00005926 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5927 // give up for right now.
5928 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005929 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005930 }
5931 break;
5932 }
Chris Lattner90564f22006-04-18 17:59:36 +00005933 case ISD::BR_CC: {
5934 // If this is a branch on an altivec predicate comparison, lower this so
5935 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5936 // lowering is done pre-legalize, because the legalizer lowers the predicate
5937 // compare down to code that is difficult to reassemble.
5938 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005939 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005940 int CompareOpc;
5941 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005942
Chris Lattner90564f22006-04-18 17:59:36 +00005943 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5944 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5945 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5946 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005947
Chris Lattner90564f22006-04-18 17:59:36 +00005948 // If this is a comparison against something other than 0/1, then we know
5949 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005950 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005951 if (Val != 0 && Val != 1) {
5952 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5953 return N->getOperand(0);
5954 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005955 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005956 N->getOperand(0), N->getOperand(4));
5957 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005958
Chris Lattner90564f22006-04-18 17:59:36 +00005959 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005960
Chris Lattner90564f22006-04-18 17:59:36 +00005961 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005962 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005963 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005964 LHS.getOperand(2), // LHS of compare
5965 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005966 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005967 };
Chris Lattner90564f22006-04-18 17:59:36 +00005968 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005969 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005970 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005971
Chris Lattner90564f22006-04-18 17:59:36 +00005972 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005973 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005974 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005975 default: // Can't happen, don't crash on invalid number though.
5976 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005977 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005978 break;
5979 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005980 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005981 break;
5982 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005983 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005984 break;
5985 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005986 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005987 break;
5988 }
5989
Owen Anderson825b72b2009-08-11 20:47:22 +00005990 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5991 DAG.getConstant(CompOpc, MVT::i32),
5992 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005993 N->getOperand(4), CompNode.getValue(1));
5994 }
5995 break;
5996 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005997 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005998
Dan Gohman475871a2008-07-27 21:46:04 +00005999 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006000}
6001
Chris Lattner1a635d62006-04-14 06:01:58 +00006002//===----------------------------------------------------------------------===//
6003// Inline Assembly Support
6004//===----------------------------------------------------------------------===//
6005
Dan Gohman475871a2008-07-27 21:46:04 +00006006void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006007 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006008 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006009 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006010 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006011 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006012 switch (Op.getOpcode()) {
6013 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006014 case PPCISD::LBRX: {
6015 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006016 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006017 KnownZero = 0xFFFF0000;
6018 break;
6019 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006020 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006021 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006022 default: break;
6023 case Intrinsic::ppc_altivec_vcmpbfp_p:
6024 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6025 case Intrinsic::ppc_altivec_vcmpequb_p:
6026 case Intrinsic::ppc_altivec_vcmpequh_p:
6027 case Intrinsic::ppc_altivec_vcmpequw_p:
6028 case Intrinsic::ppc_altivec_vcmpgefp_p:
6029 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6030 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6031 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6032 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6033 case Intrinsic::ppc_altivec_vcmpgtub_p:
6034 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6035 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6036 KnownZero = ~1U; // All bits but the low one are known to be zero.
6037 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006038 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006039 }
6040 }
6041}
6042
6043
Chris Lattner4234f572007-03-25 02:14:49 +00006044/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006045/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006046PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006047PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6048 if (Constraint.size() == 1) {
6049 switch (Constraint[0]) {
6050 default: break;
6051 case 'b':
6052 case 'r':
6053 case 'f':
6054 case 'v':
6055 case 'y':
6056 return C_RegisterClass;
6057 }
6058 }
6059 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006060}
6061
John Thompson44ab89e2010-10-29 17:29:13 +00006062/// Examine constraint type and operand type and determine a weight value.
6063/// This object must already have been set up with the operand type
6064/// and the current alternative constraint selected.
6065TargetLowering::ConstraintWeight
6066PPCTargetLowering::getSingleConstraintMatchWeight(
6067 AsmOperandInfo &info, const char *constraint) const {
6068 ConstraintWeight weight = CW_Invalid;
6069 Value *CallOperandVal = info.CallOperandVal;
6070 // If we don't have a value, we can't do a match,
6071 // but allow it at the lowest weight.
6072 if (CallOperandVal == NULL)
6073 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006074 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006075 // Look at the constraint type.
6076 switch (*constraint) {
6077 default:
6078 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6079 break;
6080 case 'b':
6081 if (type->isIntegerTy())
6082 weight = CW_Register;
6083 break;
6084 case 'f':
6085 if (type->isFloatTy())
6086 weight = CW_Register;
6087 break;
6088 case 'd':
6089 if (type->isDoubleTy())
6090 weight = CW_Register;
6091 break;
6092 case 'v':
6093 if (type->isVectorTy())
6094 weight = CW_Register;
6095 break;
6096 case 'y':
6097 weight = CW_Register;
6098 break;
6099 }
6100 return weight;
6101}
6102
Scott Michelfdc40a02009-02-17 22:15:04 +00006103std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006104PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006105 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006106 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006107 // GCC RS6000 Constraint Letters
6108 switch (Constraint[0]) {
6109 case 'b': // R1-R31
6110 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006111 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006112 return std::make_pair(0U, &PPC::G8RCRegClass);
6113 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006114 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00006115 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00006116 return std::make_pair(0U, &PPC::F4RCRegClass);
6117 if (VT == MVT::f64)
6118 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006119 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006120 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006121 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006122 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006123 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006124 }
6125 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006126
Chris Lattner331d1bc2006-11-02 01:44:04 +00006127 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006128}
Chris Lattner763317d2006-02-07 00:47:13 +00006129
Chris Lattner331d1bc2006-11-02 01:44:04 +00006130
Chris Lattner48884cd2007-08-25 00:47:38 +00006131/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006132/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006133void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006134 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006135 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006136 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006137 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006138
Eric Christopher100c8332011-06-02 23:16:42 +00006139 // Only support length 1 constraints.
6140 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006141
Eric Christopher100c8332011-06-02 23:16:42 +00006142 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006143 switch (Letter) {
6144 default: break;
6145 case 'I':
6146 case 'J':
6147 case 'K':
6148 case 'L':
6149 case 'M':
6150 case 'N':
6151 case 'O':
6152 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006153 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006154 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006155 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006156 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006157 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006158 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006159 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006160 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006161 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006162 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6163 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006164 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006165 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006166 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006167 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006168 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006169 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006170 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006171 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006172 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006173 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006174 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006175 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006176 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006177 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006178 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006179 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006180 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006181 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006182 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006183 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006184 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006185 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006186 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006187 }
6188 break;
6189 }
6190 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006191
Gabor Greifba36cb52008-08-28 21:40:38 +00006192 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006193 Ops.push_back(Result);
6194 return;
6195 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006196
Chris Lattner763317d2006-02-07 00:47:13 +00006197 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006198 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006199}
Evan Chengc4c62572006-03-13 23:20:37 +00006200
Chris Lattnerc9addb72007-03-30 23:15:24 +00006201// isLegalAddressingMode - Return true if the addressing mode represented
6202// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006203bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006204 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006205 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006206
Chris Lattnerc9addb72007-03-30 23:15:24 +00006207 // PPC allows a sign-extended 16-bit immediate field.
6208 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6209 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006210
Chris Lattnerc9addb72007-03-30 23:15:24 +00006211 // No global is ever allowed as a base.
6212 if (AM.BaseGV)
6213 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006214
6215 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006216 switch (AM.Scale) {
6217 case 0: // "r+i" or just "i", depending on HasBaseReg.
6218 break;
6219 case 1:
6220 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6221 return false;
6222 // Otherwise we have r+r or r+i.
6223 break;
6224 case 2:
6225 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6226 return false;
6227 // Allow 2*r as r+r.
6228 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006229 default:
6230 // No other scales are supported.
6231 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006232 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006233
Chris Lattnerc9addb72007-03-30 23:15:24 +00006234 return true;
6235}
6236
Evan Chengc4c62572006-03-13 23:20:37 +00006237/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006238/// as the offset of the target addressing mode for load / store of the
6239/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006240bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006241 // PPC allows a sign-extended 16-bit immediate field.
6242 return (V > -(1 << 16) && V < (1 << 16)-1);
6243}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006244
Craig Topperc89c7442012-03-27 07:21:54 +00006245bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006246 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006247}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006248
Dan Gohmand858e902010-04-17 15:26:15 +00006249SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6250 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006251 MachineFunction &MF = DAG.getMachineFunction();
6252 MachineFrameInfo *MFI = MF.getFrameInfo();
6253 MFI->setReturnAddressIsTaken(true);
6254
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006255 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006256 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006257
Dale Johannesen08673d22010-05-03 22:59:34 +00006258 // Make sure the function does not optimize away the store of the RA to
6259 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006260 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006261 FuncInfo->setLRStoreRequired();
6262 bool isPPC64 = PPCSubTarget.isPPC64();
6263 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6264
6265 if (Depth > 0) {
6266 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6267 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006268
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006269 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006270 isPPC64? MVT::i64 : MVT::i32);
6271 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6272 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6273 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006274 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006275 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006276
Chris Lattner3fc027d2007-12-08 06:59:59 +00006277 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006278 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006279 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006280 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006281}
6282
Dan Gohmand858e902010-04-17 15:26:15 +00006283SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6284 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006285 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006286 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006287
Owen Andersone50ed302009-08-10 22:56:29 +00006288 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006289 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006290
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006291 MachineFunction &MF = DAG.getMachineFunction();
6292 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006293 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006294 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6295 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006296 MFI->getStackSize() &&
Bill Wendling67658342012-10-09 07:45:08 +00006297 !MF.getFunction()->getFnAttributes().
6298 hasAttribute(Attributes::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006299 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6300 (is31 ? PPC::R31 : PPC::R1);
6301 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6302 PtrVT);
6303 while (Depth--)
6304 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006305 FrameAddr, MachinePointerInfo(), false, false,
6306 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006307 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006308}
Dan Gohman54aeea32008-10-21 03:41:46 +00006309
6310bool
6311PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6312 // The PowerPC target isn't yet aware of offsets.
6313 return false;
6314}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006315
Evan Cheng42642d02010-04-01 20:10:42 +00006316/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006317/// and store operations as a result of memset, memcpy, and memmove
6318/// lowering. If DstAlign is zero that means it's safe to destination
6319/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6320/// means there isn't a need to check it against alignment requirement,
6321/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00006322/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00006323/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00006324/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
6325/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006326/// It returns EVT::Other if the type should be determined using generic
6327/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006328EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6329 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00006330 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00006331 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006332 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006333 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006334 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006335 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006336 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006337 }
6338}
Hal Finkel3f31d492012-04-01 19:23:08 +00006339
Hal Finkel070b8db2012-06-22 00:49:52 +00006340/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6341/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6342/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6343/// is expanded to mul + add.
6344bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6345 if (!VT.isSimple())
6346 return false;
6347
6348 switch (VT.getSimpleVT().SimpleTy) {
6349 case MVT::f32:
6350 case MVT::f64:
6351 case MVT::v4f32:
6352 return true;
6353 default:
6354 break;
6355 }
6356
6357 return false;
6358}
6359
Hal Finkel3f31d492012-04-01 19:23:08 +00006360Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006361 if (DisableILPPref)
6362 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006363
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006364 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006365}
6366