blob: bb178b02e208891d60548e7f37a61b5957e30c96 [file] [log] [blame]
sewardj35421a32004-07-05 13:12:34 +00001
2/*---------------------------------------------------------------*/
sewardj752f9062010-05-03 21:38:49 +00003/*--- begin main_main.c ---*/
sewardj35421a32004-07-05 13:12:34 +00004/*---------------------------------------------------------------*/
5
sewardjf8ed9d82004-11-12 17:40:23 +00006/*
sewardj752f9062010-05-03 21:38:49 +00007 This file is part of Valgrind, a dynamic binary instrumentation
8 framework.
sewardjf8ed9d82004-11-12 17:40:23 +00009
sewardj25e54732012-08-05 15:36:51 +000010 Copyright (C) 2004-2012 OpenWorks LLP
sewardj752f9062010-05-03 21:38:49 +000011 info@open-works.net
sewardjf8ed9d82004-11-12 17:40:23 +000012
sewardj752f9062010-05-03 21:38:49 +000013 This program is free software; you can redistribute it and/or
14 modify it under the terms of the GNU General Public License as
15 published by the Free Software Foundation; either version 2 of the
16 License, or (at your option) any later version.
sewardjf8ed9d82004-11-12 17:40:23 +000017
sewardj752f9062010-05-03 21:38:49 +000018 This program is distributed in the hope that it will be useful, but
19 WITHOUT ANY WARRANTY; without even the implied warranty of
20 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
21 General Public License for more details.
22
23 You should have received a copy of the GNU General Public License
24 along with this program; if not, write to the Free Software
25 Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
sewardj7bd6ffe2005-08-03 16:07:36 +000026 02110-1301, USA.
27
sewardj752f9062010-05-03 21:38:49 +000028 The GNU General Public License is contained in the file COPYING.
sewardjf8ed9d82004-11-12 17:40:23 +000029
30 Neither the names of the U.S. Department of Energy nor the
31 University of California nor the names of its contributors may be
32 used to endorse or promote products derived from this software
33 without prior written permission.
sewardjf8ed9d82004-11-12 17:40:23 +000034*/
35
sewardj887a11a2004-07-05 17:26:47 +000036#include "libvex.h"
florian33b02432012-08-25 21:48:04 +000037#include "libvex_emnote.h"
sewardj81ec4182004-10-25 23:15:52 +000038#include "libvex_guest_x86.h"
sewardj44d494d2005-01-20 20:26:33 +000039#include "libvex_guest_amd64.h"
sewardj2a9ad022004-11-25 02:46:58 +000040#include "libvex_guest_arm.h"
cerionaabdfbf2005-01-29 12:56:15 +000041#include "libvex_guest_ppc32.h"
cerionf0de28c2005-12-13 20:21:11 +000042#include "libvex_guest_ppc64.h"
sewardj2019a972011-03-07 16:04:07 +000043#include "libvex_guest_s390x.h"
sewardjd0e5fe72012-06-07 08:51:02 +000044#include "libvex_guest_mips32.h"
sewardjf13a16a2004-07-05 17:10:14 +000045
sewardjcef7d3e2009-07-02 12:21:59 +000046#include "main_globals.h"
47#include "main_util.h"
48#include "host_generic_regs.h"
49#include "ir_opt.h"
sewardj35421a32004-07-05 13:12:34 +000050
sewardjcef7d3e2009-07-02 12:21:59 +000051#include "host_x86_defs.h"
52#include "host_amd64_defs.h"
53#include "host_ppc_defs.h"
sewardj6c299f32009-12-31 18:00:12 +000054#include "host_arm_defs.h"
sewardj2019a972011-03-07 16:04:07 +000055#include "host_s390_defs.h"
sewardjd0e5fe72012-06-07 08:51:02 +000056#include "host_mips_defs.h"
sewardj2a9ad022004-11-25 02:46:58 +000057
sewardjcef7d3e2009-07-02 12:21:59 +000058#include "guest_generic_bb_to_IR.h"
59#include "guest_x86_defs.h"
60#include "guest_amd64_defs.h"
61#include "guest_arm_defs.h"
62#include "guest_ppc_defs.h"
sewardj2019a972011-03-07 16:04:07 +000063#include "guest_s390_defs.h"
sewardjd0e5fe72012-06-07 08:51:02 +000064#include "guest_mips_defs.h"
sewardj2a9ad022004-11-25 02:46:58 +000065
sewardj69d98e32010-06-18 08:17:41 +000066#include "host_generic_simd128.h"
67
sewardj35421a32004-07-05 13:12:34 +000068
69/* This file contains the top level interface to the library. */
70
sewardj5117ce12006-01-27 21:20:15 +000071/* --------- fwds ... --------- */
72
73static Bool are_valid_hwcaps ( VexArch arch, UInt hwcaps );
74static HChar* show_hwcaps ( VexArch arch, UInt hwcaps );
75
76
sewardj35421a32004-07-05 13:12:34 +000077/* --------- Initialise the library. --------- */
78
79/* Exported to library client. */
80
sewardj08613742004-10-25 13:01:45 +000081void LibVEX_default_VexControl ( /*OUT*/ VexControl* vcon )
82{
83 vcon->iropt_verbosity = 0;
84 vcon->iropt_level = 2;
philippec8e2f982012-08-01 22:04:13 +000085 vcon->iropt_register_updates = VexRegUpdUnwindregsAtMemAccess;
sewardj08613742004-10-25 13:01:45 +000086 vcon->iropt_unroll_thresh = 120;
sewardj18b4bb72005-03-29 21:32:41 +000087 vcon->guest_max_insns = 60;
sewardj08613742004-10-25 13:01:45 +000088 vcon->guest_chase_thresh = 10;
sewardj984d9b12010-01-15 10:53:21 +000089 vcon->guest_chase_cond = False;
sewardj08613742004-10-25 13:01:45 +000090}
91
92
93/* Exported to library client. */
94
sewardj887a11a2004-07-05 17:26:47 +000095void LibVEX_Init (
sewardj35421a32004-07-05 13:12:34 +000096 /* failure exit function */
sewardj2b515872004-07-05 20:50:45 +000097 __attribute__ ((noreturn))
sewardj35421a32004-07-05 13:12:34 +000098 void (*failure_exit) ( void ),
99 /* logging output function */
sewardjd9763622005-02-07 03:12:19 +0000100 void (*log_bytes) ( HChar*, Int nbytes ),
sewardj35421a32004-07-05 13:12:34 +0000101 /* debug paranoia level */
102 Int debuglevel,
sewardj35421a32004-07-05 13:12:34 +0000103 /* Are we supporting valgrind checking? */
104 Bool valgrind_support,
sewardj08613742004-10-25 13:01:45 +0000105 /* Control ... */
106 /*READONLY*/VexControl* vcon
sewardj35421a32004-07-05 13:12:34 +0000107)
108{
sewardj08613742004-10-25 13:01:45 +0000109 /* First off, do enough minimal setup so that the following
110 assertions can fail in a sane fashion, if need be. */
sewardjea602bc2004-10-14 21:40:12 +0000111 vex_failure_exit = failure_exit;
112 vex_log_bytes = log_bytes;
113
114 /* Now it's safe to check parameters for sanity. */
sewardj35421a32004-07-05 13:12:34 +0000115 vassert(!vex_initdone);
116 vassert(failure_exit);
sewardj35421a32004-07-05 13:12:34 +0000117 vassert(log_bytes);
sewardj35421a32004-07-05 13:12:34 +0000118 vassert(debuglevel >= 0);
sewardj08613742004-10-25 13:01:45 +0000119
120 vassert(vcon->iropt_verbosity >= 0);
121 vassert(vcon->iropt_level >= 0);
122 vassert(vcon->iropt_level <= 2);
123 vassert(vcon->iropt_unroll_thresh >= 0);
124 vassert(vcon->iropt_unroll_thresh <= 400);
125 vassert(vcon->guest_max_insns >= 1);
126 vassert(vcon->guest_max_insns <= 100);
127 vassert(vcon->guest_chase_thresh >= 0);
128 vassert(vcon->guest_chase_thresh < vcon->guest_max_insns);
sewardj984d9b12010-01-15 10:53:21 +0000129 vassert(vcon->guest_chase_cond == True
130 || vcon->guest_chase_cond == False);
sewardj443cd9d2004-07-18 23:06:45 +0000131
sewardjea602bc2004-10-14 21:40:12 +0000132 /* Check that Vex has been built with sizes of basic types as
133 stated in priv/libvex_basictypes.h. Failure of any of these is
134 a serious configuration error and should be corrected
135 immediately. If any of these assertions fail you can fully
136 expect Vex not to work properly, if at all. */
137
138 vassert(1 == sizeof(UChar));
139 vassert(1 == sizeof(Char));
140 vassert(2 == sizeof(UShort));
141 vassert(2 == sizeof(Short));
142 vassert(4 == sizeof(UInt));
143 vassert(4 == sizeof(Int));
144 vassert(8 == sizeof(ULong));
145 vassert(8 == sizeof(Long));
146 vassert(4 == sizeof(Float));
147 vassert(8 == sizeof(Double));
148 vassert(1 == sizeof(Bool));
149 vassert(4 == sizeof(Addr32));
150 vassert(8 == sizeof(Addr64));
sewardjc9a43662004-11-30 18:51:59 +0000151 vassert(16 == sizeof(U128));
sewardj69d98e32010-06-18 08:17:41 +0000152 vassert(16 == sizeof(V128));
sewardjc9069f22012-06-01 16:09:50 +0000153 vassert(32 == sizeof(U256));
sewardjea602bc2004-10-14 21:40:12 +0000154
155 vassert(sizeof(void*) == 4 || sizeof(void*) == 8);
156 vassert(sizeof(void*) == sizeof(int*));
157 vassert(sizeof(void*) == sizeof(HWord));
158
sewardj97e87932005-02-07 00:00:50 +0000159 vassert(VEX_HOST_WORDSIZE == sizeof(void*));
160 vassert(VEX_HOST_WORDSIZE == sizeof(HWord));
161
sewardjc6f970f2012-04-02 21:54:49 +0000162 /* These take a lot of space, so make sure we don't have
163 any unnoticed size regressions. */
164 if (VEX_HOST_WORDSIZE == 4) {
florian420bfa92012-06-02 20:29:22 +0000165 vassert(sizeof(IRExpr) == 16);
sewardjc6f970f2012-04-02 21:54:49 +0000166 vassert(sizeof(IRStmt) == 20 /* x86 */
167 || sizeof(IRStmt) == 24 /* arm */);
168 } else {
florian420bfa92012-06-02 20:29:22 +0000169 vassert(sizeof(IRExpr) == 32);
floriand6f38b32012-05-31 15:46:18 +0000170 vassert(sizeof(IRStmt) == 32);
sewardjc6f970f2012-04-02 21:54:49 +0000171 }
172
sewardjea602bc2004-10-14 21:40:12 +0000173 /* Really start up .. */
sewardj443cd9d2004-07-18 23:06:45 +0000174 vex_debuglevel = debuglevel;
sewardj443cd9d2004-07-18 23:06:45 +0000175 vex_valgrind_support = valgrind_support;
sewardj08613742004-10-25 13:01:45 +0000176 vex_control = *vcon;
sewardj443cd9d2004-07-18 23:06:45 +0000177 vex_initdone = True;
sewardjd887b862005-01-17 18:34:34 +0000178 vexSetAllocMode ( VexAllocModeTEMP );
sewardj35421a32004-07-05 13:12:34 +0000179}
180
181
182/* --------- Make a translation. --------- */
183
184/* Exported to library client. */
185
sewardj17c7f952005-12-15 14:02:34 +0000186VexTranslateResult LibVEX_Translate ( VexTranslateArgs* vta )
sewardj35421a32004-07-05 13:12:34 +0000187{
sewardj81bd5502004-07-21 18:49:27 +0000188 /* This the bundle of functions we need to do the back-end stuff
189 (insn selection, reg-alloc, assembly) whilst being insulated
190 from the target instruction set. */
sewardjf13a16a2004-07-05 17:10:14 +0000191 HReg* available_real_regs;
192 Int n_available_real_regs;
sewardjfb7373a2007-08-25 21:29:03 +0000193 Bool (*isMove) ( HInstr*, HReg*, HReg* );
194 void (*getRegUsage) ( HRegUsage*, HInstr*, Bool );
195 void (*mapRegs) ( HRegRemap*, HInstr*, Bool );
sewardj6c299f32009-12-31 18:00:12 +0000196 void (*genSpill) ( HInstr**, HInstr**, HReg, Int, Bool );
197 void (*genReload) ( HInstr**, HInstr**, HReg, Int, Bool );
sewardjfb7373a2007-08-25 21:29:03 +0000198 HInstr* (*directReload) ( HInstr*, HReg, Short );
199 void (*ppInstr) ( HInstr*, Bool );
200 void (*ppReg) ( HReg );
sewardjc6f970f2012-04-02 21:54:49 +0000201 HInstrArray* (*iselSB) ( IRSB*, VexArch, VexArchInfo*, VexAbiInfo*,
202 Int, Int, Bool, Bool, Addr64 );
203 Int (*emit) ( /*MB_MOD*/Bool*,
204 UChar*, Int, HInstr*, Bool,
205 void*, void*, void*, void* );
sewardjec0d9a02010-08-22 12:54:56 +0000206 IRExpr* (*specHelper) ( HChar*, IRExpr**, IRStmt**, Int );
sewardj8d2291c2004-10-25 14:50:21 +0000207 Bool (*preciseMemExnsFn) ( Int, Int );
sewardjf13a16a2004-07-05 17:10:14 +0000208
sewardj9e6491a2005-07-02 19:24:10 +0000209 DisOneInstrFn disInstrFn;
210
sewardjeeac8412004-11-02 00:26:55 +0000211 VexGuestLayout* guest_layout;
212 Bool host_is_bigendian = False;
sewardjdd40fdf2006-12-24 02:20:24 +0000213 IRSB* irsb;
sewardjeeac8412004-11-02 00:26:55 +0000214 HInstrArray* vcode;
215 HInstrArray* rcode;
216 Int i, j, k, out_used, guest_sizeB;
sewardjc6f970f2012-04-02 21:54:49 +0000217 Int offB_TISTART, offB_TILEN, offB_GUEST_IP, szB_GUEST_IP;
218 Int offB_HOST_EvC_COUNTER, offB_HOST_EvC_FAILADDR;
219 UChar insn_bytes[64];
sewardjcf787902004-11-03 09:08:33 +0000220 IRType guest_word_type;
221 IRType host_word_type;
sewardjc6f970f2012-04-02 21:54:49 +0000222 Bool mode64, chainingAllowed;
223 Addr64 max_ga;
sewardjf13a16a2004-07-05 17:10:14 +0000224
sewardj49651f42004-10-28 22:11:04 +0000225 guest_layout = NULL;
sewardj36ca5132004-07-24 13:12:23 +0000226 available_real_regs = NULL;
227 n_available_real_regs = 0;
228 isMove = NULL;
229 getRegUsage = NULL;
230 mapRegs = NULL;
231 genSpill = NULL;
232 genReload = NULL;
sewardjfb7373a2007-08-25 21:29:03 +0000233 directReload = NULL;
sewardj36ca5132004-07-24 13:12:23 +0000234 ppInstr = NULL;
235 ppReg = NULL;
sewardjdd40fdf2006-12-24 02:20:24 +0000236 iselSB = NULL;
sewardj36ca5132004-07-24 13:12:23 +0000237 emit = NULL;
sewardj84ff0652004-08-23 16:16:08 +0000238 specHelper = NULL;
sewardj8d2291c2004-10-25 14:50:21 +0000239 preciseMemExnsFn = NULL;
sewardj9e6491a2005-07-02 19:24:10 +0000240 disInstrFn = NULL;
sewardjcf787902004-11-03 09:08:33 +0000241 guest_word_type = Ity_INVALID;
242 host_word_type = Ity_INVALID;
sewardjdb4738a2005-07-07 01:32:16 +0000243 offB_TISTART = 0;
244 offB_TILEN = 0;
sewardjc6f970f2012-04-02 21:54:49 +0000245 offB_GUEST_IP = 0;
246 szB_GUEST_IP = 0;
247 offB_HOST_EvC_COUNTER = 0;
248 offB_HOST_EvC_FAILADDR = 0;
cerion92b64362005-12-13 12:02:26 +0000249 mode64 = False;
sewardjc6f970f2012-04-02 21:54:49 +0000250 chainingAllowed = False;
sewardj36ca5132004-07-24 13:12:23 +0000251
sewardj17c7f952005-12-15 14:02:34 +0000252 vex_traceflags = vta->traceflags;
sewardj58800ff2004-07-28 01:51:10 +0000253
sewardj35421a32004-07-05 13:12:34 +0000254 vassert(vex_initdone);
sewardjc6f970f2012-04-02 21:54:49 +0000255 vassert(vta->needs_self_check != NULL);
256 vassert(vta->disp_cp_xassisted != NULL);
257 /* Both the chainers and the indir are either NULL or non-NULL. */
258 if (vta->disp_cp_chain_me_to_slowEP != NULL) {
259 vassert(vta->disp_cp_chain_me_to_fastEP != NULL);
260 vassert(vta->disp_cp_xindir != NULL);
261 chainingAllowed = True;
262 } else {
263 vassert(vta->disp_cp_chain_me_to_fastEP == NULL);
264 vassert(vta->disp_cp_xindir == NULL);
265 }
florian2eeeb9b2011-09-23 18:03:21 +0000266
sewardj2d6b14a2005-11-23 04:25:07 +0000267 vexSetAllocModeTEMP_and_clear();
268 vexAllocSanityCheck();
sewardj2a9ad022004-11-25 02:46:58 +0000269
sewardjf13a16a2004-07-05 17:10:14 +0000270 /* First off, check that the guest and host insn sets
271 are supported. */
sewardj2a9ad022004-11-25 02:46:58 +0000272
sewardj17c7f952005-12-15 14:02:34 +0000273 switch (vta->arch_host) {
sewardj2a9ad022004-11-25 02:46:58 +0000274
sewardjbef170b2004-12-21 01:23:00 +0000275 case VexArchX86:
sewardjfb7373a2007-08-25 21:29:03 +0000276 mode64 = False;
sewardjf13a16a2004-07-05 17:10:14 +0000277 getAllocableRegs_X86 ( &n_available_real_regs,
278 &available_real_regs );
sewardjfb7373a2007-08-25 21:29:03 +0000279 isMove = (Bool(*)(HInstr*,HReg*,HReg*)) isMove_X86Instr;
sewardj2a1ed8e2009-12-31 19:26:03 +0000280 getRegUsage = (void(*)(HRegUsage*,HInstr*, Bool))
281 getRegUsage_X86Instr;
sewardjfb7373a2007-08-25 21:29:03 +0000282 mapRegs = (void(*)(HRegRemap*,HInstr*, Bool)) mapRegs_X86Instr;
sewardj2a1ed8e2009-12-31 19:26:03 +0000283 genSpill = (void(*)(HInstr**,HInstr**,HReg,Int,Bool))
284 genSpill_X86;
285 genReload = (void(*)(HInstr**,HInstr**,HReg,Int,Bool))
286 genReload_X86;
sewardjfb7373a2007-08-25 21:29:03 +0000287 directReload = (HInstr*(*)(HInstr*,HReg,Short)) directReload_X86;
288 ppInstr = (void(*)(HInstr*, Bool)) ppX86Instr;
289 ppReg = (void(*)(HReg)) ppHRegX86;
290 iselSB = iselSB_X86;
sewardjc6f970f2012-04-02 21:54:49 +0000291 emit = (Int(*)(Bool*,UChar*,Int,HInstr*,Bool,
292 void*,void*,void*,void*))
sewardj010ac542011-05-29 09:29:18 +0000293 emit_X86Instr;
sewardj72c72812005-01-19 11:49:45 +0000294 host_is_bigendian = False;
sewardjcf787902004-11-03 09:08:33 +0000295 host_word_type = Ity_I32;
sewardj5117ce12006-01-27 21:20:15 +0000296 vassert(are_valid_hwcaps(VexArchX86, vta->archinfo_host.hwcaps));
sewardjf13a16a2004-07-05 17:10:14 +0000297 break;
sewardj2a9ad022004-11-25 02:46:58 +0000298
sewardjc33671d2005-02-01 20:30:00 +0000299 case VexArchAMD64:
cerion92b64362005-12-13 12:02:26 +0000300 mode64 = True;
sewardjc33671d2005-02-01 20:30:00 +0000301 getAllocableRegs_AMD64 ( &n_available_real_regs,
302 &available_real_regs );
303 isMove = (Bool(*)(HInstr*,HReg*,HReg*)) isMove_AMD64Instr;
sewardj2a1ed8e2009-12-31 19:26:03 +0000304 getRegUsage = (void(*)(HRegUsage*,HInstr*, Bool))
305 getRegUsage_AMD64Instr;
cerion92b64362005-12-13 12:02:26 +0000306 mapRegs = (void(*)(HRegRemap*,HInstr*, Bool)) mapRegs_AMD64Instr;
sewardj2a1ed8e2009-12-31 19:26:03 +0000307 genSpill = (void(*)(HInstr**,HInstr**,HReg,Int,Bool))
308 genSpill_AMD64;
309 genReload = (void(*)(HInstr**,HInstr**,HReg,Int,Bool))
310 genReload_AMD64;
cerion92b64362005-12-13 12:02:26 +0000311 ppInstr = (void(*)(HInstr*, Bool)) ppAMD64Instr;
sewardjc33671d2005-02-01 20:30:00 +0000312 ppReg = (void(*)(HReg)) ppHRegAMD64;
sewardjdd40fdf2006-12-24 02:20:24 +0000313 iselSB = iselSB_AMD64;
sewardjc6f970f2012-04-02 21:54:49 +0000314 emit = (Int(*)(Bool*,UChar*,Int,HInstr*,Bool,
315 void*,void*,void*,void*))
sewardj010ac542011-05-29 09:29:18 +0000316 emit_AMD64Instr;
sewardjc33671d2005-02-01 20:30:00 +0000317 host_is_bigendian = False;
318 host_word_type = Ity_I64;
sewardj5117ce12006-01-27 21:20:15 +0000319 vassert(are_valid_hwcaps(VexArchAMD64, vta->archinfo_host.hwcaps));
sewardjc33671d2005-02-01 20:30:00 +0000320 break;
321
cerion487e4c92005-02-04 16:28:19 +0000322 case VexArchPPC32:
cerion92b64362005-12-13 12:02:26 +0000323 mode64 = False;
cerion5b2325f2005-12-23 00:55:09 +0000324 getAllocableRegs_PPC ( &n_available_real_regs,
325 &available_real_regs, mode64 );
326 isMove = (Bool(*)(HInstr*,HReg*,HReg*)) isMove_PPCInstr;
327 getRegUsage = (void(*)(HRegUsage*,HInstr*,Bool)) getRegUsage_PPCInstr;
328 mapRegs = (void(*)(HRegRemap*,HInstr*,Bool)) mapRegs_PPCInstr;
sewardj2a1ed8e2009-12-31 19:26:03 +0000329 genSpill = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genSpill_PPC;
330 genReload = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genReload_PPC;
cerion5b2325f2005-12-23 00:55:09 +0000331 ppInstr = (void(*)(HInstr*,Bool)) ppPPCInstr;
332 ppReg = (void(*)(HReg)) ppHRegPPC;
sewardjdd40fdf2006-12-24 02:20:24 +0000333 iselSB = iselSB_PPC;
sewardj3dee8492012-04-20 00:13:28 +0000334 emit = (Int(*)(Bool*,UChar*,Int,HInstr*,Bool,
335 void*,void*,void*,void*))
sewardj010ac542011-05-29 09:29:18 +0000336 emit_PPCInstr;
cerion487e4c92005-02-04 16:28:19 +0000337 host_is_bigendian = True;
338 host_word_type = Ity_I32;
sewardj5117ce12006-01-27 21:20:15 +0000339 vassert(are_valid_hwcaps(VexArchPPC32, vta->archinfo_host.hwcaps));
cerion487e4c92005-02-04 16:28:19 +0000340 break;
341
cerionf0de28c2005-12-13 20:21:11 +0000342 case VexArchPPC64:
343 mode64 = True;
cerion5b2325f2005-12-23 00:55:09 +0000344 getAllocableRegs_PPC ( &n_available_real_regs,
345 &available_real_regs, mode64 );
346 isMove = (Bool(*)(HInstr*,HReg*,HReg*)) isMove_PPCInstr;
347 getRegUsage = (void(*)(HRegUsage*,HInstr*, Bool)) getRegUsage_PPCInstr;
348 mapRegs = (void(*)(HRegRemap*,HInstr*, Bool)) mapRegs_PPCInstr;
sewardj2a1ed8e2009-12-31 19:26:03 +0000349 genSpill = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genSpill_PPC;
350 genReload = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genReload_PPC;
cerion5b2325f2005-12-23 00:55:09 +0000351 ppInstr = (void(*)(HInstr*, Bool)) ppPPCInstr;
352 ppReg = (void(*)(HReg)) ppHRegPPC;
sewardjdd40fdf2006-12-24 02:20:24 +0000353 iselSB = iselSB_PPC;
sewardj9e1cf152012-04-20 02:18:31 +0000354 emit = (Int(*)(Bool*,UChar*,Int,HInstr*,Bool,
355 void*,void*,void*,void*))
sewardj010ac542011-05-29 09:29:18 +0000356 emit_PPCInstr;
cerionf0de28c2005-12-13 20:21:11 +0000357 host_is_bigendian = True;
358 host_word_type = Ity_I64;
sewardj5117ce12006-01-27 21:20:15 +0000359 vassert(are_valid_hwcaps(VexArchPPC64, vta->archinfo_host.hwcaps));
cerionf0de28c2005-12-13 20:21:11 +0000360 break;
361
sewardj2019a972011-03-07 16:04:07 +0000362 case VexArchS390X:
363 mode64 = True;
364 getAllocableRegs_S390 ( &n_available_real_regs,
365 &available_real_regs, mode64 );
366 isMove = (Bool(*)(HInstr*,HReg*,HReg*)) isMove_S390Instr;
367 getRegUsage = (void(*)(HRegUsage*,HInstr*, Bool)) getRegUsage_S390Instr;
368 mapRegs = (void(*)(HRegRemap*,HInstr*, Bool)) mapRegs_S390Instr;
369 genSpill = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genSpill_S390;
370 genReload = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genReload_S390;
371 ppInstr = (void(*)(HInstr*, Bool)) ppS390Instr;
372 ppReg = (void(*)(HReg)) ppHRegS390;
373 iselSB = iselSB_S390;
florian8844a632012-04-13 04:04:06 +0000374 emit = (Int(*)(Bool*,UChar*,Int,HInstr*,Bool,
375 void*,void*,void*,void*)) emit_S390Instr;
sewardj2019a972011-03-07 16:04:07 +0000376 host_is_bigendian = True;
377 host_word_type = Ity_I64;
378 vassert(are_valid_hwcaps(VexArchS390X, vta->archinfo_host.hwcaps));
sewardj2019a972011-03-07 16:04:07 +0000379 break;
380
sewardj6c299f32009-12-31 18:00:12 +0000381 case VexArchARM:
sewardj2a1ed8e2009-12-31 19:26:03 +0000382 mode64 = False;
sewardj6c299f32009-12-31 18:00:12 +0000383 getAllocableRegs_ARM ( &n_available_real_regs,
384 &available_real_regs );
sewardj2a1ed8e2009-12-31 19:26:03 +0000385 isMove = (Bool(*)(HInstr*,HReg*,HReg*)) isMove_ARMInstr;
386 getRegUsage = (void(*)(HRegUsage*,HInstr*, Bool)) getRegUsage_ARMInstr;
387 mapRegs = (void(*)(HRegRemap*,HInstr*, Bool)) mapRegs_ARMInstr;
388 genSpill = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genSpill_ARM;
389 genReload = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genReload_ARM;
390 ppInstr = (void(*)(HInstr*, Bool)) ppARMInstr;
391 ppReg = (void(*)(HReg)) ppHRegARM;
392 iselSB = iselSB_ARM;
sewardjc6f970f2012-04-02 21:54:49 +0000393 emit = (Int(*)(Bool*,UChar*,Int,HInstr*,Bool,
394 void*,void*,void*,void*))
sewardj010ac542011-05-29 09:29:18 +0000395 emit_ARMInstr;
sewardj6c299f32009-12-31 18:00:12 +0000396 host_is_bigendian = False;
397 host_word_type = Ity_I32;
398 vassert(are_valid_hwcaps(VexArchARM, vta->archinfo_host.hwcaps));
sewardj6c299f32009-12-31 18:00:12 +0000399 break;
400
sewardjd0e5fe72012-06-07 08:51:02 +0000401 case VexArchMIPS32:
402 mode64 = False;
403 getAllocableRegs_MIPS ( &n_available_real_regs,
404 &available_real_regs, mode64 );
405 isMove = (Bool(*)(HInstr*,HReg*,HReg*)) isMove_MIPSInstr;
406 getRegUsage = (void(*)(HRegUsage*,HInstr*, Bool)) getRegUsage_MIPSInstr;
407 mapRegs = (void(*)(HRegRemap*,HInstr*, Bool)) mapRegs_MIPSInstr;
408 genSpill = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genSpill_MIPS;
409 genReload = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genReload_MIPS;
410 ppInstr = (void(*)(HInstr*, Bool)) ppMIPSInstr;
411 ppReg = (void(*)(HReg)) ppHRegMIPS;
412 iselSB = iselSB_MIPS;
413 emit = (Int(*)(Bool*,UChar*,Int,HInstr*,Bool,
414 void*,void*,void*,void*))
415 emit_MIPSInstr;
416#if defined(VKI_LITTLE_ENDIAN)
417 host_is_bigendian = False;
418#elif defined(VKI_BIG_ENDIAN)
419 host_is_bigendian = True;
420#endif
421 host_word_type = Ity_I32;
422 vassert(are_valid_hwcaps(VexArchMIPS32, vta->archinfo_host.hwcaps));
423 break;
424
sewardjf13a16a2004-07-05 17:10:14 +0000425 default:
sewardj6c299f32009-12-31 18:00:12 +0000426 vpanic("LibVEX_Translate: unsupported host insn set");
sewardjf13a16a2004-07-05 17:10:14 +0000427 }
428
sewardj2a9ad022004-11-25 02:46:58 +0000429
sewardj17c7f952005-12-15 14:02:34 +0000430 switch (vta->arch_guest) {
sewardj2a9ad022004-11-25 02:46:58 +0000431
sewardjbef170b2004-12-21 01:23:00 +0000432 case VexArchX86:
sewardjc6f970f2012-04-02 21:54:49 +0000433 preciseMemExnsFn = guest_x86_state_requires_precise_mem_exns;
434 disInstrFn = disInstr_X86;
435 specHelper = guest_x86_spechelper;
436 guest_sizeB = sizeof(VexGuestX86State);
437 guest_word_type = Ity_I32;
438 guest_layout = &x86guest_layout;
439 offB_TISTART = offsetof(VexGuestX86State,guest_TISTART);
440 offB_TILEN = offsetof(VexGuestX86State,guest_TILEN);
441 offB_GUEST_IP = offsetof(VexGuestX86State,guest_EIP);
442 szB_GUEST_IP = sizeof( ((VexGuestX86State*)0)->guest_EIP );
443 offB_HOST_EvC_COUNTER = offsetof(VexGuestX86State,host_EvC_COUNTER);
444 offB_HOST_EvC_FAILADDR = offsetof(VexGuestX86State,host_EvC_FAILADDR);
sewardj5117ce12006-01-27 21:20:15 +0000445 vassert(are_valid_hwcaps(VexArchX86, vta->archinfo_guest.hwcaps));
sewardj6c299f32009-12-31 18:00:12 +0000446 vassert(0 == sizeof(VexGuestX86State) % 16);
sewardjce02aa72006-01-12 12:27:58 +0000447 vassert(sizeof( ((VexGuestX86State*)0)->guest_TISTART) == 4);
448 vassert(sizeof( ((VexGuestX86State*)0)->guest_TILEN ) == 4);
449 vassert(sizeof( ((VexGuestX86State*)0)->guest_NRADDR ) == 4);
sewardjf13a16a2004-07-05 17:10:14 +0000450 break;
sewardj2a9ad022004-11-25 02:46:58 +0000451
sewardj44d494d2005-01-20 20:26:33 +0000452 case VexArchAMD64:
sewardjc6f970f2012-04-02 21:54:49 +0000453 preciseMemExnsFn = guest_amd64_state_requires_precise_mem_exns;
454 disInstrFn = disInstr_AMD64;
455 specHelper = guest_amd64_spechelper;
456 guest_sizeB = sizeof(VexGuestAMD64State);
457 guest_word_type = Ity_I64;
458 guest_layout = &amd64guest_layout;
459 offB_TISTART = offsetof(VexGuestAMD64State,guest_TISTART);
460 offB_TILEN = offsetof(VexGuestAMD64State,guest_TILEN);
461 offB_GUEST_IP = offsetof(VexGuestAMD64State,guest_RIP);
462 szB_GUEST_IP = sizeof( ((VexGuestAMD64State*)0)->guest_RIP );
463 offB_HOST_EvC_COUNTER = offsetof(VexGuestAMD64State,host_EvC_COUNTER);
464 offB_HOST_EvC_FAILADDR = offsetof(VexGuestAMD64State,host_EvC_FAILADDR);
sewardj5117ce12006-01-27 21:20:15 +0000465 vassert(are_valid_hwcaps(VexArchAMD64, vta->archinfo_guest.hwcaps));
sewardj6c299f32009-12-31 18:00:12 +0000466 vassert(0 == sizeof(VexGuestAMD64State) % 16);
sewardjdb4738a2005-07-07 01:32:16 +0000467 vassert(sizeof( ((VexGuestAMD64State*)0)->guest_TISTART ) == 8);
sewardjce02aa72006-01-12 12:27:58 +0000468 vassert(sizeof( ((VexGuestAMD64State*)0)->guest_TILEN ) == 8);
469 vassert(sizeof( ((VexGuestAMD64State*)0)->guest_NRADDR ) == 8);
sewardj44d494d2005-01-20 20:26:33 +0000470 break;
471
cerionaabdfbf2005-01-29 12:56:15 +0000472 case VexArchPPC32:
sewardj3dee8492012-04-20 00:13:28 +0000473 preciseMemExnsFn = guest_ppc32_state_requires_precise_mem_exns;
474 disInstrFn = disInstr_PPC;
475 specHelper = guest_ppc32_spechelper;
476 guest_sizeB = sizeof(VexGuestPPC32State);
477 guest_word_type = Ity_I32;
478 guest_layout = &ppc32Guest_layout;
479 offB_TISTART = offsetof(VexGuestPPC32State,guest_TISTART);
480 offB_TILEN = offsetof(VexGuestPPC32State,guest_TILEN);
481 offB_GUEST_IP = offsetof(VexGuestPPC32State,guest_CIA);
482 szB_GUEST_IP = sizeof( ((VexGuestPPC32State*)0)->guest_CIA );
483 offB_HOST_EvC_COUNTER = offsetof(VexGuestPPC32State,host_EvC_COUNTER);
484 offB_HOST_EvC_FAILADDR = offsetof(VexGuestPPC32State,host_EvC_FAILADDR);
sewardj5117ce12006-01-27 21:20:15 +0000485 vassert(are_valid_hwcaps(VexArchPPC32, vta->archinfo_guest.hwcaps));
sewardj6c299f32009-12-31 18:00:12 +0000486 vassert(0 == sizeof(VexGuestPPC32State) % 16);
sewardjdb4738a2005-07-07 01:32:16 +0000487 vassert(sizeof( ((VexGuestPPC32State*)0)->guest_TISTART ) == 4);
sewardjce02aa72006-01-12 12:27:58 +0000488 vassert(sizeof( ((VexGuestPPC32State*)0)->guest_TILEN ) == 4);
489 vassert(sizeof( ((VexGuestPPC32State*)0)->guest_NRADDR ) == 4);
cerionaabdfbf2005-01-29 12:56:15 +0000490 break;
491
cerionf0de28c2005-12-13 20:21:11 +0000492 case VexArchPPC64:
sewardj9e1cf152012-04-20 02:18:31 +0000493 preciseMemExnsFn = guest_ppc64_state_requires_precise_mem_exns;
494 disInstrFn = disInstr_PPC;
495 specHelper = guest_ppc64_spechelper;
496 guest_sizeB = sizeof(VexGuestPPC64State);
497 guest_word_type = Ity_I64;
498 guest_layout = &ppc64Guest_layout;
499 offB_TISTART = offsetof(VexGuestPPC64State,guest_TISTART);
500 offB_TILEN = offsetof(VexGuestPPC64State,guest_TILEN);
501 offB_GUEST_IP = offsetof(VexGuestPPC64State,guest_CIA);
502 szB_GUEST_IP = sizeof( ((VexGuestPPC64State*)0)->guest_CIA );
503 offB_HOST_EvC_COUNTER = offsetof(VexGuestPPC64State,host_EvC_COUNTER);
504 offB_HOST_EvC_FAILADDR = offsetof(VexGuestPPC64State,host_EvC_FAILADDR);
sewardj5117ce12006-01-27 21:20:15 +0000505 vassert(are_valid_hwcaps(VexArchPPC64, vta->archinfo_guest.hwcaps));
cerionf0de28c2005-12-13 20:21:11 +0000506 vassert(0 == sizeof(VexGuestPPC64State) % 16);
sewardj3fd39672006-01-27 22:05:55 +0000507 vassert(sizeof( ((VexGuestPPC64State*)0)->guest_TISTART ) == 8);
508 vassert(sizeof( ((VexGuestPPC64State*)0)->guest_TILEN ) == 8);
509 vassert(sizeof( ((VexGuestPPC64State*)0)->guest_NRADDR ) == 8);
510 vassert(sizeof( ((VexGuestPPC64State*)0)->guest_NRADDR_GPR2) == 8);
cerionf0de28c2005-12-13 20:21:11 +0000511 break;
512
sewardj2019a972011-03-07 16:04:07 +0000513 case VexArchS390X:
514 preciseMemExnsFn = guest_s390x_state_requires_precise_mem_exns;
515 disInstrFn = disInstr_S390;
516 specHelper = guest_s390x_spechelper;
517 guest_sizeB = sizeof(VexGuestS390XState);
518 guest_word_type = Ity_I64;
519 guest_layout = &s390xGuest_layout;
520 offB_TISTART = offsetof(VexGuestS390XState,guest_TISTART);
521 offB_TILEN = offsetof(VexGuestS390XState,guest_TILEN);
florian8844a632012-04-13 04:04:06 +0000522 offB_GUEST_IP = offsetof(VexGuestS390XState,guest_IA);
523 szB_GUEST_IP = sizeof( ((VexGuestS390XState*)0)->guest_IA);
524 offB_HOST_EvC_COUNTER = offsetof(VexGuestS390XState,host_EvC_COUNTER);
525 offB_HOST_EvC_FAILADDR = offsetof(VexGuestS390XState,host_EvC_FAILADDR);
sewardj2019a972011-03-07 16:04:07 +0000526 vassert(are_valid_hwcaps(VexArchS390X, vta->archinfo_guest.hwcaps));
527 vassert(0 == sizeof(VexGuestS390XState) % 16);
528 vassert(sizeof( ((VexGuestS390XState*)0)->guest_TISTART ) == 8);
529 vassert(sizeof( ((VexGuestS390XState*)0)->guest_TILEN ) == 8);
530 vassert(sizeof( ((VexGuestS390XState*)0)->guest_NRADDR ) == 8);
531 break;
532
sewardj6c299f32009-12-31 18:00:12 +0000533 case VexArchARM:
sewardjc6f970f2012-04-02 21:54:49 +0000534 preciseMemExnsFn = guest_arm_state_requires_precise_mem_exns;
535 disInstrFn = disInstr_ARM;
536 specHelper = guest_arm_spechelper;
537 guest_sizeB = sizeof(VexGuestARMState);
538 guest_word_type = Ity_I32;
539 guest_layout = &armGuest_layout;
540 offB_TISTART = offsetof(VexGuestARMState,guest_TISTART);
541 offB_TILEN = offsetof(VexGuestARMState,guest_TILEN);
542 offB_GUEST_IP = offsetof(VexGuestARMState,guest_R15T);
543 szB_GUEST_IP = sizeof( ((VexGuestARMState*)0)->guest_R15T );
544 offB_HOST_EvC_COUNTER = offsetof(VexGuestARMState,host_EvC_COUNTER);
545 offB_HOST_EvC_FAILADDR = offsetof(VexGuestARMState,host_EvC_FAILADDR);
sewardj6c299f32009-12-31 18:00:12 +0000546 vassert(are_valid_hwcaps(VexArchARM, vta->archinfo_guest.hwcaps));
547 vassert(0 == sizeof(VexGuestARMState) % 16);
548 vassert(sizeof( ((VexGuestARMState*)0)->guest_TISTART) == 4);
549 vassert(sizeof( ((VexGuestARMState*)0)->guest_TILEN ) == 4);
550 vassert(sizeof( ((VexGuestARMState*)0)->guest_NRADDR ) == 4);
551 break;
552
sewardjd0e5fe72012-06-07 08:51:02 +0000553 case VexArchMIPS32:
554 preciseMemExnsFn = guest_mips32_state_requires_precise_mem_exns;
555 disInstrFn = disInstr_MIPS;
556 specHelper = guest_mips32_spechelper;
557 guest_sizeB = sizeof(VexGuestMIPS32State);
558 guest_word_type = Ity_I32;
559 guest_layout = &mips32Guest_layout;
560 offB_TISTART = offsetof(VexGuestMIPS32State,guest_TISTART);
561 offB_TILEN = offsetof(VexGuestMIPS32State,guest_TILEN);
562 offB_GUEST_IP = offsetof(VexGuestMIPS32State,guest_PC);
563 szB_GUEST_IP = sizeof( ((VexGuestMIPS32State*)0)->guest_PC );
564 offB_HOST_EvC_COUNTER = offsetof(VexGuestMIPS32State,host_EvC_COUNTER);
565 offB_HOST_EvC_FAILADDR = offsetof(VexGuestMIPS32State,host_EvC_FAILADDR);
566 vassert(are_valid_hwcaps(VexArchMIPS32, vta->archinfo_guest.hwcaps));
567 vassert(0 == sizeof(VexGuestMIPS32State) % 16);
568 vassert(sizeof( ((VexGuestMIPS32State*)0)->guest_TISTART) == 4);
569 vassert(sizeof( ((VexGuestMIPS32State*)0)->guest_TILEN ) == 4);
570 vassert(sizeof( ((VexGuestMIPS32State*)0)->guest_NRADDR ) == 4);
571 break;
572
sewardjf13a16a2004-07-05 17:10:14 +0000573 default:
sewardj887a11a2004-07-05 17:26:47 +0000574 vpanic("LibVEX_Translate: unsupported guest insn set");
sewardjf13a16a2004-07-05 17:10:14 +0000575 }
576
sewardjbc161a42011-06-07 21:28:38 +0000577 /* Set up result struct. */
578 VexTranslateResult res;
sewardjfadbbe22012-04-24 11:49:03 +0000579 res.status = VexTransOK;
580 res.n_sc_extents = 0;
581 res.offs_profInc = -1;
582 res.n_guest_instrs = 0;
sewardjbc161a42011-06-07 21:28:38 +0000583
sewardj9df271d2004-12-31 22:37:42 +0000584 /* yet more sanity checks ... */
sewardj17c7f952005-12-15 14:02:34 +0000585 if (vta->arch_guest == vta->arch_host) {
sewardj9df271d2004-12-31 22:37:42 +0000586 /* doesn't necessarily have to be true, but if it isn't it means
sewardj0ec57c52005-02-01 15:24:10 +0000587 we are simulating one flavour of an architecture a different
588 flavour of the same architecture, which is pretty strange. */
sewardj5117ce12006-01-27 21:20:15 +0000589 vassert(vta->archinfo_guest.hwcaps == vta->archinfo_host.hwcaps);
sewardj9df271d2004-12-31 22:37:42 +0000590 }
sewardj2a9ad022004-11-25 02:46:58 +0000591
sewardj2d6b14a2005-11-23 04:25:07 +0000592 vexAllocSanityCheck();
593
sewardjf48ac192004-10-29 00:41:29 +0000594 if (vex_traceflags & VEX_TRACE_FE)
595 vex_printf("\n------------------------"
596 " Front end "
597 "------------------------\n\n");
598
sewardjdd40fdf2006-12-24 02:20:24 +0000599 irsb = bb_to_IR ( vta->guest_extents,
sewardjbc161a42011-06-07 21:28:38 +0000600 &res.n_sc_extents,
sewardjfadbbe22012-04-24 11:49:03 +0000601 &res.n_guest_instrs,
sewardjc716aea2006-01-17 01:48:46 +0000602 vta->callback_opaque,
sewardj9e6491a2005-07-02 19:24:10 +0000603 disInstrFn,
sewardj17c7f952005-12-15 14:02:34 +0000604 vta->guest_bytes,
605 vta->guest_bytes_addr,
606 vta->chase_into_ok,
sewardj9e6491a2005-07-02 19:24:10 +0000607 host_is_bigendian,
sewardja5f55da2006-04-30 23:37:32 +0000608 vta->arch_guest,
sewardj17c7f952005-12-15 14:02:34 +0000609 &vta->archinfo_guest,
sewardjdd40fdf2006-12-24 02:20:24 +0000610 &vta->abiinfo_both,
sewardjdb4738a2005-07-07 01:32:16 +0000611 guest_word_type,
sewardjbc161a42011-06-07 21:28:38 +0000612 vta->needs_self_check,
sewardjc716aea2006-01-17 01:48:46 +0000613 vta->preamble_function,
sewardjdb4738a2005-07-07 01:32:16 +0000614 offB_TISTART,
sewardjc6f970f2012-04-02 21:54:49 +0000615 offB_TILEN,
616 offB_GUEST_IP,
617 szB_GUEST_IP );
sewardjf13a16a2004-07-05 17:10:14 +0000618
sewardj2d6b14a2005-11-23 04:25:07 +0000619 vexAllocSanityCheck();
620
sewardjdd40fdf2006-12-24 02:20:24 +0000621 if (irsb == NULL) {
sewardjf13a16a2004-07-05 17:10:14 +0000622 /* Access failure. */
sewardj2d6b14a2005-11-23 04:25:07 +0000623 vexSetAllocModeTEMP_and_clear();
sewardjf48ac192004-10-29 00:41:29 +0000624 vex_traceflags = 0;
sewardjbc161a42011-06-07 21:28:38 +0000625 res.status = VexTransAccessFail; return res;
sewardjf13a16a2004-07-05 17:10:14 +0000626 }
sewardjaa59f942004-10-09 09:34:36 +0000627
sewardj17c7f952005-12-15 14:02:34 +0000628 vassert(vta->guest_extents->n_used >= 1 && vta->guest_extents->n_used <= 3);
629 vassert(vta->guest_extents->base[0] == vta->guest_bytes_addr);
630 for (i = 0; i < vta->guest_extents->n_used; i++) {
631 vassert(vta->guest_extents->len[i] < 10000); /* sanity */
sewardj72c72812005-01-19 11:49:45 +0000632 }
633
sewardjaa59f942004-10-09 09:34:36 +0000634 /* If debugging, show the raw guest bytes for this bb. */
sewardj109ffdb2004-12-10 21:45:38 +0000635 if (0 || (vex_traceflags & VEX_TRACE_FE)) {
sewardj17c7f952005-12-15 14:02:34 +0000636 if (vta->guest_extents->n_used > 1) {
sewardj72c72812005-01-19 11:49:45 +0000637 vex_printf("can't show code due to extents > 1\n");
638 } else {
639 /* HACK */
sewardj17c7f952005-12-15 14:02:34 +0000640 UChar* p = (UChar*)vta->guest_bytes;
sewardj01f8cce2009-08-31 08:50:02 +0000641 UInt sum = 0;
sewardj17c7f952005-12-15 14:02:34 +0000642 UInt guest_bytes_read = (UInt)vta->guest_extents->len[0];
sewardj01f8cce2009-08-31 08:50:02 +0000643 vex_printf("GuestBytes %llx %u ", vta->guest_bytes_addr,
644 guest_bytes_read );
645 for (i = 0; i < guest_bytes_read; i++) {
646 UInt b = (UInt)p[i];
647 vex_printf(" %02x", b );
648 sum = (sum << 1) ^ b;
649 }
650 vex_printf(" %08x\n\n", sum);
sewardj72c72812005-01-19 11:49:45 +0000651 }
sewardjaa59f942004-10-09 09:34:36 +0000652 }
653
654 /* Sanity check the initial IR. */
sewardjdd40fdf2006-12-24 02:20:24 +0000655 sanityCheckIRSB( irsb, "initial IR",
sewardjb9230752004-12-29 19:25:06 +0000656 False/*can be non-flat*/, guest_word_type );
sewardje8e9d732004-07-16 21:03:45 +0000657
sewardj2d6b14a2005-11-23 04:25:07 +0000658 vexAllocSanityCheck();
659
sewardjedf4d692004-08-17 13:52:58 +0000660 /* Clean it up, hopefully a lot. */
sewardjdd40fdf2006-12-24 02:20:24 +0000661 irsb = do_iropt_BB ( irsb, specHelper, preciseMemExnsFn,
sewardjec0d9a02010-08-22 12:54:56 +0000662 vta->guest_bytes_addr,
663 vta->arch_guest );
sewardjdd40fdf2006-12-24 02:20:24 +0000664 sanityCheckIRSB( irsb, "after initial iropt",
sewardjb9230752004-12-29 19:25:06 +0000665 True/*must be flat*/, guest_word_type );
sewardjedf4d692004-08-17 13:52:58 +0000666
sewardjf48ac192004-10-29 00:41:29 +0000667 if (vex_traceflags & VEX_TRACE_OPT1) {
668 vex_printf("\n------------------------"
669 " After pre-instr IR optimisation "
670 "------------------------\n\n");
sewardjdd40fdf2006-12-24 02:20:24 +0000671 ppIRSB ( irsb );
sewardjedf4d692004-08-17 13:52:58 +0000672 vex_printf("\n");
673 }
674
sewardj2d6b14a2005-11-23 04:25:07 +0000675 vexAllocSanityCheck();
676
sewardjf13a16a2004-07-05 17:10:14 +0000677 /* Get the thing instrumented. */
sewardj17c7f952005-12-15 14:02:34 +0000678 if (vta->instrument1)
sewardjdd40fdf2006-12-24 02:20:24 +0000679 irsb = vta->instrument1(vta->callback_opaque,
680 irsb, guest_layout,
sewardj17c7f952005-12-15 14:02:34 +0000681 vta->guest_extents,
682 guest_word_type, host_word_type);
sewardj2d6b14a2005-11-23 04:25:07 +0000683 vexAllocSanityCheck();
684
sewardj17c7f952005-12-15 14:02:34 +0000685 if (vta->instrument2)
sewardjdd40fdf2006-12-24 02:20:24 +0000686 irsb = vta->instrument2(vta->callback_opaque,
687 irsb, guest_layout,
sewardj17c7f952005-12-15 14:02:34 +0000688 vta->guest_extents,
689 guest_word_type, host_word_type);
sewardj49651f42004-10-28 22:11:04 +0000690
sewardjf48ac192004-10-29 00:41:29 +0000691 if (vex_traceflags & VEX_TRACE_INST) {
692 vex_printf("\n------------------------"
693 " After instrumentation "
694 "------------------------\n\n");
sewardjdd40fdf2006-12-24 02:20:24 +0000695 ppIRSB ( irsb );
sewardjf48ac192004-10-29 00:41:29 +0000696 vex_printf("\n");
697 }
698
sewardj17c7f952005-12-15 14:02:34 +0000699 if (vta->instrument1 || vta->instrument2)
sewardjdd40fdf2006-12-24 02:20:24 +0000700 sanityCheckIRSB( irsb, "after instrumentation",
sewardjb9230752004-12-29 19:25:06 +0000701 True/*must be flat*/, guest_word_type );
sewardjf13a16a2004-07-05 17:10:14 +0000702
sewardj9578a8b2004-11-04 19:44:48 +0000703 /* Do a post-instrumentation cleanup pass. */
sewardj17c7f952005-12-15 14:02:34 +0000704 if (vta->instrument1 || vta->instrument2) {
sewardjdd40fdf2006-12-24 02:20:24 +0000705 do_deadcode_BB( irsb );
706 irsb = cprop_BB( irsb );
707 do_deadcode_BB( irsb );
708 sanityCheckIRSB( irsb, "after post-instrumentation cleanup",
sewardjb9230752004-12-29 19:25:06 +0000709 True/*must be flat*/, guest_word_type );
sewardj9578a8b2004-11-04 19:44:48 +0000710 }
711
sewardj2d6b14a2005-11-23 04:25:07 +0000712 vexAllocSanityCheck();
713
sewardj9578a8b2004-11-04 19:44:48 +0000714 if (vex_traceflags & VEX_TRACE_OPT2) {
715 vex_printf("\n------------------------"
716 " After post-instr IR optimisation "
717 "------------------------\n\n");
sewardjdd40fdf2006-12-24 02:20:24 +0000718 ppIRSB ( irsb );
sewardj9578a8b2004-11-04 19:44:48 +0000719 vex_printf("\n");
720 }
721
sewardjf9517d02005-11-28 13:39:37 +0000722 /* Turn it into virtual-registerised code. Build trees -- this
723 also throws away any dead bindings. */
sewardjc6f970f2012-04-02 21:54:49 +0000724 max_ga = ado_treebuild_BB( irsb );
sewardjf48ac192004-10-29 00:41:29 +0000725
sewardjbe1b6ff2007-08-28 06:06:27 +0000726 if (vta->finaltidy) {
727 irsb = vta->finaltidy(irsb);
728 }
729
sewardj2d6b14a2005-11-23 04:25:07 +0000730 vexAllocSanityCheck();
731
sewardjf48ac192004-10-29 00:41:29 +0000732 if (vex_traceflags & VEX_TRACE_TREES) {
733 vex_printf("\n------------------------"
734 " After tree-building "
735 "------------------------\n\n");
sewardjdd40fdf2006-12-24 02:20:24 +0000736 ppIRSB ( irsb );
sewardjf48ac192004-10-29 00:41:29 +0000737 vex_printf("\n");
738 }
739
sewardje908c422005-02-04 21:18:16 +0000740 /* HACK */
sewardjbc161a42011-06-07 21:28:38 +0000741 if (0) {
742 *(vta->host_bytes_used) = 0;
743 res.status = VexTransOK; return res;
744 }
sewardje908c422005-02-04 21:18:16 +0000745 /* end HACK */
sewardjc33671d2005-02-01 20:30:00 +0000746
sewardjf48ac192004-10-29 00:41:29 +0000747 if (vex_traceflags & VEX_TRACE_VCODE)
748 vex_printf("\n------------------------"
749 " Instruction selection "
750 "------------------------\n");
751
sewardjc6f970f2012-04-02 21:54:49 +0000752 /* No guest has its IP field at offset zero. If this fails it
753 means some transformation pass somewhere failed to update/copy
754 irsb->offsIP properly. */
755 vassert(irsb->offsIP >= 16);
756
757 vcode = iselSB ( irsb, vta->arch_host,
758 &vta->archinfo_host,
759 &vta->abiinfo_both,
760 offB_HOST_EvC_COUNTER,
761 offB_HOST_EvC_FAILADDR,
762 chainingAllowed,
763 vta->addProfInc,
764 max_ga );
sewardjf13a16a2004-07-05 17:10:14 +0000765
sewardj2d6b14a2005-11-23 04:25:07 +0000766 vexAllocSanityCheck();
767
sewardjf48ac192004-10-29 00:41:29 +0000768 if (vex_traceflags & VEX_TRACE_VCODE)
769 vex_printf("\n");
770
sewardjf48ac192004-10-29 00:41:29 +0000771 if (vex_traceflags & VEX_TRACE_VCODE) {
sewardj1f40a0a2004-07-21 12:28:07 +0000772 for (i = 0; i < vcode->arr_used; i++) {
773 vex_printf("%3d ", i);
cerion92b64362005-12-13 12:02:26 +0000774 ppInstr(vcode->arr[i], mode64);
sewardj1f40a0a2004-07-21 12:28:07 +0000775 vex_printf("\n");
776 }
sewardjfbcaf332004-07-08 01:46:01 +0000777 vex_printf("\n");
778 }
sewardjfbcaf332004-07-08 01:46:01 +0000779
sewardjf13a16a2004-07-05 17:10:14 +0000780 /* Register allocate. */
781 rcode = doRegisterAllocation ( vcode, available_real_regs,
cerionf0de28c2005-12-13 20:21:11 +0000782 n_available_real_regs,
sewardj72c72812005-01-19 11:49:45 +0000783 isMove, getRegUsage, mapRegs,
sewardjfb7373a2007-08-25 21:29:03 +0000784 genSpill, genReload, directReload,
785 guest_sizeB,
cerion92b64362005-12-13 12:02:26 +0000786 ppInstr, ppReg, mode64 );
sewardjf13a16a2004-07-05 17:10:14 +0000787
sewardj2d6b14a2005-11-23 04:25:07 +0000788 vexAllocSanityCheck();
789
sewardjf48ac192004-10-29 00:41:29 +0000790 if (vex_traceflags & VEX_TRACE_RCODE) {
791 vex_printf("\n------------------------"
792 " Register-allocated code "
793 "------------------------\n\n");
sewardj1f40a0a2004-07-21 12:28:07 +0000794 for (i = 0; i < rcode->arr_used; i++) {
795 vex_printf("%3d ", i);
cerion92b64362005-12-13 12:02:26 +0000796 ppInstr(rcode->arr[i], mode64);
sewardj1f40a0a2004-07-21 12:28:07 +0000797 vex_printf("\n");
798 }
sewardjfbcaf332004-07-08 01:46:01 +0000799 vex_printf("\n");
800 }
sewardjfbcaf332004-07-08 01:46:01 +0000801
sewardje908c422005-02-04 21:18:16 +0000802 /* HACK */
sewardjbc161a42011-06-07 21:28:38 +0000803 if (0) {
804 *(vta->host_bytes_used) = 0;
805 res.status = VexTransOK; return res;
806 }
sewardje908c422005-02-04 21:18:16 +0000807 /* end HACK */
808
sewardj81bd5502004-07-21 18:49:27 +0000809 /* Assemble */
sewardjf48ac192004-10-29 00:41:29 +0000810 if (vex_traceflags & VEX_TRACE_ASM) {
811 vex_printf("\n------------------------"
812 " Assembly "
813 "------------------------\n\n");
814 }
815
sewardj81bd5502004-07-21 18:49:27 +0000816 out_used = 0; /* tracks along the host_bytes array */
817 for (i = 0; i < rcode->arr_used; i++) {
sewardjc6f970f2012-04-02 21:54:49 +0000818 HInstr* hi = rcode->arr[i];
819 Bool hi_isProfInc = False;
820 if (UNLIKELY(vex_traceflags & VEX_TRACE_ASM)) {
821 ppInstr(hi, mode64);
sewardjbad34a92004-07-22 01:14:11 +0000822 vex_printf("\n");
823 }
sewardjc6f970f2012-04-02 21:54:49 +0000824 j = emit( &hi_isProfInc,
825 insn_bytes, sizeof insn_bytes, hi, mode64,
826 vta->disp_cp_chain_me_to_slowEP,
827 vta->disp_cp_chain_me_to_fastEP,
828 vta->disp_cp_xindir,
829 vta->disp_cp_xassisted );
830 if (UNLIKELY(vex_traceflags & VEX_TRACE_ASM)) {
sewardjbad34a92004-07-22 01:14:11 +0000831 for (k = 0; k < j; k++)
sewardj72c72812005-01-19 11:49:45 +0000832 if (insn_bytes[k] < 16)
sewardj86898e82004-07-22 17:26:12 +0000833 vex_printf("0%x ", (UInt)insn_bytes[k]);
834 else
835 vex_printf("%x ", (UInt)insn_bytes[k]);
sewardjbad34a92004-07-22 01:14:11 +0000836 vex_printf("\n\n");
837 }
sewardjc6f970f2012-04-02 21:54:49 +0000838 if (UNLIKELY(out_used + j > vta->host_bytes_size)) {
sewardj2d6b14a2005-11-23 04:25:07 +0000839 vexSetAllocModeTEMP_and_clear();
sewardjf48ac192004-10-29 00:41:29 +0000840 vex_traceflags = 0;
sewardjbc161a42011-06-07 21:28:38 +0000841 res.status = VexTransOutputFull;
842 return res;
sewardj81bd5502004-07-21 18:49:27 +0000843 }
sewardjc6f970f2012-04-02 21:54:49 +0000844 if (UNLIKELY(hi_isProfInc)) {
845 vassert(vta->addProfInc); /* else where did it come from? */
846 vassert(res.offs_profInc == -1); /* there can be only one (tm) */
847 vassert(out_used >= 0);
848 res.offs_profInc = out_used;
849 }
850 { UChar* dst = &vta->host_bytes[out_used];
851 for (k = 0; k < j; k++) {
852 dst[k] = insn_bytes[k];
853 }
854 out_used += j;
sewardj81bd5502004-07-21 18:49:27 +0000855 }
sewardj17c7f952005-12-15 14:02:34 +0000856 vassert(out_used <= vta->host_bytes_size);
sewardj81bd5502004-07-21 18:49:27 +0000857 }
sewardj17c7f952005-12-15 14:02:34 +0000858 *(vta->host_bytes_used) = out_used;
sewardj81bd5502004-07-21 18:49:27 +0000859
sewardj2d6b14a2005-11-23 04:25:07 +0000860 vexAllocSanityCheck();
861
862 vexSetAllocModeTEMP_and_clear();
sewardjf13a16a2004-07-05 17:10:14 +0000863
sewardjf48ac192004-10-29 00:41:29 +0000864 vex_traceflags = 0;
sewardjbc161a42011-06-07 21:28:38 +0000865 res.status = VexTransOK;
866 return res;
sewardj35421a32004-07-05 13:12:34 +0000867}
868
869
sewardjc6f970f2012-04-02 21:54:49 +0000870/* --------- Chain/Unchain XDirects. --------- */
871
872VexInvalRange LibVEX_Chain ( VexArch arch_host,
873 void* place_to_chain,
874 void* disp_cp_chain_me_EXPECTED,
875 void* place_to_jump_to )
876{
877 VexInvalRange (*chainXDirect)(void*, void*, void*) = NULL;
878 switch (arch_host) {
879 case VexArchX86:
880 chainXDirect = chainXDirect_X86; break;
881 case VexArchAMD64:
882 chainXDirect = chainXDirect_AMD64; break;
883 case VexArchARM:
884 chainXDirect = chainXDirect_ARM; break;
florian8844a632012-04-13 04:04:06 +0000885 case VexArchS390X:
886 chainXDirect = chainXDirect_S390; break;
sewardj3dee8492012-04-20 00:13:28 +0000887 case VexArchPPC32:
888 return chainXDirect_PPC(place_to_chain,
889 disp_cp_chain_me_EXPECTED,
890 place_to_jump_to, False/*!mode64*/);
sewardjf252de52012-04-20 10:42:24 +0000891 case VexArchPPC64:
892 return chainXDirect_PPC(place_to_chain,
893 disp_cp_chain_me_EXPECTED,
894 place_to_jump_to, True/*mode64*/);
sewardjd0e5fe72012-06-07 08:51:02 +0000895 case VexArchMIPS32:
896 return chainXDirect_MIPS(place_to_chain,
897 disp_cp_chain_me_EXPECTED,
898 place_to_jump_to, False/*!mode64*/);
sewardjc6f970f2012-04-02 21:54:49 +0000899 default:
900 vassert(0);
901 }
902 vassert(chainXDirect);
903 VexInvalRange vir
904 = chainXDirect(place_to_chain, disp_cp_chain_me_EXPECTED,
905 place_to_jump_to);
906 return vir;
907}
908
909VexInvalRange LibVEX_UnChain ( VexArch arch_host,
910 void* place_to_unchain,
911 void* place_to_jump_to_EXPECTED,
912 void* disp_cp_chain_me )
913{
914 VexInvalRange (*unchainXDirect)(void*, void*, void*) = NULL;
915 switch (arch_host) {
916 case VexArchX86:
917 unchainXDirect = unchainXDirect_X86; break;
918 case VexArchAMD64:
919 unchainXDirect = unchainXDirect_AMD64; break;
920 case VexArchARM:
921 unchainXDirect = unchainXDirect_ARM; break;
florian8844a632012-04-13 04:04:06 +0000922 case VexArchS390X:
923 unchainXDirect = unchainXDirect_S390; break;
sewardj3dee8492012-04-20 00:13:28 +0000924 case VexArchPPC32:
925 return unchainXDirect_PPC(place_to_unchain,
926 place_to_jump_to_EXPECTED,
927 disp_cp_chain_me, False/*!mode64*/);
sewardjf252de52012-04-20 10:42:24 +0000928 case VexArchPPC64:
929 return unchainXDirect_PPC(place_to_unchain,
930 place_to_jump_to_EXPECTED,
931 disp_cp_chain_me, True/*mode64*/);
sewardjd0e5fe72012-06-07 08:51:02 +0000932 case VexArchMIPS32:
933 return unchainXDirect_MIPS(place_to_unchain,
934 place_to_jump_to_EXPECTED,
935 disp_cp_chain_me, False/*!mode64*/);
sewardjc6f970f2012-04-02 21:54:49 +0000936 default:
937 vassert(0);
938 }
939 vassert(unchainXDirect);
940 VexInvalRange vir
941 = unchainXDirect(place_to_unchain, place_to_jump_to_EXPECTED,
942 disp_cp_chain_me);
943 return vir;
944}
945
946Int LibVEX_evCheckSzB ( VexArch arch_host )
947{
948 static Int cached = 0; /* DO NOT MAKE NON-STATIC */
949 if (UNLIKELY(cached == 0)) {
950 switch (arch_host) {
951 case VexArchX86:
952 cached = evCheckSzB_X86(); break;
953 case VexArchAMD64:
954 cached = evCheckSzB_AMD64(); break;
955 case VexArchARM:
956 cached = evCheckSzB_ARM(); break;
florian8844a632012-04-13 04:04:06 +0000957 case VexArchS390X:
958 cached = evCheckSzB_S390(); break;
sewardj3dee8492012-04-20 00:13:28 +0000959 case VexArchPPC32:
sewardjf252de52012-04-20 10:42:24 +0000960 case VexArchPPC64:
sewardj3dee8492012-04-20 00:13:28 +0000961 cached = evCheckSzB_PPC(); break;
sewardjd0e5fe72012-06-07 08:51:02 +0000962 case VexArchMIPS32:
963 cached = evCheckSzB_MIPS(); break;
sewardjc6f970f2012-04-02 21:54:49 +0000964 default:
965 vassert(0);
966 }
967 }
968 return cached;
969}
970
971VexInvalRange LibVEX_PatchProfInc ( VexArch arch_host,
972 void* place_to_patch,
973 ULong* location_of_counter )
974{
975 VexInvalRange (*patchProfInc)(void*,ULong*) = NULL;
976 switch (arch_host) {
977 case VexArchX86:
978 patchProfInc = patchProfInc_X86; break;
979 case VexArchAMD64:
980 patchProfInc = patchProfInc_AMD64; break;
981 case VexArchARM:
982 patchProfInc = patchProfInc_ARM; break;
florian8844a632012-04-13 04:04:06 +0000983 case VexArchS390X:
984 patchProfInc = patchProfInc_S390; break;
sewardj3dee8492012-04-20 00:13:28 +0000985 case VexArchPPC32:
986 return patchProfInc_PPC(place_to_patch,
987 location_of_counter, False/*!mode64*/);
sewardjf252de52012-04-20 10:42:24 +0000988 case VexArchPPC64:
989 return patchProfInc_PPC(place_to_patch,
990 location_of_counter, True/*mode64*/);
sewardjd0e5fe72012-06-07 08:51:02 +0000991 case VexArchMIPS32:
992 return patchProfInc_MIPS(place_to_patch,
993 location_of_counter, False/*!mode64*/);
sewardjc6f970f2012-04-02 21:54:49 +0000994 default:
995 vassert(0);
996 }
997 vassert(patchProfInc);
998 VexInvalRange vir
999 = patchProfInc(place_to_patch, location_of_counter);
1000 return vir;
1001}
1002
1003
sewardj893aada2004-11-29 19:57:54 +00001004/* --------- Emulation warnings. --------- */
1005
florian6ef84be2012-08-26 03:20:07 +00001006HChar* LibVEX_EmNote_string ( VexEmNote ew )
sewardj893aada2004-11-29 19:57:54 +00001007{
1008 switch (ew) {
florian6ef84be2012-08-26 03:20:07 +00001009 case EmNote_NONE:
sewardj893aada2004-11-29 19:57:54 +00001010 return "none";
1011 case EmWarn_X86_x87exns:
1012 return "Unmasking x87 FP exceptions";
sewardj893aada2004-11-29 19:57:54 +00001013 case EmWarn_X86_x87precision:
1014 return "Selection of non-80-bit x87 FP precision";
1015 case EmWarn_X86_sseExns:
sewardj5edfc262004-12-15 12:13:52 +00001016 return "Unmasking SSE FP exceptions";
1017 case EmWarn_X86_fz:
1018 return "Setting %mxcsr.fz (SSE flush-underflows-to-zero mode)";
1019 case EmWarn_X86_daz:
1020 return "Setting %mxcsr.daz (SSE treat-denormals-as-zero mode)";
sewardj6d269842005-08-06 11:45:02 +00001021 case EmWarn_X86_acFlag:
1022 return "Setting %eflags.ac (setting noted but ignored)";
sewardj9dd9cf12006-01-20 14:13:55 +00001023 case EmWarn_PPCexns:
1024 return "Unmasking PPC32/64 FP exceptions";
1025 case EmWarn_PPC64_redir_overflow:
1026 return "PPC64 function redirection stack overflow";
1027 case EmWarn_PPC64_redir_underflow:
1028 return "PPC64 function redirection stack underflow";
florian4b8efad2012-09-02 18:07:08 +00001029 case EmWarn_S390X_fpext_rounding:
1030 return "The specified rounding mode cannot be supported. That\n"
1031 " feature requires the floating point extension facility.\n"
1032 " which is not available on this host. Continuing using\n"
1033 " the rounding mode from FPC. Results may differ!";
florianf0fa1be2012-09-18 20:24:38 +00001034 case EmWarn_S390X_invalid_rounding:
1035 return "The specified rounding mode is invalid.\n"
1036 " Continuing using 'round to nearest'. Results may differ!";
floriane75dafa2012-09-01 17:54:09 +00001037 case EmFail_S390X_stfle:
florian4e0083e2012-08-26 03:41:56 +00001038 return "Instruction stfle is not supported on this host";
floriane75dafa2012-09-01 17:54:09 +00001039 case EmFail_S390X_stckf:
florianc5c669b2012-08-26 14:32:28 +00001040 return "Instruction stckf is not supported on this host";
floriane75dafa2012-09-01 17:54:09 +00001041 case EmFail_S390X_ecag:
florian8c88cb62012-08-26 18:58:13 +00001042 return "Instruction ecag is not supported on this host";
floriane75dafa2012-09-01 17:54:09 +00001043 case EmFail_S390X_fpext:
1044 return "Encountered an instruction that requires the floating "
1045 "point extension facility.\n"
1046 " That facility is not available on this host";
sewardj893aada2004-11-29 19:57:54 +00001047 default:
florian6ef84be2012-08-26 03:20:07 +00001048 vpanic("LibVEX_EmNote_string: unknown warning");
sewardj893aada2004-11-29 19:57:54 +00001049 }
1050}
sewardj35421a32004-07-05 13:12:34 +00001051
sewardj5117ce12006-01-27 21:20:15 +00001052/* ------------------ Arch/HwCaps stuff. ------------------ */
sewardjbef170b2004-12-21 01:23:00 +00001053
1054const HChar* LibVEX_ppVexArch ( VexArch arch )
1055{
1056 switch (arch) {
1057 case VexArch_INVALID: return "INVALID";
1058 case VexArchX86: return "X86";
1059 case VexArchAMD64: return "AMD64";
1060 case VexArchARM: return "ARM";
sewardj0ec57c52005-02-01 15:24:10 +00001061 case VexArchPPC32: return "PPC32";
cerionf0de28c2005-12-13 20:21:11 +00001062 case VexArchPPC64: return "PPC64";
sewardj2019a972011-03-07 16:04:07 +00001063 case VexArchS390X: return "S390X";
sewardjd0e5fe72012-06-07 08:51:02 +00001064 case VexArchMIPS32: return "MIPS32";
sewardjbef170b2004-12-21 01:23:00 +00001065 default: return "VexArch???";
1066 }
1067}
1068
sewardj5117ce12006-01-27 21:20:15 +00001069const HChar* LibVEX_ppVexHwCaps ( VexArch arch, UInt hwcaps )
sewardjbef170b2004-12-21 01:23:00 +00001070{
sewardj5117ce12006-01-27 21:20:15 +00001071 HChar* str = show_hwcaps(arch,hwcaps);
1072 return str ? str : "INVALID";
sewardjbef170b2004-12-21 01:23:00 +00001073}
1074
sewardj5117ce12006-01-27 21:20:15 +00001075
sewardj27e1dd62005-06-30 11:49:14 +00001076/* Write default settings info *vai. */
1077void LibVEX_default_VexArchInfo ( /*OUT*/VexArchInfo* vai )
1078{
sewardj5117ce12006-01-27 21:20:15 +00001079 vai->hwcaps = 0;
cerion5b2325f2005-12-23 00:55:09 +00001080 vai->ppc_cache_line_szB = 0;
sewardje971c6a2010-09-03 15:49:57 +00001081 vai->ppc_dcbz_szB = 0;
1082 vai->ppc_dcbzl_szB = 0;
1083
florianf192a392012-10-07 19:44:40 +00001084 vai->hwcache_info.num_levels = 0;
1085 vai->hwcache_info.num_caches = 0;
1086 vai->hwcache_info.caches = NULL;
1087 vai->hwcache_info.icaches_maintain_coherence = True; // whatever
sewardj27e1dd62005-06-30 11:49:14 +00001088}
1089
sewardjdd40fdf2006-12-24 02:20:24 +00001090/* Write default settings info *vbi. */
1091void LibVEX_default_VexAbiInfo ( /*OUT*/VexAbiInfo* vbi )
sewardjaca070a2006-10-17 00:28:22 +00001092{
sewardjdd40fdf2006-12-24 02:20:24 +00001093 vbi->guest_stack_redzone_size = 0;
sewardj2e28ac42008-12-04 00:05:12 +00001094 vbi->guest_amd64_assume_fs_is_zero = False;
1095 vbi->guest_amd64_assume_gs_is_0x60 = False;
sewardjdd40fdf2006-12-24 02:20:24 +00001096 vbi->guest_ppc_zap_RZ_at_blr = False;
1097 vbi->guest_ppc_zap_RZ_at_bl = NULL;
1098 vbi->guest_ppc_sc_continues_at_LR = False;
1099 vbi->host_ppc_calls_use_fndescrs = False;
1100 vbi->host_ppc32_regalign_int64_args = False;
sewardjaca070a2006-10-17 00:28:22 +00001101}
1102
sewardj27e1dd62005-06-30 11:49:14 +00001103
sewardj5117ce12006-01-27 21:20:15 +00001104/* Return a string showing the hwcaps in a nice way. The string will
1105 be NULL for invalid combinations of flags, so these functions also
1106 serve as a way to validate hwcaps values. */
1107
1108static HChar* show_hwcaps_x86 ( UInt hwcaps )
1109{
1110 /* Monotonic, SSE3 > SSE2 > SSE1 > baseline. */
sewardj536fbab2010-07-29 15:39:05 +00001111 switch (hwcaps) {
1112 case 0:
1113 return "x86-sse0";
1114 case VEX_HWCAPS_X86_SSE1:
1115 return "x86-sse1";
1116 case VEX_HWCAPS_X86_SSE1 | VEX_HWCAPS_X86_SSE2:
1117 return "x86-sse1-sse2";
1118 case VEX_HWCAPS_X86_SSE1 | VEX_HWCAPS_X86_SSE2
1119 | VEX_HWCAPS_X86_LZCNT:
1120 return "x86-sse1-sse2-lzcnt";
1121 case VEX_HWCAPS_X86_SSE1 | VEX_HWCAPS_X86_SSE2
1122 | VEX_HWCAPS_X86_SSE3:
1123 return "x86-sse1-sse2-sse3";
1124 case VEX_HWCAPS_X86_SSE1 | VEX_HWCAPS_X86_SSE2
1125 | VEX_HWCAPS_X86_SSE3 | VEX_HWCAPS_X86_LZCNT:
1126 return "x86-sse1-sse2-sse3-lzcnt";
1127 default:
1128 return NULL;
1129 }
sewardj5117ce12006-01-27 21:20:15 +00001130}
1131
1132static HChar* show_hwcaps_amd64 ( UInt hwcaps )
1133{
sewardje9d8a262009-07-01 08:06:34 +00001134 /* SSE3 and CX16 are orthogonal and > baseline, although we really
1135 don't expect to come across anything which can do SSE3 but can't
sewardj536fbab2010-07-29 15:39:05 +00001136 do CX16. Still, we can handle that case. LZCNT is similarly
sewardjf350a422012-04-26 14:16:52 +00001137 orthogonal. AVX is technically orthogonal, but just add the
1138 cases we actually come across. (This scheme for printing is
1139 very stupid. We should add strings independently based on
1140 feature bits, but then it would be hard to return a string that
1141 didn't need deallocating by the caller.) */
sewardjc4530ae2012-05-21 10:18:49 +00001142 /* FIXME: show_hwcaps_s390x is a much better way to do this. */
sewardj536fbab2010-07-29 15:39:05 +00001143 switch (hwcaps) {
1144 case 0:
1145 return "amd64-sse2";
1146 case VEX_HWCAPS_AMD64_SSE3:
1147 return "amd64-sse3";
1148 case VEX_HWCAPS_AMD64_CX16:
1149 return "amd64-sse2-cx16";
1150 case VEX_HWCAPS_AMD64_SSE3 | VEX_HWCAPS_AMD64_CX16:
1151 return "amd64-sse3-cx16";
1152 case VEX_HWCAPS_AMD64_SSE3 | VEX_HWCAPS_AMD64_LZCNT:
1153 return "amd64-sse3-lzcnt";
1154 case VEX_HWCAPS_AMD64_CX16 | VEX_HWCAPS_AMD64_LZCNT:
1155 return "amd64-sse2-cx16-lzcnt";
1156 case VEX_HWCAPS_AMD64_SSE3 | VEX_HWCAPS_AMD64_CX16
1157 | VEX_HWCAPS_AMD64_LZCNT:
1158 return "amd64-sse3-cx16-lzcnt";
sewardjf350a422012-04-26 14:16:52 +00001159 case VEX_HWCAPS_AMD64_SSE3 | VEX_HWCAPS_AMD64_CX16
1160 | VEX_HWCAPS_AMD64_AVX:
1161 return "amd64-sse3-cx16-avx";
sewardjb5e17b92012-05-21 16:16:13 +00001162 case VEX_HWCAPS_AMD64_SSE3 | VEX_HWCAPS_AMD64_CX16
1163 | VEX_HWCAPS_AMD64_LZCNT | VEX_HWCAPS_AMD64_AVX:
1164 return "amd64-sse3-cx16-lzcnt-avx";
sewardj536fbab2010-07-29 15:39:05 +00001165 default:
1166 return NULL;
1167 }
sewardj5117ce12006-01-27 21:20:15 +00001168}
1169
1170static HChar* show_hwcaps_ppc32 ( UInt hwcaps )
1171{
1172 /* Monotonic with complications. Basically V > F > baseline,
1173 but once you have F then you can have FX or GX too. */
1174 const UInt F = VEX_HWCAPS_PPC32_F;
1175 const UInt V = VEX_HWCAPS_PPC32_V;
1176 const UInt FX = VEX_HWCAPS_PPC32_FX;
1177 const UInt GX = VEX_HWCAPS_PPC32_GX;
sewardj66d5ef22011-04-15 11:55:00 +00001178 const UInt VX = VEX_HWCAPS_PPC32_VX;
sewardjc66d6fa2012-04-02 21:24:12 +00001179 const UInt DFP = VEX_HWCAPS_PPC32_DFP;
sewardj5117ce12006-01-27 21:20:15 +00001180 UInt c = hwcaps;
1181 if (c == 0) return "ppc32-int";
1182 if (c == F) return "ppc32-int-flt";
1183 if (c == (F|FX)) return "ppc32-int-flt-FX";
1184 if (c == (F|GX)) return "ppc32-int-flt-GX";
1185 if (c == (F|FX|GX)) return "ppc32-int-flt-FX-GX";
1186 if (c == (F|V)) return "ppc32-int-flt-vmx";
1187 if (c == (F|V|FX)) return "ppc32-int-flt-vmx-FX";
1188 if (c == (F|V|GX)) return "ppc32-int-flt-vmx-GX";
1189 if (c == (F|V|FX|GX)) return "ppc32-int-flt-vmx-FX-GX";
sewardjc66d6fa2012-04-02 21:24:12 +00001190 if (c == (F|V|FX|GX|DFP)) return "ppc32-int-flt-vmx-FX-GX-DFP";
1191 if (c == (F|V|FX|GX|VX|DFP)) return "ppc32-int-flt-vmx-FX-GX-VX-DFP";
sewardj5117ce12006-01-27 21:20:15 +00001192 return NULL;
1193}
1194
1195static HChar* show_hwcaps_ppc64 ( UInt hwcaps )
1196{
1197 /* Monotonic with complications. Basically V > baseline(==F),
1198 but once you have F then you can have FX or GX too. */
sewardj3fd39672006-01-27 22:05:55 +00001199 const UInt V = VEX_HWCAPS_PPC64_V;
1200 const UInt FX = VEX_HWCAPS_PPC64_FX;
1201 const UInt GX = VEX_HWCAPS_PPC64_GX;
sewardj66d5ef22011-04-15 11:55:00 +00001202 const UInt VX = VEX_HWCAPS_PPC64_VX;
sewardjc66d6fa2012-04-02 21:24:12 +00001203 const UInt DFP = VEX_HWCAPS_PPC64_DFP;
sewardj5117ce12006-01-27 21:20:15 +00001204 UInt c = hwcaps;
1205 if (c == 0) return "ppc64-int-flt";
1206 if (c == FX) return "ppc64-int-flt-FX";
1207 if (c == GX) return "ppc64-int-flt-GX";
1208 if (c == (FX|GX)) return "ppc64-int-flt-FX-GX";
1209 if (c == V) return "ppc64-int-flt-vmx";
1210 if (c == (V|FX)) return "ppc64-int-flt-vmx-FX";
1211 if (c == (V|GX)) return "ppc64-int-flt-vmx-GX";
1212 if (c == (V|FX|GX)) return "ppc64-int-flt-vmx-FX-GX";
sewardjc66d6fa2012-04-02 21:24:12 +00001213 if (c == (V|FX|GX|DFP)) return "ppc64-int-flt-vmx-FX-GX-DFP";
1214 if (c == (V|FX|GX|VX|DFP)) return "ppc64-int-flt-vmx-FX-GX-VX-DFP";
sewardj5117ce12006-01-27 21:20:15 +00001215 return NULL;
1216}
1217
1218static HChar* show_hwcaps_arm ( UInt hwcaps )
1219{
sewardjec0d9a02010-08-22 12:54:56 +00001220 Bool N = ((hwcaps & VEX_HWCAPS_ARM_NEON) != 0);
1221 Bool vfp = ((hwcaps & (VEX_HWCAPS_ARM_VFP |
1222 VEX_HWCAPS_ARM_VFP2 | VEX_HWCAPS_ARM_VFP3)) != 0);
1223 switch (VEX_ARM_ARCHLEVEL(hwcaps)) {
1224 case 5:
1225 if (N)
1226 return NULL;
1227 if (vfp)
1228 return "ARMv5-vfp";
1229 else
1230 return "ARMv5";
1231 return NULL;
1232 case 6:
1233 if (N)
1234 return NULL;
1235 if (vfp)
1236 return "ARMv6-vfp";
1237 else
1238 return "ARMv6";
1239 return NULL;
1240 case 7:
1241 if (vfp) {
1242 if (N)
1243 return "ARMv7-vfp-neon";
1244 else
1245 return "ARMv7-vfp";
1246 } else {
1247 if (N)
1248 return "ARMv7-neon";
1249 else
1250 return "ARMv7";
1251 }
1252 default:
1253 return NULL;
1254 }
sewardj5117ce12006-01-27 21:20:15 +00001255 return NULL;
1256}
1257
sewardj2019a972011-03-07 16:04:07 +00001258static HChar* show_hwcaps_s390x ( UInt hwcaps )
1259{
sewardjd07b8562011-04-27 11:58:22 +00001260 static const HChar prefix[] = "s390x";
1261 static const HChar facilities[][6] = {
1262 { "ldisp" },
1263 { "eimm" },
1264 { "gie" },
1265 { "dfp" },
1266 { "fgx" },
florian90ece042012-04-21 15:41:51 +00001267 { "stfle" },
1268 { "etf2" },
florian79bee4b2012-05-03 01:30:48 +00001269 { "etf3" },
floriana4c36692012-08-26 04:22:33 +00001270 { "stckf" },
florian60b665b2012-08-30 20:28:00 +00001271 { "fpext" },
sewardjd07b8562011-04-27 11:58:22 +00001272 };
1273 static HChar buf[sizeof facilities + sizeof prefix + 1];
1274 static HChar *p;
1275
1276 if (buf[0] != '\0') return buf; /* already constructed */
sewardj2019a972011-03-07 16:04:07 +00001277
sewardj652b56a2011-04-13 15:38:17 +00001278 hwcaps = VEX_HWCAPS_S390X(hwcaps);
1279
sewardjd07b8562011-04-27 11:58:22 +00001280 p = buf + vex_sprintf(buf, "%s", prefix);
1281 if (hwcaps & VEX_HWCAPS_S390X_LDISP)
1282 p = p + vex_sprintf(p, "-%s", facilities[0]);
1283 if (hwcaps & VEX_HWCAPS_S390X_EIMM)
1284 p = p + vex_sprintf(p, "-%s", facilities[1]);
1285 if (hwcaps & VEX_HWCAPS_S390X_GIE)
1286 p = p + vex_sprintf(p, "-%s", facilities[2]);
1287 if (hwcaps & VEX_HWCAPS_S390X_DFP)
1288 p = p + vex_sprintf(p, "-%s", facilities[3]);
1289 if (hwcaps & VEX_HWCAPS_S390X_FGX)
1290 p = p + vex_sprintf(p, "-%s", facilities[4]);
florian90ece042012-04-21 15:41:51 +00001291 if (hwcaps & VEX_HWCAPS_S390X_STFLE)
1292 p = p + vex_sprintf(p, "-%s", facilities[5]);
1293 if (hwcaps & VEX_HWCAPS_S390X_ETF2)
1294 p = p + vex_sprintf(p, "-%s", facilities[6]);
florian79bee4b2012-05-03 01:30:48 +00001295 if (hwcaps & VEX_HWCAPS_S390X_ETF3)
1296 p = p + vex_sprintf(p, "-%s", facilities[7]);
floriana4c36692012-08-26 04:22:33 +00001297 if (hwcaps & VEX_HWCAPS_S390X_STCKF)
1298 p = p + vex_sprintf(p, "-%s", facilities[8]);
florian60b665b2012-08-30 20:28:00 +00001299 if (hwcaps & VEX_HWCAPS_S390X_FPEXT)
1300 p = p + vex_sprintf(p, "-%s", facilities[9]);
sewardj2019a972011-03-07 16:04:07 +00001301
sewardjd07b8562011-04-27 11:58:22 +00001302 /* If there are no facilities, add "zarch" */
1303 if (hwcaps == 0)
1304 vex_sprintf(p, "-%s", "zarch");
1305
1306 return buf;
sewardj2019a972011-03-07 16:04:07 +00001307}
1308
sewardjd0e5fe72012-06-07 08:51:02 +00001309static HChar* show_hwcaps_mips32 ( UInt hwcaps )
1310{
1311 if (hwcaps == 0x00010000) return "MIPS-baseline";
1312 if (hwcaps == 0x00020000) return "Broadcom-baseline";
1313 return NULL;
1314}
1315
sewardj5117ce12006-01-27 21:20:15 +00001316/* ---- */
1317static HChar* show_hwcaps ( VexArch arch, UInt hwcaps )
1318{
1319 switch (arch) {
sewardjd0e5fe72012-06-07 08:51:02 +00001320 case VexArchX86: return show_hwcaps_x86(hwcaps);
1321 case VexArchAMD64: return show_hwcaps_amd64(hwcaps);
1322 case VexArchPPC32: return show_hwcaps_ppc32(hwcaps);
1323 case VexArchPPC64: return show_hwcaps_ppc64(hwcaps);
1324 case VexArchARM: return show_hwcaps_arm(hwcaps);
1325 case VexArchS390X: return show_hwcaps_s390x(hwcaps);
1326 case VexArchMIPS32: return show_hwcaps_mips32(hwcaps);
sewardj5117ce12006-01-27 21:20:15 +00001327 default: return NULL;
1328 }
1329}
1330
1331static Bool are_valid_hwcaps ( VexArch arch, UInt hwcaps )
1332{
1333 return show_hwcaps(arch,hwcaps) != NULL;
1334}
1335
1336
sewardj35421a32004-07-05 13:12:34 +00001337/*---------------------------------------------------------------*/
sewardjcef7d3e2009-07-02 12:21:59 +00001338/*--- end main_main.c ---*/
sewardj35421a32004-07-05 13:12:34 +00001339/*---------------------------------------------------------------*/