blob: 35ae1008899c2802509a739355964d961944f317 [file] [log] [blame]
Gadi Haber323f2e12017-10-24 20:19:47 +00001//=- X86SchedBroadwell.td - X86 Broadwell Scheduling ---------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Broadwell to support instruction
11// scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
Clement Courbet0f1da8f2018-05-02 13:54:38 +000014
Gadi Haber323f2e12017-10-24 20:19:47 +000015def BroadwellModel : SchedMachineModel {
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000016 // All x86 instructions are modeled as a single micro-op, and BW can decode 4
Gadi Haber323f2e12017-10-24 20:19:47 +000017 // instructions per cycle.
18 let IssueWidth = 4;
19 let MicroOpBufferSize = 192; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 16;
22
23 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
Simon Pilgrim68f9acc2017-12-12 16:12:53 +000025
Simon Pilgrimc21deec2018-03-24 19:37:28 +000026 // This flag is set to allow the scheduler to assign a default model to
Simon Pilgrim68f9acc2017-12-12 16:12:53 +000027 // unrecognized opcodes.
28 let CompleteModel = 0;
Gadi Haber323f2e12017-10-24 20:19:47 +000029}
30
31let SchedModel = BroadwellModel in {
32
33// Broadwell can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def BWPort0 : ProcResource<1>;
42def BWPort1 : ProcResource<1>;
43def BWPort2 : ProcResource<1>;
44def BWPort3 : ProcResource<1>;
45def BWPort4 : ProcResource<1>;
46def BWPort5 : ProcResource<1>;
47def BWPort6 : ProcResource<1>;
48def BWPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def BWPort01 : ProcResGroup<[BWPort0, BWPort1]>;
52def BWPort23 : ProcResGroup<[BWPort2, BWPort3]>;
53def BWPort237 : ProcResGroup<[BWPort2, BWPort3, BWPort7]>;
54def BWPort04 : ProcResGroup<[BWPort0, BWPort4]>;
55def BWPort05 : ProcResGroup<[BWPort0, BWPort5]>;
56def BWPort06 : ProcResGroup<[BWPort0, BWPort6]>;
57def BWPort15 : ProcResGroup<[BWPort1, BWPort5]>;
58def BWPort16 : ProcResGroup<[BWPort1, BWPort6]>;
59def BWPort56 : ProcResGroup<[BWPort5, BWPort6]>;
60def BWPort015 : ProcResGroup<[BWPort0, BWPort1, BWPort5]>;
61def BWPort056 : ProcResGroup<[BWPort0, BWPort5, BWPort6]>;
62def BWPort0156: ProcResGroup<[BWPort0, BWPort1, BWPort5, BWPort6]>;
63
64// 60 Entry Unified Scheduler
65def BWPortAny : ProcResGroup<[BWPort0, BWPort1, BWPort2, BWPort3, BWPort4,
66 BWPort5, BWPort6, BWPort7]> {
67 let BufferSize=60;
68}
69
Simon Pilgrim30c38c32018-03-19 14:46:07 +000070// Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000071def BWDivider : ProcResource<1>;
72// FP division and sqrt on port 0.
73def BWFPDivider : ProcResource<1>;
Simon Pilgrim30c38c32018-03-19 14:46:07 +000074
Gadi Haber323f2e12017-10-24 20:19:47 +000075// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
76// cycles after the memory operand.
77def : ReadAdvance<ReadAfterLd, 5>;
78
79// Many SchedWrites are defined in pairs with and without a folded load.
80// Instructions with folded loads are usually micro-fused, so they only appear
81// as two micro-ops when queued in the reservation station.
82// This multiclass defines the resource usage for variants with and without
83// folded loads.
84multiclass BWWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000085 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000086 int Lat, list<int> Res = [1], int UOps = 1,
87 int LoadLat = 5> {
Gadi Haber323f2e12017-10-24 20:19:47 +000088 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000089 def : WriteRes<SchedRW, ExePorts> {
90 let Latency = Lat;
91 let ResourceCycles = Res;
92 let NumMicroOps = UOps;
93 }
Gadi Haber323f2e12017-10-24 20:19:47 +000094
Simon Pilgrime3547af2018-03-25 10:21:19 +000095 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
96 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000097 def : WriteRes<SchedRW.Folded, !listconcat([BWPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000098 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000099 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +0000100 let NumMicroOps = !add(UOps, 1);
Gadi Haber323f2e12017-10-24 20:19:47 +0000101 }
102}
103
Craig Topperf131b602018-04-06 16:16:46 +0000104// A folded store needs a cycle on port 4 for the store data, and an extra port
105// 2/3/7 cycle to recompute the address.
106def : WriteRes<WriteRMW, [BWPort237,BWPort4]>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000107
108// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000109defm : BWWriteResPair<WriteALU, [BWPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000110defm : BWWriteResPair<WriteADC, [BWPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000111defm : BWWriteResPair<WriteIMul, [BWPort1], 3>; // Integer multiplication.
112defm : BWWriteResPair<WriteIMul64, [BWPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000113
114defm : BWWriteResPair<WriteDiv8, [BWPort0, BWDivider], 25, [1, 10]>;
115defm : BWWriteResPair<WriteDiv16, [BWPort0, BWDivider], 25, [1, 10]>;
116defm : BWWriteResPair<WriteDiv32, [BWPort0, BWDivider], 25, [1, 10]>;
117defm : BWWriteResPair<WriteDiv64, [BWPort0, BWDivider], 25, [1, 10]>;
118defm : BWWriteResPair<WriteIDiv8, [BWPort0, BWDivider], 25, [1, 10]>;
119defm : BWWriteResPair<WriteIDiv16, [BWPort0, BWDivider], 25, [1, 10]>;
120defm : BWWriteResPair<WriteIDiv32, [BWPort0, BWDivider], 25, [1, 10]>;
121defm : BWWriteResPair<WriteIDiv64, [BWPort0, BWDivider], 25, [1, 10]>;
122
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000123defm : BWWriteResPair<WriteCRC32, [BWPort1], 3>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000124def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber323f2e12017-10-24 20:19:47 +0000125
126def : WriteRes<WriteLEA, [BWPort15]>; // LEA instructions can't fold loads.
127
Craig Topperb7baa352018-04-08 17:53:18 +0000128defm : BWWriteResPair<WriteCMOV, [BWPort06], 1>; // Conditional move.
Simon Pilgrim2782a192018-05-17 16:47:30 +0000129defm : BWWriteResPair<WriteCMOV2, [BWPort06,BWPort0156], 2, [1,1], 2>; // // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000130defm : X86WriteRes<WriteFCMOV, [BWPort1], 3, [1], 1>; // x87 conditional move.
131
Craig Topperb7baa352018-04-08 17:53:18 +0000132def : WriteRes<WriteSETCC, [BWPort06]>; // Setcc.
133def : WriteRes<WriteSETCCStore, [BWPort06,BWPort4,BWPort237]> {
134 let Latency = 2;
135 let NumMicroOps = 3;
136}
137
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000138// Bit counts.
139defm : BWWriteResPair<WriteBitScan, [BWPort1], 3>;
140defm : BWWriteResPair<WriteLZCNT, [BWPort1], 3>;
141defm : BWWriteResPair<WriteTZCNT, [BWPort1], 3>;
142defm : BWWriteResPair<WritePOPCNT, [BWPort1], 3>;
143
Gadi Haber323f2e12017-10-24 20:19:47 +0000144// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000145defm : BWWriteResPair<WriteShift, [BWPort06], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000146
Craig Topper89310f52018-03-29 20:41:39 +0000147// BMI1 BEXTR, BMI2 BZHI
148defm : BWWriteResPair<WriteBEXTR, [BWPort06,BWPort15], 2, [1,1], 2>;
149defm : BWWriteResPair<WriteBZHI, [BWPort15], 1>;
150
Gadi Haber323f2e12017-10-24 20:19:47 +0000151// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000152defm : X86WriteRes<WriteLoad, [BWPort23], 5, [1], 1>;
153defm : X86WriteRes<WriteStore, [BWPort237, BWPort4], 1, [1,1], 1>;
154defm : X86WriteRes<WriteStoreNT, [BWPort237, BWPort4], 1, [1,1], 2>;
155defm : X86WriteRes<WriteMove, [BWPort0156], 1, [1,1], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000156
157// Idioms that clear a register, like xorps %xmm0, %xmm0.
158// These can often bypass execution ports completely.
159def : WriteRes<WriteZero, []>;
160
Sanjoy Das1074eb22017-12-12 19:11:31 +0000161// Treat misc copies as a move.
162def : InstRW<[WriteMove], (instrs COPY)>;
163
Gadi Haber323f2e12017-10-24 20:19:47 +0000164// Branches don't produce values, so they have no latency, but they still
165// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000166defm : BWWriteResPair<WriteJump, [BWPort06], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000167
168// Floating point. This covers both scalar and vector operations.
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000169defm : X86WriteRes<WriteFLoad, [BWPort23], 5, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000170defm : X86WriteRes<WriteFLoadX, [BWPort23], 5, [1], 1>;
171defm : X86WriteRes<WriteFLoadY, [BWPort23], 6, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000172defm : X86WriteRes<WriteFMaskedLoad, [BWPort23,BWPort5], 7, [1,2], 3>;
173defm : X86WriteRes<WriteFMaskedLoadY, [BWPort23,BWPort5], 8, [1,2], 3>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000174defm : X86WriteRes<WriteFStore, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000175defm : X86WriteRes<WriteFStoreX, [BWPort237,BWPort4], 1, [1,1], 2>;
176defm : X86WriteRes<WriteFStoreY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000177defm : X86WriteRes<WriteFStoreNT, [BWPort237,BWPort4], 1, [1,1], 2>;
178defm : X86WriteRes<WriteFStoreNTX, [BWPort237,BWPort4], 1, [1,1], 2>;
179defm : X86WriteRes<WriteFStoreNTY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000180defm : X86WriteRes<WriteFMaskedStore, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
181defm : X86WriteRes<WriteFMaskedStoreY, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
182defm : X86WriteRes<WriteFMove, [BWPort5], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000183defm : X86WriteRes<WriteFMoveX, [BWPort5], 1, [1], 1>;
184defm : X86WriteRes<WriteFMoveY, [BWPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000185
Simon Pilgrim1233e122018-05-07 20:52:53 +0000186defm : BWWriteResPair<WriteFAdd, [BWPort1], 3, [1], 1, 5>; // Floating point add/sub.
187defm : BWWriteResPair<WriteFAddX, [BWPort1], 3, [1], 1, 5>; // Floating point add/sub (XMM).
188defm : BWWriteResPair<WriteFAddY, [BWPort1], 3, [1], 1, 6>; // Floating point add/sub (YMM/ZMM).
189defm : BWWriteResPair<WriteFAdd64, [BWPort1], 3, [1], 1, 5>; // Floating point double add/sub.
190defm : BWWriteResPair<WriteFAdd64X, [BWPort1], 3, [1], 1, 5>; // Floating point double add/sub (XMM).
191defm : BWWriteResPair<WriteFAdd64Y, [BWPort1], 3, [1], 1, 6>; // Floating point double add/sub (YMM/ZMM).
192
193defm : BWWriteResPair<WriteFCmp, [BWPort1], 3, [1], 1, 5>; // Floating point compare.
194defm : BWWriteResPair<WriteFCmpX, [BWPort1], 3, [1], 1, 5>; // Floating point compare (XMM).
195defm : BWWriteResPair<WriteFCmpY, [BWPort1], 3, [1], 1, 6>; // Floating point compare (YMM/ZMM).
196defm : BWWriteResPair<WriteFCmp64, [BWPort1], 3, [1], 1, 5>; // Floating point double compare.
197defm : BWWriteResPair<WriteFCmp64X, [BWPort1], 3, [1], 1, 5>; // Floating point double compare (XMM).
198defm : BWWriteResPair<WriteFCmp64Y, [BWPort1], 3, [1], 1, 6>; // Floating point double compare (YMM/ZMM).
199
200defm : BWWriteResPair<WriteFCom, [BWPort1], 3>; // Floating point compare to flags.
201
202defm : BWWriteResPair<WriteFMul, [BWPort01], 3, [1], 1, 5>; // Floating point multiplication.
203defm : BWWriteResPair<WriteFMulX, [BWPort01], 3, [1], 1, 5>; // Floating point multiplication (XMM).
204defm : BWWriteResPair<WriteFMulY, [BWPort01], 3, [1], 1, 6>; // Floating point multiplication (YMM/ZMM).
205defm : BWWriteResPair<WriteFMul64, [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication.
206defm : BWWriteResPair<WriteFMul64X, [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication (XMM).
207defm : BWWriteResPair<WriteFMul64Y, [BWPort01], 3, [1], 1, 6>; // Floating point double multiplication (YMM/ZMM).
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000208
209//defm : BWWriteResPair<WriteFDiv, [BWPort0,BWFPDivider], 11, [1,3], 1, 5>; // Floating point division.
210defm : BWWriteResPair<WriteFDivX, [BWPort0,BWFPDivider], 11, [1,5], 1, 5>; // Floating point division (XMM).
211defm : BWWriteResPair<WriteFDivY, [BWPort0,BWPort015,BWFPDivider], 17, [2,1,10], 3, 6>; // Floating point division (YMM).
212defm : BWWriteResPair<WriteFDivZ, [BWPort0,BWPort015,BWFPDivider], 17, [2,1,10], 3, 6>; // Floating point division (ZMM).
213//defm : BWWriteResPair<WriteFDiv64, [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division.
214defm : BWWriteResPair<WriteFDiv64X, [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division (XMM).
215defm : BWWriteResPair<WriteFDiv64Y, [BWPort0,BWPort015,BWFPDivider], 23, [2,1,16], 3, 6>; // Floating point division (YMM).
216defm : BWWriteResPair<WriteFDiv64Z, [BWPort0,BWPort015,BWFPDivider], 23, [2,1,16], 3, 6>; // Floating point division (ZMM).
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000217
218defm : X86WriteRes<WriteFSqrt, [BWPort0,BWFPDivider], 11, [1,4], 1>; // Floating point square root.
219defm : X86WriteRes<WriteFSqrtLd, [BWPort0,BWPort23,BWFPDivider], 16, [1,1,7], 2>;
220defm : BWWriteResPair<WriteFSqrtX, [BWPort0,BWFPDivider], 11, [1,7], 1, 5>; // Floating point square root (XMM).
221defm : BWWriteResPair<WriteFSqrtY, [BWPort0,BWPort015,BWFPDivider], 21, [2,1,14], 3, 6>; // Floating point square root (YMM).
222defm : BWWriteResPair<WriteFSqrtZ, [BWPort0,BWPort015,BWFPDivider], 21, [2,1,14], 3, 6>; // Floating point square root (ZMM).
223defm : X86WriteRes<WriteFSqrt64, [BWPort0,BWFPDivider], 16, [1,8], 1>; // Floating point double square root.
224defm : X86WriteRes<WriteFSqrt64Ld, [BWPort0,BWPort23,BWFPDivider], 21, [1,1,14], 2>;
225defm : BWWriteResPair<WriteFSqrt64X, [BWPort0,BWFPDivider], 16, [1,14],1, 5>; // Floating point double square root (XMM).
226defm : BWWriteResPair<WriteFSqrt64Y, [BWPort0,BWPort015,BWFPDivider], 29, [2,1,28], 3, 6>; // Floating point double square root (YMM).
227defm : BWWriteResPair<WriteFSqrt64Z, [BWPort0,BWPort015,BWFPDivider], 29, [2,1,28], 3, 6>; // Floating point double square root (ZMM).
228defm : BWWriteResPair<WriteFSqrt80, [BWPort0,BWFPDivider], 23, [1,9]>; // Floating point long double square root.
229
Simon Pilgrimc7088682018-05-01 18:06:07 +0000230defm : BWWriteResPair<WriteFRcp, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000231defm : BWWriteResPair<WriteFRcpX, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal estimate (XMM).
232defm : BWWriteResPair<WriteFRcpY, [BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal estimate (YMM/ZMM).
233
Simon Pilgrimc7088682018-05-01 18:06:07 +0000234defm : BWWriteResPair<WriteFRsqrt, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000235defm : BWWriteResPair<WriteFRsqrtX,[BWPort0], 5, [1], 1, 5>; // Floating point reciprocal square root estimate (XMM).
236defm : BWWriteResPair<WriteFRsqrtY,[BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal square root estimate (YMM/ZMM).
237
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000238defm : BWWriteResPair<WriteFMA, [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add.
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000239defm : BWWriteResPair<WriteFMAX, [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add (XMM).
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000240defm : BWWriteResPair<WriteFMAY, [BWPort01], 5, [1], 1, 6>; // Fused Multiply Add (YMM/ZMM).
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000241defm : BWWriteResPair<WriteDPPD, [BWPort0,BWPort1,BWPort5], 9, [1,1,1], 3, 5>; // Floating point double dot product.
242defm : BWWriteResPair<WriteDPPS, [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4, 5>; // Floating point single dot product.
243defm : BWWriteResPair<WriteDPPSY, [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4, 6>; // Floating point single dot product (YMM).
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000244defm : BWWriteResPair<WriteFSign, [BWPort5], 1>; // Floating point fabs/fchs.
245defm : X86WriteRes<WriteFRnd, [BWPort23], 6, [1], 1>; // Floating point rounding.
246defm : X86WriteRes<WriteFRndY, [BWPort23], 6, [1], 1>; // Floating point rounding (YMM/ZMM).
247defm : X86WriteRes<WriteFRndLd, [BWPort1,BWPort23], 11, [2,1], 3>;
248defm : X86WriteRes<WriteFRndYLd, [BWPort1,BWPort23], 12, [2,1], 3>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000249defm : BWWriteResPair<WriteFLogic, [BWPort5], 1, [1], 1, 5>; // Floating point and/or/xor logicals.
250defm : BWWriteResPair<WriteFLogicY, [BWPort5], 1, [1], 1, 6>; // Floating point and/or/xor logicals (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000251defm : BWWriteResPair<WriteFTest, [BWPort0], 1, [1], 1, 5>; // Floating point TEST instructions.
252defm : BWWriteResPair<WriteFTestY, [BWPort0], 1, [1], 1, 6>; // Floating point TEST instructions (YMM/ZMM).
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000253defm : BWWriteResPair<WriteFShuffle, [BWPort5], 1, [1], 1, 5>; // Floating point vector shuffles.
254defm : BWWriteResPair<WriteFShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector shuffles (YMM/ZMM).
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000255defm : BWWriteResPair<WriteFVarShuffle, [BWPort5], 1, [1], 1, 5>; // Floating point vector variable shuffles.
256defm : BWWriteResPair<WriteFVarShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector variable shuffles.
257defm : BWWriteResPair<WriteFBlend, [BWPort015], 1, [1], 1, 5>; // Floating point vector blends.
258defm : BWWriteResPair<WriteFBlendY, [BWPort015], 1, [1], 1, 6>; // Floating point vector blends.
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000259defm : BWWriteResPair<WriteFVarBlend, [BWPort5], 2, [2], 2, 5>; // Fp vector variable blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000260defm : BWWriteResPair<WriteFVarBlendY, [BWPort5], 2, [2], 2, 6>; // Fp vector variable blends.
Gadi Haber323f2e12017-10-24 20:19:47 +0000261
262// FMA Scheduling helper class.
263// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
264
265// Vector integer operations.
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000266defm : X86WriteRes<WriteVecLoad, [BWPort23], 5, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000267defm : X86WriteRes<WriteVecLoadX, [BWPort23], 5, [1], 1>;
268defm : X86WriteRes<WriteVecLoadY, [BWPort23], 6, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000269defm : X86WriteRes<WriteVecLoadNT, [BWPort23], 5, [1], 1>;
270defm : X86WriteRes<WriteVecLoadNTY, [BWPort23], 6, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000271defm : X86WriteRes<WriteVecMaskedLoad, [BWPort23,BWPort5], 7, [1,2], 3>;
272defm : X86WriteRes<WriteVecMaskedLoadY, [BWPort23,BWPort5], 8, [1,2], 3>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000273defm : X86WriteRes<WriteVecStore, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000274defm : X86WriteRes<WriteVecStoreX, [BWPort237,BWPort4], 1, [1,1], 2>;
275defm : X86WriteRes<WriteVecStoreY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000276defm : X86WriteRes<WriteVecStoreNT, [BWPort237,BWPort4], 1, [1,1], 2>;
277defm : X86WriteRes<WriteVecStoreNTY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000278defm : X86WriteRes<WriteVecMaskedStore, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
279defm : X86WriteRes<WriteVecMaskedStoreY, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
280defm : X86WriteRes<WriteVecMove, [BWPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000281defm : X86WriteRes<WriteVecMoveX, [BWPort015], 1, [1], 1>;
282defm : X86WriteRes<WriteVecMoveY, [BWPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000283defm : X86WriteRes<WriteVecMoveToGpr, [BWPort0], 1, [1], 1>;
284defm : X86WriteRes<WriteVecMoveFromGpr, [BWPort5], 1, [1], 1>;
285
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000286defm : X86WriteRes<WriteEMMS, [BWPort01,BWPort15,BWPort015,BWPort0156], 31, [8,1,21,1], 31>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000287
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000288defm : BWWriteResPair<WriteVecALU, [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000289defm : BWWriteResPair<WriteVecALUX, [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000290defm : BWWriteResPair<WriteVecALUY, [BWPort15], 1, [1], 1, 6>; // Vector integer ALU op, no logicals (YMM/ZMM).
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000291defm : BWWriteResPair<WriteVecLogic, [BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000292defm : BWWriteResPair<WriteVecLogicX,[BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000293defm : BWWriteResPair<WriteVecLogicY,[BWPort015], 1, [1], 1, 6>; // Vector integer and/or/xor (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000294defm : BWWriteResPair<WriteVecTest, [BWPort0,BWPort5], 2, [1,1], 2, 5>; // Vector integer TEST instructions.
295defm : BWWriteResPair<WriteVecTestY, [BWPort0,BWPort5], 4, [1,1], 2, 6>; // Vector integer TEST instructions (YMM/ZMM).
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000296defm : BWWriteResPair<WriteVecIMul, [BWPort0], 5, [1], 1, 5>; // Vector integer multiply.
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000297defm : BWWriteResPair<WriteVecIMulX, [BWPort0], 5, [1], 1, 5>; // Vector integer multiply.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000298defm : BWWriteResPair<WriteVecIMulY, [BWPort0], 5, [1], 1, 6>; // Vector integer multiply.
299defm : BWWriteResPair<WritePMULLD, [BWPort0], 10, [2], 2, 5>; // Vector PMULLD.
300defm : BWWriteResPair<WritePMULLDY, [BWPort0], 10, [2], 2, 6>; // Vector PMULLD (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000301defm : BWWriteResPair<WriteShuffle, [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000302defm : BWWriteResPair<WriteShuffleX, [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000303defm : BWWriteResPair<WriteShuffleY, [BWPort5], 1, [1], 1, 6>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000304defm : BWWriteResPair<WriteVarShuffle, [BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000305defm : BWWriteResPair<WriteVarShuffleX,[BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000306defm : BWWriteResPair<WriteVarShuffleY,[BWPort5], 1, [1], 1, 6>; // Vector variable shuffles (YMM/ZMM).
307defm : BWWriteResPair<WriteBlend, [BWPort5], 1, [1], 1, 5>; // Vector blends.
308defm : BWWriteResPair<WriteBlendY, [BWPort5], 1, [1], 1, 6>; // Vector blends (YMM/ZMM).
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000309defm : BWWriteResPair<WriteVarBlend, [BWPort5], 2, [2], 2, 5>; // Vector variable blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000310defm : BWWriteResPair<WriteVarBlendY, [BWPort5], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM).
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000311defm : BWWriteResPair<WriteMPSAD, [BWPort0, BWPort5], 7, [1, 2], 3, 5>; // Vector MPSAD.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000312defm : BWWriteResPair<WriteMPSADY, [BWPort0, BWPort5], 7, [1, 2], 3, 6>; // Vector MPSAD.
313defm : BWWriteResPair<WritePSADBW, [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000314defm : BWWriteResPair<WritePSADBWX, [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000315defm : BWWriteResPair<WritePSADBWY, [BWPort0], 5, [1], 1, 6>; // Vector PSADBW (YMM/ZMM).
316defm : BWWriteResPair<WritePHMINPOS, [BWPort0], 5>; // Vector PHMINPOS.
Gadi Haber323f2e12017-10-24 20:19:47 +0000317
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000318// Vector integer shifts.
319defm : BWWriteResPair<WriteVecShift, [BWPort0], 1, [1], 1, 5>;
320defm : BWWriteResPair<WriteVecShiftX, [BWPort0,BWPort5], 2, [1,1], 2, 5>;
321defm : X86WriteRes<WriteVecShiftY, [BWPort0,BWPort5], 4, [1,1], 2>;
322defm : X86WriteRes<WriteVecShiftYLd, [BWPort0,BWPort23], 7, [1,1], 2>;
323
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000324defm : BWWriteResPair<WriteVecShiftImm, [BWPort0], 1, [1], 1, 5>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000325defm : BWWriteResPair<WriteVecShiftImmX, [BWPort0], 1, [1], 1, 5>; // Vector integer immediate shifts (XMM).
326defm : BWWriteResPair<WriteVecShiftImmY, [BWPort0], 1, [1], 1, 6>; // Vector integer immediate shifts (YMM/ZMM).
327defm : BWWriteResPair<WriteVarVecShift, [BWPort0, BWPort5], 3, [2,1], 3, 5>; // Variable vector shifts.
328defm : BWWriteResPair<WriteVarVecShiftY, [BWPort0, BWPort5], 3, [2,1], 3, 6>; // Variable vector shifts (YMM/ZMM).
329
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000330// Vector insert/extract operations.
331def : WriteRes<WriteVecInsert, [BWPort5]> {
332 let Latency = 2;
333 let NumMicroOps = 2;
334 let ResourceCycles = [2];
335}
336def : WriteRes<WriteVecInsertLd, [BWPort5,BWPort23]> {
337 let Latency = 6;
338 let NumMicroOps = 2;
339}
340
341def : WriteRes<WriteVecExtract, [BWPort0,BWPort5]> {
342 let Latency = 2;
343 let NumMicroOps = 2;
344}
345def : WriteRes<WriteVecExtractSt, [BWPort4,BWPort5,BWPort237]> {
346 let Latency = 2;
347 let NumMicroOps = 3;
348}
349
Gadi Haber323f2e12017-10-24 20:19:47 +0000350// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000351defm : BWWriteResPair<WriteCvtSS2I, [BWPort1], 3>;
352defm : BWWriteResPair<WriteCvtPS2I, [BWPort1], 3>;
353defm : BWWriteResPair<WriteCvtPS2IY, [BWPort1], 3>;
354defm : BWWriteResPair<WriteCvtSD2I, [BWPort1], 3>;
355defm : BWWriteResPair<WriteCvtPD2I, [BWPort1], 3>;
356defm : BWWriteResPair<WriteCvtPD2IY, [BWPort1], 3>;
357
358defm : BWWriteResPair<WriteCvtI2SS, [BWPort1], 4>;
359defm : BWWriteResPair<WriteCvtI2PS, [BWPort1], 4>;
360defm : BWWriteResPair<WriteCvtI2PSY, [BWPort1], 4>;
361defm : BWWriteResPair<WriteCvtI2SD, [BWPort1], 4>;
362defm : BWWriteResPair<WriteCvtI2PD, [BWPort1], 4>;
363defm : BWWriteResPair<WriteCvtI2PDY, [BWPort1], 4>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000364
365defm : BWWriteResPair<WriteCvtSS2SD, [BWPort1], 3>;
366defm : BWWriteResPair<WriteCvtPS2PD, [BWPort1], 3>;
367defm : BWWriteResPair<WriteCvtPS2PDY, [BWPort1], 3>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000368defm : BWWriteResPair<WriteCvtSD2SS, [BWPort1], 3>;
369defm : BWWriteResPair<WriteCvtPD2PS, [BWPort1], 3>;
370defm : BWWriteResPair<WriteCvtPD2PSY, [BWPort1], 3>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000371
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000372defm : X86WriteRes<WriteCvtPH2PS, [BWPort0,BWPort5], 2, [1,1], 2>;
373defm : X86WriteRes<WriteCvtPH2PSY, [BWPort0,BWPort5], 2, [1,1], 2>;
374defm : X86WriteRes<WriteCvtPH2PSLd, [BWPort0,BWPort23], 6, [1,1], 2>;
375defm : X86WriteRes<WriteCvtPH2PSYLd, [BWPort0,BWPort23], 6, [1,1], 2>;
376
377defm : X86WriteRes<WriteCvtPS2PH, [BWPort1,BWPort5], 4, [1,1], 2>;
378defm : X86WriteRes<WriteCvtPS2PHY, [BWPort1,BWPort5], 6, [1,1], 2>;
379defm : X86WriteRes<WriteCvtPS2PHSt, [BWPort1,BWPort4,BWPort237], 5, [1,1,1], 3>;
380defm : X86WriteRes<WriteCvtPS2PHYSt, [BWPort1,BWPort4,BWPort237], 7, [1,1,1], 3>;
381
Gadi Haber323f2e12017-10-24 20:19:47 +0000382// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000383
Gadi Haber323f2e12017-10-24 20:19:47 +0000384// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber323f2e12017-10-24 20:19:47 +0000385def : WriteRes<WritePCmpIStrM, [BWPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000386 let Latency = 11;
387 let NumMicroOps = 3;
Gadi Haber323f2e12017-10-24 20:19:47 +0000388 let ResourceCycles = [3];
389}
390def : WriteRes<WritePCmpIStrMLd, [BWPort0, BWPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000391 let Latency = 16;
392 let NumMicroOps = 4;
393 let ResourceCycles = [3,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000394}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000395
396// Packed Compare Explicit Length Strings, Return Mask
397def : WriteRes<WritePCmpEStrM, [BWPort0, BWPort5, BWPort015, BWPort0156]> {
398 let Latency = 19;
399 let NumMicroOps = 9;
400 let ResourceCycles = [4,3,1,1];
401}
402def : WriteRes<WritePCmpEStrMLd, [BWPort0, BWPort5, BWPort23, BWPort015, BWPort0156]> {
403 let Latency = 24;
404 let NumMicroOps = 10;
405 let ResourceCycles = [4,3,1,1,1];
406}
407
408// Packed Compare Implicit Length Strings, Return Index
Gadi Haber323f2e12017-10-24 20:19:47 +0000409def : WriteRes<WritePCmpIStrI, [BWPort0]> {
410 let Latency = 11;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000411 let NumMicroOps = 3;
Gadi Haber323f2e12017-10-24 20:19:47 +0000412 let ResourceCycles = [3];
413}
414def : WriteRes<WritePCmpIStrILd, [BWPort0, BWPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000415 let Latency = 16;
416 let NumMicroOps = 4;
417 let ResourceCycles = [3,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000418}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000419
420// Packed Compare Explicit Length Strings, Return Index
421def : WriteRes<WritePCmpEStrI, [BWPort0, BWPort5, BWPort0156]> {
422 let Latency = 18;
423 let NumMicroOps = 8;
424 let ResourceCycles = [4,3,1];
425}
426def : WriteRes<WritePCmpEStrILd, [BWPort0, BWPort5, BWPort23, BWPort0156]> {
427 let Latency = 23;
428 let NumMicroOps = 9;
429 let ResourceCycles = [4,3,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000430}
431
Simon Pilgrima2f26782018-03-27 20:38:54 +0000432// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000433def : WriteRes<WriteFMOVMSK, [BWPort0]> { let Latency = 3; }
434def : WriteRes<WriteVecMOVMSK, [BWPort0]> { let Latency = 3; }
435def : WriteRes<WriteVecMOVMSKY, [BWPort0]> { let Latency = 3; }
436def : WriteRes<WriteMMXMOVMSK, [BWPort0]> { let Latency = 1; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000437
Gadi Haber323f2e12017-10-24 20:19:47 +0000438// AES instructions.
439def : WriteRes<WriteAESDecEnc, [BWPort5]> { // Decryption, encryption.
440 let Latency = 7;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000441 let NumMicroOps = 1;
Gadi Haber323f2e12017-10-24 20:19:47 +0000442 let ResourceCycles = [1];
443}
444def : WriteRes<WriteAESDecEncLd, [BWPort5, BWPort23]> {
Simon Pilgrim7684e052018-03-22 13:18:08 +0000445 let Latency = 12;
446 let NumMicroOps = 2;
447 let ResourceCycles = [1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000448}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000449
Gadi Haber323f2e12017-10-24 20:19:47 +0000450def : WriteRes<WriteAESIMC, [BWPort5]> { // InvMixColumn.
451 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000452 let NumMicroOps = 2;
Gadi Haber323f2e12017-10-24 20:19:47 +0000453 let ResourceCycles = [2];
454}
455def : WriteRes<WriteAESIMCLd, [BWPort5, BWPort23]> {
Simon Pilgrim7684e052018-03-22 13:18:08 +0000456 let Latency = 19;
457 let NumMicroOps = 3;
458 let ResourceCycles = [2,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000459}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000460
461def : WriteRes<WriteAESKeyGen, [BWPort0, BWPort5, BWPort015]> { // Key Generation.
462 let Latency = 29;
463 let NumMicroOps = 11;
464 let ResourceCycles = [2,7,2];
Gadi Haber323f2e12017-10-24 20:19:47 +0000465}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000466def : WriteRes<WriteAESKeyGenLd, [BWPort0, BWPort5, BWPort23, BWPort015]> {
467 let Latency = 33;
468 let NumMicroOps = 11;
469 let ResourceCycles = [2,7,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000470}
471
472// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000473defm : BWWriteResPair<WriteCLMul, [BWPort0], 5>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000474
475// Catch-all for expensive system instructions.
476def : WriteRes<WriteSystem, [BWPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
477
478// AVX2.
Simon Pilgrimca7981a2018-05-09 19:27:48 +0000479defm : BWWriteResPair<WriteFShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector shuffles.
480defm : BWWriteResPair<WriteFVarShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector variable shuffles.
481defm : BWWriteResPair<WriteShuffle256, [BWPort5], 3, [1], 1, 6>; // 256-bit width vector shuffles.
482defm : BWWriteResPair<WriteVarShuffle256, [BWPort5], 3, [1], 1, 6>; // 256-bit width vector variable shuffles.
Gadi Haber323f2e12017-10-24 20:19:47 +0000483
484// Old microcoded instructions that nobody use.
485def : WriteRes<WriteMicrocoded, [BWPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
486
487// Fence instructions.
488def : WriteRes<WriteFence, [BWPort23, BWPort4]>;
489
Craig Topper05242bf2018-04-21 18:07:36 +0000490// Load/store MXCSR.
491def : WriteRes<WriteLDMXCSR, [BWPort0,BWPort23,BWPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
492def : WriteRes<WriteSTMXCSR, [BWPort4,BWPort5,BWPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
493
Gadi Haber323f2e12017-10-24 20:19:47 +0000494// Nop, not very useful expect it provides a model for nops!
495def : WriteRes<WriteNop, []>;
496
497////////////////////////////////////////////////////////////////////////////////
498// Horizontal add/sub instructions.
499////////////////////////////////////////////////////////////////////////////////
Gadi Haber323f2e12017-10-24 20:19:47 +0000500
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000501defm : BWWriteResPair<WriteFHAdd, [BWPort1,BWPort5], 5, [1,2], 3, 5>;
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000502defm : BWWriteResPair<WriteFHAddY, [BWPort1,BWPort5], 5, [1,2], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000503defm : BWWriteResPair<WritePHAdd, [BWPort5,BWPort15], 3, [2,1], 3, 5>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000504defm : BWWriteResPair<WritePHAddX, [BWPort5,BWPort15], 3, [2,1], 3, 5>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000505defm : BWWriteResPair<WritePHAddY, [BWPort5,BWPort15], 3, [2,1], 3, 6>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000506
507// Remaining instrs.
508
509def BWWriteResGroup1 : SchedWriteRes<[BWPort0]> {
510 let Latency = 1;
511 let NumMicroOps = 1;
512 let ResourceCycles = [1];
513}
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000514def: InstRW<[BWWriteResGroup1], (instregex "VPSLLVQ(Y?)rr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000515 "VPSRLVQ(Y?)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000516
517def BWWriteResGroup2 : SchedWriteRes<[BWPort1]> {
518 let Latency = 1;
519 let NumMicroOps = 1;
520 let ResourceCycles = [1];
521}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000522def: InstRW<[BWWriteResGroup2], (instregex "COM(P?)_FST0r",
523 "UCOM_F(P?)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000524
525def BWWriteResGroup3 : SchedWriteRes<[BWPort5]> {
526 let Latency = 1;
527 let NumMicroOps = 1;
528 let ResourceCycles = [1];
529}
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000530def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVQ2DQrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000531
532def BWWriteResGroup4 : SchedWriteRes<[BWPort6]> {
533 let Latency = 1;
534 let NumMicroOps = 1;
535 let ResourceCycles = [1];
536}
537def: InstRW<[BWWriteResGroup4], (instregex "JMP(16|32|64)r")>;
538
539def BWWriteResGroup5 : SchedWriteRes<[BWPort01]> {
540 let Latency = 1;
541 let NumMicroOps = 1;
542 let ResourceCycles = [1];
543}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000544def: InstRW<[BWWriteResGroup5], (instrs FINCSTP, FNOP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000545
546def BWWriteResGroup6 : SchedWriteRes<[BWPort06]> {
547 let Latency = 1;
548 let NumMicroOps = 1;
549 let ResourceCycles = [1];
550}
Craig Topperfbe31322018-04-05 21:56:19 +0000551def: InstRW<[BWWriteResGroup6], (instrs CDQ, CQO)>;
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000552def: InstRW<[BWWriteResGroup6], (instregex "BT(16|32|64)ri8",
Craig Topper5a69a002018-03-21 06:28:42 +0000553 "BT(16|32|64)rr",
554 "BTC(16|32|64)ri8",
555 "BTC(16|32|64)rr",
556 "BTR(16|32|64)ri8",
557 "BTR(16|32|64)rr",
558 "BTS(16|32|64)ri8",
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000559 "BTS(16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000560
561def BWWriteResGroup7 : SchedWriteRes<[BWPort15]> {
562 let Latency = 1;
563 let NumMicroOps = 1;
564 let ResourceCycles = [1];
565}
Craig Topper5a69a002018-03-21 06:28:42 +0000566def: InstRW<[BWWriteResGroup7], (instregex "ANDN(32|64)rr",
567 "BLSI(32|64)rr",
568 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000569 "BLSR(32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000570
571def BWWriteResGroup8 : SchedWriteRes<[BWPort015]> {
572 let Latency = 1;
573 let NumMicroOps = 1;
574 let ResourceCycles = [1];
575}
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000576def: InstRW<[BWWriteResGroup8], (instregex "VPBLENDD(Y?)rri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000577
578def BWWriteResGroup9 : SchedWriteRes<[BWPort0156]> {
579 let Latency = 1;
580 let NumMicroOps = 1;
581 let ResourceCycles = [1];
582}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000583def: InstRW<[BWWriteResGroup9], (instrs LAHF, SAHF)>; // TODO: This doesnt match Agner's data
584def: InstRW<[BWWriteResGroup9], (instregex "NOOP",
Craig Topper5a69a002018-03-21 06:28:42 +0000585 "SGDT64m",
586 "SIDT64m",
Craig Topper5a69a002018-03-21 06:28:42 +0000587 "SMSW16m",
Craig Topper5a69a002018-03-21 06:28:42 +0000588 "STRm",
Craig Topperb5f26592018-04-19 18:00:17 +0000589 "SYSCALL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000590
591def BWWriteResGroup10 : SchedWriteRes<[BWPort4,BWPort237]> {
592 let Latency = 1;
593 let NumMicroOps = 2;
594 let ResourceCycles = [1,1];
595}
Craig Topper5a69a002018-03-21 06:28:42 +0000596def: InstRW<[BWWriteResGroup10], (instregex "FBSTPm",
Simon Pilgrimc4b8d362018-05-18 14:08:01 +0000597 "ST_FP(32|64|80)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000598
Gadi Haber323f2e12017-10-24 20:19:47 +0000599def BWWriteResGroup12 : SchedWriteRes<[BWPort01]> {
600 let Latency = 2;
601 let NumMicroOps = 2;
602 let ResourceCycles = [2];
603}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000604def: InstRW<[BWWriteResGroup12], (instrs FDECSTP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000605
606def BWWriteResGroup13 : SchedWriteRes<[BWPort06]> {
607 let Latency = 2;
608 let NumMicroOps = 2;
609 let ResourceCycles = [2];
610}
Craig Topper5a69a002018-03-21 06:28:42 +0000611def: InstRW<[BWWriteResGroup13], (instregex "ROL(8|16|32|64)r1",
612 "ROL(8|16|32|64)ri",
613 "ROR(8|16|32|64)r1",
614 "ROR(8|16|32|64)ri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000615
616def BWWriteResGroup14 : SchedWriteRes<[BWPort0156]> {
617 let Latency = 2;
618 let NumMicroOps = 2;
619 let ResourceCycles = [2];
620}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000621def: InstRW<[BWWriteResGroup14], (instrs LFENCE,
622 MFENCE,
623 WAIT,
624 XGETBV)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000625
626def BWWriteResGroup15 : SchedWriteRes<[BWPort0,BWPort5]> {
627 let Latency = 2;
628 let NumMicroOps = 2;
629 let ResourceCycles = [1,1];
630}
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000631def: InstRW<[BWWriteResGroup15], (instregex "(V?)CVTPS2PDrr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000632 "(V?)CVTSS2SDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000633
634def BWWriteResGroup16 : SchedWriteRes<[BWPort6,BWPort0156]> {
635 let Latency = 2;
636 let NumMicroOps = 2;
637 let ResourceCycles = [1,1];
638}
639def: InstRW<[BWWriteResGroup16], (instregex "CLFLUSH")>;
640
641def BWWriteResGroup17 : SchedWriteRes<[BWPort01,BWPort015]> {
642 let Latency = 2;
643 let NumMicroOps = 2;
644 let ResourceCycles = [1,1];
645}
646def: InstRW<[BWWriteResGroup17], (instregex "MMX_MOVDQ2Qrr")>;
647
648def BWWriteResGroup18 : SchedWriteRes<[BWPort237,BWPort0156]> {
649 let Latency = 2;
650 let NumMicroOps = 2;
651 let ResourceCycles = [1,1];
652}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000653def: InstRW<[BWWriteResGroup18], (instrs SFENCE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000654
655def BWWriteResGroup19 : SchedWriteRes<[BWPort06,BWPort15]> {
656 let Latency = 2;
657 let NumMicroOps = 2;
658 let ResourceCycles = [1,1];
659}
Craig Topper498875f2018-04-04 17:54:19 +0000660def: InstRW<[BWWriteResGroup19], (instrs BSWAP64r)>;
661
662def BWWriteResGroup19_1 : SchedWriteRes<[BWPort15]> {
663 let Latency = 1;
664 let NumMicroOps = 1;
665 let ResourceCycles = [1];
666}
667def: InstRW<[BWWriteResGroup19_1], (instrs BSWAP32r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000668
669def BWWriteResGroup20 : SchedWriteRes<[BWPort06,BWPort0156]> {
670 let Latency = 2;
671 let NumMicroOps = 2;
672 let ResourceCycles = [1,1];
673}
Craig Topper2d451e72018-03-18 08:38:06 +0000674def: InstRW<[BWWriteResGroup20], (instrs CWD)>;
Craig Topperb4c78732018-03-19 19:00:32 +0000675def: InstRW<[BWWriteResGroup20], (instrs JCXZ, JECXZ, JRCXZ)>;
Craig Topper5a69a002018-03-21 06:28:42 +0000676def: InstRW<[BWWriteResGroup20], (instregex "ADC8i8",
677 "ADC8ri",
Craig Topper5a69a002018-03-21 06:28:42 +0000678 "SBB8i8",
679 "SBB8ri",
680 "SET(A|BE)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000681
Gadi Haber323f2e12017-10-24 20:19:47 +0000682def BWWriteResGroup22 : SchedWriteRes<[BWPort4,BWPort6,BWPort237]> {
683 let Latency = 2;
684 let NumMicroOps = 3;
685 let ResourceCycles = [1,1,1];
686}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000687def: InstRW<[BWWriteResGroup22], (instrs FNSTCW16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000688
Gadi Haber323f2e12017-10-24 20:19:47 +0000689def BWWriteResGroup24 : SchedWriteRes<[BWPort4,BWPort237,BWPort15]> {
690 let Latency = 2;
691 let NumMicroOps = 3;
692 let ResourceCycles = [1,1,1];
693}
694def: InstRW<[BWWriteResGroup24], (instregex "MOVBE(16|32|64)mr")>;
695
696def BWWriteResGroup25 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
697 let Latency = 2;
698 let NumMicroOps = 3;
699 let ResourceCycles = [1,1,1];
700}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000701def: InstRW<[BWWriteResGroup25], (instrs PUSH16r, PUSH32r, PUSH64r,
702 STOSB, STOSL, STOSQ, STOSW)>;
Craig Topper5a69a002018-03-21 06:28:42 +0000703def: InstRW<[BWWriteResGroup25], (instregex "PUSH(16|32|64)rmr",
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000704 "PUSH64i8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000705
Gadi Haber323f2e12017-10-24 20:19:47 +0000706def BWWriteResGroup27 : SchedWriteRes<[BWPort1]> {
707 let Latency = 3;
708 let NumMicroOps = 1;
709 let ResourceCycles = [1];
710}
Simon Pilgrimc0f654f2018-04-21 11:25:02 +0000711def: InstRW<[BWWriteResGroup27], (instregex "MMX_CVTPI2PSirr",
Craig Topper5a69a002018-03-21 06:28:42 +0000712 "PDEP(32|64)rr",
713 "PEXT(32|64)rr",
Craig Topper5a69a002018-03-21 06:28:42 +0000714 "SHLD(16|32|64)rri8",
715 "SHRD(16|32|64)rri8",
Simon Pilgrim920802c2018-04-21 21:16:44 +0000716 "(V?)CVTDQ2PS(Y?)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000717
718def BWWriteResGroup27_16 : SchedWriteRes<[BWPort1, BWPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000719 let Latency = 4;
Gadi Haber323f2e12017-10-24 20:19:47 +0000720 let NumMicroOps = 2;
721 let ResourceCycles = [1,1];
722}
Clement Courbet327fac42018-03-07 08:14:02 +0000723def: InstRW<[BWWriteResGroup27_16], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000724
725def BWWriteResGroup28 : SchedWriteRes<[BWPort5]> {
726 let Latency = 3;
727 let NumMicroOps = 1;
728 let ResourceCycles = [1];
729}
Simon Pilgrim825ead92018-04-21 20:45:12 +0000730def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTBrr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000731 "VPBROADCASTWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000732
Gadi Haber323f2e12017-10-24 20:19:47 +0000733def BWWriteResGroup30 : SchedWriteRes<[BWPort0156]> {
Craig Topperb5f26592018-04-19 18:00:17 +0000734 let Latency = 2;
Gadi Haber323f2e12017-10-24 20:19:47 +0000735 let NumMicroOps = 3;
736 let ResourceCycles = [3];
737}
Craig Topperb5f26592018-04-19 18:00:17 +0000738def: InstRW<[BWWriteResGroup30], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
739 XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
740 XCHG16ar, XCHG32ar, XCHG64ar)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000741
Gadi Haber323f2e12017-10-24 20:19:47 +0000742def BWWriteResGroup33 : SchedWriteRes<[BWPort5,BWPort0156]> {
743 let Latency = 3;
744 let NumMicroOps = 3;
745 let ResourceCycles = [2,1];
746}
Craig Topper5a69a002018-03-21 06:28:42 +0000747def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKSSDWirr",
748 "MMX_PACKSSWBirr",
749 "MMX_PACKUSWBirr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000750
751def BWWriteResGroup34 : SchedWriteRes<[BWPort6,BWPort0156]> {
752 let Latency = 3;
753 let NumMicroOps = 3;
754 let ResourceCycles = [1,2];
755}
756def: InstRW<[BWWriteResGroup34], (instregex "CLD")>;
757
758def BWWriteResGroup35 : SchedWriteRes<[BWPort06,BWPort0156]> {
759 let Latency = 3;
760 let NumMicroOps = 3;
761 let ResourceCycles = [1,2];
762}
Craig Topper5a69a002018-03-21 06:28:42 +0000763def: InstRW<[BWWriteResGroup35], (instregex "RCL(8|16|32|64)r1",
764 "RCL(8|16|32|64)ri",
765 "RCR(8|16|32|64)r1",
766 "RCR(8|16|32|64)ri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000767
768def BWWriteResGroup36 : SchedWriteRes<[BWPort06,BWPort0156]> {
769 let Latency = 3;
770 let NumMicroOps = 3;
771 let ResourceCycles = [2,1];
772}
Craig Topper5a69a002018-03-21 06:28:42 +0000773def: InstRW<[BWWriteResGroup36], (instregex "ROL(8|16|32|64)rCL",
774 "ROR(8|16|32|64)rCL",
775 "SAR(8|16|32|64)rCL",
776 "SHL(8|16|32|64)rCL",
777 "SHR(8|16|32|64)rCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000778
779def BWWriteResGroup37 : SchedWriteRes<[BWPort4,BWPort6,BWPort237,BWPort0156]> {
780 let Latency = 3;
781 let NumMicroOps = 4;
782 let ResourceCycles = [1,1,1,1];
783}
784def: InstRW<[BWWriteResGroup37], (instregex "CALL(16|32|64)r")>;
785
786def BWWriteResGroup38 : SchedWriteRes<[BWPort4,BWPort237,BWPort06,BWPort0156]> {
787 let Latency = 3;
788 let NumMicroOps = 4;
789 let ResourceCycles = [1,1,1,1];
790}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000791def: InstRW<[BWWriteResGroup38], (instrs CALL64pcrel32)>;
792def: InstRW<[BWWriteResGroup38], (instregex "SET(A|BE)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000793
794def BWWriteResGroup39 : SchedWriteRes<[BWPort0,BWPort1]> {
795 let Latency = 4;
796 let NumMicroOps = 2;
797 let ResourceCycles = [1,1];
798}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000799def: InstRW<[BWWriteResGroup39], (instregex "(V?)CVT(T?)SD2SI64rr",
800 "(V?)CVT(T?)SD2SIrr",
801 "(V?)CVT(T?)SS2SI64rr",
802 "(V?)CVT(T?)SS2SIrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000803
804def BWWriteResGroup40 : SchedWriteRes<[BWPort0,BWPort5]> {
805 let Latency = 4;
806 let NumMicroOps = 2;
807 let ResourceCycles = [1,1];
808}
Simon Pilgrim210286e2018-05-08 10:28:03 +0000809def: InstRW<[BWWriteResGroup40], (instregex "VCVTPS2PDYrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000810
811def BWWriteResGroup41 : SchedWriteRes<[BWPort0,BWPort0156]> {
812 let Latency = 4;
813 let NumMicroOps = 2;
814 let ResourceCycles = [1,1];
815}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000816def: InstRW<[BWWriteResGroup41], (instrs FNSTSW16r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000817
818def BWWriteResGroup42 : SchedWriteRes<[BWPort1,BWPort5]> {
819 let Latency = 4;
820 let NumMicroOps = 2;
821 let ResourceCycles = [1,1];
822}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000823def: InstRW<[BWWriteResGroup42], (instrs IMUL64r, MUL64r, MULX64rr)>;
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000824def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPI2PDirr",
825 "MMX_CVT(T?)PD2PIirr",
826 "MMX_CVT(T?)PS2PIirr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000827 "(V?)CVTDQ2PDrr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000828 "(V?)CVTPD2PSrr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000829 "(V?)CVTSD2SSrr",
830 "(V?)CVTSI642SDrr",
831 "(V?)CVTSI2SDrr",
832 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000833 "(V?)CVT(T?)PD2DQrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000834
835def BWWriteResGroup42_16 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
836 let Latency = 4;
837 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000838 let ResourceCycles = [1,1,2];
Gadi Haber323f2e12017-10-24 20:19:47 +0000839}
Craig Topper5a69a002018-03-21 06:28:42 +0000840def: InstRW<[BWWriteResGroup42_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000841
842def BWWriteResGroup43 : SchedWriteRes<[BWPort0,BWPort4,BWPort237]> {
843 let Latency = 4;
844 let NumMicroOps = 3;
845 let ResourceCycles = [1,1,1];
846}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000847def: InstRW<[BWWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000848
849def BWWriteResGroup44 : SchedWriteRes<[BWPort1,BWPort4,BWPort237]> {
850 let Latency = 4;
851 let NumMicroOps = 3;
852 let ResourceCycles = [1,1,1];
853}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000854def: InstRW<[BWWriteResGroup44], (instregex "IST(T?)_FP(16|32|64)m",
855 "IST_F(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000856
857def BWWriteResGroup45 : SchedWriteRes<[BWPort0156]> {
858 let Latency = 4;
859 let NumMicroOps = 4;
860 let ResourceCycles = [4];
861}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000862def: InstRW<[BWWriteResGroup45], (instrs FNCLEX)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000863
864def BWWriteResGroup46 : SchedWriteRes<[BWPort015,BWPort0156]> {
865 let Latency = 4;
866 let NumMicroOps = 4;
867 let ResourceCycles = [1,3];
868}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000869def: InstRW<[BWWriteResGroup46], (instrs VZEROUPPER)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000870
871def BWWriteResGroup47 : SchedWriteRes<[BWPort0]> {
872 let Latency = 5;
873 let NumMicroOps = 1;
874 let ResourceCycles = [1];
875}
Simon Pilgrima53d3302018-05-02 16:16:24 +0000876def: InstRW<[BWWriteResGroup47], (instregex "(V?)PCMPGTQ(Y?)rr",
Simon Pilgrima3686c92018-05-10 19:08:06 +0000877 "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000878
Gadi Haber323f2e12017-10-24 20:19:47 +0000879def BWWriteResGroup49 : SchedWriteRes<[BWPort23]> {
880 let Latency = 5;
881 let NumMicroOps = 1;
882 let ResourceCycles = [1];
883}
Simon Pilgrim02fc3752018-04-21 12:15:42 +0000884def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm16",
Craig Topper5a69a002018-03-21 06:28:42 +0000885 "MOVSX(16|32|64)rm32",
886 "MOVSX(16|32|64)rm8",
Craig Topper5a69a002018-03-21 06:28:42 +0000887 "MOVZX(16|32|64)rm16",
888 "MOVZX(16|32|64)rm8",
Craig Topper5a69a002018-03-21 06:28:42 +0000889 "VBROADCASTSSrm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000890 "(V?)MOVDDUPrm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000891 "(V?)MOVSHDUPrm",
892 "(V?)MOVSLDUPrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000893 "VPBROADCASTDrm",
894 "VPBROADCASTQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000895
896def BWWriteResGroup50 : SchedWriteRes<[BWPort1,BWPort5]> {
897 let Latency = 5;
898 let NumMicroOps = 3;
899 let ResourceCycles = [1,2];
900}
Simon Pilgrimef8d3ae2018-04-22 15:25:59 +0000901def: InstRW<[BWWriteResGroup50], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000902
903def BWWriteResGroup51 : SchedWriteRes<[BWPort1,BWPort6,BWPort06]> {
904 let Latency = 5;
905 let NumMicroOps = 3;
906 let ResourceCycles = [1,1,1];
907}
908def: InstRW<[BWWriteResGroup51], (instregex "STR(16|32|64)r")>;
909
910def BWWriteResGroup52 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000911 let Latency = 4;
Gadi Haber323f2e12017-10-24 20:19:47 +0000912 let NumMicroOps = 3;
913 let ResourceCycles = [1,1,1];
914}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000915def: InstRW<[BWWriteResGroup52], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000916
Gadi Haber323f2e12017-10-24 20:19:47 +0000917def BWWriteResGroup54 : SchedWriteRes<[BWPort6,BWPort0156]> {
918 let Latency = 5;
919 let NumMicroOps = 5;
920 let ResourceCycles = [1,4];
921}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000922def: InstRW<[BWWriteResGroup54], (instrs PAUSE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000923
924def BWWriteResGroup55 : SchedWriteRes<[BWPort06,BWPort0156]> {
925 let Latency = 5;
926 let NumMicroOps = 5;
927 let ResourceCycles = [1,4];
928}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000929def: InstRW<[BWWriteResGroup55], (instrs XSETBV)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000930
931def BWWriteResGroup56 : SchedWriteRes<[BWPort06,BWPort0156]> {
932 let Latency = 5;
933 let NumMicroOps = 5;
934 let ResourceCycles = [2,3];
935}
Craig Topper5a69a002018-03-21 06:28:42 +0000936def: InstRW<[BWWriteResGroup56], (instregex "CMPXCHG(8|16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000937
938def BWWriteResGroup57 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
939 let Latency = 5;
940 let NumMicroOps = 6;
941 let ResourceCycles = [1,1,4];
942}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000943def: InstRW<[BWWriteResGroup57], (instregex "PUSHF(16|64)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000944
945def BWWriteResGroup58 : SchedWriteRes<[BWPort23]> {
946 let Latency = 6;
947 let NumMicroOps = 1;
948 let ResourceCycles = [1];
949}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000950def: InstRW<[BWWriteResGroup58], (instregex "LD_F(32|64|80)m",
Craig Topper5a69a002018-03-21 06:28:42 +0000951 "VBROADCASTF128",
952 "VBROADCASTI128",
953 "VBROADCASTSDYrm",
954 "VBROADCASTSSYrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000955 "VMOVDDUPYrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000956 "VMOVSHDUPYrm",
957 "VMOVSLDUPYrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000958 "VPBROADCASTDYrm",
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000959 "VPBROADCASTQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000960
961def BWWriteResGroup59 : SchedWriteRes<[BWPort0,BWPort23]> {
962 let Latency = 6;
963 let NumMicroOps = 2;
964 let ResourceCycles = [1,1];
965}
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000966def: InstRW<[BWWriteResGroup59], (instregex "(V?)CVTPS2PDrm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000967 "(V?)CVTSS2SDrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000968 "VPSLLVQrm",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000969 "VPSRLVQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000970
971def BWWriteResGroup60 : SchedWriteRes<[BWPort1,BWPort5]> {
972 let Latency = 6;
973 let NumMicroOps = 2;
974 let ResourceCycles = [1,1];
975}
Craig Topper5a69a002018-03-21 06:28:42 +0000976def: InstRW<[BWWriteResGroup60], (instregex "VCVTDQ2PDYrr",
Craig Topper5a69a002018-03-21 06:28:42 +0000977 "VCVTPD2PSYrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000978 "VCVT(T?)PD2DQYrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000979
Gadi Haber323f2e12017-10-24 20:19:47 +0000980def BWWriteResGroup62 : SchedWriteRes<[BWPort6,BWPort23]> {
981 let Latency = 6;
982 let NumMicroOps = 2;
983 let ResourceCycles = [1,1];
984}
Craig Topper5a69a002018-03-21 06:28:42 +0000985def: InstRW<[BWWriteResGroup62], (instregex "FARJMP64",
986 "JMP(16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000987
988def BWWriteResGroup63 : SchedWriteRes<[BWPort23,BWPort06]> {
989 let Latency = 6;
990 let NumMicroOps = 2;
991 let ResourceCycles = [1,1];
992}
Craig Topperdfccafe2018-04-18 06:41:25 +0000993def: InstRW<[BWWriteResGroup63], (instregex "BT(16|32|64)mi8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000994
995def BWWriteResGroup64 : SchedWriteRes<[BWPort23,BWPort15]> {
996 let Latency = 6;
997 let NumMicroOps = 2;
998 let ResourceCycles = [1,1];
999}
Craig Topper5a69a002018-03-21 06:28:42 +00001000def: InstRW<[BWWriteResGroup64], (instregex "ANDN(32|64)rm",
1001 "BLSI(32|64)rm",
1002 "BLSMSK(32|64)rm",
1003 "BLSR(32|64)rm",
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001004 "MOVBE(16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001005
1006def BWWriteResGroup65 : SchedWriteRes<[BWPort23,BWPort015]> {
1007 let Latency = 6;
1008 let NumMicroOps = 2;
1009 let ResourceCycles = [1,1];
1010}
Simon Pilgrim06e16542018-04-22 18:35:53 +00001011def: InstRW<[BWWriteResGroup65], (instregex "VINSERTF128rm",
Craig Topper5a69a002018-03-21 06:28:42 +00001012 "VINSERTI128rm",
Simon Pilgrimd14d2e72018-04-20 21:16:05 +00001013 "VPBLENDDrmi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001014
1015def BWWriteResGroup66 : SchedWriteRes<[BWPort23,BWPort0156]> {
1016 let Latency = 6;
1017 let NumMicroOps = 2;
1018 let ResourceCycles = [1,1];
1019}
Craig Topper2d451e72018-03-18 08:38:06 +00001020def: InstRW<[BWWriteResGroup66], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001021def: InstRW<[BWWriteResGroup66], (instregex "POP(16|32|64)rmr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001022
1023def BWWriteResGroup67 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1024 let Latency = 6;
1025 let NumMicroOps = 4;
1026 let ResourceCycles = [1,1,2];
1027}
Craig Topper5a69a002018-03-21 06:28:42 +00001028def: InstRW<[BWWriteResGroup67], (instregex "SHLD(16|32|64)rrCL",
1029 "SHRD(16|32|64)rrCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001030
1031def BWWriteResGroup68 : SchedWriteRes<[BWPort1,BWPort6,BWPort06,BWPort0156]> {
1032 let Latency = 6;
1033 let NumMicroOps = 4;
1034 let ResourceCycles = [1,1,1,1];
1035}
1036def: InstRW<[BWWriteResGroup68], (instregex "SLDT(16|32|64)r")>;
1037
1038def BWWriteResGroup69 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
1039 let Latency = 6;
1040 let NumMicroOps = 4;
1041 let ResourceCycles = [1,1,1,1];
1042}
Craig Topper5a69a002018-03-21 06:28:42 +00001043def: InstRW<[BWWriteResGroup69], (instregex "BTC(16|32|64)mi8",
1044 "BTR(16|32|64)mi8",
1045 "BTS(16|32|64)mi8",
1046 "SAR(8|16|32|64)m1",
1047 "SAR(8|16|32|64)mi",
1048 "SHL(8|16|32|64)m1",
1049 "SHL(8|16|32|64)mi",
1050 "SHR(8|16|32|64)m1",
1051 "SHR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001052
1053def BWWriteResGroup70 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1054 let Latency = 6;
1055 let NumMicroOps = 4;
1056 let ResourceCycles = [1,1,1,1];
1057}
Craig Topperf0d04262018-04-06 16:16:48 +00001058def: InstRW<[BWWriteResGroup70], (instregex "POP(16|32|64)rmm",
1059 "PUSH(16|32|64)rmm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001060
1061def BWWriteResGroup71 : SchedWriteRes<[BWPort6,BWPort0156]> {
1062 let Latency = 6;
1063 let NumMicroOps = 6;
1064 let ResourceCycles = [1,5];
1065}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001066def: InstRW<[BWWriteResGroup71], (instrs STD)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001067
Gadi Haber323f2e12017-10-24 20:19:47 +00001068def BWWriteResGroup73 : SchedWriteRes<[BWPort0,BWPort23]> {
1069 let Latency = 7;
1070 let NumMicroOps = 2;
1071 let ResourceCycles = [1,1];
1072}
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00001073def: InstRW<[BWWriteResGroup73], (instregex "VPSLLVQYrm",
Simon Pilgrim210286e2018-05-08 10:28:03 +00001074 "VPSRLVQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001075
1076def BWWriteResGroup74 : SchedWriteRes<[BWPort1,BWPort23]> {
1077 let Latency = 7;
1078 let NumMicroOps = 2;
1079 let ResourceCycles = [1,1];
1080}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001081def: InstRW<[BWWriteResGroup74], (instregex "FCOM(P?)(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001082
Gadi Haber323f2e12017-10-24 20:19:47 +00001083def BWWriteResGroup77 : SchedWriteRes<[BWPort23,BWPort015]> {
1084 let Latency = 7;
1085 let NumMicroOps = 2;
1086 let ResourceCycles = [1,1];
1087}
Simon Pilgrim57f2b182018-05-01 12:39:17 +00001088def: InstRW<[BWWriteResGroup77], (instregex "VPBLENDDYrmi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001089
Gadi Haber323f2e12017-10-24 20:19:47 +00001090def BWWriteResGroup79 : SchedWriteRes<[BWPort5,BWPort23]> {
1091 let Latency = 7;
1092 let NumMicroOps = 3;
1093 let ResourceCycles = [2,1];
1094}
Simon Pilgrim96855ec2018-04-22 14:43:12 +00001095def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKSSDWirm",
Craig Topper5a69a002018-03-21 06:28:42 +00001096 "MMX_PACKSSWBirm",
Simon Pilgrimb0a3be02018-05-08 12:17:55 +00001097 "MMX_PACKUSWBirm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001098
1099def BWWriteResGroup80 : SchedWriteRes<[BWPort23,BWPort0156]> {
1100 let Latency = 7;
1101 let NumMicroOps = 3;
1102 let ResourceCycles = [1,2];
1103}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001104def: InstRW<[BWWriteResGroup80], (instrs LEAVE, LEAVE64,
1105 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001106
Gadi Haber323f2e12017-10-24 20:19:47 +00001107def BWWriteResGroup82 : SchedWriteRes<[BWPort0,BWPort01,BWPort23]> {
1108 let Latency = 7;
1109 let NumMicroOps = 3;
1110 let ResourceCycles = [1,1,1];
1111}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001112def: InstRW<[BWWriteResGroup82], (instrs FLDCW16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001113
Gadi Haber323f2e12017-10-24 20:19:47 +00001114def BWWriteResGroup84 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1115 let Latency = 7;
1116 let NumMicroOps = 3;
1117 let ResourceCycles = [1,1,1];
1118}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001119def: InstRW<[BWWriteResGroup84], (instrs LRETQ, RETQ)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001120
Gadi Haber323f2e12017-10-24 20:19:47 +00001121def BWWriteResGroup87 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
1122 let Latency = 7;
1123 let NumMicroOps = 5;
1124 let ResourceCycles = [1,1,1,2];
1125}
Craig Topper5a69a002018-03-21 06:28:42 +00001126def: InstRW<[BWWriteResGroup87], (instregex "ROL(8|16|32|64)m1",
1127 "ROL(8|16|32|64)mi",
1128 "ROR(8|16|32|64)m1",
1129 "ROR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001130
1131def BWWriteResGroup88 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1132 let Latency = 7;
1133 let NumMicroOps = 5;
1134 let ResourceCycles = [1,1,1,2];
1135}
Craig Topper5a69a002018-03-21 06:28:42 +00001136def: InstRW<[BWWriteResGroup88], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001137
1138def BWWriteResGroup89 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1139 let Latency = 7;
1140 let NumMicroOps = 5;
1141 let ResourceCycles = [1,1,1,1,1];
1142}
Craig Topper5a69a002018-03-21 06:28:42 +00001143def: InstRW<[BWWriteResGroup89], (instregex "CALL(16|32|64)m",
1144 "FARCALL64")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001145
1146def BWWriteResGroup90 : SchedWriteRes<[BWPort6,BWPort06,BWPort15,BWPort0156]> {
1147 let Latency = 7;
1148 let NumMicroOps = 7;
1149 let ResourceCycles = [2,2,1,2];
1150}
Craig Topper2d451e72018-03-18 08:38:06 +00001151def: InstRW<[BWWriteResGroup90], (instrs LOOP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001152
1153def BWWriteResGroup91 : SchedWriteRes<[BWPort1,BWPort23]> {
1154 let Latency = 8;
1155 let NumMicroOps = 2;
1156 let ResourceCycles = [1,1];
1157}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001158def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTPI2PSirm",
Craig Topper5a69a002018-03-21 06:28:42 +00001159 "PDEP(32|64)rm",
1160 "PEXT(32|64)rm",
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001161 "(V?)CVTDQ2PSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001162
1163def BWWriteResGroup91_16 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
Craig Topperf846e2d2018-04-19 05:34:05 +00001164 let Latency = 8;
Gadi Haber323f2e12017-10-24 20:19:47 +00001165 let NumMicroOps = 3;
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001166 let ResourceCycles = [1,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001167}
Craig Topperf846e2d2018-04-19 05:34:05 +00001168def: InstRW<[BWWriteResGroup91_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001169
Craig Topperf846e2d2018-04-19 05:34:05 +00001170def BWWriteResGroup91_16_2 : SchedWriteRes<[BWPort1, BWPort06, BWPort0156, BWPort23]> {
1171 let Latency = 9;
Gadi Haber323f2e12017-10-24 20:19:47 +00001172 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001173 let ResourceCycles = [1,1,2,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001174}
Craig Topper5a69a002018-03-21 06:28:42 +00001175def: InstRW<[BWWriteResGroup91_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001176
Gadi Haber323f2e12017-10-24 20:19:47 +00001177def BWWriteResGroup92 : SchedWriteRes<[BWPort5,BWPort23]> {
1178 let Latency = 8;
1179 let NumMicroOps = 2;
1180 let ResourceCycles = [1,1];
1181}
Craig Topper5a69a002018-03-21 06:28:42 +00001182def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBDYrm",
1183 "VPMOVSXBQYrm",
1184 "VPMOVSXBWYrm",
1185 "VPMOVSXDQYrm",
1186 "VPMOVSXWDYrm",
1187 "VPMOVSXWQYrm",
1188 "VPMOVZXWDYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001189
Gadi Haber323f2e12017-10-24 20:19:47 +00001190def BWWriteResGroup97 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
1191 let Latency = 8;
1192 let NumMicroOps = 5;
1193 let ResourceCycles = [1,1,1,2];
1194}
Craig Topper5a69a002018-03-21 06:28:42 +00001195def: InstRW<[BWWriteResGroup97], (instregex "RCL(8|16|32|64)m1",
1196 "RCL(8|16|32|64)mi",
1197 "RCR(8|16|32|64)m1",
1198 "RCR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001199
1200def BWWriteResGroup98 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
1201 let Latency = 8;
1202 let NumMicroOps = 5;
1203 let ResourceCycles = [1,1,2,1];
1204}
Craig Topper13a16502018-03-19 00:56:09 +00001205def: InstRW<[BWWriteResGroup98], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001206
1207def BWWriteResGroup99 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1208 let Latency = 8;
1209 let NumMicroOps = 6;
1210 let ResourceCycles = [1,1,1,3];
1211}
Craig Topper9f834812018-04-01 21:54:24 +00001212def: InstRW<[BWWriteResGroup99], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001213
1214def BWWriteResGroup100 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1215 let Latency = 8;
1216 let NumMicroOps = 6;
1217 let ResourceCycles = [1,1,1,2,1];
1218}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001219def : SchedAlias<WriteADCRMW, BWWriteResGroup100>;
1220def: InstRW<[BWWriteResGroup100], (instregex "CMPXCHG(8|16|32|64)rm",
Craig Topper5a69a002018-03-21 06:28:42 +00001221 "ROL(8|16|32|64)mCL",
1222 "SAR(8|16|32|64)mCL",
Craig Topper5a69a002018-03-21 06:28:42 +00001223 "SHL(8|16|32|64)mCL",
1224 "SHR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001225
1226def BWWriteResGroup101 : SchedWriteRes<[BWPort1,BWPort23]> {
1227 let Latency = 9;
1228 let NumMicroOps = 2;
1229 let ResourceCycles = [1,1];
1230}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001231def: InstRW<[BWWriteResGroup101], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1232 "ILD_F(16|32|64)m",
Craig Topper5a69a002018-03-21 06:28:42 +00001233 "VCVTPS2DQYrm",
Clement Courbet0f1da8f2018-05-02 13:54:38 +00001234 "VCVTTPS2DQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001235
Gadi Haber323f2e12017-10-24 20:19:47 +00001236def BWWriteResGroup105 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1237 let Latency = 9;
1238 let NumMicroOps = 3;
1239 let ResourceCycles = [1,1,1];
1240}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001241def: InstRW<[BWWriteResGroup105], (instregex "(V?)CVTSS2SI(64)?rm",
1242 "(V?)CVT(T?)SD2SI64rm",
1243 "(V?)CVT(T?)SD2SIrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001244 "VCVTTSS2SI64rm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001245 "(V?)CVTTSS2SIrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001246
1247def BWWriteResGroup106 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
1248 let Latency = 9;
1249 let NumMicroOps = 3;
1250 let ResourceCycles = [1,1,1];
1251}
1252def: InstRW<[BWWriteResGroup106], (instregex "VCVTPS2PDYrm")>;
1253
1254def BWWriteResGroup107 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
1255 let Latency = 9;
1256 let NumMicroOps = 3;
1257 let ResourceCycles = [1,1,1];
1258}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001259def: InstRW<[BWWriteResGroup107], (instrs IMUL64m, MUL64m, MULX64rm)>;
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001260def: InstRW<[BWWriteResGroup107], (instregex "CVTPD2PSrm",
1261 "CVT(T?)PD2DQrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001262 "MMX_CVTPI2PDirm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001263 "MMX_CVT(T?)PD2PIirm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001264 "(V?)CVTDQ2PDrm",
1265 "(V?)CVTSD2SSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001266
1267def BWWriteResGroup108 : SchedWriteRes<[BWPort5,BWPort23,BWPort015]> {
1268 let Latency = 9;
1269 let NumMicroOps = 3;
1270 let ResourceCycles = [1,1,1];
1271}
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001272def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTB(Y?)rm",
1273 "VPBROADCASTW(Y?)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001274
Gadi Haber323f2e12017-10-24 20:19:47 +00001275def BWWriteResGroup111 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort0156]> {
1276 let Latency = 9;
1277 let NumMicroOps = 4;
1278 let ResourceCycles = [1,1,1,1];
1279}
Craig Topper5a69a002018-03-21 06:28:42 +00001280def: InstRW<[BWWriteResGroup111], (instregex "SHLD(16|32|64)mri8",
1281 "SHRD(16|32|64)mri8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001282
1283def BWWriteResGroup112 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
1284 let Latency = 9;
1285 let NumMicroOps = 5;
1286 let ResourceCycles = [1,1,3];
1287}
1288def: InstRW<[BWWriteResGroup112], (instregex "RDRAND(16|32|64)r")>;
1289
1290def BWWriteResGroup113 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
1291 let Latency = 9;
1292 let NumMicroOps = 5;
1293 let ResourceCycles = [1,2,1,1];
1294}
Craig Topper5a69a002018-03-21 06:28:42 +00001295def: InstRW<[BWWriteResGroup113], (instregex "LAR(16|32|64)rm",
1296 "LSL(16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001297
Gadi Haber323f2e12017-10-24 20:19:47 +00001298def BWWriteResGroup115 : SchedWriteRes<[BWPort0,BWPort23]> {
1299 let Latency = 10;
1300 let NumMicroOps = 2;
1301 let ResourceCycles = [1,1];
1302}
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001303def: InstRW<[BWWriteResGroup115], (instregex "(V?)PCMPGTQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001304
Gadi Haber323f2e12017-10-24 20:19:47 +00001305def BWWriteResGroup117 : SchedWriteRes<[BWPort1,BWPort23]> {
1306 let Latency = 10;
1307 let NumMicroOps = 3;
1308 let ResourceCycles = [2,1];
1309}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001310def: InstRW<[BWWriteResGroup117], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001311
Gadi Haber323f2e12017-10-24 20:19:47 +00001312def BWWriteResGroup120 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
1313 let Latency = 10;
1314 let NumMicroOps = 4;
1315 let ResourceCycles = [1,1,1,1];
1316}
1317def: InstRW<[BWWriteResGroup120], (instregex "CVTTSS2SI64rm")>;
1318
1319def BWWriteResGroup121 : SchedWriteRes<[BWPort1,BWPort23,BWPort06,BWPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001320 let Latency = 9;
Gadi Haber323f2e12017-10-24 20:19:47 +00001321 let NumMicroOps = 4;
1322 let ResourceCycles = [1,1,1,1];
1323}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001324def: InstRW<[BWWriteResGroup121], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001325
Craig Topper8104f262018-04-02 05:33:28 +00001326def BWWriteResGroup122_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
1327 let Latency = 11;
1328 let NumMicroOps = 1;
1329 let ResourceCycles = [1,3]; // Really 2.5 cycle throughput
1330}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001331def : SchedAlias<WriteFDiv, BWWriteResGroup122_1>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001332
1333def BWWriteResGroup123 : SchedWriteRes<[BWPort0,BWPort23]> {
1334 let Latency = 11;
1335 let NumMicroOps = 2;
1336 let ResourceCycles = [1,1];
1337}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001338def: InstRW<[BWWriteResGroup123], (instregex "MUL_F(32|64)m",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001339 "VPCMPGTQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001340
Gadi Haber323f2e12017-10-24 20:19:47 +00001341def BWWriteResGroup128 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
1342 let Latency = 11;
1343 let NumMicroOps = 3;
1344 let ResourceCycles = [1,1,1];
1345}
1346def: InstRW<[BWWriteResGroup128], (instregex "VCVTDQ2PDYrm")>;
1347
Gadi Haber323f2e12017-10-24 20:19:47 +00001348def BWWriteResGroup130 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1349 let Latency = 11;
1350 let NumMicroOps = 6;
1351 let ResourceCycles = [1,1,1,1,2];
1352}
Craig Topper5a69a002018-03-21 06:28:42 +00001353def: InstRW<[BWWriteResGroup130], (instregex "SHLD(16|32|64)mrCL",
1354 "SHRD(16|32|64)mrCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001355
1356def BWWriteResGroup131 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1357 let Latency = 11;
1358 let NumMicroOps = 7;
1359 let ResourceCycles = [2,2,3];
1360}
Craig Topper5a69a002018-03-21 06:28:42 +00001361def: InstRW<[BWWriteResGroup131], (instregex "RCL(16|32|64)rCL",
1362 "RCR(16|32|64)rCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001363
1364def BWWriteResGroup132 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
1365 let Latency = 11;
1366 let NumMicroOps = 9;
1367 let ResourceCycles = [1,4,1,3];
1368}
1369def: InstRW<[BWWriteResGroup132], (instregex "RCL8rCL")>;
1370
1371def BWWriteResGroup133 : SchedWriteRes<[BWPort06,BWPort0156]> {
1372 let Latency = 11;
1373 let NumMicroOps = 11;
1374 let ResourceCycles = [2,9];
1375}
Craig Topper2d451e72018-03-18 08:38:06 +00001376def: InstRW<[BWWriteResGroup133], (instrs LOOPE)>;
1377def: InstRW<[BWWriteResGroup133], (instrs LOOPNE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001378
Gadi Haber323f2e12017-10-24 20:19:47 +00001379def BWWriteResGroup135 : SchedWriteRes<[BWPort1,BWPort23]> {
1380 let Latency = 12;
1381 let NumMicroOps = 3;
1382 let ResourceCycles = [2,1];
1383}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00001384def: InstRW<[BWWriteResGroup135], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001385
Craig Topper8104f262018-04-02 05:33:28 +00001386def BWWriteResGroup139_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
1387 let Latency = 14;
1388 let NumMicroOps = 1;
1389 let ResourceCycles = [1,4];
1390}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001391def : SchedAlias<WriteFDiv64, BWWriteResGroup139_1>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001392
Gadi Haber323f2e12017-10-24 20:19:47 +00001393def BWWriteResGroup141 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1394 let Latency = 14;
1395 let NumMicroOps = 3;
1396 let ResourceCycles = [1,1,1];
1397}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001398def: InstRW<[BWWriteResGroup141], (instregex "MUL_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001399
Gadi Haber323f2e12017-10-24 20:19:47 +00001400def BWWriteResGroup144 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
1401 let Latency = 14;
1402 let NumMicroOps = 8;
1403 let ResourceCycles = [2,2,1,3];
1404}
1405def: InstRW<[BWWriteResGroup144], (instregex "LAR(16|32|64)rr")>;
1406
1407def BWWriteResGroup145 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
1408 let Latency = 14;
1409 let NumMicroOps = 10;
1410 let ResourceCycles = [2,3,1,4];
1411}
1412def: InstRW<[BWWriteResGroup145], (instregex "RCR8rCL")>;
1413
1414def BWWriteResGroup146 : SchedWriteRes<[BWPort0,BWPort1,BWPort6,BWPort0156]> {
1415 let Latency = 14;
1416 let NumMicroOps = 12;
1417 let ResourceCycles = [2,1,4,5];
1418}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001419def: InstRW<[BWWriteResGroup146], (instrs XCH_F)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001420
1421def BWWriteResGroup147 : SchedWriteRes<[BWPort0]> {
1422 let Latency = 15;
1423 let NumMicroOps = 1;
1424 let ResourceCycles = [1];
1425}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001426def: InstRW<[BWWriteResGroup147], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001427
Gadi Haber323f2e12017-10-24 20:19:47 +00001428def BWWriteResGroup149 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1429 let Latency = 15;
1430 let NumMicroOps = 10;
1431 let ResourceCycles = [1,1,1,4,1,2];
1432}
Craig Topper13a16502018-03-19 00:56:09 +00001433def: InstRW<[BWWriteResGroup149], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001434
Craig Topper8104f262018-04-02 05:33:28 +00001435def BWWriteResGroup150 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
Gadi Haber323f2e12017-10-24 20:19:47 +00001436 let Latency = 16;
1437 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001438 let ResourceCycles = [1,1,5];
Gadi Haber323f2e12017-10-24 20:19:47 +00001439}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001440def : SchedAlias<WriteFDivLd, BWWriteResGroup150>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001441
Gadi Haber323f2e12017-10-24 20:19:47 +00001442def BWWriteResGroup153 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1443 let Latency = 16;
1444 let NumMicroOps = 14;
1445 let ResourceCycles = [1,1,1,4,2,5];
1446}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001447def: InstRW<[BWWriteResGroup153], (instrs CMPXCHG8B)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001448
1449def BWWriteResGroup154 : SchedWriteRes<[BWPort5]> {
1450 let Latency = 16;
1451 let NumMicroOps = 16;
1452 let ResourceCycles = [16];
1453}
Craig Topper5a69a002018-03-21 06:28:42 +00001454def: InstRW<[BWWriteResGroup154], (instrs VZEROALL)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001455
Gadi Haber323f2e12017-10-24 20:19:47 +00001456def BWWriteResGroup159 : SchedWriteRes<[BWPort5,BWPort6,BWPort06,BWPort0156]> {
1457 let Latency = 18;
1458 let NumMicroOps = 8;
1459 let ResourceCycles = [1,1,1,5];
1460}
Craig Topper5a69a002018-03-21 06:28:42 +00001461def: InstRW<[BWWriteResGroup159], (instrs CPUID)>;
Craig Topper2d451e72018-03-18 08:38:06 +00001462def: InstRW<[BWWriteResGroup159], (instrs RDTSC)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001463
1464def BWWriteResGroup160 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1465 let Latency = 18;
1466 let NumMicroOps = 11;
1467 let ResourceCycles = [2,1,1,3,1,3];
1468}
Craig Topper13a16502018-03-19 00:56:09 +00001469def: InstRW<[BWWriteResGroup160], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001470
Craig Topper8104f262018-04-02 05:33:28 +00001471def BWWriteResGroup161 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
Gadi Haber323f2e12017-10-24 20:19:47 +00001472 let Latency = 19;
1473 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001474 let ResourceCycles = [1,1,8];
Gadi Haber323f2e12017-10-24 20:19:47 +00001475}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001476def : SchedAlias<WriteFDiv64Ld, BWWriteResGroup161>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001477
Gadi Haber323f2e12017-10-24 20:19:47 +00001478def BWWriteResGroup165 : SchedWriteRes<[BWPort0]> {
1479 let Latency = 20;
1480 let NumMicroOps = 1;
1481 let ResourceCycles = [1];
1482}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001483def: InstRW<[BWWriteResGroup165], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001484
Gadi Haber323f2e12017-10-24 20:19:47 +00001485def BWWriteResGroup167 : SchedWriteRes<[BWPort4,BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1486 let Latency = 20;
1487 let NumMicroOps = 8;
1488 let ResourceCycles = [1,1,1,1,1,1,2];
1489}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001490def: InstRW<[BWWriteResGroup167], (instrs INSB, INSL, INSW)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001491
Gadi Haber323f2e12017-10-24 20:19:47 +00001492def BWWriteResGroup169 : SchedWriteRes<[BWPort0,BWPort23]> {
1493 let Latency = 21;
1494 let NumMicroOps = 2;
1495 let ResourceCycles = [1,1];
1496}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001497def: InstRW<[BWWriteResGroup169], (instregex "DIV_F(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001498
Gadi Haber323f2e12017-10-24 20:19:47 +00001499def BWWriteResGroup171 : SchedWriteRes<[BWPort0,BWPort4,BWPort5,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1500 let Latency = 21;
1501 let NumMicroOps = 19;
1502 let ResourceCycles = [2,1,4,1,1,4,6];
1503}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001504def: InstRW<[BWWriteResGroup171], (instrs CMPXCHG16B)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001505
1506def BWWriteResGroup172 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1507 let Latency = 22;
1508 let NumMicroOps = 18;
1509 let ResourceCycles = [1,1,16];
1510}
1511def: InstRW<[BWWriteResGroup172], (instregex "POPF64")>;
1512
Gadi Haber323f2e12017-10-24 20:19:47 +00001513def BWWriteResGroup176 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1514 let Latency = 23;
1515 let NumMicroOps = 19;
1516 let ResourceCycles = [3,1,15];
1517}
Craig Topper391c6f92017-12-10 01:24:08 +00001518def: InstRW<[BWWriteResGroup176], (instregex "XRSTOR(64)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001519
1520def BWWriteResGroup177 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1521 let Latency = 24;
1522 let NumMicroOps = 3;
1523 let ResourceCycles = [1,1,1];
1524}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001525def: InstRW<[BWWriteResGroup177], (instregex "DIV_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001526
Gadi Haber323f2e12017-10-24 20:19:47 +00001527def BWWriteResGroup180 : SchedWriteRes<[BWPort0,BWPort23]> {
1528 let Latency = 26;
1529 let NumMicroOps = 2;
1530 let ResourceCycles = [1,1];
1531}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001532def: InstRW<[BWWriteResGroup180], (instregex "DIVR_F(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001533
Gadi Haber323f2e12017-10-24 20:19:47 +00001534def BWWriteResGroup182 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1535 let Latency = 29;
1536 let NumMicroOps = 3;
1537 let ResourceCycles = [1,1,1];
1538}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001539def: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001540
Gadi Haber323f2e12017-10-24 20:19:47 +00001541def BWWriteResGroup183_1 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1542 let Latency = 22;
1543 let NumMicroOps = 7;
1544 let ResourceCycles = [1,3,2,1];
1545}
Craig Topper17a31182017-12-16 18:35:29 +00001546def: InstRW<[BWWriteResGroup183_1], (instrs VGATHERQPDrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001547
1548def BWWriteResGroup183_2 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1549 let Latency = 23;
1550 let NumMicroOps = 9;
1551 let ResourceCycles = [1,3,4,1];
1552}
Craig Topper17a31182017-12-16 18:35:29 +00001553def: InstRW<[BWWriteResGroup183_2], (instrs VGATHERQPDYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001554
1555def BWWriteResGroup183_3 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1556 let Latency = 24;
1557 let NumMicroOps = 9;
1558 let ResourceCycles = [1,5,2,1];
1559}
Craig Topper17a31182017-12-16 18:35:29 +00001560def: InstRW<[BWWriteResGroup183_3], (instrs VGATHERQPSYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001561
1562def BWWriteResGroup183_4 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1563 let Latency = 25;
1564 let NumMicroOps = 7;
1565 let ResourceCycles = [1,3,2,1];
1566}
Craig Topper17a31182017-12-16 18:35:29 +00001567def: InstRW<[BWWriteResGroup183_4], (instrs VGATHERDPDrm,
1568 VGATHERDPSrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001569
1570def BWWriteResGroup183_5 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1571 let Latency = 26;
1572 let NumMicroOps = 9;
1573 let ResourceCycles = [1,5,2,1];
1574}
Craig Topper17a31182017-12-16 18:35:29 +00001575def: InstRW<[BWWriteResGroup183_5], (instrs VGATHERDPDYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001576
1577def BWWriteResGroup183_6 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1578 let Latency = 26;
1579 let NumMicroOps = 14;
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001580 let ResourceCycles = [1,4,8,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001581}
Craig Topper17a31182017-12-16 18:35:29 +00001582def: InstRW<[BWWriteResGroup183_6], (instrs VGATHERDPSYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001583
1584def BWWriteResGroup183_7 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1585 let Latency = 27;
1586 let NumMicroOps = 9;
1587 let ResourceCycles = [1,5,2,1];
1588}
Craig Topper17a31182017-12-16 18:35:29 +00001589def: InstRW<[BWWriteResGroup183_7], (instrs VGATHERQPSrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001590
Gadi Haber323f2e12017-10-24 20:19:47 +00001591def BWWriteResGroup185 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1592 let Latency = 29;
1593 let NumMicroOps = 27;
1594 let ResourceCycles = [1,5,1,1,19];
1595}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001596def: InstRW<[BWWriteResGroup185], (instrs XSAVE64)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001597
1598def BWWriteResGroup186 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1599 let Latency = 30;
1600 let NumMicroOps = 28;
1601 let ResourceCycles = [1,6,1,1,19];
1602}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001603def: InstRW<[BWWriteResGroup186], (instrs XSAVE)>;
1604def: InstRW<[BWWriteResGroup186], (instregex "XSAVEC", "XSAVES", "XSAVEOPT")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001605
Gadi Haber323f2e12017-10-24 20:19:47 +00001606def BWWriteResGroup190 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
1607 let Latency = 34;
1608 let NumMicroOps = 8;
1609 let ResourceCycles = [2,2,2,1,1];
1610}
Craig Topper13a16502018-03-19 00:56:09 +00001611def: InstRW<[BWWriteResGroup190], (instregex "DIV(8|16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001612
1613def BWWriteResGroup191 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort06,BWPort0156]> {
1614 let Latency = 34;
1615 let NumMicroOps = 23;
1616 let ResourceCycles = [1,5,3,4,10];
1617}
Craig Topper5a69a002018-03-21 06:28:42 +00001618def: InstRW<[BWWriteResGroup191], (instregex "IN(8|16|32)ri",
1619 "IN(8|16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001620
1621def BWWriteResGroup193 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
1622 let Latency = 35;
1623 let NumMicroOps = 8;
1624 let ResourceCycles = [2,2,2,1,1];
1625}
Craig Topper13a16502018-03-19 00:56:09 +00001626def: InstRW<[BWWriteResGroup193], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001627
1628def BWWriteResGroup194 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1629 let Latency = 35;
1630 let NumMicroOps = 23;
1631 let ResourceCycles = [1,5,2,1,4,10];
1632}
Craig Topper5a69a002018-03-21 06:28:42 +00001633def: InstRW<[BWWriteResGroup194], (instregex "OUT(8|16|32)ir",
1634 "OUT(8|16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001635
Gadi Haber323f2e12017-10-24 20:19:47 +00001636def BWWriteResGroup196 : SchedWriteRes<[BWPort5,BWPort0156]> {
1637 let Latency = 42;
1638 let NumMicroOps = 22;
1639 let ResourceCycles = [2,20];
1640}
Craig Topper2d451e72018-03-18 08:38:06 +00001641def: InstRW<[BWWriteResGroup196], (instrs RDTSCP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001642
1643def BWWriteResGroup197 : SchedWriteRes<[BWPort0,BWPort01,BWPort23,BWPort05,BWPort06,BWPort015,BWPort0156]> {
1644 let Latency = 60;
1645 let NumMicroOps = 64;
1646 let ResourceCycles = [2,2,8,1,10,2,39];
1647}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001648def: InstRW<[BWWriteResGroup197], (instrs FLDENVm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001649
1650def BWWriteResGroup198 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
1651 let Latency = 63;
1652 let NumMicroOps = 88;
1653 let ResourceCycles = [4,4,31,1,2,1,45];
1654}
Craig Topper2d451e72018-03-18 08:38:06 +00001655def: InstRW<[BWWriteResGroup198], (instrs FXRSTOR64)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001656
1657def BWWriteResGroup199 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
1658 let Latency = 63;
1659 let NumMicroOps = 90;
1660 let ResourceCycles = [4,2,33,1,2,1,47];
1661}
Craig Topper2d451e72018-03-18 08:38:06 +00001662def: InstRW<[BWWriteResGroup199], (instrs FXRSTOR)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001663
1664def BWWriteResGroup200 : SchedWriteRes<[BWPort5,BWPort01,BWPort0156]> {
1665 let Latency = 75;
1666 let NumMicroOps = 15;
1667 let ResourceCycles = [6,3,6];
1668}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001669def: InstRW<[BWWriteResGroup200], (instrs FNINIT)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001670
1671def BWWriteResGroup201 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156]> {
1672 let Latency = 80;
1673 let NumMicroOps = 32;
1674 let ResourceCycles = [7,7,3,3,1,11];
1675}
1676def: InstRW<[BWWriteResGroup201], (instregex "DIV(16|32|64)r")>;
1677
1678def BWWriteResGroup202 : SchedWriteRes<[BWPort0,BWPort1,BWPort4,BWPort5,BWPort6,BWPort237,BWPort06,BWPort0156]> {
1679 let Latency = 115;
1680 let NumMicroOps = 100;
1681 let ResourceCycles = [9,9,11,8,1,11,21,30];
1682}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001683def: InstRW<[BWWriteResGroup202], (instrs FSTENVm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001684
1685} // SchedModel
1686